drm/i915: Remove the global irq wait queue
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111
JB
80
81/* VGA stuff */
82
83#define VGA_ST01_MDA 0x3ba
84#define VGA_ST01_CGA 0x3da
85
86#define VGA_MSR_WRITE 0x3c2
87#define VGA_MSR_READ 0x3cc
88#define VGA_MSR_MEM_EN (1<<1)
89#define VGA_MSR_CGA_MODE (1<<0)
90
91#define VGA_SR_INDEX 0x3c4
92#define VGA_SR_DATA 0x3c5
93
94#define VGA_AR_INDEX 0x3c0
95#define VGA_AR_VID_EN (1<<5)
96#define VGA_AR_DATA_WRITE 0x3c0
97#define VGA_AR_DATA_READ 0x3c1
98
99#define VGA_GR_INDEX 0x3ce
100#define VGA_GR_DATA 0x3cf
101/* GR05 */
102#define VGA_GR_MEM_READ_MODE_SHIFT 3
103#define VGA_GR_MEM_READ_MODE_PLANE 1
104/* GR06 */
105#define VGA_GR_MEM_MODE_MASK 0xc
106#define VGA_GR_MEM_MODE_SHIFT 2
107#define VGA_GR_MEM_A0000_AFFFF 0
108#define VGA_GR_MEM_A0000_BFFFF 1
109#define VGA_GR_MEM_B0000_B7FFF 2
110#define VGA_GR_MEM_B0000_BFFFF 3
111
112#define VGA_DACMASK 0x3c6
113#define VGA_DACRX 0x3c7
114#define VGA_DACWX 0x3c8
115#define VGA_DACDATA 0x3c9
116
117#define VGA_CR_INDEX_MDA 0x3b4
118#define VGA_CR_DATA_MDA 0x3b5
119#define VGA_CR_INDEX_CGA 0x3d4
120#define VGA_CR_DATA_CGA 0x3d5
121
122/*
123 * Memory interface instructions used by the kernel
124 */
125#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
126
127#define MI_NOOP MI_INSTR(0, 0)
128#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
129#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 130#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
131#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
132#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
133#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
134#define MI_FLUSH MI_INSTR(0x04, 0)
135#define MI_READ_FLUSH (1 << 0)
136#define MI_EXE_FLUSH (1 << 1)
137#define MI_NO_WRITE_FLUSH (1 << 2)
138#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
139#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 140#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111
JB
141#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
142#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
143#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
144#define MI_OVERLAY_CONTINUE (0x0<<21)
145#define MI_OVERLAY_ON (0x1<<21)
146#define MI_OVERLAY_OFF (0x2<<21)
585fb111 147#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 148#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 149#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 150#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
151#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
152#define MI_MM_SPACE_GTT (1<<8)
153#define MI_MM_SPACE_PHYSICAL (0<<8)
154#define MI_SAVE_EXT_STATE_EN (1<<3)
155#define MI_RESTORE_EXT_STATE_EN (1<<2)
156#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
157#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
158#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
159#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
160#define MI_STORE_DWORD_INDEX_SHIFT 2
161#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
881f47b6 162#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
585fb111
JB
163#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
164#define MI_BATCH_NON_SECURE (1)
165#define MI_BATCH_NON_SECURE_I965 (1<<8)
166#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
585fb111
JB
167/*
168 * 3D instructions used by the kernel
169 */
170#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
171
172#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
173#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
174#define SC_UPDATE_SCISSOR (0x1<<1)
175#define SC_ENABLE_MASK (0x1<<0)
176#define SC_ENABLE (0x1<<0)
177#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
178#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
179#define SCI_YMIN_MASK (0xffff<<16)
180#define SCI_XMIN_MASK (0xffff<<0)
181#define SCI_YMAX_MASK (0xffff<<16)
182#define SCI_XMAX_MASK (0xffff<<0)
183#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
184#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
185#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
186#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
187#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
188#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
189#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
190#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
191#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
192#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
193#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
194#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
195#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
196#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
197#define BLT_DEPTH_8 (0<<24)
198#define BLT_DEPTH_16_565 (1<<24)
199#define BLT_DEPTH_16_1555 (2<<24)
200#define BLT_DEPTH_32 (3<<24)
201#define BLT_ROP_GXCOPY (0xcc<<16)
202#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
203#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
204#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
205#define ASYNC_FLIP (1<<22)
206#define DISPLAY_PLANE_A (0<<20)
207#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
208#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
209#define PIPE_CONTROL_QW_WRITE (1<<14)
210#define PIPE_CONTROL_DEPTH_STALL (1<<13)
211#define PIPE_CONTROL_WC_FLUSH (1<<12)
212#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
213#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
214#define PIPE_CONTROL_ISP_DIS (1<<9)
215#define PIPE_CONTROL_NOTIFY (1<<8)
216#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
217#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111 218
dc96e9b8
CW
219
220/*
221 * Reset registers
222 */
223#define DEBUG_RESET_I830 0x6070
224#define DEBUG_RESET_FULL (1<<7)
225#define DEBUG_RESET_RENDER (1<<8)
226#define DEBUG_RESET_DISPLAY (1<<9)
227
228
585fb111 229/*
de151cf6 230 * Fence registers
585fb111 231 */
de151cf6 232#define FENCE_REG_830_0 0x2000
dc529a4f 233#define FENCE_REG_945_8 0x3000
de151cf6
JB
234#define I830_FENCE_START_MASK 0x07f80000
235#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 236#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
237#define I830_FENCE_PITCH_SHIFT 4
238#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 239#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 240#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 241#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
242
243#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 244#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 245
de151cf6
JB
246#define FENCE_REG_965_0 0x03000
247#define I965_FENCE_PITCH_SHIFT 2
248#define I965_FENCE_TILING_Y_SHIFT 1
249#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 250#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 251
4e901fdc
EA
252#define FENCE_REG_SANDYBRIDGE_0 0x100000
253#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
254
de151cf6
JB
255/*
256 * Instruction and interrupt control regs
257 */
63eeaf38 258#define PGTBL_ER 0x02024
585fb111
JB
259#define PRB0_TAIL 0x02030
260#define PRB0_HEAD 0x02034
261#define PRB0_START 0x02038
262#define PRB0_CTL 0x0203c
333e9fe9
DV
263#define RENDER_RING_BASE 0x02000
264#define BSD_RING_BASE 0x04000
265#define GEN6_BSD_RING_BASE 0x12000
549f7365 266#define BLT_RING_BASE 0x22000
3d281d8c
DV
267#define RING_TAIL(base) ((base)+0x30)
268#define RING_HEAD(base) ((base)+0x34)
269#define RING_START(base) ((base)+0x38)
270#define RING_CTL(base) ((base)+0x3c)
271#define RING_HWS_PGA(base) ((base)+0x80)
272#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
273#define RING_ACTHD(base) ((base)+0x74)
585fb111
JB
274#define TAIL_ADDR 0x001FFFF8
275#define HEAD_WRAP_COUNT 0xFFE00000
276#define HEAD_WRAP_ONE 0x00200000
277#define HEAD_ADDR 0x001FFFFC
278#define RING_NR_PAGES 0x001FF000
279#define RING_REPORT_MASK 0x00000006
280#define RING_REPORT_64K 0x00000002
281#define RING_REPORT_128K 0x00000004
282#define RING_NO_REPORT 0x00000000
283#define RING_VALID_MASK 0x00000001
284#define RING_VALID 0x00000001
285#define RING_INVALID 0x00000000
4b60e5cb
CW
286#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
287#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
585fb111
JB
288#define PRB1_TAIL 0x02040 /* 915+ only */
289#define PRB1_HEAD 0x02044 /* 915+ only */
290#define PRB1_START 0x02048 /* 915+ only */
291#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
292#define IPEIR_I965 0x02064
293#define IPEHR_I965 0x02068
294#define INSTDONE_I965 0x0206c
295#define INSTPS 0x02070 /* 965+ only */
296#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
297#define ACTHD_I965 0x02074
298#define HWS_PGA 0x02080
299#define HWS_ADDRESS_MASK 0xfffff000
300#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
301#define PWRCTXA 0x2088 /* 965GM+ only */
302#define PWRCTX_EN (1<<0)
585fb111 303#define IPEIR 0x02088
63eeaf38
JB
304#define IPEHR 0x0208c
305#define INSTDONE 0x02090
585fb111
JB
306#define NOPID 0x02094
307#define HWSTAM 0x02098
add354dd
CW
308#define VCS_INSTDONE 0x1206C
309#define VCS_IPEIR 0x12064
310#define VCS_IPEHR 0x12068
311#define VCS_ACTHD 0x12074
1d8f38f4
CW
312#define BCS_INSTDONE 0x2206C
313#define BCS_IPEIR 0x22064
314#define BCS_IPEHR 0x22068
315#define BCS_ACTHD 0x22074
71cf39b1 316
f406839f
CW
317#define ERROR_GEN6 0x040a0
318
de6e2eaf
EA
319/* GM45+ chicken bits -- debug workaround bits that may be required
320 * for various sorts of correct behavior. The top 16 bits of each are
321 * the enables for writing to the corresponding low bit.
322 */
323#define _3D_CHICKEN 0x02084
324#define _3D_CHICKEN2 0x0208c
325/* Disables pipelining of read flushes past the SF-WIZ interface.
326 * Required on all Ironlake steppings according to the B-Spec, but the
327 * particular danger of not doing so is not specified.
328 */
329# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
330#define _3D_CHICKEN3 0x02090
331
71cf39b1
EA
332#define MI_MODE 0x0209c
333# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 334# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 335
585fb111
JB
336#define SCPD0 0x0209c /* 915+ only */
337#define IER 0x020a0
338#define IIR 0x020a4
339#define IMR 0x020a8
340#define ISR 0x020ac
341#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
342#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
343#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 344#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
345#define I915_HWB_OOM_INTERRUPT (1<<13)
346#define I915_SYNC_STATUS_INTERRUPT (1<<12)
347#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
348#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
349#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
350#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
351#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
352#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
353#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
354#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
355#define I915_DEBUG_INTERRUPT (1<<2)
356#define I915_USER_INTERRUPT (1<<1)
357#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 358#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
359#define EIR 0x020b0
360#define EMR 0x020b4
361#define ESR 0x020b8
63eeaf38
JB
362#define GM45_ERROR_PAGE_TABLE (1<<5)
363#define GM45_ERROR_MEM_PRIV (1<<4)
364#define I915_ERROR_PAGE_TABLE (1<<4)
365#define GM45_ERROR_CP_PRIV (1<<3)
366#define I915_ERROR_MEMORY_REFRESH (1<<1)
367#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 368#define INSTPM 0x020c0
ee980b80 369#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
370#define ACTHD 0x020c8
371#define FW_BLC 0x020d8
7662c8bd 372#define FW_BLC2 0x020dc
585fb111 373#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
374#define FW_BLC_SELF_EN_MASK (1<<31)
375#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
376#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
377#define MM_BURST_LENGTH 0x00700000
378#define MM_FIFO_WATERMARK 0x0001F000
379#define LM_BURST_LENGTH 0x00000700
380#define LM_FIFO_WATERMARK 0x0000001F
585fb111 381#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
382#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
383
384/* Make render/texture TLB fetches lower priorty than associated data
385 * fetches. This is not turned on by default
386 */
387#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
388
389/* Isoch request wait on GTT enable (Display A/B/C streams).
390 * Make isoch requests stall on the TLB update. May cause
391 * display underruns (test mode only)
392 */
393#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
394
395/* Block grant count for isoch requests when block count is
396 * set to a finite value.
397 */
398#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
399#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
400#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
401#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
402#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
403
404/* Enable render writes to complete in C2/C3/C4 power states.
405 * If this isn't enabled, render writes are prevented in low
406 * power states. That seems bad to me.
407 */
408#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
409
410/* This acknowledges an async flip immediately instead
411 * of waiting for 2TLB fetches.
412 */
413#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
414
415/* Enables non-sequential data reads through arbiter
416 */
417#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
418
419/* Disable FSB snooping of cacheable write cycles from binner/render
420 * command stream
421 */
422#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
423
424/* Arbiter time slice for non-isoch streams */
425#define MI_ARB_TIME_SLICE_MASK (7 << 5)
426#define MI_ARB_TIME_SLICE_1 (0 << 5)
427#define MI_ARB_TIME_SLICE_2 (1 << 5)
428#define MI_ARB_TIME_SLICE_4 (2 << 5)
429#define MI_ARB_TIME_SLICE_6 (3 << 5)
430#define MI_ARB_TIME_SLICE_8 (4 << 5)
431#define MI_ARB_TIME_SLICE_10 (5 << 5)
432#define MI_ARB_TIME_SLICE_14 (6 << 5)
433#define MI_ARB_TIME_SLICE_16 (7 << 5)
434
435/* Low priority grace period page size */
436#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
437#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
438
439/* Disable display A/B trickle feed */
440#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
441
442/* Set display plane priority */
443#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
444#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
445
585fb111
JB
446#define CACHE_MODE_0 0x02120 /* 915+ only */
447#define CM0_MASK_SHIFT 16
448#define CM0_IZ_OPT_DISABLE (1<<6)
449#define CM0_ZR_OPT_DISABLE (1<<5)
450#define CM0_DEPTH_EVICT_DISABLE (1<<4)
451#define CM0_COLOR_EVICT_DISABLE (1<<3)
452#define CM0_DEPTH_WRITE_DISABLE (1<<1)
453#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 454#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 455#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
456#define ECOSKPD 0x021d0
457#define ECO_GATING_CX_ONLY (1<<3)
458#define ECO_FLIP_DONE (1<<0)
585fb111 459
a1786bd2
ZW
460/* GEN6 interrupt control */
461#define GEN6_RENDER_HWSTAM 0x2098
462#define GEN6_RENDER_IMR 0x20a8
463#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
464#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 465#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
466#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
467#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
468#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
469#define GEN6_RENDER_SYNC_STATUS (1 << 2)
470#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
471#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
472
473#define GEN6_BLITTER_HWSTAM 0x22098
474#define GEN6_BLITTER_IMR 0x220a8
475#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
476#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
477#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
478#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6
XH
479
480#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
481#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
482#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
483#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
484#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
485
486#define GEN6_BSD_IMR 0x120a8
487#define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
488
489#define GEN6_BSD_RNCID 0x12198
490
585fb111
JB
491/*
492 * Framebuffer compression (915+ only)
493 */
494
495#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
496#define FBC_LL_BASE 0x03204 /* 4k page aligned */
497#define FBC_CONTROL 0x03208
498#define FBC_CTL_EN (1<<31)
499#define FBC_CTL_PERIODIC (1<<30)
500#define FBC_CTL_INTERVAL_SHIFT (16)
501#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 502#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
503#define FBC_CTL_STRIDE_SHIFT (5)
504#define FBC_CTL_FENCENO (1<<0)
505#define FBC_COMMAND 0x0320c
506#define FBC_CMD_COMPRESS (1<<0)
507#define FBC_STATUS 0x03210
508#define FBC_STAT_COMPRESSING (1<<31)
509#define FBC_STAT_COMPRESSED (1<<30)
510#define FBC_STAT_MODIFIED (1<<29)
511#define FBC_STAT_CURRENT_LINE (1<<0)
512#define FBC_CONTROL2 0x03214
513#define FBC_CTL_FENCE_DBL (0<<4)
514#define FBC_CTL_IDLE_IMM (0<<2)
515#define FBC_CTL_IDLE_FULL (1<<2)
516#define FBC_CTL_IDLE_LINE (2<<2)
517#define FBC_CTL_IDLE_DEBUG (3<<2)
518#define FBC_CTL_CPU_FENCE (1<<1)
519#define FBC_CTL_PLANEA (0<<0)
520#define FBC_CTL_PLANEB (1<<0)
521#define FBC_FENCE_OFF 0x0321b
80824003 522#define FBC_TAG 0x03300
585fb111
JB
523
524#define FBC_LL_SIZE (1536)
525
74dff282
JB
526/* Framebuffer compression for GM45+ */
527#define DPFC_CB_BASE 0x3200
528#define DPFC_CONTROL 0x3208
529#define DPFC_CTL_EN (1<<31)
530#define DPFC_CTL_PLANEA (0<<30)
531#define DPFC_CTL_PLANEB (1<<30)
532#define DPFC_CTL_FENCE_EN (1<<29)
533#define DPFC_SR_EN (1<<10)
534#define DPFC_CTL_LIMIT_1X (0<<6)
535#define DPFC_CTL_LIMIT_2X (1<<6)
536#define DPFC_CTL_LIMIT_4X (2<<6)
537#define DPFC_RECOMP_CTL 0x320c
538#define DPFC_RECOMP_STALL_EN (1<<27)
539#define DPFC_RECOMP_STALL_WM_SHIFT (16)
540#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
541#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
542#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
543#define DPFC_STATUS 0x3210
544#define DPFC_INVAL_SEG_SHIFT (16)
545#define DPFC_INVAL_SEG_MASK (0x07ff0000)
546#define DPFC_COMP_SEG_SHIFT (0)
547#define DPFC_COMP_SEG_MASK (0x000003ff)
548#define DPFC_STATUS2 0x3214
549#define DPFC_FENCE_YOFF 0x3218
550#define DPFC_CHICKEN 0x3224
551#define DPFC_HT_MODIFY (1<<31)
552
b52eb4dc
ZY
553/* Framebuffer compression for Ironlake */
554#define ILK_DPFC_CB_BASE 0x43200
555#define ILK_DPFC_CONTROL 0x43208
556/* The bit 28-8 is reserved */
557#define DPFC_RESERVED (0x1FFFFF00)
558#define ILK_DPFC_RECOMP_CTL 0x4320c
559#define ILK_DPFC_STATUS 0x43210
560#define ILK_DPFC_FENCE_YOFF 0x43218
561#define ILK_DPFC_CHICKEN 0x43224
562#define ILK_FBC_RT_BASE 0x2128
563#define ILK_FBC_RT_VALID (1<<0)
564
565#define ILK_DISPLAY_CHICKEN1 0x42000
566#define ILK_FBCQ_DIS (1<<22)
567
585fb111
JB
568/*
569 * GPIO regs
570 */
571#define GPIOA 0x5010
572#define GPIOB 0x5014
573#define GPIOC 0x5018
574#define GPIOD 0x501c
575#define GPIOE 0x5020
576#define GPIOF 0x5024
577#define GPIOG 0x5028
578#define GPIOH 0x502c
579# define GPIO_CLOCK_DIR_MASK (1 << 0)
580# define GPIO_CLOCK_DIR_IN (0 << 1)
581# define GPIO_CLOCK_DIR_OUT (1 << 1)
582# define GPIO_CLOCK_VAL_MASK (1 << 2)
583# define GPIO_CLOCK_VAL_OUT (1 << 3)
584# define GPIO_CLOCK_VAL_IN (1 << 4)
585# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
586# define GPIO_DATA_DIR_MASK (1 << 8)
587# define GPIO_DATA_DIR_IN (0 << 9)
588# define GPIO_DATA_DIR_OUT (1 << 9)
589# define GPIO_DATA_VAL_MASK (1 << 10)
590# define GPIO_DATA_VAL_OUT (1 << 11)
591# define GPIO_DATA_VAL_IN (1 << 12)
592# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
593
f899fc64
CW
594#define GMBUS0 0x5100 /* clock/port select */
595#define GMBUS_RATE_100KHZ (0<<8)
596#define GMBUS_RATE_50KHZ (1<<8)
597#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
598#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
599#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
600#define GMBUS_PORT_DISABLED 0
601#define GMBUS_PORT_SSC 1
602#define GMBUS_PORT_VGADDC 2
603#define GMBUS_PORT_PANEL 3
604#define GMBUS_PORT_DPC 4 /* HDMIC */
605#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
606 /* 6 reserved */
607#define GMBUS_PORT_DPD 7 /* HDMID */
608#define GMBUS_NUM_PORTS 8
609#define GMBUS1 0x5104 /* command/status */
610#define GMBUS_SW_CLR_INT (1<<31)
611#define GMBUS_SW_RDY (1<<30)
612#define GMBUS_ENT (1<<29) /* enable timeout */
613#define GMBUS_CYCLE_NONE (0<<25)
614#define GMBUS_CYCLE_WAIT (1<<25)
615#define GMBUS_CYCLE_INDEX (2<<25)
616#define GMBUS_CYCLE_STOP (4<<25)
617#define GMBUS_BYTE_COUNT_SHIFT 16
618#define GMBUS_SLAVE_INDEX_SHIFT 8
619#define GMBUS_SLAVE_ADDR_SHIFT 1
620#define GMBUS_SLAVE_READ (1<<0)
621#define GMBUS_SLAVE_WRITE (0<<0)
622#define GMBUS2 0x5108 /* status */
623#define GMBUS_INUSE (1<<15)
624#define GMBUS_HW_WAIT_PHASE (1<<14)
625#define GMBUS_STALL_TIMEOUT (1<<13)
626#define GMBUS_INT (1<<12)
627#define GMBUS_HW_RDY (1<<11)
628#define GMBUS_SATOER (1<<10)
629#define GMBUS_ACTIVE (1<<9)
630#define GMBUS3 0x510c /* data buffer bytes 3-0 */
631#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
632#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
633#define GMBUS_NAK_EN (1<<3)
634#define GMBUS_IDLE_EN (1<<2)
635#define GMBUS_HW_WAIT_EN (1<<1)
636#define GMBUS_HW_RDY_EN (1<<0)
637#define GMBUS5 0x5120 /* byte index */
638#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 639
585fb111
JB
640/*
641 * Clock control & power management
642 */
643
644#define VGA0 0x6000
645#define VGA1 0x6004
646#define VGA_PD 0x6010
647#define VGA0_PD_P2_DIV_4 (1 << 7)
648#define VGA0_PD_P1_DIV_2 (1 << 5)
649#define VGA0_PD_P1_SHIFT 0
650#define VGA0_PD_P1_MASK (0x1f << 0)
651#define VGA1_PD_P2_DIV_4 (1 << 15)
652#define VGA1_PD_P1_DIV_2 (1 << 13)
653#define VGA1_PD_P1_SHIFT 8
654#define VGA1_PD_P1_MASK (0x1f << 8)
655#define DPLL_A 0x06014
656#define DPLL_B 0x06018
5eddb70b 657#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
585fb111
JB
658#define DPLL_VCO_ENABLE (1 << 31)
659#define DPLL_DVO_HIGH_SPEED (1 << 30)
660#define DPLL_SYNCLOCK_ENABLE (1 << 29)
661#define DPLL_VGA_MODE_DIS (1 << 28)
662#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
663#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
664#define DPLL_MODE_MASK (3 << 26)
665#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
666#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
667#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
668#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
669#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
670#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 671#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 672
585fb111
JB
673#define SRX_INDEX 0x3c4
674#define SRX_DATA 0x3c5
675#define SR01 1
676#define SR01_SCREEN_OFF (1<<5)
677
678#define PPCR 0x61204
679#define PPCR_ON (1<<0)
680
681#define DVOB 0x61140
682#define DVOB_ON (1<<31)
683#define DVOC 0x61160
684#define DVOC_ON (1<<31)
685#define LVDS 0x61180
686#define LVDS_ON (1<<31)
687
585fb111
JB
688/* Scratch pad debug 0 reg:
689 */
690#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
691/*
692 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
693 * this field (only one bit may be set).
694 */
695#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
696#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 697#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
698/* i830, required in DVO non-gang */
699#define PLL_P2_DIVIDE_BY_4 (1 << 23)
700#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
701#define PLL_REF_INPUT_DREFCLK (0 << 13)
702#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
703#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
704#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
705#define PLL_REF_INPUT_MASK (3 << 13)
706#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 707/* Ironlake */
b9055052
ZW
708# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
709# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
710# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
711# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
712# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
713
585fb111
JB
714/*
715 * Parallel to Serial Load Pulse phase selection.
716 * Selects the phase for the 10X DPLL clock for the PCIe
717 * digital display port. The range is 4 to 13; 10 or more
718 * is just a flip delay. The default is 6
719 */
720#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
721#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
722/*
723 * SDVO multiplier for 945G/GM. Not used on 965.
724 */
725#define SDVO_MULTIPLIER_MASK 0x000000ff
726#define SDVO_MULTIPLIER_SHIFT_HIRES 4
727#define SDVO_MULTIPLIER_SHIFT_VGA 0
728#define DPLL_A_MD 0x0601c /* 965+ only */
729/*
730 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
731 *
732 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
733 */
734#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
735#define DPLL_MD_UDI_DIVIDER_SHIFT 24
736/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
737#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
738#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
739/*
740 * SDVO/UDI pixel multiplier.
741 *
742 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
743 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
744 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
745 * dummy bytes in the datastream at an increased clock rate, with both sides of
746 * the link knowing how many bytes are fill.
747 *
748 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
749 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
750 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
751 * through an SDVO command.
752 *
753 * This register field has values of multiplication factor minus 1, with
754 * a maximum multiplier of 5 for SDVO.
755 */
756#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
757#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
758/*
759 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
760 * This best be set to the default value (3) or the CRT won't work. No,
761 * I don't entirely understand what this does...
762 */
763#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
764#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
765#define DPLL_B_MD 0x06020 /* 965+ only */
5eddb70b 766#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
585fb111
JB
767#define FPA0 0x06040
768#define FPA1 0x06044
769#define FPB0 0x06048
770#define FPB1 0x0604c
5eddb70b
CW
771#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
772#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
585fb111 773#define FP_N_DIV_MASK 0x003f0000
f2b115e6 774#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
775#define FP_N_DIV_SHIFT 16
776#define FP_M1_DIV_MASK 0x00003f00
777#define FP_M1_DIV_SHIFT 8
778#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 779#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
780#define FP_M2_DIV_SHIFT 0
781#define DPLL_TEST 0x606c
782#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
783#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
784#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
785#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
786#define DPLLB_TEST_N_BYPASS (1 << 19)
787#define DPLLB_TEST_M_BYPASS (1 << 18)
788#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
789#define DPLLA_TEST_N_BYPASS (1 << 3)
790#define DPLLA_TEST_M_BYPASS (1 << 2)
791#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
792#define D_STATE 0x6104
dc96e9b8 793#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
794#define DSTATE_PLL_D3_OFF (1<<3)
795#define DSTATE_GFX_CLOCK_GATING (1<<1)
796#define DSTATE_DOT_CLOCK_GATING (1<<0)
797#define DSPCLK_GATE_D 0x6200
798# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
799# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
800# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
801# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
802# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
803# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
804# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
805# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
806# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
807# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
808# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
809# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
810# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
811# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
812# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
813# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
814# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
815# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
816# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
817# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
818# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
819# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
820# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
821# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
822# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
823# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
824# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
825# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
826/**
827 * This bit must be set on the 830 to prevent hangs when turning off the
828 * overlay scaler.
829 */
830# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
831# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
832# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
833# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
834# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
835
836#define RENCLK_GATE_D1 0x6204
837# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
838# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
839# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
840# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
841# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
842# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
843# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
844# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
845# define MAG_CLOCK_GATE_DISABLE (1 << 5)
846/** This bit must be unset on 855,865 */
847# define MECI_CLOCK_GATE_DISABLE (1 << 4)
848# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
849# define MEC_CLOCK_GATE_DISABLE (1 << 2)
850# define MECO_CLOCK_GATE_DISABLE (1 << 1)
851/** This bit must be set on 855,865. */
852# define SV_CLOCK_GATE_DISABLE (1 << 0)
853# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
854# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
855# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
856# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
857# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
858# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
859# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
860# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
861# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
862# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
863# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
864# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
865# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
866# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
867# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
868# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
869# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
870
871# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
872/** This bit must always be set on 965G/965GM */
873# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
874# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
875# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
876# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
877# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
878# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
879/** This bit must always be set on 965G */
880# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
881# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
882# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
883# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
884# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
885# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
886# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
887# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
888# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
889# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
890# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
891# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
892# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
893# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
894# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
895# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
896# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
897# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
898# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
899
900#define RENCLK_GATE_D2 0x6208
901#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
902#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
903#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
904#define RAMCLK_GATE_D 0x6210 /* CRL only */
905#define DEUC 0x6214 /* CRL only */
585fb111
JB
906
907/*
908 * Palette regs
909 */
910
911#define PALETTE_A 0x0a000
912#define PALETTE_B 0x0a800
913
673a394b
EA
914/* MCH MMIO space */
915
916/*
917 * MCHBAR mirror.
918 *
919 * This mirrors the MCHBAR MMIO space whose location is determined by
920 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
921 * every way. It is not accessible from the CP register read instructions.
922 *
923 */
924#define MCHBAR_MIRROR_BASE 0x10000
925
926/** 915-945 and GM965 MCH register controlling DRAM channel access */
927#define DCC 0x10200
928#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
929#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
930#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
931#define DCC_ADDRESSING_MODE_MASK (3 << 0)
932#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 933#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 934
95534263
LP
935/** Pineview MCH register contains DDR3 setting */
936#define CSHRDDR3CTL 0x101a8
937#define CSHRDDR3CTL_DDR3 (1 << 2)
938
673a394b
EA
939/** 965 MCH register controlling DRAM channel configuration */
940#define C0DRB3 0x10206
941#define C1DRB3 0x10606
942
b11248df
KP
943/* Clocking configuration register */
944#define CLKCFG 0x10c00
7662c8bd 945#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
946#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
947#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
948#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
949#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
950#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 951/* Note, below two are guess */
b11248df 952#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 953#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 954#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
955#define CLKCFG_MEM_533 (1 << 4)
956#define CLKCFG_MEM_667 (2 << 4)
957#define CLKCFG_MEM_800 (3 << 4)
958#define CLKCFG_MEM_MASK (7 << 4)
959
ea056c14
JB
960#define TSC1 0x11001
961#define TSE (1<<0)
7648fa99
JB
962#define TR1 0x11006
963#define TSFS 0x11020
964#define TSFS_SLOPE_MASK 0x0000ff00
965#define TSFS_SLOPE_SHIFT 8
966#define TSFS_INTR_MASK 0x000000ff
967
f97108d1
JB
968#define CRSTANDVID 0x11100
969#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
970#define PXVFREQ_PX_MASK 0x7f000000
971#define PXVFREQ_PX_SHIFT 24
972#define VIDFREQ_BASE 0x11110
973#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
974#define VIDFREQ2 0x11114
975#define VIDFREQ3 0x11118
976#define VIDFREQ4 0x1111c
977#define VIDFREQ_P0_MASK 0x1f000000
978#define VIDFREQ_P0_SHIFT 24
979#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
980#define VIDFREQ_P0_CSCLK_SHIFT 20
981#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
982#define VIDFREQ_P0_CRCLK_SHIFT 16
983#define VIDFREQ_P1_MASK 0x00001f00
984#define VIDFREQ_P1_SHIFT 8
985#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
986#define VIDFREQ_P1_CSCLK_SHIFT 4
987#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
988#define INTTOEXT_BASE_ILK 0x11300
989#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
990#define INTTOEXT_MAP3_SHIFT 24
991#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
992#define INTTOEXT_MAP2_SHIFT 16
993#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
994#define INTTOEXT_MAP1_SHIFT 8
995#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
996#define INTTOEXT_MAP0_SHIFT 0
997#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
998#define MEMSWCTL 0x11170 /* Ironlake only */
999#define MEMCTL_CMD_MASK 0xe000
1000#define MEMCTL_CMD_SHIFT 13
1001#define MEMCTL_CMD_RCLK_OFF 0
1002#define MEMCTL_CMD_RCLK_ON 1
1003#define MEMCTL_CMD_CHFREQ 2
1004#define MEMCTL_CMD_CHVID 3
1005#define MEMCTL_CMD_VMMOFF 4
1006#define MEMCTL_CMD_VMMON 5
1007#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1008 when command complete */
1009#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1010#define MEMCTL_FREQ_SHIFT 8
1011#define MEMCTL_SFCAVM (1<<7)
1012#define MEMCTL_TGT_VID_MASK 0x007f
1013#define MEMIHYST 0x1117c
1014#define MEMINTREN 0x11180 /* 16 bits */
1015#define MEMINT_RSEXIT_EN (1<<8)
1016#define MEMINT_CX_SUPR_EN (1<<7)
1017#define MEMINT_CONT_BUSY_EN (1<<6)
1018#define MEMINT_AVG_BUSY_EN (1<<5)
1019#define MEMINT_EVAL_CHG_EN (1<<4)
1020#define MEMINT_MON_IDLE_EN (1<<3)
1021#define MEMINT_UP_EVAL_EN (1<<2)
1022#define MEMINT_DOWN_EVAL_EN (1<<1)
1023#define MEMINT_SW_CMD_EN (1<<0)
1024#define MEMINTRSTR 0x11182 /* 16 bits */
1025#define MEM_RSEXIT_MASK 0xc000
1026#define MEM_RSEXIT_SHIFT 14
1027#define MEM_CONT_BUSY_MASK 0x3000
1028#define MEM_CONT_BUSY_SHIFT 12
1029#define MEM_AVG_BUSY_MASK 0x0c00
1030#define MEM_AVG_BUSY_SHIFT 10
1031#define MEM_EVAL_CHG_MASK 0x0300
1032#define MEM_EVAL_BUSY_SHIFT 8
1033#define MEM_MON_IDLE_MASK 0x00c0
1034#define MEM_MON_IDLE_SHIFT 6
1035#define MEM_UP_EVAL_MASK 0x0030
1036#define MEM_UP_EVAL_SHIFT 4
1037#define MEM_DOWN_EVAL_MASK 0x000c
1038#define MEM_DOWN_EVAL_SHIFT 2
1039#define MEM_SW_CMD_MASK 0x0003
1040#define MEM_INT_STEER_GFX 0
1041#define MEM_INT_STEER_CMR 1
1042#define MEM_INT_STEER_SMI 2
1043#define MEM_INT_STEER_SCI 3
1044#define MEMINTRSTS 0x11184
1045#define MEMINT_RSEXIT (1<<7)
1046#define MEMINT_CONT_BUSY (1<<6)
1047#define MEMINT_AVG_BUSY (1<<5)
1048#define MEMINT_EVAL_CHG (1<<4)
1049#define MEMINT_MON_IDLE (1<<3)
1050#define MEMINT_UP_EVAL (1<<2)
1051#define MEMINT_DOWN_EVAL (1<<1)
1052#define MEMINT_SW_CMD (1<<0)
1053#define MEMMODECTL 0x11190
1054#define MEMMODE_BOOST_EN (1<<31)
1055#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1056#define MEMMODE_BOOST_FREQ_SHIFT 24
1057#define MEMMODE_IDLE_MODE_MASK 0x00030000
1058#define MEMMODE_IDLE_MODE_SHIFT 16
1059#define MEMMODE_IDLE_MODE_EVAL 0
1060#define MEMMODE_IDLE_MODE_CONT 1
1061#define MEMMODE_HWIDLE_EN (1<<15)
1062#define MEMMODE_SWMODE_EN (1<<14)
1063#define MEMMODE_RCLK_GATE (1<<13)
1064#define MEMMODE_HW_UPDATE (1<<12)
1065#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1066#define MEMMODE_FSTART_SHIFT 8
1067#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1068#define MEMMODE_FMAX_SHIFT 4
1069#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1070#define RCBMAXAVG 0x1119c
1071#define MEMSWCTL2 0x1119e /* Cantiga only */
1072#define SWMEMCMD_RENDER_OFF (0 << 13)
1073#define SWMEMCMD_RENDER_ON (1 << 13)
1074#define SWMEMCMD_SWFREQ (2 << 13)
1075#define SWMEMCMD_TARVID (3 << 13)
1076#define SWMEMCMD_VRM_OFF (4 << 13)
1077#define SWMEMCMD_VRM_ON (5 << 13)
1078#define CMDSTS (1<<12)
1079#define SFCAVM (1<<11)
1080#define SWFREQ_MASK 0x0380 /* P0-7 */
1081#define SWFREQ_SHIFT 7
1082#define TARVID_MASK 0x001f
1083#define MEMSTAT_CTG 0x111a0
1084#define RCBMINAVG 0x111a0
1085#define RCUPEI 0x111b0
1086#define RCDNEI 0x111b4
b5b72e89 1087#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1088#define RCX_SW_EXIT (1<<23)
1089#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1090#define VIDCTL 0x111c0
1091#define VIDSTS 0x111c8
1092#define VIDSTART 0x111cc /* 8 bits */
1093#define MEMSTAT_ILK 0x111f8
1094#define MEMSTAT_VID_MASK 0x7f00
1095#define MEMSTAT_VID_SHIFT 8
1096#define MEMSTAT_PSTATE_MASK 0x00f8
1097#define MEMSTAT_PSTATE_SHIFT 3
1098#define MEMSTAT_MON_ACTV (1<<2)
1099#define MEMSTAT_SRC_CTL_MASK 0x0003
1100#define MEMSTAT_SRC_CTL_CORE 0
1101#define MEMSTAT_SRC_CTL_TRB 1
1102#define MEMSTAT_SRC_CTL_THM 2
1103#define MEMSTAT_SRC_CTL_STDBY 3
1104#define RCPREVBSYTUPAVG 0x113b8
1105#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1106#define PMMISC 0x11214
1107#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1108#define SDEW 0x1124c
1109#define CSIEW0 0x11250
1110#define CSIEW1 0x11254
1111#define CSIEW2 0x11258
1112#define PEW 0x1125c
1113#define DEW 0x11270
1114#define MCHAFE 0x112c0
1115#define CSIEC 0x112e0
1116#define DMIEC 0x112e4
1117#define DDREC 0x112e8
1118#define PEG0EC 0x112ec
1119#define PEG1EC 0x112f0
1120#define GFXEC 0x112f4
1121#define RPPREVBSYTUPAVG 0x113b8
1122#define RPPREVBSYTDNAVG 0x113bc
1123#define ECR 0x11600
1124#define ECR_GPFE (1<<31)
1125#define ECR_IMONE (1<<30)
1126#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1127#define OGW0 0x11608
1128#define OGW1 0x1160c
1129#define EG0 0x11610
1130#define EG1 0x11614
1131#define EG2 0x11618
1132#define EG3 0x1161c
1133#define EG4 0x11620
1134#define EG5 0x11624
1135#define EG6 0x11628
1136#define EG7 0x1162c
1137#define PXW 0x11664
1138#define PXWL 0x11680
1139#define LCFUSE02 0x116c0
1140#define LCFUSE_HIV_MASK 0x000000ff
1141#define CSIPLL0 0x12c10
1142#define DDRMPLL1 0X12c20
7d57382e
EA
1143#define PEG_BAND_GAP_DATA 0x14d68
1144
aa40d6bb
ZN
1145/*
1146 * Logical Context regs
1147 */
1148#define CCID 0x2180
1149#define CCID_EN (1<<0)
585fb111
JB
1150/*
1151 * Overlay regs
1152 */
1153
1154#define OVADD 0x30000
1155#define DOVSTA 0x30008
1156#define OC_BUF (0x3<<20)
1157#define OGAMC5 0x30010
1158#define OGAMC4 0x30014
1159#define OGAMC3 0x30018
1160#define OGAMC2 0x3001c
1161#define OGAMC1 0x30020
1162#define OGAMC0 0x30024
1163
1164/*
1165 * Display engine regs
1166 */
1167
1168/* Pipe A timing regs */
1169#define HTOTAL_A 0x60000
1170#define HBLANK_A 0x60004
1171#define HSYNC_A 0x60008
1172#define VTOTAL_A 0x6000c
1173#define VBLANK_A 0x60010
1174#define VSYNC_A 0x60014
1175#define PIPEASRC 0x6001c
1176#define BCLRPAT_A 0x60020
1177
1178/* Pipe B timing regs */
1179#define HTOTAL_B 0x61000
1180#define HBLANK_B 0x61004
1181#define HSYNC_B 0x61008
1182#define VTOTAL_B 0x6100c
1183#define VBLANK_B 0x61010
1184#define VSYNC_B 0x61014
1185#define PIPEBSRC 0x6101c
1186#define BCLRPAT_B 0x61020
1187
5eddb70b
CW
1188#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1189#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1190#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1191#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1192#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1193#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1194#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1195#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1196
585fb111
JB
1197/* VGA port control */
1198#define ADPA 0x61100
1199#define ADPA_DAC_ENABLE (1<<31)
1200#define ADPA_DAC_DISABLE 0
1201#define ADPA_PIPE_SELECT_MASK (1<<30)
1202#define ADPA_PIPE_A_SELECT 0
1203#define ADPA_PIPE_B_SELECT (1<<30)
1204#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1205#define ADPA_SETS_HVPOLARITY 0
1206#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1207#define ADPA_VSYNC_CNTL_ENABLE 0
1208#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1209#define ADPA_HSYNC_CNTL_ENABLE 0
1210#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1211#define ADPA_VSYNC_ACTIVE_LOW 0
1212#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1213#define ADPA_HSYNC_ACTIVE_LOW 0
1214#define ADPA_DPMS_MASK (~(3<<10))
1215#define ADPA_DPMS_ON (0<<10)
1216#define ADPA_DPMS_SUSPEND (1<<10)
1217#define ADPA_DPMS_STANDBY (2<<10)
1218#define ADPA_DPMS_OFF (3<<10)
1219
939fe4d7 1220
585fb111
JB
1221/* Hotplug control (945+ only) */
1222#define PORT_HOTPLUG_EN 0x61110
7d57382e 1223#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1224#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1225#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1226#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1227#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1228#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1229#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1230#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1231#define TV_HOTPLUG_INT_EN (1 << 18)
1232#define CRT_HOTPLUG_INT_EN (1 << 9)
1233#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1234#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1235/* must use period 64 on GM45 according to docs */
1236#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1237#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1238#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1239#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1240#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1241#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1242#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1243#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1244#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1245#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1246#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1247#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1248
1249#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1250#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1251#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1252#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1253#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1254#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1255#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1256#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1257#define TV_HOTPLUG_INT_STATUS (1 << 10)
1258#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1259#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1260#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1261#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1262#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1263#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1264
1265/* SDVO port control */
1266#define SDVOB 0x61140
1267#define SDVOC 0x61160
1268#define SDVO_ENABLE (1 << 31)
1269#define SDVO_PIPE_B_SELECT (1 << 30)
1270#define SDVO_STALL_SELECT (1 << 29)
1271#define SDVO_INTERRUPT_ENABLE (1 << 26)
1272/**
1273 * 915G/GM SDVO pixel multiplier.
1274 *
1275 * Programmed value is multiplier - 1, up to 5x.
1276 *
1277 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1278 */
1279#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1280#define SDVO_PORT_MULTIPLY_SHIFT 23
1281#define SDVO_PHASE_SELECT_MASK (15 << 19)
1282#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1283#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1284#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1285#define SDVO_ENCODING_SDVO (0x0 << 10)
1286#define SDVO_ENCODING_HDMI (0x2 << 10)
1287/** Requird for HDMI operation */
1288#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1289#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1290#define SDVO_AUDIO_ENABLE (1 << 6)
1291/** New with 965, default is to be set */
1292#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1293/** New with 965, default is to be set */
1294#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1295#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1296#define SDVO_DETECTED (1 << 2)
1297/* Bits to be preserved when writing */
1298#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1299#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1300
1301/* DVO port control */
1302#define DVOA 0x61120
1303#define DVOB 0x61140
1304#define DVOC 0x61160
1305#define DVO_ENABLE (1 << 31)
1306#define DVO_PIPE_B_SELECT (1 << 30)
1307#define DVO_PIPE_STALL_UNUSED (0 << 28)
1308#define DVO_PIPE_STALL (1 << 28)
1309#define DVO_PIPE_STALL_TV (2 << 28)
1310#define DVO_PIPE_STALL_MASK (3 << 28)
1311#define DVO_USE_VGA_SYNC (1 << 15)
1312#define DVO_DATA_ORDER_I740 (0 << 14)
1313#define DVO_DATA_ORDER_FP (1 << 14)
1314#define DVO_VSYNC_DISABLE (1 << 11)
1315#define DVO_HSYNC_DISABLE (1 << 10)
1316#define DVO_VSYNC_TRISTATE (1 << 9)
1317#define DVO_HSYNC_TRISTATE (1 << 8)
1318#define DVO_BORDER_ENABLE (1 << 7)
1319#define DVO_DATA_ORDER_GBRG (1 << 6)
1320#define DVO_DATA_ORDER_RGGB (0 << 6)
1321#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1322#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1323#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1324#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1325#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1326#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1327#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1328#define DVO_PRESERVE_MASK (0x7<<24)
1329#define DVOA_SRCDIM 0x61124
1330#define DVOB_SRCDIM 0x61144
1331#define DVOC_SRCDIM 0x61164
1332#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1333#define DVO_SRCDIM_VERTICAL_SHIFT 0
1334
1335/* LVDS port control */
1336#define LVDS 0x61180
1337/*
1338 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1339 * the DPLL semantics change when the LVDS is assigned to that pipe.
1340 */
1341#define LVDS_PORT_EN (1 << 31)
1342/* Selects pipe B for LVDS data. Must be set on pre-965. */
1343#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1344/* LVDS dithering flag on 965/g4x platform */
1345#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1346/* Enable border for unscaled (or aspect-scaled) display */
1347#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1348/*
1349 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1350 * pixel.
1351 */
1352#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1353#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1354#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1355/*
1356 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1357 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1358 * on.
1359 */
1360#define LVDS_A3_POWER_MASK (3 << 6)
1361#define LVDS_A3_POWER_DOWN (0 << 6)
1362#define LVDS_A3_POWER_UP (3 << 6)
1363/*
1364 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1365 * is set.
1366 */
1367#define LVDS_CLKB_POWER_MASK (3 << 4)
1368#define LVDS_CLKB_POWER_DOWN (0 << 4)
1369#define LVDS_CLKB_POWER_UP (3 << 4)
1370/*
1371 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1372 * setting for whether we are in dual-channel mode. The B3 pair will
1373 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1374 */
1375#define LVDS_B0B3_POWER_MASK (3 << 2)
1376#define LVDS_B0B3_POWER_DOWN (0 << 2)
1377#define LVDS_B0B3_POWER_UP (3 << 2)
1378
3c17fe4b
DH
1379/* Video Data Island Packet control */
1380#define VIDEO_DIP_DATA 0x61178
1381#define VIDEO_DIP_CTL 0x61170
1382#define VIDEO_DIP_ENABLE (1 << 31)
1383#define VIDEO_DIP_PORT_B (1 << 29)
1384#define VIDEO_DIP_PORT_C (2 << 29)
1385#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1386#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1387#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1388#define VIDEO_DIP_SELECT_AVI (0 << 19)
1389#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1390#define VIDEO_DIP_SELECT_SPD (3 << 19)
1391#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1392#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1393#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1394
585fb111
JB
1395/* Panel power sequencing */
1396#define PP_STATUS 0x61200
1397#define PP_ON (1 << 31)
1398/*
1399 * Indicates that all dependencies of the panel are on:
1400 *
1401 * - PLL enabled
1402 * - pipe enabled
1403 * - LVDS/DVOB/DVOC on
1404 */
1405#define PP_READY (1 << 30)
1406#define PP_SEQUENCE_NONE (0 << 28)
1407#define PP_SEQUENCE_ON (1 << 28)
1408#define PP_SEQUENCE_OFF (2 << 28)
1409#define PP_SEQUENCE_MASK 0x30000000
01cb9ea6
JB
1410#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1411#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1412#define PP_SEQUENCE_STATE_MASK 0x0000000f
585fb111
JB
1413#define PP_CONTROL 0x61204
1414#define POWER_TARGET_ON (1 << 0)
1415#define PP_ON_DELAYS 0x61208
1416#define PP_OFF_DELAYS 0x6120c
1417#define PP_DIVISOR 0x61210
1418
1419/* Panel fitting */
1420#define PFIT_CONTROL 0x61230
1421#define PFIT_ENABLE (1 << 31)
1422#define PFIT_PIPE_MASK (3 << 29)
1423#define PFIT_PIPE_SHIFT 29
1424#define VERT_INTERP_DISABLE (0 << 10)
1425#define VERT_INTERP_BILINEAR (1 << 10)
1426#define VERT_INTERP_MASK (3 << 10)
1427#define VERT_AUTO_SCALE (1 << 9)
1428#define HORIZ_INTERP_DISABLE (0 << 6)
1429#define HORIZ_INTERP_BILINEAR (1 << 6)
1430#define HORIZ_INTERP_MASK (3 << 6)
1431#define HORIZ_AUTO_SCALE (1 << 5)
1432#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1433#define PFIT_FILTER_FUZZY (0 << 24)
1434#define PFIT_SCALING_AUTO (0 << 26)
1435#define PFIT_SCALING_PROGRAMMED (1 << 26)
1436#define PFIT_SCALING_PILLAR (2 << 26)
1437#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1438#define PFIT_PGM_RATIOS 0x61234
1439#define PFIT_VERT_SCALE_MASK 0xfff00000
1440#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1441/* Pre-965 */
1442#define PFIT_VERT_SCALE_SHIFT 20
1443#define PFIT_VERT_SCALE_MASK 0xfff00000
1444#define PFIT_HORIZ_SCALE_SHIFT 4
1445#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1446/* 965+ */
1447#define PFIT_VERT_SCALE_SHIFT_965 16
1448#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1449#define PFIT_HORIZ_SCALE_SHIFT_965 0
1450#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1451
585fb111
JB
1452#define PFIT_AUTO_RATIOS 0x61238
1453
1454/* Backlight control */
1455#define BLC_PWM_CTL 0x61254
1456#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1457#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1458#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1459/*
1460 * This is the most significant 15 bits of the number of backlight cycles in a
1461 * complete cycle of the modulated backlight control.
1462 *
1463 * The actual value is this field multiplied by two.
1464 */
1465#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1466#define BLM_LEGACY_MODE (1 << 16)
1467/*
1468 * This is the number of cycles out of the backlight modulation cycle for which
1469 * the backlight is on.
1470 *
1471 * This field must be no greater than the number of cycles in the complete
1472 * backlight modulation cycle.
1473 */
1474#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1475#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1476
0eb96d6e
JB
1477#define BLC_HIST_CTL 0x61260
1478
585fb111
JB
1479/* TV port control */
1480#define TV_CTL 0x68000
1481/** Enables the TV encoder */
1482# define TV_ENC_ENABLE (1 << 31)
1483/** Sources the TV encoder input from pipe B instead of A. */
1484# define TV_ENC_PIPEB_SELECT (1 << 30)
1485/** Outputs composite video (DAC A only) */
1486# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1487/** Outputs SVideo video (DAC B/C) */
1488# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1489/** Outputs Component video (DAC A/B/C) */
1490# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1491/** Outputs Composite and SVideo (DAC A/B/C) */
1492# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1493# define TV_TRILEVEL_SYNC (1 << 21)
1494/** Enables slow sync generation (945GM only) */
1495# define TV_SLOW_SYNC (1 << 20)
1496/** Selects 4x oversampling for 480i and 576p */
1497# define TV_OVERSAMPLE_4X (0 << 18)
1498/** Selects 2x oversampling for 720p and 1080i */
1499# define TV_OVERSAMPLE_2X (1 << 18)
1500/** Selects no oversampling for 1080p */
1501# define TV_OVERSAMPLE_NONE (2 << 18)
1502/** Selects 8x oversampling */
1503# define TV_OVERSAMPLE_8X (3 << 18)
1504/** Selects progressive mode rather than interlaced */
1505# define TV_PROGRESSIVE (1 << 17)
1506/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1507# define TV_PAL_BURST (1 << 16)
1508/** Field for setting delay of Y compared to C */
1509# define TV_YC_SKEW_MASK (7 << 12)
1510/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1511# define TV_ENC_SDP_FIX (1 << 11)
1512/**
1513 * Enables a fix for the 915GM only.
1514 *
1515 * Not sure what it does.
1516 */
1517# define TV_ENC_C0_FIX (1 << 10)
1518/** Bits that must be preserved by software */
d2d9f232 1519# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1520# define TV_FUSE_STATE_MASK (3 << 4)
1521/** Read-only state that reports all features enabled */
1522# define TV_FUSE_STATE_ENABLED (0 << 4)
1523/** Read-only state that reports that Macrovision is disabled in hardware*/
1524# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1525/** Read-only state that reports that TV-out is disabled in hardware. */
1526# define TV_FUSE_STATE_DISABLED (2 << 4)
1527/** Normal operation */
1528# define TV_TEST_MODE_NORMAL (0 << 0)
1529/** Encoder test pattern 1 - combo pattern */
1530# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1531/** Encoder test pattern 2 - full screen vertical 75% color bars */
1532# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1533/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1534# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1535/** Encoder test pattern 4 - random noise */
1536# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1537/** Encoder test pattern 5 - linear color ramps */
1538# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1539/**
1540 * This test mode forces the DACs to 50% of full output.
1541 *
1542 * This is used for load detection in combination with TVDAC_SENSE_MASK
1543 */
1544# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1545# define TV_TEST_MODE_MASK (7 << 0)
1546
1547#define TV_DAC 0x68004
b8ed2a4f 1548# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1549/**
1550 * Reports that DAC state change logic has reported change (RO).
1551 *
1552 * This gets cleared when TV_DAC_STATE_EN is cleared
1553*/
1554# define TVDAC_STATE_CHG (1 << 31)
1555# define TVDAC_SENSE_MASK (7 << 28)
1556/** Reports that DAC A voltage is above the detect threshold */
1557# define TVDAC_A_SENSE (1 << 30)
1558/** Reports that DAC B voltage is above the detect threshold */
1559# define TVDAC_B_SENSE (1 << 29)
1560/** Reports that DAC C voltage is above the detect threshold */
1561# define TVDAC_C_SENSE (1 << 28)
1562/**
1563 * Enables DAC state detection logic, for load-based TV detection.
1564 *
1565 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1566 * to off, for load detection to work.
1567 */
1568# define TVDAC_STATE_CHG_EN (1 << 27)
1569/** Sets the DAC A sense value to high */
1570# define TVDAC_A_SENSE_CTL (1 << 26)
1571/** Sets the DAC B sense value to high */
1572# define TVDAC_B_SENSE_CTL (1 << 25)
1573/** Sets the DAC C sense value to high */
1574# define TVDAC_C_SENSE_CTL (1 << 24)
1575/** Overrides the ENC_ENABLE and DAC voltage levels */
1576# define DAC_CTL_OVERRIDE (1 << 7)
1577/** Sets the slew rate. Must be preserved in software */
1578# define ENC_TVDAC_SLEW_FAST (1 << 6)
1579# define DAC_A_1_3_V (0 << 4)
1580# define DAC_A_1_1_V (1 << 4)
1581# define DAC_A_0_7_V (2 << 4)
cb66c692 1582# define DAC_A_MASK (3 << 4)
585fb111
JB
1583# define DAC_B_1_3_V (0 << 2)
1584# define DAC_B_1_1_V (1 << 2)
1585# define DAC_B_0_7_V (2 << 2)
cb66c692 1586# define DAC_B_MASK (3 << 2)
585fb111
JB
1587# define DAC_C_1_3_V (0 << 0)
1588# define DAC_C_1_1_V (1 << 0)
1589# define DAC_C_0_7_V (2 << 0)
cb66c692 1590# define DAC_C_MASK (3 << 0)
585fb111
JB
1591
1592/**
1593 * CSC coefficients are stored in a floating point format with 9 bits of
1594 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1595 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1596 * -1 (0x3) being the only legal negative value.
1597 */
1598#define TV_CSC_Y 0x68010
1599# define TV_RY_MASK 0x07ff0000
1600# define TV_RY_SHIFT 16
1601# define TV_GY_MASK 0x00000fff
1602# define TV_GY_SHIFT 0
1603
1604#define TV_CSC_Y2 0x68014
1605# define TV_BY_MASK 0x07ff0000
1606# define TV_BY_SHIFT 16
1607/**
1608 * Y attenuation for component video.
1609 *
1610 * Stored in 1.9 fixed point.
1611 */
1612# define TV_AY_MASK 0x000003ff
1613# define TV_AY_SHIFT 0
1614
1615#define TV_CSC_U 0x68018
1616# define TV_RU_MASK 0x07ff0000
1617# define TV_RU_SHIFT 16
1618# define TV_GU_MASK 0x000007ff
1619# define TV_GU_SHIFT 0
1620
1621#define TV_CSC_U2 0x6801c
1622# define TV_BU_MASK 0x07ff0000
1623# define TV_BU_SHIFT 16
1624/**
1625 * U attenuation for component video.
1626 *
1627 * Stored in 1.9 fixed point.
1628 */
1629# define TV_AU_MASK 0x000003ff
1630# define TV_AU_SHIFT 0
1631
1632#define TV_CSC_V 0x68020
1633# define TV_RV_MASK 0x0fff0000
1634# define TV_RV_SHIFT 16
1635# define TV_GV_MASK 0x000007ff
1636# define TV_GV_SHIFT 0
1637
1638#define TV_CSC_V2 0x68024
1639# define TV_BV_MASK 0x07ff0000
1640# define TV_BV_SHIFT 16
1641/**
1642 * V attenuation for component video.
1643 *
1644 * Stored in 1.9 fixed point.
1645 */
1646# define TV_AV_MASK 0x000007ff
1647# define TV_AV_SHIFT 0
1648
1649#define TV_CLR_KNOBS 0x68028
1650/** 2s-complement brightness adjustment */
1651# define TV_BRIGHTNESS_MASK 0xff000000
1652# define TV_BRIGHTNESS_SHIFT 24
1653/** Contrast adjustment, as a 2.6 unsigned floating point number */
1654# define TV_CONTRAST_MASK 0x00ff0000
1655# define TV_CONTRAST_SHIFT 16
1656/** Saturation adjustment, as a 2.6 unsigned floating point number */
1657# define TV_SATURATION_MASK 0x0000ff00
1658# define TV_SATURATION_SHIFT 8
1659/** Hue adjustment, as an integer phase angle in degrees */
1660# define TV_HUE_MASK 0x000000ff
1661# define TV_HUE_SHIFT 0
1662
1663#define TV_CLR_LEVEL 0x6802c
1664/** Controls the DAC level for black */
1665# define TV_BLACK_LEVEL_MASK 0x01ff0000
1666# define TV_BLACK_LEVEL_SHIFT 16
1667/** Controls the DAC level for blanking */
1668# define TV_BLANK_LEVEL_MASK 0x000001ff
1669# define TV_BLANK_LEVEL_SHIFT 0
1670
1671#define TV_H_CTL_1 0x68030
1672/** Number of pixels in the hsync. */
1673# define TV_HSYNC_END_MASK 0x1fff0000
1674# define TV_HSYNC_END_SHIFT 16
1675/** Total number of pixels minus one in the line (display and blanking). */
1676# define TV_HTOTAL_MASK 0x00001fff
1677# define TV_HTOTAL_SHIFT 0
1678
1679#define TV_H_CTL_2 0x68034
1680/** Enables the colorburst (needed for non-component color) */
1681# define TV_BURST_ENA (1 << 31)
1682/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1683# define TV_HBURST_START_SHIFT 16
1684# define TV_HBURST_START_MASK 0x1fff0000
1685/** Length of the colorburst */
1686# define TV_HBURST_LEN_SHIFT 0
1687# define TV_HBURST_LEN_MASK 0x0001fff
1688
1689#define TV_H_CTL_3 0x68038
1690/** End of hblank, measured in pixels minus one from start of hsync */
1691# define TV_HBLANK_END_SHIFT 16
1692# define TV_HBLANK_END_MASK 0x1fff0000
1693/** Start of hblank, measured in pixels minus one from start of hsync */
1694# define TV_HBLANK_START_SHIFT 0
1695# define TV_HBLANK_START_MASK 0x0001fff
1696
1697#define TV_V_CTL_1 0x6803c
1698/** XXX */
1699# define TV_NBR_END_SHIFT 16
1700# define TV_NBR_END_MASK 0x07ff0000
1701/** XXX */
1702# define TV_VI_END_F1_SHIFT 8
1703# define TV_VI_END_F1_MASK 0x00003f00
1704/** XXX */
1705# define TV_VI_END_F2_SHIFT 0
1706# define TV_VI_END_F2_MASK 0x0000003f
1707
1708#define TV_V_CTL_2 0x68040
1709/** Length of vsync, in half lines */
1710# define TV_VSYNC_LEN_MASK 0x07ff0000
1711# define TV_VSYNC_LEN_SHIFT 16
1712/** Offset of the start of vsync in field 1, measured in one less than the
1713 * number of half lines.
1714 */
1715# define TV_VSYNC_START_F1_MASK 0x00007f00
1716# define TV_VSYNC_START_F1_SHIFT 8
1717/**
1718 * Offset of the start of vsync in field 2, measured in one less than the
1719 * number of half lines.
1720 */
1721# define TV_VSYNC_START_F2_MASK 0x0000007f
1722# define TV_VSYNC_START_F2_SHIFT 0
1723
1724#define TV_V_CTL_3 0x68044
1725/** Enables generation of the equalization signal */
1726# define TV_EQUAL_ENA (1 << 31)
1727/** Length of vsync, in half lines */
1728# define TV_VEQ_LEN_MASK 0x007f0000
1729# define TV_VEQ_LEN_SHIFT 16
1730/** Offset of the start of equalization in field 1, measured in one less than
1731 * the number of half lines.
1732 */
1733# define TV_VEQ_START_F1_MASK 0x0007f00
1734# define TV_VEQ_START_F1_SHIFT 8
1735/**
1736 * Offset of the start of equalization in field 2, measured in one less than
1737 * the number of half lines.
1738 */
1739# define TV_VEQ_START_F2_MASK 0x000007f
1740# define TV_VEQ_START_F2_SHIFT 0
1741
1742#define TV_V_CTL_4 0x68048
1743/**
1744 * Offset to start of vertical colorburst, measured in one less than the
1745 * number of lines from vertical start.
1746 */
1747# define TV_VBURST_START_F1_MASK 0x003f0000
1748# define TV_VBURST_START_F1_SHIFT 16
1749/**
1750 * Offset to the end of vertical colorburst, measured in one less than the
1751 * number of lines from the start of NBR.
1752 */
1753# define TV_VBURST_END_F1_MASK 0x000000ff
1754# define TV_VBURST_END_F1_SHIFT 0
1755
1756#define TV_V_CTL_5 0x6804c
1757/**
1758 * Offset to start of vertical colorburst, measured in one less than the
1759 * number of lines from vertical start.
1760 */
1761# define TV_VBURST_START_F2_MASK 0x003f0000
1762# define TV_VBURST_START_F2_SHIFT 16
1763/**
1764 * Offset to the end of vertical colorburst, measured in one less than the
1765 * number of lines from the start of NBR.
1766 */
1767# define TV_VBURST_END_F2_MASK 0x000000ff
1768# define TV_VBURST_END_F2_SHIFT 0
1769
1770#define TV_V_CTL_6 0x68050
1771/**
1772 * Offset to start of vertical colorburst, measured in one less than the
1773 * number of lines from vertical start.
1774 */
1775# define TV_VBURST_START_F3_MASK 0x003f0000
1776# define TV_VBURST_START_F3_SHIFT 16
1777/**
1778 * Offset to the end of vertical colorburst, measured in one less than the
1779 * number of lines from the start of NBR.
1780 */
1781# define TV_VBURST_END_F3_MASK 0x000000ff
1782# define TV_VBURST_END_F3_SHIFT 0
1783
1784#define TV_V_CTL_7 0x68054
1785/**
1786 * Offset to start of vertical colorburst, measured in one less than the
1787 * number of lines from vertical start.
1788 */
1789# define TV_VBURST_START_F4_MASK 0x003f0000
1790# define TV_VBURST_START_F4_SHIFT 16
1791/**
1792 * Offset to the end of vertical colorburst, measured in one less than the
1793 * number of lines from the start of NBR.
1794 */
1795# define TV_VBURST_END_F4_MASK 0x000000ff
1796# define TV_VBURST_END_F4_SHIFT 0
1797
1798#define TV_SC_CTL_1 0x68060
1799/** Turns on the first subcarrier phase generation DDA */
1800# define TV_SC_DDA1_EN (1 << 31)
1801/** Turns on the first subcarrier phase generation DDA */
1802# define TV_SC_DDA2_EN (1 << 30)
1803/** Turns on the first subcarrier phase generation DDA */
1804# define TV_SC_DDA3_EN (1 << 29)
1805/** Sets the subcarrier DDA to reset frequency every other field */
1806# define TV_SC_RESET_EVERY_2 (0 << 24)
1807/** Sets the subcarrier DDA to reset frequency every fourth field */
1808# define TV_SC_RESET_EVERY_4 (1 << 24)
1809/** Sets the subcarrier DDA to reset frequency every eighth field */
1810# define TV_SC_RESET_EVERY_8 (2 << 24)
1811/** Sets the subcarrier DDA to never reset the frequency */
1812# define TV_SC_RESET_NEVER (3 << 24)
1813/** Sets the peak amplitude of the colorburst.*/
1814# define TV_BURST_LEVEL_MASK 0x00ff0000
1815# define TV_BURST_LEVEL_SHIFT 16
1816/** Sets the increment of the first subcarrier phase generation DDA */
1817# define TV_SCDDA1_INC_MASK 0x00000fff
1818# define TV_SCDDA1_INC_SHIFT 0
1819
1820#define TV_SC_CTL_2 0x68064
1821/** Sets the rollover for the second subcarrier phase generation DDA */
1822# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1823# define TV_SCDDA2_SIZE_SHIFT 16
1824/** Sets the increent of the second subcarrier phase generation DDA */
1825# define TV_SCDDA2_INC_MASK 0x00007fff
1826# define TV_SCDDA2_INC_SHIFT 0
1827
1828#define TV_SC_CTL_3 0x68068
1829/** Sets the rollover for the third subcarrier phase generation DDA */
1830# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1831# define TV_SCDDA3_SIZE_SHIFT 16
1832/** Sets the increent of the third subcarrier phase generation DDA */
1833# define TV_SCDDA3_INC_MASK 0x00007fff
1834# define TV_SCDDA3_INC_SHIFT 0
1835
1836#define TV_WIN_POS 0x68070
1837/** X coordinate of the display from the start of horizontal active */
1838# define TV_XPOS_MASK 0x1fff0000
1839# define TV_XPOS_SHIFT 16
1840/** Y coordinate of the display from the start of vertical active (NBR) */
1841# define TV_YPOS_MASK 0x00000fff
1842# define TV_YPOS_SHIFT 0
1843
1844#define TV_WIN_SIZE 0x68074
1845/** Horizontal size of the display window, measured in pixels*/
1846# define TV_XSIZE_MASK 0x1fff0000
1847# define TV_XSIZE_SHIFT 16
1848/**
1849 * Vertical size of the display window, measured in pixels.
1850 *
1851 * Must be even for interlaced modes.
1852 */
1853# define TV_YSIZE_MASK 0x00000fff
1854# define TV_YSIZE_SHIFT 0
1855
1856#define TV_FILTER_CTL_1 0x68080
1857/**
1858 * Enables automatic scaling calculation.
1859 *
1860 * If set, the rest of the registers are ignored, and the calculated values can
1861 * be read back from the register.
1862 */
1863# define TV_AUTO_SCALE (1 << 31)
1864/**
1865 * Disables the vertical filter.
1866 *
1867 * This is required on modes more than 1024 pixels wide */
1868# define TV_V_FILTER_BYPASS (1 << 29)
1869/** Enables adaptive vertical filtering */
1870# define TV_VADAPT (1 << 28)
1871# define TV_VADAPT_MODE_MASK (3 << 26)
1872/** Selects the least adaptive vertical filtering mode */
1873# define TV_VADAPT_MODE_LEAST (0 << 26)
1874/** Selects the moderately adaptive vertical filtering mode */
1875# define TV_VADAPT_MODE_MODERATE (1 << 26)
1876/** Selects the most adaptive vertical filtering mode */
1877# define TV_VADAPT_MODE_MOST (3 << 26)
1878/**
1879 * Sets the horizontal scaling factor.
1880 *
1881 * This should be the fractional part of the horizontal scaling factor divided
1882 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1883 *
1884 * (src width - 1) / ((oversample * dest width) - 1)
1885 */
1886# define TV_HSCALE_FRAC_MASK 0x00003fff
1887# define TV_HSCALE_FRAC_SHIFT 0
1888
1889#define TV_FILTER_CTL_2 0x68084
1890/**
1891 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1892 *
1893 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1894 */
1895# define TV_VSCALE_INT_MASK 0x00038000
1896# define TV_VSCALE_INT_SHIFT 15
1897/**
1898 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1899 *
1900 * \sa TV_VSCALE_INT_MASK
1901 */
1902# define TV_VSCALE_FRAC_MASK 0x00007fff
1903# define TV_VSCALE_FRAC_SHIFT 0
1904
1905#define TV_FILTER_CTL_3 0x68088
1906/**
1907 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1908 *
1909 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1910 *
1911 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1912 */
1913# define TV_VSCALE_IP_INT_MASK 0x00038000
1914# define TV_VSCALE_IP_INT_SHIFT 15
1915/**
1916 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1917 *
1918 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1919 *
1920 * \sa TV_VSCALE_IP_INT_MASK
1921 */
1922# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1923# define TV_VSCALE_IP_FRAC_SHIFT 0
1924
1925#define TV_CC_CONTROL 0x68090
1926# define TV_CC_ENABLE (1 << 31)
1927/**
1928 * Specifies which field to send the CC data in.
1929 *
1930 * CC data is usually sent in field 0.
1931 */
1932# define TV_CC_FID_MASK (1 << 27)
1933# define TV_CC_FID_SHIFT 27
1934/** Sets the horizontal position of the CC data. Usually 135. */
1935# define TV_CC_HOFF_MASK 0x03ff0000
1936# define TV_CC_HOFF_SHIFT 16
1937/** Sets the vertical position of the CC data. Usually 21 */
1938# define TV_CC_LINE_MASK 0x0000003f
1939# define TV_CC_LINE_SHIFT 0
1940
1941#define TV_CC_DATA 0x68094
1942# define TV_CC_RDY (1 << 31)
1943/** Second word of CC data to be transmitted. */
1944# define TV_CC_DATA_2_MASK 0x007f0000
1945# define TV_CC_DATA_2_SHIFT 16
1946/** First word of CC data to be transmitted. */
1947# define TV_CC_DATA_1_MASK 0x0000007f
1948# define TV_CC_DATA_1_SHIFT 0
1949
1950#define TV_H_LUMA_0 0x68100
1951#define TV_H_LUMA_59 0x681ec
1952#define TV_H_CHROMA_0 0x68200
1953#define TV_H_CHROMA_59 0x682ec
1954#define TV_V_LUMA_0 0x68300
1955#define TV_V_LUMA_42 0x683a8
1956#define TV_V_CHROMA_0 0x68400
1957#define TV_V_CHROMA_42 0x684a8
1958
040d87f1 1959/* Display Port */
32f9d658 1960#define DP_A 0x64000 /* eDP */
040d87f1
KP
1961#define DP_B 0x64100
1962#define DP_C 0x64200
1963#define DP_D 0x64300
1964
1965#define DP_PORT_EN (1 << 31)
1966#define DP_PIPEB_SELECT (1 << 30)
1967
1968/* Link training mode - select a suitable mode for each stage */
1969#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1970#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1971#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1972#define DP_LINK_TRAIN_OFF (3 << 28)
1973#define DP_LINK_TRAIN_MASK (3 << 28)
1974#define DP_LINK_TRAIN_SHIFT 28
1975
8db9d77b
ZW
1976/* CPT Link training mode */
1977#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1978#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1979#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1980#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1981#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1982#define DP_LINK_TRAIN_SHIFT_CPT 8
1983
040d87f1
KP
1984/* Signal voltages. These are mostly controlled by the other end */
1985#define DP_VOLTAGE_0_4 (0 << 25)
1986#define DP_VOLTAGE_0_6 (1 << 25)
1987#define DP_VOLTAGE_0_8 (2 << 25)
1988#define DP_VOLTAGE_1_2 (3 << 25)
1989#define DP_VOLTAGE_MASK (7 << 25)
1990#define DP_VOLTAGE_SHIFT 25
1991
1992/* Signal pre-emphasis levels, like voltages, the other end tells us what
1993 * they want
1994 */
1995#define DP_PRE_EMPHASIS_0 (0 << 22)
1996#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1997#define DP_PRE_EMPHASIS_6 (2 << 22)
1998#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1999#define DP_PRE_EMPHASIS_MASK (7 << 22)
2000#define DP_PRE_EMPHASIS_SHIFT 22
2001
2002/* How many wires to use. I guess 3 was too hard */
2003#define DP_PORT_WIDTH_1 (0 << 19)
2004#define DP_PORT_WIDTH_2 (1 << 19)
2005#define DP_PORT_WIDTH_4 (3 << 19)
2006#define DP_PORT_WIDTH_MASK (7 << 19)
2007
2008/* Mystic DPCD version 1.1 special mode */
2009#define DP_ENHANCED_FRAMING (1 << 18)
2010
32f9d658
ZW
2011/* eDP */
2012#define DP_PLL_FREQ_270MHZ (0 << 16)
2013#define DP_PLL_FREQ_160MHZ (1 << 16)
2014#define DP_PLL_FREQ_MASK (3 << 16)
2015
040d87f1
KP
2016/** locked once port is enabled */
2017#define DP_PORT_REVERSAL (1 << 15)
2018
32f9d658
ZW
2019/* eDP */
2020#define DP_PLL_ENABLE (1 << 14)
2021
040d87f1
KP
2022/** sends the clock on lane 15 of the PEG for debug */
2023#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2024
2025#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2026#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2027
2028/** limit RGB values to avoid confusing TVs */
2029#define DP_COLOR_RANGE_16_235 (1 << 8)
2030
2031/** Turn on the audio link */
2032#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2033
2034/** vs and hs sync polarity */
2035#define DP_SYNC_VS_HIGH (1 << 4)
2036#define DP_SYNC_HS_HIGH (1 << 3)
2037
2038/** A fantasy */
2039#define DP_DETECTED (1 << 2)
2040
2041/** The aux channel provides a way to talk to the
2042 * signal sink for DDC etc. Max packet size supported
2043 * is 20 bytes in each direction, hence the 5 fixed
2044 * data registers
2045 */
32f9d658
ZW
2046#define DPA_AUX_CH_CTL 0x64010
2047#define DPA_AUX_CH_DATA1 0x64014
2048#define DPA_AUX_CH_DATA2 0x64018
2049#define DPA_AUX_CH_DATA3 0x6401c
2050#define DPA_AUX_CH_DATA4 0x64020
2051#define DPA_AUX_CH_DATA5 0x64024
2052
040d87f1
KP
2053#define DPB_AUX_CH_CTL 0x64110
2054#define DPB_AUX_CH_DATA1 0x64114
2055#define DPB_AUX_CH_DATA2 0x64118
2056#define DPB_AUX_CH_DATA3 0x6411c
2057#define DPB_AUX_CH_DATA4 0x64120
2058#define DPB_AUX_CH_DATA5 0x64124
2059
2060#define DPC_AUX_CH_CTL 0x64210
2061#define DPC_AUX_CH_DATA1 0x64214
2062#define DPC_AUX_CH_DATA2 0x64218
2063#define DPC_AUX_CH_DATA3 0x6421c
2064#define DPC_AUX_CH_DATA4 0x64220
2065#define DPC_AUX_CH_DATA5 0x64224
2066
2067#define DPD_AUX_CH_CTL 0x64310
2068#define DPD_AUX_CH_DATA1 0x64314
2069#define DPD_AUX_CH_DATA2 0x64318
2070#define DPD_AUX_CH_DATA3 0x6431c
2071#define DPD_AUX_CH_DATA4 0x64320
2072#define DPD_AUX_CH_DATA5 0x64324
2073
2074#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2075#define DP_AUX_CH_CTL_DONE (1 << 30)
2076#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2077#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2078#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2079#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2080#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2081#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2082#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2083#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2084#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2085#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2086#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2087#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2088#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2089#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2090#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2091#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2092#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2093#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2094#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2095
2096/*
2097 * Computing GMCH M and N values for the Display Port link
2098 *
2099 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2100 *
2101 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2102 *
2103 * The GMCH value is used internally
2104 *
2105 * bytes_per_pixel is the number of bytes coming out of the plane,
2106 * which is after the LUTs, so we want the bytes for our color format.
2107 * For our current usage, this is always 3, one byte for R, G and B.
2108 */
2109#define PIPEA_GMCH_DATA_M 0x70050
2110#define PIPEB_GMCH_DATA_M 0x71050
2111
2112/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2113#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2114#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2115
2116#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2117
2118#define PIPEA_GMCH_DATA_N 0x70054
2119#define PIPEB_GMCH_DATA_N 0x71054
2120#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2121
2122/*
2123 * Computing Link M and N values for the Display Port link
2124 *
2125 * Link M / N = pixel_clock / ls_clk
2126 *
2127 * (the DP spec calls pixel_clock the 'strm_clk')
2128 *
2129 * The Link value is transmitted in the Main Stream
2130 * Attributes and VB-ID.
2131 */
2132
2133#define PIPEA_DP_LINK_M 0x70060
2134#define PIPEB_DP_LINK_M 0x71060
2135#define PIPEA_DP_LINK_M_MASK (0xffffff)
2136
2137#define PIPEA_DP_LINK_N 0x70064
2138#define PIPEB_DP_LINK_N 0x71064
2139#define PIPEA_DP_LINK_N_MASK (0xffffff)
2140
585fb111
JB
2141/* Display & cursor control */
2142
2143/* Pipe A */
2144#define PIPEADSL 0x70000
58e10eb9 2145#define DSL_LINEMASK 0x00000fff
585fb111 2146#define PIPEACONF 0x70008
5eddb70b
CW
2147#define PIPECONF_ENABLE (1<<31)
2148#define PIPECONF_DISABLE 0
2149#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2150#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2151#define PIPECONF_SINGLE_WIDE 0
2152#define PIPECONF_PIPE_UNLOCKED 0
2153#define PIPECONF_PIPE_LOCKED (1<<25)
2154#define PIPECONF_PALETTE 0
2155#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2156#define PIPECONF_FORCE_BORDER (1<<25)
2157#define PIPECONF_PROGRESSIVE (0 << 21)
2158#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2159#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2160#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2161#define PIPECONF_BPP_MASK (0x000000e0)
2162#define PIPECONF_BPP_8 (0<<5)
2163#define PIPECONF_BPP_10 (1<<5)
2164#define PIPECONF_BPP_6 (2<<5)
2165#define PIPECONF_BPP_12 (3<<5)
2166#define PIPECONF_DITHER_EN (1<<4)
2167#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2168#define PIPECONF_DITHER_TYPE_SP (0<<2)
2169#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2170#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2171#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
585fb111
JB
2172#define PIPEASTAT 0x70024
2173#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2174#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2175#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2176#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2177#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2178#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2179#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2180#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2181#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2182#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2183#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2184#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2185#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2186#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2187#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2188#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2189#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2190#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2191#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2192#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2193#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2194#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2195#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2196#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2197#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2198#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2199#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2200#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2201#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2202#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2203#define PIPE_8BPC (0 << 5)
2204#define PIPE_10BPC (1 << 5)
2205#define PIPE_6BPC (2 << 5)
2206#define PIPE_12BPC (3 << 5)
585fb111 2207
5eddb70b 2208#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
58e10eb9 2209#define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
5eddb70b 2210
585fb111
JB
2211#define DSPARB 0x70030
2212#define DSPARB_CSTART_MASK (0x7f << 7)
2213#define DSPARB_CSTART_SHIFT 7
2214#define DSPARB_BSTART_MASK (0x7f)
2215#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2216#define DSPARB_BEND_SHIFT 9 /* on 855 */
2217#define DSPARB_AEND_SHIFT 0
2218
2219#define DSPFW1 0x70034
0e442c60 2220#define DSPFW_SR_SHIFT 23
d4294342 2221#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2222#define DSPFW_CURSORB_SHIFT 16
d4294342 2223#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2224#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2225#define DSPFW_PLANEB_MASK (0x7f<<8)
2226#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2227#define DSPFW2 0x70038
0e442c60 2228#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2229#define DSPFW_CURSORA_SHIFT 8
d4294342 2230#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2231#define DSPFW3 0x7003c
0e442c60
JB
2232#define DSPFW_HPLL_SR_EN (1<<31)
2233#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2234#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2235#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2236#define DSPFW_HPLL_CURSOR_SHIFT 16
2237#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2238#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2239
2240/* FIFO watermark sizes etc */
0e442c60 2241#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2242#define I915_FIFO_LINE_SIZE 64
2243#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2244
2245#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2246#define I965_FIFO_SIZE 512
2247#define I945_FIFO_SIZE 127
7662c8bd 2248#define I915_FIFO_SIZE 95
dff33cfc 2249#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2250#define I830_FIFO_SIZE 95
0e442c60
JB
2251
2252#define G4X_MAX_WM 0x3f
7662c8bd
SL
2253#define I915_MAX_WM 0x3f
2254
f2b115e6
AJ
2255#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2256#define PINEVIEW_FIFO_LINE_SIZE 64
2257#define PINEVIEW_MAX_WM 0x1ff
2258#define PINEVIEW_DFT_WM 0x3f
2259#define PINEVIEW_DFT_HPLLOFF_WM 0
2260#define PINEVIEW_GUARD_WM 10
2261#define PINEVIEW_CURSOR_FIFO 64
2262#define PINEVIEW_CURSOR_MAX_WM 0x3f
2263#define PINEVIEW_CURSOR_DFT_WM 0
2264#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2265
4fe5e611
ZY
2266#define I965_CURSOR_FIFO 64
2267#define I965_CURSOR_MAX_WM 32
2268#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2269
2270/* define the Watermark register on Ironlake */
2271#define WM0_PIPEA_ILK 0x45100
2272#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2273#define WM0_PIPE_PLANE_SHIFT 16
2274#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2275#define WM0_PIPE_SPRITE_SHIFT 8
2276#define WM0_PIPE_CURSOR_MASK (0x1f)
2277
2278#define WM0_PIPEB_ILK 0x45104
2279#define WM1_LP_ILK 0x45108
2280#define WM1_LP_SR_EN (1<<31)
2281#define WM1_LP_LATENCY_SHIFT 24
2282#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2283#define WM1_LP_FBC_MASK (0xf<<20)
2284#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2285#define WM1_LP_SR_MASK (0x1ff<<8)
2286#define WM1_LP_SR_SHIFT 8
2287#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2288#define WM2_LP_ILK 0x4510c
2289#define WM2_LP_EN (1<<31)
2290#define WM3_LP_ILK 0x45110
2291#define WM3_LP_EN (1<<31)
2292#define WM1S_LP_ILK 0x45120
2293#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2294
2295/* Memory latency timer register */
2296#define MLTR_ILK 0x11222
2297/* the unit of memory self-refresh latency time is 0.5us */
2298#define ILK_SRLT_MASK 0x3f
2299
2300/* define the fifo size on Ironlake */
2301#define ILK_DISPLAY_FIFO 128
2302#define ILK_DISPLAY_MAXWM 64
2303#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2304#define ILK_CURSOR_FIFO 32
2305#define ILK_CURSOR_MAXWM 16
2306#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2307
2308#define ILK_DISPLAY_SR_FIFO 512
2309#define ILK_DISPLAY_MAX_SRWM 0x1ff
2310#define ILK_DISPLAY_DFT_SRWM 0x3f
2311#define ILK_CURSOR_SR_FIFO 64
2312#define ILK_CURSOR_MAX_SRWM 0x3f
2313#define ILK_CURSOR_DFT_SRWM 8
2314
2315#define ILK_FIFO_LINE_SIZE 64
2316
585fb111
JB
2317/*
2318 * The two pipe frame counter registers are not synchronized, so
2319 * reading a stable value is somewhat tricky. The following code
2320 * should work:
2321 *
2322 * do {
2323 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2324 * PIPE_FRAME_HIGH_SHIFT;
2325 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2326 * PIPE_FRAME_LOW_SHIFT);
2327 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2328 * PIPE_FRAME_HIGH_SHIFT);
2329 * } while (high1 != high2);
2330 * frame = (high1 << 8) | low1;
2331 */
2332#define PIPEAFRAMEHIGH 0x70040
2333#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2334#define PIPE_FRAME_HIGH_SHIFT 0
2335#define PIPEAFRAMEPIXEL 0x70044
2336#define PIPE_FRAME_LOW_MASK 0xff000000
2337#define PIPE_FRAME_LOW_SHIFT 24
2338#define PIPE_PIXEL_MASK 0x00ffffff
2339#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2340/* GM45+ just has to be different */
2341#define PIPEA_FRMCOUNT_GM45 0x70040
2342#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2343
2344/* Cursor A & B regs */
2345#define CURACNTR 0x70080
14b60391
JB
2346/* Old style CUR*CNTR flags (desktop 8xx) */
2347#define CURSOR_ENABLE 0x80000000
2348#define CURSOR_GAMMA_ENABLE 0x40000000
2349#define CURSOR_STRIDE_MASK 0x30000000
2350#define CURSOR_FORMAT_SHIFT 24
2351#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2352#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2353#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2354#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2355#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2356#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2357/* New style CUR*CNTR flags */
2358#define CURSOR_MODE 0x27
585fb111
JB
2359#define CURSOR_MODE_DISABLE 0x00
2360#define CURSOR_MODE_64_32B_AX 0x07
2361#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2362#define MCURSOR_PIPE_SELECT (1 << 28)
2363#define MCURSOR_PIPE_A 0x00
2364#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2365#define MCURSOR_GAMMA_ENABLE (1 << 26)
2366#define CURABASE 0x70084
2367#define CURAPOS 0x70088
2368#define CURSOR_POS_MASK 0x007FF
2369#define CURSOR_POS_SIGN 0x8000
2370#define CURSOR_X_SHIFT 0
2371#define CURSOR_Y_SHIFT 16
14b60391 2372#define CURSIZE 0x700a0
585fb111
JB
2373#define CURBCNTR 0x700c0
2374#define CURBBASE 0x700c4
2375#define CURBPOS 0x700c8
2376
2377/* Display A control */
2378#define DSPACNTR 0x70180
2379#define DISPLAY_PLANE_ENABLE (1<<31)
2380#define DISPLAY_PLANE_DISABLE 0
2381#define DISPPLANE_GAMMA_ENABLE (1<<30)
2382#define DISPPLANE_GAMMA_DISABLE 0
2383#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2384#define DISPPLANE_8BPP (0x2<<26)
2385#define DISPPLANE_15_16BPP (0x4<<26)
2386#define DISPPLANE_16BPP (0x5<<26)
2387#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2388#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2389#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2390#define DISPPLANE_STEREO_ENABLE (1<<25)
2391#define DISPPLANE_STEREO_DISABLE 0
2392#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2393#define DISPPLANE_SEL_PIPE_A 0
2394#define DISPPLANE_SEL_PIPE_B (1<<24)
2395#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2396#define DISPPLANE_SRC_KEY_DISABLE 0
2397#define DISPPLANE_LINE_DOUBLE (1<<20)
2398#define DISPPLANE_NO_LINE_DOUBLE 0
2399#define DISPPLANE_STEREO_POLARITY_FIRST 0
2400#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2401#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2402#define DISPPLANE_TILED (1<<10)
585fb111
JB
2403#define DSPAADDR 0x70184
2404#define DSPASTRIDE 0x70188
2405#define DSPAPOS 0x7018C /* reserved */
2406#define DSPASIZE 0x70190
2407#define DSPASURF 0x7019C /* 965+ only */
2408#define DSPATILEOFF 0x701A4 /* 965+ only */
2409
5eddb70b
CW
2410#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2411#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2412#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2413#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2414#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2415#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2416#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2417
585fb111
JB
2418/* VBIOS flags */
2419#define SWF00 0x71410
2420#define SWF01 0x71414
2421#define SWF02 0x71418
2422#define SWF03 0x7141c
2423#define SWF04 0x71420
2424#define SWF05 0x71424
2425#define SWF06 0x71428
2426#define SWF10 0x70410
2427#define SWF11 0x70414
2428#define SWF14 0x71420
2429#define SWF30 0x72414
2430#define SWF31 0x72418
2431#define SWF32 0x7241c
2432
2433/* Pipe B */
2434#define PIPEBDSL 0x71000
2435#define PIPEBCONF 0x71008
2436#define PIPEBSTAT 0x71024
2437#define PIPEBFRAMEHIGH 0x71040
2438#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2439#define PIPEB_FRMCOUNT_GM45 0x71040
2440#define PIPEB_FLIPCOUNT_GM45 0x71044
2441
585fb111
JB
2442
2443/* Display B control */
2444#define DSPBCNTR 0x71180
2445#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2446#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2447#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2448#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2449#define DSPBADDR 0x71184
2450#define DSPBSTRIDE 0x71188
2451#define DSPBPOS 0x7118C
2452#define DSPBSIZE 0x71190
2453#define DSPBSURF 0x7119C
2454#define DSPBTILEOFF 0x711A4
2455
2456/* VBIOS regs */
2457#define VGACNTRL 0x71400
2458# define VGA_DISP_DISABLE (1 << 31)
2459# define VGA_2X_MODE (1 << 30)
2460# define VGA_PIPE_B_SELECT (1 << 29)
2461
f2b115e6 2462/* Ironlake */
b9055052
ZW
2463
2464#define CPU_VGACNTRL 0x41000
2465
2466#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2467#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2468#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2469#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2470#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2471#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2472#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2473#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2474#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2475
2476/* refresh rate hardware control */
2477#define RR_HW_CTL 0x45300
2478#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2479#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2480
2481#define FDI_PLL_BIOS_0 0x46000
021357ac 2482#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2483#define FDI_PLL_BIOS_1 0x46004
2484#define FDI_PLL_BIOS_2 0x46008
2485#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2486#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2487#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2488
8956c8bb
EA
2489#define PCH_DSPCLK_GATE_D 0x42020
2490# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2491# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2492
2493#define PCH_3DCGDIS0 0x46020
2494# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2495# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2496
b9055052
ZW
2497#define FDI_PLL_FREQ_CTL 0x46030
2498#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2499#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2500#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2501
2502
2503#define PIPEA_DATA_M1 0x60030
2504#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2505#define TU_SIZE_MASK 0x7e000000
5eddb70b 2506#define PIPE_DATA_M1_OFFSET 0
b9055052 2507#define PIPEA_DATA_N1 0x60034
5eddb70b 2508#define PIPE_DATA_N1_OFFSET 0
b9055052
ZW
2509
2510#define PIPEA_DATA_M2 0x60038
5eddb70b 2511#define PIPE_DATA_M2_OFFSET 0
b9055052 2512#define PIPEA_DATA_N2 0x6003c
5eddb70b 2513#define PIPE_DATA_N2_OFFSET 0
b9055052
ZW
2514
2515#define PIPEA_LINK_M1 0x60040
5eddb70b 2516#define PIPE_LINK_M1_OFFSET 0
b9055052 2517#define PIPEA_LINK_N1 0x60044
5eddb70b 2518#define PIPE_LINK_N1_OFFSET 0
b9055052
ZW
2519
2520#define PIPEA_LINK_M2 0x60048
5eddb70b 2521#define PIPE_LINK_M2_OFFSET 0
b9055052 2522#define PIPEA_LINK_N2 0x6004c
5eddb70b 2523#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2524
2525/* PIPEB timing regs are same start from 0x61000 */
2526
2527#define PIPEB_DATA_M1 0x61030
b9055052 2528#define PIPEB_DATA_N1 0x61034
b9055052
ZW
2529
2530#define PIPEB_DATA_M2 0x61038
b9055052 2531#define PIPEB_DATA_N2 0x6103c
b9055052
ZW
2532
2533#define PIPEB_LINK_M1 0x61040
b9055052 2534#define PIPEB_LINK_N1 0x61044
b9055052
ZW
2535
2536#define PIPEB_LINK_M2 0x61048
b9055052 2537#define PIPEB_LINK_N2 0x6104c
5eddb70b
CW
2538
2539#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2540#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2541#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2542#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2543#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2544#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2545#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2546#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
b9055052
ZW
2547
2548/* CPU panel fitter */
2549#define PFA_CTL_1 0x68080
2550#define PFB_CTL_1 0x68880
2551#define PF_ENABLE (1<<31)
b1f60b70
ZW
2552#define PF_FILTER_MASK (3<<23)
2553#define PF_FILTER_PROGRAMMED (0<<23)
2554#define PF_FILTER_MED_3x3 (1<<23)
2555#define PF_FILTER_EDGE_ENHANCE (2<<23)
2556#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2557#define PFA_WIN_SZ 0x68074
2558#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2559#define PFA_WIN_POS 0x68070
2560#define PFB_WIN_POS 0x68870
b9055052
ZW
2561
2562/* legacy palette */
2563#define LGC_PALETTE_A 0x4a000
2564#define LGC_PALETTE_B 0x4a800
2565
2566/* interrupts */
2567#define DE_MASTER_IRQ_CONTROL (1 << 31)
2568#define DE_SPRITEB_FLIP_DONE (1 << 29)
2569#define DE_SPRITEA_FLIP_DONE (1 << 28)
2570#define DE_PLANEB_FLIP_DONE (1 << 27)
2571#define DE_PLANEA_FLIP_DONE (1 << 26)
2572#define DE_PCU_EVENT (1 << 25)
2573#define DE_GTT_FAULT (1 << 24)
2574#define DE_POISON (1 << 23)
2575#define DE_PERFORM_COUNTER (1 << 22)
2576#define DE_PCH_EVENT (1 << 21)
2577#define DE_AUX_CHANNEL_A (1 << 20)
2578#define DE_DP_A_HOTPLUG (1 << 19)
2579#define DE_GSE (1 << 18)
2580#define DE_PIPEB_VBLANK (1 << 15)
2581#define DE_PIPEB_EVEN_FIELD (1 << 14)
2582#define DE_PIPEB_ODD_FIELD (1 << 13)
2583#define DE_PIPEB_LINE_COMPARE (1 << 12)
2584#define DE_PIPEB_VSYNC (1 << 11)
2585#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2586#define DE_PIPEA_VBLANK (1 << 7)
2587#define DE_PIPEA_EVEN_FIELD (1 << 6)
2588#define DE_PIPEA_ODD_FIELD (1 << 5)
2589#define DE_PIPEA_LINE_COMPARE (1 << 4)
2590#define DE_PIPEA_VSYNC (1 << 3)
2591#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2592
2593#define DEISR 0x44000
2594#define DEIMR 0x44004
2595#define DEIIR 0x44008
2596#define DEIER 0x4400c
2597
2598/* GT interrupt */
e552eb70 2599#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2600#define GT_SYNC_STATUS (1 << 2)
2601#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2602#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2603#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
549f7365 2604#define GT_BLT_USER_INTERRUPT (1 << 22)
b9055052
ZW
2605
2606#define GTISR 0x44010
2607#define GTIMR 0x44014
2608#define GTIIR 0x44018
2609#define GTIER 0x4401c
2610
7f8a8569 2611#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
2612/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2613#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
2614#define ILK_DPARB_GATE (1<<22)
2615#define ILK_VSDPFD_FULL (1<<21)
2616#define ILK_DSPCLK_GATE 0x42020
2617#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2618/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2619#define ILK_CLK_FBC (1<<7)
2620#define ILK_DPFC_DIS1 (1<<8)
2621#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2622
553bd149
ZW
2623#define DISP_ARB_CTL 0x45000
2624#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2625#define DISP_FBC_WM_DIS (1<<15)
553bd149 2626
b9055052
ZW
2627/* PCH */
2628
2629/* south display engine interrupt */
2630#define SDE_CRT_HOTPLUG (1 << 11)
2631#define SDE_PORTD_HOTPLUG (1 << 10)
2632#define SDE_PORTC_HOTPLUG (1 << 9)
2633#define SDE_PORTB_HOTPLUG (1 << 8)
2634#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2635#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2636/* CPT */
2637#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2638#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2639#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2640#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
2641#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2642 SDE_PORTD_HOTPLUG_CPT | \
2643 SDE_PORTC_HOTPLUG_CPT | \
2644 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
2645
2646#define SDEISR 0xc4000
2647#define SDEIMR 0xc4004
2648#define SDEIIR 0xc4008
2649#define SDEIER 0xc400c
2650
2651/* digital port hotplug */
2652#define PCH_PORT_HOTPLUG 0xc4030
2653#define PORTD_HOTPLUG_ENABLE (1 << 20)
2654#define PORTD_PULSE_DURATION_2ms (0)
2655#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2656#define PORTD_PULSE_DURATION_6ms (2 << 18)
2657#define PORTD_PULSE_DURATION_100ms (3 << 18)
2658#define PORTD_HOTPLUG_NO_DETECT (0)
2659#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2660#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2661#define PORTC_HOTPLUG_ENABLE (1 << 12)
2662#define PORTC_PULSE_DURATION_2ms (0)
2663#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2664#define PORTC_PULSE_DURATION_6ms (2 << 10)
2665#define PORTC_PULSE_DURATION_100ms (3 << 10)
2666#define PORTC_HOTPLUG_NO_DETECT (0)
2667#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2668#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2669#define PORTB_HOTPLUG_ENABLE (1 << 4)
2670#define PORTB_PULSE_DURATION_2ms (0)
2671#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2672#define PORTB_PULSE_DURATION_6ms (2 << 2)
2673#define PORTB_PULSE_DURATION_100ms (3 << 2)
2674#define PORTB_HOTPLUG_NO_DETECT (0)
2675#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2676#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2677
2678#define PCH_GPIOA 0xc5010
2679#define PCH_GPIOB 0xc5014
2680#define PCH_GPIOC 0xc5018
2681#define PCH_GPIOD 0xc501c
2682#define PCH_GPIOE 0xc5020
2683#define PCH_GPIOF 0xc5024
2684
f0217c42
EA
2685#define PCH_GMBUS0 0xc5100
2686#define PCH_GMBUS1 0xc5104
2687#define PCH_GMBUS2 0xc5108
2688#define PCH_GMBUS3 0xc510c
2689#define PCH_GMBUS4 0xc5110
2690#define PCH_GMBUS5 0xc5120
2691
b9055052
ZW
2692#define PCH_DPLL_A 0xc6014
2693#define PCH_DPLL_B 0xc6018
5eddb70b 2694#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
b9055052
ZW
2695
2696#define PCH_FPA0 0xc6040
2697#define PCH_FPA1 0xc6044
2698#define PCH_FPB0 0xc6048
2699#define PCH_FPB1 0xc604c
5eddb70b
CW
2700#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2701#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
b9055052
ZW
2702
2703#define PCH_DPLL_TEST 0xc606c
2704
2705#define PCH_DREF_CONTROL 0xC6200
2706#define DREF_CONTROL_MASK 0x7fc3
2707#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2708#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2709#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2710#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2711#define DREF_SSC_SOURCE_DISABLE (0<<11)
2712#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2713#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2714#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2715#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2716#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2717#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2718#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2719#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2720#define DREF_SSC4_DOWNSPREAD (0<<6)
2721#define DREF_SSC4_CENTERSPREAD (1<<6)
2722#define DREF_SSC1_DISABLE (0<<1)
2723#define DREF_SSC1_ENABLE (1<<1)
2724#define DREF_SSC4_DISABLE (0)
2725#define DREF_SSC4_ENABLE (1)
2726
2727#define PCH_RAWCLK_FREQ 0xc6204
2728#define FDL_TP1_TIMER_SHIFT 12
2729#define FDL_TP1_TIMER_MASK (3<<12)
2730#define FDL_TP2_TIMER_SHIFT 10
2731#define FDL_TP2_TIMER_MASK (3<<10)
2732#define RAWCLK_FREQ_MASK 0x3ff
2733
2734#define PCH_DPLL_TMR_CFG 0xc6208
2735
2736#define PCH_SSC4_PARMS 0xc6210
2737#define PCH_SSC4_AUX_PARMS 0xc6214
2738
8db9d77b
ZW
2739#define PCH_DPLL_SEL 0xc7000
2740#define TRANSA_DPLL_ENABLE (1<<3)
2741#define TRANSA_DPLLB_SEL (1<<0)
2742#define TRANSA_DPLLA_SEL 0
2743#define TRANSB_DPLL_ENABLE (1<<7)
2744#define TRANSB_DPLLB_SEL (1<<4)
2745#define TRANSB_DPLLA_SEL (0)
2746#define TRANSC_DPLL_ENABLE (1<<11)
2747#define TRANSC_DPLLB_SEL (1<<8)
2748#define TRANSC_DPLLA_SEL (0)
2749
b9055052
ZW
2750/* transcoder */
2751
2752#define TRANS_HTOTAL_A 0xe0000
2753#define TRANS_HTOTAL_SHIFT 16
2754#define TRANS_HACTIVE_SHIFT 0
2755#define TRANS_HBLANK_A 0xe0004
2756#define TRANS_HBLANK_END_SHIFT 16
2757#define TRANS_HBLANK_START_SHIFT 0
2758#define TRANS_HSYNC_A 0xe0008
2759#define TRANS_HSYNC_END_SHIFT 16
2760#define TRANS_HSYNC_START_SHIFT 0
2761#define TRANS_VTOTAL_A 0xe000c
2762#define TRANS_VTOTAL_SHIFT 16
2763#define TRANS_VACTIVE_SHIFT 0
2764#define TRANS_VBLANK_A 0xe0010
2765#define TRANS_VBLANK_END_SHIFT 16
2766#define TRANS_VBLANK_START_SHIFT 0
2767#define TRANS_VSYNC_A 0xe0014
2768#define TRANS_VSYNC_END_SHIFT 16
2769#define TRANS_VSYNC_START_SHIFT 0
2770
2771#define TRANSA_DATA_M1 0xe0030
2772#define TRANSA_DATA_N1 0xe0034
2773#define TRANSA_DATA_M2 0xe0038
2774#define TRANSA_DATA_N2 0xe003c
2775#define TRANSA_DP_LINK_M1 0xe0040
2776#define TRANSA_DP_LINK_N1 0xe0044
2777#define TRANSA_DP_LINK_M2 0xe0048
2778#define TRANSA_DP_LINK_N2 0xe004c
2779
2780#define TRANS_HTOTAL_B 0xe1000
2781#define TRANS_HBLANK_B 0xe1004
2782#define TRANS_HSYNC_B 0xe1008
2783#define TRANS_VTOTAL_B 0xe100c
2784#define TRANS_VBLANK_B 0xe1010
2785#define TRANS_VSYNC_B 0xe1014
2786
5eddb70b
CW
2787#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2788#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2789#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2790#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2791#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2792#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2793
b9055052
ZW
2794#define TRANSB_DATA_M1 0xe1030
2795#define TRANSB_DATA_N1 0xe1034
2796#define TRANSB_DATA_M2 0xe1038
2797#define TRANSB_DATA_N2 0xe103c
2798#define TRANSB_DP_LINK_M1 0xe1040
2799#define TRANSB_DP_LINK_N1 0xe1044
2800#define TRANSB_DP_LINK_M2 0xe1048
2801#define TRANSB_DP_LINK_N2 0xe104c
2802
2803#define TRANSACONF 0xf0008
2804#define TRANSBCONF 0xf1008
5eddb70b 2805#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
b9055052
ZW
2806#define TRANS_DISABLE (0<<31)
2807#define TRANS_ENABLE (1<<31)
2808#define TRANS_STATE_MASK (1<<30)
2809#define TRANS_STATE_DISABLE (0<<30)
2810#define TRANS_STATE_ENABLE (1<<30)
2811#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2812#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2813#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2814#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2815#define TRANS_DP_AUDIO_ONLY (1<<26)
2816#define TRANS_DP_VIDEO_AUDIO (0<<26)
2817#define TRANS_PROGRESSIVE (0<<21)
2818#define TRANS_8BPC (0<<5)
2819#define TRANS_10BPC (1<<5)
2820#define TRANS_6BPC (2<<5)
2821#define TRANS_12BPC (3<<5)
2822
2823#define FDI_RXA_CHICKEN 0xc200c
2824#define FDI_RXB_CHICKEN 0xc2010
2825#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
5b2adf89 2826#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
b9055052 2827
382b0936
JB
2828#define SOUTH_DSPCLK_GATE_D 0xc2020
2829#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
2830
b9055052
ZW
2831/* CPU: FDI_TX */
2832#define FDI_TXA_CTL 0x60100
2833#define FDI_TXB_CTL 0x61100
5eddb70b 2834#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
b9055052
ZW
2835#define FDI_TX_DISABLE (0<<31)
2836#define FDI_TX_ENABLE (1<<31)
2837#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2838#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2839#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2840#define FDI_LINK_TRAIN_NONE (3<<28)
2841#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2842#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2843#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2844#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2845#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2846#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2847#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2848#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2849/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2850 SNB has different settings. */
2851/* SNB A-stepping */
2852#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2853#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2854#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2855#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2856/* SNB B-stepping */
2857#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2858#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2859#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2860#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2861#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2862#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2863#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2864#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2865#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2866#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2867/* Ironlake: hardwired to 1 */
b9055052
ZW
2868#define FDI_TX_PLL_ENABLE (1<<14)
2869/* both Tx and Rx */
2870#define FDI_SCRAMBLING_ENABLE (0<<7)
2871#define FDI_SCRAMBLING_DISABLE (1<<7)
2872
2873/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2874#define FDI_RXA_CTL 0xf000c
2875#define FDI_RXB_CTL 0xf100c
5eddb70b 2876#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
b9055052 2877#define FDI_RX_ENABLE (1<<31)
b9055052
ZW
2878/* train, dp width same as FDI_TX */
2879#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2880#define FDI_8BPC (0<<16)
2881#define FDI_10BPC (1<<16)
2882#define FDI_6BPC (2<<16)
2883#define FDI_12BPC (3<<16)
2884#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2885#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2886#define FDI_RX_PLL_ENABLE (1<<13)
2887#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2888#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2889#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2890#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2891#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 2892#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
2893/* CPT */
2894#define FDI_AUTO_TRAINING (1<<10)
2895#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2896#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2897#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2898#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2899#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2900
2901#define FDI_RXA_MISC 0xf0010
2902#define FDI_RXB_MISC 0xf1010
2903#define FDI_RXA_TUSIZE1 0xf0030
2904#define FDI_RXA_TUSIZE2 0xf0038
2905#define FDI_RXB_TUSIZE1 0xf1030
2906#define FDI_RXB_TUSIZE2 0xf1038
5eddb70b
CW
2907#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2908#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2909#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
b9055052
ZW
2910
2911/* FDI_RX interrupt register format */
2912#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2913#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2914#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2915#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2916#define FDI_RX_FS_CODE_ERR (1<<6)
2917#define FDI_RX_FE_CODE_ERR (1<<5)
2918#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2919#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2920#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2921#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2922#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2923
2924#define FDI_RXA_IIR 0xf0014
2925#define FDI_RXA_IMR 0xf0018
2926#define FDI_RXB_IIR 0xf1014
2927#define FDI_RXB_IMR 0xf1018
5eddb70b
CW
2928#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2929#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
b9055052
ZW
2930
2931#define FDI_PLL_CTL_1 0xfe000
2932#define FDI_PLL_CTL_2 0xfe004
2933
2934/* CRT */
2935#define PCH_ADPA 0xe1100
2936#define ADPA_TRANS_SELECT_MASK (1<<30)
2937#define ADPA_TRANS_A_SELECT 0
2938#define ADPA_TRANS_B_SELECT (1<<30)
2939#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2940#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2941#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2942#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2943#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2944#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2945#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2946#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2947#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2948#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2949#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2950#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2951#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2952#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2953#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2954#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2955#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2956#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2957#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2958
2959/* or SDVOB */
2960#define HDMIB 0xe1140
2961#define PORT_ENABLE (1 << 31)
2962#define TRANSCODER_A (0)
2963#define TRANSCODER_B (1 << 30)
2964#define COLOR_FORMAT_8bpc (0)
2965#define COLOR_FORMAT_12bpc (3 << 26)
2966#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2967#define SDVO_ENCODING (0)
2968#define TMDS_ENCODING (2 << 10)
2969#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2970/* CPT */
2971#define HDMI_MODE_SELECT (1 << 9)
2972#define DVI_MODE_SELECT (0)
b9055052
ZW
2973#define SDVOB_BORDER_ENABLE (1 << 7)
2974#define AUDIO_ENABLE (1 << 6)
2975#define VSYNC_ACTIVE_HIGH (1 << 4)
2976#define HSYNC_ACTIVE_HIGH (1 << 3)
2977#define PORT_DETECTED (1 << 2)
2978
461ed3ca
ZY
2979/* PCH SDVOB multiplex with HDMIB */
2980#define PCH_SDVOB HDMIB
2981
b9055052
ZW
2982#define HDMIC 0xe1150
2983#define HDMID 0xe1160
2984
2985#define PCH_LVDS 0xe1180
2986#define LVDS_DETECTED (1 << 1)
2987
2988#define BLC_PWM_CPU_CTL2 0x48250
2989#define PWM_ENABLE (1 << 31)
2990#define PWM_PIPE_A (0 << 29)
2991#define PWM_PIPE_B (1 << 29)
2992#define BLC_PWM_CPU_CTL 0x48254
2993
2994#define BLC_PWM_PCH_CTL1 0xc8250
2995#define PWM_PCH_ENABLE (1 << 31)
2996#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2997#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2998#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2999#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3000
3001#define BLC_PWM_PCH_CTL2 0xc8254
3002
3003#define PCH_PP_STATUS 0xc7200
3004#define PCH_PP_CONTROL 0xc7204
4a655f04 3005#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
3006#define EDP_FORCE_VDD (1 << 3)
3007#define EDP_BLC_ENABLE (1 << 2)
3008#define PANEL_POWER_RESET (1 << 1)
3009#define PANEL_POWER_OFF (0 << 0)
3010#define PANEL_POWER_ON (1 << 0)
3011#define PCH_PP_ON_DELAYS 0xc7208
3012#define EDP_PANEL (1 << 30)
3013#define PCH_PP_OFF_DELAYS 0xc720c
3014#define PCH_PP_DIVISOR 0xc7210
3015
5eb08b69
ZW
3016#define PCH_DP_B 0xe4100
3017#define PCH_DPB_AUX_CH_CTL 0xe4110
3018#define PCH_DPB_AUX_CH_DATA1 0xe4114
3019#define PCH_DPB_AUX_CH_DATA2 0xe4118
3020#define PCH_DPB_AUX_CH_DATA3 0xe411c
3021#define PCH_DPB_AUX_CH_DATA4 0xe4120
3022#define PCH_DPB_AUX_CH_DATA5 0xe4124
3023
3024#define PCH_DP_C 0xe4200
3025#define PCH_DPC_AUX_CH_CTL 0xe4210
3026#define PCH_DPC_AUX_CH_DATA1 0xe4214
3027#define PCH_DPC_AUX_CH_DATA2 0xe4218
3028#define PCH_DPC_AUX_CH_DATA3 0xe421c
3029#define PCH_DPC_AUX_CH_DATA4 0xe4220
3030#define PCH_DPC_AUX_CH_DATA5 0xe4224
3031
3032#define PCH_DP_D 0xe4300
3033#define PCH_DPD_AUX_CH_CTL 0xe4310
3034#define PCH_DPD_AUX_CH_DATA1 0xe4314
3035#define PCH_DPD_AUX_CH_DATA2 0xe4318
3036#define PCH_DPD_AUX_CH_DATA3 0xe431c
3037#define PCH_DPD_AUX_CH_DATA4 0xe4320
3038#define PCH_DPD_AUX_CH_DATA5 0xe4324
3039
8db9d77b
ZW
3040/* CPT */
3041#define PORT_TRANS_A_SEL_CPT 0
3042#define PORT_TRANS_B_SEL_CPT (1<<29)
3043#define PORT_TRANS_C_SEL_CPT (2<<29)
3044#define PORT_TRANS_SEL_MASK (3<<29)
3045
3046#define TRANS_DP_CTL_A 0xe0300
3047#define TRANS_DP_CTL_B 0xe1300
3048#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3049#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3050#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3051#define TRANS_DP_PORT_SEL_B (0<<29)
3052#define TRANS_DP_PORT_SEL_C (1<<29)
3053#define TRANS_DP_PORT_SEL_D (2<<29)
3054#define TRANS_DP_PORT_SEL_MASK (3<<29)
3055#define TRANS_DP_AUDIO_ONLY (1<<26)
3056#define TRANS_DP_ENH_FRAMING (1<<18)
3057#define TRANS_DP_8BPC (0<<9)
3058#define TRANS_DP_10BPC (1<<9)
3059#define TRANS_DP_6BPC (2<<9)
3060#define TRANS_DP_12BPC (3<<9)
3061#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3062#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3063#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3064#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3065#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3066
3067/* SNB eDP training params */
3068/* SNB A-stepping */
3069#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3070#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3071#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3072#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3073/* SNB B-stepping */
3074#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3075#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3076#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3077#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3078#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3079
585fb111 3080#endif /* _I915_REG_H_ */
This page took 0.305751 seconds and 5 git commands to generate.