agp/intel: add ValleyView AGP driver
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
07b7ddd9
JB
81#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
5eb719cd
DV
89#define GEN6_MBCTL 0x0907c
90#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
91#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
92#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
93#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
94#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
95
cff458c2
EA
96#define GEN6_GDRST 0x941c
97#define GEN6_GRDOM_FULL (1 << 0)
98#define GEN6_GRDOM_RENDER (1 << 1)
99#define GEN6_GRDOM_MEDIA (1 << 2)
100#define GEN6_GRDOM_BLT (1 << 3)
101
1d2a314c
DV
102/* PPGTT stuff */
103#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
104
105#define GEN6_PDE_VALID (1 << 0)
106#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
107/* gen6+ has bit 11-4 for physical addr bit 39-32 */
108#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
109
110#define GEN6_PTE_VALID (1 << 0)
111#define GEN6_PTE_UNCACHED (1 << 1)
112#define GEN6_PTE_CACHE_LLC (2 << 1)
113#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
114#define GEN6_PTE_CACHE_BITS (3 << 1)
115#define GEN6_PTE_GFDT (1 << 3)
116#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
117
5eb719cd
DV
118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
125#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
126#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
127
585fb111
JB
128/* VGA stuff */
129
130#define VGA_ST01_MDA 0x3ba
131#define VGA_ST01_CGA 0x3da
132
133#define VGA_MSR_WRITE 0x3c2
134#define VGA_MSR_READ 0x3cc
135#define VGA_MSR_MEM_EN (1<<1)
136#define VGA_MSR_CGA_MODE (1<<0)
137
138#define VGA_SR_INDEX 0x3c4
139#define VGA_SR_DATA 0x3c5
140
141#define VGA_AR_INDEX 0x3c0
142#define VGA_AR_VID_EN (1<<5)
143#define VGA_AR_DATA_WRITE 0x3c0
144#define VGA_AR_DATA_READ 0x3c1
145
146#define VGA_GR_INDEX 0x3ce
147#define VGA_GR_DATA 0x3cf
148/* GR05 */
149#define VGA_GR_MEM_READ_MODE_SHIFT 3
150#define VGA_GR_MEM_READ_MODE_PLANE 1
151/* GR06 */
152#define VGA_GR_MEM_MODE_MASK 0xc
153#define VGA_GR_MEM_MODE_SHIFT 2
154#define VGA_GR_MEM_A0000_AFFFF 0
155#define VGA_GR_MEM_A0000_BFFFF 1
156#define VGA_GR_MEM_B0000_B7FFF 2
157#define VGA_GR_MEM_B0000_BFFFF 3
158
159#define VGA_DACMASK 0x3c6
160#define VGA_DACRX 0x3c7
161#define VGA_DACWX 0x3c8
162#define VGA_DACDATA 0x3c9
163
164#define VGA_CR_INDEX_MDA 0x3b4
165#define VGA_CR_DATA_MDA 0x3b5
166#define VGA_CR_INDEX_CGA 0x3d4
167#define VGA_CR_DATA_CGA 0x3d5
168
169/*
170 * Memory interface instructions used by the kernel
171 */
172#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
173
174#define MI_NOOP MI_INSTR(0, 0)
175#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
176#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 177#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
178#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
179#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
180#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
181#define MI_FLUSH MI_INSTR(0x04, 0)
182#define MI_READ_FLUSH (1 << 0)
183#define MI_EXE_FLUSH (1 << 1)
184#define MI_NO_WRITE_FLUSH (1 << 2)
185#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
186#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 187#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 188#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
189#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
190#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 191#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 192#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
193#define MI_OVERLAY_CONTINUE (0x0<<21)
194#define MI_OVERLAY_ON (0x1<<21)
195#define MI_OVERLAY_OFF (0x2<<21)
585fb111 196#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 197#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 198#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 199#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
200#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
201#define MI_MM_SPACE_GTT (1<<8)
202#define MI_MM_SPACE_PHYSICAL (0<<8)
203#define MI_SAVE_EXT_STATE_EN (1<<3)
204#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 205#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 206#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
207#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
208#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
209#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
210#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
211/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
212 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
213 * simply ignores the register load under certain conditions.
214 * - One can actually load arbitrary many arbitrary registers: Simply issue x
215 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
216 */
217#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
218#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
219#define MI_INVALIDATE_TLB (1<<18)
220#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
221#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
222#define MI_BATCH_NON_SECURE (1)
223#define MI_BATCH_NON_SECURE_I965 (1<<8)
224#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
225#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
226#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
227#define MI_SEMAPHORE_UPDATE (1<<21)
228#define MI_SEMAPHORE_COMPARE (1<<20)
229#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
230#define MI_SEMAPHORE_SYNC_RV (2<<16)
231#define MI_SEMAPHORE_SYNC_RB (0<<16)
232#define MI_SEMAPHORE_SYNC_VR (0<<16)
233#define MI_SEMAPHORE_SYNC_VB (2<<16)
234#define MI_SEMAPHORE_SYNC_BR (2<<16)
235#define MI_SEMAPHORE_SYNC_BV (0<<16)
236#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
237/*
238 * 3D instructions used by the kernel
239 */
240#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
241
242#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
243#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
244#define SC_UPDATE_SCISSOR (0x1<<1)
245#define SC_ENABLE_MASK (0x1<<0)
246#define SC_ENABLE (0x1<<0)
247#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
248#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
249#define SCI_YMIN_MASK (0xffff<<16)
250#define SCI_XMIN_MASK (0xffff<<0)
251#define SCI_YMAX_MASK (0xffff<<16)
252#define SCI_XMAX_MASK (0xffff<<0)
253#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
254#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
255#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
256#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
257#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
258#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
259#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
260#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
261#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
262#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
263#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
264#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
265#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
266#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
267#define BLT_DEPTH_8 (0<<24)
268#define BLT_DEPTH_16_565 (1<<24)
269#define BLT_DEPTH_16_1555 (2<<24)
270#define BLT_DEPTH_32 (3<<24)
271#define BLT_ROP_GXCOPY (0xcc<<16)
272#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
273#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
274#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
275#define ASYNC_FLIP (1<<22)
276#define DISPLAY_PLANE_A (0<<20)
277#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 278#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 279#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
280#define PIPE_CONTROL_QW_WRITE (1<<14)
281#define PIPE_CONTROL_DEPTH_STALL (1<<13)
282#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 283#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
284#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
285#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
286#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
287#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
288#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
289#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
290#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 291#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 292#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 293#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 294
dc96e9b8
CW
295
296/*
297 * Reset registers
298 */
299#define DEBUG_RESET_I830 0x6070
300#define DEBUG_RESET_FULL (1<<7)
301#define DEBUG_RESET_RENDER (1<<8)
302#define DEBUG_RESET_DISPLAY (1<<9)
303
57f350b6
JB
304/*
305 * DPIO - a special bus for various display related registers to hide behind:
306 * 0x800c: m1, m2, n, p1, p2, k dividers
307 * 0x8014: REF and SFR select
308 * 0x8014: N divider, VCO select
309 * 0x801c/3c: core clock bits
310 * 0x8048/68: low pass filter coefficients
311 * 0x8100: fast clock controls
312 */
313#define DPIO_PKT 0x2100
314#define DPIO_RID (0<<24)
315#define DPIO_OP_WRITE (1<<16)
316#define DPIO_OP_READ (0<<16)
317#define DPIO_PORTID (0x12<<8)
318#define DPIO_BYTE (0xf<<4)
319#define DPIO_BUSY (1<<0) /* status only */
320#define DPIO_DATA 0x2104
321#define DPIO_REG 0x2108
322#define DPIO_CTL 0x2110
323#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
324#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
325#define DPIO_SFR_BYPASS (1<<1)
326#define DPIO_RESET (1<<0)
327
328#define _DPIO_DIV_A 0x800c
329#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
330#define DPIO_K_SHIFT (24) /* 4 bits */
331#define DPIO_P1_SHIFT (21) /* 3 bits */
332#define DPIO_P2_SHIFT (16) /* 5 bits */
333#define DPIO_N_SHIFT (12) /* 4 bits */
334#define DPIO_ENABLE_CALIBRATION (1<<11)
335#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
336#define DPIO_M2DIV_MASK 0xff
337#define _DPIO_DIV_B 0x802c
338#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
339
340#define _DPIO_REFSFR_A 0x8014
341#define DPIO_REFSEL_OVERRIDE 27
342#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
343#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
344#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
345#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
346#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
347#define _DPIO_REFSFR_B 0x8034
348#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
349
350#define _DPIO_CORE_CLK_A 0x801c
351#define _DPIO_CORE_CLK_B 0x803c
352#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
353
354#define _DPIO_LFP_COEFF_A 0x8048
355#define _DPIO_LFP_COEFF_B 0x8068
356#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
357
358#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 359
585fb111 360/*
de151cf6 361 * Fence registers
585fb111 362 */
de151cf6 363#define FENCE_REG_830_0 0x2000
dc529a4f 364#define FENCE_REG_945_8 0x3000
de151cf6
JB
365#define I830_FENCE_START_MASK 0x07f80000
366#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 367#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
368#define I830_FENCE_PITCH_SHIFT 4
369#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 370#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 371#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 372#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
373
374#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 375#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 376
de151cf6
JB
377#define FENCE_REG_965_0 0x03000
378#define I965_FENCE_PITCH_SHIFT 2
379#define I965_FENCE_TILING_Y_SHIFT 1
380#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 381#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 382
4e901fdc
EA
383#define FENCE_REG_SANDYBRIDGE_0 0x100000
384#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
385
f691e2f4
DV
386/* control register for cpu gtt access */
387#define TILECTL 0x101000
388#define TILECTL_SWZCTL (1 << 0)
389#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
390#define TILECTL_BACKSNOOP_DIS (1 << 3)
391
de151cf6
JB
392/*
393 * Instruction and interrupt control regs
394 */
63eeaf38 395#define PGTBL_ER 0x02024
333e9fe9
DV
396#define RENDER_RING_BASE 0x02000
397#define BSD_RING_BASE 0x04000
398#define GEN6_BSD_RING_BASE 0x12000
549f7365 399#define BLT_RING_BASE 0x22000
3d281d8c
DV
400#define RING_TAIL(base) ((base)+0x30)
401#define RING_HEAD(base) ((base)+0x34)
402#define RING_START(base) ((base)+0x38)
403#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
404#define RING_SYNC_0(base) ((base)+0x40)
405#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
406#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
407#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
408#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
409#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
410#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
411#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 412#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
413#define RING_HWS_PGA(base) ((base)+0x80)
414#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
415#define ARB_MODE 0x04030
416#define ARB_MODE_SWIZZLE_SNB (1<<4)
417#define ARB_MODE_SWIZZLE_IVB (1<<5)
418#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
419#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 420#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
421#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
422#define DONE_REG 0x40b0
4593010b
EA
423#define BSD_HWS_PGA_GEN7 (0x04180)
424#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 425#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 426#define RING_NOPID(base) ((base)+0x94)
0f46832f 427#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
428#define TAIL_ADDR 0x001FFFF8
429#define HEAD_WRAP_COUNT 0xFFE00000
430#define HEAD_WRAP_ONE 0x00200000
431#define HEAD_ADDR 0x001FFFFC
432#define RING_NR_PAGES 0x001FF000
433#define RING_REPORT_MASK 0x00000006
434#define RING_REPORT_64K 0x00000002
435#define RING_REPORT_128K 0x00000004
436#define RING_NO_REPORT 0x00000000
437#define RING_VALID_MASK 0x00000001
438#define RING_VALID 0x00000001
439#define RING_INVALID 0x00000000
4b60e5cb
CW
440#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
441#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 442#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
443#if 0
444#define PRB0_TAIL 0x02030
445#define PRB0_HEAD 0x02034
446#define PRB0_START 0x02038
447#define PRB0_CTL 0x0203c
585fb111
JB
448#define PRB1_TAIL 0x02040 /* 915+ only */
449#define PRB1_HEAD 0x02044 /* 915+ only */
450#define PRB1_START 0x02048 /* 915+ only */
451#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 452#endif
63eeaf38
JB
453#define IPEIR_I965 0x02064
454#define IPEHR_I965 0x02068
455#define INSTDONE_I965 0x0206c
d27b1e0e
DV
456#define RING_IPEIR(base) ((base)+0x64)
457#define RING_IPEHR(base) ((base)+0x68)
458#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
459#define RING_INSTPS(base) ((base)+0x70)
460#define RING_DMA_FADD(base) ((base)+0x78)
461#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
462#define INSTPS 0x02070 /* 965+ only */
463#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
464#define ACTHD_I965 0x02074
465#define HWS_PGA 0x02080
466#define HWS_ADDRESS_MASK 0xfffff000
467#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
468#define PWRCTXA 0x2088 /* 965GM+ only */
469#define PWRCTX_EN (1<<0)
585fb111 470#define IPEIR 0x02088
63eeaf38
JB
471#define IPEHR 0x0208c
472#define INSTDONE 0x02090
585fb111
JB
473#define NOPID 0x02094
474#define HWSTAM 0x02098
71cf39b1 475
f406839f
CW
476#define ERROR_GEN6 0x040a0
477
de6e2eaf
EA
478/* GM45+ chicken bits -- debug workaround bits that may be required
479 * for various sorts of correct behavior. The top 16 bits of each are
480 * the enables for writing to the corresponding low bit.
481 */
482#define _3D_CHICKEN 0x02084
483#define _3D_CHICKEN2 0x0208c
484/* Disables pipelining of read flushes past the SF-WIZ interface.
485 * Required on all Ironlake steppings according to the B-Spec, but the
486 * particular danger of not doing so is not specified.
487 */
488# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
489#define _3D_CHICKEN3 0x02090
490
71cf39b1
EA
491#define MI_MODE 0x0209c
492# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 493# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 494
1ec14ad3 495#define GFX_MODE 0x02520
b095cd0a 496#define GFX_MODE_GEN7 0x0229c
5eb719cd 497#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
498#define GFX_RUN_LIST_ENABLE (1<<15)
499#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
500#define GFX_SURFACE_FAULT_ENABLE (1<<12)
501#define GFX_REPLAY_MODE (1<<11)
502#define GFX_PSMI_GRANULARITY (1<<10)
503#define GFX_PPGTT_ENABLE (1<<9)
504
b095cd0a
JB
505#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
506#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
507
585fb111
JB
508#define SCPD0 0x0209c /* 915+ only */
509#define IER 0x020a0
510#define IIR 0x020a4
511#define IMR 0x020a8
512#define ISR 0x020ac
513#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
514#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
515#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 516#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
517#define I915_HWB_OOM_INTERRUPT (1<<13)
518#define I915_SYNC_STATUS_INTERRUPT (1<<12)
519#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
520#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
521#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
522#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
523#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
524#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
525#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
526#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
527#define I915_DEBUG_INTERRUPT (1<<2)
528#define I915_USER_INTERRUPT (1<<1)
529#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 530#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
531#define EIR 0x020b0
532#define EMR 0x020b4
533#define ESR 0x020b8
63eeaf38
JB
534#define GM45_ERROR_PAGE_TABLE (1<<5)
535#define GM45_ERROR_MEM_PRIV (1<<4)
536#define I915_ERROR_PAGE_TABLE (1<<4)
537#define GM45_ERROR_CP_PRIV (1<<3)
538#define I915_ERROR_MEMORY_REFRESH (1<<1)
539#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 540#define INSTPM 0x020c0
ee980b80 541#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
542#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
543 will not assert AGPBUSY# and will only
544 be delivered when out of C3. */
84f9f938 545#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
546#define ACTHD 0x020c8
547#define FW_BLC 0x020d8
8692d00e 548#define FW_BLC2 0x020dc
585fb111 549#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
550#define FW_BLC_SELF_EN_MASK (1<<31)
551#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
552#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
553#define MM_BURST_LENGTH 0x00700000
554#define MM_FIFO_WATERMARK 0x0001F000
555#define LM_BURST_LENGTH 0x00000700
556#define LM_FIFO_WATERMARK 0x0000001F
585fb111 557#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
558#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
559
560/* Make render/texture TLB fetches lower priorty than associated data
561 * fetches. This is not turned on by default
562 */
563#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
564
565/* Isoch request wait on GTT enable (Display A/B/C streams).
566 * Make isoch requests stall on the TLB update. May cause
567 * display underruns (test mode only)
568 */
569#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
570
571/* Block grant count for isoch requests when block count is
572 * set to a finite value.
573 */
574#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
575#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
576#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
577#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
578#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
579
580/* Enable render writes to complete in C2/C3/C4 power states.
581 * If this isn't enabled, render writes are prevented in low
582 * power states. That seems bad to me.
583 */
584#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
585
586/* This acknowledges an async flip immediately instead
587 * of waiting for 2TLB fetches.
588 */
589#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
590
591/* Enables non-sequential data reads through arbiter
592 */
0206e353 593#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
594
595/* Disable FSB snooping of cacheable write cycles from binner/render
596 * command stream
597 */
598#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
599
600/* Arbiter time slice for non-isoch streams */
601#define MI_ARB_TIME_SLICE_MASK (7 << 5)
602#define MI_ARB_TIME_SLICE_1 (0 << 5)
603#define MI_ARB_TIME_SLICE_2 (1 << 5)
604#define MI_ARB_TIME_SLICE_4 (2 << 5)
605#define MI_ARB_TIME_SLICE_6 (3 << 5)
606#define MI_ARB_TIME_SLICE_8 (4 << 5)
607#define MI_ARB_TIME_SLICE_10 (5 << 5)
608#define MI_ARB_TIME_SLICE_14 (6 << 5)
609#define MI_ARB_TIME_SLICE_16 (7 << 5)
610
611/* Low priority grace period page size */
612#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
613#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
614
615/* Disable display A/B trickle feed */
616#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
617
618/* Set display plane priority */
619#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
620#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
621
585fb111
JB
622#define CACHE_MODE_0 0x02120 /* 915+ only */
623#define CM0_MASK_SHIFT 16
624#define CM0_IZ_OPT_DISABLE (1<<6)
625#define CM0_ZR_OPT_DISABLE (1<<5)
626#define CM0_DEPTH_EVICT_DISABLE (1<<4)
627#define CM0_COLOR_EVICT_DISABLE (1<<3)
628#define CM0_DEPTH_WRITE_DISABLE (1<<1)
629#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 630#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 631#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
632#define ECOSKPD 0x021d0
633#define ECO_GATING_CX_ONLY (1<<3)
634#define ECO_FLIP_DONE (1<<0)
585fb111 635
fb046853
JB
636#define CACHE_MODE_1 0x7004 /* IVB+ */
637#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
638
a1786bd2
ZW
639/* GEN6 interrupt control */
640#define GEN6_RENDER_HWSTAM 0x2098
641#define GEN6_RENDER_IMR 0x20a8
642#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
643#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 644#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
645#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
646#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
647#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
648#define GEN6_RENDER_SYNC_STATUS (1 << 2)
649#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
650#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
651
652#define GEN6_BLITTER_HWSTAM 0x22098
653#define GEN6_BLITTER_IMR 0x220a8
654#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
655#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
656#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
657#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 658
4efe0708
JB
659#define GEN6_BLITTER_ECOSKPD 0x221d0
660#define GEN6_BLITTER_LOCK_SHIFT 16
661#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
662
881f47b6
XH
663#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
664#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
665#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
666#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
667#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
668
ec6a890d 669#define GEN6_BSD_HWSTAM 0x12098
881f47b6 670#define GEN6_BSD_IMR 0x120a8
1ec14ad3 671#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
672
673#define GEN6_BSD_RNCID 0x12198
674
585fb111
JB
675/*
676 * Framebuffer compression (915+ only)
677 */
678
679#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
680#define FBC_LL_BASE 0x03204 /* 4k page aligned */
681#define FBC_CONTROL 0x03208
682#define FBC_CTL_EN (1<<31)
683#define FBC_CTL_PERIODIC (1<<30)
684#define FBC_CTL_INTERVAL_SHIFT (16)
685#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 686#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
687#define FBC_CTL_STRIDE_SHIFT (5)
688#define FBC_CTL_FENCENO (1<<0)
689#define FBC_COMMAND 0x0320c
690#define FBC_CMD_COMPRESS (1<<0)
691#define FBC_STATUS 0x03210
692#define FBC_STAT_COMPRESSING (1<<31)
693#define FBC_STAT_COMPRESSED (1<<30)
694#define FBC_STAT_MODIFIED (1<<29)
695#define FBC_STAT_CURRENT_LINE (1<<0)
696#define FBC_CONTROL2 0x03214
697#define FBC_CTL_FENCE_DBL (0<<4)
698#define FBC_CTL_IDLE_IMM (0<<2)
699#define FBC_CTL_IDLE_FULL (1<<2)
700#define FBC_CTL_IDLE_LINE (2<<2)
701#define FBC_CTL_IDLE_DEBUG (3<<2)
702#define FBC_CTL_CPU_FENCE (1<<1)
703#define FBC_CTL_PLANEA (0<<0)
704#define FBC_CTL_PLANEB (1<<0)
705#define FBC_FENCE_OFF 0x0321b
80824003 706#define FBC_TAG 0x03300
585fb111
JB
707
708#define FBC_LL_SIZE (1536)
709
74dff282
JB
710/* Framebuffer compression for GM45+ */
711#define DPFC_CB_BASE 0x3200
712#define DPFC_CONTROL 0x3208
713#define DPFC_CTL_EN (1<<31)
714#define DPFC_CTL_PLANEA (0<<30)
715#define DPFC_CTL_PLANEB (1<<30)
716#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 717#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
718#define DPFC_SR_EN (1<<10)
719#define DPFC_CTL_LIMIT_1X (0<<6)
720#define DPFC_CTL_LIMIT_2X (1<<6)
721#define DPFC_CTL_LIMIT_4X (2<<6)
722#define DPFC_RECOMP_CTL 0x320c
723#define DPFC_RECOMP_STALL_EN (1<<27)
724#define DPFC_RECOMP_STALL_WM_SHIFT (16)
725#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
726#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
727#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
728#define DPFC_STATUS 0x3210
729#define DPFC_INVAL_SEG_SHIFT (16)
730#define DPFC_INVAL_SEG_MASK (0x07ff0000)
731#define DPFC_COMP_SEG_SHIFT (0)
732#define DPFC_COMP_SEG_MASK (0x000003ff)
733#define DPFC_STATUS2 0x3214
734#define DPFC_FENCE_YOFF 0x3218
735#define DPFC_CHICKEN 0x3224
736#define DPFC_HT_MODIFY (1<<31)
737
b52eb4dc
ZY
738/* Framebuffer compression for Ironlake */
739#define ILK_DPFC_CB_BASE 0x43200
740#define ILK_DPFC_CONTROL 0x43208
741/* The bit 28-8 is reserved */
742#define DPFC_RESERVED (0x1FFFFF00)
743#define ILK_DPFC_RECOMP_CTL 0x4320c
744#define ILK_DPFC_STATUS 0x43210
745#define ILK_DPFC_FENCE_YOFF 0x43218
746#define ILK_DPFC_CHICKEN 0x43224
747#define ILK_FBC_RT_BASE 0x2128
748#define ILK_FBC_RT_VALID (1<<0)
749
750#define ILK_DISPLAY_CHICKEN1 0x42000
751#define ILK_FBCQ_DIS (1<<22)
0206e353 752#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 753
b52eb4dc 754
9c04f015
YL
755/*
756 * Framebuffer compression for Sandybridge
757 *
758 * The following two registers are of type GTTMMADR
759 */
760#define SNB_DPFC_CTL_SA 0x100100
761#define SNB_CPU_FENCE_ENABLE (1<<29)
762#define DPFC_CPU_FENCE_OFFSET 0x100104
763
764
585fb111
JB
765/*
766 * GPIO regs
767 */
768#define GPIOA 0x5010
769#define GPIOB 0x5014
770#define GPIOC 0x5018
771#define GPIOD 0x501c
772#define GPIOE 0x5020
773#define GPIOF 0x5024
774#define GPIOG 0x5028
775#define GPIOH 0x502c
776# define GPIO_CLOCK_DIR_MASK (1 << 0)
777# define GPIO_CLOCK_DIR_IN (0 << 1)
778# define GPIO_CLOCK_DIR_OUT (1 << 1)
779# define GPIO_CLOCK_VAL_MASK (1 << 2)
780# define GPIO_CLOCK_VAL_OUT (1 << 3)
781# define GPIO_CLOCK_VAL_IN (1 << 4)
782# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
783# define GPIO_DATA_DIR_MASK (1 << 8)
784# define GPIO_DATA_DIR_IN (0 << 9)
785# define GPIO_DATA_DIR_OUT (1 << 9)
786# define GPIO_DATA_VAL_MASK (1 << 10)
787# define GPIO_DATA_VAL_OUT (1 << 11)
788# define GPIO_DATA_VAL_IN (1 << 12)
789# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
790
f899fc64
CW
791#define GMBUS0 0x5100 /* clock/port select */
792#define GMBUS_RATE_100KHZ (0<<8)
793#define GMBUS_RATE_50KHZ (1<<8)
794#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
795#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
796#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
797#define GMBUS_PORT_DISABLED 0
798#define GMBUS_PORT_SSC 1
799#define GMBUS_PORT_VGADDC 2
800#define GMBUS_PORT_PANEL 3
801#define GMBUS_PORT_DPC 4 /* HDMIC */
802#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
803#define GMBUS_PORT_DPD 6 /* HDMID */
804#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 805#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
806#define GMBUS1 0x5104 /* command/status */
807#define GMBUS_SW_CLR_INT (1<<31)
808#define GMBUS_SW_RDY (1<<30)
809#define GMBUS_ENT (1<<29) /* enable timeout */
810#define GMBUS_CYCLE_NONE (0<<25)
811#define GMBUS_CYCLE_WAIT (1<<25)
812#define GMBUS_CYCLE_INDEX (2<<25)
813#define GMBUS_CYCLE_STOP (4<<25)
814#define GMBUS_BYTE_COUNT_SHIFT 16
815#define GMBUS_SLAVE_INDEX_SHIFT 8
816#define GMBUS_SLAVE_ADDR_SHIFT 1
817#define GMBUS_SLAVE_READ (1<<0)
818#define GMBUS_SLAVE_WRITE (0<<0)
819#define GMBUS2 0x5108 /* status */
820#define GMBUS_INUSE (1<<15)
821#define GMBUS_HW_WAIT_PHASE (1<<14)
822#define GMBUS_STALL_TIMEOUT (1<<13)
823#define GMBUS_INT (1<<12)
824#define GMBUS_HW_RDY (1<<11)
825#define GMBUS_SATOER (1<<10)
826#define GMBUS_ACTIVE (1<<9)
827#define GMBUS3 0x510c /* data buffer bytes 3-0 */
828#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
829#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
830#define GMBUS_NAK_EN (1<<3)
831#define GMBUS_IDLE_EN (1<<2)
832#define GMBUS_HW_WAIT_EN (1<<1)
833#define GMBUS_HW_RDY_EN (1<<0)
834#define GMBUS5 0x5120 /* byte index */
835#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 836
585fb111
JB
837/*
838 * Clock control & power management
839 */
840
841#define VGA0 0x6000
842#define VGA1 0x6004
843#define VGA_PD 0x6010
844#define VGA0_PD_P2_DIV_4 (1 << 7)
845#define VGA0_PD_P1_DIV_2 (1 << 5)
846#define VGA0_PD_P1_SHIFT 0
847#define VGA0_PD_P1_MASK (0x1f << 0)
848#define VGA1_PD_P2_DIV_4 (1 << 15)
849#define VGA1_PD_P1_DIV_2 (1 << 13)
850#define VGA1_PD_P1_SHIFT 8
851#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
852#define _DPLL_A 0x06014
853#define _DPLL_B 0x06018
854#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
855#define DPLL_VCO_ENABLE (1 << 31)
856#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 857#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 858#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 859#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
860#define DPLL_VGA_MODE_DIS (1 << 28)
861#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
862#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
863#define DPLL_MODE_MASK (3 << 26)
864#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
865#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
866#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
867#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
868#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
869#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 870#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
25eb05fc 871#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 872
585fb111
JB
873#define SRX_INDEX 0x3c4
874#define SRX_DATA 0x3c5
875#define SR01 1
876#define SR01_SCREEN_OFF (1<<5)
877
878#define PPCR 0x61204
879#define PPCR_ON (1<<0)
880
881#define DVOB 0x61140
882#define DVOB_ON (1<<31)
883#define DVOC 0x61160
884#define DVOC_ON (1<<31)
885#define LVDS 0x61180
886#define LVDS_ON (1<<31)
887
585fb111
JB
888/* Scratch pad debug 0 reg:
889 */
890#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
891/*
892 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
893 * this field (only one bit may be set).
894 */
895#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
896#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 897#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
898/* i830, required in DVO non-gang */
899#define PLL_P2_DIVIDE_BY_4 (1 << 23)
900#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
901#define PLL_REF_INPUT_DREFCLK (0 << 13)
902#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
903#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
904#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
905#define PLL_REF_INPUT_MASK (3 << 13)
906#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 907/* Ironlake */
b9055052
ZW
908# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
909# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
910# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
911# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
912# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
913
585fb111
JB
914/*
915 * Parallel to Serial Load Pulse phase selection.
916 * Selects the phase for the 10X DPLL clock for the PCIe
917 * digital display port. The range is 4 to 13; 10 or more
918 * is just a flip delay. The default is 6
919 */
920#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
921#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
922/*
923 * SDVO multiplier for 945G/GM. Not used on 965.
924 */
925#define SDVO_MULTIPLIER_MASK 0x000000ff
926#define SDVO_MULTIPLIER_SHIFT_HIRES 4
927#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 928#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
929/*
930 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
931 *
932 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
933 */
934#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
935#define DPLL_MD_UDI_DIVIDER_SHIFT 24
936/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
937#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
938#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
939/*
940 * SDVO/UDI pixel multiplier.
941 *
942 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
943 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
944 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
945 * dummy bytes in the datastream at an increased clock rate, with both sides of
946 * the link knowing how many bytes are fill.
947 *
948 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
949 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
950 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
951 * through an SDVO command.
952 *
953 * This register field has values of multiplication factor minus 1, with
954 * a maximum multiplier of 5 for SDVO.
955 */
956#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
957#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
958/*
959 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
960 * This best be set to the default value (3) or the CRT won't work. No,
961 * I don't entirely understand what this does...
962 */
963#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
964#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
965#define _DPLL_B_MD 0x06020 /* 965+ only */
966#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 967
9db4a9c7
JB
968#define _FPA0 0x06040
969#define _FPA1 0x06044
970#define _FPB0 0x06048
971#define _FPB1 0x0604c
972#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
973#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 974#define FP_N_DIV_MASK 0x003f0000
f2b115e6 975#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
976#define FP_N_DIV_SHIFT 16
977#define FP_M1_DIV_MASK 0x00003f00
978#define FP_M1_DIV_SHIFT 8
979#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 980#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
981#define FP_M2_DIV_SHIFT 0
982#define DPLL_TEST 0x606c
983#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
984#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
985#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
986#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
987#define DPLLB_TEST_N_BYPASS (1 << 19)
988#define DPLLB_TEST_M_BYPASS (1 << 18)
989#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
990#define DPLLA_TEST_N_BYPASS (1 << 3)
991#define DPLLA_TEST_M_BYPASS (1 << 2)
992#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
993#define D_STATE 0x6104
dc96e9b8 994#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
995#define DSTATE_PLL_D3_OFF (1<<3)
996#define DSTATE_GFX_CLOCK_GATING (1<<1)
997#define DSTATE_DOT_CLOCK_GATING (1<<0)
998#define DSPCLK_GATE_D 0x6200
999# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1000# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1001# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1002# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1003# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1004# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1005# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1006# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1007# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1008# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1009# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1010# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1011# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1012# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1013# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1014# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1015# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1016# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1017# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1018# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1019# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1020# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1021# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1022# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1023# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1024# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1025# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1026# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1027/**
1028 * This bit must be set on the 830 to prevent hangs when turning off the
1029 * overlay scaler.
1030 */
1031# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1032# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1033# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1034# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1035# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1036
1037#define RENCLK_GATE_D1 0x6204
1038# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1039# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1040# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1041# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1042# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1043# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1044# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1045# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1046# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1047/** This bit must be unset on 855,865 */
1048# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1049# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1050# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1051# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1052/** This bit must be set on 855,865. */
1053# define SV_CLOCK_GATE_DISABLE (1 << 0)
1054# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1055# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1056# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1057# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1058# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1059# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1060# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1061# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1062# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1063# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1064# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1065# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1066# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1067# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1068# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1069# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1070# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1071
1072# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1073/** This bit must always be set on 965G/965GM */
1074# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1075# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1076# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1077# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1078# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1079# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1080/** This bit must always be set on 965G */
1081# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1082# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1083# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1084# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1085# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1086# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1087# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1088# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1089# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1090# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1091# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1092# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1093# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1094# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1095# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1096# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1097# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1098# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1099# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1100
1101#define RENCLK_GATE_D2 0x6208
1102#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1103#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1104#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1105#define RAMCLK_GATE_D 0x6210 /* CRL only */
1106#define DEUC 0x6214 /* CRL only */
585fb111 1107
ceb04246
JB
1108#define FW_BLC_SELF_VLV 0x6500
1109#define FW_CSPWRDWNEN (1<<15)
1110
585fb111
JB
1111/*
1112 * Palette regs
1113 */
1114
9db4a9c7
JB
1115#define _PALETTE_A 0x0a000
1116#define _PALETTE_B 0x0a800
1117#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1118
673a394b
EA
1119/* MCH MMIO space */
1120
1121/*
1122 * MCHBAR mirror.
1123 *
1124 * This mirrors the MCHBAR MMIO space whose location is determined by
1125 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1126 * every way. It is not accessible from the CP register read instructions.
1127 *
1128 */
1129#define MCHBAR_MIRROR_BASE 0x10000
1130
1398261a
YL
1131#define MCHBAR_MIRROR_BASE_SNB 0x140000
1132
673a394b
EA
1133/** 915-945 and GM965 MCH register controlling DRAM channel access */
1134#define DCC 0x10200
1135#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1136#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1137#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1138#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1139#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1140#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1141
95534263
LP
1142/** Pineview MCH register contains DDR3 setting */
1143#define CSHRDDR3CTL 0x101a8
1144#define CSHRDDR3CTL_DDR3 (1 << 2)
1145
673a394b
EA
1146/** 965 MCH register controlling DRAM channel configuration */
1147#define C0DRB3 0x10206
1148#define C1DRB3 0x10606
1149
f691e2f4
DV
1150/** snb MCH registers for reading the DRAM channel configuration */
1151#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1152#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1153#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1154#define MAD_DIMM_ECC_MASK (0x3 << 24)
1155#define MAD_DIMM_ECC_OFF (0x0 << 24)
1156#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1157#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1158#define MAD_DIMM_ECC_ON (0x3 << 24)
1159#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1160#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1161#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1162#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1163#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1164#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1165#define MAD_DIMM_A_SELECT (0x1 << 16)
1166/* DIMM sizes are in multiples of 256mb. */
1167#define MAD_DIMM_B_SIZE_SHIFT 8
1168#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1169#define MAD_DIMM_A_SIZE_SHIFT 0
1170#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1171
1172
b11248df
KP
1173/* Clocking configuration register */
1174#define CLKCFG 0x10c00
7662c8bd 1175#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1176#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1177#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1178#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1179#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1180#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1181/* Note, below two are guess */
b11248df 1182#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1183#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1184#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1185#define CLKCFG_MEM_533 (1 << 4)
1186#define CLKCFG_MEM_667 (2 << 4)
1187#define CLKCFG_MEM_800 (3 << 4)
1188#define CLKCFG_MEM_MASK (7 << 4)
1189
ea056c14
JB
1190#define TSC1 0x11001
1191#define TSE (1<<0)
7648fa99
JB
1192#define TR1 0x11006
1193#define TSFS 0x11020
1194#define TSFS_SLOPE_MASK 0x0000ff00
1195#define TSFS_SLOPE_SHIFT 8
1196#define TSFS_INTR_MASK 0x000000ff
1197
f97108d1
JB
1198#define CRSTANDVID 0x11100
1199#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1200#define PXVFREQ_PX_MASK 0x7f000000
1201#define PXVFREQ_PX_SHIFT 24
1202#define VIDFREQ_BASE 0x11110
1203#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1204#define VIDFREQ2 0x11114
1205#define VIDFREQ3 0x11118
1206#define VIDFREQ4 0x1111c
1207#define VIDFREQ_P0_MASK 0x1f000000
1208#define VIDFREQ_P0_SHIFT 24
1209#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1210#define VIDFREQ_P0_CSCLK_SHIFT 20
1211#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1212#define VIDFREQ_P0_CRCLK_SHIFT 16
1213#define VIDFREQ_P1_MASK 0x00001f00
1214#define VIDFREQ_P1_SHIFT 8
1215#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1216#define VIDFREQ_P1_CSCLK_SHIFT 4
1217#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1218#define INTTOEXT_BASE_ILK 0x11300
1219#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1220#define INTTOEXT_MAP3_SHIFT 24
1221#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1222#define INTTOEXT_MAP2_SHIFT 16
1223#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1224#define INTTOEXT_MAP1_SHIFT 8
1225#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1226#define INTTOEXT_MAP0_SHIFT 0
1227#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1228#define MEMSWCTL 0x11170 /* Ironlake only */
1229#define MEMCTL_CMD_MASK 0xe000
1230#define MEMCTL_CMD_SHIFT 13
1231#define MEMCTL_CMD_RCLK_OFF 0
1232#define MEMCTL_CMD_RCLK_ON 1
1233#define MEMCTL_CMD_CHFREQ 2
1234#define MEMCTL_CMD_CHVID 3
1235#define MEMCTL_CMD_VMMOFF 4
1236#define MEMCTL_CMD_VMMON 5
1237#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1238 when command complete */
1239#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1240#define MEMCTL_FREQ_SHIFT 8
1241#define MEMCTL_SFCAVM (1<<7)
1242#define MEMCTL_TGT_VID_MASK 0x007f
1243#define MEMIHYST 0x1117c
1244#define MEMINTREN 0x11180 /* 16 bits */
1245#define MEMINT_RSEXIT_EN (1<<8)
1246#define MEMINT_CX_SUPR_EN (1<<7)
1247#define MEMINT_CONT_BUSY_EN (1<<6)
1248#define MEMINT_AVG_BUSY_EN (1<<5)
1249#define MEMINT_EVAL_CHG_EN (1<<4)
1250#define MEMINT_MON_IDLE_EN (1<<3)
1251#define MEMINT_UP_EVAL_EN (1<<2)
1252#define MEMINT_DOWN_EVAL_EN (1<<1)
1253#define MEMINT_SW_CMD_EN (1<<0)
1254#define MEMINTRSTR 0x11182 /* 16 bits */
1255#define MEM_RSEXIT_MASK 0xc000
1256#define MEM_RSEXIT_SHIFT 14
1257#define MEM_CONT_BUSY_MASK 0x3000
1258#define MEM_CONT_BUSY_SHIFT 12
1259#define MEM_AVG_BUSY_MASK 0x0c00
1260#define MEM_AVG_BUSY_SHIFT 10
1261#define MEM_EVAL_CHG_MASK 0x0300
1262#define MEM_EVAL_BUSY_SHIFT 8
1263#define MEM_MON_IDLE_MASK 0x00c0
1264#define MEM_MON_IDLE_SHIFT 6
1265#define MEM_UP_EVAL_MASK 0x0030
1266#define MEM_UP_EVAL_SHIFT 4
1267#define MEM_DOWN_EVAL_MASK 0x000c
1268#define MEM_DOWN_EVAL_SHIFT 2
1269#define MEM_SW_CMD_MASK 0x0003
1270#define MEM_INT_STEER_GFX 0
1271#define MEM_INT_STEER_CMR 1
1272#define MEM_INT_STEER_SMI 2
1273#define MEM_INT_STEER_SCI 3
1274#define MEMINTRSTS 0x11184
1275#define MEMINT_RSEXIT (1<<7)
1276#define MEMINT_CONT_BUSY (1<<6)
1277#define MEMINT_AVG_BUSY (1<<5)
1278#define MEMINT_EVAL_CHG (1<<4)
1279#define MEMINT_MON_IDLE (1<<3)
1280#define MEMINT_UP_EVAL (1<<2)
1281#define MEMINT_DOWN_EVAL (1<<1)
1282#define MEMINT_SW_CMD (1<<0)
1283#define MEMMODECTL 0x11190
1284#define MEMMODE_BOOST_EN (1<<31)
1285#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1286#define MEMMODE_BOOST_FREQ_SHIFT 24
1287#define MEMMODE_IDLE_MODE_MASK 0x00030000
1288#define MEMMODE_IDLE_MODE_SHIFT 16
1289#define MEMMODE_IDLE_MODE_EVAL 0
1290#define MEMMODE_IDLE_MODE_CONT 1
1291#define MEMMODE_HWIDLE_EN (1<<15)
1292#define MEMMODE_SWMODE_EN (1<<14)
1293#define MEMMODE_RCLK_GATE (1<<13)
1294#define MEMMODE_HW_UPDATE (1<<12)
1295#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1296#define MEMMODE_FSTART_SHIFT 8
1297#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1298#define MEMMODE_FMAX_SHIFT 4
1299#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1300#define RCBMAXAVG 0x1119c
1301#define MEMSWCTL2 0x1119e /* Cantiga only */
1302#define SWMEMCMD_RENDER_OFF (0 << 13)
1303#define SWMEMCMD_RENDER_ON (1 << 13)
1304#define SWMEMCMD_SWFREQ (2 << 13)
1305#define SWMEMCMD_TARVID (3 << 13)
1306#define SWMEMCMD_VRM_OFF (4 << 13)
1307#define SWMEMCMD_VRM_ON (5 << 13)
1308#define CMDSTS (1<<12)
1309#define SFCAVM (1<<11)
1310#define SWFREQ_MASK 0x0380 /* P0-7 */
1311#define SWFREQ_SHIFT 7
1312#define TARVID_MASK 0x001f
1313#define MEMSTAT_CTG 0x111a0
1314#define RCBMINAVG 0x111a0
1315#define RCUPEI 0x111b0
1316#define RCDNEI 0x111b4
88271da3
JB
1317#define RSTDBYCTL 0x111b8
1318#define RS1EN (1<<31)
1319#define RS2EN (1<<30)
1320#define RS3EN (1<<29)
1321#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1322#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1323#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1324#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1325#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1326#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1327#define RSX_STATUS_MASK (7<<20)
1328#define RSX_STATUS_ON (0<<20)
1329#define RSX_STATUS_RC1 (1<<20)
1330#define RSX_STATUS_RC1E (2<<20)
1331#define RSX_STATUS_RS1 (3<<20)
1332#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1333#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1334#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1335#define RSX_STATUS_RSVD2 (7<<20)
1336#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1337#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1338#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1339#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1340#define RS1CONTSAV_MASK (3<<14)
1341#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1342#define RS1CONTSAV_RSVD (1<<14)
1343#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1344#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1345#define NORMSLEXLAT_MASK (3<<12)
1346#define SLOW_RS123 (0<<12)
1347#define SLOW_RS23 (1<<12)
1348#define SLOW_RS3 (2<<12)
1349#define NORMAL_RS123 (3<<12)
1350#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1351#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1352#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1353#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1354#define RS_CSTATE_MASK (3<<4)
1355#define RS_CSTATE_C367_RS1 (0<<4)
1356#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1357#define RS_CSTATE_RSVD (2<<4)
1358#define RS_CSTATE_C367_RS2 (3<<4)
1359#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1360#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1361#define VIDCTL 0x111c0
1362#define VIDSTS 0x111c8
1363#define VIDSTART 0x111cc /* 8 bits */
1364#define MEMSTAT_ILK 0x111f8
1365#define MEMSTAT_VID_MASK 0x7f00
1366#define MEMSTAT_VID_SHIFT 8
1367#define MEMSTAT_PSTATE_MASK 0x00f8
1368#define MEMSTAT_PSTATE_SHIFT 3
1369#define MEMSTAT_MON_ACTV (1<<2)
1370#define MEMSTAT_SRC_CTL_MASK 0x0003
1371#define MEMSTAT_SRC_CTL_CORE 0
1372#define MEMSTAT_SRC_CTL_TRB 1
1373#define MEMSTAT_SRC_CTL_THM 2
1374#define MEMSTAT_SRC_CTL_STDBY 3
1375#define RCPREVBSYTUPAVG 0x113b8
1376#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1377#define PMMISC 0x11214
1378#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1379#define SDEW 0x1124c
1380#define CSIEW0 0x11250
1381#define CSIEW1 0x11254
1382#define CSIEW2 0x11258
1383#define PEW 0x1125c
1384#define DEW 0x11270
1385#define MCHAFE 0x112c0
1386#define CSIEC 0x112e0
1387#define DMIEC 0x112e4
1388#define DDREC 0x112e8
1389#define PEG0EC 0x112ec
1390#define PEG1EC 0x112f0
1391#define GFXEC 0x112f4
1392#define RPPREVBSYTUPAVG 0x113b8
1393#define RPPREVBSYTDNAVG 0x113bc
1394#define ECR 0x11600
1395#define ECR_GPFE (1<<31)
1396#define ECR_IMONE (1<<30)
1397#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1398#define OGW0 0x11608
1399#define OGW1 0x1160c
1400#define EG0 0x11610
1401#define EG1 0x11614
1402#define EG2 0x11618
1403#define EG3 0x1161c
1404#define EG4 0x11620
1405#define EG5 0x11624
1406#define EG6 0x11628
1407#define EG7 0x1162c
1408#define PXW 0x11664
1409#define PXWL 0x11680
1410#define LCFUSE02 0x116c0
1411#define LCFUSE_HIV_MASK 0x000000ff
1412#define CSIPLL0 0x12c10
1413#define DDRMPLL1 0X12c20
7d57382e
EA
1414#define PEG_BAND_GAP_DATA 0x14d68
1415
3b8d8d91
JB
1416#define GEN6_GT_PERF_STATUS 0x145948
1417#define GEN6_RP_STATE_LIMITS 0x145994
1418#define GEN6_RP_STATE_CAP 0x145998
1419
aa40d6bb
ZN
1420/*
1421 * Logical Context regs
1422 */
1423#define CCID 0x2180
1424#define CCID_EN (1<<0)
585fb111
JB
1425/*
1426 * Overlay regs
1427 */
1428
1429#define OVADD 0x30000
1430#define DOVSTA 0x30008
1431#define OC_BUF (0x3<<20)
1432#define OGAMC5 0x30010
1433#define OGAMC4 0x30014
1434#define OGAMC3 0x30018
1435#define OGAMC2 0x3001c
1436#define OGAMC1 0x30020
1437#define OGAMC0 0x30024
1438
1439/*
1440 * Display engine regs
1441 */
1442
1443/* Pipe A timing regs */
9db4a9c7
JB
1444#define _HTOTAL_A 0x60000
1445#define _HBLANK_A 0x60004
1446#define _HSYNC_A 0x60008
1447#define _VTOTAL_A 0x6000c
1448#define _VBLANK_A 0x60010
1449#define _VSYNC_A 0x60014
1450#define _PIPEASRC 0x6001c
1451#define _BCLRPAT_A 0x60020
0529a0d9 1452#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1453
1454/* Pipe B timing regs */
9db4a9c7
JB
1455#define _HTOTAL_B 0x61000
1456#define _HBLANK_B 0x61004
1457#define _HSYNC_B 0x61008
1458#define _VTOTAL_B 0x6100c
1459#define _VBLANK_B 0x61010
1460#define _VSYNC_B 0x61014
1461#define _PIPEBSRC 0x6101c
1462#define _BCLRPAT_B 0x61020
0529a0d9
DV
1463#define _VSYNCSHIFT_B 0x61028
1464
9db4a9c7
JB
1465
1466#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1467#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1468#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1469#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1470#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1471#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1472#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1473#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1474
585fb111
JB
1475/* VGA port control */
1476#define ADPA 0x61100
1477#define ADPA_DAC_ENABLE (1<<31)
1478#define ADPA_DAC_DISABLE 0
1479#define ADPA_PIPE_SELECT_MASK (1<<30)
1480#define ADPA_PIPE_A_SELECT 0
1481#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1482#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1483#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1484#define ADPA_SETS_HVPOLARITY 0
1485#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1486#define ADPA_VSYNC_CNTL_ENABLE 0
1487#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1488#define ADPA_HSYNC_CNTL_ENABLE 0
1489#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1490#define ADPA_VSYNC_ACTIVE_LOW 0
1491#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1492#define ADPA_HSYNC_ACTIVE_LOW 0
1493#define ADPA_DPMS_MASK (~(3<<10))
1494#define ADPA_DPMS_ON (0<<10)
1495#define ADPA_DPMS_SUSPEND (1<<10)
1496#define ADPA_DPMS_STANDBY (2<<10)
1497#define ADPA_DPMS_OFF (3<<10)
1498
939fe4d7 1499
585fb111
JB
1500/* Hotplug control (945+ only) */
1501#define PORT_HOTPLUG_EN 0x61110
7d57382e 1502#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1503#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1504#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1505#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1506#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1507#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1508#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1509#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1510#define TV_HOTPLUG_INT_EN (1 << 18)
1511#define CRT_HOTPLUG_INT_EN (1 << 9)
1512#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1513#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1514/* must use period 64 on GM45 according to docs */
1515#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1516#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1517#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1518#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1519#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1520#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1521#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1522#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1523#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1524#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1525#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1526#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1527
1528#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1529#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1530#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1531#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1532#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1533#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1534#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1535#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1536#define TV_HOTPLUG_INT_STATUS (1 << 10)
1537#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1538#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1539#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1540#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1541#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1542#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1543
1544/* SDVO port control */
1545#define SDVOB 0x61140
1546#define SDVOC 0x61160
1547#define SDVO_ENABLE (1 << 31)
1548#define SDVO_PIPE_B_SELECT (1 << 30)
1549#define SDVO_STALL_SELECT (1 << 29)
1550#define SDVO_INTERRUPT_ENABLE (1 << 26)
1551/**
1552 * 915G/GM SDVO pixel multiplier.
1553 *
1554 * Programmed value is multiplier - 1, up to 5x.
1555 *
1556 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1557 */
1558#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1559#define SDVO_PORT_MULTIPLY_SHIFT 23
1560#define SDVO_PHASE_SELECT_MASK (15 << 19)
1561#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1562#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1563#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1564#define SDVO_ENCODING_SDVO (0x0 << 10)
1565#define SDVO_ENCODING_HDMI (0x2 << 10)
1566/** Requird for HDMI operation */
1567#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1568#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1569#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1570#define SDVO_AUDIO_ENABLE (1 << 6)
1571/** New with 965, default is to be set */
1572#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1573/** New with 965, default is to be set */
1574#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1575#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1576#define SDVO_DETECTED (1 << 2)
1577/* Bits to be preserved when writing */
1578#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1579#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1580
1581/* DVO port control */
1582#define DVOA 0x61120
1583#define DVOB 0x61140
1584#define DVOC 0x61160
1585#define DVO_ENABLE (1 << 31)
1586#define DVO_PIPE_B_SELECT (1 << 30)
1587#define DVO_PIPE_STALL_UNUSED (0 << 28)
1588#define DVO_PIPE_STALL (1 << 28)
1589#define DVO_PIPE_STALL_TV (2 << 28)
1590#define DVO_PIPE_STALL_MASK (3 << 28)
1591#define DVO_USE_VGA_SYNC (1 << 15)
1592#define DVO_DATA_ORDER_I740 (0 << 14)
1593#define DVO_DATA_ORDER_FP (1 << 14)
1594#define DVO_VSYNC_DISABLE (1 << 11)
1595#define DVO_HSYNC_DISABLE (1 << 10)
1596#define DVO_VSYNC_TRISTATE (1 << 9)
1597#define DVO_HSYNC_TRISTATE (1 << 8)
1598#define DVO_BORDER_ENABLE (1 << 7)
1599#define DVO_DATA_ORDER_GBRG (1 << 6)
1600#define DVO_DATA_ORDER_RGGB (0 << 6)
1601#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1602#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1603#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1604#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1605#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1606#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1607#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1608#define DVO_PRESERVE_MASK (0x7<<24)
1609#define DVOA_SRCDIM 0x61124
1610#define DVOB_SRCDIM 0x61144
1611#define DVOC_SRCDIM 0x61164
1612#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1613#define DVO_SRCDIM_VERTICAL_SHIFT 0
1614
1615/* LVDS port control */
1616#define LVDS 0x61180
1617/*
1618 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1619 * the DPLL semantics change when the LVDS is assigned to that pipe.
1620 */
1621#define LVDS_PORT_EN (1 << 31)
1622/* Selects pipe B for LVDS data. Must be set on pre-965. */
1623#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1624#define LVDS_PIPE_MASK (1 << 30)
1519b995 1625#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1626/* LVDS dithering flag on 965/g4x platform */
1627#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1628/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1629#define LVDS_VSYNC_POLARITY (1 << 21)
1630#define LVDS_HSYNC_POLARITY (1 << 20)
1631
a3e17eb8
ZY
1632/* Enable border for unscaled (or aspect-scaled) display */
1633#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1634/*
1635 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1636 * pixel.
1637 */
1638#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1639#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1640#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1641/*
1642 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1643 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1644 * on.
1645 */
1646#define LVDS_A3_POWER_MASK (3 << 6)
1647#define LVDS_A3_POWER_DOWN (0 << 6)
1648#define LVDS_A3_POWER_UP (3 << 6)
1649/*
1650 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1651 * is set.
1652 */
1653#define LVDS_CLKB_POWER_MASK (3 << 4)
1654#define LVDS_CLKB_POWER_DOWN (0 << 4)
1655#define LVDS_CLKB_POWER_UP (3 << 4)
1656/*
1657 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1658 * setting for whether we are in dual-channel mode. The B3 pair will
1659 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1660 */
1661#define LVDS_B0B3_POWER_MASK (3 << 2)
1662#define LVDS_B0B3_POWER_DOWN (0 << 2)
1663#define LVDS_B0B3_POWER_UP (3 << 2)
1664
3c17fe4b
DH
1665/* Video Data Island Packet control */
1666#define VIDEO_DIP_DATA 0x61178
1667#define VIDEO_DIP_CTL 0x61170
1668#define VIDEO_DIP_ENABLE (1 << 31)
1669#define VIDEO_DIP_PORT_B (1 << 29)
1670#define VIDEO_DIP_PORT_C (2 << 29)
1671#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1672#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1673#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1674#define VIDEO_DIP_SELECT_AVI (0 << 19)
1675#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1676#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1677#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1678#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1679#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1680#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1681
585fb111
JB
1682/* Panel power sequencing */
1683#define PP_STATUS 0x61200
1684#define PP_ON (1 << 31)
1685/*
1686 * Indicates that all dependencies of the panel are on:
1687 *
1688 * - PLL enabled
1689 * - pipe enabled
1690 * - LVDS/DVOB/DVOC on
1691 */
1692#define PP_READY (1 << 30)
1693#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1694#define PP_SEQUENCE_POWER_UP (1 << 28)
1695#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1696#define PP_SEQUENCE_MASK (3 << 28)
1697#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1698#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1699#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1700#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1701#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1702#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1703#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1704#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1705#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1706#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1707#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1708#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1709#define PP_CONTROL 0x61204
1710#define POWER_TARGET_ON (1 << 0)
1711#define PP_ON_DELAYS 0x61208
1712#define PP_OFF_DELAYS 0x6120c
1713#define PP_DIVISOR 0x61210
1714
1715/* Panel fitting */
1716#define PFIT_CONTROL 0x61230
1717#define PFIT_ENABLE (1 << 31)
1718#define PFIT_PIPE_MASK (3 << 29)
1719#define PFIT_PIPE_SHIFT 29
1720#define VERT_INTERP_DISABLE (0 << 10)
1721#define VERT_INTERP_BILINEAR (1 << 10)
1722#define VERT_INTERP_MASK (3 << 10)
1723#define VERT_AUTO_SCALE (1 << 9)
1724#define HORIZ_INTERP_DISABLE (0 << 6)
1725#define HORIZ_INTERP_BILINEAR (1 << 6)
1726#define HORIZ_INTERP_MASK (3 << 6)
1727#define HORIZ_AUTO_SCALE (1 << 5)
1728#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1729#define PFIT_FILTER_FUZZY (0 << 24)
1730#define PFIT_SCALING_AUTO (0 << 26)
1731#define PFIT_SCALING_PROGRAMMED (1 << 26)
1732#define PFIT_SCALING_PILLAR (2 << 26)
1733#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1734#define PFIT_PGM_RATIOS 0x61234
1735#define PFIT_VERT_SCALE_MASK 0xfff00000
1736#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1737/* Pre-965 */
1738#define PFIT_VERT_SCALE_SHIFT 20
1739#define PFIT_VERT_SCALE_MASK 0xfff00000
1740#define PFIT_HORIZ_SCALE_SHIFT 4
1741#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1742/* 965+ */
1743#define PFIT_VERT_SCALE_SHIFT_965 16
1744#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1745#define PFIT_HORIZ_SCALE_SHIFT_965 0
1746#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1747
585fb111
JB
1748#define PFIT_AUTO_RATIOS 0x61238
1749
1750/* Backlight control */
1751#define BLC_PWM_CTL 0x61254
ba3820ad 1752#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1753#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1754#define BLM_COMBINATION_MODE (1 << 30)
1755/*
1756 * This is the most significant 15 bits of the number of backlight cycles in a
1757 * complete cycle of the modulated backlight control.
1758 *
1759 * The actual value is this field multiplied by two.
1760 */
1761#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1762#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1763/*
1764 * This is the number of cycles out of the backlight modulation cycle for which
1765 * the backlight is on.
1766 *
1767 * This field must be no greater than the number of cycles in the complete
1768 * backlight modulation cycle.
1769 */
1770#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1771#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1772
0eb96d6e
JB
1773#define BLC_HIST_CTL 0x61260
1774
585fb111
JB
1775/* TV port control */
1776#define TV_CTL 0x68000
1777/** Enables the TV encoder */
1778# define TV_ENC_ENABLE (1 << 31)
1779/** Sources the TV encoder input from pipe B instead of A. */
1780# define TV_ENC_PIPEB_SELECT (1 << 30)
1781/** Outputs composite video (DAC A only) */
1782# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1783/** Outputs SVideo video (DAC B/C) */
1784# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1785/** Outputs Component video (DAC A/B/C) */
1786# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1787/** Outputs Composite and SVideo (DAC A/B/C) */
1788# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1789# define TV_TRILEVEL_SYNC (1 << 21)
1790/** Enables slow sync generation (945GM only) */
1791# define TV_SLOW_SYNC (1 << 20)
1792/** Selects 4x oversampling for 480i and 576p */
1793# define TV_OVERSAMPLE_4X (0 << 18)
1794/** Selects 2x oversampling for 720p and 1080i */
1795# define TV_OVERSAMPLE_2X (1 << 18)
1796/** Selects no oversampling for 1080p */
1797# define TV_OVERSAMPLE_NONE (2 << 18)
1798/** Selects 8x oversampling */
1799# define TV_OVERSAMPLE_8X (3 << 18)
1800/** Selects progressive mode rather than interlaced */
1801# define TV_PROGRESSIVE (1 << 17)
1802/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1803# define TV_PAL_BURST (1 << 16)
1804/** Field for setting delay of Y compared to C */
1805# define TV_YC_SKEW_MASK (7 << 12)
1806/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1807# define TV_ENC_SDP_FIX (1 << 11)
1808/**
1809 * Enables a fix for the 915GM only.
1810 *
1811 * Not sure what it does.
1812 */
1813# define TV_ENC_C0_FIX (1 << 10)
1814/** Bits that must be preserved by software */
d2d9f232 1815# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1816# define TV_FUSE_STATE_MASK (3 << 4)
1817/** Read-only state that reports all features enabled */
1818# define TV_FUSE_STATE_ENABLED (0 << 4)
1819/** Read-only state that reports that Macrovision is disabled in hardware*/
1820# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1821/** Read-only state that reports that TV-out is disabled in hardware. */
1822# define TV_FUSE_STATE_DISABLED (2 << 4)
1823/** Normal operation */
1824# define TV_TEST_MODE_NORMAL (0 << 0)
1825/** Encoder test pattern 1 - combo pattern */
1826# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1827/** Encoder test pattern 2 - full screen vertical 75% color bars */
1828# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1829/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1830# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1831/** Encoder test pattern 4 - random noise */
1832# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1833/** Encoder test pattern 5 - linear color ramps */
1834# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1835/**
1836 * This test mode forces the DACs to 50% of full output.
1837 *
1838 * This is used for load detection in combination with TVDAC_SENSE_MASK
1839 */
1840# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1841# define TV_TEST_MODE_MASK (7 << 0)
1842
1843#define TV_DAC 0x68004
b8ed2a4f 1844# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1845/**
1846 * Reports that DAC state change logic has reported change (RO).
1847 *
1848 * This gets cleared when TV_DAC_STATE_EN is cleared
1849*/
1850# define TVDAC_STATE_CHG (1 << 31)
1851# define TVDAC_SENSE_MASK (7 << 28)
1852/** Reports that DAC A voltage is above the detect threshold */
1853# define TVDAC_A_SENSE (1 << 30)
1854/** Reports that DAC B voltage is above the detect threshold */
1855# define TVDAC_B_SENSE (1 << 29)
1856/** Reports that DAC C voltage is above the detect threshold */
1857# define TVDAC_C_SENSE (1 << 28)
1858/**
1859 * Enables DAC state detection logic, for load-based TV detection.
1860 *
1861 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1862 * to off, for load detection to work.
1863 */
1864# define TVDAC_STATE_CHG_EN (1 << 27)
1865/** Sets the DAC A sense value to high */
1866# define TVDAC_A_SENSE_CTL (1 << 26)
1867/** Sets the DAC B sense value to high */
1868# define TVDAC_B_SENSE_CTL (1 << 25)
1869/** Sets the DAC C sense value to high */
1870# define TVDAC_C_SENSE_CTL (1 << 24)
1871/** Overrides the ENC_ENABLE and DAC voltage levels */
1872# define DAC_CTL_OVERRIDE (1 << 7)
1873/** Sets the slew rate. Must be preserved in software */
1874# define ENC_TVDAC_SLEW_FAST (1 << 6)
1875# define DAC_A_1_3_V (0 << 4)
1876# define DAC_A_1_1_V (1 << 4)
1877# define DAC_A_0_7_V (2 << 4)
cb66c692 1878# define DAC_A_MASK (3 << 4)
585fb111
JB
1879# define DAC_B_1_3_V (0 << 2)
1880# define DAC_B_1_1_V (1 << 2)
1881# define DAC_B_0_7_V (2 << 2)
cb66c692 1882# define DAC_B_MASK (3 << 2)
585fb111
JB
1883# define DAC_C_1_3_V (0 << 0)
1884# define DAC_C_1_1_V (1 << 0)
1885# define DAC_C_0_7_V (2 << 0)
cb66c692 1886# define DAC_C_MASK (3 << 0)
585fb111
JB
1887
1888/**
1889 * CSC coefficients are stored in a floating point format with 9 bits of
1890 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1891 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1892 * -1 (0x3) being the only legal negative value.
1893 */
1894#define TV_CSC_Y 0x68010
1895# define TV_RY_MASK 0x07ff0000
1896# define TV_RY_SHIFT 16
1897# define TV_GY_MASK 0x00000fff
1898# define TV_GY_SHIFT 0
1899
1900#define TV_CSC_Y2 0x68014
1901# define TV_BY_MASK 0x07ff0000
1902# define TV_BY_SHIFT 16
1903/**
1904 * Y attenuation for component video.
1905 *
1906 * Stored in 1.9 fixed point.
1907 */
1908# define TV_AY_MASK 0x000003ff
1909# define TV_AY_SHIFT 0
1910
1911#define TV_CSC_U 0x68018
1912# define TV_RU_MASK 0x07ff0000
1913# define TV_RU_SHIFT 16
1914# define TV_GU_MASK 0x000007ff
1915# define TV_GU_SHIFT 0
1916
1917#define TV_CSC_U2 0x6801c
1918# define TV_BU_MASK 0x07ff0000
1919# define TV_BU_SHIFT 16
1920/**
1921 * U attenuation for component video.
1922 *
1923 * Stored in 1.9 fixed point.
1924 */
1925# define TV_AU_MASK 0x000003ff
1926# define TV_AU_SHIFT 0
1927
1928#define TV_CSC_V 0x68020
1929# define TV_RV_MASK 0x0fff0000
1930# define TV_RV_SHIFT 16
1931# define TV_GV_MASK 0x000007ff
1932# define TV_GV_SHIFT 0
1933
1934#define TV_CSC_V2 0x68024
1935# define TV_BV_MASK 0x07ff0000
1936# define TV_BV_SHIFT 16
1937/**
1938 * V attenuation for component video.
1939 *
1940 * Stored in 1.9 fixed point.
1941 */
1942# define TV_AV_MASK 0x000007ff
1943# define TV_AV_SHIFT 0
1944
1945#define TV_CLR_KNOBS 0x68028
1946/** 2s-complement brightness adjustment */
1947# define TV_BRIGHTNESS_MASK 0xff000000
1948# define TV_BRIGHTNESS_SHIFT 24
1949/** Contrast adjustment, as a 2.6 unsigned floating point number */
1950# define TV_CONTRAST_MASK 0x00ff0000
1951# define TV_CONTRAST_SHIFT 16
1952/** Saturation adjustment, as a 2.6 unsigned floating point number */
1953# define TV_SATURATION_MASK 0x0000ff00
1954# define TV_SATURATION_SHIFT 8
1955/** Hue adjustment, as an integer phase angle in degrees */
1956# define TV_HUE_MASK 0x000000ff
1957# define TV_HUE_SHIFT 0
1958
1959#define TV_CLR_LEVEL 0x6802c
1960/** Controls the DAC level for black */
1961# define TV_BLACK_LEVEL_MASK 0x01ff0000
1962# define TV_BLACK_LEVEL_SHIFT 16
1963/** Controls the DAC level for blanking */
1964# define TV_BLANK_LEVEL_MASK 0x000001ff
1965# define TV_BLANK_LEVEL_SHIFT 0
1966
1967#define TV_H_CTL_1 0x68030
1968/** Number of pixels in the hsync. */
1969# define TV_HSYNC_END_MASK 0x1fff0000
1970# define TV_HSYNC_END_SHIFT 16
1971/** Total number of pixels minus one in the line (display and blanking). */
1972# define TV_HTOTAL_MASK 0x00001fff
1973# define TV_HTOTAL_SHIFT 0
1974
1975#define TV_H_CTL_2 0x68034
1976/** Enables the colorburst (needed for non-component color) */
1977# define TV_BURST_ENA (1 << 31)
1978/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1979# define TV_HBURST_START_SHIFT 16
1980# define TV_HBURST_START_MASK 0x1fff0000
1981/** Length of the colorburst */
1982# define TV_HBURST_LEN_SHIFT 0
1983# define TV_HBURST_LEN_MASK 0x0001fff
1984
1985#define TV_H_CTL_3 0x68038
1986/** End of hblank, measured in pixels minus one from start of hsync */
1987# define TV_HBLANK_END_SHIFT 16
1988# define TV_HBLANK_END_MASK 0x1fff0000
1989/** Start of hblank, measured in pixels minus one from start of hsync */
1990# define TV_HBLANK_START_SHIFT 0
1991# define TV_HBLANK_START_MASK 0x0001fff
1992
1993#define TV_V_CTL_1 0x6803c
1994/** XXX */
1995# define TV_NBR_END_SHIFT 16
1996# define TV_NBR_END_MASK 0x07ff0000
1997/** XXX */
1998# define TV_VI_END_F1_SHIFT 8
1999# define TV_VI_END_F1_MASK 0x00003f00
2000/** XXX */
2001# define TV_VI_END_F2_SHIFT 0
2002# define TV_VI_END_F2_MASK 0x0000003f
2003
2004#define TV_V_CTL_2 0x68040
2005/** Length of vsync, in half lines */
2006# define TV_VSYNC_LEN_MASK 0x07ff0000
2007# define TV_VSYNC_LEN_SHIFT 16
2008/** Offset of the start of vsync in field 1, measured in one less than the
2009 * number of half lines.
2010 */
2011# define TV_VSYNC_START_F1_MASK 0x00007f00
2012# define TV_VSYNC_START_F1_SHIFT 8
2013/**
2014 * Offset of the start of vsync in field 2, measured in one less than the
2015 * number of half lines.
2016 */
2017# define TV_VSYNC_START_F2_MASK 0x0000007f
2018# define TV_VSYNC_START_F2_SHIFT 0
2019
2020#define TV_V_CTL_3 0x68044
2021/** Enables generation of the equalization signal */
2022# define TV_EQUAL_ENA (1 << 31)
2023/** Length of vsync, in half lines */
2024# define TV_VEQ_LEN_MASK 0x007f0000
2025# define TV_VEQ_LEN_SHIFT 16
2026/** Offset of the start of equalization in field 1, measured in one less than
2027 * the number of half lines.
2028 */
2029# define TV_VEQ_START_F1_MASK 0x0007f00
2030# define TV_VEQ_START_F1_SHIFT 8
2031/**
2032 * Offset of the start of equalization in field 2, measured in one less than
2033 * the number of half lines.
2034 */
2035# define TV_VEQ_START_F2_MASK 0x000007f
2036# define TV_VEQ_START_F2_SHIFT 0
2037
2038#define TV_V_CTL_4 0x68048
2039/**
2040 * Offset to start of vertical colorburst, measured in one less than the
2041 * number of lines from vertical start.
2042 */
2043# define TV_VBURST_START_F1_MASK 0x003f0000
2044# define TV_VBURST_START_F1_SHIFT 16
2045/**
2046 * Offset to the end of vertical colorburst, measured in one less than the
2047 * number of lines from the start of NBR.
2048 */
2049# define TV_VBURST_END_F1_MASK 0x000000ff
2050# define TV_VBURST_END_F1_SHIFT 0
2051
2052#define TV_V_CTL_5 0x6804c
2053/**
2054 * Offset to start of vertical colorburst, measured in one less than the
2055 * number of lines from vertical start.
2056 */
2057# define TV_VBURST_START_F2_MASK 0x003f0000
2058# define TV_VBURST_START_F2_SHIFT 16
2059/**
2060 * Offset to the end of vertical colorburst, measured in one less than the
2061 * number of lines from the start of NBR.
2062 */
2063# define TV_VBURST_END_F2_MASK 0x000000ff
2064# define TV_VBURST_END_F2_SHIFT 0
2065
2066#define TV_V_CTL_6 0x68050
2067/**
2068 * Offset to start of vertical colorburst, measured in one less than the
2069 * number of lines from vertical start.
2070 */
2071# define TV_VBURST_START_F3_MASK 0x003f0000
2072# define TV_VBURST_START_F3_SHIFT 16
2073/**
2074 * Offset to the end of vertical colorburst, measured in one less than the
2075 * number of lines from the start of NBR.
2076 */
2077# define TV_VBURST_END_F3_MASK 0x000000ff
2078# define TV_VBURST_END_F3_SHIFT 0
2079
2080#define TV_V_CTL_7 0x68054
2081/**
2082 * Offset to start of vertical colorburst, measured in one less than the
2083 * number of lines from vertical start.
2084 */
2085# define TV_VBURST_START_F4_MASK 0x003f0000
2086# define TV_VBURST_START_F4_SHIFT 16
2087/**
2088 * Offset to the end of vertical colorburst, measured in one less than the
2089 * number of lines from the start of NBR.
2090 */
2091# define TV_VBURST_END_F4_MASK 0x000000ff
2092# define TV_VBURST_END_F4_SHIFT 0
2093
2094#define TV_SC_CTL_1 0x68060
2095/** Turns on the first subcarrier phase generation DDA */
2096# define TV_SC_DDA1_EN (1 << 31)
2097/** Turns on the first subcarrier phase generation DDA */
2098# define TV_SC_DDA2_EN (1 << 30)
2099/** Turns on the first subcarrier phase generation DDA */
2100# define TV_SC_DDA3_EN (1 << 29)
2101/** Sets the subcarrier DDA to reset frequency every other field */
2102# define TV_SC_RESET_EVERY_2 (0 << 24)
2103/** Sets the subcarrier DDA to reset frequency every fourth field */
2104# define TV_SC_RESET_EVERY_4 (1 << 24)
2105/** Sets the subcarrier DDA to reset frequency every eighth field */
2106# define TV_SC_RESET_EVERY_8 (2 << 24)
2107/** Sets the subcarrier DDA to never reset the frequency */
2108# define TV_SC_RESET_NEVER (3 << 24)
2109/** Sets the peak amplitude of the colorburst.*/
2110# define TV_BURST_LEVEL_MASK 0x00ff0000
2111# define TV_BURST_LEVEL_SHIFT 16
2112/** Sets the increment of the first subcarrier phase generation DDA */
2113# define TV_SCDDA1_INC_MASK 0x00000fff
2114# define TV_SCDDA1_INC_SHIFT 0
2115
2116#define TV_SC_CTL_2 0x68064
2117/** Sets the rollover for the second subcarrier phase generation DDA */
2118# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2119# define TV_SCDDA2_SIZE_SHIFT 16
2120/** Sets the increent of the second subcarrier phase generation DDA */
2121# define TV_SCDDA2_INC_MASK 0x00007fff
2122# define TV_SCDDA2_INC_SHIFT 0
2123
2124#define TV_SC_CTL_3 0x68068
2125/** Sets the rollover for the third subcarrier phase generation DDA */
2126# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2127# define TV_SCDDA3_SIZE_SHIFT 16
2128/** Sets the increent of the third subcarrier phase generation DDA */
2129# define TV_SCDDA3_INC_MASK 0x00007fff
2130# define TV_SCDDA3_INC_SHIFT 0
2131
2132#define TV_WIN_POS 0x68070
2133/** X coordinate of the display from the start of horizontal active */
2134# define TV_XPOS_MASK 0x1fff0000
2135# define TV_XPOS_SHIFT 16
2136/** Y coordinate of the display from the start of vertical active (NBR) */
2137# define TV_YPOS_MASK 0x00000fff
2138# define TV_YPOS_SHIFT 0
2139
2140#define TV_WIN_SIZE 0x68074
2141/** Horizontal size of the display window, measured in pixels*/
2142# define TV_XSIZE_MASK 0x1fff0000
2143# define TV_XSIZE_SHIFT 16
2144/**
2145 * Vertical size of the display window, measured in pixels.
2146 *
2147 * Must be even for interlaced modes.
2148 */
2149# define TV_YSIZE_MASK 0x00000fff
2150# define TV_YSIZE_SHIFT 0
2151
2152#define TV_FILTER_CTL_1 0x68080
2153/**
2154 * Enables automatic scaling calculation.
2155 *
2156 * If set, the rest of the registers are ignored, and the calculated values can
2157 * be read back from the register.
2158 */
2159# define TV_AUTO_SCALE (1 << 31)
2160/**
2161 * Disables the vertical filter.
2162 *
2163 * This is required on modes more than 1024 pixels wide */
2164# define TV_V_FILTER_BYPASS (1 << 29)
2165/** Enables adaptive vertical filtering */
2166# define TV_VADAPT (1 << 28)
2167# define TV_VADAPT_MODE_MASK (3 << 26)
2168/** Selects the least adaptive vertical filtering mode */
2169# define TV_VADAPT_MODE_LEAST (0 << 26)
2170/** Selects the moderately adaptive vertical filtering mode */
2171# define TV_VADAPT_MODE_MODERATE (1 << 26)
2172/** Selects the most adaptive vertical filtering mode */
2173# define TV_VADAPT_MODE_MOST (3 << 26)
2174/**
2175 * Sets the horizontal scaling factor.
2176 *
2177 * This should be the fractional part of the horizontal scaling factor divided
2178 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2179 *
2180 * (src width - 1) / ((oversample * dest width) - 1)
2181 */
2182# define TV_HSCALE_FRAC_MASK 0x00003fff
2183# define TV_HSCALE_FRAC_SHIFT 0
2184
2185#define TV_FILTER_CTL_2 0x68084
2186/**
2187 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2188 *
2189 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2190 */
2191# define TV_VSCALE_INT_MASK 0x00038000
2192# define TV_VSCALE_INT_SHIFT 15
2193/**
2194 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2195 *
2196 * \sa TV_VSCALE_INT_MASK
2197 */
2198# define TV_VSCALE_FRAC_MASK 0x00007fff
2199# define TV_VSCALE_FRAC_SHIFT 0
2200
2201#define TV_FILTER_CTL_3 0x68088
2202/**
2203 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2204 *
2205 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2206 *
2207 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2208 */
2209# define TV_VSCALE_IP_INT_MASK 0x00038000
2210# define TV_VSCALE_IP_INT_SHIFT 15
2211/**
2212 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2213 *
2214 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2215 *
2216 * \sa TV_VSCALE_IP_INT_MASK
2217 */
2218# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2219# define TV_VSCALE_IP_FRAC_SHIFT 0
2220
2221#define TV_CC_CONTROL 0x68090
2222# define TV_CC_ENABLE (1 << 31)
2223/**
2224 * Specifies which field to send the CC data in.
2225 *
2226 * CC data is usually sent in field 0.
2227 */
2228# define TV_CC_FID_MASK (1 << 27)
2229# define TV_CC_FID_SHIFT 27
2230/** Sets the horizontal position of the CC data. Usually 135. */
2231# define TV_CC_HOFF_MASK 0x03ff0000
2232# define TV_CC_HOFF_SHIFT 16
2233/** Sets the vertical position of the CC data. Usually 21 */
2234# define TV_CC_LINE_MASK 0x0000003f
2235# define TV_CC_LINE_SHIFT 0
2236
2237#define TV_CC_DATA 0x68094
2238# define TV_CC_RDY (1 << 31)
2239/** Second word of CC data to be transmitted. */
2240# define TV_CC_DATA_2_MASK 0x007f0000
2241# define TV_CC_DATA_2_SHIFT 16
2242/** First word of CC data to be transmitted. */
2243# define TV_CC_DATA_1_MASK 0x0000007f
2244# define TV_CC_DATA_1_SHIFT 0
2245
2246#define TV_H_LUMA_0 0x68100
2247#define TV_H_LUMA_59 0x681ec
2248#define TV_H_CHROMA_0 0x68200
2249#define TV_H_CHROMA_59 0x682ec
2250#define TV_V_LUMA_0 0x68300
2251#define TV_V_LUMA_42 0x683a8
2252#define TV_V_CHROMA_0 0x68400
2253#define TV_V_CHROMA_42 0x684a8
2254
040d87f1 2255/* Display Port */
32f9d658 2256#define DP_A 0x64000 /* eDP */
040d87f1
KP
2257#define DP_B 0x64100
2258#define DP_C 0x64200
2259#define DP_D 0x64300
2260
2261#define DP_PORT_EN (1 << 31)
2262#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2263#define DP_PIPE_MASK (1 << 30)
2264
040d87f1
KP
2265/* Link training mode - select a suitable mode for each stage */
2266#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2267#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2268#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2269#define DP_LINK_TRAIN_OFF (3 << 28)
2270#define DP_LINK_TRAIN_MASK (3 << 28)
2271#define DP_LINK_TRAIN_SHIFT 28
2272
8db9d77b
ZW
2273/* CPT Link training mode */
2274#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2275#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2276#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2277#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2278#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2279#define DP_LINK_TRAIN_SHIFT_CPT 8
2280
040d87f1
KP
2281/* Signal voltages. These are mostly controlled by the other end */
2282#define DP_VOLTAGE_0_4 (0 << 25)
2283#define DP_VOLTAGE_0_6 (1 << 25)
2284#define DP_VOLTAGE_0_8 (2 << 25)
2285#define DP_VOLTAGE_1_2 (3 << 25)
2286#define DP_VOLTAGE_MASK (7 << 25)
2287#define DP_VOLTAGE_SHIFT 25
2288
2289/* Signal pre-emphasis levels, like voltages, the other end tells us what
2290 * they want
2291 */
2292#define DP_PRE_EMPHASIS_0 (0 << 22)
2293#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2294#define DP_PRE_EMPHASIS_6 (2 << 22)
2295#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2296#define DP_PRE_EMPHASIS_MASK (7 << 22)
2297#define DP_PRE_EMPHASIS_SHIFT 22
2298
2299/* How many wires to use. I guess 3 was too hard */
2300#define DP_PORT_WIDTH_1 (0 << 19)
2301#define DP_PORT_WIDTH_2 (1 << 19)
2302#define DP_PORT_WIDTH_4 (3 << 19)
2303#define DP_PORT_WIDTH_MASK (7 << 19)
2304
2305/* Mystic DPCD version 1.1 special mode */
2306#define DP_ENHANCED_FRAMING (1 << 18)
2307
32f9d658
ZW
2308/* eDP */
2309#define DP_PLL_FREQ_270MHZ (0 << 16)
2310#define DP_PLL_FREQ_160MHZ (1 << 16)
2311#define DP_PLL_FREQ_MASK (3 << 16)
2312
040d87f1
KP
2313/** locked once port is enabled */
2314#define DP_PORT_REVERSAL (1 << 15)
2315
32f9d658
ZW
2316/* eDP */
2317#define DP_PLL_ENABLE (1 << 14)
2318
040d87f1
KP
2319/** sends the clock on lane 15 of the PEG for debug */
2320#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2321
2322#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2323#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2324
2325/** limit RGB values to avoid confusing TVs */
2326#define DP_COLOR_RANGE_16_235 (1 << 8)
2327
2328/** Turn on the audio link */
2329#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2330
2331/** vs and hs sync polarity */
2332#define DP_SYNC_VS_HIGH (1 << 4)
2333#define DP_SYNC_HS_HIGH (1 << 3)
2334
2335/** A fantasy */
2336#define DP_DETECTED (1 << 2)
2337
2338/** The aux channel provides a way to talk to the
2339 * signal sink for DDC etc. Max packet size supported
2340 * is 20 bytes in each direction, hence the 5 fixed
2341 * data registers
2342 */
32f9d658
ZW
2343#define DPA_AUX_CH_CTL 0x64010
2344#define DPA_AUX_CH_DATA1 0x64014
2345#define DPA_AUX_CH_DATA2 0x64018
2346#define DPA_AUX_CH_DATA3 0x6401c
2347#define DPA_AUX_CH_DATA4 0x64020
2348#define DPA_AUX_CH_DATA5 0x64024
2349
040d87f1
KP
2350#define DPB_AUX_CH_CTL 0x64110
2351#define DPB_AUX_CH_DATA1 0x64114
2352#define DPB_AUX_CH_DATA2 0x64118
2353#define DPB_AUX_CH_DATA3 0x6411c
2354#define DPB_AUX_CH_DATA4 0x64120
2355#define DPB_AUX_CH_DATA5 0x64124
2356
2357#define DPC_AUX_CH_CTL 0x64210
2358#define DPC_AUX_CH_DATA1 0x64214
2359#define DPC_AUX_CH_DATA2 0x64218
2360#define DPC_AUX_CH_DATA3 0x6421c
2361#define DPC_AUX_CH_DATA4 0x64220
2362#define DPC_AUX_CH_DATA5 0x64224
2363
2364#define DPD_AUX_CH_CTL 0x64310
2365#define DPD_AUX_CH_DATA1 0x64314
2366#define DPD_AUX_CH_DATA2 0x64318
2367#define DPD_AUX_CH_DATA3 0x6431c
2368#define DPD_AUX_CH_DATA4 0x64320
2369#define DPD_AUX_CH_DATA5 0x64324
2370
2371#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2372#define DP_AUX_CH_CTL_DONE (1 << 30)
2373#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2374#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2375#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2376#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2377#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2378#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2379#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2380#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2381#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2382#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2383#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2384#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2385#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2386#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2387#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2388#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2389#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2390#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2391#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2392
2393/*
2394 * Computing GMCH M and N values for the Display Port link
2395 *
2396 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2397 *
2398 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2399 *
2400 * The GMCH value is used internally
2401 *
2402 * bytes_per_pixel is the number of bytes coming out of the plane,
2403 * which is after the LUTs, so we want the bytes for our color format.
2404 * For our current usage, this is always 3, one byte for R, G and B.
2405 */
9db4a9c7
JB
2406#define _PIPEA_GMCH_DATA_M 0x70050
2407#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2408
2409/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2410#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2411#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2412
2413#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2414
9db4a9c7
JB
2415#define _PIPEA_GMCH_DATA_N 0x70054
2416#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2417#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2418
2419/*
2420 * Computing Link M and N values for the Display Port link
2421 *
2422 * Link M / N = pixel_clock / ls_clk
2423 *
2424 * (the DP spec calls pixel_clock the 'strm_clk')
2425 *
2426 * The Link value is transmitted in the Main Stream
2427 * Attributes and VB-ID.
2428 */
2429
9db4a9c7
JB
2430#define _PIPEA_DP_LINK_M 0x70060
2431#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2432#define PIPEA_DP_LINK_M_MASK (0xffffff)
2433
9db4a9c7
JB
2434#define _PIPEA_DP_LINK_N 0x70064
2435#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2436#define PIPEA_DP_LINK_N_MASK (0xffffff)
2437
9db4a9c7
JB
2438#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2439#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2440#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2441#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2442
585fb111
JB
2443/* Display & cursor control */
2444
2445/* Pipe A */
9db4a9c7 2446#define _PIPEADSL 0x70000
58e10eb9 2447#define DSL_LINEMASK 0x00000fff
9db4a9c7 2448#define _PIPEACONF 0x70008
5eddb70b
CW
2449#define PIPECONF_ENABLE (1<<31)
2450#define PIPECONF_DISABLE 0
2451#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2452#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2453#define PIPECONF_SINGLE_WIDE 0
2454#define PIPECONF_PIPE_UNLOCKED 0
2455#define PIPECONF_PIPE_LOCKED (1<<25)
2456#define PIPECONF_PALETTE 0
2457#define PIPECONF_GAMMA (1<<24)
585fb111 2458#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2459#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2460/* Note that pre-gen3 does not support interlaced display directly. Panel
2461 * fitting must be disabled on pre-ilk for interlaced. */
2462#define PIPECONF_PROGRESSIVE (0 << 21)
2463#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2464#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2465#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2466#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2467/* Ironlake and later have a complete new set of values for interlaced. PFIT
2468 * means panel fitter required, PF means progressive fetch, DBL means power
2469 * saving pixel doubling. */
2470#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2471#define PIPECONF_INTERLACED_ILK (3 << 21)
2472#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2473#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2474#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2475#define PIPECONF_BPP_MASK (0x000000e0)
2476#define PIPECONF_BPP_8 (0<<5)
2477#define PIPECONF_BPP_10 (1<<5)
2478#define PIPECONF_BPP_6 (2<<5)
2479#define PIPECONF_BPP_12 (3<<5)
2480#define PIPECONF_DITHER_EN (1<<4)
2481#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2482#define PIPECONF_DITHER_TYPE_SP (0<<2)
2483#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2484#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2485#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2486#define _PIPEASTAT 0x70024
585fb111
JB
2487#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2488#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2489#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2490#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2491#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2492#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2493#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2494#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2495#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2496#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2497#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2498#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2499#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2500#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2501#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2502#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2503#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2504#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2505#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2506#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2507#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2508#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2509#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2510#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2511#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2512#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2513#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2514#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2515#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2516#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2517#define PIPE_8BPC (0 << 5)
2518#define PIPE_10BPC (1 << 5)
2519#define PIPE_6BPC (2 << 5)
2520#define PIPE_12BPC (3 << 5)
585fb111 2521
9db4a9c7
JB
2522#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2523#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2524#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2525#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2526#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2527#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2528
585fb111
JB
2529#define DSPARB 0x70030
2530#define DSPARB_CSTART_MASK (0x7f << 7)
2531#define DSPARB_CSTART_SHIFT 7
2532#define DSPARB_BSTART_MASK (0x7f)
2533#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2534#define DSPARB_BEND_SHIFT 9 /* on 855 */
2535#define DSPARB_AEND_SHIFT 0
2536
2537#define DSPFW1 0x70034
0e442c60 2538#define DSPFW_SR_SHIFT 23
0206e353 2539#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2540#define DSPFW_CURSORB_SHIFT 16
d4294342 2541#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2542#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2543#define DSPFW_PLANEB_MASK (0x7f<<8)
2544#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2545#define DSPFW2 0x70038
0e442c60 2546#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2547#define DSPFW_CURSORA_SHIFT 8
d4294342 2548#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2549#define DSPFW3 0x7003c
0e442c60
JB
2550#define DSPFW_HPLL_SR_EN (1<<31)
2551#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2552#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2553#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2554#define DSPFW_HPLL_CURSOR_SHIFT 16
2555#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2556#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2557
12a3c055
GB
2558/* drain latency register values*/
2559#define DRAIN_LATENCY_PRECISION_32 32
2560#define DRAIN_LATENCY_PRECISION_16 16
2561#define VLV_DDL1 0x70050
2562#define DDL_CURSORA_PRECISION_32 (1<<31)
2563#define DDL_CURSORA_PRECISION_16 (0<<31)
2564#define DDL_CURSORA_SHIFT 24
2565#define DDL_PLANEA_PRECISION_32 (1<<7)
2566#define DDL_PLANEA_PRECISION_16 (0<<7)
2567#define VLV_DDL2 0x70054
2568#define DDL_CURSORB_PRECISION_32 (1<<31)
2569#define DDL_CURSORB_PRECISION_16 (0<<31)
2570#define DDL_CURSORB_SHIFT 24
2571#define DDL_PLANEB_PRECISION_32 (1<<7)
2572#define DDL_PLANEB_PRECISION_16 (0<<7)
2573
7662c8bd 2574/* FIFO watermark sizes etc */
0e442c60 2575#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2576#define I915_FIFO_LINE_SIZE 64
2577#define I830_FIFO_LINE_SIZE 32
0e442c60 2578
ceb04246 2579#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2580#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2581#define I965_FIFO_SIZE 512
2582#define I945_FIFO_SIZE 127
7662c8bd 2583#define I915_FIFO_SIZE 95
dff33cfc 2584#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2585#define I830_FIFO_SIZE 95
0e442c60 2586
ceb04246 2587#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2588#define G4X_MAX_WM 0x3f
7662c8bd
SL
2589#define I915_MAX_WM 0x3f
2590
f2b115e6
AJ
2591#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2592#define PINEVIEW_FIFO_LINE_SIZE 64
2593#define PINEVIEW_MAX_WM 0x1ff
2594#define PINEVIEW_DFT_WM 0x3f
2595#define PINEVIEW_DFT_HPLLOFF_WM 0
2596#define PINEVIEW_GUARD_WM 10
2597#define PINEVIEW_CURSOR_FIFO 64
2598#define PINEVIEW_CURSOR_MAX_WM 0x3f
2599#define PINEVIEW_CURSOR_DFT_WM 0
2600#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2601
ceb04246 2602#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2603#define I965_CURSOR_FIFO 64
2604#define I965_CURSOR_MAX_WM 32
2605#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2606
2607/* define the Watermark register on Ironlake */
2608#define WM0_PIPEA_ILK 0x45100
2609#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2610#define WM0_PIPE_PLANE_SHIFT 16
2611#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2612#define WM0_PIPE_SPRITE_SHIFT 8
2613#define WM0_PIPE_CURSOR_MASK (0x1f)
2614
2615#define WM0_PIPEB_ILK 0x45104
d6c892df 2616#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2617#define WM1_LP_ILK 0x45108
2618#define WM1_LP_SR_EN (1<<31)
2619#define WM1_LP_LATENCY_SHIFT 24
2620#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2621#define WM1_LP_FBC_MASK (0xf<<20)
2622#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2623#define WM1_LP_SR_MASK (0x1ff<<8)
2624#define WM1_LP_SR_SHIFT 8
2625#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2626#define WM2_LP_ILK 0x4510c
2627#define WM2_LP_EN (1<<31)
2628#define WM3_LP_ILK 0x45110
2629#define WM3_LP_EN (1<<31)
2630#define WM1S_LP_ILK 0x45120
b840d907
JB
2631#define WM2S_LP_IVB 0x45124
2632#define WM3S_LP_IVB 0x45128
dd8849c8 2633#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2634
2635/* Memory latency timer register */
2636#define MLTR_ILK 0x11222
b79d4990
JB
2637#define MLTR_WM1_SHIFT 0
2638#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2639/* the unit of memory self-refresh latency time is 0.5us */
2640#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2641#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2642#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2643#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2644
2645/* define the fifo size on Ironlake */
2646#define ILK_DISPLAY_FIFO 128
2647#define ILK_DISPLAY_MAXWM 64
2648#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2649#define ILK_CURSOR_FIFO 32
2650#define ILK_CURSOR_MAXWM 16
2651#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2652
2653#define ILK_DISPLAY_SR_FIFO 512
2654#define ILK_DISPLAY_MAX_SRWM 0x1ff
2655#define ILK_DISPLAY_DFT_SRWM 0x3f
2656#define ILK_CURSOR_SR_FIFO 64
2657#define ILK_CURSOR_MAX_SRWM 0x3f
2658#define ILK_CURSOR_DFT_SRWM 8
2659
2660#define ILK_FIFO_LINE_SIZE 64
2661
1398261a
YL
2662/* define the WM info on Sandybridge */
2663#define SNB_DISPLAY_FIFO 128
2664#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2665#define SNB_DISPLAY_DFTWM 8
2666#define SNB_CURSOR_FIFO 32
2667#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2668#define SNB_CURSOR_DFTWM 8
2669
2670#define SNB_DISPLAY_SR_FIFO 512
2671#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2672#define SNB_DISPLAY_DFT_SRWM 0x3f
2673#define SNB_CURSOR_SR_FIFO 64
2674#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2675#define SNB_CURSOR_DFT_SRWM 8
2676
2677#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2678
2679#define SNB_FIFO_LINE_SIZE 64
2680
2681
2682/* the address where we get all kinds of latency value */
2683#define SSKPD 0x5d10
2684#define SSKPD_WM_MASK 0x3f
2685#define SSKPD_WM0_SHIFT 0
2686#define SSKPD_WM1_SHIFT 8
2687#define SSKPD_WM2_SHIFT 16
2688#define SSKPD_WM3_SHIFT 24
2689
2690#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2691#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2692#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2693#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2694#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2695
585fb111
JB
2696/*
2697 * The two pipe frame counter registers are not synchronized, so
2698 * reading a stable value is somewhat tricky. The following code
2699 * should work:
2700 *
2701 * do {
2702 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2703 * PIPE_FRAME_HIGH_SHIFT;
2704 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2705 * PIPE_FRAME_LOW_SHIFT);
2706 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2707 * PIPE_FRAME_HIGH_SHIFT);
2708 * } while (high1 != high2);
2709 * frame = (high1 << 8) | low1;
2710 */
9db4a9c7 2711#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2712#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2713#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2714#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2715#define PIPE_FRAME_LOW_MASK 0xff000000
2716#define PIPE_FRAME_LOW_SHIFT 24
2717#define PIPE_PIXEL_MASK 0x00ffffff
2718#define PIPE_PIXEL_SHIFT 0
9880b7a5 2719/* GM45+ just has to be different */
9db4a9c7
JB
2720#define _PIPEA_FRMCOUNT_GM45 0x70040
2721#define _PIPEA_FLIPCOUNT_GM45 0x70044
2722#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2723
2724/* Cursor A & B regs */
9db4a9c7 2725#define _CURACNTR 0x70080
14b60391
JB
2726/* Old style CUR*CNTR flags (desktop 8xx) */
2727#define CURSOR_ENABLE 0x80000000
2728#define CURSOR_GAMMA_ENABLE 0x40000000
2729#define CURSOR_STRIDE_MASK 0x30000000
2730#define CURSOR_FORMAT_SHIFT 24
2731#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2732#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2733#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2734#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2735#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2736#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2737/* New style CUR*CNTR flags */
2738#define CURSOR_MODE 0x27
585fb111
JB
2739#define CURSOR_MODE_DISABLE 0x00
2740#define CURSOR_MODE_64_32B_AX 0x07
2741#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2742#define MCURSOR_PIPE_SELECT (1 << 28)
2743#define MCURSOR_PIPE_A 0x00
2744#define MCURSOR_PIPE_B (1 << 28)
585fb111 2745#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2746#define _CURABASE 0x70084
2747#define _CURAPOS 0x70088
585fb111
JB
2748#define CURSOR_POS_MASK 0x007FF
2749#define CURSOR_POS_SIGN 0x8000
2750#define CURSOR_X_SHIFT 0
2751#define CURSOR_Y_SHIFT 16
14b60391 2752#define CURSIZE 0x700a0
9db4a9c7
JB
2753#define _CURBCNTR 0x700c0
2754#define _CURBBASE 0x700c4
2755#define _CURBPOS 0x700c8
585fb111 2756
65a21cd6
JB
2757#define _CURBCNTR_IVB 0x71080
2758#define _CURBBASE_IVB 0x71084
2759#define _CURBPOS_IVB 0x71088
2760
9db4a9c7
JB
2761#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2762#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2763#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2764
65a21cd6
JB
2765#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2766#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2767#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2768
585fb111 2769/* Display A control */
9db4a9c7 2770#define _DSPACNTR 0x70180
585fb111
JB
2771#define DISPLAY_PLANE_ENABLE (1<<31)
2772#define DISPLAY_PLANE_DISABLE 0
2773#define DISPPLANE_GAMMA_ENABLE (1<<30)
2774#define DISPPLANE_GAMMA_DISABLE 0
2775#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2776#define DISPPLANE_8BPP (0x2<<26)
2777#define DISPPLANE_15_16BPP (0x4<<26)
2778#define DISPPLANE_16BPP (0x5<<26)
2779#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2780#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2781#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2782#define DISPPLANE_STEREO_ENABLE (1<<25)
2783#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2784#define DISPPLANE_SEL_PIPE_SHIFT 24
2785#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2786#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2787#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2788#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2789#define DISPPLANE_SRC_KEY_DISABLE 0
2790#define DISPPLANE_LINE_DOUBLE (1<<20)
2791#define DISPPLANE_NO_LINE_DOUBLE 0
2792#define DISPPLANE_STEREO_POLARITY_FIRST 0
2793#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2794#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2795#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2796#define _DSPAADDR 0x70184
2797#define _DSPASTRIDE 0x70188
2798#define _DSPAPOS 0x7018C /* reserved */
2799#define _DSPASIZE 0x70190
2800#define _DSPASURF 0x7019C /* 965+ only */
2801#define _DSPATILEOFF 0x701A4 /* 965+ only */
2802
2803#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2804#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2805#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2806#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2807#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2808#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2809#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2810
585fb111
JB
2811/* VBIOS flags */
2812#define SWF00 0x71410
2813#define SWF01 0x71414
2814#define SWF02 0x71418
2815#define SWF03 0x7141c
2816#define SWF04 0x71420
2817#define SWF05 0x71424
2818#define SWF06 0x71428
2819#define SWF10 0x70410
2820#define SWF11 0x70414
2821#define SWF14 0x71420
2822#define SWF30 0x72414
2823#define SWF31 0x72418
2824#define SWF32 0x7241c
2825
2826/* Pipe B */
9db4a9c7
JB
2827#define _PIPEBDSL 0x71000
2828#define _PIPEBCONF 0x71008
2829#define _PIPEBSTAT 0x71024
2830#define _PIPEBFRAMEHIGH 0x71040
2831#define _PIPEBFRAMEPIXEL 0x71044
2832#define _PIPEB_FRMCOUNT_GM45 0x71040
2833#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2834
585fb111
JB
2835
2836/* Display B control */
9db4a9c7 2837#define _DSPBCNTR 0x71180
585fb111
JB
2838#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2839#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2840#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2841#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2842#define _DSPBADDR 0x71184
2843#define _DSPBSTRIDE 0x71188
2844#define _DSPBPOS 0x7118C
2845#define _DSPBSIZE 0x71190
2846#define _DSPBSURF 0x7119C
2847#define _DSPBTILEOFF 0x711A4
585fb111 2848
b840d907
JB
2849/* Sprite A control */
2850#define _DVSACNTR 0x72180
2851#define DVS_ENABLE (1<<31)
2852#define DVS_GAMMA_ENABLE (1<<30)
2853#define DVS_PIXFORMAT_MASK (3<<25)
2854#define DVS_FORMAT_YUV422 (0<<25)
2855#define DVS_FORMAT_RGBX101010 (1<<25)
2856#define DVS_FORMAT_RGBX888 (2<<25)
2857#define DVS_FORMAT_RGBX161616 (3<<25)
2858#define DVS_SOURCE_KEY (1<<22)
2859#define DVS_RGB_ORDER_RGBX (1<<20)
2860#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2861#define DVS_YUV_ORDER_YUYV (0<<16)
2862#define DVS_YUV_ORDER_UYVY (1<<16)
2863#define DVS_YUV_ORDER_YVYU (2<<16)
2864#define DVS_YUV_ORDER_VYUY (3<<16)
2865#define DVS_DEST_KEY (1<<2)
2866#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2867#define DVS_TILED (1<<10)
2868#define _DVSALINOFF 0x72184
2869#define _DVSASTRIDE 0x72188
2870#define _DVSAPOS 0x7218c
2871#define _DVSASIZE 0x72190
2872#define _DVSAKEYVAL 0x72194
2873#define _DVSAKEYMSK 0x72198
2874#define _DVSASURF 0x7219c
2875#define _DVSAKEYMAXVAL 0x721a0
2876#define _DVSATILEOFF 0x721a4
2877#define _DVSASURFLIVE 0x721ac
2878#define _DVSASCALE 0x72204
2879#define DVS_SCALE_ENABLE (1<<31)
2880#define DVS_FILTER_MASK (3<<29)
2881#define DVS_FILTER_MEDIUM (0<<29)
2882#define DVS_FILTER_ENHANCING (1<<29)
2883#define DVS_FILTER_SOFTENING (2<<29)
2884#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2885#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2886#define _DVSAGAMC 0x72300
2887
2888#define _DVSBCNTR 0x73180
2889#define _DVSBLINOFF 0x73184
2890#define _DVSBSTRIDE 0x73188
2891#define _DVSBPOS 0x7318c
2892#define _DVSBSIZE 0x73190
2893#define _DVSBKEYVAL 0x73194
2894#define _DVSBKEYMSK 0x73198
2895#define _DVSBSURF 0x7319c
2896#define _DVSBKEYMAXVAL 0x731a0
2897#define _DVSBTILEOFF 0x731a4
2898#define _DVSBSURFLIVE 0x731ac
2899#define _DVSBSCALE 0x73204
2900#define _DVSBGAMC 0x73300
2901
2902#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2903#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2904#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2905#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2906#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2907#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2908#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2909#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2910#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2911#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2912#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2913
2914#define _SPRA_CTL 0x70280
2915#define SPRITE_ENABLE (1<<31)
2916#define SPRITE_GAMMA_ENABLE (1<<30)
2917#define SPRITE_PIXFORMAT_MASK (7<<25)
2918#define SPRITE_FORMAT_YUV422 (0<<25)
2919#define SPRITE_FORMAT_RGBX101010 (1<<25)
2920#define SPRITE_FORMAT_RGBX888 (2<<25)
2921#define SPRITE_FORMAT_RGBX161616 (3<<25)
2922#define SPRITE_FORMAT_YUV444 (4<<25)
2923#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2924#define SPRITE_CSC_ENABLE (1<<24)
2925#define SPRITE_SOURCE_KEY (1<<22)
2926#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2927#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2928#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2929#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2930#define SPRITE_YUV_ORDER_YUYV (0<<16)
2931#define SPRITE_YUV_ORDER_UYVY (1<<16)
2932#define SPRITE_YUV_ORDER_YVYU (2<<16)
2933#define SPRITE_YUV_ORDER_VYUY (3<<16)
2934#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2935#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2936#define SPRITE_TILED (1<<10)
2937#define SPRITE_DEST_KEY (1<<2)
2938#define _SPRA_LINOFF 0x70284
2939#define _SPRA_STRIDE 0x70288
2940#define _SPRA_POS 0x7028c
2941#define _SPRA_SIZE 0x70290
2942#define _SPRA_KEYVAL 0x70294
2943#define _SPRA_KEYMSK 0x70298
2944#define _SPRA_SURF 0x7029c
2945#define _SPRA_KEYMAX 0x702a0
2946#define _SPRA_TILEOFF 0x702a4
2947#define _SPRA_SCALE 0x70304
2948#define SPRITE_SCALE_ENABLE (1<<31)
2949#define SPRITE_FILTER_MASK (3<<29)
2950#define SPRITE_FILTER_MEDIUM (0<<29)
2951#define SPRITE_FILTER_ENHANCING (1<<29)
2952#define SPRITE_FILTER_SOFTENING (2<<29)
2953#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2954#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
2955#define _SPRA_GAMC 0x70400
2956
2957#define _SPRB_CTL 0x71280
2958#define _SPRB_LINOFF 0x71284
2959#define _SPRB_STRIDE 0x71288
2960#define _SPRB_POS 0x7128c
2961#define _SPRB_SIZE 0x71290
2962#define _SPRB_KEYVAL 0x71294
2963#define _SPRB_KEYMSK 0x71298
2964#define _SPRB_SURF 0x7129c
2965#define _SPRB_KEYMAX 0x712a0
2966#define _SPRB_TILEOFF 0x712a4
2967#define _SPRB_SCALE 0x71304
2968#define _SPRB_GAMC 0x71400
2969
2970#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
2971#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
2972#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
2973#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
2974#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
2975#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
2976#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
2977#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
2978#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
2979#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
2980#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
2981#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
2982
585fb111
JB
2983/* VBIOS regs */
2984#define VGACNTRL 0x71400
2985# define VGA_DISP_DISABLE (1 << 31)
2986# define VGA_2X_MODE (1 << 30)
2987# define VGA_PIPE_B_SELECT (1 << 29)
2988
f2b115e6 2989/* Ironlake */
b9055052
ZW
2990
2991#define CPU_VGACNTRL 0x41000
2992
2993#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2994#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2995#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2996#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2997#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2998#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2999#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3000#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3001#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3002
3003/* refresh rate hardware control */
3004#define RR_HW_CTL 0x45300
3005#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3006#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3007
3008#define FDI_PLL_BIOS_0 0x46000
021357ac 3009#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3010#define FDI_PLL_BIOS_1 0x46004
3011#define FDI_PLL_BIOS_2 0x46008
3012#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3013#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3014#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3015
8956c8bb 3016#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
3017# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3018# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3019# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3020# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3021
3022#define PCH_3DCGDIS0 0x46020
3023# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3024# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3025
06f37751
EA
3026#define PCH_3DCGDIS1 0x46024
3027# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3028
b9055052
ZW
3029#define FDI_PLL_FREQ_CTL 0x46030
3030#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3031#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3032#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3033
3034
9db4a9c7 3035#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3036#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3037#define TU_SIZE_MASK 0x7e000000
5eddb70b 3038#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3039#define _PIPEA_DATA_N1 0x60034
5eddb70b 3040#define PIPE_DATA_N1_OFFSET 0
b9055052 3041
9db4a9c7 3042#define _PIPEA_DATA_M2 0x60038
5eddb70b 3043#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3044#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3045#define PIPE_DATA_N2_OFFSET 0
b9055052 3046
9db4a9c7 3047#define _PIPEA_LINK_M1 0x60040
5eddb70b 3048#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3049#define _PIPEA_LINK_N1 0x60044
5eddb70b 3050#define PIPE_LINK_N1_OFFSET 0
b9055052 3051
9db4a9c7 3052#define _PIPEA_LINK_M2 0x60048
5eddb70b 3053#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3054#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3055#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3056
3057/* PIPEB timing regs are same start from 0x61000 */
3058
9db4a9c7
JB
3059#define _PIPEB_DATA_M1 0x61030
3060#define _PIPEB_DATA_N1 0x61034
b9055052 3061
9db4a9c7
JB
3062#define _PIPEB_DATA_M2 0x61038
3063#define _PIPEB_DATA_N2 0x6103c
b9055052 3064
9db4a9c7
JB
3065#define _PIPEB_LINK_M1 0x61040
3066#define _PIPEB_LINK_N1 0x61044
b9055052 3067
9db4a9c7
JB
3068#define _PIPEB_LINK_M2 0x61048
3069#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3070
9db4a9c7
JB
3071#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3072#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3073#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3074#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3075#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3076#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3077#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3078#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3079
3080/* CPU panel fitter */
9db4a9c7
JB
3081/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3082#define _PFA_CTL_1 0x68080
3083#define _PFB_CTL_1 0x68880
b9055052 3084#define PF_ENABLE (1<<31)
b1f60b70
ZW
3085#define PF_FILTER_MASK (3<<23)
3086#define PF_FILTER_PROGRAMMED (0<<23)
3087#define PF_FILTER_MED_3x3 (1<<23)
3088#define PF_FILTER_EDGE_ENHANCE (2<<23)
3089#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3090#define _PFA_WIN_SZ 0x68074
3091#define _PFB_WIN_SZ 0x68874
3092#define _PFA_WIN_POS 0x68070
3093#define _PFB_WIN_POS 0x68870
3094#define _PFA_VSCALE 0x68084
3095#define _PFB_VSCALE 0x68884
3096#define _PFA_HSCALE 0x68090
3097#define _PFB_HSCALE 0x68890
3098
3099#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3100#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3101#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3102#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3103#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3104
3105/* legacy palette */
9db4a9c7
JB
3106#define _LGC_PALETTE_A 0x4a000
3107#define _LGC_PALETTE_B 0x4a800
3108#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3109
3110/* interrupts */
3111#define DE_MASTER_IRQ_CONTROL (1 << 31)
3112#define DE_SPRITEB_FLIP_DONE (1 << 29)
3113#define DE_SPRITEA_FLIP_DONE (1 << 28)
3114#define DE_PLANEB_FLIP_DONE (1 << 27)
3115#define DE_PLANEA_FLIP_DONE (1 << 26)
3116#define DE_PCU_EVENT (1 << 25)
3117#define DE_GTT_FAULT (1 << 24)
3118#define DE_POISON (1 << 23)
3119#define DE_PERFORM_COUNTER (1 << 22)
3120#define DE_PCH_EVENT (1 << 21)
3121#define DE_AUX_CHANNEL_A (1 << 20)
3122#define DE_DP_A_HOTPLUG (1 << 19)
3123#define DE_GSE (1 << 18)
3124#define DE_PIPEB_VBLANK (1 << 15)
3125#define DE_PIPEB_EVEN_FIELD (1 << 14)
3126#define DE_PIPEB_ODD_FIELD (1 << 13)
3127#define DE_PIPEB_LINE_COMPARE (1 << 12)
3128#define DE_PIPEB_VSYNC (1 << 11)
3129#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3130#define DE_PIPEA_VBLANK (1 << 7)
3131#define DE_PIPEA_EVEN_FIELD (1 << 6)
3132#define DE_PIPEA_ODD_FIELD (1 << 5)
3133#define DE_PIPEA_LINE_COMPARE (1 << 4)
3134#define DE_PIPEA_VSYNC (1 << 3)
3135#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3136
b1f14ad0
JB
3137/* More Ivybridge lolz */
3138#define DE_ERR_DEBUG_IVB (1<<30)
3139#define DE_GSE_IVB (1<<29)
3140#define DE_PCH_EVENT_IVB (1<<28)
3141#define DE_DP_A_HOTPLUG_IVB (1<<27)
3142#define DE_AUX_CHANNEL_A_IVB (1<<26)
3143#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3144#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3145#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3146#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3147#define DE_PIPEB_VBLANK_IVB (1<<5)
3148#define DE_PIPEA_VBLANK_IVB (1<<0)
3149
7eea1ddf
JB
3150#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3151#define MASTER_INTERRUPT_ENABLE (1<<31)
3152
b9055052
ZW
3153#define DEISR 0x44000
3154#define DEIMR 0x44004
3155#define DEIIR 0x44008
3156#define DEIER 0x4400c
3157
3158/* GT interrupt */
7eea1ddf
JB
3159#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3160#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
3161#define GT_BLT_USER_INTERRUPT (1 << 22)
3162#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3163#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
3164#define GT_BSD_USER_INTERRUPT (1 << 5)
3165#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3166#define GT_PIPE_NOTIFY (1 << 4)
3167#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3168#define GT_SYNC_STATUS (1 << 2)
3169#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3170
3171#define GTISR 0x44010
3172#define GTIMR 0x44014
3173#define GTIIR 0x44018
3174#define GTIER 0x4401c
3175
7f8a8569 3176#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3177/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3178#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3179#define ILK_DPARB_GATE (1<<22)
3180#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3181#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3182#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3183#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3184#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3185#define ILK_HDCP_DISABLE (1<<25)
3186#define ILK_eDP_A_DISABLE (1<<24)
3187#define ILK_DESKTOP (1<<23)
7f8a8569 3188#define ILK_DSPCLK_GATE 0x42020
28963a3e 3189#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3190#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3191#define ILK_DPFD_CLK_GATE (1<<7)
3192
b52eb4dc
ZY
3193/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3194#define ILK_CLK_FBC (1<<7)
3195#define ILK_DPFC_DIS1 (1<<8)
3196#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3197
116ac8d2
EA
3198#define IVB_CHICKEN3 0x4200c
3199# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3200# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3201
553bd149
ZW
3202#define DISP_ARB_CTL 0x45000
3203#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3204#define DISP_FBC_WM_DIS (1<<15)
553bd149 3205
fb046853
JB
3206/* GEN7 chicken */
3207#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3208# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3209
3210#define GEN7_L3CNTLREG1 0xB01C
3211#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3212
3213#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3214#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3215
3216/* WaCatErrorRejectionIssue */
3217#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3218#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3219
b9055052
ZW
3220/* PCH */
3221
3222/* south display engine interrupt */
776ad806
JB
3223#define SDE_AUDIO_POWER_D (1 << 27)
3224#define SDE_AUDIO_POWER_C (1 << 26)
3225#define SDE_AUDIO_POWER_B (1 << 25)
3226#define SDE_AUDIO_POWER_SHIFT (25)
3227#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3228#define SDE_GMBUS (1 << 24)
3229#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3230#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3231#define SDE_AUDIO_HDCP_MASK (3 << 22)
3232#define SDE_AUDIO_TRANSB (1 << 21)
3233#define SDE_AUDIO_TRANSA (1 << 20)
3234#define SDE_AUDIO_TRANS_MASK (3 << 20)
3235#define SDE_POISON (1 << 19)
3236/* 18 reserved */
3237#define SDE_FDI_RXB (1 << 17)
3238#define SDE_FDI_RXA (1 << 16)
3239#define SDE_FDI_MASK (3 << 16)
3240#define SDE_AUXD (1 << 15)
3241#define SDE_AUXC (1 << 14)
3242#define SDE_AUXB (1 << 13)
3243#define SDE_AUX_MASK (7 << 13)
3244/* 12 reserved */
b9055052
ZW
3245#define SDE_CRT_HOTPLUG (1 << 11)
3246#define SDE_PORTD_HOTPLUG (1 << 10)
3247#define SDE_PORTC_HOTPLUG (1 << 9)
3248#define SDE_PORTB_HOTPLUG (1 << 8)
3249#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3250#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3251#define SDE_TRANSB_CRC_DONE (1 << 5)
3252#define SDE_TRANSB_CRC_ERR (1 << 4)
3253#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3254#define SDE_TRANSA_CRC_DONE (1 << 2)
3255#define SDE_TRANSA_CRC_ERR (1 << 1)
3256#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3257#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3258/* CPT */
3259#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3260#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3261#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3262#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3263#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3264 SDE_PORTD_HOTPLUG_CPT | \
3265 SDE_PORTC_HOTPLUG_CPT | \
3266 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3267
3268#define SDEISR 0xc4000
3269#define SDEIMR 0xc4004
3270#define SDEIIR 0xc4008
3271#define SDEIER 0xc400c
3272
3273/* digital port hotplug */
7fe0b973 3274#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3275#define PORTD_HOTPLUG_ENABLE (1 << 20)
3276#define PORTD_PULSE_DURATION_2ms (0)
3277#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3278#define PORTD_PULSE_DURATION_6ms (2 << 18)
3279#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3280#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3281#define PORTD_HOTPLUG_NO_DETECT (0)
3282#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3283#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3284#define PORTC_HOTPLUG_ENABLE (1 << 12)
3285#define PORTC_PULSE_DURATION_2ms (0)
3286#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3287#define PORTC_PULSE_DURATION_6ms (2 << 10)
3288#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3289#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3290#define PORTC_HOTPLUG_NO_DETECT (0)
3291#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3292#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3293#define PORTB_HOTPLUG_ENABLE (1 << 4)
3294#define PORTB_PULSE_DURATION_2ms (0)
3295#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3296#define PORTB_PULSE_DURATION_6ms (2 << 2)
3297#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3298#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3299#define PORTB_HOTPLUG_NO_DETECT (0)
3300#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3301#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3302
3303#define PCH_GPIOA 0xc5010
3304#define PCH_GPIOB 0xc5014
3305#define PCH_GPIOC 0xc5018
3306#define PCH_GPIOD 0xc501c
3307#define PCH_GPIOE 0xc5020
3308#define PCH_GPIOF 0xc5024
3309
f0217c42
EA
3310#define PCH_GMBUS0 0xc5100
3311#define PCH_GMBUS1 0xc5104
3312#define PCH_GMBUS2 0xc5108
3313#define PCH_GMBUS3 0xc510c
3314#define PCH_GMBUS4 0xc5110
3315#define PCH_GMBUS5 0xc5120
3316
9db4a9c7
JB
3317#define _PCH_DPLL_A 0xc6014
3318#define _PCH_DPLL_B 0xc6018
4c609cb8 3319#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3320
9db4a9c7 3321#define _PCH_FPA0 0xc6040
c1858123 3322#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3323#define _PCH_FPA1 0xc6044
3324#define _PCH_FPB0 0xc6048
3325#define _PCH_FPB1 0xc604c
4c609cb8
JB
3326#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3327#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3328
3329#define PCH_DPLL_TEST 0xc606c
3330
3331#define PCH_DREF_CONTROL 0xC6200
3332#define DREF_CONTROL_MASK 0x7fc3
3333#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3334#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3335#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3336#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3337#define DREF_SSC_SOURCE_DISABLE (0<<11)
3338#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3339#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3340#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3341#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3342#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3343#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3344#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3345#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3346#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3347#define DREF_SSC4_DOWNSPREAD (0<<6)
3348#define DREF_SSC4_CENTERSPREAD (1<<6)
3349#define DREF_SSC1_DISABLE (0<<1)
3350#define DREF_SSC1_ENABLE (1<<1)
3351#define DREF_SSC4_DISABLE (0)
3352#define DREF_SSC4_ENABLE (1)
3353
3354#define PCH_RAWCLK_FREQ 0xc6204
3355#define FDL_TP1_TIMER_SHIFT 12
3356#define FDL_TP1_TIMER_MASK (3<<12)
3357#define FDL_TP2_TIMER_SHIFT 10
3358#define FDL_TP2_TIMER_MASK (3<<10)
3359#define RAWCLK_FREQ_MASK 0x3ff
3360
3361#define PCH_DPLL_TMR_CFG 0xc6208
3362
3363#define PCH_SSC4_PARMS 0xc6210
3364#define PCH_SSC4_AUX_PARMS 0xc6214
3365
8db9d77b
ZW
3366#define PCH_DPLL_SEL 0xc7000
3367#define TRANSA_DPLL_ENABLE (1<<3)
3368#define TRANSA_DPLLB_SEL (1<<0)
3369#define TRANSA_DPLLA_SEL 0
3370#define TRANSB_DPLL_ENABLE (1<<7)
3371#define TRANSB_DPLLB_SEL (1<<4)
3372#define TRANSB_DPLLA_SEL (0)
3373#define TRANSC_DPLL_ENABLE (1<<11)
3374#define TRANSC_DPLLB_SEL (1<<8)
3375#define TRANSC_DPLLA_SEL (0)
3376
b9055052
ZW
3377/* transcoder */
3378
9db4a9c7 3379#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3380#define TRANS_HTOTAL_SHIFT 16
3381#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3382#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3383#define TRANS_HBLANK_END_SHIFT 16
3384#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3385#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3386#define TRANS_HSYNC_END_SHIFT 16
3387#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3388#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3389#define TRANS_VTOTAL_SHIFT 16
3390#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3391#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3392#define TRANS_VBLANK_END_SHIFT 16
3393#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3394#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3395#define TRANS_VSYNC_END_SHIFT 16
3396#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3397#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3398
9db4a9c7
JB
3399#define _TRANSA_DATA_M1 0xe0030
3400#define _TRANSA_DATA_N1 0xe0034
3401#define _TRANSA_DATA_M2 0xe0038
3402#define _TRANSA_DATA_N2 0xe003c
3403#define _TRANSA_DP_LINK_M1 0xe0040
3404#define _TRANSA_DP_LINK_N1 0xe0044
3405#define _TRANSA_DP_LINK_M2 0xe0048
3406#define _TRANSA_DP_LINK_N2 0xe004c
3407
b055c8f3
JB
3408/* Per-transcoder DIP controls */
3409
3410#define _VIDEO_DIP_CTL_A 0xe0200
3411#define _VIDEO_DIP_DATA_A 0xe0208
3412#define _VIDEO_DIP_GCP_A 0xe0210
3413
3414#define _VIDEO_DIP_CTL_B 0xe1200
3415#define _VIDEO_DIP_DATA_B 0xe1208
3416#define _VIDEO_DIP_GCP_B 0xe1210
3417
3418#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3419#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3420#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3421
90b107c8
SK
3422#define VLV_VIDEO_DIP_CTL_A 0x60220
3423#define VLV_VIDEO_DIP_DATA_A 0x60208
3424#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3425
3426#define VLV_VIDEO_DIP_CTL_B 0x61170
3427#define VLV_VIDEO_DIP_DATA_B 0x61174
3428#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3429
3430#define VLV_TVIDEO_DIP_CTL(pipe) \
3431 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3432#define VLV_TVIDEO_DIP_DATA(pipe) \
3433 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3434#define VLV_TVIDEO_DIP_GCP(pipe) \
3435 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3436
9db4a9c7
JB
3437#define _TRANS_HTOTAL_B 0xe1000
3438#define _TRANS_HBLANK_B 0xe1004
3439#define _TRANS_HSYNC_B 0xe1008
3440#define _TRANS_VTOTAL_B 0xe100c
3441#define _TRANS_VBLANK_B 0xe1010
3442#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3443#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3444
3445#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3446#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3447#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3448#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3449#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3450#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3451#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3452 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3453
3454#define _TRANSB_DATA_M1 0xe1030
3455#define _TRANSB_DATA_N1 0xe1034
3456#define _TRANSB_DATA_M2 0xe1038
3457#define _TRANSB_DATA_N2 0xe103c
3458#define _TRANSB_DP_LINK_M1 0xe1040
3459#define _TRANSB_DP_LINK_N1 0xe1044
3460#define _TRANSB_DP_LINK_M2 0xe1048
3461#define _TRANSB_DP_LINK_N2 0xe104c
3462
3463#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3464#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3465#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3466#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3467#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3468#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3469#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3470#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3471
3472#define _TRANSACONF 0xf0008
3473#define _TRANSBCONF 0xf1008
3474#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3475#define TRANS_DISABLE (0<<31)
3476#define TRANS_ENABLE (1<<31)
3477#define TRANS_STATE_MASK (1<<30)
3478#define TRANS_STATE_DISABLE (0<<30)
3479#define TRANS_STATE_ENABLE (1<<30)
3480#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3481#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3482#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3483#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3484#define TRANS_DP_AUDIO_ONLY (1<<26)
3485#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3486#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3487#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3488#define TRANS_INTERLACED (3<<21)
7c26e5c6 3489#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3490#define TRANS_8BPC (0<<5)
3491#define TRANS_10BPC (1<<5)
3492#define TRANS_6BPC (2<<5)
3493#define TRANS_12BPC (3<<5)
3494
3bcf603f
JB
3495#define _TRANSA_CHICKEN2 0xf0064
3496#define _TRANSB_CHICKEN2 0xf1064
3497#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3498#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3499
291427f5
JB
3500#define SOUTH_CHICKEN1 0xc2000
3501#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3502#define FDIA_PHASE_SYNC_SHIFT_EN 18
3503#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3504#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3505#define SOUTH_CHICKEN2 0xc2004
3506#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3507
9db4a9c7
JB
3508#define _FDI_RXA_CHICKEN 0xc200c
3509#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3510#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3511#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3512#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3513
382b0936
JB
3514#define SOUTH_DSPCLK_GATE_D 0xc2020
3515#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3516
b9055052 3517/* CPU: FDI_TX */
9db4a9c7
JB
3518#define _FDI_TXA_CTL 0x60100
3519#define _FDI_TXB_CTL 0x61100
3520#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3521#define FDI_TX_DISABLE (0<<31)
3522#define FDI_TX_ENABLE (1<<31)
3523#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3524#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3525#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3526#define FDI_LINK_TRAIN_NONE (3<<28)
3527#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3528#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3529#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3530#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3531#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3532#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3533#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3534#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3535/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3536 SNB has different settings. */
3537/* SNB A-stepping */
3538#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3539#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3540#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3541#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3542/* SNB B-stepping */
3543#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3544#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3545#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3546#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3547#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3548#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3549#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3550#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3551#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3552#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3553/* Ironlake: hardwired to 1 */
b9055052 3554#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3555
3556/* Ivybridge has different bits for lolz */
3557#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3558#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3559#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3560#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3561
b9055052 3562/* both Tx and Rx */
c4f9c4c2 3563#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3564#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3565#define FDI_SCRAMBLING_ENABLE (0<<7)
3566#define FDI_SCRAMBLING_DISABLE (1<<7)
3567
3568/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3569#define _FDI_RXA_CTL 0xf000c
3570#define _FDI_RXB_CTL 0xf100c
3571#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3572#define FDI_RX_ENABLE (1<<31)
b9055052 3573/* train, dp width same as FDI_TX */
357555c0
JB
3574#define FDI_FS_ERRC_ENABLE (1<<27)
3575#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3576#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3577#define FDI_8BPC (0<<16)
3578#define FDI_10BPC (1<<16)
3579#define FDI_6BPC (2<<16)
3580#define FDI_12BPC (3<<16)
3581#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3582#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3583#define FDI_RX_PLL_ENABLE (1<<13)
3584#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3585#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3586#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3587#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3588#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3589#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3590/* CPT */
3591#define FDI_AUTO_TRAINING (1<<10)
3592#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3593#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3594#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3595#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3596#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3597
9db4a9c7
JB
3598#define _FDI_RXA_MISC 0xf0010
3599#define _FDI_RXB_MISC 0xf1010
3600#define _FDI_RXA_TUSIZE1 0xf0030
3601#define _FDI_RXA_TUSIZE2 0xf0038
3602#define _FDI_RXB_TUSIZE1 0xf1030
3603#define _FDI_RXB_TUSIZE2 0xf1038
3604#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3605#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3606#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3607
3608/* FDI_RX interrupt register format */
3609#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3610#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3611#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3612#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3613#define FDI_RX_FS_CODE_ERR (1<<6)
3614#define FDI_RX_FE_CODE_ERR (1<<5)
3615#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3616#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3617#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3618#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3619#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3620
9db4a9c7
JB
3621#define _FDI_RXA_IIR 0xf0014
3622#define _FDI_RXA_IMR 0xf0018
3623#define _FDI_RXB_IIR 0xf1014
3624#define _FDI_RXB_IMR 0xf1018
3625#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3626#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3627
3628#define FDI_PLL_CTL_1 0xfe000
3629#define FDI_PLL_CTL_2 0xfe004
3630
3631/* CRT */
3632#define PCH_ADPA 0xe1100
3633#define ADPA_TRANS_SELECT_MASK (1<<30)
3634#define ADPA_TRANS_A_SELECT 0
3635#define ADPA_TRANS_B_SELECT (1<<30)
3636#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3637#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3638#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3639#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3640#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3641#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3642#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3643#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3644#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3645#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3646#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3647#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3648#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3649#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3650#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3651#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3652#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3653#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3654#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3655
3656/* or SDVOB */
90b107c8 3657#define VLV_HDMIB 0x61140
b9055052
ZW
3658#define HDMIB 0xe1140
3659#define PORT_ENABLE (1 << 31)
3573c410
PZ
3660#define TRANSCODER(pipe) ((pipe) << 30)
3661#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3662#define TRANSCODER_MASK (1 << 30)
3663#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3664#define COLOR_FORMAT_8bpc (0)
3665#define COLOR_FORMAT_12bpc (3 << 26)
3666#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3667#define SDVO_ENCODING (0)
3668#define TMDS_ENCODING (2 << 10)
3669#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3670/* CPT */
3671#define HDMI_MODE_SELECT (1 << 9)
3672#define DVI_MODE_SELECT (0)
b9055052
ZW
3673#define SDVOB_BORDER_ENABLE (1 << 7)
3674#define AUDIO_ENABLE (1 << 6)
3675#define VSYNC_ACTIVE_HIGH (1 << 4)
3676#define HSYNC_ACTIVE_HIGH (1 << 3)
3677#define PORT_DETECTED (1 << 2)
3678
461ed3ca
ZY
3679/* PCH SDVOB multiplex with HDMIB */
3680#define PCH_SDVOB HDMIB
3681
b9055052
ZW
3682#define HDMIC 0xe1150
3683#define HDMID 0xe1160
3684
3685#define PCH_LVDS 0xe1180
3686#define LVDS_DETECTED (1 << 1)
3687
3688#define BLC_PWM_CPU_CTL2 0x48250
3689#define PWM_ENABLE (1 << 31)
3690#define PWM_PIPE_A (0 << 29)
3691#define PWM_PIPE_B (1 << 29)
3692#define BLC_PWM_CPU_CTL 0x48254
3693
3694#define BLC_PWM_PCH_CTL1 0xc8250
3695#define PWM_PCH_ENABLE (1 << 31)
3696#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3697#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3698#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3699#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3700
3701#define BLC_PWM_PCH_CTL2 0xc8254
3702
3703#define PCH_PP_STATUS 0xc7200
3704#define PCH_PP_CONTROL 0xc7204
4a655f04 3705#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3706#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3707#define EDP_FORCE_VDD (1 << 3)
3708#define EDP_BLC_ENABLE (1 << 2)
3709#define PANEL_POWER_RESET (1 << 1)
3710#define PANEL_POWER_OFF (0 << 0)
3711#define PANEL_POWER_ON (1 << 0)
3712#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3713#define PANEL_PORT_SELECT_MASK (3 << 30)
3714#define PANEL_PORT_SELECT_LVDS (0 << 30)
3715#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3716#define EDP_PANEL (1 << 30)
f01eca2e
KP
3717#define PANEL_PORT_SELECT_DPC (2 << 30)
3718#define PANEL_PORT_SELECT_DPD (3 << 30)
3719#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3720#define PANEL_POWER_UP_DELAY_SHIFT 16
3721#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3722#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3723
b9055052 3724#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3725#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3726#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3727#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3728#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3729
b9055052 3730#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3731#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3732#define PP_REFERENCE_DIVIDER_SHIFT 8
3733#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3734#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3735
5eb08b69
ZW
3736#define PCH_DP_B 0xe4100
3737#define PCH_DPB_AUX_CH_CTL 0xe4110
3738#define PCH_DPB_AUX_CH_DATA1 0xe4114
3739#define PCH_DPB_AUX_CH_DATA2 0xe4118
3740#define PCH_DPB_AUX_CH_DATA3 0xe411c
3741#define PCH_DPB_AUX_CH_DATA4 0xe4120
3742#define PCH_DPB_AUX_CH_DATA5 0xe4124
3743
3744#define PCH_DP_C 0xe4200
3745#define PCH_DPC_AUX_CH_CTL 0xe4210
3746#define PCH_DPC_AUX_CH_DATA1 0xe4214
3747#define PCH_DPC_AUX_CH_DATA2 0xe4218
3748#define PCH_DPC_AUX_CH_DATA3 0xe421c
3749#define PCH_DPC_AUX_CH_DATA4 0xe4220
3750#define PCH_DPC_AUX_CH_DATA5 0xe4224
3751
3752#define PCH_DP_D 0xe4300
3753#define PCH_DPD_AUX_CH_CTL 0xe4310
3754#define PCH_DPD_AUX_CH_DATA1 0xe4314
3755#define PCH_DPD_AUX_CH_DATA2 0xe4318
3756#define PCH_DPD_AUX_CH_DATA3 0xe431c
3757#define PCH_DPD_AUX_CH_DATA4 0xe4320
3758#define PCH_DPD_AUX_CH_DATA5 0xe4324
3759
8db9d77b
ZW
3760/* CPT */
3761#define PORT_TRANS_A_SEL_CPT 0
3762#define PORT_TRANS_B_SEL_CPT (1<<29)
3763#define PORT_TRANS_C_SEL_CPT (2<<29)
3764#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3765#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3766
3767#define TRANS_DP_CTL_A 0xe0300
3768#define TRANS_DP_CTL_B 0xe1300
3769#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3770#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3771#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3772#define TRANS_DP_PORT_SEL_B (0<<29)
3773#define TRANS_DP_PORT_SEL_C (1<<29)
3774#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3775#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3776#define TRANS_DP_PORT_SEL_MASK (3<<29)
3777#define TRANS_DP_AUDIO_ONLY (1<<26)
3778#define TRANS_DP_ENH_FRAMING (1<<18)
3779#define TRANS_DP_8BPC (0<<9)
3780#define TRANS_DP_10BPC (1<<9)
3781#define TRANS_DP_6BPC (2<<9)
3782#define TRANS_DP_12BPC (3<<9)
220cad3c 3783#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3784#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3785#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3786#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3787#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3788#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3789
3790/* SNB eDP training params */
3791/* SNB A-stepping */
3792#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3793#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3794#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3795#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3796/* SNB B-stepping */
3c5a62b5
YL
3797#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3798#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3799#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3800#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3801#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3802#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3803
1a2eb460
KP
3804/* IVB */
3805#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3806#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3807#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3808#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3809#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3810#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3811#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3812
3813/* legacy values */
3814#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3815#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3816#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3817#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3818#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3819
3820#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3821
cae5852d 3822#define FORCEWAKE 0xA18C
eb43f4af 3823#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3824#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3825#define FORCEWAKE_MT_ACK 0x130040
3826#define ECOBUS 0xa180
3827#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3828
dd202c6d
BW
3829#define GTFIFODBG 0x120000
3830#define GT_FIFO_CPU_ERROR_MASK 7
3831#define GT_FIFO_OVFERR (1<<2)
3832#define GT_FIFO_IAWRERR (1<<1)
3833#define GT_FIFO_IARDERR (1<<0)
3834
91355834 3835#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3836#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3837
406478dc 3838#define GEN6_UCGCTL2 0x9404
fb046853 3839# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 3840# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3841# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3842
3b8d8d91 3843#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3844#define GEN6_TURBO_DISABLE (1<<31)
3845#define GEN6_FREQUENCY(x) ((x)<<25)
3846#define GEN6_OFFSET(x) ((x)<<19)
3847#define GEN6_AGGRESSIVE_TURBO (0<<15)
3848#define GEN6_RC_VIDEO_FREQ 0xA00C
3849#define GEN6_RC_CONTROL 0xA090
3850#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3851#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3852#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3853#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3854#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3855#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3856#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3857#define GEN6_RP_DOWN_TIMEOUT 0xA010
3858#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3859#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3860#define GEN6_CAGF_SHIFT 8
3861#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3862#define GEN6_RP_CONTROL 0xA024
3863#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3864#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3865#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3866#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3867#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3868#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3869#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3870#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3871#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3872#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3873#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3874#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3875#define GEN6_RP_UP_THRESHOLD 0xA02C
3876#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3877#define GEN6_RP_CUR_UP_EI 0xA050
3878#define GEN6_CURICONT_MASK 0xffffff
3879#define GEN6_RP_CUR_UP 0xA054
3880#define GEN6_CURBSYTAVG_MASK 0xffffff
3881#define GEN6_RP_PREV_UP 0xA058
3882#define GEN6_RP_CUR_DOWN_EI 0xA05C
3883#define GEN6_CURIAVG_MASK 0xffffff
3884#define GEN6_RP_CUR_DOWN 0xA060
3885#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3886#define GEN6_RP_UP_EI 0xA068
3887#define GEN6_RP_DOWN_EI 0xA06C
3888#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3889#define GEN6_RC_STATE 0xA094
3890#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3891#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3892#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3893#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3894#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3895#define GEN6_RC_SLEEP 0xA0B0
3896#define GEN6_RC1e_THRESHOLD 0xA0B4
3897#define GEN6_RC6_THRESHOLD 0xA0B8
3898#define GEN6_RC6p_THRESHOLD 0xA0BC
3899#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3900#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3901
3902#define GEN6_PMISR 0x44020
4912d041 3903#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3904#define GEN6_PMIIR 0x44028
3905#define GEN6_PMIER 0x4402C
3906#define GEN6_PM_MBOX_EVENT (1<<25)
3907#define GEN6_PM_THERMAL_EVENT (1<<24)
3908#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3909#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3910#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3911#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3912#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3913#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3914 GEN6_PM_RP_DOWN_THRESHOLD | \
3915 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859
CW
3916
3917#define GEN6_PCODE_MAILBOX 0x138124
3918#define GEN6_PCODE_READY (1<<31)
a6044e23 3919#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3920#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3921#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3922#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3923#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3924
4d85529d
BW
3925#define GEN6_GT_CORE_STATUS 0x138060
3926#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3927#define GEN6_RCn_MASK 7
3928#define GEN6_RC0 0
3929#define GEN6_RC3 2
3930#define GEN6_RC6 3
3931#define GEN6_RC7 4
3932
e0dac65e
WF
3933#define G4X_AUD_VID_DID 0x62020
3934#define INTEL_AUDIO_DEVCL 0x808629FB
3935#define INTEL_AUDIO_DEVBLC 0x80862801
3936#define INTEL_AUDIO_DEVCTG 0x80862802
3937
3938#define G4X_AUD_CNTL_ST 0x620B4
3939#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3940#define G4X_ELDV_DEVCTG (1 << 14)
3941#define G4X_ELD_ADDR (0xf << 5)
3942#define G4X_ELD_ACK (1 << 4)
3943#define G4X_HDMIW_HDMIEDID 0x6210C
3944
1202b4c6
WF
3945#define IBX_HDMIW_HDMIEDID_A 0xE2050
3946#define IBX_AUD_CNTL_ST_A 0xE20B4
3947#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
3948#define IBX_ELD_ADDRESS (0x1f << 5)
3949#define IBX_ELD_ACK (1 << 4)
3950#define IBX_AUD_CNTL_ST2 0xE20C0
3951#define IBX_ELD_VALIDB (1 << 0)
3952#define IBX_CP_READYB (1 << 1)
3953
3954#define CPT_HDMIW_HDMIEDID_A 0xE5050
3955#define CPT_AUD_CNTL_ST_A 0xE50B4
3956#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 3957
ae662d31
EA
3958/* These are the 4 32-bit write offset registers for each stream
3959 * output buffer. It determines the offset from the
3960 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
3961 */
3962#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
3963
b6daa025
WF
3964#define IBX_AUD_CONFIG_A 0xe2000
3965#define CPT_AUD_CONFIG_A 0xe5000
3966#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
3967#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
3968#define AUD_CONFIG_UPPER_N_SHIFT 20
3969#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
3970#define AUD_CONFIG_LOWER_N_SHIFT 4
3971#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
3972#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
3973#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
3974#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
3975
585fb111 3976#endif /* _I915_REG_H_ */
This page took 0.450699 seconds and 5 git commands to generate.