drm/i915: Make semaphore updates more precise
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
0573ed4a 81#define I965_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
5ccce180 86#define GRDOM_RESET_ENABLE (1<<0)
585fb111 87
b3a3f03d
VS
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
9e72b46c
ID
103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
5eb719cd
DV
106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
cff458c2
EA
113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
5eb719cd
DV
119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
94e409c1
BW
124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
5eb719cd
DV
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
351e3db2
BV
188/*
189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
585fb111
JB
200/*
201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
585fb111 225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
585fb111 232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
0e79284d
BW
243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 267#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 268#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
269#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
270#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
271#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
272#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
273/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
274 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
275 * simply ignores the register load under certain conditions.
276 * - One can actually load arbitrary many arbitrary registers: Simply issue x
277 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
278 */
7ec55f46
DL
279#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
280#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 281#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 282#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 283#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
284#define MI_FLUSH_DW_STORE_INDEX (1<<21)
285#define MI_INVALIDATE_TLB (1<<18)
286#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 287#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 288#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
289#define MI_INVALIDATE_BSD (1<<7)
290#define MI_FLUSH_DW_USE_GTT (1<<2)
291#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 292#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
293#define MI_BATCH_NON_SECURE (1)
294/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 295#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 296#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 297#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 298#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 299#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 300#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 301
9435373e
RV
302
303#define MI_PREDICATE_RESULT_2 (0x2214)
304#define LOWER_SLICE_ENABLED (1<<0)
305#define LOWER_SLICE_DISABLED (0<<0)
306
585fb111
JB
307/*
308 * 3D instructions used by the kernel
309 */
310#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
311
312#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
313#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
314#define SC_UPDATE_SCISSOR (0x1<<1)
315#define SC_ENABLE_MASK (0x1<<0)
316#define SC_ENABLE (0x1<<0)
317#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
318#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
319#define SCI_YMIN_MASK (0xffff<<16)
320#define SCI_XMIN_MASK (0xffff<<0)
321#define SCI_YMAX_MASK (0xffff<<16)
322#define SCI_XMAX_MASK (0xffff<<0)
323#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
324#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
325#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
326#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
327#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
328#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
329#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
330#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
331#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
332#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
333#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
334#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
335#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
336#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
337#define BLT_DEPTH_8 (0<<24)
338#define BLT_DEPTH_16_565 (1<<24)
339#define BLT_DEPTH_16_1555 (2<<24)
340#define BLT_DEPTH_32 (3<<24)
341#define BLT_ROP_GXCOPY (0xcc<<16)
342#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
343#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
344#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
345#define ASYNC_FLIP (1<<22)
346#define DISPLAY_PLANE_A (0<<20)
347#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 348#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 349#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 350#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 351#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 352#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 353#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 354#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 355#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
356#define PIPE_CONTROL_DEPTH_STALL (1<<13)
357#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 358#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
359#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
360#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
361#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
362#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
363#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
364#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
365#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 366#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 367#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 368#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 369
3a6fa984
BV
370/*
371 * Commands used only by the command parser
372 */
373#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
374#define MI_ARB_CHECK MI_INSTR(0x05, 0)
375#define MI_RS_CONTROL MI_INSTR(0x06, 0)
376#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
377#define MI_PREDICATE MI_INSTR(0x0C, 0)
378#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
379#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 380#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
381#define MI_URB_CLEAR MI_INSTR(0x19, 0)
382#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
383#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
384#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
385#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
386#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
387#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
388#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
389#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
390#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
391#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
392
393#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
394#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
395#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
396#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
397#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
398#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
399#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
400 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
401#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
402 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
403#define GFX_OP_3DSTATE_SO_DECL_LIST \
404 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
405
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
408#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
409 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
410#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
411 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
416
417#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
418
419#define COLOR_BLT ((0x2<<29)|(0x40<<22))
420#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 421
5947de9b
BV
422/*
423 * Registers used only by the command parser
424 */
425#define BCS_SWCTRL 0x22200
426
427#define HS_INVOCATION_COUNT 0x2300
428#define DS_INVOCATION_COUNT 0x2308
429#define IA_VERTICES_COUNT 0x2310
430#define IA_PRIMITIVES_COUNT 0x2318
431#define VS_INVOCATION_COUNT 0x2320
432#define GS_INVOCATION_COUNT 0x2328
433#define GS_PRIMITIVES_COUNT 0x2330
434#define CL_INVOCATION_COUNT 0x2338
435#define CL_PRIMITIVES_COUNT 0x2340
436#define PS_INVOCATION_COUNT 0x2348
437#define PS_DEPTH_COUNT 0x2350
438
439/* There are the 4 64-bit counter registers, one for each stream output */
440#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
441
113a0476
BV
442#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
443
444#define GEN7_3DPRIM_END_OFFSET 0x2420
445#define GEN7_3DPRIM_START_VERTEX 0x2430
446#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
447#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
448#define GEN7_3DPRIM_START_INSTANCE 0x243C
449#define GEN7_3DPRIM_BASE_VERTEX 0x2440
450
180b813c
KG
451#define OACONTROL 0x2360
452
220375aa
BV
453#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
454#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
455#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
456 _GEN7_PIPEA_DE_LOAD_SL, \
457 _GEN7_PIPEB_DE_LOAD_SL)
458
dc96e9b8
CW
459/*
460 * Reset registers
461 */
462#define DEBUG_RESET_I830 0x6070
463#define DEBUG_RESET_FULL (1<<7)
464#define DEBUG_RESET_RENDER (1<<8)
465#define DEBUG_RESET_DISPLAY (1<<9)
466
57f350b6 467/*
5a09ae9f
JN
468 * IOSF sideband
469 */
470#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
471#define IOSF_DEVFN_SHIFT 24
472#define IOSF_OPCODE_SHIFT 16
473#define IOSF_PORT_SHIFT 8
474#define IOSF_BYTE_ENABLES_SHIFT 4
475#define IOSF_BAR_SHIFT 1
476#define IOSF_SB_BUSY (1<<0)
f3419158 477#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
478#define IOSF_PORT_PUNIT 0x4
479#define IOSF_PORT_NC 0x11
480#define IOSF_PORT_DPIO 0x12
a09caddd 481#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
482#define IOSF_PORT_GPIO_NC 0x13
483#define IOSF_PORT_CCK 0x14
484#define IOSF_PORT_CCU 0xA9
485#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 486#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
487#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
488#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
489
30a970c6
JB
490/* See configdb bunit SB addr map */
491#define BUNIT_REG_BISOC 0x11
492
30a970c6
JB
493#define PUNIT_REG_DSPFREQ 0x36
494#define DSPFREQSTAT_SHIFT 30
495#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
496#define DSPFREQGUAR_SHIFT 14
497#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
a30180a5
ID
498
499/* See the PUNIT HAS v0.8 for the below bits */
500enum punit_power_well {
501 PUNIT_POWER_WELL_RENDER = 0,
502 PUNIT_POWER_WELL_MEDIA = 1,
503 PUNIT_POWER_WELL_DISP2D = 3,
504 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
505 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
506 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
507 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
508 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
509 PUNIT_POWER_WELL_DPIO_RX0 = 10,
510 PUNIT_POWER_WELL_DPIO_RX1 = 11,
511
512 PUNIT_POWER_WELL_NUM,
513};
514
02f4c9e0
CML
515#define PUNIT_REG_PWRGT_CTRL 0x60
516#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
517#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
518#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
519#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
520#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
521#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 522
5a09ae9f
JN
523#define PUNIT_REG_GPU_LFM 0xd3
524#define PUNIT_REG_GPU_FREQ_REQ 0xd4
525#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 526#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
527#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
528
529#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
530#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
531
2b6b3a09
D
532#define PUNIT_GPU_STATUS_REG 0xdb
533#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
534#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
535#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
536#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
537
538#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
539#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
540#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
541
5a09ae9f
JN
542#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
543#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
544#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
545#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
546#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
547#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
548#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
549#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
550#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
551#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
552
be4fc046 553/* vlv2 north clock has */
24eb2d59
CML
554#define CCK_FUSE_REG 0x8
555#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 556#define CCK_REG_DSI_PLL_FUSE 0x44
557#define CCK_REG_DSI_PLL_CONTROL 0x48
558#define DSI_PLL_VCO_EN (1 << 31)
559#define DSI_PLL_LDO_GATE (1 << 30)
560#define DSI_PLL_P1_POST_DIV_SHIFT 17
561#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
562#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
563#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
564#define DSI_PLL_MUX_MASK (3 << 9)
565#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
566#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
567#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
568#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
569#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
570#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
571#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
572#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
573#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
574#define DSI_PLL_LOCK (1 << 0)
575#define CCK_REG_DSI_PLL_DIVIDER 0x4c
576#define DSI_PLL_LFSR (1 << 31)
577#define DSI_PLL_FRACTION_EN (1 << 30)
578#define DSI_PLL_FRAC_COUNTER_SHIFT 27
579#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
580#define DSI_PLL_USYNC_CNT_SHIFT 18
581#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
582#define DSI_PLL_N1_DIV_SHIFT 16
583#define DSI_PLL_N1_DIV_MASK (3 << 16)
584#define DSI_PLL_M1_DIV_SHIFT 0
585#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 586#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
587#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
588#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
589#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
590#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
591#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 592
0e767189
VS
593/**
594 * DOC: DPIO
595 *
596 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
597 * ports. DPIO is the name given to such a display PHY. These PHYs
598 * don't follow the standard programming model using direct MMIO
599 * registers, and instead their registers must be accessed trough IOSF
600 * sideband. VLV has one such PHY for driving ports B and C, and CHV
601 * adds another PHY for driving port D. Each PHY responds to specific
602 * IOSF-SB port.
603 *
604 * Each display PHY is made up of one or two channels. Each channel
605 * houses a common lane part which contains the PLL and other common
606 * logic. CH0 common lane also contains the IOSF-SB logic for the
607 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
608 * must be running when any DPIO registers are accessed.
609 *
610 * In addition to having their own registers, the PHYs are also
611 * controlled through some dedicated signals from the display
612 * controller. These include PLL reference clock enable, PLL enable,
613 * and CRI clock selection, for example.
614 *
615 * Eeach channel also has two splines (also called data lanes), and
616 * each spline is made up of one Physical Access Coding Sub-Layer
617 * (PCS) block and two TX lanes. So each channel has two PCS blocks
618 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
619 * data/clock pairs depending on the output type.
620 *
621 * Additionally the PHY also contains an AUX lane with AUX blocks
622 * for each channel. This is used for DP AUX communication, but
623 * this fact isn't really relevant for the driver since AUX is
624 * controlled from the display controller side. No DPIO registers
625 * need to be accessed during AUX communication,
626 *
627 * Generally the common lane corresponds to the pipe and
628 * the spline (PCS/TX) correponds to the port.
629 *
630 * For dual channel PHY (VLV/CHV):
631 *
632 * pipe A == CMN/PLL/REF CH0
54d9d493 633 *
0e767189
VS
634 * pipe B == CMN/PLL/REF CH1
635 *
636 * port B == PCS/TX CH0
637 *
638 * port C == PCS/TX CH1
639 *
640 * This is especially important when we cross the streams
641 * ie. drive port B with pipe B, or port C with pipe A.
642 *
643 * For single channel PHY (CHV):
644 *
645 * pipe C == CMN/PLL/REF CH0
646 *
647 * port D == PCS/TX CH0
648 *
649 * Note: digital port B is DDI0, digital port C is DDI1,
650 * digital port D is DDI2
651 */
652/*
653 * Dual channel PHY (VLV/CHV)
654 * ---------------------------------
655 * | CH0 | CH1 |
656 * | CMN/PLL/REF | CMN/PLL/REF |
657 * |---------------|---------------| Display PHY
658 * | PCS01 | PCS23 | PCS01 | PCS23 |
659 * |-------|-------|-------|-------|
660 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
661 * ---------------------------------
662 * | DDI0 | DDI1 | DP/HDMI ports
663 * ---------------------------------
598fac6b 664 *
0e767189
VS
665 * Single channel PHY (CHV)
666 * -----------------
667 * | CH0 |
668 * | CMN/PLL/REF |
669 * |---------------| Display PHY
670 * | PCS01 | PCS23 |
671 * |-------|-------|
672 * |TX0|TX1|TX2|TX3|
673 * -----------------
674 * | DDI2 | DP/HDMI port
675 * -----------------
57f350b6 676 */
5a09ae9f 677#define DPIO_DEVFN 0
5a09ae9f 678
54d9d493 679#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
680#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
681#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
682#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 683#define DPIO_CMNRST (1<<0)
57f350b6 684
e4607fcf
CML
685#define DPIO_PHY(pipe) ((pipe) >> 1)
686#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
687
598fac6b
DV
688/*
689 * Per pipe/PLL DPIO regs
690 */
ab3c759a 691#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 692#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
693#define DPIO_POST_DIV_DAC 0
694#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
695#define DPIO_POST_DIV_LVDS1 2
696#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
697#define DPIO_K_SHIFT (24) /* 4 bits */
698#define DPIO_P1_SHIFT (21) /* 3 bits */
699#define DPIO_P2_SHIFT (16) /* 5 bits */
700#define DPIO_N_SHIFT (12) /* 4 bits */
701#define DPIO_ENABLE_CALIBRATION (1<<11)
702#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
703#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
704#define _VLV_PLL_DW3_CH1 0x802c
705#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 706
ab3c759a 707#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
708#define DPIO_REFSEL_OVERRIDE 27
709#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
710#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
711#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 712#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
713#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
714#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
715#define _VLV_PLL_DW5_CH1 0x8034
716#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 717
ab3c759a
CML
718#define _VLV_PLL_DW7_CH0 0x801c
719#define _VLV_PLL_DW7_CH1 0x803c
720#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 721
ab3c759a
CML
722#define _VLV_PLL_DW8_CH0 0x8040
723#define _VLV_PLL_DW8_CH1 0x8060
724#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 725
ab3c759a
CML
726#define VLV_PLL_DW9_BCAST 0xc044
727#define _VLV_PLL_DW9_CH0 0x8044
728#define _VLV_PLL_DW9_CH1 0x8064
729#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 730
ab3c759a
CML
731#define _VLV_PLL_DW10_CH0 0x8048
732#define _VLV_PLL_DW10_CH1 0x8068
733#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 734
ab3c759a
CML
735#define _VLV_PLL_DW11_CH0 0x804c
736#define _VLV_PLL_DW11_CH1 0x806c
737#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 738
ab3c759a
CML
739/* Spec for ref block start counts at DW10 */
740#define VLV_REF_DW13 0x80ac
598fac6b 741
ab3c759a 742#define VLV_CMN_DW0 0x8100
dc96e9b8 743
598fac6b
DV
744/*
745 * Per DDI channel DPIO regs
746 */
747
ab3c759a
CML
748#define _VLV_PCS_DW0_CH0 0x8200
749#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
750#define DPIO_PCS_TX_LANE2_RESET (1<<16)
751#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 752#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 753
97fd4d5c
VS
754#define _VLV_PCS01_DW0_CH0 0x200
755#define _VLV_PCS23_DW0_CH0 0x400
756#define _VLV_PCS01_DW0_CH1 0x2600
757#define _VLV_PCS23_DW0_CH1 0x2800
758#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
759#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
760
ab3c759a
CML
761#define _VLV_PCS_DW1_CH0 0x8204
762#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 763#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
764#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
765#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
766#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
767#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
768#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
769
97fd4d5c
VS
770#define _VLV_PCS01_DW1_CH0 0x204
771#define _VLV_PCS23_DW1_CH0 0x404
772#define _VLV_PCS01_DW1_CH1 0x2604
773#define _VLV_PCS23_DW1_CH1 0x2804
774#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
775#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
776
ab3c759a
CML
777#define _VLV_PCS_DW8_CH0 0x8220
778#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
779#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
780#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
781#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
782
783#define _VLV_PCS01_DW8_CH0 0x0220
784#define _VLV_PCS23_DW8_CH0 0x0420
785#define _VLV_PCS01_DW8_CH1 0x2620
786#define _VLV_PCS23_DW8_CH1 0x2820
787#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
788#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
789
790#define _VLV_PCS_DW9_CH0 0x8224
791#define _VLV_PCS_DW9_CH1 0x8424
792#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
793
9d556c99
CML
794#define _CHV_PCS_DW10_CH0 0x8228
795#define _CHV_PCS_DW10_CH1 0x8428
796#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
797#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
798#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
799
1966e59e
VS
800#define _VLV_PCS01_DW10_CH0 0x0228
801#define _VLV_PCS23_DW10_CH0 0x0428
802#define _VLV_PCS01_DW10_CH1 0x2628
803#define _VLV_PCS23_DW10_CH1 0x2828
804#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
805#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
806
ab3c759a
CML
807#define _VLV_PCS_DW11_CH0 0x822c
808#define _VLV_PCS_DW11_CH1 0x842c
809#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
810
811#define _VLV_PCS_DW12_CH0 0x8230
812#define _VLV_PCS_DW12_CH1 0x8430
813#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
814
815#define _VLV_PCS_DW14_CH0 0x8238
816#define _VLV_PCS_DW14_CH1 0x8438
817#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
818
819#define _VLV_PCS_DW23_CH0 0x825c
820#define _VLV_PCS_DW23_CH1 0x845c
821#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
822
823#define _VLV_TX_DW2_CH0 0x8288
824#define _VLV_TX_DW2_CH1 0x8488
9d556c99
CML
825#define DPIO_SWING_MARGIN_SHIFT 16
826#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
827#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
828#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
829
830#define _VLV_TX_DW3_CH0 0x828c
831#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
832/* The following bit for CHV phy */
833#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
ab3c759a
CML
834#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
835
836#define _VLV_TX_DW4_CH0 0x8290
837#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
838#define DPIO_SWING_DEEMPH9P5_SHIFT 24
839#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
ab3c759a
CML
840#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
841
842#define _VLV_TX3_DW4_CH0 0x690
843#define _VLV_TX3_DW4_CH1 0x2a90
844#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
845
846#define _VLV_TX_DW5_CH0 0x8294
847#define _VLV_TX_DW5_CH1 0x8494
598fac6b 848#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
849#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
850
851#define _VLV_TX_DW11_CH0 0x82ac
852#define _VLV_TX_DW11_CH1 0x84ac
853#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
854
855#define _VLV_TX_DW14_CH0 0x82b8
856#define _VLV_TX_DW14_CH1 0x84b8
857#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 858
9d556c99
CML
859/* CHV dpPhy registers */
860#define _CHV_PLL_DW0_CH0 0x8000
861#define _CHV_PLL_DW0_CH1 0x8180
862#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
863
864#define _CHV_PLL_DW1_CH0 0x8004
865#define _CHV_PLL_DW1_CH1 0x8184
866#define DPIO_CHV_N_DIV_SHIFT 8
867#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
868#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
869
870#define _CHV_PLL_DW2_CH0 0x8008
871#define _CHV_PLL_DW2_CH1 0x8188
872#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
873
874#define _CHV_PLL_DW3_CH0 0x800c
875#define _CHV_PLL_DW3_CH1 0x818c
876#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
877#define DPIO_CHV_FIRST_MOD (0 << 8)
878#define DPIO_CHV_SECOND_MOD (1 << 8)
879#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
880#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
881
882#define _CHV_PLL_DW6_CH0 0x8018
883#define _CHV_PLL_DW6_CH1 0x8198
884#define DPIO_CHV_GAIN_CTRL_SHIFT 16
885#define DPIO_CHV_INT_COEFF_SHIFT 8
886#define DPIO_CHV_PROP_COEFF_SHIFT 0
887#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
888
b9e5ac3c
VS
889#define _CHV_CMN_DW5_CH0 0x8114
890#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
891#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
892#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
893#define CHV_BUFRIGHTENA1_MASK (3 << 20)
894#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
895#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
896#define CHV_BUFLEFTENA1_FORCE (3 << 22)
897#define CHV_BUFLEFTENA1_MASK (3 << 22)
898
9d556c99
CML
899#define _CHV_CMN_DW13_CH0 0x8134
900#define _CHV_CMN_DW0_CH1 0x8080
901#define DPIO_CHV_S1_DIV_SHIFT 21
902#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
903#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
904#define DPIO_CHV_K_DIV_SHIFT 4
905#define DPIO_PLL_FREQLOCK (1 << 1)
906#define DPIO_PLL_LOCK (1 << 0)
907#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
908
909#define _CHV_CMN_DW14_CH0 0x8138
910#define _CHV_CMN_DW1_CH1 0x8084
911#define DPIO_AFC_RECAL (1 << 14)
912#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
913#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
914#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
915#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
916#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
917#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
918#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
919#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
920#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
921#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
922
9197c88b
VS
923#define _CHV_CMN_DW19_CH0 0x814c
924#define _CHV_CMN_DW6_CH1 0x8098
925#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
926#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
927
9d556c99
CML
928#define CHV_CMN_DW30 0x8178
929#define DPIO_LRC_BYPASS (1 << 3)
930
931#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
932 (lane) * 0x200 + (offset))
933
f72df8db
VS
934#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
935#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
936#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
937#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
938#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
939#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
940#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
941#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
942#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
943#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
944#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
945#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
946#define DPIO_FRC_LATENCY_SHFIT 8
947#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
948#define DPIO_UPAR_SHIFT 30
585fb111 949/*
de151cf6 950 * Fence registers
585fb111 951 */
de151cf6 952#define FENCE_REG_830_0 0x2000
dc529a4f 953#define FENCE_REG_945_8 0x3000
de151cf6
JB
954#define I830_FENCE_START_MASK 0x07f80000
955#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 956#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
957#define I830_FENCE_PITCH_SHIFT 4
958#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 959#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 960#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 961#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
962
963#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 964#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 965
de151cf6
JB
966#define FENCE_REG_965_0 0x03000
967#define I965_FENCE_PITCH_SHIFT 2
968#define I965_FENCE_TILING_Y_SHIFT 1
969#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 970#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 971
4e901fdc
EA
972#define FENCE_REG_SANDYBRIDGE_0 0x100000
973#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 974#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 975
2b6b3a09 976
f691e2f4
DV
977/* control register for cpu gtt access */
978#define TILECTL 0x101000
979#define TILECTL_SWZCTL (1 << 0)
980#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
981#define TILECTL_BACKSNOOP_DIS (1 << 3)
982
de151cf6
JB
983/*
984 * Instruction and interrupt control regs
985 */
63eeaf38 986#define PGTBL_ER 0x02024
333e9fe9
DV
987#define RENDER_RING_BASE 0x02000
988#define BSD_RING_BASE 0x04000
989#define GEN6_BSD_RING_BASE 0x12000
845f74a7 990#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 991#define VEBOX_RING_BASE 0x1a000
549f7365 992#define BLT_RING_BASE 0x22000
3d281d8c
DV
993#define RING_TAIL(base) ((base)+0x30)
994#define RING_HEAD(base) ((base)+0x34)
995#define RING_START(base) ((base)+0x38)
996#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
997#define RING_SYNC_0(base) ((base)+0x40)
998#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
999#define RING_SYNC_2(base) ((base)+0x48)
1000#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1001#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1002#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1003#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1004#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1005#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1006#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1007#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1008#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1009#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1010#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1011#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1012#define GEN6_NOSYNC 0
8fd26859 1013#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1014#define RING_HWS_PGA(base) ((base)+0x80)
1015#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1016
1017#define GEN7_WR_WATERMARK 0x4028
1018#define GEN7_GFX_PRIO_CTRL 0x402C
1019#define ARB_MODE 0x4030
f691e2f4
DV
1020#define ARB_MODE_SWIZZLE_SNB (1<<4)
1021#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1022#define GEN7_GFX_PEND_TLB0 0x4034
1023#define GEN7_GFX_PEND_TLB1 0x4038
1024/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1025#define GEN7_LRA_LIMITS_BASE 0x403C
1026#define GEN7_LRA_LIMITS_REG_NUM 13
1027#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1028#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1029
31a5336e 1030#define GAMTARBMODE 0x04a08
4afe8d33 1031#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1032#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1033#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1034#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1035#define RING_FAULT_GTTSEL_MASK (1<<11)
1036#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1037#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1038#define RING_FAULT_VALID (1<<0)
33f3f518 1039#define DONE_REG 0x40b0
fbe5d36e 1040#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1041#define BSD_HWS_PGA_GEN7 (0x04180)
1042#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1043#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1044#define RING_ACTHD(base) ((base)+0x74)
50877445 1045#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1046#define RING_NOPID(base) ((base)+0x94)
0f46832f 1047#define RING_IMR(base) ((base)+0xa8)
c0c7babc 1048#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1049#define TAIL_ADDR 0x001FFFF8
1050#define HEAD_WRAP_COUNT 0xFFE00000
1051#define HEAD_WRAP_ONE 0x00200000
1052#define HEAD_ADDR 0x001FFFFC
1053#define RING_NR_PAGES 0x001FF000
1054#define RING_REPORT_MASK 0x00000006
1055#define RING_REPORT_64K 0x00000002
1056#define RING_REPORT_128K 0x00000004
1057#define RING_NO_REPORT 0x00000000
1058#define RING_VALID_MASK 0x00000001
1059#define RING_VALID 0x00000001
1060#define RING_INVALID 0x00000000
4b60e5cb
CW
1061#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1062#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1063#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1064
1065#define GEN7_TLB_RD_ADDR 0x4700
1066
8168bd48
CW
1067#if 0
1068#define PRB0_TAIL 0x02030
1069#define PRB0_HEAD 0x02034
1070#define PRB0_START 0x02038
1071#define PRB0_CTL 0x0203c
585fb111
JB
1072#define PRB1_TAIL 0x02040 /* 915+ only */
1073#define PRB1_HEAD 0x02044 /* 915+ only */
1074#define PRB1_START 0x02048 /* 915+ only */
1075#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1076#endif
63eeaf38
JB
1077#define IPEIR_I965 0x02064
1078#define IPEHR_I965 0x02068
1079#define INSTDONE_I965 0x0206c
d53bd484
BW
1080#define GEN7_INSTDONE_1 0x0206c
1081#define GEN7_SC_INSTDONE 0x07100
1082#define GEN7_SAMPLER_INSTDONE 0x0e160
1083#define GEN7_ROW_INSTDONE 0x0e164
1084#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1085#define RING_IPEIR(base) ((base)+0x64)
1086#define RING_IPEHR(base) ((base)+0x68)
1087#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1088#define RING_INSTPS(base) ((base)+0x70)
1089#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1090#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1091#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1092#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1093#define INSTPS 0x02070 /* 965+ only */
1094#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1095#define ACTHD_I965 0x02074
1096#define HWS_PGA 0x02080
1097#define HWS_ADDRESS_MASK 0xfffff000
1098#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1099#define PWRCTXA 0x2088 /* 965GM+ only */
1100#define PWRCTX_EN (1<<0)
585fb111 1101#define IPEIR 0x02088
63eeaf38
JB
1102#define IPEHR 0x0208c
1103#define INSTDONE 0x02090
585fb111
JB
1104#define NOPID 0x02094
1105#define HWSTAM 0x02098
9d2f41fa 1106#define DMA_FADD_I8XX 0x020d0
94e39e28 1107#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1108#define RING_BBADDR(base) ((base)+0x140)
1109#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1110
f406839f 1111#define ERROR_GEN6 0x040a0
71e172e8 1112#define GEN7_ERR_INT 0x44040
de032bf4 1113#define ERR_INT_POISON (1<<31)
8664281b 1114#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1115#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1116#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1117#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1118#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1119#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1120#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1121#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1122#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1123
3f1e109a
PZ
1124#define FPGA_DBG 0x42300
1125#define FPGA_DBG_RM_NOCLAIM (1<<31)
1126
0f3b6849 1127#define DERRMR 0x44050
4e0bbc31 1128/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1129#define DERRMR_PIPEA_SCANLINE (1<<0)
1130#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1131#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1132#define DERRMR_PIPEA_VBLANK (1<<3)
1133#define DERRMR_PIPEA_HBLANK (1<<5)
1134#define DERRMR_PIPEB_SCANLINE (1<<8)
1135#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1136#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1137#define DERRMR_PIPEB_VBLANK (1<<11)
1138#define DERRMR_PIPEB_HBLANK (1<<13)
1139/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1140#define DERRMR_PIPEC_SCANLINE (1<<14)
1141#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1142#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1143#define DERRMR_PIPEC_VBLANK (1<<21)
1144#define DERRMR_PIPEC_HBLANK (1<<22)
1145
0f3b6849 1146
de6e2eaf
EA
1147/* GM45+ chicken bits -- debug workaround bits that may be required
1148 * for various sorts of correct behavior. The top 16 bits of each are
1149 * the enables for writing to the corresponding low bit.
1150 */
1151#define _3D_CHICKEN 0x02084
4283908e 1152#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1153#define _3D_CHICKEN2 0x0208c
1154/* Disables pipelining of read flushes past the SF-WIZ interface.
1155 * Required on all Ironlake steppings according to the B-Spec, but the
1156 * particular danger of not doing so is not specified.
1157 */
1158# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1159#define _3D_CHICKEN3 0x02090
87f8020e 1160#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1161#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1162#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1163#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1164
71cf39b1
EA
1165#define MI_MODE 0x0209c
1166# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1167# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1168# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1169# define MODE_IDLE (1 << 9)
9991ae78 1170# define STOP_RING (1 << 8)
71cf39b1 1171
f8f2ac9a 1172#define GEN6_GT_MODE 0x20d0
a607c1a4 1173#define GEN7_GT_MODE 0x7008
8d85d272
VS
1174#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1175#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1176#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1177#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1178#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1179#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1180
1ec14ad3 1181#define GFX_MODE 0x02520
b095cd0a 1182#define GFX_MODE_GEN7 0x0229c
5eb719cd 1183#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1184#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1185#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1186#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1187#define GFX_REPLAY_MODE (1<<11)
1188#define GFX_PSMI_GRANULARITY (1<<10)
1189#define GFX_PPGTT_ENABLE (1<<9)
1190
a7e806de 1191#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1192#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1193
9e72b46c
ID
1194#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1195#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1196#define SCPD0 0x0209c /* 915+ only */
1197#define IER 0x020a0
1198#define IIR 0x020a4
1199#define IMR 0x020a8
1200#define ISR 0x020ac
07ec7ec5 1201#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1202#define GINT_DIS (1<<22)
2d809570 1203#define GCFG_DIS (1<<8)
9e72b46c 1204#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1205#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1206#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1207#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1208#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1209#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1210#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1211#define VLV_PCBR_ADDR_SHIFT 12
1212
90a72f87 1213#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1214#define EIR 0x020b0
1215#define EMR 0x020b4
1216#define ESR 0x020b8
63eeaf38
JB
1217#define GM45_ERROR_PAGE_TABLE (1<<5)
1218#define GM45_ERROR_MEM_PRIV (1<<4)
1219#define I915_ERROR_PAGE_TABLE (1<<4)
1220#define GM45_ERROR_CP_PRIV (1<<3)
1221#define I915_ERROR_MEMORY_REFRESH (1<<1)
1222#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1223#define INSTPM 0x020c0
ee980b80 1224#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1225#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1226 will not assert AGPBUSY# and will only
1227 be delivered when out of C3. */
84f9f938 1228#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1229#define INSTPM_TLB_INVALIDATE (1<<9)
1230#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
1231#define ACTHD 0x020c8
1232#define FW_BLC 0x020d8
8692d00e 1233#define FW_BLC2 0x020dc
585fb111 1234#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1235#define FW_BLC_SELF_EN_MASK (1<<31)
1236#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1237#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1238#define MM_BURST_LENGTH 0x00700000
1239#define MM_FIFO_WATERMARK 0x0001F000
1240#define LM_BURST_LENGTH 0x00000700
1241#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1242#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1243
1244/* Make render/texture TLB fetches lower priorty than associated data
1245 * fetches. This is not turned on by default
1246 */
1247#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1248
1249/* Isoch request wait on GTT enable (Display A/B/C streams).
1250 * Make isoch requests stall on the TLB update. May cause
1251 * display underruns (test mode only)
1252 */
1253#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1254
1255/* Block grant count for isoch requests when block count is
1256 * set to a finite value.
1257 */
1258#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1259#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1260#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1261#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1262#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1263
1264/* Enable render writes to complete in C2/C3/C4 power states.
1265 * If this isn't enabled, render writes are prevented in low
1266 * power states. That seems bad to me.
1267 */
1268#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1269
1270/* This acknowledges an async flip immediately instead
1271 * of waiting for 2TLB fetches.
1272 */
1273#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1274
1275/* Enables non-sequential data reads through arbiter
1276 */
0206e353 1277#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1278
1279/* Disable FSB snooping of cacheable write cycles from binner/render
1280 * command stream
1281 */
1282#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1283
1284/* Arbiter time slice for non-isoch streams */
1285#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1286#define MI_ARB_TIME_SLICE_1 (0 << 5)
1287#define MI_ARB_TIME_SLICE_2 (1 << 5)
1288#define MI_ARB_TIME_SLICE_4 (2 << 5)
1289#define MI_ARB_TIME_SLICE_6 (3 << 5)
1290#define MI_ARB_TIME_SLICE_8 (4 << 5)
1291#define MI_ARB_TIME_SLICE_10 (5 << 5)
1292#define MI_ARB_TIME_SLICE_14 (6 << 5)
1293#define MI_ARB_TIME_SLICE_16 (7 << 5)
1294
1295/* Low priority grace period page size */
1296#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1297#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1298
1299/* Disable display A/B trickle feed */
1300#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1301
1302/* Set display plane priority */
1303#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1304#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1305
54e472ae
VS
1306#define MI_STATE 0x020e4 /* gen2 only */
1307#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1308#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1309
585fb111 1310#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1311#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1312#define CM0_IZ_OPT_DISABLE (1<<6)
1313#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1314#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1315#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1316#define CM0_COLOR_EVICT_DISABLE (1<<3)
1317#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1318#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1319#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1320#define GFX_FLSH_CNTL_GEN6 0x101008
1321#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1322#define ECOSKPD 0x021d0
1323#define ECO_GATING_CX_ONLY (1<<3)
1324#define ECO_FLIP_DONE (1<<0)
585fb111 1325
fe27c606 1326#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1327#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1328#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1329#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1330#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1331#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1332
4efe0708
JB
1333#define GEN6_BLITTER_ECOSKPD 0x221d0
1334#define GEN6_BLITTER_LOCK_SHIFT 16
1335#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1336
295e8bb7
VS
1337#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1338#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1339#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1340
881f47b6 1341#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1342#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1343#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1344#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1345#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1346
cc609d5d
BW
1347/* On modern GEN architectures interrupt control consists of two sets
1348 * of registers. The first set pertains to the ring generating the
1349 * interrupt. The second control is for the functional block generating the
1350 * interrupt. These are PM, GT, DE, etc.
1351 *
1352 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1353 * GT interrupt bits, so we don't need to duplicate the defines.
1354 *
1355 * These defines should cover us well from SNB->HSW with minor exceptions
1356 * it can also work on ILK.
1357 */
1358#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1359#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1360#define GT_BLT_USER_INTERRUPT (1 << 22)
1361#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1362#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1363#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1364#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1365#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1366#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1367#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1368#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1369#define GT_RENDER_USER_INTERRUPT (1 << 0)
1370
12638c57
BW
1371#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1372#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1373
35a85ac6
BW
1374#define GT_PARITY_ERROR(dev) \
1375 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1376 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1377
cc609d5d
BW
1378/* These are all the "old" interrupts */
1379#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1380
1381#define I915_PM_INTERRUPT (1<<31)
1382#define I915_ISP_INTERRUPT (1<<22)
1383#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1384#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1385#define I915_MIPIB_INTERRUPT (1<<19)
1386#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1387#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1388#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1389#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1390#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1391#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1392#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1393#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1394#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1395#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1396#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1397#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1398#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1399#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1400#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1401#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1402#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1403#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1404#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1405#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1406#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1407#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1408#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1409#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1410#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1411#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1412#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1413#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1414#define I915_USER_INTERRUPT (1<<1)
1415#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1416#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1417
1418#define GEN6_BSD_RNCID 0x12198
1419
a1e969e0
BW
1420#define GEN7_FF_THREAD_MODE 0x20a0
1421#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1422#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1423#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1424#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1425#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1426#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1427#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1428#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1429#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1430#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1431#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1432#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1433#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1434#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1435#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1436
585fb111
JB
1437/*
1438 * Framebuffer compression (915+ only)
1439 */
1440
1441#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1442#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1443#define FBC_CONTROL 0x03208
1444#define FBC_CTL_EN (1<<31)
1445#define FBC_CTL_PERIODIC (1<<30)
1446#define FBC_CTL_INTERVAL_SHIFT (16)
1447#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1448#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1449#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1450#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1451#define FBC_COMMAND 0x0320c
1452#define FBC_CMD_COMPRESS (1<<0)
1453#define FBC_STATUS 0x03210
1454#define FBC_STAT_COMPRESSING (1<<31)
1455#define FBC_STAT_COMPRESSED (1<<30)
1456#define FBC_STAT_MODIFIED (1<<29)
82f34496 1457#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1458#define FBC_CONTROL2 0x03214
1459#define FBC_CTL_FENCE_DBL (0<<4)
1460#define FBC_CTL_IDLE_IMM (0<<2)
1461#define FBC_CTL_IDLE_FULL (1<<2)
1462#define FBC_CTL_IDLE_LINE (2<<2)
1463#define FBC_CTL_IDLE_DEBUG (3<<2)
1464#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1465#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1466#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1467#define FBC_TAG 0x03300
585fb111
JB
1468
1469#define FBC_LL_SIZE (1536)
1470
74dff282
JB
1471/* Framebuffer compression for GM45+ */
1472#define DPFC_CB_BASE 0x3200
1473#define DPFC_CONTROL 0x3208
1474#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1475#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1476#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1477#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1478#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1479#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1480#define DPFC_SR_EN (1<<10)
1481#define DPFC_CTL_LIMIT_1X (0<<6)
1482#define DPFC_CTL_LIMIT_2X (1<<6)
1483#define DPFC_CTL_LIMIT_4X (2<<6)
1484#define DPFC_RECOMP_CTL 0x320c
1485#define DPFC_RECOMP_STALL_EN (1<<27)
1486#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1487#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1488#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1489#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1490#define DPFC_STATUS 0x3210
1491#define DPFC_INVAL_SEG_SHIFT (16)
1492#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1493#define DPFC_COMP_SEG_SHIFT (0)
1494#define DPFC_COMP_SEG_MASK (0x000003ff)
1495#define DPFC_STATUS2 0x3214
1496#define DPFC_FENCE_YOFF 0x3218
1497#define DPFC_CHICKEN 0x3224
1498#define DPFC_HT_MODIFY (1<<31)
1499
b52eb4dc
ZY
1500/* Framebuffer compression for Ironlake */
1501#define ILK_DPFC_CB_BASE 0x43200
1502#define ILK_DPFC_CONTROL 0x43208
1503/* The bit 28-8 is reserved */
1504#define DPFC_RESERVED (0x1FFFFF00)
1505#define ILK_DPFC_RECOMP_CTL 0x4320c
1506#define ILK_DPFC_STATUS 0x43210
1507#define ILK_DPFC_FENCE_YOFF 0x43218
1508#define ILK_DPFC_CHICKEN 0x43224
1509#define ILK_FBC_RT_BASE 0x2128
1510#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1511#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1512
1513#define ILK_DISPLAY_CHICKEN1 0x42000
1514#define ILK_FBCQ_DIS (1<<22)
0206e353 1515#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1516
b52eb4dc 1517
9c04f015
YL
1518/*
1519 * Framebuffer compression for Sandybridge
1520 *
1521 * The following two registers are of type GTTMMADR
1522 */
1523#define SNB_DPFC_CTL_SA 0x100100
1524#define SNB_CPU_FENCE_ENABLE (1<<29)
1525#define DPFC_CPU_FENCE_OFFSET 0x100104
1526
abe959c7
RV
1527/* Framebuffer compression for Ivybridge */
1528#define IVB_FBC_RT_BASE 0x7020
1529
42db64ef
PZ
1530#define IPS_CTL 0x43408
1531#define IPS_ENABLE (1 << 31)
9c04f015 1532
fd3da6c9
RV
1533#define MSG_FBC_REND_STATE 0x50380
1534#define FBC_REND_NUKE (1<<2)
1535#define FBC_REND_CACHE_CLEAN (1<<1)
1536
585fb111
JB
1537/*
1538 * GPIO regs
1539 */
1540#define GPIOA 0x5010
1541#define GPIOB 0x5014
1542#define GPIOC 0x5018
1543#define GPIOD 0x501c
1544#define GPIOE 0x5020
1545#define GPIOF 0x5024
1546#define GPIOG 0x5028
1547#define GPIOH 0x502c
1548# define GPIO_CLOCK_DIR_MASK (1 << 0)
1549# define GPIO_CLOCK_DIR_IN (0 << 1)
1550# define GPIO_CLOCK_DIR_OUT (1 << 1)
1551# define GPIO_CLOCK_VAL_MASK (1 << 2)
1552# define GPIO_CLOCK_VAL_OUT (1 << 3)
1553# define GPIO_CLOCK_VAL_IN (1 << 4)
1554# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1555# define GPIO_DATA_DIR_MASK (1 << 8)
1556# define GPIO_DATA_DIR_IN (0 << 9)
1557# define GPIO_DATA_DIR_OUT (1 << 9)
1558# define GPIO_DATA_VAL_MASK (1 << 10)
1559# define GPIO_DATA_VAL_OUT (1 << 11)
1560# define GPIO_DATA_VAL_IN (1 << 12)
1561# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1562
f899fc64
CW
1563#define GMBUS0 0x5100 /* clock/port select */
1564#define GMBUS_RATE_100KHZ (0<<8)
1565#define GMBUS_RATE_50KHZ (1<<8)
1566#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1567#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1568#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1569#define GMBUS_PORT_DISABLED 0
1570#define GMBUS_PORT_SSC 1
1571#define GMBUS_PORT_VGADDC 2
1572#define GMBUS_PORT_PANEL 3
c0c35329 1573#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1574#define GMBUS_PORT_DPC 4 /* HDMIC */
1575#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1576#define GMBUS_PORT_DPD 6 /* HDMID */
1577#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1578#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1579#define GMBUS1 0x5104 /* command/status */
1580#define GMBUS_SW_CLR_INT (1<<31)
1581#define GMBUS_SW_RDY (1<<30)
1582#define GMBUS_ENT (1<<29) /* enable timeout */
1583#define GMBUS_CYCLE_NONE (0<<25)
1584#define GMBUS_CYCLE_WAIT (1<<25)
1585#define GMBUS_CYCLE_INDEX (2<<25)
1586#define GMBUS_CYCLE_STOP (4<<25)
1587#define GMBUS_BYTE_COUNT_SHIFT 16
1588#define GMBUS_SLAVE_INDEX_SHIFT 8
1589#define GMBUS_SLAVE_ADDR_SHIFT 1
1590#define GMBUS_SLAVE_READ (1<<0)
1591#define GMBUS_SLAVE_WRITE (0<<0)
1592#define GMBUS2 0x5108 /* status */
1593#define GMBUS_INUSE (1<<15)
1594#define GMBUS_HW_WAIT_PHASE (1<<14)
1595#define GMBUS_STALL_TIMEOUT (1<<13)
1596#define GMBUS_INT (1<<12)
1597#define GMBUS_HW_RDY (1<<11)
1598#define GMBUS_SATOER (1<<10)
1599#define GMBUS_ACTIVE (1<<9)
1600#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1601#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1602#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1603#define GMBUS_NAK_EN (1<<3)
1604#define GMBUS_IDLE_EN (1<<2)
1605#define GMBUS_HW_WAIT_EN (1<<1)
1606#define GMBUS_HW_RDY_EN (1<<0)
1607#define GMBUS5 0x5120 /* byte index */
1608#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1609
585fb111
JB
1610/*
1611 * Clock control & power management
1612 */
2d401b17
VS
1613#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1614#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1615#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1616#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1617
1618#define VGA0 0x6000
1619#define VGA1 0x6004
1620#define VGA_PD 0x6010
1621#define VGA0_PD_P2_DIV_4 (1 << 7)
1622#define VGA0_PD_P1_DIV_2 (1 << 5)
1623#define VGA0_PD_P1_SHIFT 0
1624#define VGA0_PD_P1_MASK (0x1f << 0)
1625#define VGA1_PD_P2_DIV_4 (1 << 15)
1626#define VGA1_PD_P1_DIV_2 (1 << 13)
1627#define VGA1_PD_P1_SHIFT 8
1628#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1629#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1630#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1631#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1632#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1633#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1634#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1635#define DPLL_VGA_MODE_DIS (1 << 28)
1636#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1637#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1638#define DPLL_MODE_MASK (3 << 26)
1639#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1640#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1641#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1642#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1643#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1644#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1645#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1646#define DPLL_LOCK_VLV (1<<15)
598fac6b 1647#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1648#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1649#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1650#define DPLL_PORTC_READY_MASK (0xf << 4)
1651#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1652
585fb111 1653#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1654
1655/* Additional CHV pll/phy registers */
1656#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1657#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2
CML
1658#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1659#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1660 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1661#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1662 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1663#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1664#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1665
585fb111
JB
1666/*
1667 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1668 * this field (only one bit may be set).
1669 */
1670#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1671#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1672#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1673/* i830, required in DVO non-gang */
1674#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1675#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1676#define PLL_REF_INPUT_DREFCLK (0 << 13)
1677#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1678#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1679#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1680#define PLL_REF_INPUT_MASK (3 << 13)
1681#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1682/* Ironlake */
b9055052
ZW
1683# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1684# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1685# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1686# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1687# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1688
585fb111
JB
1689/*
1690 * Parallel to Serial Load Pulse phase selection.
1691 * Selects the phase for the 10X DPLL clock for the PCIe
1692 * digital display port. The range is 4 to 13; 10 or more
1693 * is just a flip delay. The default is 6
1694 */
1695#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1696#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1697/*
1698 * SDVO multiplier for 945G/GM. Not used on 965.
1699 */
1700#define SDVO_MULTIPLIER_MASK 0x000000ff
1701#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1702#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1703
2d401b17
VS
1704#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1705#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1706#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1707#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1708
585fb111
JB
1709/*
1710 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1711 *
1712 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1713 */
1714#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1715#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1716/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1717#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1718#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1719/*
1720 * SDVO/UDI pixel multiplier.
1721 *
1722 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1723 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1724 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1725 * dummy bytes in the datastream at an increased clock rate, with both sides of
1726 * the link knowing how many bytes are fill.
1727 *
1728 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1729 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1730 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1731 * through an SDVO command.
1732 *
1733 * This register field has values of multiplication factor minus 1, with
1734 * a maximum multiplier of 5 for SDVO.
1735 */
1736#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1737#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1738/*
1739 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1740 * This best be set to the default value (3) or the CRT won't work. No,
1741 * I don't entirely understand what this does...
1742 */
1743#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1744#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1745
9db4a9c7
JB
1746#define _FPA0 0x06040
1747#define _FPA1 0x06044
1748#define _FPB0 0x06048
1749#define _FPB1 0x0604c
1750#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1751#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1752#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1753#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1754#define FP_N_DIV_SHIFT 16
1755#define FP_M1_DIV_MASK 0x00003f00
1756#define FP_M1_DIV_SHIFT 8
1757#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1758#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1759#define FP_M2_DIV_SHIFT 0
1760#define DPLL_TEST 0x606c
1761#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1762#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1763#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1764#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1765#define DPLLB_TEST_N_BYPASS (1 << 19)
1766#define DPLLB_TEST_M_BYPASS (1 << 18)
1767#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1768#define DPLLA_TEST_N_BYPASS (1 << 3)
1769#define DPLLA_TEST_M_BYPASS (1 << 2)
1770#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1771#define D_STATE 0x6104
dc96e9b8 1772#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1773#define DSTATE_PLL_D3_OFF (1<<3)
1774#define DSTATE_GFX_CLOCK_GATING (1<<1)
1775#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1776#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1777# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1778# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1779# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1780# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1781# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1782# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1783# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1784# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1785# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1786# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1787# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1788# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1789# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1790# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1791# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1792# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1793# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1794# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1795# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1796# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1797# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1798# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1799# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1800# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1801# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1802# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1803# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1804# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1805/*
652c393a
JB
1806 * This bit must be set on the 830 to prevent hangs when turning off the
1807 * overlay scaler.
1808 */
1809# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1810# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1811# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1812# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1813# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1814
1815#define RENCLK_GATE_D1 0x6204
1816# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1817# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1818# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1819# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1820# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1821# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1822# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1823# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1824# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1825/* This bit must be unset on 855,865 */
652c393a
JB
1826# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1827# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1828# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1829# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1830/* This bit must be set on 855,865. */
652c393a
JB
1831# define SV_CLOCK_GATE_DISABLE (1 << 0)
1832# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1833# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1834# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1835# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1836# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1837# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1838# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1839# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1840# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1841# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1842# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1843# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1844# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1845# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1846# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1847# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1848# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1849
1850# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1851/* This bit must always be set on 965G/965GM */
652c393a
JB
1852# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1853# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1854# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1855# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1856# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1857# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1858/* This bit must always be set on 965G */
652c393a
JB
1859# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1860# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1861# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1862# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1863# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1864# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1865# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1866# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1867# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1868# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1869# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1870# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1871# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1872# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1873# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1874# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1875# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1876# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1877# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1878
1879#define RENCLK_GATE_D2 0x6208
1880#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1881#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1882#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
1883
1884#define VDECCLK_GATE_D 0x620C /* g4x only */
1885#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1886
652c393a
JB
1887#define RAMCLK_GATE_D 0x6210 /* CRL only */
1888#define DEUC 0x6214 /* CRL only */
585fb111 1889
d88b2270 1890#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1891#define FW_CSPWRDWNEN (1<<15)
1892
e0d8d59b
VS
1893#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1894
24eb2d59
CML
1895#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1896#define CDCLK_FREQ_SHIFT 4
1897#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1898#define CZCLK_FREQ_MASK 0xf
1899#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1900
585fb111
JB
1901/*
1902 * Palette regs
1903 */
a57c774a
AK
1904#define PALETTE_A_OFFSET 0xa000
1905#define PALETTE_B_OFFSET 0xa800
84fd4f4e 1906#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
1907#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1908 dev_priv->info.display_mmio_offset)
585fb111 1909
673a394b
EA
1910/* MCH MMIO space */
1911
1912/*
1913 * MCHBAR mirror.
1914 *
1915 * This mirrors the MCHBAR MMIO space whose location is determined by
1916 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1917 * every way. It is not accessible from the CP register read instructions.
1918 *
515b2392
PZ
1919 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1920 * just read.
673a394b
EA
1921 */
1922#define MCHBAR_MIRROR_BASE 0x10000
1923
1398261a
YL
1924#define MCHBAR_MIRROR_BASE_SNB 0x140000
1925
3ebecd07 1926/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1927#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1928
646b4269 1929/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
1930#define DCC 0x10200
1931#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1932#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1933#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1934#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1935#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1936#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1937
646b4269 1938/* Pineview MCH register contains DDR3 setting */
95534263
LP
1939#define CSHRDDR3CTL 0x101a8
1940#define CSHRDDR3CTL_DDR3 (1 << 2)
1941
646b4269 1942/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
1943#define C0DRB3 0x10206
1944#define C1DRB3 0x10606
1945
646b4269 1946/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
1947#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1948#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1949#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1950#define MAD_DIMM_ECC_MASK (0x3 << 24)
1951#define MAD_DIMM_ECC_OFF (0x0 << 24)
1952#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1953#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1954#define MAD_DIMM_ECC_ON (0x3 << 24)
1955#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1956#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1957#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1958#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1959#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1960#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1961#define MAD_DIMM_A_SELECT (0x1 << 16)
1962/* DIMM sizes are in multiples of 256mb. */
1963#define MAD_DIMM_B_SIZE_SHIFT 8
1964#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1965#define MAD_DIMM_A_SIZE_SHIFT 0
1966#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1967
646b4269 1968/* snb MCH registers for priority tuning */
1d7aaa0c
DV
1969#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1970#define MCH_SSKPD_WM0_MASK 0x3f
1971#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1972
ec013e7f
JB
1973#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1974
b11248df
KP
1975/* Clocking configuration register */
1976#define CLKCFG 0x10c00
7662c8bd 1977#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1978#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1979#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1980#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1981#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1982#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1983/* Note, below two are guess */
b11248df 1984#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1985#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1986#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1987#define CLKCFG_MEM_533 (1 << 4)
1988#define CLKCFG_MEM_667 (2 << 4)
1989#define CLKCFG_MEM_800 (3 << 4)
1990#define CLKCFG_MEM_MASK (7 << 4)
1991
ea056c14
JB
1992#define TSC1 0x11001
1993#define TSE (1<<0)
7648fa99
JB
1994#define TR1 0x11006
1995#define TSFS 0x11020
1996#define TSFS_SLOPE_MASK 0x0000ff00
1997#define TSFS_SLOPE_SHIFT 8
1998#define TSFS_INTR_MASK 0x000000ff
1999
f97108d1
JB
2000#define CRSTANDVID 0x11100
2001#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2002#define PXVFREQ_PX_MASK 0x7f000000
2003#define PXVFREQ_PX_SHIFT 24
2004#define VIDFREQ_BASE 0x11110
2005#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2006#define VIDFREQ2 0x11114
2007#define VIDFREQ3 0x11118
2008#define VIDFREQ4 0x1111c
2009#define VIDFREQ_P0_MASK 0x1f000000
2010#define VIDFREQ_P0_SHIFT 24
2011#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2012#define VIDFREQ_P0_CSCLK_SHIFT 20
2013#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2014#define VIDFREQ_P0_CRCLK_SHIFT 16
2015#define VIDFREQ_P1_MASK 0x00001f00
2016#define VIDFREQ_P1_SHIFT 8
2017#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2018#define VIDFREQ_P1_CSCLK_SHIFT 4
2019#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2020#define INTTOEXT_BASE_ILK 0x11300
2021#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2022#define INTTOEXT_MAP3_SHIFT 24
2023#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2024#define INTTOEXT_MAP2_SHIFT 16
2025#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2026#define INTTOEXT_MAP1_SHIFT 8
2027#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2028#define INTTOEXT_MAP0_SHIFT 0
2029#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2030#define MEMSWCTL 0x11170 /* Ironlake only */
2031#define MEMCTL_CMD_MASK 0xe000
2032#define MEMCTL_CMD_SHIFT 13
2033#define MEMCTL_CMD_RCLK_OFF 0
2034#define MEMCTL_CMD_RCLK_ON 1
2035#define MEMCTL_CMD_CHFREQ 2
2036#define MEMCTL_CMD_CHVID 3
2037#define MEMCTL_CMD_VMMOFF 4
2038#define MEMCTL_CMD_VMMON 5
2039#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2040 when command complete */
2041#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2042#define MEMCTL_FREQ_SHIFT 8
2043#define MEMCTL_SFCAVM (1<<7)
2044#define MEMCTL_TGT_VID_MASK 0x007f
2045#define MEMIHYST 0x1117c
2046#define MEMINTREN 0x11180 /* 16 bits */
2047#define MEMINT_RSEXIT_EN (1<<8)
2048#define MEMINT_CX_SUPR_EN (1<<7)
2049#define MEMINT_CONT_BUSY_EN (1<<6)
2050#define MEMINT_AVG_BUSY_EN (1<<5)
2051#define MEMINT_EVAL_CHG_EN (1<<4)
2052#define MEMINT_MON_IDLE_EN (1<<3)
2053#define MEMINT_UP_EVAL_EN (1<<2)
2054#define MEMINT_DOWN_EVAL_EN (1<<1)
2055#define MEMINT_SW_CMD_EN (1<<0)
2056#define MEMINTRSTR 0x11182 /* 16 bits */
2057#define MEM_RSEXIT_MASK 0xc000
2058#define MEM_RSEXIT_SHIFT 14
2059#define MEM_CONT_BUSY_MASK 0x3000
2060#define MEM_CONT_BUSY_SHIFT 12
2061#define MEM_AVG_BUSY_MASK 0x0c00
2062#define MEM_AVG_BUSY_SHIFT 10
2063#define MEM_EVAL_CHG_MASK 0x0300
2064#define MEM_EVAL_BUSY_SHIFT 8
2065#define MEM_MON_IDLE_MASK 0x00c0
2066#define MEM_MON_IDLE_SHIFT 6
2067#define MEM_UP_EVAL_MASK 0x0030
2068#define MEM_UP_EVAL_SHIFT 4
2069#define MEM_DOWN_EVAL_MASK 0x000c
2070#define MEM_DOWN_EVAL_SHIFT 2
2071#define MEM_SW_CMD_MASK 0x0003
2072#define MEM_INT_STEER_GFX 0
2073#define MEM_INT_STEER_CMR 1
2074#define MEM_INT_STEER_SMI 2
2075#define MEM_INT_STEER_SCI 3
2076#define MEMINTRSTS 0x11184
2077#define MEMINT_RSEXIT (1<<7)
2078#define MEMINT_CONT_BUSY (1<<6)
2079#define MEMINT_AVG_BUSY (1<<5)
2080#define MEMINT_EVAL_CHG (1<<4)
2081#define MEMINT_MON_IDLE (1<<3)
2082#define MEMINT_UP_EVAL (1<<2)
2083#define MEMINT_DOWN_EVAL (1<<1)
2084#define MEMINT_SW_CMD (1<<0)
2085#define MEMMODECTL 0x11190
2086#define MEMMODE_BOOST_EN (1<<31)
2087#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2088#define MEMMODE_BOOST_FREQ_SHIFT 24
2089#define MEMMODE_IDLE_MODE_MASK 0x00030000
2090#define MEMMODE_IDLE_MODE_SHIFT 16
2091#define MEMMODE_IDLE_MODE_EVAL 0
2092#define MEMMODE_IDLE_MODE_CONT 1
2093#define MEMMODE_HWIDLE_EN (1<<15)
2094#define MEMMODE_SWMODE_EN (1<<14)
2095#define MEMMODE_RCLK_GATE (1<<13)
2096#define MEMMODE_HW_UPDATE (1<<12)
2097#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2098#define MEMMODE_FSTART_SHIFT 8
2099#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2100#define MEMMODE_FMAX_SHIFT 4
2101#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2102#define RCBMAXAVG 0x1119c
2103#define MEMSWCTL2 0x1119e /* Cantiga only */
2104#define SWMEMCMD_RENDER_OFF (0 << 13)
2105#define SWMEMCMD_RENDER_ON (1 << 13)
2106#define SWMEMCMD_SWFREQ (2 << 13)
2107#define SWMEMCMD_TARVID (3 << 13)
2108#define SWMEMCMD_VRM_OFF (4 << 13)
2109#define SWMEMCMD_VRM_ON (5 << 13)
2110#define CMDSTS (1<<12)
2111#define SFCAVM (1<<11)
2112#define SWFREQ_MASK 0x0380 /* P0-7 */
2113#define SWFREQ_SHIFT 7
2114#define TARVID_MASK 0x001f
2115#define MEMSTAT_CTG 0x111a0
2116#define RCBMINAVG 0x111a0
2117#define RCUPEI 0x111b0
2118#define RCDNEI 0x111b4
88271da3
JB
2119#define RSTDBYCTL 0x111b8
2120#define RS1EN (1<<31)
2121#define RS2EN (1<<30)
2122#define RS3EN (1<<29)
2123#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2124#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2125#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2126#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2127#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2128#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2129#define RSX_STATUS_MASK (7<<20)
2130#define RSX_STATUS_ON (0<<20)
2131#define RSX_STATUS_RC1 (1<<20)
2132#define RSX_STATUS_RC1E (2<<20)
2133#define RSX_STATUS_RS1 (3<<20)
2134#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2135#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2136#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2137#define RSX_STATUS_RSVD2 (7<<20)
2138#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2139#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2140#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2141#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2142#define RS1CONTSAV_MASK (3<<14)
2143#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2144#define RS1CONTSAV_RSVD (1<<14)
2145#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2146#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2147#define NORMSLEXLAT_MASK (3<<12)
2148#define SLOW_RS123 (0<<12)
2149#define SLOW_RS23 (1<<12)
2150#define SLOW_RS3 (2<<12)
2151#define NORMAL_RS123 (3<<12)
2152#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2153#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2154#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2155#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2156#define RS_CSTATE_MASK (3<<4)
2157#define RS_CSTATE_C367_RS1 (0<<4)
2158#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2159#define RS_CSTATE_RSVD (2<<4)
2160#define RS_CSTATE_C367_RS2 (3<<4)
2161#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2162#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2163#define VIDCTL 0x111c0
2164#define VIDSTS 0x111c8
2165#define VIDSTART 0x111cc /* 8 bits */
2166#define MEMSTAT_ILK 0x111f8
2167#define MEMSTAT_VID_MASK 0x7f00
2168#define MEMSTAT_VID_SHIFT 8
2169#define MEMSTAT_PSTATE_MASK 0x00f8
2170#define MEMSTAT_PSTATE_SHIFT 3
2171#define MEMSTAT_MON_ACTV (1<<2)
2172#define MEMSTAT_SRC_CTL_MASK 0x0003
2173#define MEMSTAT_SRC_CTL_CORE 0
2174#define MEMSTAT_SRC_CTL_TRB 1
2175#define MEMSTAT_SRC_CTL_THM 2
2176#define MEMSTAT_SRC_CTL_STDBY 3
2177#define RCPREVBSYTUPAVG 0x113b8
2178#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2179#define PMMISC 0x11214
2180#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2181#define SDEW 0x1124c
2182#define CSIEW0 0x11250
2183#define CSIEW1 0x11254
2184#define CSIEW2 0x11258
2185#define PEW 0x1125c
2186#define DEW 0x11270
2187#define MCHAFE 0x112c0
2188#define CSIEC 0x112e0
2189#define DMIEC 0x112e4
2190#define DDREC 0x112e8
2191#define PEG0EC 0x112ec
2192#define PEG1EC 0x112f0
2193#define GFXEC 0x112f4
2194#define RPPREVBSYTUPAVG 0x113b8
2195#define RPPREVBSYTDNAVG 0x113bc
2196#define ECR 0x11600
2197#define ECR_GPFE (1<<31)
2198#define ECR_IMONE (1<<30)
2199#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2200#define OGW0 0x11608
2201#define OGW1 0x1160c
2202#define EG0 0x11610
2203#define EG1 0x11614
2204#define EG2 0x11618
2205#define EG3 0x1161c
2206#define EG4 0x11620
2207#define EG5 0x11624
2208#define EG6 0x11628
2209#define EG7 0x1162c
2210#define PXW 0x11664
2211#define PXWL 0x11680
2212#define LCFUSE02 0x116c0
2213#define LCFUSE_HIV_MASK 0x000000ff
2214#define CSIPLL0 0x12c10
2215#define DDRMPLL1 0X12c20
7d57382e
EA
2216#define PEG_BAND_GAP_DATA 0x14d68
2217
c4de7b0f
CW
2218#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2219#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2220#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2221
153b4b95
BW
2222#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2223#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2224#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2225
aa40d6bb
ZN
2226/*
2227 * Logical Context regs
2228 */
2229#define CCID 0x2180
2230#define CCID_EN (1<<0)
e8016055
VS
2231/*
2232 * Notes on SNB/IVB/VLV context size:
2233 * - Power context is saved elsewhere (LLC or stolen)
2234 * - Ring/execlist context is saved on SNB, not on IVB
2235 * - Extended context size already includes render context size
2236 * - We always need to follow the extended context size.
2237 * SNB BSpec has comments indicating that we should use the
2238 * render context size instead if execlists are disabled, but
2239 * based on empirical testing that's just nonsense.
2240 * - Pipelined/VF state is saved on SNB/IVB respectively
2241 * - GT1 size just indicates how much of render context
2242 * doesn't need saving on GT1
2243 */
fe1cc68f
BW
2244#define CXT_SIZE 0x21a0
2245#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2246#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2247#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2248#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2249#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2250#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2251 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2252 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2253#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2254#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2255#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2256#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2257#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2258#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2259#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2260#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2261 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2262/* Haswell does have the CXT_SIZE register however it does not appear to be
2263 * valid. Now, docs explain in dwords what is in the context object. The full
2264 * size is 70720 bytes, however, the power context and execlist context will
2265 * never be saved (power context is stored elsewhere, and execlists don't work
2266 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2267 */
2268#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2269/* Same as Haswell, but 72064 bytes now. */
2270#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2271
fe1cc68f 2272
e454a05d
JB
2273#define VLV_CLK_CTL2 0x101104
2274#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2275
585fb111
JB
2276/*
2277 * Overlay regs
2278 */
2279
2280#define OVADD 0x30000
2281#define DOVSTA 0x30008
2282#define OC_BUF (0x3<<20)
2283#define OGAMC5 0x30010
2284#define OGAMC4 0x30014
2285#define OGAMC3 0x30018
2286#define OGAMC2 0x3001c
2287#define OGAMC1 0x30020
2288#define OGAMC0 0x30024
2289
2290/*
2291 * Display engine regs
2292 */
2293
8bf1e9f1 2294/* Pipe A CRC regs */
a57c774a 2295#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2296#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2297/* ivb+ source selection */
8bf1e9f1
SH
2298#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2299#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2300#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2301/* ilk+ source selection */
5a6b5c84
DV
2302#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2303#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2304#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2305/* embedded DP port on the north display block, reserved on ivb */
2306#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2307#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2308/* vlv source selection */
2309#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2310#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2311#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2312/* with DP port the pipe source is invalid */
2313#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2314#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2315#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2316/* gen3+ source selection */
2317#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2318#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2319#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2320/* with DP/TV port the pipe source is invalid */
2321#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2322#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2323#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2324#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2325#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2326/* gen2 doesn't have source selection bits */
52f843f6 2327#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2328
5a6b5c84
DV
2329#define _PIPE_CRC_RES_1_A_IVB 0x60064
2330#define _PIPE_CRC_RES_2_A_IVB 0x60068
2331#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2332#define _PIPE_CRC_RES_4_A_IVB 0x60070
2333#define _PIPE_CRC_RES_5_A_IVB 0x60074
2334
a57c774a
AK
2335#define _PIPE_CRC_RES_RED_A 0x60060
2336#define _PIPE_CRC_RES_GREEN_A 0x60064
2337#define _PIPE_CRC_RES_BLUE_A 0x60068
2338#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2339#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2340
2341/* Pipe B CRC regs */
5a6b5c84
DV
2342#define _PIPE_CRC_RES_1_B_IVB 0x61064
2343#define _PIPE_CRC_RES_2_B_IVB 0x61068
2344#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2345#define _PIPE_CRC_RES_4_B_IVB 0x61070
2346#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2347
a57c774a 2348#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2349#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2350 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2351#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2352 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2353#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2354 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2355#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2356 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2357#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2358 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2359
0b5c5ed0 2360#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2361 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2362#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2363 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2364#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2365 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2366#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2367 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2368#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2369 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2370
585fb111 2371/* Pipe A timing regs */
a57c774a
AK
2372#define _HTOTAL_A 0x60000
2373#define _HBLANK_A 0x60004
2374#define _HSYNC_A 0x60008
2375#define _VTOTAL_A 0x6000c
2376#define _VBLANK_A 0x60010
2377#define _VSYNC_A 0x60014
2378#define _PIPEASRC 0x6001c
2379#define _BCLRPAT_A 0x60020
2380#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2381
2382/* Pipe B timing regs */
a57c774a
AK
2383#define _HTOTAL_B 0x61000
2384#define _HBLANK_B 0x61004
2385#define _HSYNC_B 0x61008
2386#define _VTOTAL_B 0x6100c
2387#define _VBLANK_B 0x61010
2388#define _VSYNC_B 0x61014
2389#define _PIPEBSRC 0x6101c
2390#define _BCLRPAT_B 0x61020
2391#define _VSYNCSHIFT_B 0x61028
2392
2393#define TRANSCODER_A_OFFSET 0x60000
2394#define TRANSCODER_B_OFFSET 0x61000
2395#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2396#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2397#define TRANSCODER_EDP_OFFSET 0x6f000
2398
5c969aa7
DL
2399#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2400 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2401 dev_priv->info.display_mmio_offset)
a57c774a
AK
2402
2403#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2404#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2405#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2406#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2407#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2408#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2409#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2410#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2411#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2412
ed8546ac
BW
2413/* HSW+ eDP PSR registers */
2414#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2415#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2416#define EDP_PSR_ENABLE (1<<31)
82c56254 2417#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2418#define EDP_PSR_LINK_DISABLE (0<<27)
2419#define EDP_PSR_LINK_STANDBY (1<<27)
2420#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2421#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2422#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2423#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2424#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2425#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2426#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2427#define EDP_PSR_TP1_TP2_SEL (0<<11)
2428#define EDP_PSR_TP1_TP3_SEL (1<<11)
2429#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2430#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2431#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2432#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2433#define EDP_PSR_TP1_TIME_500us (0<<4)
2434#define EDP_PSR_TP1_TIME_100us (1<<4)
2435#define EDP_PSR_TP1_TIME_2500us (2<<4)
2436#define EDP_PSR_TP1_TIME_0us (3<<4)
2437#define EDP_PSR_IDLE_FRAME_SHIFT 0
2438
18b5992c
BW
2439#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2440#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2441#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2442#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2443#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2444#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2445#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2446#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2447
18b5992c 2448#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2449#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2450#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2451#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2452#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2453#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2454#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2455#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2456#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2457#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2458#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2459#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2460#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2461#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2462#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2463#define EDP_PSR_STATUS_COUNT_SHIFT 16
2464#define EDP_PSR_STATUS_COUNT_MASK 0xf
2465#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2466#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2467#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2468#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2469#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2470#define EDP_PSR_STATUS_IDLE_MASK 0xf
2471
18b5992c 2472#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2473#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2474
18b5992c 2475#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2476#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2477#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2478#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2479
585fb111
JB
2480/* VGA port control */
2481#define ADPA 0x61100
ebc0fd88 2482#define PCH_ADPA 0xe1100
540a8950 2483#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2484
585fb111
JB
2485#define ADPA_DAC_ENABLE (1<<31)
2486#define ADPA_DAC_DISABLE 0
2487#define ADPA_PIPE_SELECT_MASK (1<<30)
2488#define ADPA_PIPE_A_SELECT 0
2489#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2490#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2491/* CPT uses bits 29:30 for pch transcoder select */
2492#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2493#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2494#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2495#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2496#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2497#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2498#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2499#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2500#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2501#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2502#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2503#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2504#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2505#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2506#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2507#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2508#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2509#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2510#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2511#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2512#define ADPA_SETS_HVPOLARITY 0
60222c0c 2513#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2514#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2515#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2516#define ADPA_HSYNC_CNTL_ENABLE 0
2517#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2518#define ADPA_VSYNC_ACTIVE_LOW 0
2519#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2520#define ADPA_HSYNC_ACTIVE_LOW 0
2521#define ADPA_DPMS_MASK (~(3<<10))
2522#define ADPA_DPMS_ON (0<<10)
2523#define ADPA_DPMS_SUSPEND (1<<10)
2524#define ADPA_DPMS_STANDBY (2<<10)
2525#define ADPA_DPMS_OFF (3<<10)
2526
939fe4d7 2527
585fb111 2528/* Hotplug control (945+ only) */
5c969aa7 2529#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2530#define PORTB_HOTPLUG_INT_EN (1 << 29)
2531#define PORTC_HOTPLUG_INT_EN (1 << 28)
2532#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2533#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2534#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2535#define TV_HOTPLUG_INT_EN (1 << 18)
2536#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2537#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2538 PORTC_HOTPLUG_INT_EN | \
2539 PORTD_HOTPLUG_INT_EN | \
2540 SDVOC_HOTPLUG_INT_EN | \
2541 SDVOB_HOTPLUG_INT_EN | \
2542 CRT_HOTPLUG_INT_EN)
585fb111 2543#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2544#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2545/* must use period 64 on GM45 according to docs */
2546#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2547#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2548#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2549#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2550#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2551#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2552#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2553#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2554#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2555#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2556#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2557#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2558
5c969aa7 2559#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2560/*
2561 * HDMI/DP bits are gen4+
2562 *
2563 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2564 * Please check the detailed lore in the commit message for for experimental
2565 * evidence.
2566 */
232a6ee9
TP
2567#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2568#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2569#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2570/* VLV DP/HDMI bits again match Bspec */
2571#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2572#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2573#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2574#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2575#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2576#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2577#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2578#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2579#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2580#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2581#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2582#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2583/* CRT/TV common between gen3+ */
585fb111
JB
2584#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2585#define TV_HOTPLUG_INT_STATUS (1 << 10)
2586#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2587#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2588#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2589#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2590#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2591#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2592#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2593#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2594
084b612e
CW
2595/* SDVO is different across gen3/4 */
2596#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2597#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2598/*
2599 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2600 * since reality corrobates that they're the same as on gen3. But keep these
2601 * bits here (and the comment!) to help any other lost wanderers back onto the
2602 * right tracks.
2603 */
084b612e
CW
2604#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2605#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2606#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2607#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2608#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2609 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2610 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2611 PORTB_HOTPLUG_INT_STATUS | \
2612 PORTC_HOTPLUG_INT_STATUS | \
2613 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2614
2615#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2616 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2617 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2618 PORTB_HOTPLUG_INT_STATUS | \
2619 PORTC_HOTPLUG_INT_STATUS | \
2620 PORTD_HOTPLUG_INT_STATUS)
585fb111 2621
c20cd312
PZ
2622/* SDVO and HDMI port control.
2623 * The same register may be used for SDVO or HDMI */
2624#define GEN3_SDVOB 0x61140
2625#define GEN3_SDVOC 0x61160
2626#define GEN4_HDMIB GEN3_SDVOB
2627#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2628#define CHV_HDMID 0x6116C
c20cd312
PZ
2629#define PCH_SDVOB 0xe1140
2630#define PCH_HDMIB PCH_SDVOB
2631#define PCH_HDMIC 0xe1150
2632#define PCH_HDMID 0xe1160
2633
84093603
DV
2634#define PORT_DFT_I9XX 0x61150
2635#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2636#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603
DV
2637#define DC_BALANCE_RESET_VLV (1 << 31)
2638#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2639#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2640#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2641
c20cd312
PZ
2642/* Gen 3 SDVO bits: */
2643#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2644#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2645#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2646#define SDVO_PIPE_B_SELECT (1 << 30)
2647#define SDVO_STALL_SELECT (1 << 29)
2648#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2649/*
585fb111 2650 * 915G/GM SDVO pixel multiplier.
585fb111 2651 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2652 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2653 */
c20cd312 2654#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2655#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2656#define SDVO_PHASE_SELECT_MASK (15 << 19)
2657#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2658#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2659#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2660#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2661#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2662#define SDVO_DETECTED (1 << 2)
585fb111 2663/* Bits to be preserved when writing */
c20cd312
PZ
2664#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2665 SDVO_INTERRUPT_ENABLE)
2666#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2667
2668/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2669#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2670#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2671#define SDVO_ENCODING_SDVO (0 << 10)
2672#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2673#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2674#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2675#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2676#define SDVO_AUDIO_ENABLE (1 << 6)
2677/* VSYNC/HSYNC bits new with 965, default is to be set */
2678#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2679#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2680
2681/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2682#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2683#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2684
2685/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2686#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2687#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2688
44f37d1f
CML
2689/* CHV SDVO/HDMI bits: */
2690#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2691#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2692
585fb111
JB
2693
2694/* DVO port control */
2695#define DVOA 0x61120
2696#define DVOB 0x61140
2697#define DVOC 0x61160
2698#define DVO_ENABLE (1 << 31)
2699#define DVO_PIPE_B_SELECT (1 << 30)
2700#define DVO_PIPE_STALL_UNUSED (0 << 28)
2701#define DVO_PIPE_STALL (1 << 28)
2702#define DVO_PIPE_STALL_TV (2 << 28)
2703#define DVO_PIPE_STALL_MASK (3 << 28)
2704#define DVO_USE_VGA_SYNC (1 << 15)
2705#define DVO_DATA_ORDER_I740 (0 << 14)
2706#define DVO_DATA_ORDER_FP (1 << 14)
2707#define DVO_VSYNC_DISABLE (1 << 11)
2708#define DVO_HSYNC_DISABLE (1 << 10)
2709#define DVO_VSYNC_TRISTATE (1 << 9)
2710#define DVO_HSYNC_TRISTATE (1 << 8)
2711#define DVO_BORDER_ENABLE (1 << 7)
2712#define DVO_DATA_ORDER_GBRG (1 << 6)
2713#define DVO_DATA_ORDER_RGGB (0 << 6)
2714#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2715#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2716#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2717#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2718#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2719#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2720#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2721#define DVO_PRESERVE_MASK (0x7<<24)
2722#define DVOA_SRCDIM 0x61124
2723#define DVOB_SRCDIM 0x61144
2724#define DVOC_SRCDIM 0x61164
2725#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2726#define DVO_SRCDIM_VERTICAL_SHIFT 0
2727
2728/* LVDS port control */
2729#define LVDS 0x61180
2730/*
2731 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2732 * the DPLL semantics change when the LVDS is assigned to that pipe.
2733 */
2734#define LVDS_PORT_EN (1 << 31)
2735/* Selects pipe B for LVDS data. Must be set on pre-965. */
2736#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2737#define LVDS_PIPE_MASK (1 << 30)
1519b995 2738#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2739/* LVDS dithering flag on 965/g4x platform */
2740#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2741/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2742#define LVDS_VSYNC_POLARITY (1 << 21)
2743#define LVDS_HSYNC_POLARITY (1 << 20)
2744
a3e17eb8
ZY
2745/* Enable border for unscaled (or aspect-scaled) display */
2746#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2747/*
2748 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2749 * pixel.
2750 */
2751#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2752#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2753#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2754/*
2755 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2756 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2757 * on.
2758 */
2759#define LVDS_A3_POWER_MASK (3 << 6)
2760#define LVDS_A3_POWER_DOWN (0 << 6)
2761#define LVDS_A3_POWER_UP (3 << 6)
2762/*
2763 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2764 * is set.
2765 */
2766#define LVDS_CLKB_POWER_MASK (3 << 4)
2767#define LVDS_CLKB_POWER_DOWN (0 << 4)
2768#define LVDS_CLKB_POWER_UP (3 << 4)
2769/*
2770 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2771 * setting for whether we are in dual-channel mode. The B3 pair will
2772 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2773 */
2774#define LVDS_B0B3_POWER_MASK (3 << 2)
2775#define LVDS_B0B3_POWER_DOWN (0 << 2)
2776#define LVDS_B0B3_POWER_UP (3 << 2)
2777
3c17fe4b
DH
2778/* Video Data Island Packet control */
2779#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2780/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2781 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2782 * of the infoframe structure specified by CEA-861. */
2783#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2784#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2785#define VIDEO_DIP_CTL 0x61170
2da8af54 2786/* Pre HSW: */
3c17fe4b 2787#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2788#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2789#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2790#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2791#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2792#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2793#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2794#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2795#define VIDEO_DIP_SELECT_AVI (0 << 19)
2796#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2797#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2798#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2799#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2800#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2801#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2802#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2803/* HSW and later: */
0dd87d20
PZ
2804#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2805#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2806#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2807#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2808#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2809#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2810
585fb111
JB
2811/* Panel power sequencing */
2812#define PP_STATUS 0x61200
2813#define PP_ON (1 << 31)
2814/*
2815 * Indicates that all dependencies of the panel are on:
2816 *
2817 * - PLL enabled
2818 * - pipe enabled
2819 * - LVDS/DVOB/DVOC on
2820 */
2821#define PP_READY (1 << 30)
2822#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2823#define PP_SEQUENCE_POWER_UP (1 << 28)
2824#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2825#define PP_SEQUENCE_MASK (3 << 28)
2826#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2827#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2828#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2829#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2830#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2831#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2832#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2833#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2834#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2835#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2836#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2837#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2838#define PP_CONTROL 0x61204
2839#define POWER_TARGET_ON (1 << 0)
2840#define PP_ON_DELAYS 0x61208
2841#define PP_OFF_DELAYS 0x6120c
2842#define PP_DIVISOR 0x61210
2843
2844/* Panel fitting */
5c969aa7 2845#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2846#define PFIT_ENABLE (1 << 31)
2847#define PFIT_PIPE_MASK (3 << 29)
2848#define PFIT_PIPE_SHIFT 29
2849#define VERT_INTERP_DISABLE (0 << 10)
2850#define VERT_INTERP_BILINEAR (1 << 10)
2851#define VERT_INTERP_MASK (3 << 10)
2852#define VERT_AUTO_SCALE (1 << 9)
2853#define HORIZ_INTERP_DISABLE (0 << 6)
2854#define HORIZ_INTERP_BILINEAR (1 << 6)
2855#define HORIZ_INTERP_MASK (3 << 6)
2856#define HORIZ_AUTO_SCALE (1 << 5)
2857#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2858#define PFIT_FILTER_FUZZY (0 << 24)
2859#define PFIT_SCALING_AUTO (0 << 26)
2860#define PFIT_SCALING_PROGRAMMED (1 << 26)
2861#define PFIT_SCALING_PILLAR (2 << 26)
2862#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2863#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2864/* Pre-965 */
2865#define PFIT_VERT_SCALE_SHIFT 20
2866#define PFIT_VERT_SCALE_MASK 0xfff00000
2867#define PFIT_HORIZ_SCALE_SHIFT 4
2868#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2869/* 965+ */
2870#define PFIT_VERT_SCALE_SHIFT_965 16
2871#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2872#define PFIT_HORIZ_SCALE_SHIFT_965 0
2873#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2874
5c969aa7 2875#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2876
5c969aa7
DL
2877#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2878#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2879#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2880 _VLV_BLC_PWM_CTL2_B)
2881
5c969aa7
DL
2882#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2883#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2884#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2885 _VLV_BLC_PWM_CTL_B)
2886
5c969aa7
DL
2887#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2888#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2889#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2890 _VLV_BLC_HIST_CTL_B)
2891
585fb111 2892/* Backlight control */
5c969aa7 2893#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2894#define BLM_PWM_ENABLE (1 << 31)
2895#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2896#define BLM_PIPE_SELECT (1 << 29)
2897#define BLM_PIPE_SELECT_IVB (3 << 29)
2898#define BLM_PIPE_A (0 << 29)
2899#define BLM_PIPE_B (1 << 29)
2900#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2901#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2902#define BLM_TRANSCODER_B BLM_PIPE_B
2903#define BLM_TRANSCODER_C BLM_PIPE_C
2904#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2905#define BLM_PIPE(pipe) ((pipe) << 29)
2906#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2907#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2908#define BLM_PHASE_IN_ENABLE (1 << 25)
2909#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2910#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2911#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2912#define BLM_PHASE_IN_COUNT_SHIFT (8)
2913#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2914#define BLM_PHASE_IN_INCR_SHIFT (0)
2915#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2916#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2917/*
2918 * This is the most significant 15 bits of the number of backlight cycles in a
2919 * complete cycle of the modulated backlight control.
2920 *
2921 * The actual value is this field multiplied by two.
2922 */
7cf41601
DV
2923#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2924#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2925#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2926/*
2927 * This is the number of cycles out of the backlight modulation cycle for which
2928 * the backlight is on.
2929 *
2930 * This field must be no greater than the number of cycles in the complete
2931 * backlight modulation cycle.
2932 */
2933#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2934#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2935#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2936#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2937
5c969aa7 2938#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2939
7cf41601
DV
2940/* New registers for PCH-split platforms. Safe where new bits show up, the
2941 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2942#define BLC_PWM_CPU_CTL2 0x48250
2943#define BLC_PWM_CPU_CTL 0x48254
2944
be256dc7
PZ
2945#define HSW_BLC_PWM2_CTL 0x48350
2946
7cf41601
DV
2947/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2948 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2949#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2950#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2951#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2952#define BLM_PCH_POLARITY (1 << 29)
2953#define BLC_PWM_PCH_CTL2 0xc8254
2954
be256dc7
PZ
2955#define UTIL_PIN_CTL 0x48400
2956#define UTIL_PIN_ENABLE (1 << 31)
2957
2958#define PCH_GTC_CTL 0xe7000
2959#define PCH_GTC_ENABLE (1 << 31)
2960
585fb111
JB
2961/* TV port control */
2962#define TV_CTL 0x68000
646b4269 2963/* Enables the TV encoder */
585fb111 2964# define TV_ENC_ENABLE (1 << 31)
646b4269 2965/* Sources the TV encoder input from pipe B instead of A. */
585fb111 2966# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 2967/* Outputs composite video (DAC A only) */
585fb111 2968# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 2969/* Outputs SVideo video (DAC B/C) */
585fb111 2970# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 2971/* Outputs Component video (DAC A/B/C) */
585fb111 2972# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 2973/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
2974# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2975# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 2976/* Enables slow sync generation (945GM only) */
585fb111 2977# define TV_SLOW_SYNC (1 << 20)
646b4269 2978/* Selects 4x oversampling for 480i and 576p */
585fb111 2979# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 2980/* Selects 2x oversampling for 720p and 1080i */
585fb111 2981# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 2982/* Selects no oversampling for 1080p */
585fb111 2983# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 2984/* Selects 8x oversampling */
585fb111 2985# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 2986/* Selects progressive mode rather than interlaced */
585fb111 2987# define TV_PROGRESSIVE (1 << 17)
646b4269 2988/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 2989# define TV_PAL_BURST (1 << 16)
646b4269 2990/* Field for setting delay of Y compared to C */
585fb111 2991# define TV_YC_SKEW_MASK (7 << 12)
646b4269 2992/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 2993# define TV_ENC_SDP_FIX (1 << 11)
646b4269 2994/*
585fb111
JB
2995 * Enables a fix for the 915GM only.
2996 *
2997 * Not sure what it does.
2998 */
2999# define TV_ENC_C0_FIX (1 << 10)
646b4269 3000/* Bits that must be preserved by software */
d2d9f232 3001# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3002# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3003/* Read-only state that reports all features enabled */
585fb111 3004# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3005/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3006# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3007/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3008# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3009/* Normal operation */
585fb111 3010# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3011/* Encoder test pattern 1 - combo pattern */
585fb111 3012# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3013/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3014# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3015/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3016# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3017/* Encoder test pattern 4 - random noise */
585fb111 3018# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3019/* Encoder test pattern 5 - linear color ramps */
585fb111 3020# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3021/*
585fb111
JB
3022 * This test mode forces the DACs to 50% of full output.
3023 *
3024 * This is used for load detection in combination with TVDAC_SENSE_MASK
3025 */
3026# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3027# define TV_TEST_MODE_MASK (7 << 0)
3028
3029#define TV_DAC 0x68004
b8ed2a4f 3030# define TV_DAC_SAVE 0x00ffff00
646b4269 3031/*
585fb111
JB
3032 * Reports that DAC state change logic has reported change (RO).
3033 *
3034 * This gets cleared when TV_DAC_STATE_EN is cleared
3035*/
3036# define TVDAC_STATE_CHG (1 << 31)
3037# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3038/* Reports that DAC A voltage is above the detect threshold */
585fb111 3039# define TVDAC_A_SENSE (1 << 30)
646b4269 3040/* Reports that DAC B voltage is above the detect threshold */
585fb111 3041# define TVDAC_B_SENSE (1 << 29)
646b4269 3042/* Reports that DAC C voltage is above the detect threshold */
585fb111 3043# define TVDAC_C_SENSE (1 << 28)
646b4269 3044/*
585fb111
JB
3045 * Enables DAC state detection logic, for load-based TV detection.
3046 *
3047 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3048 * to off, for load detection to work.
3049 */
3050# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3051/* Sets the DAC A sense value to high */
585fb111 3052# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3053/* Sets the DAC B sense value to high */
585fb111 3054# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3055/* Sets the DAC C sense value to high */
585fb111 3056# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3057/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3058# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3059/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3060# define ENC_TVDAC_SLEW_FAST (1 << 6)
3061# define DAC_A_1_3_V (0 << 4)
3062# define DAC_A_1_1_V (1 << 4)
3063# define DAC_A_0_7_V (2 << 4)
cb66c692 3064# define DAC_A_MASK (3 << 4)
585fb111
JB
3065# define DAC_B_1_3_V (0 << 2)
3066# define DAC_B_1_1_V (1 << 2)
3067# define DAC_B_0_7_V (2 << 2)
cb66c692 3068# define DAC_B_MASK (3 << 2)
585fb111
JB
3069# define DAC_C_1_3_V (0 << 0)
3070# define DAC_C_1_1_V (1 << 0)
3071# define DAC_C_0_7_V (2 << 0)
cb66c692 3072# define DAC_C_MASK (3 << 0)
585fb111 3073
646b4269 3074/*
585fb111
JB
3075 * CSC coefficients are stored in a floating point format with 9 bits of
3076 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3077 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3078 * -1 (0x3) being the only legal negative value.
3079 */
3080#define TV_CSC_Y 0x68010
3081# define TV_RY_MASK 0x07ff0000
3082# define TV_RY_SHIFT 16
3083# define TV_GY_MASK 0x00000fff
3084# define TV_GY_SHIFT 0
3085
3086#define TV_CSC_Y2 0x68014
3087# define TV_BY_MASK 0x07ff0000
3088# define TV_BY_SHIFT 16
646b4269 3089/*
585fb111
JB
3090 * Y attenuation for component video.
3091 *
3092 * Stored in 1.9 fixed point.
3093 */
3094# define TV_AY_MASK 0x000003ff
3095# define TV_AY_SHIFT 0
3096
3097#define TV_CSC_U 0x68018
3098# define TV_RU_MASK 0x07ff0000
3099# define TV_RU_SHIFT 16
3100# define TV_GU_MASK 0x000007ff
3101# define TV_GU_SHIFT 0
3102
3103#define TV_CSC_U2 0x6801c
3104# define TV_BU_MASK 0x07ff0000
3105# define TV_BU_SHIFT 16
646b4269 3106/*
585fb111
JB
3107 * U attenuation for component video.
3108 *
3109 * Stored in 1.9 fixed point.
3110 */
3111# define TV_AU_MASK 0x000003ff
3112# define TV_AU_SHIFT 0
3113
3114#define TV_CSC_V 0x68020
3115# define TV_RV_MASK 0x0fff0000
3116# define TV_RV_SHIFT 16
3117# define TV_GV_MASK 0x000007ff
3118# define TV_GV_SHIFT 0
3119
3120#define TV_CSC_V2 0x68024
3121# define TV_BV_MASK 0x07ff0000
3122# define TV_BV_SHIFT 16
646b4269 3123/*
585fb111
JB
3124 * V attenuation for component video.
3125 *
3126 * Stored in 1.9 fixed point.
3127 */
3128# define TV_AV_MASK 0x000007ff
3129# define TV_AV_SHIFT 0
3130
3131#define TV_CLR_KNOBS 0x68028
646b4269 3132/* 2s-complement brightness adjustment */
585fb111
JB
3133# define TV_BRIGHTNESS_MASK 0xff000000
3134# define TV_BRIGHTNESS_SHIFT 24
646b4269 3135/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3136# define TV_CONTRAST_MASK 0x00ff0000
3137# define TV_CONTRAST_SHIFT 16
646b4269 3138/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3139# define TV_SATURATION_MASK 0x0000ff00
3140# define TV_SATURATION_SHIFT 8
646b4269 3141/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3142# define TV_HUE_MASK 0x000000ff
3143# define TV_HUE_SHIFT 0
3144
3145#define TV_CLR_LEVEL 0x6802c
646b4269 3146/* Controls the DAC level for black */
585fb111
JB
3147# define TV_BLACK_LEVEL_MASK 0x01ff0000
3148# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3149/* Controls the DAC level for blanking */
585fb111
JB
3150# define TV_BLANK_LEVEL_MASK 0x000001ff
3151# define TV_BLANK_LEVEL_SHIFT 0
3152
3153#define TV_H_CTL_1 0x68030
646b4269 3154/* Number of pixels in the hsync. */
585fb111
JB
3155# define TV_HSYNC_END_MASK 0x1fff0000
3156# define TV_HSYNC_END_SHIFT 16
646b4269 3157/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3158# define TV_HTOTAL_MASK 0x00001fff
3159# define TV_HTOTAL_SHIFT 0
3160
3161#define TV_H_CTL_2 0x68034
646b4269 3162/* Enables the colorburst (needed for non-component color) */
585fb111 3163# define TV_BURST_ENA (1 << 31)
646b4269 3164/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3165# define TV_HBURST_START_SHIFT 16
3166# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3167/* Length of the colorburst */
585fb111
JB
3168# define TV_HBURST_LEN_SHIFT 0
3169# define TV_HBURST_LEN_MASK 0x0001fff
3170
3171#define TV_H_CTL_3 0x68038
646b4269 3172/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3173# define TV_HBLANK_END_SHIFT 16
3174# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3175/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3176# define TV_HBLANK_START_SHIFT 0
3177# define TV_HBLANK_START_MASK 0x0001fff
3178
3179#define TV_V_CTL_1 0x6803c
646b4269 3180/* XXX */
585fb111
JB
3181# define TV_NBR_END_SHIFT 16
3182# define TV_NBR_END_MASK 0x07ff0000
646b4269 3183/* XXX */
585fb111
JB
3184# define TV_VI_END_F1_SHIFT 8
3185# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3186/* XXX */
585fb111
JB
3187# define TV_VI_END_F2_SHIFT 0
3188# define TV_VI_END_F2_MASK 0x0000003f
3189
3190#define TV_V_CTL_2 0x68040
646b4269 3191/* Length of vsync, in half lines */
585fb111
JB
3192# define TV_VSYNC_LEN_MASK 0x07ff0000
3193# define TV_VSYNC_LEN_SHIFT 16
646b4269 3194/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3195 * number of half lines.
3196 */
3197# define TV_VSYNC_START_F1_MASK 0x00007f00
3198# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3199/*
585fb111
JB
3200 * Offset of the start of vsync in field 2, measured in one less than the
3201 * number of half lines.
3202 */
3203# define TV_VSYNC_START_F2_MASK 0x0000007f
3204# define TV_VSYNC_START_F2_SHIFT 0
3205
3206#define TV_V_CTL_3 0x68044
646b4269 3207/* Enables generation of the equalization signal */
585fb111 3208# define TV_EQUAL_ENA (1 << 31)
646b4269 3209/* Length of vsync, in half lines */
585fb111
JB
3210# define TV_VEQ_LEN_MASK 0x007f0000
3211# define TV_VEQ_LEN_SHIFT 16
646b4269 3212/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3213 * the number of half lines.
3214 */
3215# define TV_VEQ_START_F1_MASK 0x0007f00
3216# define TV_VEQ_START_F1_SHIFT 8
646b4269 3217/*
585fb111
JB
3218 * Offset of the start of equalization in field 2, measured in one less than
3219 * the number of half lines.
3220 */
3221# define TV_VEQ_START_F2_MASK 0x000007f
3222# define TV_VEQ_START_F2_SHIFT 0
3223
3224#define TV_V_CTL_4 0x68048
646b4269 3225/*
585fb111
JB
3226 * Offset to start of vertical colorburst, measured in one less than the
3227 * number of lines from vertical start.
3228 */
3229# define TV_VBURST_START_F1_MASK 0x003f0000
3230# define TV_VBURST_START_F1_SHIFT 16
646b4269 3231/*
585fb111
JB
3232 * Offset to the end of vertical colorburst, measured in one less than the
3233 * number of lines from the start of NBR.
3234 */
3235# define TV_VBURST_END_F1_MASK 0x000000ff
3236# define TV_VBURST_END_F1_SHIFT 0
3237
3238#define TV_V_CTL_5 0x6804c
646b4269 3239/*
585fb111
JB
3240 * Offset to start of vertical colorburst, measured in one less than the
3241 * number of lines from vertical start.
3242 */
3243# define TV_VBURST_START_F2_MASK 0x003f0000
3244# define TV_VBURST_START_F2_SHIFT 16
646b4269 3245/*
585fb111
JB
3246 * Offset to the end of vertical colorburst, measured in one less than the
3247 * number of lines from the start of NBR.
3248 */
3249# define TV_VBURST_END_F2_MASK 0x000000ff
3250# define TV_VBURST_END_F2_SHIFT 0
3251
3252#define TV_V_CTL_6 0x68050
646b4269 3253/*
585fb111
JB
3254 * Offset to start of vertical colorburst, measured in one less than the
3255 * number of lines from vertical start.
3256 */
3257# define TV_VBURST_START_F3_MASK 0x003f0000
3258# define TV_VBURST_START_F3_SHIFT 16
646b4269 3259/*
585fb111
JB
3260 * Offset to the end of vertical colorburst, measured in one less than the
3261 * number of lines from the start of NBR.
3262 */
3263# define TV_VBURST_END_F3_MASK 0x000000ff
3264# define TV_VBURST_END_F3_SHIFT 0
3265
3266#define TV_V_CTL_7 0x68054
646b4269 3267/*
585fb111
JB
3268 * Offset to start of vertical colorburst, measured in one less than the
3269 * number of lines from vertical start.
3270 */
3271# define TV_VBURST_START_F4_MASK 0x003f0000
3272# define TV_VBURST_START_F4_SHIFT 16
646b4269 3273/*
585fb111
JB
3274 * Offset to the end of vertical colorburst, measured in one less than the
3275 * number of lines from the start of NBR.
3276 */
3277# define TV_VBURST_END_F4_MASK 0x000000ff
3278# define TV_VBURST_END_F4_SHIFT 0
3279
3280#define TV_SC_CTL_1 0x68060
646b4269 3281/* Turns on the first subcarrier phase generation DDA */
585fb111 3282# define TV_SC_DDA1_EN (1 << 31)
646b4269 3283/* Turns on the first subcarrier phase generation DDA */
585fb111 3284# define TV_SC_DDA2_EN (1 << 30)
646b4269 3285/* Turns on the first subcarrier phase generation DDA */
585fb111 3286# define TV_SC_DDA3_EN (1 << 29)
646b4269 3287/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3288# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3289/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3290# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3291/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3292# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3293/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3294# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3295/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3296# define TV_BURST_LEVEL_MASK 0x00ff0000
3297# define TV_BURST_LEVEL_SHIFT 16
646b4269 3298/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3299# define TV_SCDDA1_INC_MASK 0x00000fff
3300# define TV_SCDDA1_INC_SHIFT 0
3301
3302#define TV_SC_CTL_2 0x68064
646b4269 3303/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3304# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3305# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3306/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3307# define TV_SCDDA2_INC_MASK 0x00007fff
3308# define TV_SCDDA2_INC_SHIFT 0
3309
3310#define TV_SC_CTL_3 0x68068
646b4269 3311/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3312# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3313# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3314/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3315# define TV_SCDDA3_INC_MASK 0x00007fff
3316# define TV_SCDDA3_INC_SHIFT 0
3317
3318#define TV_WIN_POS 0x68070
646b4269 3319/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3320# define TV_XPOS_MASK 0x1fff0000
3321# define TV_XPOS_SHIFT 16
646b4269 3322/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3323# define TV_YPOS_MASK 0x00000fff
3324# define TV_YPOS_SHIFT 0
3325
3326#define TV_WIN_SIZE 0x68074
646b4269 3327/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3328# define TV_XSIZE_MASK 0x1fff0000
3329# define TV_XSIZE_SHIFT 16
646b4269 3330/*
585fb111
JB
3331 * Vertical size of the display window, measured in pixels.
3332 *
3333 * Must be even for interlaced modes.
3334 */
3335# define TV_YSIZE_MASK 0x00000fff
3336# define TV_YSIZE_SHIFT 0
3337
3338#define TV_FILTER_CTL_1 0x68080
646b4269 3339/*
585fb111
JB
3340 * Enables automatic scaling calculation.
3341 *
3342 * If set, the rest of the registers are ignored, and the calculated values can
3343 * be read back from the register.
3344 */
3345# define TV_AUTO_SCALE (1 << 31)
646b4269 3346/*
585fb111
JB
3347 * Disables the vertical filter.
3348 *
3349 * This is required on modes more than 1024 pixels wide */
3350# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3351/* Enables adaptive vertical filtering */
585fb111
JB
3352# define TV_VADAPT (1 << 28)
3353# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3354/* Selects the least adaptive vertical filtering mode */
585fb111 3355# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3356/* Selects the moderately adaptive vertical filtering mode */
585fb111 3357# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3358/* Selects the most adaptive vertical filtering mode */
585fb111 3359# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3360/*
585fb111
JB
3361 * Sets the horizontal scaling factor.
3362 *
3363 * This should be the fractional part of the horizontal scaling factor divided
3364 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3365 *
3366 * (src width - 1) / ((oversample * dest width) - 1)
3367 */
3368# define TV_HSCALE_FRAC_MASK 0x00003fff
3369# define TV_HSCALE_FRAC_SHIFT 0
3370
3371#define TV_FILTER_CTL_2 0x68084
646b4269 3372/*
585fb111
JB
3373 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3374 *
3375 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3376 */
3377# define TV_VSCALE_INT_MASK 0x00038000
3378# define TV_VSCALE_INT_SHIFT 15
646b4269 3379/*
585fb111
JB
3380 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3381 *
3382 * \sa TV_VSCALE_INT_MASK
3383 */
3384# define TV_VSCALE_FRAC_MASK 0x00007fff
3385# define TV_VSCALE_FRAC_SHIFT 0
3386
3387#define TV_FILTER_CTL_3 0x68088
646b4269 3388/*
585fb111
JB
3389 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3390 *
3391 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3392 *
3393 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3394 */
3395# define TV_VSCALE_IP_INT_MASK 0x00038000
3396# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3397/*
585fb111
JB
3398 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3399 *
3400 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3401 *
3402 * \sa TV_VSCALE_IP_INT_MASK
3403 */
3404# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3405# define TV_VSCALE_IP_FRAC_SHIFT 0
3406
3407#define TV_CC_CONTROL 0x68090
3408# define TV_CC_ENABLE (1 << 31)
646b4269 3409/*
585fb111
JB
3410 * Specifies which field to send the CC data in.
3411 *
3412 * CC data is usually sent in field 0.
3413 */
3414# define TV_CC_FID_MASK (1 << 27)
3415# define TV_CC_FID_SHIFT 27
646b4269 3416/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3417# define TV_CC_HOFF_MASK 0x03ff0000
3418# define TV_CC_HOFF_SHIFT 16
646b4269 3419/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3420# define TV_CC_LINE_MASK 0x0000003f
3421# define TV_CC_LINE_SHIFT 0
3422
3423#define TV_CC_DATA 0x68094
3424# define TV_CC_RDY (1 << 31)
646b4269 3425/* Second word of CC data to be transmitted. */
585fb111
JB
3426# define TV_CC_DATA_2_MASK 0x007f0000
3427# define TV_CC_DATA_2_SHIFT 16
646b4269 3428/* First word of CC data to be transmitted. */
585fb111
JB
3429# define TV_CC_DATA_1_MASK 0x0000007f
3430# define TV_CC_DATA_1_SHIFT 0
3431
3432#define TV_H_LUMA_0 0x68100
3433#define TV_H_LUMA_59 0x681ec
3434#define TV_H_CHROMA_0 0x68200
3435#define TV_H_CHROMA_59 0x682ec
3436#define TV_V_LUMA_0 0x68300
3437#define TV_V_LUMA_42 0x683a8
3438#define TV_V_CHROMA_0 0x68400
3439#define TV_V_CHROMA_42 0x684a8
3440
040d87f1 3441/* Display Port */
32f9d658 3442#define DP_A 0x64000 /* eDP */
040d87f1
KP
3443#define DP_B 0x64100
3444#define DP_C 0x64200
3445#define DP_D 0x64300
3446
3447#define DP_PORT_EN (1 << 31)
3448#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3449#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3450#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3451#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3452
040d87f1
KP
3453/* Link training mode - select a suitable mode for each stage */
3454#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3455#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3456#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3457#define DP_LINK_TRAIN_OFF (3 << 28)
3458#define DP_LINK_TRAIN_MASK (3 << 28)
3459#define DP_LINK_TRAIN_SHIFT 28
3460
8db9d77b
ZW
3461/* CPT Link training mode */
3462#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3463#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3464#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3465#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3466#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3467#define DP_LINK_TRAIN_SHIFT_CPT 8
3468
040d87f1
KP
3469/* Signal voltages. These are mostly controlled by the other end */
3470#define DP_VOLTAGE_0_4 (0 << 25)
3471#define DP_VOLTAGE_0_6 (1 << 25)
3472#define DP_VOLTAGE_0_8 (2 << 25)
3473#define DP_VOLTAGE_1_2 (3 << 25)
3474#define DP_VOLTAGE_MASK (7 << 25)
3475#define DP_VOLTAGE_SHIFT 25
3476
3477/* Signal pre-emphasis levels, like voltages, the other end tells us what
3478 * they want
3479 */
3480#define DP_PRE_EMPHASIS_0 (0 << 22)
3481#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3482#define DP_PRE_EMPHASIS_6 (2 << 22)
3483#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3484#define DP_PRE_EMPHASIS_MASK (7 << 22)
3485#define DP_PRE_EMPHASIS_SHIFT 22
3486
3487/* How many wires to use. I guess 3 was too hard */
17aa6be9 3488#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3489#define DP_PORT_WIDTH_MASK (7 << 19)
3490
3491/* Mystic DPCD version 1.1 special mode */
3492#define DP_ENHANCED_FRAMING (1 << 18)
3493
32f9d658
ZW
3494/* eDP */
3495#define DP_PLL_FREQ_270MHZ (0 << 16)
3496#define DP_PLL_FREQ_160MHZ (1 << 16)
3497#define DP_PLL_FREQ_MASK (3 << 16)
3498
646b4269 3499/* locked once port is enabled */
040d87f1
KP
3500#define DP_PORT_REVERSAL (1 << 15)
3501
32f9d658
ZW
3502/* eDP */
3503#define DP_PLL_ENABLE (1 << 14)
3504
646b4269 3505/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3506#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3507
3508#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3509#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3510
646b4269 3511/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3512#define DP_COLOR_RANGE_16_235 (1 << 8)
3513
646b4269 3514/* Turn on the audio link */
040d87f1
KP
3515#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3516
646b4269 3517/* vs and hs sync polarity */
040d87f1
KP
3518#define DP_SYNC_VS_HIGH (1 << 4)
3519#define DP_SYNC_HS_HIGH (1 << 3)
3520
646b4269 3521/* A fantasy */
040d87f1
KP
3522#define DP_DETECTED (1 << 2)
3523
646b4269 3524/* The aux channel provides a way to talk to the
040d87f1
KP
3525 * signal sink for DDC etc. Max packet size supported
3526 * is 20 bytes in each direction, hence the 5 fixed
3527 * data registers
3528 */
32f9d658
ZW
3529#define DPA_AUX_CH_CTL 0x64010
3530#define DPA_AUX_CH_DATA1 0x64014
3531#define DPA_AUX_CH_DATA2 0x64018
3532#define DPA_AUX_CH_DATA3 0x6401c
3533#define DPA_AUX_CH_DATA4 0x64020
3534#define DPA_AUX_CH_DATA5 0x64024
3535
040d87f1
KP
3536#define DPB_AUX_CH_CTL 0x64110
3537#define DPB_AUX_CH_DATA1 0x64114
3538#define DPB_AUX_CH_DATA2 0x64118
3539#define DPB_AUX_CH_DATA3 0x6411c
3540#define DPB_AUX_CH_DATA4 0x64120
3541#define DPB_AUX_CH_DATA5 0x64124
3542
3543#define DPC_AUX_CH_CTL 0x64210
3544#define DPC_AUX_CH_DATA1 0x64214
3545#define DPC_AUX_CH_DATA2 0x64218
3546#define DPC_AUX_CH_DATA3 0x6421c
3547#define DPC_AUX_CH_DATA4 0x64220
3548#define DPC_AUX_CH_DATA5 0x64224
3549
3550#define DPD_AUX_CH_CTL 0x64310
3551#define DPD_AUX_CH_DATA1 0x64314
3552#define DPD_AUX_CH_DATA2 0x64318
3553#define DPD_AUX_CH_DATA3 0x6431c
3554#define DPD_AUX_CH_DATA4 0x64320
3555#define DPD_AUX_CH_DATA5 0x64324
3556
3557#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3558#define DP_AUX_CH_CTL_DONE (1 << 30)
3559#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3560#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3561#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3562#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3563#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3564#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3565#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3566#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3567#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3568#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3569#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3570#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3571#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3572#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3573#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3574#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3575#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3576#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3577#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3578
3579/*
3580 * Computing GMCH M and N values for the Display Port link
3581 *
3582 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3583 *
3584 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3585 *
3586 * The GMCH value is used internally
3587 *
3588 * bytes_per_pixel is the number of bytes coming out of the plane,
3589 * which is after the LUTs, so we want the bytes for our color format.
3590 * For our current usage, this is always 3, one byte for R, G and B.
3591 */
e3b95f1e
DV
3592#define _PIPEA_DATA_M_G4X 0x70050
3593#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3594
3595/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3596#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3597#define TU_SIZE_SHIFT 25
a65851af 3598#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3599
a65851af
VS
3600#define DATA_LINK_M_N_MASK (0xffffff)
3601#define DATA_LINK_N_MAX (0x800000)
040d87f1 3602
e3b95f1e
DV
3603#define _PIPEA_DATA_N_G4X 0x70054
3604#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3605#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3606
3607/*
3608 * Computing Link M and N values for the Display Port link
3609 *
3610 * Link M / N = pixel_clock / ls_clk
3611 *
3612 * (the DP spec calls pixel_clock the 'strm_clk')
3613 *
3614 * The Link value is transmitted in the Main Stream
3615 * Attributes and VB-ID.
3616 */
3617
e3b95f1e
DV
3618#define _PIPEA_LINK_M_G4X 0x70060
3619#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3620#define PIPEA_DP_LINK_M_MASK (0xffffff)
3621
e3b95f1e
DV
3622#define _PIPEA_LINK_N_G4X 0x70064
3623#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3624#define PIPEA_DP_LINK_N_MASK (0xffffff)
3625
e3b95f1e
DV
3626#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3627#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3628#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3629#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3630
585fb111
JB
3631/* Display & cursor control */
3632
3633/* Pipe A */
a57c774a 3634#define _PIPEADSL 0x70000
837ba00f
PZ
3635#define DSL_LINEMASK_GEN2 0x00000fff
3636#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3637#define _PIPEACONF 0x70008
5eddb70b
CW
3638#define PIPECONF_ENABLE (1<<31)
3639#define PIPECONF_DISABLE 0
3640#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3641#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3642#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3643#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3644#define PIPECONF_SINGLE_WIDE 0
3645#define PIPECONF_PIPE_UNLOCKED 0
3646#define PIPECONF_PIPE_LOCKED (1<<25)
3647#define PIPECONF_PALETTE 0
3648#define PIPECONF_GAMMA (1<<24)
585fb111 3649#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3650#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3651#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3652/* Note that pre-gen3 does not support interlaced display directly. Panel
3653 * fitting must be disabled on pre-ilk for interlaced. */
3654#define PIPECONF_PROGRESSIVE (0 << 21)
3655#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3656#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3657#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3658#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3659/* Ironlake and later have a complete new set of values for interlaced. PFIT
3660 * means panel fitter required, PF means progressive fetch, DBL means power
3661 * saving pixel doubling. */
3662#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3663#define PIPECONF_INTERLACED_ILK (3 << 21)
3664#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3665#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3666#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3667#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3668#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3669#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3670#define PIPECONF_BPC_MASK (0x7 << 5)
3671#define PIPECONF_8BPC (0<<5)
3672#define PIPECONF_10BPC (1<<5)
3673#define PIPECONF_6BPC (2<<5)
3674#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3675#define PIPECONF_DITHER_EN (1<<4)
3676#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3677#define PIPECONF_DITHER_TYPE_SP (0<<2)
3678#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3679#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3680#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3681#define _PIPEASTAT 0x70024
585fb111 3682#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3683#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3684#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3685#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3686#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3687#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3688#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3689#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3690#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3691#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3692#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3693#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3694#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3695#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3696#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3697#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3698#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3699#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3700#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3701#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3702#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3703#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3704#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3705#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3706#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3707#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3708#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3709#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3710#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3711#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3712#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3713#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3714#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3715#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3716#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3717#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3718#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3719#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3720#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3721#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3722#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3723#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3724#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3725#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3726#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3727#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3728#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3729
755e9019
ID
3730#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3731#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3732
84fd4f4e
RB
3733#define PIPE_A_OFFSET 0x70000
3734#define PIPE_B_OFFSET 0x71000
3735#define PIPE_C_OFFSET 0x72000
3736#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3737/*
3738 * There's actually no pipe EDP. Some pipe registers have
3739 * simply shifted from the pipe to the transcoder, while
3740 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3741 * to access such registers in transcoder EDP.
3742 */
3743#define PIPE_EDP_OFFSET 0x7f000
3744
5c969aa7
DL
3745#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3746 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3747 dev_priv->info.display_mmio_offset)
a57c774a
AK
3748
3749#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3750#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3751#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3752#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3753#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3754
756f85cf
PZ
3755#define _PIPE_MISC_A 0x70030
3756#define _PIPE_MISC_B 0x71030
3757#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3758#define PIPEMISC_DITHER_8_BPC (0<<5)
3759#define PIPEMISC_DITHER_10_BPC (1<<5)
3760#define PIPEMISC_DITHER_6_BPC (2<<5)
3761#define PIPEMISC_DITHER_12_BPC (3<<5)
3762#define PIPEMISC_DITHER_ENABLE (1<<4)
3763#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3764#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3765#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3766
b41fbda1 3767#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3768#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3769#define PIPEB_HLINE_INT_EN (1<<28)
3770#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3771#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3772#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3773#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3774#define PIPE_PSR_INT_EN (1<<22)
7983117f 3775#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3776#define PIPEA_HLINE_INT_EN (1<<20)
3777#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3778#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3779#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3780#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3781#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3782#define PIPEC_HLINE_INT_EN (1<<12)
3783#define PIPEC_VBLANK_INT_EN (1<<11)
3784#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3785#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3786#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3787
bf67a6fd
VS
3788#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3789#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3790#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3791#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3792#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3793#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3794#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3795#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3796#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3797#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3798#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3799#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3800#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3801#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3802#define DPINVGTT_EN_MASK_CHV 0xfff0000
3803#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3804#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3805#define PLANEC_INVALID_GTT_STATUS (1<<9)
3806#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3807#define CURSORB_INVALID_GTT_STATUS (1<<7)
3808#define CURSORA_INVALID_GTT_STATUS (1<<6)
3809#define SPRITED_INVALID_GTT_STATUS (1<<5)
3810#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3811#define PLANEB_INVALID_GTT_STATUS (1<<3)
3812#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3813#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3814#define PLANEA_INVALID_GTT_STATUS (1<<0)
3815#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3816#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3817
585fb111
JB
3818#define DSPARB 0x70030
3819#define DSPARB_CSTART_MASK (0x7f << 7)
3820#define DSPARB_CSTART_SHIFT 7
3821#define DSPARB_BSTART_MASK (0x7f)
3822#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3823#define DSPARB_BEND_SHIFT 9 /* on 855 */
3824#define DSPARB_AEND_SHIFT 0
3825
5c969aa7 3826#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3827#define DSPFW_SR_SHIFT 23
0206e353 3828#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3829#define DSPFW_CURSORB_SHIFT 16
d4294342 3830#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3831#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3832#define DSPFW_PLANEB_MASK (0x7f<<8)
3833#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3834#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3835#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3836#define DSPFW_CURSORA_SHIFT 8
d4294342 3837#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3838#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3839#define DSPFW_HPLL_SR_EN (1<<31)
3840#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3841#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3842#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3843#define DSPFW_HPLL_CURSOR_SHIFT 16
3844#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3845#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3846#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3847#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3848
12a3c055
GB
3849/* drain latency register values*/
3850#define DRAIN_LATENCY_PRECISION_32 32
3851#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3852#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3853#define DDL_CURSORA_PRECISION_32 (1<<31)
3854#define DDL_CURSORA_PRECISION_16 (0<<31)
3855#define DDL_CURSORA_SHIFT 24
c294c545
VS
3856#define DDL_SPRITEB_PRECISION_32 (1<<23)
3857#define DDL_SPRITEB_PRECISION_16 (0<<23)
3858#define DDL_SPRITEB_SHIFT 16
3859#define DDL_SPRITEA_PRECISION_32 (1<<15)
3860#define DDL_SPRITEA_PRECISION_16 (0<<15)
3861#define DDL_SPRITEA_SHIFT 8
12a3c055
GB
3862#define DDL_PLANEA_PRECISION_32 (1<<7)
3863#define DDL_PLANEA_PRECISION_16 (0<<7)
c294c545
VS
3864#define DDL_PLANEA_SHIFT 0
3865
8f6d8ee9 3866#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3867#define DDL_CURSORB_PRECISION_32 (1<<31)
3868#define DDL_CURSORB_PRECISION_16 (0<<31)
3869#define DDL_CURSORB_SHIFT 24
c294c545
VS
3870#define DDL_SPRITED_PRECISION_32 (1<<23)
3871#define DDL_SPRITED_PRECISION_16 (0<<23)
3872#define DDL_SPRITED_SHIFT 16
3873#define DDL_SPRITEC_PRECISION_32 (1<<15)
3874#define DDL_SPRITEC_PRECISION_16 (0<<15)
3875#define DDL_SPRITEC_SHIFT 8
12a3c055
GB
3876#define DDL_PLANEB_PRECISION_32 (1<<7)
3877#define DDL_PLANEB_PRECISION_16 (0<<7)
c294c545
VS
3878#define DDL_PLANEB_SHIFT 0
3879
3880#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3881#define DDL_CURSORC_PRECISION_32 (1<<31)
3882#define DDL_CURSORC_PRECISION_16 (0<<31)
3883#define DDL_CURSORC_SHIFT 24
3884#define DDL_SPRITEF_PRECISION_32 (1<<23)
3885#define DDL_SPRITEF_PRECISION_16 (0<<23)
3886#define DDL_SPRITEF_SHIFT 16
3887#define DDL_SPRITEE_PRECISION_32 (1<<15)
3888#define DDL_SPRITEE_PRECISION_16 (0<<15)
3889#define DDL_SPRITEE_SHIFT 8
3890#define DDL_PLANEC_PRECISION_32 (1<<7)
3891#define DDL_PLANEC_PRECISION_16 (0<<7)
3892#define DDL_PLANEC_SHIFT 0
12a3c055 3893
7662c8bd 3894/* FIFO watermark sizes etc */
0e442c60 3895#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3896#define I915_FIFO_LINE_SIZE 64
3897#define I830_FIFO_LINE_SIZE 32
0e442c60 3898
ceb04246 3899#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3900#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3901#define I965_FIFO_SIZE 512
3902#define I945_FIFO_SIZE 127
7662c8bd 3903#define I915_FIFO_SIZE 95
dff33cfc 3904#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3905#define I830_FIFO_SIZE 95
0e442c60 3906
ceb04246 3907#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3908#define G4X_MAX_WM 0x3f
7662c8bd
SL
3909#define I915_MAX_WM 0x3f
3910
f2b115e6
AJ
3911#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3912#define PINEVIEW_FIFO_LINE_SIZE 64
3913#define PINEVIEW_MAX_WM 0x1ff
3914#define PINEVIEW_DFT_WM 0x3f
3915#define PINEVIEW_DFT_HPLLOFF_WM 0
3916#define PINEVIEW_GUARD_WM 10
3917#define PINEVIEW_CURSOR_FIFO 64
3918#define PINEVIEW_CURSOR_MAX_WM 0x3f
3919#define PINEVIEW_CURSOR_DFT_WM 0
3920#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3921
ceb04246 3922#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3923#define I965_CURSOR_FIFO 64
3924#define I965_CURSOR_MAX_WM 32
3925#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3926
3927/* define the Watermark register on Ironlake */
3928#define WM0_PIPEA_ILK 0x45100
1996d624 3929#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3930#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3931#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3932#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3933#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3934
3935#define WM0_PIPEB_ILK 0x45104
d6c892df 3936#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3937#define WM1_LP_ILK 0x45108
3938#define WM1_LP_SR_EN (1<<31)
3939#define WM1_LP_LATENCY_SHIFT 24
3940#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3941#define WM1_LP_FBC_MASK (0xf<<20)
3942#define WM1_LP_FBC_SHIFT 20
416f4727 3943#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3944#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3945#define WM1_LP_SR_SHIFT 8
1996d624 3946#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3947#define WM2_LP_ILK 0x4510c
3948#define WM2_LP_EN (1<<31)
3949#define WM3_LP_ILK 0x45110
3950#define WM3_LP_EN (1<<31)
3951#define WM1S_LP_ILK 0x45120
b840d907
JB
3952#define WM2S_LP_IVB 0x45124
3953#define WM3S_LP_IVB 0x45128
dd8849c8 3954#define WM1S_LP_EN (1<<31)
7f8a8569 3955
cca32e9a
PZ
3956#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3957 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3958 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3959
7f8a8569
ZW
3960/* Memory latency timer register */
3961#define MLTR_ILK 0x11222
b79d4990
JB
3962#define MLTR_WM1_SHIFT 0
3963#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3964/* the unit of memory self-refresh latency time is 0.5us */
3965#define ILK_SRLT_MASK 0x3f
3966
1398261a
YL
3967
3968/* the address where we get all kinds of latency value */
3969#define SSKPD 0x5d10
3970#define SSKPD_WM_MASK 0x3f
3971#define SSKPD_WM0_SHIFT 0
3972#define SSKPD_WM1_SHIFT 8
3973#define SSKPD_WM2_SHIFT 16
3974#define SSKPD_WM3_SHIFT 24
3975
585fb111
JB
3976/*
3977 * The two pipe frame counter registers are not synchronized, so
3978 * reading a stable value is somewhat tricky. The following code
3979 * should work:
3980 *
3981 * do {
3982 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3983 * PIPE_FRAME_HIGH_SHIFT;
3984 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3985 * PIPE_FRAME_LOW_SHIFT);
3986 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3987 * PIPE_FRAME_HIGH_SHIFT);
3988 * } while (high1 != high2);
3989 * frame = (high1 << 8) | low1;
3990 */
25a2e2d0 3991#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3992#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3993#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3994#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3995#define PIPE_FRAME_LOW_MASK 0xff000000
3996#define PIPE_FRAME_LOW_SHIFT 24
3997#define PIPE_PIXEL_MASK 0x00ffffff
3998#define PIPE_PIXEL_SHIFT 0
9880b7a5 3999/* GM45+ just has to be different */
eb6008ad
RB
4000#define _PIPEA_FRMCOUNT_GM45 0x70040
4001#define _PIPEA_FLIPCOUNT_GM45 0x70044
4002#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4003#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4004
4005/* Cursor A & B regs */
5efb3e28 4006#define _CURACNTR 0x70080
14b60391
JB
4007/* Old style CUR*CNTR flags (desktop 8xx) */
4008#define CURSOR_ENABLE 0x80000000
4009#define CURSOR_GAMMA_ENABLE 0x40000000
4010#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 4011#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4012#define CURSOR_FORMAT_SHIFT 24
4013#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4014#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4015#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4016#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4017#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4018#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4019/* New style CUR*CNTR flags */
4020#define CURSOR_MODE 0x27
585fb111 4021#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4022#define CURSOR_MODE_128_32B_AX 0x02
4023#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4024#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4025#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4026#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4027#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4028#define MCURSOR_PIPE_SELECT (1 << 28)
4029#define MCURSOR_PIPE_A 0x00
4030#define MCURSOR_PIPE_B (1 << 28)
585fb111 4031#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 4032#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4033#define _CURABASE 0x70084
4034#define _CURAPOS 0x70088
585fb111
JB
4035#define CURSOR_POS_MASK 0x007FF
4036#define CURSOR_POS_SIGN 0x8000
4037#define CURSOR_X_SHIFT 0
4038#define CURSOR_Y_SHIFT 16
14b60391 4039#define CURSIZE 0x700a0
5efb3e28
VS
4040#define _CURBCNTR 0x700c0
4041#define _CURBBASE 0x700c4
4042#define _CURBPOS 0x700c8
585fb111 4043
65a21cd6
JB
4044#define _CURBCNTR_IVB 0x71080
4045#define _CURBBASE_IVB 0x71084
4046#define _CURBPOS_IVB 0x71088
4047
5efb3e28
VS
4048#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4049 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4050 dev_priv->info.display_mmio_offset)
4051
4052#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4053#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4054#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4055
5efb3e28
VS
4056#define CURSOR_A_OFFSET 0x70080
4057#define CURSOR_B_OFFSET 0x700c0
4058#define CHV_CURSOR_C_OFFSET 0x700e0
4059#define IVB_CURSOR_B_OFFSET 0x71080
4060#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4061
585fb111 4062/* Display A control */
a57c774a 4063#define _DSPACNTR 0x70180
585fb111
JB
4064#define DISPLAY_PLANE_ENABLE (1<<31)
4065#define DISPLAY_PLANE_DISABLE 0
4066#define DISPPLANE_GAMMA_ENABLE (1<<30)
4067#define DISPPLANE_GAMMA_DISABLE 0
4068#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4069#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4070#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4071#define DISPPLANE_BGRA555 (0x3<<26)
4072#define DISPPLANE_BGRX555 (0x4<<26)
4073#define DISPPLANE_BGRX565 (0x5<<26)
4074#define DISPPLANE_BGRX888 (0x6<<26)
4075#define DISPPLANE_BGRA888 (0x7<<26)
4076#define DISPPLANE_RGBX101010 (0x8<<26)
4077#define DISPPLANE_RGBA101010 (0x9<<26)
4078#define DISPPLANE_BGRX101010 (0xa<<26)
4079#define DISPPLANE_RGBX161616 (0xc<<26)
4080#define DISPPLANE_RGBX888 (0xe<<26)
4081#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4082#define DISPPLANE_STEREO_ENABLE (1<<25)
4083#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4084#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4085#define DISPPLANE_SEL_PIPE_SHIFT 24
4086#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4087#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4088#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4089#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4090#define DISPPLANE_SRC_KEY_DISABLE 0
4091#define DISPPLANE_LINE_DOUBLE (1<<20)
4092#define DISPPLANE_NO_LINE_DOUBLE 0
4093#define DISPPLANE_STEREO_POLARITY_FIRST 0
4094#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 4095#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4096#define DISPPLANE_TILED (1<<10)
a57c774a
AK
4097#define _DSPAADDR 0x70184
4098#define _DSPASTRIDE 0x70188
4099#define _DSPAPOS 0x7018C /* reserved */
4100#define _DSPASIZE 0x70190
4101#define _DSPASURF 0x7019C /* 965+ only */
4102#define _DSPATILEOFF 0x701A4 /* 965+ only */
4103#define _DSPAOFFSET 0x701A4 /* HSW */
4104#define _DSPASURFLIVE 0x701AC
4105
4106#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4107#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4108#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4109#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4110#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4111#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4112#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4113#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4114#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4115#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4116
446f2545
AR
4117/* Display/Sprite base address macros */
4118#define DISP_BASEADDR_MASK (0xfffff000)
4119#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4120#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4121
585fb111 4122/* VBIOS flags */
5c969aa7
DL
4123#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4124#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4125#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4126#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4127#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4128#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4129#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4130#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4131#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4132#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4133#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4134#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4135#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4136
4137/* Pipe B */
5c969aa7
DL
4138#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4139#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4140#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4141#define _PIPEBFRAMEHIGH 0x71040
4142#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4143#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4144#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4145
585fb111
JB
4146
4147/* Display B control */
5c969aa7 4148#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4149#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4150#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4151#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4152#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4153#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4154#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4155#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4156#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4157#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4158#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4159#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4160#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4161
b840d907
JB
4162/* Sprite A control */
4163#define _DVSACNTR 0x72180
4164#define DVS_ENABLE (1<<31)
4165#define DVS_GAMMA_ENABLE (1<<30)
4166#define DVS_PIXFORMAT_MASK (3<<25)
4167#define DVS_FORMAT_YUV422 (0<<25)
4168#define DVS_FORMAT_RGBX101010 (1<<25)
4169#define DVS_FORMAT_RGBX888 (2<<25)
4170#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4171#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4172#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4173#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4174#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4175#define DVS_YUV_ORDER_YUYV (0<<16)
4176#define DVS_YUV_ORDER_UYVY (1<<16)
4177#define DVS_YUV_ORDER_YVYU (2<<16)
4178#define DVS_YUV_ORDER_VYUY (3<<16)
4179#define DVS_DEST_KEY (1<<2)
4180#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4181#define DVS_TILED (1<<10)
4182#define _DVSALINOFF 0x72184
4183#define _DVSASTRIDE 0x72188
4184#define _DVSAPOS 0x7218c
4185#define _DVSASIZE 0x72190
4186#define _DVSAKEYVAL 0x72194
4187#define _DVSAKEYMSK 0x72198
4188#define _DVSASURF 0x7219c
4189#define _DVSAKEYMAXVAL 0x721a0
4190#define _DVSATILEOFF 0x721a4
4191#define _DVSASURFLIVE 0x721ac
4192#define _DVSASCALE 0x72204
4193#define DVS_SCALE_ENABLE (1<<31)
4194#define DVS_FILTER_MASK (3<<29)
4195#define DVS_FILTER_MEDIUM (0<<29)
4196#define DVS_FILTER_ENHANCING (1<<29)
4197#define DVS_FILTER_SOFTENING (2<<29)
4198#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4199#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4200#define _DVSAGAMC 0x72300
4201
4202#define _DVSBCNTR 0x73180
4203#define _DVSBLINOFF 0x73184
4204#define _DVSBSTRIDE 0x73188
4205#define _DVSBPOS 0x7318c
4206#define _DVSBSIZE 0x73190
4207#define _DVSBKEYVAL 0x73194
4208#define _DVSBKEYMSK 0x73198
4209#define _DVSBSURF 0x7319c
4210#define _DVSBKEYMAXVAL 0x731a0
4211#define _DVSBTILEOFF 0x731a4
4212#define _DVSBSURFLIVE 0x731ac
4213#define _DVSBSCALE 0x73204
4214#define _DVSBGAMC 0x73300
4215
4216#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4217#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4218#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4219#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4220#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4221#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4222#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4223#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4224#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4225#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4226#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4227#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4228
4229#define _SPRA_CTL 0x70280
4230#define SPRITE_ENABLE (1<<31)
4231#define SPRITE_GAMMA_ENABLE (1<<30)
4232#define SPRITE_PIXFORMAT_MASK (7<<25)
4233#define SPRITE_FORMAT_YUV422 (0<<25)
4234#define SPRITE_FORMAT_RGBX101010 (1<<25)
4235#define SPRITE_FORMAT_RGBX888 (2<<25)
4236#define SPRITE_FORMAT_RGBX161616 (3<<25)
4237#define SPRITE_FORMAT_YUV444 (4<<25)
4238#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4239#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4240#define SPRITE_SOURCE_KEY (1<<22)
4241#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4242#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4243#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4244#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4245#define SPRITE_YUV_ORDER_YUYV (0<<16)
4246#define SPRITE_YUV_ORDER_UYVY (1<<16)
4247#define SPRITE_YUV_ORDER_YVYU (2<<16)
4248#define SPRITE_YUV_ORDER_VYUY (3<<16)
4249#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4250#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4251#define SPRITE_TILED (1<<10)
4252#define SPRITE_DEST_KEY (1<<2)
4253#define _SPRA_LINOFF 0x70284
4254#define _SPRA_STRIDE 0x70288
4255#define _SPRA_POS 0x7028c
4256#define _SPRA_SIZE 0x70290
4257#define _SPRA_KEYVAL 0x70294
4258#define _SPRA_KEYMSK 0x70298
4259#define _SPRA_SURF 0x7029c
4260#define _SPRA_KEYMAX 0x702a0
4261#define _SPRA_TILEOFF 0x702a4
c54173a8 4262#define _SPRA_OFFSET 0x702a4
32ae46bf 4263#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4264#define _SPRA_SCALE 0x70304
4265#define SPRITE_SCALE_ENABLE (1<<31)
4266#define SPRITE_FILTER_MASK (3<<29)
4267#define SPRITE_FILTER_MEDIUM (0<<29)
4268#define SPRITE_FILTER_ENHANCING (1<<29)
4269#define SPRITE_FILTER_SOFTENING (2<<29)
4270#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4271#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4272#define _SPRA_GAMC 0x70400
4273
4274#define _SPRB_CTL 0x71280
4275#define _SPRB_LINOFF 0x71284
4276#define _SPRB_STRIDE 0x71288
4277#define _SPRB_POS 0x7128c
4278#define _SPRB_SIZE 0x71290
4279#define _SPRB_KEYVAL 0x71294
4280#define _SPRB_KEYMSK 0x71298
4281#define _SPRB_SURF 0x7129c
4282#define _SPRB_KEYMAX 0x712a0
4283#define _SPRB_TILEOFF 0x712a4
c54173a8 4284#define _SPRB_OFFSET 0x712a4
32ae46bf 4285#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4286#define _SPRB_SCALE 0x71304
4287#define _SPRB_GAMC 0x71400
4288
4289#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4290#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4291#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4292#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4293#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4294#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4295#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4296#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4297#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4298#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4299#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4300#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4301#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4302#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4303
921c3b67 4304#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4305#define SP_ENABLE (1<<31)
4ea67bc7 4306#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4307#define SP_PIXFORMAT_MASK (0xf<<26)
4308#define SP_FORMAT_YUV422 (0<<26)
4309#define SP_FORMAT_BGR565 (5<<26)
4310#define SP_FORMAT_BGRX8888 (6<<26)
4311#define SP_FORMAT_BGRA8888 (7<<26)
4312#define SP_FORMAT_RGBX1010102 (8<<26)
4313#define SP_FORMAT_RGBA1010102 (9<<26)
4314#define SP_FORMAT_RGBX8888 (0xe<<26)
4315#define SP_FORMAT_RGBA8888 (0xf<<26)
4316#define SP_SOURCE_KEY (1<<22)
4317#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4318#define SP_YUV_ORDER_YUYV (0<<16)
4319#define SP_YUV_ORDER_UYVY (1<<16)
4320#define SP_YUV_ORDER_YVYU (2<<16)
4321#define SP_YUV_ORDER_VYUY (3<<16)
4322#define SP_TILED (1<<10)
921c3b67
VS
4323#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4324#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4325#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4326#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4327#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4328#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4329#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4330#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4331#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4332#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4333#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4334
4335#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4336#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4337#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4338#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4339#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4340#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4341#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4342#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4343#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4344#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4345#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4346#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4347
4348#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4349#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4350#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4351#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4352#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4353#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4354#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4355#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4356#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4357#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4358#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4359#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4360
585fb111
JB
4361/* VBIOS regs */
4362#define VGACNTRL 0x71400
4363# define VGA_DISP_DISABLE (1 << 31)
4364# define VGA_2X_MODE (1 << 30)
4365# define VGA_PIPE_B_SELECT (1 << 29)
4366
766aa1c4
VS
4367#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4368
f2b115e6 4369/* Ironlake */
b9055052
ZW
4370
4371#define CPU_VGACNTRL 0x41000
4372
4373#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4374#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4375#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4376#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4377#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4378#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4379#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4380#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4381#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4382
4383/* refresh rate hardware control */
4384#define RR_HW_CTL 0x45300
4385#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4386#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4387
4388#define FDI_PLL_BIOS_0 0x46000
021357ac 4389#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4390#define FDI_PLL_BIOS_1 0x46004
4391#define FDI_PLL_BIOS_2 0x46008
4392#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4393#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4394#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4395
8956c8bb
EA
4396#define PCH_3DCGDIS0 0x46020
4397# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4398# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4399
06f37751
EA
4400#define PCH_3DCGDIS1 0x46024
4401# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4402
b9055052
ZW
4403#define FDI_PLL_FREQ_CTL 0x46030
4404#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4405#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4406#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4407
4408
a57c774a 4409#define _PIPEA_DATA_M1 0x60030
5eddb70b 4410#define PIPE_DATA_M1_OFFSET 0
a57c774a 4411#define _PIPEA_DATA_N1 0x60034
5eddb70b 4412#define PIPE_DATA_N1_OFFSET 0
b9055052 4413
a57c774a 4414#define _PIPEA_DATA_M2 0x60038
5eddb70b 4415#define PIPE_DATA_M2_OFFSET 0
a57c774a 4416#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4417#define PIPE_DATA_N2_OFFSET 0
b9055052 4418
a57c774a 4419#define _PIPEA_LINK_M1 0x60040
5eddb70b 4420#define PIPE_LINK_M1_OFFSET 0
a57c774a 4421#define _PIPEA_LINK_N1 0x60044
5eddb70b 4422#define PIPE_LINK_N1_OFFSET 0
b9055052 4423
a57c774a 4424#define _PIPEA_LINK_M2 0x60048
5eddb70b 4425#define PIPE_LINK_M2_OFFSET 0
a57c774a 4426#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4427#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4428
4429/* PIPEB timing regs are same start from 0x61000 */
4430
a57c774a
AK
4431#define _PIPEB_DATA_M1 0x61030
4432#define _PIPEB_DATA_N1 0x61034
4433#define _PIPEB_DATA_M2 0x61038
4434#define _PIPEB_DATA_N2 0x6103c
4435#define _PIPEB_LINK_M1 0x61040
4436#define _PIPEB_LINK_N1 0x61044
4437#define _PIPEB_LINK_M2 0x61048
4438#define _PIPEB_LINK_N2 0x6104c
4439
4440#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4441#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4442#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4443#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4444#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4445#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4446#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4447#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4448
4449/* CPU panel fitter */
9db4a9c7
JB
4450/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4451#define _PFA_CTL_1 0x68080
4452#define _PFB_CTL_1 0x68880
b9055052 4453#define PF_ENABLE (1<<31)
13888d78
PZ
4454#define PF_PIPE_SEL_MASK_IVB (3<<29)
4455#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4456#define PF_FILTER_MASK (3<<23)
4457#define PF_FILTER_PROGRAMMED (0<<23)
4458#define PF_FILTER_MED_3x3 (1<<23)
4459#define PF_FILTER_EDGE_ENHANCE (2<<23)
4460#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4461#define _PFA_WIN_SZ 0x68074
4462#define _PFB_WIN_SZ 0x68874
4463#define _PFA_WIN_POS 0x68070
4464#define _PFB_WIN_POS 0x68870
4465#define _PFA_VSCALE 0x68084
4466#define _PFB_VSCALE 0x68884
4467#define _PFA_HSCALE 0x68090
4468#define _PFB_HSCALE 0x68890
4469
4470#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4471#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4472#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4473#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4474#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4475
4476/* legacy palette */
9db4a9c7
JB
4477#define _LGC_PALETTE_A 0x4a000
4478#define _LGC_PALETTE_B 0x4a800
4479#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4480
42db64ef
PZ
4481#define _GAMMA_MODE_A 0x4a480
4482#define _GAMMA_MODE_B 0x4ac80
4483#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4484#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4485#define GAMMA_MODE_MODE_8BIT (0 << 0)
4486#define GAMMA_MODE_MODE_10BIT (1 << 0)
4487#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4488#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4489
b9055052
ZW
4490/* interrupts */
4491#define DE_MASTER_IRQ_CONTROL (1 << 31)
4492#define DE_SPRITEB_FLIP_DONE (1 << 29)
4493#define DE_SPRITEA_FLIP_DONE (1 << 28)
4494#define DE_PLANEB_FLIP_DONE (1 << 27)
4495#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4496#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4497#define DE_PCU_EVENT (1 << 25)
4498#define DE_GTT_FAULT (1 << 24)
4499#define DE_POISON (1 << 23)
4500#define DE_PERFORM_COUNTER (1 << 22)
4501#define DE_PCH_EVENT (1 << 21)
4502#define DE_AUX_CHANNEL_A (1 << 20)
4503#define DE_DP_A_HOTPLUG (1 << 19)
4504#define DE_GSE (1 << 18)
4505#define DE_PIPEB_VBLANK (1 << 15)
4506#define DE_PIPEB_EVEN_FIELD (1 << 14)
4507#define DE_PIPEB_ODD_FIELD (1 << 13)
4508#define DE_PIPEB_LINE_COMPARE (1 << 12)
4509#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4510#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4511#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4512#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4513#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4514#define DE_PIPEA_EVEN_FIELD (1 << 6)
4515#define DE_PIPEA_ODD_FIELD (1 << 5)
4516#define DE_PIPEA_LINE_COMPARE (1 << 4)
4517#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4518#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4519#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4520#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4521#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4522
b1f14ad0 4523/* More Ivybridge lolz */
8664281b 4524#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4525#define DE_GSE_IVB (1<<29)
4526#define DE_PCH_EVENT_IVB (1<<28)
4527#define DE_DP_A_HOTPLUG_IVB (1<<27)
4528#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4529#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4530#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4531#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4532#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4533#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4534#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4535#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4536#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4537#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4538#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4539#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4540
7eea1ddf
JB
4541#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4542#define MASTER_INTERRUPT_ENABLE (1<<31)
4543
b9055052
ZW
4544#define DEISR 0x44000
4545#define DEIMR 0x44004
4546#define DEIIR 0x44008
4547#define DEIER 0x4400c
4548
b9055052
ZW
4549#define GTISR 0x44010
4550#define GTIMR 0x44014
4551#define GTIIR 0x44018
4552#define GTIER 0x4401c
4553
abd58f01
BW
4554#define GEN8_MASTER_IRQ 0x44200
4555#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4556#define GEN8_PCU_IRQ (1<<30)
4557#define GEN8_DE_PCH_IRQ (1<<23)
4558#define GEN8_DE_MISC_IRQ (1<<22)
4559#define GEN8_DE_PORT_IRQ (1<<20)
4560#define GEN8_DE_PIPE_C_IRQ (1<<18)
4561#define GEN8_DE_PIPE_B_IRQ (1<<17)
4562#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4563#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 4564#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 4565#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
4566#define GEN8_GT_VCS2_IRQ (1<<3)
4567#define GEN8_GT_VCS1_IRQ (1<<2)
4568#define GEN8_GT_BCS_IRQ (1<<1)
4569#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4570
4571#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4572#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4573#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4574#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4575
4576#define GEN8_BCS_IRQ_SHIFT 16
4577#define GEN8_RCS_IRQ_SHIFT 0
4578#define GEN8_VCS2_IRQ_SHIFT 16
4579#define GEN8_VCS1_IRQ_SHIFT 0
4580#define GEN8_VECS_IRQ_SHIFT 0
4581
4582#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4583#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4584#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4585#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4586#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4587#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4588#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4589#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4590#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4591#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4592#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4593#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4594#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4595#define GEN8_PIPE_VSYNC (1 << 1)
4596#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4597#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4598 (GEN8_PIPE_CURSOR_FAULT | \
4599 GEN8_PIPE_SPRITE_FAULT | \
4600 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4601
4602#define GEN8_DE_PORT_ISR 0x44440
4603#define GEN8_DE_PORT_IMR 0x44444
4604#define GEN8_DE_PORT_IIR 0x44448
4605#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4606#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4607#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4608
4609#define GEN8_DE_MISC_ISR 0x44460
4610#define GEN8_DE_MISC_IMR 0x44464
4611#define GEN8_DE_MISC_IIR 0x44468
4612#define GEN8_DE_MISC_IER 0x4446c
4613#define GEN8_DE_MISC_GSE (1 << 27)
4614
4615#define GEN8_PCU_ISR 0x444e0
4616#define GEN8_PCU_IMR 0x444e4
4617#define GEN8_PCU_IIR 0x444e8
4618#define GEN8_PCU_IER 0x444ec
4619
7f8a8569 4620#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4621/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4622#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4623#define ILK_DPARB_GATE (1<<22)
4624#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4625#define FUSE_STRAP 0x42014
4626#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4627#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4628#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4629#define ILK_HDCP_DISABLE (1 << 25)
4630#define ILK_eDP_A_DISABLE (1 << 24)
4631#define HSW_CDCLK_LIMIT (1 << 24)
4632#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4633
4634#define ILK_DSPCLK_GATE_D 0x42020
4635#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4636#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4637#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4638#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4639#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4640
116ac8d2
EA
4641#define IVB_CHICKEN3 0x4200c
4642# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4643# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4644
90a88643 4645#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4646#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4647#define FORCE_ARB_IDLE_PLANES (1 << 14)
4648
fe4ab3ce
BW
4649#define _CHICKEN_PIPESL_1_A 0x420b0
4650#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4651#define HSW_FBCQ_DIS (1 << 22)
4652#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4653#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4654
553bd149
ZW
4655#define DISP_ARB_CTL 0x45000
4656#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4657#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4658#define DISP_ARB_CTL2 0x45004
4659#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4660#define GEN7_MSG_CTL 0x45010
4661#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4662#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4663#define HSW_NDE_RSTWRN_OPT 0x46408
4664#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4665
e4e0c058 4666/* GEN7 chicken */
d71de14d
KG
4667#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4668# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4669#define COMMON_SLICE_CHICKEN2 0x7014
4670# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4671
031994ee
VS
4672#define GEN7_L3SQCREG1 0xB010
4673#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4674
e4e0c058 4675#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4676#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4677#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
4678#define GEN7_L3CNTLREG2 0xB020
4679#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
4680
4681#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4682#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4683
61939d97
JB
4684#define GEN7_L3SQCREG4 0xb034
4685#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4686
63801f21
BW
4687/* GEN8 chicken */
4688#define HDC_CHICKEN0 0x7300
4689#define HDC_FORCE_NON_COHERENT (1<<4)
4690
db099c8f
ED
4691/* WaCatErrorRejectionIssue */
4692#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4693#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4694
f3fc4884
FJ
4695#define HSW_SCRATCH1 0xb038
4696#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4697
b9055052
ZW
4698/* PCH */
4699
23e81d69 4700/* south display engine interrupt: IBX */
776ad806
JB
4701#define SDE_AUDIO_POWER_D (1 << 27)
4702#define SDE_AUDIO_POWER_C (1 << 26)
4703#define SDE_AUDIO_POWER_B (1 << 25)
4704#define SDE_AUDIO_POWER_SHIFT (25)
4705#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4706#define SDE_GMBUS (1 << 24)
4707#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4708#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4709#define SDE_AUDIO_HDCP_MASK (3 << 22)
4710#define SDE_AUDIO_TRANSB (1 << 21)
4711#define SDE_AUDIO_TRANSA (1 << 20)
4712#define SDE_AUDIO_TRANS_MASK (3 << 20)
4713#define SDE_POISON (1 << 19)
4714/* 18 reserved */
4715#define SDE_FDI_RXB (1 << 17)
4716#define SDE_FDI_RXA (1 << 16)
4717#define SDE_FDI_MASK (3 << 16)
4718#define SDE_AUXD (1 << 15)
4719#define SDE_AUXC (1 << 14)
4720#define SDE_AUXB (1 << 13)
4721#define SDE_AUX_MASK (7 << 13)
4722/* 12 reserved */
b9055052
ZW
4723#define SDE_CRT_HOTPLUG (1 << 11)
4724#define SDE_PORTD_HOTPLUG (1 << 10)
4725#define SDE_PORTC_HOTPLUG (1 << 9)
4726#define SDE_PORTB_HOTPLUG (1 << 8)
4727#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4728#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4729 SDE_SDVOB_HOTPLUG | \
4730 SDE_PORTB_HOTPLUG | \
4731 SDE_PORTC_HOTPLUG | \
4732 SDE_PORTD_HOTPLUG)
776ad806
JB
4733#define SDE_TRANSB_CRC_DONE (1 << 5)
4734#define SDE_TRANSB_CRC_ERR (1 << 4)
4735#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4736#define SDE_TRANSA_CRC_DONE (1 << 2)
4737#define SDE_TRANSA_CRC_ERR (1 << 1)
4738#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4739#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4740
4741/* south display engine interrupt: CPT/PPT */
4742#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4743#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4744#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4745#define SDE_AUDIO_POWER_SHIFT_CPT 29
4746#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4747#define SDE_AUXD_CPT (1 << 27)
4748#define SDE_AUXC_CPT (1 << 26)
4749#define SDE_AUXB_CPT (1 << 25)
4750#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4751#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4752#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4753#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4754#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4755#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4756#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4757 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4758 SDE_PORTD_HOTPLUG_CPT | \
4759 SDE_PORTC_HOTPLUG_CPT | \
4760 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4761#define SDE_GMBUS_CPT (1 << 17)
8664281b 4762#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4763#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4764#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4765#define SDE_FDI_RXC_CPT (1 << 8)
4766#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4767#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4768#define SDE_FDI_RXB_CPT (1 << 4)
4769#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4770#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4771#define SDE_FDI_RXA_CPT (1 << 0)
4772#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4773 SDE_AUDIO_CP_REQ_B_CPT | \
4774 SDE_AUDIO_CP_REQ_A_CPT)
4775#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4776 SDE_AUDIO_CP_CHG_B_CPT | \
4777 SDE_AUDIO_CP_CHG_A_CPT)
4778#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4779 SDE_FDI_RXB_CPT | \
4780 SDE_FDI_RXA_CPT)
b9055052
ZW
4781
4782#define SDEISR 0xc4000
4783#define SDEIMR 0xc4004
4784#define SDEIIR 0xc4008
4785#define SDEIER 0xc400c
4786
8664281b 4787#define SERR_INT 0xc4040
de032bf4 4788#define SERR_INT_POISON (1<<31)
8664281b
PZ
4789#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4790#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4791#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4792#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4793
b9055052 4794/* digital port hotplug */
7fe0b973 4795#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4796#define PORTD_HOTPLUG_ENABLE (1 << 20)
4797#define PORTD_PULSE_DURATION_2ms (0)
4798#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4799#define PORTD_PULSE_DURATION_6ms (2 << 18)
4800#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4801#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4802#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4803#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4804#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4805#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4806#define PORTC_HOTPLUG_ENABLE (1 << 12)
4807#define PORTC_PULSE_DURATION_2ms (0)
4808#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4809#define PORTC_PULSE_DURATION_6ms (2 << 10)
4810#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4811#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4812#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4813#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4814#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4815#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4816#define PORTB_HOTPLUG_ENABLE (1 << 4)
4817#define PORTB_PULSE_DURATION_2ms (0)
4818#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4819#define PORTB_PULSE_DURATION_6ms (2 << 2)
4820#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4821#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4822#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4823#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4824#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4825#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4826
4827#define PCH_GPIOA 0xc5010
4828#define PCH_GPIOB 0xc5014
4829#define PCH_GPIOC 0xc5018
4830#define PCH_GPIOD 0xc501c
4831#define PCH_GPIOE 0xc5020
4832#define PCH_GPIOF 0xc5024
4833
f0217c42
EA
4834#define PCH_GMBUS0 0xc5100
4835#define PCH_GMBUS1 0xc5104
4836#define PCH_GMBUS2 0xc5108
4837#define PCH_GMBUS3 0xc510c
4838#define PCH_GMBUS4 0xc5110
4839#define PCH_GMBUS5 0xc5120
4840
9db4a9c7
JB
4841#define _PCH_DPLL_A 0xc6014
4842#define _PCH_DPLL_B 0xc6018
e9a632a5 4843#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4844
9db4a9c7 4845#define _PCH_FPA0 0xc6040
c1858123 4846#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4847#define _PCH_FPA1 0xc6044
4848#define _PCH_FPB0 0xc6048
4849#define _PCH_FPB1 0xc604c
e9a632a5
DV
4850#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4851#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4852
4853#define PCH_DPLL_TEST 0xc606c
4854
4855#define PCH_DREF_CONTROL 0xC6200
4856#define DREF_CONTROL_MASK 0x7fc3
4857#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4858#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4859#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4860#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4861#define DREF_SSC_SOURCE_DISABLE (0<<11)
4862#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4863#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4864#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4865#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4866#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4867#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4868#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4869#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4870#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4871#define DREF_SSC4_DOWNSPREAD (0<<6)
4872#define DREF_SSC4_CENTERSPREAD (1<<6)
4873#define DREF_SSC1_DISABLE (0<<1)
4874#define DREF_SSC1_ENABLE (1<<1)
4875#define DREF_SSC4_DISABLE (0)
4876#define DREF_SSC4_ENABLE (1)
4877
4878#define PCH_RAWCLK_FREQ 0xc6204
4879#define FDL_TP1_TIMER_SHIFT 12
4880#define FDL_TP1_TIMER_MASK (3<<12)
4881#define FDL_TP2_TIMER_SHIFT 10
4882#define FDL_TP2_TIMER_MASK (3<<10)
4883#define RAWCLK_FREQ_MASK 0x3ff
4884
4885#define PCH_DPLL_TMR_CFG 0xc6208
4886
4887#define PCH_SSC4_PARMS 0xc6210
4888#define PCH_SSC4_AUX_PARMS 0xc6214
4889
8db9d77b 4890#define PCH_DPLL_SEL 0xc7000
11887397
DV
4891#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4892#define TRANS_DPLLA_SEL(pipe) 0
4893#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4894
b9055052
ZW
4895/* transcoder */
4896
275f01b2
DV
4897#define _PCH_TRANS_HTOTAL_A 0xe0000
4898#define TRANS_HTOTAL_SHIFT 16
4899#define TRANS_HACTIVE_SHIFT 0
4900#define _PCH_TRANS_HBLANK_A 0xe0004
4901#define TRANS_HBLANK_END_SHIFT 16
4902#define TRANS_HBLANK_START_SHIFT 0
4903#define _PCH_TRANS_HSYNC_A 0xe0008
4904#define TRANS_HSYNC_END_SHIFT 16
4905#define TRANS_HSYNC_START_SHIFT 0
4906#define _PCH_TRANS_VTOTAL_A 0xe000c
4907#define TRANS_VTOTAL_SHIFT 16
4908#define TRANS_VACTIVE_SHIFT 0
4909#define _PCH_TRANS_VBLANK_A 0xe0010
4910#define TRANS_VBLANK_END_SHIFT 16
4911#define TRANS_VBLANK_START_SHIFT 0
4912#define _PCH_TRANS_VSYNC_A 0xe0014
4913#define TRANS_VSYNC_END_SHIFT 16
4914#define TRANS_VSYNC_START_SHIFT 0
4915#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4916
e3b95f1e
DV
4917#define _PCH_TRANSA_DATA_M1 0xe0030
4918#define _PCH_TRANSA_DATA_N1 0xe0034
4919#define _PCH_TRANSA_DATA_M2 0xe0038
4920#define _PCH_TRANSA_DATA_N2 0xe003c
4921#define _PCH_TRANSA_LINK_M1 0xe0040
4922#define _PCH_TRANSA_LINK_N1 0xe0044
4923#define _PCH_TRANSA_LINK_M2 0xe0048
4924#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4925
2dcbc34d 4926/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
4927#define _VIDEO_DIP_CTL_A 0xe0200
4928#define _VIDEO_DIP_DATA_A 0xe0208
4929#define _VIDEO_DIP_GCP_A 0xe0210
4930
4931#define _VIDEO_DIP_CTL_B 0xe1200
4932#define _VIDEO_DIP_DATA_B 0xe1208
4933#define _VIDEO_DIP_GCP_B 0xe1210
4934
4935#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4936#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4937#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4938
2dcbc34d 4939/* Per-transcoder DIP controls (VLV) */
b906487c
VS
4940#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4941#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4942#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4943
b906487c
VS
4944#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4945#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4946#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 4947
2dcbc34d
VS
4948#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
4949#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
4950#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
4951
90b107c8 4952#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
4953 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
4954 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 4955#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
4956 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
4957 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 4958#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
4959 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
4960 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 4961
8c5f5f7c
ED
4962/* Haswell DIP controls */
4963#define HSW_VIDEO_DIP_CTL_A 0x60200
4964#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4965#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4966#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4967#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4968#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4969#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4970#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4971#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4972#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4973#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4974#define HSW_VIDEO_DIP_GCP_A 0x60210
4975
4976#define HSW_VIDEO_DIP_CTL_B 0x61200
4977#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4978#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4979#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4980#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4981#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4982#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4983#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4984#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4985#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4986#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4987#define HSW_VIDEO_DIP_GCP_B 0x61210
4988
7d9bcebe 4989#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 4990 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 4991#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 4992 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 4993#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 4994 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 4995#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 4996 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 4997#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 4998 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 4999#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5000 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5001
3f51e471
RV
5002#define HSW_STEREO_3D_CTL_A 0x70020
5003#define S3D_ENABLE (1<<31)
5004#define HSW_STEREO_3D_CTL_B 0x71020
5005
5006#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5007 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5008
275f01b2
DV
5009#define _PCH_TRANS_HTOTAL_B 0xe1000
5010#define _PCH_TRANS_HBLANK_B 0xe1004
5011#define _PCH_TRANS_HSYNC_B 0xe1008
5012#define _PCH_TRANS_VTOTAL_B 0xe100c
5013#define _PCH_TRANS_VBLANK_B 0xe1010
5014#define _PCH_TRANS_VSYNC_B 0xe1014
5015#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5016
5017#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5018#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5019#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5020#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5021#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5022#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5023#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5024 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5025
e3b95f1e
DV
5026#define _PCH_TRANSB_DATA_M1 0xe1030
5027#define _PCH_TRANSB_DATA_N1 0xe1034
5028#define _PCH_TRANSB_DATA_M2 0xe1038
5029#define _PCH_TRANSB_DATA_N2 0xe103c
5030#define _PCH_TRANSB_LINK_M1 0xe1040
5031#define _PCH_TRANSB_LINK_N1 0xe1044
5032#define _PCH_TRANSB_LINK_M2 0xe1048
5033#define _PCH_TRANSB_LINK_N2 0xe104c
5034
5035#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5036#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5037#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5038#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5039#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5040#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5041#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5042#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5043
ab9412ba
DV
5044#define _PCH_TRANSACONF 0xf0008
5045#define _PCH_TRANSBCONF 0xf1008
5046#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5047#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5048#define TRANS_DISABLE (0<<31)
5049#define TRANS_ENABLE (1<<31)
5050#define TRANS_STATE_MASK (1<<30)
5051#define TRANS_STATE_DISABLE (0<<30)
5052#define TRANS_STATE_ENABLE (1<<30)
5053#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5054#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5055#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5056#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5057#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5058#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5059#define TRANS_INTERLACED (3<<21)
7c26e5c6 5060#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5061#define TRANS_8BPC (0<<5)
5062#define TRANS_10BPC (1<<5)
5063#define TRANS_6BPC (2<<5)
5064#define TRANS_12BPC (3<<5)
5065
ce40141f
DV
5066#define _TRANSA_CHICKEN1 0xf0060
5067#define _TRANSB_CHICKEN1 0xf1060
5068#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5069#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5070#define _TRANSA_CHICKEN2 0xf0064
5071#define _TRANSB_CHICKEN2 0xf1064
5072#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5073#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5074#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5075#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5076#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5077#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5078
291427f5
JB
5079#define SOUTH_CHICKEN1 0xc2000
5080#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5081#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5082#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5083#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5084#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5085#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5086#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5087#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5088#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5089
9db4a9c7
JB
5090#define _FDI_RXA_CHICKEN 0xc200c
5091#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5092#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5093#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5094#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5095
382b0936 5096#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5097#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5098#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5099#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5100#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5101
b9055052 5102/* CPU: FDI_TX */
9db4a9c7
JB
5103#define _FDI_TXA_CTL 0x60100
5104#define _FDI_TXB_CTL 0x61100
5105#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5106#define FDI_TX_DISABLE (0<<31)
5107#define FDI_TX_ENABLE (1<<31)
5108#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5109#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5110#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5111#define FDI_LINK_TRAIN_NONE (3<<28)
5112#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5113#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5114#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5115#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5116#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5117#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5118#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5119#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5120/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5121 SNB has different settings. */
5122/* SNB A-stepping */
5123#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5124#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5125#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5126#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5127/* SNB B-stepping */
5128#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5129#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5130#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5131#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5132#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5133#define FDI_DP_PORT_WIDTH_SHIFT 19
5134#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5135#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5136#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5137/* Ironlake: hardwired to 1 */
b9055052 5138#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5139
5140/* Ivybridge has different bits for lolz */
5141#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5142#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5143#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5144#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5145
b9055052 5146/* both Tx and Rx */
c4f9c4c2 5147#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5148#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5149#define FDI_SCRAMBLING_ENABLE (0<<7)
5150#define FDI_SCRAMBLING_DISABLE (1<<7)
5151
5152/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5153#define _FDI_RXA_CTL 0xf000c
5154#define _FDI_RXB_CTL 0xf100c
5155#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5156#define FDI_RX_ENABLE (1<<31)
b9055052 5157/* train, dp width same as FDI_TX */
357555c0
JB
5158#define FDI_FS_ERRC_ENABLE (1<<27)
5159#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5160#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5161#define FDI_8BPC (0<<16)
5162#define FDI_10BPC (1<<16)
5163#define FDI_6BPC (2<<16)
5164#define FDI_12BPC (3<<16)
3e68320e 5165#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5166#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5167#define FDI_RX_PLL_ENABLE (1<<13)
5168#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5169#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5170#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5171#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5172#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5173#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5174/* CPT */
5175#define FDI_AUTO_TRAINING (1<<10)
5176#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5177#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5178#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5179#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5180#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5181
04945641
PZ
5182#define _FDI_RXA_MISC 0xf0010
5183#define _FDI_RXB_MISC 0xf1010
5184#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5185#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5186#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5187#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5188#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5189#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5190#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5191#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5192
9db4a9c7
JB
5193#define _FDI_RXA_TUSIZE1 0xf0030
5194#define _FDI_RXA_TUSIZE2 0xf0038
5195#define _FDI_RXB_TUSIZE1 0xf1030
5196#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5197#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5198#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5199
5200/* FDI_RX interrupt register format */
5201#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5202#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5203#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5204#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5205#define FDI_RX_FS_CODE_ERR (1<<6)
5206#define FDI_RX_FE_CODE_ERR (1<<5)
5207#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5208#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5209#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5210#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5211#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5212
9db4a9c7
JB
5213#define _FDI_RXA_IIR 0xf0014
5214#define _FDI_RXA_IMR 0xf0018
5215#define _FDI_RXB_IIR 0xf1014
5216#define _FDI_RXB_IMR 0xf1018
5217#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5218#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5219
5220#define FDI_PLL_CTL_1 0xfe000
5221#define FDI_PLL_CTL_2 0xfe004
5222
b9055052
ZW
5223#define PCH_LVDS 0xe1180
5224#define LVDS_DETECTED (1 << 1)
5225
98364379 5226/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5227#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5228#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5229#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
5230#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5231#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
5232#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5233#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5234
5235#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5236#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5237#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5238#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5239#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5240
453c5420
JB
5241#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5242#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5243#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5244 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5245#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5246 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5247#define VLV_PIPE_PP_DIVISOR(pipe) \
5248 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5249
b9055052
ZW
5250#define PCH_PP_STATUS 0xc7200
5251#define PCH_PP_CONTROL 0xc7204
4a655f04 5252#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5253#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5254#define EDP_FORCE_VDD (1 << 3)
5255#define EDP_BLC_ENABLE (1 << 2)
5256#define PANEL_POWER_RESET (1 << 1)
5257#define PANEL_POWER_OFF (0 << 0)
5258#define PANEL_POWER_ON (1 << 0)
5259#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5260#define PANEL_PORT_SELECT_MASK (3 << 30)
5261#define PANEL_PORT_SELECT_LVDS (0 << 30)
5262#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5263#define PANEL_PORT_SELECT_DPC (2 << 30)
5264#define PANEL_PORT_SELECT_DPD (3 << 30)
5265#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5266#define PANEL_POWER_UP_DELAY_SHIFT 16
5267#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5268#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5269
b9055052 5270#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5271#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5272#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5273#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5274#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5275
b9055052 5276#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5277#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5278#define PP_REFERENCE_DIVIDER_SHIFT 8
5279#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5280#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5281
5eb08b69
ZW
5282#define PCH_DP_B 0xe4100
5283#define PCH_DPB_AUX_CH_CTL 0xe4110
5284#define PCH_DPB_AUX_CH_DATA1 0xe4114
5285#define PCH_DPB_AUX_CH_DATA2 0xe4118
5286#define PCH_DPB_AUX_CH_DATA3 0xe411c
5287#define PCH_DPB_AUX_CH_DATA4 0xe4120
5288#define PCH_DPB_AUX_CH_DATA5 0xe4124
5289
5290#define PCH_DP_C 0xe4200
5291#define PCH_DPC_AUX_CH_CTL 0xe4210
5292#define PCH_DPC_AUX_CH_DATA1 0xe4214
5293#define PCH_DPC_AUX_CH_DATA2 0xe4218
5294#define PCH_DPC_AUX_CH_DATA3 0xe421c
5295#define PCH_DPC_AUX_CH_DATA4 0xe4220
5296#define PCH_DPC_AUX_CH_DATA5 0xe4224
5297
5298#define PCH_DP_D 0xe4300
5299#define PCH_DPD_AUX_CH_CTL 0xe4310
5300#define PCH_DPD_AUX_CH_DATA1 0xe4314
5301#define PCH_DPD_AUX_CH_DATA2 0xe4318
5302#define PCH_DPD_AUX_CH_DATA3 0xe431c
5303#define PCH_DPD_AUX_CH_DATA4 0xe4320
5304#define PCH_DPD_AUX_CH_DATA5 0xe4324
5305
8db9d77b
ZW
5306/* CPT */
5307#define PORT_TRANS_A_SEL_CPT 0
5308#define PORT_TRANS_B_SEL_CPT (1<<29)
5309#define PORT_TRANS_C_SEL_CPT (2<<29)
5310#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5311#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5312#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5313#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5314#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5315#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5316
5317#define TRANS_DP_CTL_A 0xe0300
5318#define TRANS_DP_CTL_B 0xe1300
5319#define TRANS_DP_CTL_C 0xe2300
23670b32 5320#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5321#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5322#define TRANS_DP_PORT_SEL_B (0<<29)
5323#define TRANS_DP_PORT_SEL_C (1<<29)
5324#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5325#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5326#define TRANS_DP_PORT_SEL_MASK (3<<29)
5327#define TRANS_DP_AUDIO_ONLY (1<<26)
5328#define TRANS_DP_ENH_FRAMING (1<<18)
5329#define TRANS_DP_8BPC (0<<9)
5330#define TRANS_DP_10BPC (1<<9)
5331#define TRANS_DP_6BPC (2<<9)
5332#define TRANS_DP_12BPC (3<<9)
220cad3c 5333#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5334#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5335#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5336#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5337#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5338#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5339
5340/* SNB eDP training params */
5341/* SNB A-stepping */
5342#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5343#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5344#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5345#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5346/* SNB B-stepping */
3c5a62b5
YL
5347#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5348#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5349#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5350#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5351#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5352#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5353
1a2eb460
KP
5354/* IVB */
5355#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5356#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5357#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5358#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5359#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5360#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5361#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5362
5363/* legacy values */
5364#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5365#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5366#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5367#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5368#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5369
5370#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5371
9e72b46c
ID
5372#define VLV_PMWGICZ 0x1300a4
5373
cae5852d 5374#define FORCEWAKE 0xA18C
575155a9
JB
5375#define FORCEWAKE_VLV 0x1300b0
5376#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5377#define FORCEWAKE_MEDIA_VLV 0x1300b8
5378#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5379#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5380#define FORCEWAKE_ACK 0x130090
d62b4892 5381#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5382#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5383#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5384#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5385
d62b4892 5386#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5387#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5388#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5389#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5390#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5391#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
5392#define FORCEWAKE_KERNEL 0x1
5393#define FORCEWAKE_USER 0x2
8d715f00
KP
5394#define FORCEWAKE_MT_ACK 0x130040
5395#define ECOBUS 0xa180
5396#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5397#define VLV_SPAREG2H 0xA194
8fd26859 5398
dd202c6d 5399#define GTFIFODBG 0x120000
90f256b5
VS
5400#define GT_FIFO_SBDROPERR (1<<6)
5401#define GT_FIFO_BLOBDROPERR (1<<5)
5402#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5403#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5404#define GT_FIFO_OVFERR (1<<2)
5405#define GT_FIFO_IAWRERR (1<<1)
5406#define GT_FIFO_IARDERR (1<<0)
5407
46520e2b
VS
5408#define GTFIFOCTL 0x120008
5409#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5410#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5411
05e21cc4
BW
5412#define HSW_IDICR 0x9008
5413#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5414#define HSW_EDRAM_PRESENT 0x120010
5415
80e829fa 5416#define GEN6_UCGCTL1 0x9400
e4443e45 5417# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 5418# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5419# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5420
406478dc 5421#define GEN6_UCGCTL2 0x9404
0f846f81 5422# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5423# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5424# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5425# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5426# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5427
9e72b46c
ID
5428#define GEN6_UCGCTL3 0x9408
5429
e3f33d46
JB
5430#define GEN7_UCGCTL4 0x940c
5431#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5432
9e72b46c
ID
5433#define GEN6_RCGCTL1 0x9410
5434#define GEN6_RCGCTL2 0x9414
5435#define GEN6_RSTCTL 0x9420
5436
4f1ca9e9
VS
5437#define GEN8_UCGCTL6 0x9430
5438#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5439
9e72b46c 5440#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5441#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5442#define GEN6_TURBO_DISABLE (1<<31)
5443#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5444#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5445#define GEN6_OFFSET(x) ((x)<<19)
5446#define GEN6_AGGRESSIVE_TURBO (0<<15)
5447#define GEN6_RC_VIDEO_FREQ 0xA00C
5448#define GEN6_RC_CONTROL 0xA090
5449#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5450#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5451#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5452#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5453#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5454#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5455#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5456#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5457#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5458#define GEN6_RP_DOWN_TIMEOUT 0xA010
5459#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5460#define GEN6_RPSTAT1 0xA01C
ccab5c82 5461#define GEN6_CAGF_SHIFT 8
f82855d3 5462#define HSW_CAGF_SHIFT 7
ccab5c82 5463#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5464#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5465#define GEN6_RP_CONTROL 0xA024
5466#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5467#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5468#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5469#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5470#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5471#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5472#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5473#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5474#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5475#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5476#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5477#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5478#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5479#define GEN6_RP_UP_THRESHOLD 0xA02C
5480#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5481#define GEN6_RP_CUR_UP_EI 0xA050
5482#define GEN6_CURICONT_MASK 0xffffff
5483#define GEN6_RP_CUR_UP 0xA054
5484#define GEN6_CURBSYTAVG_MASK 0xffffff
5485#define GEN6_RP_PREV_UP 0xA058
5486#define GEN6_RP_CUR_DOWN_EI 0xA05C
5487#define GEN6_CURIAVG_MASK 0xffffff
5488#define GEN6_RP_CUR_DOWN 0xA060
5489#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5490#define GEN6_RP_UP_EI 0xA068
5491#define GEN6_RP_DOWN_EI 0xA06C
5492#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5493#define GEN6_RPDEUHWTC 0xA080
5494#define GEN6_RPDEUC 0xA084
5495#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5496#define GEN6_RC_STATE 0xA094
5497#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5498#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5499#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5500#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5501#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5502#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5503#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5504#define GEN6_RC1e_THRESHOLD 0xA0B4
5505#define GEN6_RC6_THRESHOLD 0xA0B8
5506#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5507#define VLV_RCEDATA 0xA0BC
8fd26859 5508#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5509#define GEN6_PMINTRMSK 0xA168
baccd458 5510#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 5511#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
5512
5513#define GEN6_PMISR 0x44020
4912d041 5514#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5515#define GEN6_PMIIR 0x44028
5516#define GEN6_PMIER 0x4402C
5517#define GEN6_PM_MBOX_EVENT (1<<25)
5518#define GEN6_PM_THERMAL_EVENT (1<<24)
5519#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5520#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5521#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5522#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5523#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5524#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5525 GEN6_PM_RP_DOWN_THRESHOLD | \
5526 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5527
9e72b46c
ID
5528#define GEN7_GT_SCRATCH_BASE 0x4F100
5529#define GEN7_GT_SCRATCH_REG_NUM 8
5530
76c3552f
D
5531#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5532#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5533#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5534
cce66a28 5535#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5536#define VLV_COUNTER_CONTROL 0x138104
5537#define VLV_COUNT_RANGE_HIGH (1<<15)
5538#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5539#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 5540#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
5541#define VLV_GT_RENDER_RC6 0x138108
5542#define VLV_GT_MEDIA_RC6 0x13810C
5543
cce66a28
BW
5544#define GEN6_GT_GFX_RC6p 0x13810C
5545#define GEN6_GT_GFX_RC6pp 0x138110
5546
8fd26859
CW
5547#define GEN6_PCODE_MAILBOX 0x138124
5548#define GEN6_PCODE_READY (1<<31)
a6044e23 5549#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5550#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5551#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5552#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5553#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5554#define GEN6_PCODE_READ_D_COMP 0x10
5555#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5556#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5557#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5558#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5559#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5560#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5561#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5562
4d85529d
BW
5563#define GEN6_GT_CORE_STATUS 0x138060
5564#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5565#define GEN6_RCn_MASK 7
5566#define GEN6_RC0 0
5567#define GEN6_RC3 2
5568#define GEN6_RC6 3
5569#define GEN6_RC7 4
5570
e3689190
BW
5571#define GEN7_MISCCPCTL (0x9424)
5572#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5573
5574/* IVYBRIDGE DPF */
5575#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5576#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5577#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5578#define GEN7_PARITY_ERROR_VALID (1<<13)
5579#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5580#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5581#define GEN7_PARITY_ERROR_ROW(reg) \
5582 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5583#define GEN7_PARITY_ERROR_BANK(reg) \
5584 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5585#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5586 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5587#define GEN7_L3CDERRST1_ENABLE (1<<7)
5588
b9524a1e 5589#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5590#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5591#define GEN7_L3LOG_SIZE 0x80
5592
12f3382b
JB
5593#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5594#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5595#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5596#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5597#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5598
c8966e10
KG
5599#define GEN8_ROW_CHICKEN 0xe4f0
5600#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5601#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5602
8ab43976
JB
5603#define GEN7_ROW_CHICKEN2 0xe4f4
5604#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5605#define DOP_CLOCK_GATING_DISABLE (1<<0)
5606
f3fc4884
FJ
5607#define HSW_ROW_CHICKEN3 0xe49c
5608#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5609
fd392b60
BW
5610#define HALF_SLICE_CHICKEN3 0xe184
5611#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5612#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5613
5c969aa7 5614#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5615#define INTEL_AUDIO_DEVCL 0x808629FB
5616#define INTEL_AUDIO_DEVBLC 0x80862801
5617#define INTEL_AUDIO_DEVCTG 0x80862802
5618
5619#define G4X_AUD_CNTL_ST 0x620B4
5620#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5621#define G4X_ELDV_DEVCTG (1 << 14)
5622#define G4X_ELD_ADDR (0xf << 5)
5623#define G4X_ELD_ACK (1 << 4)
5624#define G4X_HDMIW_HDMIEDID 0x6210C
5625
1202b4c6 5626#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5627#define IBX_HDMIW_HDMIEDID_B 0xE2150
5628#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5629 IBX_HDMIW_HDMIEDID_A, \
5630 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5631#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5632#define IBX_AUD_CNTL_ST_B 0xE21B4
5633#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5634 IBX_AUD_CNTL_ST_A, \
5635 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5636#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5637#define IBX_ELD_ADDRESS (0x1f << 5)
5638#define IBX_ELD_ACK (1 << 4)
5639#define IBX_AUD_CNTL_ST2 0xE20C0
5640#define IBX_ELD_VALIDB (1 << 0)
5641#define IBX_CP_READYB (1 << 1)
5642
5643#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5644#define CPT_HDMIW_HDMIEDID_B 0xE5150
5645#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5646 CPT_HDMIW_HDMIEDID_A, \
5647 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5648#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5649#define CPT_AUD_CNTL_ST_B 0xE51B4
5650#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5651 CPT_AUD_CNTL_ST_A, \
5652 CPT_AUD_CNTL_ST_B)
1202b4c6 5653#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5654
9ca2fe73
ML
5655#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5656#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5657#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5658 VLV_HDMIW_HDMIEDID_A, \
5659 VLV_HDMIW_HDMIEDID_B)
5660#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5661#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5662#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5663 VLV_AUD_CNTL_ST_A, \
5664 VLV_AUD_CNTL_ST_B)
5665#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5666
ae662d31
EA
5667/* These are the 4 32-bit write offset registers for each stream
5668 * output buffer. It determines the offset from the
5669 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5670 */
5671#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5672
b6daa025 5673#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5674#define IBX_AUD_CONFIG_B 0xe2100
5675#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5676 IBX_AUD_CONFIG_A, \
5677 IBX_AUD_CONFIG_B)
b6daa025 5678#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5679#define CPT_AUD_CONFIG_B 0xe5100
5680#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5681 CPT_AUD_CONFIG_A, \
5682 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5683#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5684#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5685#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5686 VLV_AUD_CONFIG_A, \
5687 VLV_AUD_CONFIG_B)
5688
b6daa025
WF
5689#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5690#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5691#define AUD_CONFIG_UPPER_N_SHIFT 20
5692#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5693#define AUD_CONFIG_LOWER_N_SHIFT 4
5694#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5695#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5696#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5697#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5698#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5699#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5700#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5701#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5702#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5703#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5704#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5705#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5706#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5707#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5708
9a78b6cc
WX
5709/* HSW Audio */
5710#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5711#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5712#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5713 HSW_AUD_CONFIG_A, \
5714 HSW_AUD_CONFIG_B)
5715
5716#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5717#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5718#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5719 HSW_AUD_MISC_CTRL_A, \
5720 HSW_AUD_MISC_CTRL_B)
5721
5722#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5723#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5724#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5725 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5726 HSW_AUD_DIP_ELD_CTRL_ST_B)
5727
5728/* Audio Digital Converter */
5729#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5730#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5731#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5732 HSW_AUD_DIG_CNVT_1, \
5733 HSW_AUD_DIG_CNVT_2)
9b138a83 5734#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5735
5736#define HSW_AUD_EDID_DATA_A 0x65050
5737#define HSW_AUD_EDID_DATA_B 0x65150
5738#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5739 HSW_AUD_EDID_DATA_A, \
5740 HSW_AUD_EDID_DATA_B)
5741
5742#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5743#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5744#define AUDIO_INACTIVE_C (1<<11)
5745#define AUDIO_INACTIVE_B (1<<7)
5746#define AUDIO_INACTIVE_A (1<<3)
5747#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5748#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5749#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5750#define AUDIO_ELD_VALID_A (1<<0)
5751#define AUDIO_ELD_VALID_B (1<<4)
5752#define AUDIO_ELD_VALID_C (1<<8)
5753#define AUDIO_CP_READY_A (1<<1)
5754#define AUDIO_CP_READY_B (1<<5)
5755#define AUDIO_CP_READY_C (1<<9)
5756
9eb3a752 5757/* HSW Power Wells */
fa42e23c
PZ
5758#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5759#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5760#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5761#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5762#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5763#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5764#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5765#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5766#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5767#define HSW_PWR_WELL_FORCE_ON (1<<19)
5768#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5769
e7e104c3 5770/* Per-pipe DDI Function Control */
ad80a810
PZ
5771#define TRANS_DDI_FUNC_CTL_A 0x60400
5772#define TRANS_DDI_FUNC_CTL_B 0x61400
5773#define TRANS_DDI_FUNC_CTL_C 0x62400
5774#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5775#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5776
ad80a810 5777#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5778/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5779#define TRANS_DDI_PORT_MASK (7<<28)
5780#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5781#define TRANS_DDI_PORT_NONE (0<<28)
5782#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5783#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5784#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5785#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5786#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5787#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5788#define TRANS_DDI_BPC_MASK (7<<20)
5789#define TRANS_DDI_BPC_8 (0<<20)
5790#define TRANS_DDI_BPC_10 (1<<20)
5791#define TRANS_DDI_BPC_6 (2<<20)
5792#define TRANS_DDI_BPC_12 (3<<20)
5793#define TRANS_DDI_PVSYNC (1<<17)
5794#define TRANS_DDI_PHSYNC (1<<16)
5795#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5796#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5797#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5798#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5799#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5800#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5801
0e87f667
ED
5802/* DisplayPort Transport Control */
5803#define DP_TP_CTL_A 0x64040
5804#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5805#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5806#define DP_TP_CTL_ENABLE (1<<31)
5807#define DP_TP_CTL_MODE_SST (0<<27)
5808#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5809#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5810#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5811#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5812#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5813#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5814#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5815#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5816#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5817#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5818
e411b2c1
ED
5819/* DisplayPort Transport Status */
5820#define DP_TP_STATUS_A 0x64044
5821#define DP_TP_STATUS_B 0x64144
5e49cea6 5822#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5823#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5824#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5825
03f896a1
ED
5826/* DDI Buffer Control */
5827#define DDI_BUF_CTL_A 0x64000
5828#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5829#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5830#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 5831#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5832#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5833#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5834#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5835#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5836#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5837#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5838#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
5839#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5840#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5841#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5842#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5843#define DDI_A_4_LANES (1<<4)
17aa6be9 5844#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5845#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5846
bb879a44
ED
5847/* DDI Buffer Translations */
5848#define DDI_BUF_TRANS_A 0x64E00
5849#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5850#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5851
7501a4d8
ED
5852/* Sideband Interface (SBI) is programmed indirectly, via
5853 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5854 * which contains the payload */
5e49cea6
PZ
5855#define SBI_ADDR 0xC6000
5856#define SBI_DATA 0xC6004
7501a4d8 5857#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5858#define SBI_CTL_DEST_ICLK (0x0<<16)
5859#define SBI_CTL_DEST_MPHY (0x1<<16)
5860#define SBI_CTL_OP_IORD (0x2<<8)
5861#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5862#define SBI_CTL_OP_CRRD (0x6<<8)
5863#define SBI_CTL_OP_CRWR (0x7<<8)
5864#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5865#define SBI_RESPONSE_SUCCESS (0x0<<1)
5866#define SBI_BUSY (0x1<<0)
5867#define SBI_READY (0x0<<0)
52f025ef 5868
ccf1c867 5869/* SBI offsets */
5e49cea6 5870#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5871#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5872#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5873#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5874#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5875#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5876#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5877#define SBI_SSCCTL 0x020c
ccf1c867 5878#define SBI_SSCCTL6 0x060C
dde86e2d 5879#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5880#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5881#define SBI_SSCAUXDIV6 0x0610
5882#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5883#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5884#define SBI_GEN0 0x1f00
5885#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5886
52f025ef 5887/* LPT PIXCLK_GATE */
5e49cea6 5888#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5889#define PIXCLK_GATE_UNGATE (1<<0)
5890#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5891
e93ea06a 5892/* SPLL */
5e49cea6 5893#define SPLL_CTL 0x46020
e93ea06a 5894#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5895#define SPLL_PLL_SSC (1<<28)
5896#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5897#define SPLL_PLL_LCPLL (3<<28)
5898#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5899#define SPLL_PLL_FREQ_810MHz (0<<26)
5900#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5901#define SPLL_PLL_FREQ_2700MHz (2<<26)
5902#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5903
4dffc404 5904/* WRPLL */
5e49cea6
PZ
5905#define WRPLL_CTL1 0x46040
5906#define WRPLL_CTL2 0x46060
5907#define WRPLL_PLL_ENABLE (1<<31)
5908#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5909#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5910#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5911/* WRPLL divider programming */
5e49cea6 5912#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5913#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5914#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5915#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5916#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5917#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5918#define WRPLL_DIVIDER_FB_SHIFT 16
5919#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5920
fec9181c
ED
5921/* Port clock selection */
5922#define PORT_CLK_SEL_A 0x46100
5923#define PORT_CLK_SEL_B 0x46104
5e49cea6 5924#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5925#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5926#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5927#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5928#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5929#define PORT_CLK_SEL_WRPLL1 (4<<29)
5930#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5931#define PORT_CLK_SEL_NONE (7<<29)
11578553 5932#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5933
bb523fc0
PZ
5934/* Transcoder clock selection */
5935#define TRANS_CLK_SEL_A 0x46140
5936#define TRANS_CLK_SEL_B 0x46144
5937#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5938/* For each transcoder, we need to select the corresponding port clock */
5939#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5940#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5941
a57c774a
AK
5942#define TRANSA_MSA_MISC 0x60410
5943#define TRANSB_MSA_MISC 0x61410
5944#define TRANSC_MSA_MISC 0x62410
5945#define TRANS_EDP_MSA_MISC 0x6f410
5946#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5947
c9809791
PZ
5948#define TRANS_MSA_SYNC_CLK (1<<0)
5949#define TRANS_MSA_6_BPC (0<<5)
5950#define TRANS_MSA_8_BPC (1<<5)
5951#define TRANS_MSA_10_BPC (2<<5)
5952#define TRANS_MSA_12_BPC (3<<5)
5953#define TRANS_MSA_16_BPC (4<<5)
dae84799 5954
90e8d31c 5955/* LCPLL Control */
5e49cea6 5956#define LCPLL_CTL 0x130040
90e8d31c
ED
5957#define LCPLL_PLL_DISABLE (1<<31)
5958#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5959#define LCPLL_CLK_FREQ_MASK (3<<26)
5960#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5961#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5962#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5963#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5964#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5965#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5966#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5967#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5968#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5969
5970#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5971#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5972#define D_COMP_COMP_FORCE (1<<8)
5973#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5974
69e94b7e
ED
5975/* Pipe WM_LINETIME - watermark line time */
5976#define PIPE_WM_LINETIME_A 0x45270
5977#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5978#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5979 PIPE_WM_LINETIME_B)
5980#define PIPE_WM_LINETIME_MASK (0x1ff)
5981#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5982#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5983#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5984
5985/* SFUSE_STRAP */
5e49cea6 5986#define SFUSE_STRAP 0xc2014
658ac4c6
DL
5987#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5988#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
5989#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5990#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5991#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5992
801bcfff
PZ
5993#define WM_MISC 0x45260
5994#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5995
1544d9d5
ED
5996#define WM_DBG 0x45280
5997#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5998#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5999#define WM_DBG_DISALLOW_SPRITE (1<<2)
6000
86d3efce
VS
6001/* pipe CSC */
6002#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6003#define _PIPE_A_CSC_COEFF_BY 0x49014
6004#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6005#define _PIPE_A_CSC_COEFF_BU 0x4901c
6006#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6007#define _PIPE_A_CSC_COEFF_BV 0x49024
6008#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6009#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6010#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6011#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6012#define _PIPE_A_CSC_PREOFF_HI 0x49030
6013#define _PIPE_A_CSC_PREOFF_ME 0x49034
6014#define _PIPE_A_CSC_PREOFF_LO 0x49038
6015#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6016#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6017#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6018
6019#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6020#define _PIPE_B_CSC_COEFF_BY 0x49114
6021#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6022#define _PIPE_B_CSC_COEFF_BU 0x4911c
6023#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6024#define _PIPE_B_CSC_COEFF_BV 0x49124
6025#define _PIPE_B_CSC_MODE 0x49128
6026#define _PIPE_B_CSC_PREOFF_HI 0x49130
6027#define _PIPE_B_CSC_PREOFF_ME 0x49134
6028#define _PIPE_B_CSC_PREOFF_LO 0x49138
6029#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6030#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6031#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6032
86d3efce
VS
6033#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6034#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6035#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6036#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6037#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6038#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6039#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6040#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6041#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6042#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6043#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6044#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6045#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6046
3230bf14
JN
6047/* VLV MIPI registers */
6048
6049#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6050#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
a2560a66
SS
6051#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6052 _MIPIB_PORT_CTRL)
3230bf14
JN
6053#define DPI_ENABLE (1 << 31) /* A + B */
6054#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6055#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6056#define DUAL_LINK_MODE_MASK (1 << 26)
6057#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6058#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6059#define DITHERING_ENABLE (1 << 25) /* A + B */
6060#define FLOPPED_HSTX (1 << 23)
6061#define DE_INVERT (1 << 19) /* XXX */
6062#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6063#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6064#define AFE_LATCHOUT (1 << 17)
6065#define LP_OUTPUT_HOLD (1 << 16)
6066#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6067#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6068#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6069#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6070#define CSB_SHIFT 9
6071#define CSB_MASK (3 << 9)
6072#define CSB_20MHZ (0 << 9)
6073#define CSB_10MHZ (1 << 9)
6074#define CSB_40MHZ (2 << 9)
6075#define BANDGAP_MASK (1 << 8)
6076#define BANDGAP_PNW_CIRCUIT (0 << 8)
6077#define BANDGAP_LNC_CIRCUIT (1 << 8)
6078#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6079#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6080#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6081#define TEARING_EFFECT_SHIFT 2 /* A + B */
6082#define TEARING_EFFECT_MASK (3 << 2)
6083#define TEARING_EFFECT_OFF (0 << 2)
6084#define TEARING_EFFECT_DSI (1 << 2)
6085#define TEARING_EFFECT_GPIO (2 << 2)
6086#define LANE_CONFIGURATION_SHIFT 0
6087#define LANE_CONFIGURATION_MASK (3 << 0)
6088#define LANE_CONFIGURATION_4LANE (0 << 0)
6089#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6090#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6091
6092#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6093#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
a2560a66
SS
6094#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6095 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
3230bf14
JN
6096#define TEARING_EFFECT_DELAY_SHIFT 0
6097#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6098
6099/* XXX: all bits reserved */
4ad83e94 6100#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6101
6102/* MIPI DSI Controller and D-PHY registers */
6103
4ad83e94
SS
6104#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6105#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
a2560a66
SS
6106#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6107 _MIPIB_DEVICE_READY)
3230bf14
JN
6108#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6109#define ULPS_STATE_MASK (3 << 1)
6110#define ULPS_STATE_ENTER (2 << 1)
6111#define ULPS_STATE_EXIT (1 << 1)
6112#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6113#define DEVICE_READY (1 << 0)
6114
4ad83e94
SS
6115#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6116#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
a2560a66
SS
6117#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6118 _MIPIB_INTR_STAT)
4ad83e94
SS
6119#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6120#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
a2560a66
SS
6121#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6122 _MIPIB_INTR_EN)
3230bf14
JN
6123#define TEARING_EFFECT (1 << 31)
6124#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6125#define GEN_READ_DATA_AVAIL (1 << 29)
6126#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6127#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6128#define RX_PROT_VIOLATION (1 << 26)
6129#define RX_INVALID_TX_LENGTH (1 << 25)
6130#define ACK_WITH_NO_ERROR (1 << 24)
6131#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6132#define LP_RX_TIMEOUT (1 << 22)
6133#define HS_TX_TIMEOUT (1 << 21)
6134#define DPI_FIFO_UNDERRUN (1 << 20)
6135#define LOW_CONTENTION (1 << 19)
6136#define HIGH_CONTENTION (1 << 18)
6137#define TXDSI_VC_ID_INVALID (1 << 17)
6138#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6139#define TXCHECKSUM_ERROR (1 << 15)
6140#define TXECC_MULTIBIT_ERROR (1 << 14)
6141#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6142#define TXFALSE_CONTROL_ERROR (1 << 12)
6143#define RXDSI_VC_ID_INVALID (1 << 11)
6144#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6145#define RXCHECKSUM_ERROR (1 << 9)
6146#define RXECC_MULTIBIT_ERROR (1 << 8)
6147#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6148#define RXFALSE_CONTROL_ERROR (1 << 6)
6149#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6150#define RX_LP_TX_SYNC_ERROR (1 << 4)
6151#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6152#define RXEOT_SYNC_ERROR (1 << 2)
6153#define RXSOT_SYNC_ERROR (1 << 1)
6154#define RXSOT_ERROR (1 << 0)
6155
4ad83e94
SS
6156#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6157#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
a2560a66
SS
6158#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6159 _MIPIB_DSI_FUNC_PRG)
3230bf14
JN
6160#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6161#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6162#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6163#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6164#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6165#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6166#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6167#define VID_MODE_FORMAT_MASK (0xf << 7)
6168#define VID_MODE_NOT_SUPPORTED (0 << 7)
6169#define VID_MODE_FORMAT_RGB565 (1 << 7)
6170#define VID_MODE_FORMAT_RGB666 (2 << 7)
6171#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6172#define VID_MODE_FORMAT_RGB888 (4 << 7)
6173#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6174#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6175#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6176#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6177#define DATA_LANES_PRG_REG_SHIFT 0
6178#define DATA_LANES_PRG_REG_MASK (7 << 0)
6179
4ad83e94
SS
6180#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6181#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
a2560a66
SS
6182#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6183 _MIPIB_HS_TX_TIMEOUT)
3230bf14
JN
6184#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6185
4ad83e94
SS
6186#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6187#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
a2560a66
SS
6188#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6189 _MIPIB_LP_RX_TIMEOUT)
3230bf14
JN
6190#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6191
4ad83e94
SS
6192#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6193#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
a2560a66
SS
6194#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6195 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
3230bf14
JN
6196#define TURN_AROUND_TIMEOUT_MASK 0x3f
6197
4ad83e94
SS
6198#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6199#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
a2560a66
SS
6200#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6201 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
3230bf14
JN
6202#define DEVICE_RESET_TIMER_MASK 0xffff
6203
4ad83e94
SS
6204#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6205#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
a2560a66
SS
6206#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6207 _MIPIB_DPI_RESOLUTION)
3230bf14
JN
6208#define VERTICAL_ADDRESS_SHIFT 16
6209#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6210#define HORIZONTAL_ADDRESS_SHIFT 0
6211#define HORIZONTAL_ADDRESS_MASK 0xffff
6212
4ad83e94
SS
6213#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6214#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
a2560a66
SS
6215#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6216 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
3230bf14
JN
6217#define DBI_FIFO_EMPTY_HALF (0 << 0)
6218#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6219#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6220
6221/* regs below are bits 15:0 */
4ad83e94
SS
6222#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6223#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
a2560a66
SS
6224#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6225 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
3230bf14 6226
4ad83e94
SS
6227#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6228#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
a2560a66
SS
6229#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6230 _MIPIB_HBP_COUNT)
3230bf14 6231
4ad83e94
SS
6232#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6233#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
a2560a66
SS
6234#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6235 _MIPIB_HFP_COUNT)
3230bf14 6236
4ad83e94
SS
6237#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6238#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
a2560a66
SS
6239#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6240 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
3230bf14 6241
4ad83e94
SS
6242#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6243#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
a2560a66
SS
6244#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6245 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
3230bf14 6246
4ad83e94
SS
6247#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6248#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
a2560a66
SS
6249#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6250 _MIPIB_VBP_COUNT)
3230bf14 6251
4ad83e94
SS
6252#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6253#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
a2560a66
SS
6254#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6255 _MIPIB_VFP_COUNT)
3230bf14 6256
4ad83e94
SS
6257#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6258#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
a2560a66
SS
6259#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6260 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
4ad83e94 6261
3230bf14
JN
6262/* regs above are bits 15:0 */
6263
4ad83e94
SS
6264#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6265#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
a2560a66
SS
6266#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6267 _MIPIB_DPI_CONTROL)
3230bf14
JN
6268#define DPI_LP_MODE (1 << 6)
6269#define BACKLIGHT_OFF (1 << 5)
6270#define BACKLIGHT_ON (1 << 4)
6271#define COLOR_MODE_OFF (1 << 3)
6272#define COLOR_MODE_ON (1 << 2)
6273#define TURN_ON (1 << 1)
6274#define SHUTDOWN (1 << 0)
6275
4ad83e94
SS
6276#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6277#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
a2560a66
SS
6278#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6279 _MIPIB_DPI_DATA)
3230bf14
JN
6280#define COMMAND_BYTE_SHIFT 0
6281#define COMMAND_BYTE_MASK (0x3f << 0)
6282
4ad83e94
SS
6283#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6284#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
a2560a66
SS
6285#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6286 _MIPIB_INIT_COUNT)
3230bf14
JN
6287#define MASTER_INIT_TIMER_SHIFT 0
6288#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6289
4ad83e94
SS
6290#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6291#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
a2560a66
SS
6292#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6293 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
3230bf14
JN
6294#define MAX_RETURN_PKT_SIZE_SHIFT 0
6295#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6296
4ad83e94
SS
6297#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6298#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
a2560a66
SS
6299#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6300 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
3230bf14
JN
6301#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6302#define DISABLE_VIDEO_BTA (1 << 3)
6303#define IP_TG_CONFIG (1 << 2)
6304#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6305#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6306#define VIDEO_MODE_BURST (3 << 0)
6307
4ad83e94
SS
6308#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6309#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
a2560a66
SS
6310#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6311 _MIPIB_EOT_DISABLE)
3230bf14
JN
6312#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6313#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6314#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6315#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6316#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6317#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6318#define CLOCKSTOP (1 << 1)
6319#define EOT_DISABLE (1 << 0)
6320
4ad83e94
SS
6321#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6322#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
a2560a66
SS
6323#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6324 _MIPIB_LP_BYTECLK)
3230bf14
JN
6325#define LP_BYTECLK_SHIFT 0
6326#define LP_BYTECLK_MASK (0xffff << 0)
6327
6328/* bits 31:0 */
4ad83e94
SS
6329#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6330#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
a2560a66
SS
6331#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6332 _MIPIB_LP_GEN_DATA)
3230bf14
JN
6333
6334/* bits 31:0 */
4ad83e94
SS
6335#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6336#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
a2560a66
SS
6337#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6338 _MIPIB_HS_GEN_DATA)
3230bf14 6339
4ad83e94
SS
6340#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6341#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
a2560a66
SS
6342#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6343 _MIPIB_LP_GEN_CTRL)
4ad83e94
SS
6344#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6345#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
a2560a66
SS
6346#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6347 _MIPIB_HS_GEN_CTRL)
3230bf14
JN
6348#define LONG_PACKET_WORD_COUNT_SHIFT 8
6349#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6350#define SHORT_PACKET_PARAM_SHIFT 8
6351#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6352#define VIRTUAL_CHANNEL_SHIFT 6
6353#define VIRTUAL_CHANNEL_MASK (3 << 6)
6354#define DATA_TYPE_SHIFT 0
6355#define DATA_TYPE_MASK (3f << 0)
6356/* data type values, see include/video/mipi_display.h */
6357
4ad83e94
SS
6358#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6359#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
a2560a66
SS
6360#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6361 _MIPIB_GEN_FIFO_STAT)
3230bf14
JN
6362#define DPI_FIFO_EMPTY (1 << 28)
6363#define DBI_FIFO_EMPTY (1 << 27)
6364#define LP_CTRL_FIFO_EMPTY (1 << 26)
6365#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6366#define LP_CTRL_FIFO_FULL (1 << 24)
6367#define HS_CTRL_FIFO_EMPTY (1 << 18)
6368#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6369#define HS_CTRL_FIFO_FULL (1 << 16)
6370#define LP_DATA_FIFO_EMPTY (1 << 10)
6371#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6372#define LP_DATA_FIFO_FULL (1 << 8)
6373#define HS_DATA_FIFO_EMPTY (1 << 2)
6374#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6375#define HS_DATA_FIFO_FULL (1 << 0)
6376
4ad83e94
SS
6377#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6378#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
a2560a66
SS
6379#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6380 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
3230bf14
JN
6381#define DBI_HS_LP_MODE_MASK (1 << 0)
6382#define DBI_LP_MODE (1 << 0)
6383#define DBI_HS_MODE (0 << 0)
6384
4ad83e94
SS
6385#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6386#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
a2560a66
SS
6387#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6388 _MIPIB_DPHY_PARAM)
3230bf14
JN
6389#define EXIT_ZERO_COUNT_SHIFT 24
6390#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6391#define TRAIL_COUNT_SHIFT 16
6392#define TRAIL_COUNT_MASK (0x1f << 16)
6393#define CLK_ZERO_COUNT_SHIFT 8
6394#define CLK_ZERO_COUNT_MASK (0xff << 8)
6395#define PREPARE_COUNT_SHIFT 0
6396#define PREPARE_COUNT_MASK (0x3f << 0)
6397
6398/* bits 31:0 */
4ad83e94
SS
6399#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6400#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
a2560a66
SS
6401#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6402 _MIPIB_DBI_BW_CTRL)
3230bf14 6403
4ad83e94
SS
6404#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6405 + 0xb088)
6406#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6407 + 0xb888)
a2560a66
SS
6408#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6409 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
6410#define LP_HS_SSW_CNT_SHIFT 16
6411#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6412#define HS_LP_PWR_SW_CNT_SHIFT 0
6413#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6414
4ad83e94
SS
6415#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6416#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
a2560a66
SS
6417#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6418 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
3230bf14
JN
6419#define STOP_STATE_STALL_COUNTER_SHIFT 0
6420#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6421
4ad83e94
SS
6422#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6423#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
a2560a66
SS
6424#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6425 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
4ad83e94
SS
6426#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6427#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
a2560a66
SS
6428#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6429 _MIPIB_INTR_EN_REG_1)
3230bf14
JN
6430#define RX_CONTENTION_DETECTED (1 << 0)
6431
6432/* XXX: only pipe A ?!? */
4ad83e94 6433#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
6434#define DBI_TYPEC_ENABLE (1 << 31)
6435#define DBI_TYPEC_WIP (1 << 30)
6436#define DBI_TYPEC_OPTION_SHIFT 28
6437#define DBI_TYPEC_OPTION_MASK (3 << 28)
6438#define DBI_TYPEC_FREQ_SHIFT 24
6439#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6440#define DBI_TYPEC_OVERRIDE (1 << 8)
6441#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6442#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6443
6444
6445/* MIPI adapter registers */
6446
4ad83e94
SS
6447#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6448#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
a2560a66
SS
6449#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6450 _MIPIB_CTRL)
3230bf14
JN
6451#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6452#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6453#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6454#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6455#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6456#define READ_REQUEST_PRIORITY_SHIFT 3
6457#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6458#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6459#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6460#define RGB_FLIP_TO_BGR (1 << 2)
6461
4ad83e94
SS
6462#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6463#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
a2560a66
SS
6464#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6465 _MIPIB_DATA_ADDRESS)
3230bf14
JN
6466#define DATA_MEM_ADDRESS_SHIFT 5
6467#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6468#define DATA_VALID (1 << 0)
6469
4ad83e94
SS
6470#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6471#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
a2560a66
SS
6472#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6473 _MIPIB_DATA_LENGTH)
3230bf14
JN
6474#define DATA_LENGTH_SHIFT 0
6475#define DATA_LENGTH_MASK (0xfffff << 0)
6476
4ad83e94
SS
6477#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6478#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
a2560a66
SS
6479#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6480 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
3230bf14
JN
6481#define COMMAND_MEM_ADDRESS_SHIFT 5
6482#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6483#define AUTO_PWG_ENABLE (1 << 2)
6484#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6485#define COMMAND_VALID (1 << 0)
6486
4ad83e94
SS
6487#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6488#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
a2560a66
SS
6489#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6490 _MIPIB_COMMAND_LENGTH)
3230bf14
JN
6491#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6492#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6493
4ad83e94
SS
6494#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6495#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
a2560a66
SS
6496#define MIPI_READ_DATA_RETURN(tc, n) \
6497 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6498 + 4 * (n)) /* n: 0...7 */
3230bf14 6499
4ad83e94
SS
6500#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6501#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
a2560a66
SS
6502#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6503 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
3230bf14
JN
6504#define READ_DATA_VALID(n) (1 << (n))
6505
a57c774a 6506/* For UMS only (deprecated): */
5c969aa7
DL
6507#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6508#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 6509
585fb111 6510#endif /* _I915_REG_H_ */
This page took 1.136123 seconds and 5 git commands to generate.