drm/i915: i8xx interrupt handler
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
2b139522
ED
30#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
585fb111
JB
32/*
33 * The Bridge device's PCI config space has information about the
34 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
35 * This is all handled in the intel-gtt.ko module. i915.ko only
36 * cares about the vga bit for the vga rbiter.
585fb111
JB
37 */
38#define INTEL_GMCH_CTRL 0x52
28d52043 39#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 40
585fb111
JB
41/* PCI config space */
42
43#define HPLLCC 0xc0 /* 855 only */
652c393a 44#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
45#define GC_CLOCK_133_200 (0 << 0)
46#define GC_CLOCK_100_200 (1 << 0)
47#define GC_CLOCK_100_133 (2 << 0)
48#define GC_CLOCK_166_250 (3 << 0)
f97108d1 49#define GCFGC2 0xda
585fb111
JB
50#define GCFGC 0xf0 /* 915+ only */
51#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
52#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
53#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
54#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
55#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
56#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
57#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
58#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
59#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
60#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
61#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
62#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
63#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
64#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
65#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
66#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
67#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
68#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
69#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
70#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
71#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
72#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
73#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 74#define LBB 0xf4
eeccdcac
KG
75
76/* Graphics reset regs */
0573ed4a
KG
77#define I965_GDRST 0xc0 /* PCI config register */
78#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
79#define GRDOM_FULL (0<<2)
80#define GRDOM_RENDER (1<<2)
81#define GRDOM_MEDIA (3<<2)
585fb111 82
07b7ddd9
JB
83#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
84#define GEN6_MBC_SNPCR_SHIFT 21
85#define GEN6_MBC_SNPCR_MASK (3<<21)
86#define GEN6_MBC_SNPCR_MAX (0<<21)
87#define GEN6_MBC_SNPCR_MED (1<<21)
88#define GEN6_MBC_SNPCR_LOW (2<<21)
89#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
90
5eb719cd
DV
91#define GEN6_MBCTL 0x0907c
92#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
93#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
94#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
95#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
96#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
97
cff458c2
EA
98#define GEN6_GDRST 0x941c
99#define GEN6_GRDOM_FULL (1 << 0)
100#define GEN6_GRDOM_RENDER (1 << 1)
101#define GEN6_GRDOM_MEDIA (1 << 2)
102#define GEN6_GRDOM_BLT (1 << 3)
103
1d2a314c
DV
104/* PPGTT stuff */
105#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
106
107#define GEN6_PDE_VALID (1 << 0)
108#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
109/* gen6+ has bit 11-4 for physical addr bit 39-32 */
110#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
111
112#define GEN6_PTE_VALID (1 << 0)
113#define GEN6_PTE_UNCACHED (1 << 1)
114#define GEN6_PTE_CACHE_LLC (2 << 1)
115#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
116#define GEN6_PTE_CACHE_BITS (3 << 1)
117#define GEN6_PTE_GFDT (1 << 3)
118#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
119
5eb719cd
DV
120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
125#define GAM_ECOCHK 0x4090
126#define ECOCHK_SNB_BIT (1<<10)
127#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
128#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
129
48ecfa10
DV
130#define GAC_ECO_BITS 0x14090
131#define ECOBITS_PPGTT_CACHE64B (3<<8)
132#define ECOBITS_PPGTT_CACHE4B (0<<8)
133
be901a5a
DV
134#define GAB_CTL 0x24000
135#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
136
585fb111
JB
137/* VGA stuff */
138
139#define VGA_ST01_MDA 0x3ba
140#define VGA_ST01_CGA 0x3da
141
142#define VGA_MSR_WRITE 0x3c2
143#define VGA_MSR_READ 0x3cc
144#define VGA_MSR_MEM_EN (1<<1)
145#define VGA_MSR_CGA_MODE (1<<0)
146
147#define VGA_SR_INDEX 0x3c4
148#define VGA_SR_DATA 0x3c5
149
150#define VGA_AR_INDEX 0x3c0
151#define VGA_AR_VID_EN (1<<5)
152#define VGA_AR_DATA_WRITE 0x3c0
153#define VGA_AR_DATA_READ 0x3c1
154
155#define VGA_GR_INDEX 0x3ce
156#define VGA_GR_DATA 0x3cf
157/* GR05 */
158#define VGA_GR_MEM_READ_MODE_SHIFT 3
159#define VGA_GR_MEM_READ_MODE_PLANE 1
160/* GR06 */
161#define VGA_GR_MEM_MODE_MASK 0xc
162#define VGA_GR_MEM_MODE_SHIFT 2
163#define VGA_GR_MEM_A0000_AFFFF 0
164#define VGA_GR_MEM_A0000_BFFFF 1
165#define VGA_GR_MEM_B0000_B7FFF 2
166#define VGA_GR_MEM_B0000_BFFFF 3
167
168#define VGA_DACMASK 0x3c6
169#define VGA_DACRX 0x3c7
170#define VGA_DACWX 0x3c8
171#define VGA_DACDATA 0x3c9
172
173#define VGA_CR_INDEX_MDA 0x3b4
174#define VGA_CR_DATA_MDA 0x3b5
175#define VGA_CR_INDEX_CGA 0x3d4
176#define VGA_CR_DATA_CGA 0x3d5
177
178/*
179 * Memory interface instructions used by the kernel
180 */
181#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
182
183#define MI_NOOP MI_INSTR(0, 0)
184#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
185#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 186#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
187#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
188#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
189#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
190#define MI_FLUSH MI_INSTR(0x04, 0)
191#define MI_READ_FLUSH (1 << 0)
192#define MI_EXE_FLUSH (1 << 1)
193#define MI_NO_WRITE_FLUSH (1 << 2)
194#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
195#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 196#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 197#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
198#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
199#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 200#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 201#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
202#define MI_OVERLAY_CONTINUE (0x0<<21)
203#define MI_OVERLAY_ON (0x1<<21)
204#define MI_OVERLAY_OFF (0x2<<21)
585fb111 205#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 206#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 207#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 208#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
209#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
210#define MI_MM_SPACE_GTT (1<<8)
211#define MI_MM_SPACE_PHYSICAL (0<<8)
212#define MI_SAVE_EXT_STATE_EN (1<<3)
213#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 214#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 215#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
216#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
217#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
218#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
219#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
220/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
221 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
222 * simply ignores the register load under certain conditions.
223 * - One can actually load arbitrary many arbitrary registers: Simply issue x
224 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
225 */
226#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
227#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
228#define MI_INVALIDATE_TLB (1<<18)
229#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
230#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
231#define MI_BATCH_NON_SECURE (1)
232#define MI_BATCH_NON_SECURE_I965 (1<<8)
233#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 234#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
235#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
236#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
237#define MI_SEMAPHORE_UPDATE (1<<21)
238#define MI_SEMAPHORE_COMPARE (1<<20)
239#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
240#define MI_SEMAPHORE_SYNC_RV (2<<16)
241#define MI_SEMAPHORE_SYNC_RB (0<<16)
242#define MI_SEMAPHORE_SYNC_VR (0<<16)
243#define MI_SEMAPHORE_SYNC_VB (2<<16)
244#define MI_SEMAPHORE_SYNC_BR (2<<16)
245#define MI_SEMAPHORE_SYNC_BV (0<<16)
246#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
247/*
248 * 3D instructions used by the kernel
249 */
250#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
251
252#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
253#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
254#define SC_UPDATE_SCISSOR (0x1<<1)
255#define SC_ENABLE_MASK (0x1<<0)
256#define SC_ENABLE (0x1<<0)
257#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
258#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
259#define SCI_YMIN_MASK (0xffff<<16)
260#define SCI_XMIN_MASK (0xffff<<0)
261#define SCI_YMAX_MASK (0xffff<<16)
262#define SCI_XMAX_MASK (0xffff<<0)
263#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
264#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
265#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
266#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
267#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
268#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
269#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
270#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
271#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
272#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
273#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
274#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
275#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
276#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
277#define BLT_DEPTH_8 (0<<24)
278#define BLT_DEPTH_16_565 (1<<24)
279#define BLT_DEPTH_16_1555 (2<<24)
280#define BLT_DEPTH_32 (3<<24)
281#define BLT_ROP_GXCOPY (0xcc<<16)
282#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
283#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
284#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
285#define ASYNC_FLIP (1<<22)
286#define DISPLAY_PLANE_A (0<<20)
287#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 288#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 289#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
290#define PIPE_CONTROL_QW_WRITE (1<<14)
291#define PIPE_CONTROL_DEPTH_STALL (1<<13)
292#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 293#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
294#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
295#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
296#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
297#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
298#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
299#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
300#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 301#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 302#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 303#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 304
dc96e9b8
CW
305
306/*
307 * Reset registers
308 */
309#define DEBUG_RESET_I830 0x6070
310#define DEBUG_RESET_FULL (1<<7)
311#define DEBUG_RESET_RENDER (1<<8)
312#define DEBUG_RESET_DISPLAY (1<<9)
313
57f350b6
JB
314/*
315 * DPIO - a special bus for various display related registers to hide behind:
316 * 0x800c: m1, m2, n, p1, p2, k dividers
317 * 0x8014: REF and SFR select
318 * 0x8014: N divider, VCO select
319 * 0x801c/3c: core clock bits
320 * 0x8048/68: low pass filter coefficients
321 * 0x8100: fast clock controls
322 */
323#define DPIO_PKT 0x2100
324#define DPIO_RID (0<<24)
325#define DPIO_OP_WRITE (1<<16)
326#define DPIO_OP_READ (0<<16)
327#define DPIO_PORTID (0x12<<8)
328#define DPIO_BYTE (0xf<<4)
329#define DPIO_BUSY (1<<0) /* status only */
330#define DPIO_DATA 0x2104
331#define DPIO_REG 0x2108
332#define DPIO_CTL 0x2110
333#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
334#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
335#define DPIO_SFR_BYPASS (1<<1)
336#define DPIO_RESET (1<<0)
337
338#define _DPIO_DIV_A 0x800c
339#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
340#define DPIO_K_SHIFT (24) /* 4 bits */
341#define DPIO_P1_SHIFT (21) /* 3 bits */
342#define DPIO_P2_SHIFT (16) /* 5 bits */
343#define DPIO_N_SHIFT (12) /* 4 bits */
344#define DPIO_ENABLE_CALIBRATION (1<<11)
345#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
346#define DPIO_M2DIV_MASK 0xff
347#define _DPIO_DIV_B 0x802c
348#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
349
350#define _DPIO_REFSFR_A 0x8014
351#define DPIO_REFSEL_OVERRIDE 27
352#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
353#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
354#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
355#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
356#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
357#define _DPIO_REFSFR_B 0x8034
358#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
359
360#define _DPIO_CORE_CLK_A 0x801c
361#define _DPIO_CORE_CLK_B 0x803c
362#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
363
364#define _DPIO_LFP_COEFF_A 0x8048
365#define _DPIO_LFP_COEFF_B 0x8068
366#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
367
368#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 369
585fb111 370/*
de151cf6 371 * Fence registers
585fb111 372 */
de151cf6 373#define FENCE_REG_830_0 0x2000
dc529a4f 374#define FENCE_REG_945_8 0x3000
de151cf6
JB
375#define I830_FENCE_START_MASK 0x07f80000
376#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 377#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
378#define I830_FENCE_PITCH_SHIFT 4
379#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 380#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 381#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 382#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
383
384#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 385#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 386
de151cf6
JB
387#define FENCE_REG_965_0 0x03000
388#define I965_FENCE_PITCH_SHIFT 2
389#define I965_FENCE_TILING_Y_SHIFT 1
390#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 391#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 392
4e901fdc
EA
393#define FENCE_REG_SANDYBRIDGE_0 0x100000
394#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
395
f691e2f4
DV
396/* control register for cpu gtt access */
397#define TILECTL 0x101000
398#define TILECTL_SWZCTL (1 << 0)
399#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
400#define TILECTL_BACKSNOOP_DIS (1 << 3)
401
de151cf6
JB
402/*
403 * Instruction and interrupt control regs
404 */
63eeaf38 405#define PGTBL_ER 0x02024
333e9fe9
DV
406#define RENDER_RING_BASE 0x02000
407#define BSD_RING_BASE 0x04000
408#define GEN6_BSD_RING_BASE 0x12000
549f7365 409#define BLT_RING_BASE 0x22000
3d281d8c
DV
410#define RING_TAIL(base) ((base)+0x30)
411#define RING_HEAD(base) ((base)+0x34)
412#define RING_START(base) ((base)+0x38)
413#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
414#define RING_SYNC_0(base) ((base)+0x40)
415#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
416#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
417#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
418#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
419#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
420#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
421#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 422#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
423#define RING_HWS_PGA(base) ((base)+0x80)
424#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
425#define ARB_MODE 0x04030
426#define ARB_MODE_SWIZZLE_SNB (1<<4)
427#define ARB_MODE_SWIZZLE_IVB (1<<5)
428#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
429#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 430#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
431#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
432#define DONE_REG 0x40b0
4593010b
EA
433#define BSD_HWS_PGA_GEN7 (0x04180)
434#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 435#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 436#define RING_NOPID(base) ((base)+0x94)
0f46832f 437#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
438#define TAIL_ADDR 0x001FFFF8
439#define HEAD_WRAP_COUNT 0xFFE00000
440#define HEAD_WRAP_ONE 0x00200000
441#define HEAD_ADDR 0x001FFFFC
442#define RING_NR_PAGES 0x001FF000
443#define RING_REPORT_MASK 0x00000006
444#define RING_REPORT_64K 0x00000002
445#define RING_REPORT_128K 0x00000004
446#define RING_NO_REPORT 0x00000000
447#define RING_VALID_MASK 0x00000001
448#define RING_VALID 0x00000001
449#define RING_INVALID 0x00000000
4b60e5cb
CW
450#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
451#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 452#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
453#if 0
454#define PRB0_TAIL 0x02030
455#define PRB0_HEAD 0x02034
456#define PRB0_START 0x02038
457#define PRB0_CTL 0x0203c
585fb111
JB
458#define PRB1_TAIL 0x02040 /* 915+ only */
459#define PRB1_HEAD 0x02044 /* 915+ only */
460#define PRB1_START 0x02048 /* 915+ only */
461#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 462#endif
63eeaf38
JB
463#define IPEIR_I965 0x02064
464#define IPEHR_I965 0x02068
465#define INSTDONE_I965 0x0206c
d27b1e0e
DV
466#define RING_IPEIR(base) ((base)+0x64)
467#define RING_IPEHR(base) ((base)+0x68)
468#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
469#define RING_INSTPS(base) ((base)+0x70)
470#define RING_DMA_FADD(base) ((base)+0x78)
471#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
472#define INSTPS 0x02070 /* 965+ only */
473#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
474#define ACTHD_I965 0x02074
475#define HWS_PGA 0x02080
476#define HWS_ADDRESS_MASK 0xfffff000
477#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
478#define PWRCTXA 0x2088 /* 965GM+ only */
479#define PWRCTX_EN (1<<0)
585fb111 480#define IPEIR 0x02088
63eeaf38
JB
481#define IPEHR 0x0208c
482#define INSTDONE 0x02090
585fb111
JB
483#define NOPID 0x02094
484#define HWSTAM 0x02098
9d2f41fa 485#define DMA_FADD_I8XX 0x020d0
71cf39b1 486
f406839f
CW
487#define ERROR_GEN6 0x040a0
488
de6e2eaf
EA
489/* GM45+ chicken bits -- debug workaround bits that may be required
490 * for various sorts of correct behavior. The top 16 bits of each are
491 * the enables for writing to the corresponding low bit.
492 */
493#define _3D_CHICKEN 0x02084
494#define _3D_CHICKEN2 0x0208c
495/* Disables pipelining of read flushes past the SF-WIZ interface.
496 * Required on all Ironlake steppings according to the B-Spec, but the
497 * particular danger of not doing so is not specified.
498 */
499# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
500#define _3D_CHICKEN3 0x02090
bf97b276 501#define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 502
71cf39b1
EA
503#define MI_MODE 0x0209c
504# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 505# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 506
1ec14ad3 507#define GFX_MODE 0x02520
b095cd0a 508#define GFX_MODE_GEN7 0x0229c
5eb719cd 509#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
510#define GFX_RUN_LIST_ENABLE (1<<15)
511#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
512#define GFX_SURFACE_FAULT_ENABLE (1<<12)
513#define GFX_REPLAY_MODE (1<<11)
514#define GFX_PSMI_GRANULARITY (1<<10)
515#define GFX_PPGTT_ENABLE (1<<9)
516
b095cd0a
JB
517#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
518#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
519
585fb111
JB
520#define SCPD0 0x0209c /* 915+ only */
521#define IER 0x020a0
522#define IIR 0x020a4
523#define IMR 0x020a8
524#define ISR 0x020ac
7e231dbe
JB
525#define VLV_IIR_RW 0x182084
526#define VLV_IER 0x1820a0
527#define VLV_IIR 0x1820a4
528#define VLV_IMR 0x1820a8
529#define VLV_ISR 0x1820ac
585fb111
JB
530#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
531#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
532#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 533#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
534#define I915_HWB_OOM_INTERRUPT (1<<13)
535#define I915_SYNC_STATUS_INTERRUPT (1<<12)
536#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
537#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
538#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
539#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
540#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
541#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
542#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
543#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
544#define I915_DEBUG_INTERRUPT (1<<2)
545#define I915_USER_INTERRUPT (1<<1)
546#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 547#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
548#define EIR 0x020b0
549#define EMR 0x020b4
550#define ESR 0x020b8
63eeaf38
JB
551#define GM45_ERROR_PAGE_TABLE (1<<5)
552#define GM45_ERROR_MEM_PRIV (1<<4)
553#define I915_ERROR_PAGE_TABLE (1<<4)
554#define GM45_ERROR_CP_PRIV (1<<3)
555#define I915_ERROR_MEMORY_REFRESH (1<<1)
556#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 557#define INSTPM 0x020c0
ee980b80 558#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
559#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
560 will not assert AGPBUSY# and will only
561 be delivered when out of C3. */
84f9f938 562#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
563#define ACTHD 0x020c8
564#define FW_BLC 0x020d8
8692d00e 565#define FW_BLC2 0x020dc
585fb111 566#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
567#define FW_BLC_SELF_EN_MASK (1<<31)
568#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
569#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
570#define MM_BURST_LENGTH 0x00700000
571#define MM_FIFO_WATERMARK 0x0001F000
572#define LM_BURST_LENGTH 0x00000700
573#define LM_FIFO_WATERMARK 0x0000001F
585fb111 574#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
575#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
576
577/* Make render/texture TLB fetches lower priorty than associated data
578 * fetches. This is not turned on by default
579 */
580#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
581
582/* Isoch request wait on GTT enable (Display A/B/C streams).
583 * Make isoch requests stall on the TLB update. May cause
584 * display underruns (test mode only)
585 */
586#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
587
588/* Block grant count for isoch requests when block count is
589 * set to a finite value.
590 */
591#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
592#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
593#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
594#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
595#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
596
597/* Enable render writes to complete in C2/C3/C4 power states.
598 * If this isn't enabled, render writes are prevented in low
599 * power states. That seems bad to me.
600 */
601#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
602
603/* This acknowledges an async flip immediately instead
604 * of waiting for 2TLB fetches.
605 */
606#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
607
608/* Enables non-sequential data reads through arbiter
609 */
0206e353 610#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
611
612/* Disable FSB snooping of cacheable write cycles from binner/render
613 * command stream
614 */
615#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
616
617/* Arbiter time slice for non-isoch streams */
618#define MI_ARB_TIME_SLICE_MASK (7 << 5)
619#define MI_ARB_TIME_SLICE_1 (0 << 5)
620#define MI_ARB_TIME_SLICE_2 (1 << 5)
621#define MI_ARB_TIME_SLICE_4 (2 << 5)
622#define MI_ARB_TIME_SLICE_6 (3 << 5)
623#define MI_ARB_TIME_SLICE_8 (4 << 5)
624#define MI_ARB_TIME_SLICE_10 (5 << 5)
625#define MI_ARB_TIME_SLICE_14 (6 << 5)
626#define MI_ARB_TIME_SLICE_16 (7 << 5)
627
628/* Low priority grace period page size */
629#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
630#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
631
632/* Disable display A/B trickle feed */
633#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
634
635/* Set display plane priority */
636#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
637#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
638
585fb111
JB
639#define CACHE_MODE_0 0x02120 /* 915+ only */
640#define CM0_MASK_SHIFT 16
641#define CM0_IZ_OPT_DISABLE (1<<6)
642#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 643#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
644#define CM0_DEPTH_EVICT_DISABLE (1<<4)
645#define CM0_COLOR_EVICT_DISABLE (1<<3)
646#define CM0_DEPTH_WRITE_DISABLE (1<<1)
647#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 648#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 649#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
650#define ECOSKPD 0x021d0
651#define ECO_GATING_CX_ONLY (1<<3)
652#define ECO_FLIP_DONE (1<<0)
585fb111 653
fb046853
JB
654#define CACHE_MODE_1 0x7004 /* IVB+ */
655#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
656
e2a1e2f0
BW
657/* GEN6 interrupt control
658 * Note that the per-ring interrupt bits do alias with the global interrupt bits
659 * in GTIMR. */
a1786bd2
ZW
660#define GEN6_RENDER_HWSTAM 0x2098
661#define GEN6_RENDER_IMR 0x20a8
662#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
663#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 664#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
665#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
666#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
667#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
668#define GEN6_RENDER_SYNC_STATUS (1 << 2)
669#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
670#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
671
672#define GEN6_BLITTER_HWSTAM 0x22098
673#define GEN6_BLITTER_IMR 0x220a8
674#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
675#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
676#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
677#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 678
4efe0708
JB
679#define GEN6_BLITTER_ECOSKPD 0x221d0
680#define GEN6_BLITTER_LOCK_SHIFT 16
681#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
682
881f47b6
XH
683#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
684#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
685#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
686#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
687#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
688
ec6a890d 689#define GEN6_BSD_HWSTAM 0x12098
881f47b6 690#define GEN6_BSD_IMR 0x120a8
1ec14ad3 691#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
692
693#define GEN6_BSD_RNCID 0x12198
694
a1e969e0
BW
695#define GEN7_FF_THREAD_MODE 0x20a0
696#define GEN7_FF_SCHED_MASK 0x0077070
697#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
698#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
699#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
700#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
701#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
702#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
703#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
704#define GEN7_FF_VS_SCHED_HW (0x0<<12)
705#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
706#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
707#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
708#define GEN7_FF_DS_SCHED_HW (0x0<<4)
709
585fb111
JB
710/*
711 * Framebuffer compression (915+ only)
712 */
713
714#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
715#define FBC_LL_BASE 0x03204 /* 4k page aligned */
716#define FBC_CONTROL 0x03208
717#define FBC_CTL_EN (1<<31)
718#define FBC_CTL_PERIODIC (1<<30)
719#define FBC_CTL_INTERVAL_SHIFT (16)
720#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 721#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
722#define FBC_CTL_STRIDE_SHIFT (5)
723#define FBC_CTL_FENCENO (1<<0)
724#define FBC_COMMAND 0x0320c
725#define FBC_CMD_COMPRESS (1<<0)
726#define FBC_STATUS 0x03210
727#define FBC_STAT_COMPRESSING (1<<31)
728#define FBC_STAT_COMPRESSED (1<<30)
729#define FBC_STAT_MODIFIED (1<<29)
730#define FBC_STAT_CURRENT_LINE (1<<0)
731#define FBC_CONTROL2 0x03214
732#define FBC_CTL_FENCE_DBL (0<<4)
733#define FBC_CTL_IDLE_IMM (0<<2)
734#define FBC_CTL_IDLE_FULL (1<<2)
735#define FBC_CTL_IDLE_LINE (2<<2)
736#define FBC_CTL_IDLE_DEBUG (3<<2)
737#define FBC_CTL_CPU_FENCE (1<<1)
738#define FBC_CTL_PLANEA (0<<0)
739#define FBC_CTL_PLANEB (1<<0)
740#define FBC_FENCE_OFF 0x0321b
80824003 741#define FBC_TAG 0x03300
585fb111
JB
742
743#define FBC_LL_SIZE (1536)
744
74dff282
JB
745/* Framebuffer compression for GM45+ */
746#define DPFC_CB_BASE 0x3200
747#define DPFC_CONTROL 0x3208
748#define DPFC_CTL_EN (1<<31)
749#define DPFC_CTL_PLANEA (0<<30)
750#define DPFC_CTL_PLANEB (1<<30)
751#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 752#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
753#define DPFC_SR_EN (1<<10)
754#define DPFC_CTL_LIMIT_1X (0<<6)
755#define DPFC_CTL_LIMIT_2X (1<<6)
756#define DPFC_CTL_LIMIT_4X (2<<6)
757#define DPFC_RECOMP_CTL 0x320c
758#define DPFC_RECOMP_STALL_EN (1<<27)
759#define DPFC_RECOMP_STALL_WM_SHIFT (16)
760#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
761#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
762#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
763#define DPFC_STATUS 0x3210
764#define DPFC_INVAL_SEG_SHIFT (16)
765#define DPFC_INVAL_SEG_MASK (0x07ff0000)
766#define DPFC_COMP_SEG_SHIFT (0)
767#define DPFC_COMP_SEG_MASK (0x000003ff)
768#define DPFC_STATUS2 0x3214
769#define DPFC_FENCE_YOFF 0x3218
770#define DPFC_CHICKEN 0x3224
771#define DPFC_HT_MODIFY (1<<31)
772
b52eb4dc
ZY
773/* Framebuffer compression for Ironlake */
774#define ILK_DPFC_CB_BASE 0x43200
775#define ILK_DPFC_CONTROL 0x43208
776/* The bit 28-8 is reserved */
777#define DPFC_RESERVED (0x1FFFFF00)
778#define ILK_DPFC_RECOMP_CTL 0x4320c
779#define ILK_DPFC_STATUS 0x43210
780#define ILK_DPFC_FENCE_YOFF 0x43218
781#define ILK_DPFC_CHICKEN 0x43224
782#define ILK_FBC_RT_BASE 0x2128
783#define ILK_FBC_RT_VALID (1<<0)
784
785#define ILK_DISPLAY_CHICKEN1 0x42000
786#define ILK_FBCQ_DIS (1<<22)
0206e353 787#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 788
b52eb4dc 789
9c04f015
YL
790/*
791 * Framebuffer compression for Sandybridge
792 *
793 * The following two registers are of type GTTMMADR
794 */
795#define SNB_DPFC_CTL_SA 0x100100
796#define SNB_CPU_FENCE_ENABLE (1<<29)
797#define DPFC_CPU_FENCE_OFFSET 0x100104
798
799
585fb111
JB
800/*
801 * GPIO regs
802 */
803#define GPIOA 0x5010
804#define GPIOB 0x5014
805#define GPIOC 0x5018
806#define GPIOD 0x501c
807#define GPIOE 0x5020
808#define GPIOF 0x5024
809#define GPIOG 0x5028
810#define GPIOH 0x502c
811# define GPIO_CLOCK_DIR_MASK (1 << 0)
812# define GPIO_CLOCK_DIR_IN (0 << 1)
813# define GPIO_CLOCK_DIR_OUT (1 << 1)
814# define GPIO_CLOCK_VAL_MASK (1 << 2)
815# define GPIO_CLOCK_VAL_OUT (1 << 3)
816# define GPIO_CLOCK_VAL_IN (1 << 4)
817# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
818# define GPIO_DATA_DIR_MASK (1 << 8)
819# define GPIO_DATA_DIR_IN (0 << 9)
820# define GPIO_DATA_DIR_OUT (1 << 9)
821# define GPIO_DATA_VAL_MASK (1 << 10)
822# define GPIO_DATA_VAL_OUT (1 << 11)
823# define GPIO_DATA_VAL_IN (1 << 12)
824# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
825
f899fc64
CW
826#define GMBUS0 0x5100 /* clock/port select */
827#define GMBUS_RATE_100KHZ (0<<8)
828#define GMBUS_RATE_50KHZ (1<<8)
829#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
830#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
831#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
832#define GMBUS_PORT_DISABLED 0
833#define GMBUS_PORT_SSC 1
834#define GMBUS_PORT_VGADDC 2
835#define GMBUS_PORT_PANEL 3
836#define GMBUS_PORT_DPC 4 /* HDMIC */
837#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
838#define GMBUS_PORT_DPD 6 /* HDMID */
839#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 840#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
841#define GMBUS1 0x5104 /* command/status */
842#define GMBUS_SW_CLR_INT (1<<31)
843#define GMBUS_SW_RDY (1<<30)
844#define GMBUS_ENT (1<<29) /* enable timeout */
845#define GMBUS_CYCLE_NONE (0<<25)
846#define GMBUS_CYCLE_WAIT (1<<25)
847#define GMBUS_CYCLE_INDEX (2<<25)
848#define GMBUS_CYCLE_STOP (4<<25)
849#define GMBUS_BYTE_COUNT_SHIFT 16
850#define GMBUS_SLAVE_INDEX_SHIFT 8
851#define GMBUS_SLAVE_ADDR_SHIFT 1
852#define GMBUS_SLAVE_READ (1<<0)
853#define GMBUS_SLAVE_WRITE (0<<0)
854#define GMBUS2 0x5108 /* status */
855#define GMBUS_INUSE (1<<15)
856#define GMBUS_HW_WAIT_PHASE (1<<14)
857#define GMBUS_STALL_TIMEOUT (1<<13)
858#define GMBUS_INT (1<<12)
859#define GMBUS_HW_RDY (1<<11)
860#define GMBUS_SATOER (1<<10)
861#define GMBUS_ACTIVE (1<<9)
862#define GMBUS3 0x510c /* data buffer bytes 3-0 */
863#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
864#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
865#define GMBUS_NAK_EN (1<<3)
866#define GMBUS_IDLE_EN (1<<2)
867#define GMBUS_HW_WAIT_EN (1<<1)
868#define GMBUS_HW_RDY_EN (1<<0)
869#define GMBUS5 0x5120 /* byte index */
870#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 871
585fb111
JB
872/*
873 * Clock control & power management
874 */
875
876#define VGA0 0x6000
877#define VGA1 0x6004
878#define VGA_PD 0x6010
879#define VGA0_PD_P2_DIV_4 (1 << 7)
880#define VGA0_PD_P1_DIV_2 (1 << 5)
881#define VGA0_PD_P1_SHIFT 0
882#define VGA0_PD_P1_MASK (0x1f << 0)
883#define VGA1_PD_P2_DIV_4 (1 << 15)
884#define VGA1_PD_P1_DIV_2 (1 << 13)
885#define VGA1_PD_P1_SHIFT 8
886#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
887#define _DPLL_A 0x06014
888#define _DPLL_B 0x06018
889#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
890#define DPLL_VCO_ENABLE (1 << 31)
891#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 892#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 893#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 894#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
895#define DPLL_VGA_MODE_DIS (1 << 28)
896#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
897#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
898#define DPLL_MODE_MASK (3 << 26)
899#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
900#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
901#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
902#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
903#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
904#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 905#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
25eb05fc 906#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 907
585fb111
JB
908#define SRX_INDEX 0x3c4
909#define SRX_DATA 0x3c5
910#define SR01 1
911#define SR01_SCREEN_OFF (1<<5)
912
913#define PPCR 0x61204
914#define PPCR_ON (1<<0)
915
916#define DVOB 0x61140
917#define DVOB_ON (1<<31)
918#define DVOC 0x61160
919#define DVOC_ON (1<<31)
920#define LVDS 0x61180
921#define LVDS_ON (1<<31)
922
585fb111
JB
923/* Scratch pad debug 0 reg:
924 */
925#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
926/*
927 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
928 * this field (only one bit may be set).
929 */
930#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
931#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 932#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
933/* i830, required in DVO non-gang */
934#define PLL_P2_DIVIDE_BY_4 (1 << 23)
935#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
936#define PLL_REF_INPUT_DREFCLK (0 << 13)
937#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
938#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
939#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
940#define PLL_REF_INPUT_MASK (3 << 13)
941#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 942/* Ironlake */
b9055052
ZW
943# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
944# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
945# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
946# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
947# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
948
585fb111
JB
949/*
950 * Parallel to Serial Load Pulse phase selection.
951 * Selects the phase for the 10X DPLL clock for the PCIe
952 * digital display port. The range is 4 to 13; 10 or more
953 * is just a flip delay. The default is 6
954 */
955#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
956#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
957/*
958 * SDVO multiplier for 945G/GM. Not used on 965.
959 */
960#define SDVO_MULTIPLIER_MASK 0x000000ff
961#define SDVO_MULTIPLIER_SHIFT_HIRES 4
962#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 963#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
964/*
965 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
966 *
967 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
968 */
969#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
970#define DPLL_MD_UDI_DIVIDER_SHIFT 24
971/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
972#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
973#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
974/*
975 * SDVO/UDI pixel multiplier.
976 *
977 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
978 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
979 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
980 * dummy bytes in the datastream at an increased clock rate, with both sides of
981 * the link knowing how many bytes are fill.
982 *
983 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
984 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
985 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
986 * through an SDVO command.
987 *
988 * This register field has values of multiplication factor minus 1, with
989 * a maximum multiplier of 5 for SDVO.
990 */
991#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
992#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
993/*
994 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
995 * This best be set to the default value (3) or the CRT won't work. No,
996 * I don't entirely understand what this does...
997 */
998#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
999#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
1000#define _DPLL_B_MD 0x06020 /* 965+ only */
1001#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1002
9db4a9c7
JB
1003#define _FPA0 0x06040
1004#define _FPA1 0x06044
1005#define _FPB0 0x06048
1006#define _FPB1 0x0604c
1007#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1008#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1009#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1010#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1011#define FP_N_DIV_SHIFT 16
1012#define FP_M1_DIV_MASK 0x00003f00
1013#define FP_M1_DIV_SHIFT 8
1014#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1015#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1016#define FP_M2_DIV_SHIFT 0
1017#define DPLL_TEST 0x606c
1018#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1019#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1020#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1021#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1022#define DPLLB_TEST_N_BYPASS (1 << 19)
1023#define DPLLB_TEST_M_BYPASS (1 << 18)
1024#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1025#define DPLLA_TEST_N_BYPASS (1 << 3)
1026#define DPLLA_TEST_M_BYPASS (1 << 2)
1027#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1028#define D_STATE 0x6104
dc96e9b8 1029#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1030#define DSTATE_PLL_D3_OFF (1<<3)
1031#define DSTATE_GFX_CLOCK_GATING (1<<1)
1032#define DSTATE_DOT_CLOCK_GATING (1<<0)
1033#define DSPCLK_GATE_D 0x6200
1034# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1035# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1036# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1037# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1038# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1039# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1040# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1041# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1042# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1043# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1044# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1045# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1046# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1047# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1048# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1049# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1050# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1051# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1052# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1053# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1054# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1055# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1056# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1057# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1058# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1059# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1060# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1061# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1062/**
1063 * This bit must be set on the 830 to prevent hangs when turning off the
1064 * overlay scaler.
1065 */
1066# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1067# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1068# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1069# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1070# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1071
1072#define RENCLK_GATE_D1 0x6204
1073# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1074# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1075# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1076# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1077# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1078# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1079# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1080# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1081# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1082/** This bit must be unset on 855,865 */
1083# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1084# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1085# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1086# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1087/** This bit must be set on 855,865. */
1088# define SV_CLOCK_GATE_DISABLE (1 << 0)
1089# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1090# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1091# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1092# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1093# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1094# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1095# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1096# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1097# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1098# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1099# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1100# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1101# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1102# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1103# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1104# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1105# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1106
1107# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1108/** This bit must always be set on 965G/965GM */
1109# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1110# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1111# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1112# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1113# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1114# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1115/** This bit must always be set on 965G */
1116# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1117# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1118# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1119# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1120# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1121# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1122# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1123# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1124# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1125# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1126# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1127# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1128# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1129# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1130# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1131# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1132# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1133# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1134# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1135
1136#define RENCLK_GATE_D2 0x6208
1137#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1138#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1139#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1140#define RAMCLK_GATE_D 0x6210 /* CRL only */
1141#define DEUC 0x6214 /* CRL only */
585fb111 1142
ceb04246
JB
1143#define FW_BLC_SELF_VLV 0x6500
1144#define FW_CSPWRDWNEN (1<<15)
1145
585fb111
JB
1146/*
1147 * Palette regs
1148 */
1149
9db4a9c7
JB
1150#define _PALETTE_A 0x0a000
1151#define _PALETTE_B 0x0a800
1152#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1153
673a394b
EA
1154/* MCH MMIO space */
1155
1156/*
1157 * MCHBAR mirror.
1158 *
1159 * This mirrors the MCHBAR MMIO space whose location is determined by
1160 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1161 * every way. It is not accessible from the CP register read instructions.
1162 *
1163 */
1164#define MCHBAR_MIRROR_BASE 0x10000
1165
1398261a
YL
1166#define MCHBAR_MIRROR_BASE_SNB 0x140000
1167
673a394b
EA
1168/** 915-945 and GM965 MCH register controlling DRAM channel access */
1169#define DCC 0x10200
1170#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1171#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1172#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1173#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1174#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1175#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1176
95534263
LP
1177/** Pineview MCH register contains DDR3 setting */
1178#define CSHRDDR3CTL 0x101a8
1179#define CSHRDDR3CTL_DDR3 (1 << 2)
1180
673a394b
EA
1181/** 965 MCH register controlling DRAM channel configuration */
1182#define C0DRB3 0x10206
1183#define C1DRB3 0x10606
1184
f691e2f4
DV
1185/** snb MCH registers for reading the DRAM channel configuration */
1186#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1187#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1188#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1189#define MAD_DIMM_ECC_MASK (0x3 << 24)
1190#define MAD_DIMM_ECC_OFF (0x0 << 24)
1191#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1192#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1193#define MAD_DIMM_ECC_ON (0x3 << 24)
1194#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1195#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1196#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1197#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1198#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1199#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1200#define MAD_DIMM_A_SELECT (0x1 << 16)
1201/* DIMM sizes are in multiples of 256mb. */
1202#define MAD_DIMM_B_SIZE_SHIFT 8
1203#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1204#define MAD_DIMM_A_SIZE_SHIFT 0
1205#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1206
1207
b11248df
KP
1208/* Clocking configuration register */
1209#define CLKCFG 0x10c00
7662c8bd 1210#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1211#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1212#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1213#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1214#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1215#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1216/* Note, below two are guess */
b11248df 1217#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1218#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1219#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1220#define CLKCFG_MEM_533 (1 << 4)
1221#define CLKCFG_MEM_667 (2 << 4)
1222#define CLKCFG_MEM_800 (3 << 4)
1223#define CLKCFG_MEM_MASK (7 << 4)
1224
ea056c14
JB
1225#define TSC1 0x11001
1226#define TSE (1<<0)
7648fa99
JB
1227#define TR1 0x11006
1228#define TSFS 0x11020
1229#define TSFS_SLOPE_MASK 0x0000ff00
1230#define TSFS_SLOPE_SHIFT 8
1231#define TSFS_INTR_MASK 0x000000ff
1232
f97108d1
JB
1233#define CRSTANDVID 0x11100
1234#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1235#define PXVFREQ_PX_MASK 0x7f000000
1236#define PXVFREQ_PX_SHIFT 24
1237#define VIDFREQ_BASE 0x11110
1238#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1239#define VIDFREQ2 0x11114
1240#define VIDFREQ3 0x11118
1241#define VIDFREQ4 0x1111c
1242#define VIDFREQ_P0_MASK 0x1f000000
1243#define VIDFREQ_P0_SHIFT 24
1244#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1245#define VIDFREQ_P0_CSCLK_SHIFT 20
1246#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1247#define VIDFREQ_P0_CRCLK_SHIFT 16
1248#define VIDFREQ_P1_MASK 0x00001f00
1249#define VIDFREQ_P1_SHIFT 8
1250#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1251#define VIDFREQ_P1_CSCLK_SHIFT 4
1252#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1253#define INTTOEXT_BASE_ILK 0x11300
1254#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1255#define INTTOEXT_MAP3_SHIFT 24
1256#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1257#define INTTOEXT_MAP2_SHIFT 16
1258#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1259#define INTTOEXT_MAP1_SHIFT 8
1260#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1261#define INTTOEXT_MAP0_SHIFT 0
1262#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1263#define MEMSWCTL 0x11170 /* Ironlake only */
1264#define MEMCTL_CMD_MASK 0xe000
1265#define MEMCTL_CMD_SHIFT 13
1266#define MEMCTL_CMD_RCLK_OFF 0
1267#define MEMCTL_CMD_RCLK_ON 1
1268#define MEMCTL_CMD_CHFREQ 2
1269#define MEMCTL_CMD_CHVID 3
1270#define MEMCTL_CMD_VMMOFF 4
1271#define MEMCTL_CMD_VMMON 5
1272#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1273 when command complete */
1274#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1275#define MEMCTL_FREQ_SHIFT 8
1276#define MEMCTL_SFCAVM (1<<7)
1277#define MEMCTL_TGT_VID_MASK 0x007f
1278#define MEMIHYST 0x1117c
1279#define MEMINTREN 0x11180 /* 16 bits */
1280#define MEMINT_RSEXIT_EN (1<<8)
1281#define MEMINT_CX_SUPR_EN (1<<7)
1282#define MEMINT_CONT_BUSY_EN (1<<6)
1283#define MEMINT_AVG_BUSY_EN (1<<5)
1284#define MEMINT_EVAL_CHG_EN (1<<4)
1285#define MEMINT_MON_IDLE_EN (1<<3)
1286#define MEMINT_UP_EVAL_EN (1<<2)
1287#define MEMINT_DOWN_EVAL_EN (1<<1)
1288#define MEMINT_SW_CMD_EN (1<<0)
1289#define MEMINTRSTR 0x11182 /* 16 bits */
1290#define MEM_RSEXIT_MASK 0xc000
1291#define MEM_RSEXIT_SHIFT 14
1292#define MEM_CONT_BUSY_MASK 0x3000
1293#define MEM_CONT_BUSY_SHIFT 12
1294#define MEM_AVG_BUSY_MASK 0x0c00
1295#define MEM_AVG_BUSY_SHIFT 10
1296#define MEM_EVAL_CHG_MASK 0x0300
1297#define MEM_EVAL_BUSY_SHIFT 8
1298#define MEM_MON_IDLE_MASK 0x00c0
1299#define MEM_MON_IDLE_SHIFT 6
1300#define MEM_UP_EVAL_MASK 0x0030
1301#define MEM_UP_EVAL_SHIFT 4
1302#define MEM_DOWN_EVAL_MASK 0x000c
1303#define MEM_DOWN_EVAL_SHIFT 2
1304#define MEM_SW_CMD_MASK 0x0003
1305#define MEM_INT_STEER_GFX 0
1306#define MEM_INT_STEER_CMR 1
1307#define MEM_INT_STEER_SMI 2
1308#define MEM_INT_STEER_SCI 3
1309#define MEMINTRSTS 0x11184
1310#define MEMINT_RSEXIT (1<<7)
1311#define MEMINT_CONT_BUSY (1<<6)
1312#define MEMINT_AVG_BUSY (1<<5)
1313#define MEMINT_EVAL_CHG (1<<4)
1314#define MEMINT_MON_IDLE (1<<3)
1315#define MEMINT_UP_EVAL (1<<2)
1316#define MEMINT_DOWN_EVAL (1<<1)
1317#define MEMINT_SW_CMD (1<<0)
1318#define MEMMODECTL 0x11190
1319#define MEMMODE_BOOST_EN (1<<31)
1320#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1321#define MEMMODE_BOOST_FREQ_SHIFT 24
1322#define MEMMODE_IDLE_MODE_MASK 0x00030000
1323#define MEMMODE_IDLE_MODE_SHIFT 16
1324#define MEMMODE_IDLE_MODE_EVAL 0
1325#define MEMMODE_IDLE_MODE_CONT 1
1326#define MEMMODE_HWIDLE_EN (1<<15)
1327#define MEMMODE_SWMODE_EN (1<<14)
1328#define MEMMODE_RCLK_GATE (1<<13)
1329#define MEMMODE_HW_UPDATE (1<<12)
1330#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1331#define MEMMODE_FSTART_SHIFT 8
1332#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1333#define MEMMODE_FMAX_SHIFT 4
1334#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1335#define RCBMAXAVG 0x1119c
1336#define MEMSWCTL2 0x1119e /* Cantiga only */
1337#define SWMEMCMD_RENDER_OFF (0 << 13)
1338#define SWMEMCMD_RENDER_ON (1 << 13)
1339#define SWMEMCMD_SWFREQ (2 << 13)
1340#define SWMEMCMD_TARVID (3 << 13)
1341#define SWMEMCMD_VRM_OFF (4 << 13)
1342#define SWMEMCMD_VRM_ON (5 << 13)
1343#define CMDSTS (1<<12)
1344#define SFCAVM (1<<11)
1345#define SWFREQ_MASK 0x0380 /* P0-7 */
1346#define SWFREQ_SHIFT 7
1347#define TARVID_MASK 0x001f
1348#define MEMSTAT_CTG 0x111a0
1349#define RCBMINAVG 0x111a0
1350#define RCUPEI 0x111b0
1351#define RCDNEI 0x111b4
88271da3
JB
1352#define RSTDBYCTL 0x111b8
1353#define RS1EN (1<<31)
1354#define RS2EN (1<<30)
1355#define RS3EN (1<<29)
1356#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1357#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1358#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1359#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1360#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1361#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1362#define RSX_STATUS_MASK (7<<20)
1363#define RSX_STATUS_ON (0<<20)
1364#define RSX_STATUS_RC1 (1<<20)
1365#define RSX_STATUS_RC1E (2<<20)
1366#define RSX_STATUS_RS1 (3<<20)
1367#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1368#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1369#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1370#define RSX_STATUS_RSVD2 (7<<20)
1371#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1372#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1373#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1374#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1375#define RS1CONTSAV_MASK (3<<14)
1376#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1377#define RS1CONTSAV_RSVD (1<<14)
1378#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1379#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1380#define NORMSLEXLAT_MASK (3<<12)
1381#define SLOW_RS123 (0<<12)
1382#define SLOW_RS23 (1<<12)
1383#define SLOW_RS3 (2<<12)
1384#define NORMAL_RS123 (3<<12)
1385#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1386#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1387#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1388#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1389#define RS_CSTATE_MASK (3<<4)
1390#define RS_CSTATE_C367_RS1 (0<<4)
1391#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1392#define RS_CSTATE_RSVD (2<<4)
1393#define RS_CSTATE_C367_RS2 (3<<4)
1394#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1395#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1396#define VIDCTL 0x111c0
1397#define VIDSTS 0x111c8
1398#define VIDSTART 0x111cc /* 8 bits */
1399#define MEMSTAT_ILK 0x111f8
1400#define MEMSTAT_VID_MASK 0x7f00
1401#define MEMSTAT_VID_SHIFT 8
1402#define MEMSTAT_PSTATE_MASK 0x00f8
1403#define MEMSTAT_PSTATE_SHIFT 3
1404#define MEMSTAT_MON_ACTV (1<<2)
1405#define MEMSTAT_SRC_CTL_MASK 0x0003
1406#define MEMSTAT_SRC_CTL_CORE 0
1407#define MEMSTAT_SRC_CTL_TRB 1
1408#define MEMSTAT_SRC_CTL_THM 2
1409#define MEMSTAT_SRC_CTL_STDBY 3
1410#define RCPREVBSYTUPAVG 0x113b8
1411#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1412#define PMMISC 0x11214
1413#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1414#define SDEW 0x1124c
1415#define CSIEW0 0x11250
1416#define CSIEW1 0x11254
1417#define CSIEW2 0x11258
1418#define PEW 0x1125c
1419#define DEW 0x11270
1420#define MCHAFE 0x112c0
1421#define CSIEC 0x112e0
1422#define DMIEC 0x112e4
1423#define DDREC 0x112e8
1424#define PEG0EC 0x112ec
1425#define PEG1EC 0x112f0
1426#define GFXEC 0x112f4
1427#define RPPREVBSYTUPAVG 0x113b8
1428#define RPPREVBSYTDNAVG 0x113bc
1429#define ECR 0x11600
1430#define ECR_GPFE (1<<31)
1431#define ECR_IMONE (1<<30)
1432#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1433#define OGW0 0x11608
1434#define OGW1 0x1160c
1435#define EG0 0x11610
1436#define EG1 0x11614
1437#define EG2 0x11618
1438#define EG3 0x1161c
1439#define EG4 0x11620
1440#define EG5 0x11624
1441#define EG6 0x11628
1442#define EG7 0x1162c
1443#define PXW 0x11664
1444#define PXWL 0x11680
1445#define LCFUSE02 0x116c0
1446#define LCFUSE_HIV_MASK 0x000000ff
1447#define CSIPLL0 0x12c10
1448#define DDRMPLL1 0X12c20
7d57382e
EA
1449#define PEG_BAND_GAP_DATA 0x14d68
1450
3b8d8d91
JB
1451#define GEN6_GT_PERF_STATUS 0x145948
1452#define GEN6_RP_STATE_LIMITS 0x145994
1453#define GEN6_RP_STATE_CAP 0x145998
1454
aa40d6bb
ZN
1455/*
1456 * Logical Context regs
1457 */
1458#define CCID 0x2180
1459#define CCID_EN (1<<0)
585fb111
JB
1460/*
1461 * Overlay regs
1462 */
1463
1464#define OVADD 0x30000
1465#define DOVSTA 0x30008
1466#define OC_BUF (0x3<<20)
1467#define OGAMC5 0x30010
1468#define OGAMC4 0x30014
1469#define OGAMC3 0x30018
1470#define OGAMC2 0x3001c
1471#define OGAMC1 0x30020
1472#define OGAMC0 0x30024
1473
1474/*
1475 * Display engine regs
1476 */
1477
1478/* Pipe A timing regs */
9db4a9c7
JB
1479#define _HTOTAL_A 0x60000
1480#define _HBLANK_A 0x60004
1481#define _HSYNC_A 0x60008
1482#define _VTOTAL_A 0x6000c
1483#define _VBLANK_A 0x60010
1484#define _VSYNC_A 0x60014
1485#define _PIPEASRC 0x6001c
1486#define _BCLRPAT_A 0x60020
0529a0d9 1487#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1488
1489/* Pipe B timing regs */
9db4a9c7
JB
1490#define _HTOTAL_B 0x61000
1491#define _HBLANK_B 0x61004
1492#define _HSYNC_B 0x61008
1493#define _VTOTAL_B 0x6100c
1494#define _VBLANK_B 0x61010
1495#define _VSYNC_B 0x61014
1496#define _PIPEBSRC 0x6101c
1497#define _BCLRPAT_B 0x61020
0529a0d9
DV
1498#define _VSYNCSHIFT_B 0x61028
1499
9db4a9c7
JB
1500
1501#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1502#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1503#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1504#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1505#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1506#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1507#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1508#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1509
585fb111
JB
1510/* VGA port control */
1511#define ADPA 0x61100
1512#define ADPA_DAC_ENABLE (1<<31)
1513#define ADPA_DAC_DISABLE 0
1514#define ADPA_PIPE_SELECT_MASK (1<<30)
1515#define ADPA_PIPE_A_SELECT 0
1516#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1517#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1518#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1519#define ADPA_SETS_HVPOLARITY 0
1520#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1521#define ADPA_VSYNC_CNTL_ENABLE 0
1522#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1523#define ADPA_HSYNC_CNTL_ENABLE 0
1524#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1525#define ADPA_VSYNC_ACTIVE_LOW 0
1526#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1527#define ADPA_HSYNC_ACTIVE_LOW 0
1528#define ADPA_DPMS_MASK (~(3<<10))
1529#define ADPA_DPMS_ON (0<<10)
1530#define ADPA_DPMS_SUSPEND (1<<10)
1531#define ADPA_DPMS_STANDBY (2<<10)
1532#define ADPA_DPMS_OFF (3<<10)
1533
939fe4d7 1534
585fb111
JB
1535/* Hotplug control (945+ only) */
1536#define PORT_HOTPLUG_EN 0x61110
7d57382e 1537#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1538#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1539#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1540#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1541#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1542#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1543#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1544#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1545#define TV_HOTPLUG_INT_EN (1 << 18)
1546#define CRT_HOTPLUG_INT_EN (1 << 9)
1547#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1548#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1549/* must use period 64 on GM45 according to docs */
1550#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1551#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1552#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1553#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1554#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1555#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1556#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1557#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1558#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1559#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1560#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1561#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1562
1563#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1564#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1565#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1566#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1567#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1568#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1569#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1570#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1571#define TV_HOTPLUG_INT_STATUS (1 << 10)
1572#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1573#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1574#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1575#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1576#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1577#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1578
1579/* SDVO port control */
1580#define SDVOB 0x61140
1581#define SDVOC 0x61160
1582#define SDVO_ENABLE (1 << 31)
1583#define SDVO_PIPE_B_SELECT (1 << 30)
1584#define SDVO_STALL_SELECT (1 << 29)
1585#define SDVO_INTERRUPT_ENABLE (1 << 26)
1586/**
1587 * 915G/GM SDVO pixel multiplier.
1588 *
1589 * Programmed value is multiplier - 1, up to 5x.
1590 *
1591 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1592 */
1593#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1594#define SDVO_PORT_MULTIPLY_SHIFT 23
1595#define SDVO_PHASE_SELECT_MASK (15 << 19)
1596#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1597#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1598#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1599#define SDVO_ENCODING_SDVO (0x0 << 10)
1600#define SDVO_ENCODING_HDMI (0x2 << 10)
1601/** Requird for HDMI operation */
1602#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1603#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1604#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1605#define SDVO_AUDIO_ENABLE (1 << 6)
1606/** New with 965, default is to be set */
1607#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1608/** New with 965, default is to be set */
1609#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1610#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1611#define SDVO_DETECTED (1 << 2)
1612/* Bits to be preserved when writing */
1613#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1614#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1615
1616/* DVO port control */
1617#define DVOA 0x61120
1618#define DVOB 0x61140
1619#define DVOC 0x61160
1620#define DVO_ENABLE (1 << 31)
1621#define DVO_PIPE_B_SELECT (1 << 30)
1622#define DVO_PIPE_STALL_UNUSED (0 << 28)
1623#define DVO_PIPE_STALL (1 << 28)
1624#define DVO_PIPE_STALL_TV (2 << 28)
1625#define DVO_PIPE_STALL_MASK (3 << 28)
1626#define DVO_USE_VGA_SYNC (1 << 15)
1627#define DVO_DATA_ORDER_I740 (0 << 14)
1628#define DVO_DATA_ORDER_FP (1 << 14)
1629#define DVO_VSYNC_DISABLE (1 << 11)
1630#define DVO_HSYNC_DISABLE (1 << 10)
1631#define DVO_VSYNC_TRISTATE (1 << 9)
1632#define DVO_HSYNC_TRISTATE (1 << 8)
1633#define DVO_BORDER_ENABLE (1 << 7)
1634#define DVO_DATA_ORDER_GBRG (1 << 6)
1635#define DVO_DATA_ORDER_RGGB (0 << 6)
1636#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1637#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1638#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1639#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1640#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1641#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1642#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1643#define DVO_PRESERVE_MASK (0x7<<24)
1644#define DVOA_SRCDIM 0x61124
1645#define DVOB_SRCDIM 0x61144
1646#define DVOC_SRCDIM 0x61164
1647#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1648#define DVO_SRCDIM_VERTICAL_SHIFT 0
1649
1650/* LVDS port control */
1651#define LVDS 0x61180
1652/*
1653 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1654 * the DPLL semantics change when the LVDS is assigned to that pipe.
1655 */
1656#define LVDS_PORT_EN (1 << 31)
1657/* Selects pipe B for LVDS data. Must be set on pre-965. */
1658#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1659#define LVDS_PIPE_MASK (1 << 30)
1519b995 1660#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1661/* LVDS dithering flag on 965/g4x platform */
1662#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1663/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1664#define LVDS_VSYNC_POLARITY (1 << 21)
1665#define LVDS_HSYNC_POLARITY (1 << 20)
1666
a3e17eb8
ZY
1667/* Enable border for unscaled (or aspect-scaled) display */
1668#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1669/*
1670 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1671 * pixel.
1672 */
1673#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1674#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1675#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1676/*
1677 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1678 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1679 * on.
1680 */
1681#define LVDS_A3_POWER_MASK (3 << 6)
1682#define LVDS_A3_POWER_DOWN (0 << 6)
1683#define LVDS_A3_POWER_UP (3 << 6)
1684/*
1685 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1686 * is set.
1687 */
1688#define LVDS_CLKB_POWER_MASK (3 << 4)
1689#define LVDS_CLKB_POWER_DOWN (0 << 4)
1690#define LVDS_CLKB_POWER_UP (3 << 4)
1691/*
1692 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1693 * setting for whether we are in dual-channel mode. The B3 pair will
1694 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1695 */
1696#define LVDS_B0B3_POWER_MASK (3 << 2)
1697#define LVDS_B0B3_POWER_DOWN (0 << 2)
1698#define LVDS_B0B3_POWER_UP (3 << 2)
1699
3c17fe4b
DH
1700/* Video Data Island Packet control */
1701#define VIDEO_DIP_DATA 0x61178
1702#define VIDEO_DIP_CTL 0x61170
1703#define VIDEO_DIP_ENABLE (1 << 31)
1704#define VIDEO_DIP_PORT_B (1 << 29)
1705#define VIDEO_DIP_PORT_C (2 << 29)
1706#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1707#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1708#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1709#define VIDEO_DIP_SELECT_AVI (0 << 19)
1710#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1711#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1712#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1713#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1714#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1715#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1716
585fb111
JB
1717/* Panel power sequencing */
1718#define PP_STATUS 0x61200
1719#define PP_ON (1 << 31)
1720/*
1721 * Indicates that all dependencies of the panel are on:
1722 *
1723 * - PLL enabled
1724 * - pipe enabled
1725 * - LVDS/DVOB/DVOC on
1726 */
1727#define PP_READY (1 << 30)
1728#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1729#define PP_SEQUENCE_POWER_UP (1 << 28)
1730#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1731#define PP_SEQUENCE_MASK (3 << 28)
1732#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1733#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1734#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1735#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1736#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1737#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1738#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1739#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1740#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1741#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1742#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1743#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1744#define PP_CONTROL 0x61204
1745#define POWER_TARGET_ON (1 << 0)
1746#define PP_ON_DELAYS 0x61208
1747#define PP_OFF_DELAYS 0x6120c
1748#define PP_DIVISOR 0x61210
1749
1750/* Panel fitting */
1751#define PFIT_CONTROL 0x61230
1752#define PFIT_ENABLE (1 << 31)
1753#define PFIT_PIPE_MASK (3 << 29)
1754#define PFIT_PIPE_SHIFT 29
1755#define VERT_INTERP_DISABLE (0 << 10)
1756#define VERT_INTERP_BILINEAR (1 << 10)
1757#define VERT_INTERP_MASK (3 << 10)
1758#define VERT_AUTO_SCALE (1 << 9)
1759#define HORIZ_INTERP_DISABLE (0 << 6)
1760#define HORIZ_INTERP_BILINEAR (1 << 6)
1761#define HORIZ_INTERP_MASK (3 << 6)
1762#define HORIZ_AUTO_SCALE (1 << 5)
1763#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1764#define PFIT_FILTER_FUZZY (0 << 24)
1765#define PFIT_SCALING_AUTO (0 << 26)
1766#define PFIT_SCALING_PROGRAMMED (1 << 26)
1767#define PFIT_SCALING_PILLAR (2 << 26)
1768#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1769#define PFIT_PGM_RATIOS 0x61234
1770#define PFIT_VERT_SCALE_MASK 0xfff00000
1771#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1772/* Pre-965 */
1773#define PFIT_VERT_SCALE_SHIFT 20
1774#define PFIT_VERT_SCALE_MASK 0xfff00000
1775#define PFIT_HORIZ_SCALE_SHIFT 4
1776#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1777/* 965+ */
1778#define PFIT_VERT_SCALE_SHIFT_965 16
1779#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1780#define PFIT_HORIZ_SCALE_SHIFT_965 0
1781#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1782
585fb111
JB
1783#define PFIT_AUTO_RATIOS 0x61238
1784
1785/* Backlight control */
1786#define BLC_PWM_CTL 0x61254
ba3820ad 1787#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1788#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1789#define BLM_COMBINATION_MODE (1 << 30)
1790/*
1791 * This is the most significant 15 bits of the number of backlight cycles in a
1792 * complete cycle of the modulated backlight control.
1793 *
1794 * The actual value is this field multiplied by two.
1795 */
1796#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1797#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1798/*
1799 * This is the number of cycles out of the backlight modulation cycle for which
1800 * the backlight is on.
1801 *
1802 * This field must be no greater than the number of cycles in the complete
1803 * backlight modulation cycle.
1804 */
1805#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1806#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1807
0eb96d6e
JB
1808#define BLC_HIST_CTL 0x61260
1809
585fb111
JB
1810/* TV port control */
1811#define TV_CTL 0x68000
1812/** Enables the TV encoder */
1813# define TV_ENC_ENABLE (1 << 31)
1814/** Sources the TV encoder input from pipe B instead of A. */
1815# define TV_ENC_PIPEB_SELECT (1 << 30)
1816/** Outputs composite video (DAC A only) */
1817# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1818/** Outputs SVideo video (DAC B/C) */
1819# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1820/** Outputs Component video (DAC A/B/C) */
1821# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1822/** Outputs Composite and SVideo (DAC A/B/C) */
1823# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1824# define TV_TRILEVEL_SYNC (1 << 21)
1825/** Enables slow sync generation (945GM only) */
1826# define TV_SLOW_SYNC (1 << 20)
1827/** Selects 4x oversampling for 480i and 576p */
1828# define TV_OVERSAMPLE_4X (0 << 18)
1829/** Selects 2x oversampling for 720p and 1080i */
1830# define TV_OVERSAMPLE_2X (1 << 18)
1831/** Selects no oversampling for 1080p */
1832# define TV_OVERSAMPLE_NONE (2 << 18)
1833/** Selects 8x oversampling */
1834# define TV_OVERSAMPLE_8X (3 << 18)
1835/** Selects progressive mode rather than interlaced */
1836# define TV_PROGRESSIVE (1 << 17)
1837/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1838# define TV_PAL_BURST (1 << 16)
1839/** Field for setting delay of Y compared to C */
1840# define TV_YC_SKEW_MASK (7 << 12)
1841/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1842# define TV_ENC_SDP_FIX (1 << 11)
1843/**
1844 * Enables a fix for the 915GM only.
1845 *
1846 * Not sure what it does.
1847 */
1848# define TV_ENC_C0_FIX (1 << 10)
1849/** Bits that must be preserved by software */
d2d9f232 1850# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1851# define TV_FUSE_STATE_MASK (3 << 4)
1852/** Read-only state that reports all features enabled */
1853# define TV_FUSE_STATE_ENABLED (0 << 4)
1854/** Read-only state that reports that Macrovision is disabled in hardware*/
1855# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1856/** Read-only state that reports that TV-out is disabled in hardware. */
1857# define TV_FUSE_STATE_DISABLED (2 << 4)
1858/** Normal operation */
1859# define TV_TEST_MODE_NORMAL (0 << 0)
1860/** Encoder test pattern 1 - combo pattern */
1861# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1862/** Encoder test pattern 2 - full screen vertical 75% color bars */
1863# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1864/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1865# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1866/** Encoder test pattern 4 - random noise */
1867# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1868/** Encoder test pattern 5 - linear color ramps */
1869# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1870/**
1871 * This test mode forces the DACs to 50% of full output.
1872 *
1873 * This is used for load detection in combination with TVDAC_SENSE_MASK
1874 */
1875# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1876# define TV_TEST_MODE_MASK (7 << 0)
1877
1878#define TV_DAC 0x68004
b8ed2a4f 1879# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1880/**
1881 * Reports that DAC state change logic has reported change (RO).
1882 *
1883 * This gets cleared when TV_DAC_STATE_EN is cleared
1884*/
1885# define TVDAC_STATE_CHG (1 << 31)
1886# define TVDAC_SENSE_MASK (7 << 28)
1887/** Reports that DAC A voltage is above the detect threshold */
1888# define TVDAC_A_SENSE (1 << 30)
1889/** Reports that DAC B voltage is above the detect threshold */
1890# define TVDAC_B_SENSE (1 << 29)
1891/** Reports that DAC C voltage is above the detect threshold */
1892# define TVDAC_C_SENSE (1 << 28)
1893/**
1894 * Enables DAC state detection logic, for load-based TV detection.
1895 *
1896 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1897 * to off, for load detection to work.
1898 */
1899# define TVDAC_STATE_CHG_EN (1 << 27)
1900/** Sets the DAC A sense value to high */
1901# define TVDAC_A_SENSE_CTL (1 << 26)
1902/** Sets the DAC B sense value to high */
1903# define TVDAC_B_SENSE_CTL (1 << 25)
1904/** Sets the DAC C sense value to high */
1905# define TVDAC_C_SENSE_CTL (1 << 24)
1906/** Overrides the ENC_ENABLE and DAC voltage levels */
1907# define DAC_CTL_OVERRIDE (1 << 7)
1908/** Sets the slew rate. Must be preserved in software */
1909# define ENC_TVDAC_SLEW_FAST (1 << 6)
1910# define DAC_A_1_3_V (0 << 4)
1911# define DAC_A_1_1_V (1 << 4)
1912# define DAC_A_0_7_V (2 << 4)
cb66c692 1913# define DAC_A_MASK (3 << 4)
585fb111
JB
1914# define DAC_B_1_3_V (0 << 2)
1915# define DAC_B_1_1_V (1 << 2)
1916# define DAC_B_0_7_V (2 << 2)
cb66c692 1917# define DAC_B_MASK (3 << 2)
585fb111
JB
1918# define DAC_C_1_3_V (0 << 0)
1919# define DAC_C_1_1_V (1 << 0)
1920# define DAC_C_0_7_V (2 << 0)
cb66c692 1921# define DAC_C_MASK (3 << 0)
585fb111
JB
1922
1923/**
1924 * CSC coefficients are stored in a floating point format with 9 bits of
1925 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1926 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1927 * -1 (0x3) being the only legal negative value.
1928 */
1929#define TV_CSC_Y 0x68010
1930# define TV_RY_MASK 0x07ff0000
1931# define TV_RY_SHIFT 16
1932# define TV_GY_MASK 0x00000fff
1933# define TV_GY_SHIFT 0
1934
1935#define TV_CSC_Y2 0x68014
1936# define TV_BY_MASK 0x07ff0000
1937# define TV_BY_SHIFT 16
1938/**
1939 * Y attenuation for component video.
1940 *
1941 * Stored in 1.9 fixed point.
1942 */
1943# define TV_AY_MASK 0x000003ff
1944# define TV_AY_SHIFT 0
1945
1946#define TV_CSC_U 0x68018
1947# define TV_RU_MASK 0x07ff0000
1948# define TV_RU_SHIFT 16
1949# define TV_GU_MASK 0x000007ff
1950# define TV_GU_SHIFT 0
1951
1952#define TV_CSC_U2 0x6801c
1953# define TV_BU_MASK 0x07ff0000
1954# define TV_BU_SHIFT 16
1955/**
1956 * U attenuation for component video.
1957 *
1958 * Stored in 1.9 fixed point.
1959 */
1960# define TV_AU_MASK 0x000003ff
1961# define TV_AU_SHIFT 0
1962
1963#define TV_CSC_V 0x68020
1964# define TV_RV_MASK 0x0fff0000
1965# define TV_RV_SHIFT 16
1966# define TV_GV_MASK 0x000007ff
1967# define TV_GV_SHIFT 0
1968
1969#define TV_CSC_V2 0x68024
1970# define TV_BV_MASK 0x07ff0000
1971# define TV_BV_SHIFT 16
1972/**
1973 * V attenuation for component video.
1974 *
1975 * Stored in 1.9 fixed point.
1976 */
1977# define TV_AV_MASK 0x000007ff
1978# define TV_AV_SHIFT 0
1979
1980#define TV_CLR_KNOBS 0x68028
1981/** 2s-complement brightness adjustment */
1982# define TV_BRIGHTNESS_MASK 0xff000000
1983# define TV_BRIGHTNESS_SHIFT 24
1984/** Contrast adjustment, as a 2.6 unsigned floating point number */
1985# define TV_CONTRAST_MASK 0x00ff0000
1986# define TV_CONTRAST_SHIFT 16
1987/** Saturation adjustment, as a 2.6 unsigned floating point number */
1988# define TV_SATURATION_MASK 0x0000ff00
1989# define TV_SATURATION_SHIFT 8
1990/** Hue adjustment, as an integer phase angle in degrees */
1991# define TV_HUE_MASK 0x000000ff
1992# define TV_HUE_SHIFT 0
1993
1994#define TV_CLR_LEVEL 0x6802c
1995/** Controls the DAC level for black */
1996# define TV_BLACK_LEVEL_MASK 0x01ff0000
1997# define TV_BLACK_LEVEL_SHIFT 16
1998/** Controls the DAC level for blanking */
1999# define TV_BLANK_LEVEL_MASK 0x000001ff
2000# define TV_BLANK_LEVEL_SHIFT 0
2001
2002#define TV_H_CTL_1 0x68030
2003/** Number of pixels in the hsync. */
2004# define TV_HSYNC_END_MASK 0x1fff0000
2005# define TV_HSYNC_END_SHIFT 16
2006/** Total number of pixels minus one in the line (display and blanking). */
2007# define TV_HTOTAL_MASK 0x00001fff
2008# define TV_HTOTAL_SHIFT 0
2009
2010#define TV_H_CTL_2 0x68034
2011/** Enables the colorburst (needed for non-component color) */
2012# define TV_BURST_ENA (1 << 31)
2013/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2014# define TV_HBURST_START_SHIFT 16
2015# define TV_HBURST_START_MASK 0x1fff0000
2016/** Length of the colorburst */
2017# define TV_HBURST_LEN_SHIFT 0
2018# define TV_HBURST_LEN_MASK 0x0001fff
2019
2020#define TV_H_CTL_3 0x68038
2021/** End of hblank, measured in pixels minus one from start of hsync */
2022# define TV_HBLANK_END_SHIFT 16
2023# define TV_HBLANK_END_MASK 0x1fff0000
2024/** Start of hblank, measured in pixels minus one from start of hsync */
2025# define TV_HBLANK_START_SHIFT 0
2026# define TV_HBLANK_START_MASK 0x0001fff
2027
2028#define TV_V_CTL_1 0x6803c
2029/** XXX */
2030# define TV_NBR_END_SHIFT 16
2031# define TV_NBR_END_MASK 0x07ff0000
2032/** XXX */
2033# define TV_VI_END_F1_SHIFT 8
2034# define TV_VI_END_F1_MASK 0x00003f00
2035/** XXX */
2036# define TV_VI_END_F2_SHIFT 0
2037# define TV_VI_END_F2_MASK 0x0000003f
2038
2039#define TV_V_CTL_2 0x68040
2040/** Length of vsync, in half lines */
2041# define TV_VSYNC_LEN_MASK 0x07ff0000
2042# define TV_VSYNC_LEN_SHIFT 16
2043/** Offset of the start of vsync in field 1, measured in one less than the
2044 * number of half lines.
2045 */
2046# define TV_VSYNC_START_F1_MASK 0x00007f00
2047# define TV_VSYNC_START_F1_SHIFT 8
2048/**
2049 * Offset of the start of vsync in field 2, measured in one less than the
2050 * number of half lines.
2051 */
2052# define TV_VSYNC_START_F2_MASK 0x0000007f
2053# define TV_VSYNC_START_F2_SHIFT 0
2054
2055#define TV_V_CTL_3 0x68044
2056/** Enables generation of the equalization signal */
2057# define TV_EQUAL_ENA (1 << 31)
2058/** Length of vsync, in half lines */
2059# define TV_VEQ_LEN_MASK 0x007f0000
2060# define TV_VEQ_LEN_SHIFT 16
2061/** Offset of the start of equalization in field 1, measured in one less than
2062 * the number of half lines.
2063 */
2064# define TV_VEQ_START_F1_MASK 0x0007f00
2065# define TV_VEQ_START_F1_SHIFT 8
2066/**
2067 * Offset of the start of equalization in field 2, measured in one less than
2068 * the number of half lines.
2069 */
2070# define TV_VEQ_START_F2_MASK 0x000007f
2071# define TV_VEQ_START_F2_SHIFT 0
2072
2073#define TV_V_CTL_4 0x68048
2074/**
2075 * Offset to start of vertical colorburst, measured in one less than the
2076 * number of lines from vertical start.
2077 */
2078# define TV_VBURST_START_F1_MASK 0x003f0000
2079# define TV_VBURST_START_F1_SHIFT 16
2080/**
2081 * Offset to the end of vertical colorburst, measured in one less than the
2082 * number of lines from the start of NBR.
2083 */
2084# define TV_VBURST_END_F1_MASK 0x000000ff
2085# define TV_VBURST_END_F1_SHIFT 0
2086
2087#define TV_V_CTL_5 0x6804c
2088/**
2089 * Offset to start of vertical colorburst, measured in one less than the
2090 * number of lines from vertical start.
2091 */
2092# define TV_VBURST_START_F2_MASK 0x003f0000
2093# define TV_VBURST_START_F2_SHIFT 16
2094/**
2095 * Offset to the end of vertical colorburst, measured in one less than the
2096 * number of lines from the start of NBR.
2097 */
2098# define TV_VBURST_END_F2_MASK 0x000000ff
2099# define TV_VBURST_END_F2_SHIFT 0
2100
2101#define TV_V_CTL_6 0x68050
2102/**
2103 * Offset to start of vertical colorburst, measured in one less than the
2104 * number of lines from vertical start.
2105 */
2106# define TV_VBURST_START_F3_MASK 0x003f0000
2107# define TV_VBURST_START_F3_SHIFT 16
2108/**
2109 * Offset to the end of vertical colorburst, measured in one less than the
2110 * number of lines from the start of NBR.
2111 */
2112# define TV_VBURST_END_F3_MASK 0x000000ff
2113# define TV_VBURST_END_F3_SHIFT 0
2114
2115#define TV_V_CTL_7 0x68054
2116/**
2117 * Offset to start of vertical colorburst, measured in one less than the
2118 * number of lines from vertical start.
2119 */
2120# define TV_VBURST_START_F4_MASK 0x003f0000
2121# define TV_VBURST_START_F4_SHIFT 16
2122/**
2123 * Offset to the end of vertical colorburst, measured in one less than the
2124 * number of lines from the start of NBR.
2125 */
2126# define TV_VBURST_END_F4_MASK 0x000000ff
2127# define TV_VBURST_END_F4_SHIFT 0
2128
2129#define TV_SC_CTL_1 0x68060
2130/** Turns on the first subcarrier phase generation DDA */
2131# define TV_SC_DDA1_EN (1 << 31)
2132/** Turns on the first subcarrier phase generation DDA */
2133# define TV_SC_DDA2_EN (1 << 30)
2134/** Turns on the first subcarrier phase generation DDA */
2135# define TV_SC_DDA3_EN (1 << 29)
2136/** Sets the subcarrier DDA to reset frequency every other field */
2137# define TV_SC_RESET_EVERY_2 (0 << 24)
2138/** Sets the subcarrier DDA to reset frequency every fourth field */
2139# define TV_SC_RESET_EVERY_4 (1 << 24)
2140/** Sets the subcarrier DDA to reset frequency every eighth field */
2141# define TV_SC_RESET_EVERY_8 (2 << 24)
2142/** Sets the subcarrier DDA to never reset the frequency */
2143# define TV_SC_RESET_NEVER (3 << 24)
2144/** Sets the peak amplitude of the colorburst.*/
2145# define TV_BURST_LEVEL_MASK 0x00ff0000
2146# define TV_BURST_LEVEL_SHIFT 16
2147/** Sets the increment of the first subcarrier phase generation DDA */
2148# define TV_SCDDA1_INC_MASK 0x00000fff
2149# define TV_SCDDA1_INC_SHIFT 0
2150
2151#define TV_SC_CTL_2 0x68064
2152/** Sets the rollover for the second subcarrier phase generation DDA */
2153# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2154# define TV_SCDDA2_SIZE_SHIFT 16
2155/** Sets the increent of the second subcarrier phase generation DDA */
2156# define TV_SCDDA2_INC_MASK 0x00007fff
2157# define TV_SCDDA2_INC_SHIFT 0
2158
2159#define TV_SC_CTL_3 0x68068
2160/** Sets the rollover for the third subcarrier phase generation DDA */
2161# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2162# define TV_SCDDA3_SIZE_SHIFT 16
2163/** Sets the increent of the third subcarrier phase generation DDA */
2164# define TV_SCDDA3_INC_MASK 0x00007fff
2165# define TV_SCDDA3_INC_SHIFT 0
2166
2167#define TV_WIN_POS 0x68070
2168/** X coordinate of the display from the start of horizontal active */
2169# define TV_XPOS_MASK 0x1fff0000
2170# define TV_XPOS_SHIFT 16
2171/** Y coordinate of the display from the start of vertical active (NBR) */
2172# define TV_YPOS_MASK 0x00000fff
2173# define TV_YPOS_SHIFT 0
2174
2175#define TV_WIN_SIZE 0x68074
2176/** Horizontal size of the display window, measured in pixels*/
2177# define TV_XSIZE_MASK 0x1fff0000
2178# define TV_XSIZE_SHIFT 16
2179/**
2180 * Vertical size of the display window, measured in pixels.
2181 *
2182 * Must be even for interlaced modes.
2183 */
2184# define TV_YSIZE_MASK 0x00000fff
2185# define TV_YSIZE_SHIFT 0
2186
2187#define TV_FILTER_CTL_1 0x68080
2188/**
2189 * Enables automatic scaling calculation.
2190 *
2191 * If set, the rest of the registers are ignored, and the calculated values can
2192 * be read back from the register.
2193 */
2194# define TV_AUTO_SCALE (1 << 31)
2195/**
2196 * Disables the vertical filter.
2197 *
2198 * This is required on modes more than 1024 pixels wide */
2199# define TV_V_FILTER_BYPASS (1 << 29)
2200/** Enables adaptive vertical filtering */
2201# define TV_VADAPT (1 << 28)
2202# define TV_VADAPT_MODE_MASK (3 << 26)
2203/** Selects the least adaptive vertical filtering mode */
2204# define TV_VADAPT_MODE_LEAST (0 << 26)
2205/** Selects the moderately adaptive vertical filtering mode */
2206# define TV_VADAPT_MODE_MODERATE (1 << 26)
2207/** Selects the most adaptive vertical filtering mode */
2208# define TV_VADAPT_MODE_MOST (3 << 26)
2209/**
2210 * Sets the horizontal scaling factor.
2211 *
2212 * This should be the fractional part of the horizontal scaling factor divided
2213 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2214 *
2215 * (src width - 1) / ((oversample * dest width) - 1)
2216 */
2217# define TV_HSCALE_FRAC_MASK 0x00003fff
2218# define TV_HSCALE_FRAC_SHIFT 0
2219
2220#define TV_FILTER_CTL_2 0x68084
2221/**
2222 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2223 *
2224 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2225 */
2226# define TV_VSCALE_INT_MASK 0x00038000
2227# define TV_VSCALE_INT_SHIFT 15
2228/**
2229 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2230 *
2231 * \sa TV_VSCALE_INT_MASK
2232 */
2233# define TV_VSCALE_FRAC_MASK 0x00007fff
2234# define TV_VSCALE_FRAC_SHIFT 0
2235
2236#define TV_FILTER_CTL_3 0x68088
2237/**
2238 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2239 *
2240 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2241 *
2242 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2243 */
2244# define TV_VSCALE_IP_INT_MASK 0x00038000
2245# define TV_VSCALE_IP_INT_SHIFT 15
2246/**
2247 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2248 *
2249 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2250 *
2251 * \sa TV_VSCALE_IP_INT_MASK
2252 */
2253# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2254# define TV_VSCALE_IP_FRAC_SHIFT 0
2255
2256#define TV_CC_CONTROL 0x68090
2257# define TV_CC_ENABLE (1 << 31)
2258/**
2259 * Specifies which field to send the CC data in.
2260 *
2261 * CC data is usually sent in field 0.
2262 */
2263# define TV_CC_FID_MASK (1 << 27)
2264# define TV_CC_FID_SHIFT 27
2265/** Sets the horizontal position of the CC data. Usually 135. */
2266# define TV_CC_HOFF_MASK 0x03ff0000
2267# define TV_CC_HOFF_SHIFT 16
2268/** Sets the vertical position of the CC data. Usually 21 */
2269# define TV_CC_LINE_MASK 0x0000003f
2270# define TV_CC_LINE_SHIFT 0
2271
2272#define TV_CC_DATA 0x68094
2273# define TV_CC_RDY (1 << 31)
2274/** Second word of CC data to be transmitted. */
2275# define TV_CC_DATA_2_MASK 0x007f0000
2276# define TV_CC_DATA_2_SHIFT 16
2277/** First word of CC data to be transmitted. */
2278# define TV_CC_DATA_1_MASK 0x0000007f
2279# define TV_CC_DATA_1_SHIFT 0
2280
2281#define TV_H_LUMA_0 0x68100
2282#define TV_H_LUMA_59 0x681ec
2283#define TV_H_CHROMA_0 0x68200
2284#define TV_H_CHROMA_59 0x682ec
2285#define TV_V_LUMA_0 0x68300
2286#define TV_V_LUMA_42 0x683a8
2287#define TV_V_CHROMA_0 0x68400
2288#define TV_V_CHROMA_42 0x684a8
2289
040d87f1 2290/* Display Port */
32f9d658 2291#define DP_A 0x64000 /* eDP */
040d87f1
KP
2292#define DP_B 0x64100
2293#define DP_C 0x64200
2294#define DP_D 0x64300
2295
2296#define DP_PORT_EN (1 << 31)
2297#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2298#define DP_PIPE_MASK (1 << 30)
2299
040d87f1
KP
2300/* Link training mode - select a suitable mode for each stage */
2301#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2302#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2303#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2304#define DP_LINK_TRAIN_OFF (3 << 28)
2305#define DP_LINK_TRAIN_MASK (3 << 28)
2306#define DP_LINK_TRAIN_SHIFT 28
2307
8db9d77b
ZW
2308/* CPT Link training mode */
2309#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2310#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2311#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2312#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2313#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2314#define DP_LINK_TRAIN_SHIFT_CPT 8
2315
040d87f1
KP
2316/* Signal voltages. These are mostly controlled by the other end */
2317#define DP_VOLTAGE_0_4 (0 << 25)
2318#define DP_VOLTAGE_0_6 (1 << 25)
2319#define DP_VOLTAGE_0_8 (2 << 25)
2320#define DP_VOLTAGE_1_2 (3 << 25)
2321#define DP_VOLTAGE_MASK (7 << 25)
2322#define DP_VOLTAGE_SHIFT 25
2323
2324/* Signal pre-emphasis levels, like voltages, the other end tells us what
2325 * they want
2326 */
2327#define DP_PRE_EMPHASIS_0 (0 << 22)
2328#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2329#define DP_PRE_EMPHASIS_6 (2 << 22)
2330#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2331#define DP_PRE_EMPHASIS_MASK (7 << 22)
2332#define DP_PRE_EMPHASIS_SHIFT 22
2333
2334/* How many wires to use. I guess 3 was too hard */
2335#define DP_PORT_WIDTH_1 (0 << 19)
2336#define DP_PORT_WIDTH_2 (1 << 19)
2337#define DP_PORT_WIDTH_4 (3 << 19)
2338#define DP_PORT_WIDTH_MASK (7 << 19)
2339
2340/* Mystic DPCD version 1.1 special mode */
2341#define DP_ENHANCED_FRAMING (1 << 18)
2342
32f9d658
ZW
2343/* eDP */
2344#define DP_PLL_FREQ_270MHZ (0 << 16)
2345#define DP_PLL_FREQ_160MHZ (1 << 16)
2346#define DP_PLL_FREQ_MASK (3 << 16)
2347
040d87f1
KP
2348/** locked once port is enabled */
2349#define DP_PORT_REVERSAL (1 << 15)
2350
32f9d658
ZW
2351/* eDP */
2352#define DP_PLL_ENABLE (1 << 14)
2353
040d87f1
KP
2354/** sends the clock on lane 15 of the PEG for debug */
2355#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2356
2357#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2358#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2359
2360/** limit RGB values to avoid confusing TVs */
2361#define DP_COLOR_RANGE_16_235 (1 << 8)
2362
2363/** Turn on the audio link */
2364#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2365
2366/** vs and hs sync polarity */
2367#define DP_SYNC_VS_HIGH (1 << 4)
2368#define DP_SYNC_HS_HIGH (1 << 3)
2369
2370/** A fantasy */
2371#define DP_DETECTED (1 << 2)
2372
2373/** The aux channel provides a way to talk to the
2374 * signal sink for DDC etc. Max packet size supported
2375 * is 20 bytes in each direction, hence the 5 fixed
2376 * data registers
2377 */
32f9d658
ZW
2378#define DPA_AUX_CH_CTL 0x64010
2379#define DPA_AUX_CH_DATA1 0x64014
2380#define DPA_AUX_CH_DATA2 0x64018
2381#define DPA_AUX_CH_DATA3 0x6401c
2382#define DPA_AUX_CH_DATA4 0x64020
2383#define DPA_AUX_CH_DATA5 0x64024
2384
040d87f1
KP
2385#define DPB_AUX_CH_CTL 0x64110
2386#define DPB_AUX_CH_DATA1 0x64114
2387#define DPB_AUX_CH_DATA2 0x64118
2388#define DPB_AUX_CH_DATA3 0x6411c
2389#define DPB_AUX_CH_DATA4 0x64120
2390#define DPB_AUX_CH_DATA5 0x64124
2391
2392#define DPC_AUX_CH_CTL 0x64210
2393#define DPC_AUX_CH_DATA1 0x64214
2394#define DPC_AUX_CH_DATA2 0x64218
2395#define DPC_AUX_CH_DATA3 0x6421c
2396#define DPC_AUX_CH_DATA4 0x64220
2397#define DPC_AUX_CH_DATA5 0x64224
2398
2399#define DPD_AUX_CH_CTL 0x64310
2400#define DPD_AUX_CH_DATA1 0x64314
2401#define DPD_AUX_CH_DATA2 0x64318
2402#define DPD_AUX_CH_DATA3 0x6431c
2403#define DPD_AUX_CH_DATA4 0x64320
2404#define DPD_AUX_CH_DATA5 0x64324
2405
2406#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2407#define DP_AUX_CH_CTL_DONE (1 << 30)
2408#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2409#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2410#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2411#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2412#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2413#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2414#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2415#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2416#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2417#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2418#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2419#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2420#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2421#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2422#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2423#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2424#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2425#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2426#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2427
2428/*
2429 * Computing GMCH M and N values for the Display Port link
2430 *
2431 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2432 *
2433 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2434 *
2435 * The GMCH value is used internally
2436 *
2437 * bytes_per_pixel is the number of bytes coming out of the plane,
2438 * which is after the LUTs, so we want the bytes for our color format.
2439 * For our current usage, this is always 3, one byte for R, G and B.
2440 */
9db4a9c7
JB
2441#define _PIPEA_GMCH_DATA_M 0x70050
2442#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2443
2444/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2445#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2446#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2447
2448#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2449
9db4a9c7
JB
2450#define _PIPEA_GMCH_DATA_N 0x70054
2451#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2452#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2453
2454/*
2455 * Computing Link M and N values for the Display Port link
2456 *
2457 * Link M / N = pixel_clock / ls_clk
2458 *
2459 * (the DP spec calls pixel_clock the 'strm_clk')
2460 *
2461 * The Link value is transmitted in the Main Stream
2462 * Attributes and VB-ID.
2463 */
2464
9db4a9c7
JB
2465#define _PIPEA_DP_LINK_M 0x70060
2466#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2467#define PIPEA_DP_LINK_M_MASK (0xffffff)
2468
9db4a9c7
JB
2469#define _PIPEA_DP_LINK_N 0x70064
2470#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2471#define PIPEA_DP_LINK_N_MASK (0xffffff)
2472
9db4a9c7
JB
2473#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2474#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2475#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2476#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2477
585fb111
JB
2478/* Display & cursor control */
2479
2480/* Pipe A */
9db4a9c7 2481#define _PIPEADSL 0x70000
58e10eb9 2482#define DSL_LINEMASK 0x00000fff
9db4a9c7 2483#define _PIPEACONF 0x70008
5eddb70b
CW
2484#define PIPECONF_ENABLE (1<<31)
2485#define PIPECONF_DISABLE 0
2486#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2487#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2488#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2489#define PIPECONF_SINGLE_WIDE 0
2490#define PIPECONF_PIPE_UNLOCKED 0
2491#define PIPECONF_PIPE_LOCKED (1<<25)
2492#define PIPECONF_PALETTE 0
2493#define PIPECONF_GAMMA (1<<24)
585fb111 2494#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2495#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2496/* Note that pre-gen3 does not support interlaced display directly. Panel
2497 * fitting must be disabled on pre-ilk for interlaced. */
2498#define PIPECONF_PROGRESSIVE (0 << 21)
2499#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2500#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2501#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2502#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2503/* Ironlake and later have a complete new set of values for interlaced. PFIT
2504 * means panel fitter required, PF means progressive fetch, DBL means power
2505 * saving pixel doubling. */
2506#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2507#define PIPECONF_INTERLACED_ILK (3 << 21)
2508#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2509#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2510#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2511#define PIPECONF_BPP_MASK (0x000000e0)
2512#define PIPECONF_BPP_8 (0<<5)
2513#define PIPECONF_BPP_10 (1<<5)
2514#define PIPECONF_BPP_6 (2<<5)
2515#define PIPECONF_BPP_12 (3<<5)
2516#define PIPECONF_DITHER_EN (1<<4)
2517#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2518#define PIPECONF_DITHER_TYPE_SP (0<<2)
2519#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2520#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2521#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2522#define _PIPEASTAT 0x70024
585fb111 2523#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2524#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2525#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2526#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2527#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2528#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2529#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2530#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2531#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2532#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c46ce4d7 2533#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2534#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2535#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2536#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2537#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2538#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2539#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2540#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2541#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7
JB
2542#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2543#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
585fb111
JB
2544#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2545#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2546#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2547#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2548#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2549#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2550#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2551#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2552#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2553#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2554#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2555#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2556#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2557#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2558#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2559#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2560#define PIPE_8BPC (0 << 5)
2561#define PIPE_10BPC (1 << 5)
2562#define PIPE_6BPC (2 << 5)
2563#define PIPE_12BPC (3 << 5)
585fb111 2564
9db4a9c7
JB
2565#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2566#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2567#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2568#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2569#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2570#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2571
7e231dbe 2572#define VLV_DPFLIPSTAT 0x70028
c46ce4d7
JB
2573#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2574#define PIPEB_HLINE_INT_EN (1<<28)
2575#define PIPEB_VBLANK_INT_EN (1<<27)
2576#define SPRITED_FLIPDONE_INT_EN (1<<26)
2577#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2578#define PLANEB_FLIPDONE_INT_EN (1<<24)
2579#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2580#define PIPEA_HLINE_INT_EN (1<<20)
2581#define PIPEA_VBLANK_INT_EN (1<<19)
2582#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2583#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2584#define PLANEA_FLIPDONE_INT_EN (1<<16)
2585
2586#define DPINVGTT 0x7002c /* VLV only */
2587#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2588#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2589#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2590#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2591#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2592#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2593#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2594#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2595#define DPINVGTT_EN_MASK 0xff0000
2596#define CURSORB_INVALID_GTT_STATUS (1<<7)
2597#define CURSORA_INVALID_GTT_STATUS (1<<6)
2598#define SPRITED_INVALID_GTT_STATUS (1<<5)
2599#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2600#define PLANEB_INVALID_GTT_STATUS (1<<3)
2601#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2602#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2603#define PLANEA_INVALID_GTT_STATUS (1<<0)
2604#define DPINVGTT_STATUS_MASK 0xff
2605
585fb111
JB
2606#define DSPARB 0x70030
2607#define DSPARB_CSTART_MASK (0x7f << 7)
2608#define DSPARB_CSTART_SHIFT 7
2609#define DSPARB_BSTART_MASK (0x7f)
2610#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2611#define DSPARB_BEND_SHIFT 9 /* on 855 */
2612#define DSPARB_AEND_SHIFT 0
2613
2614#define DSPFW1 0x70034
0e442c60 2615#define DSPFW_SR_SHIFT 23
0206e353 2616#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2617#define DSPFW_CURSORB_SHIFT 16
d4294342 2618#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2619#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2620#define DSPFW_PLANEB_MASK (0x7f<<8)
2621#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2622#define DSPFW2 0x70038
0e442c60 2623#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2624#define DSPFW_CURSORA_SHIFT 8
d4294342 2625#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2626#define DSPFW3 0x7003c
0e442c60
JB
2627#define DSPFW_HPLL_SR_EN (1<<31)
2628#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2629#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2630#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2631#define DSPFW_HPLL_CURSOR_SHIFT 16
2632#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2633#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2634
12a3c055
GB
2635/* drain latency register values*/
2636#define DRAIN_LATENCY_PRECISION_32 32
2637#define DRAIN_LATENCY_PRECISION_16 16
2638#define VLV_DDL1 0x70050
2639#define DDL_CURSORA_PRECISION_32 (1<<31)
2640#define DDL_CURSORA_PRECISION_16 (0<<31)
2641#define DDL_CURSORA_SHIFT 24
2642#define DDL_PLANEA_PRECISION_32 (1<<7)
2643#define DDL_PLANEA_PRECISION_16 (0<<7)
2644#define VLV_DDL2 0x70054
2645#define DDL_CURSORB_PRECISION_32 (1<<31)
2646#define DDL_CURSORB_PRECISION_16 (0<<31)
2647#define DDL_CURSORB_SHIFT 24
2648#define DDL_PLANEB_PRECISION_32 (1<<7)
2649#define DDL_PLANEB_PRECISION_16 (0<<7)
2650
7662c8bd 2651/* FIFO watermark sizes etc */
0e442c60 2652#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2653#define I915_FIFO_LINE_SIZE 64
2654#define I830_FIFO_LINE_SIZE 32
0e442c60 2655
ceb04246 2656#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2657#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2658#define I965_FIFO_SIZE 512
2659#define I945_FIFO_SIZE 127
7662c8bd 2660#define I915_FIFO_SIZE 95
dff33cfc 2661#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2662#define I830_FIFO_SIZE 95
0e442c60 2663
ceb04246 2664#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2665#define G4X_MAX_WM 0x3f
7662c8bd
SL
2666#define I915_MAX_WM 0x3f
2667
f2b115e6
AJ
2668#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2669#define PINEVIEW_FIFO_LINE_SIZE 64
2670#define PINEVIEW_MAX_WM 0x1ff
2671#define PINEVIEW_DFT_WM 0x3f
2672#define PINEVIEW_DFT_HPLLOFF_WM 0
2673#define PINEVIEW_GUARD_WM 10
2674#define PINEVIEW_CURSOR_FIFO 64
2675#define PINEVIEW_CURSOR_MAX_WM 0x3f
2676#define PINEVIEW_CURSOR_DFT_WM 0
2677#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2678
ceb04246 2679#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2680#define I965_CURSOR_FIFO 64
2681#define I965_CURSOR_MAX_WM 32
2682#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2683
2684/* define the Watermark register on Ironlake */
2685#define WM0_PIPEA_ILK 0x45100
2686#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2687#define WM0_PIPE_PLANE_SHIFT 16
2688#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2689#define WM0_PIPE_SPRITE_SHIFT 8
2690#define WM0_PIPE_CURSOR_MASK (0x1f)
2691
2692#define WM0_PIPEB_ILK 0x45104
d6c892df 2693#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2694#define WM1_LP_ILK 0x45108
2695#define WM1_LP_SR_EN (1<<31)
2696#define WM1_LP_LATENCY_SHIFT 24
2697#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2698#define WM1_LP_FBC_MASK (0xf<<20)
2699#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2700#define WM1_LP_SR_MASK (0x1ff<<8)
2701#define WM1_LP_SR_SHIFT 8
2702#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2703#define WM2_LP_ILK 0x4510c
2704#define WM2_LP_EN (1<<31)
2705#define WM3_LP_ILK 0x45110
2706#define WM3_LP_EN (1<<31)
2707#define WM1S_LP_ILK 0x45120
b840d907
JB
2708#define WM2S_LP_IVB 0x45124
2709#define WM3S_LP_IVB 0x45128
dd8849c8 2710#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2711
2712/* Memory latency timer register */
2713#define MLTR_ILK 0x11222
b79d4990
JB
2714#define MLTR_WM1_SHIFT 0
2715#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2716/* the unit of memory self-refresh latency time is 0.5us */
2717#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2718#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2719#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2720#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2721
2722/* define the fifo size on Ironlake */
2723#define ILK_DISPLAY_FIFO 128
2724#define ILK_DISPLAY_MAXWM 64
2725#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2726#define ILK_CURSOR_FIFO 32
2727#define ILK_CURSOR_MAXWM 16
2728#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2729
2730#define ILK_DISPLAY_SR_FIFO 512
2731#define ILK_DISPLAY_MAX_SRWM 0x1ff
2732#define ILK_DISPLAY_DFT_SRWM 0x3f
2733#define ILK_CURSOR_SR_FIFO 64
2734#define ILK_CURSOR_MAX_SRWM 0x3f
2735#define ILK_CURSOR_DFT_SRWM 8
2736
2737#define ILK_FIFO_LINE_SIZE 64
2738
1398261a
YL
2739/* define the WM info on Sandybridge */
2740#define SNB_DISPLAY_FIFO 128
2741#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2742#define SNB_DISPLAY_DFTWM 8
2743#define SNB_CURSOR_FIFO 32
2744#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2745#define SNB_CURSOR_DFTWM 8
2746
2747#define SNB_DISPLAY_SR_FIFO 512
2748#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2749#define SNB_DISPLAY_DFT_SRWM 0x3f
2750#define SNB_CURSOR_SR_FIFO 64
2751#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2752#define SNB_CURSOR_DFT_SRWM 8
2753
2754#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2755
2756#define SNB_FIFO_LINE_SIZE 64
2757
2758
2759/* the address where we get all kinds of latency value */
2760#define SSKPD 0x5d10
2761#define SSKPD_WM_MASK 0x3f
2762#define SSKPD_WM0_SHIFT 0
2763#define SSKPD_WM1_SHIFT 8
2764#define SSKPD_WM2_SHIFT 16
2765#define SSKPD_WM3_SHIFT 24
2766
2767#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2768#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2769#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2770#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2771#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2772
585fb111
JB
2773/*
2774 * The two pipe frame counter registers are not synchronized, so
2775 * reading a stable value is somewhat tricky. The following code
2776 * should work:
2777 *
2778 * do {
2779 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2780 * PIPE_FRAME_HIGH_SHIFT;
2781 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2782 * PIPE_FRAME_LOW_SHIFT);
2783 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2784 * PIPE_FRAME_HIGH_SHIFT);
2785 * } while (high1 != high2);
2786 * frame = (high1 << 8) | low1;
2787 */
9db4a9c7 2788#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2789#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2790#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2791#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2792#define PIPE_FRAME_LOW_MASK 0xff000000
2793#define PIPE_FRAME_LOW_SHIFT 24
2794#define PIPE_PIXEL_MASK 0x00ffffff
2795#define PIPE_PIXEL_SHIFT 0
9880b7a5 2796/* GM45+ just has to be different */
9db4a9c7
JB
2797#define _PIPEA_FRMCOUNT_GM45 0x70040
2798#define _PIPEA_FLIPCOUNT_GM45 0x70044
2799#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2800
2801/* Cursor A & B regs */
9db4a9c7 2802#define _CURACNTR 0x70080
14b60391
JB
2803/* Old style CUR*CNTR flags (desktop 8xx) */
2804#define CURSOR_ENABLE 0x80000000
2805#define CURSOR_GAMMA_ENABLE 0x40000000
2806#define CURSOR_STRIDE_MASK 0x30000000
2807#define CURSOR_FORMAT_SHIFT 24
2808#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2809#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2810#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2811#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2812#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2813#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2814/* New style CUR*CNTR flags */
2815#define CURSOR_MODE 0x27
585fb111
JB
2816#define CURSOR_MODE_DISABLE 0x00
2817#define CURSOR_MODE_64_32B_AX 0x07
2818#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2819#define MCURSOR_PIPE_SELECT (1 << 28)
2820#define MCURSOR_PIPE_A 0x00
2821#define MCURSOR_PIPE_B (1 << 28)
585fb111 2822#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2823#define _CURABASE 0x70084
2824#define _CURAPOS 0x70088
585fb111
JB
2825#define CURSOR_POS_MASK 0x007FF
2826#define CURSOR_POS_SIGN 0x8000
2827#define CURSOR_X_SHIFT 0
2828#define CURSOR_Y_SHIFT 16
14b60391 2829#define CURSIZE 0x700a0
9db4a9c7
JB
2830#define _CURBCNTR 0x700c0
2831#define _CURBBASE 0x700c4
2832#define _CURBPOS 0x700c8
585fb111 2833
65a21cd6
JB
2834#define _CURBCNTR_IVB 0x71080
2835#define _CURBBASE_IVB 0x71084
2836#define _CURBPOS_IVB 0x71088
2837
9db4a9c7
JB
2838#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2839#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2840#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2841
65a21cd6
JB
2842#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2843#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2844#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2845
585fb111 2846/* Display A control */
9db4a9c7 2847#define _DSPACNTR 0x70180
585fb111
JB
2848#define DISPLAY_PLANE_ENABLE (1<<31)
2849#define DISPLAY_PLANE_DISABLE 0
2850#define DISPPLANE_GAMMA_ENABLE (1<<30)
2851#define DISPPLANE_GAMMA_DISABLE 0
2852#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2853#define DISPPLANE_8BPP (0x2<<26)
2854#define DISPPLANE_15_16BPP (0x4<<26)
2855#define DISPPLANE_16BPP (0x5<<26)
2856#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2857#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2858#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2859#define DISPPLANE_STEREO_ENABLE (1<<25)
2860#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2861#define DISPPLANE_SEL_PIPE_SHIFT 24
2862#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2863#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2864#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2865#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2866#define DISPPLANE_SRC_KEY_DISABLE 0
2867#define DISPPLANE_LINE_DOUBLE (1<<20)
2868#define DISPPLANE_NO_LINE_DOUBLE 0
2869#define DISPPLANE_STEREO_POLARITY_FIRST 0
2870#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2871#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2872#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2873#define _DSPAADDR 0x70184
2874#define _DSPASTRIDE 0x70188
2875#define _DSPAPOS 0x7018C /* reserved */
2876#define _DSPASIZE 0x70190
2877#define _DSPASURF 0x7019C /* 965+ only */
2878#define _DSPATILEOFF 0x701A4 /* 965+ only */
2879
2880#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2881#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2882#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2883#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2884#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2885#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2886#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2887
446f2545
AR
2888/* Display/Sprite base address macros */
2889#define DISP_BASEADDR_MASK (0xfffff000)
2890#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
2891#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
2892#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
2893 (I915_WRITE(reg, gfx_addr | I915_LO_DISPBASE(I915_READ(reg))))
2894
585fb111
JB
2895/* VBIOS flags */
2896#define SWF00 0x71410
2897#define SWF01 0x71414
2898#define SWF02 0x71418
2899#define SWF03 0x7141c
2900#define SWF04 0x71420
2901#define SWF05 0x71424
2902#define SWF06 0x71428
2903#define SWF10 0x70410
2904#define SWF11 0x70414
2905#define SWF14 0x71420
2906#define SWF30 0x72414
2907#define SWF31 0x72418
2908#define SWF32 0x7241c
2909
2910/* Pipe B */
9db4a9c7
JB
2911#define _PIPEBDSL 0x71000
2912#define _PIPEBCONF 0x71008
2913#define _PIPEBSTAT 0x71024
2914#define _PIPEBFRAMEHIGH 0x71040
2915#define _PIPEBFRAMEPIXEL 0x71044
2916#define _PIPEB_FRMCOUNT_GM45 0x71040
2917#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2918
585fb111
JB
2919
2920/* Display B control */
9db4a9c7 2921#define _DSPBCNTR 0x71180
585fb111
JB
2922#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2923#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2924#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2925#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2926#define _DSPBADDR 0x71184
2927#define _DSPBSTRIDE 0x71188
2928#define _DSPBPOS 0x7118C
2929#define _DSPBSIZE 0x71190
2930#define _DSPBSURF 0x7119C
2931#define _DSPBTILEOFF 0x711A4
585fb111 2932
b840d907
JB
2933/* Sprite A control */
2934#define _DVSACNTR 0x72180
2935#define DVS_ENABLE (1<<31)
2936#define DVS_GAMMA_ENABLE (1<<30)
2937#define DVS_PIXFORMAT_MASK (3<<25)
2938#define DVS_FORMAT_YUV422 (0<<25)
2939#define DVS_FORMAT_RGBX101010 (1<<25)
2940#define DVS_FORMAT_RGBX888 (2<<25)
2941#define DVS_FORMAT_RGBX161616 (3<<25)
2942#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 2943#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
2944#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2945#define DVS_YUV_ORDER_YUYV (0<<16)
2946#define DVS_YUV_ORDER_UYVY (1<<16)
2947#define DVS_YUV_ORDER_YVYU (2<<16)
2948#define DVS_YUV_ORDER_VYUY (3<<16)
2949#define DVS_DEST_KEY (1<<2)
2950#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2951#define DVS_TILED (1<<10)
2952#define _DVSALINOFF 0x72184
2953#define _DVSASTRIDE 0x72188
2954#define _DVSAPOS 0x7218c
2955#define _DVSASIZE 0x72190
2956#define _DVSAKEYVAL 0x72194
2957#define _DVSAKEYMSK 0x72198
2958#define _DVSASURF 0x7219c
2959#define _DVSAKEYMAXVAL 0x721a0
2960#define _DVSATILEOFF 0x721a4
2961#define _DVSASURFLIVE 0x721ac
2962#define _DVSASCALE 0x72204
2963#define DVS_SCALE_ENABLE (1<<31)
2964#define DVS_FILTER_MASK (3<<29)
2965#define DVS_FILTER_MEDIUM (0<<29)
2966#define DVS_FILTER_ENHANCING (1<<29)
2967#define DVS_FILTER_SOFTENING (2<<29)
2968#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2969#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2970#define _DVSAGAMC 0x72300
2971
2972#define _DVSBCNTR 0x73180
2973#define _DVSBLINOFF 0x73184
2974#define _DVSBSTRIDE 0x73188
2975#define _DVSBPOS 0x7318c
2976#define _DVSBSIZE 0x73190
2977#define _DVSBKEYVAL 0x73194
2978#define _DVSBKEYMSK 0x73198
2979#define _DVSBSURF 0x7319c
2980#define _DVSBKEYMAXVAL 0x731a0
2981#define _DVSBTILEOFF 0x731a4
2982#define _DVSBSURFLIVE 0x731ac
2983#define _DVSBSCALE 0x73204
2984#define _DVSBGAMC 0x73300
2985
2986#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2987#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2988#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2989#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2990#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2991#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2992#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2993#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2994#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2995#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2996#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2997
2998#define _SPRA_CTL 0x70280
2999#define SPRITE_ENABLE (1<<31)
3000#define SPRITE_GAMMA_ENABLE (1<<30)
3001#define SPRITE_PIXFORMAT_MASK (7<<25)
3002#define SPRITE_FORMAT_YUV422 (0<<25)
3003#define SPRITE_FORMAT_RGBX101010 (1<<25)
3004#define SPRITE_FORMAT_RGBX888 (2<<25)
3005#define SPRITE_FORMAT_RGBX161616 (3<<25)
3006#define SPRITE_FORMAT_YUV444 (4<<25)
3007#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3008#define SPRITE_CSC_ENABLE (1<<24)
3009#define SPRITE_SOURCE_KEY (1<<22)
3010#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3011#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3012#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3013#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3014#define SPRITE_YUV_ORDER_YUYV (0<<16)
3015#define SPRITE_YUV_ORDER_UYVY (1<<16)
3016#define SPRITE_YUV_ORDER_YVYU (2<<16)
3017#define SPRITE_YUV_ORDER_VYUY (3<<16)
3018#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3019#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3020#define SPRITE_TILED (1<<10)
3021#define SPRITE_DEST_KEY (1<<2)
3022#define _SPRA_LINOFF 0x70284
3023#define _SPRA_STRIDE 0x70288
3024#define _SPRA_POS 0x7028c
3025#define _SPRA_SIZE 0x70290
3026#define _SPRA_KEYVAL 0x70294
3027#define _SPRA_KEYMSK 0x70298
3028#define _SPRA_SURF 0x7029c
3029#define _SPRA_KEYMAX 0x702a0
3030#define _SPRA_TILEOFF 0x702a4
3031#define _SPRA_SCALE 0x70304
3032#define SPRITE_SCALE_ENABLE (1<<31)
3033#define SPRITE_FILTER_MASK (3<<29)
3034#define SPRITE_FILTER_MEDIUM (0<<29)
3035#define SPRITE_FILTER_ENHANCING (1<<29)
3036#define SPRITE_FILTER_SOFTENING (2<<29)
3037#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3038#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3039#define _SPRA_GAMC 0x70400
3040
3041#define _SPRB_CTL 0x71280
3042#define _SPRB_LINOFF 0x71284
3043#define _SPRB_STRIDE 0x71288
3044#define _SPRB_POS 0x7128c
3045#define _SPRB_SIZE 0x71290
3046#define _SPRB_KEYVAL 0x71294
3047#define _SPRB_KEYMSK 0x71298
3048#define _SPRB_SURF 0x7129c
3049#define _SPRB_KEYMAX 0x712a0
3050#define _SPRB_TILEOFF 0x712a4
3051#define _SPRB_SCALE 0x71304
3052#define _SPRB_GAMC 0x71400
3053
3054#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3055#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3056#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3057#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3058#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3059#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3060#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3061#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3062#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3063#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3064#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3065#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3066
585fb111
JB
3067/* VBIOS regs */
3068#define VGACNTRL 0x71400
3069# define VGA_DISP_DISABLE (1 << 31)
3070# define VGA_2X_MODE (1 << 30)
3071# define VGA_PIPE_B_SELECT (1 << 29)
3072
f2b115e6 3073/* Ironlake */
b9055052
ZW
3074
3075#define CPU_VGACNTRL 0x41000
3076
3077#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3078#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3079#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3080#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3081#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3082#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3083#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3084#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3085#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3086
3087/* refresh rate hardware control */
3088#define RR_HW_CTL 0x45300
3089#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3090#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3091
3092#define FDI_PLL_BIOS_0 0x46000
021357ac 3093#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3094#define FDI_PLL_BIOS_1 0x46004
3095#define FDI_PLL_BIOS_2 0x46008
3096#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3097#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3098#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3099
8956c8bb 3100#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
3101# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3102# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3103# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3104# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3105
3106#define PCH_3DCGDIS0 0x46020
3107# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3108# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3109
06f37751
EA
3110#define PCH_3DCGDIS1 0x46024
3111# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3112
b9055052
ZW
3113#define FDI_PLL_FREQ_CTL 0x46030
3114#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3115#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3116#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3117
3118
9db4a9c7 3119#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3120#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3121#define TU_SIZE_MASK 0x7e000000
5eddb70b 3122#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3123#define _PIPEA_DATA_N1 0x60034
5eddb70b 3124#define PIPE_DATA_N1_OFFSET 0
b9055052 3125
9db4a9c7 3126#define _PIPEA_DATA_M2 0x60038
5eddb70b 3127#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3128#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3129#define PIPE_DATA_N2_OFFSET 0
b9055052 3130
9db4a9c7 3131#define _PIPEA_LINK_M1 0x60040
5eddb70b 3132#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3133#define _PIPEA_LINK_N1 0x60044
5eddb70b 3134#define PIPE_LINK_N1_OFFSET 0
b9055052 3135
9db4a9c7 3136#define _PIPEA_LINK_M2 0x60048
5eddb70b 3137#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3138#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3139#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3140
3141/* PIPEB timing regs are same start from 0x61000 */
3142
9db4a9c7
JB
3143#define _PIPEB_DATA_M1 0x61030
3144#define _PIPEB_DATA_N1 0x61034
b9055052 3145
9db4a9c7
JB
3146#define _PIPEB_DATA_M2 0x61038
3147#define _PIPEB_DATA_N2 0x6103c
b9055052 3148
9db4a9c7
JB
3149#define _PIPEB_LINK_M1 0x61040
3150#define _PIPEB_LINK_N1 0x61044
b9055052 3151
9db4a9c7
JB
3152#define _PIPEB_LINK_M2 0x61048
3153#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3154
9db4a9c7
JB
3155#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3156#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3157#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3158#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3159#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3160#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3161#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3162#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3163
3164/* CPU panel fitter */
9db4a9c7
JB
3165/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3166#define _PFA_CTL_1 0x68080
3167#define _PFB_CTL_1 0x68880
b9055052 3168#define PF_ENABLE (1<<31)
b1f60b70
ZW
3169#define PF_FILTER_MASK (3<<23)
3170#define PF_FILTER_PROGRAMMED (0<<23)
3171#define PF_FILTER_MED_3x3 (1<<23)
3172#define PF_FILTER_EDGE_ENHANCE (2<<23)
3173#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3174#define _PFA_WIN_SZ 0x68074
3175#define _PFB_WIN_SZ 0x68874
3176#define _PFA_WIN_POS 0x68070
3177#define _PFB_WIN_POS 0x68870
3178#define _PFA_VSCALE 0x68084
3179#define _PFB_VSCALE 0x68884
3180#define _PFA_HSCALE 0x68090
3181#define _PFB_HSCALE 0x68890
3182
3183#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3184#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3185#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3186#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3187#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3188
3189/* legacy palette */
9db4a9c7
JB
3190#define _LGC_PALETTE_A 0x4a000
3191#define _LGC_PALETTE_B 0x4a800
3192#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3193
3194/* interrupts */
3195#define DE_MASTER_IRQ_CONTROL (1 << 31)
3196#define DE_SPRITEB_FLIP_DONE (1 << 29)
3197#define DE_SPRITEA_FLIP_DONE (1 << 28)
3198#define DE_PLANEB_FLIP_DONE (1 << 27)
3199#define DE_PLANEA_FLIP_DONE (1 << 26)
3200#define DE_PCU_EVENT (1 << 25)
3201#define DE_GTT_FAULT (1 << 24)
3202#define DE_POISON (1 << 23)
3203#define DE_PERFORM_COUNTER (1 << 22)
3204#define DE_PCH_EVENT (1 << 21)
3205#define DE_AUX_CHANNEL_A (1 << 20)
3206#define DE_DP_A_HOTPLUG (1 << 19)
3207#define DE_GSE (1 << 18)
3208#define DE_PIPEB_VBLANK (1 << 15)
3209#define DE_PIPEB_EVEN_FIELD (1 << 14)
3210#define DE_PIPEB_ODD_FIELD (1 << 13)
3211#define DE_PIPEB_LINE_COMPARE (1 << 12)
3212#define DE_PIPEB_VSYNC (1 << 11)
3213#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3214#define DE_PIPEA_VBLANK (1 << 7)
3215#define DE_PIPEA_EVEN_FIELD (1 << 6)
3216#define DE_PIPEA_ODD_FIELD (1 << 5)
3217#define DE_PIPEA_LINE_COMPARE (1 << 4)
3218#define DE_PIPEA_VSYNC (1 << 3)
3219#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3220
b1f14ad0
JB
3221/* More Ivybridge lolz */
3222#define DE_ERR_DEBUG_IVB (1<<30)
3223#define DE_GSE_IVB (1<<29)
3224#define DE_PCH_EVENT_IVB (1<<28)
3225#define DE_DP_A_HOTPLUG_IVB (1<<27)
3226#define DE_AUX_CHANNEL_A_IVB (1<<26)
3227#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3228#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3229#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3230#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3231#define DE_PIPEB_VBLANK_IVB (1<<5)
3232#define DE_PIPEA_VBLANK_IVB (1<<0)
3233
7eea1ddf
JB
3234#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3235#define MASTER_INTERRUPT_ENABLE (1<<31)
3236
b9055052
ZW
3237#define DEISR 0x44000
3238#define DEIMR 0x44004
3239#define DEIIR 0x44008
3240#define DEIER 0x4400c
3241
e2a1e2f0
BW
3242/* GT interrupt.
3243 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3244 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3245#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3246#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3247#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3248#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3249#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3250#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3251#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3252#define GT_PIPE_NOTIFY (1 << 4)
3253#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3254#define GT_SYNC_STATUS (1 << 2)
3255#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3256
3257#define GTISR 0x44010
3258#define GTIMR 0x44014
3259#define GTIIR 0x44018
3260#define GTIER 0x4401c
3261
7f8a8569 3262#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3263/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3264#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3265#define ILK_DPARB_GATE (1<<22)
3266#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3267#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3268#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3269#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3270#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3271#define ILK_HDCP_DISABLE (1<<25)
3272#define ILK_eDP_A_DISABLE (1<<24)
3273#define ILK_DESKTOP (1<<23)
7f8a8569 3274#define ILK_DSPCLK_GATE 0x42020
28963a3e 3275#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3276#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3277#define ILK_DPFD_CLK_GATE (1<<7)
3278
b52eb4dc
ZY
3279/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3280#define ILK_CLK_FBC (1<<7)
3281#define ILK_DPFC_DIS1 (1<<8)
3282#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3283
116ac8d2
EA
3284#define IVB_CHICKEN3 0x4200c
3285# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3286# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3287
553bd149
ZW
3288#define DISP_ARB_CTL 0x45000
3289#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3290#define DISP_FBC_WM_DIS (1<<15)
553bd149 3291
e4e0c058 3292/* GEN7 chicken */
d71de14d
KG
3293#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3294# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3295
e4e0c058
ED
3296#define GEN7_L3CNTLREG1 0xB01C
3297#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3298
3299#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3300#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3301
db099c8f
ED
3302/* WaCatErrorRejectionIssue */
3303#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3304#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3305
b9055052
ZW
3306/* PCH */
3307
3308/* south display engine interrupt */
776ad806
JB
3309#define SDE_AUDIO_POWER_D (1 << 27)
3310#define SDE_AUDIO_POWER_C (1 << 26)
3311#define SDE_AUDIO_POWER_B (1 << 25)
3312#define SDE_AUDIO_POWER_SHIFT (25)
3313#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3314#define SDE_GMBUS (1 << 24)
3315#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3316#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3317#define SDE_AUDIO_HDCP_MASK (3 << 22)
3318#define SDE_AUDIO_TRANSB (1 << 21)
3319#define SDE_AUDIO_TRANSA (1 << 20)
3320#define SDE_AUDIO_TRANS_MASK (3 << 20)
3321#define SDE_POISON (1 << 19)
3322/* 18 reserved */
3323#define SDE_FDI_RXB (1 << 17)
3324#define SDE_FDI_RXA (1 << 16)
3325#define SDE_FDI_MASK (3 << 16)
3326#define SDE_AUXD (1 << 15)
3327#define SDE_AUXC (1 << 14)
3328#define SDE_AUXB (1 << 13)
3329#define SDE_AUX_MASK (7 << 13)
3330/* 12 reserved */
b9055052
ZW
3331#define SDE_CRT_HOTPLUG (1 << 11)
3332#define SDE_PORTD_HOTPLUG (1 << 10)
3333#define SDE_PORTC_HOTPLUG (1 << 9)
3334#define SDE_PORTB_HOTPLUG (1 << 8)
3335#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3336#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3337#define SDE_TRANSB_CRC_DONE (1 << 5)
3338#define SDE_TRANSB_CRC_ERR (1 << 4)
3339#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3340#define SDE_TRANSA_CRC_DONE (1 << 2)
3341#define SDE_TRANSA_CRC_ERR (1 << 1)
3342#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3343#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3344/* CPT */
3345#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3346#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3347#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3348#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3349#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3350 SDE_PORTD_HOTPLUG_CPT | \
3351 SDE_PORTC_HOTPLUG_CPT | \
3352 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3353
3354#define SDEISR 0xc4000
3355#define SDEIMR 0xc4004
3356#define SDEIIR 0xc4008
3357#define SDEIER 0xc400c
3358
3359/* digital port hotplug */
7fe0b973 3360#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3361#define PORTD_HOTPLUG_ENABLE (1 << 20)
3362#define PORTD_PULSE_DURATION_2ms (0)
3363#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3364#define PORTD_PULSE_DURATION_6ms (2 << 18)
3365#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3366#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3367#define PORTD_HOTPLUG_NO_DETECT (0)
3368#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3369#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3370#define PORTC_HOTPLUG_ENABLE (1 << 12)
3371#define PORTC_PULSE_DURATION_2ms (0)
3372#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3373#define PORTC_PULSE_DURATION_6ms (2 << 10)
3374#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3375#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3376#define PORTC_HOTPLUG_NO_DETECT (0)
3377#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3378#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3379#define PORTB_HOTPLUG_ENABLE (1 << 4)
3380#define PORTB_PULSE_DURATION_2ms (0)
3381#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3382#define PORTB_PULSE_DURATION_6ms (2 << 2)
3383#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3384#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3385#define PORTB_HOTPLUG_NO_DETECT (0)
3386#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3387#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3388
3389#define PCH_GPIOA 0xc5010
3390#define PCH_GPIOB 0xc5014
3391#define PCH_GPIOC 0xc5018
3392#define PCH_GPIOD 0xc501c
3393#define PCH_GPIOE 0xc5020
3394#define PCH_GPIOF 0xc5024
3395
f0217c42
EA
3396#define PCH_GMBUS0 0xc5100
3397#define PCH_GMBUS1 0xc5104
3398#define PCH_GMBUS2 0xc5108
3399#define PCH_GMBUS3 0xc510c
3400#define PCH_GMBUS4 0xc5110
3401#define PCH_GMBUS5 0xc5120
3402
9db4a9c7
JB
3403#define _PCH_DPLL_A 0xc6014
3404#define _PCH_DPLL_B 0xc6018
4c609cb8 3405#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3406
9db4a9c7 3407#define _PCH_FPA0 0xc6040
c1858123 3408#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3409#define _PCH_FPA1 0xc6044
3410#define _PCH_FPB0 0xc6048
3411#define _PCH_FPB1 0xc604c
4c609cb8
JB
3412#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3413#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3414
3415#define PCH_DPLL_TEST 0xc606c
3416
3417#define PCH_DREF_CONTROL 0xC6200
3418#define DREF_CONTROL_MASK 0x7fc3
3419#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3420#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3421#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3422#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3423#define DREF_SSC_SOURCE_DISABLE (0<<11)
3424#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3425#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3426#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3427#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3428#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3429#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3430#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3431#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3432#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3433#define DREF_SSC4_DOWNSPREAD (0<<6)
3434#define DREF_SSC4_CENTERSPREAD (1<<6)
3435#define DREF_SSC1_DISABLE (0<<1)
3436#define DREF_SSC1_ENABLE (1<<1)
3437#define DREF_SSC4_DISABLE (0)
3438#define DREF_SSC4_ENABLE (1)
3439
3440#define PCH_RAWCLK_FREQ 0xc6204
3441#define FDL_TP1_TIMER_SHIFT 12
3442#define FDL_TP1_TIMER_MASK (3<<12)
3443#define FDL_TP2_TIMER_SHIFT 10
3444#define FDL_TP2_TIMER_MASK (3<<10)
3445#define RAWCLK_FREQ_MASK 0x3ff
3446
3447#define PCH_DPLL_TMR_CFG 0xc6208
3448
3449#define PCH_SSC4_PARMS 0xc6210
3450#define PCH_SSC4_AUX_PARMS 0xc6214
3451
8db9d77b
ZW
3452#define PCH_DPLL_SEL 0xc7000
3453#define TRANSA_DPLL_ENABLE (1<<3)
3454#define TRANSA_DPLLB_SEL (1<<0)
3455#define TRANSA_DPLLA_SEL 0
3456#define TRANSB_DPLL_ENABLE (1<<7)
3457#define TRANSB_DPLLB_SEL (1<<4)
3458#define TRANSB_DPLLA_SEL (0)
3459#define TRANSC_DPLL_ENABLE (1<<11)
3460#define TRANSC_DPLLB_SEL (1<<8)
3461#define TRANSC_DPLLA_SEL (0)
3462
b9055052
ZW
3463/* transcoder */
3464
9db4a9c7 3465#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3466#define TRANS_HTOTAL_SHIFT 16
3467#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3468#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3469#define TRANS_HBLANK_END_SHIFT 16
3470#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3471#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3472#define TRANS_HSYNC_END_SHIFT 16
3473#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3474#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3475#define TRANS_VTOTAL_SHIFT 16
3476#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3477#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3478#define TRANS_VBLANK_END_SHIFT 16
3479#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3480#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3481#define TRANS_VSYNC_END_SHIFT 16
3482#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3483#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3484
9db4a9c7
JB
3485#define _TRANSA_DATA_M1 0xe0030
3486#define _TRANSA_DATA_N1 0xe0034
3487#define _TRANSA_DATA_M2 0xe0038
3488#define _TRANSA_DATA_N2 0xe003c
3489#define _TRANSA_DP_LINK_M1 0xe0040
3490#define _TRANSA_DP_LINK_N1 0xe0044
3491#define _TRANSA_DP_LINK_M2 0xe0048
3492#define _TRANSA_DP_LINK_N2 0xe004c
3493
b055c8f3
JB
3494/* Per-transcoder DIP controls */
3495
3496#define _VIDEO_DIP_CTL_A 0xe0200
3497#define _VIDEO_DIP_DATA_A 0xe0208
3498#define _VIDEO_DIP_GCP_A 0xe0210
3499
3500#define _VIDEO_DIP_CTL_B 0xe1200
3501#define _VIDEO_DIP_DATA_B 0xe1208
3502#define _VIDEO_DIP_GCP_B 0xe1210
3503
3504#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3505#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3506#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3507
90b107c8
SK
3508#define VLV_VIDEO_DIP_CTL_A 0x60220
3509#define VLV_VIDEO_DIP_DATA_A 0x60208
3510#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3511
3512#define VLV_VIDEO_DIP_CTL_B 0x61170
3513#define VLV_VIDEO_DIP_DATA_B 0x61174
3514#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3515
3516#define VLV_TVIDEO_DIP_CTL(pipe) \
3517 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3518#define VLV_TVIDEO_DIP_DATA(pipe) \
3519 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3520#define VLV_TVIDEO_DIP_GCP(pipe) \
3521 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3522
9db4a9c7
JB
3523#define _TRANS_HTOTAL_B 0xe1000
3524#define _TRANS_HBLANK_B 0xe1004
3525#define _TRANS_HSYNC_B 0xe1008
3526#define _TRANS_VTOTAL_B 0xe100c
3527#define _TRANS_VBLANK_B 0xe1010
3528#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3529#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3530
3531#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3532#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3533#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3534#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3535#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3536#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3537#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3538 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3539
3540#define _TRANSB_DATA_M1 0xe1030
3541#define _TRANSB_DATA_N1 0xe1034
3542#define _TRANSB_DATA_M2 0xe1038
3543#define _TRANSB_DATA_N2 0xe103c
3544#define _TRANSB_DP_LINK_M1 0xe1040
3545#define _TRANSB_DP_LINK_N1 0xe1044
3546#define _TRANSB_DP_LINK_M2 0xe1048
3547#define _TRANSB_DP_LINK_N2 0xe104c
3548
3549#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3550#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3551#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3552#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3553#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3554#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3555#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3556#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3557
3558#define _TRANSACONF 0xf0008
3559#define _TRANSBCONF 0xf1008
3560#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3561#define TRANS_DISABLE (0<<31)
3562#define TRANS_ENABLE (1<<31)
3563#define TRANS_STATE_MASK (1<<30)
3564#define TRANS_STATE_DISABLE (0<<30)
3565#define TRANS_STATE_ENABLE (1<<30)
3566#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3567#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3568#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3569#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3570#define TRANS_DP_AUDIO_ONLY (1<<26)
3571#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3572#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3573#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3574#define TRANS_INTERLACED (3<<21)
7c26e5c6 3575#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3576#define TRANS_8BPC (0<<5)
3577#define TRANS_10BPC (1<<5)
3578#define TRANS_6BPC (2<<5)
3579#define TRANS_12BPC (3<<5)
3580
3bcf603f
JB
3581#define _TRANSA_CHICKEN2 0xf0064
3582#define _TRANSB_CHICKEN2 0xf1064
3583#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3584#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3585
291427f5
JB
3586#define SOUTH_CHICKEN1 0xc2000
3587#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3588#define FDIA_PHASE_SYNC_SHIFT_EN 18
3589#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3590#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3591#define SOUTH_CHICKEN2 0xc2004
3592#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3593
9db4a9c7
JB
3594#define _FDI_RXA_CHICKEN 0xc200c
3595#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3596#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3597#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3598#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3599
382b0936
JB
3600#define SOUTH_DSPCLK_GATE_D 0xc2020
3601#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3602
b9055052 3603/* CPU: FDI_TX */
9db4a9c7
JB
3604#define _FDI_TXA_CTL 0x60100
3605#define _FDI_TXB_CTL 0x61100
3606#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3607#define FDI_TX_DISABLE (0<<31)
3608#define FDI_TX_ENABLE (1<<31)
3609#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3610#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3611#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3612#define FDI_LINK_TRAIN_NONE (3<<28)
3613#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3614#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3615#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3616#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3617#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3618#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3619#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3620#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3621/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3622 SNB has different settings. */
3623/* SNB A-stepping */
3624#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3625#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3626#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3627#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3628/* SNB B-stepping */
3629#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3630#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3631#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3632#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3633#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3634#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3635#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3636#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3637#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3638#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3639/* Ironlake: hardwired to 1 */
b9055052 3640#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3641
3642/* Ivybridge has different bits for lolz */
3643#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3644#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3645#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3646#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3647
b9055052 3648/* both Tx and Rx */
c4f9c4c2 3649#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3650#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3651#define FDI_SCRAMBLING_ENABLE (0<<7)
3652#define FDI_SCRAMBLING_DISABLE (1<<7)
3653
3654/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3655#define _FDI_RXA_CTL 0xf000c
3656#define _FDI_RXB_CTL 0xf100c
3657#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3658#define FDI_RX_ENABLE (1<<31)
b9055052 3659/* train, dp width same as FDI_TX */
357555c0
JB
3660#define FDI_FS_ERRC_ENABLE (1<<27)
3661#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3662#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3663#define FDI_8BPC (0<<16)
3664#define FDI_10BPC (1<<16)
3665#define FDI_6BPC (2<<16)
3666#define FDI_12BPC (3<<16)
3667#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3668#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3669#define FDI_RX_PLL_ENABLE (1<<13)
3670#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3671#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3672#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3673#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3674#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3675#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3676/* CPT */
3677#define FDI_AUTO_TRAINING (1<<10)
3678#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3679#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3680#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3681#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3682#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
3683/* LPT */
3684#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3685#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 3686
9db4a9c7
JB
3687#define _FDI_RXA_MISC 0xf0010
3688#define _FDI_RXB_MISC 0xf1010
3689#define _FDI_RXA_TUSIZE1 0xf0030
3690#define _FDI_RXA_TUSIZE2 0xf0038
3691#define _FDI_RXB_TUSIZE1 0xf1030
3692#define _FDI_RXB_TUSIZE2 0xf1038
3693#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3694#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3695#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3696
3697/* FDI_RX interrupt register format */
3698#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3699#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3700#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3701#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3702#define FDI_RX_FS_CODE_ERR (1<<6)
3703#define FDI_RX_FE_CODE_ERR (1<<5)
3704#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3705#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3706#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3707#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3708#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3709
9db4a9c7
JB
3710#define _FDI_RXA_IIR 0xf0014
3711#define _FDI_RXA_IMR 0xf0018
3712#define _FDI_RXB_IIR 0xf1014
3713#define _FDI_RXB_IMR 0xf1018
3714#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3715#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3716
3717#define FDI_PLL_CTL_1 0xfe000
3718#define FDI_PLL_CTL_2 0xfe004
3719
3720/* CRT */
3721#define PCH_ADPA 0xe1100
3722#define ADPA_TRANS_SELECT_MASK (1<<30)
3723#define ADPA_TRANS_A_SELECT 0
3724#define ADPA_TRANS_B_SELECT (1<<30)
3725#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3726#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3727#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3728#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3729#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3730#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3731#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3732#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3733#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3734#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3735#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3736#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3737#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3738#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3739#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3740#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3741#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3742#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3743#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3744
3745/* or SDVOB */
90b107c8 3746#define VLV_HDMIB 0x61140
b9055052
ZW
3747#define HDMIB 0xe1140
3748#define PORT_ENABLE (1 << 31)
3573c410
PZ
3749#define TRANSCODER(pipe) ((pipe) << 30)
3750#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3751#define TRANSCODER_MASK (1 << 30)
3752#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3753#define COLOR_FORMAT_8bpc (0)
3754#define COLOR_FORMAT_12bpc (3 << 26)
3755#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3756#define SDVO_ENCODING (0)
3757#define TMDS_ENCODING (2 << 10)
3758#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3759/* CPT */
3760#define HDMI_MODE_SELECT (1 << 9)
3761#define DVI_MODE_SELECT (0)
b9055052
ZW
3762#define SDVOB_BORDER_ENABLE (1 << 7)
3763#define AUDIO_ENABLE (1 << 6)
3764#define VSYNC_ACTIVE_HIGH (1 << 4)
3765#define HSYNC_ACTIVE_HIGH (1 << 3)
3766#define PORT_DETECTED (1 << 2)
3767
461ed3ca
ZY
3768/* PCH SDVOB multiplex with HDMIB */
3769#define PCH_SDVOB HDMIB
3770
b9055052
ZW
3771#define HDMIC 0xe1150
3772#define HDMID 0xe1160
3773
3774#define PCH_LVDS 0xe1180
3775#define LVDS_DETECTED (1 << 1)
3776
3777#define BLC_PWM_CPU_CTL2 0x48250
3778#define PWM_ENABLE (1 << 31)
3779#define PWM_PIPE_A (0 << 29)
3780#define PWM_PIPE_B (1 << 29)
3781#define BLC_PWM_CPU_CTL 0x48254
3782
3783#define BLC_PWM_PCH_CTL1 0xc8250
3784#define PWM_PCH_ENABLE (1 << 31)
3785#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3786#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3787#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3788#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3789
3790#define BLC_PWM_PCH_CTL2 0xc8254
3791
3792#define PCH_PP_STATUS 0xc7200
3793#define PCH_PP_CONTROL 0xc7204
4a655f04 3794#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3795#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3796#define EDP_FORCE_VDD (1 << 3)
3797#define EDP_BLC_ENABLE (1 << 2)
3798#define PANEL_POWER_RESET (1 << 1)
3799#define PANEL_POWER_OFF (0 << 0)
3800#define PANEL_POWER_ON (1 << 0)
3801#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3802#define PANEL_PORT_SELECT_MASK (3 << 30)
3803#define PANEL_PORT_SELECT_LVDS (0 << 30)
3804#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3805#define EDP_PANEL (1 << 30)
f01eca2e
KP
3806#define PANEL_PORT_SELECT_DPC (2 << 30)
3807#define PANEL_PORT_SELECT_DPD (3 << 30)
3808#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3809#define PANEL_POWER_UP_DELAY_SHIFT 16
3810#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3811#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3812
b9055052 3813#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3814#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3815#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3816#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3817#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3818
b9055052 3819#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3820#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3821#define PP_REFERENCE_DIVIDER_SHIFT 8
3822#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3823#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3824
5eb08b69
ZW
3825#define PCH_DP_B 0xe4100
3826#define PCH_DPB_AUX_CH_CTL 0xe4110
3827#define PCH_DPB_AUX_CH_DATA1 0xe4114
3828#define PCH_DPB_AUX_CH_DATA2 0xe4118
3829#define PCH_DPB_AUX_CH_DATA3 0xe411c
3830#define PCH_DPB_AUX_CH_DATA4 0xe4120
3831#define PCH_DPB_AUX_CH_DATA5 0xe4124
3832
3833#define PCH_DP_C 0xe4200
3834#define PCH_DPC_AUX_CH_CTL 0xe4210
3835#define PCH_DPC_AUX_CH_DATA1 0xe4214
3836#define PCH_DPC_AUX_CH_DATA2 0xe4218
3837#define PCH_DPC_AUX_CH_DATA3 0xe421c
3838#define PCH_DPC_AUX_CH_DATA4 0xe4220
3839#define PCH_DPC_AUX_CH_DATA5 0xe4224
3840
3841#define PCH_DP_D 0xe4300
3842#define PCH_DPD_AUX_CH_CTL 0xe4310
3843#define PCH_DPD_AUX_CH_DATA1 0xe4314
3844#define PCH_DPD_AUX_CH_DATA2 0xe4318
3845#define PCH_DPD_AUX_CH_DATA3 0xe431c
3846#define PCH_DPD_AUX_CH_DATA4 0xe4320
3847#define PCH_DPD_AUX_CH_DATA5 0xe4324
3848
8db9d77b
ZW
3849/* CPT */
3850#define PORT_TRANS_A_SEL_CPT 0
3851#define PORT_TRANS_B_SEL_CPT (1<<29)
3852#define PORT_TRANS_C_SEL_CPT (2<<29)
3853#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3854#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3855
3856#define TRANS_DP_CTL_A 0xe0300
3857#define TRANS_DP_CTL_B 0xe1300
3858#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3859#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3860#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3861#define TRANS_DP_PORT_SEL_B (0<<29)
3862#define TRANS_DP_PORT_SEL_C (1<<29)
3863#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3864#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3865#define TRANS_DP_PORT_SEL_MASK (3<<29)
3866#define TRANS_DP_AUDIO_ONLY (1<<26)
3867#define TRANS_DP_ENH_FRAMING (1<<18)
3868#define TRANS_DP_8BPC (0<<9)
3869#define TRANS_DP_10BPC (1<<9)
3870#define TRANS_DP_6BPC (2<<9)
3871#define TRANS_DP_12BPC (3<<9)
220cad3c 3872#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3873#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3874#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3875#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3876#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3877#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3878
3879/* SNB eDP training params */
3880/* SNB A-stepping */
3881#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3882#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3883#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3884#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3885/* SNB B-stepping */
3c5a62b5
YL
3886#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3887#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3888#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3889#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3890#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3891#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3892
1a2eb460
KP
3893/* IVB */
3894#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3895#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3896#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3897#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3898#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3899#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3900#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3901
3902/* legacy values */
3903#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3904#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3905#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3906#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3907#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3908
3909#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3910
cae5852d 3911#define FORCEWAKE 0xA18C
575155a9
JB
3912#define FORCEWAKE_VLV 0x1300b0
3913#define FORCEWAKE_ACK_VLV 0x1300b4
eb43f4af 3914#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3915#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3916#define FORCEWAKE_MT_ACK 0x130040
3917#define ECOBUS 0xa180
3918#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3919
dd202c6d
BW
3920#define GTFIFODBG 0x120000
3921#define GT_FIFO_CPU_ERROR_MASK 7
3922#define GT_FIFO_OVFERR (1<<2)
3923#define GT_FIFO_IAWRERR (1<<1)
3924#define GT_FIFO_IARDERR (1<<0)
3925
91355834 3926#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3927#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3928
80e829fa
DV
3929#define GEN6_UCGCTL1 0x9400
3930# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 3931# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 3932
406478dc 3933#define GEN6_UCGCTL2 0x9404
eae66b50 3934# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 3935# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3936# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3937
3b8d8d91 3938#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3939#define GEN6_TURBO_DISABLE (1<<31)
3940#define GEN6_FREQUENCY(x) ((x)<<25)
3941#define GEN6_OFFSET(x) ((x)<<19)
3942#define GEN6_AGGRESSIVE_TURBO (0<<15)
3943#define GEN6_RC_VIDEO_FREQ 0xA00C
3944#define GEN6_RC_CONTROL 0xA090
3945#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3946#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3947#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3948#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3949#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3950#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3951#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3952#define GEN6_RP_DOWN_TIMEOUT 0xA010
3953#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3954#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3955#define GEN6_CAGF_SHIFT 8
3956#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3957#define GEN6_RP_CONTROL 0xA024
3958#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3959#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3960#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3961#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3962#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3963#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3964#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3965#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3966#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3967#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3968#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3969#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3970#define GEN6_RP_UP_THRESHOLD 0xA02C
3971#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3972#define GEN6_RP_CUR_UP_EI 0xA050
3973#define GEN6_CURICONT_MASK 0xffffff
3974#define GEN6_RP_CUR_UP 0xA054
3975#define GEN6_CURBSYTAVG_MASK 0xffffff
3976#define GEN6_RP_PREV_UP 0xA058
3977#define GEN6_RP_CUR_DOWN_EI 0xA05C
3978#define GEN6_CURIAVG_MASK 0xffffff
3979#define GEN6_RP_CUR_DOWN 0xA060
3980#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3981#define GEN6_RP_UP_EI 0xA068
3982#define GEN6_RP_DOWN_EI 0xA06C
3983#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3984#define GEN6_RC_STATE 0xA094
3985#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3986#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3987#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3988#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3989#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3990#define GEN6_RC_SLEEP 0xA0B0
3991#define GEN6_RC1e_THRESHOLD 0xA0B4
3992#define GEN6_RC6_THRESHOLD 0xA0B8
3993#define GEN6_RC6p_THRESHOLD 0xA0BC
3994#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3995#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3996
3997#define GEN6_PMISR 0x44020
4912d041 3998#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3999#define GEN6_PMIIR 0x44028
4000#define GEN6_PMIER 0x4402C
4001#define GEN6_PM_MBOX_EVENT (1<<25)
4002#define GEN6_PM_THERMAL_EVENT (1<<24)
4003#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4004#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4005#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4006#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4007#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
4008#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4009 GEN6_PM_RP_DOWN_THRESHOLD | \
4010 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4011
cce66a28
BW
4012#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4013#define GEN6_GT_GFX_RC6 0x138108
4014#define GEN6_GT_GFX_RC6p 0x13810C
4015#define GEN6_GT_GFX_RC6pp 0x138110
4016
8fd26859
CW
4017#define GEN6_PCODE_MAILBOX 0x138124
4018#define GEN6_PCODE_READY (1<<31)
a6044e23 4019#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4020#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4021#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 4022#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4023#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 4024
4d85529d
BW
4025#define GEN6_GT_CORE_STATUS 0x138060
4026#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4027#define GEN6_RCn_MASK 7
4028#define GEN6_RC0 0
4029#define GEN6_RC3 2
4030#define GEN6_RC6 3
4031#define GEN6_RC7 4
4032
e0dac65e
WF
4033#define G4X_AUD_VID_DID 0x62020
4034#define INTEL_AUDIO_DEVCL 0x808629FB
4035#define INTEL_AUDIO_DEVBLC 0x80862801
4036#define INTEL_AUDIO_DEVCTG 0x80862802
4037
4038#define G4X_AUD_CNTL_ST 0x620B4
4039#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4040#define G4X_ELDV_DEVCTG (1 << 14)
4041#define G4X_ELD_ADDR (0xf << 5)
4042#define G4X_ELD_ACK (1 << 4)
4043#define G4X_HDMIW_HDMIEDID 0x6210C
4044
1202b4c6
WF
4045#define IBX_HDMIW_HDMIEDID_A 0xE2050
4046#define IBX_AUD_CNTL_ST_A 0xE20B4
4047#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4048#define IBX_ELD_ADDRESS (0x1f << 5)
4049#define IBX_ELD_ACK (1 << 4)
4050#define IBX_AUD_CNTL_ST2 0xE20C0
4051#define IBX_ELD_VALIDB (1 << 0)
4052#define IBX_CP_READYB (1 << 1)
4053
4054#define CPT_HDMIW_HDMIEDID_A 0xE5050
4055#define CPT_AUD_CNTL_ST_A 0xE50B4
4056#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4057
ae662d31
EA
4058/* These are the 4 32-bit write offset registers for each stream
4059 * output buffer. It determines the offset from the
4060 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4061 */
4062#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4063
b6daa025
WF
4064#define IBX_AUD_CONFIG_A 0xe2000
4065#define CPT_AUD_CONFIG_A 0xe5000
4066#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4067#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4068#define AUD_CONFIG_UPPER_N_SHIFT 20
4069#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4070#define AUD_CONFIG_LOWER_N_SHIFT 4
4071#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4072#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4073#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4074#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4075
9eb3a752
ED
4076/* HSW Power Wells */
4077#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4078#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4079#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4080#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4081#define HSW_PWR_WELL_ENABLE (1<<31)
4082#define HSW_PWR_WELL_STATE (1<<30)
4083#define HSW_PWR_WELL_CTL5 0x45410
4084#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4085#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4086#define HSW_PWR_WELL_FORCE_ON (1<<19)
4087#define HSW_PWR_WELL_CTL6 0x45414
4088
e7e104c3
ED
4089/* Per-pipe DDI Function Control */
4090#define PIPE_DDI_FUNC_CTL_A 0x60400
4091#define PIPE_DDI_FUNC_CTL_B 0x61400
4092#define PIPE_DDI_FUNC_CTL_C 0x62400
4093#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4094#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4095 PIPE_DDI_FUNC_CTL_A, \
4096 PIPE_DDI_FUNC_CTL_B)
4097#define PIPE_DDI_FUNC_ENABLE (1<<31)
4098/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4099#define PIPE_DDI_PORT_MASK (0xf<<28)
4100#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4101#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4102#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4103#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4104#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4105#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4106#define PIPE_DDI_BPC_8 (0<<20)
4107#define PIPE_DDI_BPC_10 (1<<20)
4108#define PIPE_DDI_BPC_6 (2<<20)
4109#define PIPE_DDI_BPC_12 (3<<20)
4110#define PIPE_DDI_BFI_ENABLE (1<<4)
4111#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4112#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4113#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4114
0e87f667
ED
4115/* DisplayPort Transport Control */
4116#define DP_TP_CTL_A 0x64040
4117#define DP_TP_CTL_B 0x64140
4118#define DP_TP_CTL(port) _PORT(port, \
4119 DP_TP_CTL_A, \
4120 DP_TP_CTL_B)
4121#define DP_TP_CTL_ENABLE (1<<31)
4122#define DP_TP_CTL_MODE_SST (0<<27)
4123#define DP_TP_CTL_MODE_MST (1<<27)
4124#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4125#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4126#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4127#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4128#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4129#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4130
e411b2c1
ED
4131/* DisplayPort Transport Status */
4132#define DP_TP_STATUS_A 0x64044
4133#define DP_TP_STATUS_B 0x64144
4134#define DP_TP_STATUS(port) _PORT(port, \
4135 DP_TP_STATUS_A, \
4136 DP_TP_STATUS_B)
4137#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4138
03f896a1
ED
4139/* DDI Buffer Control */
4140#define DDI_BUF_CTL_A 0x64000
4141#define DDI_BUF_CTL_B 0x64100
4142#define DDI_BUF_CTL(port) _PORT(port, \
4143 DDI_BUF_CTL_A, \
4144 DDI_BUF_CTL_B)
4145#define DDI_BUF_CTL_ENABLE (1<<31)
4146#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4147#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4148#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4149#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4150#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4151#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4152#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4153#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4154#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4155#define DDI_BUF_EMP_MASK (0xf<<24)
4156#define DDI_BUF_IS_IDLE (1<<7)
4157#define DDI_PORT_WIDTH_X1 (0<<1)
4158#define DDI_PORT_WIDTH_X2 (1<<1)
4159#define DDI_PORT_WIDTH_X4 (3<<1)
4160#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4161
bb879a44
ED
4162/* DDI Buffer Translations */
4163#define DDI_BUF_TRANS_A 0x64E00
4164#define DDI_BUF_TRANS_B 0x64E60
4165#define DDI_BUF_TRANS(port) _PORT(port, \
4166 DDI_BUF_TRANS_A, \
4167 DDI_BUF_TRANS_B)
4168
7501a4d8
ED
4169/* Sideband Interface (SBI) is programmed indirectly, via
4170 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4171 * which contains the payload */
4172#define SBI_ADDR 0xC6000
4173#define SBI_DATA 0xC6004
4174#define SBI_CTL_STAT 0xC6008
4175#define SBI_CTL_OP_CRRD (0x6<<8)
4176#define SBI_CTL_OP_CRWR (0x7<<8)
4177#define SBI_RESPONSE_FAIL (0x1<<1)
4178#define SBI_RESPONSE_SUCCESS (0x0<<1)
4179#define SBI_BUSY (0x1<<0)
4180#define SBI_READY (0x0<<0)
52f025ef 4181
ccf1c867
ED
4182/* SBI offsets */
4183#define SBI_SSCDIVINTPHASE6 0x0600
4184#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4185#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4186#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4187#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4188#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4189#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4190#define SBI_SSCCTL 0x020c
4191#define SBI_SSCCTL6 0x060C
4192#define SBI_SSCCTL_DISABLE (1<<0)
4193#define SBI_SSCAUXDIV6 0x0610
4194#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4195#define SBI_DBUFF0 0x2a00
4196
52f025ef
ED
4197/* LPT PIXCLK_GATE */
4198#define PIXCLK_GATE 0xC6020
4199#define PIXCLK_GATE_UNGATE 1<<0
4200#define PIXCLK_GATE_GATE 0<<0
4201
e93ea06a
ED
4202/* SPLL */
4203#define SPLL_CTL 0x46020
4204#define SPLL_PLL_ENABLE (1<<31)
4205#define SPLL_PLL_SCC (1<<28)
4206#define SPLL_PLL_NON_SCC (2<<28)
4207#define SPLL_PLL_FREQ_810MHz (0<<26)
4208#define SPLL_PLL_FREQ_1350MHz (1<<26)
4209
4dffc404
ED
4210/* WRPLL */
4211#define WRPLL_CTL1 0x46040
4212#define WRPLL_CTL2 0x46060
4213#define WRPLL_PLL_ENABLE (1<<31)
4214#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4215#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4216#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f
ED
4217/* WRPLL divider programming */
4218#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4219#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4220#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4221
fec9181c
ED
4222/* Port clock selection */
4223#define PORT_CLK_SEL_A 0x46100
4224#define PORT_CLK_SEL_B 0x46104
4225#define PORT_CLK_SEL(port) _PORT(port, \
4226 PORT_CLK_SEL_A, \
4227 PORT_CLK_SEL_B)
4228#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4229#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4230#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4231#define PORT_CLK_SEL_SPLL (3<<29)
4232#define PORT_CLK_SEL_WRPLL1 (4<<29)
4233#define PORT_CLK_SEL_WRPLL2 (5<<29)
4234
4235/* Pipe clock selection */
4236#define PIPE_CLK_SEL_A 0x46140
4237#define PIPE_CLK_SEL_B 0x46144
4238#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4239 PIPE_CLK_SEL_A, \
4240 PIPE_CLK_SEL_B)
4241/* For each pipe, we need to select the corresponding port clock */
4242#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4243#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4244
90e8d31c
ED
4245/* LCPLL Control */
4246#define LCPLL_CTL 0x130040
4247#define LCPLL_PLL_DISABLE (1<<31)
4248#define LCPLL_PLL_LOCK (1<<30)
4249#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4250#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4251
69e94b7e
ED
4252/* Pipe WM_LINETIME - watermark line time */
4253#define PIPE_WM_LINETIME_A 0x45270
4254#define PIPE_WM_LINETIME_B 0x45274
4255#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4256 PIPE_WM_LINETIME_A, \
4257 PIPE_WM_LINETIME_A)
4258#define PIPE_WM_LINETIME_MASK (0x1ff)
4259#define PIPE_WM_LINETIME_TIME(x) ((x))
4260#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4261#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4262
4263/* SFUSE_STRAP */
4264#define SFUSE_STRAP 0xc2014
4265#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4266#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4267#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4268
585fb111 4269#endif /* _I915_REG_H_ */
This page took 0.489564 seconds and 5 git commands to generate.