drm/i915: add definition of LPT FDI port width registers
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
2b139522
ED
30#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
585fb111
JB
32/*
33 * The Bridge device's PCI config space has information about the
34 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
35 * This is all handled in the intel-gtt.ko module. i915.ko only
36 * cares about the vga bit for the vga rbiter.
585fb111
JB
37 */
38#define INTEL_GMCH_CTRL 0x52
28d52043 39#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 40
585fb111
JB
41/* PCI config space */
42
43#define HPLLCC 0xc0 /* 855 only */
652c393a 44#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
45#define GC_CLOCK_133_200 (0 << 0)
46#define GC_CLOCK_100_200 (1 << 0)
47#define GC_CLOCK_100_133 (2 << 0)
48#define GC_CLOCK_166_250 (3 << 0)
f97108d1 49#define GCFGC2 0xda
585fb111
JB
50#define GCFGC 0xf0 /* 915+ only */
51#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
52#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
53#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
54#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
55#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
56#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
57#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
58#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
59#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
60#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
61#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
62#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
63#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
64#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
65#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
66#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
67#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
68#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
69#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
70#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
71#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
72#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
73#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 74#define LBB 0xf4
eeccdcac
KG
75
76/* Graphics reset regs */
0573ed4a
KG
77#define I965_GDRST 0xc0 /* PCI config register */
78#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
79#define GRDOM_FULL (0<<2)
80#define GRDOM_RENDER (1<<2)
81#define GRDOM_MEDIA (3<<2)
585fb111 82
07b7ddd9
JB
83#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
84#define GEN6_MBC_SNPCR_SHIFT 21
85#define GEN6_MBC_SNPCR_MASK (3<<21)
86#define GEN6_MBC_SNPCR_MAX (0<<21)
87#define GEN6_MBC_SNPCR_MED (1<<21)
88#define GEN6_MBC_SNPCR_LOW (2<<21)
89#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
90
5eb719cd
DV
91#define GEN6_MBCTL 0x0907c
92#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
93#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
94#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
95#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
96#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
97
cff458c2
EA
98#define GEN6_GDRST 0x941c
99#define GEN6_GRDOM_FULL (1 << 0)
100#define GEN6_GRDOM_RENDER (1 << 1)
101#define GEN6_GRDOM_MEDIA (1 << 2)
102#define GEN6_GRDOM_BLT (1 << 3)
103
1d2a314c
DV
104/* PPGTT stuff */
105#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
106
107#define GEN6_PDE_VALID (1 << 0)
108#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
109/* gen6+ has bit 11-4 for physical addr bit 39-32 */
110#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
111
112#define GEN6_PTE_VALID (1 << 0)
113#define GEN6_PTE_UNCACHED (1 << 1)
114#define GEN6_PTE_CACHE_LLC (2 << 1)
115#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
116#define GEN6_PTE_CACHE_BITS (3 << 1)
117#define GEN6_PTE_GFDT (1 << 3)
118#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
119
5eb719cd
DV
120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
125#define GAM_ECOCHK 0x4090
126#define ECOCHK_SNB_BIT (1<<10)
127#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
128#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
129
48ecfa10
DV
130#define GAC_ECO_BITS 0x14090
131#define ECOBITS_PPGTT_CACHE64B (3<<8)
132#define ECOBITS_PPGTT_CACHE4B (0<<8)
133
be901a5a
DV
134#define GAB_CTL 0x24000
135#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
136
585fb111
JB
137/* VGA stuff */
138
139#define VGA_ST01_MDA 0x3ba
140#define VGA_ST01_CGA 0x3da
141
142#define VGA_MSR_WRITE 0x3c2
143#define VGA_MSR_READ 0x3cc
144#define VGA_MSR_MEM_EN (1<<1)
145#define VGA_MSR_CGA_MODE (1<<0)
146
147#define VGA_SR_INDEX 0x3c4
148#define VGA_SR_DATA 0x3c5
149
150#define VGA_AR_INDEX 0x3c0
151#define VGA_AR_VID_EN (1<<5)
152#define VGA_AR_DATA_WRITE 0x3c0
153#define VGA_AR_DATA_READ 0x3c1
154
155#define VGA_GR_INDEX 0x3ce
156#define VGA_GR_DATA 0x3cf
157/* GR05 */
158#define VGA_GR_MEM_READ_MODE_SHIFT 3
159#define VGA_GR_MEM_READ_MODE_PLANE 1
160/* GR06 */
161#define VGA_GR_MEM_MODE_MASK 0xc
162#define VGA_GR_MEM_MODE_SHIFT 2
163#define VGA_GR_MEM_A0000_AFFFF 0
164#define VGA_GR_MEM_A0000_BFFFF 1
165#define VGA_GR_MEM_B0000_B7FFF 2
166#define VGA_GR_MEM_B0000_BFFFF 3
167
168#define VGA_DACMASK 0x3c6
169#define VGA_DACRX 0x3c7
170#define VGA_DACWX 0x3c8
171#define VGA_DACDATA 0x3c9
172
173#define VGA_CR_INDEX_MDA 0x3b4
174#define VGA_CR_DATA_MDA 0x3b5
175#define VGA_CR_INDEX_CGA 0x3d4
176#define VGA_CR_DATA_CGA 0x3d5
177
178/*
179 * Memory interface instructions used by the kernel
180 */
181#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
182
183#define MI_NOOP MI_INSTR(0, 0)
184#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
185#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 186#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
187#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
188#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
189#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
190#define MI_FLUSH MI_INSTR(0x04, 0)
191#define MI_READ_FLUSH (1 << 0)
192#define MI_EXE_FLUSH (1 << 1)
193#define MI_NO_WRITE_FLUSH (1 << 2)
194#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
195#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 196#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 197#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
198#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
199#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 200#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 201#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
202#define MI_OVERLAY_CONTINUE (0x0<<21)
203#define MI_OVERLAY_ON (0x1<<21)
204#define MI_OVERLAY_OFF (0x2<<21)
585fb111 205#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 206#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 207#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 208#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
209#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
210#define MI_MM_SPACE_GTT (1<<8)
211#define MI_MM_SPACE_PHYSICAL (0<<8)
212#define MI_SAVE_EXT_STATE_EN (1<<3)
213#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 214#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 215#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
216#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
217#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
218#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
219#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
220/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
221 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
222 * simply ignores the register load under certain conditions.
223 * - One can actually load arbitrary many arbitrary registers: Simply issue x
224 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
225 */
226#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
227#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
228#define MI_INVALIDATE_TLB (1<<18)
229#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
230#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
231#define MI_BATCH_NON_SECURE (1)
232#define MI_BATCH_NON_SECURE_I965 (1<<8)
233#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
234#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
235#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
236#define MI_SEMAPHORE_UPDATE (1<<21)
237#define MI_SEMAPHORE_COMPARE (1<<20)
238#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
239#define MI_SEMAPHORE_SYNC_RV (2<<16)
240#define MI_SEMAPHORE_SYNC_RB (0<<16)
241#define MI_SEMAPHORE_SYNC_VR (0<<16)
242#define MI_SEMAPHORE_SYNC_VB (2<<16)
243#define MI_SEMAPHORE_SYNC_BR (2<<16)
244#define MI_SEMAPHORE_SYNC_BV (0<<16)
245#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
246/*
247 * 3D instructions used by the kernel
248 */
249#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
250
251#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
252#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
253#define SC_UPDATE_SCISSOR (0x1<<1)
254#define SC_ENABLE_MASK (0x1<<0)
255#define SC_ENABLE (0x1<<0)
256#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
257#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
258#define SCI_YMIN_MASK (0xffff<<16)
259#define SCI_XMIN_MASK (0xffff<<0)
260#define SCI_YMAX_MASK (0xffff<<16)
261#define SCI_XMAX_MASK (0xffff<<0)
262#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
263#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
264#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
265#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
266#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
267#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
268#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
269#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
270#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
271#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
272#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
273#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
274#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
275#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
276#define BLT_DEPTH_8 (0<<24)
277#define BLT_DEPTH_16_565 (1<<24)
278#define BLT_DEPTH_16_1555 (2<<24)
279#define BLT_DEPTH_32 (3<<24)
280#define BLT_ROP_GXCOPY (0xcc<<16)
281#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
282#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
283#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
284#define ASYNC_FLIP (1<<22)
285#define DISPLAY_PLANE_A (0<<20)
286#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 287#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 288#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
289#define PIPE_CONTROL_QW_WRITE (1<<14)
290#define PIPE_CONTROL_DEPTH_STALL (1<<13)
291#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 292#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
293#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
294#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
295#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
296#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
297#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
298#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
299#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 300#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 301#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 302#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 303
dc96e9b8
CW
304
305/*
306 * Reset registers
307 */
308#define DEBUG_RESET_I830 0x6070
309#define DEBUG_RESET_FULL (1<<7)
310#define DEBUG_RESET_RENDER (1<<8)
311#define DEBUG_RESET_DISPLAY (1<<9)
312
57f350b6
JB
313/*
314 * DPIO - a special bus for various display related registers to hide behind:
315 * 0x800c: m1, m2, n, p1, p2, k dividers
316 * 0x8014: REF and SFR select
317 * 0x8014: N divider, VCO select
318 * 0x801c/3c: core clock bits
319 * 0x8048/68: low pass filter coefficients
320 * 0x8100: fast clock controls
321 */
322#define DPIO_PKT 0x2100
323#define DPIO_RID (0<<24)
324#define DPIO_OP_WRITE (1<<16)
325#define DPIO_OP_READ (0<<16)
326#define DPIO_PORTID (0x12<<8)
327#define DPIO_BYTE (0xf<<4)
328#define DPIO_BUSY (1<<0) /* status only */
329#define DPIO_DATA 0x2104
330#define DPIO_REG 0x2108
331#define DPIO_CTL 0x2110
332#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
333#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
334#define DPIO_SFR_BYPASS (1<<1)
335#define DPIO_RESET (1<<0)
336
337#define _DPIO_DIV_A 0x800c
338#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
339#define DPIO_K_SHIFT (24) /* 4 bits */
340#define DPIO_P1_SHIFT (21) /* 3 bits */
341#define DPIO_P2_SHIFT (16) /* 5 bits */
342#define DPIO_N_SHIFT (12) /* 4 bits */
343#define DPIO_ENABLE_CALIBRATION (1<<11)
344#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
345#define DPIO_M2DIV_MASK 0xff
346#define _DPIO_DIV_B 0x802c
347#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
348
349#define _DPIO_REFSFR_A 0x8014
350#define DPIO_REFSEL_OVERRIDE 27
351#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
352#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
353#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
354#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
355#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
356#define _DPIO_REFSFR_B 0x8034
357#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
358
359#define _DPIO_CORE_CLK_A 0x801c
360#define _DPIO_CORE_CLK_B 0x803c
361#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
362
363#define _DPIO_LFP_COEFF_A 0x8048
364#define _DPIO_LFP_COEFF_B 0x8068
365#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
366
367#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 368
585fb111 369/*
de151cf6 370 * Fence registers
585fb111 371 */
de151cf6 372#define FENCE_REG_830_0 0x2000
dc529a4f 373#define FENCE_REG_945_8 0x3000
de151cf6
JB
374#define I830_FENCE_START_MASK 0x07f80000
375#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 376#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
377#define I830_FENCE_PITCH_SHIFT 4
378#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 379#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 380#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 381#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
382
383#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 384#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 385
de151cf6
JB
386#define FENCE_REG_965_0 0x03000
387#define I965_FENCE_PITCH_SHIFT 2
388#define I965_FENCE_TILING_Y_SHIFT 1
389#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 390#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 391
4e901fdc
EA
392#define FENCE_REG_SANDYBRIDGE_0 0x100000
393#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
394
f691e2f4
DV
395/* control register for cpu gtt access */
396#define TILECTL 0x101000
397#define TILECTL_SWZCTL (1 << 0)
398#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
399#define TILECTL_BACKSNOOP_DIS (1 << 3)
400
de151cf6
JB
401/*
402 * Instruction and interrupt control regs
403 */
63eeaf38 404#define PGTBL_ER 0x02024
333e9fe9
DV
405#define RENDER_RING_BASE 0x02000
406#define BSD_RING_BASE 0x04000
407#define GEN6_BSD_RING_BASE 0x12000
549f7365 408#define BLT_RING_BASE 0x22000
3d281d8c
DV
409#define RING_TAIL(base) ((base)+0x30)
410#define RING_HEAD(base) ((base)+0x34)
411#define RING_START(base) ((base)+0x38)
412#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
413#define RING_SYNC_0(base) ((base)+0x40)
414#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
415#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
416#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
417#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
418#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
419#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
420#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 421#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
422#define RING_HWS_PGA(base) ((base)+0x80)
423#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
424#define ARB_MODE 0x04030
425#define ARB_MODE_SWIZZLE_SNB (1<<4)
426#define ARB_MODE_SWIZZLE_IVB (1<<5)
427#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
428#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 429#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
430#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
431#define DONE_REG 0x40b0
4593010b
EA
432#define BSD_HWS_PGA_GEN7 (0x04180)
433#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 434#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 435#define RING_NOPID(base) ((base)+0x94)
0f46832f 436#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
437#define TAIL_ADDR 0x001FFFF8
438#define HEAD_WRAP_COUNT 0xFFE00000
439#define HEAD_WRAP_ONE 0x00200000
440#define HEAD_ADDR 0x001FFFFC
441#define RING_NR_PAGES 0x001FF000
442#define RING_REPORT_MASK 0x00000006
443#define RING_REPORT_64K 0x00000002
444#define RING_REPORT_128K 0x00000004
445#define RING_NO_REPORT 0x00000000
446#define RING_VALID_MASK 0x00000001
447#define RING_VALID 0x00000001
448#define RING_INVALID 0x00000000
4b60e5cb
CW
449#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
450#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 451#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
452#if 0
453#define PRB0_TAIL 0x02030
454#define PRB0_HEAD 0x02034
455#define PRB0_START 0x02038
456#define PRB0_CTL 0x0203c
585fb111
JB
457#define PRB1_TAIL 0x02040 /* 915+ only */
458#define PRB1_HEAD 0x02044 /* 915+ only */
459#define PRB1_START 0x02048 /* 915+ only */
460#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 461#endif
63eeaf38
JB
462#define IPEIR_I965 0x02064
463#define IPEHR_I965 0x02068
464#define INSTDONE_I965 0x0206c
d27b1e0e
DV
465#define RING_IPEIR(base) ((base)+0x64)
466#define RING_IPEHR(base) ((base)+0x68)
467#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
468#define RING_INSTPS(base) ((base)+0x70)
469#define RING_DMA_FADD(base) ((base)+0x78)
470#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
471#define INSTPS 0x02070 /* 965+ only */
472#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
473#define ACTHD_I965 0x02074
474#define HWS_PGA 0x02080
475#define HWS_ADDRESS_MASK 0xfffff000
476#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
477#define PWRCTXA 0x2088 /* 965GM+ only */
478#define PWRCTX_EN (1<<0)
585fb111 479#define IPEIR 0x02088
63eeaf38
JB
480#define IPEHR 0x0208c
481#define INSTDONE 0x02090
585fb111
JB
482#define NOPID 0x02094
483#define HWSTAM 0x02098
9d2f41fa 484#define DMA_FADD_I8XX 0x020d0
71cf39b1 485
f406839f
CW
486#define ERROR_GEN6 0x040a0
487
de6e2eaf
EA
488/* GM45+ chicken bits -- debug workaround bits that may be required
489 * for various sorts of correct behavior. The top 16 bits of each are
490 * the enables for writing to the corresponding low bit.
491 */
492#define _3D_CHICKEN 0x02084
493#define _3D_CHICKEN2 0x0208c
494/* Disables pipelining of read flushes past the SF-WIZ interface.
495 * Required on all Ironlake steppings according to the B-Spec, but the
496 * particular danger of not doing so is not specified.
497 */
498# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
499#define _3D_CHICKEN3 0x02090
bf97b276 500#define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 501
71cf39b1
EA
502#define MI_MODE 0x0209c
503# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 504# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 505
1ec14ad3 506#define GFX_MODE 0x02520
b095cd0a 507#define GFX_MODE_GEN7 0x0229c
5eb719cd 508#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
509#define GFX_RUN_LIST_ENABLE (1<<15)
510#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
511#define GFX_SURFACE_FAULT_ENABLE (1<<12)
512#define GFX_REPLAY_MODE (1<<11)
513#define GFX_PSMI_GRANULARITY (1<<10)
514#define GFX_PPGTT_ENABLE (1<<9)
515
b095cd0a
JB
516#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
517#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
518
585fb111
JB
519#define SCPD0 0x0209c /* 915+ only */
520#define IER 0x020a0
521#define IIR 0x020a4
522#define IMR 0x020a8
523#define ISR 0x020ac
7e231dbe
JB
524#define VLV_IIR_RW 0x182084
525#define VLV_IER 0x1820a0
526#define VLV_IIR 0x1820a4
527#define VLV_IMR 0x1820a8
528#define VLV_ISR 0x1820ac
585fb111
JB
529#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
530#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
531#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 532#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
533#define I915_HWB_OOM_INTERRUPT (1<<13)
534#define I915_SYNC_STATUS_INTERRUPT (1<<12)
535#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
536#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
537#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
538#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
539#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
540#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
541#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
542#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
543#define I915_DEBUG_INTERRUPT (1<<2)
544#define I915_USER_INTERRUPT (1<<1)
545#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 546#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
547#define EIR 0x020b0
548#define EMR 0x020b4
549#define ESR 0x020b8
63eeaf38
JB
550#define GM45_ERROR_PAGE_TABLE (1<<5)
551#define GM45_ERROR_MEM_PRIV (1<<4)
552#define I915_ERROR_PAGE_TABLE (1<<4)
553#define GM45_ERROR_CP_PRIV (1<<3)
554#define I915_ERROR_MEMORY_REFRESH (1<<1)
555#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 556#define INSTPM 0x020c0
ee980b80 557#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
558#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
559 will not assert AGPBUSY# and will only
560 be delivered when out of C3. */
84f9f938 561#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
562#define ACTHD 0x020c8
563#define FW_BLC 0x020d8
8692d00e 564#define FW_BLC2 0x020dc
585fb111 565#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
566#define FW_BLC_SELF_EN_MASK (1<<31)
567#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
568#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
569#define MM_BURST_LENGTH 0x00700000
570#define MM_FIFO_WATERMARK 0x0001F000
571#define LM_BURST_LENGTH 0x00000700
572#define LM_FIFO_WATERMARK 0x0000001F
585fb111 573#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
574#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
575
576/* Make render/texture TLB fetches lower priorty than associated data
577 * fetches. This is not turned on by default
578 */
579#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
580
581/* Isoch request wait on GTT enable (Display A/B/C streams).
582 * Make isoch requests stall on the TLB update. May cause
583 * display underruns (test mode only)
584 */
585#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
586
587/* Block grant count for isoch requests when block count is
588 * set to a finite value.
589 */
590#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
591#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
592#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
593#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
594#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
595
596/* Enable render writes to complete in C2/C3/C4 power states.
597 * If this isn't enabled, render writes are prevented in low
598 * power states. That seems bad to me.
599 */
600#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
601
602/* This acknowledges an async flip immediately instead
603 * of waiting for 2TLB fetches.
604 */
605#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
606
607/* Enables non-sequential data reads through arbiter
608 */
0206e353 609#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
610
611/* Disable FSB snooping of cacheable write cycles from binner/render
612 * command stream
613 */
614#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
615
616/* Arbiter time slice for non-isoch streams */
617#define MI_ARB_TIME_SLICE_MASK (7 << 5)
618#define MI_ARB_TIME_SLICE_1 (0 << 5)
619#define MI_ARB_TIME_SLICE_2 (1 << 5)
620#define MI_ARB_TIME_SLICE_4 (2 << 5)
621#define MI_ARB_TIME_SLICE_6 (3 << 5)
622#define MI_ARB_TIME_SLICE_8 (4 << 5)
623#define MI_ARB_TIME_SLICE_10 (5 << 5)
624#define MI_ARB_TIME_SLICE_14 (6 << 5)
625#define MI_ARB_TIME_SLICE_16 (7 << 5)
626
627/* Low priority grace period page size */
628#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
629#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
630
631/* Disable display A/B trickle feed */
632#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
633
634/* Set display plane priority */
635#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
636#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
637
585fb111
JB
638#define CACHE_MODE_0 0x02120 /* 915+ only */
639#define CM0_MASK_SHIFT 16
640#define CM0_IZ_OPT_DISABLE (1<<6)
641#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 642#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
643#define CM0_DEPTH_EVICT_DISABLE (1<<4)
644#define CM0_COLOR_EVICT_DISABLE (1<<3)
645#define CM0_DEPTH_WRITE_DISABLE (1<<1)
646#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 647#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 648#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
649#define ECOSKPD 0x021d0
650#define ECO_GATING_CX_ONLY (1<<3)
651#define ECO_FLIP_DONE (1<<0)
585fb111 652
fb046853
JB
653#define CACHE_MODE_1 0x7004 /* IVB+ */
654#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
655
e2a1e2f0
BW
656/* GEN6 interrupt control
657 * Note that the per-ring interrupt bits do alias with the global interrupt bits
658 * in GTIMR. */
a1786bd2
ZW
659#define GEN6_RENDER_HWSTAM 0x2098
660#define GEN6_RENDER_IMR 0x20a8
661#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
662#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 663#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
664#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
665#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
666#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
667#define GEN6_RENDER_SYNC_STATUS (1 << 2)
668#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
669#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
670
671#define GEN6_BLITTER_HWSTAM 0x22098
672#define GEN6_BLITTER_IMR 0x220a8
673#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
674#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
675#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
676#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 677
4efe0708
JB
678#define GEN6_BLITTER_ECOSKPD 0x221d0
679#define GEN6_BLITTER_LOCK_SHIFT 16
680#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
681
881f47b6
XH
682#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
683#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
684#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
685#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
686#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
687
ec6a890d 688#define GEN6_BSD_HWSTAM 0x12098
881f47b6 689#define GEN6_BSD_IMR 0x120a8
1ec14ad3 690#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
691
692#define GEN6_BSD_RNCID 0x12198
693
585fb111
JB
694/*
695 * Framebuffer compression (915+ only)
696 */
697
698#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
699#define FBC_LL_BASE 0x03204 /* 4k page aligned */
700#define FBC_CONTROL 0x03208
701#define FBC_CTL_EN (1<<31)
702#define FBC_CTL_PERIODIC (1<<30)
703#define FBC_CTL_INTERVAL_SHIFT (16)
704#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 705#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
706#define FBC_CTL_STRIDE_SHIFT (5)
707#define FBC_CTL_FENCENO (1<<0)
708#define FBC_COMMAND 0x0320c
709#define FBC_CMD_COMPRESS (1<<0)
710#define FBC_STATUS 0x03210
711#define FBC_STAT_COMPRESSING (1<<31)
712#define FBC_STAT_COMPRESSED (1<<30)
713#define FBC_STAT_MODIFIED (1<<29)
714#define FBC_STAT_CURRENT_LINE (1<<0)
715#define FBC_CONTROL2 0x03214
716#define FBC_CTL_FENCE_DBL (0<<4)
717#define FBC_CTL_IDLE_IMM (0<<2)
718#define FBC_CTL_IDLE_FULL (1<<2)
719#define FBC_CTL_IDLE_LINE (2<<2)
720#define FBC_CTL_IDLE_DEBUG (3<<2)
721#define FBC_CTL_CPU_FENCE (1<<1)
722#define FBC_CTL_PLANEA (0<<0)
723#define FBC_CTL_PLANEB (1<<0)
724#define FBC_FENCE_OFF 0x0321b
80824003 725#define FBC_TAG 0x03300
585fb111
JB
726
727#define FBC_LL_SIZE (1536)
728
74dff282
JB
729/* Framebuffer compression for GM45+ */
730#define DPFC_CB_BASE 0x3200
731#define DPFC_CONTROL 0x3208
732#define DPFC_CTL_EN (1<<31)
733#define DPFC_CTL_PLANEA (0<<30)
734#define DPFC_CTL_PLANEB (1<<30)
735#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 736#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
737#define DPFC_SR_EN (1<<10)
738#define DPFC_CTL_LIMIT_1X (0<<6)
739#define DPFC_CTL_LIMIT_2X (1<<6)
740#define DPFC_CTL_LIMIT_4X (2<<6)
741#define DPFC_RECOMP_CTL 0x320c
742#define DPFC_RECOMP_STALL_EN (1<<27)
743#define DPFC_RECOMP_STALL_WM_SHIFT (16)
744#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
745#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
746#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
747#define DPFC_STATUS 0x3210
748#define DPFC_INVAL_SEG_SHIFT (16)
749#define DPFC_INVAL_SEG_MASK (0x07ff0000)
750#define DPFC_COMP_SEG_SHIFT (0)
751#define DPFC_COMP_SEG_MASK (0x000003ff)
752#define DPFC_STATUS2 0x3214
753#define DPFC_FENCE_YOFF 0x3218
754#define DPFC_CHICKEN 0x3224
755#define DPFC_HT_MODIFY (1<<31)
756
b52eb4dc
ZY
757/* Framebuffer compression for Ironlake */
758#define ILK_DPFC_CB_BASE 0x43200
759#define ILK_DPFC_CONTROL 0x43208
760/* The bit 28-8 is reserved */
761#define DPFC_RESERVED (0x1FFFFF00)
762#define ILK_DPFC_RECOMP_CTL 0x4320c
763#define ILK_DPFC_STATUS 0x43210
764#define ILK_DPFC_FENCE_YOFF 0x43218
765#define ILK_DPFC_CHICKEN 0x43224
766#define ILK_FBC_RT_BASE 0x2128
767#define ILK_FBC_RT_VALID (1<<0)
768
769#define ILK_DISPLAY_CHICKEN1 0x42000
770#define ILK_FBCQ_DIS (1<<22)
0206e353 771#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 772
b52eb4dc 773
9c04f015
YL
774/*
775 * Framebuffer compression for Sandybridge
776 *
777 * The following two registers are of type GTTMMADR
778 */
779#define SNB_DPFC_CTL_SA 0x100100
780#define SNB_CPU_FENCE_ENABLE (1<<29)
781#define DPFC_CPU_FENCE_OFFSET 0x100104
782
783
585fb111
JB
784/*
785 * GPIO regs
786 */
787#define GPIOA 0x5010
788#define GPIOB 0x5014
789#define GPIOC 0x5018
790#define GPIOD 0x501c
791#define GPIOE 0x5020
792#define GPIOF 0x5024
793#define GPIOG 0x5028
794#define GPIOH 0x502c
795# define GPIO_CLOCK_DIR_MASK (1 << 0)
796# define GPIO_CLOCK_DIR_IN (0 << 1)
797# define GPIO_CLOCK_DIR_OUT (1 << 1)
798# define GPIO_CLOCK_VAL_MASK (1 << 2)
799# define GPIO_CLOCK_VAL_OUT (1 << 3)
800# define GPIO_CLOCK_VAL_IN (1 << 4)
801# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
802# define GPIO_DATA_DIR_MASK (1 << 8)
803# define GPIO_DATA_DIR_IN (0 << 9)
804# define GPIO_DATA_DIR_OUT (1 << 9)
805# define GPIO_DATA_VAL_MASK (1 << 10)
806# define GPIO_DATA_VAL_OUT (1 << 11)
807# define GPIO_DATA_VAL_IN (1 << 12)
808# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
809
f899fc64
CW
810#define GMBUS0 0x5100 /* clock/port select */
811#define GMBUS_RATE_100KHZ (0<<8)
812#define GMBUS_RATE_50KHZ (1<<8)
813#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
814#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
815#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
816#define GMBUS_PORT_DISABLED 0
817#define GMBUS_PORT_SSC 1
818#define GMBUS_PORT_VGADDC 2
819#define GMBUS_PORT_PANEL 3
820#define GMBUS_PORT_DPC 4 /* HDMIC */
821#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
822#define GMBUS_PORT_DPD 6 /* HDMID */
823#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 824#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
825#define GMBUS1 0x5104 /* command/status */
826#define GMBUS_SW_CLR_INT (1<<31)
827#define GMBUS_SW_RDY (1<<30)
828#define GMBUS_ENT (1<<29) /* enable timeout */
829#define GMBUS_CYCLE_NONE (0<<25)
830#define GMBUS_CYCLE_WAIT (1<<25)
831#define GMBUS_CYCLE_INDEX (2<<25)
832#define GMBUS_CYCLE_STOP (4<<25)
833#define GMBUS_BYTE_COUNT_SHIFT 16
834#define GMBUS_SLAVE_INDEX_SHIFT 8
835#define GMBUS_SLAVE_ADDR_SHIFT 1
836#define GMBUS_SLAVE_READ (1<<0)
837#define GMBUS_SLAVE_WRITE (0<<0)
838#define GMBUS2 0x5108 /* status */
839#define GMBUS_INUSE (1<<15)
840#define GMBUS_HW_WAIT_PHASE (1<<14)
841#define GMBUS_STALL_TIMEOUT (1<<13)
842#define GMBUS_INT (1<<12)
843#define GMBUS_HW_RDY (1<<11)
844#define GMBUS_SATOER (1<<10)
845#define GMBUS_ACTIVE (1<<9)
846#define GMBUS3 0x510c /* data buffer bytes 3-0 */
847#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
848#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
849#define GMBUS_NAK_EN (1<<3)
850#define GMBUS_IDLE_EN (1<<2)
851#define GMBUS_HW_WAIT_EN (1<<1)
852#define GMBUS_HW_RDY_EN (1<<0)
853#define GMBUS5 0x5120 /* byte index */
854#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 855
585fb111
JB
856/*
857 * Clock control & power management
858 */
859
860#define VGA0 0x6000
861#define VGA1 0x6004
862#define VGA_PD 0x6010
863#define VGA0_PD_P2_DIV_4 (1 << 7)
864#define VGA0_PD_P1_DIV_2 (1 << 5)
865#define VGA0_PD_P1_SHIFT 0
866#define VGA0_PD_P1_MASK (0x1f << 0)
867#define VGA1_PD_P2_DIV_4 (1 << 15)
868#define VGA1_PD_P1_DIV_2 (1 << 13)
869#define VGA1_PD_P1_SHIFT 8
870#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
871#define _DPLL_A 0x06014
872#define _DPLL_B 0x06018
873#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
874#define DPLL_VCO_ENABLE (1 << 31)
875#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 876#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 877#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 878#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
879#define DPLL_VGA_MODE_DIS (1 << 28)
880#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
881#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
882#define DPLL_MODE_MASK (3 << 26)
883#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
884#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
885#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
886#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
887#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
888#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 889#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
25eb05fc 890#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 891
585fb111
JB
892#define SRX_INDEX 0x3c4
893#define SRX_DATA 0x3c5
894#define SR01 1
895#define SR01_SCREEN_OFF (1<<5)
896
897#define PPCR 0x61204
898#define PPCR_ON (1<<0)
899
900#define DVOB 0x61140
901#define DVOB_ON (1<<31)
902#define DVOC 0x61160
903#define DVOC_ON (1<<31)
904#define LVDS 0x61180
905#define LVDS_ON (1<<31)
906
585fb111
JB
907/* Scratch pad debug 0 reg:
908 */
909#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
910/*
911 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
912 * this field (only one bit may be set).
913 */
914#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
915#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 916#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
917/* i830, required in DVO non-gang */
918#define PLL_P2_DIVIDE_BY_4 (1 << 23)
919#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
920#define PLL_REF_INPUT_DREFCLK (0 << 13)
921#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
922#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
923#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
924#define PLL_REF_INPUT_MASK (3 << 13)
925#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 926/* Ironlake */
b9055052
ZW
927# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
928# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
929# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
930# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
931# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
932
585fb111
JB
933/*
934 * Parallel to Serial Load Pulse phase selection.
935 * Selects the phase for the 10X DPLL clock for the PCIe
936 * digital display port. The range is 4 to 13; 10 or more
937 * is just a flip delay. The default is 6
938 */
939#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
940#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
941/*
942 * SDVO multiplier for 945G/GM. Not used on 965.
943 */
944#define SDVO_MULTIPLIER_MASK 0x000000ff
945#define SDVO_MULTIPLIER_SHIFT_HIRES 4
946#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 947#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
948/*
949 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
950 *
951 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
952 */
953#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
954#define DPLL_MD_UDI_DIVIDER_SHIFT 24
955/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
956#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
957#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
958/*
959 * SDVO/UDI pixel multiplier.
960 *
961 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
962 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
963 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
964 * dummy bytes in the datastream at an increased clock rate, with both sides of
965 * the link knowing how many bytes are fill.
966 *
967 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
968 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
969 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
970 * through an SDVO command.
971 *
972 * This register field has values of multiplication factor minus 1, with
973 * a maximum multiplier of 5 for SDVO.
974 */
975#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
976#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
977/*
978 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
979 * This best be set to the default value (3) or the CRT won't work. No,
980 * I don't entirely understand what this does...
981 */
982#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
983#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
984#define _DPLL_B_MD 0x06020 /* 965+ only */
985#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 986
9db4a9c7
JB
987#define _FPA0 0x06040
988#define _FPA1 0x06044
989#define _FPB0 0x06048
990#define _FPB1 0x0604c
991#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
992#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 993#define FP_N_DIV_MASK 0x003f0000
f2b115e6 994#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
995#define FP_N_DIV_SHIFT 16
996#define FP_M1_DIV_MASK 0x00003f00
997#define FP_M1_DIV_SHIFT 8
998#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 999#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1000#define FP_M2_DIV_SHIFT 0
1001#define DPLL_TEST 0x606c
1002#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1003#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1004#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1005#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1006#define DPLLB_TEST_N_BYPASS (1 << 19)
1007#define DPLLB_TEST_M_BYPASS (1 << 18)
1008#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1009#define DPLLA_TEST_N_BYPASS (1 << 3)
1010#define DPLLA_TEST_M_BYPASS (1 << 2)
1011#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1012#define D_STATE 0x6104
dc96e9b8 1013#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1014#define DSTATE_PLL_D3_OFF (1<<3)
1015#define DSTATE_GFX_CLOCK_GATING (1<<1)
1016#define DSTATE_DOT_CLOCK_GATING (1<<0)
1017#define DSPCLK_GATE_D 0x6200
1018# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1019# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1020# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1021# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1022# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1023# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1024# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1025# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1026# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1027# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1028# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1029# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1030# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1031# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1032# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1033# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1034# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1035# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1036# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1037# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1038# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1039# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1040# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1041# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1042# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1043# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1044# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1045# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1046/**
1047 * This bit must be set on the 830 to prevent hangs when turning off the
1048 * overlay scaler.
1049 */
1050# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1051# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1052# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1053# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1054# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1055
1056#define RENCLK_GATE_D1 0x6204
1057# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1058# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1059# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1060# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1061# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1062# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1063# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1064# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1065# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1066/** This bit must be unset on 855,865 */
1067# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1068# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1069# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1070# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1071/** This bit must be set on 855,865. */
1072# define SV_CLOCK_GATE_DISABLE (1 << 0)
1073# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1074# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1075# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1076# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1077# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1078# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1079# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1080# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1081# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1082# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1083# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1084# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1085# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1086# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1087# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1088# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1089# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1090
1091# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1092/** This bit must always be set on 965G/965GM */
1093# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1094# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1095# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1096# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1097# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1098# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1099/** This bit must always be set on 965G */
1100# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1101# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1102# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1103# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1104# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1105# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1106# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1107# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1108# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1109# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1110# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1111# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1112# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1113# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1114# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1115# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1116# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1117# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1118# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1119
1120#define RENCLK_GATE_D2 0x6208
1121#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1122#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1123#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1124#define RAMCLK_GATE_D 0x6210 /* CRL only */
1125#define DEUC 0x6214 /* CRL only */
585fb111 1126
ceb04246
JB
1127#define FW_BLC_SELF_VLV 0x6500
1128#define FW_CSPWRDWNEN (1<<15)
1129
585fb111
JB
1130/*
1131 * Palette regs
1132 */
1133
9db4a9c7
JB
1134#define _PALETTE_A 0x0a000
1135#define _PALETTE_B 0x0a800
1136#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1137
673a394b
EA
1138/* MCH MMIO space */
1139
1140/*
1141 * MCHBAR mirror.
1142 *
1143 * This mirrors the MCHBAR MMIO space whose location is determined by
1144 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1145 * every way. It is not accessible from the CP register read instructions.
1146 *
1147 */
1148#define MCHBAR_MIRROR_BASE 0x10000
1149
1398261a
YL
1150#define MCHBAR_MIRROR_BASE_SNB 0x140000
1151
673a394b
EA
1152/** 915-945 and GM965 MCH register controlling DRAM channel access */
1153#define DCC 0x10200
1154#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1155#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1156#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1157#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1158#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1159#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1160
95534263
LP
1161/** Pineview MCH register contains DDR3 setting */
1162#define CSHRDDR3CTL 0x101a8
1163#define CSHRDDR3CTL_DDR3 (1 << 2)
1164
673a394b
EA
1165/** 965 MCH register controlling DRAM channel configuration */
1166#define C0DRB3 0x10206
1167#define C1DRB3 0x10606
1168
f691e2f4
DV
1169/** snb MCH registers for reading the DRAM channel configuration */
1170#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1171#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1172#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1173#define MAD_DIMM_ECC_MASK (0x3 << 24)
1174#define MAD_DIMM_ECC_OFF (0x0 << 24)
1175#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1176#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1177#define MAD_DIMM_ECC_ON (0x3 << 24)
1178#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1179#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1180#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1181#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1182#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1183#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1184#define MAD_DIMM_A_SELECT (0x1 << 16)
1185/* DIMM sizes are in multiples of 256mb. */
1186#define MAD_DIMM_B_SIZE_SHIFT 8
1187#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1188#define MAD_DIMM_A_SIZE_SHIFT 0
1189#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1190
1191
b11248df
KP
1192/* Clocking configuration register */
1193#define CLKCFG 0x10c00
7662c8bd 1194#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1195#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1196#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1197#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1198#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1199#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1200/* Note, below two are guess */
b11248df 1201#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1202#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1203#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1204#define CLKCFG_MEM_533 (1 << 4)
1205#define CLKCFG_MEM_667 (2 << 4)
1206#define CLKCFG_MEM_800 (3 << 4)
1207#define CLKCFG_MEM_MASK (7 << 4)
1208
ea056c14
JB
1209#define TSC1 0x11001
1210#define TSE (1<<0)
7648fa99
JB
1211#define TR1 0x11006
1212#define TSFS 0x11020
1213#define TSFS_SLOPE_MASK 0x0000ff00
1214#define TSFS_SLOPE_SHIFT 8
1215#define TSFS_INTR_MASK 0x000000ff
1216
f97108d1
JB
1217#define CRSTANDVID 0x11100
1218#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1219#define PXVFREQ_PX_MASK 0x7f000000
1220#define PXVFREQ_PX_SHIFT 24
1221#define VIDFREQ_BASE 0x11110
1222#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1223#define VIDFREQ2 0x11114
1224#define VIDFREQ3 0x11118
1225#define VIDFREQ4 0x1111c
1226#define VIDFREQ_P0_MASK 0x1f000000
1227#define VIDFREQ_P0_SHIFT 24
1228#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1229#define VIDFREQ_P0_CSCLK_SHIFT 20
1230#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1231#define VIDFREQ_P0_CRCLK_SHIFT 16
1232#define VIDFREQ_P1_MASK 0x00001f00
1233#define VIDFREQ_P1_SHIFT 8
1234#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1235#define VIDFREQ_P1_CSCLK_SHIFT 4
1236#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1237#define INTTOEXT_BASE_ILK 0x11300
1238#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1239#define INTTOEXT_MAP3_SHIFT 24
1240#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1241#define INTTOEXT_MAP2_SHIFT 16
1242#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1243#define INTTOEXT_MAP1_SHIFT 8
1244#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1245#define INTTOEXT_MAP0_SHIFT 0
1246#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1247#define MEMSWCTL 0x11170 /* Ironlake only */
1248#define MEMCTL_CMD_MASK 0xe000
1249#define MEMCTL_CMD_SHIFT 13
1250#define MEMCTL_CMD_RCLK_OFF 0
1251#define MEMCTL_CMD_RCLK_ON 1
1252#define MEMCTL_CMD_CHFREQ 2
1253#define MEMCTL_CMD_CHVID 3
1254#define MEMCTL_CMD_VMMOFF 4
1255#define MEMCTL_CMD_VMMON 5
1256#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1257 when command complete */
1258#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1259#define MEMCTL_FREQ_SHIFT 8
1260#define MEMCTL_SFCAVM (1<<7)
1261#define MEMCTL_TGT_VID_MASK 0x007f
1262#define MEMIHYST 0x1117c
1263#define MEMINTREN 0x11180 /* 16 bits */
1264#define MEMINT_RSEXIT_EN (1<<8)
1265#define MEMINT_CX_SUPR_EN (1<<7)
1266#define MEMINT_CONT_BUSY_EN (1<<6)
1267#define MEMINT_AVG_BUSY_EN (1<<5)
1268#define MEMINT_EVAL_CHG_EN (1<<4)
1269#define MEMINT_MON_IDLE_EN (1<<3)
1270#define MEMINT_UP_EVAL_EN (1<<2)
1271#define MEMINT_DOWN_EVAL_EN (1<<1)
1272#define MEMINT_SW_CMD_EN (1<<0)
1273#define MEMINTRSTR 0x11182 /* 16 bits */
1274#define MEM_RSEXIT_MASK 0xc000
1275#define MEM_RSEXIT_SHIFT 14
1276#define MEM_CONT_BUSY_MASK 0x3000
1277#define MEM_CONT_BUSY_SHIFT 12
1278#define MEM_AVG_BUSY_MASK 0x0c00
1279#define MEM_AVG_BUSY_SHIFT 10
1280#define MEM_EVAL_CHG_MASK 0x0300
1281#define MEM_EVAL_BUSY_SHIFT 8
1282#define MEM_MON_IDLE_MASK 0x00c0
1283#define MEM_MON_IDLE_SHIFT 6
1284#define MEM_UP_EVAL_MASK 0x0030
1285#define MEM_UP_EVAL_SHIFT 4
1286#define MEM_DOWN_EVAL_MASK 0x000c
1287#define MEM_DOWN_EVAL_SHIFT 2
1288#define MEM_SW_CMD_MASK 0x0003
1289#define MEM_INT_STEER_GFX 0
1290#define MEM_INT_STEER_CMR 1
1291#define MEM_INT_STEER_SMI 2
1292#define MEM_INT_STEER_SCI 3
1293#define MEMINTRSTS 0x11184
1294#define MEMINT_RSEXIT (1<<7)
1295#define MEMINT_CONT_BUSY (1<<6)
1296#define MEMINT_AVG_BUSY (1<<5)
1297#define MEMINT_EVAL_CHG (1<<4)
1298#define MEMINT_MON_IDLE (1<<3)
1299#define MEMINT_UP_EVAL (1<<2)
1300#define MEMINT_DOWN_EVAL (1<<1)
1301#define MEMINT_SW_CMD (1<<0)
1302#define MEMMODECTL 0x11190
1303#define MEMMODE_BOOST_EN (1<<31)
1304#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1305#define MEMMODE_BOOST_FREQ_SHIFT 24
1306#define MEMMODE_IDLE_MODE_MASK 0x00030000
1307#define MEMMODE_IDLE_MODE_SHIFT 16
1308#define MEMMODE_IDLE_MODE_EVAL 0
1309#define MEMMODE_IDLE_MODE_CONT 1
1310#define MEMMODE_HWIDLE_EN (1<<15)
1311#define MEMMODE_SWMODE_EN (1<<14)
1312#define MEMMODE_RCLK_GATE (1<<13)
1313#define MEMMODE_HW_UPDATE (1<<12)
1314#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1315#define MEMMODE_FSTART_SHIFT 8
1316#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1317#define MEMMODE_FMAX_SHIFT 4
1318#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1319#define RCBMAXAVG 0x1119c
1320#define MEMSWCTL2 0x1119e /* Cantiga only */
1321#define SWMEMCMD_RENDER_OFF (0 << 13)
1322#define SWMEMCMD_RENDER_ON (1 << 13)
1323#define SWMEMCMD_SWFREQ (2 << 13)
1324#define SWMEMCMD_TARVID (3 << 13)
1325#define SWMEMCMD_VRM_OFF (4 << 13)
1326#define SWMEMCMD_VRM_ON (5 << 13)
1327#define CMDSTS (1<<12)
1328#define SFCAVM (1<<11)
1329#define SWFREQ_MASK 0x0380 /* P0-7 */
1330#define SWFREQ_SHIFT 7
1331#define TARVID_MASK 0x001f
1332#define MEMSTAT_CTG 0x111a0
1333#define RCBMINAVG 0x111a0
1334#define RCUPEI 0x111b0
1335#define RCDNEI 0x111b4
88271da3
JB
1336#define RSTDBYCTL 0x111b8
1337#define RS1EN (1<<31)
1338#define RS2EN (1<<30)
1339#define RS3EN (1<<29)
1340#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1341#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1342#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1343#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1344#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1345#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1346#define RSX_STATUS_MASK (7<<20)
1347#define RSX_STATUS_ON (0<<20)
1348#define RSX_STATUS_RC1 (1<<20)
1349#define RSX_STATUS_RC1E (2<<20)
1350#define RSX_STATUS_RS1 (3<<20)
1351#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1352#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1353#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1354#define RSX_STATUS_RSVD2 (7<<20)
1355#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1356#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1357#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1358#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1359#define RS1CONTSAV_MASK (3<<14)
1360#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1361#define RS1CONTSAV_RSVD (1<<14)
1362#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1363#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1364#define NORMSLEXLAT_MASK (3<<12)
1365#define SLOW_RS123 (0<<12)
1366#define SLOW_RS23 (1<<12)
1367#define SLOW_RS3 (2<<12)
1368#define NORMAL_RS123 (3<<12)
1369#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1370#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1371#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1372#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1373#define RS_CSTATE_MASK (3<<4)
1374#define RS_CSTATE_C367_RS1 (0<<4)
1375#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1376#define RS_CSTATE_RSVD (2<<4)
1377#define RS_CSTATE_C367_RS2 (3<<4)
1378#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1379#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1380#define VIDCTL 0x111c0
1381#define VIDSTS 0x111c8
1382#define VIDSTART 0x111cc /* 8 bits */
1383#define MEMSTAT_ILK 0x111f8
1384#define MEMSTAT_VID_MASK 0x7f00
1385#define MEMSTAT_VID_SHIFT 8
1386#define MEMSTAT_PSTATE_MASK 0x00f8
1387#define MEMSTAT_PSTATE_SHIFT 3
1388#define MEMSTAT_MON_ACTV (1<<2)
1389#define MEMSTAT_SRC_CTL_MASK 0x0003
1390#define MEMSTAT_SRC_CTL_CORE 0
1391#define MEMSTAT_SRC_CTL_TRB 1
1392#define MEMSTAT_SRC_CTL_THM 2
1393#define MEMSTAT_SRC_CTL_STDBY 3
1394#define RCPREVBSYTUPAVG 0x113b8
1395#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1396#define PMMISC 0x11214
1397#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1398#define SDEW 0x1124c
1399#define CSIEW0 0x11250
1400#define CSIEW1 0x11254
1401#define CSIEW2 0x11258
1402#define PEW 0x1125c
1403#define DEW 0x11270
1404#define MCHAFE 0x112c0
1405#define CSIEC 0x112e0
1406#define DMIEC 0x112e4
1407#define DDREC 0x112e8
1408#define PEG0EC 0x112ec
1409#define PEG1EC 0x112f0
1410#define GFXEC 0x112f4
1411#define RPPREVBSYTUPAVG 0x113b8
1412#define RPPREVBSYTDNAVG 0x113bc
1413#define ECR 0x11600
1414#define ECR_GPFE (1<<31)
1415#define ECR_IMONE (1<<30)
1416#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1417#define OGW0 0x11608
1418#define OGW1 0x1160c
1419#define EG0 0x11610
1420#define EG1 0x11614
1421#define EG2 0x11618
1422#define EG3 0x1161c
1423#define EG4 0x11620
1424#define EG5 0x11624
1425#define EG6 0x11628
1426#define EG7 0x1162c
1427#define PXW 0x11664
1428#define PXWL 0x11680
1429#define LCFUSE02 0x116c0
1430#define LCFUSE_HIV_MASK 0x000000ff
1431#define CSIPLL0 0x12c10
1432#define DDRMPLL1 0X12c20
7d57382e
EA
1433#define PEG_BAND_GAP_DATA 0x14d68
1434
3b8d8d91
JB
1435#define GEN6_GT_PERF_STATUS 0x145948
1436#define GEN6_RP_STATE_LIMITS 0x145994
1437#define GEN6_RP_STATE_CAP 0x145998
1438
aa40d6bb
ZN
1439/*
1440 * Logical Context regs
1441 */
1442#define CCID 0x2180
1443#define CCID_EN (1<<0)
585fb111
JB
1444/*
1445 * Overlay regs
1446 */
1447
1448#define OVADD 0x30000
1449#define DOVSTA 0x30008
1450#define OC_BUF (0x3<<20)
1451#define OGAMC5 0x30010
1452#define OGAMC4 0x30014
1453#define OGAMC3 0x30018
1454#define OGAMC2 0x3001c
1455#define OGAMC1 0x30020
1456#define OGAMC0 0x30024
1457
1458/*
1459 * Display engine regs
1460 */
1461
1462/* Pipe A timing regs */
9db4a9c7
JB
1463#define _HTOTAL_A 0x60000
1464#define _HBLANK_A 0x60004
1465#define _HSYNC_A 0x60008
1466#define _VTOTAL_A 0x6000c
1467#define _VBLANK_A 0x60010
1468#define _VSYNC_A 0x60014
1469#define _PIPEASRC 0x6001c
1470#define _BCLRPAT_A 0x60020
0529a0d9 1471#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1472
1473/* Pipe B timing regs */
9db4a9c7
JB
1474#define _HTOTAL_B 0x61000
1475#define _HBLANK_B 0x61004
1476#define _HSYNC_B 0x61008
1477#define _VTOTAL_B 0x6100c
1478#define _VBLANK_B 0x61010
1479#define _VSYNC_B 0x61014
1480#define _PIPEBSRC 0x6101c
1481#define _BCLRPAT_B 0x61020
0529a0d9
DV
1482#define _VSYNCSHIFT_B 0x61028
1483
9db4a9c7
JB
1484
1485#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1486#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1487#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1488#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1489#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1490#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1491#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1492#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1493
585fb111
JB
1494/* VGA port control */
1495#define ADPA 0x61100
1496#define ADPA_DAC_ENABLE (1<<31)
1497#define ADPA_DAC_DISABLE 0
1498#define ADPA_PIPE_SELECT_MASK (1<<30)
1499#define ADPA_PIPE_A_SELECT 0
1500#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1501#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1502#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1503#define ADPA_SETS_HVPOLARITY 0
1504#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1505#define ADPA_VSYNC_CNTL_ENABLE 0
1506#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1507#define ADPA_HSYNC_CNTL_ENABLE 0
1508#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1509#define ADPA_VSYNC_ACTIVE_LOW 0
1510#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1511#define ADPA_HSYNC_ACTIVE_LOW 0
1512#define ADPA_DPMS_MASK (~(3<<10))
1513#define ADPA_DPMS_ON (0<<10)
1514#define ADPA_DPMS_SUSPEND (1<<10)
1515#define ADPA_DPMS_STANDBY (2<<10)
1516#define ADPA_DPMS_OFF (3<<10)
1517
939fe4d7 1518
585fb111
JB
1519/* Hotplug control (945+ only) */
1520#define PORT_HOTPLUG_EN 0x61110
7d57382e 1521#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1522#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1523#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1524#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1525#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1526#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1527#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1528#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1529#define TV_HOTPLUG_INT_EN (1 << 18)
1530#define CRT_HOTPLUG_INT_EN (1 << 9)
1531#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1532#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1533/* must use period 64 on GM45 according to docs */
1534#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1535#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1536#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1537#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1538#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1539#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1540#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1541#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1542#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1543#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1544#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1545#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1546
1547#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1548#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1549#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1550#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1551#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1552#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1553#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1554#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1555#define TV_HOTPLUG_INT_STATUS (1 << 10)
1556#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1557#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1558#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1559#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1560#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1561#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1562
1563/* SDVO port control */
1564#define SDVOB 0x61140
1565#define SDVOC 0x61160
1566#define SDVO_ENABLE (1 << 31)
1567#define SDVO_PIPE_B_SELECT (1 << 30)
1568#define SDVO_STALL_SELECT (1 << 29)
1569#define SDVO_INTERRUPT_ENABLE (1 << 26)
1570/**
1571 * 915G/GM SDVO pixel multiplier.
1572 *
1573 * Programmed value is multiplier - 1, up to 5x.
1574 *
1575 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1576 */
1577#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1578#define SDVO_PORT_MULTIPLY_SHIFT 23
1579#define SDVO_PHASE_SELECT_MASK (15 << 19)
1580#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1581#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1582#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1583#define SDVO_ENCODING_SDVO (0x0 << 10)
1584#define SDVO_ENCODING_HDMI (0x2 << 10)
1585/** Requird for HDMI operation */
1586#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1587#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1588#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1589#define SDVO_AUDIO_ENABLE (1 << 6)
1590/** New with 965, default is to be set */
1591#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1592/** New with 965, default is to be set */
1593#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1594#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1595#define SDVO_DETECTED (1 << 2)
1596/* Bits to be preserved when writing */
1597#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1598#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1599
1600/* DVO port control */
1601#define DVOA 0x61120
1602#define DVOB 0x61140
1603#define DVOC 0x61160
1604#define DVO_ENABLE (1 << 31)
1605#define DVO_PIPE_B_SELECT (1 << 30)
1606#define DVO_PIPE_STALL_UNUSED (0 << 28)
1607#define DVO_PIPE_STALL (1 << 28)
1608#define DVO_PIPE_STALL_TV (2 << 28)
1609#define DVO_PIPE_STALL_MASK (3 << 28)
1610#define DVO_USE_VGA_SYNC (1 << 15)
1611#define DVO_DATA_ORDER_I740 (0 << 14)
1612#define DVO_DATA_ORDER_FP (1 << 14)
1613#define DVO_VSYNC_DISABLE (1 << 11)
1614#define DVO_HSYNC_DISABLE (1 << 10)
1615#define DVO_VSYNC_TRISTATE (1 << 9)
1616#define DVO_HSYNC_TRISTATE (1 << 8)
1617#define DVO_BORDER_ENABLE (1 << 7)
1618#define DVO_DATA_ORDER_GBRG (1 << 6)
1619#define DVO_DATA_ORDER_RGGB (0 << 6)
1620#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1621#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1622#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1623#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1624#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1625#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1626#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1627#define DVO_PRESERVE_MASK (0x7<<24)
1628#define DVOA_SRCDIM 0x61124
1629#define DVOB_SRCDIM 0x61144
1630#define DVOC_SRCDIM 0x61164
1631#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1632#define DVO_SRCDIM_VERTICAL_SHIFT 0
1633
1634/* LVDS port control */
1635#define LVDS 0x61180
1636/*
1637 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1638 * the DPLL semantics change when the LVDS is assigned to that pipe.
1639 */
1640#define LVDS_PORT_EN (1 << 31)
1641/* Selects pipe B for LVDS data. Must be set on pre-965. */
1642#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1643#define LVDS_PIPE_MASK (1 << 30)
1519b995 1644#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1645/* LVDS dithering flag on 965/g4x platform */
1646#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1647/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1648#define LVDS_VSYNC_POLARITY (1 << 21)
1649#define LVDS_HSYNC_POLARITY (1 << 20)
1650
a3e17eb8
ZY
1651/* Enable border for unscaled (or aspect-scaled) display */
1652#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1653/*
1654 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1655 * pixel.
1656 */
1657#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1658#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1659#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1660/*
1661 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1662 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1663 * on.
1664 */
1665#define LVDS_A3_POWER_MASK (3 << 6)
1666#define LVDS_A3_POWER_DOWN (0 << 6)
1667#define LVDS_A3_POWER_UP (3 << 6)
1668/*
1669 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1670 * is set.
1671 */
1672#define LVDS_CLKB_POWER_MASK (3 << 4)
1673#define LVDS_CLKB_POWER_DOWN (0 << 4)
1674#define LVDS_CLKB_POWER_UP (3 << 4)
1675/*
1676 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1677 * setting for whether we are in dual-channel mode. The B3 pair will
1678 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1679 */
1680#define LVDS_B0B3_POWER_MASK (3 << 2)
1681#define LVDS_B0B3_POWER_DOWN (0 << 2)
1682#define LVDS_B0B3_POWER_UP (3 << 2)
1683
3c17fe4b
DH
1684/* Video Data Island Packet control */
1685#define VIDEO_DIP_DATA 0x61178
1686#define VIDEO_DIP_CTL 0x61170
1687#define VIDEO_DIP_ENABLE (1 << 31)
1688#define VIDEO_DIP_PORT_B (1 << 29)
1689#define VIDEO_DIP_PORT_C (2 << 29)
1690#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1691#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1692#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1693#define VIDEO_DIP_SELECT_AVI (0 << 19)
1694#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1695#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1696#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1697#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1698#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1699#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1700
585fb111
JB
1701/* Panel power sequencing */
1702#define PP_STATUS 0x61200
1703#define PP_ON (1 << 31)
1704/*
1705 * Indicates that all dependencies of the panel are on:
1706 *
1707 * - PLL enabled
1708 * - pipe enabled
1709 * - LVDS/DVOB/DVOC on
1710 */
1711#define PP_READY (1 << 30)
1712#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1713#define PP_SEQUENCE_POWER_UP (1 << 28)
1714#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1715#define PP_SEQUENCE_MASK (3 << 28)
1716#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1717#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1718#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1719#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1720#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1721#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1722#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1723#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1724#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1725#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1726#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1727#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1728#define PP_CONTROL 0x61204
1729#define POWER_TARGET_ON (1 << 0)
1730#define PP_ON_DELAYS 0x61208
1731#define PP_OFF_DELAYS 0x6120c
1732#define PP_DIVISOR 0x61210
1733
1734/* Panel fitting */
1735#define PFIT_CONTROL 0x61230
1736#define PFIT_ENABLE (1 << 31)
1737#define PFIT_PIPE_MASK (3 << 29)
1738#define PFIT_PIPE_SHIFT 29
1739#define VERT_INTERP_DISABLE (0 << 10)
1740#define VERT_INTERP_BILINEAR (1 << 10)
1741#define VERT_INTERP_MASK (3 << 10)
1742#define VERT_AUTO_SCALE (1 << 9)
1743#define HORIZ_INTERP_DISABLE (0 << 6)
1744#define HORIZ_INTERP_BILINEAR (1 << 6)
1745#define HORIZ_INTERP_MASK (3 << 6)
1746#define HORIZ_AUTO_SCALE (1 << 5)
1747#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1748#define PFIT_FILTER_FUZZY (0 << 24)
1749#define PFIT_SCALING_AUTO (0 << 26)
1750#define PFIT_SCALING_PROGRAMMED (1 << 26)
1751#define PFIT_SCALING_PILLAR (2 << 26)
1752#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1753#define PFIT_PGM_RATIOS 0x61234
1754#define PFIT_VERT_SCALE_MASK 0xfff00000
1755#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1756/* Pre-965 */
1757#define PFIT_VERT_SCALE_SHIFT 20
1758#define PFIT_VERT_SCALE_MASK 0xfff00000
1759#define PFIT_HORIZ_SCALE_SHIFT 4
1760#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1761/* 965+ */
1762#define PFIT_VERT_SCALE_SHIFT_965 16
1763#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1764#define PFIT_HORIZ_SCALE_SHIFT_965 0
1765#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1766
585fb111
JB
1767#define PFIT_AUTO_RATIOS 0x61238
1768
1769/* Backlight control */
1770#define BLC_PWM_CTL 0x61254
ba3820ad 1771#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1772#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1773#define BLM_COMBINATION_MODE (1 << 30)
1774/*
1775 * This is the most significant 15 bits of the number of backlight cycles in a
1776 * complete cycle of the modulated backlight control.
1777 *
1778 * The actual value is this field multiplied by two.
1779 */
1780#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1781#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1782/*
1783 * This is the number of cycles out of the backlight modulation cycle for which
1784 * the backlight is on.
1785 *
1786 * This field must be no greater than the number of cycles in the complete
1787 * backlight modulation cycle.
1788 */
1789#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1790#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1791
0eb96d6e
JB
1792#define BLC_HIST_CTL 0x61260
1793
585fb111
JB
1794/* TV port control */
1795#define TV_CTL 0x68000
1796/** Enables the TV encoder */
1797# define TV_ENC_ENABLE (1 << 31)
1798/** Sources the TV encoder input from pipe B instead of A. */
1799# define TV_ENC_PIPEB_SELECT (1 << 30)
1800/** Outputs composite video (DAC A only) */
1801# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1802/** Outputs SVideo video (DAC B/C) */
1803# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1804/** Outputs Component video (DAC A/B/C) */
1805# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1806/** Outputs Composite and SVideo (DAC A/B/C) */
1807# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1808# define TV_TRILEVEL_SYNC (1 << 21)
1809/** Enables slow sync generation (945GM only) */
1810# define TV_SLOW_SYNC (1 << 20)
1811/** Selects 4x oversampling for 480i and 576p */
1812# define TV_OVERSAMPLE_4X (0 << 18)
1813/** Selects 2x oversampling for 720p and 1080i */
1814# define TV_OVERSAMPLE_2X (1 << 18)
1815/** Selects no oversampling for 1080p */
1816# define TV_OVERSAMPLE_NONE (2 << 18)
1817/** Selects 8x oversampling */
1818# define TV_OVERSAMPLE_8X (3 << 18)
1819/** Selects progressive mode rather than interlaced */
1820# define TV_PROGRESSIVE (1 << 17)
1821/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1822# define TV_PAL_BURST (1 << 16)
1823/** Field for setting delay of Y compared to C */
1824# define TV_YC_SKEW_MASK (7 << 12)
1825/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1826# define TV_ENC_SDP_FIX (1 << 11)
1827/**
1828 * Enables a fix for the 915GM only.
1829 *
1830 * Not sure what it does.
1831 */
1832# define TV_ENC_C0_FIX (1 << 10)
1833/** Bits that must be preserved by software */
d2d9f232 1834# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1835# define TV_FUSE_STATE_MASK (3 << 4)
1836/** Read-only state that reports all features enabled */
1837# define TV_FUSE_STATE_ENABLED (0 << 4)
1838/** Read-only state that reports that Macrovision is disabled in hardware*/
1839# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1840/** Read-only state that reports that TV-out is disabled in hardware. */
1841# define TV_FUSE_STATE_DISABLED (2 << 4)
1842/** Normal operation */
1843# define TV_TEST_MODE_NORMAL (0 << 0)
1844/** Encoder test pattern 1 - combo pattern */
1845# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1846/** Encoder test pattern 2 - full screen vertical 75% color bars */
1847# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1848/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1849# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1850/** Encoder test pattern 4 - random noise */
1851# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1852/** Encoder test pattern 5 - linear color ramps */
1853# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1854/**
1855 * This test mode forces the DACs to 50% of full output.
1856 *
1857 * This is used for load detection in combination with TVDAC_SENSE_MASK
1858 */
1859# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1860# define TV_TEST_MODE_MASK (7 << 0)
1861
1862#define TV_DAC 0x68004
b8ed2a4f 1863# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1864/**
1865 * Reports that DAC state change logic has reported change (RO).
1866 *
1867 * This gets cleared when TV_DAC_STATE_EN is cleared
1868*/
1869# define TVDAC_STATE_CHG (1 << 31)
1870# define TVDAC_SENSE_MASK (7 << 28)
1871/** Reports that DAC A voltage is above the detect threshold */
1872# define TVDAC_A_SENSE (1 << 30)
1873/** Reports that DAC B voltage is above the detect threshold */
1874# define TVDAC_B_SENSE (1 << 29)
1875/** Reports that DAC C voltage is above the detect threshold */
1876# define TVDAC_C_SENSE (1 << 28)
1877/**
1878 * Enables DAC state detection logic, for load-based TV detection.
1879 *
1880 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1881 * to off, for load detection to work.
1882 */
1883# define TVDAC_STATE_CHG_EN (1 << 27)
1884/** Sets the DAC A sense value to high */
1885# define TVDAC_A_SENSE_CTL (1 << 26)
1886/** Sets the DAC B sense value to high */
1887# define TVDAC_B_SENSE_CTL (1 << 25)
1888/** Sets the DAC C sense value to high */
1889# define TVDAC_C_SENSE_CTL (1 << 24)
1890/** Overrides the ENC_ENABLE and DAC voltage levels */
1891# define DAC_CTL_OVERRIDE (1 << 7)
1892/** Sets the slew rate. Must be preserved in software */
1893# define ENC_TVDAC_SLEW_FAST (1 << 6)
1894# define DAC_A_1_3_V (0 << 4)
1895# define DAC_A_1_1_V (1 << 4)
1896# define DAC_A_0_7_V (2 << 4)
cb66c692 1897# define DAC_A_MASK (3 << 4)
585fb111
JB
1898# define DAC_B_1_3_V (0 << 2)
1899# define DAC_B_1_1_V (1 << 2)
1900# define DAC_B_0_7_V (2 << 2)
cb66c692 1901# define DAC_B_MASK (3 << 2)
585fb111
JB
1902# define DAC_C_1_3_V (0 << 0)
1903# define DAC_C_1_1_V (1 << 0)
1904# define DAC_C_0_7_V (2 << 0)
cb66c692 1905# define DAC_C_MASK (3 << 0)
585fb111
JB
1906
1907/**
1908 * CSC coefficients are stored in a floating point format with 9 bits of
1909 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1910 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1911 * -1 (0x3) being the only legal negative value.
1912 */
1913#define TV_CSC_Y 0x68010
1914# define TV_RY_MASK 0x07ff0000
1915# define TV_RY_SHIFT 16
1916# define TV_GY_MASK 0x00000fff
1917# define TV_GY_SHIFT 0
1918
1919#define TV_CSC_Y2 0x68014
1920# define TV_BY_MASK 0x07ff0000
1921# define TV_BY_SHIFT 16
1922/**
1923 * Y attenuation for component video.
1924 *
1925 * Stored in 1.9 fixed point.
1926 */
1927# define TV_AY_MASK 0x000003ff
1928# define TV_AY_SHIFT 0
1929
1930#define TV_CSC_U 0x68018
1931# define TV_RU_MASK 0x07ff0000
1932# define TV_RU_SHIFT 16
1933# define TV_GU_MASK 0x000007ff
1934# define TV_GU_SHIFT 0
1935
1936#define TV_CSC_U2 0x6801c
1937# define TV_BU_MASK 0x07ff0000
1938# define TV_BU_SHIFT 16
1939/**
1940 * U attenuation for component video.
1941 *
1942 * Stored in 1.9 fixed point.
1943 */
1944# define TV_AU_MASK 0x000003ff
1945# define TV_AU_SHIFT 0
1946
1947#define TV_CSC_V 0x68020
1948# define TV_RV_MASK 0x0fff0000
1949# define TV_RV_SHIFT 16
1950# define TV_GV_MASK 0x000007ff
1951# define TV_GV_SHIFT 0
1952
1953#define TV_CSC_V2 0x68024
1954# define TV_BV_MASK 0x07ff0000
1955# define TV_BV_SHIFT 16
1956/**
1957 * V attenuation for component video.
1958 *
1959 * Stored in 1.9 fixed point.
1960 */
1961# define TV_AV_MASK 0x000007ff
1962# define TV_AV_SHIFT 0
1963
1964#define TV_CLR_KNOBS 0x68028
1965/** 2s-complement brightness adjustment */
1966# define TV_BRIGHTNESS_MASK 0xff000000
1967# define TV_BRIGHTNESS_SHIFT 24
1968/** Contrast adjustment, as a 2.6 unsigned floating point number */
1969# define TV_CONTRAST_MASK 0x00ff0000
1970# define TV_CONTRAST_SHIFT 16
1971/** Saturation adjustment, as a 2.6 unsigned floating point number */
1972# define TV_SATURATION_MASK 0x0000ff00
1973# define TV_SATURATION_SHIFT 8
1974/** Hue adjustment, as an integer phase angle in degrees */
1975# define TV_HUE_MASK 0x000000ff
1976# define TV_HUE_SHIFT 0
1977
1978#define TV_CLR_LEVEL 0x6802c
1979/** Controls the DAC level for black */
1980# define TV_BLACK_LEVEL_MASK 0x01ff0000
1981# define TV_BLACK_LEVEL_SHIFT 16
1982/** Controls the DAC level for blanking */
1983# define TV_BLANK_LEVEL_MASK 0x000001ff
1984# define TV_BLANK_LEVEL_SHIFT 0
1985
1986#define TV_H_CTL_1 0x68030
1987/** Number of pixels in the hsync. */
1988# define TV_HSYNC_END_MASK 0x1fff0000
1989# define TV_HSYNC_END_SHIFT 16
1990/** Total number of pixels minus one in the line (display and blanking). */
1991# define TV_HTOTAL_MASK 0x00001fff
1992# define TV_HTOTAL_SHIFT 0
1993
1994#define TV_H_CTL_2 0x68034
1995/** Enables the colorburst (needed for non-component color) */
1996# define TV_BURST_ENA (1 << 31)
1997/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1998# define TV_HBURST_START_SHIFT 16
1999# define TV_HBURST_START_MASK 0x1fff0000
2000/** Length of the colorburst */
2001# define TV_HBURST_LEN_SHIFT 0
2002# define TV_HBURST_LEN_MASK 0x0001fff
2003
2004#define TV_H_CTL_3 0x68038
2005/** End of hblank, measured in pixels minus one from start of hsync */
2006# define TV_HBLANK_END_SHIFT 16
2007# define TV_HBLANK_END_MASK 0x1fff0000
2008/** Start of hblank, measured in pixels minus one from start of hsync */
2009# define TV_HBLANK_START_SHIFT 0
2010# define TV_HBLANK_START_MASK 0x0001fff
2011
2012#define TV_V_CTL_1 0x6803c
2013/** XXX */
2014# define TV_NBR_END_SHIFT 16
2015# define TV_NBR_END_MASK 0x07ff0000
2016/** XXX */
2017# define TV_VI_END_F1_SHIFT 8
2018# define TV_VI_END_F1_MASK 0x00003f00
2019/** XXX */
2020# define TV_VI_END_F2_SHIFT 0
2021# define TV_VI_END_F2_MASK 0x0000003f
2022
2023#define TV_V_CTL_2 0x68040
2024/** Length of vsync, in half lines */
2025# define TV_VSYNC_LEN_MASK 0x07ff0000
2026# define TV_VSYNC_LEN_SHIFT 16
2027/** Offset of the start of vsync in field 1, measured in one less than the
2028 * number of half lines.
2029 */
2030# define TV_VSYNC_START_F1_MASK 0x00007f00
2031# define TV_VSYNC_START_F1_SHIFT 8
2032/**
2033 * Offset of the start of vsync in field 2, measured in one less than the
2034 * number of half lines.
2035 */
2036# define TV_VSYNC_START_F2_MASK 0x0000007f
2037# define TV_VSYNC_START_F2_SHIFT 0
2038
2039#define TV_V_CTL_3 0x68044
2040/** Enables generation of the equalization signal */
2041# define TV_EQUAL_ENA (1 << 31)
2042/** Length of vsync, in half lines */
2043# define TV_VEQ_LEN_MASK 0x007f0000
2044# define TV_VEQ_LEN_SHIFT 16
2045/** Offset of the start of equalization in field 1, measured in one less than
2046 * the number of half lines.
2047 */
2048# define TV_VEQ_START_F1_MASK 0x0007f00
2049# define TV_VEQ_START_F1_SHIFT 8
2050/**
2051 * Offset of the start of equalization in field 2, measured in one less than
2052 * the number of half lines.
2053 */
2054# define TV_VEQ_START_F2_MASK 0x000007f
2055# define TV_VEQ_START_F2_SHIFT 0
2056
2057#define TV_V_CTL_4 0x68048
2058/**
2059 * Offset to start of vertical colorburst, measured in one less than the
2060 * number of lines from vertical start.
2061 */
2062# define TV_VBURST_START_F1_MASK 0x003f0000
2063# define TV_VBURST_START_F1_SHIFT 16
2064/**
2065 * Offset to the end of vertical colorburst, measured in one less than the
2066 * number of lines from the start of NBR.
2067 */
2068# define TV_VBURST_END_F1_MASK 0x000000ff
2069# define TV_VBURST_END_F1_SHIFT 0
2070
2071#define TV_V_CTL_5 0x6804c
2072/**
2073 * Offset to start of vertical colorburst, measured in one less than the
2074 * number of lines from vertical start.
2075 */
2076# define TV_VBURST_START_F2_MASK 0x003f0000
2077# define TV_VBURST_START_F2_SHIFT 16
2078/**
2079 * Offset to the end of vertical colorburst, measured in one less than the
2080 * number of lines from the start of NBR.
2081 */
2082# define TV_VBURST_END_F2_MASK 0x000000ff
2083# define TV_VBURST_END_F2_SHIFT 0
2084
2085#define TV_V_CTL_6 0x68050
2086/**
2087 * Offset to start of vertical colorburst, measured in one less than the
2088 * number of lines from vertical start.
2089 */
2090# define TV_VBURST_START_F3_MASK 0x003f0000
2091# define TV_VBURST_START_F3_SHIFT 16
2092/**
2093 * Offset to the end of vertical colorburst, measured in one less than the
2094 * number of lines from the start of NBR.
2095 */
2096# define TV_VBURST_END_F3_MASK 0x000000ff
2097# define TV_VBURST_END_F3_SHIFT 0
2098
2099#define TV_V_CTL_7 0x68054
2100/**
2101 * Offset to start of vertical colorburst, measured in one less than the
2102 * number of lines from vertical start.
2103 */
2104# define TV_VBURST_START_F4_MASK 0x003f0000
2105# define TV_VBURST_START_F4_SHIFT 16
2106/**
2107 * Offset to the end of vertical colorburst, measured in one less than the
2108 * number of lines from the start of NBR.
2109 */
2110# define TV_VBURST_END_F4_MASK 0x000000ff
2111# define TV_VBURST_END_F4_SHIFT 0
2112
2113#define TV_SC_CTL_1 0x68060
2114/** Turns on the first subcarrier phase generation DDA */
2115# define TV_SC_DDA1_EN (1 << 31)
2116/** Turns on the first subcarrier phase generation DDA */
2117# define TV_SC_DDA2_EN (1 << 30)
2118/** Turns on the first subcarrier phase generation DDA */
2119# define TV_SC_DDA3_EN (1 << 29)
2120/** Sets the subcarrier DDA to reset frequency every other field */
2121# define TV_SC_RESET_EVERY_2 (0 << 24)
2122/** Sets the subcarrier DDA to reset frequency every fourth field */
2123# define TV_SC_RESET_EVERY_4 (1 << 24)
2124/** Sets the subcarrier DDA to reset frequency every eighth field */
2125# define TV_SC_RESET_EVERY_8 (2 << 24)
2126/** Sets the subcarrier DDA to never reset the frequency */
2127# define TV_SC_RESET_NEVER (3 << 24)
2128/** Sets the peak amplitude of the colorburst.*/
2129# define TV_BURST_LEVEL_MASK 0x00ff0000
2130# define TV_BURST_LEVEL_SHIFT 16
2131/** Sets the increment of the first subcarrier phase generation DDA */
2132# define TV_SCDDA1_INC_MASK 0x00000fff
2133# define TV_SCDDA1_INC_SHIFT 0
2134
2135#define TV_SC_CTL_2 0x68064
2136/** Sets the rollover for the second subcarrier phase generation DDA */
2137# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2138# define TV_SCDDA2_SIZE_SHIFT 16
2139/** Sets the increent of the second subcarrier phase generation DDA */
2140# define TV_SCDDA2_INC_MASK 0x00007fff
2141# define TV_SCDDA2_INC_SHIFT 0
2142
2143#define TV_SC_CTL_3 0x68068
2144/** Sets the rollover for the third subcarrier phase generation DDA */
2145# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2146# define TV_SCDDA3_SIZE_SHIFT 16
2147/** Sets the increent of the third subcarrier phase generation DDA */
2148# define TV_SCDDA3_INC_MASK 0x00007fff
2149# define TV_SCDDA3_INC_SHIFT 0
2150
2151#define TV_WIN_POS 0x68070
2152/** X coordinate of the display from the start of horizontal active */
2153# define TV_XPOS_MASK 0x1fff0000
2154# define TV_XPOS_SHIFT 16
2155/** Y coordinate of the display from the start of vertical active (NBR) */
2156# define TV_YPOS_MASK 0x00000fff
2157# define TV_YPOS_SHIFT 0
2158
2159#define TV_WIN_SIZE 0x68074
2160/** Horizontal size of the display window, measured in pixels*/
2161# define TV_XSIZE_MASK 0x1fff0000
2162# define TV_XSIZE_SHIFT 16
2163/**
2164 * Vertical size of the display window, measured in pixels.
2165 *
2166 * Must be even for interlaced modes.
2167 */
2168# define TV_YSIZE_MASK 0x00000fff
2169# define TV_YSIZE_SHIFT 0
2170
2171#define TV_FILTER_CTL_1 0x68080
2172/**
2173 * Enables automatic scaling calculation.
2174 *
2175 * If set, the rest of the registers are ignored, and the calculated values can
2176 * be read back from the register.
2177 */
2178# define TV_AUTO_SCALE (1 << 31)
2179/**
2180 * Disables the vertical filter.
2181 *
2182 * This is required on modes more than 1024 pixels wide */
2183# define TV_V_FILTER_BYPASS (1 << 29)
2184/** Enables adaptive vertical filtering */
2185# define TV_VADAPT (1 << 28)
2186# define TV_VADAPT_MODE_MASK (3 << 26)
2187/** Selects the least adaptive vertical filtering mode */
2188# define TV_VADAPT_MODE_LEAST (0 << 26)
2189/** Selects the moderately adaptive vertical filtering mode */
2190# define TV_VADAPT_MODE_MODERATE (1 << 26)
2191/** Selects the most adaptive vertical filtering mode */
2192# define TV_VADAPT_MODE_MOST (3 << 26)
2193/**
2194 * Sets the horizontal scaling factor.
2195 *
2196 * This should be the fractional part of the horizontal scaling factor divided
2197 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2198 *
2199 * (src width - 1) / ((oversample * dest width) - 1)
2200 */
2201# define TV_HSCALE_FRAC_MASK 0x00003fff
2202# define TV_HSCALE_FRAC_SHIFT 0
2203
2204#define TV_FILTER_CTL_2 0x68084
2205/**
2206 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2207 *
2208 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2209 */
2210# define TV_VSCALE_INT_MASK 0x00038000
2211# define TV_VSCALE_INT_SHIFT 15
2212/**
2213 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2214 *
2215 * \sa TV_VSCALE_INT_MASK
2216 */
2217# define TV_VSCALE_FRAC_MASK 0x00007fff
2218# define TV_VSCALE_FRAC_SHIFT 0
2219
2220#define TV_FILTER_CTL_3 0x68088
2221/**
2222 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2223 *
2224 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2225 *
2226 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2227 */
2228# define TV_VSCALE_IP_INT_MASK 0x00038000
2229# define TV_VSCALE_IP_INT_SHIFT 15
2230/**
2231 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2232 *
2233 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2234 *
2235 * \sa TV_VSCALE_IP_INT_MASK
2236 */
2237# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2238# define TV_VSCALE_IP_FRAC_SHIFT 0
2239
2240#define TV_CC_CONTROL 0x68090
2241# define TV_CC_ENABLE (1 << 31)
2242/**
2243 * Specifies which field to send the CC data in.
2244 *
2245 * CC data is usually sent in field 0.
2246 */
2247# define TV_CC_FID_MASK (1 << 27)
2248# define TV_CC_FID_SHIFT 27
2249/** Sets the horizontal position of the CC data. Usually 135. */
2250# define TV_CC_HOFF_MASK 0x03ff0000
2251# define TV_CC_HOFF_SHIFT 16
2252/** Sets the vertical position of the CC data. Usually 21 */
2253# define TV_CC_LINE_MASK 0x0000003f
2254# define TV_CC_LINE_SHIFT 0
2255
2256#define TV_CC_DATA 0x68094
2257# define TV_CC_RDY (1 << 31)
2258/** Second word of CC data to be transmitted. */
2259# define TV_CC_DATA_2_MASK 0x007f0000
2260# define TV_CC_DATA_2_SHIFT 16
2261/** First word of CC data to be transmitted. */
2262# define TV_CC_DATA_1_MASK 0x0000007f
2263# define TV_CC_DATA_1_SHIFT 0
2264
2265#define TV_H_LUMA_0 0x68100
2266#define TV_H_LUMA_59 0x681ec
2267#define TV_H_CHROMA_0 0x68200
2268#define TV_H_CHROMA_59 0x682ec
2269#define TV_V_LUMA_0 0x68300
2270#define TV_V_LUMA_42 0x683a8
2271#define TV_V_CHROMA_0 0x68400
2272#define TV_V_CHROMA_42 0x684a8
2273
040d87f1 2274/* Display Port */
32f9d658 2275#define DP_A 0x64000 /* eDP */
040d87f1
KP
2276#define DP_B 0x64100
2277#define DP_C 0x64200
2278#define DP_D 0x64300
2279
2280#define DP_PORT_EN (1 << 31)
2281#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2282#define DP_PIPE_MASK (1 << 30)
2283
040d87f1
KP
2284/* Link training mode - select a suitable mode for each stage */
2285#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2286#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2287#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2288#define DP_LINK_TRAIN_OFF (3 << 28)
2289#define DP_LINK_TRAIN_MASK (3 << 28)
2290#define DP_LINK_TRAIN_SHIFT 28
2291
8db9d77b
ZW
2292/* CPT Link training mode */
2293#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2294#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2295#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2296#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2297#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2298#define DP_LINK_TRAIN_SHIFT_CPT 8
2299
040d87f1
KP
2300/* Signal voltages. These are mostly controlled by the other end */
2301#define DP_VOLTAGE_0_4 (0 << 25)
2302#define DP_VOLTAGE_0_6 (1 << 25)
2303#define DP_VOLTAGE_0_8 (2 << 25)
2304#define DP_VOLTAGE_1_2 (3 << 25)
2305#define DP_VOLTAGE_MASK (7 << 25)
2306#define DP_VOLTAGE_SHIFT 25
2307
2308/* Signal pre-emphasis levels, like voltages, the other end tells us what
2309 * they want
2310 */
2311#define DP_PRE_EMPHASIS_0 (0 << 22)
2312#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2313#define DP_PRE_EMPHASIS_6 (2 << 22)
2314#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2315#define DP_PRE_EMPHASIS_MASK (7 << 22)
2316#define DP_PRE_EMPHASIS_SHIFT 22
2317
2318/* How many wires to use. I guess 3 was too hard */
2319#define DP_PORT_WIDTH_1 (0 << 19)
2320#define DP_PORT_WIDTH_2 (1 << 19)
2321#define DP_PORT_WIDTH_4 (3 << 19)
2322#define DP_PORT_WIDTH_MASK (7 << 19)
2323
2324/* Mystic DPCD version 1.1 special mode */
2325#define DP_ENHANCED_FRAMING (1 << 18)
2326
32f9d658
ZW
2327/* eDP */
2328#define DP_PLL_FREQ_270MHZ (0 << 16)
2329#define DP_PLL_FREQ_160MHZ (1 << 16)
2330#define DP_PLL_FREQ_MASK (3 << 16)
2331
040d87f1
KP
2332/** locked once port is enabled */
2333#define DP_PORT_REVERSAL (1 << 15)
2334
32f9d658
ZW
2335/* eDP */
2336#define DP_PLL_ENABLE (1 << 14)
2337
040d87f1
KP
2338/** sends the clock on lane 15 of the PEG for debug */
2339#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2340
2341#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2342#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2343
2344/** limit RGB values to avoid confusing TVs */
2345#define DP_COLOR_RANGE_16_235 (1 << 8)
2346
2347/** Turn on the audio link */
2348#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2349
2350/** vs and hs sync polarity */
2351#define DP_SYNC_VS_HIGH (1 << 4)
2352#define DP_SYNC_HS_HIGH (1 << 3)
2353
2354/** A fantasy */
2355#define DP_DETECTED (1 << 2)
2356
2357/** The aux channel provides a way to talk to the
2358 * signal sink for DDC etc. Max packet size supported
2359 * is 20 bytes in each direction, hence the 5 fixed
2360 * data registers
2361 */
32f9d658
ZW
2362#define DPA_AUX_CH_CTL 0x64010
2363#define DPA_AUX_CH_DATA1 0x64014
2364#define DPA_AUX_CH_DATA2 0x64018
2365#define DPA_AUX_CH_DATA3 0x6401c
2366#define DPA_AUX_CH_DATA4 0x64020
2367#define DPA_AUX_CH_DATA5 0x64024
2368
040d87f1
KP
2369#define DPB_AUX_CH_CTL 0x64110
2370#define DPB_AUX_CH_DATA1 0x64114
2371#define DPB_AUX_CH_DATA2 0x64118
2372#define DPB_AUX_CH_DATA3 0x6411c
2373#define DPB_AUX_CH_DATA4 0x64120
2374#define DPB_AUX_CH_DATA5 0x64124
2375
2376#define DPC_AUX_CH_CTL 0x64210
2377#define DPC_AUX_CH_DATA1 0x64214
2378#define DPC_AUX_CH_DATA2 0x64218
2379#define DPC_AUX_CH_DATA3 0x6421c
2380#define DPC_AUX_CH_DATA4 0x64220
2381#define DPC_AUX_CH_DATA5 0x64224
2382
2383#define DPD_AUX_CH_CTL 0x64310
2384#define DPD_AUX_CH_DATA1 0x64314
2385#define DPD_AUX_CH_DATA2 0x64318
2386#define DPD_AUX_CH_DATA3 0x6431c
2387#define DPD_AUX_CH_DATA4 0x64320
2388#define DPD_AUX_CH_DATA5 0x64324
2389
2390#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2391#define DP_AUX_CH_CTL_DONE (1 << 30)
2392#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2393#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2394#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2395#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2396#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2397#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2398#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2399#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2400#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2401#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2402#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2403#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2404#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2405#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2406#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2407#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2408#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2409#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2410#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2411
2412/*
2413 * Computing GMCH M and N values for the Display Port link
2414 *
2415 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2416 *
2417 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2418 *
2419 * The GMCH value is used internally
2420 *
2421 * bytes_per_pixel is the number of bytes coming out of the plane,
2422 * which is after the LUTs, so we want the bytes for our color format.
2423 * For our current usage, this is always 3, one byte for R, G and B.
2424 */
9db4a9c7
JB
2425#define _PIPEA_GMCH_DATA_M 0x70050
2426#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2427
2428/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2429#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2430#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2431
2432#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2433
9db4a9c7
JB
2434#define _PIPEA_GMCH_DATA_N 0x70054
2435#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2436#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2437
2438/*
2439 * Computing Link M and N values for the Display Port link
2440 *
2441 * Link M / N = pixel_clock / ls_clk
2442 *
2443 * (the DP spec calls pixel_clock the 'strm_clk')
2444 *
2445 * The Link value is transmitted in the Main Stream
2446 * Attributes and VB-ID.
2447 */
2448
9db4a9c7
JB
2449#define _PIPEA_DP_LINK_M 0x70060
2450#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2451#define PIPEA_DP_LINK_M_MASK (0xffffff)
2452
9db4a9c7
JB
2453#define _PIPEA_DP_LINK_N 0x70064
2454#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2455#define PIPEA_DP_LINK_N_MASK (0xffffff)
2456
9db4a9c7
JB
2457#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2458#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2459#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2460#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2461
585fb111
JB
2462/* Display & cursor control */
2463
2464/* Pipe A */
9db4a9c7 2465#define _PIPEADSL 0x70000
58e10eb9 2466#define DSL_LINEMASK 0x00000fff
9db4a9c7 2467#define _PIPEACONF 0x70008
5eddb70b
CW
2468#define PIPECONF_ENABLE (1<<31)
2469#define PIPECONF_DISABLE 0
2470#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2471#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2472#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2473#define PIPECONF_SINGLE_WIDE 0
2474#define PIPECONF_PIPE_UNLOCKED 0
2475#define PIPECONF_PIPE_LOCKED (1<<25)
2476#define PIPECONF_PALETTE 0
2477#define PIPECONF_GAMMA (1<<24)
585fb111 2478#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2479#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2480/* Note that pre-gen3 does not support interlaced display directly. Panel
2481 * fitting must be disabled on pre-ilk for interlaced. */
2482#define PIPECONF_PROGRESSIVE (0 << 21)
2483#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2484#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2485#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2486#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2487/* Ironlake and later have a complete new set of values for interlaced. PFIT
2488 * means panel fitter required, PF means progressive fetch, DBL means power
2489 * saving pixel doubling. */
2490#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2491#define PIPECONF_INTERLACED_ILK (3 << 21)
2492#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2493#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2494#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2495#define PIPECONF_BPP_MASK (0x000000e0)
2496#define PIPECONF_BPP_8 (0<<5)
2497#define PIPECONF_BPP_10 (1<<5)
2498#define PIPECONF_BPP_6 (2<<5)
2499#define PIPECONF_BPP_12 (3<<5)
2500#define PIPECONF_DITHER_EN (1<<4)
2501#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2502#define PIPECONF_DITHER_TYPE_SP (0<<2)
2503#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2504#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2505#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2506#define _PIPEASTAT 0x70024
585fb111 2507#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2508#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2509#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2510#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2511#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2512#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2513#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2514#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2515#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2516#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c46ce4d7 2517#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2518#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2519#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2520#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2521#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2522#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2523#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2524#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2525#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7
JB
2526#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2527#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
585fb111
JB
2528#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2529#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2530#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2531#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2532#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2533#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2534#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2535#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2536#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2537#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2538#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2539#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2540#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2541#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2542#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2543#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2544#define PIPE_8BPC (0 << 5)
2545#define PIPE_10BPC (1 << 5)
2546#define PIPE_6BPC (2 << 5)
2547#define PIPE_12BPC (3 << 5)
585fb111 2548
9db4a9c7
JB
2549#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2550#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2551#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2552#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2553#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2554#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2555
7e231dbe 2556#define VLV_DPFLIPSTAT 0x70028
c46ce4d7
JB
2557#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2558#define PIPEB_HLINE_INT_EN (1<<28)
2559#define PIPEB_VBLANK_INT_EN (1<<27)
2560#define SPRITED_FLIPDONE_INT_EN (1<<26)
2561#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2562#define PLANEB_FLIPDONE_INT_EN (1<<24)
2563#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2564#define PIPEA_HLINE_INT_EN (1<<20)
2565#define PIPEA_VBLANK_INT_EN (1<<19)
2566#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2567#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2568#define PLANEA_FLIPDONE_INT_EN (1<<16)
2569
2570#define DPINVGTT 0x7002c /* VLV only */
2571#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2572#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2573#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2574#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2575#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2576#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2577#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2578#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2579#define DPINVGTT_EN_MASK 0xff0000
2580#define CURSORB_INVALID_GTT_STATUS (1<<7)
2581#define CURSORA_INVALID_GTT_STATUS (1<<6)
2582#define SPRITED_INVALID_GTT_STATUS (1<<5)
2583#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2584#define PLANEB_INVALID_GTT_STATUS (1<<3)
2585#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2586#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2587#define PLANEA_INVALID_GTT_STATUS (1<<0)
2588#define DPINVGTT_STATUS_MASK 0xff
2589
585fb111
JB
2590#define DSPARB 0x70030
2591#define DSPARB_CSTART_MASK (0x7f << 7)
2592#define DSPARB_CSTART_SHIFT 7
2593#define DSPARB_BSTART_MASK (0x7f)
2594#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2595#define DSPARB_BEND_SHIFT 9 /* on 855 */
2596#define DSPARB_AEND_SHIFT 0
2597
2598#define DSPFW1 0x70034
0e442c60 2599#define DSPFW_SR_SHIFT 23
0206e353 2600#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2601#define DSPFW_CURSORB_SHIFT 16
d4294342 2602#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2603#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2604#define DSPFW_PLANEB_MASK (0x7f<<8)
2605#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2606#define DSPFW2 0x70038
0e442c60 2607#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2608#define DSPFW_CURSORA_SHIFT 8
d4294342 2609#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2610#define DSPFW3 0x7003c
0e442c60
JB
2611#define DSPFW_HPLL_SR_EN (1<<31)
2612#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2613#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2614#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2615#define DSPFW_HPLL_CURSOR_SHIFT 16
2616#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2617#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2618
12a3c055
GB
2619/* drain latency register values*/
2620#define DRAIN_LATENCY_PRECISION_32 32
2621#define DRAIN_LATENCY_PRECISION_16 16
2622#define VLV_DDL1 0x70050
2623#define DDL_CURSORA_PRECISION_32 (1<<31)
2624#define DDL_CURSORA_PRECISION_16 (0<<31)
2625#define DDL_CURSORA_SHIFT 24
2626#define DDL_PLANEA_PRECISION_32 (1<<7)
2627#define DDL_PLANEA_PRECISION_16 (0<<7)
2628#define VLV_DDL2 0x70054
2629#define DDL_CURSORB_PRECISION_32 (1<<31)
2630#define DDL_CURSORB_PRECISION_16 (0<<31)
2631#define DDL_CURSORB_SHIFT 24
2632#define DDL_PLANEB_PRECISION_32 (1<<7)
2633#define DDL_PLANEB_PRECISION_16 (0<<7)
2634
7662c8bd 2635/* FIFO watermark sizes etc */
0e442c60 2636#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2637#define I915_FIFO_LINE_SIZE 64
2638#define I830_FIFO_LINE_SIZE 32
0e442c60 2639
ceb04246 2640#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2641#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2642#define I965_FIFO_SIZE 512
2643#define I945_FIFO_SIZE 127
7662c8bd 2644#define I915_FIFO_SIZE 95
dff33cfc 2645#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2646#define I830_FIFO_SIZE 95
0e442c60 2647
ceb04246 2648#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2649#define G4X_MAX_WM 0x3f
7662c8bd
SL
2650#define I915_MAX_WM 0x3f
2651
f2b115e6
AJ
2652#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2653#define PINEVIEW_FIFO_LINE_SIZE 64
2654#define PINEVIEW_MAX_WM 0x1ff
2655#define PINEVIEW_DFT_WM 0x3f
2656#define PINEVIEW_DFT_HPLLOFF_WM 0
2657#define PINEVIEW_GUARD_WM 10
2658#define PINEVIEW_CURSOR_FIFO 64
2659#define PINEVIEW_CURSOR_MAX_WM 0x3f
2660#define PINEVIEW_CURSOR_DFT_WM 0
2661#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2662
ceb04246 2663#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2664#define I965_CURSOR_FIFO 64
2665#define I965_CURSOR_MAX_WM 32
2666#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2667
2668/* define the Watermark register on Ironlake */
2669#define WM0_PIPEA_ILK 0x45100
2670#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2671#define WM0_PIPE_PLANE_SHIFT 16
2672#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2673#define WM0_PIPE_SPRITE_SHIFT 8
2674#define WM0_PIPE_CURSOR_MASK (0x1f)
2675
2676#define WM0_PIPEB_ILK 0x45104
d6c892df 2677#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2678#define WM1_LP_ILK 0x45108
2679#define WM1_LP_SR_EN (1<<31)
2680#define WM1_LP_LATENCY_SHIFT 24
2681#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2682#define WM1_LP_FBC_MASK (0xf<<20)
2683#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2684#define WM1_LP_SR_MASK (0x1ff<<8)
2685#define WM1_LP_SR_SHIFT 8
2686#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2687#define WM2_LP_ILK 0x4510c
2688#define WM2_LP_EN (1<<31)
2689#define WM3_LP_ILK 0x45110
2690#define WM3_LP_EN (1<<31)
2691#define WM1S_LP_ILK 0x45120
b840d907
JB
2692#define WM2S_LP_IVB 0x45124
2693#define WM3S_LP_IVB 0x45128
dd8849c8 2694#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2695
2696/* Memory latency timer register */
2697#define MLTR_ILK 0x11222
b79d4990
JB
2698#define MLTR_WM1_SHIFT 0
2699#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2700/* the unit of memory self-refresh latency time is 0.5us */
2701#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2702#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2703#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2704#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2705
2706/* define the fifo size on Ironlake */
2707#define ILK_DISPLAY_FIFO 128
2708#define ILK_DISPLAY_MAXWM 64
2709#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2710#define ILK_CURSOR_FIFO 32
2711#define ILK_CURSOR_MAXWM 16
2712#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2713
2714#define ILK_DISPLAY_SR_FIFO 512
2715#define ILK_DISPLAY_MAX_SRWM 0x1ff
2716#define ILK_DISPLAY_DFT_SRWM 0x3f
2717#define ILK_CURSOR_SR_FIFO 64
2718#define ILK_CURSOR_MAX_SRWM 0x3f
2719#define ILK_CURSOR_DFT_SRWM 8
2720
2721#define ILK_FIFO_LINE_SIZE 64
2722
1398261a
YL
2723/* define the WM info on Sandybridge */
2724#define SNB_DISPLAY_FIFO 128
2725#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2726#define SNB_DISPLAY_DFTWM 8
2727#define SNB_CURSOR_FIFO 32
2728#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2729#define SNB_CURSOR_DFTWM 8
2730
2731#define SNB_DISPLAY_SR_FIFO 512
2732#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2733#define SNB_DISPLAY_DFT_SRWM 0x3f
2734#define SNB_CURSOR_SR_FIFO 64
2735#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2736#define SNB_CURSOR_DFT_SRWM 8
2737
2738#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2739
2740#define SNB_FIFO_LINE_SIZE 64
2741
2742
2743/* the address where we get all kinds of latency value */
2744#define SSKPD 0x5d10
2745#define SSKPD_WM_MASK 0x3f
2746#define SSKPD_WM0_SHIFT 0
2747#define SSKPD_WM1_SHIFT 8
2748#define SSKPD_WM2_SHIFT 16
2749#define SSKPD_WM3_SHIFT 24
2750
2751#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2752#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2753#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2754#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2755#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2756
585fb111
JB
2757/*
2758 * The two pipe frame counter registers are not synchronized, so
2759 * reading a stable value is somewhat tricky. The following code
2760 * should work:
2761 *
2762 * do {
2763 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2764 * PIPE_FRAME_HIGH_SHIFT;
2765 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2766 * PIPE_FRAME_LOW_SHIFT);
2767 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2768 * PIPE_FRAME_HIGH_SHIFT);
2769 * } while (high1 != high2);
2770 * frame = (high1 << 8) | low1;
2771 */
9db4a9c7 2772#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2773#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2774#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2775#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2776#define PIPE_FRAME_LOW_MASK 0xff000000
2777#define PIPE_FRAME_LOW_SHIFT 24
2778#define PIPE_PIXEL_MASK 0x00ffffff
2779#define PIPE_PIXEL_SHIFT 0
9880b7a5 2780/* GM45+ just has to be different */
9db4a9c7
JB
2781#define _PIPEA_FRMCOUNT_GM45 0x70040
2782#define _PIPEA_FLIPCOUNT_GM45 0x70044
2783#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2784
2785/* Cursor A & B regs */
9db4a9c7 2786#define _CURACNTR 0x70080
14b60391
JB
2787/* Old style CUR*CNTR flags (desktop 8xx) */
2788#define CURSOR_ENABLE 0x80000000
2789#define CURSOR_GAMMA_ENABLE 0x40000000
2790#define CURSOR_STRIDE_MASK 0x30000000
2791#define CURSOR_FORMAT_SHIFT 24
2792#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2793#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2794#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2795#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2796#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2797#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2798/* New style CUR*CNTR flags */
2799#define CURSOR_MODE 0x27
585fb111
JB
2800#define CURSOR_MODE_DISABLE 0x00
2801#define CURSOR_MODE_64_32B_AX 0x07
2802#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2803#define MCURSOR_PIPE_SELECT (1 << 28)
2804#define MCURSOR_PIPE_A 0x00
2805#define MCURSOR_PIPE_B (1 << 28)
585fb111 2806#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2807#define _CURABASE 0x70084
2808#define _CURAPOS 0x70088
585fb111
JB
2809#define CURSOR_POS_MASK 0x007FF
2810#define CURSOR_POS_SIGN 0x8000
2811#define CURSOR_X_SHIFT 0
2812#define CURSOR_Y_SHIFT 16
14b60391 2813#define CURSIZE 0x700a0
9db4a9c7
JB
2814#define _CURBCNTR 0x700c0
2815#define _CURBBASE 0x700c4
2816#define _CURBPOS 0x700c8
585fb111 2817
65a21cd6
JB
2818#define _CURBCNTR_IVB 0x71080
2819#define _CURBBASE_IVB 0x71084
2820#define _CURBPOS_IVB 0x71088
2821
9db4a9c7
JB
2822#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2823#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2824#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2825
65a21cd6
JB
2826#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2827#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2828#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2829
585fb111 2830/* Display A control */
9db4a9c7 2831#define _DSPACNTR 0x70180
585fb111
JB
2832#define DISPLAY_PLANE_ENABLE (1<<31)
2833#define DISPLAY_PLANE_DISABLE 0
2834#define DISPPLANE_GAMMA_ENABLE (1<<30)
2835#define DISPPLANE_GAMMA_DISABLE 0
2836#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2837#define DISPPLANE_8BPP (0x2<<26)
2838#define DISPPLANE_15_16BPP (0x4<<26)
2839#define DISPPLANE_16BPP (0x5<<26)
2840#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2841#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2842#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2843#define DISPPLANE_STEREO_ENABLE (1<<25)
2844#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2845#define DISPPLANE_SEL_PIPE_SHIFT 24
2846#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2847#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2848#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2849#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2850#define DISPPLANE_SRC_KEY_DISABLE 0
2851#define DISPPLANE_LINE_DOUBLE (1<<20)
2852#define DISPPLANE_NO_LINE_DOUBLE 0
2853#define DISPPLANE_STEREO_POLARITY_FIRST 0
2854#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2855#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2856#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2857#define _DSPAADDR 0x70184
2858#define _DSPASTRIDE 0x70188
2859#define _DSPAPOS 0x7018C /* reserved */
2860#define _DSPASIZE 0x70190
2861#define _DSPASURF 0x7019C /* 965+ only */
2862#define _DSPATILEOFF 0x701A4 /* 965+ only */
2863
2864#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2865#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2866#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2867#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2868#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2869#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2870#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2871
585fb111
JB
2872/* VBIOS flags */
2873#define SWF00 0x71410
2874#define SWF01 0x71414
2875#define SWF02 0x71418
2876#define SWF03 0x7141c
2877#define SWF04 0x71420
2878#define SWF05 0x71424
2879#define SWF06 0x71428
2880#define SWF10 0x70410
2881#define SWF11 0x70414
2882#define SWF14 0x71420
2883#define SWF30 0x72414
2884#define SWF31 0x72418
2885#define SWF32 0x7241c
2886
2887/* Pipe B */
9db4a9c7
JB
2888#define _PIPEBDSL 0x71000
2889#define _PIPEBCONF 0x71008
2890#define _PIPEBSTAT 0x71024
2891#define _PIPEBFRAMEHIGH 0x71040
2892#define _PIPEBFRAMEPIXEL 0x71044
2893#define _PIPEB_FRMCOUNT_GM45 0x71040
2894#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2895
585fb111
JB
2896
2897/* Display B control */
9db4a9c7 2898#define _DSPBCNTR 0x71180
585fb111
JB
2899#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2900#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2901#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2902#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2903#define _DSPBADDR 0x71184
2904#define _DSPBSTRIDE 0x71188
2905#define _DSPBPOS 0x7118C
2906#define _DSPBSIZE 0x71190
2907#define _DSPBSURF 0x7119C
2908#define _DSPBTILEOFF 0x711A4
585fb111 2909
b840d907
JB
2910/* Sprite A control */
2911#define _DVSACNTR 0x72180
2912#define DVS_ENABLE (1<<31)
2913#define DVS_GAMMA_ENABLE (1<<30)
2914#define DVS_PIXFORMAT_MASK (3<<25)
2915#define DVS_FORMAT_YUV422 (0<<25)
2916#define DVS_FORMAT_RGBX101010 (1<<25)
2917#define DVS_FORMAT_RGBX888 (2<<25)
2918#define DVS_FORMAT_RGBX161616 (3<<25)
2919#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 2920#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
2921#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2922#define DVS_YUV_ORDER_YUYV (0<<16)
2923#define DVS_YUV_ORDER_UYVY (1<<16)
2924#define DVS_YUV_ORDER_YVYU (2<<16)
2925#define DVS_YUV_ORDER_VYUY (3<<16)
2926#define DVS_DEST_KEY (1<<2)
2927#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2928#define DVS_TILED (1<<10)
2929#define _DVSALINOFF 0x72184
2930#define _DVSASTRIDE 0x72188
2931#define _DVSAPOS 0x7218c
2932#define _DVSASIZE 0x72190
2933#define _DVSAKEYVAL 0x72194
2934#define _DVSAKEYMSK 0x72198
2935#define _DVSASURF 0x7219c
2936#define _DVSAKEYMAXVAL 0x721a0
2937#define _DVSATILEOFF 0x721a4
2938#define _DVSASURFLIVE 0x721ac
2939#define _DVSASCALE 0x72204
2940#define DVS_SCALE_ENABLE (1<<31)
2941#define DVS_FILTER_MASK (3<<29)
2942#define DVS_FILTER_MEDIUM (0<<29)
2943#define DVS_FILTER_ENHANCING (1<<29)
2944#define DVS_FILTER_SOFTENING (2<<29)
2945#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2946#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2947#define _DVSAGAMC 0x72300
2948
2949#define _DVSBCNTR 0x73180
2950#define _DVSBLINOFF 0x73184
2951#define _DVSBSTRIDE 0x73188
2952#define _DVSBPOS 0x7318c
2953#define _DVSBSIZE 0x73190
2954#define _DVSBKEYVAL 0x73194
2955#define _DVSBKEYMSK 0x73198
2956#define _DVSBSURF 0x7319c
2957#define _DVSBKEYMAXVAL 0x731a0
2958#define _DVSBTILEOFF 0x731a4
2959#define _DVSBSURFLIVE 0x731ac
2960#define _DVSBSCALE 0x73204
2961#define _DVSBGAMC 0x73300
2962
2963#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2964#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2965#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2966#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2967#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2968#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2969#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2970#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2971#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2972#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2973#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2974
2975#define _SPRA_CTL 0x70280
2976#define SPRITE_ENABLE (1<<31)
2977#define SPRITE_GAMMA_ENABLE (1<<30)
2978#define SPRITE_PIXFORMAT_MASK (7<<25)
2979#define SPRITE_FORMAT_YUV422 (0<<25)
2980#define SPRITE_FORMAT_RGBX101010 (1<<25)
2981#define SPRITE_FORMAT_RGBX888 (2<<25)
2982#define SPRITE_FORMAT_RGBX161616 (3<<25)
2983#define SPRITE_FORMAT_YUV444 (4<<25)
2984#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2985#define SPRITE_CSC_ENABLE (1<<24)
2986#define SPRITE_SOURCE_KEY (1<<22)
2987#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2988#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2989#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2990#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2991#define SPRITE_YUV_ORDER_YUYV (0<<16)
2992#define SPRITE_YUV_ORDER_UYVY (1<<16)
2993#define SPRITE_YUV_ORDER_YVYU (2<<16)
2994#define SPRITE_YUV_ORDER_VYUY (3<<16)
2995#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2996#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2997#define SPRITE_TILED (1<<10)
2998#define SPRITE_DEST_KEY (1<<2)
2999#define _SPRA_LINOFF 0x70284
3000#define _SPRA_STRIDE 0x70288
3001#define _SPRA_POS 0x7028c
3002#define _SPRA_SIZE 0x70290
3003#define _SPRA_KEYVAL 0x70294
3004#define _SPRA_KEYMSK 0x70298
3005#define _SPRA_SURF 0x7029c
3006#define _SPRA_KEYMAX 0x702a0
3007#define _SPRA_TILEOFF 0x702a4
3008#define _SPRA_SCALE 0x70304
3009#define SPRITE_SCALE_ENABLE (1<<31)
3010#define SPRITE_FILTER_MASK (3<<29)
3011#define SPRITE_FILTER_MEDIUM (0<<29)
3012#define SPRITE_FILTER_ENHANCING (1<<29)
3013#define SPRITE_FILTER_SOFTENING (2<<29)
3014#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3015#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3016#define _SPRA_GAMC 0x70400
3017
3018#define _SPRB_CTL 0x71280
3019#define _SPRB_LINOFF 0x71284
3020#define _SPRB_STRIDE 0x71288
3021#define _SPRB_POS 0x7128c
3022#define _SPRB_SIZE 0x71290
3023#define _SPRB_KEYVAL 0x71294
3024#define _SPRB_KEYMSK 0x71298
3025#define _SPRB_SURF 0x7129c
3026#define _SPRB_KEYMAX 0x712a0
3027#define _SPRB_TILEOFF 0x712a4
3028#define _SPRB_SCALE 0x71304
3029#define _SPRB_GAMC 0x71400
3030
3031#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3032#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3033#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3034#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3035#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3036#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3037#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3038#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3039#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3040#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3041#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3042#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3043
585fb111
JB
3044/* VBIOS regs */
3045#define VGACNTRL 0x71400
3046# define VGA_DISP_DISABLE (1 << 31)
3047# define VGA_2X_MODE (1 << 30)
3048# define VGA_PIPE_B_SELECT (1 << 29)
3049
f2b115e6 3050/* Ironlake */
b9055052
ZW
3051
3052#define CPU_VGACNTRL 0x41000
3053
3054#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3055#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3056#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3057#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3058#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3059#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3060#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3061#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3062#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3063
3064/* refresh rate hardware control */
3065#define RR_HW_CTL 0x45300
3066#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3067#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3068
3069#define FDI_PLL_BIOS_0 0x46000
021357ac 3070#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3071#define FDI_PLL_BIOS_1 0x46004
3072#define FDI_PLL_BIOS_2 0x46008
3073#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3074#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3075#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3076
8956c8bb 3077#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
3078# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3079# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3080# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3081# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3082
3083#define PCH_3DCGDIS0 0x46020
3084# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3085# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3086
06f37751
EA
3087#define PCH_3DCGDIS1 0x46024
3088# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3089
b9055052
ZW
3090#define FDI_PLL_FREQ_CTL 0x46030
3091#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3092#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3093#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3094
3095
9db4a9c7 3096#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3097#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3098#define TU_SIZE_MASK 0x7e000000
5eddb70b 3099#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3100#define _PIPEA_DATA_N1 0x60034
5eddb70b 3101#define PIPE_DATA_N1_OFFSET 0
b9055052 3102
9db4a9c7 3103#define _PIPEA_DATA_M2 0x60038
5eddb70b 3104#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3105#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3106#define PIPE_DATA_N2_OFFSET 0
b9055052 3107
9db4a9c7 3108#define _PIPEA_LINK_M1 0x60040
5eddb70b 3109#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3110#define _PIPEA_LINK_N1 0x60044
5eddb70b 3111#define PIPE_LINK_N1_OFFSET 0
b9055052 3112
9db4a9c7 3113#define _PIPEA_LINK_M2 0x60048
5eddb70b 3114#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3115#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3116#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3117
3118/* PIPEB timing regs are same start from 0x61000 */
3119
9db4a9c7
JB
3120#define _PIPEB_DATA_M1 0x61030
3121#define _PIPEB_DATA_N1 0x61034
b9055052 3122
9db4a9c7
JB
3123#define _PIPEB_DATA_M2 0x61038
3124#define _PIPEB_DATA_N2 0x6103c
b9055052 3125
9db4a9c7
JB
3126#define _PIPEB_LINK_M1 0x61040
3127#define _PIPEB_LINK_N1 0x61044
b9055052 3128
9db4a9c7
JB
3129#define _PIPEB_LINK_M2 0x61048
3130#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3131
9db4a9c7
JB
3132#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3133#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3134#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3135#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3136#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3137#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3138#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3139#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3140
3141/* CPU panel fitter */
9db4a9c7
JB
3142/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3143#define _PFA_CTL_1 0x68080
3144#define _PFB_CTL_1 0x68880
b9055052 3145#define PF_ENABLE (1<<31)
b1f60b70
ZW
3146#define PF_FILTER_MASK (3<<23)
3147#define PF_FILTER_PROGRAMMED (0<<23)
3148#define PF_FILTER_MED_3x3 (1<<23)
3149#define PF_FILTER_EDGE_ENHANCE (2<<23)
3150#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3151#define _PFA_WIN_SZ 0x68074
3152#define _PFB_WIN_SZ 0x68874
3153#define _PFA_WIN_POS 0x68070
3154#define _PFB_WIN_POS 0x68870
3155#define _PFA_VSCALE 0x68084
3156#define _PFB_VSCALE 0x68884
3157#define _PFA_HSCALE 0x68090
3158#define _PFB_HSCALE 0x68890
3159
3160#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3161#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3162#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3163#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3164#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3165
3166/* legacy palette */
9db4a9c7
JB
3167#define _LGC_PALETTE_A 0x4a000
3168#define _LGC_PALETTE_B 0x4a800
3169#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3170
3171/* interrupts */
3172#define DE_MASTER_IRQ_CONTROL (1 << 31)
3173#define DE_SPRITEB_FLIP_DONE (1 << 29)
3174#define DE_SPRITEA_FLIP_DONE (1 << 28)
3175#define DE_PLANEB_FLIP_DONE (1 << 27)
3176#define DE_PLANEA_FLIP_DONE (1 << 26)
3177#define DE_PCU_EVENT (1 << 25)
3178#define DE_GTT_FAULT (1 << 24)
3179#define DE_POISON (1 << 23)
3180#define DE_PERFORM_COUNTER (1 << 22)
3181#define DE_PCH_EVENT (1 << 21)
3182#define DE_AUX_CHANNEL_A (1 << 20)
3183#define DE_DP_A_HOTPLUG (1 << 19)
3184#define DE_GSE (1 << 18)
3185#define DE_PIPEB_VBLANK (1 << 15)
3186#define DE_PIPEB_EVEN_FIELD (1 << 14)
3187#define DE_PIPEB_ODD_FIELD (1 << 13)
3188#define DE_PIPEB_LINE_COMPARE (1 << 12)
3189#define DE_PIPEB_VSYNC (1 << 11)
3190#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3191#define DE_PIPEA_VBLANK (1 << 7)
3192#define DE_PIPEA_EVEN_FIELD (1 << 6)
3193#define DE_PIPEA_ODD_FIELD (1 << 5)
3194#define DE_PIPEA_LINE_COMPARE (1 << 4)
3195#define DE_PIPEA_VSYNC (1 << 3)
3196#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3197
b1f14ad0
JB
3198/* More Ivybridge lolz */
3199#define DE_ERR_DEBUG_IVB (1<<30)
3200#define DE_GSE_IVB (1<<29)
3201#define DE_PCH_EVENT_IVB (1<<28)
3202#define DE_DP_A_HOTPLUG_IVB (1<<27)
3203#define DE_AUX_CHANNEL_A_IVB (1<<26)
3204#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3205#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3206#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3207#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3208#define DE_PIPEB_VBLANK_IVB (1<<5)
3209#define DE_PIPEA_VBLANK_IVB (1<<0)
3210
7eea1ddf
JB
3211#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3212#define MASTER_INTERRUPT_ENABLE (1<<31)
3213
b9055052
ZW
3214#define DEISR 0x44000
3215#define DEIMR 0x44004
3216#define DEIIR 0x44008
3217#define DEIER 0x4400c
3218
e2a1e2f0
BW
3219/* GT interrupt.
3220 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3221 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3222#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3223#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3224#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3225#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3226#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3227#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3228#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3229#define GT_PIPE_NOTIFY (1 << 4)
3230#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3231#define GT_SYNC_STATUS (1 << 2)
3232#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3233
3234#define GTISR 0x44010
3235#define GTIMR 0x44014
3236#define GTIIR 0x44018
3237#define GTIER 0x4401c
3238
7f8a8569 3239#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3240/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3241#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3242#define ILK_DPARB_GATE (1<<22)
3243#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3244#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3245#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3246#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3247#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3248#define ILK_HDCP_DISABLE (1<<25)
3249#define ILK_eDP_A_DISABLE (1<<24)
3250#define ILK_DESKTOP (1<<23)
7f8a8569 3251#define ILK_DSPCLK_GATE 0x42020
28963a3e 3252#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3253#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3254#define ILK_DPFD_CLK_GATE (1<<7)
3255
b52eb4dc
ZY
3256/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3257#define ILK_CLK_FBC (1<<7)
3258#define ILK_DPFC_DIS1 (1<<8)
3259#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3260
116ac8d2
EA
3261#define IVB_CHICKEN3 0x4200c
3262# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3263# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3264
553bd149
ZW
3265#define DISP_ARB_CTL 0x45000
3266#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3267#define DISP_FBC_WM_DIS (1<<15)
553bd149 3268
e4e0c058 3269/* GEN7 chicken */
d71de14d
KG
3270#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3271# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3272
e4e0c058
ED
3273#define GEN7_L3CNTLREG1 0xB01C
3274#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3275
3276#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3277#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3278
db099c8f
ED
3279/* WaCatErrorRejectionIssue */
3280#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3281#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3282
b9055052
ZW
3283/* PCH */
3284
3285/* south display engine interrupt */
776ad806
JB
3286#define SDE_AUDIO_POWER_D (1 << 27)
3287#define SDE_AUDIO_POWER_C (1 << 26)
3288#define SDE_AUDIO_POWER_B (1 << 25)
3289#define SDE_AUDIO_POWER_SHIFT (25)
3290#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3291#define SDE_GMBUS (1 << 24)
3292#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3293#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3294#define SDE_AUDIO_HDCP_MASK (3 << 22)
3295#define SDE_AUDIO_TRANSB (1 << 21)
3296#define SDE_AUDIO_TRANSA (1 << 20)
3297#define SDE_AUDIO_TRANS_MASK (3 << 20)
3298#define SDE_POISON (1 << 19)
3299/* 18 reserved */
3300#define SDE_FDI_RXB (1 << 17)
3301#define SDE_FDI_RXA (1 << 16)
3302#define SDE_FDI_MASK (3 << 16)
3303#define SDE_AUXD (1 << 15)
3304#define SDE_AUXC (1 << 14)
3305#define SDE_AUXB (1 << 13)
3306#define SDE_AUX_MASK (7 << 13)
3307/* 12 reserved */
b9055052
ZW
3308#define SDE_CRT_HOTPLUG (1 << 11)
3309#define SDE_PORTD_HOTPLUG (1 << 10)
3310#define SDE_PORTC_HOTPLUG (1 << 9)
3311#define SDE_PORTB_HOTPLUG (1 << 8)
3312#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3313#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3314#define SDE_TRANSB_CRC_DONE (1 << 5)
3315#define SDE_TRANSB_CRC_ERR (1 << 4)
3316#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3317#define SDE_TRANSA_CRC_DONE (1 << 2)
3318#define SDE_TRANSA_CRC_ERR (1 << 1)
3319#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3320#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3321/* CPT */
3322#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3323#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3324#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3325#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3326#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3327 SDE_PORTD_HOTPLUG_CPT | \
3328 SDE_PORTC_HOTPLUG_CPT | \
3329 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3330
3331#define SDEISR 0xc4000
3332#define SDEIMR 0xc4004
3333#define SDEIIR 0xc4008
3334#define SDEIER 0xc400c
3335
3336/* digital port hotplug */
7fe0b973 3337#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3338#define PORTD_HOTPLUG_ENABLE (1 << 20)
3339#define PORTD_PULSE_DURATION_2ms (0)
3340#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3341#define PORTD_PULSE_DURATION_6ms (2 << 18)
3342#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3343#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3344#define PORTD_HOTPLUG_NO_DETECT (0)
3345#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3346#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3347#define PORTC_HOTPLUG_ENABLE (1 << 12)
3348#define PORTC_PULSE_DURATION_2ms (0)
3349#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3350#define PORTC_PULSE_DURATION_6ms (2 << 10)
3351#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3352#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3353#define PORTC_HOTPLUG_NO_DETECT (0)
3354#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3355#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3356#define PORTB_HOTPLUG_ENABLE (1 << 4)
3357#define PORTB_PULSE_DURATION_2ms (0)
3358#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3359#define PORTB_PULSE_DURATION_6ms (2 << 2)
3360#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3361#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3362#define PORTB_HOTPLUG_NO_DETECT (0)
3363#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3364#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3365
3366#define PCH_GPIOA 0xc5010
3367#define PCH_GPIOB 0xc5014
3368#define PCH_GPIOC 0xc5018
3369#define PCH_GPIOD 0xc501c
3370#define PCH_GPIOE 0xc5020
3371#define PCH_GPIOF 0xc5024
3372
f0217c42
EA
3373#define PCH_GMBUS0 0xc5100
3374#define PCH_GMBUS1 0xc5104
3375#define PCH_GMBUS2 0xc5108
3376#define PCH_GMBUS3 0xc510c
3377#define PCH_GMBUS4 0xc5110
3378#define PCH_GMBUS5 0xc5120
3379
9db4a9c7
JB
3380#define _PCH_DPLL_A 0xc6014
3381#define _PCH_DPLL_B 0xc6018
4c609cb8 3382#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3383
9db4a9c7 3384#define _PCH_FPA0 0xc6040
c1858123 3385#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3386#define _PCH_FPA1 0xc6044
3387#define _PCH_FPB0 0xc6048
3388#define _PCH_FPB1 0xc604c
4c609cb8
JB
3389#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3390#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3391
3392#define PCH_DPLL_TEST 0xc606c
3393
3394#define PCH_DREF_CONTROL 0xC6200
3395#define DREF_CONTROL_MASK 0x7fc3
3396#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3397#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3398#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3399#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3400#define DREF_SSC_SOURCE_DISABLE (0<<11)
3401#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3402#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3403#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3404#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3405#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3406#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3407#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3408#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3409#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3410#define DREF_SSC4_DOWNSPREAD (0<<6)
3411#define DREF_SSC4_CENTERSPREAD (1<<6)
3412#define DREF_SSC1_DISABLE (0<<1)
3413#define DREF_SSC1_ENABLE (1<<1)
3414#define DREF_SSC4_DISABLE (0)
3415#define DREF_SSC4_ENABLE (1)
3416
3417#define PCH_RAWCLK_FREQ 0xc6204
3418#define FDL_TP1_TIMER_SHIFT 12
3419#define FDL_TP1_TIMER_MASK (3<<12)
3420#define FDL_TP2_TIMER_SHIFT 10
3421#define FDL_TP2_TIMER_MASK (3<<10)
3422#define RAWCLK_FREQ_MASK 0x3ff
3423
3424#define PCH_DPLL_TMR_CFG 0xc6208
3425
3426#define PCH_SSC4_PARMS 0xc6210
3427#define PCH_SSC4_AUX_PARMS 0xc6214
3428
8db9d77b
ZW
3429#define PCH_DPLL_SEL 0xc7000
3430#define TRANSA_DPLL_ENABLE (1<<3)
3431#define TRANSA_DPLLB_SEL (1<<0)
3432#define TRANSA_DPLLA_SEL 0
3433#define TRANSB_DPLL_ENABLE (1<<7)
3434#define TRANSB_DPLLB_SEL (1<<4)
3435#define TRANSB_DPLLA_SEL (0)
3436#define TRANSC_DPLL_ENABLE (1<<11)
3437#define TRANSC_DPLLB_SEL (1<<8)
3438#define TRANSC_DPLLA_SEL (0)
3439
b9055052
ZW
3440/* transcoder */
3441
9db4a9c7 3442#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3443#define TRANS_HTOTAL_SHIFT 16
3444#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3445#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3446#define TRANS_HBLANK_END_SHIFT 16
3447#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3448#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3449#define TRANS_HSYNC_END_SHIFT 16
3450#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3451#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3452#define TRANS_VTOTAL_SHIFT 16
3453#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3454#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3455#define TRANS_VBLANK_END_SHIFT 16
3456#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3457#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3458#define TRANS_VSYNC_END_SHIFT 16
3459#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3460#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3461
9db4a9c7
JB
3462#define _TRANSA_DATA_M1 0xe0030
3463#define _TRANSA_DATA_N1 0xe0034
3464#define _TRANSA_DATA_M2 0xe0038
3465#define _TRANSA_DATA_N2 0xe003c
3466#define _TRANSA_DP_LINK_M1 0xe0040
3467#define _TRANSA_DP_LINK_N1 0xe0044
3468#define _TRANSA_DP_LINK_M2 0xe0048
3469#define _TRANSA_DP_LINK_N2 0xe004c
3470
b055c8f3
JB
3471/* Per-transcoder DIP controls */
3472
3473#define _VIDEO_DIP_CTL_A 0xe0200
3474#define _VIDEO_DIP_DATA_A 0xe0208
3475#define _VIDEO_DIP_GCP_A 0xe0210
3476
3477#define _VIDEO_DIP_CTL_B 0xe1200
3478#define _VIDEO_DIP_DATA_B 0xe1208
3479#define _VIDEO_DIP_GCP_B 0xe1210
3480
3481#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3482#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3483#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3484
90b107c8
SK
3485#define VLV_VIDEO_DIP_CTL_A 0x60220
3486#define VLV_VIDEO_DIP_DATA_A 0x60208
3487#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3488
3489#define VLV_VIDEO_DIP_CTL_B 0x61170
3490#define VLV_VIDEO_DIP_DATA_B 0x61174
3491#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3492
3493#define VLV_TVIDEO_DIP_CTL(pipe) \
3494 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3495#define VLV_TVIDEO_DIP_DATA(pipe) \
3496 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3497#define VLV_TVIDEO_DIP_GCP(pipe) \
3498 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3499
9db4a9c7
JB
3500#define _TRANS_HTOTAL_B 0xe1000
3501#define _TRANS_HBLANK_B 0xe1004
3502#define _TRANS_HSYNC_B 0xe1008
3503#define _TRANS_VTOTAL_B 0xe100c
3504#define _TRANS_VBLANK_B 0xe1010
3505#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3506#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3507
3508#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3509#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3510#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3511#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3512#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3513#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3514#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3515 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3516
3517#define _TRANSB_DATA_M1 0xe1030
3518#define _TRANSB_DATA_N1 0xe1034
3519#define _TRANSB_DATA_M2 0xe1038
3520#define _TRANSB_DATA_N2 0xe103c
3521#define _TRANSB_DP_LINK_M1 0xe1040
3522#define _TRANSB_DP_LINK_N1 0xe1044
3523#define _TRANSB_DP_LINK_M2 0xe1048
3524#define _TRANSB_DP_LINK_N2 0xe104c
3525
3526#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3527#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3528#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3529#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3530#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3531#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3532#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3533#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3534
3535#define _TRANSACONF 0xf0008
3536#define _TRANSBCONF 0xf1008
3537#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3538#define TRANS_DISABLE (0<<31)
3539#define TRANS_ENABLE (1<<31)
3540#define TRANS_STATE_MASK (1<<30)
3541#define TRANS_STATE_DISABLE (0<<30)
3542#define TRANS_STATE_ENABLE (1<<30)
3543#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3544#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3545#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3546#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3547#define TRANS_DP_AUDIO_ONLY (1<<26)
3548#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3549#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3550#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3551#define TRANS_INTERLACED (3<<21)
7c26e5c6 3552#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3553#define TRANS_8BPC (0<<5)
3554#define TRANS_10BPC (1<<5)
3555#define TRANS_6BPC (2<<5)
3556#define TRANS_12BPC (3<<5)
3557
3bcf603f
JB
3558#define _TRANSA_CHICKEN2 0xf0064
3559#define _TRANSB_CHICKEN2 0xf1064
3560#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3561#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3562
291427f5
JB
3563#define SOUTH_CHICKEN1 0xc2000
3564#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3565#define FDIA_PHASE_SYNC_SHIFT_EN 18
3566#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3567#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3568#define SOUTH_CHICKEN2 0xc2004
3569#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3570
9db4a9c7
JB
3571#define _FDI_RXA_CHICKEN 0xc200c
3572#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3573#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3574#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3575#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3576
382b0936
JB
3577#define SOUTH_DSPCLK_GATE_D 0xc2020
3578#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3579
b9055052 3580/* CPU: FDI_TX */
9db4a9c7
JB
3581#define _FDI_TXA_CTL 0x60100
3582#define _FDI_TXB_CTL 0x61100
3583#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3584#define FDI_TX_DISABLE (0<<31)
3585#define FDI_TX_ENABLE (1<<31)
3586#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3587#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3588#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3589#define FDI_LINK_TRAIN_NONE (3<<28)
3590#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3591#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3592#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3593#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3594#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3595#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3596#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3597#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3598/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3599 SNB has different settings. */
3600/* SNB A-stepping */
3601#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3602#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3603#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3604#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3605/* SNB B-stepping */
3606#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3607#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3608#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3609#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3610#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3611#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3612#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3613#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3614#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3615#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3616/* Ironlake: hardwired to 1 */
b9055052 3617#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3618
3619/* Ivybridge has different bits for lolz */
3620#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3621#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3622#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3623#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3624
b9055052 3625/* both Tx and Rx */
c4f9c4c2 3626#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3627#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3628#define FDI_SCRAMBLING_ENABLE (0<<7)
3629#define FDI_SCRAMBLING_DISABLE (1<<7)
3630
3631/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3632#define _FDI_RXA_CTL 0xf000c
3633#define _FDI_RXB_CTL 0xf100c
3634#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3635#define FDI_RX_ENABLE (1<<31)
b9055052 3636/* train, dp width same as FDI_TX */
357555c0
JB
3637#define FDI_FS_ERRC_ENABLE (1<<27)
3638#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3639#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3640#define FDI_8BPC (0<<16)
3641#define FDI_10BPC (1<<16)
3642#define FDI_6BPC (2<<16)
3643#define FDI_12BPC (3<<16)
3644#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3645#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3646#define FDI_RX_PLL_ENABLE (1<<13)
3647#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3648#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3649#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3650#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3651#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3652#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3653/* CPT */
3654#define FDI_AUTO_TRAINING (1<<10)
3655#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3656#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3657#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3658#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3659#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
3660/* LPT */
3661#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3662#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 3663
9db4a9c7
JB
3664#define _FDI_RXA_MISC 0xf0010
3665#define _FDI_RXB_MISC 0xf1010
3666#define _FDI_RXA_TUSIZE1 0xf0030
3667#define _FDI_RXA_TUSIZE2 0xf0038
3668#define _FDI_RXB_TUSIZE1 0xf1030
3669#define _FDI_RXB_TUSIZE2 0xf1038
3670#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3671#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3672#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3673
3674/* FDI_RX interrupt register format */
3675#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3676#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3677#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3678#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3679#define FDI_RX_FS_CODE_ERR (1<<6)
3680#define FDI_RX_FE_CODE_ERR (1<<5)
3681#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3682#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3683#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3684#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3685#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3686
9db4a9c7
JB
3687#define _FDI_RXA_IIR 0xf0014
3688#define _FDI_RXA_IMR 0xf0018
3689#define _FDI_RXB_IIR 0xf1014
3690#define _FDI_RXB_IMR 0xf1018
3691#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3692#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3693
3694#define FDI_PLL_CTL_1 0xfe000
3695#define FDI_PLL_CTL_2 0xfe004
3696
3697/* CRT */
3698#define PCH_ADPA 0xe1100
3699#define ADPA_TRANS_SELECT_MASK (1<<30)
3700#define ADPA_TRANS_A_SELECT 0
3701#define ADPA_TRANS_B_SELECT (1<<30)
3702#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3703#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3704#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3705#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3706#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3707#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3708#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3709#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3710#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3711#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3712#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3713#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3714#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3715#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3716#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3717#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3718#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3719#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3720#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3721
3722/* or SDVOB */
90b107c8 3723#define VLV_HDMIB 0x61140
b9055052
ZW
3724#define HDMIB 0xe1140
3725#define PORT_ENABLE (1 << 31)
3573c410
PZ
3726#define TRANSCODER(pipe) ((pipe) << 30)
3727#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3728#define TRANSCODER_MASK (1 << 30)
3729#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3730#define COLOR_FORMAT_8bpc (0)
3731#define COLOR_FORMAT_12bpc (3 << 26)
3732#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3733#define SDVO_ENCODING (0)
3734#define TMDS_ENCODING (2 << 10)
3735#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3736/* CPT */
3737#define HDMI_MODE_SELECT (1 << 9)
3738#define DVI_MODE_SELECT (0)
b9055052
ZW
3739#define SDVOB_BORDER_ENABLE (1 << 7)
3740#define AUDIO_ENABLE (1 << 6)
3741#define VSYNC_ACTIVE_HIGH (1 << 4)
3742#define HSYNC_ACTIVE_HIGH (1 << 3)
3743#define PORT_DETECTED (1 << 2)
3744
461ed3ca
ZY
3745/* PCH SDVOB multiplex with HDMIB */
3746#define PCH_SDVOB HDMIB
3747
b9055052
ZW
3748#define HDMIC 0xe1150
3749#define HDMID 0xe1160
3750
3751#define PCH_LVDS 0xe1180
3752#define LVDS_DETECTED (1 << 1)
3753
3754#define BLC_PWM_CPU_CTL2 0x48250
3755#define PWM_ENABLE (1 << 31)
3756#define PWM_PIPE_A (0 << 29)
3757#define PWM_PIPE_B (1 << 29)
3758#define BLC_PWM_CPU_CTL 0x48254
3759
3760#define BLC_PWM_PCH_CTL1 0xc8250
3761#define PWM_PCH_ENABLE (1 << 31)
3762#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3763#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3764#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3765#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3766
3767#define BLC_PWM_PCH_CTL2 0xc8254
3768
3769#define PCH_PP_STATUS 0xc7200
3770#define PCH_PP_CONTROL 0xc7204
4a655f04 3771#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3772#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3773#define EDP_FORCE_VDD (1 << 3)
3774#define EDP_BLC_ENABLE (1 << 2)
3775#define PANEL_POWER_RESET (1 << 1)
3776#define PANEL_POWER_OFF (0 << 0)
3777#define PANEL_POWER_ON (1 << 0)
3778#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3779#define PANEL_PORT_SELECT_MASK (3 << 30)
3780#define PANEL_PORT_SELECT_LVDS (0 << 30)
3781#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3782#define EDP_PANEL (1 << 30)
f01eca2e
KP
3783#define PANEL_PORT_SELECT_DPC (2 << 30)
3784#define PANEL_PORT_SELECT_DPD (3 << 30)
3785#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3786#define PANEL_POWER_UP_DELAY_SHIFT 16
3787#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3788#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3789
b9055052 3790#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3791#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3792#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3793#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3794#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3795
b9055052 3796#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3797#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3798#define PP_REFERENCE_DIVIDER_SHIFT 8
3799#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3800#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3801
5eb08b69
ZW
3802#define PCH_DP_B 0xe4100
3803#define PCH_DPB_AUX_CH_CTL 0xe4110
3804#define PCH_DPB_AUX_CH_DATA1 0xe4114
3805#define PCH_DPB_AUX_CH_DATA2 0xe4118
3806#define PCH_DPB_AUX_CH_DATA3 0xe411c
3807#define PCH_DPB_AUX_CH_DATA4 0xe4120
3808#define PCH_DPB_AUX_CH_DATA5 0xe4124
3809
3810#define PCH_DP_C 0xe4200
3811#define PCH_DPC_AUX_CH_CTL 0xe4210
3812#define PCH_DPC_AUX_CH_DATA1 0xe4214
3813#define PCH_DPC_AUX_CH_DATA2 0xe4218
3814#define PCH_DPC_AUX_CH_DATA3 0xe421c
3815#define PCH_DPC_AUX_CH_DATA4 0xe4220
3816#define PCH_DPC_AUX_CH_DATA5 0xe4224
3817
3818#define PCH_DP_D 0xe4300
3819#define PCH_DPD_AUX_CH_CTL 0xe4310
3820#define PCH_DPD_AUX_CH_DATA1 0xe4314
3821#define PCH_DPD_AUX_CH_DATA2 0xe4318
3822#define PCH_DPD_AUX_CH_DATA3 0xe431c
3823#define PCH_DPD_AUX_CH_DATA4 0xe4320
3824#define PCH_DPD_AUX_CH_DATA5 0xe4324
3825
8db9d77b
ZW
3826/* CPT */
3827#define PORT_TRANS_A_SEL_CPT 0
3828#define PORT_TRANS_B_SEL_CPT (1<<29)
3829#define PORT_TRANS_C_SEL_CPT (2<<29)
3830#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3831#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3832
3833#define TRANS_DP_CTL_A 0xe0300
3834#define TRANS_DP_CTL_B 0xe1300
3835#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3836#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3837#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3838#define TRANS_DP_PORT_SEL_B (0<<29)
3839#define TRANS_DP_PORT_SEL_C (1<<29)
3840#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3841#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3842#define TRANS_DP_PORT_SEL_MASK (3<<29)
3843#define TRANS_DP_AUDIO_ONLY (1<<26)
3844#define TRANS_DP_ENH_FRAMING (1<<18)
3845#define TRANS_DP_8BPC (0<<9)
3846#define TRANS_DP_10BPC (1<<9)
3847#define TRANS_DP_6BPC (2<<9)
3848#define TRANS_DP_12BPC (3<<9)
220cad3c 3849#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3850#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3851#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3852#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3853#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3854#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3855
3856/* SNB eDP training params */
3857/* SNB A-stepping */
3858#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3859#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3860#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3861#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3862/* SNB B-stepping */
3c5a62b5
YL
3863#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3864#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3865#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3866#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3867#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3868#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3869
1a2eb460
KP
3870/* IVB */
3871#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3872#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3873#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3874#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3875#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3876#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3877#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3878
3879/* legacy values */
3880#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3881#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3882#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3883#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3884#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3885
3886#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3887
cae5852d 3888#define FORCEWAKE 0xA18C
575155a9
JB
3889#define FORCEWAKE_VLV 0x1300b0
3890#define FORCEWAKE_ACK_VLV 0x1300b4
eb43f4af 3891#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3892#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3893#define FORCEWAKE_MT_ACK 0x130040
3894#define ECOBUS 0xa180
3895#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3896
dd202c6d
BW
3897#define GTFIFODBG 0x120000
3898#define GT_FIFO_CPU_ERROR_MASK 7
3899#define GT_FIFO_OVFERR (1<<2)
3900#define GT_FIFO_IAWRERR (1<<1)
3901#define GT_FIFO_IARDERR (1<<0)
3902
91355834 3903#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3904#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3905
80e829fa
DV
3906#define GEN6_UCGCTL1 0x9400
3907# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 3908# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 3909
406478dc 3910#define GEN6_UCGCTL2 0x9404
eae66b50 3911# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 3912# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3913# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3914
3b8d8d91 3915#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3916#define GEN6_TURBO_DISABLE (1<<31)
3917#define GEN6_FREQUENCY(x) ((x)<<25)
3918#define GEN6_OFFSET(x) ((x)<<19)
3919#define GEN6_AGGRESSIVE_TURBO (0<<15)
3920#define GEN6_RC_VIDEO_FREQ 0xA00C
3921#define GEN6_RC_CONTROL 0xA090
3922#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3923#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3924#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3925#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3926#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3927#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3928#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3929#define GEN6_RP_DOWN_TIMEOUT 0xA010
3930#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3931#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3932#define GEN6_CAGF_SHIFT 8
3933#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3934#define GEN6_RP_CONTROL 0xA024
3935#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3936#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3937#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3938#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3939#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3940#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3941#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3942#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3943#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3944#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3945#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3946#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3947#define GEN6_RP_UP_THRESHOLD 0xA02C
3948#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3949#define GEN6_RP_CUR_UP_EI 0xA050
3950#define GEN6_CURICONT_MASK 0xffffff
3951#define GEN6_RP_CUR_UP 0xA054
3952#define GEN6_CURBSYTAVG_MASK 0xffffff
3953#define GEN6_RP_PREV_UP 0xA058
3954#define GEN6_RP_CUR_DOWN_EI 0xA05C
3955#define GEN6_CURIAVG_MASK 0xffffff
3956#define GEN6_RP_CUR_DOWN 0xA060
3957#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3958#define GEN6_RP_UP_EI 0xA068
3959#define GEN6_RP_DOWN_EI 0xA06C
3960#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3961#define GEN6_RC_STATE 0xA094
3962#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3963#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3964#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3965#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3966#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3967#define GEN6_RC_SLEEP 0xA0B0
3968#define GEN6_RC1e_THRESHOLD 0xA0B4
3969#define GEN6_RC6_THRESHOLD 0xA0B8
3970#define GEN6_RC6p_THRESHOLD 0xA0BC
3971#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3972#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3973
3974#define GEN6_PMISR 0x44020
4912d041 3975#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3976#define GEN6_PMIIR 0x44028
3977#define GEN6_PMIER 0x4402C
3978#define GEN6_PM_MBOX_EVENT (1<<25)
3979#define GEN6_PM_THERMAL_EVENT (1<<24)
3980#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3981#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3982#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3983#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3984#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3985#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3986 GEN6_PM_RP_DOWN_THRESHOLD | \
3987 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 3988
cce66a28
BW
3989#define GEN6_GT_GFX_RC6_LOCKED 0x138104
3990#define GEN6_GT_GFX_RC6 0x138108
3991#define GEN6_GT_GFX_RC6p 0x13810C
3992#define GEN6_GT_GFX_RC6pp 0x138110
3993
8fd26859
CW
3994#define GEN6_PCODE_MAILBOX 0x138124
3995#define GEN6_PCODE_READY (1<<31)
a6044e23 3996#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3997#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3998#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3999#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4000#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 4001
4d85529d
BW
4002#define GEN6_GT_CORE_STATUS 0x138060
4003#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4004#define GEN6_RCn_MASK 7
4005#define GEN6_RC0 0
4006#define GEN6_RC3 2
4007#define GEN6_RC6 3
4008#define GEN6_RC7 4
4009
e0dac65e
WF
4010#define G4X_AUD_VID_DID 0x62020
4011#define INTEL_AUDIO_DEVCL 0x808629FB
4012#define INTEL_AUDIO_DEVBLC 0x80862801
4013#define INTEL_AUDIO_DEVCTG 0x80862802
4014
4015#define G4X_AUD_CNTL_ST 0x620B4
4016#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4017#define G4X_ELDV_DEVCTG (1 << 14)
4018#define G4X_ELD_ADDR (0xf << 5)
4019#define G4X_ELD_ACK (1 << 4)
4020#define G4X_HDMIW_HDMIEDID 0x6210C
4021
1202b4c6
WF
4022#define IBX_HDMIW_HDMIEDID_A 0xE2050
4023#define IBX_AUD_CNTL_ST_A 0xE20B4
4024#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4025#define IBX_ELD_ADDRESS (0x1f << 5)
4026#define IBX_ELD_ACK (1 << 4)
4027#define IBX_AUD_CNTL_ST2 0xE20C0
4028#define IBX_ELD_VALIDB (1 << 0)
4029#define IBX_CP_READYB (1 << 1)
4030
4031#define CPT_HDMIW_HDMIEDID_A 0xE5050
4032#define CPT_AUD_CNTL_ST_A 0xE50B4
4033#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4034
ae662d31
EA
4035/* These are the 4 32-bit write offset registers for each stream
4036 * output buffer. It determines the offset from the
4037 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4038 */
4039#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4040
b6daa025
WF
4041#define IBX_AUD_CONFIG_A 0xe2000
4042#define CPT_AUD_CONFIG_A 0xe5000
4043#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4044#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4045#define AUD_CONFIG_UPPER_N_SHIFT 20
4046#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4047#define AUD_CONFIG_LOWER_N_SHIFT 4
4048#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4049#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4050#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4051#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4052
9eb3a752
ED
4053/* HSW Power Wells */
4054#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4055#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4056#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4057#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4058#define HSW_PWR_WELL_ENABLE (1<<31)
4059#define HSW_PWR_WELL_STATE (1<<30)
4060#define HSW_PWR_WELL_CTL5 0x45410
4061#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4062#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4063#define HSW_PWR_WELL_FORCE_ON (1<<19)
4064#define HSW_PWR_WELL_CTL6 0x45414
4065
e7e104c3
ED
4066/* Per-pipe DDI Function Control */
4067#define PIPE_DDI_FUNC_CTL_A 0x60400
4068#define PIPE_DDI_FUNC_CTL_B 0x61400
4069#define PIPE_DDI_FUNC_CTL_C 0x62400
4070#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4071#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4072 PIPE_DDI_FUNC_CTL_A, \
4073 PIPE_DDI_FUNC_CTL_B)
4074#define PIPE_DDI_FUNC_ENABLE (1<<31)
4075/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4076#define PIPE_DDI_PORT_MASK (0xf<<28)
4077#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4078#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4079#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4080#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4081#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4082#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4083#define PIPE_DDI_BPC_8 (0<<20)
4084#define PIPE_DDI_BPC_10 (1<<20)
4085#define PIPE_DDI_BPC_6 (2<<20)
4086#define PIPE_DDI_BPC_12 (3<<20)
4087#define PIPE_DDI_BFI_ENABLE (1<<4)
4088#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4089#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4090#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4091
0e87f667
ED
4092/* DisplayPort Transport Control */
4093#define DP_TP_CTL_A 0x64040
4094#define DP_TP_CTL_B 0x64140
4095#define DP_TP_CTL(port) _PORT(port, \
4096 DP_TP_CTL_A, \
4097 DP_TP_CTL_B)
4098#define DP_TP_CTL_ENABLE (1<<31)
4099#define DP_TP_CTL_MODE_SST (0<<27)
4100#define DP_TP_CTL_MODE_MST (1<<27)
4101#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4102#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4103#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4104#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4105#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4106#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4107
e411b2c1
ED
4108/* DisplayPort Transport Status */
4109#define DP_TP_STATUS_A 0x64044
4110#define DP_TP_STATUS_B 0x64144
4111#define DP_TP_STATUS(port) _PORT(port, \
4112 DP_TP_STATUS_A, \
4113 DP_TP_STATUS_B)
4114#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4115
03f896a1
ED
4116/* DDI Buffer Control */
4117#define DDI_BUF_CTL_A 0x64000
4118#define DDI_BUF_CTL_B 0x64100
4119#define DDI_BUF_CTL(port) _PORT(port, \
4120 DDI_BUF_CTL_A, \
4121 DDI_BUF_CTL_B)
4122#define DDI_BUF_CTL_ENABLE (1<<31)
4123#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4124#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4125#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4126#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4127#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4128#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4129#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4130#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4131#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4132#define DDI_BUF_EMP_MASK (0xf<<24)
4133#define DDI_BUF_IS_IDLE (1<<7)
4134#define DDI_PORT_WIDTH_X1 (0<<1)
4135#define DDI_PORT_WIDTH_X2 (1<<1)
4136#define DDI_PORT_WIDTH_X4 (3<<1)
4137#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4138
bb879a44
ED
4139/* DDI Buffer Translations */
4140#define DDI_BUF_TRANS_A 0x64E00
4141#define DDI_BUF_TRANS_B 0x64E60
4142#define DDI_BUF_TRANS(port) _PORT(port, \
4143 DDI_BUF_TRANS_A, \
4144 DDI_BUF_TRANS_B)
4145
7501a4d8
ED
4146/* Sideband Interface (SBI) is programmed indirectly, via
4147 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4148 * which contains the payload */
4149#define SBI_ADDR 0xC6000
4150#define SBI_DATA 0xC6004
4151#define SBI_CTL_STAT 0xC6008
4152#define SBI_CTL_OP_CRRD (0x6<<8)
4153#define SBI_CTL_OP_CRWR (0x7<<8)
4154#define SBI_RESPONSE_FAIL (0x1<<1)
4155#define SBI_RESPONSE_SUCCESS (0x0<<1)
4156#define SBI_BUSY (0x1<<0)
4157#define SBI_READY (0x0<<0)
52f025ef 4158
ccf1c867
ED
4159/* SBI offsets */
4160#define SBI_SSCDIVINTPHASE6 0x0600
4161#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4162#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4163#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4164#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4165#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4166#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4167#define SBI_SSCCTL 0x020c
4168#define SBI_SSCCTL6 0x060C
4169#define SBI_SSCCTL_DISABLE (1<<0)
4170#define SBI_SSCAUXDIV6 0x0610
4171#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4172#define SBI_DBUFF0 0x2a00
4173
52f025ef
ED
4174/* LPT PIXCLK_GATE */
4175#define PIXCLK_GATE 0xC6020
4176#define PIXCLK_GATE_UNGATE 1<<0
4177#define PIXCLK_GATE_GATE 0<<0
4178
e93ea06a
ED
4179/* SPLL */
4180#define SPLL_CTL 0x46020
4181#define SPLL_PLL_ENABLE (1<<31)
4182#define SPLL_PLL_SCC (1<<28)
4183#define SPLL_PLL_NON_SCC (2<<28)
4184#define SPLL_PLL_FREQ_810MHz (0<<26)
4185#define SPLL_PLL_FREQ_1350MHz (1<<26)
4186
4dffc404
ED
4187/* WRPLL */
4188#define WRPLL_CTL1 0x46040
4189#define WRPLL_CTL2 0x46060
4190#define WRPLL_PLL_ENABLE (1<<31)
4191#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4192#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4193#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
4194
fec9181c
ED
4195/* Port clock selection */
4196#define PORT_CLK_SEL_A 0x46100
4197#define PORT_CLK_SEL_B 0x46104
4198#define PORT_CLK_SEL(port) _PORT(port, \
4199 PORT_CLK_SEL_A, \
4200 PORT_CLK_SEL_B)
4201#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4202#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4203#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4204#define PORT_CLK_SEL_SPLL (3<<29)
4205#define PORT_CLK_SEL_WRPLL1 (4<<29)
4206#define PORT_CLK_SEL_WRPLL2 (5<<29)
4207
4208/* Pipe clock selection */
4209#define PIPE_CLK_SEL_A 0x46140
4210#define PIPE_CLK_SEL_B 0x46144
4211#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4212 PIPE_CLK_SEL_A, \
4213 PIPE_CLK_SEL_B)
4214/* For each pipe, we need to select the corresponding port clock */
4215#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4216#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4217
90e8d31c
ED
4218/* LCPLL Control */
4219#define LCPLL_CTL 0x130040
4220#define LCPLL_PLL_DISABLE (1<<31)
4221#define LCPLL_PLL_LOCK (1<<30)
4222#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4223#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4224
69e94b7e
ED
4225/* Pipe WM_LINETIME - watermark line time */
4226#define PIPE_WM_LINETIME_A 0x45270
4227#define PIPE_WM_LINETIME_B 0x45274
4228#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4229 PIPE_WM_LINETIME_A, \
4230 PIPE_WM_LINETIME_A)
4231#define PIPE_WM_LINETIME_MASK (0x1ff)
4232#define PIPE_WM_LINETIME_TIME(x) ((x))
4233#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4234#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4235
4236/* SFUSE_STRAP */
4237#define SFUSE_STRAP 0xc2014
4238#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4239#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4240#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4241
585fb111 4242#endif /* _I915_REG_H_ */
This page took 0.530672 seconds and 5 git commands to generate.