Merge remote branch 'airlied/drm-next' into drm-intel-next
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
585fb111
JB
28/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
28d52043 33#define INTEL_GMCH_VGA_DISABLE (1 << 1)
585fb111
JB
34#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
241fa85b 39#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
40#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
49#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111
JB
55
56/* PCI config space */
57
58#define HPLLCC 0xc0 /* 855 only */
652c393a 59#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
60#define GC_CLOCK_133_200 (0 << 0)
61#define GC_CLOCK_100_200 (1 << 0)
62#define GC_CLOCK_100_133 (2 << 0)
63#define GC_CLOCK_166_250 (3 << 0)
64#define GCFGC 0xf0 /* 915+ only */
65#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
66#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
67#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
68#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
69#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
70#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
71#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
72#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
73#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
74#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
75#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
76#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
77#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
78#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
79#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
80#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
81#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
82#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
83#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
84#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
85#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
86#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
87#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 88#define LBB 0xf4
11ed50ec
BG
89#define GDRST 0xc0
90#define GDRST_FULL (0<<2)
91#define GDRST_RENDER (1<<2)
92#define GDRST_MEDIA (3<<2)
585fb111
JB
93
94/* VGA stuff */
95
96#define VGA_ST01_MDA 0x3ba
97#define VGA_ST01_CGA 0x3da
98
99#define VGA_MSR_WRITE 0x3c2
100#define VGA_MSR_READ 0x3cc
101#define VGA_MSR_MEM_EN (1<<1)
102#define VGA_MSR_CGA_MODE (1<<0)
103
104#define VGA_SR_INDEX 0x3c4
105#define VGA_SR_DATA 0x3c5
106
107#define VGA_AR_INDEX 0x3c0
108#define VGA_AR_VID_EN (1<<5)
109#define VGA_AR_DATA_WRITE 0x3c0
110#define VGA_AR_DATA_READ 0x3c1
111
112#define VGA_GR_INDEX 0x3ce
113#define VGA_GR_DATA 0x3cf
114/* GR05 */
115#define VGA_GR_MEM_READ_MODE_SHIFT 3
116#define VGA_GR_MEM_READ_MODE_PLANE 1
117/* GR06 */
118#define VGA_GR_MEM_MODE_MASK 0xc
119#define VGA_GR_MEM_MODE_SHIFT 2
120#define VGA_GR_MEM_A0000_AFFFF 0
121#define VGA_GR_MEM_A0000_BFFFF 1
122#define VGA_GR_MEM_B0000_B7FFF 2
123#define VGA_GR_MEM_B0000_BFFFF 3
124
125#define VGA_DACMASK 0x3c6
126#define VGA_DACRX 0x3c7
127#define VGA_DACWX 0x3c8
128#define VGA_DACDATA 0x3c9
129
130#define VGA_CR_INDEX_MDA 0x3b4
131#define VGA_CR_DATA_MDA 0x3b5
132#define VGA_CR_INDEX_CGA 0x3d4
133#define VGA_CR_DATA_CGA 0x3d5
134
135/*
136 * Memory interface instructions used by the kernel
137 */
138#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
139
140#define MI_NOOP MI_INSTR(0, 0)
141#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
142#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 143#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
144#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
145#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
146#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
147#define MI_FLUSH MI_INSTR(0x04, 0)
148#define MI_READ_FLUSH (1 << 0)
149#define MI_EXE_FLUSH (1 << 1)
150#define MI_NO_WRITE_FLUSH (1 << 2)
151#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
152#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
153#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
154#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
155#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
156#define MI_OVERLAY_CONTINUE (0x0<<21)
157#define MI_OVERLAY_ON (0x1<<21)
158#define MI_OVERLAY_OFF (0x2<<21)
585fb111
JB
159#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
160#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
161#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
162#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
163#define MI_STORE_DWORD_INDEX_SHIFT 2
164#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
165#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
166#define MI_BATCH_NON_SECURE (1)
167#define MI_BATCH_NON_SECURE_I965 (1<<8)
168#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
169
170/*
171 * 3D instructions used by the kernel
172 */
173#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
174
175#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
176#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
177#define SC_UPDATE_SCISSOR (0x1<<1)
178#define SC_ENABLE_MASK (0x1<<0)
179#define SC_ENABLE (0x1<<0)
180#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
181#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
182#define SCI_YMIN_MASK (0xffff<<16)
183#define SCI_XMIN_MASK (0xffff<<0)
184#define SCI_YMAX_MASK (0xffff<<16)
185#define SCI_XMAX_MASK (0xffff<<0)
186#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
187#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
188#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
189#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
190#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
191#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
192#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
193#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
194#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
195#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
196#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
197#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
198#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
199#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
200#define BLT_DEPTH_8 (0<<24)
201#define BLT_DEPTH_16_565 (1<<24)
202#define BLT_DEPTH_16_1555 (2<<24)
203#define BLT_DEPTH_32 (3<<24)
204#define BLT_ROP_GXCOPY (0xcc<<16)
205#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
206#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
207#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
208#define ASYNC_FLIP (1<<22)
209#define DISPLAY_PLANE_A (0<<20)
210#define DISPLAY_PLANE_B (1<<20)
211
212/*
de151cf6 213 * Fence registers
585fb111 214 */
de151cf6 215#define FENCE_REG_830_0 0x2000
dc529a4f 216#define FENCE_REG_945_8 0x3000
de151cf6
JB
217#define I830_FENCE_START_MASK 0x07f80000
218#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 219#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
220#define I830_FENCE_PITCH_SHIFT 4
221#define I830_FENCE_REG_VALID (1<<0)
e76a16de
EA
222#define I915_FENCE_MAX_PITCH_VAL 0x10
223#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 224#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
225
226#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 227#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 228
de151cf6
JB
229#define FENCE_REG_965_0 0x03000
230#define I965_FENCE_PITCH_SHIFT 2
231#define I965_FENCE_TILING_Y_SHIFT 1
232#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 233#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6
JB
234
235/*
236 * Instruction and interrupt control regs
237 */
63eeaf38 238#define PGTBL_ER 0x02024
585fb111
JB
239#define PRB0_TAIL 0x02030
240#define PRB0_HEAD 0x02034
241#define PRB0_START 0x02038
242#define PRB0_CTL 0x0203c
243#define TAIL_ADDR 0x001FFFF8
244#define HEAD_WRAP_COUNT 0xFFE00000
245#define HEAD_WRAP_ONE 0x00200000
246#define HEAD_ADDR 0x001FFFFC
247#define RING_NR_PAGES 0x001FF000
248#define RING_REPORT_MASK 0x00000006
249#define RING_REPORT_64K 0x00000002
250#define RING_REPORT_128K 0x00000004
251#define RING_NO_REPORT 0x00000000
252#define RING_VALID_MASK 0x00000001
253#define RING_VALID 0x00000001
254#define RING_INVALID 0x00000000
255#define PRB1_TAIL 0x02040 /* 915+ only */
256#define PRB1_HEAD 0x02044 /* 915+ only */
257#define PRB1_START 0x02048 /* 915+ only */
258#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
259#define IPEIR_I965 0x02064
260#define IPEHR_I965 0x02068
261#define INSTDONE_I965 0x0206c
262#define INSTPS 0x02070 /* 965+ only */
263#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
264#define ACTHD_I965 0x02074
265#define HWS_PGA 0x02080
266#define HWS_ADDRESS_MASK 0xfffff000
267#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
268#define PWRCTXA 0x2088 /* 965GM+ only */
269#define PWRCTX_EN (1<<0)
585fb111 270#define IPEIR 0x02088
63eeaf38
JB
271#define IPEHR 0x0208c
272#define INSTDONE 0x02090
585fb111
JB
273#define NOPID 0x02094
274#define HWSTAM 0x02098
275#define SCPD0 0x0209c /* 915+ only */
276#define IER 0x020a0
277#define IIR 0x020a4
278#define IMR 0x020a8
279#define ISR 0x020ac
280#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
281#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
282#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
283#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
284#define I915_HWB_OOM_INTERRUPT (1<<13)
285#define I915_SYNC_STATUS_INTERRUPT (1<<12)
286#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
287#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
288#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
289#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
290#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
291#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
292#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
293#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
294#define I915_DEBUG_INTERRUPT (1<<2)
295#define I915_USER_INTERRUPT (1<<1)
296#define I915_ASLE_INTERRUPT (1<<0)
297#define EIR 0x020b0
298#define EMR 0x020b4
299#define ESR 0x020b8
63eeaf38
JB
300#define GM45_ERROR_PAGE_TABLE (1<<5)
301#define GM45_ERROR_MEM_PRIV (1<<4)
302#define I915_ERROR_PAGE_TABLE (1<<4)
303#define GM45_ERROR_CP_PRIV (1<<3)
304#define I915_ERROR_MEMORY_REFRESH (1<<1)
305#define I915_ERROR_INSTRUCTION (1<<0)
585fb111
JB
306#define INSTPM 0x020c0
307#define ACTHD 0x020c8
308#define FW_BLC 0x020d8
7662c8bd 309#define FW_BLC2 0x020dc
585fb111 310#define FW_BLC_SELF 0x020e0 /* 915+ only */
7662c8bd
SL
311#define FW_BLC_SELF_EN (1<<15)
312#define MM_BURST_LENGTH 0x00700000
313#define MM_FIFO_WATERMARK 0x0001F000
314#define LM_BURST_LENGTH 0x00000700
315#define LM_FIFO_WATERMARK 0x0000001F
585fb111
JB
316#define MI_ARB_STATE 0x020e4 /* 915+ only */
317#define CACHE_MODE_0 0x02120 /* 915+ only */
318#define CM0_MASK_SHIFT 16
319#define CM0_IZ_OPT_DISABLE (1<<6)
320#define CM0_ZR_OPT_DISABLE (1<<5)
321#define CM0_DEPTH_EVICT_DISABLE (1<<4)
322#define CM0_COLOR_EVICT_DISABLE (1<<3)
323#define CM0_DEPTH_WRITE_DISABLE (1<<1)
324#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
325#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
326
de151cf6 327
585fb111
JB
328/*
329 * Framebuffer compression (915+ only)
330 */
331
332#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
333#define FBC_LL_BASE 0x03204 /* 4k page aligned */
334#define FBC_CONTROL 0x03208
335#define FBC_CTL_EN (1<<31)
336#define FBC_CTL_PERIODIC (1<<30)
337#define FBC_CTL_INTERVAL_SHIFT (16)
338#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
339#define FBC_CTL_STRIDE_SHIFT (5)
340#define FBC_CTL_FENCENO (1<<0)
341#define FBC_COMMAND 0x0320c
342#define FBC_CMD_COMPRESS (1<<0)
343#define FBC_STATUS 0x03210
344#define FBC_STAT_COMPRESSING (1<<31)
345#define FBC_STAT_COMPRESSED (1<<30)
346#define FBC_STAT_MODIFIED (1<<29)
347#define FBC_STAT_CURRENT_LINE (1<<0)
348#define FBC_CONTROL2 0x03214
349#define FBC_CTL_FENCE_DBL (0<<4)
350#define FBC_CTL_IDLE_IMM (0<<2)
351#define FBC_CTL_IDLE_FULL (1<<2)
352#define FBC_CTL_IDLE_LINE (2<<2)
353#define FBC_CTL_IDLE_DEBUG (3<<2)
354#define FBC_CTL_CPU_FENCE (1<<1)
355#define FBC_CTL_PLANEA (0<<0)
356#define FBC_CTL_PLANEB (1<<0)
357#define FBC_FENCE_OFF 0x0321b
80824003 358#define FBC_TAG 0x03300
585fb111
JB
359
360#define FBC_LL_SIZE (1536)
361
74dff282
JB
362/* Framebuffer compression for GM45+ */
363#define DPFC_CB_BASE 0x3200
364#define DPFC_CONTROL 0x3208
365#define DPFC_CTL_EN (1<<31)
366#define DPFC_CTL_PLANEA (0<<30)
367#define DPFC_CTL_PLANEB (1<<30)
368#define DPFC_CTL_FENCE_EN (1<<29)
369#define DPFC_SR_EN (1<<10)
370#define DPFC_CTL_LIMIT_1X (0<<6)
371#define DPFC_CTL_LIMIT_2X (1<<6)
372#define DPFC_CTL_LIMIT_4X (2<<6)
373#define DPFC_RECOMP_CTL 0x320c
374#define DPFC_RECOMP_STALL_EN (1<<27)
375#define DPFC_RECOMP_STALL_WM_SHIFT (16)
376#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
377#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
378#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
379#define DPFC_STATUS 0x3210
380#define DPFC_INVAL_SEG_SHIFT (16)
381#define DPFC_INVAL_SEG_MASK (0x07ff0000)
382#define DPFC_COMP_SEG_SHIFT (0)
383#define DPFC_COMP_SEG_MASK (0x000003ff)
384#define DPFC_STATUS2 0x3214
385#define DPFC_FENCE_YOFF 0x3218
386#define DPFC_CHICKEN 0x3224
387#define DPFC_HT_MODIFY (1<<31)
388
585fb111
JB
389/*
390 * GPIO regs
391 */
392#define GPIOA 0x5010
393#define GPIOB 0x5014
394#define GPIOC 0x5018
395#define GPIOD 0x501c
396#define GPIOE 0x5020
397#define GPIOF 0x5024
398#define GPIOG 0x5028
399#define GPIOH 0x502c
400# define GPIO_CLOCK_DIR_MASK (1 << 0)
401# define GPIO_CLOCK_DIR_IN (0 << 1)
402# define GPIO_CLOCK_DIR_OUT (1 << 1)
403# define GPIO_CLOCK_VAL_MASK (1 << 2)
404# define GPIO_CLOCK_VAL_OUT (1 << 3)
405# define GPIO_CLOCK_VAL_IN (1 << 4)
406# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
407# define GPIO_DATA_DIR_MASK (1 << 8)
408# define GPIO_DATA_DIR_IN (0 << 9)
409# define GPIO_DATA_DIR_OUT (1 << 9)
410# define GPIO_DATA_VAL_MASK (1 << 10)
411# define GPIO_DATA_VAL_OUT (1 << 11)
412# define GPIO_DATA_VAL_IN (1 << 12)
413# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
414
415/*
416 * Clock control & power management
417 */
418
419#define VGA0 0x6000
420#define VGA1 0x6004
421#define VGA_PD 0x6010
422#define VGA0_PD_P2_DIV_4 (1 << 7)
423#define VGA0_PD_P1_DIV_2 (1 << 5)
424#define VGA0_PD_P1_SHIFT 0
425#define VGA0_PD_P1_MASK (0x1f << 0)
426#define VGA1_PD_P2_DIV_4 (1 << 15)
427#define VGA1_PD_P1_DIV_2 (1 << 13)
428#define VGA1_PD_P1_SHIFT 8
429#define VGA1_PD_P1_MASK (0x1f << 8)
430#define DPLL_A 0x06014
431#define DPLL_B 0x06018
432#define DPLL_VCO_ENABLE (1 << 31)
433#define DPLL_DVO_HIGH_SPEED (1 << 30)
434#define DPLL_SYNCLOCK_ENABLE (1 << 29)
435#define DPLL_VGA_MODE_DIS (1 << 28)
436#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
437#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
438#define DPLL_MODE_MASK (3 << 26)
439#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
440#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
441#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
442#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
443#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
444#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2177832f 445#define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
585fb111
JB
446
447#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
448#define I915_CRC_ERROR_ENABLE (1UL<<29)
449#define I915_CRC_DONE_ENABLE (1UL<<28)
450#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
451#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
452#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
453#define I915_DPST_EVENT_ENABLE (1UL<<23)
454#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
455#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
456#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
457#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
458#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
459#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
460#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
461#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
462#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
463#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
464#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
465#define I915_DPST_EVENT_STATUS (1UL<<7)
466#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
467#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
468#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
469#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
470#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
471#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
472
473#define SRX_INDEX 0x3c4
474#define SRX_DATA 0x3c5
475#define SR01 1
476#define SR01_SCREEN_OFF (1<<5)
477
478#define PPCR 0x61204
479#define PPCR_ON (1<<0)
480
481#define DVOB 0x61140
482#define DVOB_ON (1<<31)
483#define DVOC 0x61160
484#define DVOC_ON (1<<31)
485#define LVDS 0x61180
486#define LVDS_ON (1<<31)
487
488#define ADPA 0x61100
489#define ADPA_DPMS_MASK (~(3<<10))
490#define ADPA_DPMS_ON (0<<10)
491#define ADPA_DPMS_SUSPEND (1<<10)
492#define ADPA_DPMS_STANDBY (2<<10)
493#define ADPA_DPMS_OFF (3<<10)
494
495#define RING_TAIL 0x00
496#define TAIL_ADDR 0x001FFFF8
497#define RING_HEAD 0x04
498#define HEAD_WRAP_COUNT 0xFFE00000
499#define HEAD_WRAP_ONE 0x00200000
500#define HEAD_ADDR 0x001FFFFC
501#define RING_START 0x08
502#define START_ADDR 0xFFFFF000
503#define RING_LEN 0x0C
504#define RING_NR_PAGES 0x001FF000
505#define RING_REPORT_MASK 0x00000006
506#define RING_REPORT_64K 0x00000002
507#define RING_REPORT_128K 0x00000004
508#define RING_NO_REPORT 0x00000000
509#define RING_VALID_MASK 0x00000001
510#define RING_VALID 0x00000001
511#define RING_INVALID 0x00000000
512
513/* Scratch pad debug 0 reg:
514 */
515#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
516/*
517 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
518 * this field (only one bit may be set).
519 */
520#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
521#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2177832f 522#define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
585fb111
JB
523/* i830, required in DVO non-gang */
524#define PLL_P2_DIVIDE_BY_4 (1 << 23)
525#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
526#define PLL_REF_INPUT_DREFCLK (0 << 13)
527#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
528#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
529#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
530#define PLL_REF_INPUT_MASK (3 << 13)
531#define PLL_LOAD_PULSE_PHASE_SHIFT 9
b9055052
ZW
532/* IGDNG */
533# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
534# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
535# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
536# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
537# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
538
585fb111
JB
539/*
540 * Parallel to Serial Load Pulse phase selection.
541 * Selects the phase for the 10X DPLL clock for the PCIe
542 * digital display port. The range is 4 to 13; 10 or more
543 * is just a flip delay. The default is 6
544 */
545#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
546#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
547/*
548 * SDVO multiplier for 945G/GM. Not used on 965.
549 */
550#define SDVO_MULTIPLIER_MASK 0x000000ff
551#define SDVO_MULTIPLIER_SHIFT_HIRES 4
552#define SDVO_MULTIPLIER_SHIFT_VGA 0
553#define DPLL_A_MD 0x0601c /* 965+ only */
554/*
555 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
556 *
557 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
558 */
559#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
560#define DPLL_MD_UDI_DIVIDER_SHIFT 24
561/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
562#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
563#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
564/*
565 * SDVO/UDI pixel multiplier.
566 *
567 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
568 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
569 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
570 * dummy bytes in the datastream at an increased clock rate, with both sides of
571 * the link knowing how many bytes are fill.
572 *
573 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
574 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
575 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
576 * through an SDVO command.
577 *
578 * This register field has values of multiplication factor minus 1, with
579 * a maximum multiplier of 5 for SDVO.
580 */
581#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
582#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
583/*
584 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
585 * This best be set to the default value (3) or the CRT won't work. No,
586 * I don't entirely understand what this does...
587 */
588#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
589#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
590#define DPLL_B_MD 0x06020 /* 965+ only */
591#define FPA0 0x06040
592#define FPA1 0x06044
593#define FPB0 0x06048
594#define FPB1 0x0604c
595#define FP_N_DIV_MASK 0x003f0000
2177832f 596#define FP_N_IGD_DIV_MASK 0x00ff0000
585fb111
JB
597#define FP_N_DIV_SHIFT 16
598#define FP_M1_DIV_MASK 0x00003f00
599#define FP_M1_DIV_SHIFT 8
600#define FP_M2_DIV_MASK 0x0000003f
2177832f 601#define FP_M2_IGD_DIV_MASK 0x000000ff
585fb111
JB
602#define FP_M2_DIV_SHIFT 0
603#define DPLL_TEST 0x606c
604#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
605#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
606#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
607#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
608#define DPLLB_TEST_N_BYPASS (1 << 19)
609#define DPLLB_TEST_M_BYPASS (1 << 18)
610#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
611#define DPLLA_TEST_N_BYPASS (1 << 3)
612#define DPLLA_TEST_M_BYPASS (1 << 2)
613#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
614#define D_STATE 0x6104
652c393a
JB
615#define DSTATE_PLL_D3_OFF (1<<3)
616#define DSTATE_GFX_CLOCK_GATING (1<<1)
617#define DSTATE_DOT_CLOCK_GATING (1<<0)
618#define DSPCLK_GATE_D 0x6200
619# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
620# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
621# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
622# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
623# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
624# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
625# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
626# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
627# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
628# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
629# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
630# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
631# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
632# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
633# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
634# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
635# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
636# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
637# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
638# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
639# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
640# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
641# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
642# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
643# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
644# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
645# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
646# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
647/**
648 * This bit must be set on the 830 to prevent hangs when turning off the
649 * overlay scaler.
650 */
651# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
652# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
653# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
654# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
655# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
656
657#define RENCLK_GATE_D1 0x6204
658# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
659# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
660# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
661# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
662# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
663# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
664# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
665# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
666# define MAG_CLOCK_GATE_DISABLE (1 << 5)
667/** This bit must be unset on 855,865 */
668# define MECI_CLOCK_GATE_DISABLE (1 << 4)
669# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
670# define MEC_CLOCK_GATE_DISABLE (1 << 2)
671# define MECO_CLOCK_GATE_DISABLE (1 << 1)
672/** This bit must be set on 855,865. */
673# define SV_CLOCK_GATE_DISABLE (1 << 0)
674# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
675# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
676# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
677# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
678# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
679# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
680# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
681# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
682# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
683# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
684# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
685# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
686# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
687# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
688# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
689# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
690# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
691
692# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
693/** This bit must always be set on 965G/965GM */
694# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
695# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
696# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
697# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
698# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
699# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
700/** This bit must always be set on 965G */
701# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
702# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
703# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
704# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
705# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
706# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
707# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
708# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
709# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
710# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
711# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
712# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
713# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
714# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
715# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
716# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
717# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
718# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
719# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
720
721#define RENCLK_GATE_D2 0x6208
722#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
723#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
724#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
725#define RAMCLK_GATE_D 0x6210 /* CRL only */
726#define DEUC 0x6214 /* CRL only */
585fb111
JB
727
728/*
729 * Palette regs
730 */
731
732#define PALETTE_A 0x0a000
733#define PALETTE_B 0x0a800
734
673a394b
EA
735/* MCH MMIO space */
736
737/*
738 * MCHBAR mirror.
739 *
740 * This mirrors the MCHBAR MMIO space whose location is determined by
741 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
742 * every way. It is not accessible from the CP register read instructions.
743 *
744 */
745#define MCHBAR_MIRROR_BASE 0x10000
746
747/** 915-945 and GM965 MCH register controlling DRAM channel access */
748#define DCC 0x10200
749#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
750#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
751#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
752#define DCC_ADDRESSING_MODE_MASK (3 << 0)
753#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 754#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b
EA
755
756/** 965 MCH register controlling DRAM channel configuration */
757#define C0DRB3 0x10206
758#define C1DRB3 0x10606
759
b11248df
KP
760/* Clocking configuration register */
761#define CLKCFG 0x10c00
7662c8bd 762#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
763#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
764#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
765#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
766#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
767#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 768/* Note, below two are guess */
b11248df 769#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 770#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 771#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
772#define CLKCFG_MEM_533 (1 << 4)
773#define CLKCFG_MEM_667 (2 << 4)
774#define CLKCFG_MEM_800 (3 << 4)
775#define CLKCFG_MEM_MASK (7 << 4)
776
881ee988
KP
777/** GM965 GM45 render standby register */
778#define MCHBAR_RENDER_STANDBY 0x111B8
97f5ab66
JB
779#define RCX_SW_EXIT (1<<23)
780#define RSX_STATUS_MASK 0x00700000
7d57382e
EA
781#define PEG_BAND_GAP_DATA 0x14d68
782
585fb111
JB
783/*
784 * Overlay regs
785 */
786
787#define OVADD 0x30000
788#define DOVSTA 0x30008
789#define OC_BUF (0x3<<20)
790#define OGAMC5 0x30010
791#define OGAMC4 0x30014
792#define OGAMC3 0x30018
793#define OGAMC2 0x3001c
794#define OGAMC1 0x30020
795#define OGAMC0 0x30024
796
797/*
798 * Display engine regs
799 */
800
801/* Pipe A timing regs */
802#define HTOTAL_A 0x60000
803#define HBLANK_A 0x60004
804#define HSYNC_A 0x60008
805#define VTOTAL_A 0x6000c
806#define VBLANK_A 0x60010
807#define VSYNC_A 0x60014
808#define PIPEASRC 0x6001c
809#define BCLRPAT_A 0x60020
810
811/* Pipe B timing regs */
812#define HTOTAL_B 0x61000
813#define HBLANK_B 0x61004
814#define HSYNC_B 0x61008
815#define VTOTAL_B 0x6100c
816#define VBLANK_B 0x61010
817#define VSYNC_B 0x61014
818#define PIPEBSRC 0x6101c
819#define BCLRPAT_B 0x61020
820
821/* VGA port control */
822#define ADPA 0x61100
823#define ADPA_DAC_ENABLE (1<<31)
824#define ADPA_DAC_DISABLE 0
825#define ADPA_PIPE_SELECT_MASK (1<<30)
826#define ADPA_PIPE_A_SELECT 0
827#define ADPA_PIPE_B_SELECT (1<<30)
828#define ADPA_USE_VGA_HVPOLARITY (1<<15)
829#define ADPA_SETS_HVPOLARITY 0
830#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
831#define ADPA_VSYNC_CNTL_ENABLE 0
832#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
833#define ADPA_HSYNC_CNTL_ENABLE 0
834#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
835#define ADPA_VSYNC_ACTIVE_LOW 0
836#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
837#define ADPA_HSYNC_ACTIVE_LOW 0
838#define ADPA_DPMS_MASK (~(3<<10))
839#define ADPA_DPMS_ON (0<<10)
840#define ADPA_DPMS_SUSPEND (1<<10)
841#define ADPA_DPMS_STANDBY (2<<10)
842#define ADPA_DPMS_OFF (3<<10)
843
844/* Hotplug control (945+ only) */
845#define PORT_HOTPLUG_EN 0x61110
7d57382e 846#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 847#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 848#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 849#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 850#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 851#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
852#define SDVOB_HOTPLUG_INT_EN (1 << 26)
853#define SDVOC_HOTPLUG_INT_EN (1 << 25)
854#define TV_HOTPLUG_INT_EN (1 << 18)
855#define CRT_HOTPLUG_INT_EN (1 << 9)
856#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
857#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
858/* must use period 64 on GM45 according to docs */
859#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
860#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
861#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
862#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
863#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
864#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
865#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
866#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
867#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
868#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
869#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
870#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
871#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
5ca58282
JB
872#define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
873#define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
874 HDMIC_HOTPLUG_INT_EN | \
875 HDMID_HOTPLUG_INT_EN | \
876 SDVOB_HOTPLUG_INT_EN | \
877 SDVOC_HOTPLUG_INT_EN | \
878 TV_HOTPLUG_INT_EN | \
879 CRT_HOTPLUG_INT_EN)
771cb081 880
585fb111
JB
881
882#define PORT_HOTPLUG_STAT 0x61114
7d57382e 883#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 884#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 885#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 886#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 887#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 888#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
889#define CRT_HOTPLUG_INT_STATUS (1 << 11)
890#define TV_HOTPLUG_INT_STATUS (1 << 10)
891#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
892#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
893#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
894#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
895#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
896#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
897
898/* SDVO port control */
899#define SDVOB 0x61140
900#define SDVOC 0x61160
901#define SDVO_ENABLE (1 << 31)
902#define SDVO_PIPE_B_SELECT (1 << 30)
903#define SDVO_STALL_SELECT (1 << 29)
904#define SDVO_INTERRUPT_ENABLE (1 << 26)
905/**
906 * 915G/GM SDVO pixel multiplier.
907 *
908 * Programmed value is multiplier - 1, up to 5x.
909 *
910 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
911 */
912#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
913#define SDVO_PORT_MULTIPLY_SHIFT 23
914#define SDVO_PHASE_SELECT_MASK (15 << 19)
915#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
916#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
917#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
918#define SDVO_ENCODING_SDVO (0x0 << 10)
919#define SDVO_ENCODING_HDMI (0x2 << 10)
920/** Requird for HDMI operation */
921#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 922#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
923#define SDVO_AUDIO_ENABLE (1 << 6)
924/** New with 965, default is to be set */
925#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
926/** New with 965, default is to be set */
927#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
928#define SDVOB_PCIE_CONCURRENCY (1 << 3)
929#define SDVO_DETECTED (1 << 2)
930/* Bits to be preserved when writing */
931#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
932#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
933
934/* DVO port control */
935#define DVOA 0x61120
936#define DVOB 0x61140
937#define DVOC 0x61160
938#define DVO_ENABLE (1 << 31)
939#define DVO_PIPE_B_SELECT (1 << 30)
940#define DVO_PIPE_STALL_UNUSED (0 << 28)
941#define DVO_PIPE_STALL (1 << 28)
942#define DVO_PIPE_STALL_TV (2 << 28)
943#define DVO_PIPE_STALL_MASK (3 << 28)
944#define DVO_USE_VGA_SYNC (1 << 15)
945#define DVO_DATA_ORDER_I740 (0 << 14)
946#define DVO_DATA_ORDER_FP (1 << 14)
947#define DVO_VSYNC_DISABLE (1 << 11)
948#define DVO_HSYNC_DISABLE (1 << 10)
949#define DVO_VSYNC_TRISTATE (1 << 9)
950#define DVO_HSYNC_TRISTATE (1 << 8)
951#define DVO_BORDER_ENABLE (1 << 7)
952#define DVO_DATA_ORDER_GBRG (1 << 6)
953#define DVO_DATA_ORDER_RGGB (0 << 6)
954#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
955#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
956#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
957#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
958#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
959#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
960#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
961#define DVO_PRESERVE_MASK (0x7<<24)
962#define DVOA_SRCDIM 0x61124
963#define DVOB_SRCDIM 0x61144
964#define DVOC_SRCDIM 0x61164
965#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
966#define DVO_SRCDIM_VERTICAL_SHIFT 0
967
968/* LVDS port control */
969#define LVDS 0x61180
970/*
971 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
972 * the DPLL semantics change when the LVDS is assigned to that pipe.
973 */
974#define LVDS_PORT_EN (1 << 31)
975/* Selects pipe B for LVDS data. Must be set on pre-965. */
976#define LVDS_PIPEB_SELECT (1 << 30)
a3e17eb8
ZY
977/* Enable border for unscaled (or aspect-scaled) display */
978#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
979/*
980 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
981 * pixel.
982 */
983#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
984#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
985#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
986/*
987 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
988 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
989 * on.
990 */
991#define LVDS_A3_POWER_MASK (3 << 6)
992#define LVDS_A3_POWER_DOWN (0 << 6)
993#define LVDS_A3_POWER_UP (3 << 6)
994/*
995 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
996 * is set.
997 */
998#define LVDS_CLKB_POWER_MASK (3 << 4)
999#define LVDS_CLKB_POWER_DOWN (0 << 4)
1000#define LVDS_CLKB_POWER_UP (3 << 4)
1001/*
1002 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1003 * setting for whether we are in dual-channel mode. The B3 pair will
1004 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1005 */
1006#define LVDS_B0B3_POWER_MASK (3 << 2)
1007#define LVDS_B0B3_POWER_DOWN (0 << 2)
1008#define LVDS_B0B3_POWER_UP (3 << 2)
1009
1010/* Panel power sequencing */
1011#define PP_STATUS 0x61200
1012#define PP_ON (1 << 31)
1013/*
1014 * Indicates that all dependencies of the panel are on:
1015 *
1016 * - PLL enabled
1017 * - pipe enabled
1018 * - LVDS/DVOB/DVOC on
1019 */
1020#define PP_READY (1 << 30)
1021#define PP_SEQUENCE_NONE (0 << 28)
1022#define PP_SEQUENCE_ON (1 << 28)
1023#define PP_SEQUENCE_OFF (2 << 28)
1024#define PP_SEQUENCE_MASK 0x30000000
1025#define PP_CONTROL 0x61204
1026#define POWER_TARGET_ON (1 << 0)
1027#define PP_ON_DELAYS 0x61208
1028#define PP_OFF_DELAYS 0x6120c
1029#define PP_DIVISOR 0x61210
1030
1031/* Panel fitting */
1032#define PFIT_CONTROL 0x61230
1033#define PFIT_ENABLE (1 << 31)
1034#define PFIT_PIPE_MASK (3 << 29)
1035#define PFIT_PIPE_SHIFT 29
1036#define VERT_INTERP_DISABLE (0 << 10)
1037#define VERT_INTERP_BILINEAR (1 << 10)
1038#define VERT_INTERP_MASK (3 << 10)
1039#define VERT_AUTO_SCALE (1 << 9)
1040#define HORIZ_INTERP_DISABLE (0 << 6)
1041#define HORIZ_INTERP_BILINEAR (1 << 6)
1042#define HORIZ_INTERP_MASK (3 << 6)
1043#define HORIZ_AUTO_SCALE (1 << 5)
1044#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1045#define PFIT_FILTER_FUZZY (0 << 24)
1046#define PFIT_SCALING_AUTO (0 << 26)
1047#define PFIT_SCALING_PROGRAMMED (1 << 26)
1048#define PFIT_SCALING_PILLAR (2 << 26)
1049#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1050#define PFIT_PGM_RATIOS 0x61234
1051#define PFIT_VERT_SCALE_MASK 0xfff00000
1052#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1053/* Pre-965 */
1054#define PFIT_VERT_SCALE_SHIFT 20
1055#define PFIT_VERT_SCALE_MASK 0xfff00000
1056#define PFIT_HORIZ_SCALE_SHIFT 4
1057#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1058/* 965+ */
1059#define PFIT_VERT_SCALE_SHIFT_965 16
1060#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1061#define PFIT_HORIZ_SCALE_SHIFT_965 0
1062#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1063
585fb111
JB
1064#define PFIT_AUTO_RATIOS 0x61238
1065
1066/* Backlight control */
1067#define BLC_PWM_CTL 0x61254
1068#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1069#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1070#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1071/*
1072 * This is the most significant 15 bits of the number of backlight cycles in a
1073 * complete cycle of the modulated backlight control.
1074 *
1075 * The actual value is this field multiplied by two.
1076 */
1077#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1078#define BLM_LEGACY_MODE (1 << 16)
1079/*
1080 * This is the number of cycles out of the backlight modulation cycle for which
1081 * the backlight is on.
1082 *
1083 * This field must be no greater than the number of cycles in the complete
1084 * backlight modulation cycle.
1085 */
1086#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1087#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1088
0eb96d6e
JB
1089#define BLC_HIST_CTL 0x61260
1090
585fb111
JB
1091/* TV port control */
1092#define TV_CTL 0x68000
1093/** Enables the TV encoder */
1094# define TV_ENC_ENABLE (1 << 31)
1095/** Sources the TV encoder input from pipe B instead of A. */
1096# define TV_ENC_PIPEB_SELECT (1 << 30)
1097/** Outputs composite video (DAC A only) */
1098# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1099/** Outputs SVideo video (DAC B/C) */
1100# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1101/** Outputs Component video (DAC A/B/C) */
1102# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1103/** Outputs Composite and SVideo (DAC A/B/C) */
1104# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1105# define TV_TRILEVEL_SYNC (1 << 21)
1106/** Enables slow sync generation (945GM only) */
1107# define TV_SLOW_SYNC (1 << 20)
1108/** Selects 4x oversampling for 480i and 576p */
1109# define TV_OVERSAMPLE_4X (0 << 18)
1110/** Selects 2x oversampling for 720p and 1080i */
1111# define TV_OVERSAMPLE_2X (1 << 18)
1112/** Selects no oversampling for 1080p */
1113# define TV_OVERSAMPLE_NONE (2 << 18)
1114/** Selects 8x oversampling */
1115# define TV_OVERSAMPLE_8X (3 << 18)
1116/** Selects progressive mode rather than interlaced */
1117# define TV_PROGRESSIVE (1 << 17)
1118/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1119# define TV_PAL_BURST (1 << 16)
1120/** Field for setting delay of Y compared to C */
1121# define TV_YC_SKEW_MASK (7 << 12)
1122/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1123# define TV_ENC_SDP_FIX (1 << 11)
1124/**
1125 * Enables a fix for the 915GM only.
1126 *
1127 * Not sure what it does.
1128 */
1129# define TV_ENC_C0_FIX (1 << 10)
1130/** Bits that must be preserved by software */
d2d9f232 1131# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1132# define TV_FUSE_STATE_MASK (3 << 4)
1133/** Read-only state that reports all features enabled */
1134# define TV_FUSE_STATE_ENABLED (0 << 4)
1135/** Read-only state that reports that Macrovision is disabled in hardware*/
1136# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1137/** Read-only state that reports that TV-out is disabled in hardware. */
1138# define TV_FUSE_STATE_DISABLED (2 << 4)
1139/** Normal operation */
1140# define TV_TEST_MODE_NORMAL (0 << 0)
1141/** Encoder test pattern 1 - combo pattern */
1142# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1143/** Encoder test pattern 2 - full screen vertical 75% color bars */
1144# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1145/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1146# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1147/** Encoder test pattern 4 - random noise */
1148# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1149/** Encoder test pattern 5 - linear color ramps */
1150# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1151/**
1152 * This test mode forces the DACs to 50% of full output.
1153 *
1154 * This is used for load detection in combination with TVDAC_SENSE_MASK
1155 */
1156# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1157# define TV_TEST_MODE_MASK (7 << 0)
1158
1159#define TV_DAC 0x68004
1160/**
1161 * Reports that DAC state change logic has reported change (RO).
1162 *
1163 * This gets cleared when TV_DAC_STATE_EN is cleared
1164*/
1165# define TVDAC_STATE_CHG (1 << 31)
1166# define TVDAC_SENSE_MASK (7 << 28)
1167/** Reports that DAC A voltage is above the detect threshold */
1168# define TVDAC_A_SENSE (1 << 30)
1169/** Reports that DAC B voltage is above the detect threshold */
1170# define TVDAC_B_SENSE (1 << 29)
1171/** Reports that DAC C voltage is above the detect threshold */
1172# define TVDAC_C_SENSE (1 << 28)
1173/**
1174 * Enables DAC state detection logic, for load-based TV detection.
1175 *
1176 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1177 * to off, for load detection to work.
1178 */
1179# define TVDAC_STATE_CHG_EN (1 << 27)
1180/** Sets the DAC A sense value to high */
1181# define TVDAC_A_SENSE_CTL (1 << 26)
1182/** Sets the DAC B sense value to high */
1183# define TVDAC_B_SENSE_CTL (1 << 25)
1184/** Sets the DAC C sense value to high */
1185# define TVDAC_C_SENSE_CTL (1 << 24)
1186/** Overrides the ENC_ENABLE and DAC voltage levels */
1187# define DAC_CTL_OVERRIDE (1 << 7)
1188/** Sets the slew rate. Must be preserved in software */
1189# define ENC_TVDAC_SLEW_FAST (1 << 6)
1190# define DAC_A_1_3_V (0 << 4)
1191# define DAC_A_1_1_V (1 << 4)
1192# define DAC_A_0_7_V (2 << 4)
cb66c692 1193# define DAC_A_MASK (3 << 4)
585fb111
JB
1194# define DAC_B_1_3_V (0 << 2)
1195# define DAC_B_1_1_V (1 << 2)
1196# define DAC_B_0_7_V (2 << 2)
cb66c692 1197# define DAC_B_MASK (3 << 2)
585fb111
JB
1198# define DAC_C_1_3_V (0 << 0)
1199# define DAC_C_1_1_V (1 << 0)
1200# define DAC_C_0_7_V (2 << 0)
cb66c692 1201# define DAC_C_MASK (3 << 0)
585fb111
JB
1202
1203/**
1204 * CSC coefficients are stored in a floating point format with 9 bits of
1205 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1206 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1207 * -1 (0x3) being the only legal negative value.
1208 */
1209#define TV_CSC_Y 0x68010
1210# define TV_RY_MASK 0x07ff0000
1211# define TV_RY_SHIFT 16
1212# define TV_GY_MASK 0x00000fff
1213# define TV_GY_SHIFT 0
1214
1215#define TV_CSC_Y2 0x68014
1216# define TV_BY_MASK 0x07ff0000
1217# define TV_BY_SHIFT 16
1218/**
1219 * Y attenuation for component video.
1220 *
1221 * Stored in 1.9 fixed point.
1222 */
1223# define TV_AY_MASK 0x000003ff
1224# define TV_AY_SHIFT 0
1225
1226#define TV_CSC_U 0x68018
1227# define TV_RU_MASK 0x07ff0000
1228# define TV_RU_SHIFT 16
1229# define TV_GU_MASK 0x000007ff
1230# define TV_GU_SHIFT 0
1231
1232#define TV_CSC_U2 0x6801c
1233# define TV_BU_MASK 0x07ff0000
1234# define TV_BU_SHIFT 16
1235/**
1236 * U attenuation for component video.
1237 *
1238 * Stored in 1.9 fixed point.
1239 */
1240# define TV_AU_MASK 0x000003ff
1241# define TV_AU_SHIFT 0
1242
1243#define TV_CSC_V 0x68020
1244# define TV_RV_MASK 0x0fff0000
1245# define TV_RV_SHIFT 16
1246# define TV_GV_MASK 0x000007ff
1247# define TV_GV_SHIFT 0
1248
1249#define TV_CSC_V2 0x68024
1250# define TV_BV_MASK 0x07ff0000
1251# define TV_BV_SHIFT 16
1252/**
1253 * V attenuation for component video.
1254 *
1255 * Stored in 1.9 fixed point.
1256 */
1257# define TV_AV_MASK 0x000007ff
1258# define TV_AV_SHIFT 0
1259
1260#define TV_CLR_KNOBS 0x68028
1261/** 2s-complement brightness adjustment */
1262# define TV_BRIGHTNESS_MASK 0xff000000
1263# define TV_BRIGHTNESS_SHIFT 24
1264/** Contrast adjustment, as a 2.6 unsigned floating point number */
1265# define TV_CONTRAST_MASK 0x00ff0000
1266# define TV_CONTRAST_SHIFT 16
1267/** Saturation adjustment, as a 2.6 unsigned floating point number */
1268# define TV_SATURATION_MASK 0x0000ff00
1269# define TV_SATURATION_SHIFT 8
1270/** Hue adjustment, as an integer phase angle in degrees */
1271# define TV_HUE_MASK 0x000000ff
1272# define TV_HUE_SHIFT 0
1273
1274#define TV_CLR_LEVEL 0x6802c
1275/** Controls the DAC level for black */
1276# define TV_BLACK_LEVEL_MASK 0x01ff0000
1277# define TV_BLACK_LEVEL_SHIFT 16
1278/** Controls the DAC level for blanking */
1279# define TV_BLANK_LEVEL_MASK 0x000001ff
1280# define TV_BLANK_LEVEL_SHIFT 0
1281
1282#define TV_H_CTL_1 0x68030
1283/** Number of pixels in the hsync. */
1284# define TV_HSYNC_END_MASK 0x1fff0000
1285# define TV_HSYNC_END_SHIFT 16
1286/** Total number of pixels minus one in the line (display and blanking). */
1287# define TV_HTOTAL_MASK 0x00001fff
1288# define TV_HTOTAL_SHIFT 0
1289
1290#define TV_H_CTL_2 0x68034
1291/** Enables the colorburst (needed for non-component color) */
1292# define TV_BURST_ENA (1 << 31)
1293/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1294# define TV_HBURST_START_SHIFT 16
1295# define TV_HBURST_START_MASK 0x1fff0000
1296/** Length of the colorburst */
1297# define TV_HBURST_LEN_SHIFT 0
1298# define TV_HBURST_LEN_MASK 0x0001fff
1299
1300#define TV_H_CTL_3 0x68038
1301/** End of hblank, measured in pixels minus one from start of hsync */
1302# define TV_HBLANK_END_SHIFT 16
1303# define TV_HBLANK_END_MASK 0x1fff0000
1304/** Start of hblank, measured in pixels minus one from start of hsync */
1305# define TV_HBLANK_START_SHIFT 0
1306# define TV_HBLANK_START_MASK 0x0001fff
1307
1308#define TV_V_CTL_1 0x6803c
1309/** XXX */
1310# define TV_NBR_END_SHIFT 16
1311# define TV_NBR_END_MASK 0x07ff0000
1312/** XXX */
1313# define TV_VI_END_F1_SHIFT 8
1314# define TV_VI_END_F1_MASK 0x00003f00
1315/** XXX */
1316# define TV_VI_END_F2_SHIFT 0
1317# define TV_VI_END_F2_MASK 0x0000003f
1318
1319#define TV_V_CTL_2 0x68040
1320/** Length of vsync, in half lines */
1321# define TV_VSYNC_LEN_MASK 0x07ff0000
1322# define TV_VSYNC_LEN_SHIFT 16
1323/** Offset of the start of vsync in field 1, measured in one less than the
1324 * number of half lines.
1325 */
1326# define TV_VSYNC_START_F1_MASK 0x00007f00
1327# define TV_VSYNC_START_F1_SHIFT 8
1328/**
1329 * Offset of the start of vsync in field 2, measured in one less than the
1330 * number of half lines.
1331 */
1332# define TV_VSYNC_START_F2_MASK 0x0000007f
1333# define TV_VSYNC_START_F2_SHIFT 0
1334
1335#define TV_V_CTL_3 0x68044
1336/** Enables generation of the equalization signal */
1337# define TV_EQUAL_ENA (1 << 31)
1338/** Length of vsync, in half lines */
1339# define TV_VEQ_LEN_MASK 0x007f0000
1340# define TV_VEQ_LEN_SHIFT 16
1341/** Offset of the start of equalization in field 1, measured in one less than
1342 * the number of half lines.
1343 */
1344# define TV_VEQ_START_F1_MASK 0x0007f00
1345# define TV_VEQ_START_F1_SHIFT 8
1346/**
1347 * Offset of the start of equalization in field 2, measured in one less than
1348 * the number of half lines.
1349 */
1350# define TV_VEQ_START_F2_MASK 0x000007f
1351# define TV_VEQ_START_F2_SHIFT 0
1352
1353#define TV_V_CTL_4 0x68048
1354/**
1355 * Offset to start of vertical colorburst, measured in one less than the
1356 * number of lines from vertical start.
1357 */
1358# define TV_VBURST_START_F1_MASK 0x003f0000
1359# define TV_VBURST_START_F1_SHIFT 16
1360/**
1361 * Offset to the end of vertical colorburst, measured in one less than the
1362 * number of lines from the start of NBR.
1363 */
1364# define TV_VBURST_END_F1_MASK 0x000000ff
1365# define TV_VBURST_END_F1_SHIFT 0
1366
1367#define TV_V_CTL_5 0x6804c
1368/**
1369 * Offset to start of vertical colorburst, measured in one less than the
1370 * number of lines from vertical start.
1371 */
1372# define TV_VBURST_START_F2_MASK 0x003f0000
1373# define TV_VBURST_START_F2_SHIFT 16
1374/**
1375 * Offset to the end of vertical colorburst, measured in one less than the
1376 * number of lines from the start of NBR.
1377 */
1378# define TV_VBURST_END_F2_MASK 0x000000ff
1379# define TV_VBURST_END_F2_SHIFT 0
1380
1381#define TV_V_CTL_6 0x68050
1382/**
1383 * Offset to start of vertical colorburst, measured in one less than the
1384 * number of lines from vertical start.
1385 */
1386# define TV_VBURST_START_F3_MASK 0x003f0000
1387# define TV_VBURST_START_F3_SHIFT 16
1388/**
1389 * Offset to the end of vertical colorburst, measured in one less than the
1390 * number of lines from the start of NBR.
1391 */
1392# define TV_VBURST_END_F3_MASK 0x000000ff
1393# define TV_VBURST_END_F3_SHIFT 0
1394
1395#define TV_V_CTL_7 0x68054
1396/**
1397 * Offset to start of vertical colorburst, measured in one less than the
1398 * number of lines from vertical start.
1399 */
1400# define TV_VBURST_START_F4_MASK 0x003f0000
1401# define TV_VBURST_START_F4_SHIFT 16
1402/**
1403 * Offset to the end of vertical colorburst, measured in one less than the
1404 * number of lines from the start of NBR.
1405 */
1406# define TV_VBURST_END_F4_MASK 0x000000ff
1407# define TV_VBURST_END_F4_SHIFT 0
1408
1409#define TV_SC_CTL_1 0x68060
1410/** Turns on the first subcarrier phase generation DDA */
1411# define TV_SC_DDA1_EN (1 << 31)
1412/** Turns on the first subcarrier phase generation DDA */
1413# define TV_SC_DDA2_EN (1 << 30)
1414/** Turns on the first subcarrier phase generation DDA */
1415# define TV_SC_DDA3_EN (1 << 29)
1416/** Sets the subcarrier DDA to reset frequency every other field */
1417# define TV_SC_RESET_EVERY_2 (0 << 24)
1418/** Sets the subcarrier DDA to reset frequency every fourth field */
1419# define TV_SC_RESET_EVERY_4 (1 << 24)
1420/** Sets the subcarrier DDA to reset frequency every eighth field */
1421# define TV_SC_RESET_EVERY_8 (2 << 24)
1422/** Sets the subcarrier DDA to never reset the frequency */
1423# define TV_SC_RESET_NEVER (3 << 24)
1424/** Sets the peak amplitude of the colorburst.*/
1425# define TV_BURST_LEVEL_MASK 0x00ff0000
1426# define TV_BURST_LEVEL_SHIFT 16
1427/** Sets the increment of the first subcarrier phase generation DDA */
1428# define TV_SCDDA1_INC_MASK 0x00000fff
1429# define TV_SCDDA1_INC_SHIFT 0
1430
1431#define TV_SC_CTL_2 0x68064
1432/** Sets the rollover for the second subcarrier phase generation DDA */
1433# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1434# define TV_SCDDA2_SIZE_SHIFT 16
1435/** Sets the increent of the second subcarrier phase generation DDA */
1436# define TV_SCDDA2_INC_MASK 0x00007fff
1437# define TV_SCDDA2_INC_SHIFT 0
1438
1439#define TV_SC_CTL_3 0x68068
1440/** Sets the rollover for the third subcarrier phase generation DDA */
1441# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1442# define TV_SCDDA3_SIZE_SHIFT 16
1443/** Sets the increent of the third subcarrier phase generation DDA */
1444# define TV_SCDDA3_INC_MASK 0x00007fff
1445# define TV_SCDDA3_INC_SHIFT 0
1446
1447#define TV_WIN_POS 0x68070
1448/** X coordinate of the display from the start of horizontal active */
1449# define TV_XPOS_MASK 0x1fff0000
1450# define TV_XPOS_SHIFT 16
1451/** Y coordinate of the display from the start of vertical active (NBR) */
1452# define TV_YPOS_MASK 0x00000fff
1453# define TV_YPOS_SHIFT 0
1454
1455#define TV_WIN_SIZE 0x68074
1456/** Horizontal size of the display window, measured in pixels*/
1457# define TV_XSIZE_MASK 0x1fff0000
1458# define TV_XSIZE_SHIFT 16
1459/**
1460 * Vertical size of the display window, measured in pixels.
1461 *
1462 * Must be even for interlaced modes.
1463 */
1464# define TV_YSIZE_MASK 0x00000fff
1465# define TV_YSIZE_SHIFT 0
1466
1467#define TV_FILTER_CTL_1 0x68080
1468/**
1469 * Enables automatic scaling calculation.
1470 *
1471 * If set, the rest of the registers are ignored, and the calculated values can
1472 * be read back from the register.
1473 */
1474# define TV_AUTO_SCALE (1 << 31)
1475/**
1476 * Disables the vertical filter.
1477 *
1478 * This is required on modes more than 1024 pixels wide */
1479# define TV_V_FILTER_BYPASS (1 << 29)
1480/** Enables adaptive vertical filtering */
1481# define TV_VADAPT (1 << 28)
1482# define TV_VADAPT_MODE_MASK (3 << 26)
1483/** Selects the least adaptive vertical filtering mode */
1484# define TV_VADAPT_MODE_LEAST (0 << 26)
1485/** Selects the moderately adaptive vertical filtering mode */
1486# define TV_VADAPT_MODE_MODERATE (1 << 26)
1487/** Selects the most adaptive vertical filtering mode */
1488# define TV_VADAPT_MODE_MOST (3 << 26)
1489/**
1490 * Sets the horizontal scaling factor.
1491 *
1492 * This should be the fractional part of the horizontal scaling factor divided
1493 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1494 *
1495 * (src width - 1) / ((oversample * dest width) - 1)
1496 */
1497# define TV_HSCALE_FRAC_MASK 0x00003fff
1498# define TV_HSCALE_FRAC_SHIFT 0
1499
1500#define TV_FILTER_CTL_2 0x68084
1501/**
1502 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1503 *
1504 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1505 */
1506# define TV_VSCALE_INT_MASK 0x00038000
1507# define TV_VSCALE_INT_SHIFT 15
1508/**
1509 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1510 *
1511 * \sa TV_VSCALE_INT_MASK
1512 */
1513# define TV_VSCALE_FRAC_MASK 0x00007fff
1514# define TV_VSCALE_FRAC_SHIFT 0
1515
1516#define TV_FILTER_CTL_3 0x68088
1517/**
1518 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1519 *
1520 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1521 *
1522 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1523 */
1524# define TV_VSCALE_IP_INT_MASK 0x00038000
1525# define TV_VSCALE_IP_INT_SHIFT 15
1526/**
1527 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1528 *
1529 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1530 *
1531 * \sa TV_VSCALE_IP_INT_MASK
1532 */
1533# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1534# define TV_VSCALE_IP_FRAC_SHIFT 0
1535
1536#define TV_CC_CONTROL 0x68090
1537# define TV_CC_ENABLE (1 << 31)
1538/**
1539 * Specifies which field to send the CC data in.
1540 *
1541 * CC data is usually sent in field 0.
1542 */
1543# define TV_CC_FID_MASK (1 << 27)
1544# define TV_CC_FID_SHIFT 27
1545/** Sets the horizontal position of the CC data. Usually 135. */
1546# define TV_CC_HOFF_MASK 0x03ff0000
1547# define TV_CC_HOFF_SHIFT 16
1548/** Sets the vertical position of the CC data. Usually 21 */
1549# define TV_CC_LINE_MASK 0x0000003f
1550# define TV_CC_LINE_SHIFT 0
1551
1552#define TV_CC_DATA 0x68094
1553# define TV_CC_RDY (1 << 31)
1554/** Second word of CC data to be transmitted. */
1555# define TV_CC_DATA_2_MASK 0x007f0000
1556# define TV_CC_DATA_2_SHIFT 16
1557/** First word of CC data to be transmitted. */
1558# define TV_CC_DATA_1_MASK 0x0000007f
1559# define TV_CC_DATA_1_SHIFT 0
1560
1561#define TV_H_LUMA_0 0x68100
1562#define TV_H_LUMA_59 0x681ec
1563#define TV_H_CHROMA_0 0x68200
1564#define TV_H_CHROMA_59 0x682ec
1565#define TV_V_LUMA_0 0x68300
1566#define TV_V_LUMA_42 0x683a8
1567#define TV_V_CHROMA_0 0x68400
1568#define TV_V_CHROMA_42 0x684a8
1569
040d87f1 1570/* Display Port */
32f9d658 1571#define DP_A 0x64000 /* eDP */
040d87f1
KP
1572#define DP_B 0x64100
1573#define DP_C 0x64200
1574#define DP_D 0x64300
1575
1576#define DP_PORT_EN (1 << 31)
1577#define DP_PIPEB_SELECT (1 << 30)
1578
1579/* Link training mode - select a suitable mode for each stage */
1580#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1581#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1582#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1583#define DP_LINK_TRAIN_OFF (3 << 28)
1584#define DP_LINK_TRAIN_MASK (3 << 28)
1585#define DP_LINK_TRAIN_SHIFT 28
1586
1587/* Signal voltages. These are mostly controlled by the other end */
1588#define DP_VOLTAGE_0_4 (0 << 25)
1589#define DP_VOLTAGE_0_6 (1 << 25)
1590#define DP_VOLTAGE_0_8 (2 << 25)
1591#define DP_VOLTAGE_1_2 (3 << 25)
1592#define DP_VOLTAGE_MASK (7 << 25)
1593#define DP_VOLTAGE_SHIFT 25
1594
1595/* Signal pre-emphasis levels, like voltages, the other end tells us what
1596 * they want
1597 */
1598#define DP_PRE_EMPHASIS_0 (0 << 22)
1599#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1600#define DP_PRE_EMPHASIS_6 (2 << 22)
1601#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1602#define DP_PRE_EMPHASIS_MASK (7 << 22)
1603#define DP_PRE_EMPHASIS_SHIFT 22
1604
1605/* How many wires to use. I guess 3 was too hard */
1606#define DP_PORT_WIDTH_1 (0 << 19)
1607#define DP_PORT_WIDTH_2 (1 << 19)
1608#define DP_PORT_WIDTH_4 (3 << 19)
1609#define DP_PORT_WIDTH_MASK (7 << 19)
1610
1611/* Mystic DPCD version 1.1 special mode */
1612#define DP_ENHANCED_FRAMING (1 << 18)
1613
32f9d658
ZW
1614/* eDP */
1615#define DP_PLL_FREQ_270MHZ (0 << 16)
1616#define DP_PLL_FREQ_160MHZ (1 << 16)
1617#define DP_PLL_FREQ_MASK (3 << 16)
1618
040d87f1
KP
1619/** locked once port is enabled */
1620#define DP_PORT_REVERSAL (1 << 15)
1621
32f9d658
ZW
1622/* eDP */
1623#define DP_PLL_ENABLE (1 << 14)
1624
040d87f1
KP
1625/** sends the clock on lane 15 of the PEG for debug */
1626#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1627
1628#define DP_SCRAMBLING_DISABLE (1 << 12)
5eb08b69 1629#define DP_SCRAMBLING_DISABLE_IGDNG (1 << 7)
040d87f1
KP
1630
1631/** limit RGB values to avoid confusing TVs */
1632#define DP_COLOR_RANGE_16_235 (1 << 8)
1633
1634/** Turn on the audio link */
1635#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1636
1637/** vs and hs sync polarity */
1638#define DP_SYNC_VS_HIGH (1 << 4)
1639#define DP_SYNC_HS_HIGH (1 << 3)
1640
1641/** A fantasy */
1642#define DP_DETECTED (1 << 2)
1643
1644/** The aux channel provides a way to talk to the
1645 * signal sink for DDC etc. Max packet size supported
1646 * is 20 bytes in each direction, hence the 5 fixed
1647 * data registers
1648 */
32f9d658
ZW
1649#define DPA_AUX_CH_CTL 0x64010
1650#define DPA_AUX_CH_DATA1 0x64014
1651#define DPA_AUX_CH_DATA2 0x64018
1652#define DPA_AUX_CH_DATA3 0x6401c
1653#define DPA_AUX_CH_DATA4 0x64020
1654#define DPA_AUX_CH_DATA5 0x64024
1655
040d87f1
KP
1656#define DPB_AUX_CH_CTL 0x64110
1657#define DPB_AUX_CH_DATA1 0x64114
1658#define DPB_AUX_CH_DATA2 0x64118
1659#define DPB_AUX_CH_DATA3 0x6411c
1660#define DPB_AUX_CH_DATA4 0x64120
1661#define DPB_AUX_CH_DATA5 0x64124
1662
1663#define DPC_AUX_CH_CTL 0x64210
1664#define DPC_AUX_CH_DATA1 0x64214
1665#define DPC_AUX_CH_DATA2 0x64218
1666#define DPC_AUX_CH_DATA3 0x6421c
1667#define DPC_AUX_CH_DATA4 0x64220
1668#define DPC_AUX_CH_DATA5 0x64224
1669
1670#define DPD_AUX_CH_CTL 0x64310
1671#define DPD_AUX_CH_DATA1 0x64314
1672#define DPD_AUX_CH_DATA2 0x64318
1673#define DPD_AUX_CH_DATA3 0x6431c
1674#define DPD_AUX_CH_DATA4 0x64320
1675#define DPD_AUX_CH_DATA5 0x64324
1676
1677#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1678#define DP_AUX_CH_CTL_DONE (1 << 30)
1679#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1680#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1681#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1682#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1683#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1684#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1685#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1686#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1687#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1688#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1689#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1690#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1691#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1692#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1693#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1694#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1695#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1696#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1697#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1698
1699/*
1700 * Computing GMCH M and N values for the Display Port link
1701 *
1702 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1703 *
1704 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1705 *
1706 * The GMCH value is used internally
1707 *
1708 * bytes_per_pixel is the number of bytes coming out of the plane,
1709 * which is after the LUTs, so we want the bytes for our color format.
1710 * For our current usage, this is always 3, one byte for R, G and B.
1711 */
1712#define PIPEA_GMCH_DATA_M 0x70050
1713#define PIPEB_GMCH_DATA_M 0x71050
1714
1715/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1716#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1717#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1718
1719#define PIPE_GMCH_DATA_M_MASK (0xffffff)
1720
1721#define PIPEA_GMCH_DATA_N 0x70054
1722#define PIPEB_GMCH_DATA_N 0x71054
1723#define PIPE_GMCH_DATA_N_MASK (0xffffff)
1724
1725/*
1726 * Computing Link M and N values for the Display Port link
1727 *
1728 * Link M / N = pixel_clock / ls_clk
1729 *
1730 * (the DP spec calls pixel_clock the 'strm_clk')
1731 *
1732 * The Link value is transmitted in the Main Stream
1733 * Attributes and VB-ID.
1734 */
1735
1736#define PIPEA_DP_LINK_M 0x70060
1737#define PIPEB_DP_LINK_M 0x71060
1738#define PIPEA_DP_LINK_M_MASK (0xffffff)
1739
1740#define PIPEA_DP_LINK_N 0x70064
1741#define PIPEB_DP_LINK_N 0x71064
1742#define PIPEA_DP_LINK_N_MASK (0xffffff)
1743
585fb111
JB
1744/* Display & cursor control */
1745
1746/* Pipe A */
1747#define PIPEADSL 0x70000
1748#define PIPEACONF 0x70008
1749#define PIPEACONF_ENABLE (1<<31)
1750#define PIPEACONF_DISABLE 0
1751#define PIPEACONF_DOUBLE_WIDE (1<<30)
1752#define I965_PIPECONF_ACTIVE (1<<30)
1753#define PIPEACONF_SINGLE_WIDE 0
1754#define PIPEACONF_PIPE_UNLOCKED 0
1755#define PIPEACONF_PIPE_LOCKED (1<<25)
1756#define PIPEACONF_PALETTE 0
1757#define PIPEACONF_GAMMA (1<<24)
1758#define PIPECONF_FORCE_BORDER (1<<25)
1759#define PIPECONF_PROGRESSIVE (0 << 21)
1760#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1761#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 1762#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
585fb111
JB
1763#define PIPEASTAT 0x70024
1764#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1765#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1766#define PIPE_CRC_DONE_ENABLE (1UL<<28)
1767#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1768#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1769#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1770#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1771#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1772#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1773#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1774#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1775#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1776#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1777#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1778#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1779#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1780#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1781#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1782#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1783#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1784#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1785#define PIPE_DPST_EVENT_STATUS (1UL<<7)
1786#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1787#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1788#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1789#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1790#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1791#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1792#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58a27471
ZW
1793#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
1794#define PIPE_8BPC (0 << 5)
1795#define PIPE_10BPC (1 << 5)
1796#define PIPE_6BPC (2 << 5)
1797#define PIPE_12BPC (3 << 5)
585fb111
JB
1798
1799#define DSPARB 0x70030
1800#define DSPARB_CSTART_MASK (0x7f << 7)
1801#define DSPARB_CSTART_SHIFT 7
1802#define DSPARB_BSTART_MASK (0x7f)
1803#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
1804#define DSPARB_BEND_SHIFT 9 /* on 855 */
1805#define DSPARB_AEND_SHIFT 0
1806
1807#define DSPFW1 0x70034
0e442c60
JB
1808#define DSPFW_SR_SHIFT 23
1809#define DSPFW_CURSORB_SHIFT 16
1810#define DSPFW_PLANEB_SHIFT 8
7662c8bd 1811#define DSPFW2 0x70038
0e442c60
JB
1812#define DSPFW_CURSORA_MASK 0x00003f00
1813#define DSPFW_CURSORA_SHIFT 16
7662c8bd 1814#define DSPFW3 0x7003c
0e442c60
JB
1815#define DSPFW_HPLL_SR_EN (1<<31)
1816#define DSPFW_CURSOR_SR_SHIFT 24
7662c8bd
SL
1817#define IGD_SELF_REFRESH_EN (1<<30)
1818
1819/* FIFO watermark sizes etc */
0e442c60 1820#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
1821#define I915_FIFO_LINE_SIZE 64
1822#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
1823
1824#define G4X_FIFO_SIZE 127
7662c8bd
SL
1825#define I945_FIFO_SIZE 127 /* 945 & 965 */
1826#define I915_FIFO_SIZE 95
dff33cfc 1827#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 1828#define I830_FIFO_SIZE 95
0e442c60
JB
1829
1830#define G4X_MAX_WM 0x3f
7662c8bd
SL
1831#define I915_MAX_WM 0x3f
1832
1833#define IGD_DISPLAY_FIFO 512 /* in 64byte unit */
1834#define IGD_FIFO_LINE_SIZE 64
1835#define IGD_MAX_WM 0x1ff
1836#define IGD_DFT_WM 0x3f
1837#define IGD_DFT_HPLLOFF_WM 0
1838#define IGD_GUARD_WM 10
1839#define IGD_CURSOR_FIFO 64
1840#define IGD_CURSOR_MAX_WM 0x3f
1841#define IGD_CURSOR_DFT_WM 0
1842#define IGD_CURSOR_GUARD_WM 5
1843
585fb111
JB
1844/*
1845 * The two pipe frame counter registers are not synchronized, so
1846 * reading a stable value is somewhat tricky. The following code
1847 * should work:
1848 *
1849 * do {
1850 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1851 * PIPE_FRAME_HIGH_SHIFT;
1852 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1853 * PIPE_FRAME_LOW_SHIFT);
1854 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1855 * PIPE_FRAME_HIGH_SHIFT);
1856 * } while (high1 != high2);
1857 * frame = (high1 << 8) | low1;
1858 */
1859#define PIPEAFRAMEHIGH 0x70040
1860#define PIPE_FRAME_HIGH_MASK 0x0000ffff
1861#define PIPE_FRAME_HIGH_SHIFT 0
1862#define PIPEAFRAMEPIXEL 0x70044
1863#define PIPE_FRAME_LOW_MASK 0xff000000
1864#define PIPE_FRAME_LOW_SHIFT 24
1865#define PIPE_PIXEL_MASK 0x00ffffff
1866#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
1867/* GM45+ just has to be different */
1868#define PIPEA_FRMCOUNT_GM45 0x70040
1869#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
1870
1871/* Cursor A & B regs */
1872#define CURACNTR 0x70080
14b60391
JB
1873/* Old style CUR*CNTR flags (desktop 8xx) */
1874#define CURSOR_ENABLE 0x80000000
1875#define CURSOR_GAMMA_ENABLE 0x40000000
1876#define CURSOR_STRIDE_MASK 0x30000000
1877#define CURSOR_FORMAT_SHIFT 24
1878#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
1879#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
1880#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
1881#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
1882#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
1883#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
1884/* New style CUR*CNTR flags */
1885#define CURSOR_MODE 0x27
585fb111
JB
1886#define CURSOR_MODE_DISABLE 0x00
1887#define CURSOR_MODE_64_32B_AX 0x07
1888#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
1889#define MCURSOR_PIPE_SELECT (1 << 28)
1890#define MCURSOR_PIPE_A 0x00
1891#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
1892#define MCURSOR_GAMMA_ENABLE (1 << 26)
1893#define CURABASE 0x70084
1894#define CURAPOS 0x70088
1895#define CURSOR_POS_MASK 0x007FF
1896#define CURSOR_POS_SIGN 0x8000
1897#define CURSOR_X_SHIFT 0
1898#define CURSOR_Y_SHIFT 16
14b60391 1899#define CURSIZE 0x700a0
585fb111
JB
1900#define CURBCNTR 0x700c0
1901#define CURBBASE 0x700c4
1902#define CURBPOS 0x700c8
1903
1904/* Display A control */
1905#define DSPACNTR 0x70180
1906#define DISPLAY_PLANE_ENABLE (1<<31)
1907#define DISPLAY_PLANE_DISABLE 0
1908#define DISPPLANE_GAMMA_ENABLE (1<<30)
1909#define DISPPLANE_GAMMA_DISABLE 0
1910#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1911#define DISPPLANE_8BPP (0x2<<26)
1912#define DISPPLANE_15_16BPP (0x4<<26)
1913#define DISPPLANE_16BPP (0x5<<26)
1914#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1915#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 1916#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
1917#define DISPPLANE_STEREO_ENABLE (1<<25)
1918#define DISPPLANE_STEREO_DISABLE 0
1919#define DISPPLANE_SEL_PIPE_MASK (1<<24)
1920#define DISPPLANE_SEL_PIPE_A 0
1921#define DISPPLANE_SEL_PIPE_B (1<<24)
1922#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1923#define DISPPLANE_SRC_KEY_DISABLE 0
1924#define DISPPLANE_LINE_DOUBLE (1<<20)
1925#define DISPPLANE_NO_LINE_DOUBLE 0
1926#define DISPPLANE_STEREO_POLARITY_FIRST 0
1927#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
553bd149 1928#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* IGDNG */
f544847f 1929#define DISPPLANE_TILED (1<<10)
585fb111
JB
1930#define DSPAADDR 0x70184
1931#define DSPASTRIDE 0x70188
1932#define DSPAPOS 0x7018C /* reserved */
1933#define DSPASIZE 0x70190
1934#define DSPASURF 0x7019C /* 965+ only */
1935#define DSPATILEOFF 0x701A4 /* 965+ only */
1936
1937/* VBIOS flags */
1938#define SWF00 0x71410
1939#define SWF01 0x71414
1940#define SWF02 0x71418
1941#define SWF03 0x7141c
1942#define SWF04 0x71420
1943#define SWF05 0x71424
1944#define SWF06 0x71428
1945#define SWF10 0x70410
1946#define SWF11 0x70414
1947#define SWF14 0x71420
1948#define SWF30 0x72414
1949#define SWF31 0x72418
1950#define SWF32 0x7241c
1951
1952/* Pipe B */
1953#define PIPEBDSL 0x71000
1954#define PIPEBCONF 0x71008
1955#define PIPEBSTAT 0x71024
1956#define PIPEBFRAMEHIGH 0x71040
1957#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
1958#define PIPEB_FRMCOUNT_GM45 0x71040
1959#define PIPEB_FLIPCOUNT_GM45 0x71044
1960
585fb111
JB
1961
1962/* Display B control */
1963#define DSPBCNTR 0x71180
1964#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1965#define DISPPLANE_ALPHA_TRANS_DISABLE 0
1966#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1967#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1968#define DSPBADDR 0x71184
1969#define DSPBSTRIDE 0x71188
1970#define DSPBPOS 0x7118C
1971#define DSPBSIZE 0x71190
1972#define DSPBSURF 0x7119C
1973#define DSPBTILEOFF 0x711A4
1974
1975/* VBIOS regs */
1976#define VGACNTRL 0x71400
1977# define VGA_DISP_DISABLE (1 << 31)
1978# define VGA_2X_MODE (1 << 30)
1979# define VGA_PIPE_B_SELECT (1 << 29)
1980
b9055052
ZW
1981/* IGDNG */
1982
1983#define CPU_VGACNTRL 0x41000
1984
1985#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
1986#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
1987#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
1988#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
1989#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
1990#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
1991#define DIGITAL_PORTA_NO_DETECT (0 << 0)
1992#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
1993#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
1994
1995/* refresh rate hardware control */
1996#define RR_HW_CTL 0x45300
1997#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
1998#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
1999
2000#define FDI_PLL_BIOS_0 0x46000
2001#define FDI_PLL_BIOS_1 0x46004
2002#define FDI_PLL_BIOS_2 0x46008
2003#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2004#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2005#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2006
2007#define FDI_PLL_FREQ_CTL 0x46030
2008#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2009#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2010#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2011
2012
2013#define PIPEA_DATA_M1 0x60030
2014#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2015#define TU_SIZE_MASK 0x7e000000
2016#define PIPEA_DATA_M1_OFFSET 0
2017#define PIPEA_DATA_N1 0x60034
2018#define PIPEA_DATA_N1_OFFSET 0
2019
2020#define PIPEA_DATA_M2 0x60038
2021#define PIPEA_DATA_M2_OFFSET 0
2022#define PIPEA_DATA_N2 0x6003c
2023#define PIPEA_DATA_N2_OFFSET 0
2024
2025#define PIPEA_LINK_M1 0x60040
2026#define PIPEA_LINK_M1_OFFSET 0
2027#define PIPEA_LINK_N1 0x60044
2028#define PIPEA_LINK_N1_OFFSET 0
2029
2030#define PIPEA_LINK_M2 0x60048
2031#define PIPEA_LINK_M2_OFFSET 0
2032#define PIPEA_LINK_N2 0x6004c
2033#define PIPEA_LINK_N2_OFFSET 0
2034
2035/* PIPEB timing regs are same start from 0x61000 */
2036
2037#define PIPEB_DATA_M1 0x61030
2038#define PIPEB_DATA_M1_OFFSET 0
2039#define PIPEB_DATA_N1 0x61034
2040#define PIPEB_DATA_N1_OFFSET 0
2041
2042#define PIPEB_DATA_M2 0x61038
2043#define PIPEB_DATA_M2_OFFSET 0
2044#define PIPEB_DATA_N2 0x6103c
2045#define PIPEB_DATA_N2_OFFSET 0
2046
2047#define PIPEB_LINK_M1 0x61040
2048#define PIPEB_LINK_M1_OFFSET 0
2049#define PIPEB_LINK_N1 0x61044
2050#define PIPEB_LINK_N1_OFFSET 0
2051
2052#define PIPEB_LINK_M2 0x61048
2053#define PIPEB_LINK_M2_OFFSET 0
2054#define PIPEB_LINK_N2 0x6104c
2055#define PIPEB_LINK_N2_OFFSET 0
2056
2057/* CPU panel fitter */
2058#define PFA_CTL_1 0x68080
2059#define PFB_CTL_1 0x68880
2060#define PF_ENABLE (1<<31)
b1f60b70
ZW
2061#define PF_FILTER_MASK (3<<23)
2062#define PF_FILTER_PROGRAMMED (0<<23)
2063#define PF_FILTER_MED_3x3 (1<<23)
2064#define PF_FILTER_EDGE_ENHANCE (2<<23)
2065#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2066#define PFA_WIN_SZ 0x68074
2067#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2068#define PFA_WIN_POS 0x68070
2069#define PFB_WIN_POS 0x68870
b9055052
ZW
2070
2071/* legacy palette */
2072#define LGC_PALETTE_A 0x4a000
2073#define LGC_PALETTE_B 0x4a800
2074
2075/* interrupts */
2076#define DE_MASTER_IRQ_CONTROL (1 << 31)
2077#define DE_SPRITEB_FLIP_DONE (1 << 29)
2078#define DE_SPRITEA_FLIP_DONE (1 << 28)
2079#define DE_PLANEB_FLIP_DONE (1 << 27)
2080#define DE_PLANEA_FLIP_DONE (1 << 26)
2081#define DE_PCU_EVENT (1 << 25)
2082#define DE_GTT_FAULT (1 << 24)
2083#define DE_POISON (1 << 23)
2084#define DE_PERFORM_COUNTER (1 << 22)
2085#define DE_PCH_EVENT (1 << 21)
2086#define DE_AUX_CHANNEL_A (1 << 20)
2087#define DE_DP_A_HOTPLUG (1 << 19)
2088#define DE_GSE (1 << 18)
2089#define DE_PIPEB_VBLANK (1 << 15)
2090#define DE_PIPEB_EVEN_FIELD (1 << 14)
2091#define DE_PIPEB_ODD_FIELD (1 << 13)
2092#define DE_PIPEB_LINE_COMPARE (1 << 12)
2093#define DE_PIPEB_VSYNC (1 << 11)
2094#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2095#define DE_PIPEA_VBLANK (1 << 7)
2096#define DE_PIPEA_EVEN_FIELD (1 << 6)
2097#define DE_PIPEA_ODD_FIELD (1 << 5)
2098#define DE_PIPEA_LINE_COMPARE (1 << 4)
2099#define DE_PIPEA_VSYNC (1 << 3)
2100#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2101
2102#define DEISR 0x44000
2103#define DEIMR 0x44004
2104#define DEIIR 0x44008
2105#define DEIER 0x4400c
2106
2107/* GT interrupt */
2108#define GT_SYNC_STATUS (1 << 2)
2109#define GT_USER_INTERRUPT (1 << 0)
2110
2111#define GTISR 0x44010
2112#define GTIMR 0x44014
2113#define GTIIR 0x44018
2114#define GTIER 0x4401c
2115
553bd149
ZW
2116#define DISP_ARB_CTL 0x45000
2117#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2118
b9055052
ZW
2119/* PCH */
2120
2121/* south display engine interrupt */
2122#define SDE_CRT_HOTPLUG (1 << 11)
2123#define SDE_PORTD_HOTPLUG (1 << 10)
2124#define SDE_PORTC_HOTPLUG (1 << 9)
2125#define SDE_PORTB_HOTPLUG (1 << 8)
2126#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2127#define SDE_HOTPLUG_MASK (0xf << 8)
b9055052
ZW
2128
2129#define SDEISR 0xc4000
2130#define SDEIMR 0xc4004
2131#define SDEIIR 0xc4008
2132#define SDEIER 0xc400c
2133
2134/* digital port hotplug */
2135#define PCH_PORT_HOTPLUG 0xc4030
2136#define PORTD_HOTPLUG_ENABLE (1 << 20)
2137#define PORTD_PULSE_DURATION_2ms (0)
2138#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2139#define PORTD_PULSE_DURATION_6ms (2 << 18)
2140#define PORTD_PULSE_DURATION_100ms (3 << 18)
2141#define PORTD_HOTPLUG_NO_DETECT (0)
2142#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2143#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2144#define PORTC_HOTPLUG_ENABLE (1 << 12)
2145#define PORTC_PULSE_DURATION_2ms (0)
2146#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2147#define PORTC_PULSE_DURATION_6ms (2 << 10)
2148#define PORTC_PULSE_DURATION_100ms (3 << 10)
2149#define PORTC_HOTPLUG_NO_DETECT (0)
2150#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2151#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2152#define PORTB_HOTPLUG_ENABLE (1 << 4)
2153#define PORTB_PULSE_DURATION_2ms (0)
2154#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2155#define PORTB_PULSE_DURATION_6ms (2 << 2)
2156#define PORTB_PULSE_DURATION_100ms (3 << 2)
2157#define PORTB_HOTPLUG_NO_DETECT (0)
2158#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2159#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2160
2161#define PCH_GPIOA 0xc5010
2162#define PCH_GPIOB 0xc5014
2163#define PCH_GPIOC 0xc5018
2164#define PCH_GPIOD 0xc501c
2165#define PCH_GPIOE 0xc5020
2166#define PCH_GPIOF 0xc5024
2167
2168#define PCH_DPLL_A 0xc6014
2169#define PCH_DPLL_B 0xc6018
2170
2171#define PCH_FPA0 0xc6040
2172#define PCH_FPA1 0xc6044
2173#define PCH_FPB0 0xc6048
2174#define PCH_FPB1 0xc604c
2175
2176#define PCH_DPLL_TEST 0xc606c
2177
2178#define PCH_DREF_CONTROL 0xC6200
2179#define DREF_CONTROL_MASK 0x7fc3
2180#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2181#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2182#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2183#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2184#define DREF_SSC_SOURCE_DISABLE (0<<11)
2185#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2186#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2187#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2188#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2189#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2190#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2191#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2192#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2193#define DREF_SSC4_DOWNSPREAD (0<<6)
2194#define DREF_SSC4_CENTERSPREAD (1<<6)
2195#define DREF_SSC1_DISABLE (0<<1)
2196#define DREF_SSC1_ENABLE (1<<1)
2197#define DREF_SSC4_DISABLE (0)
2198#define DREF_SSC4_ENABLE (1)
2199
2200#define PCH_RAWCLK_FREQ 0xc6204
2201#define FDL_TP1_TIMER_SHIFT 12
2202#define FDL_TP1_TIMER_MASK (3<<12)
2203#define FDL_TP2_TIMER_SHIFT 10
2204#define FDL_TP2_TIMER_MASK (3<<10)
2205#define RAWCLK_FREQ_MASK 0x3ff
2206
2207#define PCH_DPLL_TMR_CFG 0xc6208
2208
2209#define PCH_SSC4_PARMS 0xc6210
2210#define PCH_SSC4_AUX_PARMS 0xc6214
2211
2212/* transcoder */
2213
2214#define TRANS_HTOTAL_A 0xe0000
2215#define TRANS_HTOTAL_SHIFT 16
2216#define TRANS_HACTIVE_SHIFT 0
2217#define TRANS_HBLANK_A 0xe0004
2218#define TRANS_HBLANK_END_SHIFT 16
2219#define TRANS_HBLANK_START_SHIFT 0
2220#define TRANS_HSYNC_A 0xe0008
2221#define TRANS_HSYNC_END_SHIFT 16
2222#define TRANS_HSYNC_START_SHIFT 0
2223#define TRANS_VTOTAL_A 0xe000c
2224#define TRANS_VTOTAL_SHIFT 16
2225#define TRANS_VACTIVE_SHIFT 0
2226#define TRANS_VBLANK_A 0xe0010
2227#define TRANS_VBLANK_END_SHIFT 16
2228#define TRANS_VBLANK_START_SHIFT 0
2229#define TRANS_VSYNC_A 0xe0014
2230#define TRANS_VSYNC_END_SHIFT 16
2231#define TRANS_VSYNC_START_SHIFT 0
2232
2233#define TRANSA_DATA_M1 0xe0030
2234#define TRANSA_DATA_N1 0xe0034
2235#define TRANSA_DATA_M2 0xe0038
2236#define TRANSA_DATA_N2 0xe003c
2237#define TRANSA_DP_LINK_M1 0xe0040
2238#define TRANSA_DP_LINK_N1 0xe0044
2239#define TRANSA_DP_LINK_M2 0xe0048
2240#define TRANSA_DP_LINK_N2 0xe004c
2241
2242#define TRANS_HTOTAL_B 0xe1000
2243#define TRANS_HBLANK_B 0xe1004
2244#define TRANS_HSYNC_B 0xe1008
2245#define TRANS_VTOTAL_B 0xe100c
2246#define TRANS_VBLANK_B 0xe1010
2247#define TRANS_VSYNC_B 0xe1014
2248
2249#define TRANSB_DATA_M1 0xe1030
2250#define TRANSB_DATA_N1 0xe1034
2251#define TRANSB_DATA_M2 0xe1038
2252#define TRANSB_DATA_N2 0xe103c
2253#define TRANSB_DP_LINK_M1 0xe1040
2254#define TRANSB_DP_LINK_N1 0xe1044
2255#define TRANSB_DP_LINK_M2 0xe1048
2256#define TRANSB_DP_LINK_N2 0xe104c
2257
2258#define TRANSACONF 0xf0008
2259#define TRANSBCONF 0xf1008
2260#define TRANS_DISABLE (0<<31)
2261#define TRANS_ENABLE (1<<31)
2262#define TRANS_STATE_MASK (1<<30)
2263#define TRANS_STATE_DISABLE (0<<30)
2264#define TRANS_STATE_ENABLE (1<<30)
2265#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2266#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2267#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2268#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2269#define TRANS_DP_AUDIO_ONLY (1<<26)
2270#define TRANS_DP_VIDEO_AUDIO (0<<26)
2271#define TRANS_PROGRESSIVE (0<<21)
2272#define TRANS_8BPC (0<<5)
2273#define TRANS_10BPC (1<<5)
2274#define TRANS_6BPC (2<<5)
2275#define TRANS_12BPC (3<<5)
2276
2277#define FDI_RXA_CHICKEN 0xc200c
2278#define FDI_RXB_CHICKEN 0xc2010
2279#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2280
2281/* CPU: FDI_TX */
2282#define FDI_TXA_CTL 0x60100
2283#define FDI_TXB_CTL 0x61100
2284#define FDI_TX_DISABLE (0<<31)
2285#define FDI_TX_ENABLE (1<<31)
2286#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2287#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2288#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2289#define FDI_LINK_TRAIN_NONE (3<<28)
2290#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2291#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2292#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2293#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2294#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2295#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2296#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2297#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2298#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2299#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2300#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2301#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2302#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2303/* IGDNG: hardwired to 1 */
2304#define FDI_TX_PLL_ENABLE (1<<14)
2305/* both Tx and Rx */
2306#define FDI_SCRAMBLING_ENABLE (0<<7)
2307#define FDI_SCRAMBLING_DISABLE (1<<7)
2308
2309/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2310#define FDI_RXA_CTL 0xf000c
2311#define FDI_RXB_CTL 0xf100c
2312#define FDI_RX_ENABLE (1<<31)
2313#define FDI_RX_DISABLE (0<<31)
2314/* train, dp width same as FDI_TX */
2315#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2316#define FDI_8BPC (0<<16)
2317#define FDI_10BPC (1<<16)
2318#define FDI_6BPC (2<<16)
2319#define FDI_12BPC (3<<16)
2320#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2321#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2322#define FDI_RX_PLL_ENABLE (1<<13)
2323#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2324#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2325#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2326#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2327#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2328#define FDI_SEL_RAWCLK (0<<4)
2329#define FDI_SEL_PCDCLK (1<<4)
2330
2331#define FDI_RXA_MISC 0xf0010
2332#define FDI_RXB_MISC 0xf1010
2333#define FDI_RXA_TUSIZE1 0xf0030
2334#define FDI_RXA_TUSIZE2 0xf0038
2335#define FDI_RXB_TUSIZE1 0xf1030
2336#define FDI_RXB_TUSIZE2 0xf1038
2337
2338/* FDI_RX interrupt register format */
2339#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2340#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2341#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2342#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2343#define FDI_RX_FS_CODE_ERR (1<<6)
2344#define FDI_RX_FE_CODE_ERR (1<<5)
2345#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2346#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2347#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2348#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2349#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2350
2351#define FDI_RXA_IIR 0xf0014
2352#define FDI_RXA_IMR 0xf0018
2353#define FDI_RXB_IIR 0xf1014
2354#define FDI_RXB_IMR 0xf1018
2355
2356#define FDI_PLL_CTL_1 0xfe000
2357#define FDI_PLL_CTL_2 0xfe004
2358
2359/* CRT */
2360#define PCH_ADPA 0xe1100
2361#define ADPA_TRANS_SELECT_MASK (1<<30)
2362#define ADPA_TRANS_A_SELECT 0
2363#define ADPA_TRANS_B_SELECT (1<<30)
2364#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2365#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2366#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2367#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2368#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2369#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2370#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2371#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2372#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2373#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2374#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2375#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2376#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2377#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2378#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2379#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2380#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2381#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2382#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2383
2384/* or SDVOB */
2385#define HDMIB 0xe1140
2386#define PORT_ENABLE (1 << 31)
2387#define TRANSCODER_A (0)
2388#define TRANSCODER_B (1 << 30)
2389#define COLOR_FORMAT_8bpc (0)
2390#define COLOR_FORMAT_12bpc (3 << 26)
2391#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2392#define SDVO_ENCODING (0)
2393#define TMDS_ENCODING (2 << 10)
2394#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2395#define SDVOB_BORDER_ENABLE (1 << 7)
2396#define AUDIO_ENABLE (1 << 6)
2397#define VSYNC_ACTIVE_HIGH (1 << 4)
2398#define HSYNC_ACTIVE_HIGH (1 << 3)
2399#define PORT_DETECTED (1 << 2)
2400
2401#define HDMIC 0xe1150
2402#define HDMID 0xe1160
2403
2404#define PCH_LVDS 0xe1180
2405#define LVDS_DETECTED (1 << 1)
2406
2407#define BLC_PWM_CPU_CTL2 0x48250
2408#define PWM_ENABLE (1 << 31)
2409#define PWM_PIPE_A (0 << 29)
2410#define PWM_PIPE_B (1 << 29)
2411#define BLC_PWM_CPU_CTL 0x48254
2412
2413#define BLC_PWM_PCH_CTL1 0xc8250
2414#define PWM_PCH_ENABLE (1 << 31)
2415#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2416#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2417#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2418#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2419
2420#define BLC_PWM_PCH_CTL2 0xc8254
2421
2422#define PCH_PP_STATUS 0xc7200
2423#define PCH_PP_CONTROL 0xc7204
2424#define EDP_FORCE_VDD (1 << 3)
2425#define EDP_BLC_ENABLE (1 << 2)
2426#define PANEL_POWER_RESET (1 << 1)
2427#define PANEL_POWER_OFF (0 << 0)
2428#define PANEL_POWER_ON (1 << 0)
2429#define PCH_PP_ON_DELAYS 0xc7208
2430#define EDP_PANEL (1 << 30)
2431#define PCH_PP_OFF_DELAYS 0xc720c
2432#define PCH_PP_DIVISOR 0xc7210
2433
5eb08b69
ZW
2434#define PCH_DP_B 0xe4100
2435#define PCH_DPB_AUX_CH_CTL 0xe4110
2436#define PCH_DPB_AUX_CH_DATA1 0xe4114
2437#define PCH_DPB_AUX_CH_DATA2 0xe4118
2438#define PCH_DPB_AUX_CH_DATA3 0xe411c
2439#define PCH_DPB_AUX_CH_DATA4 0xe4120
2440#define PCH_DPB_AUX_CH_DATA5 0xe4124
2441
2442#define PCH_DP_C 0xe4200
2443#define PCH_DPC_AUX_CH_CTL 0xe4210
2444#define PCH_DPC_AUX_CH_DATA1 0xe4214
2445#define PCH_DPC_AUX_CH_DATA2 0xe4218
2446#define PCH_DPC_AUX_CH_DATA3 0xe421c
2447#define PCH_DPC_AUX_CH_DATA4 0xe4220
2448#define PCH_DPC_AUX_CH_DATA5 0xe4224
2449
2450#define PCH_DP_D 0xe4300
2451#define PCH_DPD_AUX_CH_CTL 0xe4310
2452#define PCH_DPD_AUX_CH_DATA1 0xe4314
2453#define PCH_DPD_AUX_CH_DATA2 0xe4318
2454#define PCH_DPD_AUX_CH_DATA3 0xe431c
2455#define PCH_DPD_AUX_CH_DATA4 0xe4320
2456#define PCH_DPD_AUX_CH_DATA5 0xe4324
2457
585fb111 2458#endif /* _I915_REG_H_ */
This page took 0.263391 seconds and 5 git commands to generate.