drm/i915: Reject fence stride=0 on gen4+
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
39 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
585fb111
JB
41 */
42#define INTEL_GMCH_CTRL 0x52
28d52043 43#define INTEL_GMCH_VGA_DISABLE (1 << 1)
e76e9aeb
BW
44#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
03752f5b
BW
49#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
e76e9aeb 51
14bc490b 52
585fb111
JB
53/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
652c393a 56#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
57#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
f97108d1 61#define GCFGC2 0xda
585fb111
JB
62#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
67#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 86#define LBB 0xf4
eeccdcac
KG
87
88/* Graphics reset regs */
0573ed4a
KG
89#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
91#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
8a5c2ae7 94#define GRDOM_MASK (3<<2)
5ccce180 95#define GRDOM_RESET_ENABLE (1<<0)
585fb111 96
07b7ddd9
JB
97#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
98#define GEN6_MBC_SNPCR_SHIFT 21
99#define GEN6_MBC_SNPCR_MASK (3<<21)
100#define GEN6_MBC_SNPCR_MAX (0<<21)
101#define GEN6_MBC_SNPCR_MED (1<<21)
102#define GEN6_MBC_SNPCR_LOW (2<<21)
103#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
104
5eb719cd
DV
105#define GEN6_MBCTL 0x0907c
106#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
107#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
108#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
109#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
110#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
111
cff458c2
EA
112#define GEN6_GDRST 0x941c
113#define GEN6_GRDOM_FULL (1 << 0)
114#define GEN6_GRDOM_RENDER (1 << 1)
115#define GEN6_GRDOM_MEDIA (1 << 2)
116#define GEN6_GRDOM_BLT (1 << 3)
117
5eb719cd
DV
118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
e3dff585 125#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
126#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
127#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
128#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
129#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
130#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
131#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
132#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 133
48ecfa10 134#define GAC_ECO_BITS 0x14090
3b9d7888 135#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
136#define ECOBITS_PPGTT_CACHE64B (3<<8)
137#define ECOBITS_PPGTT_CACHE4B (0<<8)
138
be901a5a
DV
139#define GAB_CTL 0x24000
140#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
141
585fb111
JB
142/* VGA stuff */
143
144#define VGA_ST01_MDA 0x3ba
145#define VGA_ST01_CGA 0x3da
146
147#define VGA_MSR_WRITE 0x3c2
148#define VGA_MSR_READ 0x3cc
149#define VGA_MSR_MEM_EN (1<<1)
150#define VGA_MSR_CGA_MODE (1<<0)
151
56a12a50
VS
152/*
153 * SR01 is the only VGA register touched on non-UMS setups.
154 * VLV doesn't do UMS, so the sequencer index/data registers
155 * are the only VGA registers which need to include
156 * display_mmio_offset.
157 */
158#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
f930ddd0 159#define SR01 1
56a12a50 160#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
585fb111
JB
161
162#define VGA_AR_INDEX 0x3c0
163#define VGA_AR_VID_EN (1<<5)
164#define VGA_AR_DATA_WRITE 0x3c0
165#define VGA_AR_DATA_READ 0x3c1
166
167#define VGA_GR_INDEX 0x3ce
168#define VGA_GR_DATA 0x3cf
169/* GR05 */
170#define VGA_GR_MEM_READ_MODE_SHIFT 3
171#define VGA_GR_MEM_READ_MODE_PLANE 1
172/* GR06 */
173#define VGA_GR_MEM_MODE_MASK 0xc
174#define VGA_GR_MEM_MODE_SHIFT 2
175#define VGA_GR_MEM_A0000_AFFFF 0
176#define VGA_GR_MEM_A0000_BFFFF 1
177#define VGA_GR_MEM_B0000_B7FFF 2
178#define VGA_GR_MEM_B0000_BFFFF 3
179
180#define VGA_DACMASK 0x3c6
181#define VGA_DACRX 0x3c7
182#define VGA_DACWX 0x3c8
183#define VGA_DACDATA 0x3c9
184
185#define VGA_CR_INDEX_MDA 0x3b4
186#define VGA_CR_DATA_MDA 0x3b5
187#define VGA_CR_INDEX_CGA 0x3d4
188#define VGA_CR_DATA_CGA 0x3d5
189
190/*
191 * Memory interface instructions used by the kernel
192 */
193#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
194
195#define MI_NOOP MI_INSTR(0, 0)
196#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
197#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 198#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
199#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
200#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
201#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
202#define MI_FLUSH MI_INSTR(0x04, 0)
203#define MI_READ_FLUSH (1 << 0)
204#define MI_EXE_FLUSH (1 << 1)
205#define MI_NO_WRITE_FLUSH (1 << 2)
206#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
207#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 208#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 209#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
210#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
211#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 212#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 213#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
214#define MI_OVERLAY_CONTINUE (0x0<<21)
215#define MI_OVERLAY_ON (0x1<<21)
216#define MI_OVERLAY_OFF (0x2<<21)
585fb111 217#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 218#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 219#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 220#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
221/* IVB has funny definitions for which plane to flip. */
222#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
223#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
224#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
225#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
226#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
228#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
229#define MI_ARB_ENABLE (1<<0)
230#define MI_ARB_DISABLE (0<<0)
cb05d8de 231
aa40d6bb
ZN
232#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
233#define MI_MM_SPACE_GTT (1<<8)
234#define MI_MM_SPACE_PHYSICAL (0<<8)
235#define MI_SAVE_EXT_STATE_EN (1<<3)
236#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 237#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 238#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
239#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
240#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
241#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
242#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
243/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
244 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
245 * simply ignores the register load under certain conditions.
246 * - One can actually load arbitrary many arbitrary registers: Simply issue x
247 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
248 */
249#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07 250#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
251#define MI_FLUSH_DW_STORE_INDEX (1<<21)
252#define MI_INVALIDATE_TLB (1<<18)
253#define MI_FLUSH_DW_OP_STOREDW (1<<14)
254#define MI_INVALIDATE_BSD (1<<7)
255#define MI_FLUSH_DW_USE_GTT (1<<2)
256#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 257#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
258#define MI_BATCH_NON_SECURE (1)
259/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
260#define MI_BATCH_NON_SECURE_I965 (1<<8)
261#define MI_BATCH_PPGTT_HSW (1<<8)
262#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 263#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 264#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
265#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
266#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
267#define MI_SEMAPHORE_UPDATE (1<<21)
268#define MI_SEMAPHORE_COMPARE (1<<20)
269#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
270#define MI_SEMAPHORE_SYNC_RV (2<<16)
271#define MI_SEMAPHORE_SYNC_RB (0<<16)
272#define MI_SEMAPHORE_SYNC_VR (0<<16)
273#define MI_SEMAPHORE_SYNC_VB (2<<16)
274#define MI_SEMAPHORE_SYNC_BR (2<<16)
275#define MI_SEMAPHORE_SYNC_BV (0<<16)
276#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
277/*
278 * 3D instructions used by the kernel
279 */
280#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
281
282#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
283#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
284#define SC_UPDATE_SCISSOR (0x1<<1)
285#define SC_ENABLE_MASK (0x1<<0)
286#define SC_ENABLE (0x1<<0)
287#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
288#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
289#define SCI_YMIN_MASK (0xffff<<16)
290#define SCI_XMIN_MASK (0xffff<<0)
291#define SCI_YMAX_MASK (0xffff<<16)
292#define SCI_XMAX_MASK (0xffff<<0)
293#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
294#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
295#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
296#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
297#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
298#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
299#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
300#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
301#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
302#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
303#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
304#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
305#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
306#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
307#define BLT_DEPTH_8 (0<<24)
308#define BLT_DEPTH_16_565 (1<<24)
309#define BLT_DEPTH_16_1555 (2<<24)
310#define BLT_DEPTH_32 (3<<24)
311#define BLT_ROP_GXCOPY (0xcc<<16)
312#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
313#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
314#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
315#define ASYNC_FLIP (1<<22)
316#define DISPLAY_PLANE_A (0<<20)
317#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 318#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 319#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 320#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 321#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
322#define PIPE_CONTROL_QW_WRITE (1<<14)
323#define PIPE_CONTROL_DEPTH_STALL (1<<13)
324#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 325#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
326#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
327#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
328#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
329#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
330#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
331#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
332#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 333#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 334#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 335#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 336
dc96e9b8
CW
337
338/*
339 * Reset registers
340 */
341#define DEBUG_RESET_I830 0x6070
342#define DEBUG_RESET_FULL (1<<7)
343#define DEBUG_RESET_RENDER (1<<8)
344#define DEBUG_RESET_DISPLAY (1<<9)
345
57f350b6
JB
346/*
347 * DPIO - a special bus for various display related registers to hide behind:
348 * 0x800c: m1, m2, n, p1, p2, k dividers
349 * 0x8014: REF and SFR select
350 * 0x8014: N divider, VCO select
351 * 0x801c/3c: core clock bits
352 * 0x8048/68: low pass filter coefficients
353 * 0x8100: fast clock controls
54d9d493
VS
354 *
355 * DPIO is VLV only.
57f350b6 356 */
54d9d493 357#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
57f350b6
JB
358#define DPIO_RID (0<<24)
359#define DPIO_OP_WRITE (1<<16)
360#define DPIO_OP_READ (0<<16)
361#define DPIO_PORTID (0x12<<8)
362#define DPIO_BYTE (0xf<<4)
363#define DPIO_BUSY (1<<0) /* status only */
54d9d493
VS
364#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
365#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
366#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
367#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
368#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
369#define DPIO_SFR_BYPASS (1<<1)
370#define DPIO_RESET (1<<0)
371
372#define _DPIO_DIV_A 0x800c
373#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
374#define DPIO_K_SHIFT (24) /* 4 bits */
375#define DPIO_P1_SHIFT (21) /* 3 bits */
376#define DPIO_P2_SHIFT (16) /* 5 bits */
377#define DPIO_N_SHIFT (12) /* 4 bits */
378#define DPIO_ENABLE_CALIBRATION (1<<11)
379#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
380#define DPIO_M2DIV_MASK 0xff
381#define _DPIO_DIV_B 0x802c
382#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
383
384#define _DPIO_REFSFR_A 0x8014
385#define DPIO_REFSEL_OVERRIDE 27
386#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
387#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
388#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 389#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
390#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
391#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
392#define _DPIO_REFSFR_B 0x8034
393#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
394
395#define _DPIO_CORE_CLK_A 0x801c
396#define _DPIO_CORE_CLK_B 0x803c
397#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
398
399#define _DPIO_LFP_COEFF_A 0x8048
400#define _DPIO_LFP_COEFF_B 0x8068
401#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
402
403#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 404
2a8f64ca
VP
405#define DPIO_DATA_CHANNEL1 0x8220
406#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 407
585fb111 408/*
de151cf6 409 * Fence registers
585fb111 410 */
de151cf6 411#define FENCE_REG_830_0 0x2000
dc529a4f 412#define FENCE_REG_945_8 0x3000
de151cf6
JB
413#define I830_FENCE_START_MASK 0x07f80000
414#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 415#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
416#define I830_FENCE_PITCH_SHIFT 4
417#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 418#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 419#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 420#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
421
422#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 423#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 424
de151cf6
JB
425#define FENCE_REG_965_0 0x03000
426#define I965_FENCE_PITCH_SHIFT 2
427#define I965_FENCE_TILING_Y_SHIFT 1
428#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 429#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 430
4e901fdc
EA
431#define FENCE_REG_SANDYBRIDGE_0 0x100000
432#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
433
f691e2f4
DV
434/* control register for cpu gtt access */
435#define TILECTL 0x101000
436#define TILECTL_SWZCTL (1 << 0)
437#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
438#define TILECTL_BACKSNOOP_DIS (1 << 3)
439
de151cf6
JB
440/*
441 * Instruction and interrupt control regs
442 */
63eeaf38 443#define PGTBL_ER 0x02024
333e9fe9
DV
444#define RENDER_RING_BASE 0x02000
445#define BSD_RING_BASE 0x04000
446#define GEN6_BSD_RING_BASE 0x12000
549f7365 447#define BLT_RING_BASE 0x22000
3d281d8c
DV
448#define RING_TAIL(base) ((base)+0x30)
449#define RING_HEAD(base) ((base)+0x34)
450#define RING_START(base) ((base)+0x38)
451#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
452#define RING_SYNC_0(base) ((base)+0x40)
453#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
454#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
455#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
456#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
457#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
458#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
459#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 460#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
461#define RING_HWS_PGA(base) ((base)+0x80)
462#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
463#define ARB_MODE 0x04030
464#define ARB_MODE_SWIZZLE_SNB (1<<4)
465#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 466#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
467#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
468#define DONE_REG 0x40b0
4593010b
EA
469#define BSD_HWS_PGA_GEN7 (0x04180)
470#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 471#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 472#define RING_NOPID(base) ((base)+0x94)
0f46832f 473#define RING_IMR(base) ((base)+0xa8)
c0c7babc 474#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
475#define TAIL_ADDR 0x001FFFF8
476#define HEAD_WRAP_COUNT 0xFFE00000
477#define HEAD_WRAP_ONE 0x00200000
478#define HEAD_ADDR 0x001FFFFC
479#define RING_NR_PAGES 0x001FF000
480#define RING_REPORT_MASK 0x00000006
481#define RING_REPORT_64K 0x00000002
482#define RING_REPORT_128K 0x00000004
483#define RING_NO_REPORT 0x00000000
484#define RING_VALID_MASK 0x00000001
485#define RING_VALID 0x00000001
486#define RING_INVALID 0x00000000
4b60e5cb
CW
487#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
488#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 489#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
490#if 0
491#define PRB0_TAIL 0x02030
492#define PRB0_HEAD 0x02034
493#define PRB0_START 0x02038
494#define PRB0_CTL 0x0203c
585fb111
JB
495#define PRB1_TAIL 0x02040 /* 915+ only */
496#define PRB1_HEAD 0x02044 /* 915+ only */
497#define PRB1_START 0x02048 /* 915+ only */
498#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 499#endif
63eeaf38
JB
500#define IPEIR_I965 0x02064
501#define IPEHR_I965 0x02068
502#define INSTDONE_I965 0x0206c
d53bd484
BW
503#define GEN7_INSTDONE_1 0x0206c
504#define GEN7_SC_INSTDONE 0x07100
505#define GEN7_SAMPLER_INSTDONE 0x0e160
506#define GEN7_ROW_INSTDONE 0x0e164
507#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
508#define RING_IPEIR(base) ((base)+0x64)
509#define RING_IPEHR(base) ((base)+0x68)
510#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
511#define RING_INSTPS(base) ((base)+0x70)
512#define RING_DMA_FADD(base) ((base)+0x78)
513#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
514#define INSTPS 0x02070 /* 965+ only */
515#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
516#define ACTHD_I965 0x02074
517#define HWS_PGA 0x02080
518#define HWS_ADDRESS_MASK 0xfffff000
519#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
520#define PWRCTXA 0x2088 /* 965GM+ only */
521#define PWRCTX_EN (1<<0)
585fb111 522#define IPEIR 0x02088
63eeaf38
JB
523#define IPEHR 0x0208c
524#define INSTDONE 0x02090
585fb111
JB
525#define NOPID 0x02094
526#define HWSTAM 0x02098
9d2f41fa 527#define DMA_FADD_I8XX 0x020d0
71cf39b1 528
f406839f 529#define ERROR_GEN6 0x040a0
71e172e8 530#define GEN7_ERR_INT 0x44040
b4c145c1 531#define ERR_INT_MMIO_UNCLAIMED (1<<13)
f406839f 532
3f1e109a
PZ
533#define FPGA_DBG 0x42300
534#define FPGA_DBG_RM_NOCLAIM (1<<31)
535
0f3b6849
CW
536#define DERRMR 0x44050
537
de6e2eaf
EA
538/* GM45+ chicken bits -- debug workaround bits that may be required
539 * for various sorts of correct behavior. The top 16 bits of each are
540 * the enables for writing to the corresponding low bit.
541 */
542#define _3D_CHICKEN 0x02084
4283908e 543#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
544#define _3D_CHICKEN2 0x0208c
545/* Disables pipelining of read flushes past the SF-WIZ interface.
546 * Required on all Ironlake steppings according to the B-Spec, but the
547 * particular danger of not doing so is not specified.
548 */
549# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
550#define _3D_CHICKEN3 0x02090
87f8020e 551#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 552#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 553
71cf39b1
EA
554#define MI_MODE 0x0209c
555# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 556# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 557# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 558
f8f2ac9a 559#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
560#define GEN6_GT_MODE_HI (1 << 9)
561#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 562
1ec14ad3 563#define GFX_MODE 0x02520
b095cd0a 564#define GFX_MODE_GEN7 0x0229c
5eb719cd 565#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
566#define GFX_RUN_LIST_ENABLE (1<<15)
567#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
568#define GFX_SURFACE_FAULT_ENABLE (1<<12)
569#define GFX_REPLAY_MODE (1<<11)
570#define GFX_PSMI_GRANULARITY (1<<10)
571#define GFX_PPGTT_ENABLE (1<<9)
572
a7e806de
DV
573#define VLV_DISPLAY_BASE 0x180000
574
585fb111
JB
575#define SCPD0 0x0209c /* 915+ only */
576#define IER 0x020a0
577#define IIR 0x020a4
578#define IMR 0x020a8
579#define ISR 0x020ac
07ec7ec5 580#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 581#define GCFG_DIS (1<<8)
ff763010
VS
582#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
583#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
584#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
585#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
586#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
585fb111
JB
587#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
588#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
589#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 590#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
591#define I915_HWB_OOM_INTERRUPT (1<<13)
592#define I915_SYNC_STATUS_INTERRUPT (1<<12)
593#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
594#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
595#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
596#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
597#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
598#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
599#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
600#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
601#define I915_DEBUG_INTERRUPT (1<<2)
602#define I915_USER_INTERRUPT (1<<1)
603#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 604#define I915_BSD_USER_INTERRUPT (1<<25)
90a72f87 605#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
606#define EIR 0x020b0
607#define EMR 0x020b4
608#define ESR 0x020b8
63eeaf38
JB
609#define GM45_ERROR_PAGE_TABLE (1<<5)
610#define GM45_ERROR_MEM_PRIV (1<<4)
611#define I915_ERROR_PAGE_TABLE (1<<4)
612#define GM45_ERROR_CP_PRIV (1<<3)
613#define I915_ERROR_MEMORY_REFRESH (1<<1)
614#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 615#define INSTPM 0x020c0
ee980b80 616#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
617#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
618 will not assert AGPBUSY# and will only
619 be delivered when out of C3. */
84f9f938 620#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
621#define ACTHD 0x020c8
622#define FW_BLC 0x020d8
8692d00e 623#define FW_BLC2 0x020dc
585fb111 624#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
625#define FW_BLC_SELF_EN_MASK (1<<31)
626#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
627#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
628#define MM_BURST_LENGTH 0x00700000
629#define MM_FIFO_WATERMARK 0x0001F000
630#define LM_BURST_LENGTH 0x00000700
631#define LM_FIFO_WATERMARK 0x0000001F
585fb111 632#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
633
634/* Make render/texture TLB fetches lower priorty than associated data
635 * fetches. This is not turned on by default
636 */
637#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
638
639/* Isoch request wait on GTT enable (Display A/B/C streams).
640 * Make isoch requests stall on the TLB update. May cause
641 * display underruns (test mode only)
642 */
643#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
644
645/* Block grant count for isoch requests when block count is
646 * set to a finite value.
647 */
648#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
649#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
650#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
651#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
652#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
653
654/* Enable render writes to complete in C2/C3/C4 power states.
655 * If this isn't enabled, render writes are prevented in low
656 * power states. That seems bad to me.
657 */
658#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
659
660/* This acknowledges an async flip immediately instead
661 * of waiting for 2TLB fetches.
662 */
663#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
664
665/* Enables non-sequential data reads through arbiter
666 */
0206e353 667#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
668
669/* Disable FSB snooping of cacheable write cycles from binner/render
670 * command stream
671 */
672#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
673
674/* Arbiter time slice for non-isoch streams */
675#define MI_ARB_TIME_SLICE_MASK (7 << 5)
676#define MI_ARB_TIME_SLICE_1 (0 << 5)
677#define MI_ARB_TIME_SLICE_2 (1 << 5)
678#define MI_ARB_TIME_SLICE_4 (2 << 5)
679#define MI_ARB_TIME_SLICE_6 (3 << 5)
680#define MI_ARB_TIME_SLICE_8 (4 << 5)
681#define MI_ARB_TIME_SLICE_10 (5 << 5)
682#define MI_ARB_TIME_SLICE_14 (6 << 5)
683#define MI_ARB_TIME_SLICE_16 (7 << 5)
684
685/* Low priority grace period page size */
686#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
687#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
688
689/* Disable display A/B trickle feed */
690#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
691
692/* Set display plane priority */
693#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
694#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
695
585fb111 696#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 697#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
698#define CM0_IZ_OPT_DISABLE (1<<6)
699#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 700#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
701#define CM0_DEPTH_EVICT_DISABLE (1<<4)
702#define CM0_COLOR_EVICT_DISABLE (1<<3)
703#define CM0_DEPTH_WRITE_DISABLE (1<<1)
704#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 705#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 706#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
707#define GFX_FLSH_CNTL_GEN6 0x101008
708#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
709#define ECOSKPD 0x021d0
710#define ECO_GATING_CX_ONLY (1<<3)
711#define ECO_FLIP_DONE (1<<0)
585fb111 712
fb046853
JB
713#define CACHE_MODE_1 0x7004 /* IVB+ */
714#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
715
e2a1e2f0
BW
716/* GEN6 interrupt control
717 * Note that the per-ring interrupt bits do alias with the global interrupt bits
718 * in GTIMR. */
a1786bd2
ZW
719#define GEN6_RENDER_HWSTAM 0x2098
720#define GEN6_RENDER_IMR 0x20a8
721#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
722#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 723#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
724#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
725#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
726#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
727#define GEN6_RENDER_SYNC_STATUS (1 << 2)
728#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
729#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
730
731#define GEN6_BLITTER_HWSTAM 0x22098
732#define GEN6_BLITTER_IMR 0x220a8
733#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
734#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
735#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
736#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 737
4efe0708
JB
738#define GEN6_BLITTER_ECOSKPD 0x221d0
739#define GEN6_BLITTER_LOCK_SHIFT 16
740#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
741
881f47b6 742#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
743#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
744#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
745#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
746#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 747
ec6a890d 748#define GEN6_BSD_HWSTAM 0x12098
881f47b6 749#define GEN6_BSD_IMR 0x120a8
1ec14ad3 750#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
751
752#define GEN6_BSD_RNCID 0x12198
753
a1e969e0
BW
754#define GEN7_FF_THREAD_MODE 0x20a0
755#define GEN7_FF_SCHED_MASK 0x0077070
756#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
757#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
758#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
759#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 760#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
761#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
762#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
763#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
764#define GEN7_FF_VS_SCHED_HW (0x0<<12)
765#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
766#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
767#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
768#define GEN7_FF_DS_SCHED_HW (0x0<<4)
769
585fb111
JB
770/*
771 * Framebuffer compression (915+ only)
772 */
773
774#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
775#define FBC_LL_BASE 0x03204 /* 4k page aligned */
776#define FBC_CONTROL 0x03208
777#define FBC_CTL_EN (1<<31)
778#define FBC_CTL_PERIODIC (1<<30)
779#define FBC_CTL_INTERVAL_SHIFT (16)
780#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 781#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
782#define FBC_CTL_STRIDE_SHIFT (5)
783#define FBC_CTL_FENCENO (1<<0)
784#define FBC_COMMAND 0x0320c
785#define FBC_CMD_COMPRESS (1<<0)
786#define FBC_STATUS 0x03210
787#define FBC_STAT_COMPRESSING (1<<31)
788#define FBC_STAT_COMPRESSED (1<<30)
789#define FBC_STAT_MODIFIED (1<<29)
790#define FBC_STAT_CURRENT_LINE (1<<0)
791#define FBC_CONTROL2 0x03214
792#define FBC_CTL_FENCE_DBL (0<<4)
793#define FBC_CTL_IDLE_IMM (0<<2)
794#define FBC_CTL_IDLE_FULL (1<<2)
795#define FBC_CTL_IDLE_LINE (2<<2)
796#define FBC_CTL_IDLE_DEBUG (3<<2)
797#define FBC_CTL_CPU_FENCE (1<<1)
798#define FBC_CTL_PLANEA (0<<0)
799#define FBC_CTL_PLANEB (1<<0)
800#define FBC_FENCE_OFF 0x0321b
80824003 801#define FBC_TAG 0x03300
585fb111
JB
802
803#define FBC_LL_SIZE (1536)
804
74dff282
JB
805/* Framebuffer compression for GM45+ */
806#define DPFC_CB_BASE 0x3200
807#define DPFC_CONTROL 0x3208
808#define DPFC_CTL_EN (1<<31)
809#define DPFC_CTL_PLANEA (0<<30)
810#define DPFC_CTL_PLANEB (1<<30)
811#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 812#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
813#define DPFC_SR_EN (1<<10)
814#define DPFC_CTL_LIMIT_1X (0<<6)
815#define DPFC_CTL_LIMIT_2X (1<<6)
816#define DPFC_CTL_LIMIT_4X (2<<6)
817#define DPFC_RECOMP_CTL 0x320c
818#define DPFC_RECOMP_STALL_EN (1<<27)
819#define DPFC_RECOMP_STALL_WM_SHIFT (16)
820#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
821#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
822#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
823#define DPFC_STATUS 0x3210
824#define DPFC_INVAL_SEG_SHIFT (16)
825#define DPFC_INVAL_SEG_MASK (0x07ff0000)
826#define DPFC_COMP_SEG_SHIFT (0)
827#define DPFC_COMP_SEG_MASK (0x000003ff)
828#define DPFC_STATUS2 0x3214
829#define DPFC_FENCE_YOFF 0x3218
830#define DPFC_CHICKEN 0x3224
831#define DPFC_HT_MODIFY (1<<31)
832
b52eb4dc
ZY
833/* Framebuffer compression for Ironlake */
834#define ILK_DPFC_CB_BASE 0x43200
835#define ILK_DPFC_CONTROL 0x43208
836/* The bit 28-8 is reserved */
837#define DPFC_RESERVED (0x1FFFFF00)
838#define ILK_DPFC_RECOMP_CTL 0x4320c
839#define ILK_DPFC_STATUS 0x43210
840#define ILK_DPFC_FENCE_YOFF 0x43218
841#define ILK_DPFC_CHICKEN 0x43224
842#define ILK_FBC_RT_BASE 0x2128
843#define ILK_FBC_RT_VALID (1<<0)
844
845#define ILK_DISPLAY_CHICKEN1 0x42000
846#define ILK_FBCQ_DIS (1<<22)
0206e353 847#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 848
b52eb4dc 849
9c04f015
YL
850/*
851 * Framebuffer compression for Sandybridge
852 *
853 * The following two registers are of type GTTMMADR
854 */
855#define SNB_DPFC_CTL_SA 0x100100
856#define SNB_CPU_FENCE_ENABLE (1<<29)
857#define DPFC_CPU_FENCE_OFFSET 0x100104
858
859
585fb111
JB
860/*
861 * GPIO regs
862 */
863#define GPIOA 0x5010
864#define GPIOB 0x5014
865#define GPIOC 0x5018
866#define GPIOD 0x501c
867#define GPIOE 0x5020
868#define GPIOF 0x5024
869#define GPIOG 0x5028
870#define GPIOH 0x502c
871# define GPIO_CLOCK_DIR_MASK (1 << 0)
872# define GPIO_CLOCK_DIR_IN (0 << 1)
873# define GPIO_CLOCK_DIR_OUT (1 << 1)
874# define GPIO_CLOCK_VAL_MASK (1 << 2)
875# define GPIO_CLOCK_VAL_OUT (1 << 3)
876# define GPIO_CLOCK_VAL_IN (1 << 4)
877# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
878# define GPIO_DATA_DIR_MASK (1 << 8)
879# define GPIO_DATA_DIR_IN (0 << 9)
880# define GPIO_DATA_DIR_OUT (1 << 9)
881# define GPIO_DATA_VAL_MASK (1 << 10)
882# define GPIO_DATA_VAL_OUT (1 << 11)
883# define GPIO_DATA_VAL_IN (1 << 12)
884# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
885
f899fc64
CW
886#define GMBUS0 0x5100 /* clock/port select */
887#define GMBUS_RATE_100KHZ (0<<8)
888#define GMBUS_RATE_50KHZ (1<<8)
889#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
890#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
891#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
892#define GMBUS_PORT_DISABLED 0
893#define GMBUS_PORT_SSC 1
894#define GMBUS_PORT_VGADDC 2
895#define GMBUS_PORT_PANEL 3
896#define GMBUS_PORT_DPC 4 /* HDMIC */
897#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
898#define GMBUS_PORT_DPD 6 /* HDMID */
899#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 900#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
901#define GMBUS1 0x5104 /* command/status */
902#define GMBUS_SW_CLR_INT (1<<31)
903#define GMBUS_SW_RDY (1<<30)
904#define GMBUS_ENT (1<<29) /* enable timeout */
905#define GMBUS_CYCLE_NONE (0<<25)
906#define GMBUS_CYCLE_WAIT (1<<25)
907#define GMBUS_CYCLE_INDEX (2<<25)
908#define GMBUS_CYCLE_STOP (4<<25)
909#define GMBUS_BYTE_COUNT_SHIFT 16
910#define GMBUS_SLAVE_INDEX_SHIFT 8
911#define GMBUS_SLAVE_ADDR_SHIFT 1
912#define GMBUS_SLAVE_READ (1<<0)
913#define GMBUS_SLAVE_WRITE (0<<0)
914#define GMBUS2 0x5108 /* status */
915#define GMBUS_INUSE (1<<15)
916#define GMBUS_HW_WAIT_PHASE (1<<14)
917#define GMBUS_STALL_TIMEOUT (1<<13)
918#define GMBUS_INT (1<<12)
919#define GMBUS_HW_RDY (1<<11)
920#define GMBUS_SATOER (1<<10)
921#define GMBUS_ACTIVE (1<<9)
922#define GMBUS3 0x510c /* data buffer bytes 3-0 */
923#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
924#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
925#define GMBUS_NAK_EN (1<<3)
926#define GMBUS_IDLE_EN (1<<2)
927#define GMBUS_HW_WAIT_EN (1<<1)
928#define GMBUS_HW_RDY_EN (1<<0)
929#define GMBUS5 0x5120 /* byte index */
930#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 931
585fb111
JB
932/*
933 * Clock control & power management
934 */
935
936#define VGA0 0x6000
937#define VGA1 0x6004
938#define VGA_PD 0x6010
939#define VGA0_PD_P2_DIV_4 (1 << 7)
940#define VGA0_PD_P1_DIV_2 (1 << 5)
941#define VGA0_PD_P1_SHIFT 0
942#define VGA0_PD_P1_MASK (0x1f << 0)
943#define VGA1_PD_P2_DIV_4 (1 << 15)
944#define VGA1_PD_P1_DIV_2 (1 << 13)
945#define VGA1_PD_P1_SHIFT 8
946#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
947#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
948#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 949#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
950#define DPLL_VCO_ENABLE (1 << 31)
951#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 952#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 953#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 954#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
955#define DPLL_VGA_MODE_DIS (1 << 28)
956#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
957#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
958#define DPLL_MODE_MASK (3 << 26)
959#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
960#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
961#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
962#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
963#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
964#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 965#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 966#define DPLL_LOCK_VLV (1<<15)
25eb05fc 967#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 968
585fb111
JB
969#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
970/*
971 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
972 * this field (only one bit may be set).
973 */
974#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
975#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 976#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
977/* i830, required in DVO non-gang */
978#define PLL_P2_DIVIDE_BY_4 (1 << 23)
979#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
980#define PLL_REF_INPUT_DREFCLK (0 << 13)
981#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
982#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
983#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
984#define PLL_REF_INPUT_MASK (3 << 13)
985#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 986/* Ironlake */
b9055052
ZW
987# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
988# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
989# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
990# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
991# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
992
585fb111
JB
993/*
994 * Parallel to Serial Load Pulse phase selection.
995 * Selects the phase for the 10X DPLL clock for the PCIe
996 * digital display port. The range is 4 to 13; 10 or more
997 * is just a flip delay. The default is 6
998 */
999#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1000#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1001/*
1002 * SDVO multiplier for 945G/GM. Not used on 965.
1003 */
1004#define SDVO_MULTIPLIER_MASK 0x000000ff
1005#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1006#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1007#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1008/*
1009 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1010 *
1011 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1012 */
1013#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1014#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1015/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1016#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1017#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1018/*
1019 * SDVO/UDI pixel multiplier.
1020 *
1021 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1022 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1023 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1024 * dummy bytes in the datastream at an increased clock rate, with both sides of
1025 * the link knowing how many bytes are fill.
1026 *
1027 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1028 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1029 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1030 * through an SDVO command.
1031 *
1032 * This register field has values of multiplication factor minus 1, with
1033 * a maximum multiplier of 5 for SDVO.
1034 */
1035#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1036#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1037/*
1038 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1039 * This best be set to the default value (3) or the CRT won't work. No,
1040 * I don't entirely understand what this does...
1041 */
1042#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1043#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1044#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1045#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1046
9db4a9c7
JB
1047#define _FPA0 0x06040
1048#define _FPA1 0x06044
1049#define _FPB0 0x06048
1050#define _FPB1 0x0604c
1051#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1052#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1053#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1054#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1055#define FP_N_DIV_SHIFT 16
1056#define FP_M1_DIV_MASK 0x00003f00
1057#define FP_M1_DIV_SHIFT 8
1058#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1059#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1060#define FP_M2_DIV_SHIFT 0
1061#define DPLL_TEST 0x606c
1062#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1063#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1064#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1065#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1066#define DPLLB_TEST_N_BYPASS (1 << 19)
1067#define DPLLB_TEST_M_BYPASS (1 << 18)
1068#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1069#define DPLLA_TEST_N_BYPASS (1 << 3)
1070#define DPLLA_TEST_M_BYPASS (1 << 2)
1071#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1072#define D_STATE 0x6104
dc96e9b8 1073#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1074#define DSTATE_PLL_D3_OFF (1<<3)
1075#define DSTATE_GFX_CLOCK_GATING (1<<1)
1076#define DSTATE_DOT_CLOCK_GATING (1<<0)
1077#define DSPCLK_GATE_D 0x6200
1078# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1079# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1080# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1081# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1082# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1083# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1084# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1085# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1086# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1087# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1088# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1089# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1090# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1091# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1092# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1093# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1094# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1095# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1096# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1097# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1098# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1099# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1100# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1101# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1102# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1103# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1104# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1105# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1106/**
1107 * This bit must be set on the 830 to prevent hangs when turning off the
1108 * overlay scaler.
1109 */
1110# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1111# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1112# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1113# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1114# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1115
1116#define RENCLK_GATE_D1 0x6204
1117# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1118# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1119# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1120# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1121# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1122# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1123# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1124# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1125# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1126/** This bit must be unset on 855,865 */
1127# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1128# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1129# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1130# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1131/** This bit must be set on 855,865. */
1132# define SV_CLOCK_GATE_DISABLE (1 << 0)
1133# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1134# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1135# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1136# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1137# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1138# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1139# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1140# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1141# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1142# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1143# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1144# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1145# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1146# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1147# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1148# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1149# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1150
1151# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1152/** This bit must always be set on 965G/965GM */
1153# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1154# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1155# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1156# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1157# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1158# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1159/** This bit must always be set on 965G */
1160# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1161# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1162# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1163# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1164# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1165# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1166# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1167# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1168# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1169# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1170# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1171# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1172# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1173# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1174# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1175# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1176# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1177# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1178# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1179
1180#define RENCLK_GATE_D2 0x6208
1181#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1182#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1183#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1184#define RAMCLK_GATE_D 0x6210 /* CRL only */
1185#define DEUC 0x6214 /* CRL only */
585fb111 1186
d88b2270 1187#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1188#define FW_CSPWRDWNEN (1<<15)
1189
585fb111
JB
1190/*
1191 * Palette regs
1192 */
1193
4b059985
VS
1194#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1195#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1196#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1197
673a394b
EA
1198/* MCH MMIO space */
1199
1200/*
1201 * MCHBAR mirror.
1202 *
1203 * This mirrors the MCHBAR MMIO space whose location is determined by
1204 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1205 * every way. It is not accessible from the CP register read instructions.
1206 *
1207 */
1208#define MCHBAR_MIRROR_BASE 0x10000
1209
1398261a
YL
1210#define MCHBAR_MIRROR_BASE_SNB 0x140000
1211
673a394b
EA
1212/** 915-945 and GM965 MCH register controlling DRAM channel access */
1213#define DCC 0x10200
1214#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1215#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1216#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1217#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1218#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1219#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1220
95534263
LP
1221/** Pineview MCH register contains DDR3 setting */
1222#define CSHRDDR3CTL 0x101a8
1223#define CSHRDDR3CTL_DDR3 (1 << 2)
1224
673a394b
EA
1225/** 965 MCH register controlling DRAM channel configuration */
1226#define C0DRB3 0x10206
1227#define C1DRB3 0x10606
1228
f691e2f4
DV
1229/** snb MCH registers for reading the DRAM channel configuration */
1230#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1231#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1232#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1233#define MAD_DIMM_ECC_MASK (0x3 << 24)
1234#define MAD_DIMM_ECC_OFF (0x0 << 24)
1235#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1236#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1237#define MAD_DIMM_ECC_ON (0x3 << 24)
1238#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1239#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1240#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1241#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1242#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1243#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1244#define MAD_DIMM_A_SELECT (0x1 << 16)
1245/* DIMM sizes are in multiples of 256mb. */
1246#define MAD_DIMM_B_SIZE_SHIFT 8
1247#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1248#define MAD_DIMM_A_SIZE_SHIFT 0
1249#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1250
1d7aaa0c
DV
1251/** snb MCH registers for priority tuning */
1252#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1253#define MCH_SSKPD_WM0_MASK 0x3f
1254#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1255
b11248df
KP
1256/* Clocking configuration register */
1257#define CLKCFG 0x10c00
7662c8bd 1258#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1259#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1260#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1261#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1262#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1263#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1264/* Note, below two are guess */
b11248df 1265#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1266#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1267#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1268#define CLKCFG_MEM_533 (1 << 4)
1269#define CLKCFG_MEM_667 (2 << 4)
1270#define CLKCFG_MEM_800 (3 << 4)
1271#define CLKCFG_MEM_MASK (7 << 4)
1272
ea056c14
JB
1273#define TSC1 0x11001
1274#define TSE (1<<0)
7648fa99
JB
1275#define TR1 0x11006
1276#define TSFS 0x11020
1277#define TSFS_SLOPE_MASK 0x0000ff00
1278#define TSFS_SLOPE_SHIFT 8
1279#define TSFS_INTR_MASK 0x000000ff
1280
f97108d1
JB
1281#define CRSTANDVID 0x11100
1282#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1283#define PXVFREQ_PX_MASK 0x7f000000
1284#define PXVFREQ_PX_SHIFT 24
1285#define VIDFREQ_BASE 0x11110
1286#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1287#define VIDFREQ2 0x11114
1288#define VIDFREQ3 0x11118
1289#define VIDFREQ4 0x1111c
1290#define VIDFREQ_P0_MASK 0x1f000000
1291#define VIDFREQ_P0_SHIFT 24
1292#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1293#define VIDFREQ_P0_CSCLK_SHIFT 20
1294#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1295#define VIDFREQ_P0_CRCLK_SHIFT 16
1296#define VIDFREQ_P1_MASK 0x00001f00
1297#define VIDFREQ_P1_SHIFT 8
1298#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1299#define VIDFREQ_P1_CSCLK_SHIFT 4
1300#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1301#define INTTOEXT_BASE_ILK 0x11300
1302#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1303#define INTTOEXT_MAP3_SHIFT 24
1304#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1305#define INTTOEXT_MAP2_SHIFT 16
1306#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1307#define INTTOEXT_MAP1_SHIFT 8
1308#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1309#define INTTOEXT_MAP0_SHIFT 0
1310#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1311#define MEMSWCTL 0x11170 /* Ironlake only */
1312#define MEMCTL_CMD_MASK 0xe000
1313#define MEMCTL_CMD_SHIFT 13
1314#define MEMCTL_CMD_RCLK_OFF 0
1315#define MEMCTL_CMD_RCLK_ON 1
1316#define MEMCTL_CMD_CHFREQ 2
1317#define MEMCTL_CMD_CHVID 3
1318#define MEMCTL_CMD_VMMOFF 4
1319#define MEMCTL_CMD_VMMON 5
1320#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1321 when command complete */
1322#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1323#define MEMCTL_FREQ_SHIFT 8
1324#define MEMCTL_SFCAVM (1<<7)
1325#define MEMCTL_TGT_VID_MASK 0x007f
1326#define MEMIHYST 0x1117c
1327#define MEMINTREN 0x11180 /* 16 bits */
1328#define MEMINT_RSEXIT_EN (1<<8)
1329#define MEMINT_CX_SUPR_EN (1<<7)
1330#define MEMINT_CONT_BUSY_EN (1<<6)
1331#define MEMINT_AVG_BUSY_EN (1<<5)
1332#define MEMINT_EVAL_CHG_EN (1<<4)
1333#define MEMINT_MON_IDLE_EN (1<<3)
1334#define MEMINT_UP_EVAL_EN (1<<2)
1335#define MEMINT_DOWN_EVAL_EN (1<<1)
1336#define MEMINT_SW_CMD_EN (1<<0)
1337#define MEMINTRSTR 0x11182 /* 16 bits */
1338#define MEM_RSEXIT_MASK 0xc000
1339#define MEM_RSEXIT_SHIFT 14
1340#define MEM_CONT_BUSY_MASK 0x3000
1341#define MEM_CONT_BUSY_SHIFT 12
1342#define MEM_AVG_BUSY_MASK 0x0c00
1343#define MEM_AVG_BUSY_SHIFT 10
1344#define MEM_EVAL_CHG_MASK 0x0300
1345#define MEM_EVAL_BUSY_SHIFT 8
1346#define MEM_MON_IDLE_MASK 0x00c0
1347#define MEM_MON_IDLE_SHIFT 6
1348#define MEM_UP_EVAL_MASK 0x0030
1349#define MEM_UP_EVAL_SHIFT 4
1350#define MEM_DOWN_EVAL_MASK 0x000c
1351#define MEM_DOWN_EVAL_SHIFT 2
1352#define MEM_SW_CMD_MASK 0x0003
1353#define MEM_INT_STEER_GFX 0
1354#define MEM_INT_STEER_CMR 1
1355#define MEM_INT_STEER_SMI 2
1356#define MEM_INT_STEER_SCI 3
1357#define MEMINTRSTS 0x11184
1358#define MEMINT_RSEXIT (1<<7)
1359#define MEMINT_CONT_BUSY (1<<6)
1360#define MEMINT_AVG_BUSY (1<<5)
1361#define MEMINT_EVAL_CHG (1<<4)
1362#define MEMINT_MON_IDLE (1<<3)
1363#define MEMINT_UP_EVAL (1<<2)
1364#define MEMINT_DOWN_EVAL (1<<1)
1365#define MEMINT_SW_CMD (1<<0)
1366#define MEMMODECTL 0x11190
1367#define MEMMODE_BOOST_EN (1<<31)
1368#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1369#define MEMMODE_BOOST_FREQ_SHIFT 24
1370#define MEMMODE_IDLE_MODE_MASK 0x00030000
1371#define MEMMODE_IDLE_MODE_SHIFT 16
1372#define MEMMODE_IDLE_MODE_EVAL 0
1373#define MEMMODE_IDLE_MODE_CONT 1
1374#define MEMMODE_HWIDLE_EN (1<<15)
1375#define MEMMODE_SWMODE_EN (1<<14)
1376#define MEMMODE_RCLK_GATE (1<<13)
1377#define MEMMODE_HW_UPDATE (1<<12)
1378#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1379#define MEMMODE_FSTART_SHIFT 8
1380#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1381#define MEMMODE_FMAX_SHIFT 4
1382#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1383#define RCBMAXAVG 0x1119c
1384#define MEMSWCTL2 0x1119e /* Cantiga only */
1385#define SWMEMCMD_RENDER_OFF (0 << 13)
1386#define SWMEMCMD_RENDER_ON (1 << 13)
1387#define SWMEMCMD_SWFREQ (2 << 13)
1388#define SWMEMCMD_TARVID (3 << 13)
1389#define SWMEMCMD_VRM_OFF (4 << 13)
1390#define SWMEMCMD_VRM_ON (5 << 13)
1391#define CMDSTS (1<<12)
1392#define SFCAVM (1<<11)
1393#define SWFREQ_MASK 0x0380 /* P0-7 */
1394#define SWFREQ_SHIFT 7
1395#define TARVID_MASK 0x001f
1396#define MEMSTAT_CTG 0x111a0
1397#define RCBMINAVG 0x111a0
1398#define RCUPEI 0x111b0
1399#define RCDNEI 0x111b4
88271da3
JB
1400#define RSTDBYCTL 0x111b8
1401#define RS1EN (1<<31)
1402#define RS2EN (1<<30)
1403#define RS3EN (1<<29)
1404#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1405#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1406#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1407#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1408#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1409#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1410#define RSX_STATUS_MASK (7<<20)
1411#define RSX_STATUS_ON (0<<20)
1412#define RSX_STATUS_RC1 (1<<20)
1413#define RSX_STATUS_RC1E (2<<20)
1414#define RSX_STATUS_RS1 (3<<20)
1415#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1416#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1417#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1418#define RSX_STATUS_RSVD2 (7<<20)
1419#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1420#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1421#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1422#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1423#define RS1CONTSAV_MASK (3<<14)
1424#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1425#define RS1CONTSAV_RSVD (1<<14)
1426#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1427#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1428#define NORMSLEXLAT_MASK (3<<12)
1429#define SLOW_RS123 (0<<12)
1430#define SLOW_RS23 (1<<12)
1431#define SLOW_RS3 (2<<12)
1432#define NORMAL_RS123 (3<<12)
1433#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1434#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1435#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1436#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1437#define RS_CSTATE_MASK (3<<4)
1438#define RS_CSTATE_C367_RS1 (0<<4)
1439#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1440#define RS_CSTATE_RSVD (2<<4)
1441#define RS_CSTATE_C367_RS2 (3<<4)
1442#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1443#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1444#define VIDCTL 0x111c0
1445#define VIDSTS 0x111c8
1446#define VIDSTART 0x111cc /* 8 bits */
1447#define MEMSTAT_ILK 0x111f8
1448#define MEMSTAT_VID_MASK 0x7f00
1449#define MEMSTAT_VID_SHIFT 8
1450#define MEMSTAT_PSTATE_MASK 0x00f8
1451#define MEMSTAT_PSTATE_SHIFT 3
1452#define MEMSTAT_MON_ACTV (1<<2)
1453#define MEMSTAT_SRC_CTL_MASK 0x0003
1454#define MEMSTAT_SRC_CTL_CORE 0
1455#define MEMSTAT_SRC_CTL_TRB 1
1456#define MEMSTAT_SRC_CTL_THM 2
1457#define MEMSTAT_SRC_CTL_STDBY 3
1458#define RCPREVBSYTUPAVG 0x113b8
1459#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1460#define PMMISC 0x11214
1461#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1462#define SDEW 0x1124c
1463#define CSIEW0 0x11250
1464#define CSIEW1 0x11254
1465#define CSIEW2 0x11258
1466#define PEW 0x1125c
1467#define DEW 0x11270
1468#define MCHAFE 0x112c0
1469#define CSIEC 0x112e0
1470#define DMIEC 0x112e4
1471#define DDREC 0x112e8
1472#define PEG0EC 0x112ec
1473#define PEG1EC 0x112f0
1474#define GFXEC 0x112f4
1475#define RPPREVBSYTUPAVG 0x113b8
1476#define RPPREVBSYTDNAVG 0x113bc
1477#define ECR 0x11600
1478#define ECR_GPFE (1<<31)
1479#define ECR_IMONE (1<<30)
1480#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1481#define OGW0 0x11608
1482#define OGW1 0x1160c
1483#define EG0 0x11610
1484#define EG1 0x11614
1485#define EG2 0x11618
1486#define EG3 0x1161c
1487#define EG4 0x11620
1488#define EG5 0x11624
1489#define EG6 0x11628
1490#define EG7 0x1162c
1491#define PXW 0x11664
1492#define PXWL 0x11680
1493#define LCFUSE02 0x116c0
1494#define LCFUSE_HIV_MASK 0x000000ff
1495#define CSIPLL0 0x12c10
1496#define DDRMPLL1 0X12c20
7d57382e
EA
1497#define PEG_BAND_GAP_DATA 0x14d68
1498
c4de7b0f
CW
1499#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1500#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1501#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1502
3b8d8d91
JB
1503#define GEN6_GT_PERF_STATUS 0x145948
1504#define GEN6_RP_STATE_LIMITS 0x145994
1505#define GEN6_RP_STATE_CAP 0x145998
1506
aa40d6bb
ZN
1507/*
1508 * Logical Context regs
1509 */
1510#define CCID 0x2180
1511#define CCID_EN (1<<0)
fe1cc68f
BW
1512#define CXT_SIZE 0x21a0
1513#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1514#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1515#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1516#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1517#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1518#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1519 GEN6_CXT_RING_SIZE(cxt_reg) + \
1520 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1521 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1522 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1523#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1524#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1525#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1526#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1527#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1528#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1529#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
6a4ea124
BW
1530#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1531 GEN7_CXT_RING_SIZE(ctx_reg) + \
1532 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
4f91dd6f
BW
1533 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1534 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1535 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2e4291e0
BW
1536#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1537#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1538#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1539#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1540 HSW_CXT_RING_SIZE(ctx_reg) + \
1541 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1542 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1543
fe1cc68f 1544
585fb111
JB
1545/*
1546 * Overlay regs
1547 */
1548
1549#define OVADD 0x30000
1550#define DOVSTA 0x30008
1551#define OC_BUF (0x3<<20)
1552#define OGAMC5 0x30010
1553#define OGAMC4 0x30014
1554#define OGAMC3 0x30018
1555#define OGAMC2 0x3001c
1556#define OGAMC1 0x30020
1557#define OGAMC0 0x30024
1558
1559/*
1560 * Display engine regs
1561 */
1562
1563/* Pipe A timing regs */
4e8e7eb7
VS
1564#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1565#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1566#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1567#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1568#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1569#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1570#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1571#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1572#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1573
1574/* Pipe B timing regs */
4e8e7eb7
VS
1575#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1576#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1577#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1578#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1579#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1580#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1581#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1582#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1583#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1584
9db4a9c7 1585
fe2b8f9d
PZ
1586#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1587#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1588#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1589#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1590#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1591#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1592#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1593#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1594
585fb111
JB
1595/* VGA port control */
1596#define ADPA 0x61100
ebc0fd88 1597#define PCH_ADPA 0xe1100
540a8950 1598#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1599
585fb111
JB
1600#define ADPA_DAC_ENABLE (1<<31)
1601#define ADPA_DAC_DISABLE 0
1602#define ADPA_PIPE_SELECT_MASK (1<<30)
1603#define ADPA_PIPE_A_SELECT 0
1604#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1605#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1606/* CPT uses bits 29:30 for pch transcoder select */
1607#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1608#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1609#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1610#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1611#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1612#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1613#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1614#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1615#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1616#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1617#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1618#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1619#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1620#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1621#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1622#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1623#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1624#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1625#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1626#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1627#define ADPA_SETS_HVPOLARITY 0
60222c0c 1628#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 1629#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 1630#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
1631#define ADPA_HSYNC_CNTL_ENABLE 0
1632#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1633#define ADPA_VSYNC_ACTIVE_LOW 0
1634#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1635#define ADPA_HSYNC_ACTIVE_LOW 0
1636#define ADPA_DPMS_MASK (~(3<<10))
1637#define ADPA_DPMS_ON (0<<10)
1638#define ADPA_DPMS_SUSPEND (1<<10)
1639#define ADPA_DPMS_STANDBY (2<<10)
1640#define ADPA_DPMS_OFF (3<<10)
1641
939fe4d7 1642
585fb111 1643/* Hotplug control (945+ only) */
67d62c57 1644#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
1645#define PORTB_HOTPLUG_INT_EN (1 << 29)
1646#define PORTC_HOTPLUG_INT_EN (1 << 28)
1647#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1648#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1649#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1650#define TV_HOTPLUG_INT_EN (1 << 18)
1651#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
1652#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1653 PORTC_HOTPLUG_INT_EN | \
1654 PORTD_HOTPLUG_INT_EN | \
1655 SDVOC_HOTPLUG_INT_EN | \
1656 SDVOB_HOTPLUG_INT_EN | \
1657 CRT_HOTPLUG_INT_EN)
585fb111 1658#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1659#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1660/* must use period 64 on GM45 according to docs */
1661#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1662#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1663#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1664#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1665#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1666#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1667#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1668#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1669#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1670#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1671#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1672#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 1673
67d62c57 1674#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
10f76a38 1675/* HDMI/DP bits are gen4+ */
26739f12
DV
1676#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1677#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1678#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1679#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1680#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1681#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1682/* CRT/TV common between gen3+ */
585fb111
JB
1683#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1684#define TV_HOTPLUG_INT_STATUS (1 << 10)
1685#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1686#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1687#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1688#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1689/* SDVO is different across gen3/4 */
1690#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1691#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1692#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1693#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1694#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1695#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
1696#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1697 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1698 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1699 PORTB_HOTPLUG_INT_STATUS | \
1700 PORTC_HOTPLUG_INT_STATUS | \
1701 PORTD_HOTPLUG_INT_STATUS)
1702
1703#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1704 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1705 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1706 PORTB_HOTPLUG_INT_STATUS | \
1707 PORTC_HOTPLUG_INT_STATUS | \
1708 PORTD_HOTPLUG_INT_STATUS)
1709
1710#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1711 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1712 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1713 PORTB_HOTPLUG_INT_STATUS | \
1714 PORTC_HOTPLUG_INT_STATUS | \
1715 PORTD_HOTPLUG_INT_STATUS)
585fb111 1716
c20cd312
PZ
1717/* SDVO and HDMI port control.
1718 * The same register may be used for SDVO or HDMI */
1719#define GEN3_SDVOB 0x61140
1720#define GEN3_SDVOC 0x61160
1721#define GEN4_HDMIB GEN3_SDVOB
1722#define GEN4_HDMIC GEN3_SDVOC
1723#define PCH_SDVOB 0xe1140
1724#define PCH_HDMIB PCH_SDVOB
1725#define PCH_HDMIC 0xe1150
1726#define PCH_HDMID 0xe1160
1727
1728/* Gen 3 SDVO bits: */
1729#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
1730#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1731#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
1732#define SDVO_PIPE_B_SELECT (1 << 30)
1733#define SDVO_STALL_SELECT (1 << 29)
1734#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
1735/**
1736 * 915G/GM SDVO pixel multiplier.
585fb111 1737 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
1738 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1739 */
c20cd312 1740#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 1741#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
1742#define SDVO_PHASE_SELECT_MASK (15 << 19)
1743#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1744#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1745#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1746#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1747#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1748#define SDVO_DETECTED (1 << 2)
585fb111 1749/* Bits to be preserved when writing */
c20cd312
PZ
1750#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1751 SDVO_INTERRUPT_ENABLE)
1752#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1753
1754/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 1755#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
c20cd312
PZ
1756#define SDVO_ENCODING_SDVO (0 << 10)
1757#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
1758#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1759#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 1760#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
1761#define SDVO_AUDIO_ENABLE (1 << 6)
1762/* VSYNC/HSYNC bits new with 965, default is to be set */
1763#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1764#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1765
1766/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 1767#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
1768#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1769
1770/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
1771#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1772#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 1773
585fb111
JB
1774
1775/* DVO port control */
1776#define DVOA 0x61120
1777#define DVOB 0x61140
1778#define DVOC 0x61160
1779#define DVO_ENABLE (1 << 31)
1780#define DVO_PIPE_B_SELECT (1 << 30)
1781#define DVO_PIPE_STALL_UNUSED (0 << 28)
1782#define DVO_PIPE_STALL (1 << 28)
1783#define DVO_PIPE_STALL_TV (2 << 28)
1784#define DVO_PIPE_STALL_MASK (3 << 28)
1785#define DVO_USE_VGA_SYNC (1 << 15)
1786#define DVO_DATA_ORDER_I740 (0 << 14)
1787#define DVO_DATA_ORDER_FP (1 << 14)
1788#define DVO_VSYNC_DISABLE (1 << 11)
1789#define DVO_HSYNC_DISABLE (1 << 10)
1790#define DVO_VSYNC_TRISTATE (1 << 9)
1791#define DVO_HSYNC_TRISTATE (1 << 8)
1792#define DVO_BORDER_ENABLE (1 << 7)
1793#define DVO_DATA_ORDER_GBRG (1 << 6)
1794#define DVO_DATA_ORDER_RGGB (0 << 6)
1795#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1796#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1797#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1798#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1799#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1800#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1801#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1802#define DVO_PRESERVE_MASK (0x7<<24)
1803#define DVOA_SRCDIM 0x61124
1804#define DVOB_SRCDIM 0x61144
1805#define DVOC_SRCDIM 0x61164
1806#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1807#define DVO_SRCDIM_VERTICAL_SHIFT 0
1808
1809/* LVDS port control */
1810#define LVDS 0x61180
1811/*
1812 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1813 * the DPLL semantics change when the LVDS is assigned to that pipe.
1814 */
1815#define LVDS_PORT_EN (1 << 31)
1816/* Selects pipe B for LVDS data. Must be set on pre-965. */
1817#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1818#define LVDS_PIPE_MASK (1 << 30)
1519b995 1819#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1820/* LVDS dithering flag on 965/g4x platform */
1821#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1822/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1823#define LVDS_VSYNC_POLARITY (1 << 21)
1824#define LVDS_HSYNC_POLARITY (1 << 20)
1825
a3e17eb8
ZY
1826/* Enable border for unscaled (or aspect-scaled) display */
1827#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1828/*
1829 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1830 * pixel.
1831 */
1832#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1833#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1834#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1835/*
1836 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1837 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1838 * on.
1839 */
1840#define LVDS_A3_POWER_MASK (3 << 6)
1841#define LVDS_A3_POWER_DOWN (0 << 6)
1842#define LVDS_A3_POWER_UP (3 << 6)
1843/*
1844 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1845 * is set.
1846 */
1847#define LVDS_CLKB_POWER_MASK (3 << 4)
1848#define LVDS_CLKB_POWER_DOWN (0 << 4)
1849#define LVDS_CLKB_POWER_UP (3 << 4)
1850/*
1851 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1852 * setting for whether we are in dual-channel mode. The B3 pair will
1853 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1854 */
1855#define LVDS_B0B3_POWER_MASK (3 << 2)
1856#define LVDS_B0B3_POWER_DOWN (0 << 2)
1857#define LVDS_B0B3_POWER_UP (3 << 2)
1858
3c17fe4b
DH
1859/* Video Data Island Packet control */
1860#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
1861/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1862 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1863 * of the infoframe structure specified by CEA-861. */
1864#define VIDEO_DIP_DATA_SIZE 32
3c17fe4b 1865#define VIDEO_DIP_CTL 0x61170
2da8af54 1866/* Pre HSW: */
3c17fe4b
DH
1867#define VIDEO_DIP_ENABLE (1 << 31)
1868#define VIDEO_DIP_PORT_B (1 << 29)
1869#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 1870#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 1871#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 1872#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
1873#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1874#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 1875#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
1876#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1877#define VIDEO_DIP_SELECT_AVI (0 << 19)
1878#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1879#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1880#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1881#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1882#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1883#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 1884#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 1885/* HSW and later: */
0dd87d20
PZ
1886#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1887#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 1888#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
1889#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1890#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 1891#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 1892
585fb111
JB
1893/* Panel power sequencing */
1894#define PP_STATUS 0x61200
1895#define PP_ON (1 << 31)
1896/*
1897 * Indicates that all dependencies of the panel are on:
1898 *
1899 * - PLL enabled
1900 * - pipe enabled
1901 * - LVDS/DVOB/DVOC on
1902 */
1903#define PP_READY (1 << 30)
1904#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1905#define PP_SEQUENCE_POWER_UP (1 << 28)
1906#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1907#define PP_SEQUENCE_MASK (3 << 28)
1908#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1909#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1910#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1911#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1912#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1913#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1914#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1915#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1916#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1917#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1918#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1919#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1920#define PP_CONTROL 0x61204
1921#define POWER_TARGET_ON (1 << 0)
1922#define PP_ON_DELAYS 0x61208
1923#define PP_OFF_DELAYS 0x6120c
1924#define PP_DIVISOR 0x61210
1925
1926/* Panel fitting */
7e470abf 1927#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
1928#define PFIT_ENABLE (1 << 31)
1929#define PFIT_PIPE_MASK (3 << 29)
1930#define PFIT_PIPE_SHIFT 29
1931#define VERT_INTERP_DISABLE (0 << 10)
1932#define VERT_INTERP_BILINEAR (1 << 10)
1933#define VERT_INTERP_MASK (3 << 10)
1934#define VERT_AUTO_SCALE (1 << 9)
1935#define HORIZ_INTERP_DISABLE (0 << 6)
1936#define HORIZ_INTERP_BILINEAR (1 << 6)
1937#define HORIZ_INTERP_MASK (3 << 6)
1938#define HORIZ_AUTO_SCALE (1 << 5)
1939#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1940#define PFIT_FILTER_FUZZY (0 << 24)
1941#define PFIT_SCALING_AUTO (0 << 26)
1942#define PFIT_SCALING_PROGRAMMED (1 << 26)
1943#define PFIT_SCALING_PILLAR (2 << 26)
1944#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 1945#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
1946/* Pre-965 */
1947#define PFIT_VERT_SCALE_SHIFT 20
1948#define PFIT_VERT_SCALE_MASK 0xfff00000
1949#define PFIT_HORIZ_SCALE_SHIFT 4
1950#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1951/* 965+ */
1952#define PFIT_VERT_SCALE_SHIFT_965 16
1953#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1954#define PFIT_HORIZ_SCALE_SHIFT_965 0
1955#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1956
7e470abf 1957#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
1958
1959/* Backlight control */
12569ad6 1960#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
1961#define BLM_PWM_ENABLE (1 << 31)
1962#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1963#define BLM_PIPE_SELECT (1 << 29)
1964#define BLM_PIPE_SELECT_IVB (3 << 29)
1965#define BLM_PIPE_A (0 << 29)
1966#define BLM_PIPE_B (1 << 29)
1967#define BLM_PIPE_C (2 << 29) /* ivb + */
1968#define BLM_PIPE(pipe) ((pipe) << 29)
1969#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1970#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1971#define BLM_PHASE_IN_ENABLE (1 << 25)
1972#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1973#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1974#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1975#define BLM_PHASE_IN_COUNT_SHIFT (8)
1976#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1977#define BLM_PHASE_IN_INCR_SHIFT (0)
1978#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 1979#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
1980/*
1981 * This is the most significant 15 bits of the number of backlight cycles in a
1982 * complete cycle of the modulated backlight control.
1983 *
1984 * The actual value is this field multiplied by two.
1985 */
7cf41601
DV
1986#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1987#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1988#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
1989/*
1990 * This is the number of cycles out of the backlight modulation cycle for which
1991 * the backlight is on.
1992 *
1993 * This field must be no greater than the number of cycles in the complete
1994 * backlight modulation cycle.
1995 */
1996#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1997#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
1998#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1999#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2000
12569ad6 2001#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2002
7cf41601
DV
2003/* New registers for PCH-split platforms. Safe where new bits show up, the
2004 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2005#define BLC_PWM_CPU_CTL2 0x48250
2006#define BLC_PWM_CPU_CTL 0x48254
2007
2008/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2009 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2010#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2011#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2012#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2013#define BLM_PCH_POLARITY (1 << 29)
2014#define BLC_PWM_PCH_CTL2 0xc8254
2015
585fb111
JB
2016/* TV port control */
2017#define TV_CTL 0x68000
2018/** Enables the TV encoder */
2019# define TV_ENC_ENABLE (1 << 31)
2020/** Sources the TV encoder input from pipe B instead of A. */
2021# define TV_ENC_PIPEB_SELECT (1 << 30)
2022/** Outputs composite video (DAC A only) */
2023# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2024/** Outputs SVideo video (DAC B/C) */
2025# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2026/** Outputs Component video (DAC A/B/C) */
2027# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2028/** Outputs Composite and SVideo (DAC A/B/C) */
2029# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2030# define TV_TRILEVEL_SYNC (1 << 21)
2031/** Enables slow sync generation (945GM only) */
2032# define TV_SLOW_SYNC (1 << 20)
2033/** Selects 4x oversampling for 480i and 576p */
2034# define TV_OVERSAMPLE_4X (0 << 18)
2035/** Selects 2x oversampling for 720p and 1080i */
2036# define TV_OVERSAMPLE_2X (1 << 18)
2037/** Selects no oversampling for 1080p */
2038# define TV_OVERSAMPLE_NONE (2 << 18)
2039/** Selects 8x oversampling */
2040# define TV_OVERSAMPLE_8X (3 << 18)
2041/** Selects progressive mode rather than interlaced */
2042# define TV_PROGRESSIVE (1 << 17)
2043/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2044# define TV_PAL_BURST (1 << 16)
2045/** Field for setting delay of Y compared to C */
2046# define TV_YC_SKEW_MASK (7 << 12)
2047/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2048# define TV_ENC_SDP_FIX (1 << 11)
2049/**
2050 * Enables a fix for the 915GM only.
2051 *
2052 * Not sure what it does.
2053 */
2054# define TV_ENC_C0_FIX (1 << 10)
2055/** Bits that must be preserved by software */
d2d9f232 2056# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2057# define TV_FUSE_STATE_MASK (3 << 4)
2058/** Read-only state that reports all features enabled */
2059# define TV_FUSE_STATE_ENABLED (0 << 4)
2060/** Read-only state that reports that Macrovision is disabled in hardware*/
2061# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2062/** Read-only state that reports that TV-out is disabled in hardware. */
2063# define TV_FUSE_STATE_DISABLED (2 << 4)
2064/** Normal operation */
2065# define TV_TEST_MODE_NORMAL (0 << 0)
2066/** Encoder test pattern 1 - combo pattern */
2067# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2068/** Encoder test pattern 2 - full screen vertical 75% color bars */
2069# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2070/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2071# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2072/** Encoder test pattern 4 - random noise */
2073# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2074/** Encoder test pattern 5 - linear color ramps */
2075# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2076/**
2077 * This test mode forces the DACs to 50% of full output.
2078 *
2079 * This is used for load detection in combination with TVDAC_SENSE_MASK
2080 */
2081# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2082# define TV_TEST_MODE_MASK (7 << 0)
2083
2084#define TV_DAC 0x68004
b8ed2a4f 2085# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2086/**
2087 * Reports that DAC state change logic has reported change (RO).
2088 *
2089 * This gets cleared when TV_DAC_STATE_EN is cleared
2090*/
2091# define TVDAC_STATE_CHG (1 << 31)
2092# define TVDAC_SENSE_MASK (7 << 28)
2093/** Reports that DAC A voltage is above the detect threshold */
2094# define TVDAC_A_SENSE (1 << 30)
2095/** Reports that DAC B voltage is above the detect threshold */
2096# define TVDAC_B_SENSE (1 << 29)
2097/** Reports that DAC C voltage is above the detect threshold */
2098# define TVDAC_C_SENSE (1 << 28)
2099/**
2100 * Enables DAC state detection logic, for load-based TV detection.
2101 *
2102 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2103 * to off, for load detection to work.
2104 */
2105# define TVDAC_STATE_CHG_EN (1 << 27)
2106/** Sets the DAC A sense value to high */
2107# define TVDAC_A_SENSE_CTL (1 << 26)
2108/** Sets the DAC B sense value to high */
2109# define TVDAC_B_SENSE_CTL (1 << 25)
2110/** Sets the DAC C sense value to high */
2111# define TVDAC_C_SENSE_CTL (1 << 24)
2112/** Overrides the ENC_ENABLE and DAC voltage levels */
2113# define DAC_CTL_OVERRIDE (1 << 7)
2114/** Sets the slew rate. Must be preserved in software */
2115# define ENC_TVDAC_SLEW_FAST (1 << 6)
2116# define DAC_A_1_3_V (0 << 4)
2117# define DAC_A_1_1_V (1 << 4)
2118# define DAC_A_0_7_V (2 << 4)
cb66c692 2119# define DAC_A_MASK (3 << 4)
585fb111
JB
2120# define DAC_B_1_3_V (0 << 2)
2121# define DAC_B_1_1_V (1 << 2)
2122# define DAC_B_0_7_V (2 << 2)
cb66c692 2123# define DAC_B_MASK (3 << 2)
585fb111
JB
2124# define DAC_C_1_3_V (0 << 0)
2125# define DAC_C_1_1_V (1 << 0)
2126# define DAC_C_0_7_V (2 << 0)
cb66c692 2127# define DAC_C_MASK (3 << 0)
585fb111
JB
2128
2129/**
2130 * CSC coefficients are stored in a floating point format with 9 bits of
2131 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2132 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2133 * -1 (0x3) being the only legal negative value.
2134 */
2135#define TV_CSC_Y 0x68010
2136# define TV_RY_MASK 0x07ff0000
2137# define TV_RY_SHIFT 16
2138# define TV_GY_MASK 0x00000fff
2139# define TV_GY_SHIFT 0
2140
2141#define TV_CSC_Y2 0x68014
2142# define TV_BY_MASK 0x07ff0000
2143# define TV_BY_SHIFT 16
2144/**
2145 * Y attenuation for component video.
2146 *
2147 * Stored in 1.9 fixed point.
2148 */
2149# define TV_AY_MASK 0x000003ff
2150# define TV_AY_SHIFT 0
2151
2152#define TV_CSC_U 0x68018
2153# define TV_RU_MASK 0x07ff0000
2154# define TV_RU_SHIFT 16
2155# define TV_GU_MASK 0x000007ff
2156# define TV_GU_SHIFT 0
2157
2158#define TV_CSC_U2 0x6801c
2159# define TV_BU_MASK 0x07ff0000
2160# define TV_BU_SHIFT 16
2161/**
2162 * U attenuation for component video.
2163 *
2164 * Stored in 1.9 fixed point.
2165 */
2166# define TV_AU_MASK 0x000003ff
2167# define TV_AU_SHIFT 0
2168
2169#define TV_CSC_V 0x68020
2170# define TV_RV_MASK 0x0fff0000
2171# define TV_RV_SHIFT 16
2172# define TV_GV_MASK 0x000007ff
2173# define TV_GV_SHIFT 0
2174
2175#define TV_CSC_V2 0x68024
2176# define TV_BV_MASK 0x07ff0000
2177# define TV_BV_SHIFT 16
2178/**
2179 * V attenuation for component video.
2180 *
2181 * Stored in 1.9 fixed point.
2182 */
2183# define TV_AV_MASK 0x000007ff
2184# define TV_AV_SHIFT 0
2185
2186#define TV_CLR_KNOBS 0x68028
2187/** 2s-complement brightness adjustment */
2188# define TV_BRIGHTNESS_MASK 0xff000000
2189# define TV_BRIGHTNESS_SHIFT 24
2190/** Contrast adjustment, as a 2.6 unsigned floating point number */
2191# define TV_CONTRAST_MASK 0x00ff0000
2192# define TV_CONTRAST_SHIFT 16
2193/** Saturation adjustment, as a 2.6 unsigned floating point number */
2194# define TV_SATURATION_MASK 0x0000ff00
2195# define TV_SATURATION_SHIFT 8
2196/** Hue adjustment, as an integer phase angle in degrees */
2197# define TV_HUE_MASK 0x000000ff
2198# define TV_HUE_SHIFT 0
2199
2200#define TV_CLR_LEVEL 0x6802c
2201/** Controls the DAC level for black */
2202# define TV_BLACK_LEVEL_MASK 0x01ff0000
2203# define TV_BLACK_LEVEL_SHIFT 16
2204/** Controls the DAC level for blanking */
2205# define TV_BLANK_LEVEL_MASK 0x000001ff
2206# define TV_BLANK_LEVEL_SHIFT 0
2207
2208#define TV_H_CTL_1 0x68030
2209/** Number of pixels in the hsync. */
2210# define TV_HSYNC_END_MASK 0x1fff0000
2211# define TV_HSYNC_END_SHIFT 16
2212/** Total number of pixels minus one in the line (display and blanking). */
2213# define TV_HTOTAL_MASK 0x00001fff
2214# define TV_HTOTAL_SHIFT 0
2215
2216#define TV_H_CTL_2 0x68034
2217/** Enables the colorburst (needed for non-component color) */
2218# define TV_BURST_ENA (1 << 31)
2219/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2220# define TV_HBURST_START_SHIFT 16
2221# define TV_HBURST_START_MASK 0x1fff0000
2222/** Length of the colorburst */
2223# define TV_HBURST_LEN_SHIFT 0
2224# define TV_HBURST_LEN_MASK 0x0001fff
2225
2226#define TV_H_CTL_3 0x68038
2227/** End of hblank, measured in pixels minus one from start of hsync */
2228# define TV_HBLANK_END_SHIFT 16
2229# define TV_HBLANK_END_MASK 0x1fff0000
2230/** Start of hblank, measured in pixels minus one from start of hsync */
2231# define TV_HBLANK_START_SHIFT 0
2232# define TV_HBLANK_START_MASK 0x0001fff
2233
2234#define TV_V_CTL_1 0x6803c
2235/** XXX */
2236# define TV_NBR_END_SHIFT 16
2237# define TV_NBR_END_MASK 0x07ff0000
2238/** XXX */
2239# define TV_VI_END_F1_SHIFT 8
2240# define TV_VI_END_F1_MASK 0x00003f00
2241/** XXX */
2242# define TV_VI_END_F2_SHIFT 0
2243# define TV_VI_END_F2_MASK 0x0000003f
2244
2245#define TV_V_CTL_2 0x68040
2246/** Length of vsync, in half lines */
2247# define TV_VSYNC_LEN_MASK 0x07ff0000
2248# define TV_VSYNC_LEN_SHIFT 16
2249/** Offset of the start of vsync in field 1, measured in one less than the
2250 * number of half lines.
2251 */
2252# define TV_VSYNC_START_F1_MASK 0x00007f00
2253# define TV_VSYNC_START_F1_SHIFT 8
2254/**
2255 * Offset of the start of vsync in field 2, measured in one less than the
2256 * number of half lines.
2257 */
2258# define TV_VSYNC_START_F2_MASK 0x0000007f
2259# define TV_VSYNC_START_F2_SHIFT 0
2260
2261#define TV_V_CTL_3 0x68044
2262/** Enables generation of the equalization signal */
2263# define TV_EQUAL_ENA (1 << 31)
2264/** Length of vsync, in half lines */
2265# define TV_VEQ_LEN_MASK 0x007f0000
2266# define TV_VEQ_LEN_SHIFT 16
2267/** Offset of the start of equalization in field 1, measured in one less than
2268 * the number of half lines.
2269 */
2270# define TV_VEQ_START_F1_MASK 0x0007f00
2271# define TV_VEQ_START_F1_SHIFT 8
2272/**
2273 * Offset of the start of equalization in field 2, measured in one less than
2274 * the number of half lines.
2275 */
2276# define TV_VEQ_START_F2_MASK 0x000007f
2277# define TV_VEQ_START_F2_SHIFT 0
2278
2279#define TV_V_CTL_4 0x68048
2280/**
2281 * Offset to start of vertical colorburst, measured in one less than the
2282 * number of lines from vertical start.
2283 */
2284# define TV_VBURST_START_F1_MASK 0x003f0000
2285# define TV_VBURST_START_F1_SHIFT 16
2286/**
2287 * Offset to the end of vertical colorburst, measured in one less than the
2288 * number of lines from the start of NBR.
2289 */
2290# define TV_VBURST_END_F1_MASK 0x000000ff
2291# define TV_VBURST_END_F1_SHIFT 0
2292
2293#define TV_V_CTL_5 0x6804c
2294/**
2295 * Offset to start of vertical colorburst, measured in one less than the
2296 * number of lines from vertical start.
2297 */
2298# define TV_VBURST_START_F2_MASK 0x003f0000
2299# define TV_VBURST_START_F2_SHIFT 16
2300/**
2301 * Offset to the end of vertical colorburst, measured in one less than the
2302 * number of lines from the start of NBR.
2303 */
2304# define TV_VBURST_END_F2_MASK 0x000000ff
2305# define TV_VBURST_END_F2_SHIFT 0
2306
2307#define TV_V_CTL_6 0x68050
2308/**
2309 * Offset to start of vertical colorburst, measured in one less than the
2310 * number of lines from vertical start.
2311 */
2312# define TV_VBURST_START_F3_MASK 0x003f0000
2313# define TV_VBURST_START_F3_SHIFT 16
2314/**
2315 * Offset to the end of vertical colorburst, measured in one less than the
2316 * number of lines from the start of NBR.
2317 */
2318# define TV_VBURST_END_F3_MASK 0x000000ff
2319# define TV_VBURST_END_F3_SHIFT 0
2320
2321#define TV_V_CTL_7 0x68054
2322/**
2323 * Offset to start of vertical colorburst, measured in one less than the
2324 * number of lines from vertical start.
2325 */
2326# define TV_VBURST_START_F4_MASK 0x003f0000
2327# define TV_VBURST_START_F4_SHIFT 16
2328/**
2329 * Offset to the end of vertical colorburst, measured in one less than the
2330 * number of lines from the start of NBR.
2331 */
2332# define TV_VBURST_END_F4_MASK 0x000000ff
2333# define TV_VBURST_END_F4_SHIFT 0
2334
2335#define TV_SC_CTL_1 0x68060
2336/** Turns on the first subcarrier phase generation DDA */
2337# define TV_SC_DDA1_EN (1 << 31)
2338/** Turns on the first subcarrier phase generation DDA */
2339# define TV_SC_DDA2_EN (1 << 30)
2340/** Turns on the first subcarrier phase generation DDA */
2341# define TV_SC_DDA3_EN (1 << 29)
2342/** Sets the subcarrier DDA to reset frequency every other field */
2343# define TV_SC_RESET_EVERY_2 (0 << 24)
2344/** Sets the subcarrier DDA to reset frequency every fourth field */
2345# define TV_SC_RESET_EVERY_4 (1 << 24)
2346/** Sets the subcarrier DDA to reset frequency every eighth field */
2347# define TV_SC_RESET_EVERY_8 (2 << 24)
2348/** Sets the subcarrier DDA to never reset the frequency */
2349# define TV_SC_RESET_NEVER (3 << 24)
2350/** Sets the peak amplitude of the colorburst.*/
2351# define TV_BURST_LEVEL_MASK 0x00ff0000
2352# define TV_BURST_LEVEL_SHIFT 16
2353/** Sets the increment of the first subcarrier phase generation DDA */
2354# define TV_SCDDA1_INC_MASK 0x00000fff
2355# define TV_SCDDA1_INC_SHIFT 0
2356
2357#define TV_SC_CTL_2 0x68064
2358/** Sets the rollover for the second subcarrier phase generation DDA */
2359# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2360# define TV_SCDDA2_SIZE_SHIFT 16
2361/** Sets the increent of the second subcarrier phase generation DDA */
2362# define TV_SCDDA2_INC_MASK 0x00007fff
2363# define TV_SCDDA2_INC_SHIFT 0
2364
2365#define TV_SC_CTL_3 0x68068
2366/** Sets the rollover for the third subcarrier phase generation DDA */
2367# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2368# define TV_SCDDA3_SIZE_SHIFT 16
2369/** Sets the increent of the third subcarrier phase generation DDA */
2370# define TV_SCDDA3_INC_MASK 0x00007fff
2371# define TV_SCDDA3_INC_SHIFT 0
2372
2373#define TV_WIN_POS 0x68070
2374/** X coordinate of the display from the start of horizontal active */
2375# define TV_XPOS_MASK 0x1fff0000
2376# define TV_XPOS_SHIFT 16
2377/** Y coordinate of the display from the start of vertical active (NBR) */
2378# define TV_YPOS_MASK 0x00000fff
2379# define TV_YPOS_SHIFT 0
2380
2381#define TV_WIN_SIZE 0x68074
2382/** Horizontal size of the display window, measured in pixels*/
2383# define TV_XSIZE_MASK 0x1fff0000
2384# define TV_XSIZE_SHIFT 16
2385/**
2386 * Vertical size of the display window, measured in pixels.
2387 *
2388 * Must be even for interlaced modes.
2389 */
2390# define TV_YSIZE_MASK 0x00000fff
2391# define TV_YSIZE_SHIFT 0
2392
2393#define TV_FILTER_CTL_1 0x68080
2394/**
2395 * Enables automatic scaling calculation.
2396 *
2397 * If set, the rest of the registers are ignored, and the calculated values can
2398 * be read back from the register.
2399 */
2400# define TV_AUTO_SCALE (1 << 31)
2401/**
2402 * Disables the vertical filter.
2403 *
2404 * This is required on modes more than 1024 pixels wide */
2405# define TV_V_FILTER_BYPASS (1 << 29)
2406/** Enables adaptive vertical filtering */
2407# define TV_VADAPT (1 << 28)
2408# define TV_VADAPT_MODE_MASK (3 << 26)
2409/** Selects the least adaptive vertical filtering mode */
2410# define TV_VADAPT_MODE_LEAST (0 << 26)
2411/** Selects the moderately adaptive vertical filtering mode */
2412# define TV_VADAPT_MODE_MODERATE (1 << 26)
2413/** Selects the most adaptive vertical filtering mode */
2414# define TV_VADAPT_MODE_MOST (3 << 26)
2415/**
2416 * Sets the horizontal scaling factor.
2417 *
2418 * This should be the fractional part of the horizontal scaling factor divided
2419 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2420 *
2421 * (src width - 1) / ((oversample * dest width) - 1)
2422 */
2423# define TV_HSCALE_FRAC_MASK 0x00003fff
2424# define TV_HSCALE_FRAC_SHIFT 0
2425
2426#define TV_FILTER_CTL_2 0x68084
2427/**
2428 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2429 *
2430 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2431 */
2432# define TV_VSCALE_INT_MASK 0x00038000
2433# define TV_VSCALE_INT_SHIFT 15
2434/**
2435 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2436 *
2437 * \sa TV_VSCALE_INT_MASK
2438 */
2439# define TV_VSCALE_FRAC_MASK 0x00007fff
2440# define TV_VSCALE_FRAC_SHIFT 0
2441
2442#define TV_FILTER_CTL_3 0x68088
2443/**
2444 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2445 *
2446 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2447 *
2448 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2449 */
2450# define TV_VSCALE_IP_INT_MASK 0x00038000
2451# define TV_VSCALE_IP_INT_SHIFT 15
2452/**
2453 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2454 *
2455 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2456 *
2457 * \sa TV_VSCALE_IP_INT_MASK
2458 */
2459# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2460# define TV_VSCALE_IP_FRAC_SHIFT 0
2461
2462#define TV_CC_CONTROL 0x68090
2463# define TV_CC_ENABLE (1 << 31)
2464/**
2465 * Specifies which field to send the CC data in.
2466 *
2467 * CC data is usually sent in field 0.
2468 */
2469# define TV_CC_FID_MASK (1 << 27)
2470# define TV_CC_FID_SHIFT 27
2471/** Sets the horizontal position of the CC data. Usually 135. */
2472# define TV_CC_HOFF_MASK 0x03ff0000
2473# define TV_CC_HOFF_SHIFT 16
2474/** Sets the vertical position of the CC data. Usually 21 */
2475# define TV_CC_LINE_MASK 0x0000003f
2476# define TV_CC_LINE_SHIFT 0
2477
2478#define TV_CC_DATA 0x68094
2479# define TV_CC_RDY (1 << 31)
2480/** Second word of CC data to be transmitted. */
2481# define TV_CC_DATA_2_MASK 0x007f0000
2482# define TV_CC_DATA_2_SHIFT 16
2483/** First word of CC data to be transmitted. */
2484# define TV_CC_DATA_1_MASK 0x0000007f
2485# define TV_CC_DATA_1_SHIFT 0
2486
2487#define TV_H_LUMA_0 0x68100
2488#define TV_H_LUMA_59 0x681ec
2489#define TV_H_CHROMA_0 0x68200
2490#define TV_H_CHROMA_59 0x682ec
2491#define TV_V_LUMA_0 0x68300
2492#define TV_V_LUMA_42 0x683a8
2493#define TV_V_CHROMA_0 0x68400
2494#define TV_V_CHROMA_42 0x684a8
2495
040d87f1 2496/* Display Port */
32f9d658 2497#define DP_A 0x64000 /* eDP */
040d87f1
KP
2498#define DP_B 0x64100
2499#define DP_C 0x64200
2500#define DP_D 0x64300
2501
2502#define DP_PORT_EN (1 << 31)
2503#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2504#define DP_PIPE_MASK (1 << 30)
2505
040d87f1
KP
2506/* Link training mode - select a suitable mode for each stage */
2507#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2508#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2509#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2510#define DP_LINK_TRAIN_OFF (3 << 28)
2511#define DP_LINK_TRAIN_MASK (3 << 28)
2512#define DP_LINK_TRAIN_SHIFT 28
2513
8db9d77b
ZW
2514/* CPT Link training mode */
2515#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2516#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2517#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2518#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2519#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2520#define DP_LINK_TRAIN_SHIFT_CPT 8
2521
040d87f1
KP
2522/* Signal voltages. These are mostly controlled by the other end */
2523#define DP_VOLTAGE_0_4 (0 << 25)
2524#define DP_VOLTAGE_0_6 (1 << 25)
2525#define DP_VOLTAGE_0_8 (2 << 25)
2526#define DP_VOLTAGE_1_2 (3 << 25)
2527#define DP_VOLTAGE_MASK (7 << 25)
2528#define DP_VOLTAGE_SHIFT 25
2529
2530/* Signal pre-emphasis levels, like voltages, the other end tells us what
2531 * they want
2532 */
2533#define DP_PRE_EMPHASIS_0 (0 << 22)
2534#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2535#define DP_PRE_EMPHASIS_6 (2 << 22)
2536#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2537#define DP_PRE_EMPHASIS_MASK (7 << 22)
2538#define DP_PRE_EMPHASIS_SHIFT 22
2539
2540/* How many wires to use. I guess 3 was too hard */
2541#define DP_PORT_WIDTH_1 (0 << 19)
2542#define DP_PORT_WIDTH_2 (1 << 19)
2543#define DP_PORT_WIDTH_4 (3 << 19)
2544#define DP_PORT_WIDTH_MASK (7 << 19)
2545
2546/* Mystic DPCD version 1.1 special mode */
2547#define DP_ENHANCED_FRAMING (1 << 18)
2548
32f9d658
ZW
2549/* eDP */
2550#define DP_PLL_FREQ_270MHZ (0 << 16)
2551#define DP_PLL_FREQ_160MHZ (1 << 16)
2552#define DP_PLL_FREQ_MASK (3 << 16)
2553
040d87f1
KP
2554/** locked once port is enabled */
2555#define DP_PORT_REVERSAL (1 << 15)
2556
32f9d658
ZW
2557/* eDP */
2558#define DP_PLL_ENABLE (1 << 14)
2559
040d87f1
KP
2560/** sends the clock on lane 15 of the PEG for debug */
2561#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2562
2563#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2564#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2565
2566/** limit RGB values to avoid confusing TVs */
2567#define DP_COLOR_RANGE_16_235 (1 << 8)
2568
2569/** Turn on the audio link */
2570#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2571
2572/** vs and hs sync polarity */
2573#define DP_SYNC_VS_HIGH (1 << 4)
2574#define DP_SYNC_HS_HIGH (1 << 3)
2575
2576/** A fantasy */
2577#define DP_DETECTED (1 << 2)
2578
2579/** The aux channel provides a way to talk to the
2580 * signal sink for DDC etc. Max packet size supported
2581 * is 20 bytes in each direction, hence the 5 fixed
2582 * data registers
2583 */
32f9d658
ZW
2584#define DPA_AUX_CH_CTL 0x64010
2585#define DPA_AUX_CH_DATA1 0x64014
2586#define DPA_AUX_CH_DATA2 0x64018
2587#define DPA_AUX_CH_DATA3 0x6401c
2588#define DPA_AUX_CH_DATA4 0x64020
2589#define DPA_AUX_CH_DATA5 0x64024
2590
040d87f1
KP
2591#define DPB_AUX_CH_CTL 0x64110
2592#define DPB_AUX_CH_DATA1 0x64114
2593#define DPB_AUX_CH_DATA2 0x64118
2594#define DPB_AUX_CH_DATA3 0x6411c
2595#define DPB_AUX_CH_DATA4 0x64120
2596#define DPB_AUX_CH_DATA5 0x64124
2597
2598#define DPC_AUX_CH_CTL 0x64210
2599#define DPC_AUX_CH_DATA1 0x64214
2600#define DPC_AUX_CH_DATA2 0x64218
2601#define DPC_AUX_CH_DATA3 0x6421c
2602#define DPC_AUX_CH_DATA4 0x64220
2603#define DPC_AUX_CH_DATA5 0x64224
2604
2605#define DPD_AUX_CH_CTL 0x64310
2606#define DPD_AUX_CH_DATA1 0x64314
2607#define DPD_AUX_CH_DATA2 0x64318
2608#define DPD_AUX_CH_DATA3 0x6431c
2609#define DPD_AUX_CH_DATA4 0x64320
2610#define DPD_AUX_CH_DATA5 0x64324
2611
2612#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2613#define DP_AUX_CH_CTL_DONE (1 << 30)
2614#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2615#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2616#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2617#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2618#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2619#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2620#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2621#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2622#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2623#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2624#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2625#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2626#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2627#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2628#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2629#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2630#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2631#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2632#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2633
2634/*
2635 * Computing GMCH M and N values for the Display Port link
2636 *
2637 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2638 *
2639 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2640 *
2641 * The GMCH value is used internally
2642 *
2643 * bytes_per_pixel is the number of bytes coming out of the plane,
2644 * which is after the LUTs, so we want the bytes for our color format.
2645 * For our current usage, this is always 3, one byte for R, G and B.
2646 */
9db4a9c7
JB
2647#define _PIPEA_GMCH_DATA_M 0x70050
2648#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2649
2650/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2651#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2652#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2653
2654#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2655
9db4a9c7
JB
2656#define _PIPEA_GMCH_DATA_N 0x70054
2657#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2658#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2659
2660/*
2661 * Computing Link M and N values for the Display Port link
2662 *
2663 * Link M / N = pixel_clock / ls_clk
2664 *
2665 * (the DP spec calls pixel_clock the 'strm_clk')
2666 *
2667 * The Link value is transmitted in the Main Stream
2668 * Attributes and VB-ID.
2669 */
2670
9db4a9c7
JB
2671#define _PIPEA_DP_LINK_M 0x70060
2672#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2673#define PIPEA_DP_LINK_M_MASK (0xffffff)
2674
9db4a9c7
JB
2675#define _PIPEA_DP_LINK_N 0x70064
2676#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2677#define PIPEA_DP_LINK_N_MASK (0xffffff)
2678
9db4a9c7
JB
2679#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2680#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2681#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2682#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2683
585fb111
JB
2684/* Display & cursor control */
2685
2686/* Pipe A */
0c3870ee 2687#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
2688#define DSL_LINEMASK_GEN2 0x00000fff
2689#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 2690#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
2691#define PIPECONF_ENABLE (1<<31)
2692#define PIPECONF_DISABLE 0
2693#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2694#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2695#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2696#define PIPECONF_SINGLE_WIDE 0
2697#define PIPECONF_PIPE_UNLOCKED 0
2698#define PIPECONF_PIPE_LOCKED (1<<25)
2699#define PIPECONF_PALETTE 0
2700#define PIPECONF_GAMMA (1<<24)
585fb111 2701#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2702#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 2703#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
2704/* Note that pre-gen3 does not support interlaced display directly. Panel
2705 * fitting must be disabled on pre-ilk for interlaced. */
2706#define PIPECONF_PROGRESSIVE (0 << 21)
2707#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2708#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2709#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2710#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2711/* Ironlake and later have a complete new set of values for interlaced. PFIT
2712 * means panel fitter required, PF means progressive fetch, DBL means power
2713 * saving pixel doubling. */
2714#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2715#define PIPECONF_INTERLACED_ILK (3 << 21)
2716#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2717#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2718#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 2719#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
2720#define PIPECONF_BPC_MASK (0x7 << 5)
2721#define PIPECONF_8BPC (0<<5)
2722#define PIPECONF_10BPC (1<<5)
2723#define PIPECONF_6BPC (2<<5)
2724#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
2725#define PIPECONF_DITHER_EN (1<<4)
2726#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2727#define PIPECONF_DITHER_TYPE_SP (0<<2)
2728#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2729#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2730#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 2731#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 2732#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2733#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2734#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2735#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2736#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2737#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2738#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2739#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2740#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2741#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 2742#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
2743#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2744#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2745#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2746#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2747#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2748#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2749#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2750#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 2751#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 2752#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
2753#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2754#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2755#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2756#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2757#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2758#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2759#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2760#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2761#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2762#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2763#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2764#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2765#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2766#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2767#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2768
9db4a9c7 2769#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 2770#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
2771#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2772#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2773#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2774#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2775
b41fbda1 2776#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 2777#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
2778#define PIPEB_HLINE_INT_EN (1<<28)
2779#define PIPEB_VBLANK_INT_EN (1<<27)
2780#define SPRITED_FLIPDONE_INT_EN (1<<26)
2781#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2782#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 2783#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
2784#define PIPEA_HLINE_INT_EN (1<<20)
2785#define PIPEA_VBLANK_INT_EN (1<<19)
2786#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2787#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2788#define PLANEA_FLIPDONE_INT_EN (1<<16)
2789
b41fbda1 2790#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
2791#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2792#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2793#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2794#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2795#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2796#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2797#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2798#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2799#define DPINVGTT_EN_MASK 0xff0000
2800#define CURSORB_INVALID_GTT_STATUS (1<<7)
2801#define CURSORA_INVALID_GTT_STATUS (1<<6)
2802#define SPRITED_INVALID_GTT_STATUS (1<<5)
2803#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2804#define PLANEB_INVALID_GTT_STATUS (1<<3)
2805#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2806#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2807#define PLANEA_INVALID_GTT_STATUS (1<<0)
2808#define DPINVGTT_STATUS_MASK 0xff
2809
585fb111
JB
2810#define DSPARB 0x70030
2811#define DSPARB_CSTART_MASK (0x7f << 7)
2812#define DSPARB_CSTART_SHIFT 7
2813#define DSPARB_BSTART_MASK (0x7f)
2814#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2815#define DSPARB_BEND_SHIFT 9 /* on 855 */
2816#define DSPARB_AEND_SHIFT 0
2817
90f7da3f 2818#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 2819#define DSPFW_SR_SHIFT 23
0206e353 2820#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2821#define DSPFW_CURSORB_SHIFT 16
d4294342 2822#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2823#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2824#define DSPFW_PLANEB_MASK (0x7f<<8)
2825#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 2826#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 2827#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2828#define DSPFW_CURSORA_SHIFT 8
d4294342 2829#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 2830#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
2831#define DSPFW_HPLL_SR_EN (1<<31)
2832#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2833#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2834#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2835#define DSPFW_HPLL_CURSOR_SHIFT 16
2836#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2837#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
2838#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
2839#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 2840
12a3c055
GB
2841/* drain latency register values*/
2842#define DRAIN_LATENCY_PRECISION_32 32
2843#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 2844#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
2845#define DDL_CURSORA_PRECISION_32 (1<<31)
2846#define DDL_CURSORA_PRECISION_16 (0<<31)
2847#define DDL_CURSORA_SHIFT 24
2848#define DDL_PLANEA_PRECISION_32 (1<<7)
2849#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 2850#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
2851#define DDL_CURSORB_PRECISION_32 (1<<31)
2852#define DDL_CURSORB_PRECISION_16 (0<<31)
2853#define DDL_CURSORB_SHIFT 24
2854#define DDL_PLANEB_PRECISION_32 (1<<7)
2855#define DDL_PLANEB_PRECISION_16 (0<<7)
2856
7662c8bd 2857/* FIFO watermark sizes etc */
0e442c60 2858#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2859#define I915_FIFO_LINE_SIZE 64
2860#define I830_FIFO_LINE_SIZE 32
0e442c60 2861
ceb04246 2862#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2863#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2864#define I965_FIFO_SIZE 512
2865#define I945_FIFO_SIZE 127
7662c8bd 2866#define I915_FIFO_SIZE 95
dff33cfc 2867#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2868#define I830_FIFO_SIZE 95
0e442c60 2869
ceb04246 2870#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2871#define G4X_MAX_WM 0x3f
7662c8bd
SL
2872#define I915_MAX_WM 0x3f
2873
f2b115e6
AJ
2874#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2875#define PINEVIEW_FIFO_LINE_SIZE 64
2876#define PINEVIEW_MAX_WM 0x1ff
2877#define PINEVIEW_DFT_WM 0x3f
2878#define PINEVIEW_DFT_HPLLOFF_WM 0
2879#define PINEVIEW_GUARD_WM 10
2880#define PINEVIEW_CURSOR_FIFO 64
2881#define PINEVIEW_CURSOR_MAX_WM 0x3f
2882#define PINEVIEW_CURSOR_DFT_WM 0
2883#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2884
ceb04246 2885#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2886#define I965_CURSOR_FIFO 64
2887#define I965_CURSOR_MAX_WM 32
2888#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2889
2890/* define the Watermark register on Ironlake */
2891#define WM0_PIPEA_ILK 0x45100
2892#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2893#define WM0_PIPE_PLANE_SHIFT 16
2894#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2895#define WM0_PIPE_SPRITE_SHIFT 8
2896#define WM0_PIPE_CURSOR_MASK (0x1f)
2897
2898#define WM0_PIPEB_ILK 0x45104
d6c892df 2899#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2900#define WM1_LP_ILK 0x45108
2901#define WM1_LP_SR_EN (1<<31)
2902#define WM1_LP_LATENCY_SHIFT 24
2903#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2904#define WM1_LP_FBC_MASK (0xf<<20)
2905#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2906#define WM1_LP_SR_MASK (0x1ff<<8)
2907#define WM1_LP_SR_SHIFT 8
2908#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2909#define WM2_LP_ILK 0x4510c
2910#define WM2_LP_EN (1<<31)
2911#define WM3_LP_ILK 0x45110
2912#define WM3_LP_EN (1<<31)
2913#define WM1S_LP_ILK 0x45120
b840d907
JB
2914#define WM2S_LP_IVB 0x45124
2915#define WM3S_LP_IVB 0x45128
dd8849c8 2916#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2917
2918/* Memory latency timer register */
2919#define MLTR_ILK 0x11222
b79d4990
JB
2920#define MLTR_WM1_SHIFT 0
2921#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2922/* the unit of memory self-refresh latency time is 0.5us */
2923#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2924#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2925#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2926#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2927
2928/* define the fifo size on Ironlake */
2929#define ILK_DISPLAY_FIFO 128
2930#define ILK_DISPLAY_MAXWM 64
2931#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2932#define ILK_CURSOR_FIFO 32
2933#define ILK_CURSOR_MAXWM 16
2934#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2935
2936#define ILK_DISPLAY_SR_FIFO 512
2937#define ILK_DISPLAY_MAX_SRWM 0x1ff
2938#define ILK_DISPLAY_DFT_SRWM 0x3f
2939#define ILK_CURSOR_SR_FIFO 64
2940#define ILK_CURSOR_MAX_SRWM 0x3f
2941#define ILK_CURSOR_DFT_SRWM 8
2942
2943#define ILK_FIFO_LINE_SIZE 64
2944
1398261a
YL
2945/* define the WM info on Sandybridge */
2946#define SNB_DISPLAY_FIFO 128
2947#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2948#define SNB_DISPLAY_DFTWM 8
2949#define SNB_CURSOR_FIFO 32
2950#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2951#define SNB_CURSOR_DFTWM 8
2952
2953#define SNB_DISPLAY_SR_FIFO 512
2954#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2955#define SNB_DISPLAY_DFT_SRWM 0x3f
2956#define SNB_CURSOR_SR_FIFO 64
2957#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2958#define SNB_CURSOR_DFT_SRWM 8
2959
2960#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2961
2962#define SNB_FIFO_LINE_SIZE 64
2963
2964
2965/* the address where we get all kinds of latency value */
2966#define SSKPD 0x5d10
2967#define SSKPD_WM_MASK 0x3f
2968#define SSKPD_WM0_SHIFT 0
2969#define SSKPD_WM1_SHIFT 8
2970#define SSKPD_WM2_SHIFT 16
2971#define SSKPD_WM3_SHIFT 24
2972
2973#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2974#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2975#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2976#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2977#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2978
585fb111
JB
2979/*
2980 * The two pipe frame counter registers are not synchronized, so
2981 * reading a stable value is somewhat tricky. The following code
2982 * should work:
2983 *
2984 * do {
2985 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2986 * PIPE_FRAME_HIGH_SHIFT;
2987 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2988 * PIPE_FRAME_LOW_SHIFT);
2989 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2990 * PIPE_FRAME_HIGH_SHIFT);
2991 * } while (high1 != high2);
2992 * frame = (high1 << 8) | low1;
2993 */
0c3870ee 2994#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
585fb111
JB
2995#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2996#define PIPE_FRAME_HIGH_SHIFT 0
0c3870ee 2997#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
585fb111
JB
2998#define PIPE_FRAME_LOW_MASK 0xff000000
2999#define PIPE_FRAME_LOW_SHIFT 24
3000#define PIPE_PIXEL_MASK 0x00ffffff
3001#define PIPE_PIXEL_SHIFT 0
9880b7a5 3002/* GM45+ just has to be different */
9db4a9c7
JB
3003#define _PIPEA_FRMCOUNT_GM45 0x70040
3004#define _PIPEA_FLIPCOUNT_GM45 0x70044
3005#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3006
3007/* Cursor A & B regs */
9dc33f31 3008#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3009/* Old style CUR*CNTR flags (desktop 8xx) */
3010#define CURSOR_ENABLE 0x80000000
3011#define CURSOR_GAMMA_ENABLE 0x40000000
3012#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3013#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3014#define CURSOR_FORMAT_SHIFT 24
3015#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3016#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3017#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3018#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3019#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3020#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3021/* New style CUR*CNTR flags */
3022#define CURSOR_MODE 0x27
585fb111
JB
3023#define CURSOR_MODE_DISABLE 0x00
3024#define CURSOR_MODE_64_32B_AX 0x07
3025#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3026#define MCURSOR_PIPE_SELECT (1 << 28)
3027#define MCURSOR_PIPE_A 0x00
3028#define MCURSOR_PIPE_B (1 << 28)
585fb111 3029#define MCURSOR_GAMMA_ENABLE (1 << 26)
9dc33f31
VS
3030#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3031#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3032#define CURSOR_POS_MASK 0x007FF
3033#define CURSOR_POS_SIGN 0x8000
3034#define CURSOR_X_SHIFT 0
3035#define CURSOR_Y_SHIFT 16
14b60391 3036#define CURSIZE 0x700a0
9dc33f31
VS
3037#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3038#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3039#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3040
65a21cd6
JB
3041#define _CURBCNTR_IVB 0x71080
3042#define _CURBBASE_IVB 0x71084
3043#define _CURBPOS_IVB 0x71088
3044
9db4a9c7
JB
3045#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3046#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3047#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3048
65a21cd6
JB
3049#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3050#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3051#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3052
585fb111 3053/* Display A control */
895abf0c 3054#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3055#define DISPLAY_PLANE_ENABLE (1<<31)
3056#define DISPLAY_PLANE_DISABLE 0
3057#define DISPPLANE_GAMMA_ENABLE (1<<30)
3058#define DISPPLANE_GAMMA_DISABLE 0
3059#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3060#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3061#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3062#define DISPPLANE_BGRA555 (0x3<<26)
3063#define DISPPLANE_BGRX555 (0x4<<26)
3064#define DISPPLANE_BGRX565 (0x5<<26)
3065#define DISPPLANE_BGRX888 (0x6<<26)
3066#define DISPPLANE_BGRA888 (0x7<<26)
3067#define DISPPLANE_RGBX101010 (0x8<<26)
3068#define DISPPLANE_RGBA101010 (0x9<<26)
3069#define DISPPLANE_BGRX101010 (0xa<<26)
3070#define DISPPLANE_RGBX161616 (0xc<<26)
3071#define DISPPLANE_RGBX888 (0xe<<26)
3072#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3073#define DISPPLANE_STEREO_ENABLE (1<<25)
3074#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3075#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3076#define DISPPLANE_SEL_PIPE_SHIFT 24
3077#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3078#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3079#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3080#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3081#define DISPPLANE_SRC_KEY_DISABLE 0
3082#define DISPPLANE_LINE_DOUBLE (1<<20)
3083#define DISPPLANE_NO_LINE_DOUBLE 0
3084#define DISPPLANE_STEREO_POLARITY_FIRST 0
3085#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3086#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3087#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3088#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3089#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3090#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3091#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3092#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3093#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3094#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3095#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3096
3097#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3098#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3099#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3100#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3101#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3102#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3103#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3104#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3105#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3106#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3107
446f2545
AR
3108/* Display/Sprite base address macros */
3109#define DISP_BASEADDR_MASK (0xfffff000)
3110#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3111#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3112#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3113 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3114
585fb111 3115/* VBIOS flags */
80a75f7c
VS
3116#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3117#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3118#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3119#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3120#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3121#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3122#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3123#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3124#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3125#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3126#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3127#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3128#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3129
3130/* Pipe B */
0c3870ee
VS
3131#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3132#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3133#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3134#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3135#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
9db4a9c7
JB
3136#define _PIPEB_FRMCOUNT_GM45 0x71040
3137#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3138
585fb111
JB
3139
3140/* Display B control */
895abf0c 3141#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3142#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3143#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3144#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3145#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3146#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3147#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3148#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3149#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3150#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3151#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3152#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3153#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3154
b840d907
JB
3155/* Sprite A control */
3156#define _DVSACNTR 0x72180
3157#define DVS_ENABLE (1<<31)
3158#define DVS_GAMMA_ENABLE (1<<30)
3159#define DVS_PIXFORMAT_MASK (3<<25)
3160#define DVS_FORMAT_YUV422 (0<<25)
3161#define DVS_FORMAT_RGBX101010 (1<<25)
3162#define DVS_FORMAT_RGBX888 (2<<25)
3163#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3164#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3165#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3166#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3167#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3168#define DVS_YUV_ORDER_YUYV (0<<16)
3169#define DVS_YUV_ORDER_UYVY (1<<16)
3170#define DVS_YUV_ORDER_YVYU (2<<16)
3171#define DVS_YUV_ORDER_VYUY (3<<16)
3172#define DVS_DEST_KEY (1<<2)
3173#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3174#define DVS_TILED (1<<10)
3175#define _DVSALINOFF 0x72184
3176#define _DVSASTRIDE 0x72188
3177#define _DVSAPOS 0x7218c
3178#define _DVSASIZE 0x72190
3179#define _DVSAKEYVAL 0x72194
3180#define _DVSAKEYMSK 0x72198
3181#define _DVSASURF 0x7219c
3182#define _DVSAKEYMAXVAL 0x721a0
3183#define _DVSATILEOFF 0x721a4
3184#define _DVSASURFLIVE 0x721ac
3185#define _DVSASCALE 0x72204
3186#define DVS_SCALE_ENABLE (1<<31)
3187#define DVS_FILTER_MASK (3<<29)
3188#define DVS_FILTER_MEDIUM (0<<29)
3189#define DVS_FILTER_ENHANCING (1<<29)
3190#define DVS_FILTER_SOFTENING (2<<29)
3191#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3192#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3193#define _DVSAGAMC 0x72300
3194
3195#define _DVSBCNTR 0x73180
3196#define _DVSBLINOFF 0x73184
3197#define _DVSBSTRIDE 0x73188
3198#define _DVSBPOS 0x7318c
3199#define _DVSBSIZE 0x73190
3200#define _DVSBKEYVAL 0x73194
3201#define _DVSBKEYMSK 0x73198
3202#define _DVSBSURF 0x7319c
3203#define _DVSBKEYMAXVAL 0x731a0
3204#define _DVSBTILEOFF 0x731a4
3205#define _DVSBSURFLIVE 0x731ac
3206#define _DVSBSCALE 0x73204
3207#define _DVSBGAMC 0x73300
3208
3209#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3210#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3211#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3212#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3213#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3214#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3215#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3216#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3217#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3218#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3219#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3220#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3221
3222#define _SPRA_CTL 0x70280
3223#define SPRITE_ENABLE (1<<31)
3224#define SPRITE_GAMMA_ENABLE (1<<30)
3225#define SPRITE_PIXFORMAT_MASK (7<<25)
3226#define SPRITE_FORMAT_YUV422 (0<<25)
3227#define SPRITE_FORMAT_RGBX101010 (1<<25)
3228#define SPRITE_FORMAT_RGBX888 (2<<25)
3229#define SPRITE_FORMAT_RGBX161616 (3<<25)
3230#define SPRITE_FORMAT_YUV444 (4<<25)
3231#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3232#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3233#define SPRITE_SOURCE_KEY (1<<22)
3234#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3235#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3236#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3237#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3238#define SPRITE_YUV_ORDER_YUYV (0<<16)
3239#define SPRITE_YUV_ORDER_UYVY (1<<16)
3240#define SPRITE_YUV_ORDER_YVYU (2<<16)
3241#define SPRITE_YUV_ORDER_VYUY (3<<16)
3242#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3243#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3244#define SPRITE_TILED (1<<10)
3245#define SPRITE_DEST_KEY (1<<2)
3246#define _SPRA_LINOFF 0x70284
3247#define _SPRA_STRIDE 0x70288
3248#define _SPRA_POS 0x7028c
3249#define _SPRA_SIZE 0x70290
3250#define _SPRA_KEYVAL 0x70294
3251#define _SPRA_KEYMSK 0x70298
3252#define _SPRA_SURF 0x7029c
3253#define _SPRA_KEYMAX 0x702a0
3254#define _SPRA_TILEOFF 0x702a4
c54173a8 3255#define _SPRA_OFFSET 0x702a4
32ae46bf 3256#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3257#define _SPRA_SCALE 0x70304
3258#define SPRITE_SCALE_ENABLE (1<<31)
3259#define SPRITE_FILTER_MASK (3<<29)
3260#define SPRITE_FILTER_MEDIUM (0<<29)
3261#define SPRITE_FILTER_ENHANCING (1<<29)
3262#define SPRITE_FILTER_SOFTENING (2<<29)
3263#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3264#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3265#define _SPRA_GAMC 0x70400
3266
3267#define _SPRB_CTL 0x71280
3268#define _SPRB_LINOFF 0x71284
3269#define _SPRB_STRIDE 0x71288
3270#define _SPRB_POS 0x7128c
3271#define _SPRB_SIZE 0x71290
3272#define _SPRB_KEYVAL 0x71294
3273#define _SPRB_KEYMSK 0x71298
3274#define _SPRB_SURF 0x7129c
3275#define _SPRB_KEYMAX 0x712a0
3276#define _SPRB_TILEOFF 0x712a4
c54173a8 3277#define _SPRB_OFFSET 0x712a4
32ae46bf 3278#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3279#define _SPRB_SCALE 0x71304
3280#define _SPRB_GAMC 0x71400
3281
3282#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3283#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3284#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3285#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3286#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3287#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3288#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3289#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3290#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3291#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3292#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3293#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3294#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3295#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3296
7f1f3851
JB
3297#define _SPACNTR 0x72180
3298#define SP_ENABLE (1<<31)
3299#define SP_GEAMMA_ENABLE (1<<30)
3300#define SP_PIXFORMAT_MASK (0xf<<26)
3301#define SP_FORMAT_YUV422 (0<<26)
3302#define SP_FORMAT_BGR565 (5<<26)
3303#define SP_FORMAT_BGRX8888 (6<<26)
3304#define SP_FORMAT_BGRA8888 (7<<26)
3305#define SP_FORMAT_RGBX1010102 (8<<26)
3306#define SP_FORMAT_RGBA1010102 (9<<26)
3307#define SP_FORMAT_RGBX8888 (0xe<<26)
3308#define SP_FORMAT_RGBA8888 (0xf<<26)
3309#define SP_SOURCE_KEY (1<<22)
3310#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3311#define SP_YUV_ORDER_YUYV (0<<16)
3312#define SP_YUV_ORDER_UYVY (1<<16)
3313#define SP_YUV_ORDER_YVYU (2<<16)
3314#define SP_YUV_ORDER_VYUY (3<<16)
3315#define SP_TILED (1<<10)
3316#define _SPALINOFF 0x72184
3317#define _SPASTRIDE 0x72188
3318#define _SPAPOS 0x7218c
3319#define _SPASIZE 0x72190
3320#define _SPAKEYMINVAL 0x72194
3321#define _SPAKEYMSK 0x72198
3322#define _SPASURF 0x7219c
3323#define _SPAKEYMAXVAL 0x721a0
3324#define _SPATILEOFF 0x721a4
3325#define _SPACONSTALPHA 0x721a8
3326#define _SPAGAMC 0x721f4
3327
3328#define _SPBCNTR 0x72280
3329#define _SPBLINOFF 0x72284
3330#define _SPBSTRIDE 0x72288
3331#define _SPBPOS 0x7228c
3332#define _SPBSIZE 0x72290
3333#define _SPBKEYMINVAL 0x72294
3334#define _SPBKEYMSK 0x72298
3335#define _SPBSURF 0x7229c
3336#define _SPBKEYMAXVAL 0x722a0
3337#define _SPBTILEOFF 0x722a4
3338#define _SPBCONSTALPHA 0x722a8
3339#define _SPBGAMC 0x722f4
3340
3341#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3342#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3343#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3344#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3345#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3346#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3347#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3348#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3349#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3350#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3351#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3352#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3353
585fb111
JB
3354/* VBIOS regs */
3355#define VGACNTRL 0x71400
3356# define VGA_DISP_DISABLE (1 << 31)
3357# define VGA_2X_MODE (1 << 30)
3358# define VGA_PIPE_B_SELECT (1 << 29)
3359
766aa1c4
VS
3360#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3361
f2b115e6 3362/* Ironlake */
b9055052
ZW
3363
3364#define CPU_VGACNTRL 0x41000
3365
3366#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3367#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3368#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3369#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3370#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3371#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3372#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3373#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3374#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3375
3376/* refresh rate hardware control */
3377#define RR_HW_CTL 0x45300
3378#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3379#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3380
3381#define FDI_PLL_BIOS_0 0x46000
021357ac 3382#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3383#define FDI_PLL_BIOS_1 0x46004
3384#define FDI_PLL_BIOS_2 0x46008
3385#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3386#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3387#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3388
8956c8bb
EA
3389#define PCH_3DCGDIS0 0x46020
3390# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3391# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3392
06f37751
EA
3393#define PCH_3DCGDIS1 0x46024
3394# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3395
b9055052
ZW
3396#define FDI_PLL_FREQ_CTL 0x46030
3397#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3398#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3399#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3400
3401
aab17139 3402#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
b9055052
ZW
3403#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3404#define TU_SIZE_MASK 0x7e000000
5eddb70b 3405#define PIPE_DATA_M1_OFFSET 0
aab17139 3406#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3407#define PIPE_DATA_N1_OFFSET 0
b9055052 3408
aab17139 3409#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3410#define PIPE_DATA_M2_OFFSET 0
aab17139 3411#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3412#define PIPE_DATA_N2_OFFSET 0
b9055052 3413
aab17139 3414#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3415#define PIPE_LINK_M1_OFFSET 0
aab17139 3416#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3417#define PIPE_LINK_N1_OFFSET 0
b9055052 3418
aab17139 3419#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3420#define PIPE_LINK_M2_OFFSET 0
aab17139 3421#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3422#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3423
3424/* PIPEB timing regs are same start from 0x61000 */
3425
aab17139
VS
3426#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3427#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3428
aab17139
VS
3429#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3430#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3431
aab17139
VS
3432#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3433#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3434
aab17139
VS
3435#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3436#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3437
afe2fcf5
PZ
3438#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3439#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3440#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3441#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3442#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3443#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3444#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3445#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3446
3447/* CPU panel fitter */
9db4a9c7
JB
3448/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3449#define _PFA_CTL_1 0x68080
3450#define _PFB_CTL_1 0x68880
b9055052 3451#define PF_ENABLE (1<<31)
13888d78
PZ
3452#define PF_PIPE_SEL_MASK_IVB (3<<29)
3453#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3454#define PF_FILTER_MASK (3<<23)
3455#define PF_FILTER_PROGRAMMED (0<<23)
3456#define PF_FILTER_MED_3x3 (1<<23)
3457#define PF_FILTER_EDGE_ENHANCE (2<<23)
3458#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3459#define _PFA_WIN_SZ 0x68074
3460#define _PFB_WIN_SZ 0x68874
3461#define _PFA_WIN_POS 0x68070
3462#define _PFB_WIN_POS 0x68870
3463#define _PFA_VSCALE 0x68084
3464#define _PFB_VSCALE 0x68884
3465#define _PFA_HSCALE 0x68090
3466#define _PFB_HSCALE 0x68890
3467
3468#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3469#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3470#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3471#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3472#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3473
3474/* legacy palette */
9db4a9c7
JB
3475#define _LGC_PALETTE_A 0x4a000
3476#define _LGC_PALETTE_B 0x4a800
3477#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3478
3479/* interrupts */
3480#define DE_MASTER_IRQ_CONTROL (1 << 31)
3481#define DE_SPRITEB_FLIP_DONE (1 << 29)
3482#define DE_SPRITEA_FLIP_DONE (1 << 28)
3483#define DE_PLANEB_FLIP_DONE (1 << 27)
3484#define DE_PLANEA_FLIP_DONE (1 << 26)
3485#define DE_PCU_EVENT (1 << 25)
3486#define DE_GTT_FAULT (1 << 24)
3487#define DE_POISON (1 << 23)
3488#define DE_PERFORM_COUNTER (1 << 22)
3489#define DE_PCH_EVENT (1 << 21)
3490#define DE_AUX_CHANNEL_A (1 << 20)
3491#define DE_DP_A_HOTPLUG (1 << 19)
3492#define DE_GSE (1 << 18)
3493#define DE_PIPEB_VBLANK (1 << 15)
3494#define DE_PIPEB_EVEN_FIELD (1 << 14)
3495#define DE_PIPEB_ODD_FIELD (1 << 13)
3496#define DE_PIPEB_LINE_COMPARE (1 << 12)
3497#define DE_PIPEB_VSYNC (1 << 11)
3498#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3499#define DE_PIPEA_VBLANK (1 << 7)
3500#define DE_PIPEA_EVEN_FIELD (1 << 6)
3501#define DE_PIPEA_ODD_FIELD (1 << 5)
3502#define DE_PIPEA_LINE_COMPARE (1 << 4)
3503#define DE_PIPEA_VSYNC (1 << 3)
3504#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3505
b1f14ad0
JB
3506/* More Ivybridge lolz */
3507#define DE_ERR_DEBUG_IVB (1<<30)
3508#define DE_GSE_IVB (1<<29)
3509#define DE_PCH_EVENT_IVB (1<<28)
3510#define DE_DP_A_HOTPLUG_IVB (1<<27)
3511#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3512#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3513#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3514#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3515#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3516#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3517#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3518#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3519#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3520#define DE_PIPEA_VBLANK_IVB (1<<0)
3521
7eea1ddf
JB
3522#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3523#define MASTER_INTERRUPT_ENABLE (1<<31)
3524
b9055052
ZW
3525#define DEISR 0x44000
3526#define DEIMR 0x44004
3527#define DEIIR 0x44008
3528#define DEIER 0x4400c
3529
e2a1e2f0
BW
3530/* GT interrupt.
3531 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3532 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3533#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3534#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3535#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3536#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3537#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3538#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3539#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3540#define GT_PIPE_NOTIFY (1 << 4)
3541#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3542#define GT_SYNC_STATUS (1 << 2)
3543#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3544
3545#define GTISR 0x44010
3546#define GTIMR 0x44014
3547#define GTIIR 0x44018
3548#define GTIER 0x4401c
3549
7f8a8569 3550#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3551/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3552#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3553#define ILK_DPARB_GATE (1<<22)
3554#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3555#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3556#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3557#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3558#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3559#define ILK_HDCP_DISABLE (1<<25)
3560#define ILK_eDP_A_DISABLE (1<<24)
3561#define ILK_DESKTOP (1<<23)
231e54f6
DL
3562
3563#define ILK_DSPCLK_GATE_D 0x42020
3564#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3565#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3566#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3567#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3568#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3569
116ac8d2
EA
3570#define IVB_CHICKEN3 0x4200c
3571# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3572# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3573
553bd149
ZW
3574#define DISP_ARB_CTL 0x45000
3575#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3576#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3577#define GEN7_MSG_CTL 0x45010
3578#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3579#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3580
e4e0c058 3581/* GEN7 chicken */
d71de14d
KG
3582#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3583# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3584
e4e0c058
ED
3585#define GEN7_L3CNTLREG1 0xB01C
3586#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 3587#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
3588
3589#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3590#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3591
61939d97
JB
3592#define GEN7_L3SQCREG4 0xb034
3593#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3594
db099c8f
ED
3595/* WaCatErrorRejectionIssue */
3596#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3597#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3598
79f689aa
PZ
3599#define HSW_FUSE_STRAP 0x42014
3600#define HSW_CDCLK_LIMIT (1 << 24)
3601
b9055052
ZW
3602/* PCH */
3603
23e81d69 3604/* south display engine interrupt: IBX */
776ad806
JB
3605#define SDE_AUDIO_POWER_D (1 << 27)
3606#define SDE_AUDIO_POWER_C (1 << 26)
3607#define SDE_AUDIO_POWER_B (1 << 25)
3608#define SDE_AUDIO_POWER_SHIFT (25)
3609#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3610#define SDE_GMBUS (1 << 24)
3611#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3612#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3613#define SDE_AUDIO_HDCP_MASK (3 << 22)
3614#define SDE_AUDIO_TRANSB (1 << 21)
3615#define SDE_AUDIO_TRANSA (1 << 20)
3616#define SDE_AUDIO_TRANS_MASK (3 << 20)
3617#define SDE_POISON (1 << 19)
3618/* 18 reserved */
3619#define SDE_FDI_RXB (1 << 17)
3620#define SDE_FDI_RXA (1 << 16)
3621#define SDE_FDI_MASK (3 << 16)
3622#define SDE_AUXD (1 << 15)
3623#define SDE_AUXC (1 << 14)
3624#define SDE_AUXB (1 << 13)
3625#define SDE_AUX_MASK (7 << 13)
3626/* 12 reserved */
b9055052
ZW
3627#define SDE_CRT_HOTPLUG (1 << 11)
3628#define SDE_PORTD_HOTPLUG (1 << 10)
3629#define SDE_PORTC_HOTPLUG (1 << 9)
3630#define SDE_PORTB_HOTPLUG (1 << 8)
3631#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
3632#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3633 SDE_SDVOB_HOTPLUG | \
3634 SDE_PORTB_HOTPLUG | \
3635 SDE_PORTC_HOTPLUG | \
3636 SDE_PORTD_HOTPLUG)
776ad806
JB
3637#define SDE_TRANSB_CRC_DONE (1 << 5)
3638#define SDE_TRANSB_CRC_ERR (1 << 4)
3639#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3640#define SDE_TRANSA_CRC_DONE (1 << 2)
3641#define SDE_TRANSA_CRC_ERR (1 << 1)
3642#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3643#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3644
3645/* south display engine interrupt: CPT/PPT */
3646#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3647#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3648#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3649#define SDE_AUDIO_POWER_SHIFT_CPT 29
3650#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3651#define SDE_AUXD_CPT (1 << 27)
3652#define SDE_AUXC_CPT (1 << 26)
3653#define SDE_AUXB_CPT (1 << 25)
3654#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3655#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3656#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3657#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3658#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 3659#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 3660#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 3661 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
3662 SDE_PORTD_HOTPLUG_CPT | \
3663 SDE_PORTC_HOTPLUG_CPT | \
3664 SDE_PORTB_HOTPLUG_CPT)
23e81d69
AJ
3665#define SDE_GMBUS_CPT (1 << 17)
3666#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3667#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3668#define SDE_FDI_RXC_CPT (1 << 8)
3669#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3670#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3671#define SDE_FDI_RXB_CPT (1 << 4)
3672#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3673#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3674#define SDE_FDI_RXA_CPT (1 << 0)
3675#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3676 SDE_AUDIO_CP_REQ_B_CPT | \
3677 SDE_AUDIO_CP_REQ_A_CPT)
3678#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3679 SDE_AUDIO_CP_CHG_B_CPT | \
3680 SDE_AUDIO_CP_CHG_A_CPT)
3681#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3682 SDE_FDI_RXB_CPT | \
3683 SDE_FDI_RXA_CPT)
b9055052
ZW
3684
3685#define SDEISR 0xc4000
3686#define SDEIMR 0xc4004
3687#define SDEIIR 0xc4008
3688#define SDEIER 0xc400c
3689
3690/* digital port hotplug */
7fe0b973 3691#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3692#define PORTD_HOTPLUG_ENABLE (1 << 20)
3693#define PORTD_PULSE_DURATION_2ms (0)
3694#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3695#define PORTD_PULSE_DURATION_6ms (2 << 18)
3696#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3697#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
3698#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3699#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3700#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3701#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
3702#define PORTC_HOTPLUG_ENABLE (1 << 12)
3703#define PORTC_PULSE_DURATION_2ms (0)
3704#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3705#define PORTC_PULSE_DURATION_6ms (2 << 10)
3706#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3707#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
3708#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3709#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3710#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3711#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
3712#define PORTB_HOTPLUG_ENABLE (1 << 4)
3713#define PORTB_PULSE_DURATION_2ms (0)
3714#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3715#define PORTB_PULSE_DURATION_6ms (2 << 2)
3716#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3717#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
3718#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3719#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3720#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3721#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
3722
3723#define PCH_GPIOA 0xc5010
3724#define PCH_GPIOB 0xc5014
3725#define PCH_GPIOC 0xc5018
3726#define PCH_GPIOD 0xc501c
3727#define PCH_GPIOE 0xc5020
3728#define PCH_GPIOF 0xc5024
3729
f0217c42
EA
3730#define PCH_GMBUS0 0xc5100
3731#define PCH_GMBUS1 0xc5104
3732#define PCH_GMBUS2 0xc5108
3733#define PCH_GMBUS3 0xc510c
3734#define PCH_GMBUS4 0xc5110
3735#define PCH_GMBUS5 0xc5120
3736
9db4a9c7
JB
3737#define _PCH_DPLL_A 0xc6014
3738#define _PCH_DPLL_B 0xc6018
ee7b9f93 3739#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3740
9db4a9c7 3741#define _PCH_FPA0 0xc6040
c1858123 3742#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3743#define _PCH_FPA1 0xc6044
3744#define _PCH_FPB0 0xc6048
3745#define _PCH_FPB1 0xc604c
ee7b9f93
JB
3746#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3747#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3748
3749#define PCH_DPLL_TEST 0xc606c
3750
3751#define PCH_DREF_CONTROL 0xC6200
3752#define DREF_CONTROL_MASK 0x7fc3
3753#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3754#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3755#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3756#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3757#define DREF_SSC_SOURCE_DISABLE (0<<11)
3758#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3759#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3760#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3761#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3762#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3763#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3764#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3765#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3766#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3767#define DREF_SSC4_DOWNSPREAD (0<<6)
3768#define DREF_SSC4_CENTERSPREAD (1<<6)
3769#define DREF_SSC1_DISABLE (0<<1)
3770#define DREF_SSC1_ENABLE (1<<1)
3771#define DREF_SSC4_DISABLE (0)
3772#define DREF_SSC4_ENABLE (1)
3773
3774#define PCH_RAWCLK_FREQ 0xc6204
3775#define FDL_TP1_TIMER_SHIFT 12
3776#define FDL_TP1_TIMER_MASK (3<<12)
3777#define FDL_TP2_TIMER_SHIFT 10
3778#define FDL_TP2_TIMER_MASK (3<<10)
3779#define RAWCLK_FREQ_MASK 0x3ff
3780
3781#define PCH_DPLL_TMR_CFG 0xc6208
3782
3783#define PCH_SSC4_PARMS 0xc6210
3784#define PCH_SSC4_AUX_PARMS 0xc6214
3785
8db9d77b
ZW
3786#define PCH_DPLL_SEL 0xc7000
3787#define TRANSA_DPLL_ENABLE (1<<3)
3788#define TRANSA_DPLLB_SEL (1<<0)
3789#define TRANSA_DPLLA_SEL 0
3790#define TRANSB_DPLL_ENABLE (1<<7)
3791#define TRANSB_DPLLB_SEL (1<<4)
3792#define TRANSB_DPLLA_SEL (0)
3793#define TRANSC_DPLL_ENABLE (1<<11)
3794#define TRANSC_DPLLB_SEL (1<<8)
3795#define TRANSC_DPLLA_SEL (0)
3796
b9055052
ZW
3797/* transcoder */
3798
9db4a9c7 3799#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3800#define TRANS_HTOTAL_SHIFT 16
3801#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3802#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3803#define TRANS_HBLANK_END_SHIFT 16
3804#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3805#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3806#define TRANS_HSYNC_END_SHIFT 16
3807#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3808#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3809#define TRANS_VTOTAL_SHIFT 16
3810#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3811#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3812#define TRANS_VBLANK_END_SHIFT 16
3813#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3814#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3815#define TRANS_VSYNC_END_SHIFT 16
3816#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3817#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3818
9db4a9c7
JB
3819#define _TRANSA_DATA_M1 0xe0030
3820#define _TRANSA_DATA_N1 0xe0034
3821#define _TRANSA_DATA_M2 0xe0038
3822#define _TRANSA_DATA_N2 0xe003c
3823#define _TRANSA_DP_LINK_M1 0xe0040
3824#define _TRANSA_DP_LINK_N1 0xe0044
3825#define _TRANSA_DP_LINK_M2 0xe0048
3826#define _TRANSA_DP_LINK_N2 0xe004c
3827
b055c8f3
JB
3828/* Per-transcoder DIP controls */
3829
3830#define _VIDEO_DIP_CTL_A 0xe0200
3831#define _VIDEO_DIP_DATA_A 0xe0208
3832#define _VIDEO_DIP_GCP_A 0xe0210
3833
3834#define _VIDEO_DIP_CTL_B 0xe1200
3835#define _VIDEO_DIP_DATA_B 0xe1208
3836#define _VIDEO_DIP_GCP_B 0xe1210
3837
3838#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3839#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3840#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3841
b906487c
VS
3842#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3843#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3844#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 3845
b906487c
VS
3846#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3847#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3848#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
3849
3850#define VLV_TVIDEO_DIP_CTL(pipe) \
3851 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3852#define VLV_TVIDEO_DIP_DATA(pipe) \
3853 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3854#define VLV_TVIDEO_DIP_GCP(pipe) \
3855 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3856
8c5f5f7c
ED
3857/* Haswell DIP controls */
3858#define HSW_VIDEO_DIP_CTL_A 0x60200
3859#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3860#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3861#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3862#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3863#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3864#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3865#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3866#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3867#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3868#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3869#define HSW_VIDEO_DIP_GCP_A 0x60210
3870
3871#define HSW_VIDEO_DIP_CTL_B 0x61200
3872#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3873#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3874#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3875#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3876#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3877#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3878#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3879#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3880#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3881#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3882#define HSW_VIDEO_DIP_GCP_B 0x61210
3883
7d9bcebe
RV
3884#define HSW_TVIDEO_DIP_CTL(trans) \
3885 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3886#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
3887 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3888#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
3889 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3890#define HSW_TVIDEO_DIP_GCP(trans) \
3891 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3892#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
3893 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 3894
9db4a9c7
JB
3895#define _TRANS_HTOTAL_B 0xe1000
3896#define _TRANS_HBLANK_B 0xe1004
3897#define _TRANS_HSYNC_B 0xe1008
3898#define _TRANS_VTOTAL_B 0xe100c
3899#define _TRANS_VBLANK_B 0xe1010
3900#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3901#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3902
3903#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3904#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3905#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3906#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3907#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3908#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3909#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3910 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3911
3912#define _TRANSB_DATA_M1 0xe1030
3913#define _TRANSB_DATA_N1 0xe1034
3914#define _TRANSB_DATA_M2 0xe1038
3915#define _TRANSB_DATA_N2 0xe103c
3916#define _TRANSB_DP_LINK_M1 0xe1040
3917#define _TRANSB_DP_LINK_N1 0xe1044
3918#define _TRANSB_DP_LINK_M2 0xe1048
3919#define _TRANSB_DP_LINK_N2 0xe104c
3920
3921#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3922#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3923#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3924#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3925#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3926#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3927#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3928#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3929
3930#define _TRANSACONF 0xf0008
3931#define _TRANSBCONF 0xf1008
3932#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3933#define TRANS_DISABLE (0<<31)
3934#define TRANS_ENABLE (1<<31)
3935#define TRANS_STATE_MASK (1<<30)
3936#define TRANS_STATE_DISABLE (0<<30)
3937#define TRANS_STATE_ENABLE (1<<30)
3938#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3939#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3940#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3941#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 3942#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3943#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3944#define TRANS_INTERLACED (3<<21)
7c26e5c6 3945#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3946#define TRANS_8BPC (0<<5)
3947#define TRANS_10BPC (1<<5)
3948#define TRANS_6BPC (2<<5)
3949#define TRANS_12BPC (3<<5)
3950
ce40141f
DV
3951#define _TRANSA_CHICKEN1 0xf0060
3952#define _TRANSB_CHICKEN1 0xf1060
3953#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3954#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
3955#define _TRANSA_CHICKEN2 0xf0064
3956#define _TRANSB_CHICKEN2 0xf1064
3957#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
23670b32
DV
3958#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3959
3bcf603f 3960
291427f5
JB
3961#define SOUTH_CHICKEN1 0xc2000
3962#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3963#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
3964#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3965#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3966#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 3967#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
3968#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
3969#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
3970#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 3971
9db4a9c7
JB
3972#define _FDI_RXA_CHICKEN 0xc200c
3973#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3974#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3975#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3976#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3977
382b0936
JB
3978#define SOUTH_DSPCLK_GATE_D 0xc2020
3979#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 3980#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 3981
b9055052 3982/* CPU: FDI_TX */
9db4a9c7
JB
3983#define _FDI_TXA_CTL 0x60100
3984#define _FDI_TXB_CTL 0x61100
3985#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3986#define FDI_TX_DISABLE (0<<31)
3987#define FDI_TX_ENABLE (1<<31)
3988#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3989#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3990#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3991#define FDI_LINK_TRAIN_NONE (3<<28)
3992#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3993#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3994#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3995#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3996#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3997#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3998#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3999#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4000/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4001 SNB has different settings. */
4002/* SNB A-stepping */
4003#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4004#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4005#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4006#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4007/* SNB B-stepping */
4008#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4009#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4010#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4011#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4012#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
4013#define FDI_DP_PORT_WIDTH_X1 (0<<19)
4014#define FDI_DP_PORT_WIDTH_X2 (1<<19)
4015#define FDI_DP_PORT_WIDTH_X3 (2<<19)
4016#define FDI_DP_PORT_WIDTH_X4 (3<<19)
4017#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4018/* Ironlake: hardwired to 1 */
b9055052 4019#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4020
4021/* Ivybridge has different bits for lolz */
4022#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4023#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4024#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4025#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4026
b9055052 4027/* both Tx and Rx */
c4f9c4c2 4028#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4029#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4030#define FDI_SCRAMBLING_ENABLE (0<<7)
4031#define FDI_SCRAMBLING_DISABLE (1<<7)
4032
4033/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4034#define _FDI_RXA_CTL 0xf000c
4035#define _FDI_RXB_CTL 0xf100c
4036#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4037#define FDI_RX_ENABLE (1<<31)
b9055052 4038/* train, dp width same as FDI_TX */
357555c0
JB
4039#define FDI_FS_ERRC_ENABLE (1<<27)
4040#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052 4041#define FDI_DP_PORT_WIDTH_X8 (7<<19)
68d18ad7 4042#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4043#define FDI_8BPC (0<<16)
4044#define FDI_10BPC (1<<16)
4045#define FDI_6BPC (2<<16)
4046#define FDI_12BPC (3<<16)
3e68320e 4047#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4048#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4049#define FDI_RX_PLL_ENABLE (1<<13)
4050#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4051#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4052#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4053#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4054#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4055#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4056/* CPT */
4057#define FDI_AUTO_TRAINING (1<<10)
4058#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4059#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4060#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4061#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4062#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
4063/* LPT */
4064#define FDI_PORT_WIDTH_2X_LPT (1<<19)
4065#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 4066
04945641
PZ
4067#define _FDI_RXA_MISC 0xf0010
4068#define _FDI_RXB_MISC 0xf1010
4069#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4070#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4071#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4072#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4073#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4074#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4075#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4076#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4077
9db4a9c7
JB
4078#define _FDI_RXA_TUSIZE1 0xf0030
4079#define _FDI_RXA_TUSIZE2 0xf0038
4080#define _FDI_RXB_TUSIZE1 0xf1030
4081#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4082#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4083#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4084
4085/* FDI_RX interrupt register format */
4086#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4087#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4088#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4089#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4090#define FDI_RX_FS_CODE_ERR (1<<6)
4091#define FDI_RX_FE_CODE_ERR (1<<5)
4092#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4093#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4094#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4095#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4096#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4097
9db4a9c7
JB
4098#define _FDI_RXA_IIR 0xf0014
4099#define _FDI_RXA_IMR 0xf0018
4100#define _FDI_RXB_IIR 0xf1014
4101#define _FDI_RXB_IMR 0xf1018
4102#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4103#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4104
4105#define FDI_PLL_CTL_1 0xfe000
4106#define FDI_PLL_CTL_2 0xfe004
4107
b9055052
ZW
4108#define PCH_LVDS 0xe1180
4109#define LVDS_DETECTED (1 << 1)
4110
98364379 4111/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4112#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4113#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4114#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4115#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4116#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4117
4118#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4119#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4120#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4121#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4122#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4123
453c5420
JB
4124#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4125#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4126#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4127 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4128#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4129 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4130#define VLV_PIPE_PP_DIVISOR(pipe) \
4131 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4132
b9055052
ZW
4133#define PCH_PP_STATUS 0xc7200
4134#define PCH_PP_CONTROL 0xc7204
4a655f04 4135#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4136#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4137#define EDP_FORCE_VDD (1 << 3)
4138#define EDP_BLC_ENABLE (1 << 2)
4139#define PANEL_POWER_RESET (1 << 1)
4140#define PANEL_POWER_OFF (0 << 0)
4141#define PANEL_POWER_ON (1 << 0)
4142#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4143#define PANEL_PORT_SELECT_MASK (3 << 30)
4144#define PANEL_PORT_SELECT_LVDS (0 << 30)
4145#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 4146#define EDP_PANEL (1 << 30)
f01eca2e
KP
4147#define PANEL_PORT_SELECT_DPC (2 << 30)
4148#define PANEL_PORT_SELECT_DPD (3 << 30)
4149#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4150#define PANEL_POWER_UP_DELAY_SHIFT 16
4151#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4152#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4153
b9055052 4154#define PCH_PP_OFF_DELAYS 0xc720c
82ed61fa
DV
4155#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4156#define PANEL_POWER_PORT_LVDS (0 << 30)
4157#define PANEL_POWER_PORT_DP_A (1 << 30)
4158#define PANEL_POWER_PORT_DP_C (2 << 30)
4159#define PANEL_POWER_PORT_DP_D (3 << 30)
f01eca2e
KP
4160#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4161#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4162#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4163#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4164
b9055052 4165#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4166#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4167#define PP_REFERENCE_DIVIDER_SHIFT 8
4168#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4169#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4170
5eb08b69
ZW
4171#define PCH_DP_B 0xe4100
4172#define PCH_DPB_AUX_CH_CTL 0xe4110
4173#define PCH_DPB_AUX_CH_DATA1 0xe4114
4174#define PCH_DPB_AUX_CH_DATA2 0xe4118
4175#define PCH_DPB_AUX_CH_DATA3 0xe411c
4176#define PCH_DPB_AUX_CH_DATA4 0xe4120
4177#define PCH_DPB_AUX_CH_DATA5 0xe4124
4178
4179#define PCH_DP_C 0xe4200
4180#define PCH_DPC_AUX_CH_CTL 0xe4210
4181#define PCH_DPC_AUX_CH_DATA1 0xe4214
4182#define PCH_DPC_AUX_CH_DATA2 0xe4218
4183#define PCH_DPC_AUX_CH_DATA3 0xe421c
4184#define PCH_DPC_AUX_CH_DATA4 0xe4220
4185#define PCH_DPC_AUX_CH_DATA5 0xe4224
4186
4187#define PCH_DP_D 0xe4300
4188#define PCH_DPD_AUX_CH_CTL 0xe4310
4189#define PCH_DPD_AUX_CH_DATA1 0xe4314
4190#define PCH_DPD_AUX_CH_DATA2 0xe4318
4191#define PCH_DPD_AUX_CH_DATA3 0xe431c
4192#define PCH_DPD_AUX_CH_DATA4 0xe4320
4193#define PCH_DPD_AUX_CH_DATA5 0xe4324
4194
8db9d77b
ZW
4195/* CPT */
4196#define PORT_TRANS_A_SEL_CPT 0
4197#define PORT_TRANS_B_SEL_CPT (1<<29)
4198#define PORT_TRANS_C_SEL_CPT (2<<29)
4199#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4200#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4201#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4202#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4203
4204#define TRANS_DP_CTL_A 0xe0300
4205#define TRANS_DP_CTL_B 0xe1300
4206#define TRANS_DP_CTL_C 0xe2300
23670b32 4207#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4208#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4209#define TRANS_DP_PORT_SEL_B (0<<29)
4210#define TRANS_DP_PORT_SEL_C (1<<29)
4211#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4212#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4213#define TRANS_DP_PORT_SEL_MASK (3<<29)
4214#define TRANS_DP_AUDIO_ONLY (1<<26)
4215#define TRANS_DP_ENH_FRAMING (1<<18)
4216#define TRANS_DP_8BPC (0<<9)
4217#define TRANS_DP_10BPC (1<<9)
4218#define TRANS_DP_6BPC (2<<9)
4219#define TRANS_DP_12BPC (3<<9)
220cad3c 4220#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4221#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4222#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4223#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4224#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4225#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4226
4227/* SNB eDP training params */
4228/* SNB A-stepping */
4229#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4230#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4231#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4232#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4233/* SNB B-stepping */
3c5a62b5
YL
4234#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4235#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4236#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4237#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4238#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4239#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4240
1a2eb460
KP
4241/* IVB */
4242#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4243#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4244#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4245#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4246#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4247#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4248#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4249
4250/* legacy values */
4251#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4252#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4253#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4254#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4255#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4256
4257#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4258
cae5852d 4259#define FORCEWAKE 0xA18C
575155a9
JB
4260#define FORCEWAKE_VLV 0x1300b0
4261#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4262#define FORCEWAKE_MEDIA_VLV 0x1300b8
4263#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4264#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4265#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4266#define VLV_GTLC_WAKE_CTRL 0x130090
4267#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4268#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4269#define FORCEWAKE_KERNEL 0x1
4270#define FORCEWAKE_USER 0x2
8d715f00
KP
4271#define FORCEWAKE_MT_ACK 0x130040
4272#define ECOBUS 0xa180
4273#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4274
dd202c6d
BW
4275#define GTFIFODBG 0x120000
4276#define GT_FIFO_CPU_ERROR_MASK 7
4277#define GT_FIFO_OVFERR (1<<2)
4278#define GT_FIFO_IAWRERR (1<<1)
4279#define GT_FIFO_IARDERR (1<<0)
4280
91355834 4281#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4282#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4283
80e829fa
DV
4284#define GEN6_UCGCTL1 0x9400
4285# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4286# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4287
406478dc 4288#define GEN6_UCGCTL2 0x9404
0f846f81 4289# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4290# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4291# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4292# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4293# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4294
e3f33d46
JB
4295#define GEN7_UCGCTL4 0x940c
4296#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4297
3b8d8d91 4298#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4299#define GEN6_TURBO_DISABLE (1<<31)
4300#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4301#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4302#define GEN6_OFFSET(x) ((x)<<19)
4303#define GEN6_AGGRESSIVE_TURBO (0<<15)
4304#define GEN6_RC_VIDEO_FREQ 0xA00C
4305#define GEN6_RC_CONTROL 0xA090
4306#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4307#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4308#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4309#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4310#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4311#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4312#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4313#define GEN6_RP_DOWN_TIMEOUT 0xA010
4314#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4315#define GEN6_RPSTAT1 0xA01C
ccab5c82 4316#define GEN6_CAGF_SHIFT 8
f82855d3 4317#define HSW_CAGF_SHIFT 7
ccab5c82 4318#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4319#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4320#define GEN6_RP_CONTROL 0xA024
4321#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4322#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4323#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4324#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4325#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4326#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4327#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4328#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4329#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4330#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4331#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4332#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4333#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4334#define GEN6_RP_UP_THRESHOLD 0xA02C
4335#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4336#define GEN6_RP_CUR_UP_EI 0xA050
4337#define GEN6_CURICONT_MASK 0xffffff
4338#define GEN6_RP_CUR_UP 0xA054
4339#define GEN6_CURBSYTAVG_MASK 0xffffff
4340#define GEN6_RP_PREV_UP 0xA058
4341#define GEN6_RP_CUR_DOWN_EI 0xA05C
4342#define GEN6_CURIAVG_MASK 0xffffff
4343#define GEN6_RP_CUR_DOWN 0xA060
4344#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4345#define GEN6_RP_UP_EI 0xA068
4346#define GEN6_RP_DOWN_EI 0xA06C
4347#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4348#define GEN6_RC_STATE 0xA094
4349#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4350#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4351#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4352#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4353#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4354#define GEN6_RC_SLEEP 0xA0B0
4355#define GEN6_RC1e_THRESHOLD 0xA0B4
4356#define GEN6_RC6_THRESHOLD 0xA0B8
4357#define GEN6_RC6p_THRESHOLD 0xA0BC
4358#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4359#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4360
4361#define GEN6_PMISR 0x44020
4912d041 4362#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4363#define GEN6_PMIIR 0x44028
4364#define GEN6_PMIER 0x4402C
4365#define GEN6_PM_MBOX_EVENT (1<<25)
4366#define GEN6_PM_THERMAL_EVENT (1<<24)
4367#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4368#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4369#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4370#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4371#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
4372#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4373 GEN6_PM_RP_DOWN_THRESHOLD | \
4374 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4375
cce66a28
BW
4376#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4377#define GEN6_GT_GFX_RC6 0x138108
4378#define GEN6_GT_GFX_RC6p 0x13810C
4379#define GEN6_GT_GFX_RC6pp 0x138110
4380
8fd26859
CW
4381#define GEN6_PCODE_MAILBOX 0x138124
4382#define GEN6_PCODE_READY (1<<31)
a6044e23 4383#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4384#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4385#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4386#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4387#define GEN6_PCODE_READ_RC6VIDS 0x5
7083e050
BW
4388#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4389#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4390#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4391#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 4392
a0e4e199
JB
4393#define VLV_IOSF_DOORBELL_REQ 0x182100
4394#define IOSF_DEVFN_SHIFT 24
4395#define IOSF_OPCODE_SHIFT 16
4396#define IOSF_PORT_SHIFT 8
4397#define IOSF_BYTE_ENABLES_SHIFT 4
4398#define IOSF_BAR_SHIFT 1
4399#define IOSF_SB_BUSY (1<<0)
4400#define IOSF_PORT_PUNIT 0x4
4401#define VLV_IOSF_DATA 0x182104
4402#define VLV_IOSF_ADDR 0x182108
4403
4404#define PUNIT_OPCODE_REG_READ 6
4405#define PUNIT_OPCODE_REG_WRITE 7
4406
4d85529d
BW
4407#define GEN6_GT_CORE_STATUS 0x138060
4408#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4409#define GEN6_RCn_MASK 7
4410#define GEN6_RC0 0
4411#define GEN6_RC3 2
4412#define GEN6_RC6 3
4413#define GEN6_RC7 4
4414
e3689190
BW
4415#define GEN7_MISCCPCTL (0x9424)
4416#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4417
4418/* IVYBRIDGE DPF */
4419#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4420#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4421#define GEN7_PARITY_ERROR_VALID (1<<13)
4422#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4423#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4424#define GEN7_PARITY_ERROR_ROW(reg) \
4425 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4426#define GEN7_PARITY_ERROR_BANK(reg) \
4427 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4428#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4429 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4430#define GEN7_L3CDERRST1_ENABLE (1<<7)
4431
b9524a1e
BW
4432#define GEN7_L3LOG_BASE 0xB070
4433#define GEN7_L3LOG_SIZE 0x80
4434
12f3382b
JB
4435#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4436#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4437#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4438#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4439
8ab43976
JB
4440#define GEN7_ROW_CHICKEN2 0xe4f4
4441#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4442#define DOP_CLOCK_GATING_DISABLE (1<<0)
4443
f4ba9f81 4444#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4445#define INTEL_AUDIO_DEVCL 0x808629FB
4446#define INTEL_AUDIO_DEVBLC 0x80862801
4447#define INTEL_AUDIO_DEVCTG 0x80862802
4448
4449#define G4X_AUD_CNTL_ST 0x620B4
4450#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4451#define G4X_ELDV_DEVCTG (1 << 14)
4452#define G4X_ELD_ADDR (0xf << 5)
4453#define G4X_ELD_ACK (1 << 4)
4454#define G4X_HDMIW_HDMIEDID 0x6210C
4455
1202b4c6 4456#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4457#define IBX_HDMIW_HDMIEDID_B 0xE2150
4458#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4459 IBX_HDMIW_HDMIEDID_A, \
4460 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4461#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4462#define IBX_AUD_CNTL_ST_B 0xE21B4
4463#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4464 IBX_AUD_CNTL_ST_A, \
4465 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4466#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4467#define IBX_ELD_ADDRESS (0x1f << 5)
4468#define IBX_ELD_ACK (1 << 4)
4469#define IBX_AUD_CNTL_ST2 0xE20C0
4470#define IBX_ELD_VALIDB (1 << 0)
4471#define IBX_CP_READYB (1 << 1)
4472
4473#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4474#define CPT_HDMIW_HDMIEDID_B 0xE5150
4475#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4476 CPT_HDMIW_HDMIEDID_A, \
4477 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4478#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4479#define CPT_AUD_CNTL_ST_B 0xE51B4
4480#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4481 CPT_AUD_CNTL_ST_A, \
4482 CPT_AUD_CNTL_ST_B)
1202b4c6 4483#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4484
ae662d31
EA
4485/* These are the 4 32-bit write offset registers for each stream
4486 * output buffer. It determines the offset from the
4487 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4488 */
4489#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4490
b6daa025 4491#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4492#define IBX_AUD_CONFIG_B 0xe2100
4493#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4494 IBX_AUD_CONFIG_A, \
4495 IBX_AUD_CONFIG_B)
b6daa025 4496#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4497#define CPT_AUD_CONFIG_B 0xe5100
4498#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4499 CPT_AUD_CONFIG_A, \
4500 CPT_AUD_CONFIG_B)
b6daa025
WF
4501#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4502#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4503#define AUD_CONFIG_UPPER_N_SHIFT 20
4504#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4505#define AUD_CONFIG_LOWER_N_SHIFT 4
4506#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4507#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4508#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4509#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4510
9a78b6cc
WX
4511/* HSW Audio */
4512#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4513#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4514#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4515 HSW_AUD_CONFIG_A, \
4516 HSW_AUD_CONFIG_B)
4517
4518#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4519#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4520#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4521 HSW_AUD_MISC_CTRL_A, \
4522 HSW_AUD_MISC_CTRL_B)
4523
4524#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4525#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4526#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4527 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4528 HSW_AUD_DIP_ELD_CTRL_ST_B)
4529
4530/* Audio Digital Converter */
4531#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4532#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4533#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4534 HSW_AUD_DIG_CNVT_1, \
4535 HSW_AUD_DIG_CNVT_2)
9b138a83 4536#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4537
4538#define HSW_AUD_EDID_DATA_A 0x65050
4539#define HSW_AUD_EDID_DATA_B 0x65150
4540#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4541 HSW_AUD_EDID_DATA_A, \
4542 HSW_AUD_EDID_DATA_B)
4543
4544#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4545#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4546#define AUDIO_INACTIVE_C (1<<11)
4547#define AUDIO_INACTIVE_B (1<<7)
4548#define AUDIO_INACTIVE_A (1<<3)
4549#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4550#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4551#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4552#define AUDIO_ELD_VALID_A (1<<0)
4553#define AUDIO_ELD_VALID_B (1<<4)
4554#define AUDIO_ELD_VALID_C (1<<8)
4555#define AUDIO_CP_READY_A (1<<1)
4556#define AUDIO_CP_READY_B (1<<5)
4557#define AUDIO_CP_READY_C (1<<9)
4558
9eb3a752 4559/* HSW Power Wells */
fa42e23c
PZ
4560#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4561#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4562#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4563#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
5e49cea6
PZ
4564#define HSW_PWR_WELL_ENABLE (1<<31)
4565#define HSW_PWR_WELL_STATE (1<<30)
4566#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4567#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4568#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4569#define HSW_PWR_WELL_FORCE_ON (1<<19)
4570#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4571
e7e104c3 4572/* Per-pipe DDI Function Control */
ad80a810
PZ
4573#define TRANS_DDI_FUNC_CTL_A 0x60400
4574#define TRANS_DDI_FUNC_CTL_B 0x61400
4575#define TRANS_DDI_FUNC_CTL_C 0x62400
4576#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4577#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4578 TRANS_DDI_FUNC_CTL_B)
4579#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 4580/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
4581#define TRANS_DDI_PORT_MASK (7<<28)
4582#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4583#define TRANS_DDI_PORT_NONE (0<<28)
4584#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4585#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4586#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4587#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4588#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4589#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4590#define TRANS_DDI_BPC_MASK (7<<20)
4591#define TRANS_DDI_BPC_8 (0<<20)
4592#define TRANS_DDI_BPC_10 (1<<20)
4593#define TRANS_DDI_BPC_6 (2<<20)
4594#define TRANS_DDI_BPC_12 (3<<20)
4595#define TRANS_DDI_PVSYNC (1<<17)
4596#define TRANS_DDI_PHSYNC (1<<16)
4597#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4598#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4599#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4600#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4601#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4602#define TRANS_DDI_BFI_ENABLE (1<<4)
4603#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4604#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4605#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
e7e104c3 4606
0e87f667
ED
4607/* DisplayPort Transport Control */
4608#define DP_TP_CTL_A 0x64040
4609#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4610#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4611#define DP_TP_CTL_ENABLE (1<<31)
4612#define DP_TP_CTL_MODE_SST (0<<27)
4613#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4614#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4615#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4616#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4617#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4618#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4619#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4620#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4621#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4622#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4623
e411b2c1
ED
4624/* DisplayPort Transport Status */
4625#define DP_TP_STATUS_A 0x64044
4626#define DP_TP_STATUS_B 0x64144
5e49cea6 4627#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4628#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4629#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4630
03f896a1
ED
4631/* DDI Buffer Control */
4632#define DDI_BUF_CTL_A 0x64000
4633#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4634#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4635#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4636#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4637#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4638#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4639#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4640#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 4641#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
4642#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4643#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
4644#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4645#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 4646#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 4647#define DDI_BUF_IS_IDLE (1<<7)
79935fca 4648#define DDI_A_4_LANES (1<<4)
5e49cea6
PZ
4649#define DDI_PORT_WIDTH_X1 (0<<1)
4650#define DDI_PORT_WIDTH_X2 (1<<1)
4651#define DDI_PORT_WIDTH_X4 (3<<1)
03f896a1
ED
4652#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4653
bb879a44
ED
4654/* DDI Buffer Translations */
4655#define DDI_BUF_TRANS_A 0x64E00
4656#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 4657#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 4658
7501a4d8
ED
4659/* Sideband Interface (SBI) is programmed indirectly, via
4660 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4661 * which contains the payload */
5e49cea6
PZ
4662#define SBI_ADDR 0xC6000
4663#define SBI_DATA 0xC6004
7501a4d8 4664#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
4665#define SBI_CTL_DEST_ICLK (0x0<<16)
4666#define SBI_CTL_DEST_MPHY (0x1<<16)
4667#define SBI_CTL_OP_IORD (0x2<<8)
4668#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
4669#define SBI_CTL_OP_CRRD (0x6<<8)
4670#define SBI_CTL_OP_CRWR (0x7<<8)
4671#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
4672#define SBI_RESPONSE_SUCCESS (0x0<<1)
4673#define SBI_BUSY (0x1<<0)
4674#define SBI_READY (0x0<<0)
52f025ef 4675
ccf1c867 4676/* SBI offsets */
5e49cea6 4677#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
4678#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4679#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4680#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4681#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 4682#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 4683#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 4684#define SBI_SSCCTL 0x020c
ccf1c867 4685#define SBI_SSCCTL6 0x060C
dde86e2d 4686#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 4687#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
4688#define SBI_SSCAUXDIV6 0x0610
4689#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 4690#define SBI_DBUFF0 0x2a00
dde86e2d 4691#define SBI_DBUFF0_ENABLE (1<<0)
ccf1c867 4692
52f025ef 4693/* LPT PIXCLK_GATE */
5e49cea6 4694#define PIXCLK_GATE 0xC6020
745ca3be
PZ
4695#define PIXCLK_GATE_UNGATE (1<<0)
4696#define PIXCLK_GATE_GATE (0<<0)
52f025ef 4697
e93ea06a 4698/* SPLL */
5e49cea6 4699#define SPLL_CTL 0x46020
e93ea06a 4700#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
4701#define SPLL_PLL_SSC (1<<28)
4702#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
4703#define SPLL_PLL_FREQ_810MHz (0<<26)
4704#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 4705
4dffc404 4706/* WRPLL */
5e49cea6
PZ
4707#define WRPLL_CTL1 0x46040
4708#define WRPLL_CTL2 0x46060
4709#define WRPLL_PLL_ENABLE (1<<31)
4710#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 4711#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 4712#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 4713/* WRPLL divider programming */
5e49cea6
PZ
4714#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4715#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4716#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4717
fec9181c
ED
4718/* Port clock selection */
4719#define PORT_CLK_SEL_A 0x46100
4720#define PORT_CLK_SEL_B 0x46104
5e49cea6 4721#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
4722#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4723#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4724#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 4725#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
4726#define PORT_CLK_SEL_WRPLL1 (4<<29)
4727#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 4728#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 4729
bb523fc0
PZ
4730/* Transcoder clock selection */
4731#define TRANS_CLK_SEL_A 0x46140
4732#define TRANS_CLK_SEL_B 0x46144
4733#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4734/* For each transcoder, we need to select the corresponding port clock */
4735#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4736#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 4737
c9809791
PZ
4738#define _TRANSA_MSA_MISC 0x60410
4739#define _TRANSB_MSA_MISC 0x61410
4740#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4741 _TRANSB_MSA_MISC)
4742#define TRANS_MSA_SYNC_CLK (1<<0)
4743#define TRANS_MSA_6_BPC (0<<5)
4744#define TRANS_MSA_8_BPC (1<<5)
4745#define TRANS_MSA_10_BPC (2<<5)
4746#define TRANS_MSA_12_BPC (3<<5)
4747#define TRANS_MSA_16_BPC (4<<5)
dae84799 4748
90e8d31c 4749/* LCPLL Control */
5e49cea6 4750#define LCPLL_CTL 0x130040
90e8d31c
ED
4751#define LCPLL_PLL_DISABLE (1<<31)
4752#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
4753#define LCPLL_CLK_FREQ_MASK (3<<26)
4754#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 4755#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 4756#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
79f689aa 4757#define LCPLL_CD_SOURCE_FCLK (1<<21)
90e8d31c 4758
69e94b7e
ED
4759/* Pipe WM_LINETIME - watermark line time */
4760#define PIPE_WM_LINETIME_A 0x45270
4761#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
4762#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4763 PIPE_WM_LINETIME_B)
4764#define PIPE_WM_LINETIME_MASK (0x1ff)
4765#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 4766#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 4767#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4768
4769/* SFUSE_STRAP */
5e49cea6 4770#define SFUSE_STRAP 0xc2014
96d6e350
ED
4771#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4772#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4773#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4774
1544d9d5
ED
4775#define WM_DBG 0x45280
4776#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4777#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4778#define WM_DBG_DISALLOW_SPRITE (1<<2)
4779
86d3efce
VS
4780/* pipe CSC */
4781#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4782#define _PIPE_A_CSC_COEFF_BY 0x49014
4783#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4784#define _PIPE_A_CSC_COEFF_BU 0x4901c
4785#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4786#define _PIPE_A_CSC_COEFF_BV 0x49024
4787#define _PIPE_A_CSC_MODE 0x49028
4788#define _PIPE_A_CSC_PREOFF_HI 0x49030
4789#define _PIPE_A_CSC_PREOFF_ME 0x49034
4790#define _PIPE_A_CSC_PREOFF_LO 0x49038
4791#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4792#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4793#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4794
4795#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4796#define _PIPE_B_CSC_COEFF_BY 0x49114
4797#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4798#define _PIPE_B_CSC_COEFF_BU 0x4911c
4799#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4800#define _PIPE_B_CSC_COEFF_BV 0x49124
4801#define _PIPE_B_CSC_MODE 0x49128
4802#define _PIPE_B_CSC_PREOFF_HI 0x49130
4803#define _PIPE_B_CSC_PREOFF_ME 0x49134
4804#define _PIPE_B_CSC_PREOFF_LO 0x49138
4805#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4806#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4807#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4808
4809#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4810#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4811#define CSC_MODE_YUV_TO_RGB (1 << 0)
4812
4813#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4814#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4815#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4816#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4817#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4818#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4819#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4820#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4821#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4822#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4823#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4824#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4825#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4826
585fb111 4827#endif /* _I915_REG_H_ */
This page took 0.849838 seconds and 5 git commands to generate.