drm/i915: Use RCS flips on Ivybridge+
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
39 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
585fb111
JB
41 */
42#define INTEL_GMCH_CTRL 0x52
28d52043 43#define INTEL_GMCH_VGA_DISABLE (1 << 1)
e76e9aeb
BW
44#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
49
14bc490b 50
585fb111
JB
51/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
652c393a 54#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
f97108d1 59#define GCFGC2 0xda
585fb111
JB
60#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
64#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 70#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
71#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 90#define LBB 0xf4
eeccdcac
KG
91
92/* Graphics reset regs */
0573ed4a
KG
93#define I965_GDRST 0xc0 /* PCI config register */
94#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
95#define GRDOM_FULL (0<<2)
96#define GRDOM_RENDER (1<<2)
97#define GRDOM_MEDIA (3<<2)
8a5c2ae7 98#define GRDOM_MASK (3<<2)
5ccce180 99#define GRDOM_RESET_ENABLE (1<<0)
585fb111 100
07b7ddd9
JB
101#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
102#define GEN6_MBC_SNPCR_SHIFT 21
103#define GEN6_MBC_SNPCR_MASK (3<<21)
104#define GEN6_MBC_SNPCR_MAX (0<<21)
105#define GEN6_MBC_SNPCR_MED (1<<21)
106#define GEN6_MBC_SNPCR_LOW (2<<21)
107#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
108
5eb719cd
DV
109#define GEN6_MBCTL 0x0907c
110#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
111#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
112#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
113#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
114#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
115
cff458c2
EA
116#define GEN6_GDRST 0x941c
117#define GEN6_GRDOM_FULL (1 << 0)
118#define GEN6_GRDOM_RENDER (1 << 1)
119#define GEN6_GRDOM_MEDIA (1 << 2)
120#define GEN6_GRDOM_BLT (1 << 3)
121
5eb719cd
DV
122#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
123#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
124#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
125#define PP_DIR_DCLV_2G 0xffffffff
126
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
188/*
189 * Memory interface instructions used by the kernel
190 */
191#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
192
193#define MI_NOOP MI_INSTR(0, 0)
194#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
195#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 196#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
197#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
198#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
199#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
200#define MI_FLUSH MI_INSTR(0x04, 0)
201#define MI_READ_FLUSH (1 << 0)
202#define MI_EXE_FLUSH (1 << 1)
203#define MI_NO_WRITE_FLUSH (1 << 2)
204#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
205#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 206#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 207#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
208#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
209#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 210#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 211#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
212#define MI_OVERLAY_CONTINUE (0x0<<21)
213#define MI_OVERLAY_ON (0x1<<21)
214#define MI_OVERLAY_OFF (0x2<<21)
585fb111 215#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 216#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 217#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 218#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
219/* IVB has funny definitions for which plane to flip. */
220#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
221#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
222#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
223#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
224#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
225#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
226#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
227#define MI_ARB_ENABLE (1<<0)
228#define MI_ARB_DISABLE (0<<0)
cb05d8de 229
aa40d6bb
ZN
230#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
231#define MI_MM_SPACE_GTT (1<<8)
232#define MI_MM_SPACE_PHYSICAL (0<<8)
233#define MI_SAVE_EXT_STATE_EN (1<<3)
234#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 235#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 236#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
237#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
238#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
239#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
240#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
241/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
242 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
243 * simply ignores the register load under certain conditions.
244 * - One can actually load arbitrary many arbitrary registers: Simply issue x
245 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
246 */
247#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 248#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
71a77e07 249#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
250#define MI_FLUSH_DW_STORE_INDEX (1<<21)
251#define MI_INVALIDATE_TLB (1<<18)
252#define MI_FLUSH_DW_OP_STOREDW (1<<14)
253#define MI_INVALIDATE_BSD (1<<7)
254#define MI_FLUSH_DW_USE_GTT (1<<2)
255#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 256#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
257#define MI_BATCH_NON_SECURE (1)
258/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
259#define MI_BATCH_NON_SECURE_I965 (1<<8)
260#define MI_BATCH_PPGTT_HSW (1<<8)
261#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 262#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 263#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
264#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
265#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
266#define MI_SEMAPHORE_UPDATE (1<<21)
267#define MI_SEMAPHORE_COMPARE (1<<20)
268#define MI_SEMAPHORE_REGISTER (1<<18)
1950de14
BW
269#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
270#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
271#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
272#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
273#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
274#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
275#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
276#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
277#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
278#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
279#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
280#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
281#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
585fb111
JB
282/*
283 * 3D instructions used by the kernel
284 */
285#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
286
287#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
288#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
289#define SC_UPDATE_SCISSOR (0x1<<1)
290#define SC_ENABLE_MASK (0x1<<0)
291#define SC_ENABLE (0x1<<0)
292#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
293#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
294#define SCI_YMIN_MASK (0xffff<<16)
295#define SCI_XMIN_MASK (0xffff<<0)
296#define SCI_YMAX_MASK (0xffff<<16)
297#define SCI_XMAX_MASK (0xffff<<0)
298#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
299#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
300#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
301#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
302#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
303#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
304#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
305#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
306#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
307#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
308#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
309#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
310#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
311#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
312#define BLT_DEPTH_8 (0<<24)
313#define BLT_DEPTH_16_565 (1<<24)
314#define BLT_DEPTH_16_1555 (2<<24)
315#define BLT_DEPTH_32 (3<<24)
316#define BLT_ROP_GXCOPY (0xcc<<16)
317#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
318#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
319#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
320#define ASYNC_FLIP (1<<22)
321#define DISPLAY_PLANE_A (0<<20)
322#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 323#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 324#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 325#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 326#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
327#define PIPE_CONTROL_QW_WRITE (1<<14)
328#define PIPE_CONTROL_DEPTH_STALL (1<<13)
329#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 330#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
331#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
332#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
333#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
334#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
335#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
336#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
337#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 338#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 339#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 340#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 341
dc96e9b8
CW
342
343/*
344 * Reset registers
345 */
346#define DEBUG_RESET_I830 0x6070
347#define DEBUG_RESET_FULL (1<<7)
348#define DEBUG_RESET_RENDER (1<<8)
349#define DEBUG_RESET_DISPLAY (1<<9)
350
57f350b6 351/*
5a09ae9f
JN
352 * IOSF sideband
353 */
354#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
355#define IOSF_DEVFN_SHIFT 24
356#define IOSF_OPCODE_SHIFT 16
357#define IOSF_PORT_SHIFT 8
358#define IOSF_BYTE_ENABLES_SHIFT 4
359#define IOSF_BAR_SHIFT 1
360#define IOSF_SB_BUSY (1<<0)
361#define IOSF_PORT_PUNIT 0x4
362#define IOSF_PORT_NC 0x11
363#define IOSF_PORT_DPIO 0x12
364#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
365#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
366
367#define PUNIT_OPCODE_REG_READ 6
368#define PUNIT_OPCODE_REG_WRITE 7
369
370#define PUNIT_REG_GPU_LFM 0xd3
371#define PUNIT_REG_GPU_FREQ_REQ 0xd4
372#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 373#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
374#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
375
376#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
377#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
378
379#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
380#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
381#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
382#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
383#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
384#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
385#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
386#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
387#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
388#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
389
390/*
391 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
392 *
393 * DPIO is VLV only.
598fac6b
DV
394 *
395 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 396 */
5a09ae9f
JN
397#define DPIO_DEVFN 0
398#define DPIO_OPCODE_REG_WRITE 1
399#define DPIO_OPCODE_REG_READ 0
400
54d9d493 401#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
402#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
403#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
404#define DPIO_SFR_BYPASS (1<<1)
405#define DPIO_RESET (1<<0)
406
598fac6b
DV
407#define _DPIO_TX3_SWING_CTL4_A 0x690
408#define _DPIO_TX3_SWING_CTL4_B 0x2a90
409#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
410 _DPIO_TX3_SWING_CTL4_B)
411
412/*
413 * Per pipe/PLL DPIO regs
414 */
57f350b6
JB
415#define _DPIO_DIV_A 0x800c
416#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
417#define DPIO_POST_DIV_DAC 0
418#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
419#define DPIO_POST_DIV_LVDS1 2
420#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
421#define DPIO_K_SHIFT (24) /* 4 bits */
422#define DPIO_P1_SHIFT (21) /* 3 bits */
423#define DPIO_P2_SHIFT (16) /* 5 bits */
424#define DPIO_N_SHIFT (12) /* 4 bits */
425#define DPIO_ENABLE_CALIBRATION (1<<11)
426#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
427#define DPIO_M2DIV_MASK 0xff
428#define _DPIO_DIV_B 0x802c
429#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
430
431#define _DPIO_REFSFR_A 0x8014
432#define DPIO_REFSEL_OVERRIDE 27
433#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
434#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
435#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 436#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
437#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
438#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
439#define _DPIO_REFSFR_B 0x8034
440#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
441
442#define _DPIO_CORE_CLK_A 0x801c
443#define _DPIO_CORE_CLK_B 0x803c
444#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
445
598fac6b
DV
446#define _DPIO_IREF_CTL_A 0x8040
447#define _DPIO_IREF_CTL_B 0x8060
448#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
449
450#define DPIO_IREF_BCAST 0xc044
451#define _DPIO_IREF_A 0x8044
452#define _DPIO_IREF_B 0x8064
453#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
454
455#define _DPIO_PLL_CML_A 0x804c
456#define _DPIO_PLL_CML_B 0x806c
457#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
458
4abb2c39
VS
459#define _DPIO_LPF_COEFF_A 0x8048
460#define _DPIO_LPF_COEFF_B 0x8068
461#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
57f350b6 462
598fac6b
DV
463#define DPIO_CALIBRATION 0x80ac
464
57f350b6 465#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 466
598fac6b
DV
467/*
468 * Per DDI channel DPIO regs
469 */
470
471#define _DPIO_PCS_TX_0 0x8200
472#define _DPIO_PCS_TX_1 0x8400
473#define DPIO_PCS_TX_LANE2_RESET (1<<16)
474#define DPIO_PCS_TX_LANE1_RESET (1<<7)
475#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
476
477#define _DPIO_PCS_CLK_0 0x8204
478#define _DPIO_PCS_CLK_1 0x8404
479#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
480#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
481#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
482#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
483#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
484
485#define _DPIO_PCS_CTL_OVR1_A 0x8224
486#define _DPIO_PCS_CTL_OVR1_B 0x8424
487#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
488 _DPIO_PCS_CTL_OVR1_B)
489
490#define _DPIO_PCS_STAGGER0_A 0x822c
491#define _DPIO_PCS_STAGGER0_B 0x842c
492#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
493 _DPIO_PCS_STAGGER0_B)
494
495#define _DPIO_PCS_STAGGER1_A 0x8230
496#define _DPIO_PCS_STAGGER1_B 0x8430
497#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
498 _DPIO_PCS_STAGGER1_B)
499
500#define _DPIO_PCS_CLOCKBUF0_A 0x8238
501#define _DPIO_PCS_CLOCKBUF0_B 0x8438
502#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
503 _DPIO_PCS_CLOCKBUF0_B)
504
505#define _DPIO_PCS_CLOCKBUF8_A 0x825c
506#define _DPIO_PCS_CLOCKBUF8_B 0x845c
507#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
508 _DPIO_PCS_CLOCKBUF8_B)
509
510#define _DPIO_TX_SWING_CTL2_A 0x8288
511#define _DPIO_TX_SWING_CTL2_B 0x8488
512#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
513 _DPIO_TX_SWING_CTL2_B)
514
515#define _DPIO_TX_SWING_CTL3_A 0x828c
516#define _DPIO_TX_SWING_CTL3_B 0x848c
517#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
518 _DPIO_TX_SWING_CTL3_B)
519
520#define _DPIO_TX_SWING_CTL4_A 0x8290
521#define _DPIO_TX_SWING_CTL4_B 0x8490
522#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
523 _DPIO_TX_SWING_CTL4_B)
524
525#define _DPIO_TX_OCALINIT_0 0x8294
526#define _DPIO_TX_OCALINIT_1 0x8494
527#define DPIO_TX_OCALINIT_EN (1<<31)
528#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
529 _DPIO_TX_OCALINIT_1)
530
531#define _DPIO_TX_CTL_0 0x82ac
532#define _DPIO_TX_CTL_1 0x84ac
533#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
534
535#define _DPIO_TX_LANE_0 0x82b8
536#define _DPIO_TX_LANE_1 0x84b8
537#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
538
539#define _DPIO_DATA_CHANNEL1 0x8220
540#define _DPIO_DATA_CHANNEL2 0x8420
541#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
542
543#define _DPIO_PORT0_PCS0 0x0220
544#define _DPIO_PORT0_PCS1 0x0420
545#define _DPIO_PORT1_PCS2 0x2620
546#define _DPIO_PORT1_PCS3 0x2820
547#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
548#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
549#define DPIO_DATA_CHANNEL1 0x8220
550#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 551
585fb111 552/*
de151cf6 553 * Fence registers
585fb111 554 */
de151cf6 555#define FENCE_REG_830_0 0x2000
dc529a4f 556#define FENCE_REG_945_8 0x3000
de151cf6
JB
557#define I830_FENCE_START_MASK 0x07f80000
558#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 559#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
560#define I830_FENCE_PITCH_SHIFT 4
561#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 562#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 563#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 564#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
565
566#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 567#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 568
de151cf6
JB
569#define FENCE_REG_965_0 0x03000
570#define I965_FENCE_PITCH_SHIFT 2
571#define I965_FENCE_TILING_Y_SHIFT 1
572#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 573#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 574
4e901fdc
EA
575#define FENCE_REG_SANDYBRIDGE_0 0x100000
576#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 577#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 578
f691e2f4
DV
579/* control register for cpu gtt access */
580#define TILECTL 0x101000
581#define TILECTL_SWZCTL (1 << 0)
582#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
583#define TILECTL_BACKSNOOP_DIS (1 << 3)
584
de151cf6
JB
585/*
586 * Instruction and interrupt control regs
587 */
63eeaf38 588#define PGTBL_ER 0x02024
333e9fe9
DV
589#define RENDER_RING_BASE 0x02000
590#define BSD_RING_BASE 0x04000
591#define GEN6_BSD_RING_BASE 0x12000
1950de14 592#define VEBOX_RING_BASE 0x1a000
549f7365 593#define BLT_RING_BASE 0x22000
3d281d8c
DV
594#define RING_TAIL(base) ((base)+0x30)
595#define RING_HEAD(base) ((base)+0x34)
596#define RING_START(base) ((base)+0x38)
597#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
598#define RING_SYNC_0(base) ((base)+0x40)
599#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
600#define RING_SYNC_2(base) ((base)+0x48)
601#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
602#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
603#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
604#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
605#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
606#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
607#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
608#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
609#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
610#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
611#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
612#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 613#define GEN6_NOSYNC 0
8fd26859 614#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
615#define RING_HWS_PGA(base) ((base)+0x80)
616#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
617#define ARB_MODE 0x04030
618#define ARB_MODE_SWIZZLE_SNB (1<<4)
619#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 620#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
621#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
622#define DONE_REG 0x40b0
4593010b
EA
623#define BSD_HWS_PGA_GEN7 (0x04180)
624#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 625#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 626#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 627#define RING_NOPID(base) ((base)+0x94)
0f46832f 628#define RING_IMR(base) ((base)+0xa8)
c0c7babc 629#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
630#define TAIL_ADDR 0x001FFFF8
631#define HEAD_WRAP_COUNT 0xFFE00000
632#define HEAD_WRAP_ONE 0x00200000
633#define HEAD_ADDR 0x001FFFFC
634#define RING_NR_PAGES 0x001FF000
635#define RING_REPORT_MASK 0x00000006
636#define RING_REPORT_64K 0x00000002
637#define RING_REPORT_128K 0x00000004
638#define RING_NO_REPORT 0x00000000
639#define RING_VALID_MASK 0x00000001
640#define RING_VALID 0x00000001
641#define RING_INVALID 0x00000000
4b60e5cb
CW
642#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
643#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 644#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
645#if 0
646#define PRB0_TAIL 0x02030
647#define PRB0_HEAD 0x02034
648#define PRB0_START 0x02038
649#define PRB0_CTL 0x0203c
585fb111
JB
650#define PRB1_TAIL 0x02040 /* 915+ only */
651#define PRB1_HEAD 0x02044 /* 915+ only */
652#define PRB1_START 0x02048 /* 915+ only */
653#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 654#endif
63eeaf38
JB
655#define IPEIR_I965 0x02064
656#define IPEHR_I965 0x02068
657#define INSTDONE_I965 0x0206c
d53bd484
BW
658#define GEN7_INSTDONE_1 0x0206c
659#define GEN7_SC_INSTDONE 0x07100
660#define GEN7_SAMPLER_INSTDONE 0x0e160
661#define GEN7_ROW_INSTDONE 0x0e164
662#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
663#define RING_IPEIR(base) ((base)+0x64)
664#define RING_IPEHR(base) ((base)+0x68)
665#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
666#define RING_INSTPS(base) ((base)+0x70)
667#define RING_DMA_FADD(base) ((base)+0x78)
668#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
669#define INSTPS 0x02070 /* 965+ only */
670#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
671#define ACTHD_I965 0x02074
672#define HWS_PGA 0x02080
673#define HWS_ADDRESS_MASK 0xfffff000
674#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
675#define PWRCTXA 0x2088 /* 965GM+ only */
676#define PWRCTX_EN (1<<0)
585fb111 677#define IPEIR 0x02088
63eeaf38
JB
678#define IPEHR 0x0208c
679#define INSTDONE 0x02090
585fb111
JB
680#define NOPID 0x02094
681#define HWSTAM 0x02098
9d2f41fa 682#define DMA_FADD_I8XX 0x020d0
71cf39b1 683
f406839f 684#define ERROR_GEN6 0x040a0
71e172e8 685#define GEN7_ERR_INT 0x44040
de032bf4 686#define ERR_INT_POISON (1<<31)
8664281b
PZ
687#define ERR_INT_MMIO_UNCLAIMED (1<<13)
688#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
689#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
690#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 691#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 692
3f1e109a
PZ
693#define FPGA_DBG 0x42300
694#define FPGA_DBG_RM_NOCLAIM (1<<31)
695
0f3b6849 696#define DERRMR 0x44050
ffe74d75
CW
697#define DERRMR_PIPEA_SCANLINE (1<<0)
698#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
699#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
700#define DERRMR_PIPEA_VBLANK (1<<3)
701#define DERRMR_PIPEA_HBLANK (1<<5)
702#define DERRMR_PIPEB_SCANLINE (1<<8)
703#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
704#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
705#define DERRMR_PIPEB_VBLANK (1<<11)
706#define DERRMR_PIPEB_HBLANK (1<<13)
707/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
708#define DERRMR_PIPEC_SCANLINE (1<<14)
709#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
710#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
711#define DERRMR_PIPEC_VBLANK (1<<21)
712#define DERRMR_PIPEC_HBLANK (1<<22)
713
0f3b6849 714
de6e2eaf
EA
715/* GM45+ chicken bits -- debug workaround bits that may be required
716 * for various sorts of correct behavior. The top 16 bits of each are
717 * the enables for writing to the corresponding low bit.
718 */
719#define _3D_CHICKEN 0x02084
4283908e 720#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
721#define _3D_CHICKEN2 0x0208c
722/* Disables pipelining of read flushes past the SF-WIZ interface.
723 * Required on all Ironlake steppings according to the B-Spec, but the
724 * particular danger of not doing so is not specified.
725 */
726# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
727#define _3D_CHICKEN3 0x02090
87f8020e 728#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 729#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 730
71cf39b1
EA
731#define MI_MODE 0x0209c
732# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 733# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 734# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 735
f8f2ac9a 736#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
737#define GEN6_GT_MODE_HI (1 << 9)
738#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 739
1ec14ad3 740#define GFX_MODE 0x02520
b095cd0a 741#define GFX_MODE_GEN7 0x0229c
5eb719cd 742#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
743#define GFX_RUN_LIST_ENABLE (1<<15)
744#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
745#define GFX_SURFACE_FAULT_ENABLE (1<<12)
746#define GFX_REPLAY_MODE (1<<11)
747#define GFX_PSMI_GRANULARITY (1<<10)
748#define GFX_PPGTT_ENABLE (1<<9)
749
a7e806de
DV
750#define VLV_DISPLAY_BASE 0x180000
751
585fb111
JB
752#define SCPD0 0x0209c /* 915+ only */
753#define IER 0x020a0
754#define IIR 0x020a4
755#define IMR 0x020a8
756#define ISR 0x020ac
07ec7ec5 757#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 758#define GCFG_DIS (1<<8)
ff763010
VS
759#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
760#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
761#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
762#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
763#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 764#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 765#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
766#define EIR 0x020b0
767#define EMR 0x020b4
768#define ESR 0x020b8
63eeaf38
JB
769#define GM45_ERROR_PAGE_TABLE (1<<5)
770#define GM45_ERROR_MEM_PRIV (1<<4)
771#define I915_ERROR_PAGE_TABLE (1<<4)
772#define GM45_ERROR_CP_PRIV (1<<3)
773#define I915_ERROR_MEMORY_REFRESH (1<<1)
774#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 775#define INSTPM 0x020c0
ee980b80 776#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
777#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
778 will not assert AGPBUSY# and will only
779 be delivered when out of C3. */
84f9f938 780#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
781#define INSTPM_TLB_INVALIDATE (1<<9)
782#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
783#define ACTHD 0x020c8
784#define FW_BLC 0x020d8
8692d00e 785#define FW_BLC2 0x020dc
585fb111 786#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
787#define FW_BLC_SELF_EN_MASK (1<<31)
788#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
789#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
790#define MM_BURST_LENGTH 0x00700000
791#define MM_FIFO_WATERMARK 0x0001F000
792#define LM_BURST_LENGTH 0x00000700
793#define LM_FIFO_WATERMARK 0x0000001F
585fb111 794#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
795
796/* Make render/texture TLB fetches lower priorty than associated data
797 * fetches. This is not turned on by default
798 */
799#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
800
801/* Isoch request wait on GTT enable (Display A/B/C streams).
802 * Make isoch requests stall on the TLB update. May cause
803 * display underruns (test mode only)
804 */
805#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
806
807/* Block grant count for isoch requests when block count is
808 * set to a finite value.
809 */
810#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
811#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
812#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
813#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
814#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
815
816/* Enable render writes to complete in C2/C3/C4 power states.
817 * If this isn't enabled, render writes are prevented in low
818 * power states. That seems bad to me.
819 */
820#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
821
822/* This acknowledges an async flip immediately instead
823 * of waiting for 2TLB fetches.
824 */
825#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
826
827/* Enables non-sequential data reads through arbiter
828 */
0206e353 829#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
830
831/* Disable FSB snooping of cacheable write cycles from binner/render
832 * command stream
833 */
834#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
835
836/* Arbiter time slice for non-isoch streams */
837#define MI_ARB_TIME_SLICE_MASK (7 << 5)
838#define MI_ARB_TIME_SLICE_1 (0 << 5)
839#define MI_ARB_TIME_SLICE_2 (1 << 5)
840#define MI_ARB_TIME_SLICE_4 (2 << 5)
841#define MI_ARB_TIME_SLICE_6 (3 << 5)
842#define MI_ARB_TIME_SLICE_8 (4 << 5)
843#define MI_ARB_TIME_SLICE_10 (5 << 5)
844#define MI_ARB_TIME_SLICE_14 (6 << 5)
845#define MI_ARB_TIME_SLICE_16 (7 << 5)
846
847/* Low priority grace period page size */
848#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
849#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
850
851/* Disable display A/B trickle feed */
852#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
853
854/* Set display plane priority */
855#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
856#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
857
585fb111 858#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 859#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
860#define CM0_IZ_OPT_DISABLE (1<<6)
861#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 862#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
863#define CM0_DEPTH_EVICT_DISABLE (1<<4)
864#define CM0_COLOR_EVICT_DISABLE (1<<3)
865#define CM0_DEPTH_WRITE_DISABLE (1<<1)
866#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 867#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 868#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
869#define GFX_FLSH_CNTL_GEN6 0x101008
870#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
871#define ECOSKPD 0x021d0
872#define ECO_GATING_CX_ONLY (1<<3)
873#define ECO_FLIP_DONE (1<<0)
585fb111 874
fb046853
JB
875#define CACHE_MODE_1 0x7004 /* IVB+ */
876#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
877
4efe0708
JB
878#define GEN6_BLITTER_ECOSKPD 0x221d0
879#define GEN6_BLITTER_LOCK_SHIFT 16
880#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
881
881f47b6 882#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
883#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
884#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
885#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
886#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 887
cc609d5d
BW
888/* On modern GEN architectures interrupt control consists of two sets
889 * of registers. The first set pertains to the ring generating the
890 * interrupt. The second control is for the functional block generating the
891 * interrupt. These are PM, GT, DE, etc.
892 *
893 * Luckily *knocks on wood* all the ring interrupt bits match up with the
894 * GT interrupt bits, so we don't need to duplicate the defines.
895 *
896 * These defines should cover us well from SNB->HSW with minor exceptions
897 * it can also work on ILK.
898 */
899#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
900#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
901#define GT_BLT_USER_INTERRUPT (1 << 22)
902#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
903#define GT_BSD_USER_INTERRUPT (1 << 12)
904#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
905#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
906#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
907#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
908#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
909#define GT_RENDER_USER_INTERRUPT (1 << 0)
910
12638c57
BW
911#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
912#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
913
cc609d5d
BW
914/* These are all the "old" interrupts */
915#define ILK_BSD_USER_INTERRUPT (1<<5)
916#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
917#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
918#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
919#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
920#define I915_HWB_OOM_INTERRUPT (1<<13)
921#define I915_SYNC_STATUS_INTERRUPT (1<<12)
922#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
923#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
924#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
925#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
926#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
927#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
928#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
929#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
930#define I915_DEBUG_INTERRUPT (1<<2)
931#define I915_USER_INTERRUPT (1<<1)
932#define I915_ASLE_INTERRUPT (1<<0)
933#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
934
935#define GEN6_BSD_RNCID 0x12198
936
a1e969e0
BW
937#define GEN7_FF_THREAD_MODE 0x20a0
938#define GEN7_FF_SCHED_MASK 0x0077070
939#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
940#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
941#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
942#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 943#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
944#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
945#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
946#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
947#define GEN7_FF_VS_SCHED_HW (0x0<<12)
948#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
949#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
950#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
951#define GEN7_FF_DS_SCHED_HW (0x0<<4)
952
585fb111
JB
953/*
954 * Framebuffer compression (915+ only)
955 */
956
957#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
958#define FBC_LL_BASE 0x03204 /* 4k page aligned */
959#define FBC_CONTROL 0x03208
960#define FBC_CTL_EN (1<<31)
961#define FBC_CTL_PERIODIC (1<<30)
962#define FBC_CTL_INTERVAL_SHIFT (16)
963#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 964#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
965#define FBC_CTL_STRIDE_SHIFT (5)
966#define FBC_CTL_FENCENO (1<<0)
967#define FBC_COMMAND 0x0320c
968#define FBC_CMD_COMPRESS (1<<0)
969#define FBC_STATUS 0x03210
970#define FBC_STAT_COMPRESSING (1<<31)
971#define FBC_STAT_COMPRESSED (1<<30)
972#define FBC_STAT_MODIFIED (1<<29)
973#define FBC_STAT_CURRENT_LINE (1<<0)
974#define FBC_CONTROL2 0x03214
975#define FBC_CTL_FENCE_DBL (0<<4)
976#define FBC_CTL_IDLE_IMM (0<<2)
977#define FBC_CTL_IDLE_FULL (1<<2)
978#define FBC_CTL_IDLE_LINE (2<<2)
979#define FBC_CTL_IDLE_DEBUG (3<<2)
980#define FBC_CTL_CPU_FENCE (1<<1)
981#define FBC_CTL_PLANEA (0<<0)
982#define FBC_CTL_PLANEB (1<<0)
983#define FBC_FENCE_OFF 0x0321b
80824003 984#define FBC_TAG 0x03300
585fb111
JB
985
986#define FBC_LL_SIZE (1536)
987
74dff282
JB
988/* Framebuffer compression for GM45+ */
989#define DPFC_CB_BASE 0x3200
990#define DPFC_CONTROL 0x3208
991#define DPFC_CTL_EN (1<<31)
992#define DPFC_CTL_PLANEA (0<<30)
993#define DPFC_CTL_PLANEB (1<<30)
abe959c7 994#define IVB_DPFC_CTL_PLANE_SHIFT (29)
74dff282 995#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 996#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 997#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
998#define DPFC_SR_EN (1<<10)
999#define DPFC_CTL_LIMIT_1X (0<<6)
1000#define DPFC_CTL_LIMIT_2X (1<<6)
1001#define DPFC_CTL_LIMIT_4X (2<<6)
1002#define DPFC_RECOMP_CTL 0x320c
1003#define DPFC_RECOMP_STALL_EN (1<<27)
1004#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1005#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1006#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1007#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1008#define DPFC_STATUS 0x3210
1009#define DPFC_INVAL_SEG_SHIFT (16)
1010#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1011#define DPFC_COMP_SEG_SHIFT (0)
1012#define DPFC_COMP_SEG_MASK (0x000003ff)
1013#define DPFC_STATUS2 0x3214
1014#define DPFC_FENCE_YOFF 0x3218
1015#define DPFC_CHICKEN 0x3224
1016#define DPFC_HT_MODIFY (1<<31)
1017
b52eb4dc
ZY
1018/* Framebuffer compression for Ironlake */
1019#define ILK_DPFC_CB_BASE 0x43200
1020#define ILK_DPFC_CONTROL 0x43208
1021/* The bit 28-8 is reserved */
1022#define DPFC_RESERVED (0x1FFFFF00)
1023#define ILK_DPFC_RECOMP_CTL 0x4320c
1024#define ILK_DPFC_STATUS 0x43210
1025#define ILK_DPFC_FENCE_YOFF 0x43218
1026#define ILK_DPFC_CHICKEN 0x43224
1027#define ILK_FBC_RT_BASE 0x2128
1028#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1029#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1030
1031#define ILK_DISPLAY_CHICKEN1 0x42000
1032#define ILK_FBCQ_DIS (1<<22)
0206e353 1033#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1034
b52eb4dc 1035
9c04f015
YL
1036/*
1037 * Framebuffer compression for Sandybridge
1038 *
1039 * The following two registers are of type GTTMMADR
1040 */
1041#define SNB_DPFC_CTL_SA 0x100100
1042#define SNB_CPU_FENCE_ENABLE (1<<29)
1043#define DPFC_CPU_FENCE_OFFSET 0x100104
1044
abe959c7
RV
1045/* Framebuffer compression for Ivybridge */
1046#define IVB_FBC_RT_BASE 0x7020
1047
42db64ef
PZ
1048#define IPS_CTL 0x43408
1049#define IPS_ENABLE (1 << 31)
9c04f015 1050
fd3da6c9
RV
1051#define MSG_FBC_REND_STATE 0x50380
1052#define FBC_REND_NUKE (1<<2)
1053#define FBC_REND_CACHE_CLEAN (1<<1)
1054
28554164
RV
1055#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1056#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1057#define HSW_BYPASS_FBC_QUEUE (1<<22)
1058#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1059 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1060 _HSW_PIPE_SLICE_CHICKEN_1_B)
1061
d89f2071
RV
1062#define HSW_CLKGATE_DISABLE_PART_1 0x46500
1063#define HSW_DPFC_GATING_DISABLE (1<<23)
1064
585fb111
JB
1065/*
1066 * GPIO regs
1067 */
1068#define GPIOA 0x5010
1069#define GPIOB 0x5014
1070#define GPIOC 0x5018
1071#define GPIOD 0x501c
1072#define GPIOE 0x5020
1073#define GPIOF 0x5024
1074#define GPIOG 0x5028
1075#define GPIOH 0x502c
1076# define GPIO_CLOCK_DIR_MASK (1 << 0)
1077# define GPIO_CLOCK_DIR_IN (0 << 1)
1078# define GPIO_CLOCK_DIR_OUT (1 << 1)
1079# define GPIO_CLOCK_VAL_MASK (1 << 2)
1080# define GPIO_CLOCK_VAL_OUT (1 << 3)
1081# define GPIO_CLOCK_VAL_IN (1 << 4)
1082# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1083# define GPIO_DATA_DIR_MASK (1 << 8)
1084# define GPIO_DATA_DIR_IN (0 << 9)
1085# define GPIO_DATA_DIR_OUT (1 << 9)
1086# define GPIO_DATA_VAL_MASK (1 << 10)
1087# define GPIO_DATA_VAL_OUT (1 << 11)
1088# define GPIO_DATA_VAL_IN (1 << 12)
1089# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1090
f899fc64
CW
1091#define GMBUS0 0x5100 /* clock/port select */
1092#define GMBUS_RATE_100KHZ (0<<8)
1093#define GMBUS_RATE_50KHZ (1<<8)
1094#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1095#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1096#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1097#define GMBUS_PORT_DISABLED 0
1098#define GMBUS_PORT_SSC 1
1099#define GMBUS_PORT_VGADDC 2
1100#define GMBUS_PORT_PANEL 3
1101#define GMBUS_PORT_DPC 4 /* HDMIC */
1102#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1103#define GMBUS_PORT_DPD 6 /* HDMID */
1104#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1105#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1106#define GMBUS1 0x5104 /* command/status */
1107#define GMBUS_SW_CLR_INT (1<<31)
1108#define GMBUS_SW_RDY (1<<30)
1109#define GMBUS_ENT (1<<29) /* enable timeout */
1110#define GMBUS_CYCLE_NONE (0<<25)
1111#define GMBUS_CYCLE_WAIT (1<<25)
1112#define GMBUS_CYCLE_INDEX (2<<25)
1113#define GMBUS_CYCLE_STOP (4<<25)
1114#define GMBUS_BYTE_COUNT_SHIFT 16
1115#define GMBUS_SLAVE_INDEX_SHIFT 8
1116#define GMBUS_SLAVE_ADDR_SHIFT 1
1117#define GMBUS_SLAVE_READ (1<<0)
1118#define GMBUS_SLAVE_WRITE (0<<0)
1119#define GMBUS2 0x5108 /* status */
1120#define GMBUS_INUSE (1<<15)
1121#define GMBUS_HW_WAIT_PHASE (1<<14)
1122#define GMBUS_STALL_TIMEOUT (1<<13)
1123#define GMBUS_INT (1<<12)
1124#define GMBUS_HW_RDY (1<<11)
1125#define GMBUS_SATOER (1<<10)
1126#define GMBUS_ACTIVE (1<<9)
1127#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1128#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1129#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1130#define GMBUS_NAK_EN (1<<3)
1131#define GMBUS_IDLE_EN (1<<2)
1132#define GMBUS_HW_WAIT_EN (1<<1)
1133#define GMBUS_HW_RDY_EN (1<<0)
1134#define GMBUS5 0x5120 /* byte index */
1135#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1136
585fb111
JB
1137/*
1138 * Clock control & power management
1139 */
1140
1141#define VGA0 0x6000
1142#define VGA1 0x6004
1143#define VGA_PD 0x6010
1144#define VGA0_PD_P2_DIV_4 (1 << 7)
1145#define VGA0_PD_P1_DIV_2 (1 << 5)
1146#define VGA0_PD_P1_SHIFT 0
1147#define VGA0_PD_P1_MASK (0x1f << 0)
1148#define VGA1_PD_P2_DIV_4 (1 << 15)
1149#define VGA1_PD_P1_DIV_2 (1 << 13)
1150#define VGA1_PD_P1_SHIFT 8
1151#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1152#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1153#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1154#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111 1155#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1156#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1157#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1158#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1159#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1160#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1161#define DPLL_VGA_MODE_DIS (1 << 28)
1162#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1163#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1164#define DPLL_MODE_MASK (3 << 26)
1165#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1166#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1167#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1168#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1169#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1170#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1171#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1172#define DPLL_LOCK_VLV (1<<15)
598fac6b 1173#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1174#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1175#define DPLL_PORTC_READY_MASK (0xf << 4)
1176#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1177
585fb111
JB
1178#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1179/*
1180 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1181 * this field (only one bit may be set).
1182 */
1183#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1184#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1185#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1186/* i830, required in DVO non-gang */
1187#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1188#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1189#define PLL_REF_INPUT_DREFCLK (0 << 13)
1190#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1191#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1192#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1193#define PLL_REF_INPUT_MASK (3 << 13)
1194#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1195/* Ironlake */
b9055052
ZW
1196# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1197# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1198# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1199# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1200# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1201
585fb111
JB
1202/*
1203 * Parallel to Serial Load Pulse phase selection.
1204 * Selects the phase for the 10X DPLL clock for the PCIe
1205 * digital display port. The range is 4 to 13; 10 or more
1206 * is just a flip delay. The default is 6
1207 */
1208#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1209#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1210/*
1211 * SDVO multiplier for 945G/GM. Not used on 965.
1212 */
1213#define SDVO_MULTIPLIER_MASK 0x000000ff
1214#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1215#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1216#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1217/*
1218 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1219 *
1220 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1221 */
1222#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1223#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1224/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1225#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1226#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1227/*
1228 * SDVO/UDI pixel multiplier.
1229 *
1230 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1231 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1232 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1233 * dummy bytes in the datastream at an increased clock rate, with both sides of
1234 * the link knowing how many bytes are fill.
1235 *
1236 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1237 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1238 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1239 * through an SDVO command.
1240 *
1241 * This register field has values of multiplication factor minus 1, with
1242 * a maximum multiplier of 5 for SDVO.
1243 */
1244#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1245#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1246/*
1247 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1248 * This best be set to the default value (3) or the CRT won't work. No,
1249 * I don't entirely understand what this does...
1250 */
1251#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1252#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1253#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1254#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1255
9db4a9c7
JB
1256#define _FPA0 0x06040
1257#define _FPA1 0x06044
1258#define _FPB0 0x06048
1259#define _FPB1 0x0604c
1260#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1261#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1262#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1263#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1264#define FP_N_DIV_SHIFT 16
1265#define FP_M1_DIV_MASK 0x00003f00
1266#define FP_M1_DIV_SHIFT 8
1267#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1268#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1269#define FP_M2_DIV_SHIFT 0
1270#define DPLL_TEST 0x606c
1271#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1272#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1273#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1274#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1275#define DPLLB_TEST_N_BYPASS (1 << 19)
1276#define DPLLB_TEST_M_BYPASS (1 << 18)
1277#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1278#define DPLLA_TEST_N_BYPASS (1 << 3)
1279#define DPLLA_TEST_M_BYPASS (1 << 2)
1280#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1281#define D_STATE 0x6104
dc96e9b8 1282#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1283#define DSTATE_PLL_D3_OFF (1<<3)
1284#define DSTATE_GFX_CLOCK_GATING (1<<1)
1285#define DSTATE_DOT_CLOCK_GATING (1<<0)
d7fe0cc0 1286#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
652c393a
JB
1287# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1288# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1289# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1290# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1291# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1292# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1293# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1294# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1295# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1296# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1297# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1298# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1299# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1300# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1301# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1302# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1303# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1304# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1305# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1306# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1307# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1308# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1309# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1310# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1311# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1312# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1313# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1314# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1315/**
1316 * This bit must be set on the 830 to prevent hangs when turning off the
1317 * overlay scaler.
1318 */
1319# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1320# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1321# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1322# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1323# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1324
1325#define RENCLK_GATE_D1 0x6204
1326# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1327# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1328# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1329# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1330# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1331# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1332# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1333# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1334# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1335/** This bit must be unset on 855,865 */
1336# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1337# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1338# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1339# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1340/** This bit must be set on 855,865. */
1341# define SV_CLOCK_GATE_DISABLE (1 << 0)
1342# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1343# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1344# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1345# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1346# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1347# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1348# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1349# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1350# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1351# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1352# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1353# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1354# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1355# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1356# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1357# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1358# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1359
1360# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1361/** This bit must always be set on 965G/965GM */
1362# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1363# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1364# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1365# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1366# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1367# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1368/** This bit must always be set on 965G */
1369# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1370# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1371# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1372# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1373# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1374# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1375# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1376# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1377# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1378# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1379# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1380# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1381# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1382# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1383# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1384# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1385# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1386# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1387# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1388
1389#define RENCLK_GATE_D2 0x6208
1390#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1391#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1392#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1393#define RAMCLK_GATE_D 0x6210 /* CRL only */
1394#define DEUC 0x6214 /* CRL only */
585fb111 1395
d88b2270 1396#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1397#define FW_CSPWRDWNEN (1<<15)
1398
e0d8d59b
VS
1399#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1400
585fb111
JB
1401/*
1402 * Palette regs
1403 */
1404
4b059985
VS
1405#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1406#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1407#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1408
673a394b
EA
1409/* MCH MMIO space */
1410
1411/*
1412 * MCHBAR mirror.
1413 *
1414 * This mirrors the MCHBAR MMIO space whose location is determined by
1415 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1416 * every way. It is not accessible from the CP register read instructions.
1417 *
1418 */
1419#define MCHBAR_MIRROR_BASE 0x10000
1420
1398261a
YL
1421#define MCHBAR_MIRROR_BASE_SNB 0x140000
1422
3ebecd07
CW
1423/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1424#define DCLK 0x5e04
1425
673a394b
EA
1426/** 915-945 and GM965 MCH register controlling DRAM channel access */
1427#define DCC 0x10200
1428#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1429#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1430#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1431#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1432#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1433#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1434
95534263
LP
1435/** Pineview MCH register contains DDR3 setting */
1436#define CSHRDDR3CTL 0x101a8
1437#define CSHRDDR3CTL_DDR3 (1 << 2)
1438
673a394b
EA
1439/** 965 MCH register controlling DRAM channel configuration */
1440#define C0DRB3 0x10206
1441#define C1DRB3 0x10606
1442
f691e2f4
DV
1443/** snb MCH registers for reading the DRAM channel configuration */
1444#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1445#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1446#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1447#define MAD_DIMM_ECC_MASK (0x3 << 24)
1448#define MAD_DIMM_ECC_OFF (0x0 << 24)
1449#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1450#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1451#define MAD_DIMM_ECC_ON (0x3 << 24)
1452#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1453#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1454#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1455#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1456#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1457#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1458#define MAD_DIMM_A_SELECT (0x1 << 16)
1459/* DIMM sizes are in multiples of 256mb. */
1460#define MAD_DIMM_B_SIZE_SHIFT 8
1461#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1462#define MAD_DIMM_A_SIZE_SHIFT 0
1463#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1464
1d7aaa0c
DV
1465/** snb MCH registers for priority tuning */
1466#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1467#define MCH_SSKPD_WM0_MASK 0x3f
1468#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1469
ec013e7f
JB
1470#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1471
b11248df
KP
1472/* Clocking configuration register */
1473#define CLKCFG 0x10c00
7662c8bd 1474#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1475#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1476#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1477#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1478#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1479#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1480/* Note, below two are guess */
b11248df 1481#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1482#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1483#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1484#define CLKCFG_MEM_533 (1 << 4)
1485#define CLKCFG_MEM_667 (2 << 4)
1486#define CLKCFG_MEM_800 (3 << 4)
1487#define CLKCFG_MEM_MASK (7 << 4)
1488
ea056c14
JB
1489#define TSC1 0x11001
1490#define TSE (1<<0)
7648fa99
JB
1491#define TR1 0x11006
1492#define TSFS 0x11020
1493#define TSFS_SLOPE_MASK 0x0000ff00
1494#define TSFS_SLOPE_SHIFT 8
1495#define TSFS_INTR_MASK 0x000000ff
1496
f97108d1
JB
1497#define CRSTANDVID 0x11100
1498#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1499#define PXVFREQ_PX_MASK 0x7f000000
1500#define PXVFREQ_PX_SHIFT 24
1501#define VIDFREQ_BASE 0x11110
1502#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1503#define VIDFREQ2 0x11114
1504#define VIDFREQ3 0x11118
1505#define VIDFREQ4 0x1111c
1506#define VIDFREQ_P0_MASK 0x1f000000
1507#define VIDFREQ_P0_SHIFT 24
1508#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1509#define VIDFREQ_P0_CSCLK_SHIFT 20
1510#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1511#define VIDFREQ_P0_CRCLK_SHIFT 16
1512#define VIDFREQ_P1_MASK 0x00001f00
1513#define VIDFREQ_P1_SHIFT 8
1514#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1515#define VIDFREQ_P1_CSCLK_SHIFT 4
1516#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1517#define INTTOEXT_BASE_ILK 0x11300
1518#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1519#define INTTOEXT_MAP3_SHIFT 24
1520#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1521#define INTTOEXT_MAP2_SHIFT 16
1522#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1523#define INTTOEXT_MAP1_SHIFT 8
1524#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1525#define INTTOEXT_MAP0_SHIFT 0
1526#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1527#define MEMSWCTL 0x11170 /* Ironlake only */
1528#define MEMCTL_CMD_MASK 0xe000
1529#define MEMCTL_CMD_SHIFT 13
1530#define MEMCTL_CMD_RCLK_OFF 0
1531#define MEMCTL_CMD_RCLK_ON 1
1532#define MEMCTL_CMD_CHFREQ 2
1533#define MEMCTL_CMD_CHVID 3
1534#define MEMCTL_CMD_VMMOFF 4
1535#define MEMCTL_CMD_VMMON 5
1536#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1537 when command complete */
1538#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1539#define MEMCTL_FREQ_SHIFT 8
1540#define MEMCTL_SFCAVM (1<<7)
1541#define MEMCTL_TGT_VID_MASK 0x007f
1542#define MEMIHYST 0x1117c
1543#define MEMINTREN 0x11180 /* 16 bits */
1544#define MEMINT_RSEXIT_EN (1<<8)
1545#define MEMINT_CX_SUPR_EN (1<<7)
1546#define MEMINT_CONT_BUSY_EN (1<<6)
1547#define MEMINT_AVG_BUSY_EN (1<<5)
1548#define MEMINT_EVAL_CHG_EN (1<<4)
1549#define MEMINT_MON_IDLE_EN (1<<3)
1550#define MEMINT_UP_EVAL_EN (1<<2)
1551#define MEMINT_DOWN_EVAL_EN (1<<1)
1552#define MEMINT_SW_CMD_EN (1<<0)
1553#define MEMINTRSTR 0x11182 /* 16 bits */
1554#define MEM_RSEXIT_MASK 0xc000
1555#define MEM_RSEXIT_SHIFT 14
1556#define MEM_CONT_BUSY_MASK 0x3000
1557#define MEM_CONT_BUSY_SHIFT 12
1558#define MEM_AVG_BUSY_MASK 0x0c00
1559#define MEM_AVG_BUSY_SHIFT 10
1560#define MEM_EVAL_CHG_MASK 0x0300
1561#define MEM_EVAL_BUSY_SHIFT 8
1562#define MEM_MON_IDLE_MASK 0x00c0
1563#define MEM_MON_IDLE_SHIFT 6
1564#define MEM_UP_EVAL_MASK 0x0030
1565#define MEM_UP_EVAL_SHIFT 4
1566#define MEM_DOWN_EVAL_MASK 0x000c
1567#define MEM_DOWN_EVAL_SHIFT 2
1568#define MEM_SW_CMD_MASK 0x0003
1569#define MEM_INT_STEER_GFX 0
1570#define MEM_INT_STEER_CMR 1
1571#define MEM_INT_STEER_SMI 2
1572#define MEM_INT_STEER_SCI 3
1573#define MEMINTRSTS 0x11184
1574#define MEMINT_RSEXIT (1<<7)
1575#define MEMINT_CONT_BUSY (1<<6)
1576#define MEMINT_AVG_BUSY (1<<5)
1577#define MEMINT_EVAL_CHG (1<<4)
1578#define MEMINT_MON_IDLE (1<<3)
1579#define MEMINT_UP_EVAL (1<<2)
1580#define MEMINT_DOWN_EVAL (1<<1)
1581#define MEMINT_SW_CMD (1<<0)
1582#define MEMMODECTL 0x11190
1583#define MEMMODE_BOOST_EN (1<<31)
1584#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1585#define MEMMODE_BOOST_FREQ_SHIFT 24
1586#define MEMMODE_IDLE_MODE_MASK 0x00030000
1587#define MEMMODE_IDLE_MODE_SHIFT 16
1588#define MEMMODE_IDLE_MODE_EVAL 0
1589#define MEMMODE_IDLE_MODE_CONT 1
1590#define MEMMODE_HWIDLE_EN (1<<15)
1591#define MEMMODE_SWMODE_EN (1<<14)
1592#define MEMMODE_RCLK_GATE (1<<13)
1593#define MEMMODE_HW_UPDATE (1<<12)
1594#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1595#define MEMMODE_FSTART_SHIFT 8
1596#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1597#define MEMMODE_FMAX_SHIFT 4
1598#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1599#define RCBMAXAVG 0x1119c
1600#define MEMSWCTL2 0x1119e /* Cantiga only */
1601#define SWMEMCMD_RENDER_OFF (0 << 13)
1602#define SWMEMCMD_RENDER_ON (1 << 13)
1603#define SWMEMCMD_SWFREQ (2 << 13)
1604#define SWMEMCMD_TARVID (3 << 13)
1605#define SWMEMCMD_VRM_OFF (4 << 13)
1606#define SWMEMCMD_VRM_ON (5 << 13)
1607#define CMDSTS (1<<12)
1608#define SFCAVM (1<<11)
1609#define SWFREQ_MASK 0x0380 /* P0-7 */
1610#define SWFREQ_SHIFT 7
1611#define TARVID_MASK 0x001f
1612#define MEMSTAT_CTG 0x111a0
1613#define RCBMINAVG 0x111a0
1614#define RCUPEI 0x111b0
1615#define RCDNEI 0x111b4
88271da3
JB
1616#define RSTDBYCTL 0x111b8
1617#define RS1EN (1<<31)
1618#define RS2EN (1<<30)
1619#define RS3EN (1<<29)
1620#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1621#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1622#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1623#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1624#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1625#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1626#define RSX_STATUS_MASK (7<<20)
1627#define RSX_STATUS_ON (0<<20)
1628#define RSX_STATUS_RC1 (1<<20)
1629#define RSX_STATUS_RC1E (2<<20)
1630#define RSX_STATUS_RS1 (3<<20)
1631#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1632#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1633#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1634#define RSX_STATUS_RSVD2 (7<<20)
1635#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1636#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1637#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1638#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1639#define RS1CONTSAV_MASK (3<<14)
1640#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1641#define RS1CONTSAV_RSVD (1<<14)
1642#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1643#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1644#define NORMSLEXLAT_MASK (3<<12)
1645#define SLOW_RS123 (0<<12)
1646#define SLOW_RS23 (1<<12)
1647#define SLOW_RS3 (2<<12)
1648#define NORMAL_RS123 (3<<12)
1649#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1650#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1651#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1652#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1653#define RS_CSTATE_MASK (3<<4)
1654#define RS_CSTATE_C367_RS1 (0<<4)
1655#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1656#define RS_CSTATE_RSVD (2<<4)
1657#define RS_CSTATE_C367_RS2 (3<<4)
1658#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1659#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1660#define VIDCTL 0x111c0
1661#define VIDSTS 0x111c8
1662#define VIDSTART 0x111cc /* 8 bits */
1663#define MEMSTAT_ILK 0x111f8
1664#define MEMSTAT_VID_MASK 0x7f00
1665#define MEMSTAT_VID_SHIFT 8
1666#define MEMSTAT_PSTATE_MASK 0x00f8
1667#define MEMSTAT_PSTATE_SHIFT 3
1668#define MEMSTAT_MON_ACTV (1<<2)
1669#define MEMSTAT_SRC_CTL_MASK 0x0003
1670#define MEMSTAT_SRC_CTL_CORE 0
1671#define MEMSTAT_SRC_CTL_TRB 1
1672#define MEMSTAT_SRC_CTL_THM 2
1673#define MEMSTAT_SRC_CTL_STDBY 3
1674#define RCPREVBSYTUPAVG 0x113b8
1675#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1676#define PMMISC 0x11214
1677#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1678#define SDEW 0x1124c
1679#define CSIEW0 0x11250
1680#define CSIEW1 0x11254
1681#define CSIEW2 0x11258
1682#define PEW 0x1125c
1683#define DEW 0x11270
1684#define MCHAFE 0x112c0
1685#define CSIEC 0x112e0
1686#define DMIEC 0x112e4
1687#define DDREC 0x112e8
1688#define PEG0EC 0x112ec
1689#define PEG1EC 0x112f0
1690#define GFXEC 0x112f4
1691#define RPPREVBSYTUPAVG 0x113b8
1692#define RPPREVBSYTDNAVG 0x113bc
1693#define ECR 0x11600
1694#define ECR_GPFE (1<<31)
1695#define ECR_IMONE (1<<30)
1696#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1697#define OGW0 0x11608
1698#define OGW1 0x1160c
1699#define EG0 0x11610
1700#define EG1 0x11614
1701#define EG2 0x11618
1702#define EG3 0x1161c
1703#define EG4 0x11620
1704#define EG5 0x11624
1705#define EG6 0x11628
1706#define EG7 0x1162c
1707#define PXW 0x11664
1708#define PXWL 0x11680
1709#define LCFUSE02 0x116c0
1710#define LCFUSE_HIV_MASK 0x000000ff
1711#define CSIPLL0 0x12c10
1712#define DDRMPLL1 0X12c20
7d57382e
EA
1713#define PEG_BAND_GAP_DATA 0x14d68
1714
c4de7b0f
CW
1715#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1716#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1717#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1718
3b8d8d91
JB
1719#define GEN6_GT_PERF_STATUS 0x145948
1720#define GEN6_RP_STATE_LIMITS 0x145994
1721#define GEN6_RP_STATE_CAP 0x145998
1722
aa40d6bb
ZN
1723/*
1724 * Logical Context regs
1725 */
1726#define CCID 0x2180
1727#define CCID_EN (1<<0)
e8016055
VS
1728/*
1729 * Notes on SNB/IVB/VLV context size:
1730 * - Power context is saved elsewhere (LLC or stolen)
1731 * - Ring/execlist context is saved on SNB, not on IVB
1732 * - Extended context size already includes render context size
1733 * - We always need to follow the extended context size.
1734 * SNB BSpec has comments indicating that we should use the
1735 * render context size instead if execlists are disabled, but
1736 * based on empirical testing that's just nonsense.
1737 * - Pipelined/VF state is saved on SNB/IVB respectively
1738 * - GT1 size just indicates how much of render context
1739 * doesn't need saving on GT1
1740 */
fe1cc68f
BW
1741#define CXT_SIZE 0x21a0
1742#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1743#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1744#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1745#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1746#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1747#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1748 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1749 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1750#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1751#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1752#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1753#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1754#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1755#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1756#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1757#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1758 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1759/* Haswell does have the CXT_SIZE register however it does not appear to be
1760 * valid. Now, docs explain in dwords what is in the context object. The full
1761 * size is 70720 bytes, however, the power context and execlist context will
1762 * never be saved (power context is stored elsewhere, and execlists don't work
1763 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1764 */
1765#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
fe1cc68f 1766
585fb111
JB
1767/*
1768 * Overlay regs
1769 */
1770
1771#define OVADD 0x30000
1772#define DOVSTA 0x30008
1773#define OC_BUF (0x3<<20)
1774#define OGAMC5 0x30010
1775#define OGAMC4 0x30014
1776#define OGAMC3 0x30018
1777#define OGAMC2 0x3001c
1778#define OGAMC1 0x30020
1779#define OGAMC0 0x30024
1780
1781/*
1782 * Display engine regs
1783 */
1784
1785/* Pipe A timing regs */
4e8e7eb7
VS
1786#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1787#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1788#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1789#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1790#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1791#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1792#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1793#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1794#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1795
1796/* Pipe B timing regs */
4e8e7eb7
VS
1797#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1798#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1799#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1800#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1801#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1802#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1803#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1804#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1805#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1806
9db4a9c7 1807
fe2b8f9d
PZ
1808#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1809#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1810#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1811#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1812#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1813#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1814#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1815#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1816
2b28bb1b
RV
1817/* HSW eDP PSR registers */
1818#define EDP_PSR_CTL 0x64800
1819#define EDP_PSR_ENABLE (1<<31)
1820#define EDP_PSR_LINK_DISABLE (0<<27)
1821#define EDP_PSR_LINK_STANDBY (1<<27)
1822#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1823#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1824#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1825#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1826#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1827#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1828#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1829#define EDP_PSR_TP1_TP2_SEL (0<<11)
1830#define EDP_PSR_TP1_TP3_SEL (1<<11)
1831#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1832#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1833#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1834#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1835#define EDP_PSR_TP1_TIME_500us (0<<4)
1836#define EDP_PSR_TP1_TIME_100us (1<<4)
1837#define EDP_PSR_TP1_TIME_2500us (2<<4)
1838#define EDP_PSR_TP1_TIME_0us (3<<4)
1839#define EDP_PSR_IDLE_FRAME_SHIFT 0
1840
1841#define EDP_PSR_AUX_CTL 0x64810
1842#define EDP_PSR_AUX_DATA1 0x64814
1843#define EDP_PSR_DPCD_COMMAND 0x80060000
1844#define EDP_PSR_AUX_DATA2 0x64818
1845#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
1846#define EDP_PSR_AUX_DATA3 0x6481c
1847#define EDP_PSR_AUX_DATA4 0x64820
1848#define EDP_PSR_AUX_DATA5 0x64824
1849
1850#define EDP_PSR_STATUS_CTL 0x64840
1851#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
1852#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1853#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1854#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
1855#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
1856#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
1857#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
1858#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
1859#define EDP_PSR_STATUS_LINK_MASK (3<<26)
1860#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
1861#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
1862#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
1863#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
1864#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
1865#define EDP_PSR_STATUS_COUNT_SHIFT 16
1866#define EDP_PSR_STATUS_COUNT_MASK 0xf
1867#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
1868#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
1869#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
1870#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
1871#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
1872#define EDP_PSR_STATUS_IDLE_MASK 0xf
1873
1874#define EDP_PSR_PERF_CNT 0x64844
1875#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b
RV
1876
1877#define EDP_PSR_DEBUG_CTL 0x64860
1878#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
1879#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
1880#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
1881
585fb111
JB
1882/* VGA port control */
1883#define ADPA 0x61100
ebc0fd88 1884#define PCH_ADPA 0xe1100
540a8950 1885#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1886
585fb111
JB
1887#define ADPA_DAC_ENABLE (1<<31)
1888#define ADPA_DAC_DISABLE 0
1889#define ADPA_PIPE_SELECT_MASK (1<<30)
1890#define ADPA_PIPE_A_SELECT 0
1891#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1892#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1893/* CPT uses bits 29:30 for pch transcoder select */
1894#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1895#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1896#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1897#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1898#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1899#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1900#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1901#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1902#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1903#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1904#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1905#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1906#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1907#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1908#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1909#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1910#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1911#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1912#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1913#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1914#define ADPA_SETS_HVPOLARITY 0
60222c0c 1915#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 1916#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 1917#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
1918#define ADPA_HSYNC_CNTL_ENABLE 0
1919#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1920#define ADPA_VSYNC_ACTIVE_LOW 0
1921#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1922#define ADPA_HSYNC_ACTIVE_LOW 0
1923#define ADPA_DPMS_MASK (~(3<<10))
1924#define ADPA_DPMS_ON (0<<10)
1925#define ADPA_DPMS_SUSPEND (1<<10)
1926#define ADPA_DPMS_STANDBY (2<<10)
1927#define ADPA_DPMS_OFF (3<<10)
1928
939fe4d7 1929
585fb111 1930/* Hotplug control (945+ only) */
67d62c57 1931#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
1932#define PORTB_HOTPLUG_INT_EN (1 << 29)
1933#define PORTC_HOTPLUG_INT_EN (1 << 28)
1934#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1935#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1936#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1937#define TV_HOTPLUG_INT_EN (1 << 18)
1938#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
1939#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1940 PORTC_HOTPLUG_INT_EN | \
1941 PORTD_HOTPLUG_INT_EN | \
1942 SDVOC_HOTPLUG_INT_EN | \
1943 SDVOB_HOTPLUG_INT_EN | \
1944 CRT_HOTPLUG_INT_EN)
585fb111 1945#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1946#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1947/* must use period 64 on GM45 according to docs */
1948#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1949#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1950#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1951#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1952#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1953#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1954#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1955#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1956#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1957#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1958#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1959#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 1960
67d62c57 1961#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
0ce99f74
DV
1962/*
1963 * HDMI/DP bits are gen4+
1964 *
1965 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
1966 * Please check the detailed lore in the commit message for for experimental
1967 * evidence.
1968 */
1969#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
26739f12 1970#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
0ce99f74 1971#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
26739f12
DV
1972#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1973#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1974#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1975/* CRT/TV common between gen3+ */
585fb111
JB
1976#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1977#define TV_HOTPLUG_INT_STATUS (1 << 10)
1978#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1979#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1980#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1981#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1982/* SDVO is different across gen3/4 */
1983#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1984#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
1985/*
1986 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
1987 * since reality corrobates that they're the same as on gen3. But keep these
1988 * bits here (and the comment!) to help any other lost wanderers back onto the
1989 * right tracks.
1990 */
084b612e
CW
1991#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1992#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1993#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1994#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
1995#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1996 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1997 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1998 PORTB_HOTPLUG_INT_STATUS | \
1999 PORTC_HOTPLUG_INT_STATUS | \
2000 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2001
2002#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2003 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2004 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2005 PORTB_HOTPLUG_INT_STATUS | \
2006 PORTC_HOTPLUG_INT_STATUS | \
2007 PORTD_HOTPLUG_INT_STATUS)
585fb111 2008
c20cd312
PZ
2009/* SDVO and HDMI port control.
2010 * The same register may be used for SDVO or HDMI */
2011#define GEN3_SDVOB 0x61140
2012#define GEN3_SDVOC 0x61160
2013#define GEN4_HDMIB GEN3_SDVOB
2014#define GEN4_HDMIC GEN3_SDVOC
2015#define PCH_SDVOB 0xe1140
2016#define PCH_HDMIB PCH_SDVOB
2017#define PCH_HDMIC 0xe1150
2018#define PCH_HDMID 0xe1160
2019
2020/* Gen 3 SDVO bits: */
2021#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2022#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2023#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2024#define SDVO_PIPE_B_SELECT (1 << 30)
2025#define SDVO_STALL_SELECT (1 << 29)
2026#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2027/**
2028 * 915G/GM SDVO pixel multiplier.
585fb111 2029 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2030 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2031 */
c20cd312 2032#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2033#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2034#define SDVO_PHASE_SELECT_MASK (15 << 19)
2035#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2036#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2037#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2038#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2039#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2040#define SDVO_DETECTED (1 << 2)
585fb111 2041/* Bits to be preserved when writing */
c20cd312
PZ
2042#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2043 SDVO_INTERRUPT_ENABLE)
2044#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2045
2046/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2047#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
c20cd312
PZ
2048#define SDVO_ENCODING_SDVO (0 << 10)
2049#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2050#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2051#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2052#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2053#define SDVO_AUDIO_ENABLE (1 << 6)
2054/* VSYNC/HSYNC bits new with 965, default is to be set */
2055#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2056#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2057
2058/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2059#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2060#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2061
2062/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2063#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2064#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2065
585fb111
JB
2066
2067/* DVO port control */
2068#define DVOA 0x61120
2069#define DVOB 0x61140
2070#define DVOC 0x61160
2071#define DVO_ENABLE (1 << 31)
2072#define DVO_PIPE_B_SELECT (1 << 30)
2073#define DVO_PIPE_STALL_UNUSED (0 << 28)
2074#define DVO_PIPE_STALL (1 << 28)
2075#define DVO_PIPE_STALL_TV (2 << 28)
2076#define DVO_PIPE_STALL_MASK (3 << 28)
2077#define DVO_USE_VGA_SYNC (1 << 15)
2078#define DVO_DATA_ORDER_I740 (0 << 14)
2079#define DVO_DATA_ORDER_FP (1 << 14)
2080#define DVO_VSYNC_DISABLE (1 << 11)
2081#define DVO_HSYNC_DISABLE (1 << 10)
2082#define DVO_VSYNC_TRISTATE (1 << 9)
2083#define DVO_HSYNC_TRISTATE (1 << 8)
2084#define DVO_BORDER_ENABLE (1 << 7)
2085#define DVO_DATA_ORDER_GBRG (1 << 6)
2086#define DVO_DATA_ORDER_RGGB (0 << 6)
2087#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2088#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2089#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2090#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2091#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2092#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2093#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2094#define DVO_PRESERVE_MASK (0x7<<24)
2095#define DVOA_SRCDIM 0x61124
2096#define DVOB_SRCDIM 0x61144
2097#define DVOC_SRCDIM 0x61164
2098#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2099#define DVO_SRCDIM_VERTICAL_SHIFT 0
2100
2101/* LVDS port control */
2102#define LVDS 0x61180
2103/*
2104 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2105 * the DPLL semantics change when the LVDS is assigned to that pipe.
2106 */
2107#define LVDS_PORT_EN (1 << 31)
2108/* Selects pipe B for LVDS data. Must be set on pre-965. */
2109#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2110#define LVDS_PIPE_MASK (1 << 30)
1519b995 2111#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2112/* LVDS dithering flag on 965/g4x platform */
2113#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2114/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2115#define LVDS_VSYNC_POLARITY (1 << 21)
2116#define LVDS_HSYNC_POLARITY (1 << 20)
2117
a3e17eb8
ZY
2118/* Enable border for unscaled (or aspect-scaled) display */
2119#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2120/*
2121 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2122 * pixel.
2123 */
2124#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2125#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2126#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2127/*
2128 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2129 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2130 * on.
2131 */
2132#define LVDS_A3_POWER_MASK (3 << 6)
2133#define LVDS_A3_POWER_DOWN (0 << 6)
2134#define LVDS_A3_POWER_UP (3 << 6)
2135/*
2136 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2137 * is set.
2138 */
2139#define LVDS_CLKB_POWER_MASK (3 << 4)
2140#define LVDS_CLKB_POWER_DOWN (0 << 4)
2141#define LVDS_CLKB_POWER_UP (3 << 4)
2142/*
2143 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2144 * setting for whether we are in dual-channel mode. The B3 pair will
2145 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2146 */
2147#define LVDS_B0B3_POWER_MASK (3 << 2)
2148#define LVDS_B0B3_POWER_DOWN (0 << 2)
2149#define LVDS_B0B3_POWER_UP (3 << 2)
2150
3c17fe4b
DH
2151/* Video Data Island Packet control */
2152#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2153/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2154 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2155 * of the infoframe structure specified by CEA-861. */
2156#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2157#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2158#define VIDEO_DIP_CTL 0x61170
2da8af54 2159/* Pre HSW: */
3c17fe4b
DH
2160#define VIDEO_DIP_ENABLE (1 << 31)
2161#define VIDEO_DIP_PORT_B (1 << 29)
2162#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 2163#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 2164#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2165#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2166#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2167#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2168#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2169#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2170#define VIDEO_DIP_SELECT_AVI (0 << 19)
2171#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2172#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2173#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2174#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2175#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2176#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2177#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2178/* HSW and later: */
0dd87d20
PZ
2179#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2180#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2181#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2182#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2183#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2184#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2185
585fb111
JB
2186/* Panel power sequencing */
2187#define PP_STATUS 0x61200
2188#define PP_ON (1 << 31)
2189/*
2190 * Indicates that all dependencies of the panel are on:
2191 *
2192 * - PLL enabled
2193 * - pipe enabled
2194 * - LVDS/DVOB/DVOC on
2195 */
2196#define PP_READY (1 << 30)
2197#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2198#define PP_SEQUENCE_POWER_UP (1 << 28)
2199#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2200#define PP_SEQUENCE_MASK (3 << 28)
2201#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2202#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2203#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2204#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2205#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2206#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2207#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2208#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2209#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2210#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2211#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2212#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2213#define PP_CONTROL 0x61204
2214#define POWER_TARGET_ON (1 << 0)
2215#define PP_ON_DELAYS 0x61208
2216#define PP_OFF_DELAYS 0x6120c
2217#define PP_DIVISOR 0x61210
2218
2219/* Panel fitting */
7e470abf 2220#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2221#define PFIT_ENABLE (1 << 31)
2222#define PFIT_PIPE_MASK (3 << 29)
2223#define PFIT_PIPE_SHIFT 29
2224#define VERT_INTERP_DISABLE (0 << 10)
2225#define VERT_INTERP_BILINEAR (1 << 10)
2226#define VERT_INTERP_MASK (3 << 10)
2227#define VERT_AUTO_SCALE (1 << 9)
2228#define HORIZ_INTERP_DISABLE (0 << 6)
2229#define HORIZ_INTERP_BILINEAR (1 << 6)
2230#define HORIZ_INTERP_MASK (3 << 6)
2231#define HORIZ_AUTO_SCALE (1 << 5)
2232#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2233#define PFIT_FILTER_FUZZY (0 << 24)
2234#define PFIT_SCALING_AUTO (0 << 26)
2235#define PFIT_SCALING_PROGRAMMED (1 << 26)
2236#define PFIT_SCALING_PILLAR (2 << 26)
2237#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2238#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2239/* Pre-965 */
2240#define PFIT_VERT_SCALE_SHIFT 20
2241#define PFIT_VERT_SCALE_MASK 0xfff00000
2242#define PFIT_HORIZ_SCALE_SHIFT 4
2243#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2244/* 965+ */
2245#define PFIT_VERT_SCALE_SHIFT_965 16
2246#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2247#define PFIT_HORIZ_SCALE_SHIFT_965 0
2248#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2249
7e470abf 2250#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
2251
2252/* Backlight control */
12569ad6 2253#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2254#define BLM_PWM_ENABLE (1 << 31)
2255#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2256#define BLM_PIPE_SELECT (1 << 29)
2257#define BLM_PIPE_SELECT_IVB (3 << 29)
2258#define BLM_PIPE_A (0 << 29)
2259#define BLM_PIPE_B (1 << 29)
2260#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2261#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2262#define BLM_TRANSCODER_B BLM_PIPE_B
2263#define BLM_TRANSCODER_C BLM_PIPE_C
2264#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2265#define BLM_PIPE(pipe) ((pipe) << 29)
2266#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2267#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2268#define BLM_PHASE_IN_ENABLE (1 << 25)
2269#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2270#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2271#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2272#define BLM_PHASE_IN_COUNT_SHIFT (8)
2273#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2274#define BLM_PHASE_IN_INCR_SHIFT (0)
2275#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2276#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2277/*
2278 * This is the most significant 15 bits of the number of backlight cycles in a
2279 * complete cycle of the modulated backlight control.
2280 *
2281 * The actual value is this field multiplied by two.
2282 */
7cf41601
DV
2283#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2284#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2285#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2286/*
2287 * This is the number of cycles out of the backlight modulation cycle for which
2288 * the backlight is on.
2289 *
2290 * This field must be no greater than the number of cycles in the complete
2291 * backlight modulation cycle.
2292 */
2293#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2294#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2295#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2296#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2297
12569ad6 2298#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2299
7cf41601
DV
2300/* New registers for PCH-split platforms. Safe where new bits show up, the
2301 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2302#define BLC_PWM_CPU_CTL2 0x48250
2303#define BLC_PWM_CPU_CTL 0x48254
2304
be256dc7
PZ
2305#define HSW_BLC_PWM2_CTL 0x48350
2306
7cf41601
DV
2307/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2308 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2309#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2310#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2311#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2312#define BLM_PCH_POLARITY (1 << 29)
2313#define BLC_PWM_PCH_CTL2 0xc8254
2314
be256dc7
PZ
2315#define UTIL_PIN_CTL 0x48400
2316#define UTIL_PIN_ENABLE (1 << 31)
2317
2318#define PCH_GTC_CTL 0xe7000
2319#define PCH_GTC_ENABLE (1 << 31)
2320
585fb111
JB
2321/* TV port control */
2322#define TV_CTL 0x68000
2323/** Enables the TV encoder */
2324# define TV_ENC_ENABLE (1 << 31)
2325/** Sources the TV encoder input from pipe B instead of A. */
2326# define TV_ENC_PIPEB_SELECT (1 << 30)
2327/** Outputs composite video (DAC A only) */
2328# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2329/** Outputs SVideo video (DAC B/C) */
2330# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2331/** Outputs Component video (DAC A/B/C) */
2332# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2333/** Outputs Composite and SVideo (DAC A/B/C) */
2334# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2335# define TV_TRILEVEL_SYNC (1 << 21)
2336/** Enables slow sync generation (945GM only) */
2337# define TV_SLOW_SYNC (1 << 20)
2338/** Selects 4x oversampling for 480i and 576p */
2339# define TV_OVERSAMPLE_4X (0 << 18)
2340/** Selects 2x oversampling for 720p and 1080i */
2341# define TV_OVERSAMPLE_2X (1 << 18)
2342/** Selects no oversampling for 1080p */
2343# define TV_OVERSAMPLE_NONE (2 << 18)
2344/** Selects 8x oversampling */
2345# define TV_OVERSAMPLE_8X (3 << 18)
2346/** Selects progressive mode rather than interlaced */
2347# define TV_PROGRESSIVE (1 << 17)
2348/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2349# define TV_PAL_BURST (1 << 16)
2350/** Field for setting delay of Y compared to C */
2351# define TV_YC_SKEW_MASK (7 << 12)
2352/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2353# define TV_ENC_SDP_FIX (1 << 11)
2354/**
2355 * Enables a fix for the 915GM only.
2356 *
2357 * Not sure what it does.
2358 */
2359# define TV_ENC_C0_FIX (1 << 10)
2360/** Bits that must be preserved by software */
d2d9f232 2361# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2362# define TV_FUSE_STATE_MASK (3 << 4)
2363/** Read-only state that reports all features enabled */
2364# define TV_FUSE_STATE_ENABLED (0 << 4)
2365/** Read-only state that reports that Macrovision is disabled in hardware*/
2366# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2367/** Read-only state that reports that TV-out is disabled in hardware. */
2368# define TV_FUSE_STATE_DISABLED (2 << 4)
2369/** Normal operation */
2370# define TV_TEST_MODE_NORMAL (0 << 0)
2371/** Encoder test pattern 1 - combo pattern */
2372# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2373/** Encoder test pattern 2 - full screen vertical 75% color bars */
2374# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2375/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2376# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2377/** Encoder test pattern 4 - random noise */
2378# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2379/** Encoder test pattern 5 - linear color ramps */
2380# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2381/**
2382 * This test mode forces the DACs to 50% of full output.
2383 *
2384 * This is used for load detection in combination with TVDAC_SENSE_MASK
2385 */
2386# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2387# define TV_TEST_MODE_MASK (7 << 0)
2388
2389#define TV_DAC 0x68004
b8ed2a4f 2390# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2391/**
2392 * Reports that DAC state change logic has reported change (RO).
2393 *
2394 * This gets cleared when TV_DAC_STATE_EN is cleared
2395*/
2396# define TVDAC_STATE_CHG (1 << 31)
2397# define TVDAC_SENSE_MASK (7 << 28)
2398/** Reports that DAC A voltage is above the detect threshold */
2399# define TVDAC_A_SENSE (1 << 30)
2400/** Reports that DAC B voltage is above the detect threshold */
2401# define TVDAC_B_SENSE (1 << 29)
2402/** Reports that DAC C voltage is above the detect threshold */
2403# define TVDAC_C_SENSE (1 << 28)
2404/**
2405 * Enables DAC state detection logic, for load-based TV detection.
2406 *
2407 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2408 * to off, for load detection to work.
2409 */
2410# define TVDAC_STATE_CHG_EN (1 << 27)
2411/** Sets the DAC A sense value to high */
2412# define TVDAC_A_SENSE_CTL (1 << 26)
2413/** Sets the DAC B sense value to high */
2414# define TVDAC_B_SENSE_CTL (1 << 25)
2415/** Sets the DAC C sense value to high */
2416# define TVDAC_C_SENSE_CTL (1 << 24)
2417/** Overrides the ENC_ENABLE and DAC voltage levels */
2418# define DAC_CTL_OVERRIDE (1 << 7)
2419/** Sets the slew rate. Must be preserved in software */
2420# define ENC_TVDAC_SLEW_FAST (1 << 6)
2421# define DAC_A_1_3_V (0 << 4)
2422# define DAC_A_1_1_V (1 << 4)
2423# define DAC_A_0_7_V (2 << 4)
cb66c692 2424# define DAC_A_MASK (3 << 4)
585fb111
JB
2425# define DAC_B_1_3_V (0 << 2)
2426# define DAC_B_1_1_V (1 << 2)
2427# define DAC_B_0_7_V (2 << 2)
cb66c692 2428# define DAC_B_MASK (3 << 2)
585fb111
JB
2429# define DAC_C_1_3_V (0 << 0)
2430# define DAC_C_1_1_V (1 << 0)
2431# define DAC_C_0_7_V (2 << 0)
cb66c692 2432# define DAC_C_MASK (3 << 0)
585fb111
JB
2433
2434/**
2435 * CSC coefficients are stored in a floating point format with 9 bits of
2436 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2437 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2438 * -1 (0x3) being the only legal negative value.
2439 */
2440#define TV_CSC_Y 0x68010
2441# define TV_RY_MASK 0x07ff0000
2442# define TV_RY_SHIFT 16
2443# define TV_GY_MASK 0x00000fff
2444# define TV_GY_SHIFT 0
2445
2446#define TV_CSC_Y2 0x68014
2447# define TV_BY_MASK 0x07ff0000
2448# define TV_BY_SHIFT 16
2449/**
2450 * Y attenuation for component video.
2451 *
2452 * Stored in 1.9 fixed point.
2453 */
2454# define TV_AY_MASK 0x000003ff
2455# define TV_AY_SHIFT 0
2456
2457#define TV_CSC_U 0x68018
2458# define TV_RU_MASK 0x07ff0000
2459# define TV_RU_SHIFT 16
2460# define TV_GU_MASK 0x000007ff
2461# define TV_GU_SHIFT 0
2462
2463#define TV_CSC_U2 0x6801c
2464# define TV_BU_MASK 0x07ff0000
2465# define TV_BU_SHIFT 16
2466/**
2467 * U attenuation for component video.
2468 *
2469 * Stored in 1.9 fixed point.
2470 */
2471# define TV_AU_MASK 0x000003ff
2472# define TV_AU_SHIFT 0
2473
2474#define TV_CSC_V 0x68020
2475# define TV_RV_MASK 0x0fff0000
2476# define TV_RV_SHIFT 16
2477# define TV_GV_MASK 0x000007ff
2478# define TV_GV_SHIFT 0
2479
2480#define TV_CSC_V2 0x68024
2481# define TV_BV_MASK 0x07ff0000
2482# define TV_BV_SHIFT 16
2483/**
2484 * V attenuation for component video.
2485 *
2486 * Stored in 1.9 fixed point.
2487 */
2488# define TV_AV_MASK 0x000007ff
2489# define TV_AV_SHIFT 0
2490
2491#define TV_CLR_KNOBS 0x68028
2492/** 2s-complement brightness adjustment */
2493# define TV_BRIGHTNESS_MASK 0xff000000
2494# define TV_BRIGHTNESS_SHIFT 24
2495/** Contrast adjustment, as a 2.6 unsigned floating point number */
2496# define TV_CONTRAST_MASK 0x00ff0000
2497# define TV_CONTRAST_SHIFT 16
2498/** Saturation adjustment, as a 2.6 unsigned floating point number */
2499# define TV_SATURATION_MASK 0x0000ff00
2500# define TV_SATURATION_SHIFT 8
2501/** Hue adjustment, as an integer phase angle in degrees */
2502# define TV_HUE_MASK 0x000000ff
2503# define TV_HUE_SHIFT 0
2504
2505#define TV_CLR_LEVEL 0x6802c
2506/** Controls the DAC level for black */
2507# define TV_BLACK_LEVEL_MASK 0x01ff0000
2508# define TV_BLACK_LEVEL_SHIFT 16
2509/** Controls the DAC level for blanking */
2510# define TV_BLANK_LEVEL_MASK 0x000001ff
2511# define TV_BLANK_LEVEL_SHIFT 0
2512
2513#define TV_H_CTL_1 0x68030
2514/** Number of pixels in the hsync. */
2515# define TV_HSYNC_END_MASK 0x1fff0000
2516# define TV_HSYNC_END_SHIFT 16
2517/** Total number of pixels minus one in the line (display and blanking). */
2518# define TV_HTOTAL_MASK 0x00001fff
2519# define TV_HTOTAL_SHIFT 0
2520
2521#define TV_H_CTL_2 0x68034
2522/** Enables the colorburst (needed for non-component color) */
2523# define TV_BURST_ENA (1 << 31)
2524/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2525# define TV_HBURST_START_SHIFT 16
2526# define TV_HBURST_START_MASK 0x1fff0000
2527/** Length of the colorburst */
2528# define TV_HBURST_LEN_SHIFT 0
2529# define TV_HBURST_LEN_MASK 0x0001fff
2530
2531#define TV_H_CTL_3 0x68038
2532/** End of hblank, measured in pixels minus one from start of hsync */
2533# define TV_HBLANK_END_SHIFT 16
2534# define TV_HBLANK_END_MASK 0x1fff0000
2535/** Start of hblank, measured in pixels minus one from start of hsync */
2536# define TV_HBLANK_START_SHIFT 0
2537# define TV_HBLANK_START_MASK 0x0001fff
2538
2539#define TV_V_CTL_1 0x6803c
2540/** XXX */
2541# define TV_NBR_END_SHIFT 16
2542# define TV_NBR_END_MASK 0x07ff0000
2543/** XXX */
2544# define TV_VI_END_F1_SHIFT 8
2545# define TV_VI_END_F1_MASK 0x00003f00
2546/** XXX */
2547# define TV_VI_END_F2_SHIFT 0
2548# define TV_VI_END_F2_MASK 0x0000003f
2549
2550#define TV_V_CTL_2 0x68040
2551/** Length of vsync, in half lines */
2552# define TV_VSYNC_LEN_MASK 0x07ff0000
2553# define TV_VSYNC_LEN_SHIFT 16
2554/** Offset of the start of vsync in field 1, measured in one less than the
2555 * number of half lines.
2556 */
2557# define TV_VSYNC_START_F1_MASK 0x00007f00
2558# define TV_VSYNC_START_F1_SHIFT 8
2559/**
2560 * Offset of the start of vsync in field 2, measured in one less than the
2561 * number of half lines.
2562 */
2563# define TV_VSYNC_START_F2_MASK 0x0000007f
2564# define TV_VSYNC_START_F2_SHIFT 0
2565
2566#define TV_V_CTL_3 0x68044
2567/** Enables generation of the equalization signal */
2568# define TV_EQUAL_ENA (1 << 31)
2569/** Length of vsync, in half lines */
2570# define TV_VEQ_LEN_MASK 0x007f0000
2571# define TV_VEQ_LEN_SHIFT 16
2572/** Offset of the start of equalization in field 1, measured in one less than
2573 * the number of half lines.
2574 */
2575# define TV_VEQ_START_F1_MASK 0x0007f00
2576# define TV_VEQ_START_F1_SHIFT 8
2577/**
2578 * Offset of the start of equalization in field 2, measured in one less than
2579 * the number of half lines.
2580 */
2581# define TV_VEQ_START_F2_MASK 0x000007f
2582# define TV_VEQ_START_F2_SHIFT 0
2583
2584#define TV_V_CTL_4 0x68048
2585/**
2586 * Offset to start of vertical colorburst, measured in one less than the
2587 * number of lines from vertical start.
2588 */
2589# define TV_VBURST_START_F1_MASK 0x003f0000
2590# define TV_VBURST_START_F1_SHIFT 16
2591/**
2592 * Offset to the end of vertical colorburst, measured in one less than the
2593 * number of lines from the start of NBR.
2594 */
2595# define TV_VBURST_END_F1_MASK 0x000000ff
2596# define TV_VBURST_END_F1_SHIFT 0
2597
2598#define TV_V_CTL_5 0x6804c
2599/**
2600 * Offset to start of vertical colorburst, measured in one less than the
2601 * number of lines from vertical start.
2602 */
2603# define TV_VBURST_START_F2_MASK 0x003f0000
2604# define TV_VBURST_START_F2_SHIFT 16
2605/**
2606 * Offset to the end of vertical colorburst, measured in one less than the
2607 * number of lines from the start of NBR.
2608 */
2609# define TV_VBURST_END_F2_MASK 0x000000ff
2610# define TV_VBURST_END_F2_SHIFT 0
2611
2612#define TV_V_CTL_6 0x68050
2613/**
2614 * Offset to start of vertical colorburst, measured in one less than the
2615 * number of lines from vertical start.
2616 */
2617# define TV_VBURST_START_F3_MASK 0x003f0000
2618# define TV_VBURST_START_F3_SHIFT 16
2619/**
2620 * Offset to the end of vertical colorburst, measured in one less than the
2621 * number of lines from the start of NBR.
2622 */
2623# define TV_VBURST_END_F3_MASK 0x000000ff
2624# define TV_VBURST_END_F3_SHIFT 0
2625
2626#define TV_V_CTL_7 0x68054
2627/**
2628 * Offset to start of vertical colorburst, measured in one less than the
2629 * number of lines from vertical start.
2630 */
2631# define TV_VBURST_START_F4_MASK 0x003f0000
2632# define TV_VBURST_START_F4_SHIFT 16
2633/**
2634 * Offset to the end of vertical colorburst, measured in one less than the
2635 * number of lines from the start of NBR.
2636 */
2637# define TV_VBURST_END_F4_MASK 0x000000ff
2638# define TV_VBURST_END_F4_SHIFT 0
2639
2640#define TV_SC_CTL_1 0x68060
2641/** Turns on the first subcarrier phase generation DDA */
2642# define TV_SC_DDA1_EN (1 << 31)
2643/** Turns on the first subcarrier phase generation DDA */
2644# define TV_SC_DDA2_EN (1 << 30)
2645/** Turns on the first subcarrier phase generation DDA */
2646# define TV_SC_DDA3_EN (1 << 29)
2647/** Sets the subcarrier DDA to reset frequency every other field */
2648# define TV_SC_RESET_EVERY_2 (0 << 24)
2649/** Sets the subcarrier DDA to reset frequency every fourth field */
2650# define TV_SC_RESET_EVERY_4 (1 << 24)
2651/** Sets the subcarrier DDA to reset frequency every eighth field */
2652# define TV_SC_RESET_EVERY_8 (2 << 24)
2653/** Sets the subcarrier DDA to never reset the frequency */
2654# define TV_SC_RESET_NEVER (3 << 24)
2655/** Sets the peak amplitude of the colorburst.*/
2656# define TV_BURST_LEVEL_MASK 0x00ff0000
2657# define TV_BURST_LEVEL_SHIFT 16
2658/** Sets the increment of the first subcarrier phase generation DDA */
2659# define TV_SCDDA1_INC_MASK 0x00000fff
2660# define TV_SCDDA1_INC_SHIFT 0
2661
2662#define TV_SC_CTL_2 0x68064
2663/** Sets the rollover for the second subcarrier phase generation DDA */
2664# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2665# define TV_SCDDA2_SIZE_SHIFT 16
2666/** Sets the increent of the second subcarrier phase generation DDA */
2667# define TV_SCDDA2_INC_MASK 0x00007fff
2668# define TV_SCDDA2_INC_SHIFT 0
2669
2670#define TV_SC_CTL_3 0x68068
2671/** Sets the rollover for the third subcarrier phase generation DDA */
2672# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2673# define TV_SCDDA3_SIZE_SHIFT 16
2674/** Sets the increent of the third subcarrier phase generation DDA */
2675# define TV_SCDDA3_INC_MASK 0x00007fff
2676# define TV_SCDDA3_INC_SHIFT 0
2677
2678#define TV_WIN_POS 0x68070
2679/** X coordinate of the display from the start of horizontal active */
2680# define TV_XPOS_MASK 0x1fff0000
2681# define TV_XPOS_SHIFT 16
2682/** Y coordinate of the display from the start of vertical active (NBR) */
2683# define TV_YPOS_MASK 0x00000fff
2684# define TV_YPOS_SHIFT 0
2685
2686#define TV_WIN_SIZE 0x68074
2687/** Horizontal size of the display window, measured in pixels*/
2688# define TV_XSIZE_MASK 0x1fff0000
2689# define TV_XSIZE_SHIFT 16
2690/**
2691 * Vertical size of the display window, measured in pixels.
2692 *
2693 * Must be even for interlaced modes.
2694 */
2695# define TV_YSIZE_MASK 0x00000fff
2696# define TV_YSIZE_SHIFT 0
2697
2698#define TV_FILTER_CTL_1 0x68080
2699/**
2700 * Enables automatic scaling calculation.
2701 *
2702 * If set, the rest of the registers are ignored, and the calculated values can
2703 * be read back from the register.
2704 */
2705# define TV_AUTO_SCALE (1 << 31)
2706/**
2707 * Disables the vertical filter.
2708 *
2709 * This is required on modes more than 1024 pixels wide */
2710# define TV_V_FILTER_BYPASS (1 << 29)
2711/** Enables adaptive vertical filtering */
2712# define TV_VADAPT (1 << 28)
2713# define TV_VADAPT_MODE_MASK (3 << 26)
2714/** Selects the least adaptive vertical filtering mode */
2715# define TV_VADAPT_MODE_LEAST (0 << 26)
2716/** Selects the moderately adaptive vertical filtering mode */
2717# define TV_VADAPT_MODE_MODERATE (1 << 26)
2718/** Selects the most adaptive vertical filtering mode */
2719# define TV_VADAPT_MODE_MOST (3 << 26)
2720/**
2721 * Sets the horizontal scaling factor.
2722 *
2723 * This should be the fractional part of the horizontal scaling factor divided
2724 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2725 *
2726 * (src width - 1) / ((oversample * dest width) - 1)
2727 */
2728# define TV_HSCALE_FRAC_MASK 0x00003fff
2729# define TV_HSCALE_FRAC_SHIFT 0
2730
2731#define TV_FILTER_CTL_2 0x68084
2732/**
2733 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2734 *
2735 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2736 */
2737# define TV_VSCALE_INT_MASK 0x00038000
2738# define TV_VSCALE_INT_SHIFT 15
2739/**
2740 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2741 *
2742 * \sa TV_VSCALE_INT_MASK
2743 */
2744# define TV_VSCALE_FRAC_MASK 0x00007fff
2745# define TV_VSCALE_FRAC_SHIFT 0
2746
2747#define TV_FILTER_CTL_3 0x68088
2748/**
2749 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2750 *
2751 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2752 *
2753 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2754 */
2755# define TV_VSCALE_IP_INT_MASK 0x00038000
2756# define TV_VSCALE_IP_INT_SHIFT 15
2757/**
2758 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2759 *
2760 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2761 *
2762 * \sa TV_VSCALE_IP_INT_MASK
2763 */
2764# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2765# define TV_VSCALE_IP_FRAC_SHIFT 0
2766
2767#define TV_CC_CONTROL 0x68090
2768# define TV_CC_ENABLE (1 << 31)
2769/**
2770 * Specifies which field to send the CC data in.
2771 *
2772 * CC data is usually sent in field 0.
2773 */
2774# define TV_CC_FID_MASK (1 << 27)
2775# define TV_CC_FID_SHIFT 27
2776/** Sets the horizontal position of the CC data. Usually 135. */
2777# define TV_CC_HOFF_MASK 0x03ff0000
2778# define TV_CC_HOFF_SHIFT 16
2779/** Sets the vertical position of the CC data. Usually 21 */
2780# define TV_CC_LINE_MASK 0x0000003f
2781# define TV_CC_LINE_SHIFT 0
2782
2783#define TV_CC_DATA 0x68094
2784# define TV_CC_RDY (1 << 31)
2785/** Second word of CC data to be transmitted. */
2786# define TV_CC_DATA_2_MASK 0x007f0000
2787# define TV_CC_DATA_2_SHIFT 16
2788/** First word of CC data to be transmitted. */
2789# define TV_CC_DATA_1_MASK 0x0000007f
2790# define TV_CC_DATA_1_SHIFT 0
2791
2792#define TV_H_LUMA_0 0x68100
2793#define TV_H_LUMA_59 0x681ec
2794#define TV_H_CHROMA_0 0x68200
2795#define TV_H_CHROMA_59 0x682ec
2796#define TV_V_LUMA_0 0x68300
2797#define TV_V_LUMA_42 0x683a8
2798#define TV_V_CHROMA_0 0x68400
2799#define TV_V_CHROMA_42 0x684a8
2800
040d87f1 2801/* Display Port */
32f9d658 2802#define DP_A 0x64000 /* eDP */
040d87f1
KP
2803#define DP_B 0x64100
2804#define DP_C 0x64200
2805#define DP_D 0x64300
2806
2807#define DP_PORT_EN (1 << 31)
2808#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2809#define DP_PIPE_MASK (1 << 30)
2810
040d87f1
KP
2811/* Link training mode - select a suitable mode for each stage */
2812#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2813#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2814#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2815#define DP_LINK_TRAIN_OFF (3 << 28)
2816#define DP_LINK_TRAIN_MASK (3 << 28)
2817#define DP_LINK_TRAIN_SHIFT 28
2818
8db9d77b
ZW
2819/* CPT Link training mode */
2820#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2821#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2822#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2823#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2824#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2825#define DP_LINK_TRAIN_SHIFT_CPT 8
2826
040d87f1
KP
2827/* Signal voltages. These are mostly controlled by the other end */
2828#define DP_VOLTAGE_0_4 (0 << 25)
2829#define DP_VOLTAGE_0_6 (1 << 25)
2830#define DP_VOLTAGE_0_8 (2 << 25)
2831#define DP_VOLTAGE_1_2 (3 << 25)
2832#define DP_VOLTAGE_MASK (7 << 25)
2833#define DP_VOLTAGE_SHIFT 25
2834
2835/* Signal pre-emphasis levels, like voltages, the other end tells us what
2836 * they want
2837 */
2838#define DP_PRE_EMPHASIS_0 (0 << 22)
2839#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2840#define DP_PRE_EMPHASIS_6 (2 << 22)
2841#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2842#define DP_PRE_EMPHASIS_MASK (7 << 22)
2843#define DP_PRE_EMPHASIS_SHIFT 22
2844
2845/* How many wires to use. I guess 3 was too hard */
17aa6be9 2846#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
2847#define DP_PORT_WIDTH_MASK (7 << 19)
2848
2849/* Mystic DPCD version 1.1 special mode */
2850#define DP_ENHANCED_FRAMING (1 << 18)
2851
32f9d658
ZW
2852/* eDP */
2853#define DP_PLL_FREQ_270MHZ (0 << 16)
2854#define DP_PLL_FREQ_160MHZ (1 << 16)
2855#define DP_PLL_FREQ_MASK (3 << 16)
2856
040d87f1
KP
2857/** locked once port is enabled */
2858#define DP_PORT_REVERSAL (1 << 15)
2859
32f9d658
ZW
2860/* eDP */
2861#define DP_PLL_ENABLE (1 << 14)
2862
040d87f1
KP
2863/** sends the clock on lane 15 of the PEG for debug */
2864#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2865
2866#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2867#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2868
2869/** limit RGB values to avoid confusing TVs */
2870#define DP_COLOR_RANGE_16_235 (1 << 8)
2871
2872/** Turn on the audio link */
2873#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2874
2875/** vs and hs sync polarity */
2876#define DP_SYNC_VS_HIGH (1 << 4)
2877#define DP_SYNC_HS_HIGH (1 << 3)
2878
2879/** A fantasy */
2880#define DP_DETECTED (1 << 2)
2881
2882/** The aux channel provides a way to talk to the
2883 * signal sink for DDC etc. Max packet size supported
2884 * is 20 bytes in each direction, hence the 5 fixed
2885 * data registers
2886 */
32f9d658
ZW
2887#define DPA_AUX_CH_CTL 0x64010
2888#define DPA_AUX_CH_DATA1 0x64014
2889#define DPA_AUX_CH_DATA2 0x64018
2890#define DPA_AUX_CH_DATA3 0x6401c
2891#define DPA_AUX_CH_DATA4 0x64020
2892#define DPA_AUX_CH_DATA5 0x64024
2893
040d87f1
KP
2894#define DPB_AUX_CH_CTL 0x64110
2895#define DPB_AUX_CH_DATA1 0x64114
2896#define DPB_AUX_CH_DATA2 0x64118
2897#define DPB_AUX_CH_DATA3 0x6411c
2898#define DPB_AUX_CH_DATA4 0x64120
2899#define DPB_AUX_CH_DATA5 0x64124
2900
2901#define DPC_AUX_CH_CTL 0x64210
2902#define DPC_AUX_CH_DATA1 0x64214
2903#define DPC_AUX_CH_DATA2 0x64218
2904#define DPC_AUX_CH_DATA3 0x6421c
2905#define DPC_AUX_CH_DATA4 0x64220
2906#define DPC_AUX_CH_DATA5 0x64224
2907
2908#define DPD_AUX_CH_CTL 0x64310
2909#define DPD_AUX_CH_DATA1 0x64314
2910#define DPD_AUX_CH_DATA2 0x64318
2911#define DPD_AUX_CH_DATA3 0x6431c
2912#define DPD_AUX_CH_DATA4 0x64320
2913#define DPD_AUX_CH_DATA5 0x64324
2914
2915#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2916#define DP_AUX_CH_CTL_DONE (1 << 30)
2917#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2918#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2919#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2920#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2921#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2922#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2923#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2924#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2925#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2926#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2927#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2928#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2929#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2930#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2931#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2932#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2933#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2934#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2935#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2936
2937/*
2938 * Computing GMCH M and N values for the Display Port link
2939 *
2940 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2941 *
2942 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2943 *
2944 * The GMCH value is used internally
2945 *
2946 * bytes_per_pixel is the number of bytes coming out of the plane,
2947 * which is after the LUTs, so we want the bytes for our color format.
2948 * For our current usage, this is always 3, one byte for R, G and B.
2949 */
e3b95f1e
DV
2950#define _PIPEA_DATA_M_G4X 0x70050
2951#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
2952
2953/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 2954#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 2955#define TU_SIZE_SHIFT 25
a65851af 2956#define TU_SIZE_MASK (0x3f << 25)
040d87f1 2957
a65851af
VS
2958#define DATA_LINK_M_N_MASK (0xffffff)
2959#define DATA_LINK_N_MAX (0x800000)
040d87f1 2960
e3b95f1e
DV
2961#define _PIPEA_DATA_N_G4X 0x70054
2962#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
2963#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2964
2965/*
2966 * Computing Link M and N values for the Display Port link
2967 *
2968 * Link M / N = pixel_clock / ls_clk
2969 *
2970 * (the DP spec calls pixel_clock the 'strm_clk')
2971 *
2972 * The Link value is transmitted in the Main Stream
2973 * Attributes and VB-ID.
2974 */
2975
e3b95f1e
DV
2976#define _PIPEA_LINK_M_G4X 0x70060
2977#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
2978#define PIPEA_DP_LINK_M_MASK (0xffffff)
2979
e3b95f1e
DV
2980#define _PIPEA_LINK_N_G4X 0x70064
2981#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
2982#define PIPEA_DP_LINK_N_MASK (0xffffff)
2983
e3b95f1e
DV
2984#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
2985#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
2986#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
2987#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 2988
585fb111
JB
2989/* Display & cursor control */
2990
2991/* Pipe A */
0c3870ee 2992#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
2993#define DSL_LINEMASK_GEN2 0x00000fff
2994#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 2995#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
2996#define PIPECONF_ENABLE (1<<31)
2997#define PIPECONF_DISABLE 0
2998#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2999#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 3000#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3001#define PIPECONF_SINGLE_WIDE 0
3002#define PIPECONF_PIPE_UNLOCKED 0
3003#define PIPECONF_PIPE_LOCKED (1<<25)
3004#define PIPECONF_PALETTE 0
3005#define PIPECONF_GAMMA (1<<24)
585fb111 3006#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3007#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3008#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3009/* Note that pre-gen3 does not support interlaced display directly. Panel
3010 * fitting must be disabled on pre-ilk for interlaced. */
3011#define PIPECONF_PROGRESSIVE (0 << 21)
3012#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3013#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3014#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3015#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3016/* Ironlake and later have a complete new set of values for interlaced. PFIT
3017 * means panel fitter required, PF means progressive fetch, DBL means power
3018 * saving pixel doubling. */
3019#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3020#define PIPECONF_INTERLACED_ILK (3 << 21)
3021#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3022#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3023#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3024#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3025#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3026#define PIPECONF_BPC_MASK (0x7 << 5)
3027#define PIPECONF_8BPC (0<<5)
3028#define PIPECONF_10BPC (1<<5)
3029#define PIPECONF_6BPC (2<<5)
3030#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3031#define PIPECONF_DITHER_EN (1<<4)
3032#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3033#define PIPECONF_DITHER_TYPE_SP (0<<2)
3034#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3035#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3036#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 3037#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 3038#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 3039#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3040#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3041#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3042#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3043#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3044#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3045#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3046#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3047#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3048#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3049#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3050#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3051#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3052#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3053#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3054#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3055#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3056#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 3057#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 3058#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3059#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3060#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3061#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 3062#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3063#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3064#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3065#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3066#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3067#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3068#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3069#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3070#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3071#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3072#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3073#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3074
9db4a9c7 3075#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 3076#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
3077#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3078#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3079#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3080#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 3081
b41fbda1 3082#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3083#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3084#define PIPEB_HLINE_INT_EN (1<<28)
3085#define PIPEB_VBLANK_INT_EN (1<<27)
3086#define SPRITED_FLIPDONE_INT_EN (1<<26)
3087#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3088#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 3089#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3090#define PIPEA_HLINE_INT_EN (1<<20)
3091#define PIPEA_VBLANK_INT_EN (1<<19)
3092#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3093#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3094#define PLANEA_FLIPDONE_INT_EN (1<<16)
3095
b41fbda1 3096#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3097#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3098#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3099#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3100#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3101#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3102#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3103#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3104#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3105#define DPINVGTT_EN_MASK 0xff0000
3106#define CURSORB_INVALID_GTT_STATUS (1<<7)
3107#define CURSORA_INVALID_GTT_STATUS (1<<6)
3108#define SPRITED_INVALID_GTT_STATUS (1<<5)
3109#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3110#define PLANEB_INVALID_GTT_STATUS (1<<3)
3111#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3112#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3113#define PLANEA_INVALID_GTT_STATUS (1<<0)
3114#define DPINVGTT_STATUS_MASK 0xff
3115
585fb111
JB
3116#define DSPARB 0x70030
3117#define DSPARB_CSTART_MASK (0x7f << 7)
3118#define DSPARB_CSTART_SHIFT 7
3119#define DSPARB_BSTART_MASK (0x7f)
3120#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3121#define DSPARB_BEND_SHIFT 9 /* on 855 */
3122#define DSPARB_AEND_SHIFT 0
3123
90f7da3f 3124#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 3125#define DSPFW_SR_SHIFT 23
0206e353 3126#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3127#define DSPFW_CURSORB_SHIFT 16
d4294342 3128#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3129#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3130#define DSPFW_PLANEB_MASK (0x7f<<8)
3131#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 3132#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 3133#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3134#define DSPFW_CURSORA_SHIFT 8
d4294342 3135#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 3136#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
3137#define DSPFW_HPLL_SR_EN (1<<31)
3138#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3139#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3140#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3141#define DSPFW_HPLL_CURSOR_SHIFT 16
3142#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3143#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
3144#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3145#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 3146
12a3c055
GB
3147/* drain latency register values*/
3148#define DRAIN_LATENCY_PRECISION_32 32
3149#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3150#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3151#define DDL_CURSORA_PRECISION_32 (1<<31)
3152#define DDL_CURSORA_PRECISION_16 (0<<31)
3153#define DDL_CURSORA_SHIFT 24
3154#define DDL_PLANEA_PRECISION_32 (1<<7)
3155#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3156#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3157#define DDL_CURSORB_PRECISION_32 (1<<31)
3158#define DDL_CURSORB_PRECISION_16 (0<<31)
3159#define DDL_CURSORB_SHIFT 24
3160#define DDL_PLANEB_PRECISION_32 (1<<7)
3161#define DDL_PLANEB_PRECISION_16 (0<<7)
3162
7662c8bd 3163/* FIFO watermark sizes etc */
0e442c60 3164#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3165#define I915_FIFO_LINE_SIZE 64
3166#define I830_FIFO_LINE_SIZE 32
0e442c60 3167
ceb04246 3168#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3169#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3170#define I965_FIFO_SIZE 512
3171#define I945_FIFO_SIZE 127
7662c8bd 3172#define I915_FIFO_SIZE 95
dff33cfc 3173#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3174#define I830_FIFO_SIZE 95
0e442c60 3175
ceb04246 3176#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3177#define G4X_MAX_WM 0x3f
7662c8bd
SL
3178#define I915_MAX_WM 0x3f
3179
f2b115e6
AJ
3180#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3181#define PINEVIEW_FIFO_LINE_SIZE 64
3182#define PINEVIEW_MAX_WM 0x1ff
3183#define PINEVIEW_DFT_WM 0x3f
3184#define PINEVIEW_DFT_HPLLOFF_WM 0
3185#define PINEVIEW_GUARD_WM 10
3186#define PINEVIEW_CURSOR_FIFO 64
3187#define PINEVIEW_CURSOR_MAX_WM 0x3f
3188#define PINEVIEW_CURSOR_DFT_WM 0
3189#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3190
ceb04246 3191#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3192#define I965_CURSOR_FIFO 64
3193#define I965_CURSOR_MAX_WM 32
3194#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3195
3196/* define the Watermark register on Ironlake */
3197#define WM0_PIPEA_ILK 0x45100
3198#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3199#define WM0_PIPE_PLANE_SHIFT 16
3200#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3201#define WM0_PIPE_SPRITE_SHIFT 8
3202#define WM0_PIPE_CURSOR_MASK (0x1f)
3203
3204#define WM0_PIPEB_ILK 0x45104
d6c892df 3205#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3206#define WM1_LP_ILK 0x45108
3207#define WM1_LP_SR_EN (1<<31)
3208#define WM1_LP_LATENCY_SHIFT 24
3209#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3210#define WM1_LP_FBC_MASK (0xf<<20)
3211#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
3212#define WM1_LP_SR_MASK (0x1ff<<8)
3213#define WM1_LP_SR_SHIFT 8
3214#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
3215#define WM2_LP_ILK 0x4510c
3216#define WM2_LP_EN (1<<31)
3217#define WM3_LP_ILK 0x45110
3218#define WM3_LP_EN (1<<31)
3219#define WM1S_LP_ILK 0x45120
b840d907
JB
3220#define WM2S_LP_IVB 0x45124
3221#define WM3S_LP_IVB 0x45128
dd8849c8 3222#define WM1S_LP_EN (1<<31)
7f8a8569 3223
cca32e9a
PZ
3224#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3225 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3226 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3227
7f8a8569
ZW
3228/* Memory latency timer register */
3229#define MLTR_ILK 0x11222
b79d4990
JB
3230#define MLTR_WM1_SHIFT 0
3231#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3232/* the unit of memory self-refresh latency time is 0.5us */
3233#define ILK_SRLT_MASK 0x3f
3234
3235/* define the fifo size on Ironlake */
3236#define ILK_DISPLAY_FIFO 128
3237#define ILK_DISPLAY_MAXWM 64
3238#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3239#define ILK_CURSOR_FIFO 32
3240#define ILK_CURSOR_MAXWM 16
3241#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3242
3243#define ILK_DISPLAY_SR_FIFO 512
3244#define ILK_DISPLAY_MAX_SRWM 0x1ff
3245#define ILK_DISPLAY_DFT_SRWM 0x3f
3246#define ILK_CURSOR_SR_FIFO 64
3247#define ILK_CURSOR_MAX_SRWM 0x3f
3248#define ILK_CURSOR_DFT_SRWM 8
3249
3250#define ILK_FIFO_LINE_SIZE 64
3251
1398261a
YL
3252/* define the WM info on Sandybridge */
3253#define SNB_DISPLAY_FIFO 128
3254#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3255#define SNB_DISPLAY_DFTWM 8
3256#define SNB_CURSOR_FIFO 32
3257#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3258#define SNB_CURSOR_DFTWM 8
3259
3260#define SNB_DISPLAY_SR_FIFO 512
3261#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3262#define SNB_DISPLAY_DFT_SRWM 0x3f
3263#define SNB_CURSOR_SR_FIFO 64
3264#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3265#define SNB_CURSOR_DFT_SRWM 8
3266
3267#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3268
3269#define SNB_FIFO_LINE_SIZE 64
3270
3271
3272/* the address where we get all kinds of latency value */
3273#define SSKPD 0x5d10
3274#define SSKPD_WM_MASK 0x3f
3275#define SSKPD_WM0_SHIFT 0
3276#define SSKPD_WM1_SHIFT 8
3277#define SSKPD_WM2_SHIFT 16
3278#define SSKPD_WM3_SHIFT 24
3279
585fb111
JB
3280/*
3281 * The two pipe frame counter registers are not synchronized, so
3282 * reading a stable value is somewhat tricky. The following code
3283 * should work:
3284 *
3285 * do {
3286 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3287 * PIPE_FRAME_HIGH_SHIFT;
3288 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3289 * PIPE_FRAME_LOW_SHIFT);
3290 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3291 * PIPE_FRAME_HIGH_SHIFT);
3292 * } while (high1 != high2);
3293 * frame = (high1 << 8) | low1;
3294 */
0c3870ee 3295#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
585fb111
JB
3296#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3297#define PIPE_FRAME_HIGH_SHIFT 0
0c3870ee 3298#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
585fb111
JB
3299#define PIPE_FRAME_LOW_MASK 0xff000000
3300#define PIPE_FRAME_LOW_SHIFT 24
3301#define PIPE_PIXEL_MASK 0x00ffffff
3302#define PIPE_PIXEL_SHIFT 0
9880b7a5 3303/* GM45+ just has to be different */
9db4a9c7
JB
3304#define _PIPEA_FRMCOUNT_GM45 0x70040
3305#define _PIPEA_FLIPCOUNT_GM45 0x70044
3306#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3307
3308/* Cursor A & B regs */
9dc33f31 3309#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3310/* Old style CUR*CNTR flags (desktop 8xx) */
3311#define CURSOR_ENABLE 0x80000000
3312#define CURSOR_GAMMA_ENABLE 0x40000000
3313#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3314#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3315#define CURSOR_FORMAT_SHIFT 24
3316#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3317#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3318#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3319#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3320#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3321#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3322/* New style CUR*CNTR flags */
3323#define CURSOR_MODE 0x27
585fb111
JB
3324#define CURSOR_MODE_DISABLE 0x00
3325#define CURSOR_MODE_64_32B_AX 0x07
3326#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3327#define MCURSOR_PIPE_SELECT (1 << 28)
3328#define MCURSOR_PIPE_A 0x00
3329#define MCURSOR_PIPE_B (1 << 28)
585fb111 3330#define MCURSOR_GAMMA_ENABLE (1 << 26)
9dc33f31
VS
3331#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3332#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3333#define CURSOR_POS_MASK 0x007FF
3334#define CURSOR_POS_SIGN 0x8000
3335#define CURSOR_X_SHIFT 0
3336#define CURSOR_Y_SHIFT 16
14b60391 3337#define CURSIZE 0x700a0
9dc33f31
VS
3338#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3339#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3340#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3341
65a21cd6
JB
3342#define _CURBCNTR_IVB 0x71080
3343#define _CURBBASE_IVB 0x71084
3344#define _CURBPOS_IVB 0x71088
3345
9db4a9c7
JB
3346#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3347#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3348#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3349
65a21cd6
JB
3350#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3351#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3352#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3353
585fb111 3354/* Display A control */
895abf0c 3355#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3356#define DISPLAY_PLANE_ENABLE (1<<31)
3357#define DISPLAY_PLANE_DISABLE 0
3358#define DISPPLANE_GAMMA_ENABLE (1<<30)
3359#define DISPPLANE_GAMMA_DISABLE 0
3360#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3361#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3362#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3363#define DISPPLANE_BGRA555 (0x3<<26)
3364#define DISPPLANE_BGRX555 (0x4<<26)
3365#define DISPPLANE_BGRX565 (0x5<<26)
3366#define DISPPLANE_BGRX888 (0x6<<26)
3367#define DISPPLANE_BGRA888 (0x7<<26)
3368#define DISPPLANE_RGBX101010 (0x8<<26)
3369#define DISPPLANE_RGBA101010 (0x9<<26)
3370#define DISPPLANE_BGRX101010 (0xa<<26)
3371#define DISPPLANE_RGBX161616 (0xc<<26)
3372#define DISPPLANE_RGBX888 (0xe<<26)
3373#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3374#define DISPPLANE_STEREO_ENABLE (1<<25)
3375#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3376#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3377#define DISPPLANE_SEL_PIPE_SHIFT 24
3378#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3379#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3380#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3381#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3382#define DISPPLANE_SRC_KEY_DISABLE 0
3383#define DISPPLANE_LINE_DOUBLE (1<<20)
3384#define DISPPLANE_NO_LINE_DOUBLE 0
3385#define DISPPLANE_STEREO_POLARITY_FIRST 0
3386#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3387#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3388#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3389#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3390#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3391#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3392#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3393#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3394#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3395#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3396#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3397
3398#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3399#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3400#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3401#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3402#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3403#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3404#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3405#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3406#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3407#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3408
446f2545
AR
3409/* Display/Sprite base address macros */
3410#define DISP_BASEADDR_MASK (0xfffff000)
3411#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3412#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3413#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3414 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3415
585fb111 3416/* VBIOS flags */
80a75f7c
VS
3417#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3418#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3419#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3420#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3421#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3422#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3423#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3424#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3425#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3426#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3427#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3428#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3429#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3430
3431/* Pipe B */
0c3870ee
VS
3432#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3433#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3434#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3435#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3436#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
9db4a9c7
JB
3437#define _PIPEB_FRMCOUNT_GM45 0x71040
3438#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3439
585fb111
JB
3440
3441/* Display B control */
895abf0c 3442#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3443#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3444#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3445#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3446#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3447#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3448#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3449#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3450#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3451#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3452#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3453#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3454#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3455
b840d907
JB
3456/* Sprite A control */
3457#define _DVSACNTR 0x72180
3458#define DVS_ENABLE (1<<31)
3459#define DVS_GAMMA_ENABLE (1<<30)
3460#define DVS_PIXFORMAT_MASK (3<<25)
3461#define DVS_FORMAT_YUV422 (0<<25)
3462#define DVS_FORMAT_RGBX101010 (1<<25)
3463#define DVS_FORMAT_RGBX888 (2<<25)
3464#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3465#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3466#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3467#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3468#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3469#define DVS_YUV_ORDER_YUYV (0<<16)
3470#define DVS_YUV_ORDER_UYVY (1<<16)
3471#define DVS_YUV_ORDER_YVYU (2<<16)
3472#define DVS_YUV_ORDER_VYUY (3<<16)
3473#define DVS_DEST_KEY (1<<2)
3474#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3475#define DVS_TILED (1<<10)
3476#define _DVSALINOFF 0x72184
3477#define _DVSASTRIDE 0x72188
3478#define _DVSAPOS 0x7218c
3479#define _DVSASIZE 0x72190
3480#define _DVSAKEYVAL 0x72194
3481#define _DVSAKEYMSK 0x72198
3482#define _DVSASURF 0x7219c
3483#define _DVSAKEYMAXVAL 0x721a0
3484#define _DVSATILEOFF 0x721a4
3485#define _DVSASURFLIVE 0x721ac
3486#define _DVSASCALE 0x72204
3487#define DVS_SCALE_ENABLE (1<<31)
3488#define DVS_FILTER_MASK (3<<29)
3489#define DVS_FILTER_MEDIUM (0<<29)
3490#define DVS_FILTER_ENHANCING (1<<29)
3491#define DVS_FILTER_SOFTENING (2<<29)
3492#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3493#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3494#define _DVSAGAMC 0x72300
3495
3496#define _DVSBCNTR 0x73180
3497#define _DVSBLINOFF 0x73184
3498#define _DVSBSTRIDE 0x73188
3499#define _DVSBPOS 0x7318c
3500#define _DVSBSIZE 0x73190
3501#define _DVSBKEYVAL 0x73194
3502#define _DVSBKEYMSK 0x73198
3503#define _DVSBSURF 0x7319c
3504#define _DVSBKEYMAXVAL 0x731a0
3505#define _DVSBTILEOFF 0x731a4
3506#define _DVSBSURFLIVE 0x731ac
3507#define _DVSBSCALE 0x73204
3508#define _DVSBGAMC 0x73300
3509
3510#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3511#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3512#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3513#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3514#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3515#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3516#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3517#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3518#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3519#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3520#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3521#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3522
3523#define _SPRA_CTL 0x70280
3524#define SPRITE_ENABLE (1<<31)
3525#define SPRITE_GAMMA_ENABLE (1<<30)
3526#define SPRITE_PIXFORMAT_MASK (7<<25)
3527#define SPRITE_FORMAT_YUV422 (0<<25)
3528#define SPRITE_FORMAT_RGBX101010 (1<<25)
3529#define SPRITE_FORMAT_RGBX888 (2<<25)
3530#define SPRITE_FORMAT_RGBX161616 (3<<25)
3531#define SPRITE_FORMAT_YUV444 (4<<25)
3532#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3533#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3534#define SPRITE_SOURCE_KEY (1<<22)
3535#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3536#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3537#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3538#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3539#define SPRITE_YUV_ORDER_YUYV (0<<16)
3540#define SPRITE_YUV_ORDER_UYVY (1<<16)
3541#define SPRITE_YUV_ORDER_YVYU (2<<16)
3542#define SPRITE_YUV_ORDER_VYUY (3<<16)
3543#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3544#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3545#define SPRITE_TILED (1<<10)
3546#define SPRITE_DEST_KEY (1<<2)
3547#define _SPRA_LINOFF 0x70284
3548#define _SPRA_STRIDE 0x70288
3549#define _SPRA_POS 0x7028c
3550#define _SPRA_SIZE 0x70290
3551#define _SPRA_KEYVAL 0x70294
3552#define _SPRA_KEYMSK 0x70298
3553#define _SPRA_SURF 0x7029c
3554#define _SPRA_KEYMAX 0x702a0
3555#define _SPRA_TILEOFF 0x702a4
c54173a8 3556#define _SPRA_OFFSET 0x702a4
32ae46bf 3557#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3558#define _SPRA_SCALE 0x70304
3559#define SPRITE_SCALE_ENABLE (1<<31)
3560#define SPRITE_FILTER_MASK (3<<29)
3561#define SPRITE_FILTER_MEDIUM (0<<29)
3562#define SPRITE_FILTER_ENHANCING (1<<29)
3563#define SPRITE_FILTER_SOFTENING (2<<29)
3564#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3565#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3566#define _SPRA_GAMC 0x70400
3567
3568#define _SPRB_CTL 0x71280
3569#define _SPRB_LINOFF 0x71284
3570#define _SPRB_STRIDE 0x71288
3571#define _SPRB_POS 0x7128c
3572#define _SPRB_SIZE 0x71290
3573#define _SPRB_KEYVAL 0x71294
3574#define _SPRB_KEYMSK 0x71298
3575#define _SPRB_SURF 0x7129c
3576#define _SPRB_KEYMAX 0x712a0
3577#define _SPRB_TILEOFF 0x712a4
c54173a8 3578#define _SPRB_OFFSET 0x712a4
32ae46bf 3579#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3580#define _SPRB_SCALE 0x71304
3581#define _SPRB_GAMC 0x71400
3582
3583#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3584#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3585#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3586#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3587#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3588#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3589#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3590#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3591#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3592#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3593#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3594#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3595#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3596#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3597
921c3b67 3598#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851
JB
3599#define SP_ENABLE (1<<31)
3600#define SP_GEAMMA_ENABLE (1<<30)
3601#define SP_PIXFORMAT_MASK (0xf<<26)
3602#define SP_FORMAT_YUV422 (0<<26)
3603#define SP_FORMAT_BGR565 (5<<26)
3604#define SP_FORMAT_BGRX8888 (6<<26)
3605#define SP_FORMAT_BGRA8888 (7<<26)
3606#define SP_FORMAT_RGBX1010102 (8<<26)
3607#define SP_FORMAT_RGBA1010102 (9<<26)
3608#define SP_FORMAT_RGBX8888 (0xe<<26)
3609#define SP_FORMAT_RGBA8888 (0xf<<26)
3610#define SP_SOURCE_KEY (1<<22)
3611#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3612#define SP_YUV_ORDER_YUYV (0<<16)
3613#define SP_YUV_ORDER_UYVY (1<<16)
3614#define SP_YUV_ORDER_YVYU (2<<16)
3615#define SP_YUV_ORDER_VYUY (3<<16)
3616#define SP_TILED (1<<10)
921c3b67
VS
3617#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3618#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3619#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3620#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3621#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3622#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3623#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3624#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3625#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3626#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3627#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3628
3629#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3630#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3631#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3632#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3633#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3634#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3635#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3636#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3637#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3638#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3639#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3640#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3641
3642#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3643#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3644#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3645#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3646#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3647#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3648#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3649#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3650#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3651#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3652#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3653#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3654
585fb111
JB
3655/* VBIOS regs */
3656#define VGACNTRL 0x71400
3657# define VGA_DISP_DISABLE (1 << 31)
3658# define VGA_2X_MODE (1 << 30)
3659# define VGA_PIPE_B_SELECT (1 << 29)
3660
766aa1c4
VS
3661#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3662
f2b115e6 3663/* Ironlake */
b9055052
ZW
3664
3665#define CPU_VGACNTRL 0x41000
3666
3667#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3668#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3669#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3670#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3671#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3672#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3673#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3674#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3675#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3676
3677/* refresh rate hardware control */
3678#define RR_HW_CTL 0x45300
3679#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3680#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3681
3682#define FDI_PLL_BIOS_0 0x46000
021357ac 3683#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3684#define FDI_PLL_BIOS_1 0x46004
3685#define FDI_PLL_BIOS_2 0x46008
3686#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3687#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3688#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3689
8956c8bb
EA
3690#define PCH_3DCGDIS0 0x46020
3691# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3692# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3693
06f37751
EA
3694#define PCH_3DCGDIS1 0x46024
3695# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3696
b9055052
ZW
3697#define FDI_PLL_FREQ_CTL 0x46030
3698#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3699#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3700#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3701
3702
aab17139 3703#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
5eddb70b 3704#define PIPE_DATA_M1_OFFSET 0
aab17139 3705#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3706#define PIPE_DATA_N1_OFFSET 0
b9055052 3707
aab17139 3708#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3709#define PIPE_DATA_M2_OFFSET 0
aab17139 3710#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3711#define PIPE_DATA_N2_OFFSET 0
b9055052 3712
aab17139 3713#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3714#define PIPE_LINK_M1_OFFSET 0
aab17139 3715#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3716#define PIPE_LINK_N1_OFFSET 0
b9055052 3717
aab17139 3718#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3719#define PIPE_LINK_M2_OFFSET 0
aab17139 3720#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3721#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3722
3723/* PIPEB timing regs are same start from 0x61000 */
3724
aab17139
VS
3725#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3726#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3727
aab17139
VS
3728#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3729#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3730
aab17139
VS
3731#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3732#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3733
aab17139
VS
3734#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3735#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3736
afe2fcf5
PZ
3737#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3738#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3739#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3740#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3741#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3742#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3743#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3744#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3745
3746/* CPU panel fitter */
9db4a9c7
JB
3747/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3748#define _PFA_CTL_1 0x68080
3749#define _PFB_CTL_1 0x68880
b9055052 3750#define PF_ENABLE (1<<31)
13888d78
PZ
3751#define PF_PIPE_SEL_MASK_IVB (3<<29)
3752#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3753#define PF_FILTER_MASK (3<<23)
3754#define PF_FILTER_PROGRAMMED (0<<23)
3755#define PF_FILTER_MED_3x3 (1<<23)
3756#define PF_FILTER_EDGE_ENHANCE (2<<23)
3757#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3758#define _PFA_WIN_SZ 0x68074
3759#define _PFB_WIN_SZ 0x68874
3760#define _PFA_WIN_POS 0x68070
3761#define _PFB_WIN_POS 0x68870
3762#define _PFA_VSCALE 0x68084
3763#define _PFB_VSCALE 0x68884
3764#define _PFA_HSCALE 0x68090
3765#define _PFB_HSCALE 0x68890
3766
3767#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3768#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3769#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3770#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3771#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3772
3773/* legacy palette */
9db4a9c7
JB
3774#define _LGC_PALETTE_A 0x4a000
3775#define _LGC_PALETTE_B 0x4a800
3776#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 3777
42db64ef
PZ
3778#define _GAMMA_MODE_A 0x4a480
3779#define _GAMMA_MODE_B 0x4ac80
3780#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3781#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
3782#define GAMMA_MODE_MODE_8BIT (0 << 0)
3783#define GAMMA_MODE_MODE_10BIT (1 << 0)
3784#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
3785#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3786
b9055052
ZW
3787/* interrupts */
3788#define DE_MASTER_IRQ_CONTROL (1 << 31)
3789#define DE_SPRITEB_FLIP_DONE (1 << 29)
3790#define DE_SPRITEA_FLIP_DONE (1 << 28)
3791#define DE_PLANEB_FLIP_DONE (1 << 27)
3792#define DE_PLANEA_FLIP_DONE (1 << 26)
3793#define DE_PCU_EVENT (1 << 25)
3794#define DE_GTT_FAULT (1 << 24)
3795#define DE_POISON (1 << 23)
3796#define DE_PERFORM_COUNTER (1 << 22)
3797#define DE_PCH_EVENT (1 << 21)
3798#define DE_AUX_CHANNEL_A (1 << 20)
3799#define DE_DP_A_HOTPLUG (1 << 19)
3800#define DE_GSE (1 << 18)
3801#define DE_PIPEB_VBLANK (1 << 15)
3802#define DE_PIPEB_EVEN_FIELD (1 << 14)
3803#define DE_PIPEB_ODD_FIELD (1 << 13)
3804#define DE_PIPEB_LINE_COMPARE (1 << 12)
3805#define DE_PIPEB_VSYNC (1 << 11)
3806#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3807#define DE_PIPEA_VBLANK (1 << 7)
3808#define DE_PIPEA_EVEN_FIELD (1 << 6)
3809#define DE_PIPEA_ODD_FIELD (1 << 5)
3810#define DE_PIPEA_LINE_COMPARE (1 << 4)
3811#define DE_PIPEA_VSYNC (1 << 3)
3812#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3813
b1f14ad0 3814/* More Ivybridge lolz */
8664281b 3815#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
3816#define DE_GSE_IVB (1<<29)
3817#define DE_PCH_EVENT_IVB (1<<28)
3818#define DE_DP_A_HOTPLUG_IVB (1<<27)
3819#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3820#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3821#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3822#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3823#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3824#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3825#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3826#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3827#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3828#define DE_PIPEA_VBLANK_IVB (1<<0)
3829
b518421f
PZ
3830#define DE_PIPE_VBLANK_ILK(pipe) (1 << ((pipe * 8) + 7))
3831#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
3832
7eea1ddf
JB
3833#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3834#define MASTER_INTERRUPT_ENABLE (1<<31)
3835
b9055052
ZW
3836#define DEISR 0x44000
3837#define DEIMR 0x44004
3838#define DEIIR 0x44008
3839#define DEIER 0x4400c
3840
b9055052
ZW
3841#define GTISR 0x44010
3842#define GTIMR 0x44014
3843#define GTIIR 0x44018
3844#define GTIER 0x4401c
3845
7f8a8569 3846#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3847/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3848#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3849#define ILK_DPARB_GATE (1<<22)
3850#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3851#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3852#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3853#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3854#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3855#define ILK_HDCP_DISABLE (1<<25)
3856#define ILK_eDP_A_DISABLE (1<<24)
3857#define ILK_DESKTOP (1<<23)
231e54f6
DL
3858
3859#define ILK_DSPCLK_GATE_D 0x42020
3860#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3861#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3862#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3863#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3864#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3865
116ac8d2
EA
3866#define IVB_CHICKEN3 0x4200c
3867# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3868# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3869
90a88643
PZ
3870#define CHICKEN_PAR1_1 0x42080
3871#define FORCE_ARB_IDLE_PLANES (1 << 14)
3872
553bd149
ZW
3873#define DISP_ARB_CTL 0x45000
3874#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3875#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3876#define GEN7_MSG_CTL 0x45010
3877#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3878#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3879
e4e0c058 3880/* GEN7 chicken */
d71de14d
KG
3881#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3882# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3883
e4e0c058
ED
3884#define GEN7_L3CNTLREG1 0xB01C
3885#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 3886#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
3887
3888#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3889#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3890
61939d97
JB
3891#define GEN7_L3SQCREG4 0xb034
3892#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3893
db099c8f
ED
3894/* WaCatErrorRejectionIssue */
3895#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3896#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3897
79f689aa
PZ
3898#define HSW_FUSE_STRAP 0x42014
3899#define HSW_CDCLK_LIMIT (1 << 24)
3900
b9055052
ZW
3901/* PCH */
3902
23e81d69 3903/* south display engine interrupt: IBX */
776ad806
JB
3904#define SDE_AUDIO_POWER_D (1 << 27)
3905#define SDE_AUDIO_POWER_C (1 << 26)
3906#define SDE_AUDIO_POWER_B (1 << 25)
3907#define SDE_AUDIO_POWER_SHIFT (25)
3908#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3909#define SDE_GMBUS (1 << 24)
3910#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3911#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3912#define SDE_AUDIO_HDCP_MASK (3 << 22)
3913#define SDE_AUDIO_TRANSB (1 << 21)
3914#define SDE_AUDIO_TRANSA (1 << 20)
3915#define SDE_AUDIO_TRANS_MASK (3 << 20)
3916#define SDE_POISON (1 << 19)
3917/* 18 reserved */
3918#define SDE_FDI_RXB (1 << 17)
3919#define SDE_FDI_RXA (1 << 16)
3920#define SDE_FDI_MASK (3 << 16)
3921#define SDE_AUXD (1 << 15)
3922#define SDE_AUXC (1 << 14)
3923#define SDE_AUXB (1 << 13)
3924#define SDE_AUX_MASK (7 << 13)
3925/* 12 reserved */
b9055052
ZW
3926#define SDE_CRT_HOTPLUG (1 << 11)
3927#define SDE_PORTD_HOTPLUG (1 << 10)
3928#define SDE_PORTC_HOTPLUG (1 << 9)
3929#define SDE_PORTB_HOTPLUG (1 << 8)
3930#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
3931#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3932 SDE_SDVOB_HOTPLUG | \
3933 SDE_PORTB_HOTPLUG | \
3934 SDE_PORTC_HOTPLUG | \
3935 SDE_PORTD_HOTPLUG)
776ad806
JB
3936#define SDE_TRANSB_CRC_DONE (1 << 5)
3937#define SDE_TRANSB_CRC_ERR (1 << 4)
3938#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3939#define SDE_TRANSA_CRC_DONE (1 << 2)
3940#define SDE_TRANSA_CRC_ERR (1 << 1)
3941#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3942#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3943
3944/* south display engine interrupt: CPT/PPT */
3945#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3946#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3947#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3948#define SDE_AUDIO_POWER_SHIFT_CPT 29
3949#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3950#define SDE_AUXD_CPT (1 << 27)
3951#define SDE_AUXC_CPT (1 << 26)
3952#define SDE_AUXB_CPT (1 << 25)
3953#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3954#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3955#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3956#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3957#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 3958#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 3959#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 3960 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
3961 SDE_PORTD_HOTPLUG_CPT | \
3962 SDE_PORTC_HOTPLUG_CPT | \
3963 SDE_PORTB_HOTPLUG_CPT)
23e81d69 3964#define SDE_GMBUS_CPT (1 << 17)
8664281b 3965#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
3966#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3967#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3968#define SDE_FDI_RXC_CPT (1 << 8)
3969#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3970#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3971#define SDE_FDI_RXB_CPT (1 << 4)
3972#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3973#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3974#define SDE_FDI_RXA_CPT (1 << 0)
3975#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3976 SDE_AUDIO_CP_REQ_B_CPT | \
3977 SDE_AUDIO_CP_REQ_A_CPT)
3978#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3979 SDE_AUDIO_CP_CHG_B_CPT | \
3980 SDE_AUDIO_CP_CHG_A_CPT)
3981#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3982 SDE_FDI_RXB_CPT | \
3983 SDE_FDI_RXA_CPT)
b9055052
ZW
3984
3985#define SDEISR 0xc4000
3986#define SDEIMR 0xc4004
3987#define SDEIIR 0xc4008
3988#define SDEIER 0xc400c
3989
8664281b 3990#define SERR_INT 0xc4040
de032bf4 3991#define SERR_INT_POISON (1<<31)
8664281b
PZ
3992#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
3993#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
3994#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 3995#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 3996
b9055052 3997/* digital port hotplug */
7fe0b973 3998#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3999#define PORTD_HOTPLUG_ENABLE (1 << 20)
4000#define PORTD_PULSE_DURATION_2ms (0)
4001#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4002#define PORTD_PULSE_DURATION_6ms (2 << 18)
4003#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4004#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4005#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4006#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4007#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4008#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4009#define PORTC_HOTPLUG_ENABLE (1 << 12)
4010#define PORTC_PULSE_DURATION_2ms (0)
4011#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4012#define PORTC_PULSE_DURATION_6ms (2 << 10)
4013#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4014#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4015#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4016#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4017#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4018#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4019#define PORTB_HOTPLUG_ENABLE (1 << 4)
4020#define PORTB_PULSE_DURATION_2ms (0)
4021#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4022#define PORTB_PULSE_DURATION_6ms (2 << 2)
4023#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4024#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4025#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4026#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4027#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4028#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4029
4030#define PCH_GPIOA 0xc5010
4031#define PCH_GPIOB 0xc5014
4032#define PCH_GPIOC 0xc5018
4033#define PCH_GPIOD 0xc501c
4034#define PCH_GPIOE 0xc5020
4035#define PCH_GPIOF 0xc5024
4036
f0217c42
EA
4037#define PCH_GMBUS0 0xc5100
4038#define PCH_GMBUS1 0xc5104
4039#define PCH_GMBUS2 0xc5108
4040#define PCH_GMBUS3 0xc510c
4041#define PCH_GMBUS4 0xc5110
4042#define PCH_GMBUS5 0xc5120
4043
9db4a9c7
JB
4044#define _PCH_DPLL_A 0xc6014
4045#define _PCH_DPLL_B 0xc6018
e9a632a5 4046#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4047
9db4a9c7 4048#define _PCH_FPA0 0xc6040
c1858123 4049#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4050#define _PCH_FPA1 0xc6044
4051#define _PCH_FPB0 0xc6048
4052#define _PCH_FPB1 0xc604c
e9a632a5
DV
4053#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4054#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4055
4056#define PCH_DPLL_TEST 0xc606c
4057
4058#define PCH_DREF_CONTROL 0xC6200
4059#define DREF_CONTROL_MASK 0x7fc3
4060#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4061#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4062#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4063#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4064#define DREF_SSC_SOURCE_DISABLE (0<<11)
4065#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4066#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4067#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4068#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4069#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4070#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4071#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4072#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4073#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4074#define DREF_SSC4_DOWNSPREAD (0<<6)
4075#define DREF_SSC4_CENTERSPREAD (1<<6)
4076#define DREF_SSC1_DISABLE (0<<1)
4077#define DREF_SSC1_ENABLE (1<<1)
4078#define DREF_SSC4_DISABLE (0)
4079#define DREF_SSC4_ENABLE (1)
4080
4081#define PCH_RAWCLK_FREQ 0xc6204
4082#define FDL_TP1_TIMER_SHIFT 12
4083#define FDL_TP1_TIMER_MASK (3<<12)
4084#define FDL_TP2_TIMER_SHIFT 10
4085#define FDL_TP2_TIMER_MASK (3<<10)
4086#define RAWCLK_FREQ_MASK 0x3ff
4087
4088#define PCH_DPLL_TMR_CFG 0xc6208
4089
4090#define PCH_SSC4_PARMS 0xc6210
4091#define PCH_SSC4_AUX_PARMS 0xc6214
4092
8db9d77b 4093#define PCH_DPLL_SEL 0xc7000
11887397
DV
4094#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4095#define TRANS_DPLLA_SEL(pipe) 0
4096#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4097
b9055052
ZW
4098/* transcoder */
4099
275f01b2
DV
4100#define _PCH_TRANS_HTOTAL_A 0xe0000
4101#define TRANS_HTOTAL_SHIFT 16
4102#define TRANS_HACTIVE_SHIFT 0
4103#define _PCH_TRANS_HBLANK_A 0xe0004
4104#define TRANS_HBLANK_END_SHIFT 16
4105#define TRANS_HBLANK_START_SHIFT 0
4106#define _PCH_TRANS_HSYNC_A 0xe0008
4107#define TRANS_HSYNC_END_SHIFT 16
4108#define TRANS_HSYNC_START_SHIFT 0
4109#define _PCH_TRANS_VTOTAL_A 0xe000c
4110#define TRANS_VTOTAL_SHIFT 16
4111#define TRANS_VACTIVE_SHIFT 0
4112#define _PCH_TRANS_VBLANK_A 0xe0010
4113#define TRANS_VBLANK_END_SHIFT 16
4114#define TRANS_VBLANK_START_SHIFT 0
4115#define _PCH_TRANS_VSYNC_A 0xe0014
4116#define TRANS_VSYNC_END_SHIFT 16
4117#define TRANS_VSYNC_START_SHIFT 0
4118#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4119
e3b95f1e
DV
4120#define _PCH_TRANSA_DATA_M1 0xe0030
4121#define _PCH_TRANSA_DATA_N1 0xe0034
4122#define _PCH_TRANSA_DATA_M2 0xe0038
4123#define _PCH_TRANSA_DATA_N2 0xe003c
4124#define _PCH_TRANSA_LINK_M1 0xe0040
4125#define _PCH_TRANSA_LINK_N1 0xe0044
4126#define _PCH_TRANSA_LINK_M2 0xe0048
4127#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4128
b055c8f3
JB
4129/* Per-transcoder DIP controls */
4130
4131#define _VIDEO_DIP_CTL_A 0xe0200
4132#define _VIDEO_DIP_DATA_A 0xe0208
4133#define _VIDEO_DIP_GCP_A 0xe0210
4134
4135#define _VIDEO_DIP_CTL_B 0xe1200
4136#define _VIDEO_DIP_DATA_B 0xe1208
4137#define _VIDEO_DIP_GCP_B 0xe1210
4138
4139#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4140#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4141#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4142
b906487c
VS
4143#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4144#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4145#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4146
b906487c
VS
4147#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4148#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4149#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4150
4151#define VLV_TVIDEO_DIP_CTL(pipe) \
4152 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4153#define VLV_TVIDEO_DIP_DATA(pipe) \
4154 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4155#define VLV_TVIDEO_DIP_GCP(pipe) \
4156 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4157
8c5f5f7c
ED
4158/* Haswell DIP controls */
4159#define HSW_VIDEO_DIP_CTL_A 0x60200
4160#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4161#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4162#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4163#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4164#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4165#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4166#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4167#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4168#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4169#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4170#define HSW_VIDEO_DIP_GCP_A 0x60210
4171
4172#define HSW_VIDEO_DIP_CTL_B 0x61200
4173#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4174#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4175#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4176#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4177#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4178#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4179#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4180#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4181#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4182#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4183#define HSW_VIDEO_DIP_GCP_B 0x61210
4184
7d9bcebe
RV
4185#define HSW_TVIDEO_DIP_CTL(trans) \
4186 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4187#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4188 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
c8bb75af
LD
4189#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4190 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
7d9bcebe
RV
4191#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4192 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4193#define HSW_TVIDEO_DIP_GCP(trans) \
4194 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4195#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4196 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4197
3f51e471
RV
4198#define HSW_STEREO_3D_CTL_A 0x70020
4199#define S3D_ENABLE (1<<31)
4200#define HSW_STEREO_3D_CTL_B 0x71020
4201
4202#define HSW_STEREO_3D_CTL(trans) \
4203 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4204
275f01b2
DV
4205#define _PCH_TRANS_HTOTAL_B 0xe1000
4206#define _PCH_TRANS_HBLANK_B 0xe1004
4207#define _PCH_TRANS_HSYNC_B 0xe1008
4208#define _PCH_TRANS_VTOTAL_B 0xe100c
4209#define _PCH_TRANS_VBLANK_B 0xe1010
4210#define _PCH_TRANS_VSYNC_B 0xe1014
4211#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4212
4213#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4214#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4215#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4216#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4217#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4218#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4219#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4220 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4221
e3b95f1e
DV
4222#define _PCH_TRANSB_DATA_M1 0xe1030
4223#define _PCH_TRANSB_DATA_N1 0xe1034
4224#define _PCH_TRANSB_DATA_M2 0xe1038
4225#define _PCH_TRANSB_DATA_N2 0xe103c
4226#define _PCH_TRANSB_LINK_M1 0xe1040
4227#define _PCH_TRANSB_LINK_N1 0xe1044
4228#define _PCH_TRANSB_LINK_M2 0xe1048
4229#define _PCH_TRANSB_LINK_N2 0xe104c
4230
4231#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4232#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4233#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4234#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4235#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4236#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4237#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4238#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4239
ab9412ba
DV
4240#define _PCH_TRANSACONF 0xf0008
4241#define _PCH_TRANSBCONF 0xf1008
4242#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4243#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4244#define TRANS_DISABLE (0<<31)
4245#define TRANS_ENABLE (1<<31)
4246#define TRANS_STATE_MASK (1<<30)
4247#define TRANS_STATE_DISABLE (0<<30)
4248#define TRANS_STATE_ENABLE (1<<30)
4249#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4250#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4251#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4252#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4253#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4254#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4255#define TRANS_INTERLACED (3<<21)
7c26e5c6 4256#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4257#define TRANS_8BPC (0<<5)
4258#define TRANS_10BPC (1<<5)
4259#define TRANS_6BPC (2<<5)
4260#define TRANS_12BPC (3<<5)
4261
ce40141f
DV
4262#define _TRANSA_CHICKEN1 0xf0060
4263#define _TRANSB_CHICKEN1 0xf1060
4264#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4265#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4266#define _TRANSA_CHICKEN2 0xf0064
4267#define _TRANSB_CHICKEN2 0xf1064
4268#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4269#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4270#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4271#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4272#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4273#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4274
291427f5
JB
4275#define SOUTH_CHICKEN1 0xc2000
4276#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4277#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4278#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4279#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4280#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4281#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4282#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4283#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4284#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4285
9db4a9c7
JB
4286#define _FDI_RXA_CHICKEN 0xc200c
4287#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4288#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4289#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4290#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4291
382b0936
JB
4292#define SOUTH_DSPCLK_GATE_D 0xc2020
4293#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 4294#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4295
b9055052 4296/* CPU: FDI_TX */
9db4a9c7
JB
4297#define _FDI_TXA_CTL 0x60100
4298#define _FDI_TXB_CTL 0x61100
4299#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4300#define FDI_TX_DISABLE (0<<31)
4301#define FDI_TX_ENABLE (1<<31)
4302#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4303#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4304#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4305#define FDI_LINK_TRAIN_NONE (3<<28)
4306#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4307#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4308#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4309#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4310#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4311#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4312#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4313#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4314/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4315 SNB has different settings. */
4316/* SNB A-stepping */
4317#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4318#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4319#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4320#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4321/* SNB B-stepping */
4322#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4323#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4324#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4325#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4326#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4327#define FDI_DP_PORT_WIDTH_SHIFT 19
4328#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4329#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4330#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4331/* Ironlake: hardwired to 1 */
b9055052 4332#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4333
4334/* Ivybridge has different bits for lolz */
4335#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4336#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4337#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4338#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4339
b9055052 4340/* both Tx and Rx */
c4f9c4c2 4341#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4342#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4343#define FDI_SCRAMBLING_ENABLE (0<<7)
4344#define FDI_SCRAMBLING_DISABLE (1<<7)
4345
4346/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4347#define _FDI_RXA_CTL 0xf000c
4348#define _FDI_RXB_CTL 0xf100c
4349#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4350#define FDI_RX_ENABLE (1<<31)
b9055052 4351/* train, dp width same as FDI_TX */
357555c0
JB
4352#define FDI_FS_ERRC_ENABLE (1<<27)
4353#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4354#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4355#define FDI_8BPC (0<<16)
4356#define FDI_10BPC (1<<16)
4357#define FDI_6BPC (2<<16)
4358#define FDI_12BPC (3<<16)
3e68320e 4359#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4360#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4361#define FDI_RX_PLL_ENABLE (1<<13)
4362#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4363#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4364#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4365#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4366#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4367#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4368/* CPT */
4369#define FDI_AUTO_TRAINING (1<<10)
4370#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4371#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4372#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4373#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4374#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4375
04945641
PZ
4376#define _FDI_RXA_MISC 0xf0010
4377#define _FDI_RXB_MISC 0xf1010
4378#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4379#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4380#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4381#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4382#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4383#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4384#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4385#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4386
9db4a9c7
JB
4387#define _FDI_RXA_TUSIZE1 0xf0030
4388#define _FDI_RXA_TUSIZE2 0xf0038
4389#define _FDI_RXB_TUSIZE1 0xf1030
4390#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4391#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4392#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4393
4394/* FDI_RX interrupt register format */
4395#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4396#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4397#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4398#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4399#define FDI_RX_FS_CODE_ERR (1<<6)
4400#define FDI_RX_FE_CODE_ERR (1<<5)
4401#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4402#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4403#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4404#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4405#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4406
9db4a9c7
JB
4407#define _FDI_RXA_IIR 0xf0014
4408#define _FDI_RXA_IMR 0xf0018
4409#define _FDI_RXB_IIR 0xf1014
4410#define _FDI_RXB_IMR 0xf1018
4411#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4412#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4413
4414#define FDI_PLL_CTL_1 0xfe000
4415#define FDI_PLL_CTL_2 0xfe004
4416
b9055052
ZW
4417#define PCH_LVDS 0xe1180
4418#define LVDS_DETECTED (1 << 1)
4419
98364379 4420/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4421#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4422#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4423#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4424#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4425#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4426
4427#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4428#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4429#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4430#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4431#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4432
453c5420
JB
4433#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4434#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4435#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4436 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4437#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4438 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4439#define VLV_PIPE_PP_DIVISOR(pipe) \
4440 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4441
b9055052
ZW
4442#define PCH_PP_STATUS 0xc7200
4443#define PCH_PP_CONTROL 0xc7204
4a655f04 4444#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4445#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4446#define EDP_FORCE_VDD (1 << 3)
4447#define EDP_BLC_ENABLE (1 << 2)
4448#define PANEL_POWER_RESET (1 << 1)
4449#define PANEL_POWER_OFF (0 << 0)
4450#define PANEL_POWER_ON (1 << 0)
4451#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4452#define PANEL_PORT_SELECT_MASK (3 << 30)
4453#define PANEL_PORT_SELECT_LVDS (0 << 30)
4454#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 4455#define EDP_PANEL (1 << 30)
f01eca2e
KP
4456#define PANEL_PORT_SELECT_DPC (2 << 30)
4457#define PANEL_PORT_SELECT_DPD (3 << 30)
4458#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4459#define PANEL_POWER_UP_DELAY_SHIFT 16
4460#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4461#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4462
b9055052 4463#define PCH_PP_OFF_DELAYS 0xc720c
82ed61fa
DV
4464#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4465#define PANEL_POWER_PORT_LVDS (0 << 30)
4466#define PANEL_POWER_PORT_DP_A (1 << 30)
4467#define PANEL_POWER_PORT_DP_C (2 << 30)
4468#define PANEL_POWER_PORT_DP_D (3 << 30)
f01eca2e
KP
4469#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4470#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4471#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4472#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4473
b9055052 4474#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4475#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4476#define PP_REFERENCE_DIVIDER_SHIFT 8
4477#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4478#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4479
5eb08b69
ZW
4480#define PCH_DP_B 0xe4100
4481#define PCH_DPB_AUX_CH_CTL 0xe4110
4482#define PCH_DPB_AUX_CH_DATA1 0xe4114
4483#define PCH_DPB_AUX_CH_DATA2 0xe4118
4484#define PCH_DPB_AUX_CH_DATA3 0xe411c
4485#define PCH_DPB_AUX_CH_DATA4 0xe4120
4486#define PCH_DPB_AUX_CH_DATA5 0xe4124
4487
4488#define PCH_DP_C 0xe4200
4489#define PCH_DPC_AUX_CH_CTL 0xe4210
4490#define PCH_DPC_AUX_CH_DATA1 0xe4214
4491#define PCH_DPC_AUX_CH_DATA2 0xe4218
4492#define PCH_DPC_AUX_CH_DATA3 0xe421c
4493#define PCH_DPC_AUX_CH_DATA4 0xe4220
4494#define PCH_DPC_AUX_CH_DATA5 0xe4224
4495
4496#define PCH_DP_D 0xe4300
4497#define PCH_DPD_AUX_CH_CTL 0xe4310
4498#define PCH_DPD_AUX_CH_DATA1 0xe4314
4499#define PCH_DPD_AUX_CH_DATA2 0xe4318
4500#define PCH_DPD_AUX_CH_DATA3 0xe431c
4501#define PCH_DPD_AUX_CH_DATA4 0xe4320
4502#define PCH_DPD_AUX_CH_DATA5 0xe4324
4503
8db9d77b
ZW
4504/* CPT */
4505#define PORT_TRANS_A_SEL_CPT 0
4506#define PORT_TRANS_B_SEL_CPT (1<<29)
4507#define PORT_TRANS_C_SEL_CPT (2<<29)
4508#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4509#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4510#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4511#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4512
4513#define TRANS_DP_CTL_A 0xe0300
4514#define TRANS_DP_CTL_B 0xe1300
4515#define TRANS_DP_CTL_C 0xe2300
23670b32 4516#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4517#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4518#define TRANS_DP_PORT_SEL_B (0<<29)
4519#define TRANS_DP_PORT_SEL_C (1<<29)
4520#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4521#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4522#define TRANS_DP_PORT_SEL_MASK (3<<29)
4523#define TRANS_DP_AUDIO_ONLY (1<<26)
4524#define TRANS_DP_ENH_FRAMING (1<<18)
4525#define TRANS_DP_8BPC (0<<9)
4526#define TRANS_DP_10BPC (1<<9)
4527#define TRANS_DP_6BPC (2<<9)
4528#define TRANS_DP_12BPC (3<<9)
220cad3c 4529#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4530#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4531#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4532#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4533#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4534#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4535
4536/* SNB eDP training params */
4537/* SNB A-stepping */
4538#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4539#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4540#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4541#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4542/* SNB B-stepping */
3c5a62b5
YL
4543#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4544#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4545#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4546#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4547#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4548#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4549
1a2eb460
KP
4550/* IVB */
4551#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4552#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4553#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4554#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4555#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4556#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4557#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4558
4559/* legacy values */
4560#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4561#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4562#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4563#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4564#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4565
4566#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4567
cae5852d 4568#define FORCEWAKE 0xA18C
575155a9
JB
4569#define FORCEWAKE_VLV 0x1300b0
4570#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4571#define FORCEWAKE_MEDIA_VLV 0x1300b8
4572#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4573#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4574#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4575#define VLV_GTLC_WAKE_CTRL 0x130090
4576#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4577#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4578#define FORCEWAKE_KERNEL 0x1
4579#define FORCEWAKE_USER 0x2
8d715f00
KP
4580#define FORCEWAKE_MT_ACK 0x130040
4581#define ECOBUS 0xa180
4582#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4583
dd202c6d
BW
4584#define GTFIFODBG 0x120000
4585#define GT_FIFO_CPU_ERROR_MASK 7
4586#define GT_FIFO_OVFERR (1<<2)
4587#define GT_FIFO_IAWRERR (1<<1)
4588#define GT_FIFO_IARDERR (1<<0)
4589
91355834 4590#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4591#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4592
05e21cc4
BW
4593#define HSW_IDICR 0x9008
4594#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4595#define HSW_EDRAM_PRESENT 0x120010
4596
80e829fa
DV
4597#define GEN6_UCGCTL1 0x9400
4598# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4599# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4600
406478dc 4601#define GEN6_UCGCTL2 0x9404
0f846f81 4602# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4603# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4604# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4605# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4606# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4607
e3f33d46
JB
4608#define GEN7_UCGCTL4 0x940c
4609#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4610
3b8d8d91 4611#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4612#define GEN6_TURBO_DISABLE (1<<31)
4613#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4614#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4615#define GEN6_OFFSET(x) ((x)<<19)
4616#define GEN6_AGGRESSIVE_TURBO (0<<15)
4617#define GEN6_RC_VIDEO_FREQ 0xA00C
4618#define GEN6_RC_CONTROL 0xA090
4619#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4620#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4621#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4622#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4623#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4624#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4625#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4626#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4627#define GEN6_RP_DOWN_TIMEOUT 0xA010
4628#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4629#define GEN6_RPSTAT1 0xA01C
ccab5c82 4630#define GEN6_CAGF_SHIFT 8
f82855d3 4631#define HSW_CAGF_SHIFT 7
ccab5c82 4632#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4633#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4634#define GEN6_RP_CONTROL 0xA024
4635#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4636#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4637#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4638#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4639#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4640#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4641#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4642#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4643#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4644#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4645#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4646#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4647#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4648#define GEN6_RP_UP_THRESHOLD 0xA02C
4649#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4650#define GEN6_RP_CUR_UP_EI 0xA050
4651#define GEN6_CURICONT_MASK 0xffffff
4652#define GEN6_RP_CUR_UP 0xA054
4653#define GEN6_CURBSYTAVG_MASK 0xffffff
4654#define GEN6_RP_PREV_UP 0xA058
4655#define GEN6_RP_CUR_DOWN_EI 0xA05C
4656#define GEN6_CURIAVG_MASK 0xffffff
4657#define GEN6_RP_CUR_DOWN 0xA060
4658#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4659#define GEN6_RP_UP_EI 0xA068
4660#define GEN6_RP_DOWN_EI 0xA06C
4661#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4662#define GEN6_RC_STATE 0xA094
4663#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4664#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4665#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4666#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4667#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4668#define GEN6_RC_SLEEP 0xA0B0
4669#define GEN6_RC1e_THRESHOLD 0xA0B4
4670#define GEN6_RC6_THRESHOLD 0xA0B8
4671#define GEN6_RC6p_THRESHOLD 0xA0BC
4672#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4673#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4674
4675#define GEN6_PMISR 0x44020
4912d041 4676#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4677#define GEN6_PMIIR 0x44028
4678#define GEN6_PMIER 0x4402C
4679#define GEN6_PM_MBOX_EVENT (1<<25)
4680#define GEN6_PM_THERMAL_EVENT (1<<24)
4681#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4682#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4683#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4684#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4685#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 4686#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
4687 GEN6_PM_RP_DOWN_THRESHOLD | \
4688 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4689
cce66a28
BW
4690#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4691#define GEN6_GT_GFX_RC6 0x138108
4692#define GEN6_GT_GFX_RC6p 0x13810C
4693#define GEN6_GT_GFX_RC6pp 0x138110
4694
8fd26859
CW
4695#define GEN6_PCODE_MAILBOX 0x138124
4696#define GEN6_PCODE_READY (1<<31)
a6044e23 4697#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4698#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4699#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4700#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4701#define GEN6_PCODE_READ_RC6VIDS 0x5
7083e050
BW
4702#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4703#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4704#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4705#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4706#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4707
4d85529d
BW
4708#define GEN6_GT_CORE_STATUS 0x138060
4709#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4710#define GEN6_RCn_MASK 7
4711#define GEN6_RC0 0
4712#define GEN6_RC3 2
4713#define GEN6_RC6 3
4714#define GEN6_RC7 4
4715
e3689190
BW
4716#define GEN7_MISCCPCTL (0x9424)
4717#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4718
4719/* IVYBRIDGE DPF */
4720#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4721#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4722#define GEN7_PARITY_ERROR_VALID (1<<13)
4723#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4724#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4725#define GEN7_PARITY_ERROR_ROW(reg) \
4726 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4727#define GEN7_PARITY_ERROR_BANK(reg) \
4728 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4729#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4730 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4731#define GEN7_L3CDERRST1_ENABLE (1<<7)
4732
b9524a1e
BW
4733#define GEN7_L3LOG_BASE 0xB070
4734#define GEN7_L3LOG_SIZE 0x80
4735
12f3382b
JB
4736#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4737#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4738#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4739#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4740
8ab43976
JB
4741#define GEN7_ROW_CHICKEN2 0xe4f4
4742#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4743#define DOP_CLOCK_GATING_DISABLE (1<<0)
4744
f4ba9f81 4745#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4746#define INTEL_AUDIO_DEVCL 0x808629FB
4747#define INTEL_AUDIO_DEVBLC 0x80862801
4748#define INTEL_AUDIO_DEVCTG 0x80862802
4749
4750#define G4X_AUD_CNTL_ST 0x620B4
4751#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4752#define G4X_ELDV_DEVCTG (1 << 14)
4753#define G4X_ELD_ADDR (0xf << 5)
4754#define G4X_ELD_ACK (1 << 4)
4755#define G4X_HDMIW_HDMIEDID 0x6210C
4756
1202b4c6 4757#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4758#define IBX_HDMIW_HDMIEDID_B 0xE2150
4759#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4760 IBX_HDMIW_HDMIEDID_A, \
4761 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4762#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4763#define IBX_AUD_CNTL_ST_B 0xE21B4
4764#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4765 IBX_AUD_CNTL_ST_A, \
4766 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4767#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4768#define IBX_ELD_ADDRESS (0x1f << 5)
4769#define IBX_ELD_ACK (1 << 4)
4770#define IBX_AUD_CNTL_ST2 0xE20C0
4771#define IBX_ELD_VALIDB (1 << 0)
4772#define IBX_CP_READYB (1 << 1)
4773
4774#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4775#define CPT_HDMIW_HDMIEDID_B 0xE5150
4776#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4777 CPT_HDMIW_HDMIEDID_A, \
4778 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4779#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4780#define CPT_AUD_CNTL_ST_B 0xE51B4
4781#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4782 CPT_AUD_CNTL_ST_A, \
4783 CPT_AUD_CNTL_ST_B)
1202b4c6 4784#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4785
ae662d31
EA
4786/* These are the 4 32-bit write offset registers for each stream
4787 * output buffer. It determines the offset from the
4788 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4789 */
4790#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4791
b6daa025 4792#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4793#define IBX_AUD_CONFIG_B 0xe2100
4794#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4795 IBX_AUD_CONFIG_A, \
4796 IBX_AUD_CONFIG_B)
b6daa025 4797#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4798#define CPT_AUD_CONFIG_B 0xe5100
4799#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4800 CPT_AUD_CONFIG_A, \
4801 CPT_AUD_CONFIG_B)
b6daa025
WF
4802#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4803#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4804#define AUD_CONFIG_UPPER_N_SHIFT 20
4805#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4806#define AUD_CONFIG_LOWER_N_SHIFT 4
4807#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4808#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4809#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4810#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4811
9a78b6cc
WX
4812/* HSW Audio */
4813#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4814#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4815#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4816 HSW_AUD_CONFIG_A, \
4817 HSW_AUD_CONFIG_B)
4818
4819#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4820#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4821#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4822 HSW_AUD_MISC_CTRL_A, \
4823 HSW_AUD_MISC_CTRL_B)
4824
4825#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4826#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4827#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4828 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4829 HSW_AUD_DIP_ELD_CTRL_ST_B)
4830
4831/* Audio Digital Converter */
4832#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4833#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4834#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4835 HSW_AUD_DIG_CNVT_1, \
4836 HSW_AUD_DIG_CNVT_2)
9b138a83 4837#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4838
4839#define HSW_AUD_EDID_DATA_A 0x65050
4840#define HSW_AUD_EDID_DATA_B 0x65150
4841#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4842 HSW_AUD_EDID_DATA_A, \
4843 HSW_AUD_EDID_DATA_B)
4844
4845#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4846#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4847#define AUDIO_INACTIVE_C (1<<11)
4848#define AUDIO_INACTIVE_B (1<<7)
4849#define AUDIO_INACTIVE_A (1<<3)
4850#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4851#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4852#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4853#define AUDIO_ELD_VALID_A (1<<0)
4854#define AUDIO_ELD_VALID_B (1<<4)
4855#define AUDIO_ELD_VALID_C (1<<8)
4856#define AUDIO_CP_READY_A (1<<1)
4857#define AUDIO_CP_READY_B (1<<5)
4858#define AUDIO_CP_READY_C (1<<9)
4859
9eb3a752 4860/* HSW Power Wells */
fa42e23c
PZ
4861#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4862#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4863#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4864#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
4865#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
4866#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 4867#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4868#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4869#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4870#define HSW_PWR_WELL_FORCE_ON (1<<19)
4871#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4872
e7e104c3 4873/* Per-pipe DDI Function Control */
ad80a810
PZ
4874#define TRANS_DDI_FUNC_CTL_A 0x60400
4875#define TRANS_DDI_FUNC_CTL_B 0x61400
4876#define TRANS_DDI_FUNC_CTL_C 0x62400
4877#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4878#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4879 TRANS_DDI_FUNC_CTL_B)
4880#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 4881/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
4882#define TRANS_DDI_PORT_MASK (7<<28)
4883#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4884#define TRANS_DDI_PORT_NONE (0<<28)
4885#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4886#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4887#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4888#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4889#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4890#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4891#define TRANS_DDI_BPC_MASK (7<<20)
4892#define TRANS_DDI_BPC_8 (0<<20)
4893#define TRANS_DDI_BPC_10 (1<<20)
4894#define TRANS_DDI_BPC_6 (2<<20)
4895#define TRANS_DDI_BPC_12 (3<<20)
4896#define TRANS_DDI_PVSYNC (1<<17)
4897#define TRANS_DDI_PHSYNC (1<<16)
4898#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4899#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4900#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4901#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4902#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4903#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 4904
0e87f667
ED
4905/* DisplayPort Transport Control */
4906#define DP_TP_CTL_A 0x64040
4907#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4908#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4909#define DP_TP_CTL_ENABLE (1<<31)
4910#define DP_TP_CTL_MODE_SST (0<<27)
4911#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4912#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4913#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4914#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4915#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4916#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4917#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4918#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4919#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4920#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4921
e411b2c1
ED
4922/* DisplayPort Transport Status */
4923#define DP_TP_STATUS_A 0x64044
4924#define DP_TP_STATUS_B 0x64144
5e49cea6 4925#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4926#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4927#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4928
03f896a1
ED
4929/* DDI Buffer Control */
4930#define DDI_BUF_CTL_A 0x64000
4931#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4932#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4933#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4934#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4935#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4936#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4937#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4938#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 4939#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
4940#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4941#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
4942#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4943#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 4944#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 4945#define DDI_BUF_IS_IDLE (1<<7)
79935fca 4946#define DDI_A_4_LANES (1<<4)
17aa6be9 4947#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
4948#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4949
bb879a44
ED
4950/* DDI Buffer Translations */
4951#define DDI_BUF_TRANS_A 0x64E00
4952#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 4953#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 4954
7501a4d8
ED
4955/* Sideband Interface (SBI) is programmed indirectly, via
4956 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4957 * which contains the payload */
5e49cea6
PZ
4958#define SBI_ADDR 0xC6000
4959#define SBI_DATA 0xC6004
7501a4d8 4960#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
4961#define SBI_CTL_DEST_ICLK (0x0<<16)
4962#define SBI_CTL_DEST_MPHY (0x1<<16)
4963#define SBI_CTL_OP_IORD (0x2<<8)
4964#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
4965#define SBI_CTL_OP_CRRD (0x6<<8)
4966#define SBI_CTL_OP_CRWR (0x7<<8)
4967#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
4968#define SBI_RESPONSE_SUCCESS (0x0<<1)
4969#define SBI_BUSY (0x1<<0)
4970#define SBI_READY (0x0<<0)
52f025ef 4971
ccf1c867 4972/* SBI offsets */
5e49cea6 4973#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
4974#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4975#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4976#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4977#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 4978#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 4979#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 4980#define SBI_SSCCTL 0x020c
ccf1c867 4981#define SBI_SSCCTL6 0x060C
dde86e2d 4982#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 4983#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
4984#define SBI_SSCAUXDIV6 0x0610
4985#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 4986#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
4987#define SBI_GEN0 0x1f00
4988#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 4989
52f025ef 4990/* LPT PIXCLK_GATE */
5e49cea6 4991#define PIXCLK_GATE 0xC6020
745ca3be
PZ
4992#define PIXCLK_GATE_UNGATE (1<<0)
4993#define PIXCLK_GATE_GATE (0<<0)
52f025ef 4994
e93ea06a 4995/* SPLL */
5e49cea6 4996#define SPLL_CTL 0x46020
e93ea06a 4997#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
4998#define SPLL_PLL_SSC (1<<28)
4999#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
5000#define SPLL_PLL_FREQ_810MHz (0<<26)
5001#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 5002
4dffc404 5003/* WRPLL */
5e49cea6
PZ
5004#define WRPLL_CTL1 0x46040
5005#define WRPLL_CTL2 0x46060
5006#define WRPLL_PLL_ENABLE (1<<31)
5007#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5008#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5009#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5010/* WRPLL divider programming */
5e49cea6
PZ
5011#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5012#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5013#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 5014
fec9181c
ED
5015/* Port clock selection */
5016#define PORT_CLK_SEL_A 0x46100
5017#define PORT_CLK_SEL_B 0x46104
5e49cea6 5018#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5019#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5020#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5021#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5022#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5023#define PORT_CLK_SEL_WRPLL1 (4<<29)
5024#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5025#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 5026
bb523fc0
PZ
5027/* Transcoder clock selection */
5028#define TRANS_CLK_SEL_A 0x46140
5029#define TRANS_CLK_SEL_B 0x46144
5030#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5031/* For each transcoder, we need to select the corresponding port clock */
5032#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5033#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5034
c9809791
PZ
5035#define _TRANSA_MSA_MISC 0x60410
5036#define _TRANSB_MSA_MISC 0x61410
5037#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5038 _TRANSB_MSA_MISC)
5039#define TRANS_MSA_SYNC_CLK (1<<0)
5040#define TRANS_MSA_6_BPC (0<<5)
5041#define TRANS_MSA_8_BPC (1<<5)
5042#define TRANS_MSA_10_BPC (2<<5)
5043#define TRANS_MSA_12_BPC (3<<5)
5044#define TRANS_MSA_16_BPC (4<<5)
dae84799 5045
90e8d31c 5046/* LCPLL Control */
5e49cea6 5047#define LCPLL_CTL 0x130040
90e8d31c
ED
5048#define LCPLL_PLL_DISABLE (1<<31)
5049#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5050#define LCPLL_CLK_FREQ_MASK (3<<26)
5051#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 5052#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5053#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5054#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5055#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5056#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5057
5058#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5059#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5060#define D_COMP_COMP_FORCE (1<<8)
5061#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5062
69e94b7e
ED
5063/* Pipe WM_LINETIME - watermark line time */
5064#define PIPE_WM_LINETIME_A 0x45270
5065#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5066#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5067 PIPE_WM_LINETIME_B)
5068#define PIPE_WM_LINETIME_MASK (0x1ff)
5069#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5070#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5071#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5072
5073/* SFUSE_STRAP */
5e49cea6 5074#define SFUSE_STRAP 0xc2014
96d6e350
ED
5075#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5076#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5077#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5078
801bcfff
PZ
5079#define WM_MISC 0x45260
5080#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5081
1544d9d5
ED
5082#define WM_DBG 0x45280
5083#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5084#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5085#define WM_DBG_DISALLOW_SPRITE (1<<2)
5086
86d3efce
VS
5087/* pipe CSC */
5088#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5089#define _PIPE_A_CSC_COEFF_BY 0x49014
5090#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5091#define _PIPE_A_CSC_COEFF_BU 0x4901c
5092#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5093#define _PIPE_A_CSC_COEFF_BV 0x49024
5094#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5095#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5096#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5097#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5098#define _PIPE_A_CSC_PREOFF_HI 0x49030
5099#define _PIPE_A_CSC_PREOFF_ME 0x49034
5100#define _PIPE_A_CSC_PREOFF_LO 0x49038
5101#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5102#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5103#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5104
5105#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5106#define _PIPE_B_CSC_COEFF_BY 0x49114
5107#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5108#define _PIPE_B_CSC_COEFF_BU 0x4911c
5109#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5110#define _PIPE_B_CSC_COEFF_BV 0x49124
5111#define _PIPE_B_CSC_MODE 0x49128
5112#define _PIPE_B_CSC_PREOFF_HI 0x49130
5113#define _PIPE_B_CSC_PREOFF_ME 0x49134
5114#define _PIPE_B_CSC_PREOFF_LO 0x49138
5115#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5116#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5117#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5118
86d3efce
VS
5119#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5120#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5121#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5122#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5123#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5124#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5125#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5126#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5127#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5128#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5129#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5130#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5131#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5132
585fb111 5133#endif /* _I915_REG_H_ */
This page took 1.220535 seconds and 5 git commands to generate.