drm/i915: Refactor execlists default context pinning
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
465c120c 51/* Primary plane formats for gen <= 3 */
568db4f2 52static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
53 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
465c120c 55 DRM_FORMAT_XRGB1555,
67fe7dc5 56 DRM_FORMAT_XRGB8888,
465c120c
MR
57};
58
59/* Primary plane formats for gen >= 4 */
568db4f2 60static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
61 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
465c120c 73 DRM_FORMAT_XBGR8888,
67fe7dc5 74 DRM_FORMAT_ARGB8888,
465c120c
MR
75 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
465c120c 77 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
78 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
465c120c
MR
82};
83
3d7d6510
MR
84/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
f1f644dc 89static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 90 struct intel_crtc_state *pipe_config);
18442d08 91static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 92 struct intel_crtc_state *pipe_config);
f1f644dc 93
eb1bfe80
JB
94static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
5b18e57c
DV
98static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 105static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 106static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
c30fec65
VS
150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
152{
153 u32 val;
154 int divider;
155
bfa7df01
VS
156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
c30fec65
VS
166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
bfa7df01
VS
177}
178
e7dc33f3
VS
179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 181{
e7dc33f3
VS
182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
183}
d2acd215 184
e7dc33f3
VS
185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
187{
19ab4ed3 188 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
189 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
190 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
191}
192
e7dc33f3
VS
193static int
194intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 195{
79e50a4f
JN
196 uint32_t clkcfg;
197
e7dc33f3 198 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
199 clkcfg = I915_READ(CLKCFG);
200 switch (clkcfg & CLKCFG_FSB_MASK) {
201 case CLKCFG_FSB_400:
e7dc33f3 202 return 100000;
79e50a4f 203 case CLKCFG_FSB_533:
e7dc33f3 204 return 133333;
79e50a4f 205 case CLKCFG_FSB_667:
e7dc33f3 206 return 166667;
79e50a4f 207 case CLKCFG_FSB_800:
e7dc33f3 208 return 200000;
79e50a4f 209 case CLKCFG_FSB_1067:
e7dc33f3 210 return 266667;
79e50a4f 211 case CLKCFG_FSB_1333:
e7dc33f3 212 return 333333;
79e50a4f
JN
213 /* these two are just a guess; one of them might be right */
214 case CLKCFG_FSB_1600:
215 case CLKCFG_FSB_1600_ALT:
e7dc33f3 216 return 400000;
79e50a4f 217 default:
e7dc33f3 218 return 133333;
79e50a4f
JN
219 }
220}
221
19ab4ed3 222void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
223{
224 if (HAS_PCH_SPLIT(dev_priv))
225 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
226 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
227 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
228 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
229 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
230 else
231 return; /* no rawclk on other platforms, or no need to know it */
232
233 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
234}
235
bfa7df01
VS
236static void intel_update_czclk(struct drm_i915_private *dev_priv)
237{
666a4537 238 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
239 return;
240
241 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
242 CCK_CZ_CLOCK_CONTROL);
243
244 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
245}
246
021357ac 247static inline u32 /* units of 100MHz */
21a727b3
VS
248intel_fdi_link_freq(struct drm_i915_private *dev_priv,
249 const struct intel_crtc_state *pipe_config)
021357ac 250{
21a727b3
VS
251 if (HAS_DDI(dev_priv))
252 return pipe_config->port_clock; /* SPLL */
253 else if (IS_GEN5(dev_priv))
254 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 255 else
21a727b3 256 return 270000;
021357ac
CW
257}
258
5d536e28 259static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 260 .dot = { .min = 25000, .max = 350000 },
9c333719 261 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 262 .n = { .min = 2, .max = 16 },
0206e353
AJ
263 .m = { .min = 96, .max = 140 },
264 .m1 = { .min = 18, .max = 26 },
265 .m2 = { .min = 6, .max = 16 },
266 .p = { .min = 4, .max = 128 },
267 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
268 .p2 = { .dot_limit = 165000,
269 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
270};
271
5d536e28
DV
272static const intel_limit_t intel_limits_i8xx_dvo = {
273 .dot = { .min = 25000, .max = 350000 },
9c333719 274 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 275 .n = { .min = 2, .max = 16 },
5d536e28
DV
276 .m = { .min = 96, .max = 140 },
277 .m1 = { .min = 18, .max = 26 },
278 .m2 = { .min = 6, .max = 16 },
279 .p = { .min = 4, .max = 128 },
280 .p1 = { .min = 2, .max = 33 },
281 .p2 = { .dot_limit = 165000,
282 .p2_slow = 4, .p2_fast = 4 },
283};
284
e4b36699 285static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 286 .dot = { .min = 25000, .max = 350000 },
9c333719 287 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 288 .n = { .min = 2, .max = 16 },
0206e353
AJ
289 .m = { .min = 96, .max = 140 },
290 .m1 = { .min = 18, .max = 26 },
291 .m2 = { .min = 6, .max = 16 },
292 .p = { .min = 4, .max = 128 },
293 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
294 .p2 = { .dot_limit = 165000,
295 .p2_slow = 14, .p2_fast = 7 },
e4b36699 296};
273e27ca 297
e4b36699 298static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
299 .dot = { .min = 20000, .max = 400000 },
300 .vco = { .min = 1400000, .max = 2800000 },
301 .n = { .min = 1, .max = 6 },
302 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
303 .m1 = { .min = 8, .max = 18 },
304 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
305 .p = { .min = 5, .max = 80 },
306 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
307 .p2 = { .dot_limit = 200000,
308 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
309};
310
311static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
312 .dot = { .min = 20000, .max = 400000 },
313 .vco = { .min = 1400000, .max = 2800000 },
314 .n = { .min = 1, .max = 6 },
315 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
316 .m1 = { .min = 8, .max = 18 },
317 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
318 .p = { .min = 7, .max = 98 },
319 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
320 .p2 = { .dot_limit = 112000,
321 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
322};
323
273e27ca 324
e4b36699 325static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 1750000, .max = 3500000},
328 .n = { .min = 1, .max = 4 },
329 .m = { .min = 104, .max = 138 },
330 .m1 = { .min = 17, .max = 23 },
331 .m2 = { .min = 5, .max = 11 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 1, .max = 3},
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 10,
336 .p2_fast = 10
044c7c41 337 },
e4b36699
KP
338};
339
340static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
341 .dot = { .min = 22000, .max = 400000 },
342 .vco = { .min = 1750000, .max = 3500000},
343 .n = { .min = 1, .max = 4 },
344 .m = { .min = 104, .max = 138 },
345 .m1 = { .min = 16, .max = 23 },
346 .m2 = { .min = 5, .max = 11 },
347 .p = { .min = 5, .max = 80 },
348 .p1 = { .min = 1, .max = 8},
349 .p2 = { .dot_limit = 165000,
350 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
351};
352
353static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
354 .dot = { .min = 20000, .max = 115000 },
355 .vco = { .min = 1750000, .max = 3500000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 104, .max = 138 },
358 .m1 = { .min = 17, .max = 23 },
359 .m2 = { .min = 5, .max = 11 },
360 .p = { .min = 28, .max = 112 },
361 .p1 = { .min = 2, .max = 8 },
362 .p2 = { .dot_limit = 0,
363 .p2_slow = 14, .p2_fast = 14
044c7c41 364 },
e4b36699
KP
365};
366
367static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
368 .dot = { .min = 80000, .max = 224000 },
369 .vco = { .min = 1750000, .max = 3500000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 104, .max = 138 },
372 .m1 = { .min = 17, .max = 23 },
373 .m2 = { .min = 5, .max = 11 },
374 .p = { .min = 14, .max = 42 },
375 .p1 = { .min = 2, .max = 6 },
376 .p2 = { .dot_limit = 0,
377 .p2_slow = 7, .p2_fast = 7
044c7c41 378 },
e4b36699
KP
379};
380
f2b115e6 381static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
382 .dot = { .min = 20000, .max = 400000},
383 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 384 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
385 .n = { .min = 3, .max = 6 },
386 .m = { .min = 2, .max = 256 },
273e27ca 387 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
388 .m1 = { .min = 0, .max = 0 },
389 .m2 = { .min = 0, .max = 254 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
392 .p2 = { .dot_limit = 200000,
393 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
394};
395
f2b115e6 396static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
397 .dot = { .min = 20000, .max = 400000 },
398 .vco = { .min = 1700000, .max = 3500000 },
399 .n = { .min = 3, .max = 6 },
400 .m = { .min = 2, .max = 256 },
401 .m1 = { .min = 0, .max = 0 },
402 .m2 = { .min = 0, .max = 254 },
403 .p = { .min = 7, .max = 112 },
404 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
405 .p2 = { .dot_limit = 112000,
406 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
407};
408
273e27ca
EA
409/* Ironlake / Sandybridge
410 *
411 * We calculate clock using (register_value + 2) for N/M1/M2, so here
412 * the range value for them is (actual_value - 2).
413 */
b91ad0ec 414static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
415 .dot = { .min = 25000, .max = 350000 },
416 .vco = { .min = 1760000, .max = 3510000 },
417 .n = { .min = 1, .max = 5 },
418 .m = { .min = 79, .max = 127 },
419 .m1 = { .min = 12, .max = 22 },
420 .m2 = { .min = 5, .max = 9 },
421 .p = { .min = 5, .max = 80 },
422 .p1 = { .min = 1, .max = 8 },
423 .p2 = { .dot_limit = 225000,
424 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
425};
426
b91ad0ec 427static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
428 .dot = { .min = 25000, .max = 350000 },
429 .vco = { .min = 1760000, .max = 3510000 },
430 .n = { .min = 1, .max = 3 },
431 .m = { .min = 79, .max = 118 },
432 .m1 = { .min = 12, .max = 22 },
433 .m2 = { .min = 5, .max = 9 },
434 .p = { .min = 28, .max = 112 },
435 .p1 = { .min = 2, .max = 8 },
436 .p2 = { .dot_limit = 225000,
437 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
438};
439
440static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
441 .dot = { .min = 25000, .max = 350000 },
442 .vco = { .min = 1760000, .max = 3510000 },
443 .n = { .min = 1, .max = 3 },
444 .m = { .min = 79, .max = 127 },
445 .m1 = { .min = 12, .max = 22 },
446 .m2 = { .min = 5, .max = 9 },
447 .p = { .min = 14, .max = 56 },
448 .p1 = { .min = 2, .max = 8 },
449 .p2 = { .dot_limit = 225000,
450 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
451};
452
273e27ca 453/* LVDS 100mhz refclk limits. */
b91ad0ec 454static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
455 .dot = { .min = 25000, .max = 350000 },
456 .vco = { .min = 1760000, .max = 3510000 },
457 .n = { .min = 1, .max = 2 },
458 .m = { .min = 79, .max = 126 },
459 .m1 = { .min = 12, .max = 22 },
460 .m2 = { .min = 5, .max = 9 },
461 .p = { .min = 28, .max = 112 },
0206e353 462 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
463 .p2 = { .dot_limit = 225000,
464 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
465};
466
467static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
468 .dot = { .min = 25000, .max = 350000 },
469 .vco = { .min = 1760000, .max = 3510000 },
470 .n = { .min = 1, .max = 3 },
471 .m = { .min = 79, .max = 126 },
472 .m1 = { .min = 12, .max = 22 },
473 .m2 = { .min = 5, .max = 9 },
474 .p = { .min = 14, .max = 42 },
0206e353 475 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
476 .p2 = { .dot_limit = 225000,
477 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
478};
479
dc730512 480static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
481 /*
482 * These are the data rate limits (measured in fast clocks)
483 * since those are the strictest limits we have. The fast
484 * clock and actual rate limits are more relaxed, so checking
485 * them would make no difference.
486 */
487 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 488 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 489 .n = { .min = 1, .max = 7 },
a0c4da24
JB
490 .m1 = { .min = 2, .max = 3 },
491 .m2 = { .min = 11, .max = 156 },
b99ab663 492 .p1 = { .min = 2, .max = 3 },
5fdc9c49 493 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
494};
495
ef9348c8
CML
496static const intel_limit_t intel_limits_chv = {
497 /*
498 * These are the data rate limits (measured in fast clocks)
499 * since those are the strictest limits we have. The fast
500 * clock and actual rate limits are more relaxed, so checking
501 * them would make no difference.
502 */
503 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 504 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
505 .n = { .min = 1, .max = 1 },
506 .m1 = { .min = 2, .max = 2 },
507 .m2 = { .min = 24 << 22, .max = 175 << 22 },
508 .p1 = { .min = 2, .max = 4 },
509 .p2 = { .p2_slow = 1, .p2_fast = 14 },
510};
511
5ab7b0b7
ID
512static const intel_limit_t intel_limits_bxt = {
513 /* FIXME: find real dot limits */
514 .dot = { .min = 0, .max = INT_MAX },
e6292556 515 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
516 .n = { .min = 1, .max = 1 },
517 .m1 = { .min = 2, .max = 2 },
518 /* FIXME: find real m2 limits */
519 .m2 = { .min = 2 << 22, .max = 255 << 22 },
520 .p1 = { .min = 2, .max = 4 },
521 .p2 = { .p2_slow = 1, .p2_fast = 20 },
522};
523
cdba954e
ACO
524static bool
525needs_modeset(struct drm_crtc_state *state)
526{
fc596660 527 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
528}
529
e0638cdf
PZ
530/**
531 * Returns whether any output on the specified pipe is of the specified type
532 */
4093561b 533bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 534{
409ee761 535 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
536 struct intel_encoder *encoder;
537
409ee761 538 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
539 if (encoder->type == type)
540 return true;
541
542 return false;
543}
544
d0737e1d
ACO
545/**
546 * Returns whether any output on the specified pipe will have the specified
547 * type after a staged modeset is complete, i.e., the same as
548 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
549 * encoder->crtc.
550 */
a93e255f
ACO
551static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
552 int type)
d0737e1d 553{
a93e255f 554 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 555 struct drm_connector *connector;
a93e255f 556 struct drm_connector_state *connector_state;
d0737e1d 557 struct intel_encoder *encoder;
a93e255f
ACO
558 int i, num_connectors = 0;
559
da3ced29 560 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
561 if (connector_state->crtc != crtc_state->base.crtc)
562 continue;
563
564 num_connectors++;
d0737e1d 565
a93e255f
ACO
566 encoder = to_intel_encoder(connector_state->best_encoder);
567 if (encoder->type == type)
d0737e1d 568 return true;
a93e255f
ACO
569 }
570
571 WARN_ON(num_connectors == 0);
d0737e1d
ACO
572
573 return false;
574}
575
dccbea3b
ID
576/*
577 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
578 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
579 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
580 * The helpers' return value is the rate of the clock that is fed to the
581 * display engine's pipe which can be the above fast dot clock rate or a
582 * divided-down version of it.
583 */
f2b115e6 584/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 585static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 586{
2177832f
SL
587 clock->m = clock->m2 + 2;
588 clock->p = clock->p1 * clock->p2;
ed5ca77e 589 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 590 return 0;
fb03ac01
VS
591 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot;
2177832f
SL
595}
596
7429e9d4
DV
597static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
598{
599 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
600}
601
dccbea3b 602static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 603{
7429e9d4 604 clock->m = i9xx_dpll_compute_m(clock);
79e53945 605 clock->p = clock->p1 * clock->p2;
ed5ca77e 606 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 607 return 0;
fb03ac01
VS
608 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
609 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
610
611 return clock->dot;
79e53945
JB
612}
613
dccbea3b 614static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
615{
616 clock->m = clock->m1 * clock->m2;
617 clock->p = clock->p1 * clock->p2;
618 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 619 return 0;
589eca67
ID
620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
622
623 return clock->dot / 5;
589eca67
ID
624}
625
dccbea3b 626int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 631 return 0;
ef9348c8
CML
632 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
633 clock->n << 22);
634 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
635
636 return clock->dot / 5;
ef9348c8
CML
637}
638
7c04d1d9 639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
1b894b59
CW
645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
79e53945 648{
f01b7962
VS
649 if (clock->n < limit->n.min || limit->n.max < clock->n)
650 INTELPllInvalid("n out of range\n");
79e53945 651 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 652 INTELPllInvalid("p1 out of range\n");
79e53945 653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 654 INTELPllInvalid("m2 out of range\n");
79e53945 655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 656 INTELPllInvalid("m1 out of range\n");
f01b7962 657
666a4537
WB
658 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
659 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
660 if (clock->m1 <= clock->m2)
661 INTELPllInvalid("m1 <= m2\n");
662
666a4537 663 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
664 if (clock->p < limit->p.min || limit->p.max < clock->p)
665 INTELPllInvalid("p out of range\n");
666 if (clock->m < limit->m.min || limit->m.max < clock->m)
667 INTELPllInvalid("m out of range\n");
668 }
669
79e53945 670 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 671 INTELPllInvalid("vco out of range\n");
79e53945
JB
672 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
673 * connector, etc., rather than just a single range.
674 */
675 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 676 INTELPllInvalid("dot out of range\n");
79e53945
JB
677
678 return true;
679}
680
3b1429d9
VS
681static int
682i9xx_select_p2_div(const intel_limit_t *limit,
683 const struct intel_crtc_state *crtc_state,
684 int target)
79e53945 685{
3b1429d9 686 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 687
a93e255f 688 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 689 /*
a210b028
DV
690 * For LVDS just rely on its current settings for dual-channel.
691 * We haven't figured out how to reliably set up different
692 * single/dual channel state, if we even can.
79e53945 693 */
1974cad0 694 if (intel_is_dual_link_lvds(dev))
3b1429d9 695 return limit->p2.p2_fast;
79e53945 696 else
3b1429d9 697 return limit->p2.p2_slow;
79e53945
JB
698 } else {
699 if (target < limit->p2.dot_limit)
3b1429d9 700 return limit->p2.p2_slow;
79e53945 701 else
3b1429d9 702 return limit->p2.p2_fast;
79e53945 703 }
3b1429d9
VS
704}
705
70e8aa21
ACO
706/*
707 * Returns a set of divisors for the desired target clock with the given
708 * refclk, or FALSE. The returned values represent the clock equation:
709 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
710 *
711 * Target and reference clocks are specified in kHz.
712 *
713 * If match_clock is provided, then best_clock P divider must match the P
714 * divider from @match_clock used for LVDS downclocking.
715 */
3b1429d9
VS
716static bool
717i9xx_find_best_dpll(const intel_limit_t *limit,
718 struct intel_crtc_state *crtc_state,
719 int target, int refclk, intel_clock_t *match_clock,
720 intel_clock_t *best_clock)
721{
722 struct drm_device *dev = crtc_state->base.crtc->dev;
723 intel_clock_t clock;
724 int err = target;
79e53945 725
0206e353 726 memset(best_clock, 0, sizeof(*best_clock));
79e53945 727
3b1429d9
VS
728 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
729
42158660
ZY
730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 734 if (clock.m2 >= clock.m1)
42158660
ZY
735 break;
736 for (clock.n = limit->n.min;
737 clock.n <= limit->n.max; clock.n++) {
738 for (clock.p1 = limit->p1.min;
739 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
740 int this_err;
741
dccbea3b 742 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
743 if (!intel_PLL_is_valid(dev, limit,
744 &clock))
745 continue;
746 if (match_clock &&
747 clock.p != match_clock->p)
748 continue;
749
750 this_err = abs(clock.dot - target);
751 if (this_err < err) {
752 *best_clock = clock;
753 err = this_err;
754 }
755 }
756 }
757 }
758 }
759
760 return (err != target);
761}
762
70e8aa21
ACO
763/*
764 * Returns a set of divisors for the desired target clock with the given
765 * refclk, or FALSE. The returned values represent the clock equation:
766 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
767 *
768 * Target and reference clocks are specified in kHz.
769 *
770 * If match_clock is provided, then best_clock P divider must match the P
771 * divider from @match_clock used for LVDS downclocking.
772 */
ac58c3f0 773static bool
a93e255f
ACO
774pnv_find_best_dpll(const intel_limit_t *limit,
775 struct intel_crtc_state *crtc_state,
ee9300bb
DV
776 int target, int refclk, intel_clock_t *match_clock,
777 intel_clock_t *best_clock)
79e53945 778{
3b1429d9 779 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 780 intel_clock_t clock;
79e53945
JB
781 int err = target;
782
0206e353 783 memset(best_clock, 0, sizeof(*best_clock));
79e53945 784
3b1429d9
VS
785 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
786
42158660
ZY
787 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
788 clock.m1++) {
789 for (clock.m2 = limit->m2.min;
790 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
791 for (clock.n = limit->n.min;
792 clock.n <= limit->n.max; clock.n++) {
793 for (clock.p1 = limit->p1.min;
794 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
795 int this_err;
796
dccbea3b 797 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
798 if (!intel_PLL_is_valid(dev, limit,
799 &clock))
79e53945 800 continue;
cec2f356
SP
801 if (match_clock &&
802 clock.p != match_clock->p)
803 continue;
79e53945
JB
804
805 this_err = abs(clock.dot - target);
806 if (this_err < err) {
807 *best_clock = clock;
808 err = this_err;
809 }
810 }
811 }
812 }
813 }
814
815 return (err != target);
816}
817
997c030c
ACO
818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
822 *
823 * Target and reference clocks are specified in kHz.
824 *
825 * If match_clock is provided, then best_clock P divider must match the P
826 * divider from @match_clock used for LVDS downclocking.
997c030c 827 */
d4906093 828static bool
a93e255f
ACO
829g4x_find_best_dpll(const intel_limit_t *limit,
830 struct intel_crtc_state *crtc_state,
ee9300bb
DV
831 int target, int refclk, intel_clock_t *match_clock,
832 intel_clock_t *best_clock)
d4906093 833{
3b1429d9 834 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
835 intel_clock_t clock;
836 int max_n;
3b1429d9 837 bool found = false;
6ba770dc
AJ
838 /* approximately equals target * 0.00585 */
839 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
840
841 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
842
843 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
844
d4906093 845 max_n = limit->n.max;
f77f13e2 846 /* based on hardware requirement, prefer smaller n to precision */
d4906093 847 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 848 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
849 for (clock.m1 = limit->m1.max;
850 clock.m1 >= limit->m1.min; clock.m1--) {
851 for (clock.m2 = limit->m2.max;
852 clock.m2 >= limit->m2.min; clock.m2--) {
853 for (clock.p1 = limit->p1.max;
854 clock.p1 >= limit->p1.min; clock.p1--) {
855 int this_err;
856
dccbea3b 857 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
858 if (!intel_PLL_is_valid(dev, limit,
859 &clock))
d4906093 860 continue;
1b894b59
CW
861
862 this_err = abs(clock.dot - target);
d4906093
ML
863 if (this_err < err_most) {
864 *best_clock = clock;
865 err_most = this_err;
866 max_n = clock.n;
867 found = true;
868 }
869 }
870 }
871 }
872 }
2c07245f
ZW
873 return found;
874}
875
d5dd62bd
ID
876/*
877 * Check if the calculated PLL configuration is more optimal compared to the
878 * best configuration and error found so far. Return the calculated error.
879 */
880static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
881 const intel_clock_t *calculated_clock,
882 const intel_clock_t *best_clock,
883 unsigned int best_error_ppm,
884 unsigned int *error_ppm)
885{
9ca3ba01
ID
886 /*
887 * For CHV ignore the error and consider only the P value.
888 * Prefer a bigger P value based on HW requirements.
889 */
890 if (IS_CHERRYVIEW(dev)) {
891 *error_ppm = 0;
892
893 return calculated_clock->p > best_clock->p;
894 }
895
24be4e46
ID
896 if (WARN_ON_ONCE(!target_freq))
897 return false;
898
d5dd62bd
ID
899 *error_ppm = div_u64(1000000ULL *
900 abs(target_freq - calculated_clock->dot),
901 target_freq);
902 /*
903 * Prefer a better P value over a better (smaller) error if the error
904 * is small. Ensure this preference for future configurations too by
905 * setting the error to 0.
906 */
907 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
908 *error_ppm = 0;
909
910 return true;
911 }
912
913 return *error_ppm + 10 < best_error_ppm;
914}
915
65b3d6a9
ACO
916/*
917 * Returns a set of divisors for the desired target clock with the given
918 * refclk, or FALSE. The returned values represent the clock equation:
919 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
920 */
a0c4da24 921static bool
a93e255f
ACO
922vlv_find_best_dpll(const intel_limit_t *limit,
923 struct intel_crtc_state *crtc_state,
ee9300bb
DV
924 int target, int refclk, intel_clock_t *match_clock,
925 intel_clock_t *best_clock)
a0c4da24 926{
a93e255f 927 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 928 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 929 intel_clock_t clock;
69e4f900 930 unsigned int bestppm = 1000000;
27e639bf
VS
931 /* min update 19.2 MHz */
932 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 933 bool found = false;
a0c4da24 934
6b4bf1c4
VS
935 target *= 5; /* fast clock */
936
937 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
938
939 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 940 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 941 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 942 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 943 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 944 clock.p = clock.p1 * clock.p2;
a0c4da24 945 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 946 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 947 unsigned int ppm;
69e4f900 948
6b4bf1c4
VS
949 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
950 refclk * clock.m1);
951
dccbea3b 952 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 953
f01b7962
VS
954 if (!intel_PLL_is_valid(dev, limit,
955 &clock))
43b0ac53
VS
956 continue;
957
d5dd62bd
ID
958 if (!vlv_PLL_is_optimal(dev, target,
959 &clock,
960 best_clock,
961 bestppm, &ppm))
962 continue;
6b4bf1c4 963
d5dd62bd
ID
964 *best_clock = clock;
965 bestppm = ppm;
966 found = true;
a0c4da24
JB
967 }
968 }
969 }
970 }
a0c4da24 971
49e497ef 972 return found;
a0c4da24 973}
a4fc5ed6 974
65b3d6a9
ACO
975/*
976 * Returns a set of divisors for the desired target clock with the given
977 * refclk, or FALSE. The returned values represent the clock equation:
978 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
979 */
ef9348c8 980static bool
a93e255f
ACO
981chv_find_best_dpll(const intel_limit_t *limit,
982 struct intel_crtc_state *crtc_state,
ef9348c8
CML
983 int target, int refclk, intel_clock_t *match_clock,
984 intel_clock_t *best_clock)
985{
a93e255f 986 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 987 struct drm_device *dev = crtc->base.dev;
9ca3ba01 988 unsigned int best_error_ppm;
ef9348c8
CML
989 intel_clock_t clock;
990 uint64_t m2;
991 int found = false;
992
993 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 994 best_error_ppm = 1000000;
ef9348c8
CML
995
996 /*
997 * Based on hardware doc, the n always set to 1, and m1 always
998 * set to 2. If requires to support 200Mhz refclk, we need to
999 * revisit this because n may not 1 anymore.
1000 */
1001 clock.n = 1, clock.m1 = 2;
1002 target *= 5; /* fast clock */
1003
1004 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1005 for (clock.p2 = limit->p2.p2_fast;
1006 clock.p2 >= limit->p2.p2_slow;
1007 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1008 unsigned int error_ppm;
ef9348c8
CML
1009
1010 clock.p = clock.p1 * clock.p2;
1011
1012 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1013 clock.n) << 22, refclk * clock.m1);
1014
1015 if (m2 > INT_MAX/clock.m1)
1016 continue;
1017
1018 clock.m2 = m2;
1019
dccbea3b 1020 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1021
1022 if (!intel_PLL_is_valid(dev, limit, &clock))
1023 continue;
1024
9ca3ba01
ID
1025 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1026 best_error_ppm, &error_ppm))
1027 continue;
1028
1029 *best_clock = clock;
1030 best_error_ppm = error_ppm;
1031 found = true;
ef9348c8
CML
1032 }
1033 }
1034
1035 return found;
1036}
1037
5ab7b0b7
ID
1038bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1039 intel_clock_t *best_clock)
1040{
65b3d6a9
ACO
1041 int refclk = 100000;
1042 const intel_limit_t *limit = &intel_limits_bxt;
5ab7b0b7 1043
65b3d6a9 1044 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1045 target_clock, refclk, NULL, best_clock);
1046}
1047
20ddf665
VS
1048bool intel_crtc_active(struct drm_crtc *crtc)
1049{
1050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1051
1052 /* Be paranoid as we can arrive here with only partial
1053 * state retrieved from the hardware during setup.
1054 *
241bfc38 1055 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1056 * as Haswell has gained clock readout/fastboot support.
1057 *
66e514c1 1058 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1059 * properly reconstruct framebuffers.
c3d1f436
MR
1060 *
1061 * FIXME: The intel_crtc->active here should be switched to
1062 * crtc->state->active once we have proper CRTC states wired up
1063 * for atomic.
20ddf665 1064 */
c3d1f436 1065 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1066 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1067}
1068
a5c961d1
PZ
1069enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1070 enum pipe pipe)
1071{
1072 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1074
6e3c9717 1075 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1076}
1077
fbf49ea2
VS
1078static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1079{
1080 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1081 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1082 u32 line1, line2;
1083 u32 line_mask;
1084
1085 if (IS_GEN2(dev))
1086 line_mask = DSL_LINEMASK_GEN2;
1087 else
1088 line_mask = DSL_LINEMASK_GEN3;
1089
1090 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1091 msleep(5);
fbf49ea2
VS
1092 line2 = I915_READ(reg) & line_mask;
1093
1094 return line1 == line2;
1095}
1096
ab7ad7f6
KP
1097/*
1098 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1099 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1100 *
1101 * After disabling a pipe, we can't wait for vblank in the usual way,
1102 * spinning on the vblank interrupt status bit, since we won't actually
1103 * see an interrupt when the pipe is disabled.
1104 *
ab7ad7f6
KP
1105 * On Gen4 and above:
1106 * wait for the pipe register state bit to turn off
1107 *
1108 * Otherwise:
1109 * wait for the display line value to settle (it usually
1110 * ends up stopping at the start of the next frame).
58e10eb9 1111 *
9d0498a2 1112 */
575f7ab7 1113static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1114{
575f7ab7 1115 struct drm_device *dev = crtc->base.dev;
9d0498a2 1116 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1117 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1118 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1119
1120 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1121 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1122
1123 /* Wait for the Pipe State to go off */
58e10eb9
CW
1124 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1125 100))
284637d9 1126 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1127 } else {
ab7ad7f6 1128 /* Wait for the display line to settle */
fbf49ea2 1129 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1130 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1131 }
79e53945
JB
1132}
1133
b24e7179 1134/* Only for pre-ILK configs */
55607e8a
DV
1135void assert_pll(struct drm_i915_private *dev_priv,
1136 enum pipe pipe, bool state)
b24e7179 1137{
b24e7179
JB
1138 u32 val;
1139 bool cur_state;
1140
649636ef 1141 val = I915_READ(DPLL(pipe));
b24e7179 1142 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1143 I915_STATE_WARN(cur_state != state,
b24e7179 1144 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1145 onoff(state), onoff(cur_state));
b24e7179 1146}
b24e7179 1147
23538ef1 1148/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1149void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1150{
1151 u32 val;
1152 bool cur_state;
1153
a580516d 1154 mutex_lock(&dev_priv->sb_lock);
23538ef1 1155 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1156 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1157
1158 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1159 I915_STATE_WARN(cur_state != state,
23538ef1 1160 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1161 onoff(state), onoff(cur_state));
23538ef1 1162}
23538ef1 1163
040484af
JB
1164static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1165 enum pipe pipe, bool state)
1166{
040484af 1167 bool cur_state;
ad80a810
PZ
1168 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1169 pipe);
040484af 1170
2d1fe073 1171 if (HAS_DDI(dev_priv)) {
affa9354 1172 /* DDI does not have a specific FDI_TX register */
649636ef 1173 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1174 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1175 } else {
649636ef 1176 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1177 cur_state = !!(val & FDI_TX_ENABLE);
1178 }
e2c719b7 1179 I915_STATE_WARN(cur_state != state,
040484af 1180 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1181 onoff(state), onoff(cur_state));
040484af
JB
1182}
1183#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1184#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1185
1186static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, bool state)
1188{
040484af
JB
1189 u32 val;
1190 bool cur_state;
1191
649636ef 1192 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1193 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1194 I915_STATE_WARN(cur_state != state,
040484af 1195 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1196 onoff(state), onoff(cur_state));
040484af
JB
1197}
1198#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1199#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1200
1201static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1202 enum pipe pipe)
1203{
040484af
JB
1204 u32 val;
1205
1206 /* ILK FDI PLL is always enabled */
2d1fe073 1207 if (INTEL_INFO(dev_priv)->gen == 5)
040484af
JB
1208 return;
1209
bf507ef7 1210 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1211 if (HAS_DDI(dev_priv))
bf507ef7
ED
1212 return;
1213
649636ef 1214 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1215 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1216}
1217
55607e8a
DV
1218void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
040484af 1220{
040484af 1221 u32 val;
55607e8a 1222 bool cur_state;
040484af 1223
649636ef 1224 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1225 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1226 I915_STATE_WARN(cur_state != state,
55607e8a 1227 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1228 onoff(state), onoff(cur_state));
040484af
JB
1229}
1230
b680c37a
DV
1231void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
ea0760cf 1233{
bedd4dba 1234 struct drm_device *dev = dev_priv->dev;
f0f59a00 1235 i915_reg_t pp_reg;
ea0760cf
JB
1236 u32 val;
1237 enum pipe panel_pipe = PIPE_A;
0de3b485 1238 bool locked = true;
ea0760cf 1239
bedd4dba
JN
1240 if (WARN_ON(HAS_DDI(dev)))
1241 return;
1242
1243 if (HAS_PCH_SPLIT(dev)) {
1244 u32 port_sel;
1245
ea0760cf 1246 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1247 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1248
1249 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1250 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1251 panel_pipe = PIPE_B;
1252 /* XXX: else fix for eDP */
666a4537 1253 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1254 /* presumably write lock depends on pipe, not port select */
1255 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1256 panel_pipe = pipe;
ea0760cf
JB
1257 } else {
1258 pp_reg = PP_CONTROL;
bedd4dba
JN
1259 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1260 panel_pipe = PIPE_B;
ea0760cf
JB
1261 }
1262
1263 val = I915_READ(pp_reg);
1264 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1265 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1266 locked = false;
1267
e2c719b7 1268 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1269 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1270 pipe_name(pipe));
ea0760cf
JB
1271}
1272
93ce0ba6
JN
1273static void assert_cursor(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
1275{
1276 struct drm_device *dev = dev_priv->dev;
1277 bool cur_state;
1278
d9d82081 1279 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1280 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1281 else
5efb3e28 1282 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1283
e2c719b7 1284 I915_STATE_WARN(cur_state != state,
93ce0ba6 1285 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1286 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1287}
1288#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1289#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1290
b840d907
JB
1291void assert_pipe(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
b24e7179 1293{
63d7bbe9 1294 bool cur_state;
702e7a56
PZ
1295 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1296 pipe);
4feed0eb 1297 enum intel_display_power_domain power_domain;
b24e7179 1298
b6b5d049
VS
1299 /* if we need the pipe quirk it must be always on */
1300 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1301 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1302 state = true;
1303
4feed0eb
ID
1304 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1305 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1306 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1307 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1308
1309 intel_display_power_put(dev_priv, power_domain);
1310 } else {
1311 cur_state = false;
69310161
PZ
1312 }
1313
e2c719b7 1314 I915_STATE_WARN(cur_state != state,
63d7bbe9 1315 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1316 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1317}
1318
931872fc
CW
1319static void assert_plane(struct drm_i915_private *dev_priv,
1320 enum plane plane, bool state)
b24e7179 1321{
b24e7179 1322 u32 val;
931872fc 1323 bool cur_state;
b24e7179 1324
649636ef 1325 val = I915_READ(DSPCNTR(plane));
931872fc 1326 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1327 I915_STATE_WARN(cur_state != state,
931872fc 1328 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1329 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1330}
1331
931872fc
CW
1332#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1333#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1334
b24e7179
JB
1335static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1336 enum pipe pipe)
1337{
653e1026 1338 struct drm_device *dev = dev_priv->dev;
649636ef 1339 int i;
b24e7179 1340
653e1026
VS
1341 /* Primary planes are fixed to pipes on gen4+ */
1342 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1343 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1344 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1345 "plane %c assertion failure, should be disabled but not\n",
1346 plane_name(pipe));
19ec1358 1347 return;
28c05794 1348 }
19ec1358 1349
b24e7179 1350 /* Need to check both planes against the pipe */
055e393f 1351 for_each_pipe(dev_priv, i) {
649636ef
VS
1352 u32 val = I915_READ(DSPCNTR(i));
1353 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1354 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1355 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1356 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1357 plane_name(i), pipe_name(pipe));
b24e7179
JB
1358 }
1359}
1360
19332d7a
JB
1361static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
1363{
20674eef 1364 struct drm_device *dev = dev_priv->dev;
649636ef 1365 int sprite;
19332d7a 1366
7feb8b88 1367 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1368 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1369 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1370 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1371 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1372 sprite, pipe_name(pipe));
1373 }
666a4537 1374 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1375 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1376 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1377 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1378 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1379 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1380 }
1381 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1382 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1383 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1384 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1385 plane_name(pipe), pipe_name(pipe));
1386 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1387 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1388 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1389 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1390 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1391 }
1392}
1393
08c71e5e
VS
1394static void assert_vblank_disabled(struct drm_crtc *crtc)
1395{
e2c719b7 1396 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1397 drm_crtc_vblank_put(crtc);
1398}
1399
7abd4b35
ACO
1400void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
92f2584a 1402{
92f2584a
JB
1403 u32 val;
1404 bool enabled;
1405
649636ef 1406 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1407 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1408 I915_STATE_WARN(enabled,
9db4a9c7
JB
1409 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1410 pipe_name(pipe));
92f2584a
JB
1411}
1412
4e634389
KP
1413static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1415{
1416 if ((val & DP_PORT_EN) == 0)
1417 return false;
1418
2d1fe073 1419 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1420 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1421 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1422 return false;
2d1fe073 1423 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1424 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1425 return false;
f0575e92
KP
1426 } else {
1427 if ((val & DP_PIPE_MASK) != (pipe << 30))
1428 return false;
1429 }
1430 return true;
1431}
1432
1519b995
KP
1433static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe, u32 val)
1435{
dc0fa718 1436 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1437 return false;
1438
2d1fe073 1439 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1440 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1441 return false;
2d1fe073 1442 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1443 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1444 return false;
1519b995 1445 } else {
dc0fa718 1446 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1447 return false;
1448 }
1449 return true;
1450}
1451
1452static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1453 enum pipe pipe, u32 val)
1454{
1455 if ((val & LVDS_PORT_EN) == 0)
1456 return false;
1457
2d1fe073 1458 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1459 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1460 return false;
1461 } else {
1462 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1463 return false;
1464 }
1465 return true;
1466}
1467
1468static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 val)
1470{
1471 if ((val & ADPA_DAC_ENABLE) == 0)
1472 return false;
2d1fe073 1473 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1474 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1475 return false;
1476 } else {
1477 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1478 return false;
1479 }
1480 return true;
1481}
1482
291906f1 1483static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1484 enum pipe pipe, i915_reg_t reg,
1485 u32 port_sel)
291906f1 1486{
47a05eca 1487 u32 val = I915_READ(reg);
e2c719b7 1488 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1489 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1490 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1491
2d1fe073 1492 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1493 && (val & DP_PIPEB_SELECT),
de9a35ab 1494 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1495}
1496
1497static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1498 enum pipe pipe, i915_reg_t reg)
291906f1 1499{
47a05eca 1500 u32 val = I915_READ(reg);
e2c719b7 1501 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1502 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1503 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1504
2d1fe073 1505 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1506 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1507 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1508}
1509
1510static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1511 enum pipe pipe)
1512{
291906f1 1513 u32 val;
291906f1 1514
f0575e92
KP
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1517 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1518
649636ef 1519 val = I915_READ(PCH_ADPA);
e2c719b7 1520 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1521 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1522 pipe_name(pipe));
291906f1 1523
649636ef 1524 val = I915_READ(PCH_LVDS);
e2c719b7 1525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1527 pipe_name(pipe));
291906f1 1528
e2debe91
PZ
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1532}
1533
cd2d34d9
VS
1534static void _vlv_enable_pll(struct intel_crtc *crtc,
1535 const struct intel_crtc_state *pipe_config)
1536{
1537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1538 enum pipe pipe = crtc->pipe;
1539
1540 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1541 POSTING_READ(DPLL(pipe));
1542 udelay(150);
1543
1544 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1545 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1546}
1547
d288f65f 1548static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1549 const struct intel_crtc_state *pipe_config)
87442f73 1550{
cd2d34d9 1551 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1552 enum pipe pipe = crtc->pipe;
87442f73 1553
8bd3f301 1554 assert_pipe_disabled(dev_priv, pipe);
87442f73 1555
87442f73 1556 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1557 assert_panel_unlocked(dev_priv, pipe);
87442f73 1558
cd2d34d9
VS
1559 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1560 _vlv_enable_pll(crtc, pipe_config);
426115cf 1561
8bd3f301
VS
1562 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1563 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1564}
1565
cd2d34d9
VS
1566
1567static void _chv_enable_pll(struct intel_crtc *crtc,
1568 const struct intel_crtc_state *pipe_config)
9d556c99 1569{
cd2d34d9 1570 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1571 enum pipe pipe = crtc->pipe;
9d556c99 1572 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1573 u32 tmp;
1574
a580516d 1575 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1576
1577 /* Enable back the 10bit clock to display controller */
1578 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1579 tmp |= DPIO_DCLKP_EN;
1580 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1581
54433e91
VS
1582 mutex_unlock(&dev_priv->sb_lock);
1583
9d556c99
CML
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
d288f65f 1590 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1591
1592 /* Check PLL is locked */
a11b0703 1593 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99 1594 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1595}
1596
1597static void chv_enable_pll(struct intel_crtc *crtc,
1598 const struct intel_crtc_state *pipe_config)
1599{
1600 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1601 enum pipe pipe = crtc->pipe;
1602
1603 assert_pipe_disabled(dev_priv, pipe);
1604
1605 /* PLL is protected by panel, make sure we can write it */
1606 assert_panel_unlocked(dev_priv, pipe);
1607
1608 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1609 _chv_enable_pll(crtc, pipe_config);
9d556c99 1610
c231775c
VS
1611 if (pipe != PIPE_A) {
1612 /*
1613 * WaPixelRepeatModeFixForC0:chv
1614 *
1615 * DPLLCMD is AWOL. Use chicken bits to propagate
1616 * the value from DPLLBMD to either pipe B or C.
1617 */
1618 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1619 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1620 I915_WRITE(CBR4_VLV, 0);
1621 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1622
1623 /*
1624 * DPLLB VGA mode also seems to cause problems.
1625 * We should always have it disabled.
1626 */
1627 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1628 } else {
1629 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1630 POSTING_READ(DPLL_MD(pipe));
1631 }
9d556c99
CML
1632}
1633
1c4e0274
VS
1634static int intel_num_dvo_pipes(struct drm_device *dev)
1635{
1636 struct intel_crtc *crtc;
1637 int count = 0;
1638
1639 for_each_intel_crtc(dev, crtc)
3538b9df 1640 count += crtc->base.state->active &&
409ee761 1641 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1642
1643 return count;
1644}
1645
66e3d5c0 1646static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1647{
66e3d5c0
DV
1648 struct drm_device *dev = crtc->base.dev;
1649 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1650 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1651 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1652
66e3d5c0 1653 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1654
63d7bbe9 1655 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1656 if (IS_MOBILE(dev) && !IS_I830(dev))
1657 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1658
1c4e0274
VS
1659 /* Enable DVO 2x clock on both PLLs if necessary */
1660 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1661 /*
1662 * It appears to be important that we don't enable this
1663 * for the current pipe before otherwise configuring the
1664 * PLL. No idea how this should be handled if multiple
1665 * DVO outputs are enabled simultaneosly.
1666 */
1667 dpll |= DPLL_DVO_2X_MODE;
1668 I915_WRITE(DPLL(!crtc->pipe),
1669 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1670 }
66e3d5c0 1671
c2b63374
VS
1672 /*
1673 * Apparently we need to have VGA mode enabled prior to changing
1674 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1675 * dividers, even though the register value does change.
1676 */
1677 I915_WRITE(reg, 0);
1678
8e7a65aa
VS
1679 I915_WRITE(reg, dpll);
1680
66e3d5c0
DV
1681 /* Wait for the clocks to stabilize. */
1682 POSTING_READ(reg);
1683 udelay(150);
1684
1685 if (INTEL_INFO(dev)->gen >= 4) {
1686 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1687 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1688 } else {
1689 /* The pixel multiplier can only be updated once the
1690 * DPLL is enabled and the clocks are stable.
1691 *
1692 * So write it again.
1693 */
1694 I915_WRITE(reg, dpll);
1695 }
63d7bbe9
JB
1696
1697 /* We do this three times for luck */
66e3d5c0 1698 I915_WRITE(reg, dpll);
63d7bbe9
JB
1699 POSTING_READ(reg);
1700 udelay(150); /* wait for warmup */
66e3d5c0 1701 I915_WRITE(reg, dpll);
63d7bbe9
JB
1702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
66e3d5c0 1704 I915_WRITE(reg, dpll);
63d7bbe9
JB
1705 POSTING_READ(reg);
1706 udelay(150); /* wait for warmup */
1707}
1708
1709/**
50b44a44 1710 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1711 * @dev_priv: i915 private structure
1712 * @pipe: pipe PLL to disable
1713 *
1714 * Disable the PLL for @pipe, making sure the pipe is off first.
1715 *
1716 * Note! This is for pre-ILK only.
1717 */
1c4e0274 1718static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1719{
1c4e0274
VS
1720 struct drm_device *dev = crtc->base.dev;
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722 enum pipe pipe = crtc->pipe;
1723
1724 /* Disable DVO 2x clock on both PLLs if necessary */
1725 if (IS_I830(dev) &&
409ee761 1726 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1727 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1728 I915_WRITE(DPLL(PIPE_B),
1729 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1730 I915_WRITE(DPLL(PIPE_A),
1731 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1732 }
1733
b6b5d049
VS
1734 /* Don't disable pipe or pipe PLLs if needed */
1735 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1736 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1737 return;
1738
1739 /* Make sure the pipe isn't still relying on us */
1740 assert_pipe_disabled(dev_priv, pipe);
1741
b8afb911 1742 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1743 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1744}
1745
f6071166
JB
1746static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1747{
b8afb911 1748 u32 val;
f6071166
JB
1749
1750 /* Make sure the pipe isn't still relying on us */
1751 assert_pipe_disabled(dev_priv, pipe);
1752
03ed5cbf
VS
1753 val = DPLL_INTEGRATED_REF_CLK_VLV |
1754 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1755 if (pipe != PIPE_A)
1756 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1757
f6071166
JB
1758 I915_WRITE(DPLL(pipe), val);
1759 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1760}
1761
1762static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1763{
d752048d 1764 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1765 u32 val;
1766
a11b0703
VS
1767 /* Make sure the pipe isn't still relying on us */
1768 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1769
60bfe44f
VS
1770 val = DPLL_SSC_REF_CLK_CHV |
1771 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1772 if (pipe != PIPE_A)
1773 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1774
a11b0703
VS
1775 I915_WRITE(DPLL(pipe), val);
1776 POSTING_READ(DPLL(pipe));
d752048d 1777
a580516d 1778 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1779
1780 /* Disable 10bit clock to display controller */
1781 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1782 val &= ~DPIO_DCLKP_EN;
1783 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1784
a580516d 1785 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1786}
1787
e4607fcf 1788void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1789 struct intel_digital_port *dport,
1790 unsigned int expected_mask)
89b667f8
JB
1791{
1792 u32 port_mask;
f0f59a00 1793 i915_reg_t dpll_reg;
89b667f8 1794
e4607fcf
CML
1795 switch (dport->port) {
1796 case PORT_B:
89b667f8 1797 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1798 dpll_reg = DPLL(0);
e4607fcf
CML
1799 break;
1800 case PORT_C:
89b667f8 1801 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1802 dpll_reg = DPLL(0);
9b6de0a1 1803 expected_mask <<= 4;
00fc31b7
CML
1804 break;
1805 case PORT_D:
1806 port_mask = DPLL_PORTD_READY_MASK;
1807 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1808 break;
1809 default:
1810 BUG();
1811 }
89b667f8 1812
9b6de0a1
VS
1813 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1814 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1815 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1816}
1817
b8a4f404
PZ
1818static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
040484af 1820{
23670b32 1821 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1822 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1824 i915_reg_t reg;
1825 uint32_t val, pipeconf_val;
040484af 1826
040484af 1827 /* Make sure PCH DPLL is enabled */
8106ddbd 1828 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1829
1830 /* FDI must be feeding us bits for PCH ports */
1831 assert_fdi_tx_enabled(dev_priv, pipe);
1832 assert_fdi_rx_enabled(dev_priv, pipe);
1833
23670b32
DV
1834 if (HAS_PCH_CPT(dev)) {
1835 /* Workaround: Set the timing override bit before enabling the
1836 * pch transcoder. */
1837 reg = TRANS_CHICKEN2(pipe);
1838 val = I915_READ(reg);
1839 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1840 I915_WRITE(reg, val);
59c859d6 1841 }
23670b32 1842
ab9412ba 1843 reg = PCH_TRANSCONF(pipe);
040484af 1844 val = I915_READ(reg);
5f7f726d 1845 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1846
2d1fe073 1847 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1848 /*
c5de7c6f
VS
1849 * Make the BPC in transcoder be consistent with
1850 * that in pipeconf reg. For HDMI we must use 8bpc
1851 * here for both 8bpc and 12bpc.
e9bcff5c 1852 */
dfd07d72 1853 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1854 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1855 val |= PIPECONF_8BPC;
1856 else
1857 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1858 }
5f7f726d
PZ
1859
1860 val &= ~TRANS_INTERLACE_MASK;
1861 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1862 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1863 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1864 val |= TRANS_LEGACY_INTERLACED_ILK;
1865 else
1866 val |= TRANS_INTERLACED;
5f7f726d
PZ
1867 else
1868 val |= TRANS_PROGRESSIVE;
1869
040484af
JB
1870 I915_WRITE(reg, val | TRANS_ENABLE);
1871 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1872 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1873}
1874
8fb033d7 1875static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1876 enum transcoder cpu_transcoder)
040484af 1877{
8fb033d7 1878 u32 val, pipeconf_val;
8fb033d7 1879
8fb033d7 1880 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1881 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1882 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1883
223a6fdf 1884 /* Workaround: set timing override bit. */
36c0d0cf 1885 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1886 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1887 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1888
25f3ef11 1889 val = TRANS_ENABLE;
937bb610 1890 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1891
9a76b1c6
PZ
1892 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1893 PIPECONF_INTERLACED_ILK)
a35f2679 1894 val |= TRANS_INTERLACED;
8fb033d7
PZ
1895 else
1896 val |= TRANS_PROGRESSIVE;
1897
ab9412ba
DV
1898 I915_WRITE(LPT_TRANSCONF, val);
1899 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1900 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1901}
1902
b8a4f404
PZ
1903static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1904 enum pipe pipe)
040484af 1905{
23670b32 1906 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1907 i915_reg_t reg;
1908 uint32_t val;
040484af
JB
1909
1910 /* FDI relies on the transcoder */
1911 assert_fdi_tx_disabled(dev_priv, pipe);
1912 assert_fdi_rx_disabled(dev_priv, pipe);
1913
291906f1
JB
1914 /* Ports must be off as well */
1915 assert_pch_ports_disabled(dev_priv, pipe);
1916
ab9412ba 1917 reg = PCH_TRANSCONF(pipe);
040484af
JB
1918 val = I915_READ(reg);
1919 val &= ~TRANS_ENABLE;
1920 I915_WRITE(reg, val);
1921 /* wait for PCH transcoder off, transcoder state */
1922 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1923 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1924
c465613b 1925 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1926 /* Workaround: Clear the timing override chicken bit again. */
1927 reg = TRANS_CHICKEN2(pipe);
1928 val = I915_READ(reg);
1929 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1930 I915_WRITE(reg, val);
1931 }
040484af
JB
1932}
1933
ab4d966c 1934static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1935{
8fb033d7
PZ
1936 u32 val;
1937
ab9412ba 1938 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1939 val &= ~TRANS_ENABLE;
ab9412ba 1940 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1941 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1942 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1943 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1944
1945 /* Workaround: clear timing override bit. */
36c0d0cf 1946 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1947 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1948 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1949}
1950
b24e7179 1951/**
309cfea8 1952 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1953 * @crtc: crtc responsible for the pipe
b24e7179 1954 *
0372264a 1955 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1956 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1957 */
e1fdc473 1958static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1959{
0372264a
PZ
1960 struct drm_device *dev = crtc->base.dev;
1961 struct drm_i915_private *dev_priv = dev->dev_private;
1962 enum pipe pipe = crtc->pipe;
1a70a728 1963 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1964 enum pipe pch_transcoder;
f0f59a00 1965 i915_reg_t reg;
b24e7179
JB
1966 u32 val;
1967
9e2ee2dd
VS
1968 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1969
58c6eaa2 1970 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1971 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1972 assert_sprites_disabled(dev_priv, pipe);
1973
2d1fe073 1974 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1975 pch_transcoder = TRANSCODER_A;
1976 else
1977 pch_transcoder = pipe;
1978
b24e7179
JB
1979 /*
1980 * A pipe without a PLL won't actually be able to drive bits from
1981 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1982 * need the check.
1983 */
2d1fe073 1984 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1985 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1986 assert_dsi_pll_enabled(dev_priv);
1987 else
1988 assert_pll_enabled(dev_priv, pipe);
040484af 1989 else {
6e3c9717 1990 if (crtc->config->has_pch_encoder) {
040484af 1991 /* if driving the PCH, we need FDI enabled */
cc391bbb 1992 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1993 assert_fdi_tx_pll_enabled(dev_priv,
1994 (enum pipe) cpu_transcoder);
040484af
JB
1995 }
1996 /* FIXME: assert CPU port conditions for SNB+ */
1997 }
b24e7179 1998
702e7a56 1999 reg = PIPECONF(cpu_transcoder);
b24e7179 2000 val = I915_READ(reg);
7ad25d48 2001 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2002 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2003 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2004 return;
7ad25d48 2005 }
00d70b15
CW
2006
2007 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2008 POSTING_READ(reg);
b7792d8b
VS
2009
2010 /*
2011 * Until the pipe starts DSL will read as 0, which would cause
2012 * an apparent vblank timestamp jump, which messes up also the
2013 * frame count when it's derived from the timestamps. So let's
2014 * wait for the pipe to start properly before we call
2015 * drm_crtc_vblank_on()
2016 */
2017 if (dev->max_vblank_count == 0 &&
2018 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2019 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2020}
2021
2022/**
309cfea8 2023 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2024 * @crtc: crtc whose pipes is to be disabled
b24e7179 2025 *
575f7ab7
VS
2026 * Disable the pipe of @crtc, making sure that various hardware
2027 * specific requirements are met, if applicable, e.g. plane
2028 * disabled, panel fitter off, etc.
b24e7179
JB
2029 *
2030 * Will wait until the pipe has shut down before returning.
2031 */
575f7ab7 2032static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2033{
575f7ab7 2034 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2035 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2036 enum pipe pipe = crtc->pipe;
f0f59a00 2037 i915_reg_t reg;
b24e7179
JB
2038 u32 val;
2039
9e2ee2dd
VS
2040 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2041
b24e7179
JB
2042 /*
2043 * Make sure planes won't keep trying to pump pixels to us,
2044 * or we might hang the display.
2045 */
2046 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2047 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2048 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2049
702e7a56 2050 reg = PIPECONF(cpu_transcoder);
b24e7179 2051 val = I915_READ(reg);
00d70b15
CW
2052 if ((val & PIPECONF_ENABLE) == 0)
2053 return;
2054
67adc644
VS
2055 /*
2056 * Double wide has implications for planes
2057 * so best keep it disabled when not needed.
2058 */
6e3c9717 2059 if (crtc->config->double_wide)
67adc644
VS
2060 val &= ~PIPECONF_DOUBLE_WIDE;
2061
2062 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2063 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2064 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2065 val &= ~PIPECONF_ENABLE;
2066
2067 I915_WRITE(reg, val);
2068 if ((val & PIPECONF_ENABLE) == 0)
2069 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2070}
2071
693db184
CW
2072static bool need_vtd_wa(struct drm_device *dev)
2073{
2074#ifdef CONFIG_INTEL_IOMMU
2075 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2076 return true;
2077#endif
2078 return false;
2079}
2080
832be82f
VS
2081static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2082{
2083 return IS_GEN2(dev_priv) ? 2048 : 4096;
2084}
2085
27ba3910
VS
2086static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2087 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2088{
2089 switch (fb_modifier) {
2090 case DRM_FORMAT_MOD_NONE:
2091 return cpp;
2092 case I915_FORMAT_MOD_X_TILED:
2093 if (IS_GEN2(dev_priv))
2094 return 128;
2095 else
2096 return 512;
2097 case I915_FORMAT_MOD_Y_TILED:
2098 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2099 return 128;
2100 else
2101 return 512;
2102 case I915_FORMAT_MOD_Yf_TILED:
2103 switch (cpp) {
2104 case 1:
2105 return 64;
2106 case 2:
2107 case 4:
2108 return 128;
2109 case 8:
2110 case 16:
2111 return 256;
2112 default:
2113 MISSING_CASE(cpp);
2114 return cpp;
2115 }
2116 break;
2117 default:
2118 MISSING_CASE(fb_modifier);
2119 return cpp;
2120 }
2121}
2122
832be82f
VS
2123unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2124 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2125{
832be82f
VS
2126 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2127 return 1;
2128 else
2129 return intel_tile_size(dev_priv) /
27ba3910 2130 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2131}
2132
8d0deca8
VS
2133/* Return the tile dimensions in pixel units */
2134static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2135 unsigned int *tile_width,
2136 unsigned int *tile_height,
2137 uint64_t fb_modifier,
2138 unsigned int cpp)
2139{
2140 unsigned int tile_width_bytes =
2141 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2142
2143 *tile_width = tile_width_bytes / cpp;
2144 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2145}
2146
6761dd31
TU
2147unsigned int
2148intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2149 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2150{
832be82f
VS
2151 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2152 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2153
2154 return ALIGN(height, tile_height);
a57ce0b2
JB
2155}
2156
1663b9d6
VS
2157unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2158{
2159 unsigned int size = 0;
2160 int i;
2161
2162 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2163 size += rot_info->plane[i].width * rot_info->plane[i].height;
2164
2165 return size;
2166}
2167
75c82a53 2168static void
3465c580
VS
2169intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2170 const struct drm_framebuffer *fb,
2171 unsigned int rotation)
f64b98cd 2172{
2d7a215f
VS
2173 if (intel_rotation_90_or_270(rotation)) {
2174 *view = i915_ggtt_view_rotated;
2175 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2176 } else {
2177 *view = i915_ggtt_view_normal;
2178 }
2179}
50470bb0 2180
2d7a215f
VS
2181static void
2182intel_fill_fb_info(struct drm_i915_private *dev_priv,
2183 struct drm_framebuffer *fb)
2184{
2185 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2186 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2187
d9b3288e
VS
2188 tile_size = intel_tile_size(dev_priv);
2189
2190 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2191 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2192 fb->modifier[0], cpp);
d9b3288e 2193
1663b9d6
VS
2194 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2195 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2196
89e3e142 2197 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2198 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2199 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2200 fb->modifier[1], cpp);
d9b3288e 2201
2d7a215f 2202 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2203 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2204 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2205 }
f64b98cd
TU
2206}
2207
603525d7 2208static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2209{
2210 if (INTEL_INFO(dev_priv)->gen >= 9)
2211 return 256 * 1024;
985b8bb4 2212 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2213 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2214 return 128 * 1024;
2215 else if (INTEL_INFO(dev_priv)->gen >= 4)
2216 return 4 * 1024;
2217 else
44c5905e 2218 return 0;
4e9a86b6
VS
2219}
2220
603525d7
VS
2221static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2222 uint64_t fb_modifier)
2223{
2224 switch (fb_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 return intel_linear_alignment(dev_priv);
2227 case I915_FORMAT_MOD_X_TILED:
2228 if (INTEL_INFO(dev_priv)->gen >= 9)
2229 return 256 * 1024;
2230 return 0;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 case I915_FORMAT_MOD_Yf_TILED:
2233 return 1 * 1024 * 1024;
2234 default:
2235 MISSING_CASE(fb_modifier);
2236 return 0;
2237 }
2238}
2239
127bd2ac 2240int
3465c580
VS
2241intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2242 unsigned int rotation)
6b95a207 2243{
850c4cdc 2244 struct drm_device *dev = fb->dev;
ce453d81 2245 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2246 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2247 struct i915_ggtt_view view;
6b95a207
KH
2248 u32 alignment;
2249 int ret;
2250
ebcdd39e
MR
2251 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2252
603525d7 2253 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2254
3465c580 2255 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2256
693db184
CW
2257 /* Note that the w/a also requires 64 PTE of padding following the
2258 * bo. We currently fill all unused PTE with the shadow page and so
2259 * we should always have valid PTE following the scanout preventing
2260 * the VT-d warning.
2261 */
2262 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2263 alignment = 256 * 1024;
2264
d6dd6843
PZ
2265 /*
2266 * Global gtt pte registers are special registers which actually forward
2267 * writes to a chunk of system memory. Which means that there is no risk
2268 * that the register values disappear as soon as we call
2269 * intel_runtime_pm_put(), so it is correct to wrap only the
2270 * pin/unpin/fence and not more.
2271 */
2272 intel_runtime_pm_get(dev_priv);
2273
7580d774
ML
2274 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2275 &view);
48b956c5 2276 if (ret)
b26a6b35 2277 goto err_pm;
6b95a207
KH
2278
2279 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2280 * fence, whereas 965+ only requires a fence if using
2281 * framebuffer compression. For simplicity, we always install
2282 * a fence as the cost is not that onerous.
2283 */
9807216f
VK
2284 if (view.type == I915_GGTT_VIEW_NORMAL) {
2285 ret = i915_gem_object_get_fence(obj);
2286 if (ret == -EDEADLK) {
2287 /*
2288 * -EDEADLK means there are no free fences
2289 * no pending flips.
2290 *
2291 * This is propagated to atomic, but it uses
2292 * -EDEADLK to force a locking recovery, so
2293 * change the returned error to -EBUSY.
2294 */
2295 ret = -EBUSY;
2296 goto err_unpin;
2297 } else if (ret)
2298 goto err_unpin;
1690e1eb 2299
9807216f
VK
2300 i915_gem_object_pin_fence(obj);
2301 }
6b95a207 2302
d6dd6843 2303 intel_runtime_pm_put(dev_priv);
6b95a207 2304 return 0;
48b956c5
CW
2305
2306err_unpin:
f64b98cd 2307 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2308err_pm:
d6dd6843 2309 intel_runtime_pm_put(dev_priv);
48b956c5 2310 return ret;
6b95a207
KH
2311}
2312
fb4b8ce1 2313void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2314{
82bc3b2d 2315 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2316 struct i915_ggtt_view view;
82bc3b2d 2317
ebcdd39e
MR
2318 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2319
3465c580 2320 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2321
9807216f
VK
2322 if (view.type == I915_GGTT_VIEW_NORMAL)
2323 i915_gem_object_unpin_fence(obj);
2324
f64b98cd 2325 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2326}
2327
29cf9491
VS
2328/*
2329 * Adjust the tile offset by moving the difference into
2330 * the x/y offsets.
2331 *
2332 * Input tile dimensions and pitch must already be
2333 * rotated to match x and y, and in pixel units.
2334 */
2335static u32 intel_adjust_tile_offset(int *x, int *y,
2336 unsigned int tile_width,
2337 unsigned int tile_height,
2338 unsigned int tile_size,
2339 unsigned int pitch_tiles,
2340 u32 old_offset,
2341 u32 new_offset)
2342{
2343 unsigned int tiles;
2344
2345 WARN_ON(old_offset & (tile_size - 1));
2346 WARN_ON(new_offset & (tile_size - 1));
2347 WARN_ON(new_offset > old_offset);
2348
2349 tiles = (old_offset - new_offset) / tile_size;
2350
2351 *y += tiles / pitch_tiles * tile_height;
2352 *x += tiles % pitch_tiles * tile_width;
2353
2354 return new_offset;
2355}
2356
8d0deca8
VS
2357/*
2358 * Computes the linear offset to the base tile and adjusts
2359 * x, y. bytes per pixel is assumed to be a power-of-two.
2360 *
2361 * In the 90/270 rotated case, x and y are assumed
2362 * to be already rotated to match the rotated GTT view, and
2363 * pitch is the tile_height aligned framebuffer height.
2364 */
4f2d9934
VS
2365u32 intel_compute_tile_offset(int *x, int *y,
2366 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2367 unsigned int pitch,
2368 unsigned int rotation)
c2c75131 2369{
4f2d9934
VS
2370 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2371 uint64_t fb_modifier = fb->modifier[plane];
2372 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2373 u32 offset, offset_aligned, alignment;
2374
2375 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2376 if (alignment)
2377 alignment--;
2378
b5c65338 2379 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2380 unsigned int tile_size, tile_width, tile_height;
2381 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2382
d843310d 2383 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2384 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2385 fb_modifier, cpp);
2386
2387 if (intel_rotation_90_or_270(rotation)) {
2388 pitch_tiles = pitch / tile_height;
2389 swap(tile_width, tile_height);
2390 } else {
2391 pitch_tiles = pitch / (tile_width * cpp);
2392 }
d843310d
VS
2393
2394 tile_rows = *y / tile_height;
2395 *y %= tile_height;
c2c75131 2396
8d0deca8
VS
2397 tiles = *x / tile_width;
2398 *x %= tile_width;
bc752862 2399
29cf9491
VS
2400 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2401 offset_aligned = offset & ~alignment;
bc752862 2402
29cf9491
VS
2403 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2404 tile_size, pitch_tiles,
2405 offset, offset_aligned);
2406 } else {
bc752862 2407 offset = *y * pitch + *x * cpp;
29cf9491
VS
2408 offset_aligned = offset & ~alignment;
2409
4e9a86b6
VS
2410 *y = (offset & alignment) / pitch;
2411 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2412 }
29cf9491
VS
2413
2414 return offset_aligned;
c2c75131
DV
2415}
2416
b35d63fa 2417static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2418{
2419 switch (format) {
2420 case DISPPLANE_8BPP:
2421 return DRM_FORMAT_C8;
2422 case DISPPLANE_BGRX555:
2423 return DRM_FORMAT_XRGB1555;
2424 case DISPPLANE_BGRX565:
2425 return DRM_FORMAT_RGB565;
2426 default:
2427 case DISPPLANE_BGRX888:
2428 return DRM_FORMAT_XRGB8888;
2429 case DISPPLANE_RGBX888:
2430 return DRM_FORMAT_XBGR8888;
2431 case DISPPLANE_BGRX101010:
2432 return DRM_FORMAT_XRGB2101010;
2433 case DISPPLANE_RGBX101010:
2434 return DRM_FORMAT_XBGR2101010;
2435 }
2436}
2437
bc8d7dff
DL
2438static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2439{
2440 switch (format) {
2441 case PLANE_CTL_FORMAT_RGB_565:
2442 return DRM_FORMAT_RGB565;
2443 default:
2444 case PLANE_CTL_FORMAT_XRGB_8888:
2445 if (rgb_order) {
2446 if (alpha)
2447 return DRM_FORMAT_ABGR8888;
2448 else
2449 return DRM_FORMAT_XBGR8888;
2450 } else {
2451 if (alpha)
2452 return DRM_FORMAT_ARGB8888;
2453 else
2454 return DRM_FORMAT_XRGB8888;
2455 }
2456 case PLANE_CTL_FORMAT_XRGB_2101010:
2457 if (rgb_order)
2458 return DRM_FORMAT_XBGR2101010;
2459 else
2460 return DRM_FORMAT_XRGB2101010;
2461 }
2462}
2463
5724dbd1 2464static bool
f6936e29
DV
2465intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2466 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2467{
2468 struct drm_device *dev = crtc->base.dev;
3badb49f 2469 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2470 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2471 struct drm_i915_gem_object *obj = NULL;
2472 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2473 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2474 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2475 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2476 PAGE_SIZE);
2477
2478 size_aligned -= base_aligned;
46f297fb 2479
ff2652ea
CW
2480 if (plane_config->size == 0)
2481 return false;
2482
3badb49f
PZ
2483 /* If the FB is too big, just don't use it since fbdev is not very
2484 * important and we should probably use that space with FBC or other
2485 * features. */
72e96d64 2486 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2487 return false;
2488
12c83d99
TU
2489 mutex_lock(&dev->struct_mutex);
2490
f37b5c2b
DV
2491 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2492 base_aligned,
2493 base_aligned,
2494 size_aligned);
12c83d99
TU
2495 if (!obj) {
2496 mutex_unlock(&dev->struct_mutex);
484b41dd 2497 return false;
12c83d99 2498 }
46f297fb 2499
49af449b
DL
2500 obj->tiling_mode = plane_config->tiling;
2501 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2502 obj->stride = fb->pitches[0];
46f297fb 2503
6bf129df
DL
2504 mode_cmd.pixel_format = fb->pixel_format;
2505 mode_cmd.width = fb->width;
2506 mode_cmd.height = fb->height;
2507 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2508 mode_cmd.modifier[0] = fb->modifier[0];
2509 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2510
6bf129df 2511 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2512 &mode_cmd, obj)) {
46f297fb
JB
2513 DRM_DEBUG_KMS("intel fb init failed\n");
2514 goto out_unref_obj;
2515 }
12c83d99 2516
46f297fb 2517 mutex_unlock(&dev->struct_mutex);
484b41dd 2518
f6936e29 2519 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2520 return true;
46f297fb
JB
2521
2522out_unref_obj:
2523 drm_gem_object_unreference(&obj->base);
2524 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2525 return false;
2526}
2527
afd65eb4
MR
2528/* Update plane->state->fb to match plane->fb after driver-internal updates */
2529static void
2530update_state_fb(struct drm_plane *plane)
2531{
2532 if (plane->fb == plane->state->fb)
2533 return;
2534
2535 if (plane->state->fb)
2536 drm_framebuffer_unreference(plane->state->fb);
2537 plane->state->fb = plane->fb;
2538 if (plane->state->fb)
2539 drm_framebuffer_reference(plane->state->fb);
2540}
2541
5724dbd1 2542static void
f6936e29
DV
2543intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2544 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2545{
2546 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2547 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2548 struct drm_crtc *c;
2549 struct intel_crtc *i;
2ff8fde1 2550 struct drm_i915_gem_object *obj;
88595ac9 2551 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2552 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2553 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2554 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2555 struct intel_plane_state *intel_state =
2556 to_intel_plane_state(plane_state);
88595ac9 2557 struct drm_framebuffer *fb;
484b41dd 2558
2d14030b 2559 if (!plane_config->fb)
484b41dd
JB
2560 return;
2561
f6936e29 2562 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2563 fb = &plane_config->fb->base;
2564 goto valid_fb;
f55548b5 2565 }
484b41dd 2566
2d14030b 2567 kfree(plane_config->fb);
484b41dd
JB
2568
2569 /*
2570 * Failed to alloc the obj, check to see if we should share
2571 * an fb with another CRTC instead
2572 */
70e1e0ec 2573 for_each_crtc(dev, c) {
484b41dd
JB
2574 i = to_intel_crtc(c);
2575
2576 if (c == &intel_crtc->base)
2577 continue;
2578
2ff8fde1
MR
2579 if (!i->active)
2580 continue;
2581
88595ac9
DV
2582 fb = c->primary->fb;
2583 if (!fb)
484b41dd
JB
2584 continue;
2585
88595ac9 2586 obj = intel_fb_obj(fb);
2ff8fde1 2587 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2588 drm_framebuffer_reference(fb);
2589 goto valid_fb;
484b41dd
JB
2590 }
2591 }
88595ac9 2592
200757f5
MR
2593 /*
2594 * We've failed to reconstruct the BIOS FB. Current display state
2595 * indicates that the primary plane is visible, but has a NULL FB,
2596 * which will lead to problems later if we don't fix it up. The
2597 * simplest solution is to just disable the primary plane now and
2598 * pretend the BIOS never had it enabled.
2599 */
2600 to_intel_plane_state(plane_state)->visible = false;
2601 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2602 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2603 intel_plane->disable_plane(primary, &intel_crtc->base);
2604
88595ac9
DV
2605 return;
2606
2607valid_fb:
f44e2659
VS
2608 plane_state->src_x = 0;
2609 plane_state->src_y = 0;
be5651f2
ML
2610 plane_state->src_w = fb->width << 16;
2611 plane_state->src_h = fb->height << 16;
2612
f44e2659
VS
2613 plane_state->crtc_x = 0;
2614 plane_state->crtc_y = 0;
be5651f2
ML
2615 plane_state->crtc_w = fb->width;
2616 plane_state->crtc_h = fb->height;
2617
0a8d8a86
MR
2618 intel_state->src.x1 = plane_state->src_x;
2619 intel_state->src.y1 = plane_state->src_y;
2620 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2621 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2622 intel_state->dst.x1 = plane_state->crtc_x;
2623 intel_state->dst.y1 = plane_state->crtc_y;
2624 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2625 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2626
88595ac9
DV
2627 obj = intel_fb_obj(fb);
2628 if (obj->tiling_mode != I915_TILING_NONE)
2629 dev_priv->preserve_bios_swizzle = true;
2630
be5651f2
ML
2631 drm_framebuffer_reference(fb);
2632 primary->fb = primary->state->fb = fb;
36750f28 2633 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2634 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2635 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2636}
2637
a8d201af
ML
2638static void i9xx_update_primary_plane(struct drm_plane *primary,
2639 const struct intel_crtc_state *crtc_state,
2640 const struct intel_plane_state *plane_state)
81255565 2641{
a8d201af 2642 struct drm_device *dev = primary->dev;
81255565 2643 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2645 struct drm_framebuffer *fb = plane_state->base.fb;
2646 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2647 int plane = intel_crtc->plane;
54ea9da8 2648 u32 linear_offset;
81255565 2649 u32 dspcntr;
f0f59a00 2650 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2651 unsigned int rotation = plane_state->base.rotation;
ac484963 2652 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2653 int x = plane_state->src.x1 >> 16;
2654 int y = plane_state->src.y1 >> 16;
c9ba6fad 2655
f45651ba
VS
2656 dspcntr = DISPPLANE_GAMMA_ENABLE;
2657
fdd508a6 2658 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2659
2660 if (INTEL_INFO(dev)->gen < 4) {
2661 if (intel_crtc->pipe == PIPE_B)
2662 dspcntr |= DISPPLANE_SEL_PIPE_B;
2663
2664 /* pipesrc and dspsize control the size that is scaled from,
2665 * which should always be the user's requested size.
2666 */
2667 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2668 ((crtc_state->pipe_src_h - 1) << 16) |
2669 (crtc_state->pipe_src_w - 1));
f45651ba 2670 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2671 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2672 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2673 ((crtc_state->pipe_src_h - 1) << 16) |
2674 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2675 I915_WRITE(PRIMPOS(plane), 0);
2676 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2677 }
81255565 2678
57779d06
VS
2679 switch (fb->pixel_format) {
2680 case DRM_FORMAT_C8:
81255565
JB
2681 dspcntr |= DISPPLANE_8BPP;
2682 break;
57779d06 2683 case DRM_FORMAT_XRGB1555:
57779d06 2684 dspcntr |= DISPPLANE_BGRX555;
81255565 2685 break;
57779d06
VS
2686 case DRM_FORMAT_RGB565:
2687 dspcntr |= DISPPLANE_BGRX565;
2688 break;
2689 case DRM_FORMAT_XRGB8888:
57779d06
VS
2690 dspcntr |= DISPPLANE_BGRX888;
2691 break;
2692 case DRM_FORMAT_XBGR8888:
57779d06
VS
2693 dspcntr |= DISPPLANE_RGBX888;
2694 break;
2695 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2696 dspcntr |= DISPPLANE_BGRX101010;
2697 break;
2698 case DRM_FORMAT_XBGR2101010:
57779d06 2699 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2700 break;
2701 default:
baba133a 2702 BUG();
81255565 2703 }
57779d06 2704
f45651ba
VS
2705 if (INTEL_INFO(dev)->gen >= 4 &&
2706 obj->tiling_mode != I915_TILING_NONE)
2707 dspcntr |= DISPPLANE_TILED;
81255565 2708
de1aa629
VS
2709 if (IS_G4X(dev))
2710 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2711
ac484963 2712 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2713
c2c75131
DV
2714 if (INTEL_INFO(dev)->gen >= 4) {
2715 intel_crtc->dspaddr_offset =
4f2d9934 2716 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2717 fb->pitches[0], rotation);
c2c75131
DV
2718 linear_offset -= intel_crtc->dspaddr_offset;
2719 } else {
e506a0c6 2720 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2721 }
e506a0c6 2722
8d0deca8 2723 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2724 dspcntr |= DISPPLANE_ROTATE_180;
2725
a8d201af
ML
2726 x += (crtc_state->pipe_src_w - 1);
2727 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2728
2729 /* Finding the last pixel of the last line of the display
2730 data and adding to linear_offset*/
2731 linear_offset +=
a8d201af 2732 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2733 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2734 }
2735
2db3366b
PZ
2736 intel_crtc->adjusted_x = x;
2737 intel_crtc->adjusted_y = y;
2738
48404c1e
SJ
2739 I915_WRITE(reg, dspcntr);
2740
01f2c773 2741 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2742 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2743 I915_WRITE(DSPSURF(plane),
2744 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2745 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2746 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2747 } else
f343c5f6 2748 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2749 POSTING_READ(reg);
17638cd6
JB
2750}
2751
a8d201af
ML
2752static void i9xx_disable_primary_plane(struct drm_plane *primary,
2753 struct drm_crtc *crtc)
17638cd6
JB
2754{
2755 struct drm_device *dev = crtc->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2758 int plane = intel_crtc->plane;
f45651ba 2759
a8d201af
ML
2760 I915_WRITE(DSPCNTR(plane), 0);
2761 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2762 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2763 else
2764 I915_WRITE(DSPADDR(plane), 0);
2765 POSTING_READ(DSPCNTR(plane));
2766}
c9ba6fad 2767
a8d201af
ML
2768static void ironlake_update_primary_plane(struct drm_plane *primary,
2769 const struct intel_crtc_state *crtc_state,
2770 const struct intel_plane_state *plane_state)
2771{
2772 struct drm_device *dev = primary->dev;
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2775 struct drm_framebuffer *fb = plane_state->base.fb;
2776 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2777 int plane = intel_crtc->plane;
54ea9da8 2778 u32 linear_offset;
a8d201af
ML
2779 u32 dspcntr;
2780 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2781 unsigned int rotation = plane_state->base.rotation;
ac484963 2782 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2783 int x = plane_state->src.x1 >> 16;
2784 int y = plane_state->src.y1 >> 16;
c9ba6fad 2785
f45651ba 2786 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2787 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2788
2789 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2790 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2791
57779d06
VS
2792 switch (fb->pixel_format) {
2793 case DRM_FORMAT_C8:
17638cd6
JB
2794 dspcntr |= DISPPLANE_8BPP;
2795 break;
57779d06
VS
2796 case DRM_FORMAT_RGB565:
2797 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2798 break;
57779d06 2799 case DRM_FORMAT_XRGB8888:
57779d06
VS
2800 dspcntr |= DISPPLANE_BGRX888;
2801 break;
2802 case DRM_FORMAT_XBGR8888:
57779d06
VS
2803 dspcntr |= DISPPLANE_RGBX888;
2804 break;
2805 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2806 dspcntr |= DISPPLANE_BGRX101010;
2807 break;
2808 case DRM_FORMAT_XBGR2101010:
57779d06 2809 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2810 break;
2811 default:
baba133a 2812 BUG();
17638cd6
JB
2813 }
2814
2815 if (obj->tiling_mode != I915_TILING_NONE)
2816 dspcntr |= DISPPLANE_TILED;
17638cd6 2817
f45651ba 2818 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2819 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2820
ac484963 2821 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2822 intel_crtc->dspaddr_offset =
4f2d9934 2823 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2824 fb->pitches[0], rotation);
c2c75131 2825 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2826 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2827 dspcntr |= DISPPLANE_ROTATE_180;
2828
2829 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2830 x += (crtc_state->pipe_src_w - 1);
2831 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2832
2833 /* Finding the last pixel of the last line of the display
2834 data and adding to linear_offset*/
2835 linear_offset +=
a8d201af 2836 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2837 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2838 }
2839 }
2840
2db3366b
PZ
2841 intel_crtc->adjusted_x = x;
2842 intel_crtc->adjusted_y = y;
2843
48404c1e 2844 I915_WRITE(reg, dspcntr);
17638cd6 2845
01f2c773 2846 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2847 I915_WRITE(DSPSURF(plane),
2848 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2849 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2850 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2851 } else {
2852 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2853 I915_WRITE(DSPLINOFF(plane), linear_offset);
2854 }
17638cd6 2855 POSTING_READ(reg);
17638cd6
JB
2856}
2857
7b49f948
VS
2858u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2859 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2860{
7b49f948 2861 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2862 return 64;
7b49f948
VS
2863 } else {
2864 int cpp = drm_format_plane_cpp(pixel_format, 0);
2865
27ba3910 2866 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2867 }
2868}
2869
44eb0cb9
MK
2870u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2871 struct drm_i915_gem_object *obj,
2872 unsigned int plane)
121920fa 2873{
ce7f1728 2874 struct i915_ggtt_view view;
dedf278c 2875 struct i915_vma *vma;
44eb0cb9 2876 u64 offset;
121920fa 2877
e7941294 2878 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2879 intel_plane->base.state->rotation);
121920fa 2880
ce7f1728 2881 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2882 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2883 view.type))
dedf278c
TU
2884 return -1;
2885
44eb0cb9 2886 offset = vma->node.start;
dedf278c
TU
2887
2888 if (plane == 1) {
7723f47d 2889 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2890 PAGE_SIZE;
2891 }
2892
44eb0cb9
MK
2893 WARN_ON(upper_32_bits(offset));
2894
2895 return lower_32_bits(offset);
121920fa
TU
2896}
2897
e435d6e5
ML
2898static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2899{
2900 struct drm_device *dev = intel_crtc->base.dev;
2901 struct drm_i915_private *dev_priv = dev->dev_private;
2902
2903 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2904 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2905 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2906}
2907
a1b2278e
CK
2908/*
2909 * This function detaches (aka. unbinds) unused scalers in hardware
2910 */
0583236e 2911static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2912{
a1b2278e
CK
2913 struct intel_crtc_scaler_state *scaler_state;
2914 int i;
2915
a1b2278e
CK
2916 scaler_state = &intel_crtc->config->scaler_state;
2917
2918 /* loop through and disable scalers that aren't in use */
2919 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2920 if (!scaler_state->scalers[i].in_use)
2921 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2922 }
2923}
2924
6156a456 2925u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2926{
6156a456 2927 switch (pixel_format) {
d161cf7a 2928 case DRM_FORMAT_C8:
c34ce3d1 2929 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2930 case DRM_FORMAT_RGB565:
c34ce3d1 2931 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2932 case DRM_FORMAT_XBGR8888:
c34ce3d1 2933 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2934 case DRM_FORMAT_XRGB8888:
c34ce3d1 2935 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2936 /*
2937 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2938 * to be already pre-multiplied. We need to add a knob (or a different
2939 * DRM_FORMAT) for user-space to configure that.
2940 */
f75fb42a 2941 case DRM_FORMAT_ABGR8888:
c34ce3d1 2942 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2943 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2944 case DRM_FORMAT_ARGB8888:
c34ce3d1 2945 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2946 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2947 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2948 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2949 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2950 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2951 case DRM_FORMAT_YUYV:
c34ce3d1 2952 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2953 case DRM_FORMAT_YVYU:
c34ce3d1 2954 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2955 case DRM_FORMAT_UYVY:
c34ce3d1 2956 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2957 case DRM_FORMAT_VYUY:
c34ce3d1 2958 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2959 default:
4249eeef 2960 MISSING_CASE(pixel_format);
70d21f0e 2961 }
8cfcba41 2962
c34ce3d1 2963 return 0;
6156a456 2964}
70d21f0e 2965
6156a456
CK
2966u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2967{
6156a456 2968 switch (fb_modifier) {
30af77c4 2969 case DRM_FORMAT_MOD_NONE:
70d21f0e 2970 break;
30af77c4 2971 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2972 return PLANE_CTL_TILED_X;
b321803d 2973 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2974 return PLANE_CTL_TILED_Y;
b321803d 2975 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2976 return PLANE_CTL_TILED_YF;
70d21f0e 2977 default:
6156a456 2978 MISSING_CASE(fb_modifier);
70d21f0e 2979 }
8cfcba41 2980
c34ce3d1 2981 return 0;
6156a456 2982}
70d21f0e 2983
6156a456
CK
2984u32 skl_plane_ctl_rotation(unsigned int rotation)
2985{
3b7a5119 2986 switch (rotation) {
6156a456
CK
2987 case BIT(DRM_ROTATE_0):
2988 break;
1e8df167
SJ
2989 /*
2990 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2991 * while i915 HW rotation is clockwise, thats why this swapping.
2992 */
3b7a5119 2993 case BIT(DRM_ROTATE_90):
1e8df167 2994 return PLANE_CTL_ROTATE_270;
3b7a5119 2995 case BIT(DRM_ROTATE_180):
c34ce3d1 2996 return PLANE_CTL_ROTATE_180;
3b7a5119 2997 case BIT(DRM_ROTATE_270):
1e8df167 2998 return PLANE_CTL_ROTATE_90;
6156a456
CK
2999 default:
3000 MISSING_CASE(rotation);
3001 }
3002
c34ce3d1 3003 return 0;
6156a456
CK
3004}
3005
a8d201af
ML
3006static void skylake_update_primary_plane(struct drm_plane *plane,
3007 const struct intel_crtc_state *crtc_state,
3008 const struct intel_plane_state *plane_state)
6156a456 3009{
a8d201af 3010 struct drm_device *dev = plane->dev;
6156a456 3011 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3013 struct drm_framebuffer *fb = plane_state->base.fb;
3014 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3015 int pipe = intel_crtc->pipe;
3016 u32 plane_ctl, stride_div, stride;
3017 u32 tile_height, plane_offset, plane_size;
a8d201af 3018 unsigned int rotation = plane_state->base.rotation;
6156a456 3019 int x_offset, y_offset;
44eb0cb9 3020 u32 surf_addr;
a8d201af
ML
3021 int scaler_id = plane_state->scaler_id;
3022 int src_x = plane_state->src.x1 >> 16;
3023 int src_y = plane_state->src.y1 >> 16;
3024 int src_w = drm_rect_width(&plane_state->src) >> 16;
3025 int src_h = drm_rect_height(&plane_state->src) >> 16;
3026 int dst_x = plane_state->dst.x1;
3027 int dst_y = plane_state->dst.y1;
3028 int dst_w = drm_rect_width(&plane_state->dst);
3029 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3030
6156a456
CK
3031 plane_ctl = PLANE_CTL_ENABLE |
3032 PLANE_CTL_PIPE_GAMMA_ENABLE |
3033 PLANE_CTL_PIPE_CSC_ENABLE;
3034
3035 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3036 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3037 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3038 plane_ctl |= skl_plane_ctl_rotation(rotation);
3039
7b49f948 3040 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3041 fb->pixel_format);
dedf278c 3042 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3043
a42e5a23
PZ
3044 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3045
3b7a5119 3046 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3047 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3048
3b7a5119 3049 /* stride = Surface height in tiles */
832be82f 3050 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3051 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3052 x_offset = stride * tile_height - src_y - src_h;
3053 y_offset = src_x;
6156a456 3054 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3055 } else {
3056 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3057 x_offset = src_x;
3058 y_offset = src_y;
6156a456 3059 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3060 }
3061 plane_offset = y_offset << 16 | x_offset;
b321803d 3062
2db3366b
PZ
3063 intel_crtc->adjusted_x = x_offset;
3064 intel_crtc->adjusted_y = y_offset;
3065
70d21f0e 3066 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3067 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3068 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3069 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3070
3071 if (scaler_id >= 0) {
3072 uint32_t ps_ctrl = 0;
3073
3074 WARN_ON(!dst_w || !dst_h);
3075 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3076 crtc_state->scaler_state.scalers[scaler_id].mode;
3077 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3078 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3079 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3080 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3081 I915_WRITE(PLANE_POS(pipe, 0), 0);
3082 } else {
3083 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3084 }
3085
121920fa 3086 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3087
3088 POSTING_READ(PLANE_SURF(pipe, 0));
3089}
3090
a8d201af
ML
3091static void skylake_disable_primary_plane(struct drm_plane *primary,
3092 struct drm_crtc *crtc)
17638cd6
JB
3093{
3094 struct drm_device *dev = crtc->dev;
3095 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3096 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3097
a8d201af
ML
3098 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3099 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3100 POSTING_READ(PLANE_SURF(pipe, 0));
3101}
29b9bde6 3102
a8d201af
ML
3103/* Assume fb object is pinned & idle & fenced and just update base pointers */
3104static int
3105intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3106 int x, int y, enum mode_set_atomic state)
3107{
3108 /* Support for kgdboc is disabled, this needs a major rework. */
3109 DRM_ERROR("legacy panic handler not supported any more.\n");
3110
3111 return -ENODEV;
81255565
JB
3112}
3113
7514747d 3114static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3115{
96a02917
VS
3116 struct drm_crtc *crtc;
3117
70e1e0ec 3118 for_each_crtc(dev, crtc) {
96a02917
VS
3119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3120 enum plane plane = intel_crtc->plane;
3121
3122 intel_prepare_page_flip(dev, plane);
3123 intel_finish_page_flip_plane(dev, plane);
3124 }
7514747d
VS
3125}
3126
3127static void intel_update_primary_planes(struct drm_device *dev)
3128{
7514747d 3129 struct drm_crtc *crtc;
96a02917 3130
70e1e0ec 3131 for_each_crtc(dev, crtc) {
11c22da6
ML
3132 struct intel_plane *plane = to_intel_plane(crtc->primary);
3133 struct intel_plane_state *plane_state;
96a02917 3134
11c22da6 3135 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3136 plane_state = to_intel_plane_state(plane->base.state);
3137
a8d201af
ML
3138 if (plane_state->visible)
3139 plane->update_plane(&plane->base,
3140 to_intel_crtc_state(crtc->state),
3141 plane_state);
11c22da6
ML
3142
3143 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3144 }
3145}
3146
7514747d
VS
3147void intel_prepare_reset(struct drm_device *dev)
3148{
3149 /* no reset support for gen2 */
3150 if (IS_GEN2(dev))
3151 return;
3152
3153 /* reset doesn't touch the display */
3154 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3155 return;
3156
3157 drm_modeset_lock_all(dev);
f98ce92f
VS
3158 /*
3159 * Disabling the crtcs gracefully seems nicer. Also the
3160 * g33 docs say we should at least disable all the planes.
3161 */
6b72d486 3162 intel_display_suspend(dev);
7514747d
VS
3163}
3164
3165void intel_finish_reset(struct drm_device *dev)
3166{
3167 struct drm_i915_private *dev_priv = to_i915(dev);
3168
3169 /*
3170 * Flips in the rings will be nuked by the reset,
3171 * so complete all pending flips so that user space
3172 * will get its events and not get stuck.
3173 */
3174 intel_complete_page_flips(dev);
3175
3176 /* no reset support for gen2 */
3177 if (IS_GEN2(dev))
3178 return;
3179
3180 /* reset doesn't touch the display */
3181 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3182 /*
3183 * Flips in the rings have been nuked by the reset,
3184 * so update the base address of all primary
3185 * planes to the the last fb to make sure we're
3186 * showing the correct fb after a reset.
11c22da6
ML
3187 *
3188 * FIXME: Atomic will make this obsolete since we won't schedule
3189 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3190 */
3191 intel_update_primary_planes(dev);
3192 return;
3193 }
3194
3195 /*
3196 * The display has been reset as well,
3197 * so need a full re-initialization.
3198 */
3199 intel_runtime_pm_disable_interrupts(dev_priv);
3200 intel_runtime_pm_enable_interrupts(dev_priv);
3201
3202 intel_modeset_init_hw(dev);
3203
3204 spin_lock_irq(&dev_priv->irq_lock);
3205 if (dev_priv->display.hpd_irq_setup)
3206 dev_priv->display.hpd_irq_setup(dev);
3207 spin_unlock_irq(&dev_priv->irq_lock);
3208
043e9bda 3209 intel_display_resume(dev);
7514747d
VS
3210
3211 intel_hpd_init(dev_priv);
3212
3213 drm_modeset_unlock_all(dev);
3214}
3215
7d5e3799
CW
3216static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3217{
3218 struct drm_device *dev = crtc->dev;
7d5e3799 3219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c19ae989 3220 unsigned reset_counter;
7d5e3799
CW
3221 bool pending;
3222
7f1847eb
CW
3223 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3224 if (intel_crtc->reset_counter != reset_counter)
7d5e3799
CW
3225 return false;
3226
5e2d7afc 3227 spin_lock_irq(&dev->event_lock);
7d5e3799 3228 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3229 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3230
3231 return pending;
3232}
3233
bfd16b2a
ML
3234static void intel_update_pipe_config(struct intel_crtc *crtc,
3235 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3236{
3237 struct drm_device *dev = crtc->base.dev;
3238 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3239 struct intel_crtc_state *pipe_config =
3240 to_intel_crtc_state(crtc->base.state);
e30e8f75 3241
bfd16b2a
ML
3242 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3243 crtc->base.mode = crtc->base.state->mode;
3244
3245 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3246 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3247 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3248
3249 /*
3250 * Update pipe size and adjust fitter if needed: the reason for this is
3251 * that in compute_mode_changes we check the native mode (not the pfit
3252 * mode) to see if we can flip rather than do a full mode set. In the
3253 * fastboot case, we'll flip, but if we don't update the pipesrc and
3254 * pfit state, we'll end up with a big fb scanned out into the wrong
3255 * sized surface.
e30e8f75
GP
3256 */
3257
e30e8f75 3258 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3259 ((pipe_config->pipe_src_w - 1) << 16) |
3260 (pipe_config->pipe_src_h - 1));
3261
3262 /* on skylake this is done by detaching scalers */
3263 if (INTEL_INFO(dev)->gen >= 9) {
3264 skl_detach_scalers(crtc);
3265
3266 if (pipe_config->pch_pfit.enabled)
3267 skylake_pfit_enable(crtc);
3268 } else if (HAS_PCH_SPLIT(dev)) {
3269 if (pipe_config->pch_pfit.enabled)
3270 ironlake_pfit_enable(crtc);
3271 else if (old_crtc_state->pch_pfit.enabled)
3272 ironlake_pfit_disable(crtc, true);
e30e8f75 3273 }
e30e8f75
GP
3274}
3275
5e84e1a4
ZW
3276static void intel_fdi_normal_train(struct drm_crtc *crtc)
3277{
3278 struct drm_device *dev = crtc->dev;
3279 struct drm_i915_private *dev_priv = dev->dev_private;
3280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3281 int pipe = intel_crtc->pipe;
f0f59a00
VS
3282 i915_reg_t reg;
3283 u32 temp;
5e84e1a4
ZW
3284
3285 /* enable normal train */
3286 reg = FDI_TX_CTL(pipe);
3287 temp = I915_READ(reg);
61e499bf 3288 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3289 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3290 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3291 } else {
3292 temp &= ~FDI_LINK_TRAIN_NONE;
3293 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3294 }
5e84e1a4
ZW
3295 I915_WRITE(reg, temp);
3296
3297 reg = FDI_RX_CTL(pipe);
3298 temp = I915_READ(reg);
3299 if (HAS_PCH_CPT(dev)) {
3300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3301 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3302 } else {
3303 temp &= ~FDI_LINK_TRAIN_NONE;
3304 temp |= FDI_LINK_TRAIN_NONE;
3305 }
3306 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3307
3308 /* wait one idle pattern time */
3309 POSTING_READ(reg);
3310 udelay(1000);
357555c0
JB
3311
3312 /* IVB wants error correction enabled */
3313 if (IS_IVYBRIDGE(dev))
3314 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3315 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3316}
3317
8db9d77b
ZW
3318/* The FDI link training functions for ILK/Ibexpeak. */
3319static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3320{
3321 struct drm_device *dev = crtc->dev;
3322 struct drm_i915_private *dev_priv = dev->dev_private;
3323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3324 int pipe = intel_crtc->pipe;
f0f59a00
VS
3325 i915_reg_t reg;
3326 u32 temp, tries;
8db9d77b 3327
1c8562f6 3328 /* FDI needs bits from pipe first */
0fc932b8 3329 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3330
e1a44743
AJ
3331 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3332 for train result */
5eddb70b
CW
3333 reg = FDI_RX_IMR(pipe);
3334 temp = I915_READ(reg);
e1a44743
AJ
3335 temp &= ~FDI_RX_SYMBOL_LOCK;
3336 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3337 I915_WRITE(reg, temp);
3338 I915_READ(reg);
e1a44743
AJ
3339 udelay(150);
3340
8db9d77b 3341 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3342 reg = FDI_TX_CTL(pipe);
3343 temp = I915_READ(reg);
627eb5a3 3344 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3345 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3346 temp &= ~FDI_LINK_TRAIN_NONE;
3347 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3348 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3349
5eddb70b
CW
3350 reg = FDI_RX_CTL(pipe);
3351 temp = I915_READ(reg);
8db9d77b
ZW
3352 temp &= ~FDI_LINK_TRAIN_NONE;
3353 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3354 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3355
3356 POSTING_READ(reg);
8db9d77b
ZW
3357 udelay(150);
3358
5b2adf89 3359 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3360 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3362 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3363
5eddb70b 3364 reg = FDI_RX_IIR(pipe);
e1a44743 3365 for (tries = 0; tries < 5; tries++) {
5eddb70b 3366 temp = I915_READ(reg);
8db9d77b
ZW
3367 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3368
3369 if ((temp & FDI_RX_BIT_LOCK)) {
3370 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3371 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3372 break;
3373 }
8db9d77b 3374 }
e1a44743 3375 if (tries == 5)
5eddb70b 3376 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3377
3378 /* Train 2 */
5eddb70b
CW
3379 reg = FDI_TX_CTL(pipe);
3380 temp = I915_READ(reg);
8db9d77b
ZW
3381 temp &= ~FDI_LINK_TRAIN_NONE;
3382 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3383 I915_WRITE(reg, temp);
8db9d77b 3384
5eddb70b
CW
3385 reg = FDI_RX_CTL(pipe);
3386 temp = I915_READ(reg);
8db9d77b
ZW
3387 temp &= ~FDI_LINK_TRAIN_NONE;
3388 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3389 I915_WRITE(reg, temp);
8db9d77b 3390
5eddb70b
CW
3391 POSTING_READ(reg);
3392 udelay(150);
8db9d77b 3393
5eddb70b 3394 reg = FDI_RX_IIR(pipe);
e1a44743 3395 for (tries = 0; tries < 5; tries++) {
5eddb70b 3396 temp = I915_READ(reg);
8db9d77b
ZW
3397 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3398
3399 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3400 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3401 DRM_DEBUG_KMS("FDI train 2 done.\n");
3402 break;
3403 }
8db9d77b 3404 }
e1a44743 3405 if (tries == 5)
5eddb70b 3406 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3407
3408 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3409
8db9d77b
ZW
3410}
3411
0206e353 3412static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3413 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3414 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3415 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3416 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3417};
3418
3419/* The FDI link training functions for SNB/Cougarpoint. */
3420static void gen6_fdi_link_train(struct drm_crtc *crtc)
3421{
3422 struct drm_device *dev = crtc->dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3425 int pipe = intel_crtc->pipe;
f0f59a00
VS
3426 i915_reg_t reg;
3427 u32 temp, i, retry;
8db9d77b 3428
e1a44743
AJ
3429 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3430 for train result */
5eddb70b
CW
3431 reg = FDI_RX_IMR(pipe);
3432 temp = I915_READ(reg);
e1a44743
AJ
3433 temp &= ~FDI_RX_SYMBOL_LOCK;
3434 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3435 I915_WRITE(reg, temp);
3436
3437 POSTING_READ(reg);
e1a44743
AJ
3438 udelay(150);
3439
8db9d77b 3440 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3441 reg = FDI_TX_CTL(pipe);
3442 temp = I915_READ(reg);
627eb5a3 3443 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3444 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3445 temp &= ~FDI_LINK_TRAIN_NONE;
3446 temp |= FDI_LINK_TRAIN_PATTERN_1;
3447 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3448 /* SNB-B */
3449 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3450 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3451
d74cf324
DV
3452 I915_WRITE(FDI_RX_MISC(pipe),
3453 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3454
5eddb70b
CW
3455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 if (HAS_PCH_CPT(dev)) {
3458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3459 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3460 } else {
3461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_1;
3463 }
5eddb70b
CW
3464 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3465
3466 POSTING_READ(reg);
8db9d77b
ZW
3467 udelay(150);
3468
0206e353 3469 for (i = 0; i < 4; i++) {
5eddb70b
CW
3470 reg = FDI_TX_CTL(pipe);
3471 temp = I915_READ(reg);
8db9d77b
ZW
3472 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3473 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3474 I915_WRITE(reg, temp);
3475
3476 POSTING_READ(reg);
8db9d77b
ZW
3477 udelay(500);
3478
fa37d39e
SP
3479 for (retry = 0; retry < 5; retry++) {
3480 reg = FDI_RX_IIR(pipe);
3481 temp = I915_READ(reg);
3482 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3483 if (temp & FDI_RX_BIT_LOCK) {
3484 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3485 DRM_DEBUG_KMS("FDI train 1 done.\n");
3486 break;
3487 }
3488 udelay(50);
8db9d77b 3489 }
fa37d39e
SP
3490 if (retry < 5)
3491 break;
8db9d77b
ZW
3492 }
3493 if (i == 4)
5eddb70b 3494 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3495
3496 /* Train 2 */
5eddb70b
CW
3497 reg = FDI_TX_CTL(pipe);
3498 temp = I915_READ(reg);
8db9d77b
ZW
3499 temp &= ~FDI_LINK_TRAIN_NONE;
3500 temp |= FDI_LINK_TRAIN_PATTERN_2;
3501 if (IS_GEN6(dev)) {
3502 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3503 /* SNB-B */
3504 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3505 }
5eddb70b 3506 I915_WRITE(reg, temp);
8db9d77b 3507
5eddb70b
CW
3508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
8db9d77b
ZW
3510 if (HAS_PCH_CPT(dev)) {
3511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3512 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3513 } else {
3514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_2;
3516 }
5eddb70b
CW
3517 I915_WRITE(reg, temp);
3518
3519 POSTING_READ(reg);
8db9d77b
ZW
3520 udelay(150);
3521
0206e353 3522 for (i = 0; i < 4; i++) {
5eddb70b
CW
3523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
8db9d77b
ZW
3525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3527 I915_WRITE(reg, temp);
3528
3529 POSTING_READ(reg);
8db9d77b
ZW
3530 udelay(500);
3531
fa37d39e
SP
3532 for (retry = 0; retry < 5; retry++) {
3533 reg = FDI_RX_IIR(pipe);
3534 temp = I915_READ(reg);
3535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3536 if (temp & FDI_RX_SYMBOL_LOCK) {
3537 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3538 DRM_DEBUG_KMS("FDI train 2 done.\n");
3539 break;
3540 }
3541 udelay(50);
8db9d77b 3542 }
fa37d39e
SP
3543 if (retry < 5)
3544 break;
8db9d77b
ZW
3545 }
3546 if (i == 4)
5eddb70b 3547 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3548
3549 DRM_DEBUG_KMS("FDI train done.\n");
3550}
3551
357555c0
JB
3552/* Manual link training for Ivy Bridge A0 parts */
3553static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3554{
3555 struct drm_device *dev = crtc->dev;
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3558 int pipe = intel_crtc->pipe;
f0f59a00
VS
3559 i915_reg_t reg;
3560 u32 temp, i, j;
357555c0
JB
3561
3562 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3563 for train result */
3564 reg = FDI_RX_IMR(pipe);
3565 temp = I915_READ(reg);
3566 temp &= ~FDI_RX_SYMBOL_LOCK;
3567 temp &= ~FDI_RX_BIT_LOCK;
3568 I915_WRITE(reg, temp);
3569
3570 POSTING_READ(reg);
3571 udelay(150);
3572
01a415fd
DV
3573 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3574 I915_READ(FDI_RX_IIR(pipe)));
3575
139ccd3f
JB
3576 /* Try each vswing and preemphasis setting twice before moving on */
3577 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3578 /* disable first in case we need to retry */
3579 reg = FDI_TX_CTL(pipe);
3580 temp = I915_READ(reg);
3581 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3582 temp &= ~FDI_TX_ENABLE;
3583 I915_WRITE(reg, temp);
357555c0 3584
139ccd3f
JB
3585 reg = FDI_RX_CTL(pipe);
3586 temp = I915_READ(reg);
3587 temp &= ~FDI_LINK_TRAIN_AUTO;
3588 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3589 temp &= ~FDI_RX_ENABLE;
3590 I915_WRITE(reg, temp);
357555c0 3591
139ccd3f 3592 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3593 reg = FDI_TX_CTL(pipe);
3594 temp = I915_READ(reg);
139ccd3f 3595 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3596 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3597 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3598 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3599 temp |= snb_b_fdi_train_param[j/2];
3600 temp |= FDI_COMPOSITE_SYNC;
3601 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3602
139ccd3f
JB
3603 I915_WRITE(FDI_RX_MISC(pipe),
3604 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3605
139ccd3f 3606 reg = FDI_RX_CTL(pipe);
357555c0 3607 temp = I915_READ(reg);
139ccd3f
JB
3608 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3609 temp |= FDI_COMPOSITE_SYNC;
3610 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3611
139ccd3f
JB
3612 POSTING_READ(reg);
3613 udelay(1); /* should be 0.5us */
357555c0 3614
139ccd3f
JB
3615 for (i = 0; i < 4; i++) {
3616 reg = FDI_RX_IIR(pipe);
3617 temp = I915_READ(reg);
3618 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3619
139ccd3f
JB
3620 if (temp & FDI_RX_BIT_LOCK ||
3621 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3622 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3623 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3624 i);
3625 break;
3626 }
3627 udelay(1); /* should be 0.5us */
3628 }
3629 if (i == 4) {
3630 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3631 continue;
3632 }
357555c0 3633
139ccd3f 3634 /* Train 2 */
357555c0
JB
3635 reg = FDI_TX_CTL(pipe);
3636 temp = I915_READ(reg);
139ccd3f
JB
3637 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3638 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3639 I915_WRITE(reg, temp);
3640
3641 reg = FDI_RX_CTL(pipe);
3642 temp = I915_READ(reg);
3643 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3644 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3645 I915_WRITE(reg, temp);
3646
3647 POSTING_READ(reg);
139ccd3f 3648 udelay(2); /* should be 1.5us */
357555c0 3649
139ccd3f
JB
3650 for (i = 0; i < 4; i++) {
3651 reg = FDI_RX_IIR(pipe);
3652 temp = I915_READ(reg);
3653 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3654
139ccd3f
JB
3655 if (temp & FDI_RX_SYMBOL_LOCK ||
3656 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3657 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3658 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3659 i);
3660 goto train_done;
3661 }
3662 udelay(2); /* should be 1.5us */
357555c0 3663 }
139ccd3f
JB
3664 if (i == 4)
3665 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3666 }
357555c0 3667
139ccd3f 3668train_done:
357555c0
JB
3669 DRM_DEBUG_KMS("FDI train done.\n");
3670}
3671
88cefb6c 3672static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3673{
88cefb6c 3674 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3675 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3676 int pipe = intel_crtc->pipe;
f0f59a00
VS
3677 i915_reg_t reg;
3678 u32 temp;
c64e311e 3679
c98e9dcf 3680 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3681 reg = FDI_RX_CTL(pipe);
3682 temp = I915_READ(reg);
627eb5a3 3683 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3684 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3685 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3686 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3687
3688 POSTING_READ(reg);
c98e9dcf
JB
3689 udelay(200);
3690
3691 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3692 temp = I915_READ(reg);
3693 I915_WRITE(reg, temp | FDI_PCDCLK);
3694
3695 POSTING_READ(reg);
c98e9dcf
JB
3696 udelay(200);
3697
20749730
PZ
3698 /* Enable CPU FDI TX PLL, always on for Ironlake */
3699 reg = FDI_TX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3702 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3703
20749730
PZ
3704 POSTING_READ(reg);
3705 udelay(100);
6be4a607 3706 }
0e23b99d
JB
3707}
3708
88cefb6c
DV
3709static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3710{
3711 struct drm_device *dev = intel_crtc->base.dev;
3712 struct drm_i915_private *dev_priv = dev->dev_private;
3713 int pipe = intel_crtc->pipe;
f0f59a00
VS
3714 i915_reg_t reg;
3715 u32 temp;
88cefb6c
DV
3716
3717 /* Switch from PCDclk to Rawclk */
3718 reg = FDI_RX_CTL(pipe);
3719 temp = I915_READ(reg);
3720 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3721
3722 /* Disable CPU FDI TX PLL */
3723 reg = FDI_TX_CTL(pipe);
3724 temp = I915_READ(reg);
3725 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3726
3727 POSTING_READ(reg);
3728 udelay(100);
3729
3730 reg = FDI_RX_CTL(pipe);
3731 temp = I915_READ(reg);
3732 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3733
3734 /* Wait for the clocks to turn off. */
3735 POSTING_READ(reg);
3736 udelay(100);
3737}
3738
0fc932b8
JB
3739static void ironlake_fdi_disable(struct drm_crtc *crtc)
3740{
3741 struct drm_device *dev = crtc->dev;
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3744 int pipe = intel_crtc->pipe;
f0f59a00
VS
3745 i915_reg_t reg;
3746 u32 temp;
0fc932b8
JB
3747
3748 /* disable CPU FDI tx and PCH FDI rx */
3749 reg = FDI_TX_CTL(pipe);
3750 temp = I915_READ(reg);
3751 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3752 POSTING_READ(reg);
3753
3754 reg = FDI_RX_CTL(pipe);
3755 temp = I915_READ(reg);
3756 temp &= ~(0x7 << 16);
dfd07d72 3757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3758 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3759
3760 POSTING_READ(reg);
3761 udelay(100);
3762
3763 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3764 if (HAS_PCH_IBX(dev))
6f06ce18 3765 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3766
3767 /* still set train pattern 1 */
3768 reg = FDI_TX_CTL(pipe);
3769 temp = I915_READ(reg);
3770 temp &= ~FDI_LINK_TRAIN_NONE;
3771 temp |= FDI_LINK_TRAIN_PATTERN_1;
3772 I915_WRITE(reg, temp);
3773
3774 reg = FDI_RX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 if (HAS_PCH_CPT(dev)) {
3777 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3778 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3779 } else {
3780 temp &= ~FDI_LINK_TRAIN_NONE;
3781 temp |= FDI_LINK_TRAIN_PATTERN_1;
3782 }
3783 /* BPC in FDI rx is consistent with that in PIPECONF */
3784 temp &= ~(0x07 << 16);
dfd07d72 3785 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3786 I915_WRITE(reg, temp);
3787
3788 POSTING_READ(reg);
3789 udelay(100);
3790}
3791
5dce5b93
CW
3792bool intel_has_pending_fb_unpin(struct drm_device *dev)
3793{
3794 struct intel_crtc *crtc;
3795
3796 /* Note that we don't need to be called with mode_config.lock here
3797 * as our list of CRTC objects is static for the lifetime of the
3798 * device and so cannot disappear as we iterate. Similarly, we can
3799 * happily treat the predicates as racy, atomic checks as userspace
3800 * cannot claim and pin a new fb without at least acquring the
3801 * struct_mutex and so serialising with us.
3802 */
d3fcc808 3803 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3804 if (atomic_read(&crtc->unpin_work_count) == 0)
3805 continue;
3806
3807 if (crtc->unpin_work)
3808 intel_wait_for_vblank(dev, crtc->pipe);
3809
3810 return true;
3811 }
3812
3813 return false;
3814}
3815
d6bbafa1
CW
3816static void page_flip_completed(struct intel_crtc *intel_crtc)
3817{
3818 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3819 struct intel_unpin_work *work = intel_crtc->unpin_work;
3820
3821 /* ensure that the unpin work is consistent wrt ->pending. */
3822 smp_rmb();
3823 intel_crtc->unpin_work = NULL;
3824
3825 if (work->event)
560ce1dc 3826 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
3827
3828 drm_crtc_vblank_put(&intel_crtc->base);
3829
3830 wake_up_all(&dev_priv->pending_flip_queue);
3831 queue_work(dev_priv->wq, &work->work);
3832
3833 trace_i915_flip_complete(intel_crtc->plane,
3834 work->pending_flip_obj);
3835}
3836
5008e874 3837static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3838{
0f91128d 3839 struct drm_device *dev = crtc->dev;
5bb61643 3840 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3841 long ret;
e6c3a2a6 3842
2c10d571 3843 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3844
3845 ret = wait_event_interruptible_timeout(
3846 dev_priv->pending_flip_queue,
3847 !intel_crtc_has_pending_flip(crtc),
3848 60*HZ);
3849
3850 if (ret < 0)
3851 return ret;
3852
3853 if (ret == 0) {
9c787942 3854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3855
5e2d7afc 3856 spin_lock_irq(&dev->event_lock);
9c787942
CW
3857 if (intel_crtc->unpin_work) {
3858 WARN_ONCE(1, "Removing stuck page flip\n");
3859 page_flip_completed(intel_crtc);
3860 }
5e2d7afc 3861 spin_unlock_irq(&dev->event_lock);
9c787942 3862 }
5bb61643 3863
5008e874 3864 return 0;
e6c3a2a6
CW
3865}
3866
060f02d8
VS
3867static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3868{
3869 u32 temp;
3870
3871 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3872
3873 mutex_lock(&dev_priv->sb_lock);
3874
3875 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3876 temp |= SBI_SSCCTL_DISABLE;
3877 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3878
3879 mutex_unlock(&dev_priv->sb_lock);
3880}
3881
e615efe4
ED
3882/* Program iCLKIP clock to the desired frequency */
3883static void lpt_program_iclkip(struct drm_crtc *crtc)
3884{
64b46a06 3885 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3886 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3887 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3888 u32 temp;
3889
060f02d8 3890 lpt_disable_iclkip(dev_priv);
e615efe4 3891
64b46a06
VS
3892 /* The iCLK virtual clock root frequency is in MHz,
3893 * but the adjusted_mode->crtc_clock in in KHz. To get the
3894 * divisors, it is necessary to divide one by another, so we
3895 * convert the virtual clock precision to KHz here for higher
3896 * precision.
3897 */
3898 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3899 u32 iclk_virtual_root_freq = 172800 * 1000;
3900 u32 iclk_pi_range = 64;
64b46a06 3901 u32 desired_divisor;
e615efe4 3902
64b46a06
VS
3903 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3904 clock << auxdiv);
3905 divsel = (desired_divisor / iclk_pi_range) - 2;
3906 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3907
64b46a06
VS
3908 /*
3909 * Near 20MHz is a corner case which is
3910 * out of range for the 7-bit divisor
3911 */
3912 if (divsel <= 0x7f)
3913 break;
e615efe4
ED
3914 }
3915
3916 /* This should not happen with any sane values */
3917 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3918 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3919 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3920 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3921
3922 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3923 clock,
e615efe4
ED
3924 auxdiv,
3925 divsel,
3926 phasedir,
3927 phaseinc);
3928
060f02d8
VS
3929 mutex_lock(&dev_priv->sb_lock);
3930
e615efe4 3931 /* Program SSCDIVINTPHASE6 */
988d6ee8 3932 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3933 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3934 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3935 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3936 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3937 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3938 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3939 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3940
3941 /* Program SSCAUXDIV */
988d6ee8 3942 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3943 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3944 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3945 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3946
3947 /* Enable modulator and associated divider */
988d6ee8 3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3949 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3951
060f02d8
VS
3952 mutex_unlock(&dev_priv->sb_lock);
3953
e615efe4
ED
3954 /* Wait for initialization time */
3955 udelay(24);
3956
3957 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3958}
3959
8802e5b6
VS
3960int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3961{
3962 u32 divsel, phaseinc, auxdiv;
3963 u32 iclk_virtual_root_freq = 172800 * 1000;
3964 u32 iclk_pi_range = 64;
3965 u32 desired_divisor;
3966 u32 temp;
3967
3968 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3969 return 0;
3970
3971 mutex_lock(&dev_priv->sb_lock);
3972
3973 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3974 if (temp & SBI_SSCCTL_DISABLE) {
3975 mutex_unlock(&dev_priv->sb_lock);
3976 return 0;
3977 }
3978
3979 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3980 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3981 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3982 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3983 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3984
3985 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3986 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3987 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3988
3989 mutex_unlock(&dev_priv->sb_lock);
3990
3991 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3992
3993 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3994 desired_divisor << auxdiv);
3995}
3996
275f01b2
DV
3997static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3998 enum pipe pch_transcoder)
3999{
4000 struct drm_device *dev = crtc->base.dev;
4001 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4002 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4003
4004 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4005 I915_READ(HTOTAL(cpu_transcoder)));
4006 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4007 I915_READ(HBLANK(cpu_transcoder)));
4008 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4009 I915_READ(HSYNC(cpu_transcoder)));
4010
4011 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4012 I915_READ(VTOTAL(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4014 I915_READ(VBLANK(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4016 I915_READ(VSYNC(cpu_transcoder)));
4017 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4018 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4019}
4020
003632d9 4021static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4022{
4023 struct drm_i915_private *dev_priv = dev->dev_private;
4024 uint32_t temp;
4025
4026 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4027 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4028 return;
4029
4030 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4031 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4032
003632d9
ACO
4033 temp &= ~FDI_BC_BIFURCATION_SELECT;
4034 if (enable)
4035 temp |= FDI_BC_BIFURCATION_SELECT;
4036
4037 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4038 I915_WRITE(SOUTH_CHICKEN1, temp);
4039 POSTING_READ(SOUTH_CHICKEN1);
4040}
4041
4042static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4043{
4044 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4045
4046 switch (intel_crtc->pipe) {
4047 case PIPE_A:
4048 break;
4049 case PIPE_B:
6e3c9717 4050 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4051 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4052 else
003632d9 4053 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4054
4055 break;
4056 case PIPE_C:
003632d9 4057 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4058
4059 break;
4060 default:
4061 BUG();
4062 }
4063}
4064
c48b5305
VS
4065/* Return which DP Port should be selected for Transcoder DP control */
4066static enum port
4067intel_trans_dp_port_sel(struct drm_crtc *crtc)
4068{
4069 struct drm_device *dev = crtc->dev;
4070 struct intel_encoder *encoder;
4071
4072 for_each_encoder_on_crtc(dev, crtc, encoder) {
4073 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4074 encoder->type == INTEL_OUTPUT_EDP)
4075 return enc_to_dig_port(&encoder->base)->port;
4076 }
4077
4078 return -1;
4079}
4080
f67a559d
JB
4081/*
4082 * Enable PCH resources required for PCH ports:
4083 * - PCH PLLs
4084 * - FDI training & RX/TX
4085 * - update transcoder timings
4086 * - DP transcoding bits
4087 * - transcoder
4088 */
4089static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4090{
4091 struct drm_device *dev = crtc->dev;
4092 struct drm_i915_private *dev_priv = dev->dev_private;
4093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4094 int pipe = intel_crtc->pipe;
f0f59a00 4095 u32 temp;
2c07245f 4096
ab9412ba 4097 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4098
1fbc0d78
DV
4099 if (IS_IVYBRIDGE(dev))
4100 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4101
cd986abb
DV
4102 /* Write the TU size bits before fdi link training, so that error
4103 * detection works. */
4104 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4105 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4106
c98e9dcf 4107 /* For PCH output, training FDI link */
674cf967 4108 dev_priv->display.fdi_link_train(crtc);
2c07245f 4109
3ad8a208
DV
4110 /* We need to program the right clock selection before writing the pixel
4111 * mutliplier into the DPLL. */
303b81e0 4112 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4113 u32 sel;
4b645f14 4114
c98e9dcf 4115 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4116 temp |= TRANS_DPLL_ENABLE(pipe);
4117 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4118 if (intel_crtc->config->shared_dpll ==
4119 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4120 temp |= sel;
4121 else
4122 temp &= ~sel;
c98e9dcf 4123 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4124 }
5eddb70b 4125
3ad8a208
DV
4126 /* XXX: pch pll's can be enabled any time before we enable the PCH
4127 * transcoder, and we actually should do this to not upset any PCH
4128 * transcoder that already use the clock when we share it.
4129 *
4130 * Note that enable_shared_dpll tries to do the right thing, but
4131 * get_shared_dpll unconditionally resets the pll - we need that to have
4132 * the right LVDS enable sequence. */
85b3894f 4133 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4134
d9b6cb56
JB
4135 /* set transcoder timing, panel must allow it */
4136 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4137 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4138
303b81e0 4139 intel_fdi_normal_train(crtc);
5e84e1a4 4140
c98e9dcf 4141 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4142 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4143 const struct drm_display_mode *adjusted_mode =
4144 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4145 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4146 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4147 temp = I915_READ(reg);
4148 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4149 TRANS_DP_SYNC_MASK |
4150 TRANS_DP_BPC_MASK);
e3ef4479 4151 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4152 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4153
9c4edaee 4154 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4155 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4156 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4157 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4158
4159 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4160 case PORT_B:
5eddb70b 4161 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4162 break;
c48b5305 4163 case PORT_C:
5eddb70b 4164 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4165 break;
c48b5305 4166 case PORT_D:
5eddb70b 4167 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4168 break;
4169 default:
e95d41e1 4170 BUG();
32f9d658 4171 }
2c07245f 4172
5eddb70b 4173 I915_WRITE(reg, temp);
6be4a607 4174 }
b52eb4dc 4175
b8a4f404 4176 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4177}
4178
1507e5bd
PZ
4179static void lpt_pch_enable(struct drm_crtc *crtc)
4180{
4181 struct drm_device *dev = crtc->dev;
4182 struct drm_i915_private *dev_priv = dev->dev_private;
4183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4184 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4185
ab9412ba 4186 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4187
8c52b5e8 4188 lpt_program_iclkip(crtc);
1507e5bd 4189
0540e488 4190 /* Set transcoder timing. */
275f01b2 4191 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4192
937bb610 4193 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4194}
4195
a1520318 4196static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4197{
4198 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4199 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4200 u32 temp;
4201
4202 temp = I915_READ(dslreg);
4203 udelay(500);
4204 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4205 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4206 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4207 }
4208}
4209
86adf9d7
ML
4210static int
4211skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4212 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4213 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4214{
86adf9d7
ML
4215 struct intel_crtc_scaler_state *scaler_state =
4216 &crtc_state->scaler_state;
4217 struct intel_crtc *intel_crtc =
4218 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4219 int need_scaling;
6156a456
CK
4220
4221 need_scaling = intel_rotation_90_or_270(rotation) ?
4222 (src_h != dst_w || src_w != dst_h):
4223 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4224
4225 /*
4226 * if plane is being disabled or scaler is no more required or force detach
4227 * - free scaler binded to this plane/crtc
4228 * - in order to do this, update crtc->scaler_usage
4229 *
4230 * Here scaler state in crtc_state is set free so that
4231 * scaler can be assigned to other user. Actual register
4232 * update to free the scaler is done in plane/panel-fit programming.
4233 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4234 */
86adf9d7 4235 if (force_detach || !need_scaling) {
a1b2278e 4236 if (*scaler_id >= 0) {
86adf9d7 4237 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4238 scaler_state->scalers[*scaler_id].in_use = 0;
4239
86adf9d7
ML
4240 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4241 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4242 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4243 scaler_state->scaler_users);
4244 *scaler_id = -1;
4245 }
4246 return 0;
4247 }
4248
4249 /* range checks */
4250 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4251 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4252
4253 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4254 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4255 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4256 "size is out of scaler range\n",
86adf9d7 4257 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4258 return -EINVAL;
4259 }
4260
86adf9d7
ML
4261 /* mark this plane as a scaler user in crtc_state */
4262 scaler_state->scaler_users |= (1 << scaler_user);
4263 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4264 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4265 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4266 scaler_state->scaler_users);
4267
4268 return 0;
4269}
4270
4271/**
4272 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4273 *
4274 * @state: crtc's scaler state
86adf9d7
ML
4275 *
4276 * Return
4277 * 0 - scaler_usage updated successfully
4278 * error - requested scaling cannot be supported or other error condition
4279 */
e435d6e5 4280int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4281{
4282 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4283 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4284
4285 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4286 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4287
e435d6e5 4288 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4289 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4290 state->pipe_src_w, state->pipe_src_h,
aad941d5 4291 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4292}
4293
4294/**
4295 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4296 *
4297 * @state: crtc's scaler state
86adf9d7
ML
4298 * @plane_state: atomic plane state to update
4299 *
4300 * Return
4301 * 0 - scaler_usage updated successfully
4302 * error - requested scaling cannot be supported or other error condition
4303 */
da20eabd
ML
4304static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4305 struct intel_plane_state *plane_state)
86adf9d7
ML
4306{
4307
4308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4309 struct intel_plane *intel_plane =
4310 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4311 struct drm_framebuffer *fb = plane_state->base.fb;
4312 int ret;
4313
4314 bool force_detach = !fb || !plane_state->visible;
4315
4316 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4317 intel_plane->base.base.id, intel_crtc->pipe,
4318 drm_plane_index(&intel_plane->base));
4319
4320 ret = skl_update_scaler(crtc_state, force_detach,
4321 drm_plane_index(&intel_plane->base),
4322 &plane_state->scaler_id,
4323 plane_state->base.rotation,
4324 drm_rect_width(&plane_state->src) >> 16,
4325 drm_rect_height(&plane_state->src) >> 16,
4326 drm_rect_width(&plane_state->dst),
4327 drm_rect_height(&plane_state->dst));
4328
4329 if (ret || plane_state->scaler_id < 0)
4330 return ret;
4331
a1b2278e 4332 /* check colorkey */
818ed961 4333 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4334 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4335 intel_plane->base.base.id);
a1b2278e
CK
4336 return -EINVAL;
4337 }
4338
4339 /* Check src format */
86adf9d7
ML
4340 switch (fb->pixel_format) {
4341 case DRM_FORMAT_RGB565:
4342 case DRM_FORMAT_XBGR8888:
4343 case DRM_FORMAT_XRGB8888:
4344 case DRM_FORMAT_ABGR8888:
4345 case DRM_FORMAT_ARGB8888:
4346 case DRM_FORMAT_XRGB2101010:
4347 case DRM_FORMAT_XBGR2101010:
4348 case DRM_FORMAT_YUYV:
4349 case DRM_FORMAT_YVYU:
4350 case DRM_FORMAT_UYVY:
4351 case DRM_FORMAT_VYUY:
4352 break;
4353 default:
4354 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4355 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4356 return -EINVAL;
a1b2278e
CK
4357 }
4358
a1b2278e
CK
4359 return 0;
4360}
4361
e435d6e5
ML
4362static void skylake_scaler_disable(struct intel_crtc *crtc)
4363{
4364 int i;
4365
4366 for (i = 0; i < crtc->num_scalers; i++)
4367 skl_detach_scaler(crtc, i);
4368}
4369
4370static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4371{
4372 struct drm_device *dev = crtc->base.dev;
4373 struct drm_i915_private *dev_priv = dev->dev_private;
4374 int pipe = crtc->pipe;
a1b2278e
CK
4375 struct intel_crtc_scaler_state *scaler_state =
4376 &crtc->config->scaler_state;
4377
4378 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4379
6e3c9717 4380 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4381 int id;
4382
4383 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4384 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4385 return;
4386 }
4387
4388 id = scaler_state->scaler_id;
4389 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4390 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4391 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4392 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4393
4394 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4395 }
4396}
4397
b074cec8
JB
4398static void ironlake_pfit_enable(struct intel_crtc *crtc)
4399{
4400 struct drm_device *dev = crtc->base.dev;
4401 struct drm_i915_private *dev_priv = dev->dev_private;
4402 int pipe = crtc->pipe;
4403
6e3c9717 4404 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4405 /* Force use of hard-coded filter coefficients
4406 * as some pre-programmed values are broken,
4407 * e.g. x201.
4408 */
4409 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4410 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4411 PF_PIPE_SEL_IVB(pipe));
4412 else
4413 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4414 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4415 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4416 }
4417}
4418
20bc8673 4419void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4420{
cea165c3
VS
4421 struct drm_device *dev = crtc->base.dev;
4422 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4423
6e3c9717 4424 if (!crtc->config->ips_enabled)
d77e4531
PZ
4425 return;
4426
307e4498
ML
4427 /*
4428 * We can only enable IPS after we enable a plane and wait for a vblank
4429 * This function is called from post_plane_update, which is run after
4430 * a vblank wait.
4431 */
cea165c3 4432
d77e4531 4433 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4434 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4435 mutex_lock(&dev_priv->rps.hw_lock);
4436 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4437 mutex_unlock(&dev_priv->rps.hw_lock);
4438 /* Quoting Art Runyan: "its not safe to expect any particular
4439 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4440 * mailbox." Moreover, the mailbox may return a bogus state,
4441 * so we need to just enable it and continue on.
2a114cc1
BW
4442 */
4443 } else {
4444 I915_WRITE(IPS_CTL, IPS_ENABLE);
4445 /* The bit only becomes 1 in the next vblank, so this wait here
4446 * is essentially intel_wait_for_vblank. If we don't have this
4447 * and don't wait for vblanks until the end of crtc_enable, then
4448 * the HW state readout code will complain that the expected
4449 * IPS_CTL value is not the one we read. */
4450 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4451 DRM_ERROR("Timed out waiting for IPS enable\n");
4452 }
d77e4531
PZ
4453}
4454
20bc8673 4455void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4456{
4457 struct drm_device *dev = crtc->base.dev;
4458 struct drm_i915_private *dev_priv = dev->dev_private;
4459
6e3c9717 4460 if (!crtc->config->ips_enabled)
d77e4531
PZ
4461 return;
4462
4463 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4464 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4465 mutex_lock(&dev_priv->rps.hw_lock);
4466 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4467 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4468 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4469 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4470 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4471 } else {
2a114cc1 4472 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4473 POSTING_READ(IPS_CTL);
4474 }
d77e4531
PZ
4475
4476 /* We need to wait for a vblank before we can disable the plane. */
4477 intel_wait_for_vblank(dev, crtc->pipe);
4478}
4479
7cac945f 4480static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4481{
7cac945f 4482 if (intel_crtc->overlay) {
d3eedb1a
VS
4483 struct drm_device *dev = intel_crtc->base.dev;
4484 struct drm_i915_private *dev_priv = dev->dev_private;
4485
4486 mutex_lock(&dev->struct_mutex);
4487 dev_priv->mm.interruptible = false;
4488 (void) intel_overlay_switch_off(intel_crtc->overlay);
4489 dev_priv->mm.interruptible = true;
4490 mutex_unlock(&dev->struct_mutex);
4491 }
4492
4493 /* Let userspace switch the overlay on again. In most cases userspace
4494 * has to recompute where to put it anyway.
4495 */
4496}
4497
87d4300a
ML
4498/**
4499 * intel_post_enable_primary - Perform operations after enabling primary plane
4500 * @crtc: the CRTC whose primary plane was just enabled
4501 *
4502 * Performs potentially sleeping operations that must be done after the primary
4503 * plane is enabled, such as updating FBC and IPS. Note that this may be
4504 * called due to an explicit primary plane update, or due to an implicit
4505 * re-enable that is caused when a sprite plane is updated to no longer
4506 * completely hide the primary plane.
4507 */
4508static void
4509intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4510{
4511 struct drm_device *dev = crtc->dev;
87d4300a 4512 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4514 int pipe = intel_crtc->pipe;
a5c4d7bc 4515
87d4300a
ML
4516 /*
4517 * FIXME IPS should be fine as long as one plane is
4518 * enabled, but in practice it seems to have problems
4519 * when going from primary only to sprite only and vice
4520 * versa.
4521 */
a5c4d7bc
VS
4522 hsw_enable_ips(intel_crtc);
4523
f99d7069 4524 /*
87d4300a
ML
4525 * Gen2 reports pipe underruns whenever all planes are disabled.
4526 * So don't enable underrun reporting before at least some planes
4527 * are enabled.
4528 * FIXME: Need to fix the logic to work when we turn off all planes
4529 * but leave the pipe running.
f99d7069 4530 */
87d4300a
ML
4531 if (IS_GEN2(dev))
4532 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4533
aca7b684
VS
4534 /* Underruns don't always raise interrupts, so check manually. */
4535 intel_check_cpu_fifo_underruns(dev_priv);
4536 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4537}
4538
2622a081 4539/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4540static void
4541intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4542{
4543 struct drm_device *dev = crtc->dev;
4544 struct drm_i915_private *dev_priv = dev->dev_private;
4545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4546 int pipe = intel_crtc->pipe;
a5c4d7bc 4547
87d4300a
ML
4548 /*
4549 * Gen2 reports pipe underruns whenever all planes are disabled.
4550 * So diasble underrun reporting before all the planes get disabled.
4551 * FIXME: Need to fix the logic to work when we turn off all planes
4552 * but leave the pipe running.
4553 */
4554 if (IS_GEN2(dev))
4555 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4556
2622a081
VS
4557 /*
4558 * FIXME IPS should be fine as long as one plane is
4559 * enabled, but in practice it seems to have problems
4560 * when going from primary only to sprite only and vice
4561 * versa.
4562 */
4563 hsw_disable_ips(intel_crtc);
4564}
4565
4566/* FIXME get rid of this and use pre_plane_update */
4567static void
4568intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4569{
4570 struct drm_device *dev = crtc->dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
4572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4573 int pipe = intel_crtc->pipe;
4574
4575 intel_pre_disable_primary(crtc);
4576
87d4300a
ML
4577 /*
4578 * Vblank time updates from the shadow to live plane control register
4579 * are blocked if the memory self-refresh mode is active at that
4580 * moment. So to make sure the plane gets truly disabled, disable
4581 * first the self-refresh mode. The self-refresh enable bit in turn
4582 * will be checked/applied by the HW only at the next frame start
4583 * event which is after the vblank start event, so we need to have a
4584 * wait-for-vblank between disabling the plane and the pipe.
4585 */
262cd2e1 4586 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4587 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4588 dev_priv->wm.vlv.cxsr = false;
4589 intel_wait_for_vblank(dev, pipe);
4590 }
87d4300a
ML
4591}
4592
cd202f69 4593static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4594{
cd202f69
ML
4595 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4596 struct drm_atomic_state *old_state = old_crtc_state->base.state;
92826fcd
ML
4597 struct intel_crtc_state *pipe_config =
4598 to_intel_crtc_state(crtc->base.state);
ac21b225 4599 struct drm_device *dev = crtc->base.dev;
cd202f69
ML
4600 struct drm_plane *primary = crtc->base.primary;
4601 struct drm_plane_state *old_pri_state =
4602 drm_atomic_get_existing_plane_state(old_state, primary);
ac21b225 4603
cd202f69 4604 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
ac21b225 4605
ab1d3a0e 4606 crtc->wm.cxsr_allowed = true;
852eb00d 4607
caed361d 4608 if (pipe_config->update_wm_post && pipe_config->base.active)
f015c551
VS
4609 intel_update_watermarks(&crtc->base);
4610
cd202f69
ML
4611 if (old_pri_state) {
4612 struct intel_plane_state *primary_state =
4613 to_intel_plane_state(primary->state);
4614 struct intel_plane_state *old_primary_state =
4615 to_intel_plane_state(old_pri_state);
4616
31ae71fc
ML
4617 intel_fbc_post_update(crtc);
4618
cd202f69
ML
4619 if (primary_state->visible &&
4620 (needs_modeset(&pipe_config->base) ||
4621 !old_primary_state->visible))
4622 intel_post_enable_primary(&crtc->base);
4623 }
ac21b225
ML
4624}
4625
5c74cd73 4626static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4627{
5c74cd73 4628 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4629 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4630 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4631 struct intel_crtc_state *pipe_config =
4632 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4633 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4634 struct drm_plane *primary = crtc->base.primary;
4635 struct drm_plane_state *old_pri_state =
4636 drm_atomic_get_existing_plane_state(old_state, primary);
4637 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4638
5c74cd73
ML
4639 if (old_pri_state) {
4640 struct intel_plane_state *primary_state =
4641 to_intel_plane_state(primary->state);
4642 struct intel_plane_state *old_primary_state =
4643 to_intel_plane_state(old_pri_state);
4644
31ae71fc
ML
4645 intel_fbc_pre_update(crtc);
4646
5c74cd73
ML
4647 if (old_primary_state->visible &&
4648 (modeset || !primary_state->visible))
4649 intel_pre_disable_primary(&crtc->base);
4650 }
852eb00d 4651
ab1d3a0e 4652 if (pipe_config->disable_cxsr) {
852eb00d 4653 crtc->wm.cxsr_allowed = false;
2dfd178d 4654
2622a081
VS
4655 /*
4656 * Vblank time updates from the shadow to live plane control register
4657 * are blocked if the memory self-refresh mode is active at that
4658 * moment. So to make sure the plane gets truly disabled, disable
4659 * first the self-refresh mode. The self-refresh enable bit in turn
4660 * will be checked/applied by the HW only at the next frame start
4661 * event which is after the vblank start event, so we need to have a
4662 * wait-for-vblank between disabling the plane and the pipe.
4663 */
4664 if (old_crtc_state->base.active) {
2dfd178d 4665 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4666 dev_priv->wm.vlv.cxsr = false;
4667 intel_wait_for_vblank(dev, crtc->pipe);
4668 }
852eb00d 4669 }
92826fcd 4670
ed4a6a7c
MR
4671 /*
4672 * IVB workaround: must disable low power watermarks for at least
4673 * one frame before enabling scaling. LP watermarks can be re-enabled
4674 * when scaling is disabled.
4675 *
4676 * WaCxSRDisabledForSpriteScaling:ivb
4677 */
4678 if (pipe_config->disable_lp_wm) {
4679 ilk_disable_lp_wm(dev);
4680 intel_wait_for_vblank(dev, crtc->pipe);
4681 }
4682
4683 /*
4684 * If we're doing a modeset, we're done. No need to do any pre-vblank
4685 * watermark programming here.
4686 */
4687 if (needs_modeset(&pipe_config->base))
4688 return;
4689
4690 /*
4691 * For platforms that support atomic watermarks, program the
4692 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4693 * will be the intermediate values that are safe for both pre- and
4694 * post- vblank; when vblank happens, the 'active' values will be set
4695 * to the final 'target' values and we'll do this again to get the
4696 * optimal watermarks. For gen9+ platforms, the values we program here
4697 * will be the final target values which will get automatically latched
4698 * at vblank time; no further programming will be necessary.
4699 *
4700 * If a platform hasn't been transitioned to atomic watermarks yet,
4701 * we'll continue to update watermarks the old way, if flags tell
4702 * us to.
4703 */
4704 if (dev_priv->display.initial_watermarks != NULL)
4705 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4706 else if (pipe_config->update_wm_pre)
92826fcd 4707 intel_update_watermarks(&crtc->base);
ac21b225
ML
4708}
4709
d032ffa0 4710static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4711{
4712 struct drm_device *dev = crtc->dev;
4713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4714 struct drm_plane *p;
87d4300a
ML
4715 int pipe = intel_crtc->pipe;
4716
7cac945f 4717 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4718
d032ffa0
ML
4719 drm_for_each_plane_mask(p, dev, plane_mask)
4720 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4721
f99d7069
DV
4722 /*
4723 * FIXME: Once we grow proper nuclear flip support out of this we need
4724 * to compute the mask of flip planes precisely. For the time being
4725 * consider this a flip to a NULL plane.
4726 */
4727 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4728}
4729
f67a559d
JB
4730static void ironlake_crtc_enable(struct drm_crtc *crtc)
4731{
4732 struct drm_device *dev = crtc->dev;
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4735 struct intel_encoder *encoder;
f67a559d 4736 int pipe = intel_crtc->pipe;
b95c5321
ML
4737 struct intel_crtc_state *pipe_config =
4738 to_intel_crtc_state(crtc->state);
f67a559d 4739
53d9f4e9 4740 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4741 return;
4742
b2c0593a
VS
4743 /*
4744 * Sometimes spurious CPU pipe underruns happen during FDI
4745 * training, at least with VGA+HDMI cloning. Suppress them.
4746 *
4747 * On ILK we get an occasional spurious CPU pipe underruns
4748 * between eDP port A enable and vdd enable. Also PCH port
4749 * enable seems to result in the occasional CPU pipe underrun.
4750 *
4751 * Spurious PCH underruns also occur during PCH enabling.
4752 */
4753 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4754 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
4755 if (intel_crtc->config->has_pch_encoder)
4756 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4757
6e3c9717 4758 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4759 intel_prepare_shared_dpll(intel_crtc);
4760
6e3c9717 4761 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4762 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4763
4764 intel_set_pipe_timings(intel_crtc);
bc58be60 4765 intel_set_pipe_src_size(intel_crtc);
29407aab 4766
6e3c9717 4767 if (intel_crtc->config->has_pch_encoder) {
29407aab 4768 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4769 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4770 }
4771
4772 ironlake_set_pipeconf(crtc);
4773
f67a559d 4774 intel_crtc->active = true;
8664281b 4775
f6736a1a 4776 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4777 if (encoder->pre_enable)
4778 encoder->pre_enable(encoder);
f67a559d 4779
6e3c9717 4780 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4781 /* Note: FDI PLL enabling _must_ be done before we enable the
4782 * cpu pipes, hence this is separate from all the other fdi/pch
4783 * enabling. */
88cefb6c 4784 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4785 } else {
4786 assert_fdi_tx_disabled(dev_priv, pipe);
4787 assert_fdi_rx_disabled(dev_priv, pipe);
4788 }
f67a559d 4789
b074cec8 4790 ironlake_pfit_enable(intel_crtc);
f67a559d 4791
9c54c0dd
JB
4792 /*
4793 * On ILK+ LUT must be loaded before the pipe is running but with
4794 * clocks enabled
4795 */
b95c5321 4796 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4797
1d5bf5d9
ID
4798 if (dev_priv->display.initial_watermarks != NULL)
4799 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4800 intel_enable_pipe(intel_crtc);
f67a559d 4801
6e3c9717 4802 if (intel_crtc->config->has_pch_encoder)
f67a559d 4803 ironlake_pch_enable(crtc);
c98e9dcf 4804
f9b61ff6
DV
4805 assert_vblank_disabled(crtc);
4806 drm_crtc_vblank_on(crtc);
4807
fa5c73b1
DV
4808 for_each_encoder_on_crtc(dev, crtc, encoder)
4809 encoder->enable(encoder);
61b77ddd
DV
4810
4811 if (HAS_PCH_CPT(dev))
a1520318 4812 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4813
4814 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4815 if (intel_crtc->config->has_pch_encoder)
4816 intel_wait_for_vblank(dev, pipe);
b2c0593a 4817 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 4818 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4819}
4820
42db64ef
PZ
4821/* IPS only exists on ULT machines and is tied to pipe A. */
4822static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4823{
f5adf94e 4824 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4825}
4826
4f771f10
PZ
4827static void haswell_crtc_enable(struct drm_crtc *crtc)
4828{
4829 struct drm_device *dev = crtc->dev;
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4832 struct intel_encoder *encoder;
99d736a2 4833 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4834 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4835 struct intel_crtc_state *pipe_config =
4836 to_intel_crtc_state(crtc->state);
4f771f10 4837
53d9f4e9 4838 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4839 return;
4840
81b088ca
VS
4841 if (intel_crtc->config->has_pch_encoder)
4842 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4843 false);
4844
8106ddbd 4845 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4846 intel_enable_shared_dpll(intel_crtc);
4847
6e3c9717 4848 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4849 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4850
4d1de975
JN
4851 if (!intel_crtc->config->has_dsi_encoder)
4852 intel_set_pipe_timings(intel_crtc);
4853
bc58be60 4854 intel_set_pipe_src_size(intel_crtc);
229fca97 4855
4d1de975
JN
4856 if (cpu_transcoder != TRANSCODER_EDP &&
4857 !transcoder_is_dsi(cpu_transcoder)) {
4858 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4859 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4860 }
4861
6e3c9717 4862 if (intel_crtc->config->has_pch_encoder) {
229fca97 4863 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4864 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4865 }
4866
4d1de975
JN
4867 if (!intel_crtc->config->has_dsi_encoder)
4868 haswell_set_pipeconf(crtc);
4869
391bf048 4870 haswell_set_pipemisc(crtc);
229fca97 4871
b95c5321 4872 intel_color_set_csc(&pipe_config->base);
229fca97 4873
4f771f10 4874 intel_crtc->active = true;
8664281b 4875
6b698516
DV
4876 if (intel_crtc->config->has_pch_encoder)
4877 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4878 else
4879 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4880
7d4aefd0 4881 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4882 if (encoder->pre_enable)
4883 encoder->pre_enable(encoder);
7d4aefd0 4884 }
4f771f10 4885
d2d65408 4886 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4887 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4888
a65347ba 4889 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4890 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4891
1c132b44 4892 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4893 skylake_pfit_enable(intel_crtc);
ff6d9f55 4894 else
1c132b44 4895 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4896
4897 /*
4898 * On ILK+ LUT must be loaded before the pipe is running but with
4899 * clocks enabled
4900 */
b95c5321 4901 intel_color_load_luts(&pipe_config->base);
4f771f10 4902
1f544388 4903 intel_ddi_set_pipe_settings(crtc);
a65347ba 4904 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4905 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4906
1d5bf5d9
ID
4907 if (dev_priv->display.initial_watermarks != NULL)
4908 dev_priv->display.initial_watermarks(pipe_config);
4909 else
4910 intel_update_watermarks(crtc);
4d1de975
JN
4911
4912 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4913 if (!intel_crtc->config->has_dsi_encoder)
4914 intel_enable_pipe(intel_crtc);
42db64ef 4915
6e3c9717 4916 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4917 lpt_pch_enable(crtc);
4f771f10 4918
a65347ba 4919 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4920 intel_ddi_set_vc_payload_alloc(crtc, true);
4921
f9b61ff6
DV
4922 assert_vblank_disabled(crtc);
4923 drm_crtc_vblank_on(crtc);
4924
8807e55b 4925 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4926 encoder->enable(encoder);
8807e55b
JN
4927 intel_opregion_notify_encoder(encoder, true);
4928 }
4f771f10 4929
6b698516
DV
4930 if (intel_crtc->config->has_pch_encoder) {
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_wait_for_vblank(dev, pipe);
4933 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4934 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4935 true);
6b698516 4936 }
d2d65408 4937
e4916946
PZ
4938 /* If we change the relative order between pipe/planes enabling, we need
4939 * to change the workaround. */
99d736a2
ML
4940 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4941 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4942 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4943 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4944 }
4f771f10
PZ
4945}
4946
bfd16b2a 4947static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4948{
4949 struct drm_device *dev = crtc->base.dev;
4950 struct drm_i915_private *dev_priv = dev->dev_private;
4951 int pipe = crtc->pipe;
4952
4953 /* To avoid upsetting the power well on haswell only disable the pfit if
4954 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4955 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4956 I915_WRITE(PF_CTL(pipe), 0);
4957 I915_WRITE(PF_WIN_POS(pipe), 0);
4958 I915_WRITE(PF_WIN_SZ(pipe), 0);
4959 }
4960}
4961
6be4a607
JB
4962static void ironlake_crtc_disable(struct drm_crtc *crtc)
4963{
4964 struct drm_device *dev = crtc->dev;
4965 struct drm_i915_private *dev_priv = dev->dev_private;
4966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4967 struct intel_encoder *encoder;
6be4a607 4968 int pipe = intel_crtc->pipe;
b52eb4dc 4969
b2c0593a
VS
4970 /*
4971 * Sometimes spurious CPU pipe underruns happen when the
4972 * pipe is already disabled, but FDI RX/TX is still enabled.
4973 * Happens at least with VGA+HDMI cloning. Suppress them.
4974 */
4975 if (intel_crtc->config->has_pch_encoder) {
4976 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 4977 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 4978 }
37ca8d4c 4979
ea9d758d
DV
4980 for_each_encoder_on_crtc(dev, crtc, encoder)
4981 encoder->disable(encoder);
4982
f9b61ff6
DV
4983 drm_crtc_vblank_off(crtc);
4984 assert_vblank_disabled(crtc);
4985
575f7ab7 4986 intel_disable_pipe(intel_crtc);
32f9d658 4987
bfd16b2a 4988 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4989
b2c0593a 4990 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
4991 ironlake_fdi_disable(crtc);
4992
bf49ec8c
DV
4993 for_each_encoder_on_crtc(dev, crtc, encoder)
4994 if (encoder->post_disable)
4995 encoder->post_disable(encoder);
2c07245f 4996
6e3c9717 4997 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4998 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4999
d925c59a 5000 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5001 i915_reg_t reg;
5002 u32 temp;
5003
d925c59a
DV
5004 /* disable TRANS_DP_CTL */
5005 reg = TRANS_DP_CTL(pipe);
5006 temp = I915_READ(reg);
5007 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5008 TRANS_DP_PORT_SEL_MASK);
5009 temp |= TRANS_DP_PORT_SEL_NONE;
5010 I915_WRITE(reg, temp);
5011
5012 /* disable DPLL_SEL */
5013 temp = I915_READ(PCH_DPLL_SEL);
11887397 5014 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5015 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5016 }
e3421a18 5017
d925c59a
DV
5018 ironlake_fdi_pll_disable(intel_crtc);
5019 }
81b088ca 5020
b2c0593a 5021 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5022 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5023}
1b3c7a47 5024
4f771f10 5025static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5026{
4f771f10
PZ
5027 struct drm_device *dev = crtc->dev;
5028 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5030 struct intel_encoder *encoder;
6e3c9717 5031 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5032
d2d65408
VS
5033 if (intel_crtc->config->has_pch_encoder)
5034 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5035 false);
5036
8807e55b
JN
5037 for_each_encoder_on_crtc(dev, crtc, encoder) {
5038 intel_opregion_notify_encoder(encoder, false);
4f771f10 5039 encoder->disable(encoder);
8807e55b 5040 }
4f771f10 5041
f9b61ff6
DV
5042 drm_crtc_vblank_off(crtc);
5043 assert_vblank_disabled(crtc);
5044
4d1de975
JN
5045 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5046 if (!intel_crtc->config->has_dsi_encoder)
5047 intel_disable_pipe(intel_crtc);
4f771f10 5048
6e3c9717 5049 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5050 intel_ddi_set_vc_payload_alloc(crtc, false);
5051
a65347ba 5052 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5053 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5054
1c132b44 5055 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5056 skylake_scaler_disable(intel_crtc);
ff6d9f55 5057 else
bfd16b2a 5058 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5059
a65347ba 5060 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5061 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5062
97b040aa
ID
5063 for_each_encoder_on_crtc(dev, crtc, encoder)
5064 if (encoder->post_disable)
5065 encoder->post_disable(encoder);
81b088ca 5066
92966a37
VS
5067 if (intel_crtc->config->has_pch_encoder) {
5068 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5069 lpt_disable_iclkip(dev_priv);
92966a37
VS
5070 intel_ddi_fdi_disable(crtc);
5071
81b088ca
VS
5072 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5073 true);
92966a37 5074 }
4f771f10
PZ
5075}
5076
2dd24552
JB
5077static void i9xx_pfit_enable(struct intel_crtc *crtc)
5078{
5079 struct drm_device *dev = crtc->base.dev;
5080 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5081 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5082
681a8504 5083 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5084 return;
5085
2dd24552 5086 /*
c0b03411
DV
5087 * The panel fitter should only be adjusted whilst the pipe is disabled,
5088 * according to register description and PRM.
2dd24552 5089 */
c0b03411
DV
5090 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5091 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5092
b074cec8
JB
5093 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5094 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5095
5096 /* Border color in case we don't scale up to the full screen. Black by
5097 * default, change to something else for debugging. */
5098 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5099}
5100
d05410f9
DA
5101static enum intel_display_power_domain port_to_power_domain(enum port port)
5102{
5103 switch (port) {
5104 case PORT_A:
6331a704 5105 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5106 case PORT_B:
6331a704 5107 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5108 case PORT_C:
6331a704 5109 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5110 case PORT_D:
6331a704 5111 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5112 case PORT_E:
6331a704 5113 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5114 default:
b9fec167 5115 MISSING_CASE(port);
d05410f9
DA
5116 return POWER_DOMAIN_PORT_OTHER;
5117 }
5118}
5119
25f78f58
VS
5120static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5121{
5122 switch (port) {
5123 case PORT_A:
5124 return POWER_DOMAIN_AUX_A;
5125 case PORT_B:
5126 return POWER_DOMAIN_AUX_B;
5127 case PORT_C:
5128 return POWER_DOMAIN_AUX_C;
5129 case PORT_D:
5130 return POWER_DOMAIN_AUX_D;
5131 case PORT_E:
5132 /* FIXME: Check VBT for actual wiring of PORT E */
5133 return POWER_DOMAIN_AUX_D;
5134 default:
b9fec167 5135 MISSING_CASE(port);
25f78f58
VS
5136 return POWER_DOMAIN_AUX_A;
5137 }
5138}
5139
319be8ae
ID
5140enum intel_display_power_domain
5141intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5142{
5143 struct drm_device *dev = intel_encoder->base.dev;
5144 struct intel_digital_port *intel_dig_port;
5145
5146 switch (intel_encoder->type) {
5147 case INTEL_OUTPUT_UNKNOWN:
5148 /* Only DDI platforms should ever use this output type */
5149 WARN_ON_ONCE(!HAS_DDI(dev));
5150 case INTEL_OUTPUT_DISPLAYPORT:
5151 case INTEL_OUTPUT_HDMI:
5152 case INTEL_OUTPUT_EDP:
5153 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5154 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5155 case INTEL_OUTPUT_DP_MST:
5156 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5157 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5158 case INTEL_OUTPUT_ANALOG:
5159 return POWER_DOMAIN_PORT_CRT;
5160 case INTEL_OUTPUT_DSI:
5161 return POWER_DOMAIN_PORT_DSI;
5162 default:
5163 return POWER_DOMAIN_PORT_OTHER;
5164 }
5165}
5166
25f78f58
VS
5167enum intel_display_power_domain
5168intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5169{
5170 struct drm_device *dev = intel_encoder->base.dev;
5171 struct intel_digital_port *intel_dig_port;
5172
5173 switch (intel_encoder->type) {
5174 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5175 case INTEL_OUTPUT_HDMI:
5176 /*
5177 * Only DDI platforms should ever use these output types.
5178 * We can get here after the HDMI detect code has already set
5179 * the type of the shared encoder. Since we can't be sure
5180 * what's the status of the given connectors, play safe and
5181 * run the DP detection too.
5182 */
25f78f58
VS
5183 WARN_ON_ONCE(!HAS_DDI(dev));
5184 case INTEL_OUTPUT_DISPLAYPORT:
5185 case INTEL_OUTPUT_EDP:
5186 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5187 return port_to_aux_power_domain(intel_dig_port->port);
5188 case INTEL_OUTPUT_DP_MST:
5189 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5190 return port_to_aux_power_domain(intel_dig_port->port);
5191 default:
b9fec167 5192 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5193 return POWER_DOMAIN_AUX_A;
5194 }
5195}
5196
74bff5f9
ML
5197static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5198 struct intel_crtc_state *crtc_state)
77d22dca 5199{
319be8ae 5200 struct drm_device *dev = crtc->dev;
74bff5f9 5201 struct drm_encoder *encoder;
319be8ae
ID
5202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5203 enum pipe pipe = intel_crtc->pipe;
77d22dca 5204 unsigned long mask;
74bff5f9 5205 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5206
74bff5f9 5207 if (!crtc_state->base.active)
292b990e
ML
5208 return 0;
5209
77d22dca
ID
5210 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5211 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5212 if (crtc_state->pch_pfit.enabled ||
5213 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5214 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5215
74bff5f9
ML
5216 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5217 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5218
319be8ae 5219 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5220 }
319be8ae 5221
15e7ec29
ML
5222 if (crtc_state->shared_dpll)
5223 mask |= BIT(POWER_DOMAIN_PLLS);
5224
77d22dca
ID
5225 return mask;
5226}
5227
74bff5f9
ML
5228static unsigned long
5229modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5230 struct intel_crtc_state *crtc_state)
77d22dca 5231{
292b990e
ML
5232 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5234 enum intel_display_power_domain domain;
5235 unsigned long domains, new_domains, old_domains;
77d22dca 5236
292b990e 5237 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5238 intel_crtc->enabled_power_domains = new_domains =
5239 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5240
292b990e
ML
5241 domains = new_domains & ~old_domains;
5242
5243 for_each_power_domain(domain, domains)
5244 intel_display_power_get(dev_priv, domain);
5245
5246 return old_domains & ~new_domains;
5247}
5248
5249static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5250 unsigned long domains)
5251{
5252 enum intel_display_power_domain domain;
5253
5254 for_each_power_domain(domain, domains)
5255 intel_display_power_put(dev_priv, domain);
5256}
77d22dca 5257
adafdc6f
MK
5258static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5259{
5260 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5261
5262 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5263 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5264 return max_cdclk_freq;
5265 else if (IS_CHERRYVIEW(dev_priv))
5266 return max_cdclk_freq*95/100;
5267 else if (INTEL_INFO(dev_priv)->gen < 4)
5268 return 2*max_cdclk_freq*90/100;
5269 else
5270 return max_cdclk_freq*90/100;
5271}
5272
560a7ae4
DL
5273static void intel_update_max_cdclk(struct drm_device *dev)
5274{
5275 struct drm_i915_private *dev_priv = dev->dev_private;
5276
ef11bdb3 5277 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5278 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5279
5280 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5281 dev_priv->max_cdclk_freq = 675000;
5282 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5283 dev_priv->max_cdclk_freq = 540000;
5284 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5285 dev_priv->max_cdclk_freq = 450000;
5286 else
5287 dev_priv->max_cdclk_freq = 337500;
281c114f
MR
5288 } else if (IS_BROXTON(dev)) {
5289 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5290 } else if (IS_BROADWELL(dev)) {
5291 /*
5292 * FIXME with extra cooling we can allow
5293 * 540 MHz for ULX and 675 Mhz for ULT.
5294 * How can we know if extra cooling is
5295 * available? PCI ID, VTB, something else?
5296 */
5297 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5298 dev_priv->max_cdclk_freq = 450000;
5299 else if (IS_BDW_ULX(dev))
5300 dev_priv->max_cdclk_freq = 450000;
5301 else if (IS_BDW_ULT(dev))
5302 dev_priv->max_cdclk_freq = 540000;
5303 else
5304 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5305 } else if (IS_CHERRYVIEW(dev)) {
5306 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5307 } else if (IS_VALLEYVIEW(dev)) {
5308 dev_priv->max_cdclk_freq = 400000;
5309 } else {
5310 /* otherwise assume cdclk is fixed */
5311 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5312 }
5313
adafdc6f
MK
5314 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5315
560a7ae4
DL
5316 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5317 dev_priv->max_cdclk_freq);
adafdc6f
MK
5318
5319 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5320 dev_priv->max_dotclk_freq);
560a7ae4
DL
5321}
5322
5323static void intel_update_cdclk(struct drm_device *dev)
5324{
5325 struct drm_i915_private *dev_priv = dev->dev_private;
5326
5327 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5328 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5329 dev_priv->cdclk_freq);
5330
5331 /*
5332 * Program the gmbus_freq based on the cdclk frequency.
5333 * BSpec erroneously claims we should aim for 4MHz, but
5334 * in fact 1MHz is the correct frequency.
5335 */
666a4537 5336 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5337 /*
5338 * Program the gmbus_freq based on the cdclk frequency.
5339 * BSpec erroneously claims we should aim for 4MHz, but
5340 * in fact 1MHz is the correct frequency.
5341 */
5342 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5343 }
5344
5345 if (dev_priv->max_cdclk_freq == 0)
5346 intel_update_max_cdclk(dev);
5347}
5348
c6c4696f 5349static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int frequency)
f8437dd1 5350{
f8437dd1
VK
5351 uint32_t divider;
5352 uint32_t ratio;
5353 uint32_t current_freq;
5354 int ret;
5355
5356 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5357 switch (frequency) {
5358 case 144000:
5359 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5360 ratio = BXT_DE_PLL_RATIO(60);
5361 break;
5362 case 288000:
5363 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5364 ratio = BXT_DE_PLL_RATIO(60);
5365 break;
5366 case 384000:
5367 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5368 ratio = BXT_DE_PLL_RATIO(60);
5369 break;
5370 case 576000:
5371 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5372 ratio = BXT_DE_PLL_RATIO(60);
5373 break;
5374 case 624000:
5375 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5376 ratio = BXT_DE_PLL_RATIO(65);
5377 break;
5378 case 19200:
5379 /*
5380 * Bypass frequency with DE PLL disabled. Init ratio, divider
5381 * to suppress GCC warning.
5382 */
5383 ratio = 0;
5384 divider = 0;
5385 break;
5386 default:
5387 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5388
5389 return;
5390 }
5391
5392 mutex_lock(&dev_priv->rps.hw_lock);
5393 /* Inform power controller of upcoming frequency change */
5394 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5395 0x80000000);
5396 mutex_unlock(&dev_priv->rps.hw_lock);
5397
5398 if (ret) {
5399 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5400 ret, frequency);
5401 return;
5402 }
5403
5404 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5405 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5406 current_freq = current_freq * 500 + 1000;
5407
5408 /*
5409 * DE PLL has to be disabled when
5410 * - setting to 19.2MHz (bypass, PLL isn't used)
5411 * - before setting to 624MHz (PLL needs toggling)
5412 * - before setting to any frequency from 624MHz (PLL needs toggling)
5413 */
5414 if (frequency == 19200 || frequency == 624000 ||
5415 current_freq == 624000) {
5416 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5417 /* Timeout 200us */
5418 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5419 1))
5420 DRM_ERROR("timout waiting for DE PLL unlock\n");
5421 }
5422
5423 if (frequency != 19200) {
5424 uint32_t val;
5425
5426 val = I915_READ(BXT_DE_PLL_CTL);
5427 val &= ~BXT_DE_PLL_RATIO_MASK;
5428 val |= ratio;
5429 I915_WRITE(BXT_DE_PLL_CTL, val);
5430
5431 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5432 /* Timeout 200us */
5433 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5434 DRM_ERROR("timeout waiting for DE PLL lock\n");
5435
5436 val = I915_READ(CDCLK_CTL);
5437 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5438 val |= divider;
5439 /*
5440 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5441 * enable otherwise.
5442 */
5443 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5444 if (frequency >= 500000)
5445 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5446
5447 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5448 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5449 val |= (frequency - 1000) / 500;
5450 I915_WRITE(CDCLK_CTL, val);
5451 }
5452
5453 mutex_lock(&dev_priv->rps.hw_lock);
5454 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5455 DIV_ROUND_UP(frequency, 25000));
5456 mutex_unlock(&dev_priv->rps.hw_lock);
5457
5458 if (ret) {
5459 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5460 ret, frequency);
5461 return;
5462 }
5463
c6c4696f 5464 intel_update_cdclk(dev_priv->dev);
f8437dd1
VK
5465}
5466
c2e001ef
ID
5467static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5468{
5469 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5470 return false;
5471
5472 /* TODO: Check for a valid CDCLK rate */
5473
5474 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5475 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5476
5477 return false;
5478 }
5479
5480 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5481 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5482
5483 return false;
5484 }
5485
5486 return true;
5487}
5488
adc7f04b
ID
5489bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5490{
5491 return broxton_cdclk_is_enabled(dev_priv);
5492}
5493
c6c4696f 5494void broxton_init_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5495{
f8437dd1 5496 /* check if cd clock is enabled */
c2e001ef
ID
5497 if (broxton_cdclk_is_enabled(dev_priv)) {
5498 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
f8437dd1
VK
5499 return;
5500 }
5501
c2e001ef
ID
5502 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5503
f8437dd1
VK
5504 /*
5505 * FIXME:
5506 * - The initial CDCLK needs to be read from VBT.
5507 * Need to make this change after VBT has changes for BXT.
5508 * - check if setting the max (or any) cdclk freq is really necessary
5509 * here, it belongs to modeset time
5510 */
c6c4696f 5511 broxton_set_cdclk(dev_priv, 624000);
f8437dd1
VK
5512
5513 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5514 POSTING_READ(DBUF_CTL);
5515
f8437dd1
VK
5516 udelay(10);
5517
5518 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5519 DRM_ERROR("DBuf power enable timeout!\n");
5520}
5521
c6c4696f 5522void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5523{
f8437dd1 5524 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5525 POSTING_READ(DBUF_CTL);
5526
f8437dd1
VK
5527 udelay(10);
5528
5529 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5530 DRM_ERROR("DBuf power disable timeout!\n");
5531
5532 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
c6c4696f 5533 broxton_set_cdclk(dev_priv, 19200);
f8437dd1
VK
5534}
5535
5d96d8af
DL
5536static const struct skl_cdclk_entry {
5537 unsigned int freq;
5538 unsigned int vco;
5539} skl_cdclk_frequencies[] = {
5540 { .freq = 308570, .vco = 8640 },
5541 { .freq = 337500, .vco = 8100 },
5542 { .freq = 432000, .vco = 8640 },
5543 { .freq = 450000, .vco = 8100 },
5544 { .freq = 540000, .vco = 8100 },
5545 { .freq = 617140, .vco = 8640 },
5546 { .freq = 675000, .vco = 8100 },
5547};
5548
5549static unsigned int skl_cdclk_decimal(unsigned int freq)
5550{
5551 return (freq - 1000) / 500;
5552}
5553
5554static unsigned int skl_cdclk_get_vco(unsigned int freq)
5555{
5556 unsigned int i;
5557
5558 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5559 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5560
5561 if (e->freq == freq)
5562 return e->vco;
5563 }
5564
5565 return 8100;
5566}
5567
5568static void
5569skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5570{
5571 unsigned int min_freq;
5572 u32 val;
5573
5574 /* select the minimum CDCLK before enabling DPLL 0 */
5575 val = I915_READ(CDCLK_CTL);
5576 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5577 val |= CDCLK_FREQ_337_308;
5578
5579 if (required_vco == 8640)
5580 min_freq = 308570;
5581 else
5582 min_freq = 337500;
5583
5584 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5585
5586 I915_WRITE(CDCLK_CTL, val);
5587 POSTING_READ(CDCLK_CTL);
5588
5589 /*
5590 * We always enable DPLL0 with the lowest link rate possible, but still
5591 * taking into account the VCO required to operate the eDP panel at the
5592 * desired frequency. The usual DP link rates operate with a VCO of
5593 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5594 * The modeset code is responsible for the selection of the exact link
5595 * rate later on, with the constraint of choosing a frequency that
5596 * works with required_vco.
5597 */
5598 val = I915_READ(DPLL_CTRL1);
5599
5600 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5601 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5602 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5603 if (required_vco == 8640)
5604 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5605 SKL_DPLL0);
5606 else
5607 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5608 SKL_DPLL0);
5609
5610 I915_WRITE(DPLL_CTRL1, val);
5611 POSTING_READ(DPLL_CTRL1);
5612
5613 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5614
5615 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5616 DRM_ERROR("DPLL0 not locked\n");
5617}
5618
5619static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5620{
5621 int ret;
5622 u32 val;
5623
5624 /* inform PCU we want to change CDCLK */
5625 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5626 mutex_lock(&dev_priv->rps.hw_lock);
5627 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5628 mutex_unlock(&dev_priv->rps.hw_lock);
5629
5630 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5631}
5632
5633static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5634{
5635 unsigned int i;
5636
5637 for (i = 0; i < 15; i++) {
5638 if (skl_cdclk_pcu_ready(dev_priv))
5639 return true;
5640 udelay(10);
5641 }
5642
5643 return false;
5644}
5645
5646static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5647{
560a7ae4 5648 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5649 u32 freq_select, pcu_ack;
5650
5651 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5652
5653 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5654 DRM_ERROR("failed to inform PCU about cdclk change\n");
5655 return;
5656 }
5657
5658 /* set CDCLK_CTL */
5659 switch(freq) {
5660 case 450000:
5661 case 432000:
5662 freq_select = CDCLK_FREQ_450_432;
5663 pcu_ack = 1;
5664 break;
5665 case 540000:
5666 freq_select = CDCLK_FREQ_540;
5667 pcu_ack = 2;
5668 break;
5669 case 308570:
5670 case 337500:
5671 default:
5672 freq_select = CDCLK_FREQ_337_308;
5673 pcu_ack = 0;
5674 break;
5675 case 617140:
5676 case 675000:
5677 freq_select = CDCLK_FREQ_675_617;
5678 pcu_ack = 3;
5679 break;
5680 }
5681
5682 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5683 POSTING_READ(CDCLK_CTL);
5684
5685 /* inform PCU of the change */
5686 mutex_lock(&dev_priv->rps.hw_lock);
5687 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5688 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5689
5690 intel_update_cdclk(dev);
5d96d8af
DL
5691}
5692
5693void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5694{
5695 /* disable DBUF power */
5696 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5697 POSTING_READ(DBUF_CTL);
5698
5699 udelay(10);
5700
5701 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5702 DRM_ERROR("DBuf power disable timeout\n");
5703
ab96c1ee
ID
5704 /* disable DPLL0 */
5705 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5706 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5707 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5708}
5709
5710void skl_init_cdclk(struct drm_i915_private *dev_priv)
5711{
5d96d8af
DL
5712 unsigned int required_vco;
5713
39d9b85a
GW
5714 /* DPLL0 not enabled (happens on early BIOS versions) */
5715 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5716 /* enable DPLL0 */
5717 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5718 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5719 }
5720
5d96d8af
DL
5721 /* set CDCLK to the frequency the BIOS chose */
5722 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5723
5724 /* enable DBUF power */
5725 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5726 POSTING_READ(DBUF_CTL);
5727
5728 udelay(10);
5729
5730 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5731 DRM_ERROR("DBuf power enable timeout\n");
5732}
5733
c73666f3
SK
5734int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5735{
5736 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5737 uint32_t cdctl = I915_READ(CDCLK_CTL);
5738 int freq = dev_priv->skl_boot_cdclk;
5739
f1b391a5
SK
5740 /*
5741 * check if the pre-os intialized the display
5742 * There is SWF18 scratchpad register defined which is set by the
5743 * pre-os which can be used by the OS drivers to check the status
5744 */
5745 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5746 goto sanitize;
5747
c73666f3
SK
5748 /* Is PLL enabled and locked ? */
5749 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5750 goto sanitize;
5751
5752 /* DPLL okay; verify the cdclock
5753 *
5754 * Noticed in some instances that the freq selection is correct but
5755 * decimal part is programmed wrong from BIOS where pre-os does not
5756 * enable display. Verify the same as well.
5757 */
5758 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5759 /* All well; nothing to sanitize */
5760 return false;
5761sanitize:
5762 /*
5763 * As of now initialize with max cdclk till
5764 * we get dynamic cdclk support
5765 * */
5766 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5767 skl_init_cdclk(dev_priv);
5768
5769 /* we did have to sanitize */
5770 return true;
5771}
5772
30a970c6
JB
5773/* Adjust CDclk dividers to allow high res or save power if possible */
5774static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5775{
5776 struct drm_i915_private *dev_priv = dev->dev_private;
5777 u32 val, cmd;
5778
164dfd28
VK
5779 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5780 != dev_priv->cdclk_freq);
d60c4473 5781
dfcab17e 5782 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5783 cmd = 2;
dfcab17e 5784 else if (cdclk == 266667)
30a970c6
JB
5785 cmd = 1;
5786 else
5787 cmd = 0;
5788
5789 mutex_lock(&dev_priv->rps.hw_lock);
5790 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5791 val &= ~DSPFREQGUAR_MASK;
5792 val |= (cmd << DSPFREQGUAR_SHIFT);
5793 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5794 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5795 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5796 50)) {
5797 DRM_ERROR("timed out waiting for CDclk change\n");
5798 }
5799 mutex_unlock(&dev_priv->rps.hw_lock);
5800
54433e91
VS
5801 mutex_lock(&dev_priv->sb_lock);
5802
dfcab17e 5803 if (cdclk == 400000) {
6bcda4f0 5804 u32 divider;
30a970c6 5805
6bcda4f0 5806 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5807
30a970c6
JB
5808 /* adjust cdclk divider */
5809 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5810 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5811 val |= divider;
5812 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5813
5814 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5815 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5816 50))
5817 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5818 }
5819
30a970c6
JB
5820 /* adjust self-refresh exit latency value */
5821 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5822 val &= ~0x7f;
5823
5824 /*
5825 * For high bandwidth configs, we set a higher latency in the bunit
5826 * so that the core display fetch happens in time to avoid underruns.
5827 */
dfcab17e 5828 if (cdclk == 400000)
30a970c6
JB
5829 val |= 4500 / 250; /* 4.5 usec */
5830 else
5831 val |= 3000 / 250; /* 3.0 usec */
5832 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5833
a580516d 5834 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5835
b6283055 5836 intel_update_cdclk(dev);
30a970c6
JB
5837}
5838
383c5a6a
VS
5839static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5840{
5841 struct drm_i915_private *dev_priv = dev->dev_private;
5842 u32 val, cmd;
5843
164dfd28
VK
5844 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5845 != dev_priv->cdclk_freq);
383c5a6a
VS
5846
5847 switch (cdclk) {
383c5a6a
VS
5848 case 333333:
5849 case 320000:
383c5a6a 5850 case 266667:
383c5a6a 5851 case 200000:
383c5a6a
VS
5852 break;
5853 default:
5f77eeb0 5854 MISSING_CASE(cdclk);
383c5a6a
VS
5855 return;
5856 }
5857
9d0d3fda
VS
5858 /*
5859 * Specs are full of misinformation, but testing on actual
5860 * hardware has shown that we just need to write the desired
5861 * CCK divider into the Punit register.
5862 */
5863 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5864
383c5a6a
VS
5865 mutex_lock(&dev_priv->rps.hw_lock);
5866 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5867 val &= ~DSPFREQGUAR_MASK_CHV;
5868 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5869 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5870 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5871 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5872 50)) {
5873 DRM_ERROR("timed out waiting for CDclk change\n");
5874 }
5875 mutex_unlock(&dev_priv->rps.hw_lock);
5876
b6283055 5877 intel_update_cdclk(dev);
383c5a6a
VS
5878}
5879
30a970c6
JB
5880static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5881 int max_pixclk)
5882{
6bcda4f0 5883 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5884 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5885
30a970c6
JB
5886 /*
5887 * Really only a few cases to deal with, as only 4 CDclks are supported:
5888 * 200MHz
5889 * 267MHz
29dc7ef3 5890 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5891 * 400MHz (VLV only)
5892 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5893 * of the lower bin and adjust if needed.
e37c67a1
VS
5894 *
5895 * We seem to get an unstable or solid color picture at 200MHz.
5896 * Not sure what's wrong. For now use 200MHz only when all pipes
5897 * are off.
30a970c6 5898 */
6cca3195
VS
5899 if (!IS_CHERRYVIEW(dev_priv) &&
5900 max_pixclk > freq_320*limit/100)
dfcab17e 5901 return 400000;
6cca3195 5902 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5903 return freq_320;
e37c67a1 5904 else if (max_pixclk > 0)
dfcab17e 5905 return 266667;
e37c67a1
VS
5906 else
5907 return 200000;
30a970c6
JB
5908}
5909
f8437dd1
VK
5910static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5911 int max_pixclk)
5912{
5913 /*
5914 * FIXME:
5915 * - remove the guardband, it's not needed on BXT
5916 * - set 19.2MHz bypass frequency if there are no active pipes
5917 */
5918 if (max_pixclk > 576000*9/10)
5919 return 624000;
5920 else if (max_pixclk > 384000*9/10)
5921 return 576000;
5922 else if (max_pixclk > 288000*9/10)
5923 return 384000;
5924 else if (max_pixclk > 144000*9/10)
5925 return 288000;
5926 else
5927 return 144000;
5928}
5929
e8788cbc 5930/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
5931static int intel_mode_max_pixclk(struct drm_device *dev,
5932 struct drm_atomic_state *state)
30a970c6 5933{
565602d7
ML
5934 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5935 struct drm_i915_private *dev_priv = dev->dev_private;
5936 struct drm_crtc *crtc;
5937 struct drm_crtc_state *crtc_state;
5938 unsigned max_pixclk = 0, i;
5939 enum pipe pipe;
30a970c6 5940
565602d7
ML
5941 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5942 sizeof(intel_state->min_pixclk));
304603f4 5943
565602d7
ML
5944 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5945 int pixclk = 0;
5946
5947 if (crtc_state->enable)
5948 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 5949
565602d7 5950 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
5951 }
5952
565602d7
ML
5953 for_each_pipe(dev_priv, pipe)
5954 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5955
30a970c6
JB
5956 return max_pixclk;
5957}
5958
27c329ed 5959static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5960{
27c329ed
ML
5961 struct drm_device *dev = state->dev;
5962 struct drm_i915_private *dev_priv = dev->dev_private;
5963 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5964 struct intel_atomic_state *intel_state =
5965 to_intel_atomic_state(state);
30a970c6 5966
304603f4
ACO
5967 if (max_pixclk < 0)
5968 return max_pixclk;
30a970c6 5969
1a617b77 5970 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5971 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5972
1a617b77
ML
5973 if (!intel_state->active_crtcs)
5974 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5975
27c329ed
ML
5976 return 0;
5977}
304603f4 5978
27c329ed
ML
5979static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5980{
5981 struct drm_device *dev = state->dev;
5982 struct drm_i915_private *dev_priv = dev->dev_private;
5983 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5984 struct intel_atomic_state *intel_state =
5985 to_intel_atomic_state(state);
85a96e7a 5986
27c329ed
ML
5987 if (max_pixclk < 0)
5988 return max_pixclk;
85a96e7a 5989
1a617b77 5990 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5991 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5992
1a617b77
ML
5993 if (!intel_state->active_crtcs)
5994 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5995
27c329ed 5996 return 0;
30a970c6
JB
5997}
5998
1e69cd74
VS
5999static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6000{
6001 unsigned int credits, default_credits;
6002
6003 if (IS_CHERRYVIEW(dev_priv))
6004 default_credits = PFI_CREDIT(12);
6005 else
6006 default_credits = PFI_CREDIT(8);
6007
bfa7df01 6008 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6009 /* CHV suggested value is 31 or 63 */
6010 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6011 credits = PFI_CREDIT_63;
1e69cd74
VS
6012 else
6013 credits = PFI_CREDIT(15);
6014 } else {
6015 credits = default_credits;
6016 }
6017
6018 /*
6019 * WA - write default credits before re-programming
6020 * FIXME: should we also set the resend bit here?
6021 */
6022 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6023 default_credits);
6024
6025 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6026 credits | PFI_CREDIT_RESEND);
6027
6028 /*
6029 * FIXME is this guaranteed to clear
6030 * immediately or should we poll for it?
6031 */
6032 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6033}
6034
27c329ed 6035static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6036{
a821fc46 6037 struct drm_device *dev = old_state->dev;
30a970c6 6038 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6039 struct intel_atomic_state *old_intel_state =
6040 to_intel_atomic_state(old_state);
6041 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6042
27c329ed
ML
6043 /*
6044 * FIXME: We can end up here with all power domains off, yet
6045 * with a CDCLK frequency other than the minimum. To account
6046 * for this take the PIPE-A power domain, which covers the HW
6047 * blocks needed for the following programming. This can be
6048 * removed once it's guaranteed that we get here either with
6049 * the minimum CDCLK set, or the required power domains
6050 * enabled.
6051 */
6052 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6053
27c329ed
ML
6054 if (IS_CHERRYVIEW(dev))
6055 cherryview_set_cdclk(dev, req_cdclk);
6056 else
6057 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6058
27c329ed 6059 vlv_program_pfi_credits(dev_priv);
1e69cd74 6060
27c329ed 6061 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6062}
6063
89b667f8
JB
6064static void valleyview_crtc_enable(struct drm_crtc *crtc)
6065{
6066 struct drm_device *dev = crtc->dev;
a72e4c9f 6067 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6069 struct intel_encoder *encoder;
b95c5321
ML
6070 struct intel_crtc_state *pipe_config =
6071 to_intel_crtc_state(crtc->state);
89b667f8 6072 int pipe = intel_crtc->pipe;
89b667f8 6073
53d9f4e9 6074 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6075 return;
6076
6e3c9717 6077 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6078 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6079
6080 intel_set_pipe_timings(intel_crtc);
bc58be60 6081 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6082
c14b0485
VS
6083 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6084 struct drm_i915_private *dev_priv = dev->dev_private;
6085
6086 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6087 I915_WRITE(CHV_CANVAS(pipe), 0);
6088 }
6089
5b18e57c
DV
6090 i9xx_set_pipeconf(intel_crtc);
6091
89b667f8 6092 intel_crtc->active = true;
89b667f8 6093
a72e4c9f 6094 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6095
89b667f8
JB
6096 for_each_encoder_on_crtc(dev, crtc, encoder)
6097 if (encoder->pre_pll_enable)
6098 encoder->pre_pll_enable(encoder);
6099
cd2d34d9
VS
6100 if (IS_CHERRYVIEW(dev)) {
6101 chv_prepare_pll(intel_crtc, intel_crtc->config);
6102 chv_enable_pll(intel_crtc, intel_crtc->config);
6103 } else {
6104 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6105 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6106 }
89b667f8
JB
6107
6108 for_each_encoder_on_crtc(dev, crtc, encoder)
6109 if (encoder->pre_enable)
6110 encoder->pre_enable(encoder);
6111
2dd24552
JB
6112 i9xx_pfit_enable(intel_crtc);
6113
b95c5321 6114 intel_color_load_luts(&pipe_config->base);
63cbb074 6115
caed361d 6116 intel_update_watermarks(crtc);
e1fdc473 6117 intel_enable_pipe(intel_crtc);
be6a6f8e 6118
4b3a9526
VS
6119 assert_vblank_disabled(crtc);
6120 drm_crtc_vblank_on(crtc);
6121
f9b61ff6
DV
6122 for_each_encoder_on_crtc(dev, crtc, encoder)
6123 encoder->enable(encoder);
89b667f8
JB
6124}
6125
f13c2ef3
DV
6126static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6127{
6128 struct drm_device *dev = crtc->base.dev;
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130
6e3c9717
ACO
6131 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6132 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6133}
6134
0b8765c6 6135static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6136{
6137 struct drm_device *dev = crtc->dev;
a72e4c9f 6138 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6140 struct intel_encoder *encoder;
b95c5321
ML
6141 struct intel_crtc_state *pipe_config =
6142 to_intel_crtc_state(crtc->state);
cd2d34d9 6143 enum pipe pipe = intel_crtc->pipe;
79e53945 6144
53d9f4e9 6145 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6146 return;
6147
f13c2ef3
DV
6148 i9xx_set_pll_dividers(intel_crtc);
6149
6e3c9717 6150 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6151 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6152
6153 intel_set_pipe_timings(intel_crtc);
bc58be60 6154 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6155
5b18e57c
DV
6156 i9xx_set_pipeconf(intel_crtc);
6157
f7abfe8b 6158 intel_crtc->active = true;
6b383a7f 6159
4a3436e8 6160 if (!IS_GEN2(dev))
a72e4c9f 6161 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6162
9d6d9f19
MK
6163 for_each_encoder_on_crtc(dev, crtc, encoder)
6164 if (encoder->pre_enable)
6165 encoder->pre_enable(encoder);
6166
f6736a1a
DV
6167 i9xx_enable_pll(intel_crtc);
6168
2dd24552
JB
6169 i9xx_pfit_enable(intel_crtc);
6170
b95c5321 6171 intel_color_load_luts(&pipe_config->base);
63cbb074 6172
f37fcc2a 6173 intel_update_watermarks(crtc);
e1fdc473 6174 intel_enable_pipe(intel_crtc);
be6a6f8e 6175
4b3a9526
VS
6176 assert_vblank_disabled(crtc);
6177 drm_crtc_vblank_on(crtc);
6178
f9b61ff6
DV
6179 for_each_encoder_on_crtc(dev, crtc, encoder)
6180 encoder->enable(encoder);
0b8765c6 6181}
79e53945 6182
87476d63
DV
6183static void i9xx_pfit_disable(struct intel_crtc *crtc)
6184{
6185 struct drm_device *dev = crtc->base.dev;
6186 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6187
6e3c9717 6188 if (!crtc->config->gmch_pfit.control)
328d8e82 6189 return;
87476d63 6190
328d8e82 6191 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6192
328d8e82
DV
6193 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6194 I915_READ(PFIT_CONTROL));
6195 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6196}
6197
0b8765c6
JB
6198static void i9xx_crtc_disable(struct drm_crtc *crtc)
6199{
6200 struct drm_device *dev = crtc->dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6203 struct intel_encoder *encoder;
0b8765c6 6204 int pipe = intel_crtc->pipe;
ef9c3aee 6205
6304cd91
VS
6206 /*
6207 * On gen2 planes are double buffered but the pipe isn't, so we must
6208 * wait for planes to fully turn off before disabling the pipe.
6209 */
90e83e53
ACO
6210 if (IS_GEN2(dev))
6211 intel_wait_for_vblank(dev, pipe);
6304cd91 6212
4b3a9526
VS
6213 for_each_encoder_on_crtc(dev, crtc, encoder)
6214 encoder->disable(encoder);
6215
f9b61ff6
DV
6216 drm_crtc_vblank_off(crtc);
6217 assert_vblank_disabled(crtc);
6218
575f7ab7 6219 intel_disable_pipe(intel_crtc);
24a1f16d 6220
87476d63 6221 i9xx_pfit_disable(intel_crtc);
24a1f16d 6222
89b667f8
JB
6223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 if (encoder->post_disable)
6225 encoder->post_disable(encoder);
6226
a65347ba 6227 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6228 if (IS_CHERRYVIEW(dev))
6229 chv_disable_pll(dev_priv, pipe);
6230 else if (IS_VALLEYVIEW(dev))
6231 vlv_disable_pll(dev_priv, pipe);
6232 else
1c4e0274 6233 i9xx_disable_pll(intel_crtc);
076ed3b2 6234 }
0b8765c6 6235
d6db995f
VS
6236 for_each_encoder_on_crtc(dev, crtc, encoder)
6237 if (encoder->post_pll_disable)
6238 encoder->post_pll_disable(encoder);
6239
4a3436e8 6240 if (!IS_GEN2(dev))
a72e4c9f 6241 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6242}
6243
b17d48e2
ML
6244static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6245{
842e0307 6246 struct intel_encoder *encoder;
b17d48e2
ML
6247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6248 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6249 enum intel_display_power_domain domain;
6250 unsigned long domains;
6251
6252 if (!intel_crtc->active)
6253 return;
6254
a539205a 6255 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6256 WARN_ON(intel_crtc->unpin_work);
6257
2622a081 6258 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6259
6260 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6261 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6262 }
6263
b17d48e2 6264 dev_priv->display.crtc_disable(crtc);
842e0307
ML
6265
6266 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6267 crtc->base.id);
6268
6269 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6270 crtc->state->active = false;
37d9078b 6271 intel_crtc->active = false;
842e0307
ML
6272 crtc->enabled = false;
6273 crtc->state->connector_mask = 0;
6274 crtc->state->encoder_mask = 0;
6275
6276 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6277 encoder->base.crtc = NULL;
6278
58f9c0bc 6279 intel_fbc_disable(intel_crtc);
37d9078b 6280 intel_update_watermarks(crtc);
1f7457b1 6281 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6282
6283 domains = intel_crtc->enabled_power_domains;
6284 for_each_power_domain(domain, domains)
6285 intel_display_power_put(dev_priv, domain);
6286 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6287
6288 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6289 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6290}
6291
6b72d486
ML
6292/*
6293 * turn all crtc's off, but do not adjust state
6294 * This has to be paired with a call to intel_modeset_setup_hw_state.
6295 */
70e0bd74 6296int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6297{
e2c8b870 6298 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6299 struct drm_atomic_state *state;
e2c8b870 6300 int ret;
70e0bd74 6301
e2c8b870
ML
6302 state = drm_atomic_helper_suspend(dev);
6303 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6304 if (ret)
6305 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6306 else
6307 dev_priv->modeset_restore_state = state;
70e0bd74 6308 return ret;
ee7b9f93
JB
6309}
6310
ea5b213a 6311void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6312{
4ef69c7a 6313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6314
ea5b213a
CW
6315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
7e7d76c3
JB
6317}
6318
0a91ca29
DV
6319/* Cross check the actual hw state with our own modeset state tracking (and it's
6320 * internal consistency). */
c0ead703 6321static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6322{
35dd3c64
ML
6323 struct drm_crtc *crtc = connector->base.state->crtc;
6324
6325 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6326 connector->base.base.id,
6327 connector->base.name);
6328
0a91ca29 6329 if (connector->get_hw_state(connector)) {
e85376cb 6330 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6331 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6332
35dd3c64
ML
6333 I915_STATE_WARN(!crtc,
6334 "connector enabled without attached crtc\n");
0a91ca29 6335
35dd3c64
ML
6336 if (!crtc)
6337 return;
6338
6339 I915_STATE_WARN(!crtc->state->active,
6340 "connector is active, but attached crtc isn't\n");
6341
e85376cb 6342 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6343 return;
6344
e85376cb 6345 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6346 "atomic encoder doesn't match attached encoder\n");
6347
e85376cb 6348 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6349 "attached encoder crtc differs from connector crtc\n");
6350 } else {
4d688a2a
ML
6351 I915_STATE_WARN(crtc && crtc->state->active,
6352 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6353 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6354 "best encoder set without crtc!\n");
0a91ca29 6355 }
79e53945
JB
6356}
6357
08d9bc92
ACO
6358int intel_connector_init(struct intel_connector *connector)
6359{
5350a031 6360 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6361
5350a031 6362 if (!connector->base.state)
08d9bc92
ACO
6363 return -ENOMEM;
6364
08d9bc92
ACO
6365 return 0;
6366}
6367
6368struct intel_connector *intel_connector_alloc(void)
6369{
6370 struct intel_connector *connector;
6371
6372 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6373 if (!connector)
6374 return NULL;
6375
6376 if (intel_connector_init(connector) < 0) {
6377 kfree(connector);
6378 return NULL;
6379 }
6380
6381 return connector;
6382}
6383
f0947c37
DV
6384/* Simple connector->get_hw_state implementation for encoders that support only
6385 * one connector and no cloning and hence the encoder state determines the state
6386 * of the connector. */
6387bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6388{
24929352 6389 enum pipe pipe = 0;
f0947c37 6390 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6391
f0947c37 6392 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6393}
6394
6d293983 6395static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6396{
6d293983
ACO
6397 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6398 return crtc_state->fdi_lanes;
d272ddfa
VS
6399
6400 return 0;
6401}
6402
6d293983 6403static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6404 struct intel_crtc_state *pipe_config)
1857e1da 6405{
6d293983
ACO
6406 struct drm_atomic_state *state = pipe_config->base.state;
6407 struct intel_crtc *other_crtc;
6408 struct intel_crtc_state *other_crtc_state;
6409
1857e1da
DV
6410 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6411 pipe_name(pipe), pipe_config->fdi_lanes);
6412 if (pipe_config->fdi_lanes > 4) {
6413 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6414 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6415 return -EINVAL;
1857e1da
DV
6416 }
6417
bafb6553 6418 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6419 if (pipe_config->fdi_lanes > 2) {
6420 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6421 pipe_config->fdi_lanes);
6d293983 6422 return -EINVAL;
1857e1da 6423 } else {
6d293983 6424 return 0;
1857e1da
DV
6425 }
6426 }
6427
6428 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6429 return 0;
1857e1da
DV
6430
6431 /* Ivybridge 3 pipe is really complicated */
6432 switch (pipe) {
6433 case PIPE_A:
6d293983 6434 return 0;
1857e1da 6435 case PIPE_B:
6d293983
ACO
6436 if (pipe_config->fdi_lanes <= 2)
6437 return 0;
6438
6439 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6440 other_crtc_state =
6441 intel_atomic_get_crtc_state(state, other_crtc);
6442 if (IS_ERR(other_crtc_state))
6443 return PTR_ERR(other_crtc_state);
6444
6445 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6446 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6447 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6448 return -EINVAL;
1857e1da 6449 }
6d293983 6450 return 0;
1857e1da 6451 case PIPE_C:
251cc67c
VS
6452 if (pipe_config->fdi_lanes > 2) {
6453 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6454 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6455 return -EINVAL;
251cc67c 6456 }
6d293983
ACO
6457
6458 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6459 other_crtc_state =
6460 intel_atomic_get_crtc_state(state, other_crtc);
6461 if (IS_ERR(other_crtc_state))
6462 return PTR_ERR(other_crtc_state);
6463
6464 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6465 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6466 return -EINVAL;
1857e1da 6467 }
6d293983 6468 return 0;
1857e1da
DV
6469 default:
6470 BUG();
6471 }
6472}
6473
e29c22c0
DV
6474#define RETRY 1
6475static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6476 struct intel_crtc_state *pipe_config)
877d48d5 6477{
1857e1da 6478 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6479 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6480 int lane, link_bw, fdi_dotclock, ret;
6481 bool needs_recompute = false;
877d48d5 6482
e29c22c0 6483retry:
877d48d5
DV
6484 /* FDI is a binary signal running at ~2.7GHz, encoding
6485 * each output octet as 10 bits. The actual frequency
6486 * is stored as a divider into a 100MHz clock, and the
6487 * mode pixel clock is stored in units of 1KHz.
6488 * Hence the bw of each lane in terms of the mode signal
6489 * is:
6490 */
21a727b3 6491 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6492
241bfc38 6493 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6494
2bd89a07 6495 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6496 pipe_config->pipe_bpp);
6497
6498 pipe_config->fdi_lanes = lane;
6499
2bd89a07 6500 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6501 link_bw, &pipe_config->fdi_m_n);
1857e1da 6502
e3b247da 6503 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6504 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6505 pipe_config->pipe_bpp -= 2*3;
6506 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6507 pipe_config->pipe_bpp);
6508 needs_recompute = true;
6509 pipe_config->bw_constrained = true;
6510
6511 goto retry;
6512 }
6513
6514 if (needs_recompute)
6515 return RETRY;
6516
6d293983 6517 return ret;
877d48d5
DV
6518}
6519
8cfb3407
VS
6520static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6521 struct intel_crtc_state *pipe_config)
6522{
6523 if (pipe_config->pipe_bpp > 24)
6524 return false;
6525
6526 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6527 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6528 return true;
6529
6530 /*
b432e5cf
VS
6531 * We compare against max which means we must take
6532 * the increased cdclk requirement into account when
6533 * calculating the new cdclk.
6534 *
6535 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6536 */
6537 return ilk_pipe_pixel_rate(pipe_config) <=
6538 dev_priv->max_cdclk_freq * 95 / 100;
6539}
6540
42db64ef 6541static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6542 struct intel_crtc_state *pipe_config)
42db64ef 6543{
8cfb3407
VS
6544 struct drm_device *dev = crtc->base.dev;
6545 struct drm_i915_private *dev_priv = dev->dev_private;
6546
d330a953 6547 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6548 hsw_crtc_supports_ips(crtc) &&
6549 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6550}
6551
39acb4aa
VS
6552static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6553{
6554 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6555
6556 /* GDG double wide on either pipe, otherwise pipe A only */
6557 return INTEL_INFO(dev_priv)->gen < 4 &&
6558 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6559}
6560
a43f6e0f 6561static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6562 struct intel_crtc_state *pipe_config)
79e53945 6563{
a43f6e0f 6564 struct drm_device *dev = crtc->base.dev;
8bd31e67 6565 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6566 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6567
ad3a4479 6568 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6569 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6570 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6571
6572 /*
39acb4aa 6573 * Enable double wide mode when the dot clock
cf532bb2 6574 * is > 90% of the (display) core speed.
cf532bb2 6575 */
39acb4aa
VS
6576 if (intel_crtc_supports_double_wide(crtc) &&
6577 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6578 clock_limit *= 2;
cf532bb2 6579 pipe_config->double_wide = true;
ad3a4479
VS
6580 }
6581
39acb4aa
VS
6582 if (adjusted_mode->crtc_clock > clock_limit) {
6583 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6584 adjusted_mode->crtc_clock, clock_limit,
6585 yesno(pipe_config->double_wide));
e29c22c0 6586 return -EINVAL;
39acb4aa 6587 }
2c07245f 6588 }
89749350 6589
1d1d0e27
VS
6590 /*
6591 * Pipe horizontal size must be even in:
6592 * - DVO ganged mode
6593 * - LVDS dual channel mode
6594 * - Double wide pipe
6595 */
a93e255f 6596 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6597 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6598 pipe_config->pipe_src_w &= ~1;
6599
8693a824
DL
6600 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6601 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6602 */
6603 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6604 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6605 return -EINVAL;
44f46b42 6606
f5adf94e 6607 if (HAS_IPS(dev))
a43f6e0f
DV
6608 hsw_compute_ips_config(crtc, pipe_config);
6609
877d48d5 6610 if (pipe_config->has_pch_encoder)
a43f6e0f 6611 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6612
cf5a15be 6613 return 0;
79e53945
JB
6614}
6615
1652d19e
VS
6616static int skylake_get_display_clock_speed(struct drm_device *dev)
6617{
6618 struct drm_i915_private *dev_priv = to_i915(dev);
6619 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6620 uint32_t cdctl = I915_READ(CDCLK_CTL);
6621 uint32_t linkrate;
6622
414355a7 6623 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6624 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6625
6626 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6627 return 540000;
6628
6629 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6630 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6631
71cd8423
DL
6632 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6633 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6634 /* vco 8640 */
6635 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6636 case CDCLK_FREQ_450_432:
6637 return 432000;
6638 case CDCLK_FREQ_337_308:
6639 return 308570;
6640 case CDCLK_FREQ_675_617:
6641 return 617140;
6642 default:
6643 WARN(1, "Unknown cd freq selection\n");
6644 }
6645 } else {
6646 /* vco 8100 */
6647 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6648 case CDCLK_FREQ_450_432:
6649 return 450000;
6650 case CDCLK_FREQ_337_308:
6651 return 337500;
6652 case CDCLK_FREQ_675_617:
6653 return 675000;
6654 default:
6655 WARN(1, "Unknown cd freq selection\n");
6656 }
6657 }
6658
6659 /* error case, do as if DPLL0 isn't enabled */
6660 return 24000;
6661}
6662
acd3f3d3
BP
6663static int broxton_get_display_clock_speed(struct drm_device *dev)
6664{
6665 struct drm_i915_private *dev_priv = to_i915(dev);
6666 uint32_t cdctl = I915_READ(CDCLK_CTL);
6667 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6668 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6669 int cdclk;
6670
6671 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6672 return 19200;
6673
6674 cdclk = 19200 * pll_ratio / 2;
6675
6676 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6677 case BXT_CDCLK_CD2X_DIV_SEL_1:
6678 return cdclk; /* 576MHz or 624MHz */
6679 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6680 return cdclk * 2 / 3; /* 384MHz */
6681 case BXT_CDCLK_CD2X_DIV_SEL_2:
6682 return cdclk / 2; /* 288MHz */
6683 case BXT_CDCLK_CD2X_DIV_SEL_4:
6684 return cdclk / 4; /* 144MHz */
6685 }
6686
6687 /* error case, do as if DE PLL isn't enabled */
6688 return 19200;
6689}
6690
1652d19e
VS
6691static int broadwell_get_display_clock_speed(struct drm_device *dev)
6692{
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 uint32_t lcpll = I915_READ(LCPLL_CTL);
6695 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6696
6697 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6698 return 800000;
6699 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6700 return 450000;
6701 else if (freq == LCPLL_CLK_FREQ_450)
6702 return 450000;
6703 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6704 return 540000;
6705 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6706 return 337500;
6707 else
6708 return 675000;
6709}
6710
6711static int haswell_get_display_clock_speed(struct drm_device *dev)
6712{
6713 struct drm_i915_private *dev_priv = dev->dev_private;
6714 uint32_t lcpll = I915_READ(LCPLL_CTL);
6715 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6716
6717 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6718 return 800000;
6719 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6720 return 450000;
6721 else if (freq == LCPLL_CLK_FREQ_450)
6722 return 450000;
6723 else if (IS_HSW_ULT(dev))
6724 return 337500;
6725 else
6726 return 540000;
79e53945
JB
6727}
6728
25eb05fc
JB
6729static int valleyview_get_display_clock_speed(struct drm_device *dev)
6730{
bfa7df01
VS
6731 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6732 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6733}
6734
b37a6434
VS
6735static int ilk_get_display_clock_speed(struct drm_device *dev)
6736{
6737 return 450000;
6738}
6739
e70236a8
JB
6740static int i945_get_display_clock_speed(struct drm_device *dev)
6741{
6742 return 400000;
6743}
79e53945 6744
e70236a8 6745static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6746{
e907f170 6747 return 333333;
e70236a8 6748}
79e53945 6749
e70236a8
JB
6750static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6751{
6752 return 200000;
6753}
79e53945 6754
257a7ffc
DV
6755static int pnv_get_display_clock_speed(struct drm_device *dev)
6756{
6757 u16 gcfgc = 0;
6758
6759 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6760
6761 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6762 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6763 return 266667;
257a7ffc 6764 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6765 return 333333;
257a7ffc 6766 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6767 return 444444;
257a7ffc
DV
6768 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6769 return 200000;
6770 default:
6771 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6772 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6773 return 133333;
257a7ffc 6774 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6775 return 166667;
257a7ffc
DV
6776 }
6777}
6778
e70236a8
JB
6779static int i915gm_get_display_clock_speed(struct drm_device *dev)
6780{
6781 u16 gcfgc = 0;
79e53945 6782
e70236a8
JB
6783 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6784
6785 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6786 return 133333;
e70236a8
JB
6787 else {
6788 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6789 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6790 return 333333;
e70236a8
JB
6791 default:
6792 case GC_DISPLAY_CLOCK_190_200_MHZ:
6793 return 190000;
79e53945 6794 }
e70236a8
JB
6795 }
6796}
6797
6798static int i865_get_display_clock_speed(struct drm_device *dev)
6799{
e907f170 6800 return 266667;
e70236a8
JB
6801}
6802
1b1d2716 6803static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6804{
6805 u16 hpllcc = 0;
1b1d2716 6806
65cd2b3f
VS
6807 /*
6808 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6809 * encoding is different :(
6810 * FIXME is this the right way to detect 852GM/852GMV?
6811 */
6812 if (dev->pdev->revision == 0x1)
6813 return 133333;
6814
1b1d2716
VS
6815 pci_bus_read_config_word(dev->pdev->bus,
6816 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6817
e70236a8
JB
6818 /* Assume that the hardware is in the high speed state. This
6819 * should be the default.
6820 */
6821 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6822 case GC_CLOCK_133_200:
1b1d2716 6823 case GC_CLOCK_133_200_2:
e70236a8
JB
6824 case GC_CLOCK_100_200:
6825 return 200000;
6826 case GC_CLOCK_166_250:
6827 return 250000;
6828 case GC_CLOCK_100_133:
e907f170 6829 return 133333;
1b1d2716
VS
6830 case GC_CLOCK_133_266:
6831 case GC_CLOCK_133_266_2:
6832 case GC_CLOCK_166_266:
6833 return 266667;
e70236a8 6834 }
79e53945 6835
e70236a8
JB
6836 /* Shouldn't happen */
6837 return 0;
6838}
79e53945 6839
e70236a8
JB
6840static int i830_get_display_clock_speed(struct drm_device *dev)
6841{
e907f170 6842 return 133333;
79e53945
JB
6843}
6844
34edce2f
VS
6845static unsigned int intel_hpll_vco(struct drm_device *dev)
6846{
6847 struct drm_i915_private *dev_priv = dev->dev_private;
6848 static const unsigned int blb_vco[8] = {
6849 [0] = 3200000,
6850 [1] = 4000000,
6851 [2] = 5333333,
6852 [3] = 4800000,
6853 [4] = 6400000,
6854 };
6855 static const unsigned int pnv_vco[8] = {
6856 [0] = 3200000,
6857 [1] = 4000000,
6858 [2] = 5333333,
6859 [3] = 4800000,
6860 [4] = 2666667,
6861 };
6862 static const unsigned int cl_vco[8] = {
6863 [0] = 3200000,
6864 [1] = 4000000,
6865 [2] = 5333333,
6866 [3] = 6400000,
6867 [4] = 3333333,
6868 [5] = 3566667,
6869 [6] = 4266667,
6870 };
6871 static const unsigned int elk_vco[8] = {
6872 [0] = 3200000,
6873 [1] = 4000000,
6874 [2] = 5333333,
6875 [3] = 4800000,
6876 };
6877 static const unsigned int ctg_vco[8] = {
6878 [0] = 3200000,
6879 [1] = 4000000,
6880 [2] = 5333333,
6881 [3] = 6400000,
6882 [4] = 2666667,
6883 [5] = 4266667,
6884 };
6885 const unsigned int *vco_table;
6886 unsigned int vco;
6887 uint8_t tmp = 0;
6888
6889 /* FIXME other chipsets? */
6890 if (IS_GM45(dev))
6891 vco_table = ctg_vco;
6892 else if (IS_G4X(dev))
6893 vco_table = elk_vco;
6894 else if (IS_CRESTLINE(dev))
6895 vco_table = cl_vco;
6896 else if (IS_PINEVIEW(dev))
6897 vco_table = pnv_vco;
6898 else if (IS_G33(dev))
6899 vco_table = blb_vco;
6900 else
6901 return 0;
6902
6903 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6904
6905 vco = vco_table[tmp & 0x7];
6906 if (vco == 0)
6907 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6908 else
6909 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6910
6911 return vco;
6912}
6913
6914static int gm45_get_display_clock_speed(struct drm_device *dev)
6915{
6916 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6917 uint16_t tmp = 0;
6918
6919 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6920
6921 cdclk_sel = (tmp >> 12) & 0x1;
6922
6923 switch (vco) {
6924 case 2666667:
6925 case 4000000:
6926 case 5333333:
6927 return cdclk_sel ? 333333 : 222222;
6928 case 3200000:
6929 return cdclk_sel ? 320000 : 228571;
6930 default:
6931 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6932 return 222222;
6933 }
6934}
6935
6936static int i965gm_get_display_clock_speed(struct drm_device *dev)
6937{
6938 static const uint8_t div_3200[] = { 16, 10, 8 };
6939 static const uint8_t div_4000[] = { 20, 12, 10 };
6940 static const uint8_t div_5333[] = { 24, 16, 14 };
6941 const uint8_t *div_table;
6942 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6943 uint16_t tmp = 0;
6944
6945 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6946
6947 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6948
6949 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6950 goto fail;
6951
6952 switch (vco) {
6953 case 3200000:
6954 div_table = div_3200;
6955 break;
6956 case 4000000:
6957 div_table = div_4000;
6958 break;
6959 case 5333333:
6960 div_table = div_5333;
6961 break;
6962 default:
6963 goto fail;
6964 }
6965
6966 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6967
caf4e252 6968fail:
34edce2f
VS
6969 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6970 return 200000;
6971}
6972
6973static int g33_get_display_clock_speed(struct drm_device *dev)
6974{
6975 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6976 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6977 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6978 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6979 const uint8_t *div_table;
6980 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6981 uint16_t tmp = 0;
6982
6983 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6984
6985 cdclk_sel = (tmp >> 4) & 0x7;
6986
6987 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6988 goto fail;
6989
6990 switch (vco) {
6991 case 3200000:
6992 div_table = div_3200;
6993 break;
6994 case 4000000:
6995 div_table = div_4000;
6996 break;
6997 case 4800000:
6998 div_table = div_4800;
6999 break;
7000 case 5333333:
7001 div_table = div_5333;
7002 break;
7003 default:
7004 goto fail;
7005 }
7006
7007 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7008
caf4e252 7009fail:
34edce2f
VS
7010 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7011 return 190476;
7012}
7013
2c07245f 7014static void
a65851af 7015intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7016{
a65851af
VS
7017 while (*num > DATA_LINK_M_N_MASK ||
7018 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7019 *num >>= 1;
7020 *den >>= 1;
7021 }
7022}
7023
a65851af
VS
7024static void compute_m_n(unsigned int m, unsigned int n,
7025 uint32_t *ret_m, uint32_t *ret_n)
7026{
7027 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7028 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7029 intel_reduce_m_n_ratio(ret_m, ret_n);
7030}
7031
e69d0bc1
DV
7032void
7033intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7034 int pixel_clock, int link_clock,
7035 struct intel_link_m_n *m_n)
2c07245f 7036{
e69d0bc1 7037 m_n->tu = 64;
a65851af
VS
7038
7039 compute_m_n(bits_per_pixel * pixel_clock,
7040 link_clock * nlanes * 8,
7041 &m_n->gmch_m, &m_n->gmch_n);
7042
7043 compute_m_n(pixel_clock, link_clock,
7044 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7045}
7046
a7615030
CW
7047static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7048{
d330a953
JN
7049 if (i915.panel_use_ssc >= 0)
7050 return i915.panel_use_ssc != 0;
41aa3448 7051 return dev_priv->vbt.lvds_use_ssc
435793df 7052 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7053}
7054
7429e9d4 7055static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7056{
7df00d7a 7057 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7058}
f47709a9 7059
7429e9d4
DV
7060static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7061{
7062 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7063}
7064
f47709a9 7065static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7066 struct intel_crtc_state *crtc_state,
a7516a05
JB
7067 intel_clock_t *reduced_clock)
7068{
f47709a9 7069 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7070 u32 fp, fp2 = 0;
7071
7072 if (IS_PINEVIEW(dev)) {
190f68c5 7073 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7074 if (reduced_clock)
7429e9d4 7075 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7076 } else {
190f68c5 7077 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7078 if (reduced_clock)
7429e9d4 7079 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7080 }
7081
190f68c5 7082 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7083
f47709a9 7084 crtc->lowfreq_avail = false;
a93e255f 7085 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7086 reduced_clock) {
190f68c5 7087 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7088 crtc->lowfreq_avail = true;
a7516a05 7089 } else {
190f68c5 7090 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7091 }
7092}
7093
5e69f97f
CML
7094static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7095 pipe)
89b667f8
JB
7096{
7097 u32 reg_val;
7098
7099 /*
7100 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7101 * and set it to a reasonable value instead.
7102 */
ab3c759a 7103 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7104 reg_val &= 0xffffff00;
7105 reg_val |= 0x00000030;
ab3c759a 7106 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7107
ab3c759a 7108 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7109 reg_val &= 0x8cffffff;
7110 reg_val = 0x8c000000;
ab3c759a 7111 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7112
ab3c759a 7113 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7114 reg_val &= 0xffffff00;
ab3c759a 7115 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7116
ab3c759a 7117 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7118 reg_val &= 0x00ffffff;
7119 reg_val |= 0xb0000000;
ab3c759a 7120 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7121}
7122
b551842d
DV
7123static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7124 struct intel_link_m_n *m_n)
7125{
7126 struct drm_device *dev = crtc->base.dev;
7127 struct drm_i915_private *dev_priv = dev->dev_private;
7128 int pipe = crtc->pipe;
7129
e3b95f1e
DV
7130 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7131 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7132 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7133 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7134}
7135
7136static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7137 struct intel_link_m_n *m_n,
7138 struct intel_link_m_n *m2_n2)
b551842d
DV
7139{
7140 struct drm_device *dev = crtc->base.dev;
7141 struct drm_i915_private *dev_priv = dev->dev_private;
7142 int pipe = crtc->pipe;
6e3c9717 7143 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7144
7145 if (INTEL_INFO(dev)->gen >= 5) {
7146 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7147 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7148 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7149 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7150 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7151 * for gen < 8) and if DRRS is supported (to make sure the
7152 * registers are not unnecessarily accessed).
7153 */
44395bfe 7154 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7155 crtc->config->has_drrs) {
f769cd24
VK
7156 I915_WRITE(PIPE_DATA_M2(transcoder),
7157 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7158 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7159 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7160 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7161 }
b551842d 7162 } else {
e3b95f1e
DV
7163 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7164 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7165 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7166 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7167 }
7168}
7169
fe3cd48d 7170void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7171{
fe3cd48d
R
7172 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7173
7174 if (m_n == M1_N1) {
7175 dp_m_n = &crtc->config->dp_m_n;
7176 dp_m2_n2 = &crtc->config->dp_m2_n2;
7177 } else if (m_n == M2_N2) {
7178
7179 /*
7180 * M2_N2 registers are not supported. Hence m2_n2 divider value
7181 * needs to be programmed into M1_N1.
7182 */
7183 dp_m_n = &crtc->config->dp_m2_n2;
7184 } else {
7185 DRM_ERROR("Unsupported divider value\n");
7186 return;
7187 }
7188
6e3c9717
ACO
7189 if (crtc->config->has_pch_encoder)
7190 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7191 else
fe3cd48d 7192 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7193}
7194
251ac862
DV
7195static void vlv_compute_dpll(struct intel_crtc *crtc,
7196 struct intel_crtc_state *pipe_config)
bdd4b6a6 7197{
03ed5cbf 7198 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7199 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7200 if (crtc->pipe != PIPE_A)
7201 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7202
cd2d34d9 7203 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7204 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7205 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7206 DPLL_EXT_BUFFER_ENABLE_VLV;
7207
03ed5cbf
VS
7208 pipe_config->dpll_hw_state.dpll_md =
7209 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7210}
bdd4b6a6 7211
03ed5cbf
VS
7212static void chv_compute_dpll(struct intel_crtc *crtc,
7213 struct intel_crtc_state *pipe_config)
7214{
7215 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7216 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7217 if (crtc->pipe != PIPE_A)
7218 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7219
cd2d34d9 7220 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7221 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7222 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7223
03ed5cbf
VS
7224 pipe_config->dpll_hw_state.dpll_md =
7225 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7226}
7227
d288f65f 7228static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7229 const struct intel_crtc_state *pipe_config)
a0c4da24 7230{
f47709a9 7231 struct drm_device *dev = crtc->base.dev;
a0c4da24 7232 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7233 enum pipe pipe = crtc->pipe;
bdd4b6a6 7234 u32 mdiv;
a0c4da24 7235 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7236 u32 coreclk, reg_val;
a0c4da24 7237
cd2d34d9
VS
7238 /* Enable Refclk */
7239 I915_WRITE(DPLL(pipe),
7240 pipe_config->dpll_hw_state.dpll &
7241 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7242
7243 /* No need to actually set up the DPLL with DSI */
7244 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7245 return;
7246
a580516d 7247 mutex_lock(&dev_priv->sb_lock);
09153000 7248
d288f65f
VS
7249 bestn = pipe_config->dpll.n;
7250 bestm1 = pipe_config->dpll.m1;
7251 bestm2 = pipe_config->dpll.m2;
7252 bestp1 = pipe_config->dpll.p1;
7253 bestp2 = pipe_config->dpll.p2;
a0c4da24 7254
89b667f8
JB
7255 /* See eDP HDMI DPIO driver vbios notes doc */
7256
7257 /* PLL B needs special handling */
bdd4b6a6 7258 if (pipe == PIPE_B)
5e69f97f 7259 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7260
7261 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7262 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7263
7264 /* Disable target IRef on PLL */
ab3c759a 7265 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7266 reg_val &= 0x00ffffff;
ab3c759a 7267 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7268
7269 /* Disable fast lock */
ab3c759a 7270 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7271
7272 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7273 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7274 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7275 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7276 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7277
7278 /*
7279 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7280 * but we don't support that).
7281 * Note: don't use the DAC post divider as it seems unstable.
7282 */
7283 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7285
a0c4da24 7286 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7288
89b667f8 7289 /* Set HBR and RBR LPF coefficients */
d288f65f 7290 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7291 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7292 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7294 0x009f0003);
89b667f8 7295 else
ab3c759a 7296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7297 0x00d0000f);
7298
681a8504 7299 if (pipe_config->has_dp_encoder) {
89b667f8 7300 /* Use SSC source */
bdd4b6a6 7301 if (pipe == PIPE_A)
ab3c759a 7302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7303 0x0df40000);
7304 else
ab3c759a 7305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7306 0x0df70000);
7307 } else { /* HDMI or VGA */
7308 /* Use bend source */
bdd4b6a6 7309 if (pipe == PIPE_A)
ab3c759a 7310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7311 0x0df70000);
7312 else
ab3c759a 7313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7314 0x0df40000);
7315 }
a0c4da24 7316
ab3c759a 7317 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7318 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7319 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7320 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7321 coreclk |= 0x01000000;
ab3c759a 7322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7323
ab3c759a 7324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7325 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7326}
7327
d288f65f 7328static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7329 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7330{
7331 struct drm_device *dev = crtc->base.dev;
7332 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7333 enum pipe pipe = crtc->pipe;
9d556c99 7334 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7335 u32 loopfilter, tribuf_calcntr;
9d556c99 7336 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7337 u32 dpio_val;
9cbe40c1 7338 int vco;
9d556c99 7339
cd2d34d9
VS
7340 /* Enable Refclk and SSC */
7341 I915_WRITE(DPLL(pipe),
7342 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7343
7344 /* No need to actually set up the DPLL with DSI */
7345 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7346 return;
7347
d288f65f
VS
7348 bestn = pipe_config->dpll.n;
7349 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7350 bestm1 = pipe_config->dpll.m1;
7351 bestm2 = pipe_config->dpll.m2 >> 22;
7352 bestp1 = pipe_config->dpll.p1;
7353 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7354 vco = pipe_config->dpll.vco;
a945ce7e 7355 dpio_val = 0;
9cbe40c1 7356 loopfilter = 0;
9d556c99 7357
a580516d 7358 mutex_lock(&dev_priv->sb_lock);
9d556c99 7359
9d556c99
CML
7360 /* p1 and p2 divider */
7361 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7362 5 << DPIO_CHV_S1_DIV_SHIFT |
7363 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7364 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7365 1 << DPIO_CHV_K_DIV_SHIFT);
7366
7367 /* Feedback post-divider - m2 */
7368 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7369
7370 /* Feedback refclk divider - n and m1 */
7371 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7372 DPIO_CHV_M1_DIV_BY_2 |
7373 1 << DPIO_CHV_N_DIV_SHIFT);
7374
7375 /* M2 fraction division */
25a25dfc 7376 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7377
7378 /* M2 fraction division enable */
a945ce7e
VP
7379 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7380 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7381 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7382 if (bestm2_frac)
7383 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7384 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7385
de3a0fde
VP
7386 /* Program digital lock detect threshold */
7387 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7388 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7389 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7390 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7391 if (!bestm2_frac)
7392 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7393 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7394
9d556c99 7395 /* Loop filter */
9cbe40c1
VP
7396 if (vco == 5400000) {
7397 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7398 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7399 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7400 tribuf_calcntr = 0x9;
7401 } else if (vco <= 6200000) {
7402 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7403 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7404 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7405 tribuf_calcntr = 0x9;
7406 } else if (vco <= 6480000) {
7407 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7408 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7409 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7410 tribuf_calcntr = 0x8;
7411 } else {
7412 /* Not supported. Apply the same limits as in the max case */
7413 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7414 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7415 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7416 tribuf_calcntr = 0;
7417 }
9d556c99
CML
7418 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7419
968040b2 7420 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7421 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7422 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7424
9d556c99
CML
7425 /* AFC Recal */
7426 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7427 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7428 DPIO_AFC_RECAL);
7429
a580516d 7430 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7431}
7432
d288f65f
VS
7433/**
7434 * vlv_force_pll_on - forcibly enable just the PLL
7435 * @dev_priv: i915 private structure
7436 * @pipe: pipe PLL to enable
7437 * @dpll: PLL configuration
7438 *
7439 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7440 * in cases where we need the PLL enabled even when @pipe is not going to
7441 * be enabled.
7442 */
3f36b937
TU
7443int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7444 const struct dpll *dpll)
d288f65f
VS
7445{
7446 struct intel_crtc *crtc =
7447 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7448 struct intel_crtc_state *pipe_config;
7449
7450 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7451 if (!pipe_config)
7452 return -ENOMEM;
7453
7454 pipe_config->base.crtc = &crtc->base;
7455 pipe_config->pixel_multiplier = 1;
7456 pipe_config->dpll = *dpll;
d288f65f
VS
7457
7458 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7459 chv_compute_dpll(crtc, pipe_config);
7460 chv_prepare_pll(crtc, pipe_config);
7461 chv_enable_pll(crtc, pipe_config);
d288f65f 7462 } else {
3f36b937
TU
7463 vlv_compute_dpll(crtc, pipe_config);
7464 vlv_prepare_pll(crtc, pipe_config);
7465 vlv_enable_pll(crtc, pipe_config);
d288f65f 7466 }
3f36b937
TU
7467
7468 kfree(pipe_config);
7469
7470 return 0;
d288f65f
VS
7471}
7472
7473/**
7474 * vlv_force_pll_off - forcibly disable just the PLL
7475 * @dev_priv: i915 private structure
7476 * @pipe: pipe PLL to disable
7477 *
7478 * Disable the PLL for @pipe. To be used in cases where we need
7479 * the PLL enabled even when @pipe is not going to be enabled.
7480 */
7481void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7482{
7483 if (IS_CHERRYVIEW(dev))
7484 chv_disable_pll(to_i915(dev), pipe);
7485 else
7486 vlv_disable_pll(to_i915(dev), pipe);
7487}
7488
251ac862
DV
7489static void i9xx_compute_dpll(struct intel_crtc *crtc,
7490 struct intel_crtc_state *crtc_state,
ceb41007 7491 intel_clock_t *reduced_clock)
eb1cbe48 7492{
f47709a9 7493 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7494 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7495 u32 dpll;
7496 bool is_sdvo;
190f68c5 7497 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7498
190f68c5 7499 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7500
a93e255f
ACO
7501 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7502 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7503
7504 dpll = DPLL_VGA_MODE_DIS;
7505
a93e255f 7506 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7507 dpll |= DPLLB_MODE_LVDS;
7508 else
7509 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7510
ef1b460d 7511 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7512 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7513 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7514 }
198a037f
DV
7515
7516 if (is_sdvo)
4a33e48d 7517 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7518
190f68c5 7519 if (crtc_state->has_dp_encoder)
4a33e48d 7520 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7521
7522 /* compute bitmask from p1 value */
7523 if (IS_PINEVIEW(dev))
7524 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7525 else {
7526 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7527 if (IS_G4X(dev) && reduced_clock)
7528 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7529 }
7530 switch (clock->p2) {
7531 case 5:
7532 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7533 break;
7534 case 7:
7535 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7536 break;
7537 case 10:
7538 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7539 break;
7540 case 14:
7541 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7542 break;
7543 }
7544 if (INTEL_INFO(dev)->gen >= 4)
7545 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7546
190f68c5 7547 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7548 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7549 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7550 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7551 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7552 else
7553 dpll |= PLL_REF_INPUT_DREFCLK;
7554
7555 dpll |= DPLL_VCO_ENABLE;
190f68c5 7556 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7557
eb1cbe48 7558 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7559 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7560 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7561 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7562 }
7563}
7564
251ac862
DV
7565static void i8xx_compute_dpll(struct intel_crtc *crtc,
7566 struct intel_crtc_state *crtc_state,
ceb41007 7567 intel_clock_t *reduced_clock)
eb1cbe48 7568{
f47709a9 7569 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7570 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7571 u32 dpll;
190f68c5 7572 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7573
190f68c5 7574 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7575
eb1cbe48
DV
7576 dpll = DPLL_VGA_MODE_DIS;
7577
a93e255f 7578 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7579 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7580 } else {
7581 if (clock->p1 == 2)
7582 dpll |= PLL_P1_DIVIDE_BY_TWO;
7583 else
7584 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7585 if (clock->p2 == 4)
7586 dpll |= PLL_P2_DIVIDE_BY_4;
7587 }
7588
a93e255f 7589 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7590 dpll |= DPLL_DVO_2X_MODE;
7591
a93e255f 7592 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7593 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7594 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7595 else
7596 dpll |= PLL_REF_INPUT_DREFCLK;
7597
7598 dpll |= DPLL_VCO_ENABLE;
190f68c5 7599 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7600}
7601
8a654f3b 7602static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7603{
7604 struct drm_device *dev = intel_crtc->base.dev;
7605 struct drm_i915_private *dev_priv = dev->dev_private;
7606 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7607 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7608 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7609 uint32_t crtc_vtotal, crtc_vblank_end;
7610 int vsyncshift = 0;
4d8a62ea
DV
7611
7612 /* We need to be careful not to changed the adjusted mode, for otherwise
7613 * the hw state checker will get angry at the mismatch. */
7614 crtc_vtotal = adjusted_mode->crtc_vtotal;
7615 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7616
609aeaca 7617 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7618 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7619 crtc_vtotal -= 1;
7620 crtc_vblank_end -= 1;
609aeaca 7621
409ee761 7622 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7623 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7624 else
7625 vsyncshift = adjusted_mode->crtc_hsync_start -
7626 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7627 if (vsyncshift < 0)
7628 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7629 }
7630
7631 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7632 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7633
fe2b8f9d 7634 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7635 (adjusted_mode->crtc_hdisplay - 1) |
7636 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7637 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7638 (adjusted_mode->crtc_hblank_start - 1) |
7639 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7640 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7641 (adjusted_mode->crtc_hsync_start - 1) |
7642 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7643
fe2b8f9d 7644 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7645 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7646 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7647 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7648 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7649 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7650 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7651 (adjusted_mode->crtc_vsync_start - 1) |
7652 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7653
b5e508d4
PZ
7654 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7655 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7656 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7657 * bits. */
7658 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7659 (pipe == PIPE_B || pipe == PIPE_C))
7660 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7661
bc58be60
JN
7662}
7663
7664static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7665{
7666 struct drm_device *dev = intel_crtc->base.dev;
7667 struct drm_i915_private *dev_priv = dev->dev_private;
7668 enum pipe pipe = intel_crtc->pipe;
7669
b0e77b9c
PZ
7670 /* pipesrc controls the size that is scaled from, which should
7671 * always be the user's requested size.
7672 */
7673 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7674 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7675 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7676}
7677
1bd1bd80 7678static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7679 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7680{
7681 struct drm_device *dev = crtc->base.dev;
7682 struct drm_i915_private *dev_priv = dev->dev_private;
7683 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7684 uint32_t tmp;
7685
7686 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7687 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7688 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7689 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7690 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7691 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7692 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7693 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7695
7696 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7697 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7698 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7699 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7700 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7702 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7703 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7705
7706 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7707 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7708 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7709 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7710 }
bc58be60
JN
7711}
7712
7713static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7714 struct intel_crtc_state *pipe_config)
7715{
7716 struct drm_device *dev = crtc->base.dev;
7717 struct drm_i915_private *dev_priv = dev->dev_private;
7718 u32 tmp;
1bd1bd80
DV
7719
7720 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7721 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7722 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7723
2d112de7
ACO
7724 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7725 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7726}
7727
f6a83288 7728void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7729 struct intel_crtc_state *pipe_config)
babea61d 7730{
2d112de7
ACO
7731 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7732 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7733 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7734 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7735
2d112de7
ACO
7736 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7737 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7738 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7739 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7740
2d112de7 7741 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7742 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7743
2d112de7
ACO
7744 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7745 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7746
7747 mode->hsync = drm_mode_hsync(mode);
7748 mode->vrefresh = drm_mode_vrefresh(mode);
7749 drm_mode_set_name(mode);
babea61d
JB
7750}
7751
84b046f3
DV
7752static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7753{
7754 struct drm_device *dev = intel_crtc->base.dev;
7755 struct drm_i915_private *dev_priv = dev->dev_private;
7756 uint32_t pipeconf;
7757
9f11a9e4 7758 pipeconf = 0;
84b046f3 7759
b6b5d049
VS
7760 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7761 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7762 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7763
6e3c9717 7764 if (intel_crtc->config->double_wide)
cf532bb2 7765 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7766
ff9ce46e 7767 /* only g4x and later have fancy bpc/dither controls */
666a4537 7768 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7769 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7770 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7771 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7772 PIPECONF_DITHER_TYPE_SP;
84b046f3 7773
6e3c9717 7774 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7775 case 18:
7776 pipeconf |= PIPECONF_6BPC;
7777 break;
7778 case 24:
7779 pipeconf |= PIPECONF_8BPC;
7780 break;
7781 case 30:
7782 pipeconf |= PIPECONF_10BPC;
7783 break;
7784 default:
7785 /* Case prevented by intel_choose_pipe_bpp_dither. */
7786 BUG();
84b046f3
DV
7787 }
7788 }
7789
7790 if (HAS_PIPE_CXSR(dev)) {
7791 if (intel_crtc->lowfreq_avail) {
7792 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7793 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7794 } else {
7795 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7796 }
7797 }
7798
6e3c9717 7799 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7800 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7801 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7802 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7803 else
7804 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7805 } else
84b046f3
DV
7806 pipeconf |= PIPECONF_PROGRESSIVE;
7807
666a4537
WB
7808 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7809 intel_crtc->config->limited_color_range)
9f11a9e4 7810 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7811
84b046f3
DV
7812 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7813 POSTING_READ(PIPECONF(intel_crtc->pipe));
7814}
7815
81c97f52
ACO
7816static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7817 struct intel_crtc_state *crtc_state)
7818{
7819 struct drm_device *dev = crtc->base.dev;
7820 struct drm_i915_private *dev_priv = dev->dev_private;
7821 const intel_limit_t *limit;
7822 int refclk = 48000;
7823
7824 memset(&crtc_state->dpll_hw_state, 0,
7825 sizeof(crtc_state->dpll_hw_state));
7826
7827 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7828 if (intel_panel_use_ssc(dev_priv)) {
7829 refclk = dev_priv->vbt.lvds_ssc_freq;
7830 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7831 }
7832
7833 limit = &intel_limits_i8xx_lvds;
7834 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7835 limit = &intel_limits_i8xx_dvo;
7836 } else {
7837 limit = &intel_limits_i8xx_dac;
7838 }
7839
7840 if (!crtc_state->clock_set &&
7841 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7842 refclk, NULL, &crtc_state->dpll)) {
7843 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7844 return -EINVAL;
7845 }
7846
7847 i8xx_compute_dpll(crtc, crtc_state, NULL);
7848
7849 return 0;
7850}
7851
19ec6693
ACO
7852static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7853 struct intel_crtc_state *crtc_state)
7854{
7855 struct drm_device *dev = crtc->base.dev;
7856 struct drm_i915_private *dev_priv = dev->dev_private;
7857 const intel_limit_t *limit;
7858 int refclk = 96000;
7859
7860 memset(&crtc_state->dpll_hw_state, 0,
7861 sizeof(crtc_state->dpll_hw_state));
7862
7863 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7864 if (intel_panel_use_ssc(dev_priv)) {
7865 refclk = dev_priv->vbt.lvds_ssc_freq;
7866 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7867 }
7868
7869 if (intel_is_dual_link_lvds(dev))
7870 limit = &intel_limits_g4x_dual_channel_lvds;
7871 else
7872 limit = &intel_limits_g4x_single_channel_lvds;
7873 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7874 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7875 limit = &intel_limits_g4x_hdmi;
7876 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7877 limit = &intel_limits_g4x_sdvo;
7878 } else {
7879 /* The option is for other outputs */
7880 limit = &intel_limits_i9xx_sdvo;
7881 }
7882
7883 if (!crtc_state->clock_set &&
7884 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7885 refclk, NULL, &crtc_state->dpll)) {
7886 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7887 return -EINVAL;
7888 }
7889
7890 i9xx_compute_dpll(crtc, crtc_state, NULL);
7891
7892 return 0;
7893}
7894
70e8aa21
ACO
7895static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7896 struct intel_crtc_state *crtc_state)
7897{
7898 struct drm_device *dev = crtc->base.dev;
7899 struct drm_i915_private *dev_priv = dev->dev_private;
7900 const intel_limit_t *limit;
7901 int refclk = 96000;
7902
7903 memset(&crtc_state->dpll_hw_state, 0,
7904 sizeof(crtc_state->dpll_hw_state));
7905
7906 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7907 if (intel_panel_use_ssc(dev_priv)) {
7908 refclk = dev_priv->vbt.lvds_ssc_freq;
7909 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7910 }
7911
7912 limit = &intel_limits_pineview_lvds;
7913 } else {
7914 limit = &intel_limits_pineview_sdvo;
7915 }
7916
7917 if (!crtc_state->clock_set &&
7918 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7919 refclk, NULL, &crtc_state->dpll)) {
7920 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7921 return -EINVAL;
7922 }
7923
7924 i9xx_compute_dpll(crtc, crtc_state, NULL);
7925
7926 return 0;
7927}
7928
190f68c5
ACO
7929static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7930 struct intel_crtc_state *crtc_state)
79e53945 7931{
c7653199 7932 struct drm_device *dev = crtc->base.dev;
79e53945 7933 struct drm_i915_private *dev_priv = dev->dev_private;
d4906093 7934 const intel_limit_t *limit;
81c97f52 7935 int refclk = 96000;
79e53945 7936
dd3cd74a
ACO
7937 memset(&crtc_state->dpll_hw_state, 0,
7938 sizeof(crtc_state->dpll_hw_state));
7939
70e8aa21
ACO
7940 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7941 if (intel_panel_use_ssc(dev_priv)) {
7942 refclk = dev_priv->vbt.lvds_ssc_freq;
7943 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7944 }
43565a06 7945
70e8aa21
ACO
7946 limit = &intel_limits_i9xx_lvds;
7947 } else {
7948 limit = &intel_limits_i9xx_sdvo;
81c97f52 7949 }
79e53945 7950
70e8aa21
ACO
7951 if (!crtc_state->clock_set &&
7952 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7953 refclk, NULL, &crtc_state->dpll)) {
7954 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7955 return -EINVAL;
f47709a9 7956 }
7026d4ac 7957
81c97f52 7958 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7959
c8f7a0db 7960 return 0;
f564048e
EA
7961}
7962
65b3d6a9
ACO
7963static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7964 struct intel_crtc_state *crtc_state)
7965{
7966 int refclk = 100000;
7967 const intel_limit_t *limit = &intel_limits_chv;
7968
7969 memset(&crtc_state->dpll_hw_state, 0,
7970 sizeof(crtc_state->dpll_hw_state));
7971
65b3d6a9
ACO
7972 if (!crtc_state->clock_set &&
7973 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7974 refclk, NULL, &crtc_state->dpll)) {
7975 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7976 return -EINVAL;
7977 }
7978
7979 chv_compute_dpll(crtc, crtc_state);
7980
7981 return 0;
7982}
7983
7984static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7985 struct intel_crtc_state *crtc_state)
7986{
7987 int refclk = 100000;
7988 const intel_limit_t *limit = &intel_limits_vlv;
7989
7990 memset(&crtc_state->dpll_hw_state, 0,
7991 sizeof(crtc_state->dpll_hw_state));
7992
65b3d6a9
ACO
7993 if (!crtc_state->clock_set &&
7994 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7995 refclk, NULL, &crtc_state->dpll)) {
7996 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7997 return -EINVAL;
7998 }
7999
8000 vlv_compute_dpll(crtc, crtc_state);
8001
8002 return 0;
8003}
8004
2fa2fe9a 8005static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8006 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8007{
8008 struct drm_device *dev = crtc->base.dev;
8009 struct drm_i915_private *dev_priv = dev->dev_private;
8010 uint32_t tmp;
8011
dc9e7dec
VS
8012 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8013 return;
8014
2fa2fe9a 8015 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8016 if (!(tmp & PFIT_ENABLE))
8017 return;
2fa2fe9a 8018
06922821 8019 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8020 if (INTEL_INFO(dev)->gen < 4) {
8021 if (crtc->pipe != PIPE_B)
8022 return;
2fa2fe9a
DV
8023 } else {
8024 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8025 return;
8026 }
8027
06922821 8028 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8029 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8030 if (INTEL_INFO(dev)->gen < 5)
8031 pipe_config->gmch_pfit.lvds_border_bits =
8032 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8033}
8034
acbec814 8035static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8036 struct intel_crtc_state *pipe_config)
acbec814
JB
8037{
8038 struct drm_device *dev = crtc->base.dev;
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040 int pipe = pipe_config->cpu_transcoder;
8041 intel_clock_t clock;
8042 u32 mdiv;
662c6ecb 8043 int refclk = 100000;
acbec814 8044
b521973b
VS
8045 /* In case of DSI, DPLL will not be used */
8046 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8047 return;
8048
a580516d 8049 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8050 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8051 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8052
8053 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8054 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8055 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8056 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8057 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8058
dccbea3b 8059 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8060}
8061
5724dbd1
DL
8062static void
8063i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8064 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8065{
8066 struct drm_device *dev = crtc->base.dev;
8067 struct drm_i915_private *dev_priv = dev->dev_private;
8068 u32 val, base, offset;
8069 int pipe = crtc->pipe, plane = crtc->plane;
8070 int fourcc, pixel_format;
6761dd31 8071 unsigned int aligned_height;
b113d5ee 8072 struct drm_framebuffer *fb;
1b842c89 8073 struct intel_framebuffer *intel_fb;
1ad292b5 8074
42a7b088
DL
8075 val = I915_READ(DSPCNTR(plane));
8076 if (!(val & DISPLAY_PLANE_ENABLE))
8077 return;
8078
d9806c9f 8079 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8080 if (!intel_fb) {
1ad292b5
JB
8081 DRM_DEBUG_KMS("failed to alloc fb\n");
8082 return;
8083 }
8084
1b842c89
DL
8085 fb = &intel_fb->base;
8086
18c5247e
DV
8087 if (INTEL_INFO(dev)->gen >= 4) {
8088 if (val & DISPPLANE_TILED) {
49af449b 8089 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8090 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8091 }
8092 }
1ad292b5
JB
8093
8094 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8095 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8096 fb->pixel_format = fourcc;
8097 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8098
8099 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8100 if (plane_config->tiling)
1ad292b5
JB
8101 offset = I915_READ(DSPTILEOFF(plane));
8102 else
8103 offset = I915_READ(DSPLINOFF(plane));
8104 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8105 } else {
8106 base = I915_READ(DSPADDR(plane));
8107 }
8108 plane_config->base = base;
8109
8110 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8111 fb->width = ((val >> 16) & 0xfff) + 1;
8112 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8113
8114 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8115 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8116
b113d5ee 8117 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8118 fb->pixel_format,
8119 fb->modifier[0]);
1ad292b5 8120
f37b5c2b 8121 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8122
2844a921
DL
8123 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8124 pipe_name(pipe), plane, fb->width, fb->height,
8125 fb->bits_per_pixel, base, fb->pitches[0],
8126 plane_config->size);
1ad292b5 8127
2d14030b 8128 plane_config->fb = intel_fb;
1ad292b5
JB
8129}
8130
70b23a98 8131static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8132 struct intel_crtc_state *pipe_config)
70b23a98
VS
8133{
8134 struct drm_device *dev = crtc->base.dev;
8135 struct drm_i915_private *dev_priv = dev->dev_private;
8136 int pipe = pipe_config->cpu_transcoder;
8137 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8138 intel_clock_t clock;
0d7b6b11 8139 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8140 int refclk = 100000;
8141
b521973b
VS
8142 /* In case of DSI, DPLL will not be used */
8143 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8144 return;
8145
a580516d 8146 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8147 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8148 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8149 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8150 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8151 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8152 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8153
8154 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8155 clock.m2 = (pll_dw0 & 0xff) << 22;
8156 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8157 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8158 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8159 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8160 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8161
dccbea3b 8162 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8163}
8164
0e8ffe1b 8165static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8166 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8167{
8168 struct drm_device *dev = crtc->base.dev;
8169 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8170 enum intel_display_power_domain power_domain;
0e8ffe1b 8171 uint32_t tmp;
1729050e 8172 bool ret;
0e8ffe1b 8173
1729050e
ID
8174 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8175 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8176 return false;
8177
e143a21c 8178 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8179 pipe_config->shared_dpll = NULL;
eccb140b 8180
1729050e
ID
8181 ret = false;
8182
0e8ffe1b
DV
8183 tmp = I915_READ(PIPECONF(crtc->pipe));
8184 if (!(tmp & PIPECONF_ENABLE))
1729050e 8185 goto out;
0e8ffe1b 8186
666a4537 8187 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8188 switch (tmp & PIPECONF_BPC_MASK) {
8189 case PIPECONF_6BPC:
8190 pipe_config->pipe_bpp = 18;
8191 break;
8192 case PIPECONF_8BPC:
8193 pipe_config->pipe_bpp = 24;
8194 break;
8195 case PIPECONF_10BPC:
8196 pipe_config->pipe_bpp = 30;
8197 break;
8198 default:
8199 break;
8200 }
8201 }
8202
666a4537
WB
8203 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8204 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8205 pipe_config->limited_color_range = true;
8206
282740f7
VS
8207 if (INTEL_INFO(dev)->gen < 4)
8208 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8209
1bd1bd80 8210 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8211 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8212
2fa2fe9a
DV
8213 i9xx_get_pfit_config(crtc, pipe_config);
8214
6c49f241 8215 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8216 /* No way to read it out on pipes B and C */
8217 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8218 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8219 else
8220 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8221 pipe_config->pixel_multiplier =
8222 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8223 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8224 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8225 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8226 tmp = I915_READ(DPLL(crtc->pipe));
8227 pipe_config->pixel_multiplier =
8228 ((tmp & SDVO_MULTIPLIER_MASK)
8229 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8230 } else {
8231 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8232 * port and will be fixed up in the encoder->get_config
8233 * function. */
8234 pipe_config->pixel_multiplier = 1;
8235 }
8bcc2795 8236 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8237 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8238 /*
8239 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8240 * on 830. Filter it out here so that we don't
8241 * report errors due to that.
8242 */
8243 if (IS_I830(dev))
8244 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8245
8bcc2795
DV
8246 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8247 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8248 } else {
8249 /* Mask out read-only status bits. */
8250 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8251 DPLL_PORTC_READY_MASK |
8252 DPLL_PORTB_READY_MASK);
8bcc2795 8253 }
6c49f241 8254
70b23a98
VS
8255 if (IS_CHERRYVIEW(dev))
8256 chv_crtc_clock_get(crtc, pipe_config);
8257 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8258 vlv_crtc_clock_get(crtc, pipe_config);
8259 else
8260 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8261
0f64614d
VS
8262 /*
8263 * Normally the dotclock is filled in by the encoder .get_config()
8264 * but in case the pipe is enabled w/o any ports we need a sane
8265 * default.
8266 */
8267 pipe_config->base.adjusted_mode.crtc_clock =
8268 pipe_config->port_clock / pipe_config->pixel_multiplier;
8269
1729050e
ID
8270 ret = true;
8271
8272out:
8273 intel_display_power_put(dev_priv, power_domain);
8274
8275 return ret;
0e8ffe1b
DV
8276}
8277
dde86e2d 8278static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8279{
8280 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8281 struct intel_encoder *encoder;
74cfd7ac 8282 u32 val, final;
13d83a67 8283 bool has_lvds = false;
199e5d79 8284 bool has_cpu_edp = false;
199e5d79 8285 bool has_panel = false;
99eb6a01
KP
8286 bool has_ck505 = false;
8287 bool can_ssc = false;
13d83a67
JB
8288
8289 /* We need to take the global config into account */
b2784e15 8290 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8291 switch (encoder->type) {
8292 case INTEL_OUTPUT_LVDS:
8293 has_panel = true;
8294 has_lvds = true;
8295 break;
8296 case INTEL_OUTPUT_EDP:
8297 has_panel = true;
2de6905f 8298 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8299 has_cpu_edp = true;
8300 break;
6847d71b
PZ
8301 default:
8302 break;
13d83a67
JB
8303 }
8304 }
8305
99eb6a01 8306 if (HAS_PCH_IBX(dev)) {
41aa3448 8307 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8308 can_ssc = has_ck505;
8309 } else {
8310 has_ck505 = false;
8311 can_ssc = true;
8312 }
8313
2de6905f
ID
8314 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8315 has_panel, has_lvds, has_ck505);
13d83a67
JB
8316
8317 /* Ironlake: try to setup display ref clock before DPLL
8318 * enabling. This is only under driver's control after
8319 * PCH B stepping, previous chipset stepping should be
8320 * ignoring this setting.
8321 */
74cfd7ac
CW
8322 val = I915_READ(PCH_DREF_CONTROL);
8323
8324 /* As we must carefully and slowly disable/enable each source in turn,
8325 * compute the final state we want first and check if we need to
8326 * make any changes at all.
8327 */
8328 final = val;
8329 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8330 if (has_ck505)
8331 final |= DREF_NONSPREAD_CK505_ENABLE;
8332 else
8333 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8334
8335 final &= ~DREF_SSC_SOURCE_MASK;
8336 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8337 final &= ~DREF_SSC1_ENABLE;
8338
8339 if (has_panel) {
8340 final |= DREF_SSC_SOURCE_ENABLE;
8341
8342 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8343 final |= DREF_SSC1_ENABLE;
8344
8345 if (has_cpu_edp) {
8346 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8347 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8348 else
8349 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8350 } else
8351 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8352 } else {
8353 final |= DREF_SSC_SOURCE_DISABLE;
8354 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8355 }
8356
8357 if (final == val)
8358 return;
8359
13d83a67 8360 /* Always enable nonspread source */
74cfd7ac 8361 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8362
99eb6a01 8363 if (has_ck505)
74cfd7ac 8364 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8365 else
74cfd7ac 8366 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8367
199e5d79 8368 if (has_panel) {
74cfd7ac
CW
8369 val &= ~DREF_SSC_SOURCE_MASK;
8370 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8371
199e5d79 8372 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8373 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8374 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8375 val |= DREF_SSC1_ENABLE;
e77166b5 8376 } else
74cfd7ac 8377 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8378
8379 /* Get SSC going before enabling the outputs */
74cfd7ac 8380 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383
74cfd7ac 8384 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8385
8386 /* Enable CPU source on CPU attached eDP */
199e5d79 8387 if (has_cpu_edp) {
99eb6a01 8388 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8389 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8390 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8391 } else
74cfd7ac 8392 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8393 } else
74cfd7ac 8394 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8395
74cfd7ac 8396 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8397 POSTING_READ(PCH_DREF_CONTROL);
8398 udelay(200);
8399 } else {
8400 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8401
74cfd7ac 8402 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8403
8404 /* Turn off CPU output */
74cfd7ac 8405 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8406
74cfd7ac 8407 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8408 POSTING_READ(PCH_DREF_CONTROL);
8409 udelay(200);
8410
8411 /* Turn off the SSC source */
74cfd7ac
CW
8412 val &= ~DREF_SSC_SOURCE_MASK;
8413 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8414
8415 /* Turn off SSC1 */
74cfd7ac 8416 val &= ~DREF_SSC1_ENABLE;
199e5d79 8417
74cfd7ac 8418 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8419 POSTING_READ(PCH_DREF_CONTROL);
8420 udelay(200);
8421 }
74cfd7ac
CW
8422
8423 BUG_ON(val != final);
13d83a67
JB
8424}
8425
f31f2d55 8426static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8427{
f31f2d55 8428 uint32_t tmp;
dde86e2d 8429
0ff066a9
PZ
8430 tmp = I915_READ(SOUTH_CHICKEN2);
8431 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8432 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8433
0ff066a9
PZ
8434 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8435 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8436 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8437
0ff066a9
PZ
8438 tmp = I915_READ(SOUTH_CHICKEN2);
8439 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8440 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8441
0ff066a9
PZ
8442 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8443 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8444 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8445}
8446
8447/* WaMPhyProgramming:hsw */
8448static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8449{
8450 uint32_t tmp;
dde86e2d
PZ
8451
8452 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8453 tmp &= ~(0xFF << 24);
8454 tmp |= (0x12 << 24);
8455 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8456
dde86e2d
PZ
8457 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8458 tmp |= (1 << 11);
8459 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8460
8461 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8462 tmp |= (1 << 11);
8463 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8464
dde86e2d
PZ
8465 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8466 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8467 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8468
8469 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8470 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8471 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8472
0ff066a9
PZ
8473 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8474 tmp &= ~(7 << 13);
8475 tmp |= (5 << 13);
8476 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8477
0ff066a9
PZ
8478 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8479 tmp &= ~(7 << 13);
8480 tmp |= (5 << 13);
8481 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8482
8483 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8484 tmp &= ~0xFF;
8485 tmp |= 0x1C;
8486 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8487
8488 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8489 tmp &= ~0xFF;
8490 tmp |= 0x1C;
8491 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8492
8493 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8494 tmp &= ~(0xFF << 16);
8495 tmp |= (0x1C << 16);
8496 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8497
8498 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8499 tmp &= ~(0xFF << 16);
8500 tmp |= (0x1C << 16);
8501 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8502
0ff066a9
PZ
8503 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8504 tmp |= (1 << 27);
8505 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8506
0ff066a9
PZ
8507 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8508 tmp |= (1 << 27);
8509 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8510
0ff066a9
PZ
8511 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8512 tmp &= ~(0xF << 28);
8513 tmp |= (4 << 28);
8514 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8515
0ff066a9
PZ
8516 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8517 tmp &= ~(0xF << 28);
8518 tmp |= (4 << 28);
8519 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8520}
8521
2fa86a1f
PZ
8522/* Implements 3 different sequences from BSpec chapter "Display iCLK
8523 * Programming" based on the parameters passed:
8524 * - Sequence to enable CLKOUT_DP
8525 * - Sequence to enable CLKOUT_DP without spread
8526 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8527 */
8528static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8529 bool with_fdi)
f31f2d55
PZ
8530{
8531 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8532 uint32_t reg, tmp;
8533
8534 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8535 with_spread = true;
c2699524 8536 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8537 with_fdi = false;
f31f2d55 8538
a580516d 8539 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8540
8541 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8542 tmp &= ~SBI_SSCCTL_DISABLE;
8543 tmp |= SBI_SSCCTL_PATHALT;
8544 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8545
8546 udelay(24);
8547
2fa86a1f
PZ
8548 if (with_spread) {
8549 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8550 tmp &= ~SBI_SSCCTL_PATHALT;
8551 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8552
2fa86a1f
PZ
8553 if (with_fdi) {
8554 lpt_reset_fdi_mphy(dev_priv);
8555 lpt_program_fdi_mphy(dev_priv);
8556 }
8557 }
dde86e2d 8558
c2699524 8559 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8560 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8561 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8562 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8563
a580516d 8564 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8565}
8566
47701c3b
PZ
8567/* Sequence to disable CLKOUT_DP */
8568static void lpt_disable_clkout_dp(struct drm_device *dev)
8569{
8570 struct drm_i915_private *dev_priv = dev->dev_private;
8571 uint32_t reg, tmp;
8572
a580516d 8573 mutex_lock(&dev_priv->sb_lock);
47701c3b 8574
c2699524 8575 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8576 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8577 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8578 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8579
8580 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8581 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8582 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8583 tmp |= SBI_SSCCTL_PATHALT;
8584 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8585 udelay(32);
8586 }
8587 tmp |= SBI_SSCCTL_DISABLE;
8588 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8589 }
8590
a580516d 8591 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8592}
8593
f7be2c21
VS
8594#define BEND_IDX(steps) ((50 + (steps)) / 5)
8595
8596static const uint16_t sscdivintphase[] = {
8597 [BEND_IDX( 50)] = 0x3B23,
8598 [BEND_IDX( 45)] = 0x3B23,
8599 [BEND_IDX( 40)] = 0x3C23,
8600 [BEND_IDX( 35)] = 0x3C23,
8601 [BEND_IDX( 30)] = 0x3D23,
8602 [BEND_IDX( 25)] = 0x3D23,
8603 [BEND_IDX( 20)] = 0x3E23,
8604 [BEND_IDX( 15)] = 0x3E23,
8605 [BEND_IDX( 10)] = 0x3F23,
8606 [BEND_IDX( 5)] = 0x3F23,
8607 [BEND_IDX( 0)] = 0x0025,
8608 [BEND_IDX( -5)] = 0x0025,
8609 [BEND_IDX(-10)] = 0x0125,
8610 [BEND_IDX(-15)] = 0x0125,
8611 [BEND_IDX(-20)] = 0x0225,
8612 [BEND_IDX(-25)] = 0x0225,
8613 [BEND_IDX(-30)] = 0x0325,
8614 [BEND_IDX(-35)] = 0x0325,
8615 [BEND_IDX(-40)] = 0x0425,
8616 [BEND_IDX(-45)] = 0x0425,
8617 [BEND_IDX(-50)] = 0x0525,
8618};
8619
8620/*
8621 * Bend CLKOUT_DP
8622 * steps -50 to 50 inclusive, in steps of 5
8623 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8624 * change in clock period = -(steps / 10) * 5.787 ps
8625 */
8626static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8627{
8628 uint32_t tmp;
8629 int idx = BEND_IDX(steps);
8630
8631 if (WARN_ON(steps % 5 != 0))
8632 return;
8633
8634 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8635 return;
8636
8637 mutex_lock(&dev_priv->sb_lock);
8638
8639 if (steps % 10 != 0)
8640 tmp = 0xAAAAAAAB;
8641 else
8642 tmp = 0x00000000;
8643 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8644
8645 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8646 tmp &= 0xffff0000;
8647 tmp |= sscdivintphase[idx];
8648 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8649
8650 mutex_unlock(&dev_priv->sb_lock);
8651}
8652
8653#undef BEND_IDX
8654
bf8fa3d3
PZ
8655static void lpt_init_pch_refclk(struct drm_device *dev)
8656{
bf8fa3d3
PZ
8657 struct intel_encoder *encoder;
8658 bool has_vga = false;
8659
b2784e15 8660 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8661 switch (encoder->type) {
8662 case INTEL_OUTPUT_ANALOG:
8663 has_vga = true;
8664 break;
6847d71b
PZ
8665 default:
8666 break;
bf8fa3d3
PZ
8667 }
8668 }
8669
f7be2c21
VS
8670 if (has_vga) {
8671 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8672 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8673 } else {
47701c3b 8674 lpt_disable_clkout_dp(dev);
f7be2c21 8675 }
bf8fa3d3
PZ
8676}
8677
dde86e2d
PZ
8678/*
8679 * Initialize reference clocks when the driver loads
8680 */
8681void intel_init_pch_refclk(struct drm_device *dev)
8682{
8683 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8684 ironlake_init_pch_refclk(dev);
8685 else if (HAS_PCH_LPT(dev))
8686 lpt_init_pch_refclk(dev);
8687}
8688
6ff93609 8689static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8690{
c8203565 8691 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8693 int pipe = intel_crtc->pipe;
c8203565
PZ
8694 uint32_t val;
8695
78114071 8696 val = 0;
c8203565 8697
6e3c9717 8698 switch (intel_crtc->config->pipe_bpp) {
c8203565 8699 case 18:
dfd07d72 8700 val |= PIPECONF_6BPC;
c8203565
PZ
8701 break;
8702 case 24:
dfd07d72 8703 val |= PIPECONF_8BPC;
c8203565
PZ
8704 break;
8705 case 30:
dfd07d72 8706 val |= PIPECONF_10BPC;
c8203565
PZ
8707 break;
8708 case 36:
dfd07d72 8709 val |= PIPECONF_12BPC;
c8203565
PZ
8710 break;
8711 default:
cc769b62
PZ
8712 /* Case prevented by intel_choose_pipe_bpp_dither. */
8713 BUG();
c8203565
PZ
8714 }
8715
6e3c9717 8716 if (intel_crtc->config->dither)
c8203565
PZ
8717 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8718
6e3c9717 8719 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8720 val |= PIPECONF_INTERLACED_ILK;
8721 else
8722 val |= PIPECONF_PROGRESSIVE;
8723
6e3c9717 8724 if (intel_crtc->config->limited_color_range)
3685a8f3 8725 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8726
c8203565
PZ
8727 I915_WRITE(PIPECONF(pipe), val);
8728 POSTING_READ(PIPECONF(pipe));
8729}
8730
6ff93609 8731static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8732{
391bf048 8733 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8735 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8736 u32 val = 0;
ee2b0b38 8737
391bf048 8738 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8739 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8740
6e3c9717 8741 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8742 val |= PIPECONF_INTERLACED_ILK;
8743 else
8744 val |= PIPECONF_PROGRESSIVE;
8745
702e7a56
PZ
8746 I915_WRITE(PIPECONF(cpu_transcoder), val);
8747 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8748}
8749
391bf048
JN
8750static void haswell_set_pipemisc(struct drm_crtc *crtc)
8751{
8752 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8754
391bf048
JN
8755 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8756 u32 val = 0;
756f85cf 8757
6e3c9717 8758 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8759 case 18:
8760 val |= PIPEMISC_DITHER_6_BPC;
8761 break;
8762 case 24:
8763 val |= PIPEMISC_DITHER_8_BPC;
8764 break;
8765 case 30:
8766 val |= PIPEMISC_DITHER_10_BPC;
8767 break;
8768 case 36:
8769 val |= PIPEMISC_DITHER_12_BPC;
8770 break;
8771 default:
8772 /* Case prevented by pipe_config_set_bpp. */
8773 BUG();
8774 }
8775
6e3c9717 8776 if (intel_crtc->config->dither)
756f85cf
PZ
8777 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8778
391bf048 8779 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8780 }
ee2b0b38
PZ
8781}
8782
d4b1931c
PZ
8783int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8784{
8785 /*
8786 * Account for spread spectrum to avoid
8787 * oversubscribing the link. Max center spread
8788 * is 2.5%; use 5% for safety's sake.
8789 */
8790 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8791 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8792}
8793
7429e9d4 8794static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8795{
7429e9d4 8796 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8797}
8798
b75ca6f6
ACO
8799static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8800 struct intel_crtc_state *crtc_state,
8801 intel_clock_t *reduced_clock)
79e53945 8802{
de13a2e3 8803 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8804 struct drm_device *dev = crtc->dev;
8805 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8806 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8807 struct drm_connector *connector;
55bb9992
ACO
8808 struct drm_connector_state *connector_state;
8809 struct intel_encoder *encoder;
b75ca6f6 8810 u32 dpll, fp, fp2;
ceb41007 8811 int factor, i;
09ede541 8812 bool is_lvds = false, is_sdvo = false;
79e53945 8813
da3ced29 8814 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8815 if (connector_state->crtc != crtc_state->base.crtc)
8816 continue;
8817
8818 encoder = to_intel_encoder(connector_state->best_encoder);
8819
8820 switch (encoder->type) {
79e53945
JB
8821 case INTEL_OUTPUT_LVDS:
8822 is_lvds = true;
8823 break;
8824 case INTEL_OUTPUT_SDVO:
7d57382e 8825 case INTEL_OUTPUT_HDMI:
79e53945 8826 is_sdvo = true;
79e53945 8827 break;
6847d71b
PZ
8828 default:
8829 break;
79e53945
JB
8830 }
8831 }
79e53945 8832
c1858123 8833 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8834 factor = 21;
8835 if (is_lvds) {
8836 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8837 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8838 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8839 factor = 25;
190f68c5 8840 } else if (crtc_state->sdvo_tv_clock)
8febb297 8841 factor = 20;
c1858123 8842
b75ca6f6
ACO
8843 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8844
190f68c5 8845 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8846 fp |= FP_CB_TUNE;
8847
8848 if (reduced_clock) {
8849 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8850
b75ca6f6
ACO
8851 if (reduced_clock->m < factor * reduced_clock->n)
8852 fp2 |= FP_CB_TUNE;
8853 } else {
8854 fp2 = fp;
8855 }
9a7c7890 8856
5eddb70b 8857 dpll = 0;
2c07245f 8858
a07d6787
EA
8859 if (is_lvds)
8860 dpll |= DPLLB_MODE_LVDS;
8861 else
8862 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8863
190f68c5 8864 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8865 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8866
8867 if (is_sdvo)
4a33e48d 8868 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8869 if (crtc_state->has_dp_encoder)
4a33e48d 8870 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8871
a07d6787 8872 /* compute bitmask from p1 value */
190f68c5 8873 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8874 /* also FPA1 */
190f68c5 8875 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8876
190f68c5 8877 switch (crtc_state->dpll.p2) {
a07d6787
EA
8878 case 5:
8879 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8880 break;
8881 case 7:
8882 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8883 break;
8884 case 10:
8885 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8886 break;
8887 case 14:
8888 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8889 break;
79e53945
JB
8890 }
8891
ceb41007 8892 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8893 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8894 else
8895 dpll |= PLL_REF_INPUT_DREFCLK;
8896
b75ca6f6
ACO
8897 dpll |= DPLL_VCO_ENABLE;
8898
8899 crtc_state->dpll_hw_state.dpll = dpll;
8900 crtc_state->dpll_hw_state.fp0 = fp;
8901 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8902}
8903
190f68c5
ACO
8904static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8905 struct intel_crtc_state *crtc_state)
de13a2e3 8906{
997c030c
ACO
8907 struct drm_device *dev = crtc->base.dev;
8908 struct drm_i915_private *dev_priv = dev->dev_private;
364ee29d 8909 intel_clock_t reduced_clock;
7ed9f894 8910 bool has_reduced_clock = false;
e2b78267 8911 struct intel_shared_dpll *pll;
997c030c
ACO
8912 const intel_limit_t *limit;
8913 int refclk = 120000;
de13a2e3 8914
dd3cd74a
ACO
8915 memset(&crtc_state->dpll_hw_state, 0,
8916 sizeof(crtc_state->dpll_hw_state));
8917
ded220e2
ACO
8918 crtc->lowfreq_avail = false;
8919
8920 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8921 if (!crtc_state->has_pch_encoder)
8922 return 0;
79e53945 8923
997c030c
ACO
8924 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8925 if (intel_panel_use_ssc(dev_priv)) {
8926 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8927 dev_priv->vbt.lvds_ssc_freq);
8928 refclk = dev_priv->vbt.lvds_ssc_freq;
8929 }
8930
8931 if (intel_is_dual_link_lvds(dev)) {
8932 if (refclk == 100000)
8933 limit = &intel_limits_ironlake_dual_lvds_100m;
8934 else
8935 limit = &intel_limits_ironlake_dual_lvds;
8936 } else {
8937 if (refclk == 100000)
8938 limit = &intel_limits_ironlake_single_lvds_100m;
8939 else
8940 limit = &intel_limits_ironlake_single_lvds;
8941 }
8942 } else {
8943 limit = &intel_limits_ironlake_dac;
8944 }
8945
364ee29d 8946 if (!crtc_state->clock_set &&
997c030c
ACO
8947 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8948 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8949 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8950 return -EINVAL;
f47709a9 8951 }
79e53945 8952
b75ca6f6
ACO
8953 ironlake_compute_dpll(crtc, crtc_state,
8954 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 8955
ded220e2
ACO
8956 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8957 if (pll == NULL) {
8958 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8959 pipe_name(crtc->pipe));
8960 return -EINVAL;
3fb37703 8961 }
79e53945 8962
ded220e2
ACO
8963 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8964 has_reduced_clock)
c7653199 8965 crtc->lowfreq_avail = true;
e2b78267 8966
c8f7a0db 8967 return 0;
79e53945
JB
8968}
8969
eb14cb74
VS
8970static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8971 struct intel_link_m_n *m_n)
8972{
8973 struct drm_device *dev = crtc->base.dev;
8974 struct drm_i915_private *dev_priv = dev->dev_private;
8975 enum pipe pipe = crtc->pipe;
8976
8977 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8978 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8979 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8980 & ~TU_SIZE_MASK;
8981 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8982 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8983 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8984}
8985
8986static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8987 enum transcoder transcoder,
b95af8be
VK
8988 struct intel_link_m_n *m_n,
8989 struct intel_link_m_n *m2_n2)
72419203
DV
8990{
8991 struct drm_device *dev = crtc->base.dev;
8992 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8993 enum pipe pipe = crtc->pipe;
72419203 8994
eb14cb74
VS
8995 if (INTEL_INFO(dev)->gen >= 5) {
8996 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8997 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8998 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8999 & ~TU_SIZE_MASK;
9000 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9001 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9002 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9003 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9004 * gen < 8) and if DRRS is supported (to make sure the
9005 * registers are not unnecessarily read).
9006 */
9007 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9008 crtc->config->has_drrs) {
b95af8be
VK
9009 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9010 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9011 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9012 & ~TU_SIZE_MASK;
9013 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9014 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9015 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9016 }
eb14cb74
VS
9017 } else {
9018 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9019 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9020 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9021 & ~TU_SIZE_MASK;
9022 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9023 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9024 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9025 }
9026}
9027
9028void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9029 struct intel_crtc_state *pipe_config)
eb14cb74 9030{
681a8504 9031 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9032 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9033 else
9034 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9035 &pipe_config->dp_m_n,
9036 &pipe_config->dp_m2_n2);
eb14cb74 9037}
72419203 9038
eb14cb74 9039static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9040 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9041{
9042 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9043 &pipe_config->fdi_m_n, NULL);
72419203
DV
9044}
9045
bd2e244f 9046static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9047 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9048{
9049 struct drm_device *dev = crtc->base.dev;
9050 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9051 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9052 uint32_t ps_ctrl = 0;
9053 int id = -1;
9054 int i;
bd2e244f 9055
a1b2278e
CK
9056 /* find scaler attached to this pipe */
9057 for (i = 0; i < crtc->num_scalers; i++) {
9058 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9059 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9060 id = i;
9061 pipe_config->pch_pfit.enabled = true;
9062 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9063 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9064 break;
9065 }
9066 }
bd2e244f 9067
a1b2278e
CK
9068 scaler_state->scaler_id = id;
9069 if (id >= 0) {
9070 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9071 } else {
9072 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9073 }
9074}
9075
5724dbd1
DL
9076static void
9077skylake_get_initial_plane_config(struct intel_crtc *crtc,
9078 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9079{
9080 struct drm_device *dev = crtc->base.dev;
9081 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9082 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9083 int pipe = crtc->pipe;
9084 int fourcc, pixel_format;
6761dd31 9085 unsigned int aligned_height;
bc8d7dff 9086 struct drm_framebuffer *fb;
1b842c89 9087 struct intel_framebuffer *intel_fb;
bc8d7dff 9088
d9806c9f 9089 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9090 if (!intel_fb) {
bc8d7dff
DL
9091 DRM_DEBUG_KMS("failed to alloc fb\n");
9092 return;
9093 }
9094
1b842c89
DL
9095 fb = &intel_fb->base;
9096
bc8d7dff 9097 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9098 if (!(val & PLANE_CTL_ENABLE))
9099 goto error;
9100
bc8d7dff
DL
9101 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9102 fourcc = skl_format_to_fourcc(pixel_format,
9103 val & PLANE_CTL_ORDER_RGBX,
9104 val & PLANE_CTL_ALPHA_MASK);
9105 fb->pixel_format = fourcc;
9106 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9107
40f46283
DL
9108 tiling = val & PLANE_CTL_TILED_MASK;
9109 switch (tiling) {
9110 case PLANE_CTL_TILED_LINEAR:
9111 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9112 break;
9113 case PLANE_CTL_TILED_X:
9114 plane_config->tiling = I915_TILING_X;
9115 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9116 break;
9117 case PLANE_CTL_TILED_Y:
9118 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9119 break;
9120 case PLANE_CTL_TILED_YF:
9121 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9122 break;
9123 default:
9124 MISSING_CASE(tiling);
9125 goto error;
9126 }
9127
bc8d7dff
DL
9128 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9129 plane_config->base = base;
9130
9131 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9132
9133 val = I915_READ(PLANE_SIZE(pipe, 0));
9134 fb->height = ((val >> 16) & 0xfff) + 1;
9135 fb->width = ((val >> 0) & 0x1fff) + 1;
9136
9137 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9138 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9139 fb->pixel_format);
bc8d7dff
DL
9140 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9141
9142 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9143 fb->pixel_format,
9144 fb->modifier[0]);
bc8d7dff 9145
f37b5c2b 9146 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9147
9148 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9149 pipe_name(pipe), fb->width, fb->height,
9150 fb->bits_per_pixel, base, fb->pitches[0],
9151 plane_config->size);
9152
2d14030b 9153 plane_config->fb = intel_fb;
bc8d7dff
DL
9154 return;
9155
9156error:
9157 kfree(fb);
9158}
9159
2fa2fe9a 9160static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9161 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9162{
9163 struct drm_device *dev = crtc->base.dev;
9164 struct drm_i915_private *dev_priv = dev->dev_private;
9165 uint32_t tmp;
9166
9167 tmp = I915_READ(PF_CTL(crtc->pipe));
9168
9169 if (tmp & PF_ENABLE) {
fd4daa9c 9170 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9171 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9172 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9173
9174 /* We currently do not free assignements of panel fitters on
9175 * ivb/hsw (since we don't use the higher upscaling modes which
9176 * differentiates them) so just WARN about this case for now. */
9177 if (IS_GEN7(dev)) {
9178 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9179 PF_PIPE_SEL_IVB(crtc->pipe));
9180 }
2fa2fe9a 9181 }
79e53945
JB
9182}
9183
5724dbd1
DL
9184static void
9185ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9186 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9187{
9188 struct drm_device *dev = crtc->base.dev;
9189 struct drm_i915_private *dev_priv = dev->dev_private;
9190 u32 val, base, offset;
aeee5a49 9191 int pipe = crtc->pipe;
4c6baa59 9192 int fourcc, pixel_format;
6761dd31 9193 unsigned int aligned_height;
b113d5ee 9194 struct drm_framebuffer *fb;
1b842c89 9195 struct intel_framebuffer *intel_fb;
4c6baa59 9196
42a7b088
DL
9197 val = I915_READ(DSPCNTR(pipe));
9198 if (!(val & DISPLAY_PLANE_ENABLE))
9199 return;
9200
d9806c9f 9201 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9202 if (!intel_fb) {
4c6baa59
JB
9203 DRM_DEBUG_KMS("failed to alloc fb\n");
9204 return;
9205 }
9206
1b842c89
DL
9207 fb = &intel_fb->base;
9208
18c5247e
DV
9209 if (INTEL_INFO(dev)->gen >= 4) {
9210 if (val & DISPPLANE_TILED) {
49af449b 9211 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9212 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9213 }
9214 }
4c6baa59
JB
9215
9216 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9217 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9218 fb->pixel_format = fourcc;
9219 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9220
aeee5a49 9221 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9222 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9223 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9224 } else {
49af449b 9225 if (plane_config->tiling)
aeee5a49 9226 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9227 else
aeee5a49 9228 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9229 }
9230 plane_config->base = base;
9231
9232 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9233 fb->width = ((val >> 16) & 0xfff) + 1;
9234 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9235
9236 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9237 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9238
b113d5ee 9239 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9240 fb->pixel_format,
9241 fb->modifier[0]);
4c6baa59 9242
f37b5c2b 9243 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9244
2844a921
DL
9245 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9246 pipe_name(pipe), fb->width, fb->height,
9247 fb->bits_per_pixel, base, fb->pitches[0],
9248 plane_config->size);
b113d5ee 9249
2d14030b 9250 plane_config->fb = intel_fb;
4c6baa59
JB
9251}
9252
0e8ffe1b 9253static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9254 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9255{
9256 struct drm_device *dev = crtc->base.dev;
9257 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9258 enum intel_display_power_domain power_domain;
0e8ffe1b 9259 uint32_t tmp;
1729050e 9260 bool ret;
0e8ffe1b 9261
1729050e
ID
9262 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9263 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9264 return false;
9265
e143a21c 9266 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9267 pipe_config->shared_dpll = NULL;
eccb140b 9268
1729050e 9269 ret = false;
0e8ffe1b
DV
9270 tmp = I915_READ(PIPECONF(crtc->pipe));
9271 if (!(tmp & PIPECONF_ENABLE))
1729050e 9272 goto out;
0e8ffe1b 9273
42571aef
VS
9274 switch (tmp & PIPECONF_BPC_MASK) {
9275 case PIPECONF_6BPC:
9276 pipe_config->pipe_bpp = 18;
9277 break;
9278 case PIPECONF_8BPC:
9279 pipe_config->pipe_bpp = 24;
9280 break;
9281 case PIPECONF_10BPC:
9282 pipe_config->pipe_bpp = 30;
9283 break;
9284 case PIPECONF_12BPC:
9285 pipe_config->pipe_bpp = 36;
9286 break;
9287 default:
9288 break;
9289 }
9290
b5a9fa09
DV
9291 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9292 pipe_config->limited_color_range = true;
9293
ab9412ba 9294 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9295 struct intel_shared_dpll *pll;
8106ddbd 9296 enum intel_dpll_id pll_id;
66e985c0 9297
88adfff1
DV
9298 pipe_config->has_pch_encoder = true;
9299
627eb5a3
DV
9300 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9301 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9302 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9303
9304 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9305
2d1fe073 9306 if (HAS_PCH_IBX(dev_priv)) {
8106ddbd 9307 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9308 } else {
9309 tmp = I915_READ(PCH_DPLL_SEL);
9310 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9311 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9312 else
8106ddbd 9313 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9314 }
66e985c0 9315
8106ddbd
ACO
9316 pipe_config->shared_dpll =
9317 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9318 pll = pipe_config->shared_dpll;
66e985c0 9319
2edd6443
ACO
9320 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9321 &pipe_config->dpll_hw_state));
c93f54cf
DV
9322
9323 tmp = pipe_config->dpll_hw_state.dpll;
9324 pipe_config->pixel_multiplier =
9325 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9326 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9327
9328 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9329 } else {
9330 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9331 }
9332
1bd1bd80 9333 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9334 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9335
2fa2fe9a
DV
9336 ironlake_get_pfit_config(crtc, pipe_config);
9337
1729050e
ID
9338 ret = true;
9339
9340out:
9341 intel_display_power_put(dev_priv, power_domain);
9342
9343 return ret;
0e8ffe1b
DV
9344}
9345
be256dc7
PZ
9346static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9347{
9348 struct drm_device *dev = dev_priv->dev;
be256dc7 9349 struct intel_crtc *crtc;
be256dc7 9350
d3fcc808 9351 for_each_intel_crtc(dev, crtc)
e2c719b7 9352 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9353 pipe_name(crtc->pipe));
9354
e2c719b7
RC
9355 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9356 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9357 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9358 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9359 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9360 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9361 "CPU PWM1 enabled\n");
c5107b87 9362 if (IS_HASWELL(dev))
e2c719b7 9363 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9364 "CPU PWM2 enabled\n");
e2c719b7 9365 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9366 "PCH PWM1 enabled\n");
e2c719b7 9367 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9368 "Utility pin enabled\n");
e2c719b7 9369 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9370
9926ada1
PZ
9371 /*
9372 * In theory we can still leave IRQs enabled, as long as only the HPD
9373 * interrupts remain enabled. We used to check for that, but since it's
9374 * gen-specific and since we only disable LCPLL after we fully disable
9375 * the interrupts, the check below should be enough.
9376 */
e2c719b7 9377 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9378}
9379
9ccd5aeb
PZ
9380static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9381{
9382 struct drm_device *dev = dev_priv->dev;
9383
9384 if (IS_HASWELL(dev))
9385 return I915_READ(D_COMP_HSW);
9386 else
9387 return I915_READ(D_COMP_BDW);
9388}
9389
3c4c9b81
PZ
9390static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9391{
9392 struct drm_device *dev = dev_priv->dev;
9393
9394 if (IS_HASWELL(dev)) {
9395 mutex_lock(&dev_priv->rps.hw_lock);
9396 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9397 val))
f475dadf 9398 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9399 mutex_unlock(&dev_priv->rps.hw_lock);
9400 } else {
9ccd5aeb
PZ
9401 I915_WRITE(D_COMP_BDW, val);
9402 POSTING_READ(D_COMP_BDW);
3c4c9b81 9403 }
be256dc7
PZ
9404}
9405
9406/*
9407 * This function implements pieces of two sequences from BSpec:
9408 * - Sequence for display software to disable LCPLL
9409 * - Sequence for display software to allow package C8+
9410 * The steps implemented here are just the steps that actually touch the LCPLL
9411 * register. Callers should take care of disabling all the display engine
9412 * functions, doing the mode unset, fixing interrupts, etc.
9413 */
6ff58d53
PZ
9414static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9415 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9416{
9417 uint32_t val;
9418
9419 assert_can_disable_lcpll(dev_priv);
9420
9421 val = I915_READ(LCPLL_CTL);
9422
9423 if (switch_to_fclk) {
9424 val |= LCPLL_CD_SOURCE_FCLK;
9425 I915_WRITE(LCPLL_CTL, val);
9426
9427 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9428 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9429 DRM_ERROR("Switching to FCLK failed\n");
9430
9431 val = I915_READ(LCPLL_CTL);
9432 }
9433
9434 val |= LCPLL_PLL_DISABLE;
9435 I915_WRITE(LCPLL_CTL, val);
9436 POSTING_READ(LCPLL_CTL);
9437
9438 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9439 DRM_ERROR("LCPLL still locked\n");
9440
9ccd5aeb 9441 val = hsw_read_dcomp(dev_priv);
be256dc7 9442 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9443 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9444 ndelay(100);
9445
9ccd5aeb
PZ
9446 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9447 1))
be256dc7
PZ
9448 DRM_ERROR("D_COMP RCOMP still in progress\n");
9449
9450 if (allow_power_down) {
9451 val = I915_READ(LCPLL_CTL);
9452 val |= LCPLL_POWER_DOWN_ALLOW;
9453 I915_WRITE(LCPLL_CTL, val);
9454 POSTING_READ(LCPLL_CTL);
9455 }
9456}
9457
9458/*
9459 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9460 * source.
9461 */
6ff58d53 9462static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9463{
9464 uint32_t val;
9465
9466 val = I915_READ(LCPLL_CTL);
9467
9468 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9469 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9470 return;
9471
a8a8bd54
PZ
9472 /*
9473 * Make sure we're not on PC8 state before disabling PC8, otherwise
9474 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9475 */
59bad947 9476 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9477
be256dc7
PZ
9478 if (val & LCPLL_POWER_DOWN_ALLOW) {
9479 val &= ~LCPLL_POWER_DOWN_ALLOW;
9480 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9481 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9482 }
9483
9ccd5aeb 9484 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9485 val |= D_COMP_COMP_FORCE;
9486 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9487 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9488
9489 val = I915_READ(LCPLL_CTL);
9490 val &= ~LCPLL_PLL_DISABLE;
9491 I915_WRITE(LCPLL_CTL, val);
9492
9493 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9494 DRM_ERROR("LCPLL not locked yet\n");
9495
9496 if (val & LCPLL_CD_SOURCE_FCLK) {
9497 val = I915_READ(LCPLL_CTL);
9498 val &= ~LCPLL_CD_SOURCE_FCLK;
9499 I915_WRITE(LCPLL_CTL, val);
9500
9501 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9502 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9503 DRM_ERROR("Switching back to LCPLL failed\n");
9504 }
215733fa 9505
59bad947 9506 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9507 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9508}
9509
765dab67
PZ
9510/*
9511 * Package states C8 and deeper are really deep PC states that can only be
9512 * reached when all the devices on the system allow it, so even if the graphics
9513 * device allows PC8+, it doesn't mean the system will actually get to these
9514 * states. Our driver only allows PC8+ when going into runtime PM.
9515 *
9516 * The requirements for PC8+ are that all the outputs are disabled, the power
9517 * well is disabled and most interrupts are disabled, and these are also
9518 * requirements for runtime PM. When these conditions are met, we manually do
9519 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9520 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9521 * hang the machine.
9522 *
9523 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9524 * the state of some registers, so when we come back from PC8+ we need to
9525 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9526 * need to take care of the registers kept by RC6. Notice that this happens even
9527 * if we don't put the device in PCI D3 state (which is what currently happens
9528 * because of the runtime PM support).
9529 *
9530 * For more, read "Display Sequences for Package C8" on the hardware
9531 * documentation.
9532 */
a14cb6fc 9533void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9534{
c67a470b
PZ
9535 struct drm_device *dev = dev_priv->dev;
9536 uint32_t val;
9537
c67a470b
PZ
9538 DRM_DEBUG_KMS("Enabling package C8+\n");
9539
c2699524 9540 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9541 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9542 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9543 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9544 }
9545
9546 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9547 hsw_disable_lcpll(dev_priv, true, true);
9548}
9549
a14cb6fc 9550void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9551{
9552 struct drm_device *dev = dev_priv->dev;
9553 uint32_t val;
9554
c67a470b
PZ
9555 DRM_DEBUG_KMS("Disabling package C8+\n");
9556
9557 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9558 lpt_init_pch_refclk(dev);
9559
c2699524 9560 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9561 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9562 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9563 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9564 }
c67a470b
PZ
9565}
9566
27c329ed 9567static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9568{
a821fc46 9569 struct drm_device *dev = old_state->dev;
1a617b77
ML
9570 struct intel_atomic_state *old_intel_state =
9571 to_intel_atomic_state(old_state);
9572 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9573
c6c4696f 9574 broxton_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
9575}
9576
b432e5cf 9577/* compute the max rate for new configuration */
27c329ed 9578static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9579{
565602d7
ML
9580 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9581 struct drm_i915_private *dev_priv = state->dev->dev_private;
9582 struct drm_crtc *crtc;
9583 struct drm_crtc_state *cstate;
27c329ed 9584 struct intel_crtc_state *crtc_state;
565602d7
ML
9585 unsigned max_pixel_rate = 0, i;
9586 enum pipe pipe;
b432e5cf 9587
565602d7
ML
9588 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9589 sizeof(intel_state->min_pixclk));
27c329ed 9590
565602d7
ML
9591 for_each_crtc_in_state(state, crtc, cstate, i) {
9592 int pixel_rate;
27c329ed 9593
565602d7
ML
9594 crtc_state = to_intel_crtc_state(cstate);
9595 if (!crtc_state->base.enable) {
9596 intel_state->min_pixclk[i] = 0;
b432e5cf 9597 continue;
565602d7 9598 }
b432e5cf 9599
27c329ed 9600 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9601
9602 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9603 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9604 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9605
565602d7 9606 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9607 }
9608
565602d7
ML
9609 for_each_pipe(dev_priv, pipe)
9610 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9611
b432e5cf
VS
9612 return max_pixel_rate;
9613}
9614
9615static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9616{
9617 struct drm_i915_private *dev_priv = dev->dev_private;
9618 uint32_t val, data;
9619 int ret;
9620
9621 if (WARN((I915_READ(LCPLL_CTL) &
9622 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9623 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9624 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9625 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9626 "trying to change cdclk frequency with cdclk not enabled\n"))
9627 return;
9628
9629 mutex_lock(&dev_priv->rps.hw_lock);
9630 ret = sandybridge_pcode_write(dev_priv,
9631 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9632 mutex_unlock(&dev_priv->rps.hw_lock);
9633 if (ret) {
9634 DRM_ERROR("failed to inform pcode about cdclk change\n");
9635 return;
9636 }
9637
9638 val = I915_READ(LCPLL_CTL);
9639 val |= LCPLL_CD_SOURCE_FCLK;
9640 I915_WRITE(LCPLL_CTL, val);
9641
5ba00178
TU
9642 if (wait_for_us(I915_READ(LCPLL_CTL) &
9643 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9644 DRM_ERROR("Switching to FCLK failed\n");
9645
9646 val = I915_READ(LCPLL_CTL);
9647 val &= ~LCPLL_CLK_FREQ_MASK;
9648
9649 switch (cdclk) {
9650 case 450000:
9651 val |= LCPLL_CLK_FREQ_450;
9652 data = 0;
9653 break;
9654 case 540000:
9655 val |= LCPLL_CLK_FREQ_54O_BDW;
9656 data = 1;
9657 break;
9658 case 337500:
9659 val |= LCPLL_CLK_FREQ_337_5_BDW;
9660 data = 2;
9661 break;
9662 case 675000:
9663 val |= LCPLL_CLK_FREQ_675_BDW;
9664 data = 3;
9665 break;
9666 default:
9667 WARN(1, "invalid cdclk frequency\n");
9668 return;
9669 }
9670
9671 I915_WRITE(LCPLL_CTL, val);
9672
9673 val = I915_READ(LCPLL_CTL);
9674 val &= ~LCPLL_CD_SOURCE_FCLK;
9675 I915_WRITE(LCPLL_CTL, val);
9676
5ba00178
TU
9677 if (wait_for_us((I915_READ(LCPLL_CTL) &
9678 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9679 DRM_ERROR("Switching back to LCPLL failed\n");
9680
9681 mutex_lock(&dev_priv->rps.hw_lock);
9682 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9683 mutex_unlock(&dev_priv->rps.hw_lock);
9684
9685 intel_update_cdclk(dev);
9686
9687 WARN(cdclk != dev_priv->cdclk_freq,
9688 "cdclk requested %d kHz but got %d kHz\n",
9689 cdclk, dev_priv->cdclk_freq);
9690}
9691
27c329ed 9692static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9693{
27c329ed 9694 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9695 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9696 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9697 int cdclk;
9698
9699 /*
9700 * FIXME should also account for plane ratio
9701 * once 64bpp pixel formats are supported.
9702 */
27c329ed 9703 if (max_pixclk > 540000)
b432e5cf 9704 cdclk = 675000;
27c329ed 9705 else if (max_pixclk > 450000)
b432e5cf 9706 cdclk = 540000;
27c329ed 9707 else if (max_pixclk > 337500)
b432e5cf
VS
9708 cdclk = 450000;
9709 else
9710 cdclk = 337500;
9711
b432e5cf 9712 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9713 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9714 cdclk, dev_priv->max_cdclk_freq);
9715 return -EINVAL;
b432e5cf
VS
9716 }
9717
1a617b77
ML
9718 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9719 if (!intel_state->active_crtcs)
9720 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9721
9722 return 0;
9723}
9724
27c329ed 9725static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9726{
27c329ed 9727 struct drm_device *dev = old_state->dev;
1a617b77
ML
9728 struct intel_atomic_state *old_intel_state =
9729 to_intel_atomic_state(old_state);
9730 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9731
27c329ed 9732 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9733}
9734
190f68c5
ACO
9735static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9736 struct intel_crtc_state *crtc_state)
09b4ddf9 9737{
af3997b5
MK
9738 struct intel_encoder *intel_encoder =
9739 intel_ddi_get_crtc_new_encoder(crtc_state);
9740
9741 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9742 if (!intel_ddi_pll_select(crtc, crtc_state))
9743 return -EINVAL;
9744 }
716c2e55 9745
c7653199 9746 crtc->lowfreq_avail = false;
644cef34 9747
c8f7a0db 9748 return 0;
79e53945
JB
9749}
9750
3760b59c
S
9751static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9752 enum port port,
9753 struct intel_crtc_state *pipe_config)
9754{
8106ddbd
ACO
9755 enum intel_dpll_id id;
9756
3760b59c
S
9757 switch (port) {
9758 case PORT_A:
9759 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9760 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9761 break;
9762 case PORT_B:
9763 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9764 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9765 break;
9766 case PORT_C:
9767 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9768 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9769 break;
9770 default:
9771 DRM_ERROR("Incorrect port type\n");
8106ddbd 9772 return;
3760b59c 9773 }
8106ddbd
ACO
9774
9775 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9776}
9777
96b7dfb7
S
9778static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9779 enum port port,
5cec258b 9780 struct intel_crtc_state *pipe_config)
96b7dfb7 9781{
8106ddbd 9782 enum intel_dpll_id id;
a3c988ea 9783 u32 temp;
96b7dfb7
S
9784
9785 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9786 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9787
9788 switch (pipe_config->ddi_pll_sel) {
3148ade7 9789 case SKL_DPLL0:
a3c988ea
ACO
9790 id = DPLL_ID_SKL_DPLL0;
9791 break;
96b7dfb7 9792 case SKL_DPLL1:
8106ddbd 9793 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9794 break;
9795 case SKL_DPLL2:
8106ddbd 9796 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9797 break;
9798 case SKL_DPLL3:
8106ddbd 9799 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9800 break;
8106ddbd
ACO
9801 default:
9802 MISSING_CASE(pipe_config->ddi_pll_sel);
9803 return;
96b7dfb7 9804 }
8106ddbd
ACO
9805
9806 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9807}
9808
7d2c8175
DL
9809static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9810 enum port port,
5cec258b 9811 struct intel_crtc_state *pipe_config)
7d2c8175 9812{
8106ddbd
ACO
9813 enum intel_dpll_id id;
9814
7d2c8175
DL
9815 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9816
9817 switch (pipe_config->ddi_pll_sel) {
9818 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9819 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9820 break;
9821 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9822 id = DPLL_ID_WRPLL2;
7d2c8175 9823 break;
00490c22 9824 case PORT_CLK_SEL_SPLL:
8106ddbd 9825 id = DPLL_ID_SPLL;
79bd23da 9826 break;
9d16da65
ACO
9827 case PORT_CLK_SEL_LCPLL_810:
9828 id = DPLL_ID_LCPLL_810;
9829 break;
9830 case PORT_CLK_SEL_LCPLL_1350:
9831 id = DPLL_ID_LCPLL_1350;
9832 break;
9833 case PORT_CLK_SEL_LCPLL_2700:
9834 id = DPLL_ID_LCPLL_2700;
9835 break;
8106ddbd
ACO
9836 default:
9837 MISSING_CASE(pipe_config->ddi_pll_sel);
9838 /* fall through */
9839 case PORT_CLK_SEL_NONE:
8106ddbd 9840 return;
7d2c8175 9841 }
8106ddbd
ACO
9842
9843 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
9844}
9845
cf30429e
JN
9846static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9847 struct intel_crtc_state *pipe_config,
9848 unsigned long *power_domain_mask)
9849{
9850 struct drm_device *dev = crtc->base.dev;
9851 struct drm_i915_private *dev_priv = dev->dev_private;
9852 enum intel_display_power_domain power_domain;
9853 u32 tmp;
9854
9855 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9856
9857 /*
9858 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9859 * consistency and less surprising code; it's in always on power).
9860 */
9861 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9862 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9863 enum pipe trans_edp_pipe;
9864 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9865 default:
9866 WARN(1, "unknown pipe linked to edp transcoder\n");
9867 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9868 case TRANS_DDI_EDP_INPUT_A_ON:
9869 trans_edp_pipe = PIPE_A;
9870 break;
9871 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9872 trans_edp_pipe = PIPE_B;
9873 break;
9874 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9875 trans_edp_pipe = PIPE_C;
9876 break;
9877 }
9878
9879 if (trans_edp_pipe == crtc->pipe)
9880 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9881 }
9882
9883 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9884 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9885 return false;
9886 *power_domain_mask |= BIT(power_domain);
9887
9888 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9889
9890 return tmp & PIPECONF_ENABLE;
9891}
9892
4d1de975
JN
9893static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9894 struct intel_crtc_state *pipe_config,
9895 unsigned long *power_domain_mask)
9896{
9897 struct drm_device *dev = crtc->base.dev;
9898 struct drm_i915_private *dev_priv = dev->dev_private;
9899 enum intel_display_power_domain power_domain;
9900 enum port port;
9901 enum transcoder cpu_transcoder;
9902 u32 tmp;
9903
9904 pipe_config->has_dsi_encoder = false;
9905
9906 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9907 if (port == PORT_A)
9908 cpu_transcoder = TRANSCODER_DSI_A;
9909 else
9910 cpu_transcoder = TRANSCODER_DSI_C;
9911
9912 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9913 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9914 continue;
9915 *power_domain_mask |= BIT(power_domain);
9916
db18b6a6
ID
9917 /*
9918 * The PLL needs to be enabled with a valid divider
9919 * configuration, otherwise accessing DSI registers will hang
9920 * the machine. See BSpec North Display Engine
9921 * registers/MIPI[BXT]. We can break out here early, since we
9922 * need the same DSI PLL to be enabled for both DSI ports.
9923 */
9924 if (!intel_dsi_pll_is_enabled(dev_priv))
9925 break;
9926
4d1de975
JN
9927 /* XXX: this works for video mode only */
9928 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9929 if (!(tmp & DPI_ENABLE))
9930 continue;
9931
9932 tmp = I915_READ(MIPI_CTRL(port));
9933 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9934 continue;
9935
9936 pipe_config->cpu_transcoder = cpu_transcoder;
9937 pipe_config->has_dsi_encoder = true;
9938 break;
9939 }
9940
9941 return pipe_config->has_dsi_encoder;
9942}
9943
26804afd 9944static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9945 struct intel_crtc_state *pipe_config)
26804afd
DV
9946{
9947 struct drm_device *dev = crtc->base.dev;
9948 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9949 struct intel_shared_dpll *pll;
26804afd
DV
9950 enum port port;
9951 uint32_t tmp;
9952
9953 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9954
9955 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9956
ef11bdb3 9957 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9958 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9959 else if (IS_BROXTON(dev))
9960 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9961 else
9962 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9963
8106ddbd
ACO
9964 pll = pipe_config->shared_dpll;
9965 if (pll) {
2edd6443
ACO
9966 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9967 &pipe_config->dpll_hw_state));
d452c5b6
DV
9968 }
9969
26804afd
DV
9970 /*
9971 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9972 * DDI E. So just check whether this pipe is wired to DDI E and whether
9973 * the PCH transcoder is on.
9974 */
ca370455
DL
9975 if (INTEL_INFO(dev)->gen < 9 &&
9976 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9977 pipe_config->has_pch_encoder = true;
9978
9979 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9980 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9981 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9982
9983 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9984 }
9985}
9986
0e8ffe1b 9987static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9988 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9989{
9990 struct drm_device *dev = crtc->base.dev;
9991 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
9992 enum intel_display_power_domain power_domain;
9993 unsigned long power_domain_mask;
cf30429e 9994 bool active;
0e8ffe1b 9995
1729050e
ID
9996 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9997 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9998 return false;
1729050e
ID
9999 power_domain_mask = BIT(power_domain);
10000
8106ddbd 10001 pipe_config->shared_dpll = NULL;
c0d43d62 10002
cf30429e 10003 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10004
4d1de975
JN
10005 if (IS_BROXTON(dev_priv)) {
10006 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10007 &power_domain_mask);
10008 WARN_ON(active && pipe_config->has_dsi_encoder);
10009 if (pipe_config->has_dsi_encoder)
10010 active = true;
10011 }
10012
cf30429e 10013 if (!active)
1729050e 10014 goto out;
0e8ffe1b 10015
4d1de975
JN
10016 if (!pipe_config->has_dsi_encoder) {
10017 haswell_get_ddi_port_state(crtc, pipe_config);
10018 intel_get_pipe_timings(crtc, pipe_config);
10019 }
627eb5a3 10020
bc58be60 10021 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10022
05dc698c
LL
10023 pipe_config->gamma_mode =
10024 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10025
a1b2278e
CK
10026 if (INTEL_INFO(dev)->gen >= 9) {
10027 skl_init_scalers(dev, crtc, pipe_config);
10028 }
10029
af99ceda
CK
10030 if (INTEL_INFO(dev)->gen >= 9) {
10031 pipe_config->scaler_state.scaler_id = -1;
10032 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10033 }
10034
1729050e
ID
10035 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10036 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10037 power_domain_mask |= BIT(power_domain);
1c132b44 10038 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10039 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10040 else
1c132b44 10041 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10042 }
88adfff1 10043
e59150dc
JB
10044 if (IS_HASWELL(dev))
10045 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10046 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10047
4d1de975
JN
10048 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10049 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10050 pipe_config->pixel_multiplier =
10051 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10052 } else {
10053 pipe_config->pixel_multiplier = 1;
10054 }
6c49f241 10055
1729050e
ID
10056out:
10057 for_each_power_domain(power_domain, power_domain_mask)
10058 intel_display_power_put(dev_priv, power_domain);
10059
cf30429e 10060 return active;
0e8ffe1b
DV
10061}
10062
55a08b3f
ML
10063static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10064 const struct intel_plane_state *plane_state)
560b85bb
CW
10065{
10066 struct drm_device *dev = crtc->dev;
10067 struct drm_i915_private *dev_priv = dev->dev_private;
10068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10069 uint32_t cntl = 0, size = 0;
560b85bb 10070
55a08b3f
ML
10071 if (plane_state && plane_state->visible) {
10072 unsigned int width = plane_state->base.crtc_w;
10073 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10074 unsigned int stride = roundup_pow_of_two(width) * 4;
10075
10076 switch (stride) {
10077 default:
10078 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10079 width, stride);
10080 stride = 256;
10081 /* fallthrough */
10082 case 256:
10083 case 512:
10084 case 1024:
10085 case 2048:
10086 break;
4b0e333e
CW
10087 }
10088
dc41c154
VS
10089 cntl |= CURSOR_ENABLE |
10090 CURSOR_GAMMA_ENABLE |
10091 CURSOR_FORMAT_ARGB |
10092 CURSOR_STRIDE(stride);
10093
10094 size = (height << 12) | width;
4b0e333e 10095 }
560b85bb 10096
dc41c154
VS
10097 if (intel_crtc->cursor_cntl != 0 &&
10098 (intel_crtc->cursor_base != base ||
10099 intel_crtc->cursor_size != size ||
10100 intel_crtc->cursor_cntl != cntl)) {
10101 /* On these chipsets we can only modify the base/size/stride
10102 * whilst the cursor is disabled.
10103 */
0b87c24e
VS
10104 I915_WRITE(CURCNTR(PIPE_A), 0);
10105 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10106 intel_crtc->cursor_cntl = 0;
4b0e333e 10107 }
560b85bb 10108
99d1f387 10109 if (intel_crtc->cursor_base != base) {
0b87c24e 10110 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10111 intel_crtc->cursor_base = base;
10112 }
4726e0b0 10113
dc41c154
VS
10114 if (intel_crtc->cursor_size != size) {
10115 I915_WRITE(CURSIZE, size);
10116 intel_crtc->cursor_size = size;
4b0e333e 10117 }
560b85bb 10118
4b0e333e 10119 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10120 I915_WRITE(CURCNTR(PIPE_A), cntl);
10121 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10122 intel_crtc->cursor_cntl = cntl;
560b85bb 10123 }
560b85bb
CW
10124}
10125
55a08b3f
ML
10126static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10127 const struct intel_plane_state *plane_state)
65a21cd6
JB
10128{
10129 struct drm_device *dev = crtc->dev;
10130 struct drm_i915_private *dev_priv = dev->dev_private;
10131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10132 int pipe = intel_crtc->pipe;
663f3122 10133 uint32_t cntl = 0;
4b0e333e 10134
55a08b3f 10135 if (plane_state && plane_state->visible) {
4b0e333e 10136 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10137 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10138 case 64:
10139 cntl |= CURSOR_MODE_64_ARGB_AX;
10140 break;
10141 case 128:
10142 cntl |= CURSOR_MODE_128_ARGB_AX;
10143 break;
10144 case 256:
10145 cntl |= CURSOR_MODE_256_ARGB_AX;
10146 break;
10147 default:
55a08b3f 10148 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10149 return;
65a21cd6 10150 }
4b0e333e 10151 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10152
fc6f93bc 10153 if (HAS_DDI(dev))
47bf17a7 10154 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10155
55a08b3f
ML
10156 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10157 cntl |= CURSOR_ROTATE_180;
10158 }
4398ad45 10159
4b0e333e
CW
10160 if (intel_crtc->cursor_cntl != cntl) {
10161 I915_WRITE(CURCNTR(pipe), cntl);
10162 POSTING_READ(CURCNTR(pipe));
10163 intel_crtc->cursor_cntl = cntl;
65a21cd6 10164 }
4b0e333e 10165
65a21cd6 10166 /* and commit changes on next vblank */
5efb3e28
VS
10167 I915_WRITE(CURBASE(pipe), base);
10168 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10169
10170 intel_crtc->cursor_base = base;
65a21cd6
JB
10171}
10172
cda4b7d3 10173/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10174static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10175 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10176{
10177 struct drm_device *dev = crtc->dev;
10178 struct drm_i915_private *dev_priv = dev->dev_private;
10179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10180 int pipe = intel_crtc->pipe;
55a08b3f
ML
10181 u32 base = intel_crtc->cursor_addr;
10182 u32 pos = 0;
cda4b7d3 10183
55a08b3f
ML
10184 if (plane_state) {
10185 int x = plane_state->base.crtc_x;
10186 int y = plane_state->base.crtc_y;
cda4b7d3 10187
55a08b3f
ML
10188 if (x < 0) {
10189 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10190 x = -x;
10191 }
10192 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10193
55a08b3f
ML
10194 if (y < 0) {
10195 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10196 y = -y;
10197 }
10198 pos |= y << CURSOR_Y_SHIFT;
10199
10200 /* ILK+ do this automagically */
10201 if (HAS_GMCH_DISPLAY(dev) &&
10202 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10203 base += (plane_state->base.crtc_h *
10204 plane_state->base.crtc_w - 1) * 4;
10205 }
cda4b7d3 10206 }
cda4b7d3 10207
5efb3e28
VS
10208 I915_WRITE(CURPOS(pipe), pos);
10209
8ac54669 10210 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10211 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10212 else
55a08b3f 10213 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10214}
10215
dc41c154
VS
10216static bool cursor_size_ok(struct drm_device *dev,
10217 uint32_t width, uint32_t height)
10218{
10219 if (width == 0 || height == 0)
10220 return false;
10221
10222 /*
10223 * 845g/865g are special in that they are only limited by
10224 * the width of their cursors, the height is arbitrary up to
10225 * the precision of the register. Everything else requires
10226 * square cursors, limited to a few power-of-two sizes.
10227 */
10228 if (IS_845G(dev) || IS_I865G(dev)) {
10229 if ((width & 63) != 0)
10230 return false;
10231
10232 if (width > (IS_845G(dev) ? 64 : 512))
10233 return false;
10234
10235 if (height > 1023)
10236 return false;
10237 } else {
10238 switch (width | height) {
10239 case 256:
10240 case 128:
10241 if (IS_GEN2(dev))
10242 return false;
10243 case 64:
10244 break;
10245 default:
10246 return false;
10247 }
10248 }
10249
10250 return true;
10251}
10252
79e53945
JB
10253/* VESA 640x480x72Hz mode to set on the pipe */
10254static struct drm_display_mode load_detect_mode = {
10255 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10256 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10257};
10258
a8bb6818
DV
10259struct drm_framebuffer *
10260__intel_framebuffer_create(struct drm_device *dev,
10261 struct drm_mode_fb_cmd2 *mode_cmd,
10262 struct drm_i915_gem_object *obj)
d2dff872
CW
10263{
10264 struct intel_framebuffer *intel_fb;
10265 int ret;
10266
10267 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10268 if (!intel_fb)
d2dff872 10269 return ERR_PTR(-ENOMEM);
d2dff872
CW
10270
10271 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10272 if (ret)
10273 goto err;
d2dff872
CW
10274
10275 return &intel_fb->base;
dcb1394e 10276
dd4916c5 10277err:
dd4916c5 10278 kfree(intel_fb);
dd4916c5 10279 return ERR_PTR(ret);
d2dff872
CW
10280}
10281
b5ea642a 10282static struct drm_framebuffer *
a8bb6818
DV
10283intel_framebuffer_create(struct drm_device *dev,
10284 struct drm_mode_fb_cmd2 *mode_cmd,
10285 struct drm_i915_gem_object *obj)
10286{
10287 struct drm_framebuffer *fb;
10288 int ret;
10289
10290 ret = i915_mutex_lock_interruptible(dev);
10291 if (ret)
10292 return ERR_PTR(ret);
10293 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10294 mutex_unlock(&dev->struct_mutex);
10295
10296 return fb;
10297}
10298
d2dff872
CW
10299static u32
10300intel_framebuffer_pitch_for_width(int width, int bpp)
10301{
10302 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10303 return ALIGN(pitch, 64);
10304}
10305
10306static u32
10307intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10308{
10309 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10310 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10311}
10312
10313static struct drm_framebuffer *
10314intel_framebuffer_create_for_mode(struct drm_device *dev,
10315 struct drm_display_mode *mode,
10316 int depth, int bpp)
10317{
dcb1394e 10318 struct drm_framebuffer *fb;
d2dff872 10319 struct drm_i915_gem_object *obj;
0fed39bd 10320 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 10321
d37cd8a8 10322 obj = i915_gem_object_create(dev,
d2dff872 10323 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
10324 if (IS_ERR(obj))
10325 return ERR_CAST(obj);
d2dff872
CW
10326
10327 mode_cmd.width = mode->hdisplay;
10328 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10329 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10330 bpp);
5ca0c34a 10331 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10332
dcb1394e
LW
10333 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10334 if (IS_ERR(fb))
10335 drm_gem_object_unreference_unlocked(&obj->base);
10336
10337 return fb;
d2dff872
CW
10338}
10339
10340static struct drm_framebuffer *
10341mode_fits_in_fbdev(struct drm_device *dev,
10342 struct drm_display_mode *mode)
10343{
0695726e 10344#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10345 struct drm_i915_private *dev_priv = dev->dev_private;
10346 struct drm_i915_gem_object *obj;
10347 struct drm_framebuffer *fb;
10348
4c0e5528 10349 if (!dev_priv->fbdev)
d2dff872
CW
10350 return NULL;
10351
4c0e5528 10352 if (!dev_priv->fbdev->fb)
d2dff872
CW
10353 return NULL;
10354
4c0e5528
DV
10355 obj = dev_priv->fbdev->fb->obj;
10356 BUG_ON(!obj);
10357
8bcd4553 10358 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10359 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10360 fb->bits_per_pixel))
d2dff872
CW
10361 return NULL;
10362
01f2c773 10363 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10364 return NULL;
10365
edde3617 10366 drm_framebuffer_reference(fb);
d2dff872 10367 return fb;
4520f53a
DV
10368#else
10369 return NULL;
10370#endif
d2dff872
CW
10371}
10372
d3a40d1b
ACO
10373static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10374 struct drm_crtc *crtc,
10375 struct drm_display_mode *mode,
10376 struct drm_framebuffer *fb,
10377 int x, int y)
10378{
10379 struct drm_plane_state *plane_state;
10380 int hdisplay, vdisplay;
10381 int ret;
10382
10383 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10384 if (IS_ERR(plane_state))
10385 return PTR_ERR(plane_state);
10386
10387 if (mode)
10388 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10389 else
10390 hdisplay = vdisplay = 0;
10391
10392 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10393 if (ret)
10394 return ret;
10395 drm_atomic_set_fb_for_plane(plane_state, fb);
10396 plane_state->crtc_x = 0;
10397 plane_state->crtc_y = 0;
10398 plane_state->crtc_w = hdisplay;
10399 plane_state->crtc_h = vdisplay;
10400 plane_state->src_x = x << 16;
10401 plane_state->src_y = y << 16;
10402 plane_state->src_w = hdisplay << 16;
10403 plane_state->src_h = vdisplay << 16;
10404
10405 return 0;
10406}
10407
d2434ab7 10408bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10409 struct drm_display_mode *mode,
51fd371b
RC
10410 struct intel_load_detect_pipe *old,
10411 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10412{
10413 struct intel_crtc *intel_crtc;
d2434ab7
DV
10414 struct intel_encoder *intel_encoder =
10415 intel_attached_encoder(connector);
79e53945 10416 struct drm_crtc *possible_crtc;
4ef69c7a 10417 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10418 struct drm_crtc *crtc = NULL;
10419 struct drm_device *dev = encoder->dev;
94352cf9 10420 struct drm_framebuffer *fb;
51fd371b 10421 struct drm_mode_config *config = &dev->mode_config;
edde3617 10422 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10423 struct drm_connector_state *connector_state;
4be07317 10424 struct intel_crtc_state *crtc_state;
51fd371b 10425 int ret, i = -1;
79e53945 10426
d2dff872 10427 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10428 connector->base.id, connector->name,
8e329a03 10429 encoder->base.id, encoder->name);
d2dff872 10430
edde3617
ML
10431 old->restore_state = NULL;
10432
51fd371b
RC
10433retry:
10434 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10435 if (ret)
ad3c558f 10436 goto fail;
6e9f798d 10437
79e53945
JB
10438 /*
10439 * Algorithm gets a little messy:
7a5e4805 10440 *
79e53945
JB
10441 * - if the connector already has an assigned crtc, use it (but make
10442 * sure it's on first)
7a5e4805 10443 *
79e53945
JB
10444 * - try to find the first unused crtc that can drive this connector,
10445 * and use that if we find one
79e53945
JB
10446 */
10447
10448 /* See if we already have a CRTC for this connector */
edde3617
ML
10449 if (connector->state->crtc) {
10450 crtc = connector->state->crtc;
8261b191 10451
51fd371b 10452 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10453 if (ret)
ad3c558f 10454 goto fail;
8261b191
CW
10455
10456 /* Make sure the crtc and connector are running */
edde3617 10457 goto found;
79e53945
JB
10458 }
10459
10460 /* Find an unused one (if possible) */
70e1e0ec 10461 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10462 i++;
10463 if (!(encoder->possible_crtcs & (1 << i)))
10464 continue;
edde3617
ML
10465
10466 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10467 if (ret)
10468 goto fail;
10469
10470 if (possible_crtc->state->enable) {
10471 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10472 continue;
edde3617 10473 }
a459249c
VS
10474
10475 crtc = possible_crtc;
10476 break;
79e53945
JB
10477 }
10478
10479 /*
10480 * If we didn't find an unused CRTC, don't use any.
10481 */
10482 if (!crtc) {
7173188d 10483 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10484 goto fail;
79e53945
JB
10485 }
10486
edde3617
ML
10487found:
10488 intel_crtc = to_intel_crtc(crtc);
10489
4d02e2de
DV
10490 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10491 if (ret)
ad3c558f 10492 goto fail;
79e53945 10493
83a57153 10494 state = drm_atomic_state_alloc(dev);
edde3617
ML
10495 restore_state = drm_atomic_state_alloc(dev);
10496 if (!state || !restore_state) {
10497 ret = -ENOMEM;
10498 goto fail;
10499 }
83a57153
ACO
10500
10501 state->acquire_ctx = ctx;
edde3617 10502 restore_state->acquire_ctx = ctx;
83a57153 10503
944b0c76
ACO
10504 connector_state = drm_atomic_get_connector_state(state, connector);
10505 if (IS_ERR(connector_state)) {
10506 ret = PTR_ERR(connector_state);
10507 goto fail;
10508 }
10509
edde3617
ML
10510 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10511 if (ret)
10512 goto fail;
944b0c76 10513
4be07317
ACO
10514 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10515 if (IS_ERR(crtc_state)) {
10516 ret = PTR_ERR(crtc_state);
10517 goto fail;
10518 }
10519
49d6fa21 10520 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10521
6492711d
CW
10522 if (!mode)
10523 mode = &load_detect_mode;
79e53945 10524
d2dff872
CW
10525 /* We need a framebuffer large enough to accommodate all accesses
10526 * that the plane may generate whilst we perform load detection.
10527 * We can not rely on the fbcon either being present (we get called
10528 * during its initialisation to detect all boot displays, or it may
10529 * not even exist) or that it is large enough to satisfy the
10530 * requested mode.
10531 */
94352cf9
DV
10532 fb = mode_fits_in_fbdev(dev, mode);
10533 if (fb == NULL) {
d2dff872 10534 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10535 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10536 } else
10537 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10538 if (IS_ERR(fb)) {
d2dff872 10539 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10540 goto fail;
79e53945 10541 }
79e53945 10542
d3a40d1b
ACO
10543 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10544 if (ret)
10545 goto fail;
10546
edde3617
ML
10547 drm_framebuffer_unreference(fb);
10548
10549 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10550 if (ret)
10551 goto fail;
10552
10553 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10554 if (!ret)
10555 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10556 if (!ret)
10557 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10558 if (ret) {
10559 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10560 goto fail;
10561 }
8c7b5ccb 10562
3ba86073
ML
10563 ret = drm_atomic_commit(state);
10564 if (ret) {
6492711d 10565 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10566 goto fail;
79e53945 10567 }
edde3617
ML
10568
10569 old->restore_state = restore_state;
7173188d 10570
79e53945 10571 /* let the connector get through one full cycle before testing */
9d0498a2 10572 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10573 return true;
412b61d8 10574
ad3c558f 10575fail:
e5d958ef 10576 drm_atomic_state_free(state);
edde3617
ML
10577 drm_atomic_state_free(restore_state);
10578 restore_state = state = NULL;
83a57153 10579
51fd371b
RC
10580 if (ret == -EDEADLK) {
10581 drm_modeset_backoff(ctx);
10582 goto retry;
10583 }
10584
412b61d8 10585 return false;
79e53945
JB
10586}
10587
d2434ab7 10588void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10589 struct intel_load_detect_pipe *old,
10590 struct drm_modeset_acquire_ctx *ctx)
79e53945 10591{
d2434ab7
DV
10592 struct intel_encoder *intel_encoder =
10593 intel_attached_encoder(connector);
4ef69c7a 10594 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10595 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10596 int ret;
79e53945 10597
d2dff872 10598 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10599 connector->base.id, connector->name,
8e329a03 10600 encoder->base.id, encoder->name);
d2dff872 10601
edde3617 10602 if (!state)
0622a53c 10603 return;
79e53945 10604
edde3617
ML
10605 ret = drm_atomic_commit(state);
10606 if (ret) {
10607 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10608 drm_atomic_state_free(state);
10609 }
79e53945
JB
10610}
10611
da4a1efa 10612static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10613 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10614{
10615 struct drm_i915_private *dev_priv = dev->dev_private;
10616 u32 dpll = pipe_config->dpll_hw_state.dpll;
10617
10618 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10619 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10620 else if (HAS_PCH_SPLIT(dev))
10621 return 120000;
10622 else if (!IS_GEN2(dev))
10623 return 96000;
10624 else
10625 return 48000;
10626}
10627
79e53945 10628/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10629static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10630 struct intel_crtc_state *pipe_config)
79e53945 10631{
f1f644dc 10632 struct drm_device *dev = crtc->base.dev;
79e53945 10633 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10634 int pipe = pipe_config->cpu_transcoder;
293623f7 10635 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10636 u32 fp;
10637 intel_clock_t clock;
dccbea3b 10638 int port_clock;
da4a1efa 10639 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10640
10641 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10642 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10643 else
293623f7 10644 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10645
10646 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10647 if (IS_PINEVIEW(dev)) {
10648 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10649 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10650 } else {
10651 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10652 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10653 }
10654
a6c45cf0 10655 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10656 if (IS_PINEVIEW(dev))
10657 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10658 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10659 else
10660 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10661 DPLL_FPA01_P1_POST_DIV_SHIFT);
10662
10663 switch (dpll & DPLL_MODE_MASK) {
10664 case DPLLB_MODE_DAC_SERIAL:
10665 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10666 5 : 10;
10667 break;
10668 case DPLLB_MODE_LVDS:
10669 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10670 7 : 14;
10671 break;
10672 default:
28c97730 10673 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10674 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10675 return;
79e53945
JB
10676 }
10677
ac58c3f0 10678 if (IS_PINEVIEW(dev))
dccbea3b 10679 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10680 else
dccbea3b 10681 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10682 } else {
0fb58223 10683 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10684 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10685
10686 if (is_lvds) {
10687 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10688 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10689
10690 if (lvds & LVDS_CLKB_POWER_UP)
10691 clock.p2 = 7;
10692 else
10693 clock.p2 = 14;
79e53945
JB
10694 } else {
10695 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10696 clock.p1 = 2;
10697 else {
10698 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10699 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10700 }
10701 if (dpll & PLL_P2_DIVIDE_BY_4)
10702 clock.p2 = 4;
10703 else
10704 clock.p2 = 2;
79e53945 10705 }
da4a1efa 10706
dccbea3b 10707 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10708 }
10709
18442d08
VS
10710 /*
10711 * This value includes pixel_multiplier. We will use
241bfc38 10712 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10713 * encoder's get_config() function.
10714 */
dccbea3b 10715 pipe_config->port_clock = port_clock;
f1f644dc
JB
10716}
10717
6878da05
VS
10718int intel_dotclock_calculate(int link_freq,
10719 const struct intel_link_m_n *m_n)
f1f644dc 10720{
f1f644dc
JB
10721 /*
10722 * The calculation for the data clock is:
1041a02f 10723 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10724 * But we want to avoid losing precison if possible, so:
1041a02f 10725 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10726 *
10727 * and the link clock is simpler:
1041a02f 10728 * link_clock = (m * link_clock) / n
f1f644dc
JB
10729 */
10730
6878da05
VS
10731 if (!m_n->link_n)
10732 return 0;
f1f644dc 10733
6878da05
VS
10734 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10735}
f1f644dc 10736
18442d08 10737static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10738 struct intel_crtc_state *pipe_config)
6878da05 10739{
e3b247da 10740 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10741
18442d08
VS
10742 /* read out port_clock from the DPLL */
10743 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10744
f1f644dc 10745 /*
e3b247da
VS
10746 * In case there is an active pipe without active ports,
10747 * we may need some idea for the dotclock anyway.
10748 * Calculate one based on the FDI configuration.
79e53945 10749 */
2d112de7 10750 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10751 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10752 &pipe_config->fdi_m_n);
79e53945
JB
10753}
10754
10755/** Returns the currently programmed mode of the given pipe. */
10756struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10757 struct drm_crtc *crtc)
10758{
548f245b 10759 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10761 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10762 struct drm_display_mode *mode;
3f36b937 10763 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10764 int htot = I915_READ(HTOTAL(cpu_transcoder));
10765 int hsync = I915_READ(HSYNC(cpu_transcoder));
10766 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10767 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10768 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10769
10770 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10771 if (!mode)
10772 return NULL;
10773
3f36b937
TU
10774 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10775 if (!pipe_config) {
10776 kfree(mode);
10777 return NULL;
10778 }
10779
f1f644dc
JB
10780 /*
10781 * Construct a pipe_config sufficient for getting the clock info
10782 * back out of crtc_clock_get.
10783 *
10784 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10785 * to use a real value here instead.
10786 */
3f36b937
TU
10787 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10788 pipe_config->pixel_multiplier = 1;
10789 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10790 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10791 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10792 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10793
10794 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10795 mode->hdisplay = (htot & 0xffff) + 1;
10796 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10797 mode->hsync_start = (hsync & 0xffff) + 1;
10798 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10799 mode->vdisplay = (vtot & 0xffff) + 1;
10800 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10801 mode->vsync_start = (vsync & 0xffff) + 1;
10802 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10803
10804 drm_mode_set_name(mode);
79e53945 10805
3f36b937
TU
10806 kfree(pipe_config);
10807
79e53945
JB
10808 return mode;
10809}
10810
f047e395
CW
10811void intel_mark_busy(struct drm_device *dev)
10812{
c67a470b
PZ
10813 struct drm_i915_private *dev_priv = dev->dev_private;
10814
f62a0076
CW
10815 if (dev_priv->mm.busy)
10816 return;
10817
43694d69 10818 intel_runtime_pm_get(dev_priv);
c67a470b 10819 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10820 if (INTEL_INFO(dev)->gen >= 6)
10821 gen6_rps_busy(dev_priv);
f62a0076 10822 dev_priv->mm.busy = true;
f047e395
CW
10823}
10824
10825void intel_mark_idle(struct drm_device *dev)
652c393a 10826{
c67a470b 10827 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10828
f62a0076
CW
10829 if (!dev_priv->mm.busy)
10830 return;
10831
10832 dev_priv->mm.busy = false;
10833
3d13ef2e 10834 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10835 gen6_rps_idle(dev->dev_private);
bb4cdd53 10836
43694d69 10837 intel_runtime_pm_put(dev_priv);
652c393a
JB
10838}
10839
79e53945
JB
10840static void intel_crtc_destroy(struct drm_crtc *crtc)
10841{
10842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10843 struct drm_device *dev = crtc->dev;
10844 struct intel_unpin_work *work;
67e77c5a 10845
5e2d7afc 10846 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10847 work = intel_crtc->unpin_work;
10848 intel_crtc->unpin_work = NULL;
5e2d7afc 10849 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10850
10851 if (work) {
10852 cancel_work_sync(&work->work);
10853 kfree(work);
10854 }
79e53945
JB
10855
10856 drm_crtc_cleanup(crtc);
67e77c5a 10857
79e53945
JB
10858 kfree(intel_crtc);
10859}
10860
6b95a207
KH
10861static void intel_unpin_work_fn(struct work_struct *__work)
10862{
10863 struct intel_unpin_work *work =
10864 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10865 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10866 struct drm_device *dev = crtc->base.dev;
10867 struct drm_plane *primary = crtc->base.primary;
6b95a207 10868
b4a98e57 10869 mutex_lock(&dev->struct_mutex);
3465c580 10870 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10871 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10872
f06cc1b9 10873 if (work->flip_queued_req)
146d84f0 10874 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10875 mutex_unlock(&dev->struct_mutex);
10876
a9ff8714 10877 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10878 intel_fbc_post_update(crtc);
89ed88ba 10879 drm_framebuffer_unreference(work->old_fb);
f99d7069 10880
a9ff8714
VS
10881 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10882 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10883
6b95a207
KH
10884 kfree(work);
10885}
10886
1afe3e9d 10887static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10888 struct drm_crtc *crtc)
6b95a207 10889{
6b95a207
KH
10890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10891 struct intel_unpin_work *work;
6b95a207
KH
10892 unsigned long flags;
10893
10894 /* Ignore early vblank irqs */
10895 if (intel_crtc == NULL)
10896 return;
10897
f326038a
DV
10898 /*
10899 * This is called both by irq handlers and the reset code (to complete
10900 * lost pageflips) so needs the full irqsave spinlocks.
10901 */
6b95a207
KH
10902 spin_lock_irqsave(&dev->event_lock, flags);
10903 work = intel_crtc->unpin_work;
e7d841ca
CW
10904
10905 /* Ensure we don't miss a work->pending update ... */
10906 smp_rmb();
10907
10908 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10909 spin_unlock_irqrestore(&dev->event_lock, flags);
10910 return;
10911 }
10912
d6bbafa1 10913 page_flip_completed(intel_crtc);
0af7e4df 10914
6b95a207 10915 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10916}
10917
1afe3e9d
JB
10918void intel_finish_page_flip(struct drm_device *dev, int pipe)
10919{
fbee40df 10920 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10921 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10922
49b14a5c 10923 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10924}
10925
10926void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10927{
fbee40df 10928 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10929 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10930
49b14a5c 10931 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10932}
10933
75f7f3ec
VS
10934/* Is 'a' after or equal to 'b'? */
10935static bool g4x_flip_count_after_eq(u32 a, u32 b)
10936{
10937 return !((a - b) & 0x80000000);
10938}
10939
10940static bool page_flip_finished(struct intel_crtc *crtc)
10941{
10942 struct drm_device *dev = crtc->base.dev;
10943 struct drm_i915_private *dev_priv = dev->dev_private;
c19ae989 10944 unsigned reset_counter;
75f7f3ec 10945
c19ae989 10946 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb 10947 if (crtc->reset_counter != reset_counter)
bdfa7542
VS
10948 return true;
10949
75f7f3ec
VS
10950 /*
10951 * The relevant registers doen't exist on pre-ctg.
10952 * As the flip done interrupt doesn't trigger for mmio
10953 * flips on gmch platforms, a flip count check isn't
10954 * really needed there. But since ctg has the registers,
10955 * include it in the check anyway.
10956 */
10957 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10958 return true;
10959
e8861675
ML
10960 /*
10961 * BDW signals flip done immediately if the plane
10962 * is disabled, even if the plane enable is already
10963 * armed to occur at the next vblank :(
10964 */
10965
75f7f3ec
VS
10966 /*
10967 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10968 * used the same base address. In that case the mmio flip might
10969 * have completed, but the CS hasn't even executed the flip yet.
10970 *
10971 * A flip count check isn't enough as the CS might have updated
10972 * the base address just after start of vblank, but before we
10973 * managed to process the interrupt. This means we'd complete the
10974 * CS flip too soon.
10975 *
10976 * Combining both checks should get us a good enough result. It may
10977 * still happen that the CS flip has been executed, but has not
10978 * yet actually completed. But in case the base address is the same
10979 * anyway, we don't really care.
10980 */
10981 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10982 crtc->unpin_work->gtt_offset &&
fd8f507c 10983 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10984 crtc->unpin_work->flip_count);
10985}
10986
6b95a207
KH
10987void intel_prepare_page_flip(struct drm_device *dev, int plane)
10988{
fbee40df 10989 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10990 struct intel_crtc *intel_crtc =
10991 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10992 unsigned long flags;
10993
f326038a
DV
10994
10995 /*
10996 * This is called both by irq handlers and the reset code (to complete
10997 * lost pageflips) so needs the full irqsave spinlocks.
10998 *
10999 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11000 * generate a page-flip completion irq, i.e. every modeset
11001 * is also accompanied by a spurious intel_prepare_page_flip().
11002 */
6b95a207 11003 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11004 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11005 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11006 spin_unlock_irqrestore(&dev->event_lock, flags);
11007}
11008
6042639c 11009static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11010{
11011 /* Ensure that the work item is consistent when activating it ... */
11012 smp_wmb();
6042639c 11013 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11014 /* and that it is marked active as soon as the irq could fire. */
11015 smp_wmb();
11016}
11017
8c9f3aaf
JB
11018static int intel_gen2_queue_flip(struct drm_device *dev,
11019 struct drm_crtc *crtc,
11020 struct drm_framebuffer *fb,
ed8d1975 11021 struct drm_i915_gem_object *obj,
6258fbe2 11022 struct drm_i915_gem_request *req,
ed8d1975 11023 uint32_t flags)
8c9f3aaf 11024{
4a570db5 11025 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 11026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11027 u32 flip_mask;
11028 int ret;
11029
5fb9de1a 11030 ret = intel_ring_begin(req, 6);
8c9f3aaf 11031 if (ret)
4fa62c89 11032 return ret;
8c9f3aaf
JB
11033
11034 /* Can't queue multiple flips, so wait for the previous
11035 * one to finish before executing the next.
11036 */
11037 if (intel_crtc->plane)
11038 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11039 else
11040 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11041 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11042 intel_ring_emit(engine, MI_NOOP);
11043 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11044 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11045 intel_ring_emit(engine, fb->pitches[0]);
11046 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11047 intel_ring_emit(engine, 0); /* aux display base address, unused */
e7d841ca 11048
6042639c 11049 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11050 return 0;
8c9f3aaf
JB
11051}
11052
11053static int intel_gen3_queue_flip(struct drm_device *dev,
11054 struct drm_crtc *crtc,
11055 struct drm_framebuffer *fb,
ed8d1975 11056 struct drm_i915_gem_object *obj,
6258fbe2 11057 struct drm_i915_gem_request *req,
ed8d1975 11058 uint32_t flags)
8c9f3aaf 11059{
4a570db5 11060 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 11061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11062 u32 flip_mask;
11063 int ret;
11064
5fb9de1a 11065 ret = intel_ring_begin(req, 6);
8c9f3aaf 11066 if (ret)
4fa62c89 11067 return ret;
8c9f3aaf
JB
11068
11069 if (intel_crtc->plane)
11070 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11071 else
11072 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11073 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11074 intel_ring_emit(engine, MI_NOOP);
11075 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
6d90c952 11076 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11077 intel_ring_emit(engine, fb->pitches[0]);
11078 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11079 intel_ring_emit(engine, MI_NOOP);
6d90c952 11080
6042639c 11081 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11082 return 0;
8c9f3aaf
JB
11083}
11084
11085static int intel_gen4_queue_flip(struct drm_device *dev,
11086 struct drm_crtc *crtc,
11087 struct drm_framebuffer *fb,
ed8d1975 11088 struct drm_i915_gem_object *obj,
6258fbe2 11089 struct drm_i915_gem_request *req,
ed8d1975 11090 uint32_t flags)
8c9f3aaf 11091{
4a570db5 11092 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11093 struct drm_i915_private *dev_priv = dev->dev_private;
11094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11095 uint32_t pf, pipesrc;
11096 int ret;
11097
5fb9de1a 11098 ret = intel_ring_begin(req, 4);
8c9f3aaf 11099 if (ret)
4fa62c89 11100 return ret;
8c9f3aaf
JB
11101
11102 /* i965+ uses the linear or tiled offsets from the
11103 * Display Registers (which do not change across a page-flip)
11104 * so we need only reprogram the base address.
11105 */
e2f80391 11106 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11107 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11108 intel_ring_emit(engine, fb->pitches[0]);
11109 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
c2c75131 11110 obj->tiling_mode);
8c9f3aaf
JB
11111
11112 /* XXX Enabling the panel-fitter across page-flip is so far
11113 * untested on non-native modes, so ignore it for now.
11114 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11115 */
11116 pf = 0;
11117 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11118 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11119
6042639c 11120 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11121 return 0;
8c9f3aaf
JB
11122}
11123
11124static int intel_gen6_queue_flip(struct drm_device *dev,
11125 struct drm_crtc *crtc,
11126 struct drm_framebuffer *fb,
ed8d1975 11127 struct drm_i915_gem_object *obj,
6258fbe2 11128 struct drm_i915_gem_request *req,
ed8d1975 11129 uint32_t flags)
8c9f3aaf 11130{
4a570db5 11131 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11132 struct drm_i915_private *dev_priv = dev->dev_private;
11133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11134 uint32_t pf, pipesrc;
11135 int ret;
11136
5fb9de1a 11137 ret = intel_ring_begin(req, 4);
8c9f3aaf 11138 if (ret)
4fa62c89 11139 return ret;
8c9f3aaf 11140
e2f80391 11141 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11142 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11143 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11144 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11145
dc257cf1
DV
11146 /* Contrary to the suggestions in the documentation,
11147 * "Enable Panel Fitter" does not seem to be required when page
11148 * flipping with a non-native mode, and worse causes a normal
11149 * modeset to fail.
11150 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11151 */
11152 pf = 0;
8c9f3aaf 11153 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11154 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11155
6042639c 11156 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11157 return 0;
8c9f3aaf
JB
11158}
11159
7c9017e5
JB
11160static int intel_gen7_queue_flip(struct drm_device *dev,
11161 struct drm_crtc *crtc,
11162 struct drm_framebuffer *fb,
ed8d1975 11163 struct drm_i915_gem_object *obj,
6258fbe2 11164 struct drm_i915_gem_request *req,
ed8d1975 11165 uint32_t flags)
7c9017e5 11166{
4a570db5 11167 struct intel_engine_cs *engine = req->engine;
7c9017e5 11168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11169 uint32_t plane_bit = 0;
ffe74d75
CW
11170 int len, ret;
11171
eba905b2 11172 switch (intel_crtc->plane) {
cb05d8de
DV
11173 case PLANE_A:
11174 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11175 break;
11176 case PLANE_B:
11177 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11178 break;
11179 case PLANE_C:
11180 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11181 break;
11182 default:
11183 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11184 return -ENODEV;
cb05d8de
DV
11185 }
11186
ffe74d75 11187 len = 4;
e2f80391 11188 if (engine->id == RCS) {
ffe74d75 11189 len += 6;
f476828a
DL
11190 /*
11191 * On Gen 8, SRM is now taking an extra dword to accommodate
11192 * 48bits addresses, and we need a NOOP for the batch size to
11193 * stay even.
11194 */
11195 if (IS_GEN8(dev))
11196 len += 2;
11197 }
ffe74d75 11198
f66fab8e
VS
11199 /*
11200 * BSpec MI_DISPLAY_FLIP for IVB:
11201 * "The full packet must be contained within the same cache line."
11202 *
11203 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11204 * cacheline, if we ever start emitting more commands before
11205 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11206 * then do the cacheline alignment, and finally emit the
11207 * MI_DISPLAY_FLIP.
11208 */
bba09b12 11209 ret = intel_ring_cacheline_align(req);
f66fab8e 11210 if (ret)
4fa62c89 11211 return ret;
f66fab8e 11212
5fb9de1a 11213 ret = intel_ring_begin(req, len);
7c9017e5 11214 if (ret)
4fa62c89 11215 return ret;
7c9017e5 11216
ffe74d75
CW
11217 /* Unmask the flip-done completion message. Note that the bspec says that
11218 * we should do this for both the BCS and RCS, and that we must not unmask
11219 * more than one flip event at any time (or ensure that one flip message
11220 * can be sent by waiting for flip-done prior to queueing new flips).
11221 * Experimentation says that BCS works despite DERRMR masking all
11222 * flip-done completion events and that unmasking all planes at once
11223 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11224 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11225 */
e2f80391
TU
11226 if (engine->id == RCS) {
11227 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11228 intel_ring_emit_reg(engine, DERRMR);
11229 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11230 DERRMR_PIPEB_PRI_FLIP_DONE |
11231 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11232 if (IS_GEN8(dev))
e2f80391 11233 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11234 MI_SRM_LRM_GLOBAL_GTT);
11235 else
e2f80391 11236 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
f476828a 11237 MI_SRM_LRM_GLOBAL_GTT);
e2f80391
TU
11238 intel_ring_emit_reg(engine, DERRMR);
11239 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
f476828a 11240 if (IS_GEN8(dev)) {
e2f80391
TU
11241 intel_ring_emit(engine, 0);
11242 intel_ring_emit(engine, MI_NOOP);
f476828a 11243 }
ffe74d75
CW
11244 }
11245
e2f80391
TU
11246 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11247 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11248 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11249 intel_ring_emit(engine, (MI_NOOP));
e7d841ca 11250
6042639c 11251 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11252 return 0;
7c9017e5
JB
11253}
11254
0bc40be8 11255static bool use_mmio_flip(struct intel_engine_cs *engine,
84c33a64
SG
11256 struct drm_i915_gem_object *obj)
11257{
11258 /*
11259 * This is not being used for older platforms, because
11260 * non-availability of flip done interrupt forces us to use
11261 * CS flips. Older platforms derive flip done using some clever
11262 * tricks involving the flip_pending status bits and vblank irqs.
11263 * So using MMIO flips there would disrupt this mechanism.
11264 */
11265
0bc40be8 11266 if (engine == NULL)
8e09bf83
CW
11267 return true;
11268
0bc40be8 11269 if (INTEL_INFO(engine->dev)->gen < 5)
84c33a64
SG
11270 return false;
11271
11272 if (i915.use_mmio_flip < 0)
11273 return false;
11274 else if (i915.use_mmio_flip > 0)
11275 return true;
14bf993e
OM
11276 else if (i915.enable_execlists)
11277 return true;
fd8e058a
AG
11278 else if (obj->base.dma_buf &&
11279 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11280 false))
11281 return true;
84c33a64 11282 else
666796da 11283 return engine != i915_gem_request_get_engine(obj->last_write_req);
84c33a64
SG
11284}
11285
6042639c 11286static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11287 unsigned int rotation,
6042639c 11288 struct intel_unpin_work *work)
ff944564
DL
11289{
11290 struct drm_device *dev = intel_crtc->base.dev;
11291 struct drm_i915_private *dev_priv = dev->dev_private;
11292 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11293 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11294 u32 ctl, stride, tile_height;
ff944564
DL
11295
11296 ctl = I915_READ(PLANE_CTL(pipe, 0));
11297 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11298 switch (fb->modifier[0]) {
11299 case DRM_FORMAT_MOD_NONE:
11300 break;
11301 case I915_FORMAT_MOD_X_TILED:
ff944564 11302 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11303 break;
11304 case I915_FORMAT_MOD_Y_TILED:
11305 ctl |= PLANE_CTL_TILED_Y;
11306 break;
11307 case I915_FORMAT_MOD_Yf_TILED:
11308 ctl |= PLANE_CTL_TILED_YF;
11309 break;
11310 default:
11311 MISSING_CASE(fb->modifier[0]);
11312 }
ff944564
DL
11313
11314 /*
11315 * The stride is either expressed as a multiple of 64 bytes chunks for
11316 * linear buffers or in number of tiles for tiled buffers.
11317 */
86efe24a
TU
11318 if (intel_rotation_90_or_270(rotation)) {
11319 /* stride = Surface height in tiles */
832be82f 11320 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11321 stride = DIV_ROUND_UP(fb->height, tile_height);
11322 } else {
11323 stride = fb->pitches[0] /
7b49f948
VS
11324 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11325 fb->pixel_format);
86efe24a 11326 }
ff944564
DL
11327
11328 /*
11329 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11330 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11331 */
11332 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11333 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11334
6042639c 11335 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11336 POSTING_READ(PLANE_SURF(pipe, 0));
11337}
11338
6042639c
CW
11339static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11340 struct intel_unpin_work *work)
84c33a64
SG
11341{
11342 struct drm_device *dev = intel_crtc->base.dev;
11343 struct drm_i915_private *dev_priv = dev->dev_private;
11344 struct intel_framebuffer *intel_fb =
11345 to_intel_framebuffer(intel_crtc->base.primary->fb);
11346 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11347 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11348 u32 dspcntr;
84c33a64 11349
84c33a64
SG
11350 dspcntr = I915_READ(reg);
11351
c5d97472
DL
11352 if (obj->tiling_mode != I915_TILING_NONE)
11353 dspcntr |= DISPPLANE_TILED;
11354 else
11355 dspcntr &= ~DISPPLANE_TILED;
11356
84c33a64
SG
11357 I915_WRITE(reg, dspcntr);
11358
6042639c 11359 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11360 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11361}
11362
11363/*
11364 * XXX: This is the temporary way to update the plane registers until we get
11365 * around to using the usual plane update functions for MMIO flips
11366 */
6042639c 11367static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11368{
6042639c
CW
11369 struct intel_crtc *crtc = mmio_flip->crtc;
11370 struct intel_unpin_work *work;
11371
11372 spin_lock_irq(&crtc->base.dev->event_lock);
11373 work = crtc->unpin_work;
11374 spin_unlock_irq(&crtc->base.dev->event_lock);
11375 if (work == NULL)
11376 return;
ff944564 11377
6042639c 11378 intel_mark_page_flip_active(work);
ff944564 11379
6042639c 11380 intel_pipe_update_start(crtc);
ff944564 11381
6042639c 11382 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11383 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11384 else
11385 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11386 ilk_do_mmio_flip(crtc, work);
ff944564 11387
6042639c 11388 intel_pipe_update_end(crtc);
84c33a64
SG
11389}
11390
9362c7c5 11391static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11392{
b2cfe0ab
CW
11393 struct intel_mmio_flip *mmio_flip =
11394 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11395 struct intel_framebuffer *intel_fb =
11396 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11397 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11398
6042639c 11399 if (mmio_flip->req) {
eed29a5b 11400 WARN_ON(__i915_wait_request(mmio_flip->req,
bcafc4e3
CW
11401 false, NULL,
11402 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11403 i915_gem_request_unreference__unlocked(mmio_flip->req);
11404 }
84c33a64 11405
fd8e058a
AG
11406 /* For framebuffer backed by dmabuf, wait for fence */
11407 if (obj->base.dma_buf)
11408 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11409 false, false,
11410 MAX_SCHEDULE_TIMEOUT) < 0);
11411
6042639c 11412 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11413 kfree(mmio_flip);
84c33a64
SG
11414}
11415
11416static int intel_queue_mmio_flip(struct drm_device *dev,
11417 struct drm_crtc *crtc,
86efe24a 11418 struct drm_i915_gem_object *obj)
84c33a64 11419{
b2cfe0ab
CW
11420 struct intel_mmio_flip *mmio_flip;
11421
11422 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11423 if (mmio_flip == NULL)
11424 return -ENOMEM;
84c33a64 11425
bcafc4e3 11426 mmio_flip->i915 = to_i915(dev);
eed29a5b 11427 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11428 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11429 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11430
b2cfe0ab
CW
11431 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11432 schedule_work(&mmio_flip->work);
84c33a64 11433
84c33a64
SG
11434 return 0;
11435}
11436
8c9f3aaf
JB
11437static int intel_default_queue_flip(struct drm_device *dev,
11438 struct drm_crtc *crtc,
11439 struct drm_framebuffer *fb,
ed8d1975 11440 struct drm_i915_gem_object *obj,
6258fbe2 11441 struct drm_i915_gem_request *req,
ed8d1975 11442 uint32_t flags)
8c9f3aaf
JB
11443{
11444 return -ENODEV;
11445}
11446
d6bbafa1
CW
11447static bool __intel_pageflip_stall_check(struct drm_device *dev,
11448 struct drm_crtc *crtc)
11449{
11450 struct drm_i915_private *dev_priv = dev->dev_private;
11451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11452 struct intel_unpin_work *work = intel_crtc->unpin_work;
11453 u32 addr;
11454
11455 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11456 return true;
11457
908565c2
CW
11458 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11459 return false;
11460
d6bbafa1
CW
11461 if (!work->enable_stall_check)
11462 return false;
11463
11464 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11465 if (work->flip_queued_req &&
11466 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11467 return false;
11468
1e3feefd 11469 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11470 }
11471
1e3feefd 11472 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11473 return false;
11474
11475 /* Potential stall - if we see that the flip has happened,
11476 * assume a missed interrupt. */
11477 if (INTEL_INFO(dev)->gen >= 4)
11478 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11479 else
11480 addr = I915_READ(DSPADDR(intel_crtc->plane));
11481
11482 /* There is a potential issue here with a false positive after a flip
11483 * to the same address. We could address this by checking for a
11484 * non-incrementing frame counter.
11485 */
11486 return addr == work->gtt_offset;
11487}
11488
11489void intel_check_page_flip(struct drm_device *dev, int pipe)
11490{
11491 struct drm_i915_private *dev_priv = dev->dev_private;
11492 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11494 struct intel_unpin_work *work;
f326038a 11495
6c51d46f 11496 WARN_ON(!in_interrupt());
d6bbafa1
CW
11497
11498 if (crtc == NULL)
11499 return;
11500
f326038a 11501 spin_lock(&dev->event_lock);
6ad790c0
CW
11502 work = intel_crtc->unpin_work;
11503 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11504 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11505 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11506 page_flip_completed(intel_crtc);
6ad790c0 11507 work = NULL;
d6bbafa1 11508 }
6ad790c0
CW
11509 if (work != NULL &&
11510 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11511 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11512 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11513}
11514
6b95a207
KH
11515static int intel_crtc_page_flip(struct drm_crtc *crtc,
11516 struct drm_framebuffer *fb,
ed8d1975
KP
11517 struct drm_pending_vblank_event *event,
11518 uint32_t page_flip_flags)
6b95a207
KH
11519{
11520 struct drm_device *dev = crtc->dev;
11521 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11522 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11523 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11525 struct drm_plane *primary = crtc->primary;
a071fa00 11526 enum pipe pipe = intel_crtc->pipe;
6b95a207 11527 struct intel_unpin_work *work;
e2f80391 11528 struct intel_engine_cs *engine;
cf5d8a46 11529 bool mmio_flip;
91af127f 11530 struct drm_i915_gem_request *request = NULL;
52e68630 11531 int ret;
6b95a207 11532
2ff8fde1
MR
11533 /*
11534 * drm_mode_page_flip_ioctl() should already catch this, but double
11535 * check to be safe. In the future we may enable pageflipping from
11536 * a disabled primary plane.
11537 */
11538 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11539 return -EBUSY;
11540
e6a595d2 11541 /* Can't change pixel format via MI display flips. */
f4510a27 11542 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11543 return -EINVAL;
11544
11545 /*
11546 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11547 * Note that pitch changes could also affect these register.
11548 */
11549 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11550 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11551 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11552 return -EINVAL;
11553
f900db47
CW
11554 if (i915_terminally_wedged(&dev_priv->gpu_error))
11555 goto out_hang;
11556
b14c5679 11557 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11558 if (work == NULL)
11559 return -ENOMEM;
11560
6b95a207 11561 work->event = event;
b4a98e57 11562 work->crtc = crtc;
ab8d6675 11563 work->old_fb = old_fb;
6b95a207
KH
11564 INIT_WORK(&work->work, intel_unpin_work_fn);
11565
87b6b101 11566 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11567 if (ret)
11568 goto free_work;
11569
6b95a207 11570 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11571 spin_lock_irq(&dev->event_lock);
6b95a207 11572 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11573 /* Before declaring the flip queue wedged, check if
11574 * the hardware completed the operation behind our backs.
11575 */
11576 if (__intel_pageflip_stall_check(dev, crtc)) {
11577 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11578 page_flip_completed(intel_crtc);
11579 } else {
11580 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11581 spin_unlock_irq(&dev->event_lock);
468f0b44 11582
d6bbafa1
CW
11583 drm_crtc_vblank_put(crtc);
11584 kfree(work);
11585 return -EBUSY;
11586 }
6b95a207
KH
11587 }
11588 intel_crtc->unpin_work = work;
5e2d7afc 11589 spin_unlock_irq(&dev->event_lock);
6b95a207 11590
b4a98e57
CW
11591 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11592 flush_workqueue(dev_priv->wq);
11593
75dfca80 11594 /* Reference the objects for the scheduled work. */
ab8d6675 11595 drm_framebuffer_reference(work->old_fb);
05394f39 11596 drm_gem_object_reference(&obj->base);
6b95a207 11597
f4510a27 11598 crtc->primary->fb = fb;
afd65eb4 11599 update_state_fb(crtc->primary);
e8216e50 11600 intel_fbc_pre_update(intel_crtc);
1ed1f968 11601
e1f99ce6 11602 work->pending_flip_obj = obj;
e1f99ce6 11603
89ed88ba
CW
11604 ret = i915_mutex_lock_interruptible(dev);
11605 if (ret)
11606 goto cleanup;
11607
c19ae989 11608 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb
CW
11609 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11610 ret = -EIO;
11611 goto cleanup;
11612 }
11613
11614 atomic_inc(&intel_crtc->unpin_work_count);
e1f99ce6 11615
75f7f3ec 11616 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11617 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11618
666a4537 11619 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4a570db5 11620 engine = &dev_priv->engine[BCS];
ab8d6675 11621 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83 11622 /* vlv: DISPLAY_FLIP fails to change tiling */
e2f80391 11623 engine = NULL;
48bf5b2d 11624 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
4a570db5 11625 engine = &dev_priv->engine[BCS];
4fa62c89 11626 } else if (INTEL_INFO(dev)->gen >= 7) {
666796da 11627 engine = i915_gem_request_get_engine(obj->last_write_req);
e2f80391 11628 if (engine == NULL || engine->id != RCS)
4a570db5 11629 engine = &dev_priv->engine[BCS];
4fa62c89 11630 } else {
4a570db5 11631 engine = &dev_priv->engine[RCS];
4fa62c89
VS
11632 }
11633
e2f80391 11634 mmio_flip = use_mmio_flip(engine, obj);
cf5d8a46
CW
11635
11636 /* When using CS flips, we want to emit semaphores between rings.
11637 * However, when using mmio flips we will create a task to do the
11638 * synchronisation, so all we want here is to pin the framebuffer
11639 * into the display plane and skip any waits.
11640 */
7580d774 11641 if (!mmio_flip) {
e2f80391 11642 ret = i915_gem_object_sync(obj, engine, &request);
7580d774
ML
11643 if (ret)
11644 goto cleanup_pending;
11645 }
11646
3465c580 11647 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11648 if (ret)
11649 goto cleanup_pending;
6b95a207 11650
dedf278c
TU
11651 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11652 obj, 0);
11653 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11654
cf5d8a46 11655 if (mmio_flip) {
86efe24a 11656 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11657 if (ret)
11658 goto cleanup_unpin;
11659
f06cc1b9
JH
11660 i915_gem_request_assign(&work->flip_queued_req,
11661 obj->last_write_req);
d6bbafa1 11662 } else {
6258fbe2 11663 if (!request) {
e2f80391 11664 request = i915_gem_request_alloc(engine, NULL);
26827088
DG
11665 if (IS_ERR(request)) {
11666 ret = PTR_ERR(request);
6258fbe2 11667 goto cleanup_unpin;
26827088 11668 }
6258fbe2
JH
11669 }
11670
11671 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11672 page_flip_flags);
11673 if (ret)
11674 goto cleanup_unpin;
11675
6258fbe2 11676 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11677 }
11678
91af127f 11679 if (request)
75289874 11680 i915_add_request_no_flush(request);
91af127f 11681
1e3feefd 11682 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11683 work->enable_stall_check = true;
4fa62c89 11684
ab8d6675 11685 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11686 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11687 mutex_unlock(&dev->struct_mutex);
a071fa00 11688
a9ff8714
VS
11689 intel_frontbuffer_flip_prepare(dev,
11690 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11691
e5510fac
JB
11692 trace_i915_flip_request(intel_crtc->plane, obj);
11693
6b95a207 11694 return 0;
96b099fd 11695
4fa62c89 11696cleanup_unpin:
3465c580 11697 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11698cleanup_pending:
0aa498d5 11699 if (!IS_ERR_OR_NULL(request))
aa9b7810 11700 i915_add_request_no_flush(request);
b4a98e57 11701 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11702 mutex_unlock(&dev->struct_mutex);
11703cleanup:
f4510a27 11704 crtc->primary->fb = old_fb;
afd65eb4 11705 update_state_fb(crtc->primary);
89ed88ba
CW
11706
11707 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11708 drm_framebuffer_unreference(work->old_fb);
96b099fd 11709
5e2d7afc 11710 spin_lock_irq(&dev->event_lock);
96b099fd 11711 intel_crtc->unpin_work = NULL;
5e2d7afc 11712 spin_unlock_irq(&dev->event_lock);
96b099fd 11713
87b6b101 11714 drm_crtc_vblank_put(crtc);
7317c75e 11715free_work:
96b099fd
CW
11716 kfree(work);
11717
f900db47 11718 if (ret == -EIO) {
02e0efb5
ML
11719 struct drm_atomic_state *state;
11720 struct drm_plane_state *plane_state;
11721
f900db47 11722out_hang:
02e0efb5
ML
11723 state = drm_atomic_state_alloc(dev);
11724 if (!state)
11725 return -ENOMEM;
11726 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11727
11728retry:
11729 plane_state = drm_atomic_get_plane_state(state, primary);
11730 ret = PTR_ERR_OR_ZERO(plane_state);
11731 if (!ret) {
11732 drm_atomic_set_fb_for_plane(plane_state, fb);
11733
11734 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11735 if (!ret)
11736 ret = drm_atomic_commit(state);
11737 }
11738
11739 if (ret == -EDEADLK) {
11740 drm_modeset_backoff(state->acquire_ctx);
11741 drm_atomic_state_clear(state);
11742 goto retry;
11743 }
11744
11745 if (ret)
11746 drm_atomic_state_free(state);
11747
f0d3dad3 11748 if (ret == 0 && event) {
5e2d7afc 11749 spin_lock_irq(&dev->event_lock);
560ce1dc 11750 drm_crtc_send_vblank_event(crtc, event);
5e2d7afc 11751 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11752 }
f900db47 11753 }
96b099fd 11754 return ret;
6b95a207
KH
11755}
11756
da20eabd
ML
11757
11758/**
11759 * intel_wm_need_update - Check whether watermarks need updating
11760 * @plane: drm plane
11761 * @state: new plane state
11762 *
11763 * Check current plane state versus the new one to determine whether
11764 * watermarks need to be recalculated.
11765 *
11766 * Returns true or false.
11767 */
11768static bool intel_wm_need_update(struct drm_plane *plane,
11769 struct drm_plane_state *state)
11770{
d21fbe87
MR
11771 struct intel_plane_state *new = to_intel_plane_state(state);
11772 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11773
11774 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11775 if (new->visible != cur->visible)
11776 return true;
11777
11778 if (!cur->base.fb || !new->base.fb)
11779 return false;
11780
11781 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11782 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11783 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11784 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11785 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11786 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11787 return true;
7809e5ae 11788
2791a16c 11789 return false;
7809e5ae
MR
11790}
11791
d21fbe87
MR
11792static bool needs_scaling(struct intel_plane_state *state)
11793{
11794 int src_w = drm_rect_width(&state->src) >> 16;
11795 int src_h = drm_rect_height(&state->src) >> 16;
11796 int dst_w = drm_rect_width(&state->dst);
11797 int dst_h = drm_rect_height(&state->dst);
11798
11799 return (src_w != dst_w || src_h != dst_h);
11800}
11801
da20eabd
ML
11802int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11803 struct drm_plane_state *plane_state)
11804{
ab1d3a0e 11805 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11806 struct drm_crtc *crtc = crtc_state->crtc;
11807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11808 struct drm_plane *plane = plane_state->plane;
11809 struct drm_device *dev = crtc->dev;
ed4a6a7c 11810 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11811 struct intel_plane_state *old_plane_state =
11812 to_intel_plane_state(plane->state);
11813 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11814 bool mode_changed = needs_modeset(crtc_state);
11815 bool was_crtc_enabled = crtc->state->active;
11816 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11817 bool turn_off, turn_on, visible, was_visible;
11818 struct drm_framebuffer *fb = plane_state->fb;
11819
11820 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11821 plane->type != DRM_PLANE_TYPE_CURSOR) {
11822 ret = skl_update_scaler_plane(
11823 to_intel_crtc_state(crtc_state),
11824 to_intel_plane_state(plane_state));
11825 if (ret)
11826 return ret;
11827 }
11828
da20eabd
ML
11829 was_visible = old_plane_state->visible;
11830 visible = to_intel_plane_state(plane_state)->visible;
11831
11832 if (!was_crtc_enabled && WARN_ON(was_visible))
11833 was_visible = false;
11834
35c08f43
ML
11835 /*
11836 * Visibility is calculated as if the crtc was on, but
11837 * after scaler setup everything depends on it being off
11838 * when the crtc isn't active.
11839 */
11840 if (!is_crtc_enabled)
11841 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11842
11843 if (!was_visible && !visible)
11844 return 0;
11845
e8861675
ML
11846 if (fb != old_plane_state->base.fb)
11847 pipe_config->fb_changed = true;
11848
da20eabd
ML
11849 turn_off = was_visible && (!visible || mode_changed);
11850 turn_on = visible && (!was_visible || mode_changed);
11851
11852 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11853 plane->base.id, fb ? fb->base.id : -1);
11854
11855 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11856 plane->base.id, was_visible, visible,
11857 turn_off, turn_on, mode_changed);
11858
caed361d
VS
11859 if (turn_on) {
11860 pipe_config->update_wm_pre = true;
11861
11862 /* must disable cxsr around plane enable/disable */
11863 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11864 pipe_config->disable_cxsr = true;
11865 } else if (turn_off) {
11866 pipe_config->update_wm_post = true;
92826fcd 11867
852eb00d 11868 /* must disable cxsr around plane enable/disable */
e8861675 11869 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11870 pipe_config->disable_cxsr = true;
852eb00d 11871 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
11872 /* FIXME bollocks */
11873 pipe_config->update_wm_pre = true;
11874 pipe_config->update_wm_post = true;
852eb00d 11875 }
da20eabd 11876
ed4a6a7c 11877 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
11878 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11879 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
11880 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11881
8be6ca85 11882 if (visible || was_visible)
cd202f69 11883 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 11884
31ae71fc
ML
11885 /*
11886 * WaCxSRDisabledForSpriteScaling:ivb
11887 *
11888 * cstate->update_wm was already set above, so this flag will
11889 * take effect when we commit and program watermarks.
11890 */
11891 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11892 needs_scaling(to_intel_plane_state(plane_state)) &&
11893 !needs_scaling(old_plane_state))
11894 pipe_config->disable_lp_wm = true;
d21fbe87 11895
da20eabd
ML
11896 return 0;
11897}
11898
6d3a1ce7
ML
11899static bool encoders_cloneable(const struct intel_encoder *a,
11900 const struct intel_encoder *b)
11901{
11902 /* masks could be asymmetric, so check both ways */
11903 return a == b || (a->cloneable & (1 << b->type) &&
11904 b->cloneable & (1 << a->type));
11905}
11906
11907static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11908 struct intel_crtc *crtc,
11909 struct intel_encoder *encoder)
11910{
11911 struct intel_encoder *source_encoder;
11912 struct drm_connector *connector;
11913 struct drm_connector_state *connector_state;
11914 int i;
11915
11916 for_each_connector_in_state(state, connector, connector_state, i) {
11917 if (connector_state->crtc != &crtc->base)
11918 continue;
11919
11920 source_encoder =
11921 to_intel_encoder(connector_state->best_encoder);
11922 if (!encoders_cloneable(encoder, source_encoder))
11923 return false;
11924 }
11925
11926 return true;
11927}
11928
11929static bool check_encoder_cloning(struct drm_atomic_state *state,
11930 struct intel_crtc *crtc)
11931{
11932 struct intel_encoder *encoder;
11933 struct drm_connector *connector;
11934 struct drm_connector_state *connector_state;
11935 int i;
11936
11937 for_each_connector_in_state(state, connector, connector_state, i) {
11938 if (connector_state->crtc != &crtc->base)
11939 continue;
11940
11941 encoder = to_intel_encoder(connector_state->best_encoder);
11942 if (!check_single_encoder_cloning(state, crtc, encoder))
11943 return false;
11944 }
11945
11946 return true;
11947}
11948
11949static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11950 struct drm_crtc_state *crtc_state)
11951{
cf5a15be 11952 struct drm_device *dev = crtc->dev;
ad421372 11953 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11955 struct intel_crtc_state *pipe_config =
11956 to_intel_crtc_state(crtc_state);
6d3a1ce7 11957 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11958 int ret;
6d3a1ce7
ML
11959 bool mode_changed = needs_modeset(crtc_state);
11960
11961 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11962 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11963 return -EINVAL;
11964 }
11965
852eb00d 11966 if (mode_changed && !crtc_state->active)
caed361d 11967 pipe_config->update_wm_post = true;
eddfcbcd 11968
ad421372
ML
11969 if (mode_changed && crtc_state->enable &&
11970 dev_priv->display.crtc_compute_clock &&
8106ddbd 11971 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
11972 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11973 pipe_config);
11974 if (ret)
11975 return ret;
11976 }
11977
82cf435b
LL
11978 if (crtc_state->color_mgmt_changed) {
11979 ret = intel_color_check(crtc, crtc_state);
11980 if (ret)
11981 return ret;
11982 }
11983
e435d6e5 11984 ret = 0;
86c8bbbe 11985 if (dev_priv->display.compute_pipe_wm) {
e3bddded 11986 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
11987 if (ret) {
11988 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11989 return ret;
11990 }
11991 }
11992
11993 if (dev_priv->display.compute_intermediate_wm &&
11994 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11995 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11996 return 0;
11997
11998 /*
11999 * Calculate 'intermediate' watermarks that satisfy both the
12000 * old state and the new state. We can program these
12001 * immediately.
12002 */
12003 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12004 intel_crtc,
12005 pipe_config);
12006 if (ret) {
12007 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12008 return ret;
ed4a6a7c 12009 }
86c8bbbe
MR
12010 }
12011
e435d6e5
ML
12012 if (INTEL_INFO(dev)->gen >= 9) {
12013 if (mode_changed)
12014 ret = skl_update_scaler_crtc(pipe_config);
12015
12016 if (!ret)
12017 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12018 pipe_config);
12019 }
12020
12021 return ret;
6d3a1ce7
ML
12022}
12023
65b38e0d 12024static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12025 .mode_set_base_atomic = intel_pipe_set_base_atomic,
ea2c67bb
MR
12026 .atomic_begin = intel_begin_crtc_commit,
12027 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12028 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12029};
12030
d29b2f9d
ACO
12031static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12032{
12033 struct intel_connector *connector;
12034
12035 for_each_intel_connector(dev, connector) {
12036 if (connector->base.encoder) {
12037 connector->base.state->best_encoder =
12038 connector->base.encoder;
12039 connector->base.state->crtc =
12040 connector->base.encoder->crtc;
12041 } else {
12042 connector->base.state->best_encoder = NULL;
12043 connector->base.state->crtc = NULL;
12044 }
12045 }
12046}
12047
050f7aeb 12048static void
eba905b2 12049connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12050 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12051{
12052 int bpp = pipe_config->pipe_bpp;
12053
12054 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12055 connector->base.base.id,
c23cc417 12056 connector->base.name);
050f7aeb
DV
12057
12058 /* Don't use an invalid EDID bpc value */
12059 if (connector->base.display_info.bpc &&
12060 connector->base.display_info.bpc * 3 < bpp) {
12061 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12062 bpp, connector->base.display_info.bpc*3);
12063 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12064 }
12065
013dd9e0
JN
12066 /* Clamp bpp to default limit on screens without EDID 1.4 */
12067 if (connector->base.display_info.bpc == 0) {
12068 int type = connector->base.connector_type;
12069 int clamp_bpp = 24;
12070
12071 /* Fall back to 18 bpp when DP sink capability is unknown. */
12072 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12073 type == DRM_MODE_CONNECTOR_eDP)
12074 clamp_bpp = 18;
12075
12076 if (bpp > clamp_bpp) {
12077 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12078 bpp, clamp_bpp);
12079 pipe_config->pipe_bpp = clamp_bpp;
12080 }
050f7aeb
DV
12081 }
12082}
12083
4e53c2e0 12084static int
050f7aeb 12085compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12086 struct intel_crtc_state *pipe_config)
4e53c2e0 12087{
050f7aeb 12088 struct drm_device *dev = crtc->base.dev;
1486017f 12089 struct drm_atomic_state *state;
da3ced29
ACO
12090 struct drm_connector *connector;
12091 struct drm_connector_state *connector_state;
1486017f 12092 int bpp, i;
4e53c2e0 12093
666a4537 12094 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12095 bpp = 10*3;
d328c9d7
DV
12096 else if (INTEL_INFO(dev)->gen >= 5)
12097 bpp = 12*3;
12098 else
12099 bpp = 8*3;
12100
4e53c2e0 12101
4e53c2e0
DV
12102 pipe_config->pipe_bpp = bpp;
12103
1486017f
ACO
12104 state = pipe_config->base.state;
12105
4e53c2e0 12106 /* Clamp display bpp to EDID value */
da3ced29
ACO
12107 for_each_connector_in_state(state, connector, connector_state, i) {
12108 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12109 continue;
12110
da3ced29
ACO
12111 connected_sink_compute_bpp(to_intel_connector(connector),
12112 pipe_config);
4e53c2e0
DV
12113 }
12114
12115 return bpp;
12116}
12117
644db711
DV
12118static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12119{
12120 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12121 "type: 0x%x flags: 0x%x\n",
1342830c 12122 mode->crtc_clock,
644db711
DV
12123 mode->crtc_hdisplay, mode->crtc_hsync_start,
12124 mode->crtc_hsync_end, mode->crtc_htotal,
12125 mode->crtc_vdisplay, mode->crtc_vsync_start,
12126 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12127}
12128
c0b03411 12129static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12130 struct intel_crtc_state *pipe_config,
c0b03411
DV
12131 const char *context)
12132{
6a60cd87
CK
12133 struct drm_device *dev = crtc->base.dev;
12134 struct drm_plane *plane;
12135 struct intel_plane *intel_plane;
12136 struct intel_plane_state *state;
12137 struct drm_framebuffer *fb;
12138
12139 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12140 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12141
da205630 12142 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12143 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12144 pipe_config->pipe_bpp, pipe_config->dither);
12145 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12146 pipe_config->has_pch_encoder,
12147 pipe_config->fdi_lanes,
12148 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12149 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12150 pipe_config->fdi_m_n.tu);
90a6b7b0 12151 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12152 pipe_config->has_dp_encoder,
90a6b7b0 12153 pipe_config->lane_count,
eb14cb74
VS
12154 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12155 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12156 pipe_config->dp_m_n.tu);
b95af8be 12157
90a6b7b0 12158 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12159 pipe_config->has_dp_encoder,
90a6b7b0 12160 pipe_config->lane_count,
b95af8be
VK
12161 pipe_config->dp_m2_n2.gmch_m,
12162 pipe_config->dp_m2_n2.gmch_n,
12163 pipe_config->dp_m2_n2.link_m,
12164 pipe_config->dp_m2_n2.link_n,
12165 pipe_config->dp_m2_n2.tu);
12166
55072d19
DV
12167 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12168 pipe_config->has_audio,
12169 pipe_config->has_infoframe);
12170
c0b03411 12171 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12172 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12173 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12174 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12175 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12176 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12177 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12178 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12179 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12180 crtc->num_scalers,
12181 pipe_config->scaler_state.scaler_users,
12182 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12183 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12184 pipe_config->gmch_pfit.control,
12185 pipe_config->gmch_pfit.pgm_ratios,
12186 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12187 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12188 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12189 pipe_config->pch_pfit.size,
12190 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12191 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12192 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12193
415ff0f6 12194 if (IS_BROXTON(dev)) {
05712c15 12195 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12196 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12197 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12198 pipe_config->ddi_pll_sel,
12199 pipe_config->dpll_hw_state.ebb0,
05712c15 12200 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12201 pipe_config->dpll_hw_state.pll0,
12202 pipe_config->dpll_hw_state.pll1,
12203 pipe_config->dpll_hw_state.pll2,
12204 pipe_config->dpll_hw_state.pll3,
12205 pipe_config->dpll_hw_state.pll6,
12206 pipe_config->dpll_hw_state.pll8,
05712c15 12207 pipe_config->dpll_hw_state.pll9,
c8453338 12208 pipe_config->dpll_hw_state.pll10,
415ff0f6 12209 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12210 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12211 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12212 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12213 pipe_config->ddi_pll_sel,
12214 pipe_config->dpll_hw_state.ctrl1,
12215 pipe_config->dpll_hw_state.cfgcr1,
12216 pipe_config->dpll_hw_state.cfgcr2);
12217 } else if (HAS_DDI(dev)) {
1260f07e 12218 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12219 pipe_config->ddi_pll_sel,
00490c22
ML
12220 pipe_config->dpll_hw_state.wrpll,
12221 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12222 } else {
12223 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12224 "fp0: 0x%x, fp1: 0x%x\n",
12225 pipe_config->dpll_hw_state.dpll,
12226 pipe_config->dpll_hw_state.dpll_md,
12227 pipe_config->dpll_hw_state.fp0,
12228 pipe_config->dpll_hw_state.fp1);
12229 }
12230
6a60cd87
CK
12231 DRM_DEBUG_KMS("planes on this crtc\n");
12232 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12233 intel_plane = to_intel_plane(plane);
12234 if (intel_plane->pipe != crtc->pipe)
12235 continue;
12236
12237 state = to_intel_plane_state(plane->state);
12238 fb = state->base.fb;
12239 if (!fb) {
12240 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12241 "disabled, scaler_id = %d\n",
12242 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12243 plane->base.id, intel_plane->pipe,
12244 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12245 drm_plane_index(plane), state->scaler_id);
12246 continue;
12247 }
12248
12249 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12250 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12251 plane->base.id, intel_plane->pipe,
12252 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12253 drm_plane_index(plane));
12254 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12255 fb->base.id, fb->width, fb->height, fb->pixel_format);
12256 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12257 state->scaler_id,
12258 state->src.x1 >> 16, state->src.y1 >> 16,
12259 drm_rect_width(&state->src) >> 16,
12260 drm_rect_height(&state->src) >> 16,
12261 state->dst.x1, state->dst.y1,
12262 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12263 }
c0b03411
DV
12264}
12265
5448a00d 12266static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12267{
5448a00d 12268 struct drm_device *dev = state->dev;
da3ced29 12269 struct drm_connector *connector;
00f0b378
VS
12270 unsigned int used_ports = 0;
12271
12272 /*
12273 * Walk the connector list instead of the encoder
12274 * list to detect the problem on ddi platforms
12275 * where there's just one encoder per digital port.
12276 */
0bff4858
VS
12277 drm_for_each_connector(connector, dev) {
12278 struct drm_connector_state *connector_state;
12279 struct intel_encoder *encoder;
12280
12281 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12282 if (!connector_state)
12283 connector_state = connector->state;
12284
5448a00d 12285 if (!connector_state->best_encoder)
00f0b378
VS
12286 continue;
12287
5448a00d
ACO
12288 encoder = to_intel_encoder(connector_state->best_encoder);
12289
12290 WARN_ON(!connector_state->crtc);
00f0b378
VS
12291
12292 switch (encoder->type) {
12293 unsigned int port_mask;
12294 case INTEL_OUTPUT_UNKNOWN:
12295 if (WARN_ON(!HAS_DDI(dev)))
12296 break;
12297 case INTEL_OUTPUT_DISPLAYPORT:
12298 case INTEL_OUTPUT_HDMI:
12299 case INTEL_OUTPUT_EDP:
12300 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12301
12302 /* the same port mustn't appear more than once */
12303 if (used_ports & port_mask)
12304 return false;
12305
12306 used_ports |= port_mask;
12307 default:
12308 break;
12309 }
12310 }
12311
12312 return true;
12313}
12314
83a57153
ACO
12315static void
12316clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12317{
12318 struct drm_crtc_state tmp_state;
663a3640 12319 struct intel_crtc_scaler_state scaler_state;
4978cc93 12320 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12321 struct intel_shared_dpll *shared_dpll;
8504c74c 12322 uint32_t ddi_pll_sel;
c4e2d043 12323 bool force_thru;
83a57153 12324
7546a384
ACO
12325 /* FIXME: before the switch to atomic started, a new pipe_config was
12326 * kzalloc'd. Code that depends on any field being zero should be
12327 * fixed, so that the crtc_state can be safely duplicated. For now,
12328 * only fields that are know to not cause problems are preserved. */
12329
83a57153 12330 tmp_state = crtc_state->base;
663a3640 12331 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12332 shared_dpll = crtc_state->shared_dpll;
12333 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12334 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12335 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12336
83a57153 12337 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12338
83a57153 12339 crtc_state->base = tmp_state;
663a3640 12340 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12341 crtc_state->shared_dpll = shared_dpll;
12342 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12343 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12344 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12345}
12346
548ee15b 12347static int
b8cecdf5 12348intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12349 struct intel_crtc_state *pipe_config)
ee7b9f93 12350{
b359283a 12351 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12352 struct intel_encoder *encoder;
da3ced29 12353 struct drm_connector *connector;
0b901879 12354 struct drm_connector_state *connector_state;
d328c9d7 12355 int base_bpp, ret = -EINVAL;
0b901879 12356 int i;
e29c22c0 12357 bool retry = true;
ee7b9f93 12358
83a57153 12359 clear_intel_crtc_state(pipe_config);
7758a113 12360
e143a21c
DV
12361 pipe_config->cpu_transcoder =
12362 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12363
2960bc9c
ID
12364 /*
12365 * Sanitize sync polarity flags based on requested ones. If neither
12366 * positive or negative polarity is requested, treat this as meaning
12367 * negative polarity.
12368 */
2d112de7 12369 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12370 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12371 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12372
2d112de7 12373 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12374 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12375 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12376
d328c9d7
DV
12377 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12378 pipe_config);
12379 if (base_bpp < 0)
4e53c2e0
DV
12380 goto fail;
12381
e41a56be
VS
12382 /*
12383 * Determine the real pipe dimensions. Note that stereo modes can
12384 * increase the actual pipe size due to the frame doubling and
12385 * insertion of additional space for blanks between the frame. This
12386 * is stored in the crtc timings. We use the requested mode to do this
12387 * computation to clearly distinguish it from the adjusted mode, which
12388 * can be changed by the connectors in the below retry loop.
12389 */
2d112de7 12390 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12391 &pipe_config->pipe_src_w,
12392 &pipe_config->pipe_src_h);
e41a56be 12393
e29c22c0 12394encoder_retry:
ef1b460d 12395 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12396 pipe_config->port_clock = 0;
ef1b460d 12397 pipe_config->pixel_multiplier = 1;
ff9a6750 12398
135c81b8 12399 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12400 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12401 CRTC_STEREO_DOUBLE);
135c81b8 12402
7758a113
DV
12403 /* Pass our mode to the connectors and the CRTC to give them a chance to
12404 * adjust it according to limitations or connector properties, and also
12405 * a chance to reject the mode entirely.
47f1c6c9 12406 */
da3ced29 12407 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12408 if (connector_state->crtc != crtc)
7758a113 12409 continue;
7ae89233 12410
0b901879
ACO
12411 encoder = to_intel_encoder(connector_state->best_encoder);
12412
efea6e8e
DV
12413 if (!(encoder->compute_config(encoder, pipe_config))) {
12414 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12415 goto fail;
12416 }
ee7b9f93 12417 }
47f1c6c9 12418
ff9a6750
DV
12419 /* Set default port clock if not overwritten by the encoder. Needs to be
12420 * done afterwards in case the encoder adjusts the mode. */
12421 if (!pipe_config->port_clock)
2d112de7 12422 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12423 * pipe_config->pixel_multiplier;
ff9a6750 12424
a43f6e0f 12425 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12426 if (ret < 0) {
7758a113
DV
12427 DRM_DEBUG_KMS("CRTC fixup failed\n");
12428 goto fail;
ee7b9f93 12429 }
e29c22c0
DV
12430
12431 if (ret == RETRY) {
12432 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12433 ret = -EINVAL;
12434 goto fail;
12435 }
12436
12437 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12438 retry = false;
12439 goto encoder_retry;
12440 }
12441
e8fa4270
DV
12442 /* Dithering seems to not pass-through bits correctly when it should, so
12443 * only enable it on 6bpc panels. */
12444 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12445 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12446 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12447
7758a113 12448fail:
548ee15b 12449 return ret;
ee7b9f93 12450}
47f1c6c9 12451
ea9d758d 12452static void
4740b0f2 12453intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12454{
0a9ab303
ACO
12455 struct drm_crtc *crtc;
12456 struct drm_crtc_state *crtc_state;
8a75d157 12457 int i;
ea9d758d 12458
7668851f 12459 /* Double check state. */
8a75d157 12460 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12461 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12462
12463 /* Update hwmode for vblank functions */
12464 if (crtc->state->active)
12465 crtc->hwmode = crtc->state->adjusted_mode;
12466 else
12467 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12468
12469 /*
12470 * Update legacy state to satisfy fbc code. This can
12471 * be removed when fbc uses the atomic state.
12472 */
12473 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12474 struct drm_plane_state *plane_state = crtc->primary->state;
12475
12476 crtc->primary->fb = plane_state->fb;
12477 crtc->x = plane_state->src_x >> 16;
12478 crtc->y = plane_state->src_y >> 16;
12479 }
ea9d758d 12480 }
ea9d758d
DV
12481}
12482
3bd26263 12483static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12484{
3bd26263 12485 int diff;
f1f644dc
JB
12486
12487 if (clock1 == clock2)
12488 return true;
12489
12490 if (!clock1 || !clock2)
12491 return false;
12492
12493 diff = abs(clock1 - clock2);
12494
12495 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12496 return true;
12497
12498 return false;
12499}
12500
25c5b266
DV
12501#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12502 list_for_each_entry((intel_crtc), \
12503 &(dev)->mode_config.crtc_list, \
12504 base.head) \
95150bdf 12505 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12506
cfb23ed6
ML
12507static bool
12508intel_compare_m_n(unsigned int m, unsigned int n,
12509 unsigned int m2, unsigned int n2,
12510 bool exact)
12511{
12512 if (m == m2 && n == n2)
12513 return true;
12514
12515 if (exact || !m || !n || !m2 || !n2)
12516 return false;
12517
12518 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12519
31d10b57
ML
12520 if (n > n2) {
12521 while (n > n2) {
cfb23ed6
ML
12522 m2 <<= 1;
12523 n2 <<= 1;
12524 }
31d10b57
ML
12525 } else if (n < n2) {
12526 while (n < n2) {
cfb23ed6
ML
12527 m <<= 1;
12528 n <<= 1;
12529 }
12530 }
12531
31d10b57
ML
12532 if (n != n2)
12533 return false;
12534
12535 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12536}
12537
12538static bool
12539intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12540 struct intel_link_m_n *m2_n2,
12541 bool adjust)
12542{
12543 if (m_n->tu == m2_n2->tu &&
12544 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12545 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12546 intel_compare_m_n(m_n->link_m, m_n->link_n,
12547 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12548 if (adjust)
12549 *m2_n2 = *m_n;
12550
12551 return true;
12552 }
12553
12554 return false;
12555}
12556
0e8ffe1b 12557static bool
2fa2fe9a 12558intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12559 struct intel_crtc_state *current_config,
cfb23ed6
ML
12560 struct intel_crtc_state *pipe_config,
12561 bool adjust)
0e8ffe1b 12562{
cfb23ed6
ML
12563 bool ret = true;
12564
12565#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12566 do { \
12567 if (!adjust) \
12568 DRM_ERROR(fmt, ##__VA_ARGS__); \
12569 else \
12570 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12571 } while (0)
12572
66e985c0
DV
12573#define PIPE_CONF_CHECK_X(name) \
12574 if (current_config->name != pipe_config->name) { \
cfb23ed6 12575 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12576 "(expected 0x%08x, found 0x%08x)\n", \
12577 current_config->name, \
12578 pipe_config->name); \
cfb23ed6 12579 ret = false; \
66e985c0
DV
12580 }
12581
08a24034
DV
12582#define PIPE_CONF_CHECK_I(name) \
12583 if (current_config->name != pipe_config->name) { \
cfb23ed6 12584 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12585 "(expected %i, found %i)\n", \
12586 current_config->name, \
12587 pipe_config->name); \
cfb23ed6
ML
12588 ret = false; \
12589 }
12590
8106ddbd
ACO
12591#define PIPE_CONF_CHECK_P(name) \
12592 if (current_config->name != pipe_config->name) { \
12593 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12594 "(expected %p, found %p)\n", \
12595 current_config->name, \
12596 pipe_config->name); \
12597 ret = false; \
12598 }
12599
cfb23ed6
ML
12600#define PIPE_CONF_CHECK_M_N(name) \
12601 if (!intel_compare_link_m_n(&current_config->name, \
12602 &pipe_config->name,\
12603 adjust)) { \
12604 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12605 "(expected tu %i gmch %i/%i link %i/%i, " \
12606 "found tu %i, gmch %i/%i link %i/%i)\n", \
12607 current_config->name.tu, \
12608 current_config->name.gmch_m, \
12609 current_config->name.gmch_n, \
12610 current_config->name.link_m, \
12611 current_config->name.link_n, \
12612 pipe_config->name.tu, \
12613 pipe_config->name.gmch_m, \
12614 pipe_config->name.gmch_n, \
12615 pipe_config->name.link_m, \
12616 pipe_config->name.link_n); \
12617 ret = false; \
12618 }
12619
55c561a7
DV
12620/* This is required for BDW+ where there is only one set of registers for
12621 * switching between high and low RR.
12622 * This macro can be used whenever a comparison has to be made between one
12623 * hw state and multiple sw state variables.
12624 */
cfb23ed6
ML
12625#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12626 if (!intel_compare_link_m_n(&current_config->name, \
12627 &pipe_config->name, adjust) && \
12628 !intel_compare_link_m_n(&current_config->alt_name, \
12629 &pipe_config->name, adjust)) { \
12630 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12631 "(expected tu %i gmch %i/%i link %i/%i, " \
12632 "or tu %i gmch %i/%i link %i/%i, " \
12633 "found tu %i, gmch %i/%i link %i/%i)\n", \
12634 current_config->name.tu, \
12635 current_config->name.gmch_m, \
12636 current_config->name.gmch_n, \
12637 current_config->name.link_m, \
12638 current_config->name.link_n, \
12639 current_config->alt_name.tu, \
12640 current_config->alt_name.gmch_m, \
12641 current_config->alt_name.gmch_n, \
12642 current_config->alt_name.link_m, \
12643 current_config->alt_name.link_n, \
12644 pipe_config->name.tu, \
12645 pipe_config->name.gmch_m, \
12646 pipe_config->name.gmch_n, \
12647 pipe_config->name.link_m, \
12648 pipe_config->name.link_n); \
12649 ret = false; \
88adfff1
DV
12650 }
12651
1bd1bd80
DV
12652#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12653 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12654 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12655 "(expected %i, found %i)\n", \
12656 current_config->name & (mask), \
12657 pipe_config->name & (mask)); \
cfb23ed6 12658 ret = false; \
1bd1bd80
DV
12659 }
12660
5e550656
VS
12661#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12662 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12663 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12664 "(expected %i, found %i)\n", \
12665 current_config->name, \
12666 pipe_config->name); \
cfb23ed6 12667 ret = false; \
5e550656
VS
12668 }
12669
bb760063
DV
12670#define PIPE_CONF_QUIRK(quirk) \
12671 ((current_config->quirks | pipe_config->quirks) & (quirk))
12672
eccb140b
DV
12673 PIPE_CONF_CHECK_I(cpu_transcoder);
12674
08a24034
DV
12675 PIPE_CONF_CHECK_I(has_pch_encoder);
12676 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12677 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12678
eb14cb74 12679 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12680 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12681
12682 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12683 PIPE_CONF_CHECK_M_N(dp_m_n);
12684
cfb23ed6
ML
12685 if (current_config->has_drrs)
12686 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12687 } else
12688 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12689
a65347ba
JN
12690 PIPE_CONF_CHECK_I(has_dsi_encoder);
12691
2d112de7
ACO
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12698
2d112de7
ACO
12699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12702 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12705
c93f54cf 12706 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12707 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12708 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12709 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12710 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12711 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12712
9ed109a7
DV
12713 PIPE_CONF_CHECK_I(has_audio);
12714
2d112de7 12715 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12716 DRM_MODE_FLAG_INTERLACE);
12717
bb760063 12718 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12719 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12720 DRM_MODE_FLAG_PHSYNC);
2d112de7 12721 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12722 DRM_MODE_FLAG_NHSYNC);
2d112de7 12723 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12724 DRM_MODE_FLAG_PVSYNC);
2d112de7 12725 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12726 DRM_MODE_FLAG_NVSYNC);
12727 }
045ac3b5 12728
333b8ca8 12729 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12730 /* pfit ratios are autocomputed by the hw on gen4+ */
12731 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 12732 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 12733 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12734
bfd16b2a
ML
12735 if (!adjust) {
12736 PIPE_CONF_CHECK_I(pipe_src_w);
12737 PIPE_CONF_CHECK_I(pipe_src_h);
12738
12739 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12740 if (current_config->pch_pfit.enabled) {
12741 PIPE_CONF_CHECK_X(pch_pfit.pos);
12742 PIPE_CONF_CHECK_X(pch_pfit.size);
12743 }
2fa2fe9a 12744
7aefe2b5
ML
12745 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12746 }
a1b2278e 12747
e59150dc
JB
12748 /* BDW+ don't expose a synchronous way to read the state */
12749 if (IS_HASWELL(dev))
12750 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12751
282740f7
VS
12752 PIPE_CONF_CHECK_I(double_wide);
12753
26804afd
DV
12754 PIPE_CONF_CHECK_X(ddi_pll_sel);
12755
8106ddbd 12756 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12757 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12758 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12759 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12760 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12761 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12762 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12763 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12764 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12765 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12766
47eacbab
VS
12767 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12768 PIPE_CONF_CHECK_X(dsi_pll.div);
12769
42571aef
VS
12770 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12771 PIPE_CONF_CHECK_I(pipe_bpp);
12772
2d112de7 12773 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12774 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12775
66e985c0 12776#undef PIPE_CONF_CHECK_X
08a24034 12777#undef PIPE_CONF_CHECK_I
8106ddbd 12778#undef PIPE_CONF_CHECK_P
1bd1bd80 12779#undef PIPE_CONF_CHECK_FLAGS
5e550656 12780#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12781#undef PIPE_CONF_QUIRK
cfb23ed6 12782#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12783
cfb23ed6 12784 return ret;
0e8ffe1b
DV
12785}
12786
e3b247da
VS
12787static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12788 const struct intel_crtc_state *pipe_config)
12789{
12790 if (pipe_config->has_pch_encoder) {
21a727b3 12791 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12792 &pipe_config->fdi_m_n);
12793 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12794
12795 /*
12796 * FDI already provided one idea for the dotclock.
12797 * Yell if the encoder disagrees.
12798 */
12799 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12800 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12801 fdi_dotclock, dotclock);
12802 }
12803}
12804
c0ead703
ML
12805static void verify_wm_state(struct drm_crtc *crtc,
12806 struct drm_crtc_state *new_state)
08db6652 12807{
e7c84544 12808 struct drm_device *dev = crtc->dev;
08db6652
DL
12809 struct drm_i915_private *dev_priv = dev->dev_private;
12810 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
12811 struct skl_ddb_entry *hw_entry, *sw_entry;
12812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12813 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
12814 int plane;
12815
e7c84544 12816 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
12817 return;
12818
12819 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12820 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12821
e7c84544
ML
12822 /* planes */
12823 for_each_plane(dev_priv, pipe, plane) {
12824 hw_entry = &hw_ddb.plane[pipe][plane];
12825 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 12826
e7c84544 12827 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
12828 continue;
12829
e7c84544
ML
12830 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12831 "(expected (%u,%u), found (%u,%u))\n",
12832 pipe_name(pipe), plane + 1,
12833 sw_entry->start, sw_entry->end,
12834 hw_entry->start, hw_entry->end);
12835 }
08db6652 12836
e7c84544
ML
12837 /* cursor */
12838 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12839 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652 12840
e7c84544 12841 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
08db6652
DL
12842 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12843 "(expected (%u,%u), found (%u,%u))\n",
12844 pipe_name(pipe),
12845 sw_entry->start, sw_entry->end,
12846 hw_entry->start, hw_entry->end);
12847 }
12848}
12849
91d1b4bd 12850static void
c0ead703 12851verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 12852{
35dd3c64 12853 struct drm_connector *connector;
8af6cf88 12854
e7c84544 12855 drm_for_each_connector(connector, dev) {
35dd3c64
ML
12856 struct drm_encoder *encoder = connector->encoder;
12857 struct drm_connector_state *state = connector->state;
ad3c558f 12858
e7c84544
ML
12859 if (state->crtc != crtc)
12860 continue;
12861
c0ead703 12862 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 12863
ad3c558f 12864 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12865 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12866 }
91d1b4bd
DV
12867}
12868
12869static void
c0ead703 12870verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
12871{
12872 struct intel_encoder *encoder;
12873 struct intel_connector *connector;
8af6cf88 12874
b2784e15 12875 for_each_intel_encoder(dev, encoder) {
8af6cf88 12876 bool enabled = false;
4d20cd86 12877 enum pipe pipe;
8af6cf88
DV
12878
12879 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12880 encoder->base.base.id,
8e329a03 12881 encoder->base.name);
8af6cf88 12882
3a3371ff 12883 for_each_intel_connector(dev, connector) {
4d20cd86 12884 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12885 continue;
12886 enabled = true;
ad3c558f
ML
12887
12888 I915_STATE_WARN(connector->base.state->crtc !=
12889 encoder->base.crtc,
12890 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12891 }
0e32b39c 12892
e2c719b7 12893 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12894 "encoder's enabled state mismatch "
12895 "(expected %i, found %i)\n",
12896 !!encoder->base.crtc, enabled);
7c60d198
ML
12897
12898 if (!encoder->base.crtc) {
4d20cd86 12899 bool active;
7c60d198 12900
4d20cd86
ML
12901 active = encoder->get_hw_state(encoder, &pipe);
12902 I915_STATE_WARN(active,
12903 "encoder detached but still enabled on pipe %c.\n",
12904 pipe_name(pipe));
7c60d198 12905 }
8af6cf88 12906 }
91d1b4bd
DV
12907}
12908
12909static void
c0ead703
ML
12910verify_crtc_state(struct drm_crtc *crtc,
12911 struct drm_crtc_state *old_crtc_state,
12912 struct drm_crtc_state *new_crtc_state)
91d1b4bd 12913{
e7c84544 12914 struct drm_device *dev = crtc->dev;
fbee40df 12915 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12916 struct intel_encoder *encoder;
e7c84544
ML
12917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12918 struct intel_crtc_state *pipe_config, *sw_config;
12919 struct drm_atomic_state *old_state;
12920 bool active;
045ac3b5 12921
e7c84544
ML
12922 old_state = old_crtc_state->state;
12923 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12924 pipe_config = to_intel_crtc_state(old_crtc_state);
12925 memset(pipe_config, 0, sizeof(*pipe_config));
12926 pipe_config->base.crtc = crtc;
12927 pipe_config->base.state = old_state;
8af6cf88 12928
e7c84544 12929 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
8af6cf88 12930
e7c84544 12931 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 12932
e7c84544
ML
12933 /* hw state is inconsistent with the pipe quirk */
12934 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12935 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12936 active = new_crtc_state->active;
6c49f241 12937
e7c84544
ML
12938 I915_STATE_WARN(new_crtc_state->active != active,
12939 "crtc active state doesn't match with hw state "
12940 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 12941
e7c84544
ML
12942 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12943 "transitional active state does not match atomic hw state "
12944 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 12945
e7c84544
ML
12946 for_each_encoder_on_crtc(dev, crtc, encoder) {
12947 enum pipe pipe;
4d20cd86 12948
e7c84544
ML
12949 active = encoder->get_hw_state(encoder, &pipe);
12950 I915_STATE_WARN(active != new_crtc_state->active,
12951 "[ENCODER:%i] active %i with crtc active %i\n",
12952 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 12953
e7c84544
ML
12954 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12955 "Encoder connected to wrong pipe %c\n",
12956 pipe_name(pipe));
4d20cd86 12957
e7c84544
ML
12958 if (active)
12959 encoder->get_config(encoder, pipe_config);
12960 }
53d9f4e9 12961
e7c84544
ML
12962 if (!new_crtc_state->active)
12963 return;
cfb23ed6 12964
e7c84544 12965 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 12966
e7c84544
ML
12967 sw_config = to_intel_crtc_state(crtc->state);
12968 if (!intel_pipe_config_compare(dev, sw_config,
12969 pipe_config, false)) {
12970 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12971 intel_dump_pipe_config(intel_crtc, pipe_config,
12972 "[hw state]");
12973 intel_dump_pipe_config(intel_crtc, sw_config,
12974 "[sw state]");
8af6cf88
DV
12975 }
12976}
12977
91d1b4bd 12978static void
c0ead703
ML
12979verify_single_dpll_state(struct drm_i915_private *dev_priv,
12980 struct intel_shared_dpll *pll,
12981 struct drm_crtc *crtc,
12982 struct drm_crtc_state *new_state)
91d1b4bd 12983{
91d1b4bd 12984 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
12985 unsigned crtc_mask;
12986 bool active;
5358901f 12987
e7c84544 12988 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 12989
e7c84544 12990 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 12991
e7c84544 12992 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 12993
e7c84544
ML
12994 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12995 I915_STATE_WARN(!pll->on && pll->active_mask,
12996 "pll in active use but not on in sw tracking\n");
12997 I915_STATE_WARN(pll->on && !pll->active_mask,
12998 "pll is on but not used by any active crtc\n");
12999 I915_STATE_WARN(pll->on != active,
13000 "pll on state mismatch (expected %i, found %i)\n",
13001 pll->on, active);
13002 }
5358901f 13003
e7c84544 13004 if (!crtc) {
2dd66ebd 13005 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13006 "more active pll users than references: %x vs %x\n",
13007 pll->active_mask, pll->config.crtc_mask);
5358901f 13008
e7c84544
ML
13009 return;
13010 }
13011
13012 crtc_mask = 1 << drm_crtc_index(crtc);
13013
13014 if (new_state->active)
13015 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13016 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13017 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13018 else
13019 I915_STATE_WARN(pll->active_mask & crtc_mask,
13020 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13021 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13022
e7c84544
ML
13023 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13024 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13025 crtc_mask, pll->config.crtc_mask);
66e985c0 13026
e7c84544
ML
13027 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13028 &dpll_hw_state,
13029 sizeof(dpll_hw_state)),
13030 "pll hw state mismatch\n");
13031}
13032
13033static void
c0ead703
ML
13034verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13035 struct drm_crtc_state *old_crtc_state,
13036 struct drm_crtc_state *new_crtc_state)
e7c84544
ML
13037{
13038 struct drm_i915_private *dev_priv = dev->dev_private;
13039 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13040 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13041
13042 if (new_state->shared_dpll)
c0ead703 13043 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13044
13045 if (old_state->shared_dpll &&
13046 old_state->shared_dpll != new_state->shared_dpll) {
13047 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13048 struct intel_shared_dpll *pll = old_state->shared_dpll;
13049
13050 I915_STATE_WARN(pll->active_mask & crtc_mask,
13051 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13052 pipe_name(drm_crtc_index(crtc)));
13053 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13054 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13055 pipe_name(drm_crtc_index(crtc)));
5358901f 13056 }
8af6cf88
DV
13057}
13058
e7c84544 13059static void
c0ead703 13060intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13061 struct drm_crtc_state *old_state,
13062 struct drm_crtc_state *new_state)
13063{
13064 if (!needs_modeset(new_state) &&
13065 !to_intel_crtc_state(new_state)->update_pipe)
13066 return;
13067
c0ead703
ML
13068 verify_wm_state(crtc, new_state);
13069 verify_connector_state(crtc->dev, crtc);
13070 verify_crtc_state(crtc, old_state, new_state);
13071 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13072}
13073
13074static void
c0ead703 13075verify_disabled_dpll_state(struct drm_device *dev)
e7c84544
ML
13076{
13077 struct drm_i915_private *dev_priv = dev->dev_private;
13078 int i;
13079
13080 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13081 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13082}
13083
13084static void
c0ead703 13085intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13086{
c0ead703
ML
13087 verify_encoder_state(dev);
13088 verify_connector_state(dev, NULL);
13089 verify_disabled_dpll_state(dev);
e7c84544
ML
13090}
13091
80715b2f
VS
13092static void update_scanline_offset(struct intel_crtc *crtc)
13093{
13094 struct drm_device *dev = crtc->base.dev;
13095
13096 /*
13097 * The scanline counter increments at the leading edge of hsync.
13098 *
13099 * On most platforms it starts counting from vtotal-1 on the
13100 * first active line. That means the scanline counter value is
13101 * always one less than what we would expect. Ie. just after
13102 * start of vblank, which also occurs at start of hsync (on the
13103 * last active line), the scanline counter will read vblank_start-1.
13104 *
13105 * On gen2 the scanline counter starts counting from 1 instead
13106 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13107 * to keep the value positive), instead of adding one.
13108 *
13109 * On HSW+ the behaviour of the scanline counter depends on the output
13110 * type. For DP ports it behaves like most other platforms, but on HDMI
13111 * there's an extra 1 line difference. So we need to add two instead of
13112 * one to the value.
13113 */
13114 if (IS_GEN2(dev)) {
124abe07 13115 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13116 int vtotal;
13117
124abe07
VS
13118 vtotal = adjusted_mode->crtc_vtotal;
13119 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13120 vtotal /= 2;
13121
13122 crtc->scanline_offset = vtotal - 1;
13123 } else if (HAS_DDI(dev) &&
409ee761 13124 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13125 crtc->scanline_offset = 2;
13126 } else
13127 crtc->scanline_offset = 1;
13128}
13129
ad421372 13130static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13131{
225da59b 13132 struct drm_device *dev = state->dev;
ed6739ef 13133 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13134 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13135 struct drm_crtc *crtc;
13136 struct drm_crtc_state *crtc_state;
0a9ab303 13137 int i;
ed6739ef
ACO
13138
13139 if (!dev_priv->display.crtc_compute_clock)
ad421372 13140 return;
ed6739ef 13141
0a9ab303 13142 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13144 struct intel_shared_dpll *old_dpll =
13145 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13146
fb1a38a9 13147 if (!needs_modeset(crtc_state))
225da59b
ACO
13148 continue;
13149
8106ddbd 13150 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13151
8106ddbd 13152 if (!old_dpll)
fb1a38a9 13153 continue;
0a9ab303 13154
ad421372
ML
13155 if (!shared_dpll)
13156 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13157
8106ddbd 13158 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13159 }
ed6739ef
ACO
13160}
13161
99d736a2
ML
13162/*
13163 * This implements the workaround described in the "notes" section of the mode
13164 * set sequence documentation. When going from no pipes or single pipe to
13165 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13166 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13167 */
13168static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13169{
13170 struct drm_crtc_state *crtc_state;
13171 struct intel_crtc *intel_crtc;
13172 struct drm_crtc *crtc;
13173 struct intel_crtc_state *first_crtc_state = NULL;
13174 struct intel_crtc_state *other_crtc_state = NULL;
13175 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13176 int i;
13177
13178 /* look at all crtc's that are going to be enabled in during modeset */
13179 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13180 intel_crtc = to_intel_crtc(crtc);
13181
13182 if (!crtc_state->active || !needs_modeset(crtc_state))
13183 continue;
13184
13185 if (first_crtc_state) {
13186 other_crtc_state = to_intel_crtc_state(crtc_state);
13187 break;
13188 } else {
13189 first_crtc_state = to_intel_crtc_state(crtc_state);
13190 first_pipe = intel_crtc->pipe;
13191 }
13192 }
13193
13194 /* No workaround needed? */
13195 if (!first_crtc_state)
13196 return 0;
13197
13198 /* w/a possibly needed, check how many crtc's are already enabled. */
13199 for_each_intel_crtc(state->dev, intel_crtc) {
13200 struct intel_crtc_state *pipe_config;
13201
13202 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13203 if (IS_ERR(pipe_config))
13204 return PTR_ERR(pipe_config);
13205
13206 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13207
13208 if (!pipe_config->base.active ||
13209 needs_modeset(&pipe_config->base))
13210 continue;
13211
13212 /* 2 or more enabled crtcs means no need for w/a */
13213 if (enabled_pipe != INVALID_PIPE)
13214 return 0;
13215
13216 enabled_pipe = intel_crtc->pipe;
13217 }
13218
13219 if (enabled_pipe != INVALID_PIPE)
13220 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13221 else if (other_crtc_state)
13222 other_crtc_state->hsw_workaround_pipe = first_pipe;
13223
13224 return 0;
13225}
13226
27c329ed
ML
13227static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13228{
13229 struct drm_crtc *crtc;
13230 struct drm_crtc_state *crtc_state;
13231 int ret = 0;
13232
13233 /* add all active pipes to the state */
13234 for_each_crtc(state->dev, crtc) {
13235 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13236 if (IS_ERR(crtc_state))
13237 return PTR_ERR(crtc_state);
13238
13239 if (!crtc_state->active || needs_modeset(crtc_state))
13240 continue;
13241
13242 crtc_state->mode_changed = true;
13243
13244 ret = drm_atomic_add_affected_connectors(state, crtc);
13245 if (ret)
13246 break;
13247
13248 ret = drm_atomic_add_affected_planes(state, crtc);
13249 if (ret)
13250 break;
13251 }
13252
13253 return ret;
13254}
13255
c347a676 13256static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13257{
565602d7
ML
13258 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13259 struct drm_i915_private *dev_priv = state->dev->dev_private;
13260 struct drm_crtc *crtc;
13261 struct drm_crtc_state *crtc_state;
13262 int ret = 0, i;
054518dd 13263
b359283a
ML
13264 if (!check_digital_port_conflicts(state)) {
13265 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13266 return -EINVAL;
13267 }
13268
565602d7
ML
13269 intel_state->modeset = true;
13270 intel_state->active_crtcs = dev_priv->active_crtcs;
13271
13272 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13273 if (crtc_state->active)
13274 intel_state->active_crtcs |= 1 << i;
13275 else
13276 intel_state->active_crtcs &= ~(1 << i);
13277 }
13278
054518dd
ACO
13279 /*
13280 * See if the config requires any additional preparation, e.g.
13281 * to adjust global state with pipes off. We need to do this
13282 * here so we can get the modeset_pipe updated config for the new
13283 * mode set on this crtc. For other crtcs we need to use the
13284 * adjusted_mode bits in the crtc directly.
13285 */
27c329ed 13286 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13287 ret = dev_priv->display.modeset_calc_cdclk(state);
13288
1a617b77 13289 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13290 ret = intel_modeset_all_pipes(state);
13291
13292 if (ret < 0)
054518dd 13293 return ret;
e8788cbc
ML
13294
13295 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13296 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13297 } else
1a617b77 13298 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13299
ad421372 13300 intel_modeset_clear_plls(state);
054518dd 13301
565602d7 13302 if (IS_HASWELL(dev_priv))
ad421372 13303 return haswell_mode_set_planes_workaround(state);
99d736a2 13304
ad421372 13305 return 0;
c347a676
ACO
13306}
13307
aa363136
MR
13308/*
13309 * Handle calculation of various watermark data at the end of the atomic check
13310 * phase. The code here should be run after the per-crtc and per-plane 'check'
13311 * handlers to ensure that all derived state has been updated.
13312 */
13313static void calc_watermark_data(struct drm_atomic_state *state)
13314{
13315 struct drm_device *dev = state->dev;
13316 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13317 struct drm_crtc *crtc;
13318 struct drm_crtc_state *cstate;
13319 struct drm_plane *plane;
13320 struct drm_plane_state *pstate;
13321
13322 /*
13323 * Calculate watermark configuration details now that derived
13324 * plane/crtc state is all properly updated.
13325 */
13326 drm_for_each_crtc(crtc, dev) {
13327 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13328 crtc->state;
13329
13330 if (cstate->active)
13331 intel_state->wm_config.num_pipes_active++;
13332 }
13333 drm_for_each_legacy_plane(plane, dev) {
13334 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13335 plane->state;
13336
13337 if (!to_intel_plane_state(pstate)->visible)
13338 continue;
13339
13340 intel_state->wm_config.sprites_enabled = true;
13341 if (pstate->crtc_w != pstate->src_w >> 16 ||
13342 pstate->crtc_h != pstate->src_h >> 16)
13343 intel_state->wm_config.sprites_scaled = true;
13344 }
13345}
13346
74c090b1
ML
13347/**
13348 * intel_atomic_check - validate state object
13349 * @dev: drm device
13350 * @state: state to validate
13351 */
13352static int intel_atomic_check(struct drm_device *dev,
13353 struct drm_atomic_state *state)
c347a676 13354{
dd8b3bdb 13355 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13356 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13357 struct drm_crtc *crtc;
13358 struct drm_crtc_state *crtc_state;
13359 int ret, i;
61333b60 13360 bool any_ms = false;
c347a676 13361
74c090b1 13362 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13363 if (ret)
13364 return ret;
13365
c347a676 13366 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13367 struct intel_crtc_state *pipe_config =
13368 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13369
13370 /* Catch I915_MODE_FLAG_INHERITED */
13371 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13372 crtc_state->mode_changed = true;
cfb23ed6 13373
61333b60
ML
13374 if (!crtc_state->enable) {
13375 if (needs_modeset(crtc_state))
13376 any_ms = true;
c347a676 13377 continue;
61333b60 13378 }
c347a676 13379
26495481 13380 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13381 continue;
13382
26495481
DV
13383 /* FIXME: For only active_changed we shouldn't need to do any
13384 * state recomputation at all. */
13385
1ed51de9
DV
13386 ret = drm_atomic_add_affected_connectors(state, crtc);
13387 if (ret)
13388 return ret;
b359283a 13389
cfb23ed6 13390 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13391 if (ret)
13392 return ret;
13393
73831236 13394 if (i915.fastboot &&
dd8b3bdb 13395 intel_pipe_config_compare(dev,
cfb23ed6 13396 to_intel_crtc_state(crtc->state),
1ed51de9 13397 pipe_config, true)) {
26495481 13398 crtc_state->mode_changed = false;
bfd16b2a 13399 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13400 }
13401
13402 if (needs_modeset(crtc_state)) {
13403 any_ms = true;
cfb23ed6
ML
13404
13405 ret = drm_atomic_add_affected_planes(state, crtc);
13406 if (ret)
13407 return ret;
13408 }
61333b60 13409
26495481
DV
13410 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13411 needs_modeset(crtc_state) ?
13412 "[modeset]" : "[fastset]");
c347a676
ACO
13413 }
13414
61333b60
ML
13415 if (any_ms) {
13416 ret = intel_modeset_checks(state);
13417
13418 if (ret)
13419 return ret;
27c329ed 13420 } else
dd8b3bdb 13421 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13422
dd8b3bdb 13423 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13424 if (ret)
13425 return ret;
13426
f51be2e0 13427 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13428 calc_watermark_data(state);
13429
13430 return 0;
054518dd
ACO
13431}
13432
5008e874
ML
13433static int intel_atomic_prepare_commit(struct drm_device *dev,
13434 struct drm_atomic_state *state,
13435 bool async)
13436{
7580d774
ML
13437 struct drm_i915_private *dev_priv = dev->dev_private;
13438 struct drm_plane_state *plane_state;
5008e874 13439 struct drm_crtc_state *crtc_state;
7580d774 13440 struct drm_plane *plane;
5008e874
ML
13441 struct drm_crtc *crtc;
13442 int i, ret;
13443
13444 if (async) {
13445 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13446 return -EINVAL;
13447 }
13448
13449 for_each_crtc_in_state(state, crtc, crtc_state, i) {
acf4e84d
CW
13450 if (state->legacy_cursor_update)
13451 continue;
13452
5008e874
ML
13453 ret = intel_crtc_wait_for_pending_flips(crtc);
13454 if (ret)
13455 return ret;
7580d774
ML
13456
13457 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13458 flush_workqueue(dev_priv->wq);
5008e874
ML
13459 }
13460
f935675f
ML
13461 ret = mutex_lock_interruptible(&dev->struct_mutex);
13462 if (ret)
13463 return ret;
13464
5008e874 13465 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 13466 mutex_unlock(&dev->struct_mutex);
7580d774 13467
f7e5838b 13468 if (!ret && !async) {
7580d774
ML
13469 for_each_plane_in_state(state, plane, plane_state, i) {
13470 struct intel_plane_state *intel_plane_state =
13471 to_intel_plane_state(plane_state);
13472
13473 if (!intel_plane_state->wait_req)
13474 continue;
13475
13476 ret = __i915_wait_request(intel_plane_state->wait_req,
299259a3 13477 true, NULL, NULL);
f7e5838b 13478 if (ret) {
f4457ae7
CW
13479 /* Any hang should be swallowed by the wait */
13480 WARN_ON(ret == -EIO);
f7e5838b
CW
13481 mutex_lock(&dev->struct_mutex);
13482 drm_atomic_helper_cleanup_planes(dev, state);
13483 mutex_unlock(&dev->struct_mutex);
7580d774 13484 break;
f7e5838b 13485 }
7580d774 13486 }
7580d774 13487 }
5008e874
ML
13488
13489 return ret;
13490}
13491
e8861675
ML
13492static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13493 struct drm_i915_private *dev_priv,
13494 unsigned crtc_mask)
13495{
13496 unsigned last_vblank_count[I915_MAX_PIPES];
13497 enum pipe pipe;
13498 int ret;
13499
13500 if (!crtc_mask)
13501 return;
13502
13503 for_each_pipe(dev_priv, pipe) {
13504 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13505
13506 if (!((1 << pipe) & crtc_mask))
13507 continue;
13508
13509 ret = drm_crtc_vblank_get(crtc);
13510 if (WARN_ON(ret != 0)) {
13511 crtc_mask &= ~(1 << pipe);
13512 continue;
13513 }
13514
13515 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13516 }
13517
13518 for_each_pipe(dev_priv, pipe) {
13519 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13520 long lret;
13521
13522 if (!((1 << pipe) & crtc_mask))
13523 continue;
13524
13525 lret = wait_event_timeout(dev->vblank[pipe].queue,
13526 last_vblank_count[pipe] !=
13527 drm_crtc_vblank_count(crtc),
13528 msecs_to_jiffies(50));
13529
8a8dae26 13530 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
e8861675
ML
13531
13532 drm_crtc_vblank_put(crtc);
13533 }
13534}
13535
13536static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13537{
13538 /* fb updated, need to unpin old fb */
13539 if (crtc_state->fb_changed)
13540 return true;
13541
13542 /* wm changes, need vblank before final wm's */
caed361d 13543 if (crtc_state->update_wm_post)
e8861675
ML
13544 return true;
13545
13546 /*
13547 * cxsr is re-enabled after vblank.
caed361d 13548 * This is already handled by crtc_state->update_wm_post,
e8861675
ML
13549 * but added for clarity.
13550 */
13551 if (crtc_state->disable_cxsr)
13552 return true;
13553
13554 return false;
13555}
13556
74c090b1
ML
13557/**
13558 * intel_atomic_commit - commit validated state object
13559 * @dev: DRM device
13560 * @state: the top-level driver state object
13561 * @async: asynchronous commit
13562 *
13563 * This function commits a top-level state object that has been validated
13564 * with drm_atomic_helper_check().
13565 *
13566 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13567 * we can only handle plane-related operations and do not yet support
13568 * asynchronous commit.
13569 *
13570 * RETURNS
13571 * Zero for success or -errno.
13572 */
13573static int intel_atomic_commit(struct drm_device *dev,
13574 struct drm_atomic_state *state,
13575 bool async)
a6778b3c 13576{
565602d7 13577 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13578 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13579 struct drm_crtc_state *old_crtc_state;
7580d774 13580 struct drm_crtc *crtc;
ed4a6a7c 13581 struct intel_crtc_state *intel_cstate;
565602d7
ML
13582 int ret = 0, i;
13583 bool hw_check = intel_state->modeset;
33c8df89 13584 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13585 unsigned crtc_vblank_mask = 0;
a6778b3c 13586
5008e874 13587 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13588 if (ret) {
13589 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13590 return ret;
7580d774 13591 }
d4afb8cc 13592
1c5e19f8 13593 drm_atomic_helper_swap_state(dev, state);
a1475e77
ML
13594 dev_priv->wm.config = intel_state->wm_config;
13595 intel_shared_dpll_commit(state);
1c5e19f8 13596
565602d7
ML
13597 if (intel_state->modeset) {
13598 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13599 sizeof(intel_state->min_pixclk));
13600 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13601 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13602
13603 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13604 }
13605
29ceb0e6 13606 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13607 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13608
33c8df89
ML
13609 if (needs_modeset(crtc->state) ||
13610 to_intel_crtc_state(crtc->state)->update_pipe) {
13611 hw_check = true;
13612
13613 put_domains[to_intel_crtc(crtc)->pipe] =
13614 modeset_get_crtc_power_domains(crtc,
13615 to_intel_crtc_state(crtc->state));
13616 }
13617
61333b60
ML
13618 if (!needs_modeset(crtc->state))
13619 continue;
13620
29ceb0e6 13621 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13622
29ceb0e6
VS
13623 if (old_crtc_state->active) {
13624 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13625 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13626 intel_crtc->active = false;
58f9c0bc 13627 intel_fbc_disable(intel_crtc);
eddfcbcd 13628 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13629
13630 /*
13631 * Underruns don't always raise
13632 * interrupts, so check manually.
13633 */
13634 intel_check_cpu_fifo_underruns(dev_priv);
13635 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13636
13637 if (!crtc->state->active)
13638 intel_update_watermarks(crtc);
a539205a 13639 }
b8cecdf5 13640 }
7758a113 13641
ea9d758d
DV
13642 /* Only after disabling all output pipelines that will be changed can we
13643 * update the the output configuration. */
4740b0f2 13644 intel_modeset_update_crtc_state(state);
f6e5b160 13645
565602d7 13646 if (intel_state->modeset) {
4740b0f2 13647 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13648
13649 if (dev_priv->display.modeset_commit_cdclk &&
13650 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13651 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 13652
c0ead703 13653 intel_modeset_verify_disabled(dev);
4740b0f2 13654 }
47fab737 13655
a6778b3c 13656 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13657 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a
ML
13658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13659 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13660 struct intel_crtc_state *pipe_config =
13661 to_intel_crtc_state(crtc->state);
13662 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13663
f6ac4b2a 13664 if (modeset && crtc->state->active) {
a539205a
ML
13665 update_scanline_offset(to_intel_crtc(crtc));
13666 dev_priv->display.crtc_enable(crtc);
13667 }
80715b2f 13668
f6ac4b2a 13669 if (!modeset)
29ceb0e6 13670 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13671
31ae71fc
ML
13672 if (crtc->state->active &&
13673 drm_atomic_get_existing_plane_state(state, crtc->primary))
49227c4a
PZ
13674 intel_fbc_enable(intel_crtc);
13675
6173ee28
ML
13676 if (crtc->state->active &&
13677 (crtc->state->planes_changed || update_pipe))
29ceb0e6 13678 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
bfd16b2a 13679
e8861675
ML
13680 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13681 crtc_vblank_mask |= 1 << i;
80715b2f 13682 }
a6778b3c 13683
a6778b3c 13684 /* FIXME: add subpixel order */
83a57153 13685
e8861675
ML
13686 if (!state->legacy_cursor_update)
13687 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13688
ed4a6a7c
MR
13689 /*
13690 * Now that the vblank has passed, we can go ahead and program the
13691 * optimal watermarks on platforms that need two-step watermark
13692 * programming.
13693 *
13694 * TODO: Move this (and other cleanup) to an async worker eventually.
13695 */
29ceb0e6 13696 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
ed4a6a7c
MR
13697 intel_cstate = to_intel_crtc_state(crtc->state);
13698
13699 if (dev_priv->display.optimize_watermarks)
13700 dev_priv->display.optimize_watermarks(intel_cstate);
13701 }
13702
177246a8
MR
13703 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13704 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13705
13706 if (put_domains[i])
13707 modeset_put_power_domains(dev_priv, put_domains[i]);
f6d1973d 13708
c0ead703 13709 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
177246a8
MR
13710 }
13711
13712 if (intel_state->modeset)
13713 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13714
f935675f 13715 mutex_lock(&dev->struct_mutex);
d4afb8cc 13716 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13717 mutex_unlock(&dev->struct_mutex);
2bfb4627 13718
ee165b1a 13719 drm_atomic_state_free(state);
f30da187 13720
75714940
MK
13721 /* As one of the primary mmio accessors, KMS has a high likelihood
13722 * of triggering bugs in unclaimed access. After we finish
13723 * modesetting, see if an error has been flagged, and if so
13724 * enable debugging for the next modeset - and hope we catch
13725 * the culprit.
13726 *
13727 * XXX note that we assume display power is on at this point.
13728 * This might hold true now but we need to add pm helper to check
13729 * unclaimed only when the hardware is on, as atomic commits
13730 * can happen also when the device is completely off.
13731 */
13732 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13733
74c090b1 13734 return 0;
7f27126e
JB
13735}
13736
c0c36b94
CW
13737void intel_crtc_restore_mode(struct drm_crtc *crtc)
13738{
83a57153
ACO
13739 struct drm_device *dev = crtc->dev;
13740 struct drm_atomic_state *state;
e694eb02 13741 struct drm_crtc_state *crtc_state;
2bfb4627 13742 int ret;
83a57153
ACO
13743
13744 state = drm_atomic_state_alloc(dev);
13745 if (!state) {
e694eb02 13746 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13747 crtc->base.id);
13748 return;
13749 }
13750
e694eb02 13751 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13752
e694eb02
ML
13753retry:
13754 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13755 ret = PTR_ERR_OR_ZERO(crtc_state);
13756 if (!ret) {
13757 if (!crtc_state->active)
13758 goto out;
83a57153 13759
e694eb02 13760 crtc_state->mode_changed = true;
74c090b1 13761 ret = drm_atomic_commit(state);
83a57153
ACO
13762 }
13763
e694eb02
ML
13764 if (ret == -EDEADLK) {
13765 drm_atomic_state_clear(state);
13766 drm_modeset_backoff(state->acquire_ctx);
13767 goto retry;
4ed9fb37 13768 }
4be07317 13769
2bfb4627 13770 if (ret)
e694eb02 13771out:
2bfb4627 13772 drm_atomic_state_free(state);
c0c36b94
CW
13773}
13774
25c5b266
DV
13775#undef for_each_intel_crtc_masked
13776
f6e5b160 13777static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 13778 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 13779 .set_config = drm_atomic_helper_set_config,
82cf435b 13780 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160
CW
13781 .destroy = intel_crtc_destroy,
13782 .page_flip = intel_crtc_page_flip,
1356837e
MR
13783 .atomic_duplicate_state = intel_crtc_duplicate_state,
13784 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13785};
13786
6beb8c23
MR
13787/**
13788 * intel_prepare_plane_fb - Prepare fb for usage on plane
13789 * @plane: drm plane to prepare for
13790 * @fb: framebuffer to prepare for presentation
13791 *
13792 * Prepares a framebuffer for usage on a display plane. Generally this
13793 * involves pinning the underlying object and updating the frontbuffer tracking
13794 * bits. Some older platforms need special physical address handling for
13795 * cursor planes.
13796 *
f935675f
ML
13797 * Must be called with struct_mutex held.
13798 *
6beb8c23
MR
13799 * Returns 0 on success, negative error code on failure.
13800 */
13801int
13802intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13803 const struct drm_plane_state *new_state)
465c120c
MR
13804{
13805 struct drm_device *dev = plane->dev;
844f9111 13806 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13807 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13808 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13809 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13810 int ret = 0;
465c120c 13811
1ee49399 13812 if (!obj && !old_obj)
465c120c
MR
13813 return 0;
13814
5008e874
ML
13815 if (old_obj) {
13816 struct drm_crtc_state *crtc_state =
13817 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13818
13819 /* Big Hammer, we also need to ensure that any pending
13820 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13821 * current scanout is retired before unpinning the old
13822 * framebuffer. Note that we rely on userspace rendering
13823 * into the buffer attached to the pipe they are waiting
13824 * on. If not, userspace generates a GPU hang with IPEHR
13825 * point to the MI_WAIT_FOR_EVENT.
13826 *
13827 * This should only fail upon a hung GPU, in which case we
13828 * can safely continue.
13829 */
13830 if (needs_modeset(crtc_state))
13831 ret = i915_gem_object_wait_rendering(old_obj, true);
f4457ae7
CW
13832 if (ret) {
13833 /* GPU hangs should have been swallowed by the wait */
13834 WARN_ON(ret == -EIO);
f935675f 13835 return ret;
f4457ae7 13836 }
5008e874
ML
13837 }
13838
3c28ff22
AG
13839 /* For framebuffer backed by dmabuf, wait for fence */
13840 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13841 long lret;
13842
13843 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13844 false, true,
13845 MAX_SCHEDULE_TIMEOUT);
13846 if (lret == -ERESTARTSYS)
13847 return lret;
3c28ff22 13848
bcf8be27 13849 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13850 }
13851
1ee49399
ML
13852 if (!obj) {
13853 ret = 0;
13854 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13855 INTEL_INFO(dev)->cursor_needs_physical) {
13856 int align = IS_I830(dev) ? 16 * 1024 : 256;
13857 ret = i915_gem_object_attach_phys(obj, align);
13858 if (ret)
13859 DRM_DEBUG_KMS("failed to attach phys object\n");
13860 } else {
3465c580 13861 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 13862 }
465c120c 13863
7580d774
ML
13864 if (ret == 0) {
13865 if (obj) {
13866 struct intel_plane_state *plane_state =
13867 to_intel_plane_state(new_state);
13868
13869 i915_gem_request_assign(&plane_state->wait_req,
13870 obj->last_write_req);
13871 }
13872
a9ff8714 13873 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13874 }
fdd508a6 13875
6beb8c23
MR
13876 return ret;
13877}
13878
38f3ce3a
MR
13879/**
13880 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13881 * @plane: drm plane to clean up for
13882 * @fb: old framebuffer that was on plane
13883 *
13884 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13885 *
13886 * Must be called with struct_mutex held.
38f3ce3a
MR
13887 */
13888void
13889intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13890 const struct drm_plane_state *old_state)
38f3ce3a
MR
13891{
13892 struct drm_device *dev = plane->dev;
1ee49399 13893 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13894 struct intel_plane_state *old_intel_state;
1ee49399
ML
13895 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13896 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13897
7580d774
ML
13898 old_intel_state = to_intel_plane_state(old_state);
13899
1ee49399 13900 if (!obj && !old_obj)
38f3ce3a
MR
13901 return;
13902
1ee49399
ML
13903 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13904 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 13905 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
13906
13907 /* prepare_fb aborted? */
13908 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13909 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13910 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13911
13912 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
13913}
13914
6156a456
CK
13915int
13916skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13917{
13918 int max_scale;
13919 struct drm_device *dev;
13920 struct drm_i915_private *dev_priv;
13921 int crtc_clock, cdclk;
13922
bf8a0af0 13923 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13924 return DRM_PLANE_HELPER_NO_SCALING;
13925
13926 dev = intel_crtc->base.dev;
13927 dev_priv = dev->dev_private;
13928 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13929 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13930
54bf1ce6 13931 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13932 return DRM_PLANE_HELPER_NO_SCALING;
13933
13934 /*
13935 * skl max scale is lower of:
13936 * close to 3 but not 3, -1 is for that purpose
13937 * or
13938 * cdclk/crtc_clock
13939 */
13940 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13941
13942 return max_scale;
13943}
13944
465c120c 13945static int
3c692a41 13946intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13947 struct intel_crtc_state *crtc_state,
3c692a41
GP
13948 struct intel_plane_state *state)
13949{
2b875c22
MR
13950 struct drm_crtc *crtc = state->base.crtc;
13951 struct drm_framebuffer *fb = state->base.fb;
6156a456 13952 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13953 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13954 bool can_position = false;
465c120c 13955
693bdc28
VS
13956 if (INTEL_INFO(plane->dev)->gen >= 9) {
13957 /* use scaler when colorkey is not required */
13958 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13959 min_scale = 1;
13960 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13961 }
d8106366 13962 can_position = true;
6156a456 13963 }
d8106366 13964
061e4b8d
ML
13965 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13966 &state->dst, &state->clip,
da20eabd
ML
13967 min_scale, max_scale,
13968 can_position, true,
13969 &state->visible);
14af293f
GP
13970}
13971
613d2b27
ML
13972static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13973 struct drm_crtc_state *old_crtc_state)
3c692a41 13974{
32b7eeec 13975 struct drm_device *dev = crtc->dev;
3c692a41 13976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13977 struct intel_crtc_state *old_intel_state =
13978 to_intel_crtc_state(old_crtc_state);
13979 bool modeset = needs_modeset(crtc->state);
3c692a41 13980
c34c9ee4 13981 /* Perform vblank evasion around commit operation */
62852622 13982 intel_pipe_update_start(intel_crtc);
0583236e 13983
bfd16b2a
ML
13984 if (modeset)
13985 return;
13986
20a34e78
ML
13987 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13988 intel_color_set_csc(crtc->state);
13989 intel_color_load_luts(crtc->state);
13990 }
13991
bfd16b2a
ML
13992 if (to_intel_crtc_state(crtc->state)->update_pipe)
13993 intel_update_pipe_config(intel_crtc, old_intel_state);
13994 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13995 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13996}
13997
613d2b27
ML
13998static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13999 struct drm_crtc_state *old_crtc_state)
32b7eeec 14000{
32b7eeec 14001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14002
62852622 14003 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14004}
14005
cf4c7c12 14006/**
4a3b8769
MR
14007 * intel_plane_destroy - destroy a plane
14008 * @plane: plane to destroy
cf4c7c12 14009 *
4a3b8769
MR
14010 * Common destruction function for all types of planes (primary, cursor,
14011 * sprite).
cf4c7c12 14012 */
4a3b8769 14013void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14014{
14015 struct intel_plane *intel_plane = to_intel_plane(plane);
14016 drm_plane_cleanup(plane);
14017 kfree(intel_plane);
14018}
14019
65a3fea0 14020const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14021 .update_plane = drm_atomic_helper_update_plane,
14022 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14023 .destroy = intel_plane_destroy,
c196e1d6 14024 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14025 .atomic_get_property = intel_plane_atomic_get_property,
14026 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14027 .atomic_duplicate_state = intel_plane_duplicate_state,
14028 .atomic_destroy_state = intel_plane_destroy_state,
14029
465c120c
MR
14030};
14031
14032static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14033 int pipe)
14034{
fca0ce2a
VS
14035 struct intel_plane *primary = NULL;
14036 struct intel_plane_state *state = NULL;
465c120c 14037 const uint32_t *intel_primary_formats;
45e3743a 14038 unsigned int num_formats;
fca0ce2a 14039 int ret;
465c120c
MR
14040
14041 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
14042 if (!primary)
14043 goto fail;
465c120c 14044
8e7d688b 14045 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
14046 if (!state)
14047 goto fail;
8e7d688b 14048 primary->base.state = &state->base;
ea2c67bb 14049
465c120c
MR
14050 primary->can_scale = false;
14051 primary->max_downscale = 1;
6156a456
CK
14052 if (INTEL_INFO(dev)->gen >= 9) {
14053 primary->can_scale = true;
af99ceda 14054 state->scaler_id = -1;
6156a456 14055 }
465c120c
MR
14056 primary->pipe = pipe;
14057 primary->plane = pipe;
a9ff8714 14058 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14059 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14060 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14061 primary->plane = !pipe;
14062
6c0fd451
DL
14063 if (INTEL_INFO(dev)->gen >= 9) {
14064 intel_primary_formats = skl_primary_formats;
14065 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14066
14067 primary->update_plane = skylake_update_primary_plane;
14068 primary->disable_plane = skylake_disable_primary_plane;
14069 } else if (HAS_PCH_SPLIT(dev)) {
14070 intel_primary_formats = i965_primary_formats;
14071 num_formats = ARRAY_SIZE(i965_primary_formats);
14072
14073 primary->update_plane = ironlake_update_primary_plane;
14074 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14075 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14076 intel_primary_formats = i965_primary_formats;
14077 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14078
14079 primary->update_plane = i9xx_update_primary_plane;
14080 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14081 } else {
14082 intel_primary_formats = i8xx_primary_formats;
14083 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14084
14085 primary->update_plane = i9xx_update_primary_plane;
14086 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14087 }
14088
fca0ce2a
VS
14089 ret = drm_universal_plane_init(dev, &primary->base, 0,
14090 &intel_plane_funcs,
14091 intel_primary_formats, num_formats,
14092 DRM_PLANE_TYPE_PRIMARY, NULL);
14093 if (ret)
14094 goto fail;
48404c1e 14095
3b7a5119
SJ
14096 if (INTEL_INFO(dev)->gen >= 4)
14097 intel_create_rotation_property(dev, primary);
48404c1e 14098
ea2c67bb
MR
14099 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14100
465c120c 14101 return &primary->base;
fca0ce2a
VS
14102
14103fail:
14104 kfree(state);
14105 kfree(primary);
14106
14107 return NULL;
465c120c
MR
14108}
14109
3b7a5119
SJ
14110void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14111{
14112 if (!dev->mode_config.rotation_property) {
14113 unsigned long flags = BIT(DRM_ROTATE_0) |
14114 BIT(DRM_ROTATE_180);
14115
14116 if (INTEL_INFO(dev)->gen >= 9)
14117 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14118
14119 dev->mode_config.rotation_property =
14120 drm_mode_create_rotation_property(dev, flags);
14121 }
14122 if (dev->mode_config.rotation_property)
14123 drm_object_attach_property(&plane->base.base,
14124 dev->mode_config.rotation_property,
14125 plane->base.state->rotation);
14126}
14127
3d7d6510 14128static int
852e787c 14129intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14130 struct intel_crtc_state *crtc_state,
852e787c 14131 struct intel_plane_state *state)
3d7d6510 14132{
061e4b8d 14133 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14134 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14135 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14136 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14137 unsigned stride;
14138 int ret;
3d7d6510 14139
061e4b8d
ML
14140 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14141 &state->dst, &state->clip,
3d7d6510
MR
14142 DRM_PLANE_HELPER_NO_SCALING,
14143 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14144 true, true, &state->visible);
757f9a3e
GP
14145 if (ret)
14146 return ret;
14147
757f9a3e
GP
14148 /* if we want to turn off the cursor ignore width and height */
14149 if (!obj)
da20eabd 14150 return 0;
757f9a3e 14151
757f9a3e 14152 /* Check for which cursor types we support */
061e4b8d 14153 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14154 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14155 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14156 return -EINVAL;
14157 }
14158
ea2c67bb
MR
14159 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14160 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14161 DRM_DEBUG_KMS("buffer is too small\n");
14162 return -ENOMEM;
14163 }
14164
3a656b54 14165 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14166 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14167 return -EINVAL;
32b7eeec
MR
14168 }
14169
b29ec92c
VS
14170 /*
14171 * There's something wrong with the cursor on CHV pipe C.
14172 * If it straddles the left edge of the screen then
14173 * moving it away from the edge or disabling it often
14174 * results in a pipe underrun, and often that can lead to
14175 * dead pipe (constant underrun reported, and it scans
14176 * out just a solid color). To recover from that, the
14177 * display power well must be turned off and on again.
14178 * Refuse the put the cursor into that compromised position.
14179 */
14180 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14181 state->visible && state->base.crtc_x < 0) {
14182 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14183 return -EINVAL;
14184 }
14185
da20eabd 14186 return 0;
852e787c 14187}
3d7d6510 14188
a8ad0d8e
ML
14189static void
14190intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14191 struct drm_crtc *crtc)
a8ad0d8e 14192{
f2858021
ML
14193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14194
14195 intel_crtc->cursor_addr = 0;
55a08b3f 14196 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14197}
14198
f4a2cf29 14199static void
55a08b3f
ML
14200intel_update_cursor_plane(struct drm_plane *plane,
14201 const struct intel_crtc_state *crtc_state,
14202 const struct intel_plane_state *state)
852e787c 14203{
55a08b3f
ML
14204 struct drm_crtc *crtc = crtc_state->base.crtc;
14205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14206 struct drm_device *dev = plane->dev;
2b875c22 14207 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14208 uint32_t addr;
852e787c 14209
f4a2cf29 14210 if (!obj)
a912f12f 14211 addr = 0;
f4a2cf29 14212 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14213 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14214 else
a912f12f 14215 addr = obj->phys_handle->busaddr;
852e787c 14216
a912f12f 14217 intel_crtc->cursor_addr = addr;
55a08b3f 14218 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14219}
14220
3d7d6510
MR
14221static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14222 int pipe)
14223{
fca0ce2a
VS
14224 struct intel_plane *cursor = NULL;
14225 struct intel_plane_state *state = NULL;
14226 int ret;
3d7d6510
MR
14227
14228 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
14229 if (!cursor)
14230 goto fail;
3d7d6510 14231
8e7d688b 14232 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
14233 if (!state)
14234 goto fail;
8e7d688b 14235 cursor->base.state = &state->base;
ea2c67bb 14236
3d7d6510
MR
14237 cursor->can_scale = false;
14238 cursor->max_downscale = 1;
14239 cursor->pipe = pipe;
14240 cursor->plane = pipe;
a9ff8714 14241 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14242 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14243 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14244 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 14245
fca0ce2a
VS
14246 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14247 &intel_plane_funcs,
14248 intel_cursor_formats,
14249 ARRAY_SIZE(intel_cursor_formats),
14250 DRM_PLANE_TYPE_CURSOR, NULL);
14251 if (ret)
14252 goto fail;
4398ad45
VS
14253
14254 if (INTEL_INFO(dev)->gen >= 4) {
14255 if (!dev->mode_config.rotation_property)
14256 dev->mode_config.rotation_property =
14257 drm_mode_create_rotation_property(dev,
14258 BIT(DRM_ROTATE_0) |
14259 BIT(DRM_ROTATE_180));
14260 if (dev->mode_config.rotation_property)
14261 drm_object_attach_property(&cursor->base.base,
14262 dev->mode_config.rotation_property,
8e7d688b 14263 state->base.rotation);
4398ad45
VS
14264 }
14265
af99ceda
CK
14266 if (INTEL_INFO(dev)->gen >=9)
14267 state->scaler_id = -1;
14268
ea2c67bb
MR
14269 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14270
3d7d6510 14271 return &cursor->base;
fca0ce2a
VS
14272
14273fail:
14274 kfree(state);
14275 kfree(cursor);
14276
14277 return NULL;
3d7d6510
MR
14278}
14279
549e2bfb
CK
14280static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14281 struct intel_crtc_state *crtc_state)
14282{
14283 int i;
14284 struct intel_scaler *intel_scaler;
14285 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14286
14287 for (i = 0; i < intel_crtc->num_scalers; i++) {
14288 intel_scaler = &scaler_state->scalers[i];
14289 intel_scaler->in_use = 0;
549e2bfb
CK
14290 intel_scaler->mode = PS_SCALER_MODE_DYN;
14291 }
14292
14293 scaler_state->scaler_id = -1;
14294}
14295
b358d0a6 14296static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14297{
fbee40df 14298 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14299 struct intel_crtc *intel_crtc;
f5de6e07 14300 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14301 struct drm_plane *primary = NULL;
14302 struct drm_plane *cursor = NULL;
8563b1e8 14303 int ret;
79e53945 14304
955382f3 14305 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14306 if (intel_crtc == NULL)
14307 return;
14308
f5de6e07
ACO
14309 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14310 if (!crtc_state)
14311 goto fail;
550acefd
ACO
14312 intel_crtc->config = crtc_state;
14313 intel_crtc->base.state = &crtc_state->base;
07878248 14314 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14315
549e2bfb
CK
14316 /* initialize shared scalers */
14317 if (INTEL_INFO(dev)->gen >= 9) {
14318 if (pipe == PIPE_C)
14319 intel_crtc->num_scalers = 1;
14320 else
14321 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14322
14323 skl_init_scalers(dev, intel_crtc, crtc_state);
14324 }
14325
465c120c 14326 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14327 if (!primary)
14328 goto fail;
14329
14330 cursor = intel_cursor_plane_create(dev, pipe);
14331 if (!cursor)
14332 goto fail;
14333
465c120c 14334 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14335 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14336 if (ret)
14337 goto fail;
79e53945 14338
1f1c2e24
VS
14339 /*
14340 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14341 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14342 */
80824003
JB
14343 intel_crtc->pipe = pipe;
14344 intel_crtc->plane = pipe;
3a77c4c4 14345 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14346 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14347 intel_crtc->plane = !pipe;
80824003
JB
14348 }
14349
4b0e333e
CW
14350 intel_crtc->cursor_base = ~0;
14351 intel_crtc->cursor_cntl = ~0;
dc41c154 14352 intel_crtc->cursor_size = ~0;
8d7849db 14353
852eb00d
VS
14354 intel_crtc->wm.cxsr_allowed = true;
14355
22fd0fab
JB
14356 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14357 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14358 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14359 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14360
79e53945 14361 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 14362
8563b1e8
LL
14363 intel_color_init(&intel_crtc->base);
14364
87b6b101 14365 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14366 return;
14367
14368fail:
14369 if (primary)
14370 drm_plane_cleanup(primary);
14371 if (cursor)
14372 drm_plane_cleanup(cursor);
f5de6e07 14373 kfree(crtc_state);
3d7d6510 14374 kfree(intel_crtc);
79e53945
JB
14375}
14376
752aa88a
JB
14377enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14378{
14379 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14380 struct drm_device *dev = connector->base.dev;
752aa88a 14381
51fd371b 14382 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14383
d3babd3f 14384 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14385 return INVALID_PIPE;
14386
14387 return to_intel_crtc(encoder->crtc)->pipe;
14388}
14389
08d7b3d1 14390int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14391 struct drm_file *file)
08d7b3d1 14392{
08d7b3d1 14393 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14394 struct drm_crtc *drmmode_crtc;
c05422d5 14395 struct intel_crtc *crtc;
08d7b3d1 14396
7707e653 14397 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14398
7707e653 14399 if (!drmmode_crtc) {
08d7b3d1 14400 DRM_ERROR("no such CRTC id\n");
3f2c2057 14401 return -ENOENT;
08d7b3d1
CW
14402 }
14403
7707e653 14404 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14405 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14406
c05422d5 14407 return 0;
08d7b3d1
CW
14408}
14409
66a9278e 14410static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14411{
66a9278e
DV
14412 struct drm_device *dev = encoder->base.dev;
14413 struct intel_encoder *source_encoder;
79e53945 14414 int index_mask = 0;
79e53945
JB
14415 int entry = 0;
14416
b2784e15 14417 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14418 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14419 index_mask |= (1 << entry);
14420
79e53945
JB
14421 entry++;
14422 }
4ef69c7a 14423
79e53945
JB
14424 return index_mask;
14425}
14426
4d302442
CW
14427static bool has_edp_a(struct drm_device *dev)
14428{
14429 struct drm_i915_private *dev_priv = dev->dev_private;
14430
14431 if (!IS_MOBILE(dev))
14432 return false;
14433
14434 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14435 return false;
14436
e3589908 14437 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14438 return false;
14439
14440 return true;
14441}
14442
84b4e042
JB
14443static bool intel_crt_present(struct drm_device *dev)
14444{
14445 struct drm_i915_private *dev_priv = dev->dev_private;
14446
884497ed
DL
14447 if (INTEL_INFO(dev)->gen >= 9)
14448 return false;
14449
cf404ce4 14450 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14451 return false;
14452
14453 if (IS_CHERRYVIEW(dev))
14454 return false;
14455
65e472e4
VS
14456 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14457 return false;
14458
70ac54d0
VS
14459 /* DDI E can't be used if DDI A requires 4 lanes */
14460 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14461 return false;
14462
e4abb733 14463 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14464 return false;
14465
14466 return true;
14467}
14468
79e53945
JB
14469static void intel_setup_outputs(struct drm_device *dev)
14470{
725e30ad 14471 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14472 struct intel_encoder *encoder;
cb0953d7 14473 bool dpd_is_edp = false;
79e53945 14474
c9093354 14475 intel_lvds_init(dev);
79e53945 14476
84b4e042 14477 if (intel_crt_present(dev))
79935fca 14478 intel_crt_init(dev);
cb0953d7 14479
c776eb2e
VK
14480 if (IS_BROXTON(dev)) {
14481 /*
14482 * FIXME: Broxton doesn't support port detection via the
14483 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14484 * detect the ports.
14485 */
14486 intel_ddi_init(dev, PORT_A);
14487 intel_ddi_init(dev, PORT_B);
14488 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14489
14490 intel_dsi_init(dev);
c776eb2e 14491 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14492 int found;
14493
de31facd
JB
14494 /*
14495 * Haswell uses DDI functions to detect digital outputs.
14496 * On SKL pre-D0 the strap isn't connected, so we assume
14497 * it's there.
14498 */
77179400 14499 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14500 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14501 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14502 intel_ddi_init(dev, PORT_A);
14503
14504 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14505 * register */
14506 found = I915_READ(SFUSE_STRAP);
14507
14508 if (found & SFUSE_STRAP_DDIB_DETECTED)
14509 intel_ddi_init(dev, PORT_B);
14510 if (found & SFUSE_STRAP_DDIC_DETECTED)
14511 intel_ddi_init(dev, PORT_C);
14512 if (found & SFUSE_STRAP_DDID_DETECTED)
14513 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14514 /*
14515 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14516 */
ef11bdb3 14517 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14518 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14519 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14520 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14521 intel_ddi_init(dev, PORT_E);
14522
0e72a5b5 14523 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14524 int found;
5d8a7752 14525 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14526
14527 if (has_edp_a(dev))
14528 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14529
dc0fa718 14530 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14531 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14532 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14533 if (!found)
e2debe91 14534 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14535 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14536 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14537 }
14538
dc0fa718 14539 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14540 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14541
dc0fa718 14542 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14543 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14544
5eb08b69 14545 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14546 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14547
270b3042 14548 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14549 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14550 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14551 /*
14552 * The DP_DETECTED bit is the latched state of the DDC
14553 * SDA pin at boot. However since eDP doesn't require DDC
14554 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14555 * eDP ports may have been muxed to an alternate function.
14556 * Thus we can't rely on the DP_DETECTED bit alone to detect
14557 * eDP ports. Consult the VBT as well as DP_DETECTED to
14558 * detect eDP ports.
14559 */
e66eb81d 14560 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14561 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14562 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14563 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14564 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14565 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14566
e66eb81d 14567 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14568 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14569 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14570 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14571 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14572 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14573
9418c1f1 14574 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14575 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14576 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14577 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14578 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14579 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14580 }
14581
3cfca973 14582 intel_dsi_init(dev);
09da55dc 14583 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14584 bool found = false;
7d57382e 14585
e2debe91 14586 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14587 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14588 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14589 if (!found && IS_G4X(dev)) {
b01f2c3a 14590 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14591 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14592 }
27185ae1 14593
3fec3d2f 14594 if (!found && IS_G4X(dev))
ab9d7c30 14595 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14596 }
13520b05
KH
14597
14598 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14599
e2debe91 14600 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14601 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14602 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14603 }
27185ae1 14604
e2debe91 14605 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14606
3fec3d2f 14607 if (IS_G4X(dev)) {
b01f2c3a 14608 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14609 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14610 }
3fec3d2f 14611 if (IS_G4X(dev))
ab9d7c30 14612 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14613 }
27185ae1 14614
3fec3d2f 14615 if (IS_G4X(dev) &&
e7281eab 14616 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14617 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14618 } else if (IS_GEN2(dev))
79e53945
JB
14619 intel_dvo_init(dev);
14620
103a196f 14621 if (SUPPORTS_TV(dev))
79e53945
JB
14622 intel_tv_init(dev);
14623
0bc12bcb 14624 intel_psr_init(dev);
7c8f8a70 14625
b2784e15 14626 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14627 encoder->base.possible_crtcs = encoder->crtc_mask;
14628 encoder->base.possible_clones =
66a9278e 14629 intel_encoder_clones(encoder);
79e53945 14630 }
47356eb6 14631
dde86e2d 14632 intel_init_pch_refclk(dev);
270b3042
DV
14633
14634 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14635}
14636
14637static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14638{
60a5ca01 14639 struct drm_device *dev = fb->dev;
79e53945 14640 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14641
ef2d633e 14642 drm_framebuffer_cleanup(fb);
60a5ca01 14643 mutex_lock(&dev->struct_mutex);
ef2d633e 14644 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14645 drm_gem_object_unreference(&intel_fb->obj->base);
14646 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14647 kfree(intel_fb);
14648}
14649
14650static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14651 struct drm_file *file,
79e53945
JB
14652 unsigned int *handle)
14653{
14654 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14655 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14656
cc917ab4
CW
14657 if (obj->userptr.mm) {
14658 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14659 return -EINVAL;
14660 }
14661
05394f39 14662 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14663}
14664
86c98588
RV
14665static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14666 struct drm_file *file,
14667 unsigned flags, unsigned color,
14668 struct drm_clip_rect *clips,
14669 unsigned num_clips)
14670{
14671 struct drm_device *dev = fb->dev;
14672 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14673 struct drm_i915_gem_object *obj = intel_fb->obj;
14674
14675 mutex_lock(&dev->struct_mutex);
74b4ea1e 14676 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14677 mutex_unlock(&dev->struct_mutex);
14678
14679 return 0;
14680}
14681
79e53945
JB
14682static const struct drm_framebuffer_funcs intel_fb_funcs = {
14683 .destroy = intel_user_framebuffer_destroy,
14684 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14685 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14686};
14687
b321803d
DL
14688static
14689u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14690 uint32_t pixel_format)
14691{
14692 u32 gen = INTEL_INFO(dev)->gen;
14693
14694 if (gen >= 9) {
ac484963
VS
14695 int cpp = drm_format_plane_cpp(pixel_format, 0);
14696
b321803d
DL
14697 /* "The stride in bytes must not exceed the of the size of 8K
14698 * pixels and 32K bytes."
14699 */
ac484963 14700 return min(8192 * cpp, 32768);
666a4537 14701 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14702 return 32*1024;
14703 } else if (gen >= 4) {
14704 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14705 return 16*1024;
14706 else
14707 return 32*1024;
14708 } else if (gen >= 3) {
14709 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14710 return 8*1024;
14711 else
14712 return 16*1024;
14713 } else {
14714 /* XXX DSPC is limited to 4k tiled */
14715 return 8*1024;
14716 }
14717}
14718
b5ea642a
DV
14719static int intel_framebuffer_init(struct drm_device *dev,
14720 struct intel_framebuffer *intel_fb,
14721 struct drm_mode_fb_cmd2 *mode_cmd,
14722 struct drm_i915_gem_object *obj)
79e53945 14723{
7b49f948 14724 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14725 unsigned int aligned_height;
79e53945 14726 int ret;
b321803d 14727 u32 pitch_limit, stride_alignment;
79e53945 14728
dd4916c5
DV
14729 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14730
2a80eada
DV
14731 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14732 /* Enforce that fb modifier and tiling mode match, but only for
14733 * X-tiled. This is needed for FBC. */
14734 if (!!(obj->tiling_mode == I915_TILING_X) !=
14735 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14736 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14737 return -EINVAL;
14738 }
14739 } else {
14740 if (obj->tiling_mode == I915_TILING_X)
14741 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14742 else if (obj->tiling_mode == I915_TILING_Y) {
14743 DRM_DEBUG("No Y tiling for legacy addfb\n");
14744 return -EINVAL;
14745 }
14746 }
14747
9a8f0a12
TU
14748 /* Passed in modifier sanity checking. */
14749 switch (mode_cmd->modifier[0]) {
14750 case I915_FORMAT_MOD_Y_TILED:
14751 case I915_FORMAT_MOD_Yf_TILED:
14752 if (INTEL_INFO(dev)->gen < 9) {
14753 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14754 mode_cmd->modifier[0]);
14755 return -EINVAL;
14756 }
14757 case DRM_FORMAT_MOD_NONE:
14758 case I915_FORMAT_MOD_X_TILED:
14759 break;
14760 default:
c0f40428
JB
14761 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14762 mode_cmd->modifier[0]);
57cd6508 14763 return -EINVAL;
c16ed4be 14764 }
57cd6508 14765
7b49f948
VS
14766 stride_alignment = intel_fb_stride_alignment(dev_priv,
14767 mode_cmd->modifier[0],
b321803d
DL
14768 mode_cmd->pixel_format);
14769 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14770 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14771 mode_cmd->pitches[0], stride_alignment);
57cd6508 14772 return -EINVAL;
c16ed4be 14773 }
57cd6508 14774
b321803d
DL
14775 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14776 mode_cmd->pixel_format);
a35cdaa0 14777 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14778 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14779 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14780 "tiled" : "linear",
a35cdaa0 14781 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14782 return -EINVAL;
c16ed4be 14783 }
5d7bd705 14784
2a80eada 14785 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14786 mode_cmd->pitches[0] != obj->stride) {
14787 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14788 mode_cmd->pitches[0], obj->stride);
5d7bd705 14789 return -EINVAL;
c16ed4be 14790 }
5d7bd705 14791
57779d06 14792 /* Reject formats not supported by any plane early. */
308e5bcb 14793 switch (mode_cmd->pixel_format) {
57779d06 14794 case DRM_FORMAT_C8:
04b3924d
VS
14795 case DRM_FORMAT_RGB565:
14796 case DRM_FORMAT_XRGB8888:
14797 case DRM_FORMAT_ARGB8888:
57779d06
VS
14798 break;
14799 case DRM_FORMAT_XRGB1555:
c16ed4be 14800 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14801 DRM_DEBUG("unsupported pixel format: %s\n",
14802 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14803 return -EINVAL;
c16ed4be 14804 }
57779d06 14805 break;
57779d06 14806 case DRM_FORMAT_ABGR8888:
666a4537
WB
14807 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14808 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14809 DRM_DEBUG("unsupported pixel format: %s\n",
14810 drm_get_format_name(mode_cmd->pixel_format));
14811 return -EINVAL;
14812 }
14813 break;
14814 case DRM_FORMAT_XBGR8888:
04b3924d 14815 case DRM_FORMAT_XRGB2101010:
57779d06 14816 case DRM_FORMAT_XBGR2101010:
c16ed4be 14817 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14818 DRM_DEBUG("unsupported pixel format: %s\n",
14819 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14820 return -EINVAL;
c16ed4be 14821 }
b5626747 14822 break;
7531208b 14823 case DRM_FORMAT_ABGR2101010:
666a4537 14824 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14825 DRM_DEBUG("unsupported pixel format: %s\n",
14826 drm_get_format_name(mode_cmd->pixel_format));
14827 return -EINVAL;
14828 }
14829 break;
04b3924d
VS
14830 case DRM_FORMAT_YUYV:
14831 case DRM_FORMAT_UYVY:
14832 case DRM_FORMAT_YVYU:
14833 case DRM_FORMAT_VYUY:
c16ed4be 14834 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14835 DRM_DEBUG("unsupported pixel format: %s\n",
14836 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14837 return -EINVAL;
c16ed4be 14838 }
57cd6508
CW
14839 break;
14840 default:
4ee62c76
VS
14841 DRM_DEBUG("unsupported pixel format: %s\n",
14842 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14843 return -EINVAL;
14844 }
14845
90f9a336
VS
14846 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14847 if (mode_cmd->offsets[0] != 0)
14848 return -EINVAL;
14849
ec2c981e 14850 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14851 mode_cmd->pixel_format,
14852 mode_cmd->modifier[0]);
53155c0a
DV
14853 /* FIXME drm helper for size checks (especially planar formats)? */
14854 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14855 return -EINVAL;
14856
c7d73f6a
DV
14857 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14858 intel_fb->obj = obj;
14859
2d7a215f
VS
14860 intel_fill_fb_info(dev_priv, &intel_fb->base);
14861
79e53945
JB
14862 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14863 if (ret) {
14864 DRM_ERROR("framebuffer init failed %d\n", ret);
14865 return ret;
14866 }
14867
0b05e1e0
VS
14868 intel_fb->obj->framebuffer_references++;
14869
79e53945
JB
14870 return 0;
14871}
14872
79e53945
JB
14873static struct drm_framebuffer *
14874intel_user_framebuffer_create(struct drm_device *dev,
14875 struct drm_file *filp,
1eb83451 14876 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14877{
dcb1394e 14878 struct drm_framebuffer *fb;
05394f39 14879 struct drm_i915_gem_object *obj;
76dc3769 14880 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14881
308e5bcb 14882 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14883 mode_cmd.handles[0]));
c8725226 14884 if (&obj->base == NULL)
cce13ff7 14885 return ERR_PTR(-ENOENT);
79e53945 14886
92907cbb 14887 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14888 if (IS_ERR(fb))
14889 drm_gem_object_unreference_unlocked(&obj->base);
14890
14891 return fb;
79e53945
JB
14892}
14893
0695726e 14894#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14895static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14896{
14897}
14898#endif
14899
79e53945 14900static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14901 .fb_create = intel_user_framebuffer_create,
0632fef6 14902 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14903 .atomic_check = intel_atomic_check,
14904 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14905 .atomic_state_alloc = intel_atomic_state_alloc,
14906 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14907};
14908
88212941
ID
14909/**
14910 * intel_init_display_hooks - initialize the display modesetting hooks
14911 * @dev_priv: device private
14912 */
14913void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14914{
88212941 14915 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14916 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14917 dev_priv->display.get_initial_plane_config =
14918 skylake_get_initial_plane_config;
bc8d7dff
DL
14919 dev_priv->display.crtc_compute_clock =
14920 haswell_crtc_compute_clock;
14921 dev_priv->display.crtc_enable = haswell_crtc_enable;
14922 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14923 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14924 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14925 dev_priv->display.get_initial_plane_config =
14926 ironlake_get_initial_plane_config;
797d0259
ACO
14927 dev_priv->display.crtc_compute_clock =
14928 haswell_crtc_compute_clock;
4f771f10
PZ
14929 dev_priv->display.crtc_enable = haswell_crtc_enable;
14930 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14931 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14932 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14933 dev_priv->display.get_initial_plane_config =
14934 ironlake_get_initial_plane_config;
3fb37703
ACO
14935 dev_priv->display.crtc_compute_clock =
14936 ironlake_crtc_compute_clock;
76e5a89c
DV
14937 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14938 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14939 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14940 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14941 dev_priv->display.get_initial_plane_config =
14942 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14943 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14944 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14945 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14946 } else if (IS_VALLEYVIEW(dev_priv)) {
14947 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14948 dev_priv->display.get_initial_plane_config =
14949 i9xx_get_initial_plane_config;
14950 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14951 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14952 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14953 } else if (IS_G4X(dev_priv)) {
14954 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14955 dev_priv->display.get_initial_plane_config =
14956 i9xx_get_initial_plane_config;
14957 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14958 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14959 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14960 } else if (IS_PINEVIEW(dev_priv)) {
14961 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14962 dev_priv->display.get_initial_plane_config =
14963 i9xx_get_initial_plane_config;
14964 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14965 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14966 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14967 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14968 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14969 dev_priv->display.get_initial_plane_config =
14970 i9xx_get_initial_plane_config;
d6dfee7a 14971 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14972 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14973 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14974 } else {
14975 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14976 dev_priv->display.get_initial_plane_config =
14977 i9xx_get_initial_plane_config;
14978 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14979 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14980 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14981 }
e70236a8 14982
e70236a8 14983 /* Returns the core display clock speed */
88212941 14984 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
14985 dev_priv->display.get_display_clock_speed =
14986 skylake_get_display_clock_speed;
88212941 14987 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
14988 dev_priv->display.get_display_clock_speed =
14989 broxton_get_display_clock_speed;
88212941 14990 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
14991 dev_priv->display.get_display_clock_speed =
14992 broadwell_get_display_clock_speed;
88212941 14993 else if (IS_HASWELL(dev_priv))
1652d19e
VS
14994 dev_priv->display.get_display_clock_speed =
14995 haswell_get_display_clock_speed;
88212941 14996 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
14997 dev_priv->display.get_display_clock_speed =
14998 valleyview_get_display_clock_speed;
88212941 14999 else if (IS_GEN5(dev_priv))
b37a6434
VS
15000 dev_priv->display.get_display_clock_speed =
15001 ilk_get_display_clock_speed;
88212941
ID
15002 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15003 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
15004 dev_priv->display.get_display_clock_speed =
15005 i945_get_display_clock_speed;
88212941 15006 else if (IS_GM45(dev_priv))
34edce2f
VS
15007 dev_priv->display.get_display_clock_speed =
15008 gm45_get_display_clock_speed;
88212941 15009 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
15010 dev_priv->display.get_display_clock_speed =
15011 i965gm_get_display_clock_speed;
88212941 15012 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
15013 dev_priv->display.get_display_clock_speed =
15014 pnv_get_display_clock_speed;
88212941 15015 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
15016 dev_priv->display.get_display_clock_speed =
15017 g33_get_display_clock_speed;
88212941 15018 else if (IS_I915G(dev_priv))
e70236a8
JB
15019 dev_priv->display.get_display_clock_speed =
15020 i915_get_display_clock_speed;
88212941 15021 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
15022 dev_priv->display.get_display_clock_speed =
15023 i9xx_misc_get_display_clock_speed;
88212941 15024 else if (IS_I915GM(dev_priv))
e70236a8
JB
15025 dev_priv->display.get_display_clock_speed =
15026 i915gm_get_display_clock_speed;
88212941 15027 else if (IS_I865G(dev_priv))
e70236a8
JB
15028 dev_priv->display.get_display_clock_speed =
15029 i865_get_display_clock_speed;
88212941 15030 else if (IS_I85X(dev_priv))
e70236a8 15031 dev_priv->display.get_display_clock_speed =
1b1d2716 15032 i85x_get_display_clock_speed;
623e01e5 15033 else { /* 830 */
88212941 15034 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15035 dev_priv->display.get_display_clock_speed =
15036 i830_get_display_clock_speed;
623e01e5 15037 }
e70236a8 15038
88212941 15039 if (IS_GEN5(dev_priv)) {
3bb11b53 15040 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 15041 } else if (IS_GEN6(dev_priv)) {
3bb11b53 15042 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 15043 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
15044 /* FIXME: detect B0+ stepping and use auto training */
15045 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 15046 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 15047 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
88212941 15048 if (IS_BROADWELL(dev_priv)) {
27c329ed
ML
15049 dev_priv->display.modeset_commit_cdclk =
15050 broadwell_modeset_commit_cdclk;
15051 dev_priv->display.modeset_calc_cdclk =
15052 broadwell_modeset_calc_cdclk;
15053 }
88212941 15054 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
15055 dev_priv->display.modeset_commit_cdclk =
15056 valleyview_modeset_commit_cdclk;
15057 dev_priv->display.modeset_calc_cdclk =
15058 valleyview_modeset_calc_cdclk;
88212941 15059 } else if (IS_BROXTON(dev_priv)) {
27c329ed
ML
15060 dev_priv->display.modeset_commit_cdclk =
15061 broxton_modeset_commit_cdclk;
15062 dev_priv->display.modeset_calc_cdclk =
15063 broxton_modeset_calc_cdclk;
e70236a8 15064 }
8c9f3aaf 15065
88212941 15066 switch (INTEL_INFO(dev_priv)->gen) {
8c9f3aaf
JB
15067 case 2:
15068 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15069 break;
15070
15071 case 3:
15072 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15073 break;
15074
15075 case 4:
15076 case 5:
15077 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15078 break;
15079
15080 case 6:
15081 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15082 break;
7c9017e5 15083 case 7:
4e0bbc31 15084 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15085 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15086 break;
830c81db 15087 case 9:
ba343e02
TU
15088 /* Drop through - unsupported since execlist only. */
15089 default:
15090 /* Default just returns -ENODEV to indicate unsupported */
15091 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15092 }
e70236a8
JB
15093}
15094
b690e96c
JB
15095/*
15096 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15097 * resume, or other times. This quirk makes sure that's the case for
15098 * affected systems.
15099 */
0206e353 15100static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15101{
15102 struct drm_i915_private *dev_priv = dev->dev_private;
15103
15104 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15105 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15106}
15107
b6b5d049
VS
15108static void quirk_pipeb_force(struct drm_device *dev)
15109{
15110 struct drm_i915_private *dev_priv = dev->dev_private;
15111
15112 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15113 DRM_INFO("applying pipe b force quirk\n");
15114}
15115
435793df
KP
15116/*
15117 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15118 */
15119static void quirk_ssc_force_disable(struct drm_device *dev)
15120{
15121 struct drm_i915_private *dev_priv = dev->dev_private;
15122 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15123 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15124}
15125
4dca20ef 15126/*
5a15ab5b
CE
15127 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15128 * brightness value
4dca20ef
CE
15129 */
15130static void quirk_invert_brightness(struct drm_device *dev)
15131{
15132 struct drm_i915_private *dev_priv = dev->dev_private;
15133 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15134 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15135}
15136
9c72cc6f
SD
15137/* Some VBT's incorrectly indicate no backlight is present */
15138static void quirk_backlight_present(struct drm_device *dev)
15139{
15140 struct drm_i915_private *dev_priv = dev->dev_private;
15141 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15142 DRM_INFO("applying backlight present quirk\n");
15143}
15144
b690e96c
JB
15145struct intel_quirk {
15146 int device;
15147 int subsystem_vendor;
15148 int subsystem_device;
15149 void (*hook)(struct drm_device *dev);
15150};
15151
5f85f176
EE
15152/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15153struct intel_dmi_quirk {
15154 void (*hook)(struct drm_device *dev);
15155 const struct dmi_system_id (*dmi_id_list)[];
15156};
15157
15158static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15159{
15160 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15161 return 1;
15162}
15163
15164static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15165 {
15166 .dmi_id_list = &(const struct dmi_system_id[]) {
15167 {
15168 .callback = intel_dmi_reverse_brightness,
15169 .ident = "NCR Corporation",
15170 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15171 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15172 },
15173 },
15174 { } /* terminating entry */
15175 },
15176 .hook = quirk_invert_brightness,
15177 },
15178};
15179
c43b5634 15180static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15181 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15182 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15183
b690e96c
JB
15184 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15185 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15186
5f080c0f
VS
15187 /* 830 needs to leave pipe A & dpll A up */
15188 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15189
b6b5d049
VS
15190 /* 830 needs to leave pipe B & dpll B up */
15191 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15192
435793df
KP
15193 /* Lenovo U160 cannot use SSC on LVDS */
15194 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15195
15196 /* Sony Vaio Y cannot use SSC on LVDS */
15197 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15198
be505f64
AH
15199 /* Acer Aspire 5734Z must invert backlight brightness */
15200 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15201
15202 /* Acer/eMachines G725 */
15203 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15204
15205 /* Acer/eMachines e725 */
15206 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15207
15208 /* Acer/Packard Bell NCL20 */
15209 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15210
15211 /* Acer Aspire 4736Z */
15212 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15213
15214 /* Acer Aspire 5336 */
15215 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15216
15217 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15218 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15219
dfb3d47b
SD
15220 /* Acer C720 Chromebook (Core i3 4005U) */
15221 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15222
b2a9601c 15223 /* Apple Macbook 2,1 (Core 2 T7400) */
15224 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15225
1b9448b0
JN
15226 /* Apple Macbook 4,1 */
15227 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15228
d4967d8c
SD
15229 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15230 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15231
15232 /* HP Chromebook 14 (Celeron 2955U) */
15233 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15234
15235 /* Dell Chromebook 11 */
15236 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15237
15238 /* Dell Chromebook 11 (2015 version) */
15239 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15240};
15241
15242static void intel_init_quirks(struct drm_device *dev)
15243{
15244 struct pci_dev *d = dev->pdev;
15245 int i;
15246
15247 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15248 struct intel_quirk *q = &intel_quirks[i];
15249
15250 if (d->device == q->device &&
15251 (d->subsystem_vendor == q->subsystem_vendor ||
15252 q->subsystem_vendor == PCI_ANY_ID) &&
15253 (d->subsystem_device == q->subsystem_device ||
15254 q->subsystem_device == PCI_ANY_ID))
15255 q->hook(dev);
15256 }
5f85f176
EE
15257 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15258 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15259 intel_dmi_quirks[i].hook(dev);
15260 }
b690e96c
JB
15261}
15262
9cce37f4
JB
15263/* Disable the VGA plane that we never use */
15264static void i915_disable_vga(struct drm_device *dev)
15265{
15266 struct drm_i915_private *dev_priv = dev->dev_private;
15267 u8 sr1;
f0f59a00 15268 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15269
2b37c616 15270 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15271 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15272 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15273 sr1 = inb(VGA_SR_DATA);
15274 outb(sr1 | 1<<5, VGA_SR_DATA);
15275 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15276 udelay(300);
15277
01f5a626 15278 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15279 POSTING_READ(vga_reg);
15280}
15281
f817586c
DV
15282void intel_modeset_init_hw(struct drm_device *dev)
15283{
1a617b77
ML
15284 struct drm_i915_private *dev_priv = dev->dev_private;
15285
b6283055 15286 intel_update_cdclk(dev);
1a617b77
ML
15287
15288 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15289
f817586c 15290 intel_init_clock_gating(dev);
8090c6b9 15291 intel_enable_gt_powersave(dev);
f817586c
DV
15292}
15293
d93c0372
MR
15294/*
15295 * Calculate what we think the watermarks should be for the state we've read
15296 * out of the hardware and then immediately program those watermarks so that
15297 * we ensure the hardware settings match our internal state.
15298 *
15299 * We can calculate what we think WM's should be by creating a duplicate of the
15300 * current state (which was constructed during hardware readout) and running it
15301 * through the atomic check code to calculate new watermark values in the
15302 * state object.
15303 */
15304static void sanitize_watermarks(struct drm_device *dev)
15305{
15306 struct drm_i915_private *dev_priv = to_i915(dev);
15307 struct drm_atomic_state *state;
15308 struct drm_crtc *crtc;
15309 struct drm_crtc_state *cstate;
15310 struct drm_modeset_acquire_ctx ctx;
15311 int ret;
15312 int i;
15313
15314 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15315 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15316 return;
15317
15318 /*
15319 * We need to hold connection_mutex before calling duplicate_state so
15320 * that the connector loop is protected.
15321 */
15322 drm_modeset_acquire_init(&ctx, 0);
15323retry:
0cd1262d 15324 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15325 if (ret == -EDEADLK) {
15326 drm_modeset_backoff(&ctx);
15327 goto retry;
15328 } else if (WARN_ON(ret)) {
0cd1262d 15329 goto fail;
d93c0372
MR
15330 }
15331
15332 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15333 if (WARN_ON(IS_ERR(state)))
0cd1262d 15334 goto fail;
d93c0372 15335
ed4a6a7c
MR
15336 /*
15337 * Hardware readout is the only time we don't want to calculate
15338 * intermediate watermarks (since we don't trust the current
15339 * watermarks).
15340 */
15341 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15342
d93c0372
MR
15343 ret = intel_atomic_check(dev, state);
15344 if (ret) {
15345 /*
15346 * If we fail here, it means that the hardware appears to be
15347 * programmed in a way that shouldn't be possible, given our
15348 * understanding of watermark requirements. This might mean a
15349 * mistake in the hardware readout code or a mistake in the
15350 * watermark calculations for a given platform. Raise a WARN
15351 * so that this is noticeable.
15352 *
15353 * If this actually happens, we'll have to just leave the
15354 * BIOS-programmed watermarks untouched and hope for the best.
15355 */
15356 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15357 goto fail;
d93c0372
MR
15358 }
15359
15360 /* Write calculated watermark values back */
15361 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15362 for_each_crtc_in_state(state, crtc, cstate, i) {
15363 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15364
ed4a6a7c
MR
15365 cs->wm.need_postvbl_update = true;
15366 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15367 }
15368
15369 drm_atomic_state_free(state);
0cd1262d 15370fail:
d93c0372
MR
15371 drm_modeset_drop_locks(&ctx);
15372 drm_modeset_acquire_fini(&ctx);
15373}
15374
79e53945
JB
15375void intel_modeset_init(struct drm_device *dev)
15376{
72e96d64
JL
15377 struct drm_i915_private *dev_priv = to_i915(dev);
15378 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 15379 int sprite, ret;
8cc87b75 15380 enum pipe pipe;
46f297fb 15381 struct intel_crtc *crtc;
79e53945
JB
15382
15383 drm_mode_config_init(dev);
15384
15385 dev->mode_config.min_width = 0;
15386 dev->mode_config.min_height = 0;
15387
019d96cb
DA
15388 dev->mode_config.preferred_depth = 24;
15389 dev->mode_config.prefer_shadow = 1;
15390
25bab385
TU
15391 dev->mode_config.allow_fb_modifiers = true;
15392
e6ecefaa 15393 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15394
b690e96c
JB
15395 intel_init_quirks(dev);
15396
1fa61106
ED
15397 intel_init_pm(dev);
15398
e3c74757
BW
15399 if (INTEL_INFO(dev)->num_pipes == 0)
15400 return;
15401
69f92f67
LW
15402 /*
15403 * There may be no VBT; and if the BIOS enabled SSC we can
15404 * just keep using it to avoid unnecessary flicker. Whereas if the
15405 * BIOS isn't using it, don't assume it will work even if the VBT
15406 * indicates as much.
15407 */
15408 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15409 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15410 DREF_SSC1_ENABLE);
15411
15412 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15413 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15414 bios_lvds_use_ssc ? "en" : "dis",
15415 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15416 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15417 }
15418 }
15419
a6c45cf0
CW
15420 if (IS_GEN2(dev)) {
15421 dev->mode_config.max_width = 2048;
15422 dev->mode_config.max_height = 2048;
15423 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15424 dev->mode_config.max_width = 4096;
15425 dev->mode_config.max_height = 4096;
79e53945 15426 } else {
a6c45cf0
CW
15427 dev->mode_config.max_width = 8192;
15428 dev->mode_config.max_height = 8192;
79e53945 15429 }
068be561 15430
dc41c154
VS
15431 if (IS_845G(dev) || IS_I865G(dev)) {
15432 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15433 dev->mode_config.cursor_height = 1023;
15434 } else if (IS_GEN2(dev)) {
068be561
DL
15435 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15436 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15437 } else {
15438 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15439 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15440 }
15441
72e96d64 15442 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15443
28c97730 15444 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15445 INTEL_INFO(dev)->num_pipes,
15446 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15447
055e393f 15448 for_each_pipe(dev_priv, pipe) {
8cc87b75 15449 intel_crtc_init(dev, pipe);
3bdcfc0c 15450 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15451 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15452 if (ret)
06da8da2 15453 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15454 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15455 }
79e53945
JB
15456 }
15457
bfa7df01
VS
15458 intel_update_czclk(dev_priv);
15459 intel_update_cdclk(dev);
15460
e72f9fbf 15461 intel_shared_dpll_init(dev);
ee7b9f93 15462
9cce37f4
JB
15463 /* Just disable it once at startup */
15464 i915_disable_vga(dev);
79e53945 15465 intel_setup_outputs(dev);
11be49eb 15466
6e9f798d 15467 drm_modeset_lock_all(dev);
043e9bda 15468 intel_modeset_setup_hw_state(dev);
6e9f798d 15469 drm_modeset_unlock_all(dev);
46f297fb 15470
d3fcc808 15471 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15472 struct intel_initial_plane_config plane_config = {};
15473
46f297fb
JB
15474 if (!crtc->active)
15475 continue;
15476
46f297fb 15477 /*
46f297fb
JB
15478 * Note that reserving the BIOS fb up front prevents us
15479 * from stuffing other stolen allocations like the ring
15480 * on top. This prevents some ugliness at boot time, and
15481 * can even allow for smooth boot transitions if the BIOS
15482 * fb is large enough for the active pipe configuration.
15483 */
eeebeac5
ML
15484 dev_priv->display.get_initial_plane_config(crtc,
15485 &plane_config);
15486
15487 /*
15488 * If the fb is shared between multiple heads, we'll
15489 * just get the first one.
15490 */
15491 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15492 }
d93c0372
MR
15493
15494 /*
15495 * Make sure hardware watermarks really match the state we read out.
15496 * Note that we need to do this after reconstructing the BIOS fb's
15497 * since the watermark calculation done here will use pstate->fb.
15498 */
15499 sanitize_watermarks(dev);
2c7111db
CW
15500}
15501
7fad798e
DV
15502static void intel_enable_pipe_a(struct drm_device *dev)
15503{
15504 struct intel_connector *connector;
15505 struct drm_connector *crt = NULL;
15506 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15507 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15508
15509 /* We can't just switch on the pipe A, we need to set things up with a
15510 * proper mode and output configuration. As a gross hack, enable pipe A
15511 * by enabling the load detect pipe once. */
3a3371ff 15512 for_each_intel_connector(dev, connector) {
7fad798e
DV
15513 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15514 crt = &connector->base;
15515 break;
15516 }
15517 }
15518
15519 if (!crt)
15520 return;
15521
208bf9fd 15522 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15523 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15524}
15525
fa555837
DV
15526static bool
15527intel_check_plane_mapping(struct intel_crtc *crtc)
15528{
7eb552ae
BW
15529 struct drm_device *dev = crtc->base.dev;
15530 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15531 u32 val;
fa555837 15532
7eb552ae 15533 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15534 return true;
15535
649636ef 15536 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15537
15538 if ((val & DISPLAY_PLANE_ENABLE) &&
15539 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15540 return false;
15541
15542 return true;
15543}
15544
02e93c35
VS
15545static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15546{
15547 struct drm_device *dev = crtc->base.dev;
15548 struct intel_encoder *encoder;
15549
15550 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15551 return true;
15552
15553 return false;
15554}
15555
dd756198
VS
15556static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15557{
15558 struct drm_device *dev = encoder->base.dev;
15559 struct intel_connector *connector;
15560
15561 for_each_connector_on_encoder(dev, &encoder->base, connector)
15562 return true;
15563
15564 return false;
15565}
15566
24929352
DV
15567static void intel_sanitize_crtc(struct intel_crtc *crtc)
15568{
15569 struct drm_device *dev = crtc->base.dev;
15570 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15571 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15572
24929352 15573 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15574 if (!transcoder_is_dsi(cpu_transcoder)) {
15575 i915_reg_t reg = PIPECONF(cpu_transcoder);
15576
15577 I915_WRITE(reg,
15578 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15579 }
24929352 15580
d3eaf884 15581 /* restore vblank interrupts to correct state */
9625604c 15582 drm_crtc_vblank_reset(&crtc->base);
d297e103 15583 if (crtc->active) {
f9cd7b88
VS
15584 struct intel_plane *plane;
15585
9625604c 15586 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15587
15588 /* Disable everything but the primary plane */
15589 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15590 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15591 continue;
15592
15593 plane->disable_plane(&plane->base, &crtc->base);
15594 }
9625604c 15595 }
d3eaf884 15596
24929352 15597 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15598 * disable the crtc (and hence change the state) if it is wrong. Note
15599 * that gen4+ has a fixed plane -> pipe mapping. */
15600 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15601 bool plane;
15602
24929352
DV
15603 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15604 crtc->base.base.id);
15605
15606 /* Pipe has the wrong plane attached and the plane is active.
15607 * Temporarily change the plane mapping and disable everything
15608 * ... */
15609 plane = crtc->plane;
b70709a6 15610 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15611 crtc->plane = !plane;
b17d48e2 15612 intel_crtc_disable_noatomic(&crtc->base);
24929352 15613 crtc->plane = plane;
24929352 15614 }
24929352 15615
7fad798e
DV
15616 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15617 crtc->pipe == PIPE_A && !crtc->active) {
15618 /* BIOS forgot to enable pipe A, this mostly happens after
15619 * resume. Force-enable the pipe to fix this, the update_dpms
15620 * call below we restore the pipe to the right state, but leave
15621 * the required bits on. */
15622 intel_enable_pipe_a(dev);
15623 }
15624
24929352
DV
15625 /* Adjust the state of the output pipe according to whether we
15626 * have active connectors/encoders. */
842e0307 15627 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15628 intel_crtc_disable_noatomic(&crtc->base);
24929352 15629
a3ed6aad 15630 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15631 /*
15632 * We start out with underrun reporting disabled to avoid races.
15633 * For correct bookkeeping mark this on active crtcs.
15634 *
c5ab3bc0
DV
15635 * Also on gmch platforms we dont have any hardware bits to
15636 * disable the underrun reporting. Which means we need to start
15637 * out with underrun reporting disabled also on inactive pipes,
15638 * since otherwise we'll complain about the garbage we read when
15639 * e.g. coming up after runtime pm.
15640 *
4cc31489
DV
15641 * No protection against concurrent access is required - at
15642 * worst a fifo underrun happens which also sets this to false.
15643 */
15644 crtc->cpu_fifo_underrun_disabled = true;
15645 crtc->pch_fifo_underrun_disabled = true;
15646 }
24929352
DV
15647}
15648
15649static void intel_sanitize_encoder(struct intel_encoder *encoder)
15650{
15651 struct intel_connector *connector;
15652 struct drm_device *dev = encoder->base.dev;
15653
15654 /* We need to check both for a crtc link (meaning that the
15655 * encoder is active and trying to read from a pipe) and the
15656 * pipe itself being active. */
15657 bool has_active_crtc = encoder->base.crtc &&
15658 to_intel_crtc(encoder->base.crtc)->active;
15659
dd756198 15660 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15661 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15662 encoder->base.base.id,
8e329a03 15663 encoder->base.name);
24929352
DV
15664
15665 /* Connector is active, but has no active pipe. This is
15666 * fallout from our resume register restoring. Disable
15667 * the encoder manually again. */
15668 if (encoder->base.crtc) {
15669 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15670 encoder->base.base.id,
8e329a03 15671 encoder->base.name);
24929352 15672 encoder->disable(encoder);
a62d1497
VS
15673 if (encoder->post_disable)
15674 encoder->post_disable(encoder);
24929352 15675 }
7f1950fb 15676 encoder->base.crtc = NULL;
24929352
DV
15677
15678 /* Inconsistent output/port/pipe state happens presumably due to
15679 * a bug in one of the get_hw_state functions. Or someplace else
15680 * in our code, like the register restore mess on resume. Clamp
15681 * things to off as a safer default. */
3a3371ff 15682 for_each_intel_connector(dev, connector) {
24929352
DV
15683 if (connector->encoder != encoder)
15684 continue;
7f1950fb
EE
15685 connector->base.dpms = DRM_MODE_DPMS_OFF;
15686 connector->base.encoder = NULL;
24929352
DV
15687 }
15688 }
15689 /* Enabled encoders without active connectors will be fixed in
15690 * the crtc fixup. */
15691}
15692
04098753 15693void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15694{
15695 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15696 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15697
04098753
ID
15698 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15699 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15700 i915_disable_vga(dev);
15701 }
15702}
15703
15704void i915_redisable_vga(struct drm_device *dev)
15705{
15706 struct drm_i915_private *dev_priv = dev->dev_private;
15707
8dc8a27c
PZ
15708 /* This function can be called both from intel_modeset_setup_hw_state or
15709 * at a very early point in our resume sequence, where the power well
15710 * structures are not yet restored. Since this function is at a very
15711 * paranoid "someone might have enabled VGA while we were not looking"
15712 * level, just check if the power well is enabled instead of trying to
15713 * follow the "don't touch the power well if we don't need it" policy
15714 * the rest of the driver uses. */
6392f847 15715 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15716 return;
15717
04098753 15718 i915_redisable_vga_power_on(dev);
6392f847
ID
15719
15720 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15721}
15722
f9cd7b88 15723static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15724{
f9cd7b88 15725 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15726
f9cd7b88 15727 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15728}
15729
f9cd7b88
VS
15730/* FIXME read out full plane state for all planes */
15731static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15732{
b26d3ea3 15733 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15734 struct intel_plane_state *plane_state =
b26d3ea3 15735 to_intel_plane_state(primary->state);
d032ffa0 15736
19b8d387 15737 plane_state->visible = crtc->active &&
b26d3ea3
ML
15738 primary_get_hw_state(to_intel_plane(primary));
15739
15740 if (plane_state->visible)
15741 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15742}
15743
30e984df 15744static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15745{
15746 struct drm_i915_private *dev_priv = dev->dev_private;
15747 enum pipe pipe;
24929352
DV
15748 struct intel_crtc *crtc;
15749 struct intel_encoder *encoder;
15750 struct intel_connector *connector;
5358901f 15751 int i;
24929352 15752
565602d7
ML
15753 dev_priv->active_crtcs = 0;
15754
d3fcc808 15755 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15756 struct intel_crtc_state *crtc_state = crtc->config;
15757 int pixclk = 0;
3b117c8f 15758
565602d7
ML
15759 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15760 memset(crtc_state, 0, sizeof(*crtc_state));
15761 crtc_state->base.crtc = &crtc->base;
24929352 15762
565602d7
ML
15763 crtc_state->base.active = crtc_state->base.enable =
15764 dev_priv->display.get_pipe_config(crtc, crtc_state);
15765
15766 crtc->base.enabled = crtc_state->base.enable;
15767 crtc->active = crtc_state->base.active;
15768
15769 if (crtc_state->base.active) {
15770 dev_priv->active_crtcs |= 1 << crtc->pipe;
15771
15772 if (IS_BROADWELL(dev_priv)) {
15773 pixclk = ilk_pipe_pixel_rate(crtc_state);
15774
15775 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15776 if (crtc_state->ips_enabled)
15777 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15778 } else if (IS_VALLEYVIEW(dev_priv) ||
15779 IS_CHERRYVIEW(dev_priv) ||
15780 IS_BROXTON(dev_priv))
15781 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15782 else
15783 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15784 }
15785
15786 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15787
f9cd7b88 15788 readout_plane_state(crtc);
24929352
DV
15789
15790 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15791 crtc->base.base.id,
15792 crtc->active ? "enabled" : "disabled");
15793 }
15794
5358901f
DV
15795 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15796 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15797
2edd6443
ACO
15798 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15799 &pll->config.hw_state);
3e369b76 15800 pll->config.crtc_mask = 0;
d3fcc808 15801 for_each_intel_crtc(dev, crtc) {
2dd66ebd 15802 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 15803 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 15804 }
2dd66ebd 15805 pll->active_mask = pll->config.crtc_mask;
5358901f 15806
1e6f2ddc 15807 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15808 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
15809 }
15810
b2784e15 15811 for_each_intel_encoder(dev, encoder) {
24929352
DV
15812 pipe = 0;
15813
15814 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15815 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15816 encoder->base.crtc = &crtc->base;
6e3c9717 15817 encoder->get_config(encoder, crtc->config);
24929352
DV
15818 } else {
15819 encoder->base.crtc = NULL;
15820 }
15821
6f2bcceb 15822 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15823 encoder->base.base.id,
8e329a03 15824 encoder->base.name,
24929352 15825 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15826 pipe_name(pipe));
24929352
DV
15827 }
15828
3a3371ff 15829 for_each_intel_connector(dev, connector) {
24929352
DV
15830 if (connector->get_hw_state(connector)) {
15831 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15832
15833 encoder = connector->encoder;
15834 connector->base.encoder = &encoder->base;
15835
15836 if (encoder->base.crtc &&
15837 encoder->base.crtc->state->active) {
15838 /*
15839 * This has to be done during hardware readout
15840 * because anything calling .crtc_disable may
15841 * rely on the connector_mask being accurate.
15842 */
15843 encoder->base.crtc->state->connector_mask |=
15844 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15845 encoder->base.crtc->state->encoder_mask |=
15846 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15847 }
15848
24929352
DV
15849 } else {
15850 connector->base.dpms = DRM_MODE_DPMS_OFF;
15851 connector->base.encoder = NULL;
15852 }
15853 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15854 connector->base.base.id,
c23cc417 15855 connector->base.name,
24929352
DV
15856 connector->base.encoder ? "enabled" : "disabled");
15857 }
7f4c6284
VS
15858
15859 for_each_intel_crtc(dev, crtc) {
15860 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15861
15862 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15863 if (crtc->base.state->active) {
15864 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15865 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15866 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15867
15868 /*
15869 * The initial mode needs to be set in order to keep
15870 * the atomic core happy. It wants a valid mode if the
15871 * crtc's enabled, so we do the above call.
15872 *
15873 * At this point some state updated by the connectors
15874 * in their ->detect() callback has not run yet, so
15875 * no recalculation can be done yet.
15876 *
15877 * Even if we could do a recalculation and modeset
15878 * right now it would cause a double modeset if
15879 * fbdev or userspace chooses a different initial mode.
15880 *
15881 * If that happens, someone indicated they wanted a
15882 * mode change, which means it's safe to do a full
15883 * recalculation.
15884 */
15885 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15886
15887 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15888 update_scanline_offset(crtc);
7f4c6284 15889 }
e3b247da
VS
15890
15891 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 15892 }
30e984df
DV
15893}
15894
043e9bda
ML
15895/* Scan out the current hw modeset state,
15896 * and sanitizes it to the current state
15897 */
15898static void
15899intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15900{
15901 struct drm_i915_private *dev_priv = dev->dev_private;
15902 enum pipe pipe;
30e984df
DV
15903 struct intel_crtc *crtc;
15904 struct intel_encoder *encoder;
35c95375 15905 int i;
30e984df
DV
15906
15907 intel_modeset_readout_hw_state(dev);
24929352
DV
15908
15909 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15910 for_each_intel_encoder(dev, encoder) {
24929352
DV
15911 intel_sanitize_encoder(encoder);
15912 }
15913
055e393f 15914 for_each_pipe(dev_priv, pipe) {
24929352
DV
15915 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15916 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15917 intel_dump_pipe_config(crtc, crtc->config,
15918 "[setup_hw_state]");
24929352 15919 }
9a935856 15920
d29b2f9d
ACO
15921 intel_modeset_update_connector_atomic_state(dev);
15922
35c95375
DV
15923 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15924 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15925
2dd66ebd 15926 if (!pll->on || pll->active_mask)
35c95375
DV
15927 continue;
15928
15929 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15930
2edd6443 15931 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15932 pll->on = false;
15933 }
15934
666a4537 15935 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15936 vlv_wm_get_hw_state(dev);
15937 else if (IS_GEN9(dev))
3078999f
PB
15938 skl_wm_get_hw_state(dev);
15939 else if (HAS_PCH_SPLIT(dev))
243e6a44 15940 ilk_wm_get_hw_state(dev);
292b990e
ML
15941
15942 for_each_intel_crtc(dev, crtc) {
15943 unsigned long put_domains;
15944
74bff5f9 15945 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15946 if (WARN_ON(put_domains))
15947 modeset_put_power_domains(dev_priv, put_domains);
15948 }
15949 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15950
15951 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15952}
7d0bc1ea 15953
043e9bda
ML
15954void intel_display_resume(struct drm_device *dev)
15955{
e2c8b870
ML
15956 struct drm_i915_private *dev_priv = to_i915(dev);
15957 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15958 struct drm_modeset_acquire_ctx ctx;
043e9bda 15959 int ret;
e2c8b870 15960 bool setup = false;
f30da187 15961
e2c8b870 15962 dev_priv->modeset_restore_state = NULL;
043e9bda 15963
ea49c9ac
ML
15964 /*
15965 * This is a cludge because with real atomic modeset mode_config.mutex
15966 * won't be taken. Unfortunately some probed state like
15967 * audio_codec_enable is still protected by mode_config.mutex, so lock
15968 * it here for now.
15969 */
15970 mutex_lock(&dev->mode_config.mutex);
e2c8b870 15971 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15972
e2c8b870
ML
15973retry:
15974 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 15975
e2c8b870
ML
15976 if (ret == 0 && !setup) {
15977 setup = true;
043e9bda 15978
e2c8b870
ML
15979 intel_modeset_setup_hw_state(dev);
15980 i915_redisable_vga(dev);
45e2b5f6 15981 }
8af6cf88 15982
e2c8b870
ML
15983 if (ret == 0 && state) {
15984 struct drm_crtc_state *crtc_state;
15985 struct drm_crtc *crtc;
15986 int i;
043e9bda 15987
e2c8b870
ML
15988 state->acquire_ctx = &ctx;
15989
15990 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15991 /*
15992 * Force recalculation even if we restore
15993 * current state. With fast modeset this may not result
15994 * in a modeset when the state is compatible.
15995 */
15996 crtc_state->mode_changed = true;
15997 }
15998
15999 ret = drm_atomic_commit(state);
043e9bda
ML
16000 }
16001
e2c8b870
ML
16002 if (ret == -EDEADLK) {
16003 drm_modeset_backoff(&ctx);
16004 goto retry;
16005 }
043e9bda 16006
e2c8b870
ML
16007 drm_modeset_drop_locks(&ctx);
16008 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16009 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16010
e2c8b870
ML
16011 if (ret) {
16012 DRM_ERROR("Restoring old state failed with %i\n", ret);
16013 drm_atomic_state_free(state);
16014 }
2c7111db
CW
16015}
16016
16017void intel_modeset_gem_init(struct drm_device *dev)
16018{
484b41dd 16019 struct drm_crtc *c;
2ff8fde1 16020 struct drm_i915_gem_object *obj;
e0d6149b 16021 int ret;
484b41dd 16022
ae48434c 16023 intel_init_gt_powersave(dev);
ae48434c 16024
1833b134 16025 intel_modeset_init_hw(dev);
02e792fb
DV
16026
16027 intel_setup_overlay(dev);
484b41dd
JB
16028
16029 /*
16030 * Make sure any fbs we allocated at startup are properly
16031 * pinned & fenced. When we do the allocation it's too early
16032 * for this.
16033 */
70e1e0ec 16034 for_each_crtc(dev, c) {
2ff8fde1
MR
16035 obj = intel_fb_obj(c->primary->fb);
16036 if (obj == NULL)
484b41dd
JB
16037 continue;
16038
e0d6149b 16039 mutex_lock(&dev->struct_mutex);
3465c580
VS
16040 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16041 c->primary->state->rotation);
e0d6149b
TU
16042 mutex_unlock(&dev->struct_mutex);
16043 if (ret) {
484b41dd
JB
16044 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16045 to_intel_crtc(c)->pipe);
66e514c1
DA
16046 drm_framebuffer_unreference(c->primary->fb);
16047 c->primary->fb = NULL;
36750f28 16048 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16049 update_state_fb(c->primary);
36750f28 16050 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16051 }
16052 }
0962c3c9
VS
16053
16054 intel_backlight_register(dev);
79e53945
JB
16055}
16056
4932e2c3
ID
16057void intel_connector_unregister(struct intel_connector *intel_connector)
16058{
16059 struct drm_connector *connector = &intel_connector->base;
16060
16061 intel_panel_destroy_backlight(connector);
34ea3d38 16062 drm_connector_unregister(connector);
4932e2c3
ID
16063}
16064
79e53945
JB
16065void intel_modeset_cleanup(struct drm_device *dev)
16066{
652c393a 16067 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16068 struct intel_connector *connector;
652c393a 16069
2eb5252e
ID
16070 intel_disable_gt_powersave(dev);
16071
0962c3c9
VS
16072 intel_backlight_unregister(dev);
16073
fd0c0642
DV
16074 /*
16075 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16076 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16077 * experience fancy races otherwise.
16078 */
2aeb7d3a 16079 intel_irq_uninstall(dev_priv);
eb21b92b 16080
fd0c0642
DV
16081 /*
16082 * Due to the hpd irq storm handling the hotplug work can re-arm the
16083 * poll handlers. Hence disable polling after hpd handling is shut down.
16084 */
f87ea761 16085 drm_kms_helper_poll_fini(dev);
fd0c0642 16086
723bfd70
JB
16087 intel_unregister_dsm_handler();
16088
c937ab3e 16089 intel_fbc_global_disable(dev_priv);
69341a5e 16090
1630fe75
CW
16091 /* flush any delayed tasks or pending work */
16092 flush_scheduled_work();
16093
db31af1d 16094 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16095 for_each_intel_connector(dev, connector)
16096 connector->unregister(connector);
d9255d57 16097
79e53945 16098 drm_mode_config_cleanup(dev);
4d7bb011
DV
16099
16100 intel_cleanup_overlay(dev);
ae48434c 16101
ae48434c 16102 intel_cleanup_gt_powersave(dev);
f5949141
DV
16103
16104 intel_teardown_gmbus(dev);
79e53945
JB
16105}
16106
f1c79df3
ZW
16107/*
16108 * Return which encoder is currently attached for connector.
16109 */
df0e9248 16110struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16111{
df0e9248
CW
16112 return &intel_attached_encoder(connector)->base;
16113}
f1c79df3 16114
df0e9248
CW
16115void intel_connector_attach_encoder(struct intel_connector *connector,
16116 struct intel_encoder *encoder)
16117{
16118 connector->encoder = encoder;
16119 drm_mode_connector_attach_encoder(&connector->base,
16120 &encoder->base);
79e53945 16121}
28d52043
DA
16122
16123/*
16124 * set vga decode state - true == enable VGA decode
16125 */
16126int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16127{
16128 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16129 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16130 u16 gmch_ctrl;
16131
75fa041d
CW
16132 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16133 DRM_ERROR("failed to read control word\n");
16134 return -EIO;
16135 }
16136
c0cc8a55
CW
16137 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16138 return 0;
16139
28d52043
DA
16140 if (state)
16141 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16142 else
16143 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16144
16145 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16146 DRM_ERROR("failed to write control word\n");
16147 return -EIO;
16148 }
16149
28d52043
DA
16150 return 0;
16151}
c4a1d9e4 16152
c4a1d9e4 16153struct intel_display_error_state {
ff57f1b0
PZ
16154
16155 u32 power_well_driver;
16156
63b66e5b
CW
16157 int num_transcoders;
16158
c4a1d9e4
CW
16159 struct intel_cursor_error_state {
16160 u32 control;
16161 u32 position;
16162 u32 base;
16163 u32 size;
52331309 16164 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16165
16166 struct intel_pipe_error_state {
ddf9c536 16167 bool power_domain_on;
c4a1d9e4 16168 u32 source;
f301b1e1 16169 u32 stat;
52331309 16170 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16171
16172 struct intel_plane_error_state {
16173 u32 control;
16174 u32 stride;
16175 u32 size;
16176 u32 pos;
16177 u32 addr;
16178 u32 surface;
16179 u32 tile_offset;
52331309 16180 } plane[I915_MAX_PIPES];
63b66e5b
CW
16181
16182 struct intel_transcoder_error_state {
ddf9c536 16183 bool power_domain_on;
63b66e5b
CW
16184 enum transcoder cpu_transcoder;
16185
16186 u32 conf;
16187
16188 u32 htotal;
16189 u32 hblank;
16190 u32 hsync;
16191 u32 vtotal;
16192 u32 vblank;
16193 u32 vsync;
16194 } transcoder[4];
c4a1d9e4
CW
16195};
16196
16197struct intel_display_error_state *
16198intel_display_capture_error_state(struct drm_device *dev)
16199{
fbee40df 16200 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16201 struct intel_display_error_state *error;
63b66e5b
CW
16202 int transcoders[] = {
16203 TRANSCODER_A,
16204 TRANSCODER_B,
16205 TRANSCODER_C,
16206 TRANSCODER_EDP,
16207 };
c4a1d9e4
CW
16208 int i;
16209
63b66e5b
CW
16210 if (INTEL_INFO(dev)->num_pipes == 0)
16211 return NULL;
16212
9d1cb914 16213 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16214 if (error == NULL)
16215 return NULL;
16216
190be112 16217 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16218 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16219
055e393f 16220 for_each_pipe(dev_priv, i) {
ddf9c536 16221 error->pipe[i].power_domain_on =
f458ebbc
DV
16222 __intel_display_power_is_enabled(dev_priv,
16223 POWER_DOMAIN_PIPE(i));
ddf9c536 16224 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16225 continue;
16226
5efb3e28
VS
16227 error->cursor[i].control = I915_READ(CURCNTR(i));
16228 error->cursor[i].position = I915_READ(CURPOS(i));
16229 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16230
16231 error->plane[i].control = I915_READ(DSPCNTR(i));
16232 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16233 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16234 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16235 error->plane[i].pos = I915_READ(DSPPOS(i));
16236 }
ca291363
PZ
16237 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16238 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16239 if (INTEL_INFO(dev)->gen >= 4) {
16240 error->plane[i].surface = I915_READ(DSPSURF(i));
16241 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16242 }
16243
c4a1d9e4 16244 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16245
3abfce77 16246 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16247 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16248 }
16249
4d1de975 16250 /* Note: this does not include DSI transcoders. */
63b66e5b 16251 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
2d1fe073 16252 if (HAS_DDI(dev_priv))
63b66e5b
CW
16253 error->num_transcoders++; /* Account for eDP. */
16254
16255 for (i = 0; i < error->num_transcoders; i++) {
16256 enum transcoder cpu_transcoder = transcoders[i];
16257
ddf9c536 16258 error->transcoder[i].power_domain_on =
f458ebbc 16259 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16260 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16261 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16262 continue;
16263
63b66e5b
CW
16264 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16265
16266 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16267 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16268 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16269 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16270 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16271 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16272 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16273 }
16274
16275 return error;
16276}
16277
edc3d884
MK
16278#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16279
c4a1d9e4 16280void
edc3d884 16281intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16282 struct drm_device *dev,
16283 struct intel_display_error_state *error)
16284{
055e393f 16285 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16286 int i;
16287
63b66e5b
CW
16288 if (!error)
16289 return;
16290
edc3d884 16291 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16292 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16293 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16294 error->power_well_driver);
055e393f 16295 for_each_pipe(dev_priv, i) {
edc3d884 16296 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16297 err_printf(m, " Power: %s\n",
87ad3212 16298 onoff(error->pipe[i].power_domain_on));
edc3d884 16299 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16300 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16301
16302 err_printf(m, "Plane [%d]:\n", i);
16303 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16304 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16305 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16306 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16307 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16308 }
4b71a570 16309 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16310 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16311 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16312 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16313 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16314 }
16315
edc3d884
MK
16316 err_printf(m, "Cursor [%d]:\n", i);
16317 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16318 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16319 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16320 }
63b66e5b
CW
16321
16322 for (i = 0; i < error->num_transcoders; i++) {
da205630 16323 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 16324 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16325 err_printf(m, " Power: %s\n",
87ad3212 16326 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16327 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16328 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16329 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16330 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16331 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16332 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16333 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16334 }
c4a1d9e4 16335}
This page took 3.94665 seconds and 5 git commands to generate.