drm/i915: clock readout support for DDI v3
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
79e53945 56typedef struct {
0206e353 57 int min, max;
79e53945
JB
58} intel_range_t;
59
60typedef struct {
0206e353
AJ
61 int dot_limit;
62 int p2_slow, p2_fast;
79e53945
JB
63} intel_p2_t;
64
d4906093
ML
65typedef struct intel_limit intel_limit_t;
66struct intel_limit {
0206e353
AJ
67 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
d4906093 69};
79e53945 70
d2acd215
DV
71int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
021357ac
CW
81static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
8b99e68c
CW
84 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
021357ac
CW
89}
90
5d536e28 91static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 92 .dot = { .min = 25000, .max = 350000 },
9c333719 93 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 94 .n = { .min = 2, .max = 16 },
0206e353
AJ
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
102};
103
5d536e28
DV
104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
9c333719 106 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 107 .n = { .min = 2, .max = 16 },
5d536e28
DV
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
e4b36699 117static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 118 .dot = { .min = 25000, .max = 350000 },
9c333719 119 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 120 .n = { .min = 2, .max = 16 },
0206e353
AJ
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
e4b36699 128};
273e27ca 129
e4b36699 130static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
154};
155
273e27ca 156
e4b36699 157static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
044c7c41 169 },
e4b36699
KP
170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
044c7c41 196 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
044c7c41 210 },
e4b36699
KP
211};
212
f2b115e6 213static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 216 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
273e27ca 219 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
226};
227
f2b115e6 228static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
239};
240
273e27ca
EA
241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
b91ad0ec 246static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
257};
258
b91ad0ec 259static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
283};
284
273e27ca 285/* LVDS 100mhz refclk limits. */
b91ad0ec 286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
0206e353 294 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
0206e353 307 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
310};
311
dc730512 312static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 320 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 321 .n = { .min = 1, .max = 7 },
a0c4da24
JB
322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
b99ab663 324 .p1 = { .min = 2, .max = 3 },
5fdc9c49 325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
326};
327
6b4bf1c4
VS
328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
fb03ac01
VS
334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
336}
337
e0638cdf
PZ
338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
1b894b59
CW
353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
2c07245f 355{
b91ad0ec 356 struct drm_device *dev = crtc->dev;
2c07245f 357 const intel_limit_t *limit;
b91ad0ec
ZW
358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 360 if (intel_is_dual_link_lvds(dev)) {
1b894b59 361 if (refclk == 100000)
b91ad0ec
ZW
362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
1b894b59 366 if (refclk == 100000)
b91ad0ec
ZW
367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
c6bb3538 371 } else
b91ad0ec 372 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
373
374 return limit;
375}
376
044c7c41
ML
377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
044c7c41
ML
380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 383 if (intel_is_dual_link_lvds(dev))
e4b36699 384 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 385 else
e4b36699 386 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 389 limit = &intel_limits_g4x_hdmi;
044c7c41 390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 391 limit = &intel_limits_g4x_sdvo;
044c7c41 392 } else /* The option is for other outputs */
e4b36699 393 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
394
395 return limit;
396}
397
1b894b59 398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
bad720ff 403 if (HAS_PCH_SPLIT(dev))
1b894b59 404 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 405 else if (IS_G4X(dev)) {
044c7c41 406 limit = intel_g4x_limit(crtc);
f2b115e6 407 } else if (IS_PINEVIEW(dev)) {
2177832f 408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 409 limit = &intel_limits_pineview_lvds;
2177832f 410 else
f2b115e6 411 limit = &intel_limits_pineview_sdvo;
a0c4da24 412 } else if (IS_VALLEYVIEW(dev)) {
dc730512 413 limit = &intel_limits_vlv;
a6c45cf0
CW
414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 421 limit = &intel_limits_i8xx_lvds;
5d536e28 422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 423 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
424 else
425 limit = &intel_limits_i8xx_dac;
79e53945
JB
426 }
427 return limit;
428}
429
f2b115e6
AJ
430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 432{
2177832f
SL
433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
fb03ac01
VS
437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
439}
440
7429e9d4
DV
441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
ac58c3f0 446static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 447{
7429e9d4 448 clock->m = i9xx_dpll_compute_m(clock);
79e53945 449 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
fb03ac01
VS
452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
454}
455
7c04d1d9 456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
1b894b59
CW
462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
79e53945 465{
f01b7962
VS
466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
79e53945 468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 469 INTELPllInvalid("p1 out of range\n");
79e53945 470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 471 INTELPllInvalid("m2 out of range\n");
79e53945 472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 473 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
79e53945 486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 487 INTELPllInvalid("vco out of range\n");
79e53945
JB
488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 492 INTELPllInvalid("dot out of range\n");
79e53945
JB
493
494 return true;
495}
496
d4906093 497static bool
ee9300bb 498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
79e53945
JB
501{
502 struct drm_device *dev = crtc->dev;
79e53945 503 intel_clock_t clock;
79e53945
JB
504 int err = target;
505
a210b028 506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 507 /*
a210b028
DV
508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
79e53945 511 */
1974cad0 512 if (intel_is_dual_link_lvds(dev))
79e53945
JB
513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
0206e353 523 memset(best_clock, 0, sizeof(*best_clock));
79e53945 524
42158660
ZY
525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 529 if (clock.m2 >= clock.m1)
42158660
ZY
530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
535 int this_err;
536
ac58c3f0
DV
537 i9xx_clock(refclk, &clock);
538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
540 continue;
541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
558static bool
ee9300bb
DV
559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
79e53945
JB
562{
563 struct drm_device *dev = crtc->dev;
79e53945 564 intel_clock_t clock;
79e53945
JB
565 int err = target;
566
a210b028 567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 568 /*
a210b028
DV
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
79e53945 572 */
1974cad0 573 if (intel_is_dual_link_lvds(dev))
79e53945
JB
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
0206e353 584 memset(best_clock, 0, sizeof(*best_clock));
79e53945 585
42158660
ZY
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
594 int this_err;
595
ac58c3f0 596 pineview_clock(refclk, &clock);
1b894b59
CW
597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
79e53945 599 continue;
cec2f356
SP
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
79e53945
JB
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
d4906093 617static bool
ee9300bb
DV
618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
d4906093
ML
621{
622 struct drm_device *dev = crtc->dev;
d4906093
ML
623 intel_clock_t clock;
624 int max_n;
625 bool found;
6ba770dc
AJ
626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 631 if (intel_is_dual_link_lvds(dev))
d4906093
ML
632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
f77f13e2 644 /* based on hardware requirement, prefer smaller n to precision */
d4906093 645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 646 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
ac58c3f0 655 i9xx_clock(refclk, &clock);
1b894b59
CW
656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
d4906093 658 continue;
1b894b59
CW
659
660 this_err = abs(clock.dot - target);
d4906093
ML
661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
2c07245f
ZW
671 return found;
672}
673
a0c4da24 674static bool
ee9300bb
DV
675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
a0c4da24 678{
f01b7962 679 struct drm_device *dev = crtc->dev;
6b4bf1c4 680 intel_clock_t clock;
69e4f900 681 unsigned int bestppm = 1000000;
27e639bf
VS
682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 684 bool found = false;
a0c4da24 685
6b4bf1c4
VS
686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
689
690 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 695 clock.p = clock.p1 * clock.p2;
a0c4da24 696 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
698 unsigned int ppm, diff;
699
6b4bf1c4
VS
700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
702
703 vlv_clock(refclk, &clock);
43b0ac53 704
f01b7962
VS
705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
43b0ac53
VS
707 continue;
708
6b4bf1c4
VS
709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 713 bestppm = 0;
6b4bf1c4 714 *best_clock = clock;
49e497ef 715 found = true;
43b0ac53 716 }
6b4bf1c4 717
c686122c 718 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 719 bestppm = ppm;
6b4bf1c4 720 *best_clock = clock;
49e497ef 721 found = true;
a0c4da24
JB
722 }
723 }
724 }
725 }
726 }
a0c4da24 727
49e497ef 728 return found;
a0c4da24 729}
a4fc5ed6 730
20ddf665
VS
731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
241bfc38 738 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
241bfc38 745 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
746}
747
a5c961d1
PZ
748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
3b117c8f 754 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
755}
756
57e22f4a 757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
9d0498a2
JB
768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 777{
9d0498a2 778 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 779 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 780
57e22f4a
VS
781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
783 return;
784 }
785
300387c0
CW
786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
9d0498a2 802 /* Wait for vblank interrupt bit to set */
481b6af3
CW
803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
9d0498a2
JB
806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
fbf49ea2
VS
809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
ab7ad7f6
KP
828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
ab7ad7f6
KP
837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
58e10eb9 843 *
9d0498a2 844 */
58e10eb9 845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
ab7ad7f6
KP
850
851 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 852 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
853
854 /* Wait for the Pipe State to go off */
58e10eb9
CW
855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
284637d9 857 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 858 } else {
ab7ad7f6 859 /* Wait for the display line to settle */
fbf49ea2 860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 861 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 862 }
79e53945
JB
863}
864
b0ea7d37
DL
865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
c36346e3
DL
877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
b0ea7d37
DL
905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
b24e7179
JB
910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
55607e8a
DV
916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
b24e7179
JB
918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
b24e7179 930
23538ef1
JN
931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
55607e8a 949struct intel_shared_dpll *
e2b78267
DV
950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
951{
952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
a43f6e0f 954 if (crtc->config.shared_dpll < 0)
e2b78267
DV
955 return NULL;
956
a43f6e0f 957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
958}
959
040484af 960/* For ILK+ */
55607e8a
DV
961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
040484af 964{
040484af 965 bool cur_state;
5358901f 966 struct intel_dpll_hw_state hw_state;
040484af 967
9d82aa17
ED
968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
92b27b08 973 if (WARN (!pll,
46edb027 974 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 975 return;
ee7b9f93 976
5358901f 977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 978 WARN(cur_state != state,
5358901f
DV
979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
040484af 981}
040484af
JB
982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
ad80a810
PZ
989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
040484af 991
affa9354
PZ
992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
ad80a810 994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 995 val = I915_READ(reg);
ad80a810 996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
040484af
JB
1002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
d63fa0dc
PZ
1016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
bf507ef7 1036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1037 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1038 return;
1039
040484af
JB
1040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
55607e8a
DV
1045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
040484af
JB
1047{
1048 int reg;
1049 u32 val;
55607e8a 1050 bool cur_state;
040484af
JB
1051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
55607e8a
DV
1054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
040484af
JB
1058}
1059
ea0760cf
JB
1060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
0de3b485 1066 bool locked = true;
ea0760cf
JB
1067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1086 pipe_name(pipe));
ea0760cf
JB
1087}
1088
93ce0ba6
JN
1089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
b840d907
JB
1109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
b24e7179
JB
1111{
1112 int reg;
1113 u32 val;
63d7bbe9 1114 bool cur_state;
702e7a56
PZ
1115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
b24e7179 1117
8e636784
DV
1118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
b97186f0
PZ
1122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
63d7bbe9
JB
1131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1133 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1134}
1135
931872fc
CW
1136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
b24e7179
JB
1138{
1139 int reg;
1140 u32 val;
931872fc 1141 bool cur_state;
b24e7179
JB
1142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
931872fc
CW
1145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1149}
1150
931872fc
CW
1151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
b24e7179
JB
1154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
653e1026 1157 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
653e1026
VS
1162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
19ec1358 1169 return;
28c05794 1170 }
19ec1358 1171
b24e7179 1172 /* Need to check both planes against the pipe */
08e2a7de 1173 for_each_pipe(i) {
b24e7179
JB
1174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
b24e7179
JB
1181 }
1182}
1183
19332d7a
JB
1184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
20674eef 1187 struct drm_device *dev = dev_priv->dev;
19332d7a
JB
1188 int reg, i;
1189 u32 val;
1190
20674eef
VS
1191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
19332d7a 1201 val = I915_READ(reg);
20674eef 1202 WARN((val & SPRITE_ENABLE),
06da8da2 1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
19332d7a 1207 val = I915_READ(reg);
20674eef 1208 WARN((val & DVS_ENABLE),
06da8da2 1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1210 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1211 }
1212}
1213
89eff4be 1214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1215{
1216 u32 val;
1217 bool enabled;
1218
89eff4be 1219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1220
92f2584a
JB
1221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
ab9412ba
DV
1227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
92f2584a
JB
1229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
ab9412ba 1234 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
92f2584a
JB
1240}
1241
4e634389
KP
1242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
1519b995
KP
1260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
dc0fa718 1263 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1268 return false;
1269 } else {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
291906f1 1307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1308 enum pipe pipe, int reg, u32 port_sel)
291906f1 1309{
47a05eca 1310 u32 val = I915_READ(reg);
4e634389 1311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1313 reg, pipe_name(pipe));
de9a35ab 1314
75c5da27
DV
1315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
de9a35ab 1317 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
47a05eca 1323 u32 val = I915_READ(reg);
b70ad586 1324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1326 reg, pipe_name(pipe));
de9a35ab 1327
dc0fa718 1328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1329 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1330 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
291906f1 1338
f0575e92
KP
1339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
b70ad586 1345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1346 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1347 pipe_name(pipe));
291906f1
JB
1348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
b70ad586 1351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1353 pipe_name(pipe));
291906f1 1354
e2debe91
PZ
1355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1358}
1359
40e9cf64
JB
1360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
e4607fcf 1367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
e5cbfbfb
ID
1377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
404faabc 1381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1382 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
40e9cf64
JB
1385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
426115cf 1398static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1399{
426115cf
DV
1400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1404
426115cf 1405 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1406
1407 /* No really, not for ILK+ */
1408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1412 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1413
426115cf
DV
1414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1423
1424 /* We do this three times for luck */
426115cf 1425 I915_WRITE(reg, dpll);
87442f73
DV
1426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
66e3d5c0 1436static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1437{
66e3d5c0
DV
1438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1442
66e3d5c0 1443 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1444
63d7bbe9 1445 /* No really, not for ILK+ */
87442f73 1446 BUG_ON(dev_priv->info->gen >= 5);
63d7bbe9
JB
1447
1448 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1451
66e3d5c0
DV
1452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
63d7bbe9
JB
1469
1470 /* We do this three times for luck */
66e3d5c0 1471 I915_WRITE(reg, dpll);
63d7bbe9
JB
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
50b44a44 1483 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
50b44a44 1491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1492{
63d7bbe9
JB
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
50b44a44
DV
1500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1502}
1503
f6071166
JB
1504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
e5cbfbfb
ID
1511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
f6071166 1515 if (pipe == PIPE_B)
e5cbfbfb 1516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
e4607fcf
CML
1521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
89b667f8
JB
1523{
1524 u32 port_mask;
1525
e4607fcf
CML
1526 switch (dport->port) {
1527 case PORT_B:
89b667f8 1528 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1529 break;
1530 case PORT_C:
89b667f8 1531 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1532 break;
1533 default:
1534 BUG();
1535 }
89b667f8
JB
1536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1539 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1540}
1541
92f2584a 1542/**
e72f9fbf 1543 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
e2b78267 1550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1551{
e2b78267
DV
1552 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1553 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1554
48da64a8 1555 /* PCH PLLs only available on ILK, SNB and IVB */
92f2584a 1556 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1557 if (WARN_ON(pll == NULL))
48da64a8
CW
1558 return;
1559
1560 if (WARN_ON(pll->refcount == 0))
1561 return;
ee7b9f93 1562
46edb027
DV
1563 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1564 pll->name, pll->active, pll->on,
e2b78267 1565 crtc->base.base.id);
92f2584a 1566
cdbd2316
DV
1567 if (pll->active++) {
1568 WARN_ON(!pll->on);
e9d6944e 1569 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1570 return;
1571 }
f4a091c7 1572 WARN_ON(pll->on);
ee7b9f93 1573
46edb027 1574 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1575 pll->enable(dev_priv, pll);
ee7b9f93 1576 pll->on = true;
92f2584a
JB
1577}
1578
e2b78267 1579static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1580{
e2b78267
DV
1581 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1582 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1583
92f2584a
JB
1584 /* PCH only available on ILK+ */
1585 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1586 if (WARN_ON(pll == NULL))
ee7b9f93 1587 return;
92f2584a 1588
48da64a8
CW
1589 if (WARN_ON(pll->refcount == 0))
1590 return;
7a419866 1591
46edb027
DV
1592 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1593 pll->name, pll->active, pll->on,
e2b78267 1594 crtc->base.base.id);
7a419866 1595
48da64a8 1596 if (WARN_ON(pll->active == 0)) {
e9d6944e 1597 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1598 return;
1599 }
1600
e9d6944e 1601 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1602 WARN_ON(!pll->on);
cdbd2316 1603 if (--pll->active)
7a419866 1604 return;
ee7b9f93 1605
46edb027 1606 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1607 pll->disable(dev_priv, pll);
ee7b9f93 1608 pll->on = false;
92f2584a
JB
1609}
1610
b8a4f404
PZ
1611static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1612 enum pipe pipe)
040484af 1613{
23670b32 1614 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1615 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1617 uint32_t reg, val, pipeconf_val;
040484af
JB
1618
1619 /* PCH only available on ILK+ */
1620 BUG_ON(dev_priv->info->gen < 5);
1621
1622 /* Make sure PCH DPLL is enabled */
e72f9fbf 1623 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1624 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1625
1626 /* FDI must be feeding us bits for PCH ports */
1627 assert_fdi_tx_enabled(dev_priv, pipe);
1628 assert_fdi_rx_enabled(dev_priv, pipe);
1629
23670b32
DV
1630 if (HAS_PCH_CPT(dev)) {
1631 /* Workaround: Set the timing override bit before enabling the
1632 * pch transcoder. */
1633 reg = TRANS_CHICKEN2(pipe);
1634 val = I915_READ(reg);
1635 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1636 I915_WRITE(reg, val);
59c859d6 1637 }
23670b32 1638
ab9412ba 1639 reg = PCH_TRANSCONF(pipe);
040484af 1640 val = I915_READ(reg);
5f7f726d 1641 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1642
1643 if (HAS_PCH_IBX(dev_priv->dev)) {
1644 /*
1645 * make the BPC in transcoder be consistent with
1646 * that in pipeconf reg.
1647 */
dfd07d72
DV
1648 val &= ~PIPECONF_BPC_MASK;
1649 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1650 }
5f7f726d
PZ
1651
1652 val &= ~TRANS_INTERLACE_MASK;
1653 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1654 if (HAS_PCH_IBX(dev_priv->dev) &&
1655 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1656 val |= TRANS_LEGACY_INTERLACED_ILK;
1657 else
1658 val |= TRANS_INTERLACED;
5f7f726d
PZ
1659 else
1660 val |= TRANS_PROGRESSIVE;
1661
040484af
JB
1662 I915_WRITE(reg, val | TRANS_ENABLE);
1663 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1664 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1665}
1666
8fb033d7 1667static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1668 enum transcoder cpu_transcoder)
040484af 1669{
8fb033d7 1670 u32 val, pipeconf_val;
8fb033d7
PZ
1671
1672 /* PCH only available on ILK+ */
1673 BUG_ON(dev_priv->info->gen < 5);
1674
8fb033d7 1675 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1676 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1677 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1678
223a6fdf
PZ
1679 /* Workaround: set timing override bit. */
1680 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1682 I915_WRITE(_TRANSA_CHICKEN2, val);
1683
25f3ef11 1684 val = TRANS_ENABLE;
937bb610 1685 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1686
9a76b1c6
PZ
1687 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1688 PIPECONF_INTERLACED_ILK)
a35f2679 1689 val |= TRANS_INTERLACED;
8fb033d7
PZ
1690 else
1691 val |= TRANS_PROGRESSIVE;
1692
ab9412ba
DV
1693 I915_WRITE(LPT_TRANSCONF, val);
1694 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1695 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1696}
1697
b8a4f404
PZ
1698static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1699 enum pipe pipe)
040484af 1700{
23670b32
DV
1701 struct drm_device *dev = dev_priv->dev;
1702 uint32_t reg, val;
040484af
JB
1703
1704 /* FDI relies on the transcoder */
1705 assert_fdi_tx_disabled(dev_priv, pipe);
1706 assert_fdi_rx_disabled(dev_priv, pipe);
1707
291906f1
JB
1708 /* Ports must be off as well */
1709 assert_pch_ports_disabled(dev_priv, pipe);
1710
ab9412ba 1711 reg = PCH_TRANSCONF(pipe);
040484af
JB
1712 val = I915_READ(reg);
1713 val &= ~TRANS_ENABLE;
1714 I915_WRITE(reg, val);
1715 /* wait for PCH transcoder off, transcoder state */
1716 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1717 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1718
1719 if (!HAS_PCH_IBX(dev)) {
1720 /* Workaround: Clear the timing override chicken bit again. */
1721 reg = TRANS_CHICKEN2(pipe);
1722 val = I915_READ(reg);
1723 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1724 I915_WRITE(reg, val);
1725 }
040484af
JB
1726}
1727
ab4d966c 1728static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1729{
8fb033d7
PZ
1730 u32 val;
1731
ab9412ba 1732 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1733 val &= ~TRANS_ENABLE;
ab9412ba 1734 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1735 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1736 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1737 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1738
1739 /* Workaround: clear timing override bit. */
1740 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1741 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1742 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1743}
1744
b24e7179 1745/**
309cfea8 1746 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1747 * @dev_priv: i915 private structure
1748 * @pipe: pipe to enable
040484af 1749 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1750 *
1751 * Enable @pipe, making sure that various hardware specific requirements
1752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1753 *
1754 * @pipe should be %PIPE_A or %PIPE_B.
1755 *
1756 * Will wait until the pipe is actually running (i.e. first vblank) before
1757 * returning.
1758 */
040484af 1759static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
23538ef1 1760 bool pch_port, bool dsi)
b24e7179 1761{
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
23538ef1
JN
1783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1787 else {
1788 if (pch_port) {
1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
00d70b15
CW
1799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
b24e7179
JB
1803 intel_wait_for_vblank(dev_priv->dev, pipe);
1804}
1805
1806/**
309cfea8 1807 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1808 * @dev_priv: i915 private structure
1809 * @pipe: pipe to disable
1810 *
1811 * Disable @pipe, making sure that various hardware specific requirements
1812 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1813 *
1814 * @pipe should be %PIPE_A or %PIPE_B.
1815 *
1816 * Will wait until the pipe has shut down before returning.
1817 */
1818static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
1820{
702e7a56
PZ
1821 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1822 pipe);
b24e7179
JB
1823 int reg;
1824 u32 val;
1825
1826 /*
1827 * Make sure planes won't keep trying to pump pixels to us,
1828 * or we might hang the display.
1829 */
1830 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1831 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1832 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1833
1834 /* Don't disable pipe A or pipe A PLLs if needed */
1835 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1836 return;
1837
702e7a56 1838 reg = PIPECONF(cpu_transcoder);
b24e7179 1839 val = I915_READ(reg);
00d70b15
CW
1840 if ((val & PIPECONF_ENABLE) == 0)
1841 return;
1842
1843 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1844 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1845}
1846
d74362c9
KP
1847/*
1848 * Plane regs are double buffered, going from enabled->disabled needs a
1849 * trigger in order to latch. The display address reg provides this.
1850 */
1dba99f4
VS
1851void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane)
d74362c9 1853{
1dba99f4
VS
1854 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1855
1856 I915_WRITE(reg, I915_READ(reg));
1857 POSTING_READ(reg);
d74362c9
KP
1858}
1859
b24e7179 1860/**
d1de00ef 1861 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1862 * @dev_priv: i915 private structure
1863 * @plane: plane to enable
1864 * @pipe: pipe being fed
1865 *
1866 * Enable @plane on @pipe, making sure that @pipe is running first.
1867 */
d1de00ef
VS
1868static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1869 enum plane plane, enum pipe pipe)
b24e7179 1870{
939c2fe8
VS
1871 struct intel_crtc *intel_crtc =
1872 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1873 int reg;
1874 u32 val;
1875
1876 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1877 assert_pipe_enabled(dev_priv, pipe);
1878
4c445e0e 1879 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1880
4c445e0e 1881 intel_crtc->primary_enabled = true;
939c2fe8 1882
b24e7179
JB
1883 reg = DSPCNTR(plane);
1884 val = I915_READ(reg);
00d70b15
CW
1885 if (val & DISPLAY_PLANE_ENABLE)
1886 return;
1887
1888 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1889 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1890 intel_wait_for_vblank(dev_priv->dev, pipe);
1891}
1892
b24e7179 1893/**
d1de00ef 1894 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1895 * @dev_priv: i915 private structure
1896 * @plane: plane to disable
1897 * @pipe: pipe consuming the data
1898 *
1899 * Disable @plane; should be an independent operation.
1900 */
d1de00ef
VS
1901static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1902 enum plane plane, enum pipe pipe)
b24e7179 1903{
939c2fe8
VS
1904 struct intel_crtc *intel_crtc =
1905 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1906 int reg;
1907 u32 val;
1908
4c445e0e 1909 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1910
4c445e0e 1911 intel_crtc->primary_enabled = false;
939c2fe8 1912
b24e7179
JB
1913 reg = DSPCNTR(plane);
1914 val = I915_READ(reg);
00d70b15
CW
1915 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1916 return;
1917
1918 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1919 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1920 intel_wait_for_vblank(dev_priv->dev, pipe);
1921}
1922
693db184
CW
1923static bool need_vtd_wa(struct drm_device *dev)
1924{
1925#ifdef CONFIG_INTEL_IOMMU
1926 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1927 return true;
1928#endif
1929 return false;
1930}
1931
127bd2ac 1932int
48b956c5 1933intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1934 struct drm_i915_gem_object *obj,
919926ae 1935 struct intel_ring_buffer *pipelined)
6b95a207 1936{
ce453d81 1937 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1938 u32 alignment;
1939 int ret;
1940
05394f39 1941 switch (obj->tiling_mode) {
6b95a207 1942 case I915_TILING_NONE:
534843da
CW
1943 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1944 alignment = 128 * 1024;
a6c45cf0 1945 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1946 alignment = 4 * 1024;
1947 else
1948 alignment = 64 * 1024;
6b95a207
KH
1949 break;
1950 case I915_TILING_X:
1951 /* pin() will align the object as required by fence */
1952 alignment = 0;
1953 break;
1954 case I915_TILING_Y:
80075d49 1955 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1956 return -EINVAL;
1957 default:
1958 BUG();
1959 }
1960
693db184
CW
1961 /* Note that the w/a also requires 64 PTE of padding following the
1962 * bo. We currently fill all unused PTE with the shadow page and so
1963 * we should always have valid PTE following the scanout preventing
1964 * the VT-d warning.
1965 */
1966 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1967 alignment = 256 * 1024;
1968
ce453d81 1969 dev_priv->mm.interruptible = false;
2da3b9b9 1970 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1971 if (ret)
ce453d81 1972 goto err_interruptible;
6b95a207
KH
1973
1974 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1975 * fence, whereas 965+ only requires a fence if using
1976 * framebuffer compression. For simplicity, we always install
1977 * a fence as the cost is not that onerous.
1978 */
06d98131 1979 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
1980 if (ret)
1981 goto err_unpin;
1690e1eb 1982
9a5a53b3 1983 i915_gem_object_pin_fence(obj);
6b95a207 1984
ce453d81 1985 dev_priv->mm.interruptible = true;
6b95a207 1986 return 0;
48b956c5
CW
1987
1988err_unpin:
cc98b413 1989 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
1990err_interruptible:
1991 dev_priv->mm.interruptible = true;
48b956c5 1992 return ret;
6b95a207
KH
1993}
1994
1690e1eb
CW
1995void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1996{
1997 i915_gem_object_unpin_fence(obj);
cc98b413 1998 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
1999}
2000
c2c75131
DV
2001/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2002 * is assumed to be a power-of-two. */
bc752862
CW
2003unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2004 unsigned int tiling_mode,
2005 unsigned int cpp,
2006 unsigned int pitch)
c2c75131 2007{
bc752862
CW
2008 if (tiling_mode != I915_TILING_NONE) {
2009 unsigned int tile_rows, tiles;
c2c75131 2010
bc752862
CW
2011 tile_rows = *y / 8;
2012 *y %= 8;
c2c75131 2013
bc752862
CW
2014 tiles = *x / (512/cpp);
2015 *x %= 512/cpp;
2016
2017 return tile_rows * pitch * 8 + tiles * 4096;
2018 } else {
2019 unsigned int offset;
2020
2021 offset = *y * pitch + *x * cpp;
2022 *y = 0;
2023 *x = (offset & 4095) / cpp;
2024 return offset & -4096;
2025 }
c2c75131
DV
2026}
2027
17638cd6
JB
2028static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2029 int x, int y)
81255565
JB
2030{
2031 struct drm_device *dev = crtc->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2034 struct intel_framebuffer *intel_fb;
05394f39 2035 struct drm_i915_gem_object *obj;
81255565 2036 int plane = intel_crtc->plane;
e506a0c6 2037 unsigned long linear_offset;
81255565 2038 u32 dspcntr;
5eddb70b 2039 u32 reg;
81255565
JB
2040
2041 switch (plane) {
2042 case 0:
2043 case 1:
2044 break;
2045 default:
84f44ce7 2046 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2047 return -EINVAL;
2048 }
2049
2050 intel_fb = to_intel_framebuffer(fb);
2051 obj = intel_fb->obj;
81255565 2052
5eddb70b
CW
2053 reg = DSPCNTR(plane);
2054 dspcntr = I915_READ(reg);
81255565
JB
2055 /* Mask out pixel format bits in case we change it */
2056 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2057 switch (fb->pixel_format) {
2058 case DRM_FORMAT_C8:
81255565
JB
2059 dspcntr |= DISPPLANE_8BPP;
2060 break;
57779d06
VS
2061 case DRM_FORMAT_XRGB1555:
2062 case DRM_FORMAT_ARGB1555:
2063 dspcntr |= DISPPLANE_BGRX555;
81255565 2064 break;
57779d06
VS
2065 case DRM_FORMAT_RGB565:
2066 dspcntr |= DISPPLANE_BGRX565;
2067 break;
2068 case DRM_FORMAT_XRGB8888:
2069 case DRM_FORMAT_ARGB8888:
2070 dspcntr |= DISPPLANE_BGRX888;
2071 break;
2072 case DRM_FORMAT_XBGR8888:
2073 case DRM_FORMAT_ABGR8888:
2074 dspcntr |= DISPPLANE_RGBX888;
2075 break;
2076 case DRM_FORMAT_XRGB2101010:
2077 case DRM_FORMAT_ARGB2101010:
2078 dspcntr |= DISPPLANE_BGRX101010;
2079 break;
2080 case DRM_FORMAT_XBGR2101010:
2081 case DRM_FORMAT_ABGR2101010:
2082 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2083 break;
2084 default:
baba133a 2085 BUG();
81255565 2086 }
57779d06 2087
a6c45cf0 2088 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2089 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2090 dspcntr |= DISPPLANE_TILED;
2091 else
2092 dspcntr &= ~DISPPLANE_TILED;
2093 }
2094
de1aa629
VS
2095 if (IS_G4X(dev))
2096 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2097
5eddb70b 2098 I915_WRITE(reg, dspcntr);
81255565 2099
e506a0c6 2100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2101
c2c75131
DV
2102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
bc752862
CW
2104 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
c2c75131
DV
2107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
e506a0c6 2109 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2110 }
e506a0c6 2111
f343c5f6
BW
2112 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2113 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2114 fb->pitches[0]);
01f2c773 2115 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2116 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2117 I915_WRITE(DSPSURF(plane),
2118 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2119 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2120 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2121 } else
f343c5f6 2122 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2123 POSTING_READ(reg);
81255565 2124
17638cd6
JB
2125 return 0;
2126}
2127
2128static int ironlake_update_plane(struct drm_crtc *crtc,
2129 struct drm_framebuffer *fb, int x, int y)
2130{
2131 struct drm_device *dev = crtc->dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2134 struct intel_framebuffer *intel_fb;
2135 struct drm_i915_gem_object *obj;
2136 int plane = intel_crtc->plane;
e506a0c6 2137 unsigned long linear_offset;
17638cd6
JB
2138 u32 dspcntr;
2139 u32 reg;
2140
2141 switch (plane) {
2142 case 0:
2143 case 1:
27f8227b 2144 case 2:
17638cd6
JB
2145 break;
2146 default:
84f44ce7 2147 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2148 return -EINVAL;
2149 }
2150
2151 intel_fb = to_intel_framebuffer(fb);
2152 obj = intel_fb->obj;
2153
2154 reg = DSPCNTR(plane);
2155 dspcntr = I915_READ(reg);
2156 /* Mask out pixel format bits in case we change it */
2157 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2158 switch (fb->pixel_format) {
2159 case DRM_FORMAT_C8:
17638cd6
JB
2160 dspcntr |= DISPPLANE_8BPP;
2161 break;
57779d06
VS
2162 case DRM_FORMAT_RGB565:
2163 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2164 break;
57779d06
VS
2165 case DRM_FORMAT_XRGB8888:
2166 case DRM_FORMAT_ARGB8888:
2167 dspcntr |= DISPPLANE_BGRX888;
2168 break;
2169 case DRM_FORMAT_XBGR8888:
2170 case DRM_FORMAT_ABGR8888:
2171 dspcntr |= DISPPLANE_RGBX888;
2172 break;
2173 case DRM_FORMAT_XRGB2101010:
2174 case DRM_FORMAT_ARGB2101010:
2175 dspcntr |= DISPPLANE_BGRX101010;
2176 break;
2177 case DRM_FORMAT_XBGR2101010:
2178 case DRM_FORMAT_ABGR2101010:
2179 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2180 break;
2181 default:
baba133a 2182 BUG();
17638cd6
JB
2183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
b42c6009 2190 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2191 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2192 else
2193 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2194
2195 I915_WRITE(reg, dspcntr);
2196
e506a0c6 2197 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2198 intel_crtc->dspaddr_offset =
bc752862
CW
2199 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2200 fb->bits_per_pixel / 8,
2201 fb->pitches[0]);
c2c75131 2202 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2203
f343c5f6
BW
2204 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2205 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2206 fb->pitches[0]);
01f2c773 2207 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2208 I915_WRITE(DSPSURF(plane),
2209 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2211 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2212 } else {
2213 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2214 I915_WRITE(DSPLINOFF(plane), linear_offset);
2215 }
17638cd6
JB
2216 POSTING_READ(reg);
2217
2218 return 0;
2219}
2220
2221/* Assume fb object is pinned & idle & fenced and just update base pointers */
2222static int
2223intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2224 int x, int y, enum mode_set_atomic state)
2225{
2226 struct drm_device *dev = crtc->dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2228
6b8e6ed0
CW
2229 if (dev_priv->display.disable_fbc)
2230 dev_priv->display.disable_fbc(dev);
3dec0095 2231 intel_increase_pllclock(crtc);
81255565 2232
6b8e6ed0 2233 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2234}
2235
96a02917
VS
2236void intel_display_handle_reset(struct drm_device *dev)
2237{
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct drm_crtc *crtc;
2240
2241 /*
2242 * Flips in the rings have been nuked by the reset,
2243 * so complete all pending flips so that user space
2244 * will get its events and not get stuck.
2245 *
2246 * Also update the base address of all primary
2247 * planes to the the last fb to make sure we're
2248 * showing the correct fb after a reset.
2249 *
2250 * Need to make two loops over the crtcs so that we
2251 * don't try to grab a crtc mutex before the
2252 * pending_flip_queue really got woken up.
2253 */
2254
2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2257 enum plane plane = intel_crtc->plane;
2258
2259 intel_prepare_page_flip(dev, plane);
2260 intel_finish_page_flip_plane(dev, plane);
2261 }
2262
2263 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 mutex_lock(&crtc->mutex);
947fdaad
CW
2267 /*
2268 * FIXME: Once we have proper support for primary planes (and
2269 * disabling them without disabling the entire crtc) allow again
2270 * a NULL crtc->fb.
2271 */
2272 if (intel_crtc->active && crtc->fb)
96a02917
VS
2273 dev_priv->display.update_plane(crtc, crtc->fb,
2274 crtc->x, crtc->y);
2275 mutex_unlock(&crtc->mutex);
2276 }
2277}
2278
14667a4b
CW
2279static int
2280intel_finish_fb(struct drm_framebuffer *old_fb)
2281{
2282 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2284 bool was_interruptible = dev_priv->mm.interruptible;
2285 int ret;
2286
14667a4b
CW
2287 /* Big Hammer, we also need to ensure that any pending
2288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2289 * current scanout is retired before unpinning the old
2290 * framebuffer.
2291 *
2292 * This should only fail upon a hung GPU, in which case we
2293 * can safely continue.
2294 */
2295 dev_priv->mm.interruptible = false;
2296 ret = i915_gem_object_finish_gpu(obj);
2297 dev_priv->mm.interruptible = was_interruptible;
2298
2299 return ret;
2300}
2301
198598d0
VS
2302static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2303{
2304 struct drm_device *dev = crtc->dev;
2305 struct drm_i915_master_private *master_priv;
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2307
2308 if (!dev->primary->master)
2309 return;
2310
2311 master_priv = dev->primary->master->driver_priv;
2312 if (!master_priv->sarea_priv)
2313 return;
2314
2315 switch (intel_crtc->pipe) {
2316 case 0:
2317 master_priv->sarea_priv->pipeA_x = x;
2318 master_priv->sarea_priv->pipeA_y = y;
2319 break;
2320 case 1:
2321 master_priv->sarea_priv->pipeB_x = x;
2322 master_priv->sarea_priv->pipeB_y = y;
2323 break;
2324 default:
2325 break;
2326 }
2327}
2328
5c3b82e2 2329static int
3c4fdcfb 2330intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2331 struct drm_framebuffer *fb)
79e53945
JB
2332{
2333 struct drm_device *dev = crtc->dev;
6b8e6ed0 2334 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2336 struct drm_framebuffer *old_fb;
5c3b82e2 2337 int ret;
79e53945
JB
2338
2339 /* no fb bound */
94352cf9 2340 if (!fb) {
a5071c2f 2341 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2342 return 0;
2343 }
2344
7eb552ae 2345 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2346 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2347 plane_name(intel_crtc->plane),
2348 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2349 return -EINVAL;
79e53945
JB
2350 }
2351
5c3b82e2 2352 mutex_lock(&dev->struct_mutex);
265db958 2353 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2354 to_intel_framebuffer(fb)->obj,
919926ae 2355 NULL);
5c3b82e2
CW
2356 if (ret != 0) {
2357 mutex_unlock(&dev->struct_mutex);
a5071c2f 2358 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2359 return ret;
2360 }
79e53945 2361
bb2043de
DL
2362 /*
2363 * Update pipe size and adjust fitter if needed: the reason for this is
2364 * that in compute_mode_changes we check the native mode (not the pfit
2365 * mode) to see if we can flip rather than do a full mode set. In the
2366 * fastboot case, we'll flip, but if we don't update the pipesrc and
2367 * pfit state, we'll end up with a big fb scanned out into the wrong
2368 * sized surface.
2369 *
2370 * To fix this properly, we need to hoist the checks up into
2371 * compute_mode_changes (or above), check the actual pfit state and
2372 * whether the platform allows pfit disable with pipe active, and only
2373 * then update the pipesrc and pfit state, even on the flip path.
2374 */
4d6a3e63 2375 if (i915_fastboot) {
d7bf63f2
DL
2376 const struct drm_display_mode *adjusted_mode =
2377 &intel_crtc->config.adjusted_mode;
2378
4d6a3e63 2379 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2380 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2381 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2382 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2383 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2384 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2385 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2386 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2387 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2388 }
0637d60d
JB
2389 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2390 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2391 }
2392
94352cf9 2393 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2394 if (ret) {
94352cf9 2395 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2396 mutex_unlock(&dev->struct_mutex);
a5071c2f 2397 DRM_ERROR("failed to update base address\n");
4e6cfefc 2398 return ret;
79e53945 2399 }
3c4fdcfb 2400
94352cf9
DV
2401 old_fb = crtc->fb;
2402 crtc->fb = fb;
6c4c86f5
DV
2403 crtc->x = x;
2404 crtc->y = y;
94352cf9 2405
b7f1de28 2406 if (old_fb) {
d7697eea
DV
2407 if (intel_crtc->active && old_fb != fb)
2408 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2409 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2410 }
652c393a 2411
6b8e6ed0 2412 intel_update_fbc(dev);
4906557e 2413 intel_edp_psr_update(dev);
5c3b82e2 2414 mutex_unlock(&dev->struct_mutex);
79e53945 2415
198598d0 2416 intel_crtc_update_sarea_pos(crtc, x, y);
5c3b82e2
CW
2417
2418 return 0;
79e53945
JB
2419}
2420
5e84e1a4
ZW
2421static void intel_fdi_normal_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
2427 u32 reg, temp;
2428
2429 /* enable normal train */
2430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
61e499bf 2432 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2433 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2434 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2435 } else {
2436 temp &= ~FDI_LINK_TRAIN_NONE;
2437 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2438 }
5e84e1a4
ZW
2439 I915_WRITE(reg, temp);
2440
2441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
2443 if (HAS_PCH_CPT(dev)) {
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE;
2449 }
2450 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2451
2452 /* wait one idle pattern time */
2453 POSTING_READ(reg);
2454 udelay(1000);
357555c0
JB
2455
2456 /* IVB wants error correction enabled */
2457 if (IS_IVYBRIDGE(dev))
2458 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2459 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2460}
2461
1fbc0d78 2462static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2463{
1fbc0d78
DV
2464 return crtc->base.enabled && crtc->active &&
2465 crtc->config.has_pch_encoder;
1e833f40
DV
2466}
2467
01a415fd
DV
2468static void ivb_modeset_global_resources(struct drm_device *dev)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *pipe_B_crtc =
2472 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2473 struct intel_crtc *pipe_C_crtc =
2474 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2475 uint32_t temp;
2476
1e833f40
DV
2477 /*
2478 * When everything is off disable fdi C so that we could enable fdi B
2479 * with all lanes. Note that we don't care about enabled pipes without
2480 * an enabled pch encoder.
2481 */
2482 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2483 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2484 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2485 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2486
2487 temp = I915_READ(SOUTH_CHICKEN1);
2488 temp &= ~FDI_BC_BIFURCATION_SELECT;
2489 DRM_DEBUG_KMS("disabling fdi C rx\n");
2490 I915_WRITE(SOUTH_CHICKEN1, temp);
2491 }
2492}
2493
8db9d77b
ZW
2494/* The FDI link training functions for ILK/Ibexpeak. */
2495static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2500 int pipe = intel_crtc->pipe;
0fc932b8 2501 int plane = intel_crtc->plane;
5eddb70b 2502 u32 reg, temp, tries;
8db9d77b 2503
0fc932b8
JB
2504 /* FDI needs bits from pipe & plane first */
2505 assert_pipe_enabled(dev_priv, pipe);
2506 assert_plane_enabled(dev_priv, plane);
2507
e1a44743
AJ
2508 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2509 for train result */
5eddb70b
CW
2510 reg = FDI_RX_IMR(pipe);
2511 temp = I915_READ(reg);
e1a44743
AJ
2512 temp &= ~FDI_RX_SYMBOL_LOCK;
2513 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2514 I915_WRITE(reg, temp);
2515 I915_READ(reg);
e1a44743
AJ
2516 udelay(150);
2517
8db9d77b 2518 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
627eb5a3
DV
2521 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2522 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2526
5eddb70b
CW
2527 reg = FDI_RX_CTL(pipe);
2528 temp = I915_READ(reg);
8db9d77b
ZW
2529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2532
2533 POSTING_READ(reg);
8db9d77b
ZW
2534 udelay(150);
2535
5b2adf89 2536 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2538 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2539 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2540
5eddb70b 2541 reg = FDI_RX_IIR(pipe);
e1a44743 2542 for (tries = 0; tries < 5; tries++) {
5eddb70b 2543 temp = I915_READ(reg);
8db9d77b
ZW
2544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if ((temp & FDI_RX_BIT_LOCK)) {
2547 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2549 break;
2550 }
8db9d77b 2551 }
e1a44743 2552 if (tries == 5)
5eddb70b 2553 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2554
2555 /* Train 2 */
5eddb70b
CW
2556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
8db9d77b
ZW
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2560 I915_WRITE(reg, temp);
8db9d77b 2561
5eddb70b
CW
2562 reg = FDI_RX_CTL(pipe);
2563 temp = I915_READ(reg);
8db9d77b
ZW
2564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2566 I915_WRITE(reg, temp);
8db9d77b 2567
5eddb70b
CW
2568 POSTING_READ(reg);
2569 udelay(150);
8db9d77b 2570
5eddb70b 2571 reg = FDI_RX_IIR(pipe);
e1a44743 2572 for (tries = 0; tries < 5; tries++) {
5eddb70b 2573 temp = I915_READ(reg);
8db9d77b
ZW
2574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575
2576 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2578 DRM_DEBUG_KMS("FDI train 2 done.\n");
2579 break;
2580 }
8db9d77b 2581 }
e1a44743 2582 if (tries == 5)
5eddb70b 2583 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2584
2585 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2586
8db9d77b
ZW
2587}
2588
0206e353 2589static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2590 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2591 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2592 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2593 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2594};
2595
2596/* The FDI link training functions for SNB/Cougarpoint. */
2597static void gen6_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
fa37d39e 2603 u32 reg, temp, i, retry;
8db9d77b 2604
e1a44743
AJ
2605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
5eddb70b
CW
2607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
e1a44743
AJ
2609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
e1a44743
AJ
2614 udelay(150);
2615
8db9d77b 2616 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
627eb5a3
DV
2619 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2620 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2621 temp &= ~FDI_LINK_TRAIN_NONE;
2622 temp |= FDI_LINK_TRAIN_PATTERN_1;
2623 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2624 /* SNB-B */
2625 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2627
d74cf324
DV
2628 I915_WRITE(FDI_RX_MISC(pipe),
2629 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2630
5eddb70b
CW
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
8db9d77b
ZW
2633 if (HAS_PCH_CPT(dev)) {
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2636 } else {
2637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_1;
2639 }
5eddb70b
CW
2640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
8db9d77b
ZW
2643 udelay(150);
2644
0206e353 2645 for (i = 0; i < 4; i++) {
5eddb70b
CW
2646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
8db9d77b
ZW
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
8db9d77b
ZW
2653 udelay(500);
2654
fa37d39e
SP
2655 for (retry = 0; retry < 5; retry++) {
2656 reg = FDI_RX_IIR(pipe);
2657 temp = I915_READ(reg);
2658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2659 if (temp & FDI_RX_BIT_LOCK) {
2660 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2661 DRM_DEBUG_KMS("FDI train 1 done.\n");
2662 break;
2663 }
2664 udelay(50);
8db9d77b 2665 }
fa37d39e
SP
2666 if (retry < 5)
2667 break;
8db9d77b
ZW
2668 }
2669 if (i == 4)
5eddb70b 2670 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2671
2672 /* Train 2 */
5eddb70b
CW
2673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
8db9d77b
ZW
2675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
2677 if (IS_GEN6(dev)) {
2678 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2679 /* SNB-B */
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2681 }
5eddb70b 2682 I915_WRITE(reg, temp);
8db9d77b 2683
5eddb70b
CW
2684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
8db9d77b
ZW
2686 if (HAS_PCH_CPT(dev)) {
2687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2689 } else {
2690 temp &= ~FDI_LINK_TRAIN_NONE;
2691 temp |= FDI_LINK_TRAIN_PATTERN_2;
2692 }
5eddb70b
CW
2693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
8db9d77b
ZW
2696 udelay(150);
2697
0206e353 2698 for (i = 0; i < 4; i++) {
5eddb70b
CW
2699 reg = FDI_TX_CTL(pipe);
2700 temp = I915_READ(reg);
8db9d77b
ZW
2701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2702 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2703 I915_WRITE(reg, temp);
2704
2705 POSTING_READ(reg);
8db9d77b
ZW
2706 udelay(500);
2707
fa37d39e
SP
2708 for (retry = 0; retry < 5; retry++) {
2709 reg = FDI_RX_IIR(pipe);
2710 temp = I915_READ(reg);
2711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2712 if (temp & FDI_RX_SYMBOL_LOCK) {
2713 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2714 DRM_DEBUG_KMS("FDI train 2 done.\n");
2715 break;
2716 }
2717 udelay(50);
8db9d77b 2718 }
fa37d39e
SP
2719 if (retry < 5)
2720 break;
8db9d77b
ZW
2721 }
2722 if (i == 4)
5eddb70b 2723 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2724
2725 DRM_DEBUG_KMS("FDI train done.\n");
2726}
2727
357555c0
JB
2728/* Manual link training for Ivy Bridge A0 parts */
2729static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2730{
2731 struct drm_device *dev = crtc->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2734 int pipe = intel_crtc->pipe;
139ccd3f 2735 u32 reg, temp, i, j;
357555c0
JB
2736
2737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2738 for train result */
2739 reg = FDI_RX_IMR(pipe);
2740 temp = I915_READ(reg);
2741 temp &= ~FDI_RX_SYMBOL_LOCK;
2742 temp &= ~FDI_RX_BIT_LOCK;
2743 I915_WRITE(reg, temp);
2744
2745 POSTING_READ(reg);
2746 udelay(150);
2747
01a415fd
DV
2748 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2749 I915_READ(FDI_RX_IIR(pipe)));
2750
139ccd3f
JB
2751 /* Try each vswing and preemphasis setting twice before moving on */
2752 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2753 /* disable first in case we need to retry */
2754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2757 temp &= ~FDI_TX_ENABLE;
2758 I915_WRITE(reg, temp);
357555c0 2759
139ccd3f
JB
2760 reg = FDI_RX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 temp &= ~FDI_LINK_TRAIN_AUTO;
2763 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2764 temp &= ~FDI_RX_ENABLE;
2765 I915_WRITE(reg, temp);
357555c0 2766
139ccd3f 2767 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
139ccd3f
JB
2770 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2771 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2772 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2773 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2774 temp |= snb_b_fdi_train_param[j/2];
2775 temp |= FDI_COMPOSITE_SYNC;
2776 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2777
139ccd3f
JB
2778 I915_WRITE(FDI_RX_MISC(pipe),
2779 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2780
139ccd3f 2781 reg = FDI_RX_CTL(pipe);
357555c0 2782 temp = I915_READ(reg);
139ccd3f
JB
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2784 temp |= FDI_COMPOSITE_SYNC;
2785 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2786
139ccd3f
JB
2787 POSTING_READ(reg);
2788 udelay(1); /* should be 0.5us */
357555c0 2789
139ccd3f
JB
2790 for (i = 0; i < 4; i++) {
2791 reg = FDI_RX_IIR(pipe);
2792 temp = I915_READ(reg);
2793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2794
139ccd3f
JB
2795 if (temp & FDI_RX_BIT_LOCK ||
2796 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2797 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2798 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2799 i);
2800 break;
2801 }
2802 udelay(1); /* should be 0.5us */
2803 }
2804 if (i == 4) {
2805 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2806 continue;
2807 }
357555c0 2808
139ccd3f 2809 /* Train 2 */
357555c0
JB
2810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
139ccd3f
JB
2812 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2814 I915_WRITE(reg, temp);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2819 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2820 I915_WRITE(reg, temp);
2821
2822 POSTING_READ(reg);
139ccd3f 2823 udelay(2); /* should be 1.5us */
357555c0 2824
139ccd3f
JB
2825 for (i = 0; i < 4; i++) {
2826 reg = FDI_RX_IIR(pipe);
2827 temp = I915_READ(reg);
2828 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2829
139ccd3f
JB
2830 if (temp & FDI_RX_SYMBOL_LOCK ||
2831 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2832 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2833 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2834 i);
2835 goto train_done;
2836 }
2837 udelay(2); /* should be 1.5us */
357555c0 2838 }
139ccd3f
JB
2839 if (i == 4)
2840 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2841 }
357555c0 2842
139ccd3f 2843train_done:
357555c0
JB
2844 DRM_DEBUG_KMS("FDI train done.\n");
2845}
2846
88cefb6c 2847static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2848{
88cefb6c 2849 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2850 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2851 int pipe = intel_crtc->pipe;
5eddb70b 2852 u32 reg, temp;
79e53945 2853
c64e311e 2854
c98e9dcf 2855 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
627eb5a3
DV
2858 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2860 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2861 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
c98e9dcf
JB
2864 udelay(200);
2865
2866 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp | FDI_PCDCLK);
2869
2870 POSTING_READ(reg);
c98e9dcf
JB
2871 udelay(200);
2872
20749730
PZ
2873 /* Enable CPU FDI TX PLL, always on for Ironlake */
2874 reg = FDI_TX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2877 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2878
20749730
PZ
2879 POSTING_READ(reg);
2880 udelay(100);
6be4a607 2881 }
0e23b99d
JB
2882}
2883
88cefb6c
DV
2884static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2885{
2886 struct drm_device *dev = intel_crtc->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 int pipe = intel_crtc->pipe;
2889 u32 reg, temp;
2890
2891 /* Switch from PCDclk to Rawclk */
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2895
2896 /* Disable CPU FDI TX PLL */
2897 reg = FDI_TX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2900
2901 POSTING_READ(reg);
2902 udelay(100);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2907
2908 /* Wait for the clocks to turn off. */
2909 POSTING_READ(reg);
2910 udelay(100);
2911}
2912
0fc932b8
JB
2913static void ironlake_fdi_disable(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
2917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2918 int pipe = intel_crtc->pipe;
2919 u32 reg, temp;
2920
2921 /* disable CPU FDI tx and PCH FDI rx */
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2925 POSTING_READ(reg);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~(0x7 << 16);
dfd07d72 2930 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2931 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2932
2933 POSTING_READ(reg);
2934 udelay(100);
2935
2936 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2937 if (HAS_PCH_IBX(dev)) {
2938 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2939 }
0fc932b8
JB
2940
2941 /* still set train pattern 1 */
2942 reg = FDI_TX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 temp &= ~FDI_LINK_TRAIN_NONE;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1;
2946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
2956 }
2957 /* BPC in FDI rx is consistent with that in PIPECONF */
2958 temp &= ~(0x07 << 16);
dfd07d72 2959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
2963 udelay(100);
2964}
2965
5bb61643
CW
2966static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
10d83730 2970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5bb61643
CW
2971 unsigned long flags;
2972 bool pending;
2973
10d83730
VS
2974 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2975 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
5bb61643
CW
2976 return false;
2977
2978 spin_lock_irqsave(&dev->event_lock, flags);
2979 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2980 spin_unlock_irqrestore(&dev->event_lock, flags);
2981
2982 return pending;
2983}
2984
5dce5b93
CW
2985bool intel_has_pending_fb_unpin(struct drm_device *dev)
2986{
2987 struct intel_crtc *crtc;
2988
2989 /* Note that we don't need to be called with mode_config.lock here
2990 * as our list of CRTC objects is static for the lifetime of the
2991 * device and so cannot disappear as we iterate. Similarly, we can
2992 * happily treat the predicates as racy, atomic checks as userspace
2993 * cannot claim and pin a new fb without at least acquring the
2994 * struct_mutex and so serialising with us.
2995 */
2996 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2997 if (atomic_read(&crtc->unpin_work_count) == 0)
2998 continue;
2999
3000 if (crtc->unpin_work)
3001 intel_wait_for_vblank(dev, crtc->pipe);
3002
3003 return true;
3004 }
3005
3006 return false;
3007}
3008
e6c3a2a6
CW
3009static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3010{
0f91128d 3011 struct drm_device *dev = crtc->dev;
5bb61643 3012 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3013
3014 if (crtc->fb == NULL)
3015 return;
3016
2c10d571
DV
3017 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3018
5bb61643
CW
3019 wait_event(dev_priv->pending_flip_queue,
3020 !intel_crtc_has_pending_flip(crtc));
3021
0f91128d
CW
3022 mutex_lock(&dev->struct_mutex);
3023 intel_finish_fb(crtc->fb);
3024 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3025}
3026
e615efe4
ED
3027/* Program iCLKIP clock to the desired frequency */
3028static void lpt_program_iclkip(struct drm_crtc *crtc)
3029{
3030 struct drm_device *dev = crtc->dev;
3031 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3032 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3033 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3034 u32 temp;
3035
09153000
DV
3036 mutex_lock(&dev_priv->dpio_lock);
3037
e615efe4
ED
3038 /* It is necessary to ungate the pixclk gate prior to programming
3039 * the divisors, and gate it back when it is done.
3040 */
3041 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3042
3043 /* Disable SSCCTL */
3044 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3045 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3046 SBI_SSCCTL_DISABLE,
3047 SBI_ICLK);
e615efe4
ED
3048
3049 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3050 if (clock == 20000) {
e615efe4
ED
3051 auxdiv = 1;
3052 divsel = 0x41;
3053 phaseinc = 0x20;
3054 } else {
3055 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3056 * but the adjusted_mode->crtc_clock in in KHz. To get the
3057 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3058 * convert the virtual clock precision to KHz here for higher
3059 * precision.
3060 */
3061 u32 iclk_virtual_root_freq = 172800 * 1000;
3062 u32 iclk_pi_range = 64;
3063 u32 desired_divisor, msb_divisor_value, pi_value;
3064
12d7ceed 3065 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3066 msb_divisor_value = desired_divisor / iclk_pi_range;
3067 pi_value = desired_divisor % iclk_pi_range;
3068
3069 auxdiv = 0;
3070 divsel = msb_divisor_value - 2;
3071 phaseinc = pi_value;
3072 }
3073
3074 /* This should not happen with any sane values */
3075 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3076 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3077 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3078 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3079
3080 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3081 clock,
e615efe4
ED
3082 auxdiv,
3083 divsel,
3084 phasedir,
3085 phaseinc);
3086
3087 /* Program SSCDIVINTPHASE6 */
988d6ee8 3088 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3089 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3090 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3091 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3092 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3093 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3094 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3095 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3096
3097 /* Program SSCAUXDIV */
988d6ee8 3098 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3099 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3100 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3101 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3102
3103 /* Enable modulator and associated divider */
988d6ee8 3104 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3105 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3106 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3107
3108 /* Wait for initialization time */
3109 udelay(24);
3110
3111 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3112
3113 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3114}
3115
275f01b2
DV
3116static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3117 enum pipe pch_transcoder)
3118{
3119 struct drm_device *dev = crtc->base.dev;
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3122
3123 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3124 I915_READ(HTOTAL(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3126 I915_READ(HBLANK(cpu_transcoder)));
3127 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3128 I915_READ(HSYNC(cpu_transcoder)));
3129
3130 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3131 I915_READ(VTOTAL(cpu_transcoder)));
3132 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3133 I915_READ(VBLANK(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3135 I915_READ(VSYNC(cpu_transcoder)));
3136 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3137 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3138}
3139
1fbc0d78
DV
3140static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3141{
3142 struct drm_i915_private *dev_priv = dev->dev_private;
3143 uint32_t temp;
3144
3145 temp = I915_READ(SOUTH_CHICKEN1);
3146 if (temp & FDI_BC_BIFURCATION_SELECT)
3147 return;
3148
3149 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3150 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3151
3152 temp |= FDI_BC_BIFURCATION_SELECT;
3153 DRM_DEBUG_KMS("enabling fdi C rx\n");
3154 I915_WRITE(SOUTH_CHICKEN1, temp);
3155 POSTING_READ(SOUTH_CHICKEN1);
3156}
3157
3158static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3159{
3160 struct drm_device *dev = intel_crtc->base.dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162
3163 switch (intel_crtc->pipe) {
3164 case PIPE_A:
3165 break;
3166 case PIPE_B:
3167 if (intel_crtc->config.fdi_lanes > 2)
3168 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3169 else
3170 cpt_enable_fdi_bc_bifurcation(dev);
3171
3172 break;
3173 case PIPE_C:
3174 cpt_enable_fdi_bc_bifurcation(dev);
3175
3176 break;
3177 default:
3178 BUG();
3179 }
3180}
3181
f67a559d
JB
3182/*
3183 * Enable PCH resources required for PCH ports:
3184 * - PCH PLLs
3185 * - FDI training & RX/TX
3186 * - update transcoder timings
3187 * - DP transcoding bits
3188 * - transcoder
3189 */
3190static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3191{
3192 struct drm_device *dev = crtc->dev;
3193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3195 int pipe = intel_crtc->pipe;
ee7b9f93 3196 u32 reg, temp;
2c07245f 3197
ab9412ba 3198 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3199
1fbc0d78
DV
3200 if (IS_IVYBRIDGE(dev))
3201 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3202
cd986abb
DV
3203 /* Write the TU size bits before fdi link training, so that error
3204 * detection works. */
3205 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3206 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3207
c98e9dcf 3208 /* For PCH output, training FDI link */
674cf967 3209 dev_priv->display.fdi_link_train(crtc);
2c07245f 3210
3ad8a208
DV
3211 /* We need to program the right clock selection before writing the pixel
3212 * mutliplier into the DPLL. */
303b81e0 3213 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3214 u32 sel;
4b645f14 3215
c98e9dcf 3216 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3217 temp |= TRANS_DPLL_ENABLE(pipe);
3218 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3219 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3220 temp |= sel;
3221 else
3222 temp &= ~sel;
c98e9dcf 3223 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3224 }
5eddb70b 3225
3ad8a208
DV
3226 /* XXX: pch pll's can be enabled any time before we enable the PCH
3227 * transcoder, and we actually should do this to not upset any PCH
3228 * transcoder that already use the clock when we share it.
3229 *
3230 * Note that enable_shared_dpll tries to do the right thing, but
3231 * get_shared_dpll unconditionally resets the pll - we need that to have
3232 * the right LVDS enable sequence. */
3233 ironlake_enable_shared_dpll(intel_crtc);
3234
d9b6cb56
JB
3235 /* set transcoder timing, panel must allow it */
3236 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3237 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3238
303b81e0 3239 intel_fdi_normal_train(crtc);
5e84e1a4 3240
c98e9dcf
JB
3241 /* For PCH DP, enable TRANS_DP_CTL */
3242 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3243 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3244 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3245 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3246 reg = TRANS_DP_CTL(pipe);
3247 temp = I915_READ(reg);
3248 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3249 TRANS_DP_SYNC_MASK |
3250 TRANS_DP_BPC_MASK);
5eddb70b
CW
3251 temp |= (TRANS_DP_OUTPUT_ENABLE |
3252 TRANS_DP_ENH_FRAMING);
9325c9f0 3253 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3254
3255 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3256 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3257 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3258 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3259
3260 switch (intel_trans_dp_port_sel(crtc)) {
3261 case PCH_DP_B:
5eddb70b 3262 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3263 break;
3264 case PCH_DP_C:
5eddb70b 3265 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3266 break;
3267 case PCH_DP_D:
5eddb70b 3268 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3269 break;
3270 default:
e95d41e1 3271 BUG();
32f9d658 3272 }
2c07245f 3273
5eddb70b 3274 I915_WRITE(reg, temp);
6be4a607 3275 }
b52eb4dc 3276
b8a4f404 3277 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3278}
3279
1507e5bd
PZ
3280static void lpt_pch_enable(struct drm_crtc *crtc)
3281{
3282 struct drm_device *dev = crtc->dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3285 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3286
ab9412ba 3287 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3288
8c52b5e8 3289 lpt_program_iclkip(crtc);
1507e5bd 3290
0540e488 3291 /* Set transcoder timing. */
275f01b2 3292 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3293
937bb610 3294 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3295}
3296
e2b78267 3297static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3298{
e2b78267 3299 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3300
3301 if (pll == NULL)
3302 return;
3303
3304 if (pll->refcount == 0) {
46edb027 3305 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3306 return;
3307 }
3308
f4a091c7
DV
3309 if (--pll->refcount == 0) {
3310 WARN_ON(pll->on);
3311 WARN_ON(pll->active);
3312 }
3313
a43f6e0f 3314 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3315}
3316
b89a1d39 3317static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3318{
e2b78267
DV
3319 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3320 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3321 enum intel_dpll_id i;
ee7b9f93 3322
ee7b9f93 3323 if (pll) {
46edb027
DV
3324 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3325 crtc->base.base.id, pll->name);
e2b78267 3326 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3327 }
3328
98b6bd99
DV
3329 if (HAS_PCH_IBX(dev_priv->dev)) {
3330 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3331 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3332 pll = &dev_priv->shared_dplls[i];
98b6bd99 3333
46edb027
DV
3334 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3335 crtc->base.base.id, pll->name);
98b6bd99
DV
3336
3337 goto found;
3338 }
3339
e72f9fbf
DV
3340 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3341 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3342
3343 /* Only want to check enabled timings first */
3344 if (pll->refcount == 0)
3345 continue;
3346
b89a1d39
DV
3347 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3348 sizeof(pll->hw_state)) == 0) {
46edb027 3349 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3350 crtc->base.base.id,
46edb027 3351 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3352
3353 goto found;
3354 }
3355 }
3356
3357 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3358 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3359 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3360 if (pll->refcount == 0) {
46edb027
DV
3361 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3362 crtc->base.base.id, pll->name);
ee7b9f93
JB
3363 goto found;
3364 }
3365 }
3366
3367 return NULL;
3368
3369found:
a43f6e0f 3370 crtc->config.shared_dpll = i;
46edb027
DV
3371 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3372 pipe_name(crtc->pipe));
ee7b9f93 3373
cdbd2316 3374 if (pll->active == 0) {
66e985c0
DV
3375 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3376 sizeof(pll->hw_state));
3377
46edb027 3378 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3379 WARN_ON(pll->on);
e9d6944e 3380 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3381
15bdd4cf 3382 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3383 }
3384 pll->refcount++;
e04c7350 3385
ee7b9f93
JB
3386 return pll;
3387}
3388
a1520318 3389static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3390{
3391 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3392 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3393 u32 temp;
3394
3395 temp = I915_READ(dslreg);
3396 udelay(500);
3397 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3398 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3399 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3400 }
3401}
3402
b074cec8
JB
3403static void ironlake_pfit_enable(struct intel_crtc *crtc)
3404{
3405 struct drm_device *dev = crtc->base.dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 int pipe = crtc->pipe;
3408
fd4daa9c 3409 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3410 /* Force use of hard-coded filter coefficients
3411 * as some pre-programmed values are broken,
3412 * e.g. x201.
3413 */
3414 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3415 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3416 PF_PIPE_SEL_IVB(pipe));
3417 else
3418 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3419 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3420 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3421 }
3422}
3423
bb53d4ae
VS
3424static void intel_enable_planes(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3428 struct intel_plane *intel_plane;
3429
3430 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3431 if (intel_plane->pipe == pipe)
3432 intel_plane_restore(&intel_plane->base);
3433}
3434
3435static void intel_disable_planes(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3439 struct intel_plane *intel_plane;
3440
3441 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3442 if (intel_plane->pipe == pipe)
3443 intel_plane_disable(&intel_plane->base);
3444}
3445
20bc8673 3446void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3447{
3448 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3449
3450 if (!crtc->config.ips_enabled)
3451 return;
3452
3453 /* We can only enable IPS after we enable a plane and wait for a vblank.
3454 * We guarantee that the plane is enabled by calling intel_enable_ips
3455 * only after intel_enable_plane. And intel_enable_plane already waits
3456 * for a vblank, so all we need to do here is to enable the IPS bit. */
3457 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3458 if (IS_BROADWELL(crtc->base.dev)) {
3459 mutex_lock(&dev_priv->rps.hw_lock);
3460 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3461 mutex_unlock(&dev_priv->rps.hw_lock);
3462 /* Quoting Art Runyan: "its not safe to expect any particular
3463 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3464 * mailbox." Moreover, the mailbox may return a bogus state,
3465 * so we need to just enable it and continue on.
2a114cc1
BW
3466 */
3467 } else {
3468 I915_WRITE(IPS_CTL, IPS_ENABLE);
3469 /* The bit only becomes 1 in the next vblank, so this wait here
3470 * is essentially intel_wait_for_vblank. If we don't have this
3471 * and don't wait for vblanks until the end of crtc_enable, then
3472 * the HW state readout code will complain that the expected
3473 * IPS_CTL value is not the one we read. */
3474 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3475 DRM_ERROR("Timed out waiting for IPS enable\n");
3476 }
d77e4531
PZ
3477}
3478
20bc8673 3479void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3480{
3481 struct drm_device *dev = crtc->base.dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483
3484 if (!crtc->config.ips_enabled)
3485 return;
3486
3487 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3488 if (IS_BROADWELL(crtc->base.dev)) {
3489 mutex_lock(&dev_priv->rps.hw_lock);
3490 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3491 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3492 } else {
2a114cc1 3493 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3494 POSTING_READ(IPS_CTL);
3495 }
d77e4531
PZ
3496
3497 /* We need to wait for a vblank before we can disable the plane. */
3498 intel_wait_for_vblank(dev, crtc->pipe);
3499}
3500
3501/** Loads the palette/gamma unit for the CRTC with the prepared values */
3502static void intel_crtc_load_lut(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 enum pipe pipe = intel_crtc->pipe;
3508 int palreg = PALETTE(pipe);
3509 int i;
3510 bool reenable_ips = false;
3511
3512 /* The clocks have to be on to load the palette. */
3513 if (!crtc->enabled || !intel_crtc->active)
3514 return;
3515
3516 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3517 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3518 assert_dsi_pll_enabled(dev_priv);
3519 else
3520 assert_pll_enabled(dev_priv, pipe);
3521 }
3522
3523 /* use legacy palette for Ironlake */
3524 if (HAS_PCH_SPLIT(dev))
3525 palreg = LGC_PALETTE(pipe);
3526
3527 /* Workaround : Do not read or write the pipe palette/gamma data while
3528 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3529 */
41e6fc4c 3530 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3531 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3532 GAMMA_MODE_MODE_SPLIT)) {
3533 hsw_disable_ips(intel_crtc);
3534 reenable_ips = true;
3535 }
3536
3537 for (i = 0; i < 256; i++) {
3538 I915_WRITE(palreg + 4 * i,
3539 (intel_crtc->lut_r[i] << 16) |
3540 (intel_crtc->lut_g[i] << 8) |
3541 intel_crtc->lut_b[i]);
3542 }
3543
3544 if (reenable_ips)
3545 hsw_enable_ips(intel_crtc);
3546}
3547
f67a559d
JB
3548static void ironlake_crtc_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3553 struct intel_encoder *encoder;
f67a559d
JB
3554 int pipe = intel_crtc->pipe;
3555 int plane = intel_crtc->plane;
f67a559d 3556
08a48469
DV
3557 WARN_ON(!crtc->enabled);
3558
f67a559d
JB
3559 if (intel_crtc->active)
3560 return;
3561
3562 intel_crtc->active = true;
8664281b
PZ
3563
3564 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3565 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3566
f6736a1a 3567 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3568 if (encoder->pre_enable)
3569 encoder->pre_enable(encoder);
f67a559d 3570
5bfe2ac0 3571 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3572 /* Note: FDI PLL enabling _must_ be done before we enable the
3573 * cpu pipes, hence this is separate from all the other fdi/pch
3574 * enabling. */
88cefb6c 3575 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3576 } else {
3577 assert_fdi_tx_disabled(dev_priv, pipe);
3578 assert_fdi_rx_disabled(dev_priv, pipe);
3579 }
f67a559d 3580
b074cec8 3581 ironlake_pfit_enable(intel_crtc);
f67a559d 3582
9c54c0dd
JB
3583 /*
3584 * On ILK+ LUT must be loaded before the pipe is running but with
3585 * clocks enabled
3586 */
3587 intel_crtc_load_lut(crtc);
3588
f37fcc2a 3589 intel_update_watermarks(crtc);
5bfe2ac0 3590 intel_enable_pipe(dev_priv, pipe,
23538ef1 3591 intel_crtc->config.has_pch_encoder, false);
d1de00ef 3592 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3593 intel_enable_planes(crtc);
5c38d48c 3594 intel_crtc_update_cursor(crtc, true);
f67a559d 3595
5bfe2ac0 3596 if (intel_crtc->config.has_pch_encoder)
f67a559d 3597 ironlake_pch_enable(crtc);
c98e9dcf 3598
d1ebd816 3599 mutex_lock(&dev->struct_mutex);
bed4a673 3600 intel_update_fbc(dev);
d1ebd816
BW
3601 mutex_unlock(&dev->struct_mutex);
3602
fa5c73b1
DV
3603 for_each_encoder_on_crtc(dev, crtc, encoder)
3604 encoder->enable(encoder);
61b77ddd
DV
3605
3606 if (HAS_PCH_CPT(dev))
a1520318 3607 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3608
3609 /*
3610 * There seems to be a race in PCH platform hw (at least on some
3611 * outputs) where an enabled pipe still completes any pageflip right
3612 * away (as if the pipe is off) instead of waiting for vblank. As soon
3613 * as the first vblank happend, everything works as expected. Hence just
3614 * wait for one vblank before returning to avoid strange things
3615 * happening.
3616 */
3617 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3618}
3619
42db64ef
PZ
3620/* IPS only exists on ULT machines and is tied to pipe A. */
3621static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3622{
f5adf94e 3623 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3624}
3625
dda9a66a
VS
3626static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
3632 int plane = intel_crtc->plane;
3633
d1de00ef 3634 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3635 intel_enable_planes(crtc);
3636 intel_crtc_update_cursor(crtc, true);
3637
3638 hsw_enable_ips(intel_crtc);
3639
3640 mutex_lock(&dev->struct_mutex);
3641 intel_update_fbc(dev);
3642 mutex_unlock(&dev->struct_mutex);
3643}
3644
3645static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3646{
3647 struct drm_device *dev = crtc->dev;
3648 struct drm_i915_private *dev_priv = dev->dev_private;
3649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3650 int pipe = intel_crtc->pipe;
3651 int plane = intel_crtc->plane;
3652
3653 intel_crtc_wait_for_pending_flips(crtc);
3654 drm_vblank_off(dev, pipe);
3655
3656 /* FBC must be disabled before disabling the plane on HSW. */
3657 if (dev_priv->fbc.plane == plane)
3658 intel_disable_fbc(dev);
3659
3660 hsw_disable_ips(intel_crtc);
3661
3662 intel_crtc_update_cursor(crtc, false);
3663 intel_disable_planes(crtc);
d1de00ef 3664 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3665}
3666
e4916946
PZ
3667/*
3668 * This implements the workaround described in the "notes" section of the mode
3669 * set sequence documentation. When going from no pipes or single pipe to
3670 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3671 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3672 */
3673static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3674{
3675 struct drm_device *dev = crtc->base.dev;
3676 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3677
3678 /* We want to get the other_active_crtc only if there's only 1 other
3679 * active crtc. */
3680 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3681 if (!crtc_it->active || crtc_it == crtc)
3682 continue;
3683
3684 if (other_active_crtc)
3685 return;
3686
3687 other_active_crtc = crtc_it;
3688 }
3689 if (!other_active_crtc)
3690 return;
3691
3692 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3693 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3694}
3695
4f771f10
PZ
3696static void haswell_crtc_enable(struct drm_crtc *crtc)
3697{
3698 struct drm_device *dev = crtc->dev;
3699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701 struct intel_encoder *encoder;
3702 int pipe = intel_crtc->pipe;
4f771f10
PZ
3703
3704 WARN_ON(!crtc->enabled);
3705
3706 if (intel_crtc->active)
3707 return;
3708
3709 intel_crtc->active = true;
8664281b
PZ
3710
3711 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3712 if (intel_crtc->config.has_pch_encoder)
3713 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3714
5bfe2ac0 3715 if (intel_crtc->config.has_pch_encoder)
04945641 3716 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3717
3718 for_each_encoder_on_crtc(dev, crtc, encoder)
3719 if (encoder->pre_enable)
3720 encoder->pre_enable(encoder);
3721
1f544388 3722 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3723
b074cec8 3724 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3725
3726 /*
3727 * On ILK+ LUT must be loaded before the pipe is running but with
3728 * clocks enabled
3729 */
3730 intel_crtc_load_lut(crtc);
3731
1f544388 3732 intel_ddi_set_pipe_settings(crtc);
8228c251 3733 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3734
f37fcc2a 3735 intel_update_watermarks(crtc);
5bfe2ac0 3736 intel_enable_pipe(dev_priv, pipe,
23538ef1 3737 intel_crtc->config.has_pch_encoder, false);
42db64ef 3738
5bfe2ac0 3739 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3740 lpt_pch_enable(crtc);
4f771f10 3741
8807e55b 3742 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3743 encoder->enable(encoder);
8807e55b
JN
3744 intel_opregion_notify_encoder(encoder, true);
3745 }
4f771f10 3746
e4916946
PZ
3747 /* If we change the relative order between pipe/planes enabling, we need
3748 * to change the workaround. */
3749 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a
VS
3750 haswell_crtc_enable_planes(crtc);
3751
4f771f10
PZ
3752 /*
3753 * There seems to be a race in PCH platform hw (at least on some
3754 * outputs) where an enabled pipe still completes any pageflip right
3755 * away (as if the pipe is off) instead of waiting for vblank. As soon
3756 * as the first vblank happend, everything works as expected. Hence just
3757 * wait for one vblank before returning to avoid strange things
3758 * happening.
3759 */
3760 intel_wait_for_vblank(dev, intel_crtc->pipe);
3761}
3762
3f8dce3a
DV
3763static void ironlake_pfit_disable(struct intel_crtc *crtc)
3764{
3765 struct drm_device *dev = crtc->base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767 int pipe = crtc->pipe;
3768
3769 /* To avoid upsetting the power well on haswell only disable the pfit if
3770 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3771 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3772 I915_WRITE(PF_CTL(pipe), 0);
3773 I915_WRITE(PF_WIN_POS(pipe), 0);
3774 I915_WRITE(PF_WIN_SZ(pipe), 0);
3775 }
3776}
3777
6be4a607
JB
3778static void ironlake_crtc_disable(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3783 struct intel_encoder *encoder;
6be4a607
JB
3784 int pipe = intel_crtc->pipe;
3785 int plane = intel_crtc->plane;
5eddb70b 3786 u32 reg, temp;
b52eb4dc 3787
ef9c3aee 3788
f7abfe8b
CW
3789 if (!intel_crtc->active)
3790 return;
3791
ea9d758d
DV
3792 for_each_encoder_on_crtc(dev, crtc, encoder)
3793 encoder->disable(encoder);
3794
e6c3a2a6 3795 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3796 drm_vblank_off(dev, pipe);
913d8d11 3797
5c3fe8b0 3798 if (dev_priv->fbc.plane == plane)
973d04f9 3799 intel_disable_fbc(dev);
2c07245f 3800
0d5b8c61 3801 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3802 intel_disable_planes(crtc);
d1de00ef 3803 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3804
d925c59a
DV
3805 if (intel_crtc->config.has_pch_encoder)
3806 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3807
b24e7179 3808 intel_disable_pipe(dev_priv, pipe);
32f9d658 3809
3f8dce3a 3810 ironlake_pfit_disable(intel_crtc);
2c07245f 3811
bf49ec8c
DV
3812 for_each_encoder_on_crtc(dev, crtc, encoder)
3813 if (encoder->post_disable)
3814 encoder->post_disable(encoder);
2c07245f 3815
d925c59a
DV
3816 if (intel_crtc->config.has_pch_encoder) {
3817 ironlake_fdi_disable(crtc);
913d8d11 3818
d925c59a
DV
3819 ironlake_disable_pch_transcoder(dev_priv, pipe);
3820 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3821
d925c59a
DV
3822 if (HAS_PCH_CPT(dev)) {
3823 /* disable TRANS_DP_CTL */
3824 reg = TRANS_DP_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3827 TRANS_DP_PORT_SEL_MASK);
3828 temp |= TRANS_DP_PORT_SEL_NONE;
3829 I915_WRITE(reg, temp);
3830
3831 /* disable DPLL_SEL */
3832 temp = I915_READ(PCH_DPLL_SEL);
11887397 3833 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3834 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3835 }
e3421a18 3836
d925c59a 3837 /* disable PCH DPLL */
e72f9fbf 3838 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3839
d925c59a
DV
3840 ironlake_fdi_pll_disable(intel_crtc);
3841 }
6b383a7f 3842
f7abfe8b 3843 intel_crtc->active = false;
46ba614c 3844 intel_update_watermarks(crtc);
d1ebd816
BW
3845
3846 mutex_lock(&dev->struct_mutex);
6b383a7f 3847 intel_update_fbc(dev);
d1ebd816 3848 mutex_unlock(&dev->struct_mutex);
6be4a607 3849}
1b3c7a47 3850
4f771f10 3851static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3852{
4f771f10
PZ
3853 struct drm_device *dev = crtc->dev;
3854 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3856 struct intel_encoder *encoder;
3857 int pipe = intel_crtc->pipe;
3b117c8f 3858 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3859
4f771f10
PZ
3860 if (!intel_crtc->active)
3861 return;
3862
dda9a66a
VS
3863 haswell_crtc_disable_planes(crtc);
3864
8807e55b
JN
3865 for_each_encoder_on_crtc(dev, crtc, encoder) {
3866 intel_opregion_notify_encoder(encoder, false);
4f771f10 3867 encoder->disable(encoder);
8807e55b 3868 }
4f771f10 3869
8664281b
PZ
3870 if (intel_crtc->config.has_pch_encoder)
3871 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3872 intel_disable_pipe(dev_priv, pipe);
3873
ad80a810 3874 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3875
3f8dce3a 3876 ironlake_pfit_disable(intel_crtc);
4f771f10 3877
1f544388 3878 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3879
3880 for_each_encoder_on_crtc(dev, crtc, encoder)
3881 if (encoder->post_disable)
3882 encoder->post_disable(encoder);
3883
88adfff1 3884 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3885 lpt_disable_pch_transcoder(dev_priv);
8664281b 3886 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3887 intel_ddi_fdi_disable(crtc);
83616634 3888 }
4f771f10
PZ
3889
3890 intel_crtc->active = false;
46ba614c 3891 intel_update_watermarks(crtc);
4f771f10
PZ
3892
3893 mutex_lock(&dev->struct_mutex);
3894 intel_update_fbc(dev);
3895 mutex_unlock(&dev->struct_mutex);
3896}
3897
ee7b9f93
JB
3898static void ironlake_crtc_off(struct drm_crtc *crtc)
3899{
3900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3901 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3902}
3903
6441ab5f
PZ
3904static void haswell_crtc_off(struct drm_crtc *crtc)
3905{
3906 intel_ddi_put_crtc_pll(crtc);
3907}
3908
02e792fb
DV
3909static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3910{
02e792fb 3911 if (!enable && intel_crtc->overlay) {
23f09ce3 3912 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3913 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3914
23f09ce3 3915 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3916 dev_priv->mm.interruptible = false;
3917 (void) intel_overlay_switch_off(intel_crtc->overlay);
3918 dev_priv->mm.interruptible = true;
23f09ce3 3919 mutex_unlock(&dev->struct_mutex);
02e792fb 3920 }
02e792fb 3921
5dcdbcb0
CW
3922 /* Let userspace switch the overlay on again. In most cases userspace
3923 * has to recompute where to put it anyway.
3924 */
02e792fb
DV
3925}
3926
61bc95c1
EE
3927/**
3928 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3929 * cursor plane briefly if not already running after enabling the display
3930 * plane.
3931 * This workaround avoids occasional blank screens when self refresh is
3932 * enabled.
3933 */
3934static void
3935g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3936{
3937 u32 cntl = I915_READ(CURCNTR(pipe));
3938
3939 if ((cntl & CURSOR_MODE) == 0) {
3940 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3941
3942 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3943 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3944 intel_wait_for_vblank(dev_priv->dev, pipe);
3945 I915_WRITE(CURCNTR(pipe), cntl);
3946 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3947 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3948 }
3949}
3950
2dd24552
JB
3951static void i9xx_pfit_enable(struct intel_crtc *crtc)
3952{
3953 struct drm_device *dev = crtc->base.dev;
3954 struct drm_i915_private *dev_priv = dev->dev_private;
3955 struct intel_crtc_config *pipe_config = &crtc->config;
3956
328d8e82 3957 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3958 return;
3959
2dd24552 3960 /*
c0b03411
DV
3961 * The panel fitter should only be adjusted whilst the pipe is disabled,
3962 * according to register description and PRM.
2dd24552 3963 */
c0b03411
DV
3964 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3965 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3966
b074cec8
JB
3967 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3968 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3969
3970 /* Border color in case we don't scale up to the full screen. Black by
3971 * default, change to something else for debugging. */
3972 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3973}
3974
586f49dc 3975int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 3976{
586f49dc 3977 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 3978
586f49dc
JB
3979 /* Obtain SKU information */
3980 mutex_lock(&dev_priv->dpio_lock);
3981 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3982 CCK_FUSE_HPLL_FREQ_MASK;
3983 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 3984
586f49dc 3985 return vco_freq[hpll_freq];
30a970c6
JB
3986}
3987
3988/* Adjust CDclk dividers to allow high res or save power if possible */
3989static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3990{
3991 struct drm_i915_private *dev_priv = dev->dev_private;
3992 u32 val, cmd;
3993
3994 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3995 cmd = 2;
3996 else if (cdclk == 266)
3997 cmd = 1;
3998 else
3999 cmd = 0;
4000
4001 mutex_lock(&dev_priv->rps.hw_lock);
4002 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4003 val &= ~DSPFREQGUAR_MASK;
4004 val |= (cmd << DSPFREQGUAR_SHIFT);
4005 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4006 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4007 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4008 50)) {
4009 DRM_ERROR("timed out waiting for CDclk change\n");
4010 }
4011 mutex_unlock(&dev_priv->rps.hw_lock);
4012
4013 if (cdclk == 400) {
4014 u32 divider, vco;
4015
4016 vco = valleyview_get_vco(dev_priv);
4017 divider = ((vco << 1) / cdclk) - 1;
4018
4019 mutex_lock(&dev_priv->dpio_lock);
4020 /* adjust cdclk divider */
4021 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4022 val &= ~0xf;
4023 val |= divider;
4024 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4025 mutex_unlock(&dev_priv->dpio_lock);
4026 }
4027
4028 mutex_lock(&dev_priv->dpio_lock);
4029 /* adjust self-refresh exit latency value */
4030 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4031 val &= ~0x7f;
4032
4033 /*
4034 * For high bandwidth configs, we set a higher latency in the bunit
4035 * so that the core display fetch happens in time to avoid underruns.
4036 */
4037 if (cdclk == 400)
4038 val |= 4500 / 250; /* 4.5 usec */
4039 else
4040 val |= 3000 / 250; /* 3.0 usec */
4041 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4042 mutex_unlock(&dev_priv->dpio_lock);
4043
4044 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4045 intel_i2c_reset(dev);
4046}
4047
4048static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4049{
4050 int cur_cdclk, vco;
4051 int divider;
4052
4053 vco = valleyview_get_vco(dev_priv);
4054
4055 mutex_lock(&dev_priv->dpio_lock);
4056 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4057 mutex_unlock(&dev_priv->dpio_lock);
4058
4059 divider &= 0xf;
4060
4061 cur_cdclk = (vco << 1) / (divider + 1);
4062
4063 return cur_cdclk;
4064}
4065
4066static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4067 int max_pixclk)
4068{
4069 int cur_cdclk;
4070
4071 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4072
4073 /*
4074 * Really only a few cases to deal with, as only 4 CDclks are supported:
4075 * 200MHz
4076 * 267MHz
4077 * 320MHz
4078 * 400MHz
4079 * So we check to see whether we're above 90% of the lower bin and
4080 * adjust if needed.
4081 */
4082 if (max_pixclk > 288000) {
4083 return 400;
4084 } else if (max_pixclk > 240000) {
4085 return 320;
4086 } else
4087 return 266;
4088 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4089}
4090
2f2d7aa1
VS
4091/* compute the max pixel clock for new configuration */
4092static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4093{
4094 struct drm_device *dev = dev_priv->dev;
4095 struct intel_crtc *intel_crtc;
4096 int max_pixclk = 0;
4097
4098 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4099 base.head) {
2f2d7aa1 4100 if (intel_crtc->new_enabled)
30a970c6 4101 max_pixclk = max(max_pixclk,
2f2d7aa1 4102 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4103 }
4104
4105 return max_pixclk;
4106}
4107
4108static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4109 unsigned *prepare_pipes)
30a970c6
JB
4110{
4111 struct drm_i915_private *dev_priv = dev->dev_private;
4112 struct intel_crtc *intel_crtc;
2f2d7aa1 4113 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4114 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4115
4116 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4117 return;
4118
2f2d7aa1 4119 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4120 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4121 base.head)
4122 if (intel_crtc->base.enabled)
4123 *prepare_pipes |= (1 << intel_crtc->pipe);
4124}
4125
4126static void valleyview_modeset_global_resources(struct drm_device *dev)
4127{
4128 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4129 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4130 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4131 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4132
4133 if (req_cdclk != cur_cdclk)
4134 valleyview_set_cdclk(dev, req_cdclk);
4135}
4136
89b667f8
JB
4137static void valleyview_crtc_enable(struct drm_crtc *crtc)
4138{
4139 struct drm_device *dev = crtc->dev;
4140 struct drm_i915_private *dev_priv = dev->dev_private;
4141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4142 struct intel_encoder *encoder;
4143 int pipe = intel_crtc->pipe;
4144 int plane = intel_crtc->plane;
23538ef1 4145 bool is_dsi;
89b667f8
JB
4146
4147 WARN_ON(!crtc->enabled);
4148
4149 if (intel_crtc->active)
4150 return;
4151
4152 intel_crtc->active = true;
89b667f8 4153
89b667f8
JB
4154 for_each_encoder_on_crtc(dev, crtc, encoder)
4155 if (encoder->pre_pll_enable)
4156 encoder->pre_pll_enable(encoder);
4157
23538ef1
JN
4158 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4159
e9fd1c02
JN
4160 if (!is_dsi)
4161 vlv_enable_pll(intel_crtc);
89b667f8
JB
4162
4163 for_each_encoder_on_crtc(dev, crtc, encoder)
4164 if (encoder->pre_enable)
4165 encoder->pre_enable(encoder);
4166
2dd24552
JB
4167 i9xx_pfit_enable(intel_crtc);
4168
63cbb074
VS
4169 intel_crtc_load_lut(crtc);
4170
f37fcc2a 4171 intel_update_watermarks(crtc);
23538ef1 4172 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
d1de00ef 4173 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4174 intel_enable_planes(crtc);
5c38d48c 4175 intel_crtc_update_cursor(crtc, true);
89b667f8 4176
89b667f8 4177 intel_update_fbc(dev);
5004945f
JN
4178
4179 for_each_encoder_on_crtc(dev, crtc, encoder)
4180 encoder->enable(encoder);
89b667f8
JB
4181}
4182
0b8765c6 4183static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4184{
4185 struct drm_device *dev = crtc->dev;
79e53945
JB
4186 struct drm_i915_private *dev_priv = dev->dev_private;
4187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4188 struct intel_encoder *encoder;
79e53945 4189 int pipe = intel_crtc->pipe;
80824003 4190 int plane = intel_crtc->plane;
79e53945 4191
08a48469
DV
4192 WARN_ON(!crtc->enabled);
4193
f7abfe8b
CW
4194 if (intel_crtc->active)
4195 return;
4196
4197 intel_crtc->active = true;
6b383a7f 4198
9d6d9f19
MK
4199 for_each_encoder_on_crtc(dev, crtc, encoder)
4200 if (encoder->pre_enable)
4201 encoder->pre_enable(encoder);
4202
f6736a1a
DV
4203 i9xx_enable_pll(intel_crtc);
4204
2dd24552
JB
4205 i9xx_pfit_enable(intel_crtc);
4206
63cbb074
VS
4207 intel_crtc_load_lut(crtc);
4208
f37fcc2a 4209 intel_update_watermarks(crtc);
23538ef1 4210 intel_enable_pipe(dev_priv, pipe, false, false);
d1de00ef 4211 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4212 intel_enable_planes(crtc);
22e407d7 4213 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4214 if (IS_G4X(dev))
4215 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4216 intel_crtc_update_cursor(crtc, true);
79e53945 4217
0b8765c6
JB
4218 /* Give the overlay scaler a chance to enable if it's on this pipe */
4219 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4220
f440eb13 4221 intel_update_fbc(dev);
ef9c3aee 4222
fa5c73b1
DV
4223 for_each_encoder_on_crtc(dev, crtc, encoder)
4224 encoder->enable(encoder);
0b8765c6 4225}
79e53945 4226
87476d63
DV
4227static void i9xx_pfit_disable(struct intel_crtc *crtc)
4228{
4229 struct drm_device *dev = crtc->base.dev;
4230 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4231
328d8e82
DV
4232 if (!crtc->config.gmch_pfit.control)
4233 return;
87476d63 4234
328d8e82 4235 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4236
328d8e82
DV
4237 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4238 I915_READ(PFIT_CONTROL));
4239 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4240}
4241
0b8765c6
JB
4242static void i9xx_crtc_disable(struct drm_crtc *crtc)
4243{
4244 struct drm_device *dev = crtc->dev;
4245 struct drm_i915_private *dev_priv = dev->dev_private;
4246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4247 struct intel_encoder *encoder;
0b8765c6
JB
4248 int pipe = intel_crtc->pipe;
4249 int plane = intel_crtc->plane;
ef9c3aee 4250
f7abfe8b
CW
4251 if (!intel_crtc->active)
4252 return;
4253
ea9d758d
DV
4254 for_each_encoder_on_crtc(dev, crtc, encoder)
4255 encoder->disable(encoder);
4256
0b8765c6 4257 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4258 intel_crtc_wait_for_pending_flips(crtc);
4259 drm_vblank_off(dev, pipe);
0b8765c6 4260
5c3fe8b0 4261 if (dev_priv->fbc.plane == plane)
973d04f9 4262 intel_disable_fbc(dev);
79e53945 4263
0d5b8c61
VS
4264 intel_crtc_dpms_overlay(intel_crtc, false);
4265 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4266 intel_disable_planes(crtc);
d1de00ef 4267 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4268
b24e7179 4269 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4270
87476d63 4271 i9xx_pfit_disable(intel_crtc);
24a1f16d 4272
89b667f8
JB
4273 for_each_encoder_on_crtc(dev, crtc, encoder)
4274 if (encoder->post_disable)
4275 encoder->post_disable(encoder);
4276
f6071166
JB
4277 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4278 vlv_disable_pll(dev_priv, pipe);
4279 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4280 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4281
f7abfe8b 4282 intel_crtc->active = false;
46ba614c 4283 intel_update_watermarks(crtc);
f37fcc2a 4284
6b383a7f 4285 intel_update_fbc(dev);
0b8765c6
JB
4286}
4287
ee7b9f93
JB
4288static void i9xx_crtc_off(struct drm_crtc *crtc)
4289{
4290}
4291
976f8a20
DV
4292static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4293 bool enabled)
2c07245f
ZW
4294{
4295 struct drm_device *dev = crtc->dev;
4296 struct drm_i915_master_private *master_priv;
4297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4298 int pipe = intel_crtc->pipe;
79e53945
JB
4299
4300 if (!dev->primary->master)
4301 return;
4302
4303 master_priv = dev->primary->master->driver_priv;
4304 if (!master_priv->sarea_priv)
4305 return;
4306
79e53945
JB
4307 switch (pipe) {
4308 case 0:
4309 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4310 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4311 break;
4312 case 1:
4313 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4314 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4315 break;
4316 default:
9db4a9c7 4317 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4318 break;
4319 }
79e53945
JB
4320}
4321
976f8a20
DV
4322/**
4323 * Sets the power management mode of the pipe and plane.
4324 */
4325void intel_crtc_update_dpms(struct drm_crtc *crtc)
4326{
4327 struct drm_device *dev = crtc->dev;
4328 struct drm_i915_private *dev_priv = dev->dev_private;
4329 struct intel_encoder *intel_encoder;
4330 bool enable = false;
4331
4332 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4333 enable |= intel_encoder->connectors_active;
4334
4335 if (enable)
4336 dev_priv->display.crtc_enable(crtc);
4337 else
4338 dev_priv->display.crtc_disable(crtc);
4339
4340 intel_crtc_update_sarea(crtc, enable);
4341}
4342
cdd59983
CW
4343static void intel_crtc_disable(struct drm_crtc *crtc)
4344{
cdd59983 4345 struct drm_device *dev = crtc->dev;
976f8a20 4346 struct drm_connector *connector;
ee7b9f93 4347 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4349
976f8a20
DV
4350 /* crtc should still be enabled when we disable it. */
4351 WARN_ON(!crtc->enabled);
4352
4353 dev_priv->display.crtc_disable(crtc);
c77bf565 4354 intel_crtc->eld_vld = false;
976f8a20 4355 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4356 dev_priv->display.off(crtc);
4357
931872fc 4358 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4359 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4360 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4361
4362 if (crtc->fb) {
4363 mutex_lock(&dev->struct_mutex);
1690e1eb 4364 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4365 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4366 crtc->fb = NULL;
4367 }
4368
4369 /* Update computed state. */
4370 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4371 if (!connector->encoder || !connector->encoder->crtc)
4372 continue;
4373
4374 if (connector->encoder->crtc != crtc)
4375 continue;
4376
4377 connector->dpms = DRM_MODE_DPMS_OFF;
4378 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4379 }
4380}
4381
ea5b213a 4382void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4383{
4ef69c7a 4384 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4385
ea5b213a
CW
4386 drm_encoder_cleanup(encoder);
4387 kfree(intel_encoder);
7e7d76c3
JB
4388}
4389
9237329d 4390/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4391 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4392 * state of the entire output pipe. */
9237329d 4393static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4394{
5ab432ef
DV
4395 if (mode == DRM_MODE_DPMS_ON) {
4396 encoder->connectors_active = true;
4397
b2cabb0e 4398 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4399 } else {
4400 encoder->connectors_active = false;
4401
b2cabb0e 4402 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4403 }
79e53945
JB
4404}
4405
0a91ca29
DV
4406/* Cross check the actual hw state with our own modeset state tracking (and it's
4407 * internal consistency). */
b980514c 4408static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4409{
0a91ca29
DV
4410 if (connector->get_hw_state(connector)) {
4411 struct intel_encoder *encoder = connector->encoder;
4412 struct drm_crtc *crtc;
4413 bool encoder_enabled;
4414 enum pipe pipe;
4415
4416 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4417 connector->base.base.id,
4418 drm_get_connector_name(&connector->base));
4419
4420 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4421 "wrong connector dpms state\n");
4422 WARN(connector->base.encoder != &encoder->base,
4423 "active connector not linked to encoder\n");
4424 WARN(!encoder->connectors_active,
4425 "encoder->connectors_active not set\n");
4426
4427 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4428 WARN(!encoder_enabled, "encoder not enabled\n");
4429 if (WARN_ON(!encoder->base.crtc))
4430 return;
4431
4432 crtc = encoder->base.crtc;
4433
4434 WARN(!crtc->enabled, "crtc not enabled\n");
4435 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4436 WARN(pipe != to_intel_crtc(crtc)->pipe,
4437 "encoder active on the wrong pipe\n");
4438 }
79e53945
JB
4439}
4440
5ab432ef
DV
4441/* Even simpler default implementation, if there's really no special case to
4442 * consider. */
4443void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4444{
5ab432ef
DV
4445 /* All the simple cases only support two dpms states. */
4446 if (mode != DRM_MODE_DPMS_ON)
4447 mode = DRM_MODE_DPMS_OFF;
d4270e57 4448
5ab432ef
DV
4449 if (mode == connector->dpms)
4450 return;
4451
4452 connector->dpms = mode;
4453
4454 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4455 if (connector->encoder)
4456 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4457
b980514c 4458 intel_modeset_check_state(connector->dev);
79e53945
JB
4459}
4460
f0947c37
DV
4461/* Simple connector->get_hw_state implementation for encoders that support only
4462 * one connector and no cloning and hence the encoder state determines the state
4463 * of the connector. */
4464bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4465{
24929352 4466 enum pipe pipe = 0;
f0947c37 4467 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4468
f0947c37 4469 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4470}
4471
1857e1da
DV
4472static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4473 struct intel_crtc_config *pipe_config)
4474{
4475 struct drm_i915_private *dev_priv = dev->dev_private;
4476 struct intel_crtc *pipe_B_crtc =
4477 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4478
4479 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4480 pipe_name(pipe), pipe_config->fdi_lanes);
4481 if (pipe_config->fdi_lanes > 4) {
4482 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4483 pipe_name(pipe), pipe_config->fdi_lanes);
4484 return false;
4485 }
4486
bafb6553 4487 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4488 if (pipe_config->fdi_lanes > 2) {
4489 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4490 pipe_config->fdi_lanes);
4491 return false;
4492 } else {
4493 return true;
4494 }
4495 }
4496
4497 if (INTEL_INFO(dev)->num_pipes == 2)
4498 return true;
4499
4500 /* Ivybridge 3 pipe is really complicated */
4501 switch (pipe) {
4502 case PIPE_A:
4503 return true;
4504 case PIPE_B:
4505 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4506 pipe_config->fdi_lanes > 2) {
4507 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4508 pipe_name(pipe), pipe_config->fdi_lanes);
4509 return false;
4510 }
4511 return true;
4512 case PIPE_C:
1e833f40 4513 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4514 pipe_B_crtc->config.fdi_lanes <= 2) {
4515 if (pipe_config->fdi_lanes > 2) {
4516 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4517 pipe_name(pipe), pipe_config->fdi_lanes);
4518 return false;
4519 }
4520 } else {
4521 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4522 return false;
4523 }
4524 return true;
4525 default:
4526 BUG();
4527 }
4528}
4529
e29c22c0
DV
4530#define RETRY 1
4531static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4532 struct intel_crtc_config *pipe_config)
877d48d5 4533{
1857e1da 4534 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4535 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4536 int lane, link_bw, fdi_dotclock;
e29c22c0 4537 bool setup_ok, needs_recompute = false;
877d48d5 4538
e29c22c0 4539retry:
877d48d5
DV
4540 /* FDI is a binary signal running at ~2.7GHz, encoding
4541 * each output octet as 10 bits. The actual frequency
4542 * is stored as a divider into a 100MHz clock, and the
4543 * mode pixel clock is stored in units of 1KHz.
4544 * Hence the bw of each lane in terms of the mode signal
4545 * is:
4546 */
4547 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4548
241bfc38 4549 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4550
2bd89a07 4551 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4552 pipe_config->pipe_bpp);
4553
4554 pipe_config->fdi_lanes = lane;
4555
2bd89a07 4556 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4557 link_bw, &pipe_config->fdi_m_n);
1857e1da 4558
e29c22c0
DV
4559 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4560 intel_crtc->pipe, pipe_config);
4561 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4562 pipe_config->pipe_bpp -= 2*3;
4563 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4564 pipe_config->pipe_bpp);
4565 needs_recompute = true;
4566 pipe_config->bw_constrained = true;
4567
4568 goto retry;
4569 }
4570
4571 if (needs_recompute)
4572 return RETRY;
4573
4574 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4575}
4576
42db64ef
PZ
4577static void hsw_compute_ips_config(struct intel_crtc *crtc,
4578 struct intel_crtc_config *pipe_config)
4579{
3c4ca58c
PZ
4580 pipe_config->ips_enabled = i915_enable_ips &&
4581 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4582 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4583}
4584
a43f6e0f 4585static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4586 struct intel_crtc_config *pipe_config)
79e53945 4587{
a43f6e0f 4588 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4589 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4590
ad3a4479 4591 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4592 if (INTEL_INFO(dev)->gen < 4) {
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 int clock_limit =
4595 dev_priv->display.get_display_clock_speed(dev);
4596
4597 /*
4598 * Enable pixel doubling when the dot clock
4599 * is > 90% of the (display) core speed.
4600 *
b397c96b
VS
4601 * GDG double wide on either pipe,
4602 * otherwise pipe A only.
cf532bb2 4603 */
b397c96b 4604 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4605 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4606 clock_limit *= 2;
cf532bb2 4607 pipe_config->double_wide = true;
ad3a4479
VS
4608 }
4609
241bfc38 4610 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4611 return -EINVAL;
2c07245f 4612 }
89749350 4613
1d1d0e27
VS
4614 /*
4615 * Pipe horizontal size must be even in:
4616 * - DVO ganged mode
4617 * - LVDS dual channel mode
4618 * - Double wide pipe
4619 */
4620 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4621 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4622 pipe_config->pipe_src_w &= ~1;
4623
8693a824
DL
4624 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4625 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4626 */
4627 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4628 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4629 return -EINVAL;
44f46b42 4630
bd080ee5 4631 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4632 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4633 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4634 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4635 * for lvds. */
4636 pipe_config->pipe_bpp = 8*3;
4637 }
4638
f5adf94e 4639 if (HAS_IPS(dev))
a43f6e0f
DV
4640 hsw_compute_ips_config(crtc, pipe_config);
4641
4642 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4643 * clock survives for now. */
4644 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4645 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4646
877d48d5 4647 if (pipe_config->has_pch_encoder)
a43f6e0f 4648 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4649
e29c22c0 4650 return 0;
79e53945
JB
4651}
4652
25eb05fc
JB
4653static int valleyview_get_display_clock_speed(struct drm_device *dev)
4654{
4655 return 400000; /* FIXME */
4656}
4657
e70236a8
JB
4658static int i945_get_display_clock_speed(struct drm_device *dev)
4659{
4660 return 400000;
4661}
79e53945 4662
e70236a8 4663static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4664{
e70236a8
JB
4665 return 333000;
4666}
79e53945 4667
e70236a8
JB
4668static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4669{
4670 return 200000;
4671}
79e53945 4672
257a7ffc
DV
4673static int pnv_get_display_clock_speed(struct drm_device *dev)
4674{
4675 u16 gcfgc = 0;
4676
4677 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4678
4679 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4680 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4681 return 267000;
4682 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4683 return 333000;
4684 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4685 return 444000;
4686 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4687 return 200000;
4688 default:
4689 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4690 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4691 return 133000;
4692 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4693 return 167000;
4694 }
4695}
4696
e70236a8
JB
4697static int i915gm_get_display_clock_speed(struct drm_device *dev)
4698{
4699 u16 gcfgc = 0;
79e53945 4700
e70236a8
JB
4701 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4702
4703 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4704 return 133000;
4705 else {
4706 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4707 case GC_DISPLAY_CLOCK_333_MHZ:
4708 return 333000;
4709 default:
4710 case GC_DISPLAY_CLOCK_190_200_MHZ:
4711 return 190000;
79e53945 4712 }
e70236a8
JB
4713 }
4714}
4715
4716static int i865_get_display_clock_speed(struct drm_device *dev)
4717{
4718 return 266000;
4719}
4720
4721static int i855_get_display_clock_speed(struct drm_device *dev)
4722{
4723 u16 hpllcc = 0;
4724 /* Assume that the hardware is in the high speed state. This
4725 * should be the default.
4726 */
4727 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4728 case GC_CLOCK_133_200:
4729 case GC_CLOCK_100_200:
4730 return 200000;
4731 case GC_CLOCK_166_250:
4732 return 250000;
4733 case GC_CLOCK_100_133:
79e53945 4734 return 133000;
e70236a8 4735 }
79e53945 4736
e70236a8
JB
4737 /* Shouldn't happen */
4738 return 0;
4739}
79e53945 4740
e70236a8
JB
4741static int i830_get_display_clock_speed(struct drm_device *dev)
4742{
4743 return 133000;
79e53945
JB
4744}
4745
2c07245f 4746static void
a65851af 4747intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4748{
a65851af
VS
4749 while (*num > DATA_LINK_M_N_MASK ||
4750 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4751 *num >>= 1;
4752 *den >>= 1;
4753 }
4754}
4755
a65851af
VS
4756static void compute_m_n(unsigned int m, unsigned int n,
4757 uint32_t *ret_m, uint32_t *ret_n)
4758{
4759 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4760 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4761 intel_reduce_m_n_ratio(ret_m, ret_n);
4762}
4763
e69d0bc1
DV
4764void
4765intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4766 int pixel_clock, int link_clock,
4767 struct intel_link_m_n *m_n)
2c07245f 4768{
e69d0bc1 4769 m_n->tu = 64;
a65851af
VS
4770
4771 compute_m_n(bits_per_pixel * pixel_clock,
4772 link_clock * nlanes * 8,
4773 &m_n->gmch_m, &m_n->gmch_n);
4774
4775 compute_m_n(pixel_clock, link_clock,
4776 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4777}
4778
a7615030
CW
4779static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4780{
72bbe58c
KP
4781 if (i915_panel_use_ssc >= 0)
4782 return i915_panel_use_ssc != 0;
41aa3448 4783 return dev_priv->vbt.lvds_use_ssc
435793df 4784 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4785}
4786
c65d77d8
JB
4787static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4788{
4789 struct drm_device *dev = crtc->dev;
4790 struct drm_i915_private *dev_priv = dev->dev_private;
4791 int refclk;
4792
a0c4da24 4793 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4794 refclk = 100000;
a0c4da24 4795 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4796 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4797 refclk = dev_priv->vbt.lvds_ssc_freq;
4798 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4799 } else if (!IS_GEN2(dev)) {
4800 refclk = 96000;
4801 } else {
4802 refclk = 48000;
4803 }
4804
4805 return refclk;
4806}
4807
7429e9d4 4808static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4809{
7df00d7a 4810 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4811}
f47709a9 4812
7429e9d4
DV
4813static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4814{
4815 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4816}
4817
f47709a9 4818static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4819 intel_clock_t *reduced_clock)
4820{
f47709a9 4821 struct drm_device *dev = crtc->base.dev;
a7516a05 4822 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4823 int pipe = crtc->pipe;
a7516a05
JB
4824 u32 fp, fp2 = 0;
4825
4826 if (IS_PINEVIEW(dev)) {
7429e9d4 4827 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4828 if (reduced_clock)
7429e9d4 4829 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4830 } else {
7429e9d4 4831 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4832 if (reduced_clock)
7429e9d4 4833 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4834 }
4835
4836 I915_WRITE(FP0(pipe), fp);
8bcc2795 4837 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4838
f47709a9
DV
4839 crtc->lowfreq_avail = false;
4840 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
a7516a05
JB
4841 reduced_clock && i915_powersave) {
4842 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4843 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4844 crtc->lowfreq_avail = true;
a7516a05
JB
4845 } else {
4846 I915_WRITE(FP1(pipe), fp);
8bcc2795 4847 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4848 }
4849}
4850
5e69f97f
CML
4851static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4852 pipe)
89b667f8
JB
4853{
4854 u32 reg_val;
4855
4856 /*
4857 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4858 * and set it to a reasonable value instead.
4859 */
ab3c759a 4860 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4861 reg_val &= 0xffffff00;
4862 reg_val |= 0x00000030;
ab3c759a 4863 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4864
ab3c759a 4865 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4866 reg_val &= 0x8cffffff;
4867 reg_val = 0x8c000000;
ab3c759a 4868 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4869
ab3c759a 4870 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4871 reg_val &= 0xffffff00;
ab3c759a 4872 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4873
ab3c759a 4874 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4875 reg_val &= 0x00ffffff;
4876 reg_val |= 0xb0000000;
ab3c759a 4877 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4878}
4879
b551842d
DV
4880static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4881 struct intel_link_m_n *m_n)
4882{
4883 struct drm_device *dev = crtc->base.dev;
4884 struct drm_i915_private *dev_priv = dev->dev_private;
4885 int pipe = crtc->pipe;
4886
e3b95f1e
DV
4887 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4888 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4889 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4890 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4891}
4892
4893static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4894 struct intel_link_m_n *m_n)
4895{
4896 struct drm_device *dev = crtc->base.dev;
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 int pipe = crtc->pipe;
4899 enum transcoder transcoder = crtc->config.cpu_transcoder;
4900
4901 if (INTEL_INFO(dev)->gen >= 5) {
4902 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4903 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4904 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4905 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4906 } else {
e3b95f1e
DV
4907 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4908 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4909 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4910 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
4911 }
4912}
4913
03afc4a2
DV
4914static void intel_dp_set_m_n(struct intel_crtc *crtc)
4915{
4916 if (crtc->config.has_pch_encoder)
4917 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4918 else
4919 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4920}
4921
f47709a9 4922static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 4923{
f47709a9 4924 struct drm_device *dev = crtc->base.dev;
a0c4da24 4925 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4926 int pipe = crtc->pipe;
89b667f8 4927 u32 dpll, mdiv;
a0c4da24 4928 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 4929 u32 coreclk, reg_val, dpll_md;
a0c4da24 4930
09153000
DV
4931 mutex_lock(&dev_priv->dpio_lock);
4932
f47709a9
DV
4933 bestn = crtc->config.dpll.n;
4934 bestm1 = crtc->config.dpll.m1;
4935 bestm2 = crtc->config.dpll.m2;
4936 bestp1 = crtc->config.dpll.p1;
4937 bestp2 = crtc->config.dpll.p2;
a0c4da24 4938
89b667f8
JB
4939 /* See eDP HDMI DPIO driver vbios notes doc */
4940
4941 /* PLL B needs special handling */
4942 if (pipe)
5e69f97f 4943 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
4944
4945 /* Set up Tx target for periodic Rcomp update */
ab3c759a 4946 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
4947
4948 /* Disable target IRef on PLL */
ab3c759a 4949 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 4950 reg_val &= 0x00ffffff;
ab3c759a 4951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
4952
4953 /* Disable fast lock */
ab3c759a 4954 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
4955
4956 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
4957 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4958 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4959 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 4960 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
4961
4962 /*
4963 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4964 * but we don't support that).
4965 * Note: don't use the DAC post divider as it seems unstable.
4966 */
4967 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 4968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4969
a0c4da24 4970 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 4971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4972
89b667f8 4973 /* Set HBR and RBR LPF coefficients */
ff9a6750 4974 if (crtc->config.port_clock == 162000 ||
99750bd4 4975 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 4976 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 4977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 4978 0x009f0003);
89b667f8 4979 else
ab3c759a 4980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
4981 0x00d0000f);
4982
4983 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4984 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4985 /* Use SSC source */
4986 if (!pipe)
ab3c759a 4987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4988 0x0df40000);
4989 else
ab3c759a 4990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4991 0x0df70000);
4992 } else { /* HDMI or VGA */
4993 /* Use bend source */
4994 if (!pipe)
ab3c759a 4995 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4996 0x0df70000);
4997 else
ab3c759a 4998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4999 0x0df40000);
5000 }
a0c4da24 5001
ab3c759a 5002 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5003 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5004 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5005 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5006 coreclk |= 0x01000000;
ab3c759a 5007 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5008
ab3c759a 5009 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5010
e5cbfbfb
ID
5011 /*
5012 * Enable DPIO clock input. We should never disable the reference
5013 * clock for pipe B, since VGA hotplug / manual detection depends
5014 * on it.
5015 */
89b667f8
JB
5016 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5017 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5018 /* We should never disable this, set it here for state tracking */
5019 if (pipe == PIPE_B)
89b667f8 5020 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5021 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5022 crtc->config.dpll_hw_state.dpll = dpll;
5023
ef1b460d
DV
5024 dpll_md = (crtc->config.pixel_multiplier - 1)
5025 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5026 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5027
89b667f8
JB
5028 if (crtc->config.has_dp_encoder)
5029 intel_dp_set_m_n(crtc);
09153000
DV
5030
5031 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5032}
5033
f47709a9
DV
5034static void i9xx_update_pll(struct intel_crtc *crtc,
5035 intel_clock_t *reduced_clock,
eb1cbe48
DV
5036 int num_connectors)
5037{
f47709a9 5038 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5039 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5040 u32 dpll;
5041 bool is_sdvo;
f47709a9 5042 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5043
f47709a9 5044 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5045
f47709a9
DV
5046 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5047 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5048
5049 dpll = DPLL_VGA_MODE_DIS;
5050
f47709a9 5051 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5052 dpll |= DPLLB_MODE_LVDS;
5053 else
5054 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5055
ef1b460d 5056 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5057 dpll |= (crtc->config.pixel_multiplier - 1)
5058 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5059 }
198a037f
DV
5060
5061 if (is_sdvo)
4a33e48d 5062 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5063
f47709a9 5064 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5065 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5066
5067 /* compute bitmask from p1 value */
5068 if (IS_PINEVIEW(dev))
5069 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5070 else {
5071 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5072 if (IS_G4X(dev) && reduced_clock)
5073 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5074 }
5075 switch (clock->p2) {
5076 case 5:
5077 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5078 break;
5079 case 7:
5080 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5081 break;
5082 case 10:
5083 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5084 break;
5085 case 14:
5086 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5087 break;
5088 }
5089 if (INTEL_INFO(dev)->gen >= 4)
5090 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5091
09ede541 5092 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5093 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5094 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5095 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5096 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5097 else
5098 dpll |= PLL_REF_INPUT_DREFCLK;
5099
5100 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5101 crtc->config.dpll_hw_state.dpll = dpll;
5102
eb1cbe48 5103 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5104 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5105 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5106 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5107 }
66e3d5c0
DV
5108
5109 if (crtc->config.has_dp_encoder)
5110 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5111}
5112
f47709a9 5113static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5114 intel_clock_t *reduced_clock,
eb1cbe48
DV
5115 int num_connectors)
5116{
f47709a9 5117 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5118 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5119 u32 dpll;
f47709a9 5120 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5121
f47709a9 5122 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5123
eb1cbe48
DV
5124 dpll = DPLL_VGA_MODE_DIS;
5125
f47709a9 5126 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5127 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5128 } else {
5129 if (clock->p1 == 2)
5130 dpll |= PLL_P1_DIVIDE_BY_TWO;
5131 else
5132 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5133 if (clock->p2 == 4)
5134 dpll |= PLL_P2_DIVIDE_BY_4;
5135 }
5136
4a33e48d
DV
5137 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5138 dpll |= DPLL_DVO_2X_MODE;
5139
f47709a9 5140 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5141 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5142 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5143 else
5144 dpll |= PLL_REF_INPUT_DREFCLK;
5145
5146 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5147 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5148}
5149
8a654f3b 5150static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5151{
5152 struct drm_device *dev = intel_crtc->base.dev;
5153 struct drm_i915_private *dev_priv = dev->dev_private;
5154 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5155 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5156 struct drm_display_mode *adjusted_mode =
5157 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5158 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5159
5160 /* We need to be careful not to changed the adjusted mode, for otherwise
5161 * the hw state checker will get angry at the mismatch. */
5162 crtc_vtotal = adjusted_mode->crtc_vtotal;
5163 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5164
5165 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5166 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5167 crtc_vtotal -= 1;
5168 crtc_vblank_end -= 1;
b0e77b9c
PZ
5169 vsyncshift = adjusted_mode->crtc_hsync_start
5170 - adjusted_mode->crtc_htotal / 2;
5171 } else {
5172 vsyncshift = 0;
5173 }
5174
5175 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5176 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5177
fe2b8f9d 5178 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5179 (adjusted_mode->crtc_hdisplay - 1) |
5180 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5181 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5182 (adjusted_mode->crtc_hblank_start - 1) |
5183 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5184 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5185 (adjusted_mode->crtc_hsync_start - 1) |
5186 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5187
fe2b8f9d 5188 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5189 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5190 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5191 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5192 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5193 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5194 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5195 (adjusted_mode->crtc_vsync_start - 1) |
5196 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5197
b5e508d4
PZ
5198 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5199 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5200 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5201 * bits. */
5202 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5203 (pipe == PIPE_B || pipe == PIPE_C))
5204 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5205
b0e77b9c
PZ
5206 /* pipesrc controls the size that is scaled from, which should
5207 * always be the user's requested size.
5208 */
5209 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5210 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5211 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5212}
5213
1bd1bd80
DV
5214static void intel_get_pipe_timings(struct intel_crtc *crtc,
5215 struct intel_crtc_config *pipe_config)
5216{
5217 struct drm_device *dev = crtc->base.dev;
5218 struct drm_i915_private *dev_priv = dev->dev_private;
5219 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5220 uint32_t tmp;
5221
5222 tmp = I915_READ(HTOTAL(cpu_transcoder));
5223 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5224 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5225 tmp = I915_READ(HBLANK(cpu_transcoder));
5226 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5227 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5228 tmp = I915_READ(HSYNC(cpu_transcoder));
5229 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5230 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5231
5232 tmp = I915_READ(VTOTAL(cpu_transcoder));
5233 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5234 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5235 tmp = I915_READ(VBLANK(cpu_transcoder));
5236 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5237 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5238 tmp = I915_READ(VSYNC(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5241
5242 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5243 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5244 pipe_config->adjusted_mode.crtc_vtotal += 1;
5245 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5246 }
5247
5248 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5249 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5250 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5251
5252 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5253 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5254}
5255
babea61d
JB
5256static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5257 struct intel_crtc_config *pipe_config)
5258{
5259 struct drm_crtc *crtc = &intel_crtc->base;
5260
5261 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5262 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5263 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5264 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5265
5266 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5267 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5268 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5269 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5270
5271 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5272
241bfc38 5273 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
babea61d
JB
5274 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5275}
5276
84b046f3
DV
5277static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5278{
5279 struct drm_device *dev = intel_crtc->base.dev;
5280 struct drm_i915_private *dev_priv = dev->dev_private;
5281 uint32_t pipeconf;
5282
9f11a9e4 5283 pipeconf = 0;
84b046f3 5284
67c72a12
DV
5285 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5286 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5287 pipeconf |= PIPECONF_ENABLE;
5288
cf532bb2
VS
5289 if (intel_crtc->config.double_wide)
5290 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5291
ff9ce46e
DV
5292 /* only g4x and later have fancy bpc/dither controls */
5293 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5294 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5295 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5296 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5297 PIPECONF_DITHER_TYPE_SP;
84b046f3 5298
ff9ce46e
DV
5299 switch (intel_crtc->config.pipe_bpp) {
5300 case 18:
5301 pipeconf |= PIPECONF_6BPC;
5302 break;
5303 case 24:
5304 pipeconf |= PIPECONF_8BPC;
5305 break;
5306 case 30:
5307 pipeconf |= PIPECONF_10BPC;
5308 break;
5309 default:
5310 /* Case prevented by intel_choose_pipe_bpp_dither. */
5311 BUG();
84b046f3
DV
5312 }
5313 }
5314
5315 if (HAS_PIPE_CXSR(dev)) {
5316 if (intel_crtc->lowfreq_avail) {
5317 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5318 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5319 } else {
5320 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5321 }
5322 }
5323
84b046f3
DV
5324 if (!IS_GEN2(dev) &&
5325 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5326 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5327 else
5328 pipeconf |= PIPECONF_PROGRESSIVE;
5329
9f11a9e4
DV
5330 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5331 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5332
84b046f3
DV
5333 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5334 POSTING_READ(PIPECONF(intel_crtc->pipe));
5335}
5336
f564048e 5337static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5338 int x, int y,
94352cf9 5339 struct drm_framebuffer *fb)
79e53945
JB
5340{
5341 struct drm_device *dev = crtc->dev;
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5344 int pipe = intel_crtc->pipe;
80824003 5345 int plane = intel_crtc->plane;
c751ce4f 5346 int refclk, num_connectors = 0;
652c393a 5347 intel_clock_t clock, reduced_clock;
84b046f3 5348 u32 dspcntr;
a16af721 5349 bool ok, has_reduced_clock = false;
e9fd1c02 5350 bool is_lvds = false, is_dsi = false;
5eddb70b 5351 struct intel_encoder *encoder;
d4906093 5352 const intel_limit_t *limit;
5c3b82e2 5353 int ret;
79e53945 5354
6c2b7c12 5355 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5356 switch (encoder->type) {
79e53945
JB
5357 case INTEL_OUTPUT_LVDS:
5358 is_lvds = true;
5359 break;
e9fd1c02
JN
5360 case INTEL_OUTPUT_DSI:
5361 is_dsi = true;
5362 break;
79e53945 5363 }
43565a06 5364
c751ce4f 5365 num_connectors++;
79e53945
JB
5366 }
5367
f2335330
JN
5368 if (is_dsi)
5369 goto skip_dpll;
5370
5371 if (!intel_crtc->config.clock_set) {
5372 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5373
e9fd1c02
JN
5374 /*
5375 * Returns a set of divisors for the desired target clock with
5376 * the given refclk, or FALSE. The returned values represent
5377 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5378 * 2) / p1 / p2.
5379 */
5380 limit = intel_limit(crtc, refclk);
5381 ok = dev_priv->display.find_dpll(limit, crtc,
5382 intel_crtc->config.port_clock,
5383 refclk, NULL, &clock);
f2335330 5384 if (!ok) {
e9fd1c02
JN
5385 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5386 return -EINVAL;
5387 }
79e53945 5388
f2335330
JN
5389 if (is_lvds && dev_priv->lvds_downclock_avail) {
5390 /*
5391 * Ensure we match the reduced clock's P to the target
5392 * clock. If the clocks don't match, we can't switch
5393 * the display clock by using the FP0/FP1. In such case
5394 * we will disable the LVDS downclock feature.
5395 */
5396 has_reduced_clock =
5397 dev_priv->display.find_dpll(limit, crtc,
5398 dev_priv->lvds_downclock,
5399 refclk, &clock,
5400 &reduced_clock);
5401 }
5402 /* Compat-code for transition, will disappear. */
f47709a9
DV
5403 intel_crtc->config.dpll.n = clock.n;
5404 intel_crtc->config.dpll.m1 = clock.m1;
5405 intel_crtc->config.dpll.m2 = clock.m2;
5406 intel_crtc->config.dpll.p1 = clock.p1;
5407 intel_crtc->config.dpll.p2 = clock.p2;
5408 }
7026d4ac 5409
e9fd1c02 5410 if (IS_GEN2(dev)) {
8a654f3b 5411 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5412 has_reduced_clock ? &reduced_clock : NULL,
5413 num_connectors);
e9fd1c02 5414 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5415 vlv_update_pll(intel_crtc);
e9fd1c02 5416 } else {
f47709a9 5417 i9xx_update_pll(intel_crtc,
eb1cbe48 5418 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5419 num_connectors);
e9fd1c02 5420 }
79e53945 5421
f2335330 5422skip_dpll:
79e53945
JB
5423 /* Set up the display plane register */
5424 dspcntr = DISPPLANE_GAMMA_ENABLE;
5425
da6ecc5d
JB
5426 if (!IS_VALLEYVIEW(dev)) {
5427 if (pipe == 0)
5428 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5429 else
5430 dspcntr |= DISPPLANE_SEL_PIPE_B;
5431 }
79e53945 5432
8a654f3b 5433 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5434
5435 /* pipesrc and dspsize control the size that is scaled from,
5436 * which should always be the user's requested size.
79e53945 5437 */
929c77fb 5438 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5439 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5440 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5441 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5442
84b046f3
DV
5443 i9xx_set_pipeconf(intel_crtc);
5444
f564048e
EA
5445 I915_WRITE(DSPCNTR(plane), dspcntr);
5446 POSTING_READ(DSPCNTR(plane));
5447
94352cf9 5448 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5449
f564048e
EA
5450 return ret;
5451}
5452
2fa2fe9a
DV
5453static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5454 struct intel_crtc_config *pipe_config)
5455{
5456 struct drm_device *dev = crtc->base.dev;
5457 struct drm_i915_private *dev_priv = dev->dev_private;
5458 uint32_t tmp;
5459
dc9e7dec
VS
5460 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5461 return;
5462
2fa2fe9a 5463 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5464 if (!(tmp & PFIT_ENABLE))
5465 return;
2fa2fe9a 5466
06922821 5467 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5468 if (INTEL_INFO(dev)->gen < 4) {
5469 if (crtc->pipe != PIPE_B)
5470 return;
2fa2fe9a
DV
5471 } else {
5472 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5473 return;
5474 }
5475
06922821 5476 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5477 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5478 if (INTEL_INFO(dev)->gen < 5)
5479 pipe_config->gmch_pfit.lvds_border_bits =
5480 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5481}
5482
acbec814
JB
5483static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5484 struct intel_crtc_config *pipe_config)
5485{
5486 struct drm_device *dev = crtc->base.dev;
5487 struct drm_i915_private *dev_priv = dev->dev_private;
5488 int pipe = pipe_config->cpu_transcoder;
5489 intel_clock_t clock;
5490 u32 mdiv;
662c6ecb 5491 int refclk = 100000;
acbec814
JB
5492
5493 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5494 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5495 mutex_unlock(&dev_priv->dpio_lock);
5496
5497 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5498 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5499 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5500 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5501 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5502
f646628b 5503 vlv_clock(refclk, &clock);
acbec814 5504
f646628b
VS
5505 /* clock.dot is the fast clock */
5506 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5507}
5508
0e8ffe1b
DV
5509static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5510 struct intel_crtc_config *pipe_config)
5511{
5512 struct drm_device *dev = crtc->base.dev;
5513 struct drm_i915_private *dev_priv = dev->dev_private;
5514 uint32_t tmp;
5515
e143a21c 5516 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5517 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5518
0e8ffe1b
DV
5519 tmp = I915_READ(PIPECONF(crtc->pipe));
5520 if (!(tmp & PIPECONF_ENABLE))
5521 return false;
5522
42571aef
VS
5523 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5524 switch (tmp & PIPECONF_BPC_MASK) {
5525 case PIPECONF_6BPC:
5526 pipe_config->pipe_bpp = 18;
5527 break;
5528 case PIPECONF_8BPC:
5529 pipe_config->pipe_bpp = 24;
5530 break;
5531 case PIPECONF_10BPC:
5532 pipe_config->pipe_bpp = 30;
5533 break;
5534 default:
5535 break;
5536 }
5537 }
5538
282740f7
VS
5539 if (INTEL_INFO(dev)->gen < 4)
5540 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5541
1bd1bd80
DV
5542 intel_get_pipe_timings(crtc, pipe_config);
5543
2fa2fe9a
DV
5544 i9xx_get_pfit_config(crtc, pipe_config);
5545
6c49f241
DV
5546 if (INTEL_INFO(dev)->gen >= 4) {
5547 tmp = I915_READ(DPLL_MD(crtc->pipe));
5548 pipe_config->pixel_multiplier =
5549 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5550 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5551 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5552 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5553 tmp = I915_READ(DPLL(crtc->pipe));
5554 pipe_config->pixel_multiplier =
5555 ((tmp & SDVO_MULTIPLIER_MASK)
5556 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5557 } else {
5558 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5559 * port and will be fixed up in the encoder->get_config
5560 * function. */
5561 pipe_config->pixel_multiplier = 1;
5562 }
8bcc2795
DV
5563 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5564 if (!IS_VALLEYVIEW(dev)) {
5565 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5566 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5567 } else {
5568 /* Mask out read-only status bits. */
5569 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5570 DPLL_PORTC_READY_MASK |
5571 DPLL_PORTB_READY_MASK);
8bcc2795 5572 }
6c49f241 5573
acbec814
JB
5574 if (IS_VALLEYVIEW(dev))
5575 vlv_crtc_clock_get(crtc, pipe_config);
5576 else
5577 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5578
0e8ffe1b
DV
5579 return true;
5580}
5581
dde86e2d 5582static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5583{
5584 struct drm_i915_private *dev_priv = dev->dev_private;
5585 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5586 struct intel_encoder *encoder;
74cfd7ac 5587 u32 val, final;
13d83a67 5588 bool has_lvds = false;
199e5d79 5589 bool has_cpu_edp = false;
199e5d79 5590 bool has_panel = false;
99eb6a01
KP
5591 bool has_ck505 = false;
5592 bool can_ssc = false;
13d83a67
JB
5593
5594 /* We need to take the global config into account */
199e5d79
KP
5595 list_for_each_entry(encoder, &mode_config->encoder_list,
5596 base.head) {
5597 switch (encoder->type) {
5598 case INTEL_OUTPUT_LVDS:
5599 has_panel = true;
5600 has_lvds = true;
5601 break;
5602 case INTEL_OUTPUT_EDP:
5603 has_panel = true;
2de6905f 5604 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5605 has_cpu_edp = true;
5606 break;
13d83a67
JB
5607 }
5608 }
5609
99eb6a01 5610 if (HAS_PCH_IBX(dev)) {
41aa3448 5611 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5612 can_ssc = has_ck505;
5613 } else {
5614 has_ck505 = false;
5615 can_ssc = true;
5616 }
5617
2de6905f
ID
5618 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5619 has_panel, has_lvds, has_ck505);
13d83a67
JB
5620
5621 /* Ironlake: try to setup display ref clock before DPLL
5622 * enabling. This is only under driver's control after
5623 * PCH B stepping, previous chipset stepping should be
5624 * ignoring this setting.
5625 */
74cfd7ac
CW
5626 val = I915_READ(PCH_DREF_CONTROL);
5627
5628 /* As we must carefully and slowly disable/enable each source in turn,
5629 * compute the final state we want first and check if we need to
5630 * make any changes at all.
5631 */
5632 final = val;
5633 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5634 if (has_ck505)
5635 final |= DREF_NONSPREAD_CK505_ENABLE;
5636 else
5637 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5638
5639 final &= ~DREF_SSC_SOURCE_MASK;
5640 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5641 final &= ~DREF_SSC1_ENABLE;
5642
5643 if (has_panel) {
5644 final |= DREF_SSC_SOURCE_ENABLE;
5645
5646 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5647 final |= DREF_SSC1_ENABLE;
5648
5649 if (has_cpu_edp) {
5650 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5651 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5652 else
5653 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5654 } else
5655 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5656 } else {
5657 final |= DREF_SSC_SOURCE_DISABLE;
5658 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5659 }
5660
5661 if (final == val)
5662 return;
5663
13d83a67 5664 /* Always enable nonspread source */
74cfd7ac 5665 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5666
99eb6a01 5667 if (has_ck505)
74cfd7ac 5668 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5669 else
74cfd7ac 5670 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5671
199e5d79 5672 if (has_panel) {
74cfd7ac
CW
5673 val &= ~DREF_SSC_SOURCE_MASK;
5674 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5675
199e5d79 5676 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5677 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5678 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5679 val |= DREF_SSC1_ENABLE;
e77166b5 5680 } else
74cfd7ac 5681 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5682
5683 /* Get SSC going before enabling the outputs */
74cfd7ac 5684 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5685 POSTING_READ(PCH_DREF_CONTROL);
5686 udelay(200);
5687
74cfd7ac 5688 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5689
5690 /* Enable CPU source on CPU attached eDP */
199e5d79 5691 if (has_cpu_edp) {
99eb6a01 5692 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5693 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5694 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5695 }
13d83a67 5696 else
74cfd7ac 5697 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5698 } else
74cfd7ac 5699 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5700
74cfd7ac 5701 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5702 POSTING_READ(PCH_DREF_CONTROL);
5703 udelay(200);
5704 } else {
5705 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5706
74cfd7ac 5707 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5708
5709 /* Turn off CPU output */
74cfd7ac 5710 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5711
74cfd7ac 5712 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5713 POSTING_READ(PCH_DREF_CONTROL);
5714 udelay(200);
5715
5716 /* Turn off the SSC source */
74cfd7ac
CW
5717 val &= ~DREF_SSC_SOURCE_MASK;
5718 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5719
5720 /* Turn off SSC1 */
74cfd7ac 5721 val &= ~DREF_SSC1_ENABLE;
199e5d79 5722
74cfd7ac 5723 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5724 POSTING_READ(PCH_DREF_CONTROL);
5725 udelay(200);
5726 }
74cfd7ac
CW
5727
5728 BUG_ON(val != final);
13d83a67
JB
5729}
5730
f31f2d55 5731static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5732{
f31f2d55 5733 uint32_t tmp;
dde86e2d 5734
0ff066a9
PZ
5735 tmp = I915_READ(SOUTH_CHICKEN2);
5736 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5737 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5738
0ff066a9
PZ
5739 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5740 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5741 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5742
0ff066a9
PZ
5743 tmp = I915_READ(SOUTH_CHICKEN2);
5744 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5745 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5746
0ff066a9
PZ
5747 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5748 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5749 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5750}
5751
5752/* WaMPhyProgramming:hsw */
5753static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5754{
5755 uint32_t tmp;
dde86e2d
PZ
5756
5757 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5758 tmp &= ~(0xFF << 24);
5759 tmp |= (0x12 << 24);
5760 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5761
dde86e2d
PZ
5762 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5763 tmp |= (1 << 11);
5764 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5765
5766 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5767 tmp |= (1 << 11);
5768 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5769
dde86e2d
PZ
5770 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5771 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5772 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5773
5774 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5775 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5776 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5777
0ff066a9
PZ
5778 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5779 tmp &= ~(7 << 13);
5780 tmp |= (5 << 13);
5781 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5782
0ff066a9
PZ
5783 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5784 tmp &= ~(7 << 13);
5785 tmp |= (5 << 13);
5786 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5787
5788 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5789 tmp &= ~0xFF;
5790 tmp |= 0x1C;
5791 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5792
5793 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5794 tmp &= ~0xFF;
5795 tmp |= 0x1C;
5796 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5797
5798 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5799 tmp &= ~(0xFF << 16);
5800 tmp |= (0x1C << 16);
5801 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5802
5803 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5804 tmp &= ~(0xFF << 16);
5805 tmp |= (0x1C << 16);
5806 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5807
0ff066a9
PZ
5808 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5809 tmp |= (1 << 27);
5810 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5811
0ff066a9
PZ
5812 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5813 tmp |= (1 << 27);
5814 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5815
0ff066a9
PZ
5816 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5817 tmp &= ~(0xF << 28);
5818 tmp |= (4 << 28);
5819 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5820
0ff066a9
PZ
5821 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5822 tmp &= ~(0xF << 28);
5823 tmp |= (4 << 28);
5824 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5825}
5826
2fa86a1f
PZ
5827/* Implements 3 different sequences from BSpec chapter "Display iCLK
5828 * Programming" based on the parameters passed:
5829 * - Sequence to enable CLKOUT_DP
5830 * - Sequence to enable CLKOUT_DP without spread
5831 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5832 */
5833static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5834 bool with_fdi)
f31f2d55
PZ
5835{
5836 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5837 uint32_t reg, tmp;
5838
5839 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5840 with_spread = true;
5841 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5842 with_fdi, "LP PCH doesn't have FDI\n"))
5843 with_fdi = false;
f31f2d55
PZ
5844
5845 mutex_lock(&dev_priv->dpio_lock);
5846
5847 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5848 tmp &= ~SBI_SSCCTL_DISABLE;
5849 tmp |= SBI_SSCCTL_PATHALT;
5850 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5851
5852 udelay(24);
5853
2fa86a1f
PZ
5854 if (with_spread) {
5855 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5856 tmp &= ~SBI_SSCCTL_PATHALT;
5857 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5858
2fa86a1f
PZ
5859 if (with_fdi) {
5860 lpt_reset_fdi_mphy(dev_priv);
5861 lpt_program_fdi_mphy(dev_priv);
5862 }
5863 }
dde86e2d 5864
2fa86a1f
PZ
5865 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5866 SBI_GEN0 : SBI_DBUFF0;
5867 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5868 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5869 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5870
5871 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5872}
5873
47701c3b
PZ
5874/* Sequence to disable CLKOUT_DP */
5875static void lpt_disable_clkout_dp(struct drm_device *dev)
5876{
5877 struct drm_i915_private *dev_priv = dev->dev_private;
5878 uint32_t reg, tmp;
5879
5880 mutex_lock(&dev_priv->dpio_lock);
5881
5882 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5883 SBI_GEN0 : SBI_DBUFF0;
5884 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5885 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5886 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5887
5888 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5889 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5890 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5891 tmp |= SBI_SSCCTL_PATHALT;
5892 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5893 udelay(32);
5894 }
5895 tmp |= SBI_SSCCTL_DISABLE;
5896 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5897 }
5898
5899 mutex_unlock(&dev_priv->dpio_lock);
5900}
5901
bf8fa3d3
PZ
5902static void lpt_init_pch_refclk(struct drm_device *dev)
5903{
5904 struct drm_mode_config *mode_config = &dev->mode_config;
5905 struct intel_encoder *encoder;
5906 bool has_vga = false;
5907
5908 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5909 switch (encoder->type) {
5910 case INTEL_OUTPUT_ANALOG:
5911 has_vga = true;
5912 break;
5913 }
5914 }
5915
47701c3b
PZ
5916 if (has_vga)
5917 lpt_enable_clkout_dp(dev, true, true);
5918 else
5919 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
5920}
5921
dde86e2d
PZ
5922/*
5923 * Initialize reference clocks when the driver loads
5924 */
5925void intel_init_pch_refclk(struct drm_device *dev)
5926{
5927 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5928 ironlake_init_pch_refclk(dev);
5929 else if (HAS_PCH_LPT(dev))
5930 lpt_init_pch_refclk(dev);
5931}
5932
d9d444cb
JB
5933static int ironlake_get_refclk(struct drm_crtc *crtc)
5934{
5935 struct drm_device *dev = crtc->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 struct intel_encoder *encoder;
d9d444cb
JB
5938 int num_connectors = 0;
5939 bool is_lvds = false;
5940
6c2b7c12 5941 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
5942 switch (encoder->type) {
5943 case INTEL_OUTPUT_LVDS:
5944 is_lvds = true;
5945 break;
d9d444cb
JB
5946 }
5947 num_connectors++;
5948 }
5949
5950 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 5951 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 5952 dev_priv->vbt.lvds_ssc_freq);
e91e941b 5953 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
5954 }
5955
5956 return 120000;
5957}
5958
6ff93609 5959static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 5960{
c8203565 5961 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
5962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5963 int pipe = intel_crtc->pipe;
c8203565
PZ
5964 uint32_t val;
5965
78114071 5966 val = 0;
c8203565 5967
965e0c48 5968 switch (intel_crtc->config.pipe_bpp) {
c8203565 5969 case 18:
dfd07d72 5970 val |= PIPECONF_6BPC;
c8203565
PZ
5971 break;
5972 case 24:
dfd07d72 5973 val |= PIPECONF_8BPC;
c8203565
PZ
5974 break;
5975 case 30:
dfd07d72 5976 val |= PIPECONF_10BPC;
c8203565
PZ
5977 break;
5978 case 36:
dfd07d72 5979 val |= PIPECONF_12BPC;
c8203565
PZ
5980 break;
5981 default:
cc769b62
PZ
5982 /* Case prevented by intel_choose_pipe_bpp_dither. */
5983 BUG();
c8203565
PZ
5984 }
5985
d8b32247 5986 if (intel_crtc->config.dither)
c8203565
PZ
5987 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5988
6ff93609 5989 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
5990 val |= PIPECONF_INTERLACED_ILK;
5991 else
5992 val |= PIPECONF_PROGRESSIVE;
5993
50f3b016 5994 if (intel_crtc->config.limited_color_range)
3685a8f3 5995 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 5996
c8203565
PZ
5997 I915_WRITE(PIPECONF(pipe), val);
5998 POSTING_READ(PIPECONF(pipe));
5999}
6000
86d3efce
VS
6001/*
6002 * Set up the pipe CSC unit.
6003 *
6004 * Currently only full range RGB to limited range RGB conversion
6005 * is supported, but eventually this should handle various
6006 * RGB<->YCbCr scenarios as well.
6007 */
50f3b016 6008static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6009{
6010 struct drm_device *dev = crtc->dev;
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6013 int pipe = intel_crtc->pipe;
6014 uint16_t coeff = 0x7800; /* 1.0 */
6015
6016 /*
6017 * TODO: Check what kind of values actually come out of the pipe
6018 * with these coeff/postoff values and adjust to get the best
6019 * accuracy. Perhaps we even need to take the bpc value into
6020 * consideration.
6021 */
6022
50f3b016 6023 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6024 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6025
6026 /*
6027 * GY/GU and RY/RU should be the other way around according
6028 * to BSpec, but reality doesn't agree. Just set them up in
6029 * a way that results in the correct picture.
6030 */
6031 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6032 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6033
6034 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6035 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6036
6037 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6038 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6039
6040 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6041 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6042 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6043
6044 if (INTEL_INFO(dev)->gen > 6) {
6045 uint16_t postoff = 0;
6046
50f3b016 6047 if (intel_crtc->config.limited_color_range)
32cf0cb0 6048 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6049
6050 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6051 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6052 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6053
6054 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6055 } else {
6056 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6057
50f3b016 6058 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6059 mode |= CSC_BLACK_SCREEN_OFFSET;
6060
6061 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6062 }
6063}
6064
6ff93609 6065static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6066{
756f85cf
PZ
6067 struct drm_device *dev = crtc->dev;
6068 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6070 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6071 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6072 uint32_t val;
6073
3eff4faa 6074 val = 0;
ee2b0b38 6075
756f85cf 6076 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6077 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6078
6ff93609 6079 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6080 val |= PIPECONF_INTERLACED_ILK;
6081 else
6082 val |= PIPECONF_PROGRESSIVE;
6083
702e7a56
PZ
6084 I915_WRITE(PIPECONF(cpu_transcoder), val);
6085 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6086
6087 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6088 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6089
6090 if (IS_BROADWELL(dev)) {
6091 val = 0;
6092
6093 switch (intel_crtc->config.pipe_bpp) {
6094 case 18:
6095 val |= PIPEMISC_DITHER_6_BPC;
6096 break;
6097 case 24:
6098 val |= PIPEMISC_DITHER_8_BPC;
6099 break;
6100 case 30:
6101 val |= PIPEMISC_DITHER_10_BPC;
6102 break;
6103 case 36:
6104 val |= PIPEMISC_DITHER_12_BPC;
6105 break;
6106 default:
6107 /* Case prevented by pipe_config_set_bpp. */
6108 BUG();
6109 }
6110
6111 if (intel_crtc->config.dither)
6112 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6113
6114 I915_WRITE(PIPEMISC(pipe), val);
6115 }
ee2b0b38
PZ
6116}
6117
6591c6e4 6118static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6119 intel_clock_t *clock,
6120 bool *has_reduced_clock,
6121 intel_clock_t *reduced_clock)
6122{
6123 struct drm_device *dev = crtc->dev;
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125 struct intel_encoder *intel_encoder;
6126 int refclk;
d4906093 6127 const intel_limit_t *limit;
a16af721 6128 bool ret, is_lvds = false;
79e53945 6129
6591c6e4
PZ
6130 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6131 switch (intel_encoder->type) {
79e53945
JB
6132 case INTEL_OUTPUT_LVDS:
6133 is_lvds = true;
6134 break;
79e53945
JB
6135 }
6136 }
6137
d9d444cb 6138 refclk = ironlake_get_refclk(crtc);
79e53945 6139
d4906093
ML
6140 /*
6141 * Returns a set of divisors for the desired target clock with the given
6142 * refclk, or FALSE. The returned values represent the clock equation:
6143 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6144 */
1b894b59 6145 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6146 ret = dev_priv->display.find_dpll(limit, crtc,
6147 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6148 refclk, NULL, clock);
6591c6e4
PZ
6149 if (!ret)
6150 return false;
cda4b7d3 6151
ddc9003c 6152 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6153 /*
6154 * Ensure we match the reduced clock's P to the target clock.
6155 * If the clocks don't match, we can't switch the display clock
6156 * by using the FP0/FP1. In such case we will disable the LVDS
6157 * downclock feature.
6158 */
ee9300bb
DV
6159 *has_reduced_clock =
6160 dev_priv->display.find_dpll(limit, crtc,
6161 dev_priv->lvds_downclock,
6162 refclk, clock,
6163 reduced_clock);
652c393a 6164 }
61e9653f 6165
6591c6e4
PZ
6166 return true;
6167}
6168
d4b1931c
PZ
6169int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6170{
6171 /*
6172 * Account for spread spectrum to avoid
6173 * oversubscribing the link. Max center spread
6174 * is 2.5%; use 5% for safety's sake.
6175 */
6176 u32 bps = target_clock * bpp * 21 / 20;
6177 return bps / (link_bw * 8) + 1;
6178}
6179
7429e9d4 6180static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6181{
7429e9d4 6182 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6183}
6184
de13a2e3 6185static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6186 u32 *fp,
9a7c7890 6187 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6188{
de13a2e3 6189 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6190 struct drm_device *dev = crtc->dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6192 struct intel_encoder *intel_encoder;
6193 uint32_t dpll;
6cc5f341 6194 int factor, num_connectors = 0;
09ede541 6195 bool is_lvds = false, is_sdvo = false;
79e53945 6196
de13a2e3
PZ
6197 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6198 switch (intel_encoder->type) {
79e53945
JB
6199 case INTEL_OUTPUT_LVDS:
6200 is_lvds = true;
6201 break;
6202 case INTEL_OUTPUT_SDVO:
7d57382e 6203 case INTEL_OUTPUT_HDMI:
79e53945 6204 is_sdvo = true;
79e53945 6205 break;
79e53945 6206 }
43565a06 6207
c751ce4f 6208 num_connectors++;
79e53945 6209 }
79e53945 6210
c1858123 6211 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6212 factor = 21;
6213 if (is_lvds) {
6214 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6215 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6216 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6217 factor = 25;
09ede541 6218 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6219 factor = 20;
c1858123 6220
7429e9d4 6221 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6222 *fp |= FP_CB_TUNE;
2c07245f 6223
9a7c7890
DV
6224 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6225 *fp2 |= FP_CB_TUNE;
6226
5eddb70b 6227 dpll = 0;
2c07245f 6228
a07d6787
EA
6229 if (is_lvds)
6230 dpll |= DPLLB_MODE_LVDS;
6231 else
6232 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6233
ef1b460d
DV
6234 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6235 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6236
6237 if (is_sdvo)
4a33e48d 6238 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6239 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6240 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6241
a07d6787 6242 /* compute bitmask from p1 value */
7429e9d4 6243 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6244 /* also FPA1 */
7429e9d4 6245 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6246
7429e9d4 6247 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6248 case 5:
6249 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6250 break;
6251 case 7:
6252 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6253 break;
6254 case 10:
6255 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6256 break;
6257 case 14:
6258 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6259 break;
79e53945
JB
6260 }
6261
b4c09f3b 6262 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6263 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6264 else
6265 dpll |= PLL_REF_INPUT_DREFCLK;
6266
959e16d6 6267 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6268}
6269
6270static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6271 int x, int y,
6272 struct drm_framebuffer *fb)
6273{
6274 struct drm_device *dev = crtc->dev;
6275 struct drm_i915_private *dev_priv = dev->dev_private;
6276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6277 int pipe = intel_crtc->pipe;
6278 int plane = intel_crtc->plane;
6279 int num_connectors = 0;
6280 intel_clock_t clock, reduced_clock;
cbbab5bd 6281 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6282 bool ok, has_reduced_clock = false;
8b47047b 6283 bool is_lvds = false;
de13a2e3 6284 struct intel_encoder *encoder;
e2b78267 6285 struct intel_shared_dpll *pll;
de13a2e3 6286 int ret;
de13a2e3
PZ
6287
6288 for_each_encoder_on_crtc(dev, crtc, encoder) {
6289 switch (encoder->type) {
6290 case INTEL_OUTPUT_LVDS:
6291 is_lvds = true;
6292 break;
de13a2e3
PZ
6293 }
6294
6295 num_connectors++;
a07d6787 6296 }
79e53945 6297
5dc5298b
PZ
6298 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6299 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6300
ff9a6750 6301 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6302 &has_reduced_clock, &reduced_clock);
ee9300bb 6303 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6304 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6305 return -EINVAL;
79e53945 6306 }
f47709a9
DV
6307 /* Compat-code for transition, will disappear. */
6308 if (!intel_crtc->config.clock_set) {
6309 intel_crtc->config.dpll.n = clock.n;
6310 intel_crtc->config.dpll.m1 = clock.m1;
6311 intel_crtc->config.dpll.m2 = clock.m2;
6312 intel_crtc->config.dpll.p1 = clock.p1;
6313 intel_crtc->config.dpll.p2 = clock.p2;
6314 }
79e53945 6315
5dc5298b 6316 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6317 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6318 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6319 if (has_reduced_clock)
7429e9d4 6320 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6321
7429e9d4 6322 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6323 &fp, &reduced_clock,
6324 has_reduced_clock ? &fp2 : NULL);
6325
959e16d6 6326 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6327 intel_crtc->config.dpll_hw_state.fp0 = fp;
6328 if (has_reduced_clock)
6329 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6330 else
6331 intel_crtc->config.dpll_hw_state.fp1 = fp;
6332
b89a1d39 6333 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6334 if (pll == NULL) {
84f44ce7
VS
6335 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6336 pipe_name(pipe));
4b645f14
JB
6337 return -EINVAL;
6338 }
ee7b9f93 6339 } else
e72f9fbf 6340 intel_put_shared_dpll(intel_crtc);
79e53945 6341
03afc4a2
DV
6342 if (intel_crtc->config.has_dp_encoder)
6343 intel_dp_set_m_n(intel_crtc);
79e53945 6344
bcd644e0
DV
6345 if (is_lvds && has_reduced_clock && i915_powersave)
6346 intel_crtc->lowfreq_avail = true;
6347 else
6348 intel_crtc->lowfreq_avail = false;
e2b78267 6349
8a654f3b 6350 intel_set_pipe_timings(intel_crtc);
5eddb70b 6351
ca3a0ff8 6352 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6353 intel_cpu_transcoder_set_m_n(intel_crtc,
6354 &intel_crtc->config.fdi_m_n);
6355 }
2c07245f 6356
6ff93609 6357 ironlake_set_pipeconf(crtc);
79e53945 6358
a1f9e77e
PZ
6359 /* Set up the display plane register */
6360 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6361 POSTING_READ(DSPCNTR(plane));
79e53945 6362
94352cf9 6363 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6364
1857e1da 6365 return ret;
79e53945
JB
6366}
6367
eb14cb74
VS
6368static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6369 struct intel_link_m_n *m_n)
6370{
6371 struct drm_device *dev = crtc->base.dev;
6372 struct drm_i915_private *dev_priv = dev->dev_private;
6373 enum pipe pipe = crtc->pipe;
6374
6375 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6376 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6377 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6378 & ~TU_SIZE_MASK;
6379 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6380 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6381 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6382}
6383
6384static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6385 enum transcoder transcoder,
6386 struct intel_link_m_n *m_n)
72419203
DV
6387{
6388 struct drm_device *dev = crtc->base.dev;
6389 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6390 enum pipe pipe = crtc->pipe;
72419203 6391
eb14cb74
VS
6392 if (INTEL_INFO(dev)->gen >= 5) {
6393 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6394 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6395 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6396 & ~TU_SIZE_MASK;
6397 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6398 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6399 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6400 } else {
6401 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6402 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6403 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6404 & ~TU_SIZE_MASK;
6405 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6406 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6407 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6408 }
6409}
6410
6411void intel_dp_get_m_n(struct intel_crtc *crtc,
6412 struct intel_crtc_config *pipe_config)
6413{
6414 if (crtc->config.has_pch_encoder)
6415 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6416 else
6417 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6418 &pipe_config->dp_m_n);
6419}
72419203 6420
eb14cb74
VS
6421static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6422 struct intel_crtc_config *pipe_config)
6423{
6424 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6425 &pipe_config->fdi_m_n);
72419203
DV
6426}
6427
2fa2fe9a
DV
6428static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6429 struct intel_crtc_config *pipe_config)
6430{
6431 struct drm_device *dev = crtc->base.dev;
6432 struct drm_i915_private *dev_priv = dev->dev_private;
6433 uint32_t tmp;
6434
6435 tmp = I915_READ(PF_CTL(crtc->pipe));
6436
6437 if (tmp & PF_ENABLE) {
fd4daa9c 6438 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6439 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6440 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6441
6442 /* We currently do not free assignements of panel fitters on
6443 * ivb/hsw (since we don't use the higher upscaling modes which
6444 * differentiates them) so just WARN about this case for now. */
6445 if (IS_GEN7(dev)) {
6446 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6447 PF_PIPE_SEL_IVB(crtc->pipe));
6448 }
2fa2fe9a 6449 }
79e53945
JB
6450}
6451
0e8ffe1b
DV
6452static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6453 struct intel_crtc_config *pipe_config)
6454{
6455 struct drm_device *dev = crtc->base.dev;
6456 struct drm_i915_private *dev_priv = dev->dev_private;
6457 uint32_t tmp;
6458
e143a21c 6459 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6460 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6461
0e8ffe1b
DV
6462 tmp = I915_READ(PIPECONF(crtc->pipe));
6463 if (!(tmp & PIPECONF_ENABLE))
6464 return false;
6465
42571aef
VS
6466 switch (tmp & PIPECONF_BPC_MASK) {
6467 case PIPECONF_6BPC:
6468 pipe_config->pipe_bpp = 18;
6469 break;
6470 case PIPECONF_8BPC:
6471 pipe_config->pipe_bpp = 24;
6472 break;
6473 case PIPECONF_10BPC:
6474 pipe_config->pipe_bpp = 30;
6475 break;
6476 case PIPECONF_12BPC:
6477 pipe_config->pipe_bpp = 36;
6478 break;
6479 default:
6480 break;
6481 }
6482
ab9412ba 6483 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6484 struct intel_shared_dpll *pll;
6485
88adfff1
DV
6486 pipe_config->has_pch_encoder = true;
6487
627eb5a3
DV
6488 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6489 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6490 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6491
6492 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6493
c0d43d62 6494 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6495 pipe_config->shared_dpll =
6496 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6497 } else {
6498 tmp = I915_READ(PCH_DPLL_SEL);
6499 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6500 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6501 else
6502 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6503 }
66e985c0
DV
6504
6505 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6506
6507 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6508 &pipe_config->dpll_hw_state));
c93f54cf
DV
6509
6510 tmp = pipe_config->dpll_hw_state.dpll;
6511 pipe_config->pixel_multiplier =
6512 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6513 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6514
6515 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6516 } else {
6517 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6518 }
6519
1bd1bd80
DV
6520 intel_get_pipe_timings(crtc, pipe_config);
6521
2fa2fe9a
DV
6522 ironlake_get_pfit_config(crtc, pipe_config);
6523
0e8ffe1b
DV
6524 return true;
6525}
6526
be256dc7
PZ
6527static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6528{
6529 struct drm_device *dev = dev_priv->dev;
6530 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6531 struct intel_crtc *crtc;
6532 unsigned long irqflags;
bd633a7c 6533 uint32_t val;
be256dc7
PZ
6534
6535 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6536 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6537 pipe_name(crtc->pipe));
6538
6539 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6540 WARN(plls->spll_refcount, "SPLL enabled\n");
6541 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6542 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6543 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6544 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6545 "CPU PWM1 enabled\n");
6546 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6547 "CPU PWM2 enabled\n");
6548 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6549 "PCH PWM1 enabled\n");
6550 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6551 "Utility pin enabled\n");
6552 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6553
6554 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6555 val = I915_READ(DEIMR);
6806e63f 6556 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6557 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6558 val = I915_READ(SDEIMR);
bd633a7c 6559 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6560 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6561 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6562}
6563
6564/*
6565 * This function implements pieces of two sequences from BSpec:
6566 * - Sequence for display software to disable LCPLL
6567 * - Sequence for display software to allow package C8+
6568 * The steps implemented here are just the steps that actually touch the LCPLL
6569 * register. Callers should take care of disabling all the display engine
6570 * functions, doing the mode unset, fixing interrupts, etc.
6571 */
6ff58d53
PZ
6572static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6573 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6574{
6575 uint32_t val;
6576
6577 assert_can_disable_lcpll(dev_priv);
6578
6579 val = I915_READ(LCPLL_CTL);
6580
6581 if (switch_to_fclk) {
6582 val |= LCPLL_CD_SOURCE_FCLK;
6583 I915_WRITE(LCPLL_CTL, val);
6584
6585 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6586 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6587 DRM_ERROR("Switching to FCLK failed\n");
6588
6589 val = I915_READ(LCPLL_CTL);
6590 }
6591
6592 val |= LCPLL_PLL_DISABLE;
6593 I915_WRITE(LCPLL_CTL, val);
6594 POSTING_READ(LCPLL_CTL);
6595
6596 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6597 DRM_ERROR("LCPLL still locked\n");
6598
6599 val = I915_READ(D_COMP);
6600 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6601 mutex_lock(&dev_priv->rps.hw_lock);
6602 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6603 DRM_ERROR("Failed to disable D_COMP\n");
6604 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6605 POSTING_READ(D_COMP);
6606 ndelay(100);
6607
6608 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6609 DRM_ERROR("D_COMP RCOMP still in progress\n");
6610
6611 if (allow_power_down) {
6612 val = I915_READ(LCPLL_CTL);
6613 val |= LCPLL_POWER_DOWN_ALLOW;
6614 I915_WRITE(LCPLL_CTL, val);
6615 POSTING_READ(LCPLL_CTL);
6616 }
6617}
6618
6619/*
6620 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6621 * source.
6622 */
6ff58d53 6623static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6624{
6625 uint32_t val;
6626
6627 val = I915_READ(LCPLL_CTL);
6628
6629 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6630 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6631 return;
6632
215733fa
PZ
6633 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6634 * we'll hang the machine! */
0d9d349d 6635 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6636
be256dc7
PZ
6637 if (val & LCPLL_POWER_DOWN_ALLOW) {
6638 val &= ~LCPLL_POWER_DOWN_ALLOW;
6639 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6640 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6641 }
6642
6643 val = I915_READ(D_COMP);
6644 val |= D_COMP_COMP_FORCE;
6645 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6646 mutex_lock(&dev_priv->rps.hw_lock);
6647 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6648 DRM_ERROR("Failed to enable D_COMP\n");
6649 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6650 POSTING_READ(D_COMP);
be256dc7
PZ
6651
6652 val = I915_READ(LCPLL_CTL);
6653 val &= ~LCPLL_PLL_DISABLE;
6654 I915_WRITE(LCPLL_CTL, val);
6655
6656 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6657 DRM_ERROR("LCPLL not locked yet\n");
6658
6659 if (val & LCPLL_CD_SOURCE_FCLK) {
6660 val = I915_READ(LCPLL_CTL);
6661 val &= ~LCPLL_CD_SOURCE_FCLK;
6662 I915_WRITE(LCPLL_CTL, val);
6663
6664 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6665 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6666 DRM_ERROR("Switching back to LCPLL failed\n");
6667 }
215733fa 6668
0d9d349d 6669 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6670}
6671
c67a470b
PZ
6672void hsw_enable_pc8_work(struct work_struct *__work)
6673{
6674 struct drm_i915_private *dev_priv =
6675 container_of(to_delayed_work(__work), struct drm_i915_private,
6676 pc8.enable_work);
6677 struct drm_device *dev = dev_priv->dev;
6678 uint32_t val;
6679
7125ecb8
PZ
6680 WARN_ON(!HAS_PC8(dev));
6681
c67a470b
PZ
6682 if (dev_priv->pc8.enabled)
6683 return;
6684
6685 DRM_DEBUG_KMS("Enabling package C8+\n");
6686
6687 dev_priv->pc8.enabled = true;
6688
6689 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6690 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6691 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6692 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6693 }
6694
6695 lpt_disable_clkout_dp(dev);
6696 hsw_pc8_disable_interrupts(dev);
6697 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6698
6699 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6700}
6701
6702static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6703{
6704 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6705 WARN(dev_priv->pc8.disable_count < 1,
6706 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6707
6708 dev_priv->pc8.disable_count--;
6709 if (dev_priv->pc8.disable_count != 0)
6710 return;
6711
6712 schedule_delayed_work(&dev_priv->pc8.enable_work,
90058745 6713 msecs_to_jiffies(i915_pc8_timeout));
c67a470b
PZ
6714}
6715
6716static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6717{
6718 struct drm_device *dev = dev_priv->dev;
6719 uint32_t val;
6720
6721 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6722 WARN(dev_priv->pc8.disable_count < 0,
6723 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6724
6725 dev_priv->pc8.disable_count++;
6726 if (dev_priv->pc8.disable_count != 1)
6727 return;
6728
7125ecb8
PZ
6729 WARN_ON(!HAS_PC8(dev));
6730
c67a470b
PZ
6731 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6732 if (!dev_priv->pc8.enabled)
6733 return;
6734
6735 DRM_DEBUG_KMS("Disabling package C8+\n");
6736
8771a7f8
PZ
6737 intel_runtime_pm_get(dev_priv);
6738
c67a470b
PZ
6739 hsw_restore_lcpll(dev_priv);
6740 hsw_pc8_restore_interrupts(dev);
6741 lpt_init_pch_refclk(dev);
6742
6743 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6744 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6745 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6746 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6747 }
6748
6749 intel_prepare_ddi(dev);
6750 i915_gem_init_swizzling(dev);
6751 mutex_lock(&dev_priv->rps.hw_lock);
6752 gen6_update_ring_freq(dev);
6753 mutex_unlock(&dev_priv->rps.hw_lock);
6754 dev_priv->pc8.enabled = false;
6755}
6756
6757void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6758{
7c6c2652
CW
6759 if (!HAS_PC8(dev_priv->dev))
6760 return;
6761
c67a470b
PZ
6762 mutex_lock(&dev_priv->pc8.lock);
6763 __hsw_enable_package_c8(dev_priv);
6764 mutex_unlock(&dev_priv->pc8.lock);
6765}
6766
6767void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6768{
7c6c2652
CW
6769 if (!HAS_PC8(dev_priv->dev))
6770 return;
6771
c67a470b
PZ
6772 mutex_lock(&dev_priv->pc8.lock);
6773 __hsw_disable_package_c8(dev_priv);
6774 mutex_unlock(&dev_priv->pc8.lock);
6775}
6776
6777static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6778{
6779 struct drm_device *dev = dev_priv->dev;
6780 struct intel_crtc *crtc;
6781 uint32_t val;
6782
6783 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6784 if (crtc->base.enabled)
6785 return false;
6786
6787 /* This case is still possible since we have the i915.disable_power_well
6788 * parameter and also the KVMr or something else might be requesting the
6789 * power well. */
6790 val = I915_READ(HSW_PWR_WELL_DRIVER);
6791 if (val != 0) {
6792 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6793 return false;
6794 }
6795
6796 return true;
6797}
6798
6799/* Since we're called from modeset_global_resources there's no way to
6800 * symmetrically increase and decrease the refcount, so we use
6801 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6802 * or not.
6803 */
6804static void hsw_update_package_c8(struct drm_device *dev)
6805{
6806 struct drm_i915_private *dev_priv = dev->dev_private;
6807 bool allow;
6808
7c6c2652
CW
6809 if (!HAS_PC8(dev_priv->dev))
6810 return;
6811
c67a470b
PZ
6812 if (!i915_enable_pc8)
6813 return;
6814
6815 mutex_lock(&dev_priv->pc8.lock);
6816
6817 allow = hsw_can_enable_package_c8(dev_priv);
6818
6819 if (allow == dev_priv->pc8.requirements_met)
6820 goto done;
6821
6822 dev_priv->pc8.requirements_met = allow;
6823
6824 if (allow)
6825 __hsw_enable_package_c8(dev_priv);
6826 else
6827 __hsw_disable_package_c8(dev_priv);
6828
6829done:
6830 mutex_unlock(&dev_priv->pc8.lock);
6831}
6832
6833static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6834{
7c6c2652
CW
6835 if (!HAS_PC8(dev_priv->dev))
6836 return;
6837
3458122e 6838 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6839 if (!dev_priv->pc8.gpu_idle) {
6840 dev_priv->pc8.gpu_idle = true;
3458122e 6841 __hsw_enable_package_c8(dev_priv);
c67a470b 6842 }
3458122e 6843 mutex_unlock(&dev_priv->pc8.lock);
c67a470b
PZ
6844}
6845
6846static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6847{
7c6c2652
CW
6848 if (!HAS_PC8(dev_priv->dev))
6849 return;
6850
3458122e 6851 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6852 if (dev_priv->pc8.gpu_idle) {
6853 dev_priv->pc8.gpu_idle = false;
3458122e 6854 __hsw_disable_package_c8(dev_priv);
c67a470b 6855 }
3458122e 6856 mutex_unlock(&dev_priv->pc8.lock);
be256dc7
PZ
6857}
6858
6efdf354
ID
6859#define for_each_power_domain(domain, mask) \
6860 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6861 if ((1 << (domain)) & (mask))
6862
6863static unsigned long get_pipe_power_domains(struct drm_device *dev,
6864 enum pipe pipe, bool pfit_enabled)
6865{
6866 unsigned long mask;
6867 enum transcoder transcoder;
6868
6869 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6870
6871 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6872 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6873 if (pfit_enabled)
6874 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6875
6876 return mask;
6877}
6878
baa70707
ID
6879void intel_display_set_init_power(struct drm_device *dev, bool enable)
6880{
6881 struct drm_i915_private *dev_priv = dev->dev_private;
6882
6883 if (dev_priv->power_domains.init_power_on == enable)
6884 return;
6885
6886 if (enable)
6887 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6888 else
6889 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6890
6891 dev_priv->power_domains.init_power_on = enable;
6892}
6893
4f074129 6894static void modeset_update_power_wells(struct drm_device *dev)
d6dd9eb1 6895{
6efdf354 6896 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
d6dd9eb1 6897 struct intel_crtc *crtc;
d6dd9eb1 6898
6efdf354
ID
6899 /*
6900 * First get all needed power domains, then put all unneeded, to avoid
6901 * any unnecessary toggling of the power wells.
6902 */
d6dd9eb1 6903 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6efdf354
ID
6904 enum intel_display_power_domain domain;
6905
e7a639c4
DV
6906 if (!crtc->base.enabled)
6907 continue;
d6dd9eb1 6908
6efdf354
ID
6909 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6910 crtc->pipe,
6911 crtc->config.pch_pfit.enabled);
6912
6913 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6914 intel_display_power_get(dev, domain);
d6dd9eb1
DV
6915 }
6916
6efdf354
ID
6917 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6918 enum intel_display_power_domain domain;
6919
6920 for_each_power_domain(domain, crtc->enabled_power_domains)
6921 intel_display_power_put(dev, domain);
6922
6923 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6924 }
baa70707
ID
6925
6926 intel_display_set_init_power(dev, false);
4f074129 6927}
c67a470b 6928
4f074129
ID
6929static void haswell_modeset_global_resources(struct drm_device *dev)
6930{
6931 modeset_update_power_wells(dev);
c67a470b 6932 hsw_update_package_c8(dev);
d6dd9eb1
DV
6933}
6934
09b4ddf9 6935static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6936 int x, int y,
6937 struct drm_framebuffer *fb)
6938{
6939 struct drm_device *dev = crtc->dev;
6940 struct drm_i915_private *dev_priv = dev->dev_private;
6941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6942 int plane = intel_crtc->plane;
09b4ddf9 6943 int ret;
09b4ddf9 6944
566b734a 6945 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6946 return -EINVAL;
566b734a 6947 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6948
03afc4a2
DV
6949 if (intel_crtc->config.has_dp_encoder)
6950 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6951
6952 intel_crtc->lowfreq_avail = false;
09b4ddf9 6953
8a654f3b 6954 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6955
ca3a0ff8 6956 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6957 intel_cpu_transcoder_set_m_n(intel_crtc,
6958 &intel_crtc->config.fdi_m_n);
6959 }
09b4ddf9 6960
6ff93609 6961 haswell_set_pipeconf(crtc);
09b4ddf9 6962
50f3b016 6963 intel_set_pipe_csc(crtc);
86d3efce 6964
09b4ddf9 6965 /* Set up the display plane register */
86d3efce 6966 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6967 POSTING_READ(DSPCNTR(plane));
6968
6969 ret = intel_pipe_set_base(crtc, x, y, fb);
6970
1f803ee5 6971 return ret;
79e53945
JB
6972}
6973
0e8ffe1b
DV
6974static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6975 struct intel_crtc_config *pipe_config)
6976{
6977 struct drm_device *dev = crtc->base.dev;
6978 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6979 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6980 uint32_t tmp;
6981
e143a21c 6982 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6983 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6984
eccb140b
DV
6985 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6986 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6987 enum pipe trans_edp_pipe;
6988 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6989 default:
6990 WARN(1, "unknown pipe linked to edp transcoder\n");
6991 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6992 case TRANS_DDI_EDP_INPUT_A_ON:
6993 trans_edp_pipe = PIPE_A;
6994 break;
6995 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6996 trans_edp_pipe = PIPE_B;
6997 break;
6998 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6999 trans_edp_pipe = PIPE_C;
7000 break;
7001 }
7002
7003 if (trans_edp_pipe == crtc->pipe)
7004 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7005 }
7006
b97186f0 7007 if (!intel_display_power_enabled(dev,
eccb140b 7008 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7009 return false;
7010
eccb140b 7011 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7012 if (!(tmp & PIPECONF_ENABLE))
7013 return false;
7014
88adfff1 7015 /*
f196e6be 7016 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7017 * DDI E. So just check whether this pipe is wired to DDI E and whether
7018 * the PCH transcoder is on.
7019 */
eccb140b 7020 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7021 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7022 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7023 pipe_config->has_pch_encoder = true;
7024
627eb5a3
DV
7025 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7026 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7027 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7028
7029 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7030 }
7031
1bd1bd80
DV
7032 intel_get_pipe_timings(crtc, pipe_config);
7033
2fa2fe9a
DV
7034 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7035 if (intel_display_power_enabled(dev, pfit_domain))
7036 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7037
e59150dc
JB
7038 if (IS_HASWELL(dev))
7039 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7040 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7041
6c49f241
DV
7042 pipe_config->pixel_multiplier = 1;
7043
0e8ffe1b
DV
7044 return true;
7045}
7046
f564048e 7047static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7048 int x, int y,
94352cf9 7049 struct drm_framebuffer *fb)
f564048e
EA
7050{
7051 struct drm_device *dev = crtc->dev;
7052 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7053 struct intel_encoder *encoder;
0b701d27 7054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7055 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7056 int pipe = intel_crtc->pipe;
f564048e
EA
7057 int ret;
7058
0b701d27 7059 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7060
b8cecdf5
DV
7061 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7062
79e53945 7063 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7064
9256aa19
DV
7065 if (ret != 0)
7066 return ret;
7067
7068 for_each_encoder_on_crtc(dev, crtc, encoder) {
7069 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7070 encoder->base.base.id,
7071 drm_get_encoder_name(&encoder->base),
7072 mode->base.id, mode->name);
36f2d1f1 7073 encoder->mode_set(encoder);
9256aa19
DV
7074 }
7075
7076 return 0;
79e53945
JB
7077}
7078
1a91510d
JN
7079static struct {
7080 int clock;
7081 u32 config;
7082} hdmi_audio_clock[] = {
7083 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7084 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7085 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7086 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7087 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7088 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7089 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7090 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7091 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7092 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7093};
7094
7095/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7096static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7097{
7098 int i;
7099
7100 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7101 if (mode->clock == hdmi_audio_clock[i].clock)
7102 break;
7103 }
7104
7105 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7106 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7107 i = 1;
7108 }
7109
7110 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7111 hdmi_audio_clock[i].clock,
7112 hdmi_audio_clock[i].config);
7113
7114 return hdmi_audio_clock[i].config;
7115}
7116
3a9627f4
WF
7117static bool intel_eld_uptodate(struct drm_connector *connector,
7118 int reg_eldv, uint32_t bits_eldv,
7119 int reg_elda, uint32_t bits_elda,
7120 int reg_edid)
7121{
7122 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7123 uint8_t *eld = connector->eld;
7124 uint32_t i;
7125
7126 i = I915_READ(reg_eldv);
7127 i &= bits_eldv;
7128
7129 if (!eld[0])
7130 return !i;
7131
7132 if (!i)
7133 return false;
7134
7135 i = I915_READ(reg_elda);
7136 i &= ~bits_elda;
7137 I915_WRITE(reg_elda, i);
7138
7139 for (i = 0; i < eld[2]; i++)
7140 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7141 return false;
7142
7143 return true;
7144}
7145
e0dac65e 7146static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7147 struct drm_crtc *crtc,
7148 struct drm_display_mode *mode)
e0dac65e
WF
7149{
7150 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7151 uint8_t *eld = connector->eld;
7152 uint32_t eldv;
7153 uint32_t len;
7154 uint32_t i;
7155
7156 i = I915_READ(G4X_AUD_VID_DID);
7157
7158 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7159 eldv = G4X_ELDV_DEVCL_DEVBLC;
7160 else
7161 eldv = G4X_ELDV_DEVCTG;
7162
3a9627f4
WF
7163 if (intel_eld_uptodate(connector,
7164 G4X_AUD_CNTL_ST, eldv,
7165 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7166 G4X_HDMIW_HDMIEDID))
7167 return;
7168
e0dac65e
WF
7169 i = I915_READ(G4X_AUD_CNTL_ST);
7170 i &= ~(eldv | G4X_ELD_ADDR);
7171 len = (i >> 9) & 0x1f; /* ELD buffer size */
7172 I915_WRITE(G4X_AUD_CNTL_ST, i);
7173
7174 if (!eld[0])
7175 return;
7176
7177 len = min_t(uint8_t, eld[2], len);
7178 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7179 for (i = 0; i < len; i++)
7180 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7181
7182 i = I915_READ(G4X_AUD_CNTL_ST);
7183 i |= eldv;
7184 I915_WRITE(G4X_AUD_CNTL_ST, i);
7185}
7186
83358c85 7187static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7188 struct drm_crtc *crtc,
7189 struct drm_display_mode *mode)
83358c85
WX
7190{
7191 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7192 uint8_t *eld = connector->eld;
7193 struct drm_device *dev = crtc->dev;
7b9f35a6 7194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7195 uint32_t eldv;
7196 uint32_t i;
7197 int len;
7198 int pipe = to_intel_crtc(crtc)->pipe;
7199 int tmp;
7200
7201 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7202 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7203 int aud_config = HSW_AUD_CFG(pipe);
7204 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7205
7206
7207 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7208
7209 /* Audio output enable */
7210 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7211 tmp = I915_READ(aud_cntrl_st2);
7212 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7213 I915_WRITE(aud_cntrl_st2, tmp);
7214
7215 /* Wait for 1 vertical blank */
7216 intel_wait_for_vblank(dev, pipe);
7217
7218 /* Set ELD valid state */
7219 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7220 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7221 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7222 I915_WRITE(aud_cntrl_st2, tmp);
7223 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7224 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7225
7226 /* Enable HDMI mode */
7227 tmp = I915_READ(aud_config);
7e7cb34f 7228 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7229 /* clear N_programing_enable and N_value_index */
7230 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7231 I915_WRITE(aud_config, tmp);
7232
7233 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7234
7235 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7236 intel_crtc->eld_vld = true;
83358c85
WX
7237
7238 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7239 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7240 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7241 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7242 } else {
7243 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7244 }
83358c85
WX
7245
7246 if (intel_eld_uptodate(connector,
7247 aud_cntrl_st2, eldv,
7248 aud_cntl_st, IBX_ELD_ADDRESS,
7249 hdmiw_hdmiedid))
7250 return;
7251
7252 i = I915_READ(aud_cntrl_st2);
7253 i &= ~eldv;
7254 I915_WRITE(aud_cntrl_st2, i);
7255
7256 if (!eld[0])
7257 return;
7258
7259 i = I915_READ(aud_cntl_st);
7260 i &= ~IBX_ELD_ADDRESS;
7261 I915_WRITE(aud_cntl_st, i);
7262 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7263 DRM_DEBUG_DRIVER("port num:%d\n", i);
7264
7265 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7266 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7267 for (i = 0; i < len; i++)
7268 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7269
7270 i = I915_READ(aud_cntrl_st2);
7271 i |= eldv;
7272 I915_WRITE(aud_cntrl_st2, i);
7273
7274}
7275
e0dac65e 7276static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7277 struct drm_crtc *crtc,
7278 struct drm_display_mode *mode)
e0dac65e
WF
7279{
7280 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7281 uint8_t *eld = connector->eld;
7282 uint32_t eldv;
7283 uint32_t i;
7284 int len;
7285 int hdmiw_hdmiedid;
b6daa025 7286 int aud_config;
e0dac65e
WF
7287 int aud_cntl_st;
7288 int aud_cntrl_st2;
9b138a83 7289 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7290
b3f33cbf 7291 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7292 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7293 aud_config = IBX_AUD_CFG(pipe);
7294 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7295 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7296 } else if (IS_VALLEYVIEW(connector->dev)) {
7297 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7298 aud_config = VLV_AUD_CFG(pipe);
7299 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7300 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7301 } else {
9b138a83
WX
7302 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7303 aud_config = CPT_AUD_CFG(pipe);
7304 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7305 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7306 }
7307
9b138a83 7308 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7309
9ca2fe73
ML
7310 if (IS_VALLEYVIEW(connector->dev)) {
7311 struct intel_encoder *intel_encoder;
7312 struct intel_digital_port *intel_dig_port;
7313
7314 intel_encoder = intel_attached_encoder(connector);
7315 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7316 i = intel_dig_port->port;
7317 } else {
7318 i = I915_READ(aud_cntl_st);
7319 i = (i >> 29) & DIP_PORT_SEL_MASK;
7320 /* DIP_Port_Select, 0x1 = PortB */
7321 }
7322
e0dac65e
WF
7323 if (!i) {
7324 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7325 /* operate blindly on all ports */
1202b4c6
WF
7326 eldv = IBX_ELD_VALIDB;
7327 eldv |= IBX_ELD_VALIDB << 4;
7328 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7329 } else {
2582a850 7330 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7331 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7332 }
7333
3a9627f4
WF
7334 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7335 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7336 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7337 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7338 } else {
7339 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7340 }
e0dac65e 7341
3a9627f4
WF
7342 if (intel_eld_uptodate(connector,
7343 aud_cntrl_st2, eldv,
7344 aud_cntl_st, IBX_ELD_ADDRESS,
7345 hdmiw_hdmiedid))
7346 return;
7347
e0dac65e
WF
7348 i = I915_READ(aud_cntrl_st2);
7349 i &= ~eldv;
7350 I915_WRITE(aud_cntrl_st2, i);
7351
7352 if (!eld[0])
7353 return;
7354
e0dac65e 7355 i = I915_READ(aud_cntl_st);
1202b4c6 7356 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7357 I915_WRITE(aud_cntl_st, i);
7358
7359 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7360 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7361 for (i = 0; i < len; i++)
7362 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7363
7364 i = I915_READ(aud_cntrl_st2);
7365 i |= eldv;
7366 I915_WRITE(aud_cntrl_st2, i);
7367}
7368
7369void intel_write_eld(struct drm_encoder *encoder,
7370 struct drm_display_mode *mode)
7371{
7372 struct drm_crtc *crtc = encoder->crtc;
7373 struct drm_connector *connector;
7374 struct drm_device *dev = encoder->dev;
7375 struct drm_i915_private *dev_priv = dev->dev_private;
7376
7377 connector = drm_select_eld(encoder, mode);
7378 if (!connector)
7379 return;
7380
7381 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7382 connector->base.id,
7383 drm_get_connector_name(connector),
7384 connector->encoder->base.id,
7385 drm_get_encoder_name(connector->encoder));
7386
7387 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7388
7389 if (dev_priv->display.write_eld)
34427052 7390 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7391}
7392
560b85bb
CW
7393static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7394{
7395 struct drm_device *dev = crtc->dev;
7396 struct drm_i915_private *dev_priv = dev->dev_private;
7397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7398 bool visible = base != 0;
7399 u32 cntl;
7400
7401 if (intel_crtc->cursor_visible == visible)
7402 return;
7403
9db4a9c7 7404 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7405 if (visible) {
7406 /* On these chipsets we can only modify the base whilst
7407 * the cursor is disabled.
7408 */
9db4a9c7 7409 I915_WRITE(_CURABASE, base);
560b85bb
CW
7410
7411 cntl &= ~(CURSOR_FORMAT_MASK);
7412 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7413 cntl |= CURSOR_ENABLE |
7414 CURSOR_GAMMA_ENABLE |
7415 CURSOR_FORMAT_ARGB;
7416 } else
7417 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7418 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7419
7420 intel_crtc->cursor_visible = visible;
7421}
7422
7423static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7424{
7425 struct drm_device *dev = crtc->dev;
7426 struct drm_i915_private *dev_priv = dev->dev_private;
7427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7428 int pipe = intel_crtc->pipe;
7429 bool visible = base != 0;
7430
7431 if (intel_crtc->cursor_visible != visible) {
548f245b 7432 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7433 if (base) {
7434 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7435 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7436 cntl |= pipe << 28; /* Connect to correct pipe */
7437 } else {
7438 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7439 cntl |= CURSOR_MODE_DISABLE;
7440 }
9db4a9c7 7441 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7442
7443 intel_crtc->cursor_visible = visible;
7444 }
7445 /* and commit changes on next vblank */
b2ea8ef5 7446 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7447 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7448 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7449}
7450
65a21cd6
JB
7451static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7452{
7453 struct drm_device *dev = crtc->dev;
7454 struct drm_i915_private *dev_priv = dev->dev_private;
7455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7456 int pipe = intel_crtc->pipe;
7457 bool visible = base != 0;
7458
7459 if (intel_crtc->cursor_visible != visible) {
7460 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7461 if (base) {
7462 cntl &= ~CURSOR_MODE;
7463 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7464 } else {
7465 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7466 cntl |= CURSOR_MODE_DISABLE;
7467 }
6bbfa1c5 7468 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7469 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7470 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7471 }
65a21cd6
JB
7472 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7473
7474 intel_crtc->cursor_visible = visible;
7475 }
7476 /* and commit changes on next vblank */
b2ea8ef5 7477 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7478 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7479 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7480}
7481
cda4b7d3 7482/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7483static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7484 bool on)
cda4b7d3
CW
7485{
7486 struct drm_device *dev = crtc->dev;
7487 struct drm_i915_private *dev_priv = dev->dev_private;
7488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7489 int pipe = intel_crtc->pipe;
7490 int x = intel_crtc->cursor_x;
7491 int y = intel_crtc->cursor_y;
d6e4db15 7492 u32 base = 0, pos = 0;
cda4b7d3
CW
7493 bool visible;
7494
d6e4db15 7495 if (on)
cda4b7d3 7496 base = intel_crtc->cursor_addr;
cda4b7d3 7497
d6e4db15
VS
7498 if (x >= intel_crtc->config.pipe_src_w)
7499 base = 0;
7500
7501 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7502 base = 0;
7503
7504 if (x < 0) {
efc9064e 7505 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7506 base = 0;
7507
7508 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7509 x = -x;
7510 }
7511 pos |= x << CURSOR_X_SHIFT;
7512
7513 if (y < 0) {
efc9064e 7514 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7515 base = 0;
7516
7517 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7518 y = -y;
7519 }
7520 pos |= y << CURSOR_Y_SHIFT;
7521
7522 visible = base != 0;
560b85bb 7523 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7524 return;
7525
b3dc685e 7526 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7527 I915_WRITE(CURPOS_IVB(pipe), pos);
7528 ivb_update_cursor(crtc, base);
7529 } else {
7530 I915_WRITE(CURPOS(pipe), pos);
7531 if (IS_845G(dev) || IS_I865G(dev))
7532 i845_update_cursor(crtc, base);
7533 else
7534 i9xx_update_cursor(crtc, base);
7535 }
cda4b7d3
CW
7536}
7537
79e53945 7538static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7539 struct drm_file *file,
79e53945
JB
7540 uint32_t handle,
7541 uint32_t width, uint32_t height)
7542{
7543 struct drm_device *dev = crtc->dev;
7544 struct drm_i915_private *dev_priv = dev->dev_private;
7545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7546 struct drm_i915_gem_object *obj;
cda4b7d3 7547 uint32_t addr;
3f8bc370 7548 int ret;
79e53945 7549
79e53945
JB
7550 /* if we want to turn off the cursor ignore width and height */
7551 if (!handle) {
28c97730 7552 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7553 addr = 0;
05394f39 7554 obj = NULL;
5004417d 7555 mutex_lock(&dev->struct_mutex);
3f8bc370 7556 goto finish;
79e53945
JB
7557 }
7558
7559 /* Currently we only support 64x64 cursors */
7560 if (width != 64 || height != 64) {
7561 DRM_ERROR("we currently only support 64x64 cursors\n");
7562 return -EINVAL;
7563 }
7564
05394f39 7565 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7566 if (&obj->base == NULL)
79e53945
JB
7567 return -ENOENT;
7568
05394f39 7569 if (obj->base.size < width * height * 4) {
79e53945 7570 DRM_ERROR("buffer is to small\n");
34b8686e
DA
7571 ret = -ENOMEM;
7572 goto fail;
79e53945
JB
7573 }
7574
71acb5eb 7575 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7576 mutex_lock(&dev->struct_mutex);
b295d1b6 7577 if (!dev_priv->info->cursor_needs_physical) {
693db184
CW
7578 unsigned alignment;
7579
d9e86c0e
CW
7580 if (obj->tiling_mode) {
7581 DRM_ERROR("cursor cannot be tiled\n");
7582 ret = -EINVAL;
7583 goto fail_locked;
7584 }
7585
693db184
CW
7586 /* Note that the w/a also requires 2 PTE of padding following
7587 * the bo. We currently fill all unused PTE with the shadow
7588 * page and so we should always have valid PTE following the
7589 * cursor preventing the VT-d warning.
7590 */
7591 alignment = 0;
7592 if (need_vtd_wa(dev))
7593 alignment = 64*1024;
7594
7595 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb
CW
7596 if (ret) {
7597 DRM_ERROR("failed to move cursor bo into the GTT\n");
2da3b9b9 7598 goto fail_locked;
e7b526bb
CW
7599 }
7600
d9e86c0e
CW
7601 ret = i915_gem_object_put_fence(obj);
7602 if (ret) {
2da3b9b9 7603 DRM_ERROR("failed to release fence for cursor");
d9e86c0e
CW
7604 goto fail_unpin;
7605 }
7606
f343c5f6 7607 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7608 } else {
6eeefaf3 7609 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7610 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7611 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7612 align);
71acb5eb
DA
7613 if (ret) {
7614 DRM_ERROR("failed to attach phys object\n");
7f9872e0 7615 goto fail_locked;
71acb5eb 7616 }
05394f39 7617 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7618 }
7619
a6c45cf0 7620 if (IS_GEN2(dev))
14b60391
JB
7621 I915_WRITE(CURSIZE, (height << 12) | width);
7622
3f8bc370 7623 finish:
3f8bc370 7624 if (intel_crtc->cursor_bo) {
b295d1b6 7625 if (dev_priv->info->cursor_needs_physical) {
05394f39 7626 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7627 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7628 } else
cc98b413 7629 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7630 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7631 }
80824003 7632
7f9872e0 7633 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7634
7635 intel_crtc->cursor_addr = addr;
05394f39 7636 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7637 intel_crtc->cursor_width = width;
7638 intel_crtc->cursor_height = height;
7639
f2f5f771
VS
7640 if (intel_crtc->active)
7641 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7642
79e53945 7643 return 0;
e7b526bb 7644fail_unpin:
cc98b413 7645 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7646fail_locked:
34b8686e 7647 mutex_unlock(&dev->struct_mutex);
bc9025bd 7648fail:
05394f39 7649 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7650 return ret;
79e53945
JB
7651}
7652
7653static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7654{
79e53945 7655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7656
92e76c8c
VS
7657 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7658 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7659
f2f5f771
VS
7660 if (intel_crtc->active)
7661 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7662
7663 return 0;
b8c00ac5
DA
7664}
7665
79e53945 7666static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7667 u16 *blue, uint32_t start, uint32_t size)
79e53945 7668{
7203425a 7669 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7671
7203425a 7672 for (i = start; i < end; i++) {
79e53945
JB
7673 intel_crtc->lut_r[i] = red[i] >> 8;
7674 intel_crtc->lut_g[i] = green[i] >> 8;
7675 intel_crtc->lut_b[i] = blue[i] >> 8;
7676 }
7677
7678 intel_crtc_load_lut(crtc);
7679}
7680
79e53945
JB
7681/* VESA 640x480x72Hz mode to set on the pipe */
7682static struct drm_display_mode load_detect_mode = {
7683 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7684 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7685};
7686
d2dff872
CW
7687static struct drm_framebuffer *
7688intel_framebuffer_create(struct drm_device *dev,
308e5bcb 7689 struct drm_mode_fb_cmd2 *mode_cmd,
d2dff872
CW
7690 struct drm_i915_gem_object *obj)
7691{
7692 struct intel_framebuffer *intel_fb;
7693 int ret;
7694
7695 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7696 if (!intel_fb) {
7697 drm_gem_object_unreference_unlocked(&obj->base);
7698 return ERR_PTR(-ENOMEM);
7699 }
7700
dd4916c5
DV
7701 ret = i915_mutex_lock_interruptible(dev);
7702 if (ret)
7703 goto err;
7704
d2dff872 7705 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7706 mutex_unlock(&dev->struct_mutex);
7707 if (ret)
7708 goto err;
d2dff872
CW
7709
7710 return &intel_fb->base;
dd4916c5
DV
7711err:
7712 drm_gem_object_unreference_unlocked(&obj->base);
7713 kfree(intel_fb);
7714
7715 return ERR_PTR(ret);
d2dff872
CW
7716}
7717
7718static u32
7719intel_framebuffer_pitch_for_width(int width, int bpp)
7720{
7721 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7722 return ALIGN(pitch, 64);
7723}
7724
7725static u32
7726intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7727{
7728 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7729 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7730}
7731
7732static struct drm_framebuffer *
7733intel_framebuffer_create_for_mode(struct drm_device *dev,
7734 struct drm_display_mode *mode,
7735 int depth, int bpp)
7736{
7737 struct drm_i915_gem_object *obj;
0fed39bd 7738 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7739
7740 obj = i915_gem_alloc_object(dev,
7741 intel_framebuffer_size_for_mode(mode, bpp));
7742 if (obj == NULL)
7743 return ERR_PTR(-ENOMEM);
7744
7745 mode_cmd.width = mode->hdisplay;
7746 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7747 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7748 bpp);
5ca0c34a 7749 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7750
7751 return intel_framebuffer_create(dev, &mode_cmd, obj);
7752}
7753
7754static struct drm_framebuffer *
7755mode_fits_in_fbdev(struct drm_device *dev,
7756 struct drm_display_mode *mode)
7757{
4520f53a 7758#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7759 struct drm_i915_private *dev_priv = dev->dev_private;
7760 struct drm_i915_gem_object *obj;
7761 struct drm_framebuffer *fb;
7762
7763 if (dev_priv->fbdev == NULL)
7764 return NULL;
7765
7766 obj = dev_priv->fbdev->ifb.obj;
7767 if (obj == NULL)
7768 return NULL;
7769
7770 fb = &dev_priv->fbdev->ifb.base;
01f2c773
VS
7771 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7772 fb->bits_per_pixel))
d2dff872
CW
7773 return NULL;
7774
01f2c773 7775 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7776 return NULL;
7777
7778 return fb;
4520f53a
DV
7779#else
7780 return NULL;
7781#endif
d2dff872
CW
7782}
7783
d2434ab7 7784bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7785 struct drm_display_mode *mode,
8261b191 7786 struct intel_load_detect_pipe *old)
79e53945
JB
7787{
7788 struct intel_crtc *intel_crtc;
d2434ab7
DV
7789 struct intel_encoder *intel_encoder =
7790 intel_attached_encoder(connector);
79e53945 7791 struct drm_crtc *possible_crtc;
4ef69c7a 7792 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7793 struct drm_crtc *crtc = NULL;
7794 struct drm_device *dev = encoder->dev;
94352cf9 7795 struct drm_framebuffer *fb;
79e53945
JB
7796 int i = -1;
7797
d2dff872
CW
7798 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7799 connector->base.id, drm_get_connector_name(connector),
7800 encoder->base.id, drm_get_encoder_name(encoder));
7801
79e53945
JB
7802 /*
7803 * Algorithm gets a little messy:
7a5e4805 7804 *
79e53945
JB
7805 * - if the connector already has an assigned crtc, use it (but make
7806 * sure it's on first)
7a5e4805 7807 *
79e53945
JB
7808 * - try to find the first unused crtc that can drive this connector,
7809 * and use that if we find one
79e53945
JB
7810 */
7811
7812 /* See if we already have a CRTC for this connector */
7813 if (encoder->crtc) {
7814 crtc = encoder->crtc;
8261b191 7815
7b24056b
DV
7816 mutex_lock(&crtc->mutex);
7817
24218aac 7818 old->dpms_mode = connector->dpms;
8261b191
CW
7819 old->load_detect_temp = false;
7820
7821 /* Make sure the crtc and connector are running */
24218aac
DV
7822 if (connector->dpms != DRM_MODE_DPMS_ON)
7823 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7824
7173188d 7825 return true;
79e53945
JB
7826 }
7827
7828 /* Find an unused one (if possible) */
7829 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7830 i++;
7831 if (!(encoder->possible_crtcs & (1 << i)))
7832 continue;
7833 if (!possible_crtc->enabled) {
7834 crtc = possible_crtc;
7835 break;
7836 }
79e53945
JB
7837 }
7838
7839 /*
7840 * If we didn't find an unused CRTC, don't use any.
7841 */
7842 if (!crtc) {
7173188d
CW
7843 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7844 return false;
79e53945
JB
7845 }
7846
7b24056b 7847 mutex_lock(&crtc->mutex);
fc303101
DV
7848 intel_encoder->new_crtc = to_intel_crtc(crtc);
7849 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7850
7851 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
7852 intel_crtc->new_enabled = true;
7853 intel_crtc->new_config = &intel_crtc->config;
24218aac 7854 old->dpms_mode = connector->dpms;
8261b191 7855 old->load_detect_temp = true;
d2dff872 7856 old->release_fb = NULL;
79e53945 7857
6492711d
CW
7858 if (!mode)
7859 mode = &load_detect_mode;
79e53945 7860
d2dff872
CW
7861 /* We need a framebuffer large enough to accommodate all accesses
7862 * that the plane may generate whilst we perform load detection.
7863 * We can not rely on the fbcon either being present (we get called
7864 * during its initialisation to detect all boot displays, or it may
7865 * not even exist) or that it is large enough to satisfy the
7866 * requested mode.
7867 */
94352cf9
DV
7868 fb = mode_fits_in_fbdev(dev, mode);
7869 if (fb == NULL) {
d2dff872 7870 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7871 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7872 old->release_fb = fb;
d2dff872
CW
7873 } else
7874 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7875 if (IS_ERR(fb)) {
d2dff872 7876 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 7877 goto fail;
79e53945 7878 }
79e53945 7879
c0c36b94 7880 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7881 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7882 if (old->release_fb)
7883 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 7884 goto fail;
79e53945 7885 }
7173188d 7886
79e53945 7887 /* let the connector get through one full cycle before testing */
9d0498a2 7888 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7889 return true;
412b61d8
VS
7890
7891 fail:
7892 intel_crtc->new_enabled = crtc->enabled;
7893 if (intel_crtc->new_enabled)
7894 intel_crtc->new_config = &intel_crtc->config;
7895 else
7896 intel_crtc->new_config = NULL;
7897 mutex_unlock(&crtc->mutex);
7898 return false;
79e53945
JB
7899}
7900
d2434ab7 7901void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7902 struct intel_load_detect_pipe *old)
79e53945 7903{
d2434ab7
DV
7904 struct intel_encoder *intel_encoder =
7905 intel_attached_encoder(connector);
4ef69c7a 7906 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7907 struct drm_crtc *crtc = encoder->crtc;
412b61d8 7908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7909
d2dff872
CW
7910 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7911 connector->base.id, drm_get_connector_name(connector),
7912 encoder->base.id, drm_get_encoder_name(encoder));
7913
8261b191 7914 if (old->load_detect_temp) {
fc303101
DV
7915 to_intel_connector(connector)->new_encoder = NULL;
7916 intel_encoder->new_crtc = NULL;
412b61d8
VS
7917 intel_crtc->new_enabled = false;
7918 intel_crtc->new_config = NULL;
fc303101 7919 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7920
36206361
DV
7921 if (old->release_fb) {
7922 drm_framebuffer_unregister_private(old->release_fb);
7923 drm_framebuffer_unreference(old->release_fb);
7924 }
d2dff872 7925
67c96400 7926 mutex_unlock(&crtc->mutex);
0622a53c 7927 return;
79e53945
JB
7928 }
7929
c751ce4f 7930 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7931 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7932 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7933
7934 mutex_unlock(&crtc->mutex);
79e53945
JB
7935}
7936
da4a1efa
VS
7937static int i9xx_pll_refclk(struct drm_device *dev,
7938 const struct intel_crtc_config *pipe_config)
7939{
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941 u32 dpll = pipe_config->dpll_hw_state.dpll;
7942
7943 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7944 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7945 else if (HAS_PCH_SPLIT(dev))
7946 return 120000;
7947 else if (!IS_GEN2(dev))
7948 return 96000;
7949 else
7950 return 48000;
7951}
7952
79e53945 7953/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7954static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7955 struct intel_crtc_config *pipe_config)
79e53945 7956{
f1f644dc 7957 struct drm_device *dev = crtc->base.dev;
79e53945 7958 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7959 int pipe = pipe_config->cpu_transcoder;
293623f7 7960 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7961 u32 fp;
7962 intel_clock_t clock;
da4a1efa 7963 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7964
7965 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7966 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7967 else
293623f7 7968 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7969
7970 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7971 if (IS_PINEVIEW(dev)) {
7972 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7973 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7974 } else {
7975 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7976 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7977 }
7978
a6c45cf0 7979 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7980 if (IS_PINEVIEW(dev))
7981 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7982 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
7983 else
7984 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
7985 DPLL_FPA01_P1_POST_DIV_SHIFT);
7986
7987 switch (dpll & DPLL_MODE_MASK) {
7988 case DPLLB_MODE_DAC_SERIAL:
7989 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7990 5 : 10;
7991 break;
7992 case DPLLB_MODE_LVDS:
7993 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7994 7 : 14;
7995 break;
7996 default:
28c97730 7997 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 7998 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 7999 return;
79e53945
JB
8000 }
8001
ac58c3f0 8002 if (IS_PINEVIEW(dev))
da4a1efa 8003 pineview_clock(refclk, &clock);
ac58c3f0 8004 else
da4a1efa 8005 i9xx_clock(refclk, &clock);
79e53945 8006 } else {
0fb58223 8007 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8008 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8009
8010 if (is_lvds) {
8011 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8012 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8013
8014 if (lvds & LVDS_CLKB_POWER_UP)
8015 clock.p2 = 7;
8016 else
8017 clock.p2 = 14;
79e53945
JB
8018 } else {
8019 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8020 clock.p1 = 2;
8021 else {
8022 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8023 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8024 }
8025 if (dpll & PLL_P2_DIVIDE_BY_4)
8026 clock.p2 = 4;
8027 else
8028 clock.p2 = 2;
79e53945 8029 }
da4a1efa
VS
8030
8031 i9xx_clock(refclk, &clock);
79e53945
JB
8032 }
8033
18442d08
VS
8034 /*
8035 * This value includes pixel_multiplier. We will use
241bfc38 8036 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8037 * encoder's get_config() function.
8038 */
8039 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8040}
8041
6878da05
VS
8042int intel_dotclock_calculate(int link_freq,
8043 const struct intel_link_m_n *m_n)
f1f644dc 8044{
f1f644dc
JB
8045 /*
8046 * The calculation for the data clock is:
1041a02f 8047 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8048 * But we want to avoid losing precison if possible, so:
1041a02f 8049 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8050 *
8051 * and the link clock is simpler:
1041a02f 8052 * link_clock = (m * link_clock) / n
f1f644dc
JB
8053 */
8054
6878da05
VS
8055 if (!m_n->link_n)
8056 return 0;
f1f644dc 8057
6878da05
VS
8058 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8059}
f1f644dc 8060
18442d08
VS
8061static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8062 struct intel_crtc_config *pipe_config)
6878da05
VS
8063{
8064 struct drm_device *dev = crtc->base.dev;
79e53945 8065
18442d08
VS
8066 /* read out port_clock from the DPLL */
8067 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8068
f1f644dc 8069 /*
18442d08 8070 * This value does not include pixel_multiplier.
241bfc38 8071 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8072 * agree once we know their relationship in the encoder's
8073 * get_config() function.
79e53945 8074 */
241bfc38 8075 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8076 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8077 &pipe_config->fdi_m_n);
79e53945
JB
8078}
8079
8080/** Returns the currently programmed mode of the given pipe. */
8081struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8082 struct drm_crtc *crtc)
8083{
548f245b 8084 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8086 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8087 struct drm_display_mode *mode;
f1f644dc 8088 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8089 int htot = I915_READ(HTOTAL(cpu_transcoder));
8090 int hsync = I915_READ(HSYNC(cpu_transcoder));
8091 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8092 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8093 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8094
8095 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8096 if (!mode)
8097 return NULL;
8098
f1f644dc
JB
8099 /*
8100 * Construct a pipe_config sufficient for getting the clock info
8101 * back out of crtc_clock_get.
8102 *
8103 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8104 * to use a real value here instead.
8105 */
293623f7 8106 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8107 pipe_config.pixel_multiplier = 1;
293623f7
VS
8108 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8109 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8110 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8111 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8112
773ae034 8113 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8114 mode->hdisplay = (htot & 0xffff) + 1;
8115 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8116 mode->hsync_start = (hsync & 0xffff) + 1;
8117 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8118 mode->vdisplay = (vtot & 0xffff) + 1;
8119 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8120 mode->vsync_start = (vsync & 0xffff) + 1;
8121 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8122
8123 drm_mode_set_name(mode);
79e53945
JB
8124
8125 return mode;
8126}
8127
3dec0095 8128static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8129{
8130 struct drm_device *dev = crtc->dev;
8131 drm_i915_private_t *dev_priv = dev->dev_private;
8132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8133 int pipe = intel_crtc->pipe;
dbdc6479
JB
8134 int dpll_reg = DPLL(pipe);
8135 int dpll;
652c393a 8136
bad720ff 8137 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8138 return;
8139
8140 if (!dev_priv->lvds_downclock_avail)
8141 return;
8142
dbdc6479 8143 dpll = I915_READ(dpll_reg);
652c393a 8144 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8145 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8146
8ac5a6d5 8147 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8148
8149 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8150 I915_WRITE(dpll_reg, dpll);
9d0498a2 8151 intel_wait_for_vblank(dev, pipe);
dbdc6479 8152
652c393a
JB
8153 dpll = I915_READ(dpll_reg);
8154 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8155 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8156 }
652c393a
JB
8157}
8158
8159static void intel_decrease_pllclock(struct drm_crtc *crtc)
8160{
8161 struct drm_device *dev = crtc->dev;
8162 drm_i915_private_t *dev_priv = dev->dev_private;
8163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8164
bad720ff 8165 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8166 return;
8167
8168 if (!dev_priv->lvds_downclock_avail)
8169 return;
8170
8171 /*
8172 * Since this is called by a timer, we should never get here in
8173 * the manual case.
8174 */
8175 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8176 int pipe = intel_crtc->pipe;
8177 int dpll_reg = DPLL(pipe);
8178 int dpll;
f6e5b160 8179
44d98a61 8180 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8181
8ac5a6d5 8182 assert_panel_unlocked(dev_priv, pipe);
652c393a 8183
dc257cf1 8184 dpll = I915_READ(dpll_reg);
652c393a
JB
8185 dpll |= DISPLAY_RATE_SELECT_FPA1;
8186 I915_WRITE(dpll_reg, dpll);
9d0498a2 8187 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8188 dpll = I915_READ(dpll_reg);
8189 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8190 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8191 }
8192
8193}
8194
f047e395
CW
8195void intel_mark_busy(struct drm_device *dev)
8196{
c67a470b
PZ
8197 struct drm_i915_private *dev_priv = dev->dev_private;
8198
8199 hsw_package_c8_gpu_busy(dev_priv);
8200 i915_update_gfx_val(dev_priv);
f047e395
CW
8201}
8202
8203void intel_mark_idle(struct drm_device *dev)
652c393a 8204{
c67a470b 8205 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8206 struct drm_crtc *crtc;
652c393a 8207
c67a470b
PZ
8208 hsw_package_c8_gpu_idle(dev_priv);
8209
652c393a
JB
8210 if (!i915_powersave)
8211 return;
8212
652c393a 8213 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8214 if (!crtc->fb)
8215 continue;
8216
725a5b54 8217 intel_decrease_pllclock(crtc);
652c393a 8218 }
b29c19b6
CW
8219
8220 if (dev_priv->info->gen >= 6)
8221 gen6_rps_idle(dev->dev_private);
652c393a
JB
8222}
8223
c65355bb
CW
8224void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8225 struct intel_ring_buffer *ring)
652c393a 8226{
f047e395
CW
8227 struct drm_device *dev = obj->base.dev;
8228 struct drm_crtc *crtc;
652c393a 8229
f047e395 8230 if (!i915_powersave)
acb87dfb
CW
8231 return;
8232
652c393a
JB
8233 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8234 if (!crtc->fb)
8235 continue;
8236
c65355bb
CW
8237 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8238 continue;
8239
8240 intel_increase_pllclock(crtc);
8241 if (ring && intel_fbc_enabled(dev))
8242 ring->fbc_dirty = true;
652c393a
JB
8243 }
8244}
8245
79e53945
JB
8246static void intel_crtc_destroy(struct drm_crtc *crtc)
8247{
8248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8249 struct drm_device *dev = crtc->dev;
8250 struct intel_unpin_work *work;
8251 unsigned long flags;
8252
8253 spin_lock_irqsave(&dev->event_lock, flags);
8254 work = intel_crtc->unpin_work;
8255 intel_crtc->unpin_work = NULL;
8256 spin_unlock_irqrestore(&dev->event_lock, flags);
8257
8258 if (work) {
8259 cancel_work_sync(&work->work);
8260 kfree(work);
8261 }
79e53945 8262
40ccc72b
MK
8263 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8264
79e53945 8265 drm_crtc_cleanup(crtc);
67e77c5a 8266
79e53945
JB
8267 kfree(intel_crtc);
8268}
8269
6b95a207
KH
8270static void intel_unpin_work_fn(struct work_struct *__work)
8271{
8272 struct intel_unpin_work *work =
8273 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8274 struct drm_device *dev = work->crtc->dev;
6b95a207 8275
b4a98e57 8276 mutex_lock(&dev->struct_mutex);
1690e1eb 8277 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8278 drm_gem_object_unreference(&work->pending_flip_obj->base);
8279 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8280
b4a98e57
CW
8281 intel_update_fbc(dev);
8282 mutex_unlock(&dev->struct_mutex);
8283
8284 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8285 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8286
6b95a207
KH
8287 kfree(work);
8288}
8289
1afe3e9d 8290static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8291 struct drm_crtc *crtc)
6b95a207
KH
8292{
8293 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8295 struct intel_unpin_work *work;
6b95a207
KH
8296 unsigned long flags;
8297
8298 /* Ignore early vblank irqs */
8299 if (intel_crtc == NULL)
8300 return;
8301
8302 spin_lock_irqsave(&dev->event_lock, flags);
8303 work = intel_crtc->unpin_work;
e7d841ca
CW
8304
8305 /* Ensure we don't miss a work->pending update ... */
8306 smp_rmb();
8307
8308 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8309 spin_unlock_irqrestore(&dev->event_lock, flags);
8310 return;
8311 }
8312
e7d841ca
CW
8313 /* and that the unpin work is consistent wrt ->pending. */
8314 smp_rmb();
8315
6b95a207 8316 intel_crtc->unpin_work = NULL;
6b95a207 8317
45a066eb
RC
8318 if (work->event)
8319 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8320
0af7e4df
MK
8321 drm_vblank_put(dev, intel_crtc->pipe);
8322
6b95a207
KH
8323 spin_unlock_irqrestore(&dev->event_lock, flags);
8324
2c10d571 8325 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8326
8327 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8328
8329 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8330}
8331
1afe3e9d
JB
8332void intel_finish_page_flip(struct drm_device *dev, int pipe)
8333{
8334 drm_i915_private_t *dev_priv = dev->dev_private;
8335 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8336
49b14a5c 8337 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8338}
8339
8340void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8341{
8342 drm_i915_private_t *dev_priv = dev->dev_private;
8343 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8344
49b14a5c 8345 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8346}
8347
6b95a207
KH
8348void intel_prepare_page_flip(struct drm_device *dev, int plane)
8349{
8350 drm_i915_private_t *dev_priv = dev->dev_private;
8351 struct intel_crtc *intel_crtc =
8352 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8353 unsigned long flags;
8354
e7d841ca
CW
8355 /* NB: An MMIO update of the plane base pointer will also
8356 * generate a page-flip completion irq, i.e. every modeset
8357 * is also accompanied by a spurious intel_prepare_page_flip().
8358 */
6b95a207 8359 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8360 if (intel_crtc->unpin_work)
8361 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8362 spin_unlock_irqrestore(&dev->event_lock, flags);
8363}
8364
e7d841ca
CW
8365inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8366{
8367 /* Ensure that the work item is consistent when activating it ... */
8368 smp_wmb();
8369 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8370 /* and that it is marked active as soon as the irq could fire. */
8371 smp_wmb();
8372}
8373
8c9f3aaf
JB
8374static int intel_gen2_queue_flip(struct drm_device *dev,
8375 struct drm_crtc *crtc,
8376 struct drm_framebuffer *fb,
ed8d1975
KP
8377 struct drm_i915_gem_object *obj,
8378 uint32_t flags)
8c9f3aaf
JB
8379{
8380 struct drm_i915_private *dev_priv = dev->dev_private;
8381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8382 u32 flip_mask;
6d90c952 8383 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8384 int ret;
8385
6d90c952 8386 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8387 if (ret)
83d4092b 8388 goto err;
8c9f3aaf 8389
6d90c952 8390 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8391 if (ret)
83d4092b 8392 goto err_unpin;
8c9f3aaf
JB
8393
8394 /* Can't queue multiple flips, so wait for the previous
8395 * one to finish before executing the next.
8396 */
8397 if (intel_crtc->plane)
8398 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8399 else
8400 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8401 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8402 intel_ring_emit(ring, MI_NOOP);
8403 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8404 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8405 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8406 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8407 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8408
8409 intel_mark_page_flip_active(intel_crtc);
09246732 8410 __intel_ring_advance(ring);
83d4092b
CW
8411 return 0;
8412
8413err_unpin:
8414 intel_unpin_fb_obj(obj);
8415err:
8c9f3aaf
JB
8416 return ret;
8417}
8418
8419static int intel_gen3_queue_flip(struct drm_device *dev,
8420 struct drm_crtc *crtc,
8421 struct drm_framebuffer *fb,
ed8d1975
KP
8422 struct drm_i915_gem_object *obj,
8423 uint32_t flags)
8c9f3aaf
JB
8424{
8425 struct drm_i915_private *dev_priv = dev->dev_private;
8426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8427 u32 flip_mask;
6d90c952 8428 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8429 int ret;
8430
6d90c952 8431 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8432 if (ret)
83d4092b 8433 goto err;
8c9f3aaf 8434
6d90c952 8435 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8436 if (ret)
83d4092b 8437 goto err_unpin;
8c9f3aaf
JB
8438
8439 if (intel_crtc->plane)
8440 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8441 else
8442 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8443 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8444 intel_ring_emit(ring, MI_NOOP);
8445 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8446 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8447 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8448 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8449 intel_ring_emit(ring, MI_NOOP);
8450
e7d841ca 8451 intel_mark_page_flip_active(intel_crtc);
09246732 8452 __intel_ring_advance(ring);
83d4092b
CW
8453 return 0;
8454
8455err_unpin:
8456 intel_unpin_fb_obj(obj);
8457err:
8c9f3aaf
JB
8458 return ret;
8459}
8460
8461static int intel_gen4_queue_flip(struct drm_device *dev,
8462 struct drm_crtc *crtc,
8463 struct drm_framebuffer *fb,
ed8d1975
KP
8464 struct drm_i915_gem_object *obj,
8465 uint32_t flags)
8c9f3aaf
JB
8466{
8467 struct drm_i915_private *dev_priv = dev->dev_private;
8468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8469 uint32_t pf, pipesrc;
6d90c952 8470 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8471 int ret;
8472
6d90c952 8473 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8474 if (ret)
83d4092b 8475 goto err;
8c9f3aaf 8476
6d90c952 8477 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8478 if (ret)
83d4092b 8479 goto err_unpin;
8c9f3aaf
JB
8480
8481 /* i965+ uses the linear or tiled offsets from the
8482 * Display Registers (which do not change across a page-flip)
8483 * so we need only reprogram the base address.
8484 */
6d90c952
DV
8485 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8486 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8487 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8488 intel_ring_emit(ring,
f343c5f6 8489 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8490 obj->tiling_mode);
8c9f3aaf
JB
8491
8492 /* XXX Enabling the panel-fitter across page-flip is so far
8493 * untested on non-native modes, so ignore it for now.
8494 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8495 */
8496 pf = 0;
8497 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8498 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8499
8500 intel_mark_page_flip_active(intel_crtc);
09246732 8501 __intel_ring_advance(ring);
83d4092b
CW
8502 return 0;
8503
8504err_unpin:
8505 intel_unpin_fb_obj(obj);
8506err:
8c9f3aaf
JB
8507 return ret;
8508}
8509
8510static int intel_gen6_queue_flip(struct drm_device *dev,
8511 struct drm_crtc *crtc,
8512 struct drm_framebuffer *fb,
ed8d1975
KP
8513 struct drm_i915_gem_object *obj,
8514 uint32_t flags)
8c9f3aaf
JB
8515{
8516 struct drm_i915_private *dev_priv = dev->dev_private;
8517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8518 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8519 uint32_t pf, pipesrc;
8520 int ret;
8521
6d90c952 8522 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8523 if (ret)
83d4092b 8524 goto err;
8c9f3aaf 8525
6d90c952 8526 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8527 if (ret)
83d4092b 8528 goto err_unpin;
8c9f3aaf 8529
6d90c952
DV
8530 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8531 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8532 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8533 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8534
dc257cf1
DV
8535 /* Contrary to the suggestions in the documentation,
8536 * "Enable Panel Fitter" does not seem to be required when page
8537 * flipping with a non-native mode, and worse causes a normal
8538 * modeset to fail.
8539 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8540 */
8541 pf = 0;
8c9f3aaf 8542 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8543 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8544
8545 intel_mark_page_flip_active(intel_crtc);
09246732 8546 __intel_ring_advance(ring);
83d4092b
CW
8547 return 0;
8548
8549err_unpin:
8550 intel_unpin_fb_obj(obj);
8551err:
8c9f3aaf
JB
8552 return ret;
8553}
8554
7c9017e5
JB
8555static int intel_gen7_queue_flip(struct drm_device *dev,
8556 struct drm_crtc *crtc,
8557 struct drm_framebuffer *fb,
ed8d1975
KP
8558 struct drm_i915_gem_object *obj,
8559 uint32_t flags)
7c9017e5
JB
8560{
8561 struct drm_i915_private *dev_priv = dev->dev_private;
8562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8563 struct intel_ring_buffer *ring;
cb05d8de 8564 uint32_t plane_bit = 0;
ffe74d75
CW
8565 int len, ret;
8566
8567 ring = obj->ring;
1c5fd085 8568 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8569 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8570
8571 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8572 if (ret)
83d4092b 8573 goto err;
7c9017e5 8574
cb05d8de
DV
8575 switch(intel_crtc->plane) {
8576 case PLANE_A:
8577 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8578 break;
8579 case PLANE_B:
8580 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8581 break;
8582 case PLANE_C:
8583 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8584 break;
8585 default:
8586 WARN_ONCE(1, "unknown plane in flip command\n");
8587 ret = -ENODEV;
ab3951eb 8588 goto err_unpin;
cb05d8de
DV
8589 }
8590
ffe74d75
CW
8591 len = 4;
8592 if (ring->id == RCS)
8593 len += 6;
8594
8595 ret = intel_ring_begin(ring, len);
7c9017e5 8596 if (ret)
83d4092b 8597 goto err_unpin;
7c9017e5 8598
ffe74d75
CW
8599 /* Unmask the flip-done completion message. Note that the bspec says that
8600 * we should do this for both the BCS and RCS, and that we must not unmask
8601 * more than one flip event at any time (or ensure that one flip message
8602 * can be sent by waiting for flip-done prior to queueing new flips).
8603 * Experimentation says that BCS works despite DERRMR masking all
8604 * flip-done completion events and that unmasking all planes at once
8605 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8606 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8607 */
8608 if (ring->id == RCS) {
8609 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8610 intel_ring_emit(ring, DERRMR);
8611 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8612 DERRMR_PIPEB_PRI_FLIP_DONE |
8613 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8614 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8615 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8616 intel_ring_emit(ring, DERRMR);
8617 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8618 }
8619
cb05d8de 8620 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8621 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8622 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8623 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8624
8625 intel_mark_page_flip_active(intel_crtc);
09246732 8626 __intel_ring_advance(ring);
83d4092b
CW
8627 return 0;
8628
8629err_unpin:
8630 intel_unpin_fb_obj(obj);
8631err:
7c9017e5
JB
8632 return ret;
8633}
8634
8c9f3aaf
JB
8635static int intel_default_queue_flip(struct drm_device *dev,
8636 struct drm_crtc *crtc,
8637 struct drm_framebuffer *fb,
ed8d1975
KP
8638 struct drm_i915_gem_object *obj,
8639 uint32_t flags)
8c9f3aaf
JB
8640{
8641 return -ENODEV;
8642}
8643
6b95a207
KH
8644static int intel_crtc_page_flip(struct drm_crtc *crtc,
8645 struct drm_framebuffer *fb,
ed8d1975
KP
8646 struct drm_pending_vblank_event *event,
8647 uint32_t page_flip_flags)
6b95a207
KH
8648{
8649 struct drm_device *dev = crtc->dev;
8650 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8651 struct drm_framebuffer *old_fb = crtc->fb;
8652 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8654 struct intel_unpin_work *work;
8c9f3aaf 8655 unsigned long flags;
52e68630 8656 int ret;
6b95a207 8657
e6a595d2
VS
8658 /* Can't change pixel format via MI display flips. */
8659 if (fb->pixel_format != crtc->fb->pixel_format)
8660 return -EINVAL;
8661
8662 /*
8663 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8664 * Note that pitch changes could also affect these register.
8665 */
8666 if (INTEL_INFO(dev)->gen > 3 &&
8667 (fb->offsets[0] != crtc->fb->offsets[0] ||
8668 fb->pitches[0] != crtc->fb->pitches[0]))
8669 return -EINVAL;
8670
b14c5679 8671 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8672 if (work == NULL)
8673 return -ENOMEM;
8674
6b95a207 8675 work->event = event;
b4a98e57 8676 work->crtc = crtc;
4a35f83b 8677 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8678 INIT_WORK(&work->work, intel_unpin_work_fn);
8679
7317c75e
JB
8680 ret = drm_vblank_get(dev, intel_crtc->pipe);
8681 if (ret)
8682 goto free_work;
8683
6b95a207
KH
8684 /* We borrow the event spin lock for protecting unpin_work */
8685 spin_lock_irqsave(&dev->event_lock, flags);
8686 if (intel_crtc->unpin_work) {
8687 spin_unlock_irqrestore(&dev->event_lock, flags);
8688 kfree(work);
7317c75e 8689 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8690
8691 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8692 return -EBUSY;
8693 }
8694 intel_crtc->unpin_work = work;
8695 spin_unlock_irqrestore(&dev->event_lock, flags);
8696
b4a98e57
CW
8697 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8698 flush_workqueue(dev_priv->wq);
8699
79158103
CW
8700 ret = i915_mutex_lock_interruptible(dev);
8701 if (ret)
8702 goto cleanup;
6b95a207 8703
75dfca80 8704 /* Reference the objects for the scheduled work. */
05394f39
CW
8705 drm_gem_object_reference(&work->old_fb_obj->base);
8706 drm_gem_object_reference(&obj->base);
6b95a207
KH
8707
8708 crtc->fb = fb;
96b099fd 8709
e1f99ce6 8710 work->pending_flip_obj = obj;
e1f99ce6 8711
4e5359cd
SF
8712 work->enable_stall_check = true;
8713
b4a98e57 8714 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8715 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8716
ed8d1975 8717 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8718 if (ret)
8719 goto cleanup_pending;
6b95a207 8720
7782de3b 8721 intel_disable_fbc(dev);
c65355bb 8722 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8723 mutex_unlock(&dev->struct_mutex);
8724
e5510fac
JB
8725 trace_i915_flip_request(intel_crtc->plane, obj);
8726
6b95a207 8727 return 0;
96b099fd 8728
8c9f3aaf 8729cleanup_pending:
b4a98e57 8730 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8731 crtc->fb = old_fb;
05394f39
CW
8732 drm_gem_object_unreference(&work->old_fb_obj->base);
8733 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8734 mutex_unlock(&dev->struct_mutex);
8735
79158103 8736cleanup:
96b099fd
CW
8737 spin_lock_irqsave(&dev->event_lock, flags);
8738 intel_crtc->unpin_work = NULL;
8739 spin_unlock_irqrestore(&dev->event_lock, flags);
8740
7317c75e
JB
8741 drm_vblank_put(dev, intel_crtc->pipe);
8742free_work:
96b099fd
CW
8743 kfree(work);
8744
8745 return ret;
6b95a207
KH
8746}
8747
f6e5b160 8748static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8749 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8750 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8751};
8752
50f56119
DV
8753static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8754 struct drm_crtc *crtc)
8755{
8756 struct drm_device *dev;
8757 struct drm_crtc *tmp;
8758 int crtc_mask = 1;
47f1c6c9 8759
50f56119 8760 WARN(!crtc, "checking null crtc?\n");
47f1c6c9 8761
50f56119 8762 dev = crtc->dev;
47f1c6c9 8763
50f56119
DV
8764 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8765 if (tmp == crtc)
8766 break;
8767 crtc_mask <<= 1;
8768 }
47f1c6c9 8769
50f56119
DV
8770 if (encoder->possible_crtcs & crtc_mask)
8771 return true;
8772 return false;
47f1c6c9 8773}
79e53945 8774
9a935856
DV
8775/**
8776 * intel_modeset_update_staged_output_state
8777 *
8778 * Updates the staged output configuration state, e.g. after we've read out the
8779 * current hw state.
8780 */
8781static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8782{
7668851f 8783 struct intel_crtc *crtc;
9a935856
DV
8784 struct intel_encoder *encoder;
8785 struct intel_connector *connector;
f6e5b160 8786
9a935856
DV
8787 list_for_each_entry(connector, &dev->mode_config.connector_list,
8788 base.head) {
8789 connector->new_encoder =
8790 to_intel_encoder(connector->base.encoder);
8791 }
f6e5b160 8792
9a935856
DV
8793 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8794 base.head) {
8795 encoder->new_crtc =
8796 to_intel_crtc(encoder->base.crtc);
8797 }
7668851f
VS
8798
8799 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8800 base.head) {
8801 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
8802
8803 if (crtc->new_enabled)
8804 crtc->new_config = &crtc->config;
8805 else
8806 crtc->new_config = NULL;
7668851f 8807 }
f6e5b160
CW
8808}
8809
9a935856
DV
8810/**
8811 * intel_modeset_commit_output_state
8812 *
8813 * This function copies the stage display pipe configuration to the real one.
8814 */
8815static void intel_modeset_commit_output_state(struct drm_device *dev)
8816{
7668851f 8817 struct intel_crtc *crtc;
9a935856
DV
8818 struct intel_encoder *encoder;
8819 struct intel_connector *connector;
f6e5b160 8820
9a935856
DV
8821 list_for_each_entry(connector, &dev->mode_config.connector_list,
8822 base.head) {
8823 connector->base.encoder = &connector->new_encoder->base;
8824 }
f6e5b160 8825
9a935856
DV
8826 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8827 base.head) {
8828 encoder->base.crtc = &encoder->new_crtc->base;
8829 }
7668851f
VS
8830
8831 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8832 base.head) {
8833 crtc->base.enabled = crtc->new_enabled;
8834 }
9a935856
DV
8835}
8836
050f7aeb
DV
8837static void
8838connected_sink_compute_bpp(struct intel_connector * connector,
8839 struct intel_crtc_config *pipe_config)
8840{
8841 int bpp = pipe_config->pipe_bpp;
8842
8843 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8844 connector->base.base.id,
8845 drm_get_connector_name(&connector->base));
8846
8847 /* Don't use an invalid EDID bpc value */
8848 if (connector->base.display_info.bpc &&
8849 connector->base.display_info.bpc * 3 < bpp) {
8850 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8851 bpp, connector->base.display_info.bpc*3);
8852 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8853 }
8854
8855 /* Clamp bpp to 8 on screens without EDID 1.4 */
8856 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8857 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8858 bpp);
8859 pipe_config->pipe_bpp = 24;
8860 }
8861}
8862
4e53c2e0 8863static int
050f7aeb
DV
8864compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8865 struct drm_framebuffer *fb,
8866 struct intel_crtc_config *pipe_config)
4e53c2e0 8867{
050f7aeb
DV
8868 struct drm_device *dev = crtc->base.dev;
8869 struct intel_connector *connector;
4e53c2e0
DV
8870 int bpp;
8871
d42264b1
DV
8872 switch (fb->pixel_format) {
8873 case DRM_FORMAT_C8:
4e53c2e0
DV
8874 bpp = 8*3; /* since we go through a colormap */
8875 break;
d42264b1
DV
8876 case DRM_FORMAT_XRGB1555:
8877 case DRM_FORMAT_ARGB1555:
8878 /* checked in intel_framebuffer_init already */
8879 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8880 return -EINVAL;
8881 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8882 bpp = 6*3; /* min is 18bpp */
8883 break;
d42264b1
DV
8884 case DRM_FORMAT_XBGR8888:
8885 case DRM_FORMAT_ABGR8888:
8886 /* checked in intel_framebuffer_init already */
8887 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8888 return -EINVAL;
8889 case DRM_FORMAT_XRGB8888:
8890 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8891 bpp = 8*3;
8892 break;
d42264b1
DV
8893 case DRM_FORMAT_XRGB2101010:
8894 case DRM_FORMAT_ARGB2101010:
8895 case DRM_FORMAT_XBGR2101010:
8896 case DRM_FORMAT_ABGR2101010:
8897 /* checked in intel_framebuffer_init already */
8898 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8899 return -EINVAL;
4e53c2e0
DV
8900 bpp = 10*3;
8901 break;
baba133a 8902 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8903 default:
8904 DRM_DEBUG_KMS("unsupported depth\n");
8905 return -EINVAL;
8906 }
8907
4e53c2e0
DV
8908 pipe_config->pipe_bpp = bpp;
8909
8910 /* Clamp display bpp to EDID value */
8911 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8912 base.head) {
1b829e05
DV
8913 if (!connector->new_encoder ||
8914 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8915 continue;
8916
050f7aeb 8917 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8918 }
8919
8920 return bpp;
8921}
8922
644db711
DV
8923static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8924{
8925 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8926 "type: 0x%x flags: 0x%x\n",
1342830c 8927 mode->crtc_clock,
644db711
DV
8928 mode->crtc_hdisplay, mode->crtc_hsync_start,
8929 mode->crtc_hsync_end, mode->crtc_htotal,
8930 mode->crtc_vdisplay, mode->crtc_vsync_start,
8931 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8932}
8933
c0b03411
DV
8934static void intel_dump_pipe_config(struct intel_crtc *crtc,
8935 struct intel_crtc_config *pipe_config,
8936 const char *context)
8937{
8938 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8939 context, pipe_name(crtc->pipe));
8940
8941 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8942 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8943 pipe_config->pipe_bpp, pipe_config->dither);
8944 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8945 pipe_config->has_pch_encoder,
8946 pipe_config->fdi_lanes,
8947 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8948 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8949 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8950 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8951 pipe_config->has_dp_encoder,
8952 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8953 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8954 pipe_config->dp_m_n.tu);
c0b03411
DV
8955 DRM_DEBUG_KMS("requested mode:\n");
8956 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8957 DRM_DEBUG_KMS("adjusted mode:\n");
8958 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8959 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8960 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8961 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8962 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8963 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8964 pipe_config->gmch_pfit.control,
8965 pipe_config->gmch_pfit.pgm_ratios,
8966 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8967 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8968 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8969 pipe_config->pch_pfit.size,
8970 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8971 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8972 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8973}
8974
accfc0c5
DV
8975static bool check_encoder_cloning(struct drm_crtc *crtc)
8976{
8977 int num_encoders = 0;
8978 bool uncloneable_encoders = false;
8979 struct intel_encoder *encoder;
8980
8981 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8982 base.head) {
8983 if (&encoder->new_crtc->base != crtc)
8984 continue;
8985
8986 num_encoders++;
8987 if (!encoder->cloneable)
8988 uncloneable_encoders = true;
8989 }
8990
8991 return !(num_encoders > 1 && uncloneable_encoders);
8992}
8993
b8cecdf5
DV
8994static struct intel_crtc_config *
8995intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 8996 struct drm_framebuffer *fb,
b8cecdf5 8997 struct drm_display_mode *mode)
ee7b9f93 8998{
7758a113 8999 struct drm_device *dev = crtc->dev;
7758a113 9000 struct intel_encoder *encoder;
b8cecdf5 9001 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9002 int plane_bpp, ret = -EINVAL;
9003 bool retry = true;
ee7b9f93 9004
accfc0c5
DV
9005 if (!check_encoder_cloning(crtc)) {
9006 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9007 return ERR_PTR(-EINVAL);
9008 }
9009
b8cecdf5
DV
9010 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9011 if (!pipe_config)
7758a113
DV
9012 return ERR_PTR(-ENOMEM);
9013
b8cecdf5
DV
9014 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9015 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9016
e143a21c
DV
9017 pipe_config->cpu_transcoder =
9018 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9019 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9020
2960bc9c
ID
9021 /*
9022 * Sanitize sync polarity flags based on requested ones. If neither
9023 * positive or negative polarity is requested, treat this as meaning
9024 * negative polarity.
9025 */
9026 if (!(pipe_config->adjusted_mode.flags &
9027 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9028 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9029
9030 if (!(pipe_config->adjusted_mode.flags &
9031 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9032 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9033
050f7aeb
DV
9034 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9035 * plane pixel format and any sink constraints into account. Returns the
9036 * source plane bpp so that dithering can be selected on mismatches
9037 * after encoders and crtc also have had their say. */
9038 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9039 fb, pipe_config);
4e53c2e0
DV
9040 if (plane_bpp < 0)
9041 goto fail;
9042
e41a56be
VS
9043 /*
9044 * Determine the real pipe dimensions. Note that stereo modes can
9045 * increase the actual pipe size due to the frame doubling and
9046 * insertion of additional space for blanks between the frame. This
9047 * is stored in the crtc timings. We use the requested mode to do this
9048 * computation to clearly distinguish it from the adjusted mode, which
9049 * can be changed by the connectors in the below retry loop.
9050 */
9051 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9052 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9053 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9054
e29c22c0 9055encoder_retry:
ef1b460d 9056 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9057 pipe_config->port_clock = 0;
ef1b460d 9058 pipe_config->pixel_multiplier = 1;
ff9a6750 9059
135c81b8 9060 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9061 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9062
7758a113
DV
9063 /* Pass our mode to the connectors and the CRTC to give them a chance to
9064 * adjust it according to limitations or connector properties, and also
9065 * a chance to reject the mode entirely.
47f1c6c9 9066 */
7758a113
DV
9067 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9068 base.head) {
47f1c6c9 9069
7758a113
DV
9070 if (&encoder->new_crtc->base != crtc)
9071 continue;
7ae89233 9072
efea6e8e
DV
9073 if (!(encoder->compute_config(encoder, pipe_config))) {
9074 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9075 goto fail;
9076 }
ee7b9f93 9077 }
47f1c6c9 9078
ff9a6750
DV
9079 /* Set default port clock if not overwritten by the encoder. Needs to be
9080 * done afterwards in case the encoder adjusts the mode. */
9081 if (!pipe_config->port_clock)
241bfc38
DL
9082 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9083 * pipe_config->pixel_multiplier;
ff9a6750 9084
a43f6e0f 9085 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9086 if (ret < 0) {
7758a113
DV
9087 DRM_DEBUG_KMS("CRTC fixup failed\n");
9088 goto fail;
ee7b9f93 9089 }
e29c22c0
DV
9090
9091 if (ret == RETRY) {
9092 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9093 ret = -EINVAL;
9094 goto fail;
9095 }
9096
9097 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9098 retry = false;
9099 goto encoder_retry;
9100 }
9101
4e53c2e0
DV
9102 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9103 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9104 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9105
b8cecdf5 9106 return pipe_config;
7758a113 9107fail:
b8cecdf5 9108 kfree(pipe_config);
e29c22c0 9109 return ERR_PTR(ret);
ee7b9f93 9110}
47f1c6c9 9111
e2e1ed41
DV
9112/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9113 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9114static void
9115intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9116 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9117{
9118 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9119 struct drm_device *dev = crtc->dev;
9120 struct intel_encoder *encoder;
9121 struct intel_connector *connector;
9122 struct drm_crtc *tmp_crtc;
79e53945 9123
e2e1ed41 9124 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9125
e2e1ed41
DV
9126 /* Check which crtcs have changed outputs connected to them, these need
9127 * to be part of the prepare_pipes mask. We don't (yet) support global
9128 * modeset across multiple crtcs, so modeset_pipes will only have one
9129 * bit set at most. */
9130 list_for_each_entry(connector, &dev->mode_config.connector_list,
9131 base.head) {
9132 if (connector->base.encoder == &connector->new_encoder->base)
9133 continue;
79e53945 9134
e2e1ed41
DV
9135 if (connector->base.encoder) {
9136 tmp_crtc = connector->base.encoder->crtc;
9137
9138 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9139 }
9140
9141 if (connector->new_encoder)
9142 *prepare_pipes |=
9143 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9144 }
9145
e2e1ed41
DV
9146 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9147 base.head) {
9148 if (encoder->base.crtc == &encoder->new_crtc->base)
9149 continue;
9150
9151 if (encoder->base.crtc) {
9152 tmp_crtc = encoder->base.crtc;
9153
9154 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9155 }
9156
9157 if (encoder->new_crtc)
9158 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9159 }
9160
7668851f 9161 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9162 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9163 base.head) {
7668851f 9164 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9165 continue;
7e7d76c3 9166
7668851f 9167 if (!intel_crtc->new_enabled)
e2e1ed41 9168 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9169 else
9170 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9171 }
9172
e2e1ed41
DV
9173
9174 /* set_mode is also used to update properties on life display pipes. */
9175 intel_crtc = to_intel_crtc(crtc);
7668851f 9176 if (intel_crtc->new_enabled)
e2e1ed41
DV
9177 *prepare_pipes |= 1 << intel_crtc->pipe;
9178
b6c5164d
DV
9179 /*
9180 * For simplicity do a full modeset on any pipe where the output routing
9181 * changed. We could be more clever, but that would require us to be
9182 * more careful with calling the relevant encoder->mode_set functions.
9183 */
e2e1ed41
DV
9184 if (*prepare_pipes)
9185 *modeset_pipes = *prepare_pipes;
9186
9187 /* ... and mask these out. */
9188 *modeset_pipes &= ~(*disable_pipes);
9189 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9190
9191 /*
9192 * HACK: We don't (yet) fully support global modesets. intel_set_config
9193 * obies this rule, but the modeset restore mode of
9194 * intel_modeset_setup_hw_state does not.
9195 */
9196 *modeset_pipes &= 1 << intel_crtc->pipe;
9197 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9198
9199 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9200 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9201}
79e53945 9202
ea9d758d 9203static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9204{
ea9d758d 9205 struct drm_encoder *encoder;
f6e5b160 9206 struct drm_device *dev = crtc->dev;
f6e5b160 9207
ea9d758d
DV
9208 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9209 if (encoder->crtc == crtc)
9210 return true;
9211
9212 return false;
9213}
9214
9215static void
9216intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9217{
9218 struct intel_encoder *intel_encoder;
9219 struct intel_crtc *intel_crtc;
9220 struct drm_connector *connector;
9221
9222 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9223 base.head) {
9224 if (!intel_encoder->base.crtc)
9225 continue;
9226
9227 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9228
9229 if (prepare_pipes & (1 << intel_crtc->pipe))
9230 intel_encoder->connectors_active = false;
9231 }
9232
9233 intel_modeset_commit_output_state(dev);
9234
7668851f 9235 /* Double check state. */
ea9d758d
DV
9236 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9237 base.head) {
7668851f 9238 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9239 WARN_ON(intel_crtc->new_config &&
9240 intel_crtc->new_config != &intel_crtc->config);
9241 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9242 }
9243
9244 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9245 if (!connector->encoder || !connector->encoder->crtc)
9246 continue;
9247
9248 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9249
9250 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9251 struct drm_property *dpms_property =
9252 dev->mode_config.dpms_property;
9253
ea9d758d 9254 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9255 drm_object_property_set_value(&connector->base,
68d34720
DV
9256 dpms_property,
9257 DRM_MODE_DPMS_ON);
ea9d758d
DV
9258
9259 intel_encoder = to_intel_encoder(connector->encoder);
9260 intel_encoder->connectors_active = true;
9261 }
9262 }
9263
9264}
9265
3bd26263 9266static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9267{
3bd26263 9268 int diff;
f1f644dc
JB
9269
9270 if (clock1 == clock2)
9271 return true;
9272
9273 if (!clock1 || !clock2)
9274 return false;
9275
9276 diff = abs(clock1 - clock2);
9277
9278 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9279 return true;
9280
9281 return false;
9282}
9283
25c5b266
DV
9284#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9285 list_for_each_entry((intel_crtc), \
9286 &(dev)->mode_config.crtc_list, \
9287 base.head) \
0973f18f 9288 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9289
0e8ffe1b 9290static bool
2fa2fe9a
DV
9291intel_pipe_config_compare(struct drm_device *dev,
9292 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9293 struct intel_crtc_config *pipe_config)
9294{
66e985c0
DV
9295#define PIPE_CONF_CHECK_X(name) \
9296 if (current_config->name != pipe_config->name) { \
9297 DRM_ERROR("mismatch in " #name " " \
9298 "(expected 0x%08x, found 0x%08x)\n", \
9299 current_config->name, \
9300 pipe_config->name); \
9301 return false; \
9302 }
9303
08a24034
DV
9304#define PIPE_CONF_CHECK_I(name) \
9305 if (current_config->name != pipe_config->name) { \
9306 DRM_ERROR("mismatch in " #name " " \
9307 "(expected %i, found %i)\n", \
9308 current_config->name, \
9309 pipe_config->name); \
9310 return false; \
88adfff1
DV
9311 }
9312
1bd1bd80
DV
9313#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9314 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9315 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9316 "(expected %i, found %i)\n", \
9317 current_config->name & (mask), \
9318 pipe_config->name & (mask)); \
9319 return false; \
9320 }
9321
5e550656
VS
9322#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9323 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9324 DRM_ERROR("mismatch in " #name " " \
9325 "(expected %i, found %i)\n", \
9326 current_config->name, \
9327 pipe_config->name); \
9328 return false; \
9329 }
9330
bb760063
DV
9331#define PIPE_CONF_QUIRK(quirk) \
9332 ((current_config->quirks | pipe_config->quirks) & (quirk))
9333
eccb140b
DV
9334 PIPE_CONF_CHECK_I(cpu_transcoder);
9335
08a24034
DV
9336 PIPE_CONF_CHECK_I(has_pch_encoder);
9337 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9338 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9339 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9340 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9341 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9342 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9343
eb14cb74
VS
9344 PIPE_CONF_CHECK_I(has_dp_encoder);
9345 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9346 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9347 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9348 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9349 PIPE_CONF_CHECK_I(dp_m_n.tu);
9350
1bd1bd80
DV
9351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9357
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9364
c93f54cf 9365 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9366
1bd1bd80
DV
9367 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9368 DRM_MODE_FLAG_INTERLACE);
9369
bb760063
DV
9370 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9371 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9372 DRM_MODE_FLAG_PHSYNC);
9373 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9374 DRM_MODE_FLAG_NHSYNC);
9375 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9376 DRM_MODE_FLAG_PVSYNC);
9377 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9378 DRM_MODE_FLAG_NVSYNC);
9379 }
045ac3b5 9380
37327abd
VS
9381 PIPE_CONF_CHECK_I(pipe_src_w);
9382 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9383
2fa2fe9a
DV
9384 PIPE_CONF_CHECK_I(gmch_pfit.control);
9385 /* pfit ratios are autocomputed by the hw on gen4+ */
9386 if (INTEL_INFO(dev)->gen < 4)
9387 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9388 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9389 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9390 if (current_config->pch_pfit.enabled) {
9391 PIPE_CONF_CHECK_I(pch_pfit.pos);
9392 PIPE_CONF_CHECK_I(pch_pfit.size);
9393 }
2fa2fe9a 9394
e59150dc
JB
9395 /* BDW+ don't expose a synchronous way to read the state */
9396 if (IS_HASWELL(dev))
9397 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9398
282740f7
VS
9399 PIPE_CONF_CHECK_I(double_wide);
9400
c0d43d62 9401 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9402 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9403 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9404 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9405 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9406
42571aef
VS
9407 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9408 PIPE_CONF_CHECK_I(pipe_bpp);
9409
5ae68b41 9410 if (!HAS_DDI(dev)) {
241bfc38 9411 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
d71b8d4a
VS
9412 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9413 }
5e550656 9414
66e985c0 9415#undef PIPE_CONF_CHECK_X
08a24034 9416#undef PIPE_CONF_CHECK_I
1bd1bd80 9417#undef PIPE_CONF_CHECK_FLAGS
5e550656 9418#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9419#undef PIPE_CONF_QUIRK
88adfff1 9420
0e8ffe1b
DV
9421 return true;
9422}
9423
91d1b4bd
DV
9424static void
9425check_connector_state(struct drm_device *dev)
8af6cf88 9426{
8af6cf88
DV
9427 struct intel_connector *connector;
9428
9429 list_for_each_entry(connector, &dev->mode_config.connector_list,
9430 base.head) {
9431 /* This also checks the encoder/connector hw state with the
9432 * ->get_hw_state callbacks. */
9433 intel_connector_check_state(connector);
9434
9435 WARN(&connector->new_encoder->base != connector->base.encoder,
9436 "connector's staged encoder doesn't match current encoder\n");
9437 }
91d1b4bd
DV
9438}
9439
9440static void
9441check_encoder_state(struct drm_device *dev)
9442{
9443 struct intel_encoder *encoder;
9444 struct intel_connector *connector;
8af6cf88
DV
9445
9446 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9447 base.head) {
9448 bool enabled = false;
9449 bool active = false;
9450 enum pipe pipe, tracked_pipe;
9451
9452 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9453 encoder->base.base.id,
9454 drm_get_encoder_name(&encoder->base));
9455
9456 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9457 "encoder's stage crtc doesn't match current crtc\n");
9458 WARN(encoder->connectors_active && !encoder->base.crtc,
9459 "encoder's active_connectors set, but no crtc\n");
9460
9461 list_for_each_entry(connector, &dev->mode_config.connector_list,
9462 base.head) {
9463 if (connector->base.encoder != &encoder->base)
9464 continue;
9465 enabled = true;
9466 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9467 active = true;
9468 }
9469 WARN(!!encoder->base.crtc != enabled,
9470 "encoder's enabled state mismatch "
9471 "(expected %i, found %i)\n",
9472 !!encoder->base.crtc, enabled);
9473 WARN(active && !encoder->base.crtc,
9474 "active encoder with no crtc\n");
9475
9476 WARN(encoder->connectors_active != active,
9477 "encoder's computed active state doesn't match tracked active state "
9478 "(expected %i, found %i)\n", active, encoder->connectors_active);
9479
9480 active = encoder->get_hw_state(encoder, &pipe);
9481 WARN(active != encoder->connectors_active,
9482 "encoder's hw state doesn't match sw tracking "
9483 "(expected %i, found %i)\n",
9484 encoder->connectors_active, active);
9485
9486 if (!encoder->base.crtc)
9487 continue;
9488
9489 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9490 WARN(active && pipe != tracked_pipe,
9491 "active encoder's pipe doesn't match"
9492 "(expected %i, found %i)\n",
9493 tracked_pipe, pipe);
9494
9495 }
91d1b4bd
DV
9496}
9497
9498static void
9499check_crtc_state(struct drm_device *dev)
9500{
9501 drm_i915_private_t *dev_priv = dev->dev_private;
9502 struct intel_crtc *crtc;
9503 struct intel_encoder *encoder;
9504 struct intel_crtc_config pipe_config;
8af6cf88
DV
9505
9506 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9507 base.head) {
9508 bool enabled = false;
9509 bool active = false;
9510
045ac3b5
JB
9511 memset(&pipe_config, 0, sizeof(pipe_config));
9512
8af6cf88
DV
9513 DRM_DEBUG_KMS("[CRTC:%d]\n",
9514 crtc->base.base.id);
9515
9516 WARN(crtc->active && !crtc->base.enabled,
9517 "active crtc, but not enabled in sw tracking\n");
9518
9519 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9520 base.head) {
9521 if (encoder->base.crtc != &crtc->base)
9522 continue;
9523 enabled = true;
9524 if (encoder->connectors_active)
9525 active = true;
9526 }
6c49f241 9527
8af6cf88
DV
9528 WARN(active != crtc->active,
9529 "crtc's computed active state doesn't match tracked active state "
9530 "(expected %i, found %i)\n", active, crtc->active);
9531 WARN(enabled != crtc->base.enabled,
9532 "crtc's computed enabled state doesn't match tracked enabled state "
9533 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9534
0e8ffe1b
DV
9535 active = dev_priv->display.get_pipe_config(crtc,
9536 &pipe_config);
d62cf62a
DV
9537
9538 /* hw state is inconsistent with the pipe A quirk */
9539 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9540 active = crtc->active;
9541
6c49f241
DV
9542 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9543 base.head) {
3eaba51c 9544 enum pipe pipe;
6c49f241
DV
9545 if (encoder->base.crtc != &crtc->base)
9546 continue;
1d37b689 9547 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9548 encoder->get_config(encoder, &pipe_config);
9549 }
9550
0e8ffe1b
DV
9551 WARN(crtc->active != active,
9552 "crtc active state doesn't match with hw state "
9553 "(expected %i, found %i)\n", crtc->active, active);
9554
c0b03411
DV
9555 if (active &&
9556 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9557 WARN(1, "pipe state doesn't match!\n");
9558 intel_dump_pipe_config(crtc, &pipe_config,
9559 "[hw state]");
9560 intel_dump_pipe_config(crtc, &crtc->config,
9561 "[sw state]");
9562 }
8af6cf88
DV
9563 }
9564}
9565
91d1b4bd
DV
9566static void
9567check_shared_dpll_state(struct drm_device *dev)
9568{
9569 drm_i915_private_t *dev_priv = dev->dev_private;
9570 struct intel_crtc *crtc;
9571 struct intel_dpll_hw_state dpll_hw_state;
9572 int i;
5358901f
DV
9573
9574 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9575 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9576 int enabled_crtcs = 0, active_crtcs = 0;
9577 bool active;
9578
9579 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9580
9581 DRM_DEBUG_KMS("%s\n", pll->name);
9582
9583 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9584
9585 WARN(pll->active > pll->refcount,
9586 "more active pll users than references: %i vs %i\n",
9587 pll->active, pll->refcount);
9588 WARN(pll->active && !pll->on,
9589 "pll in active use but not on in sw tracking\n");
35c95375
DV
9590 WARN(pll->on && !pll->active,
9591 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9592 WARN(pll->on != active,
9593 "pll on state mismatch (expected %i, found %i)\n",
9594 pll->on, active);
9595
9596 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9597 base.head) {
9598 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9599 enabled_crtcs++;
9600 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9601 active_crtcs++;
9602 }
9603 WARN(pll->active != active_crtcs,
9604 "pll active crtcs mismatch (expected %i, found %i)\n",
9605 pll->active, active_crtcs);
9606 WARN(pll->refcount != enabled_crtcs,
9607 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9608 pll->refcount, enabled_crtcs);
66e985c0
DV
9609
9610 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9611 sizeof(dpll_hw_state)),
9612 "pll hw state mismatch\n");
5358901f 9613 }
8af6cf88
DV
9614}
9615
91d1b4bd
DV
9616void
9617intel_modeset_check_state(struct drm_device *dev)
9618{
9619 check_connector_state(dev);
9620 check_encoder_state(dev);
9621 check_crtc_state(dev);
9622 check_shared_dpll_state(dev);
9623}
9624
18442d08
VS
9625void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9626 int dotclock)
9627{
9628 /*
9629 * FDI already provided one idea for the dotclock.
9630 * Yell if the encoder disagrees.
9631 */
241bfc38 9632 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9633 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9634 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9635}
9636
f30da187
DV
9637static int __intel_set_mode(struct drm_crtc *crtc,
9638 struct drm_display_mode *mode,
9639 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9640{
9641 struct drm_device *dev = crtc->dev;
dbf2b54e 9642 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9643 struct drm_display_mode *saved_mode;
b8cecdf5 9644 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9645 struct intel_crtc *intel_crtc;
9646 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9647 int ret = 0;
a6778b3c 9648
4b4b9238 9649 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9650 if (!saved_mode)
9651 return -ENOMEM;
a6778b3c 9652
e2e1ed41 9653 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9654 &prepare_pipes, &disable_pipes);
9655
3ac18232 9656 *saved_mode = crtc->mode;
a6778b3c 9657
25c5b266
DV
9658 /* Hack: Because we don't (yet) support global modeset on multiple
9659 * crtcs, we don't keep track of the new mode for more than one crtc.
9660 * Hence simply check whether any bit is set in modeset_pipes in all the
9661 * pieces of code that are not yet converted to deal with mutliple crtcs
9662 * changing their mode at the same time. */
25c5b266 9663 if (modeset_pipes) {
4e53c2e0 9664 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9665 if (IS_ERR(pipe_config)) {
9666 ret = PTR_ERR(pipe_config);
9667 pipe_config = NULL;
9668
3ac18232 9669 goto out;
25c5b266 9670 }
c0b03411
DV
9671 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9672 "[modeset]");
50741abc 9673 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9674 }
a6778b3c 9675
30a970c6
JB
9676 /*
9677 * See if the config requires any additional preparation, e.g.
9678 * to adjust global state with pipes off. We need to do this
9679 * here so we can get the modeset_pipe updated config for the new
9680 * mode set on this crtc. For other crtcs we need to use the
9681 * adjusted_mode bits in the crtc directly.
9682 */
c164f833 9683 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9684 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9685
c164f833
VS
9686 /* may have added more to prepare_pipes than we should */
9687 prepare_pipes &= ~disable_pipes;
9688 }
9689
460da916
DV
9690 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9691 intel_crtc_disable(&intel_crtc->base);
9692
ea9d758d
DV
9693 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9694 if (intel_crtc->base.enabled)
9695 dev_priv->display.crtc_disable(&intel_crtc->base);
9696 }
a6778b3c 9697
6c4c86f5
DV
9698 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9699 * to set it here already despite that we pass it down the callchain.
f6e5b160 9700 */
b8cecdf5 9701 if (modeset_pipes) {
25c5b266 9702 crtc->mode = *mode;
b8cecdf5
DV
9703 /* mode_set/enable/disable functions rely on a correct pipe
9704 * config. */
9705 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9706 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9707
9708 /*
9709 * Calculate and store various constants which
9710 * are later needed by vblank and swap-completion
9711 * timestamping. They are derived from true hwmode.
9712 */
9713 drm_calc_timestamping_constants(crtc,
9714 &pipe_config->adjusted_mode);
b8cecdf5 9715 }
7758a113 9716
ea9d758d
DV
9717 /* Only after disabling all output pipelines that will be changed can we
9718 * update the the output configuration. */
9719 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9720
47fab737
DV
9721 if (dev_priv->display.modeset_global_resources)
9722 dev_priv->display.modeset_global_resources(dev);
9723
a6778b3c
DV
9724 /* Set up the DPLL and any encoders state that needs to adjust or depend
9725 * on the DPLL.
f6e5b160 9726 */
25c5b266 9727 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9728 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9729 x, y, fb);
9730 if (ret)
9731 goto done;
a6778b3c
DV
9732 }
9733
9734 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9735 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9736 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9737
a6778b3c
DV
9738 /* FIXME: add subpixel order */
9739done:
4b4b9238 9740 if (ret && crtc->enabled)
3ac18232 9741 crtc->mode = *saved_mode;
a6778b3c 9742
3ac18232 9743out:
b8cecdf5 9744 kfree(pipe_config);
3ac18232 9745 kfree(saved_mode);
a6778b3c 9746 return ret;
f6e5b160
CW
9747}
9748
e7457a9a
DL
9749static int intel_set_mode(struct drm_crtc *crtc,
9750 struct drm_display_mode *mode,
9751 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9752{
9753 int ret;
9754
9755 ret = __intel_set_mode(crtc, mode, x, y, fb);
9756
9757 if (ret == 0)
9758 intel_modeset_check_state(crtc->dev);
9759
9760 return ret;
9761}
9762
c0c36b94
CW
9763void intel_crtc_restore_mode(struct drm_crtc *crtc)
9764{
9765 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9766}
9767
25c5b266
DV
9768#undef for_each_intel_crtc_masked
9769
d9e55608
DV
9770static void intel_set_config_free(struct intel_set_config *config)
9771{
9772 if (!config)
9773 return;
9774
1aa4b628
DV
9775 kfree(config->save_connector_encoders);
9776 kfree(config->save_encoder_crtcs);
7668851f 9777 kfree(config->save_crtc_enabled);
d9e55608
DV
9778 kfree(config);
9779}
9780
85f9eb71
DV
9781static int intel_set_config_save_state(struct drm_device *dev,
9782 struct intel_set_config *config)
9783{
7668851f 9784 struct drm_crtc *crtc;
85f9eb71
DV
9785 struct drm_encoder *encoder;
9786 struct drm_connector *connector;
9787 int count;
9788
7668851f
VS
9789 config->save_crtc_enabled =
9790 kcalloc(dev->mode_config.num_crtc,
9791 sizeof(bool), GFP_KERNEL);
9792 if (!config->save_crtc_enabled)
9793 return -ENOMEM;
9794
1aa4b628
DV
9795 config->save_encoder_crtcs =
9796 kcalloc(dev->mode_config.num_encoder,
9797 sizeof(struct drm_crtc *), GFP_KERNEL);
9798 if (!config->save_encoder_crtcs)
85f9eb71
DV
9799 return -ENOMEM;
9800
1aa4b628
DV
9801 config->save_connector_encoders =
9802 kcalloc(dev->mode_config.num_connector,
9803 sizeof(struct drm_encoder *), GFP_KERNEL);
9804 if (!config->save_connector_encoders)
85f9eb71
DV
9805 return -ENOMEM;
9806
9807 /* Copy data. Note that driver private data is not affected.
9808 * Should anything bad happen only the expected state is
9809 * restored, not the drivers personal bookkeeping.
9810 */
7668851f
VS
9811 count = 0;
9812 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9813 config->save_crtc_enabled[count++] = crtc->enabled;
9814 }
9815
85f9eb71
DV
9816 count = 0;
9817 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9818 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9819 }
9820
9821 count = 0;
9822 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9823 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9824 }
9825
9826 return 0;
9827}
9828
9829static void intel_set_config_restore_state(struct drm_device *dev,
9830 struct intel_set_config *config)
9831{
7668851f 9832 struct intel_crtc *crtc;
9a935856
DV
9833 struct intel_encoder *encoder;
9834 struct intel_connector *connector;
85f9eb71
DV
9835 int count;
9836
7668851f
VS
9837 count = 0;
9838 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9839 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
9840
9841 if (crtc->new_enabled)
9842 crtc->new_config = &crtc->config;
9843 else
9844 crtc->new_config = NULL;
7668851f
VS
9845 }
9846
85f9eb71 9847 count = 0;
9a935856
DV
9848 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9849 encoder->new_crtc =
9850 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9851 }
9852
9853 count = 0;
9a935856
DV
9854 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9855 connector->new_encoder =
9856 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9857 }
9858}
9859
e3de42b6 9860static bool
2e57f47d 9861is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9862{
9863 int i;
9864
2e57f47d
CW
9865 if (set->num_connectors == 0)
9866 return false;
9867
9868 if (WARN_ON(set->connectors == NULL))
9869 return false;
9870
9871 for (i = 0; i < set->num_connectors; i++)
9872 if (set->connectors[i]->encoder &&
9873 set->connectors[i]->encoder->crtc == set->crtc &&
9874 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9875 return true;
9876
9877 return false;
9878}
9879
5e2b584e
DV
9880static void
9881intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9882 struct intel_set_config *config)
9883{
9884
9885 /* We should be able to check here if the fb has the same properties
9886 * and then just flip_or_move it */
2e57f47d
CW
9887 if (is_crtc_connector_off(set)) {
9888 config->mode_changed = true;
e3de42b6 9889 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9890 /* If we have no fb then treat it as a full mode set */
9891 if (set->crtc->fb == NULL) {
319d9827
JB
9892 struct intel_crtc *intel_crtc =
9893 to_intel_crtc(set->crtc);
9894
9895 if (intel_crtc->active && i915_fastboot) {
9896 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9897 config->fb_changed = true;
9898 } else {
9899 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9900 config->mode_changed = true;
9901 }
5e2b584e
DV
9902 } else if (set->fb == NULL) {
9903 config->mode_changed = true;
72f4901e
DV
9904 } else if (set->fb->pixel_format !=
9905 set->crtc->fb->pixel_format) {
5e2b584e 9906 config->mode_changed = true;
e3de42b6 9907 } else {
5e2b584e 9908 config->fb_changed = true;
e3de42b6 9909 }
5e2b584e
DV
9910 }
9911
835c5873 9912 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9913 config->fb_changed = true;
9914
9915 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9916 DRM_DEBUG_KMS("modes are different, full mode set\n");
9917 drm_mode_debug_printmodeline(&set->crtc->mode);
9918 drm_mode_debug_printmodeline(set->mode);
9919 config->mode_changed = true;
9920 }
a1d95703
CW
9921
9922 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9923 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9924}
9925
2e431051 9926static int
9a935856
DV
9927intel_modeset_stage_output_state(struct drm_device *dev,
9928 struct drm_mode_set *set,
9929 struct intel_set_config *config)
50f56119 9930{
9a935856
DV
9931 struct intel_connector *connector;
9932 struct intel_encoder *encoder;
7668851f 9933 struct intel_crtc *crtc;
f3f08572 9934 int ro;
50f56119 9935
9abdda74 9936 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9937 * of connectors. For paranoia, double-check this. */
9938 WARN_ON(!set->fb && (set->num_connectors != 0));
9939 WARN_ON(set->fb && (set->num_connectors == 0));
9940
9a935856
DV
9941 list_for_each_entry(connector, &dev->mode_config.connector_list,
9942 base.head) {
9943 /* Otherwise traverse passed in connector list and get encoders
9944 * for them. */
50f56119 9945 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9946 if (set->connectors[ro] == &connector->base) {
9947 connector->new_encoder = connector->encoder;
50f56119
DV
9948 break;
9949 }
9950 }
9951
9a935856
DV
9952 /* If we disable the crtc, disable all its connectors. Also, if
9953 * the connector is on the changing crtc but not on the new
9954 * connector list, disable it. */
9955 if ((!set->fb || ro == set->num_connectors) &&
9956 connector->base.encoder &&
9957 connector->base.encoder->crtc == set->crtc) {
9958 connector->new_encoder = NULL;
9959
9960 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9961 connector->base.base.id,
9962 drm_get_connector_name(&connector->base));
9963 }
9964
9965
9966 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9967 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9968 config->mode_changed = true;
50f56119
DV
9969 }
9970 }
9a935856 9971 /* connector->new_encoder is now updated for all connectors. */
50f56119 9972
9a935856 9973 /* Update crtc of enabled connectors. */
9a935856
DV
9974 list_for_each_entry(connector, &dev->mode_config.connector_list,
9975 base.head) {
7668851f
VS
9976 struct drm_crtc *new_crtc;
9977
9a935856 9978 if (!connector->new_encoder)
50f56119
DV
9979 continue;
9980
9a935856 9981 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9982
9983 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9984 if (set->connectors[ro] == &connector->base)
50f56119
DV
9985 new_crtc = set->crtc;
9986 }
9987
9988 /* Make sure the new CRTC will work with the encoder */
9a935856
DV
9989 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9990 new_crtc)) {
5e2b584e 9991 return -EINVAL;
50f56119 9992 }
9a935856
DV
9993 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9994
9995 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9996 connector->base.base.id,
9997 drm_get_connector_name(&connector->base),
9998 new_crtc->base.id);
9999 }
10000
10001 /* Check for any encoders that needs to be disabled. */
10002 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10003 base.head) {
5a65f358 10004 int num_connectors = 0;
9a935856
DV
10005 list_for_each_entry(connector,
10006 &dev->mode_config.connector_list,
10007 base.head) {
10008 if (connector->new_encoder == encoder) {
10009 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10010 num_connectors++;
9a935856
DV
10011 }
10012 }
5a65f358
PZ
10013
10014 if (num_connectors == 0)
10015 encoder->new_crtc = NULL;
10016 else if (num_connectors > 1)
10017 return -EINVAL;
10018
9a935856
DV
10019 /* Only now check for crtc changes so we don't miss encoders
10020 * that will be disabled. */
10021 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10022 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10023 config->mode_changed = true;
50f56119
DV
10024 }
10025 }
9a935856 10026 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10027
7668851f
VS
10028 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10029 base.head) {
10030 crtc->new_enabled = false;
10031
10032 list_for_each_entry(encoder,
10033 &dev->mode_config.encoder_list,
10034 base.head) {
10035 if (encoder->new_crtc == crtc) {
10036 crtc->new_enabled = true;
10037 break;
10038 }
10039 }
10040
10041 if (crtc->new_enabled != crtc->base.enabled) {
10042 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10043 crtc->new_enabled ? "en" : "dis");
10044 config->mode_changed = true;
10045 }
7bd0a8e7
VS
10046
10047 if (crtc->new_enabled)
10048 crtc->new_config = &crtc->config;
10049 else
10050 crtc->new_config = NULL;
7668851f
VS
10051 }
10052
2e431051
DV
10053 return 0;
10054}
10055
7d00a1f5
VS
10056static void disable_crtc_nofb(struct intel_crtc *crtc)
10057{
10058 struct drm_device *dev = crtc->base.dev;
10059 struct intel_encoder *encoder;
10060 struct intel_connector *connector;
10061
10062 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10063 pipe_name(crtc->pipe));
10064
10065 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10066 if (connector->new_encoder &&
10067 connector->new_encoder->new_crtc == crtc)
10068 connector->new_encoder = NULL;
10069 }
10070
10071 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10072 if (encoder->new_crtc == crtc)
10073 encoder->new_crtc = NULL;
10074 }
10075
10076 crtc->new_enabled = false;
7bd0a8e7 10077 crtc->new_config = NULL;
7d00a1f5
VS
10078}
10079
2e431051
DV
10080static int intel_crtc_set_config(struct drm_mode_set *set)
10081{
10082 struct drm_device *dev;
2e431051
DV
10083 struct drm_mode_set save_set;
10084 struct intel_set_config *config;
10085 int ret;
2e431051 10086
8d3e375e
DV
10087 BUG_ON(!set);
10088 BUG_ON(!set->crtc);
10089 BUG_ON(!set->crtc->helper_private);
2e431051 10090
7e53f3a4
DV
10091 /* Enforce sane interface api - has been abused by the fb helper. */
10092 BUG_ON(!set->mode && set->fb);
10093 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10094
2e431051
DV
10095 if (set->fb) {
10096 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10097 set->crtc->base.id, set->fb->base.id,
10098 (int)set->num_connectors, set->x, set->y);
10099 } else {
10100 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10101 }
10102
10103 dev = set->crtc->dev;
10104
10105 ret = -ENOMEM;
10106 config = kzalloc(sizeof(*config), GFP_KERNEL);
10107 if (!config)
10108 goto out_config;
10109
10110 ret = intel_set_config_save_state(dev, config);
10111 if (ret)
10112 goto out_config;
10113
10114 save_set.crtc = set->crtc;
10115 save_set.mode = &set->crtc->mode;
10116 save_set.x = set->crtc->x;
10117 save_set.y = set->crtc->y;
10118 save_set.fb = set->crtc->fb;
10119
10120 /* Compute whether we need a full modeset, only an fb base update or no
10121 * change at all. In the future we might also check whether only the
10122 * mode changed, e.g. for LVDS where we only change the panel fitter in
10123 * such cases. */
10124 intel_set_config_compute_mode_changes(set, config);
10125
9a935856 10126 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10127 if (ret)
10128 goto fail;
10129
5e2b584e 10130 if (config->mode_changed) {
c0c36b94
CW
10131 ret = intel_set_mode(set->crtc, set->mode,
10132 set->x, set->y, set->fb);
5e2b584e 10133 } else if (config->fb_changed) {
4878cae2
VS
10134 intel_crtc_wait_for_pending_flips(set->crtc);
10135
4f660f49 10136 ret = intel_pipe_set_base(set->crtc,
94352cf9 10137 set->x, set->y, set->fb);
7ca51a3a
JB
10138 /*
10139 * In the fastboot case this may be our only check of the
10140 * state after boot. It would be better to only do it on
10141 * the first update, but we don't have a nice way of doing that
10142 * (and really, set_config isn't used much for high freq page
10143 * flipping, so increasing its cost here shouldn't be a big
10144 * deal).
10145 */
10146 if (i915_fastboot && ret == 0)
10147 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10148 }
10149
2d05eae1 10150 if (ret) {
bf67dfeb
DV
10151 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10152 set->crtc->base.id, ret);
50f56119 10153fail:
2d05eae1 10154 intel_set_config_restore_state(dev, config);
50f56119 10155
7d00a1f5
VS
10156 /*
10157 * HACK: if the pipe was on, but we didn't have a framebuffer,
10158 * force the pipe off to avoid oopsing in the modeset code
10159 * due to fb==NULL. This should only happen during boot since
10160 * we don't yet reconstruct the FB from the hardware state.
10161 */
10162 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10163 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10164
2d05eae1
CW
10165 /* Try to restore the config */
10166 if (config->mode_changed &&
10167 intel_set_mode(save_set.crtc, save_set.mode,
10168 save_set.x, save_set.y, save_set.fb))
10169 DRM_ERROR("failed to restore config after modeset failure\n");
10170 }
50f56119 10171
d9e55608
DV
10172out_config:
10173 intel_set_config_free(config);
50f56119
DV
10174 return ret;
10175}
f6e5b160
CW
10176
10177static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10178 .cursor_set = intel_crtc_cursor_set,
10179 .cursor_move = intel_crtc_cursor_move,
10180 .gamma_set = intel_crtc_gamma_set,
50f56119 10181 .set_config = intel_crtc_set_config,
f6e5b160
CW
10182 .destroy = intel_crtc_destroy,
10183 .page_flip = intel_crtc_page_flip,
10184};
10185
79f689aa
PZ
10186static void intel_cpu_pll_init(struct drm_device *dev)
10187{
affa9354 10188 if (HAS_DDI(dev))
79f689aa
PZ
10189 intel_ddi_pll_init(dev);
10190}
10191
5358901f
DV
10192static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10193 struct intel_shared_dpll *pll,
10194 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10195{
5358901f 10196 uint32_t val;
ee7b9f93 10197
5358901f 10198 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10199 hw_state->dpll = val;
10200 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10201 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10202
10203 return val & DPLL_VCO_ENABLE;
10204}
10205
15bdd4cf
DV
10206static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10207 struct intel_shared_dpll *pll)
10208{
10209 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10210 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10211}
10212
e7b903d2
DV
10213static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10214 struct intel_shared_dpll *pll)
10215{
e7b903d2 10216 /* PCH refclock must be enabled first */
89eff4be 10217 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10218
15bdd4cf
DV
10219 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10220
10221 /* Wait for the clocks to stabilize. */
10222 POSTING_READ(PCH_DPLL(pll->id));
10223 udelay(150);
10224
10225 /* The pixel multiplier can only be updated once the
10226 * DPLL is enabled and the clocks are stable.
10227 *
10228 * So write it again.
10229 */
10230 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10231 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10232 udelay(200);
10233}
10234
10235static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10236 struct intel_shared_dpll *pll)
10237{
10238 struct drm_device *dev = dev_priv->dev;
10239 struct intel_crtc *crtc;
e7b903d2
DV
10240
10241 /* Make sure no transcoder isn't still depending on us. */
10242 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10243 if (intel_crtc_to_shared_dpll(crtc) == pll)
10244 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10245 }
10246
15bdd4cf
DV
10247 I915_WRITE(PCH_DPLL(pll->id), 0);
10248 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10249 udelay(200);
10250}
10251
46edb027
DV
10252static char *ibx_pch_dpll_names[] = {
10253 "PCH DPLL A",
10254 "PCH DPLL B",
10255};
10256
7c74ade1 10257static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10258{
e7b903d2 10259 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10260 int i;
10261
7c74ade1 10262 dev_priv->num_shared_dpll = 2;
ee7b9f93 10263
e72f9fbf 10264 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10265 dev_priv->shared_dplls[i].id = i;
10266 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10267 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10268 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10269 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10270 dev_priv->shared_dplls[i].get_hw_state =
10271 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10272 }
10273}
10274
7c74ade1
DV
10275static void intel_shared_dpll_init(struct drm_device *dev)
10276{
e7b903d2 10277 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10278
10279 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10280 ibx_pch_dpll_init(dev);
10281 else
10282 dev_priv->num_shared_dpll = 0;
10283
10284 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10285}
10286
b358d0a6 10287static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10288{
22fd0fab 10289 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10290 struct intel_crtc *intel_crtc;
10291 int i;
10292
955382f3 10293 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10294 if (intel_crtc == NULL)
10295 return;
10296
10297 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10298
10299 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10300 for (i = 0; i < 256; i++) {
10301 intel_crtc->lut_r[i] = i;
10302 intel_crtc->lut_g[i] = i;
10303 intel_crtc->lut_b[i] = i;
10304 }
10305
1f1c2e24
VS
10306 /*
10307 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10308 * is hooked to plane B. Hence we want plane A feeding pipe B.
10309 */
80824003
JB
10310 intel_crtc->pipe = pipe;
10311 intel_crtc->plane = pipe;
3a77c4c4 10312 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10313 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10314 intel_crtc->plane = !pipe;
80824003
JB
10315 }
10316
22fd0fab
JB
10317 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10318 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10319 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10320 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10321
79e53945 10322 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10323}
10324
752aa88a
JB
10325enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10326{
10327 struct drm_encoder *encoder = connector->base.encoder;
10328
10329 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10330
10331 if (!encoder)
10332 return INVALID_PIPE;
10333
10334 return to_intel_crtc(encoder->crtc)->pipe;
10335}
10336
08d7b3d1 10337int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10338 struct drm_file *file)
08d7b3d1 10339{
08d7b3d1 10340 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10341 struct drm_mode_object *drmmode_obj;
10342 struct intel_crtc *crtc;
08d7b3d1 10343
1cff8f6b
DV
10344 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10345 return -ENODEV;
08d7b3d1 10346
c05422d5
DV
10347 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10348 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10349
c05422d5 10350 if (!drmmode_obj) {
08d7b3d1 10351 DRM_ERROR("no such CRTC id\n");
3f2c2057 10352 return -ENOENT;
08d7b3d1
CW
10353 }
10354
c05422d5
DV
10355 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10356 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10357
c05422d5 10358 return 0;
08d7b3d1
CW
10359}
10360
66a9278e 10361static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10362{
66a9278e
DV
10363 struct drm_device *dev = encoder->base.dev;
10364 struct intel_encoder *source_encoder;
79e53945 10365 int index_mask = 0;
79e53945
JB
10366 int entry = 0;
10367
66a9278e
DV
10368 list_for_each_entry(source_encoder,
10369 &dev->mode_config.encoder_list, base.head) {
10370
10371 if (encoder == source_encoder)
79e53945 10372 index_mask |= (1 << entry);
66a9278e
DV
10373
10374 /* Intel hw has only one MUX where enocoders could be cloned. */
10375 if (encoder->cloneable && source_encoder->cloneable)
10376 index_mask |= (1 << entry);
10377
79e53945
JB
10378 entry++;
10379 }
4ef69c7a 10380
79e53945
JB
10381 return index_mask;
10382}
10383
4d302442
CW
10384static bool has_edp_a(struct drm_device *dev)
10385{
10386 struct drm_i915_private *dev_priv = dev->dev_private;
10387
10388 if (!IS_MOBILE(dev))
10389 return false;
10390
10391 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10392 return false;
10393
10394 if (IS_GEN5(dev) &&
10395 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10396 return false;
10397
10398 return true;
10399}
10400
ba0fbca4
DL
10401const char *intel_output_name(int output)
10402{
10403 static const char *names[] = {
10404 [INTEL_OUTPUT_UNUSED] = "Unused",
10405 [INTEL_OUTPUT_ANALOG] = "Analog",
10406 [INTEL_OUTPUT_DVO] = "DVO",
10407 [INTEL_OUTPUT_SDVO] = "SDVO",
10408 [INTEL_OUTPUT_LVDS] = "LVDS",
10409 [INTEL_OUTPUT_TVOUT] = "TV",
10410 [INTEL_OUTPUT_HDMI] = "HDMI",
10411 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10412 [INTEL_OUTPUT_EDP] = "eDP",
10413 [INTEL_OUTPUT_DSI] = "DSI",
10414 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10415 };
10416
10417 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10418 return "Invalid";
10419
10420 return names[output];
10421}
10422
79e53945
JB
10423static void intel_setup_outputs(struct drm_device *dev)
10424{
725e30ad 10425 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10426 struct intel_encoder *encoder;
cb0953d7 10427 bool dpd_is_edp = false;
79e53945 10428
c9093354 10429 intel_lvds_init(dev);
79e53945 10430
c40c0f5b 10431 if (!IS_ULT(dev))
79935fca 10432 intel_crt_init(dev);
cb0953d7 10433
affa9354 10434 if (HAS_DDI(dev)) {
0e72a5b5
ED
10435 int found;
10436
10437 /* Haswell uses DDI functions to detect digital outputs */
10438 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10439 /* DDI A only supports eDP */
10440 if (found)
10441 intel_ddi_init(dev, PORT_A);
10442
10443 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10444 * register */
10445 found = I915_READ(SFUSE_STRAP);
10446
10447 if (found & SFUSE_STRAP_DDIB_DETECTED)
10448 intel_ddi_init(dev, PORT_B);
10449 if (found & SFUSE_STRAP_DDIC_DETECTED)
10450 intel_ddi_init(dev, PORT_C);
10451 if (found & SFUSE_STRAP_DDID_DETECTED)
10452 intel_ddi_init(dev, PORT_D);
10453 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10454 int found;
5d8a7752 10455 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10456
10457 if (has_edp_a(dev))
10458 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10459
dc0fa718 10460 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10461 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10462 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10463 if (!found)
e2debe91 10464 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10465 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10466 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10467 }
10468
dc0fa718 10469 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10470 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10471
dc0fa718 10472 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10473 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10474
5eb08b69 10475 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10476 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10477
270b3042 10478 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10479 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10480 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10481 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10482 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10483 PORT_B);
10484 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10485 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10486 }
10487
6f6005a5
JB
10488 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10489 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10490 PORT_C);
10491 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10492 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10493 }
19c03924 10494
3cfca973 10495 intel_dsi_init(dev);
103a196f 10496 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10497 bool found = false;
7d57382e 10498
e2debe91 10499 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10500 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10501 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10502 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10503 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10504 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10505 }
27185ae1 10506
e7281eab 10507 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10508 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10509 }
13520b05
KH
10510
10511 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10512
e2debe91 10513 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10514 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10515 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10516 }
27185ae1 10517
e2debe91 10518 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10519
b01f2c3a
JB
10520 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10521 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10522 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10523 }
e7281eab 10524 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10525 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10526 }
27185ae1 10527
b01f2c3a 10528 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10529 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10530 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10531 } else if (IS_GEN2(dev))
79e53945
JB
10532 intel_dvo_init(dev);
10533
103a196f 10534 if (SUPPORTS_TV(dev))
79e53945
JB
10535 intel_tv_init(dev);
10536
4ef69c7a
CW
10537 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10538 encoder->base.possible_crtcs = encoder->crtc_mask;
10539 encoder->base.possible_clones =
66a9278e 10540 intel_encoder_clones(encoder);
79e53945 10541 }
47356eb6 10542
dde86e2d 10543 intel_init_pch_refclk(dev);
270b3042
DV
10544
10545 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10546}
10547
ddfe1567
CW
10548void intel_framebuffer_fini(struct intel_framebuffer *fb)
10549{
10550 drm_framebuffer_cleanup(&fb->base);
80075d49 10551 WARN_ON(!fb->obj->framebuffer_references--);
ddfe1567
CW
10552 drm_gem_object_unreference_unlocked(&fb->obj->base);
10553}
10554
79e53945
JB
10555static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10556{
10557 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10558
ddfe1567 10559 intel_framebuffer_fini(intel_fb);
79e53945
JB
10560 kfree(intel_fb);
10561}
10562
10563static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10564 struct drm_file *file,
79e53945
JB
10565 unsigned int *handle)
10566{
10567 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10568 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10569
05394f39 10570 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10571}
10572
10573static const struct drm_framebuffer_funcs intel_fb_funcs = {
10574 .destroy = intel_user_framebuffer_destroy,
10575 .create_handle = intel_user_framebuffer_create_handle,
10576};
10577
38651674
DA
10578int intel_framebuffer_init(struct drm_device *dev,
10579 struct intel_framebuffer *intel_fb,
308e5bcb 10580 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 10581 struct drm_i915_gem_object *obj)
79e53945 10582{
53155c0a 10583 int aligned_height, tile_height;
a35cdaa0 10584 int pitch_limit;
79e53945
JB
10585 int ret;
10586
dd4916c5
DV
10587 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10588
c16ed4be
CW
10589 if (obj->tiling_mode == I915_TILING_Y) {
10590 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10591 return -EINVAL;
c16ed4be 10592 }
57cd6508 10593
c16ed4be
CW
10594 if (mode_cmd->pitches[0] & 63) {
10595 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10596 mode_cmd->pitches[0]);
57cd6508 10597 return -EINVAL;
c16ed4be 10598 }
57cd6508 10599
a35cdaa0
CW
10600 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10601 pitch_limit = 32*1024;
10602 } else if (INTEL_INFO(dev)->gen >= 4) {
10603 if (obj->tiling_mode)
10604 pitch_limit = 16*1024;
10605 else
10606 pitch_limit = 32*1024;
10607 } else if (INTEL_INFO(dev)->gen >= 3) {
10608 if (obj->tiling_mode)
10609 pitch_limit = 8*1024;
10610 else
10611 pitch_limit = 16*1024;
10612 } else
10613 /* XXX DSPC is limited to 4k tiled */
10614 pitch_limit = 8*1024;
10615
10616 if (mode_cmd->pitches[0] > pitch_limit) {
10617 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10618 obj->tiling_mode ? "tiled" : "linear",
10619 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10620 return -EINVAL;
c16ed4be 10621 }
5d7bd705
VS
10622
10623 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10624 mode_cmd->pitches[0] != obj->stride) {
10625 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10626 mode_cmd->pitches[0], obj->stride);
5d7bd705 10627 return -EINVAL;
c16ed4be 10628 }
5d7bd705 10629
57779d06 10630 /* Reject formats not supported by any plane early. */
308e5bcb 10631 switch (mode_cmd->pixel_format) {
57779d06 10632 case DRM_FORMAT_C8:
04b3924d
VS
10633 case DRM_FORMAT_RGB565:
10634 case DRM_FORMAT_XRGB8888:
10635 case DRM_FORMAT_ARGB8888:
57779d06
VS
10636 break;
10637 case DRM_FORMAT_XRGB1555:
10638 case DRM_FORMAT_ARGB1555:
c16ed4be 10639 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10640 DRM_DEBUG("unsupported pixel format: %s\n",
10641 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10642 return -EINVAL;
c16ed4be 10643 }
57779d06
VS
10644 break;
10645 case DRM_FORMAT_XBGR8888:
10646 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10647 case DRM_FORMAT_XRGB2101010:
10648 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10649 case DRM_FORMAT_XBGR2101010:
10650 case DRM_FORMAT_ABGR2101010:
c16ed4be 10651 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10652 DRM_DEBUG("unsupported pixel format: %s\n",
10653 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10654 return -EINVAL;
c16ed4be 10655 }
b5626747 10656 break;
04b3924d
VS
10657 case DRM_FORMAT_YUYV:
10658 case DRM_FORMAT_UYVY:
10659 case DRM_FORMAT_YVYU:
10660 case DRM_FORMAT_VYUY:
c16ed4be 10661 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10662 DRM_DEBUG("unsupported pixel format: %s\n",
10663 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10664 return -EINVAL;
c16ed4be 10665 }
57cd6508
CW
10666 break;
10667 default:
4ee62c76
VS
10668 DRM_DEBUG("unsupported pixel format: %s\n",
10669 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10670 return -EINVAL;
10671 }
10672
90f9a336
VS
10673 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10674 if (mode_cmd->offsets[0] != 0)
10675 return -EINVAL;
10676
53155c0a
DV
10677 tile_height = IS_GEN2(dev) ? 16 : 8;
10678 aligned_height = ALIGN(mode_cmd->height,
10679 obj->tiling_mode ? tile_height : 1);
10680 /* FIXME drm helper for size checks (especially planar formats)? */
10681 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10682 return -EINVAL;
10683
c7d73f6a
DV
10684 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10685 intel_fb->obj = obj;
80075d49 10686 intel_fb->obj->framebuffer_references++;
c7d73f6a 10687
79e53945
JB
10688 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10689 if (ret) {
10690 DRM_ERROR("framebuffer init failed %d\n", ret);
10691 return ret;
10692 }
10693
79e53945
JB
10694 return 0;
10695}
10696
79e53945
JB
10697static struct drm_framebuffer *
10698intel_user_framebuffer_create(struct drm_device *dev,
10699 struct drm_file *filp,
308e5bcb 10700 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10701{
05394f39 10702 struct drm_i915_gem_object *obj;
79e53945 10703
308e5bcb
JB
10704 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10705 mode_cmd->handles[0]));
c8725226 10706 if (&obj->base == NULL)
cce13ff7 10707 return ERR_PTR(-ENOENT);
79e53945 10708
d2dff872 10709 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10710}
10711
4520f53a 10712#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10713static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10714{
10715}
10716#endif
10717
79e53945 10718static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10719 .fb_create = intel_user_framebuffer_create,
0632fef6 10720 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10721};
10722
e70236a8
JB
10723/* Set up chip specific display functions */
10724static void intel_init_display(struct drm_device *dev)
10725{
10726 struct drm_i915_private *dev_priv = dev->dev_private;
10727
ee9300bb
DV
10728 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10729 dev_priv->display.find_dpll = g4x_find_best_dpll;
10730 else if (IS_VALLEYVIEW(dev))
10731 dev_priv->display.find_dpll = vlv_find_best_dpll;
10732 else if (IS_PINEVIEW(dev))
10733 dev_priv->display.find_dpll = pnv_find_best_dpll;
10734 else
10735 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10736
affa9354 10737 if (HAS_DDI(dev)) {
0e8ffe1b 10738 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10739 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10740 dev_priv->display.crtc_enable = haswell_crtc_enable;
10741 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10742 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10743 dev_priv->display.update_plane = ironlake_update_plane;
10744 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10745 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10746 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10747 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10748 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10749 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10750 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10751 } else if (IS_VALLEYVIEW(dev)) {
10752 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10753 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10754 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10755 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10756 dev_priv->display.off = i9xx_crtc_off;
10757 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10758 } else {
0e8ffe1b 10759 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10760 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10761 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10762 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10763 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10764 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10765 }
e70236a8 10766
e70236a8 10767 /* Returns the core display clock speed */
25eb05fc
JB
10768 if (IS_VALLEYVIEW(dev))
10769 dev_priv->display.get_display_clock_speed =
10770 valleyview_get_display_clock_speed;
10771 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10772 dev_priv->display.get_display_clock_speed =
10773 i945_get_display_clock_speed;
10774 else if (IS_I915G(dev))
10775 dev_priv->display.get_display_clock_speed =
10776 i915_get_display_clock_speed;
257a7ffc 10777 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10778 dev_priv->display.get_display_clock_speed =
10779 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10780 else if (IS_PINEVIEW(dev))
10781 dev_priv->display.get_display_clock_speed =
10782 pnv_get_display_clock_speed;
e70236a8
JB
10783 else if (IS_I915GM(dev))
10784 dev_priv->display.get_display_clock_speed =
10785 i915gm_get_display_clock_speed;
10786 else if (IS_I865G(dev))
10787 dev_priv->display.get_display_clock_speed =
10788 i865_get_display_clock_speed;
f0f8a9ce 10789 else if (IS_I85X(dev))
e70236a8
JB
10790 dev_priv->display.get_display_clock_speed =
10791 i855_get_display_clock_speed;
10792 else /* 852, 830 */
10793 dev_priv->display.get_display_clock_speed =
10794 i830_get_display_clock_speed;
10795
7f8a8569 10796 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10797 if (IS_GEN5(dev)) {
674cf967 10798 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10799 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10800 } else if (IS_GEN6(dev)) {
674cf967 10801 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10802 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10803 } else if (IS_IVYBRIDGE(dev)) {
10804 /* FIXME: detect B0+ stepping and use auto training */
10805 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10806 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10807 dev_priv->display.modeset_global_resources =
10808 ivb_modeset_global_resources;
4e0bbc31 10809 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10810 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10811 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10812 dev_priv->display.modeset_global_resources =
10813 haswell_modeset_global_resources;
a0e63c22 10814 }
6067aaea 10815 } else if (IS_G4X(dev)) {
e0dac65e 10816 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10817 } else if (IS_VALLEYVIEW(dev)) {
10818 dev_priv->display.modeset_global_resources =
10819 valleyview_modeset_global_resources;
9ca2fe73 10820 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10821 }
8c9f3aaf
JB
10822
10823 /* Default just returns -ENODEV to indicate unsupported */
10824 dev_priv->display.queue_flip = intel_default_queue_flip;
10825
10826 switch (INTEL_INFO(dev)->gen) {
10827 case 2:
10828 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10829 break;
10830
10831 case 3:
10832 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10833 break;
10834
10835 case 4:
10836 case 5:
10837 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10838 break;
10839
10840 case 6:
10841 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10842 break;
7c9017e5 10843 case 7:
4e0bbc31 10844 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10845 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10846 break;
8c9f3aaf 10847 }
7bd688cd
JN
10848
10849 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10850}
10851
b690e96c
JB
10852/*
10853 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10854 * resume, or other times. This quirk makes sure that's the case for
10855 * affected systems.
10856 */
0206e353 10857static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10858{
10859 struct drm_i915_private *dev_priv = dev->dev_private;
10860
10861 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10862 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10863}
10864
435793df
KP
10865/*
10866 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10867 */
10868static void quirk_ssc_force_disable(struct drm_device *dev)
10869{
10870 struct drm_i915_private *dev_priv = dev->dev_private;
10871 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10872 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10873}
10874
4dca20ef 10875/*
5a15ab5b
CE
10876 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10877 * brightness value
4dca20ef
CE
10878 */
10879static void quirk_invert_brightness(struct drm_device *dev)
10880{
10881 struct drm_i915_private *dev_priv = dev->dev_private;
10882 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10883 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10884}
10885
b690e96c
JB
10886struct intel_quirk {
10887 int device;
10888 int subsystem_vendor;
10889 int subsystem_device;
10890 void (*hook)(struct drm_device *dev);
10891};
10892
5f85f176
EE
10893/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10894struct intel_dmi_quirk {
10895 void (*hook)(struct drm_device *dev);
10896 const struct dmi_system_id (*dmi_id_list)[];
10897};
10898
10899static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10900{
10901 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10902 return 1;
10903}
10904
10905static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10906 {
10907 .dmi_id_list = &(const struct dmi_system_id[]) {
10908 {
10909 .callback = intel_dmi_reverse_brightness,
10910 .ident = "NCR Corporation",
10911 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10912 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10913 },
10914 },
10915 { } /* terminating entry */
10916 },
10917 .hook = quirk_invert_brightness,
10918 },
10919};
10920
c43b5634 10921static struct intel_quirk intel_quirks[] = {
b690e96c 10922 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10923 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10924
b690e96c
JB
10925 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10926 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10927
b690e96c
JB
10928 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10929 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10930
a4945f95 10931 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10932 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10933
10934 /* Lenovo U160 cannot use SSC on LVDS */
10935 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10936
10937 /* Sony Vaio Y cannot use SSC on LVDS */
10938 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10939
be505f64
AH
10940 /* Acer Aspire 5734Z must invert backlight brightness */
10941 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10942
10943 /* Acer/eMachines G725 */
10944 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10945
10946 /* Acer/eMachines e725 */
10947 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10948
10949 /* Acer/Packard Bell NCL20 */
10950 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10951
10952 /* Acer Aspire 4736Z */
10953 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
10954
10955 /* Acer Aspire 5336 */
10956 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
10957};
10958
10959static void intel_init_quirks(struct drm_device *dev)
10960{
10961 struct pci_dev *d = dev->pdev;
10962 int i;
10963
10964 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10965 struct intel_quirk *q = &intel_quirks[i];
10966
10967 if (d->device == q->device &&
10968 (d->subsystem_vendor == q->subsystem_vendor ||
10969 q->subsystem_vendor == PCI_ANY_ID) &&
10970 (d->subsystem_device == q->subsystem_device ||
10971 q->subsystem_device == PCI_ANY_ID))
10972 q->hook(dev);
10973 }
5f85f176
EE
10974 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10975 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10976 intel_dmi_quirks[i].hook(dev);
10977 }
b690e96c
JB
10978}
10979
9cce37f4
JB
10980/* Disable the VGA plane that we never use */
10981static void i915_disable_vga(struct drm_device *dev)
10982{
10983 struct drm_i915_private *dev_priv = dev->dev_private;
10984 u8 sr1;
766aa1c4 10985 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4
JB
10986
10987 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10988 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10989 sr1 = inb(VGA_SR_DATA);
10990 outb(sr1 | 1<<5, VGA_SR_DATA);
10991 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10992 udelay(300);
10993
10994 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10995 POSTING_READ(vga_reg);
10996}
10997
f817586c
DV
10998void intel_modeset_init_hw(struct drm_device *dev)
10999{
a8f78b58
ED
11000 intel_prepare_ddi(dev);
11001
f817586c
DV
11002 intel_init_clock_gating(dev);
11003
5382f5f3 11004 intel_reset_dpio(dev);
40e9cf64 11005
79f5b2c7 11006 mutex_lock(&dev->struct_mutex);
8090c6b9 11007 intel_enable_gt_powersave(dev);
79f5b2c7 11008 mutex_unlock(&dev->struct_mutex);
f817586c
DV
11009}
11010
7d708ee4
ID
11011void intel_modeset_suspend_hw(struct drm_device *dev)
11012{
11013 intel_suspend_hw(dev);
11014}
11015
79e53945
JB
11016void intel_modeset_init(struct drm_device *dev)
11017{
652c393a 11018 struct drm_i915_private *dev_priv = dev->dev_private;
7f1f3851 11019 int i, j, ret;
79e53945
JB
11020
11021 drm_mode_config_init(dev);
11022
11023 dev->mode_config.min_width = 0;
11024 dev->mode_config.min_height = 0;
11025
019d96cb
DA
11026 dev->mode_config.preferred_depth = 24;
11027 dev->mode_config.prefer_shadow = 1;
11028
e6ecefaa 11029 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11030
b690e96c
JB
11031 intel_init_quirks(dev);
11032
1fa61106
ED
11033 intel_init_pm(dev);
11034
e3c74757
BW
11035 if (INTEL_INFO(dev)->num_pipes == 0)
11036 return;
11037
e70236a8
JB
11038 intel_init_display(dev);
11039
a6c45cf0
CW
11040 if (IS_GEN2(dev)) {
11041 dev->mode_config.max_width = 2048;
11042 dev->mode_config.max_height = 2048;
11043 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11044 dev->mode_config.max_width = 4096;
11045 dev->mode_config.max_height = 4096;
79e53945 11046 } else {
a6c45cf0
CW
11047 dev->mode_config.max_width = 8192;
11048 dev->mode_config.max_height = 8192;
79e53945 11049 }
5d4545ae 11050 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11051
28c97730 11052 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11053 INTEL_INFO(dev)->num_pipes,
11054 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11055
08e2a7de 11056 for_each_pipe(i) {
79e53945 11057 intel_crtc_init(dev, i);
7f1f3851
JB
11058 for (j = 0; j < dev_priv->num_plane; j++) {
11059 ret = intel_plane_init(dev, i, j);
11060 if (ret)
06da8da2
VS
11061 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11062 pipe_name(i), sprite_name(i, j), ret);
7f1f3851 11063 }
79e53945
JB
11064 }
11065
f42bb70d 11066 intel_init_dpio(dev);
5382f5f3 11067 intel_reset_dpio(dev);
f42bb70d 11068
79f689aa 11069 intel_cpu_pll_init(dev);
e72f9fbf 11070 intel_shared_dpll_init(dev);
ee7b9f93 11071
9cce37f4
JB
11072 /* Just disable it once at startup */
11073 i915_disable_vga(dev);
79e53945 11074 intel_setup_outputs(dev);
11be49eb
CW
11075
11076 /* Just in case the BIOS is doing something questionable. */
11077 intel_disable_fbc(dev);
2c7111db
CW
11078}
11079
24929352
DV
11080static void
11081intel_connector_break_all_links(struct intel_connector *connector)
11082{
11083 connector->base.dpms = DRM_MODE_DPMS_OFF;
11084 connector->base.encoder = NULL;
11085 connector->encoder->connectors_active = false;
11086 connector->encoder->base.crtc = NULL;
11087}
11088
7fad798e
DV
11089static void intel_enable_pipe_a(struct drm_device *dev)
11090{
11091 struct intel_connector *connector;
11092 struct drm_connector *crt = NULL;
11093 struct intel_load_detect_pipe load_detect_temp;
11094
11095 /* We can't just switch on the pipe A, we need to set things up with a
11096 * proper mode and output configuration. As a gross hack, enable pipe A
11097 * by enabling the load detect pipe once. */
11098 list_for_each_entry(connector,
11099 &dev->mode_config.connector_list,
11100 base.head) {
11101 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11102 crt = &connector->base;
11103 break;
11104 }
11105 }
11106
11107 if (!crt)
11108 return;
11109
11110 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11111 intel_release_load_detect_pipe(crt, &load_detect_temp);
11112
652c393a 11113
7fad798e
DV
11114}
11115
fa555837
DV
11116static bool
11117intel_check_plane_mapping(struct intel_crtc *crtc)
11118{
7eb552ae
BW
11119 struct drm_device *dev = crtc->base.dev;
11120 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11121 u32 reg, val;
11122
7eb552ae 11123 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11124 return true;
11125
11126 reg = DSPCNTR(!crtc->plane);
11127 val = I915_READ(reg);
11128
11129 if ((val & DISPLAY_PLANE_ENABLE) &&
11130 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11131 return false;
11132
11133 return true;
11134}
11135
24929352
DV
11136static void intel_sanitize_crtc(struct intel_crtc *crtc)
11137{
11138 struct drm_device *dev = crtc->base.dev;
11139 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11140 u32 reg;
24929352 11141
24929352 11142 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11143 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11144 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11145
11146 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11147 * disable the crtc (and hence change the state) if it is wrong. Note
11148 * that gen4+ has a fixed plane -> pipe mapping. */
11149 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11150 struct intel_connector *connector;
11151 bool plane;
11152
24929352
DV
11153 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11154 crtc->base.base.id);
11155
11156 /* Pipe has the wrong plane attached and the plane is active.
11157 * Temporarily change the plane mapping and disable everything
11158 * ... */
11159 plane = crtc->plane;
11160 crtc->plane = !plane;
11161 dev_priv->display.crtc_disable(&crtc->base);
11162 crtc->plane = plane;
11163
11164 /* ... and break all links. */
11165 list_for_each_entry(connector, &dev->mode_config.connector_list,
11166 base.head) {
11167 if (connector->encoder->base.crtc != &crtc->base)
11168 continue;
11169
11170 intel_connector_break_all_links(connector);
11171 }
11172
11173 WARN_ON(crtc->active);
11174 crtc->base.enabled = false;
11175 }
24929352 11176
7fad798e
DV
11177 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11178 crtc->pipe == PIPE_A && !crtc->active) {
11179 /* BIOS forgot to enable pipe A, this mostly happens after
11180 * resume. Force-enable the pipe to fix this, the update_dpms
11181 * call below we restore the pipe to the right state, but leave
11182 * the required bits on. */
11183 intel_enable_pipe_a(dev);
11184 }
11185
24929352
DV
11186 /* Adjust the state of the output pipe according to whether we
11187 * have active connectors/encoders. */
11188 intel_crtc_update_dpms(&crtc->base);
11189
11190 if (crtc->active != crtc->base.enabled) {
11191 struct intel_encoder *encoder;
11192
11193 /* This can happen either due to bugs in the get_hw_state
11194 * functions or because the pipe is force-enabled due to the
11195 * pipe A quirk. */
11196 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11197 crtc->base.base.id,
11198 crtc->base.enabled ? "enabled" : "disabled",
11199 crtc->active ? "enabled" : "disabled");
11200
11201 crtc->base.enabled = crtc->active;
11202
11203 /* Because we only establish the connector -> encoder ->
11204 * crtc links if something is active, this means the
11205 * crtc is now deactivated. Break the links. connector
11206 * -> encoder links are only establish when things are
11207 * actually up, hence no need to break them. */
11208 WARN_ON(crtc->active);
11209
11210 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11211 WARN_ON(encoder->connectors_active);
11212 encoder->base.crtc = NULL;
11213 }
11214 }
11215}
11216
11217static void intel_sanitize_encoder(struct intel_encoder *encoder)
11218{
11219 struct intel_connector *connector;
11220 struct drm_device *dev = encoder->base.dev;
11221
11222 /* We need to check both for a crtc link (meaning that the
11223 * encoder is active and trying to read from a pipe) and the
11224 * pipe itself being active. */
11225 bool has_active_crtc = encoder->base.crtc &&
11226 to_intel_crtc(encoder->base.crtc)->active;
11227
11228 if (encoder->connectors_active && !has_active_crtc) {
11229 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11230 encoder->base.base.id,
11231 drm_get_encoder_name(&encoder->base));
11232
11233 /* Connector is active, but has no active pipe. This is
11234 * fallout from our resume register restoring. Disable
11235 * the encoder manually again. */
11236 if (encoder->base.crtc) {
11237 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11238 encoder->base.base.id,
11239 drm_get_encoder_name(&encoder->base));
11240 encoder->disable(encoder);
11241 }
11242
11243 /* Inconsistent output/port/pipe state happens presumably due to
11244 * a bug in one of the get_hw_state functions. Or someplace else
11245 * in our code, like the register restore mess on resume. Clamp
11246 * things to off as a safer default. */
11247 list_for_each_entry(connector,
11248 &dev->mode_config.connector_list,
11249 base.head) {
11250 if (connector->encoder != encoder)
11251 continue;
11252
11253 intel_connector_break_all_links(connector);
11254 }
11255 }
11256 /* Enabled encoders without active connectors will be fixed in
11257 * the crtc fixup. */
11258}
11259
44cec740 11260void i915_redisable_vga(struct drm_device *dev)
0fde901f
KM
11261{
11262 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11263 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11264
8dc8a27c
PZ
11265 /* This function can be called both from intel_modeset_setup_hw_state or
11266 * at a very early point in our resume sequence, where the power well
11267 * structures are not yet restored. Since this function is at a very
11268 * paranoid "someone might have enabled VGA while we were not looking"
11269 * level, just check if the power well is enabled instead of trying to
11270 * follow the "don't touch the power well if we don't need it" policy
11271 * the rest of the driver uses. */
f9e711e9 11272 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
6aedd1f5 11273 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
8dc8a27c
PZ
11274 return;
11275
e1553faa 11276 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
0fde901f 11277 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
209d5211 11278 i915_disable_vga(dev);
0fde901f
KM
11279 }
11280}
11281
30e984df 11282static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11283{
11284 struct drm_i915_private *dev_priv = dev->dev_private;
11285 enum pipe pipe;
24929352
DV
11286 struct intel_crtc *crtc;
11287 struct intel_encoder *encoder;
11288 struct intel_connector *connector;
5358901f 11289 int i;
24929352 11290
0e8ffe1b
DV
11291 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11292 base.head) {
88adfff1 11293 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11294
0e8ffe1b
DV
11295 crtc->active = dev_priv->display.get_pipe_config(crtc,
11296 &crtc->config);
24929352
DV
11297
11298 crtc->base.enabled = crtc->active;
4c445e0e 11299 crtc->primary_enabled = crtc->active;
24929352
DV
11300
11301 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11302 crtc->base.base.id,
11303 crtc->active ? "enabled" : "disabled");
11304 }
11305
5358901f 11306 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11307 if (HAS_DDI(dev))
6441ab5f
PZ
11308 intel_ddi_setup_hw_pll_state(dev);
11309
5358901f
DV
11310 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11311 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11312
11313 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11314 pll->active = 0;
11315 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11316 base.head) {
11317 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11318 pll->active++;
11319 }
11320 pll->refcount = pll->active;
11321
35c95375
DV
11322 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11323 pll->name, pll->refcount, pll->on);
5358901f
DV
11324 }
11325
24929352
DV
11326 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11327 base.head) {
11328 pipe = 0;
11329
11330 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11331 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11332 encoder->base.crtc = &crtc->base;
1d37b689 11333 encoder->get_config(encoder, &crtc->config);
24929352
DV
11334 } else {
11335 encoder->base.crtc = NULL;
11336 }
11337
11338 encoder->connectors_active = false;
6f2bcceb 11339 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11340 encoder->base.base.id,
11341 drm_get_encoder_name(&encoder->base),
11342 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11343 pipe_name(pipe));
24929352
DV
11344 }
11345
11346 list_for_each_entry(connector, &dev->mode_config.connector_list,
11347 base.head) {
11348 if (connector->get_hw_state(connector)) {
11349 connector->base.dpms = DRM_MODE_DPMS_ON;
11350 connector->encoder->connectors_active = true;
11351 connector->base.encoder = &connector->encoder->base;
11352 } else {
11353 connector->base.dpms = DRM_MODE_DPMS_OFF;
11354 connector->base.encoder = NULL;
11355 }
11356 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11357 connector->base.base.id,
11358 drm_get_connector_name(&connector->base),
11359 connector->base.encoder ? "enabled" : "disabled");
11360 }
30e984df
DV
11361}
11362
11363/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11364 * and i915 state tracking structures. */
11365void intel_modeset_setup_hw_state(struct drm_device *dev,
11366 bool force_restore)
11367{
11368 struct drm_i915_private *dev_priv = dev->dev_private;
11369 enum pipe pipe;
30e984df
DV
11370 struct intel_crtc *crtc;
11371 struct intel_encoder *encoder;
35c95375 11372 int i;
30e984df
DV
11373
11374 intel_modeset_readout_hw_state(dev);
24929352 11375
babea61d
JB
11376 /*
11377 * Now that we have the config, copy it to each CRTC struct
11378 * Note that this could go away if we move to using crtc_config
11379 * checking everywhere.
11380 */
11381 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11382 base.head) {
11383 if (crtc->active && i915_fastboot) {
11384 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11385
11386 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11387 crtc->base.base.id);
11388 drm_mode_debug_printmodeline(&crtc->base.mode);
11389 }
11390 }
11391
24929352
DV
11392 /* HW state is read out, now we need to sanitize this mess. */
11393 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11394 base.head) {
11395 intel_sanitize_encoder(encoder);
11396 }
11397
11398 for_each_pipe(pipe) {
11399 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11400 intel_sanitize_crtc(crtc);
c0b03411 11401 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11402 }
9a935856 11403
35c95375
DV
11404 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11405 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11406
11407 if (!pll->on || pll->active)
11408 continue;
11409
11410 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11411
11412 pll->disable(dev_priv, pll);
11413 pll->on = false;
11414 }
11415
96f90c54 11416 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11417 ilk_wm_get_hw_state(dev);
11418
45e2b5f6 11419 if (force_restore) {
7d0bc1ea
VS
11420 i915_redisable_vga(dev);
11421
f30da187
DV
11422 /*
11423 * We need to use raw interfaces for restoring state to avoid
11424 * checking (bogus) intermediate states.
11425 */
45e2b5f6 11426 for_each_pipe(pipe) {
b5644d05
JB
11427 struct drm_crtc *crtc =
11428 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11429
11430 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11431 crtc->fb);
45e2b5f6
DV
11432 }
11433 } else {
11434 intel_modeset_update_staged_output_state(dev);
11435 }
8af6cf88
DV
11436
11437 intel_modeset_check_state(dev);
2c7111db
CW
11438}
11439
11440void intel_modeset_gem_init(struct drm_device *dev)
11441{
1833b134 11442 intel_modeset_init_hw(dev);
02e792fb
DV
11443
11444 intel_setup_overlay(dev);
24929352 11445
7ad228b1 11446 mutex_lock(&dev->mode_config.mutex);
45e2b5f6 11447 intel_modeset_setup_hw_state(dev, false);
7ad228b1 11448 mutex_unlock(&dev->mode_config.mutex);
79e53945
JB
11449}
11450
11451void intel_modeset_cleanup(struct drm_device *dev)
11452{
652c393a
JB
11453 struct drm_i915_private *dev_priv = dev->dev_private;
11454 struct drm_crtc *crtc;
d9255d57 11455 struct drm_connector *connector;
652c393a 11456
fd0c0642
DV
11457 /*
11458 * Interrupts and polling as the first thing to avoid creating havoc.
11459 * Too much stuff here (turning of rps, connectors, ...) would
11460 * experience fancy races otherwise.
11461 */
11462 drm_irq_uninstall(dev);
11463 cancel_work_sync(&dev_priv->hotplug_work);
11464 /*
11465 * Due to the hpd irq storm handling the hotplug work can re-arm the
11466 * poll handlers. Hence disable polling after hpd handling is shut down.
11467 */
f87ea761 11468 drm_kms_helper_poll_fini(dev);
fd0c0642 11469
652c393a
JB
11470 mutex_lock(&dev->struct_mutex);
11471
723bfd70
JB
11472 intel_unregister_dsm_handler();
11473
652c393a
JB
11474 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11475 /* Skip inactive CRTCs */
11476 if (!crtc->fb)
11477 continue;
11478
3dec0095 11479 intel_increase_pllclock(crtc);
652c393a
JB
11480 }
11481
973d04f9 11482 intel_disable_fbc(dev);
e70236a8 11483
8090c6b9 11484 intel_disable_gt_powersave(dev);
0cdab21f 11485
930ebb46
DV
11486 ironlake_teardown_rc6(dev);
11487
69341a5e
KH
11488 mutex_unlock(&dev->struct_mutex);
11489
1630fe75
CW
11490 /* flush any delayed tasks or pending work */
11491 flush_scheduled_work();
11492
db31af1d
JN
11493 /* destroy the backlight and sysfs files before encoders/connectors */
11494 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11495 intel_panel_destroy_backlight(connector);
d9255d57 11496 drm_sysfs_connector_remove(connector);
db31af1d 11497 }
d9255d57 11498
79e53945 11499 drm_mode_config_cleanup(dev);
4d7bb011
DV
11500
11501 intel_cleanup_overlay(dev);
79e53945
JB
11502}
11503
f1c79df3
ZW
11504/*
11505 * Return which encoder is currently attached for connector.
11506 */
df0e9248 11507struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11508{
df0e9248
CW
11509 return &intel_attached_encoder(connector)->base;
11510}
f1c79df3 11511
df0e9248
CW
11512void intel_connector_attach_encoder(struct intel_connector *connector,
11513 struct intel_encoder *encoder)
11514{
11515 connector->encoder = encoder;
11516 drm_mode_connector_attach_encoder(&connector->base,
11517 &encoder->base);
79e53945 11518}
28d52043
DA
11519
11520/*
11521 * set vga decode state - true == enable VGA decode
11522 */
11523int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11524{
11525 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11526 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11527 u16 gmch_ctrl;
11528
a885b3cc 11529 pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl);
28d52043
DA
11530 if (state)
11531 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11532 else
11533 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
a885b3cc 11534 pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl);
28d52043
DA
11535 return 0;
11536}
c4a1d9e4 11537
c4a1d9e4 11538struct intel_display_error_state {
ff57f1b0
PZ
11539
11540 u32 power_well_driver;
11541
63b66e5b
CW
11542 int num_transcoders;
11543
c4a1d9e4
CW
11544 struct intel_cursor_error_state {
11545 u32 control;
11546 u32 position;
11547 u32 base;
11548 u32 size;
52331309 11549 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11550
11551 struct intel_pipe_error_state {
ddf9c536 11552 bool power_domain_on;
c4a1d9e4 11553 u32 source;
52331309 11554 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11555
11556 struct intel_plane_error_state {
11557 u32 control;
11558 u32 stride;
11559 u32 size;
11560 u32 pos;
11561 u32 addr;
11562 u32 surface;
11563 u32 tile_offset;
52331309 11564 } plane[I915_MAX_PIPES];
63b66e5b
CW
11565
11566 struct intel_transcoder_error_state {
ddf9c536 11567 bool power_domain_on;
63b66e5b
CW
11568 enum transcoder cpu_transcoder;
11569
11570 u32 conf;
11571
11572 u32 htotal;
11573 u32 hblank;
11574 u32 hsync;
11575 u32 vtotal;
11576 u32 vblank;
11577 u32 vsync;
11578 } transcoder[4];
c4a1d9e4
CW
11579};
11580
11581struct intel_display_error_state *
11582intel_display_capture_error_state(struct drm_device *dev)
11583{
0206e353 11584 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11585 struct intel_display_error_state *error;
63b66e5b
CW
11586 int transcoders[] = {
11587 TRANSCODER_A,
11588 TRANSCODER_B,
11589 TRANSCODER_C,
11590 TRANSCODER_EDP,
11591 };
c4a1d9e4
CW
11592 int i;
11593
63b66e5b
CW
11594 if (INTEL_INFO(dev)->num_pipes == 0)
11595 return NULL;
11596
9d1cb914 11597 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11598 if (error == NULL)
11599 return NULL;
11600
190be112 11601 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11602 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11603
52331309 11604 for_each_pipe(i) {
ddf9c536
ID
11605 error->pipe[i].power_domain_on =
11606 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11607 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11608 continue;
11609
a18c4c3d
PZ
11610 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11611 error->cursor[i].control = I915_READ(CURCNTR(i));
11612 error->cursor[i].position = I915_READ(CURPOS(i));
11613 error->cursor[i].base = I915_READ(CURBASE(i));
11614 } else {
11615 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11616 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11617 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11618 }
c4a1d9e4
CW
11619
11620 error->plane[i].control = I915_READ(DSPCNTR(i));
11621 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11622 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11623 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11624 error->plane[i].pos = I915_READ(DSPPOS(i));
11625 }
ca291363
PZ
11626 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11627 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11628 if (INTEL_INFO(dev)->gen >= 4) {
11629 error->plane[i].surface = I915_READ(DSPSURF(i));
11630 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11631 }
11632
c4a1d9e4 11633 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11634 }
11635
11636 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11637 if (HAS_DDI(dev_priv->dev))
11638 error->num_transcoders++; /* Account for eDP. */
11639
11640 for (i = 0; i < error->num_transcoders; i++) {
11641 enum transcoder cpu_transcoder = transcoders[i];
11642
ddf9c536 11643 error->transcoder[i].power_domain_on =
38cc1daf
PZ
11644 intel_display_power_enabled_sw(dev,
11645 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11646 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11647 continue;
11648
63b66e5b
CW
11649 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11650
11651 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11652 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11653 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11654 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11655 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11656 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11657 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11658 }
11659
11660 return error;
11661}
11662
edc3d884
MK
11663#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11664
c4a1d9e4 11665void
edc3d884 11666intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11667 struct drm_device *dev,
11668 struct intel_display_error_state *error)
11669{
11670 int i;
11671
63b66e5b
CW
11672 if (!error)
11673 return;
11674
edc3d884 11675 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11676 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11677 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11678 error->power_well_driver);
52331309 11679 for_each_pipe(i) {
edc3d884 11680 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11681 err_printf(m, " Power: %s\n",
11682 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11683 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11684
11685 err_printf(m, "Plane [%d]:\n", i);
11686 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11687 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11688 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11689 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11690 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11691 }
4b71a570 11692 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11693 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11694 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11695 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11696 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11697 }
11698
edc3d884
MK
11699 err_printf(m, "Cursor [%d]:\n", i);
11700 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11701 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11702 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11703 }
63b66e5b
CW
11704
11705 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11706 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11707 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11708 err_printf(m, " Power: %s\n",
11709 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11710 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11711 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11712 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11713 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11714 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11715 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11716 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11717 }
c4a1d9e4 11718}
This page took 1.949057 seconds and 5 git commands to generate.