drm/i915: remove pch_port argument form intel_enable_pipe
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
79e53945 56typedef struct {
0206e353 57 int min, max;
79e53945
JB
58} intel_range_t;
59
60typedef struct {
0206e353
AJ
61 int dot_limit;
62 int p2_slow, p2_fast;
79e53945
JB
63} intel_p2_t;
64
d4906093
ML
65typedef struct intel_limit intel_limit_t;
66struct intel_limit {
0206e353
AJ
67 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
d4906093 69};
79e53945 70
d2acd215
DV
71int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
021357ac
CW
81static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
8b99e68c
CW
84 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
021357ac
CW
89}
90
5d536e28 91static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 92 .dot = { .min = 25000, .max = 350000 },
9c333719 93 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 94 .n = { .min = 2, .max = 16 },
0206e353
AJ
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
102};
103
5d536e28
DV
104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
9c333719 106 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 107 .n = { .min = 2, .max = 16 },
5d536e28
DV
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
e4b36699 117static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 118 .dot = { .min = 25000, .max = 350000 },
9c333719 119 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 120 .n = { .min = 2, .max = 16 },
0206e353
AJ
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
e4b36699 128};
273e27ca 129
e4b36699 130static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
154};
155
273e27ca 156
e4b36699 157static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
044c7c41 169 },
e4b36699
KP
170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
044c7c41 196 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
044c7c41 210 },
e4b36699
KP
211};
212
f2b115e6 213static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 216 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
273e27ca 219 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
226};
227
f2b115e6 228static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
239};
240
273e27ca
EA
241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
b91ad0ec 246static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
257};
258
b91ad0ec 259static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
283};
284
273e27ca 285/* LVDS 100mhz refclk limits. */
b91ad0ec 286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
0206e353 294 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
0206e353 307 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
310};
311
dc730512 312static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 320 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 321 .n = { .min = 1, .max = 7 },
a0c4da24
JB
322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
b99ab663 324 .p1 = { .min = 2, .max = 3 },
5fdc9c49 325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
326};
327
6b4bf1c4
VS
328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
fb03ac01
VS
334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
336}
337
e0638cdf
PZ
338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
1b894b59
CW
353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
2c07245f 355{
b91ad0ec 356 struct drm_device *dev = crtc->dev;
2c07245f 357 const intel_limit_t *limit;
b91ad0ec
ZW
358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 360 if (intel_is_dual_link_lvds(dev)) {
1b894b59 361 if (refclk == 100000)
b91ad0ec
ZW
362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
1b894b59 366 if (refclk == 100000)
b91ad0ec
ZW
367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
c6bb3538 371 } else
b91ad0ec 372 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
373
374 return limit;
375}
376
044c7c41
ML
377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
044c7c41
ML
380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 383 if (intel_is_dual_link_lvds(dev))
e4b36699 384 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 385 else
e4b36699 386 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 389 limit = &intel_limits_g4x_hdmi;
044c7c41 390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 391 limit = &intel_limits_g4x_sdvo;
044c7c41 392 } else /* The option is for other outputs */
e4b36699 393 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
394
395 return limit;
396}
397
1b894b59 398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
bad720ff 403 if (HAS_PCH_SPLIT(dev))
1b894b59 404 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 405 else if (IS_G4X(dev)) {
044c7c41 406 limit = intel_g4x_limit(crtc);
f2b115e6 407 } else if (IS_PINEVIEW(dev)) {
2177832f 408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 409 limit = &intel_limits_pineview_lvds;
2177832f 410 else
f2b115e6 411 limit = &intel_limits_pineview_sdvo;
a0c4da24 412 } else if (IS_VALLEYVIEW(dev)) {
dc730512 413 limit = &intel_limits_vlv;
a6c45cf0
CW
414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 421 limit = &intel_limits_i8xx_lvds;
5d536e28 422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 423 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
424 else
425 limit = &intel_limits_i8xx_dac;
79e53945
JB
426 }
427 return limit;
428}
429
f2b115e6
AJ
430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 432{
2177832f
SL
433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
fb03ac01
VS
437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
439}
440
7429e9d4
DV
441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
ac58c3f0 446static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 447{
7429e9d4 448 clock->m = i9xx_dpll_compute_m(clock);
79e53945 449 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
fb03ac01
VS
452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
454}
455
7c04d1d9 456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
1b894b59
CW
462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
79e53945 465{
f01b7962
VS
466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
79e53945 468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 469 INTELPllInvalid("p1 out of range\n");
79e53945 470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 471 INTELPllInvalid("m2 out of range\n");
79e53945 472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 473 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
79e53945 486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 487 INTELPllInvalid("vco out of range\n");
79e53945
JB
488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 492 INTELPllInvalid("dot out of range\n");
79e53945
JB
493
494 return true;
495}
496
d4906093 497static bool
ee9300bb 498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
79e53945
JB
501{
502 struct drm_device *dev = crtc->dev;
79e53945 503 intel_clock_t clock;
79e53945
JB
504 int err = target;
505
a210b028 506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 507 /*
a210b028
DV
508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
79e53945 511 */
1974cad0 512 if (intel_is_dual_link_lvds(dev))
79e53945
JB
513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
0206e353 523 memset(best_clock, 0, sizeof(*best_clock));
79e53945 524
42158660
ZY
525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 529 if (clock.m2 >= clock.m1)
42158660
ZY
530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
535 int this_err;
536
ac58c3f0
DV
537 i9xx_clock(refclk, &clock);
538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
540 continue;
541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
558static bool
ee9300bb
DV
559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
79e53945
JB
562{
563 struct drm_device *dev = crtc->dev;
79e53945 564 intel_clock_t clock;
79e53945
JB
565 int err = target;
566
a210b028 567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 568 /*
a210b028
DV
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
79e53945 572 */
1974cad0 573 if (intel_is_dual_link_lvds(dev))
79e53945
JB
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
0206e353 584 memset(best_clock, 0, sizeof(*best_clock));
79e53945 585
42158660
ZY
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
594 int this_err;
595
ac58c3f0 596 pineview_clock(refclk, &clock);
1b894b59
CW
597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
79e53945 599 continue;
cec2f356
SP
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
79e53945
JB
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
d4906093 617static bool
ee9300bb
DV
618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
d4906093
ML
621{
622 struct drm_device *dev = crtc->dev;
d4906093
ML
623 intel_clock_t clock;
624 int max_n;
625 bool found;
6ba770dc
AJ
626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 631 if (intel_is_dual_link_lvds(dev))
d4906093
ML
632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
f77f13e2 644 /* based on hardware requirement, prefer smaller n to precision */
d4906093 645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 646 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
ac58c3f0 655 i9xx_clock(refclk, &clock);
1b894b59
CW
656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
d4906093 658 continue;
1b894b59
CW
659
660 this_err = abs(clock.dot - target);
d4906093
ML
661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
2c07245f
ZW
671 return found;
672}
673
a0c4da24 674static bool
ee9300bb
DV
675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
a0c4da24 678{
f01b7962 679 struct drm_device *dev = crtc->dev;
6b4bf1c4 680 intel_clock_t clock;
69e4f900 681 unsigned int bestppm = 1000000;
27e639bf
VS
682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 684 bool found = false;
a0c4da24 685
6b4bf1c4
VS
686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
689
690 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 695 clock.p = clock.p1 * clock.p2;
a0c4da24 696 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
698 unsigned int ppm, diff;
699
6b4bf1c4
VS
700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
702
703 vlv_clock(refclk, &clock);
43b0ac53 704
f01b7962
VS
705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
43b0ac53
VS
707 continue;
708
6b4bf1c4
VS
709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 713 bestppm = 0;
6b4bf1c4 714 *best_clock = clock;
49e497ef 715 found = true;
43b0ac53 716 }
6b4bf1c4 717
c686122c 718 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 719 bestppm = ppm;
6b4bf1c4 720 *best_clock = clock;
49e497ef 721 found = true;
a0c4da24
JB
722 }
723 }
724 }
725 }
726 }
a0c4da24 727
49e497ef 728 return found;
a0c4da24 729}
a4fc5ed6 730
20ddf665
VS
731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
241bfc38 738 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
241bfc38 745 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
746}
747
a5c961d1
PZ
748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
3b117c8f 754 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
755}
756
57e22f4a 757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
9d0498a2
JB
768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 777{
9d0498a2 778 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 779 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 780
57e22f4a
VS
781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
783 return;
784 }
785
300387c0
CW
786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
9d0498a2 802 /* Wait for vblank interrupt bit to set */
481b6af3
CW
803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
9d0498a2
JB
806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
fbf49ea2
VS
809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
ab7ad7f6
KP
828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
ab7ad7f6
KP
837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
58e10eb9 843 *
9d0498a2 844 */
58e10eb9 845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
ab7ad7f6
KP
850
851 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 852 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
853
854 /* Wait for the Pipe State to go off */
58e10eb9
CW
855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
284637d9 857 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 858 } else {
ab7ad7f6 859 /* Wait for the display line to settle */
fbf49ea2 860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 861 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 862 }
79e53945
JB
863}
864
b0ea7d37
DL
865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
c36346e3
DL
877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
b0ea7d37
DL
905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
b24e7179
JB
910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
55607e8a
DV
916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
b24e7179
JB
918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
b24e7179 930
23538ef1
JN
931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
55607e8a 949struct intel_shared_dpll *
e2b78267
DV
950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
951{
952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
a43f6e0f 954 if (crtc->config.shared_dpll < 0)
e2b78267
DV
955 return NULL;
956
a43f6e0f 957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
958}
959
040484af 960/* For ILK+ */
55607e8a
DV
961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
040484af 964{
040484af 965 bool cur_state;
5358901f 966 struct intel_dpll_hw_state hw_state;
040484af 967
9d82aa17
ED
968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
92b27b08 973 if (WARN (!pll,
46edb027 974 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 975 return;
ee7b9f93 976
5358901f 977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 978 WARN(cur_state != state,
5358901f
DV
979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
040484af 981}
040484af
JB
982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
ad80a810
PZ
989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
040484af 991
affa9354
PZ
992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
ad80a810 994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 995 val = I915_READ(reg);
ad80a810 996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
040484af
JB
1002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
d63fa0dc
PZ
1016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
3d13ef2e 1033 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1034 return;
1035
bf507ef7 1036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1037 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1038 return;
1039
040484af
JB
1040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
55607e8a
DV
1045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
040484af
JB
1047{
1048 int reg;
1049 u32 val;
55607e8a 1050 bool cur_state;
040484af
JB
1051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
55607e8a
DV
1054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
040484af
JB
1058}
1059
ea0760cf
JB
1060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
0de3b485 1066 bool locked = true;
ea0760cf
JB
1067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1086 pipe_name(pipe));
ea0760cf
JB
1087}
1088
93ce0ba6
JN
1089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
b840d907
JB
1109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
b24e7179
JB
1111{
1112 int reg;
1113 u32 val;
63d7bbe9 1114 bool cur_state;
702e7a56
PZ
1115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
b24e7179 1117
8e636784
DV
1118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
b97186f0
PZ
1122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
63d7bbe9
JB
1131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1133 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1134}
1135
931872fc
CW
1136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
b24e7179
JB
1138{
1139 int reg;
1140 u32 val;
931872fc 1141 bool cur_state;
b24e7179
JB
1142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
931872fc
CW
1145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1149}
1150
931872fc
CW
1151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
b24e7179
JB
1154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
653e1026 1157 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
653e1026
VS
1162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
19ec1358 1169 return;
28c05794 1170 }
19ec1358 1171
b24e7179 1172 /* Need to check both planes against the pipe */
08e2a7de 1173 for_each_pipe(i) {
b24e7179
JB
1174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
b24e7179
JB
1181 }
1182}
1183
19332d7a
JB
1184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
20674eef 1187 struct drm_device *dev = dev_priv->dev;
19332d7a
JB
1188 int reg, i;
1189 u32 val;
1190
20674eef 1191 if (IS_VALLEYVIEW(dev)) {
22d3fd46 1192 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
20674eef
VS
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
19332d7a 1201 val = I915_READ(reg);
20674eef 1202 WARN((val & SPRITE_ENABLE),
06da8da2 1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
19332d7a 1207 val = I915_READ(reg);
20674eef 1208 WARN((val & DVS_ENABLE),
06da8da2 1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1210 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1211 }
1212}
1213
89eff4be 1214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1215{
1216 u32 val;
1217 bool enabled;
1218
89eff4be 1219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1220
92f2584a
JB
1221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
ab9412ba
DV
1227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
92f2584a
JB
1229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
ab9412ba 1234 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
92f2584a
JB
1240}
1241
4e634389
KP
1242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
1519b995
KP
1260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
dc0fa718 1263 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1268 return false;
1269 } else {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
291906f1 1307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1308 enum pipe pipe, int reg, u32 port_sel)
291906f1 1309{
47a05eca 1310 u32 val = I915_READ(reg);
4e634389 1311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1313 reg, pipe_name(pipe));
de9a35ab 1314
75c5da27
DV
1315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
de9a35ab 1317 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
47a05eca 1323 u32 val = I915_READ(reg);
b70ad586 1324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1326 reg, pipe_name(pipe));
de9a35ab 1327
dc0fa718 1328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1329 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1330 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
291906f1 1338
f0575e92
KP
1339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
b70ad586 1345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1346 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1347 pipe_name(pipe));
291906f1
JB
1348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
b70ad586 1351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1353 pipe_name(pipe));
291906f1 1354
e2debe91
PZ
1355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1358}
1359
40e9cf64
JB
1360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
e4607fcf 1367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
e5cbfbfb
ID
1377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
404faabc 1381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1382 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
40e9cf64
JB
1385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
426115cf 1398static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1399{
426115cf
DV
1400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1404
426115cf 1405 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1406
1407 /* No really, not for ILK+ */
1408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1412 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1413
426115cf
DV
1414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1423
1424 /* We do this three times for luck */
426115cf 1425 I915_WRITE(reg, dpll);
87442f73
DV
1426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
66e3d5c0 1436static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1437{
66e3d5c0
DV
1438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1442
66e3d5c0 1443 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1444
63d7bbe9 1445 /* No really, not for ILK+ */
3d13ef2e 1446 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1447
1448 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1451
66e3d5c0
DV
1452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
63d7bbe9
JB
1469
1470 /* We do this three times for luck */
66e3d5c0 1471 I915_WRITE(reg, dpll);
63d7bbe9
JB
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
50b44a44 1483 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
50b44a44 1491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1492{
63d7bbe9
JB
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
50b44a44
DV
1500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1502}
1503
f6071166
JB
1504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
e5cbfbfb
ID
1511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
f6071166 1515 if (pipe == PIPE_B)
e5cbfbfb 1516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
e4607fcf
CML
1521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
89b667f8
JB
1523{
1524 u32 port_mask;
1525
e4607fcf
CML
1526 switch (dport->port) {
1527 case PORT_B:
89b667f8 1528 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1529 break;
1530 case PORT_C:
89b667f8 1531 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1532 break;
1533 default:
1534 BUG();
1535 }
89b667f8
JB
1536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1539 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1540}
1541
92f2584a 1542/**
e72f9fbf 1543 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
e2b78267 1550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1551{
3d13ef2e
DL
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1554 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1555
48da64a8 1556 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1557 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1558 if (WARN_ON(pll == NULL))
48da64a8
CW
1559 return;
1560
1561 if (WARN_ON(pll->refcount == 0))
1562 return;
ee7b9f93 1563
46edb027
DV
1564 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1565 pll->name, pll->active, pll->on,
e2b78267 1566 crtc->base.base.id);
92f2584a 1567
cdbd2316
DV
1568 if (pll->active++) {
1569 WARN_ON(!pll->on);
e9d6944e 1570 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1571 return;
1572 }
f4a091c7 1573 WARN_ON(pll->on);
ee7b9f93 1574
46edb027 1575 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1576 pll->enable(dev_priv, pll);
ee7b9f93 1577 pll->on = true;
92f2584a
JB
1578}
1579
e2b78267 1580static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1581{
3d13ef2e
DL
1582 struct drm_device *dev = crtc->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1584 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1585
92f2584a 1586 /* PCH only available on ILK+ */
3d13ef2e 1587 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1588 if (WARN_ON(pll == NULL))
ee7b9f93 1589 return;
92f2584a 1590
48da64a8
CW
1591 if (WARN_ON(pll->refcount == 0))
1592 return;
7a419866 1593
46edb027
DV
1594 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1595 pll->name, pll->active, pll->on,
e2b78267 1596 crtc->base.base.id);
7a419866 1597
48da64a8 1598 if (WARN_ON(pll->active == 0)) {
e9d6944e 1599 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1600 return;
1601 }
1602
e9d6944e 1603 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1604 WARN_ON(!pll->on);
cdbd2316 1605 if (--pll->active)
7a419866 1606 return;
ee7b9f93 1607
46edb027 1608 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1609 pll->disable(dev_priv, pll);
ee7b9f93 1610 pll->on = false;
92f2584a
JB
1611}
1612
b8a4f404
PZ
1613static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1614 enum pipe pipe)
040484af 1615{
23670b32 1616 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1617 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1619 uint32_t reg, val, pipeconf_val;
040484af
JB
1620
1621 /* PCH only available on ILK+ */
3d13ef2e 1622 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1623
1624 /* Make sure PCH DPLL is enabled */
e72f9fbf 1625 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1626 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1627
1628 /* FDI must be feeding us bits for PCH ports */
1629 assert_fdi_tx_enabled(dev_priv, pipe);
1630 assert_fdi_rx_enabled(dev_priv, pipe);
1631
23670b32
DV
1632 if (HAS_PCH_CPT(dev)) {
1633 /* Workaround: Set the timing override bit before enabling the
1634 * pch transcoder. */
1635 reg = TRANS_CHICKEN2(pipe);
1636 val = I915_READ(reg);
1637 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1638 I915_WRITE(reg, val);
59c859d6 1639 }
23670b32 1640
ab9412ba 1641 reg = PCH_TRANSCONF(pipe);
040484af 1642 val = I915_READ(reg);
5f7f726d 1643 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1644
1645 if (HAS_PCH_IBX(dev_priv->dev)) {
1646 /*
1647 * make the BPC in transcoder be consistent with
1648 * that in pipeconf reg.
1649 */
dfd07d72
DV
1650 val &= ~PIPECONF_BPC_MASK;
1651 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1652 }
5f7f726d
PZ
1653
1654 val &= ~TRANS_INTERLACE_MASK;
1655 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1656 if (HAS_PCH_IBX(dev_priv->dev) &&
1657 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1658 val |= TRANS_LEGACY_INTERLACED_ILK;
1659 else
1660 val |= TRANS_INTERLACED;
5f7f726d
PZ
1661 else
1662 val |= TRANS_PROGRESSIVE;
1663
040484af
JB
1664 I915_WRITE(reg, val | TRANS_ENABLE);
1665 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1666 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1667}
1668
8fb033d7 1669static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1670 enum transcoder cpu_transcoder)
040484af 1671{
8fb033d7 1672 u32 val, pipeconf_val;
8fb033d7
PZ
1673
1674 /* PCH only available on ILK+ */
3d13ef2e 1675 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1676
8fb033d7 1677 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1678 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1679 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1680
223a6fdf
PZ
1681 /* Workaround: set timing override bit. */
1682 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1683 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1684 I915_WRITE(_TRANSA_CHICKEN2, val);
1685
25f3ef11 1686 val = TRANS_ENABLE;
937bb610 1687 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1688
9a76b1c6
PZ
1689 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1690 PIPECONF_INTERLACED_ILK)
a35f2679 1691 val |= TRANS_INTERLACED;
8fb033d7
PZ
1692 else
1693 val |= TRANS_PROGRESSIVE;
1694
ab9412ba
DV
1695 I915_WRITE(LPT_TRANSCONF, val);
1696 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1697 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1698}
1699
b8a4f404
PZ
1700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
040484af 1702{
23670b32
DV
1703 struct drm_device *dev = dev_priv->dev;
1704 uint32_t reg, val;
040484af
JB
1705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
291906f1
JB
1710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
ab9412ba 1713 reg = PCH_TRANSCONF(pipe);
040484af
JB
1714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
1718 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1719 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1720
1721 if (!HAS_PCH_IBX(dev)) {
1722 /* Workaround: Clear the timing override chicken bit again. */
1723 reg = TRANS_CHICKEN2(pipe);
1724 val = I915_READ(reg);
1725 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1726 I915_WRITE(reg, val);
1727 }
040484af
JB
1728}
1729
ab4d966c 1730static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1731{
8fb033d7
PZ
1732 u32 val;
1733
ab9412ba 1734 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1735 val &= ~TRANS_ENABLE;
ab9412ba 1736 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1737 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1738 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1739 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1740
1741 /* Workaround: clear timing override bit. */
1742 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1743 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1744 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1745}
1746
b24e7179 1747/**
309cfea8 1748 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1749 * @crtc: crtc responsible for the pipe
0372264a
PZ
1750 * @dsi: output type is DSI
1751 * @wait_for_vblank: whether we should for a vblank or not after enabling it
b24e7179 1752 *
0372264a 1753 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1754 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1755 */
0372264a 1756static void intel_enable_pipe(struct intel_crtc *crtc,
30421c4f 1757 bool dsi, bool wait_for_vblank)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
23538ef1
JN
1783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
00d70b15
CW
1799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8
PZ
1803 POSTING_READ(reg);
1804 if (wait_for_vblank)
1805 intel_wait_for_vblank(dev_priv->dev, pipe);
b24e7179
JB
1806}
1807
1808/**
309cfea8 1809 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1810 * @dev_priv: i915 private structure
1811 * @pipe: pipe to disable
1812 *
1813 * Disable @pipe, making sure that various hardware specific requirements
1814 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1815 *
1816 * @pipe should be %PIPE_A or %PIPE_B.
1817 *
1818 * Will wait until the pipe has shut down before returning.
1819 */
1820static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1821 enum pipe pipe)
1822{
702e7a56
PZ
1823 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1824 pipe);
b24e7179
JB
1825 int reg;
1826 u32 val;
1827
1828 /*
1829 * Make sure planes won't keep trying to pump pixels to us,
1830 * or we might hang the display.
1831 */
1832 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1833 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1834 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1835
1836 /* Don't disable pipe A or pipe A PLLs if needed */
1837 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1838 return;
1839
702e7a56 1840 reg = PIPECONF(cpu_transcoder);
b24e7179 1841 val = I915_READ(reg);
00d70b15
CW
1842 if ((val & PIPECONF_ENABLE) == 0)
1843 return;
1844
1845 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1846 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1847}
1848
d74362c9
KP
1849/*
1850 * Plane regs are double buffered, going from enabled->disabled needs a
1851 * trigger in order to latch. The display address reg provides this.
1852 */
1dba99f4
VS
1853void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1854 enum plane plane)
d74362c9 1855{
3d13ef2e
DL
1856 struct drm_device *dev = dev_priv->dev;
1857 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1858
1859 I915_WRITE(reg, I915_READ(reg));
1860 POSTING_READ(reg);
d74362c9
KP
1861}
1862
b24e7179 1863/**
d1de00ef 1864 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1865 * @dev_priv: i915 private structure
1866 * @plane: plane to enable
1867 * @pipe: pipe being fed
1868 *
1869 * Enable @plane on @pipe, making sure that @pipe is running first.
1870 */
d1de00ef
VS
1871static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1872 enum plane plane, enum pipe pipe)
b24e7179 1873{
939c2fe8
VS
1874 struct intel_crtc *intel_crtc =
1875 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1876 int reg;
1877 u32 val;
1878
1879 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1880 assert_pipe_enabled(dev_priv, pipe);
1881
4c445e0e 1882 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1883
4c445e0e 1884 intel_crtc->primary_enabled = true;
939c2fe8 1885
b24e7179
JB
1886 reg = DSPCNTR(plane);
1887 val = I915_READ(reg);
00d70b15
CW
1888 if (val & DISPLAY_PLANE_ENABLE)
1889 return;
1890
1891 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1892 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1893 intel_wait_for_vblank(dev_priv->dev, pipe);
1894}
1895
b24e7179 1896/**
d1de00ef 1897 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1898 * @dev_priv: i915 private structure
1899 * @plane: plane to disable
1900 * @pipe: pipe consuming the data
1901 *
1902 * Disable @plane; should be an independent operation.
1903 */
d1de00ef
VS
1904static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1905 enum plane plane, enum pipe pipe)
b24e7179 1906{
939c2fe8
VS
1907 struct intel_crtc *intel_crtc =
1908 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1909 int reg;
1910 u32 val;
1911
4c445e0e 1912 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1913
4c445e0e 1914 intel_crtc->primary_enabled = false;
939c2fe8 1915
b24e7179
JB
1916 reg = DSPCNTR(plane);
1917 val = I915_READ(reg);
00d70b15
CW
1918 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1919 return;
1920
1921 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1922 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1923 intel_wait_for_vblank(dev_priv->dev, pipe);
1924}
1925
693db184
CW
1926static bool need_vtd_wa(struct drm_device *dev)
1927{
1928#ifdef CONFIG_INTEL_IOMMU
1929 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1930 return true;
1931#endif
1932 return false;
1933}
1934
a57ce0b2
JB
1935static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1936{
1937 int tile_height;
1938
1939 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1940 return ALIGN(height, tile_height);
1941}
1942
127bd2ac 1943int
48b956c5 1944intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1945 struct drm_i915_gem_object *obj,
919926ae 1946 struct intel_ring_buffer *pipelined)
6b95a207 1947{
ce453d81 1948 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1949 u32 alignment;
1950 int ret;
1951
05394f39 1952 switch (obj->tiling_mode) {
6b95a207 1953 case I915_TILING_NONE:
534843da
CW
1954 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1955 alignment = 128 * 1024;
a6c45cf0 1956 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1957 alignment = 4 * 1024;
1958 else
1959 alignment = 64 * 1024;
6b95a207
KH
1960 break;
1961 case I915_TILING_X:
1962 /* pin() will align the object as required by fence */
1963 alignment = 0;
1964 break;
1965 case I915_TILING_Y:
80075d49 1966 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1967 return -EINVAL;
1968 default:
1969 BUG();
1970 }
1971
693db184
CW
1972 /* Note that the w/a also requires 64 PTE of padding following the
1973 * bo. We currently fill all unused PTE with the shadow page and so
1974 * we should always have valid PTE following the scanout preventing
1975 * the VT-d warning.
1976 */
1977 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1978 alignment = 256 * 1024;
1979
ce453d81 1980 dev_priv->mm.interruptible = false;
2da3b9b9 1981 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1982 if (ret)
ce453d81 1983 goto err_interruptible;
6b95a207
KH
1984
1985 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1986 * fence, whereas 965+ only requires a fence if using
1987 * framebuffer compression. For simplicity, we always install
1988 * a fence as the cost is not that onerous.
1989 */
06d98131 1990 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
1991 if (ret)
1992 goto err_unpin;
1690e1eb 1993
9a5a53b3 1994 i915_gem_object_pin_fence(obj);
6b95a207 1995
ce453d81 1996 dev_priv->mm.interruptible = true;
6b95a207 1997 return 0;
48b956c5
CW
1998
1999err_unpin:
cc98b413 2000 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2001err_interruptible:
2002 dev_priv->mm.interruptible = true;
48b956c5 2003 return ret;
6b95a207
KH
2004}
2005
1690e1eb
CW
2006void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2007{
2008 i915_gem_object_unpin_fence(obj);
cc98b413 2009 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2010}
2011
c2c75131
DV
2012/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2013 * is assumed to be a power-of-two. */
bc752862
CW
2014unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2015 unsigned int tiling_mode,
2016 unsigned int cpp,
2017 unsigned int pitch)
c2c75131 2018{
bc752862
CW
2019 if (tiling_mode != I915_TILING_NONE) {
2020 unsigned int tile_rows, tiles;
c2c75131 2021
bc752862
CW
2022 tile_rows = *y / 8;
2023 *y %= 8;
c2c75131 2024
bc752862
CW
2025 tiles = *x / (512/cpp);
2026 *x %= 512/cpp;
2027
2028 return tile_rows * pitch * 8 + tiles * 4096;
2029 } else {
2030 unsigned int offset;
2031
2032 offset = *y * pitch + *x * cpp;
2033 *y = 0;
2034 *x = (offset & 4095) / cpp;
2035 return offset & -4096;
2036 }
c2c75131
DV
2037}
2038
17638cd6
JB
2039static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2040 int x, int y)
81255565
JB
2041{
2042 struct drm_device *dev = crtc->dev;
2043 struct drm_i915_private *dev_priv = dev->dev_private;
2044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2045 struct intel_framebuffer *intel_fb;
05394f39 2046 struct drm_i915_gem_object *obj;
81255565 2047 int plane = intel_crtc->plane;
e506a0c6 2048 unsigned long linear_offset;
81255565 2049 u32 dspcntr;
5eddb70b 2050 u32 reg;
81255565
JB
2051
2052 switch (plane) {
2053 case 0:
2054 case 1:
2055 break;
2056 default:
84f44ce7 2057 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2058 return -EINVAL;
2059 }
2060
2061 intel_fb = to_intel_framebuffer(fb);
2062 obj = intel_fb->obj;
81255565 2063
5eddb70b
CW
2064 reg = DSPCNTR(plane);
2065 dspcntr = I915_READ(reg);
81255565
JB
2066 /* Mask out pixel format bits in case we change it */
2067 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2068 switch (fb->pixel_format) {
2069 case DRM_FORMAT_C8:
81255565
JB
2070 dspcntr |= DISPPLANE_8BPP;
2071 break;
57779d06
VS
2072 case DRM_FORMAT_XRGB1555:
2073 case DRM_FORMAT_ARGB1555:
2074 dspcntr |= DISPPLANE_BGRX555;
81255565 2075 break;
57779d06
VS
2076 case DRM_FORMAT_RGB565:
2077 dspcntr |= DISPPLANE_BGRX565;
2078 break;
2079 case DRM_FORMAT_XRGB8888:
2080 case DRM_FORMAT_ARGB8888:
2081 dspcntr |= DISPPLANE_BGRX888;
2082 break;
2083 case DRM_FORMAT_XBGR8888:
2084 case DRM_FORMAT_ABGR8888:
2085 dspcntr |= DISPPLANE_RGBX888;
2086 break;
2087 case DRM_FORMAT_XRGB2101010:
2088 case DRM_FORMAT_ARGB2101010:
2089 dspcntr |= DISPPLANE_BGRX101010;
2090 break;
2091 case DRM_FORMAT_XBGR2101010:
2092 case DRM_FORMAT_ABGR2101010:
2093 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2094 break;
2095 default:
baba133a 2096 BUG();
81255565 2097 }
57779d06 2098
a6c45cf0 2099 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2100 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2101 dspcntr |= DISPPLANE_TILED;
2102 else
2103 dspcntr &= ~DISPPLANE_TILED;
2104 }
2105
de1aa629
VS
2106 if (IS_G4X(dev))
2107 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2108
5eddb70b 2109 I915_WRITE(reg, dspcntr);
81255565 2110
e506a0c6 2111 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2112
c2c75131
DV
2113 if (INTEL_INFO(dev)->gen >= 4) {
2114 intel_crtc->dspaddr_offset =
bc752862
CW
2115 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2116 fb->bits_per_pixel / 8,
2117 fb->pitches[0]);
c2c75131
DV
2118 linear_offset -= intel_crtc->dspaddr_offset;
2119 } else {
e506a0c6 2120 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2121 }
e506a0c6 2122
f343c5f6
BW
2123 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2124 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2125 fb->pitches[0]);
01f2c773 2126 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2127 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2128 I915_WRITE(DSPSURF(plane),
2129 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2130 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2131 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2132 } else
f343c5f6 2133 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2134 POSTING_READ(reg);
81255565 2135
17638cd6
JB
2136 return 0;
2137}
2138
2139static int ironlake_update_plane(struct drm_crtc *crtc,
2140 struct drm_framebuffer *fb, int x, int y)
2141{
2142 struct drm_device *dev = crtc->dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2145 struct intel_framebuffer *intel_fb;
2146 struct drm_i915_gem_object *obj;
2147 int plane = intel_crtc->plane;
e506a0c6 2148 unsigned long linear_offset;
17638cd6
JB
2149 u32 dspcntr;
2150 u32 reg;
2151
2152 switch (plane) {
2153 case 0:
2154 case 1:
27f8227b 2155 case 2:
17638cd6
JB
2156 break;
2157 default:
84f44ce7 2158 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2159 return -EINVAL;
2160 }
2161
2162 intel_fb = to_intel_framebuffer(fb);
2163 obj = intel_fb->obj;
2164
2165 reg = DSPCNTR(plane);
2166 dspcntr = I915_READ(reg);
2167 /* Mask out pixel format bits in case we change it */
2168 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2169 switch (fb->pixel_format) {
2170 case DRM_FORMAT_C8:
17638cd6
JB
2171 dspcntr |= DISPPLANE_8BPP;
2172 break;
57779d06
VS
2173 case DRM_FORMAT_RGB565:
2174 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2175 break;
57779d06
VS
2176 case DRM_FORMAT_XRGB8888:
2177 case DRM_FORMAT_ARGB8888:
2178 dspcntr |= DISPPLANE_BGRX888;
2179 break;
2180 case DRM_FORMAT_XBGR8888:
2181 case DRM_FORMAT_ABGR8888:
2182 dspcntr |= DISPPLANE_RGBX888;
2183 break;
2184 case DRM_FORMAT_XRGB2101010:
2185 case DRM_FORMAT_ARGB2101010:
2186 dspcntr |= DISPPLANE_BGRX101010;
2187 break;
2188 case DRM_FORMAT_XBGR2101010:
2189 case DRM_FORMAT_ABGR2101010:
2190 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2191 break;
2192 default:
baba133a 2193 BUG();
17638cd6
JB
2194 }
2195
2196 if (obj->tiling_mode != I915_TILING_NONE)
2197 dspcntr |= DISPPLANE_TILED;
2198 else
2199 dspcntr &= ~DISPPLANE_TILED;
2200
b42c6009 2201 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2202 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2203 else
2204 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2205
2206 I915_WRITE(reg, dspcntr);
2207
e506a0c6 2208 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2209 intel_crtc->dspaddr_offset =
bc752862
CW
2210 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2211 fb->bits_per_pixel / 8,
2212 fb->pitches[0]);
c2c75131 2213 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2214
f343c5f6
BW
2215 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2216 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2217 fb->pitches[0]);
01f2c773 2218 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2219 I915_WRITE(DSPSURF(plane),
2220 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2221 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2222 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2223 } else {
2224 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2225 I915_WRITE(DSPLINOFF(plane), linear_offset);
2226 }
17638cd6
JB
2227 POSTING_READ(reg);
2228
2229 return 0;
2230}
2231
2232/* Assume fb object is pinned & idle & fenced and just update base pointers */
2233static int
2234intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2235 int x, int y, enum mode_set_atomic state)
2236{
2237 struct drm_device *dev = crtc->dev;
2238 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2239
6b8e6ed0
CW
2240 if (dev_priv->display.disable_fbc)
2241 dev_priv->display.disable_fbc(dev);
3dec0095 2242 intel_increase_pllclock(crtc);
81255565 2243
6b8e6ed0 2244 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2245}
2246
96a02917
VS
2247void intel_display_handle_reset(struct drm_device *dev)
2248{
2249 struct drm_i915_private *dev_priv = dev->dev_private;
2250 struct drm_crtc *crtc;
2251
2252 /*
2253 * Flips in the rings have been nuked by the reset,
2254 * so complete all pending flips so that user space
2255 * will get its events and not get stuck.
2256 *
2257 * Also update the base address of all primary
2258 * planes to the the last fb to make sure we're
2259 * showing the correct fb after a reset.
2260 *
2261 * Need to make two loops over the crtcs so that we
2262 * don't try to grab a crtc mutex before the
2263 * pending_flip_queue really got woken up.
2264 */
2265
2266 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2268 enum plane plane = intel_crtc->plane;
2269
2270 intel_prepare_page_flip(dev, plane);
2271 intel_finish_page_flip_plane(dev, plane);
2272 }
2273
2274 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2276
2277 mutex_lock(&crtc->mutex);
947fdaad
CW
2278 /*
2279 * FIXME: Once we have proper support for primary planes (and
2280 * disabling them without disabling the entire crtc) allow again
2281 * a NULL crtc->fb.
2282 */
2283 if (intel_crtc->active && crtc->fb)
96a02917
VS
2284 dev_priv->display.update_plane(crtc, crtc->fb,
2285 crtc->x, crtc->y);
2286 mutex_unlock(&crtc->mutex);
2287 }
2288}
2289
14667a4b
CW
2290static int
2291intel_finish_fb(struct drm_framebuffer *old_fb)
2292{
2293 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2294 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2295 bool was_interruptible = dev_priv->mm.interruptible;
2296 int ret;
2297
14667a4b
CW
2298 /* Big Hammer, we also need to ensure that any pending
2299 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2300 * current scanout is retired before unpinning the old
2301 * framebuffer.
2302 *
2303 * This should only fail upon a hung GPU, in which case we
2304 * can safely continue.
2305 */
2306 dev_priv->mm.interruptible = false;
2307 ret = i915_gem_object_finish_gpu(obj);
2308 dev_priv->mm.interruptible = was_interruptible;
2309
2310 return ret;
2311}
2312
198598d0
VS
2313static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2314{
2315 struct drm_device *dev = crtc->dev;
2316 struct drm_i915_master_private *master_priv;
2317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2318
2319 if (!dev->primary->master)
2320 return;
2321
2322 master_priv = dev->primary->master->driver_priv;
2323 if (!master_priv->sarea_priv)
2324 return;
2325
2326 switch (intel_crtc->pipe) {
2327 case 0:
2328 master_priv->sarea_priv->pipeA_x = x;
2329 master_priv->sarea_priv->pipeA_y = y;
2330 break;
2331 case 1:
2332 master_priv->sarea_priv->pipeB_x = x;
2333 master_priv->sarea_priv->pipeB_y = y;
2334 break;
2335 default:
2336 break;
2337 }
2338}
2339
5c3b82e2 2340static int
3c4fdcfb 2341intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2342 struct drm_framebuffer *fb)
79e53945
JB
2343{
2344 struct drm_device *dev = crtc->dev;
6b8e6ed0 2345 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2347 struct drm_framebuffer *old_fb;
5c3b82e2 2348 int ret;
79e53945
JB
2349
2350 /* no fb bound */
94352cf9 2351 if (!fb) {
a5071c2f 2352 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2353 return 0;
2354 }
2355
7eb552ae 2356 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2357 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2358 plane_name(intel_crtc->plane),
2359 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2360 return -EINVAL;
79e53945
JB
2361 }
2362
5c3b82e2 2363 mutex_lock(&dev->struct_mutex);
265db958 2364 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2365 to_intel_framebuffer(fb)->obj,
919926ae 2366 NULL);
5c3b82e2
CW
2367 if (ret != 0) {
2368 mutex_unlock(&dev->struct_mutex);
a5071c2f 2369 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2370 return ret;
2371 }
79e53945 2372
bb2043de
DL
2373 /*
2374 * Update pipe size and adjust fitter if needed: the reason for this is
2375 * that in compute_mode_changes we check the native mode (not the pfit
2376 * mode) to see if we can flip rather than do a full mode set. In the
2377 * fastboot case, we'll flip, but if we don't update the pipesrc and
2378 * pfit state, we'll end up with a big fb scanned out into the wrong
2379 * sized surface.
2380 *
2381 * To fix this properly, we need to hoist the checks up into
2382 * compute_mode_changes (or above), check the actual pfit state and
2383 * whether the platform allows pfit disable with pipe active, and only
2384 * then update the pipesrc and pfit state, even on the flip path.
2385 */
d330a953 2386 if (i915.fastboot) {
d7bf63f2
DL
2387 const struct drm_display_mode *adjusted_mode =
2388 &intel_crtc->config.adjusted_mode;
2389
4d6a3e63 2390 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2391 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2392 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2393 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2394 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2395 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2396 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2397 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2398 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2399 }
0637d60d
JB
2400 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2401 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2402 }
2403
94352cf9 2404 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2405 if (ret) {
94352cf9 2406 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2407 mutex_unlock(&dev->struct_mutex);
a5071c2f 2408 DRM_ERROR("failed to update base address\n");
4e6cfefc 2409 return ret;
79e53945 2410 }
3c4fdcfb 2411
94352cf9
DV
2412 old_fb = crtc->fb;
2413 crtc->fb = fb;
6c4c86f5
DV
2414 crtc->x = x;
2415 crtc->y = y;
94352cf9 2416
b7f1de28 2417 if (old_fb) {
d7697eea
DV
2418 if (intel_crtc->active && old_fb != fb)
2419 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2420 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2421 }
652c393a 2422
6b8e6ed0 2423 intel_update_fbc(dev);
4906557e 2424 intel_edp_psr_update(dev);
5c3b82e2 2425 mutex_unlock(&dev->struct_mutex);
79e53945 2426
198598d0 2427 intel_crtc_update_sarea_pos(crtc, x, y);
5c3b82e2
CW
2428
2429 return 0;
79e53945
JB
2430}
2431
5e84e1a4
ZW
2432static void intel_fdi_normal_train(struct drm_crtc *crtc)
2433{
2434 struct drm_device *dev = crtc->dev;
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2437 int pipe = intel_crtc->pipe;
2438 u32 reg, temp;
2439
2440 /* enable normal train */
2441 reg = FDI_TX_CTL(pipe);
2442 temp = I915_READ(reg);
61e499bf 2443 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2444 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2445 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2449 }
5e84e1a4
ZW
2450 I915_WRITE(reg, temp);
2451
2452 reg = FDI_RX_CTL(pipe);
2453 temp = I915_READ(reg);
2454 if (HAS_PCH_CPT(dev)) {
2455 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2456 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2457 } else {
2458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_NONE;
2460 }
2461 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2462
2463 /* wait one idle pattern time */
2464 POSTING_READ(reg);
2465 udelay(1000);
357555c0
JB
2466
2467 /* IVB wants error correction enabled */
2468 if (IS_IVYBRIDGE(dev))
2469 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2470 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2471}
2472
1fbc0d78 2473static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2474{
1fbc0d78
DV
2475 return crtc->base.enabled && crtc->active &&
2476 crtc->config.has_pch_encoder;
1e833f40
DV
2477}
2478
01a415fd
DV
2479static void ivb_modeset_global_resources(struct drm_device *dev)
2480{
2481 struct drm_i915_private *dev_priv = dev->dev_private;
2482 struct intel_crtc *pipe_B_crtc =
2483 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2484 struct intel_crtc *pipe_C_crtc =
2485 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2486 uint32_t temp;
2487
1e833f40
DV
2488 /*
2489 * When everything is off disable fdi C so that we could enable fdi B
2490 * with all lanes. Note that we don't care about enabled pipes without
2491 * an enabled pch encoder.
2492 */
2493 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2494 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2495 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2496 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2497
2498 temp = I915_READ(SOUTH_CHICKEN1);
2499 temp &= ~FDI_BC_BIFURCATION_SELECT;
2500 DRM_DEBUG_KMS("disabling fdi C rx\n");
2501 I915_WRITE(SOUTH_CHICKEN1, temp);
2502 }
2503}
2504
8db9d77b
ZW
2505/* The FDI link training functions for ILK/Ibexpeak. */
2506static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
0fc932b8 2512 int plane = intel_crtc->plane;
5eddb70b 2513 u32 reg, temp, tries;
8db9d77b 2514
0fc932b8
JB
2515 /* FDI needs bits from pipe & plane first */
2516 assert_pipe_enabled(dev_priv, pipe);
2517 assert_plane_enabled(dev_priv, plane);
2518
e1a44743
AJ
2519 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2520 for train result */
5eddb70b
CW
2521 reg = FDI_RX_IMR(pipe);
2522 temp = I915_READ(reg);
e1a44743
AJ
2523 temp &= ~FDI_RX_SYMBOL_LOCK;
2524 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2525 I915_WRITE(reg, temp);
2526 I915_READ(reg);
e1a44743
AJ
2527 udelay(150);
2528
8db9d77b 2529 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2530 reg = FDI_TX_CTL(pipe);
2531 temp = I915_READ(reg);
627eb5a3
DV
2532 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2533 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2534 temp &= ~FDI_LINK_TRAIN_NONE;
2535 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2536 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2537
5eddb70b
CW
2538 reg = FDI_RX_CTL(pipe);
2539 temp = I915_READ(reg);
8db9d77b
ZW
2540 temp &= ~FDI_LINK_TRAIN_NONE;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2542 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2543
2544 POSTING_READ(reg);
8db9d77b
ZW
2545 udelay(150);
2546
5b2adf89 2547 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2548 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2549 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2550 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2551
5eddb70b 2552 reg = FDI_RX_IIR(pipe);
e1a44743 2553 for (tries = 0; tries < 5; tries++) {
5eddb70b 2554 temp = I915_READ(reg);
8db9d77b
ZW
2555 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2556
2557 if ((temp & FDI_RX_BIT_LOCK)) {
2558 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2559 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2560 break;
2561 }
8db9d77b 2562 }
e1a44743 2563 if (tries == 5)
5eddb70b 2564 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2565
2566 /* Train 2 */
5eddb70b
CW
2567 reg = FDI_TX_CTL(pipe);
2568 temp = I915_READ(reg);
8db9d77b
ZW
2569 temp &= ~FDI_LINK_TRAIN_NONE;
2570 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2571 I915_WRITE(reg, temp);
8db9d77b 2572
5eddb70b
CW
2573 reg = FDI_RX_CTL(pipe);
2574 temp = I915_READ(reg);
8db9d77b
ZW
2575 temp &= ~FDI_LINK_TRAIN_NONE;
2576 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2577 I915_WRITE(reg, temp);
8db9d77b 2578
5eddb70b
CW
2579 POSTING_READ(reg);
2580 udelay(150);
8db9d77b 2581
5eddb70b 2582 reg = FDI_RX_IIR(pipe);
e1a44743 2583 for (tries = 0; tries < 5; tries++) {
5eddb70b 2584 temp = I915_READ(reg);
8db9d77b
ZW
2585 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2586
2587 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2589 DRM_DEBUG_KMS("FDI train 2 done.\n");
2590 break;
2591 }
8db9d77b 2592 }
e1a44743 2593 if (tries == 5)
5eddb70b 2594 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2595
2596 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2597
8db9d77b
ZW
2598}
2599
0206e353 2600static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2601 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2602 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2603 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2604 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2605};
2606
2607/* The FDI link training functions for SNB/Cougarpoint. */
2608static void gen6_fdi_link_train(struct drm_crtc *crtc)
2609{
2610 struct drm_device *dev = crtc->dev;
2611 struct drm_i915_private *dev_priv = dev->dev_private;
2612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2613 int pipe = intel_crtc->pipe;
fa37d39e 2614 u32 reg, temp, i, retry;
8db9d77b 2615
e1a44743
AJ
2616 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2617 for train result */
5eddb70b
CW
2618 reg = FDI_RX_IMR(pipe);
2619 temp = I915_READ(reg);
e1a44743
AJ
2620 temp &= ~FDI_RX_SYMBOL_LOCK;
2621 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2622 I915_WRITE(reg, temp);
2623
2624 POSTING_READ(reg);
e1a44743
AJ
2625 udelay(150);
2626
8db9d77b 2627 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2628 reg = FDI_TX_CTL(pipe);
2629 temp = I915_READ(reg);
627eb5a3
DV
2630 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2631 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2632 temp &= ~FDI_LINK_TRAIN_NONE;
2633 temp |= FDI_LINK_TRAIN_PATTERN_1;
2634 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2635 /* SNB-B */
2636 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2637 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2638
d74cf324
DV
2639 I915_WRITE(FDI_RX_MISC(pipe),
2640 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2641
5eddb70b
CW
2642 reg = FDI_RX_CTL(pipe);
2643 temp = I915_READ(reg);
8db9d77b
ZW
2644 if (HAS_PCH_CPT(dev)) {
2645 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2646 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2647 } else {
2648 temp &= ~FDI_LINK_TRAIN_NONE;
2649 temp |= FDI_LINK_TRAIN_PATTERN_1;
2650 }
5eddb70b
CW
2651 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2652
2653 POSTING_READ(reg);
8db9d77b
ZW
2654 udelay(150);
2655
0206e353 2656 for (i = 0; i < 4; i++) {
5eddb70b
CW
2657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
8db9d77b
ZW
2659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2661 I915_WRITE(reg, temp);
2662
2663 POSTING_READ(reg);
8db9d77b
ZW
2664 udelay(500);
2665
fa37d39e
SP
2666 for (retry = 0; retry < 5; retry++) {
2667 reg = FDI_RX_IIR(pipe);
2668 temp = I915_READ(reg);
2669 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2670 if (temp & FDI_RX_BIT_LOCK) {
2671 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2672 DRM_DEBUG_KMS("FDI train 1 done.\n");
2673 break;
2674 }
2675 udelay(50);
8db9d77b 2676 }
fa37d39e
SP
2677 if (retry < 5)
2678 break;
8db9d77b
ZW
2679 }
2680 if (i == 4)
5eddb70b 2681 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2682
2683 /* Train 2 */
5eddb70b
CW
2684 reg = FDI_TX_CTL(pipe);
2685 temp = I915_READ(reg);
8db9d77b
ZW
2686 temp &= ~FDI_LINK_TRAIN_NONE;
2687 temp |= FDI_LINK_TRAIN_PATTERN_2;
2688 if (IS_GEN6(dev)) {
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 /* SNB-B */
2691 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2692 }
5eddb70b 2693 I915_WRITE(reg, temp);
8db9d77b 2694
5eddb70b
CW
2695 reg = FDI_RX_CTL(pipe);
2696 temp = I915_READ(reg);
8db9d77b
ZW
2697 if (HAS_PCH_CPT(dev)) {
2698 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2699 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2700 } else {
2701 temp &= ~FDI_LINK_TRAIN_NONE;
2702 temp |= FDI_LINK_TRAIN_PATTERN_2;
2703 }
5eddb70b
CW
2704 I915_WRITE(reg, temp);
2705
2706 POSTING_READ(reg);
8db9d77b
ZW
2707 udelay(150);
2708
0206e353 2709 for (i = 0; i < 4; i++) {
5eddb70b
CW
2710 reg = FDI_TX_CTL(pipe);
2711 temp = I915_READ(reg);
8db9d77b
ZW
2712 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2713 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2714 I915_WRITE(reg, temp);
2715
2716 POSTING_READ(reg);
8db9d77b
ZW
2717 udelay(500);
2718
fa37d39e
SP
2719 for (retry = 0; retry < 5; retry++) {
2720 reg = FDI_RX_IIR(pipe);
2721 temp = I915_READ(reg);
2722 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2723 if (temp & FDI_RX_SYMBOL_LOCK) {
2724 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2725 DRM_DEBUG_KMS("FDI train 2 done.\n");
2726 break;
2727 }
2728 udelay(50);
8db9d77b 2729 }
fa37d39e
SP
2730 if (retry < 5)
2731 break;
8db9d77b
ZW
2732 }
2733 if (i == 4)
5eddb70b 2734 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2735
2736 DRM_DEBUG_KMS("FDI train done.\n");
2737}
2738
357555c0
JB
2739/* Manual link training for Ivy Bridge A0 parts */
2740static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2741{
2742 struct drm_device *dev = crtc->dev;
2743 struct drm_i915_private *dev_priv = dev->dev_private;
2744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2745 int pipe = intel_crtc->pipe;
139ccd3f 2746 u32 reg, temp, i, j;
357555c0
JB
2747
2748 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2749 for train result */
2750 reg = FDI_RX_IMR(pipe);
2751 temp = I915_READ(reg);
2752 temp &= ~FDI_RX_SYMBOL_LOCK;
2753 temp &= ~FDI_RX_BIT_LOCK;
2754 I915_WRITE(reg, temp);
2755
2756 POSTING_READ(reg);
2757 udelay(150);
2758
01a415fd
DV
2759 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2760 I915_READ(FDI_RX_IIR(pipe)));
2761
139ccd3f
JB
2762 /* Try each vswing and preemphasis setting twice before moving on */
2763 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2764 /* disable first in case we need to retry */
2765 reg = FDI_TX_CTL(pipe);
2766 temp = I915_READ(reg);
2767 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2768 temp &= ~FDI_TX_ENABLE;
2769 I915_WRITE(reg, temp);
357555c0 2770
139ccd3f
JB
2771 reg = FDI_RX_CTL(pipe);
2772 temp = I915_READ(reg);
2773 temp &= ~FDI_LINK_TRAIN_AUTO;
2774 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2775 temp &= ~FDI_RX_ENABLE;
2776 I915_WRITE(reg, temp);
357555c0 2777
139ccd3f 2778 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2779 reg = FDI_TX_CTL(pipe);
2780 temp = I915_READ(reg);
139ccd3f
JB
2781 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2782 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2784 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2785 temp |= snb_b_fdi_train_param[j/2];
2786 temp |= FDI_COMPOSITE_SYNC;
2787 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2788
139ccd3f
JB
2789 I915_WRITE(FDI_RX_MISC(pipe),
2790 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2791
139ccd3f 2792 reg = FDI_RX_CTL(pipe);
357555c0 2793 temp = I915_READ(reg);
139ccd3f
JB
2794 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2795 temp |= FDI_COMPOSITE_SYNC;
2796 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2797
139ccd3f
JB
2798 POSTING_READ(reg);
2799 udelay(1); /* should be 0.5us */
357555c0 2800
139ccd3f
JB
2801 for (i = 0; i < 4; i++) {
2802 reg = FDI_RX_IIR(pipe);
2803 temp = I915_READ(reg);
2804 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2805
139ccd3f
JB
2806 if (temp & FDI_RX_BIT_LOCK ||
2807 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2808 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2809 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2810 i);
2811 break;
2812 }
2813 udelay(1); /* should be 0.5us */
2814 }
2815 if (i == 4) {
2816 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2817 continue;
2818 }
357555c0 2819
139ccd3f 2820 /* Train 2 */
357555c0
JB
2821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
139ccd3f
JB
2823 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2824 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2825 I915_WRITE(reg, temp);
2826
2827 reg = FDI_RX_CTL(pipe);
2828 temp = I915_READ(reg);
2829 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2830 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2831 I915_WRITE(reg, temp);
2832
2833 POSTING_READ(reg);
139ccd3f 2834 udelay(2); /* should be 1.5us */
357555c0 2835
139ccd3f
JB
2836 for (i = 0; i < 4; i++) {
2837 reg = FDI_RX_IIR(pipe);
2838 temp = I915_READ(reg);
2839 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2840
139ccd3f
JB
2841 if (temp & FDI_RX_SYMBOL_LOCK ||
2842 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2843 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2844 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2845 i);
2846 goto train_done;
2847 }
2848 udelay(2); /* should be 1.5us */
357555c0 2849 }
139ccd3f
JB
2850 if (i == 4)
2851 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2852 }
357555c0 2853
139ccd3f 2854train_done:
357555c0
JB
2855 DRM_DEBUG_KMS("FDI train done.\n");
2856}
2857
88cefb6c 2858static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2859{
88cefb6c 2860 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2861 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2862 int pipe = intel_crtc->pipe;
5eddb70b 2863 u32 reg, temp;
79e53945 2864
c64e311e 2865
c98e9dcf 2866 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2867 reg = FDI_RX_CTL(pipe);
2868 temp = I915_READ(reg);
627eb5a3
DV
2869 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2870 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2871 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2872 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2873
2874 POSTING_READ(reg);
c98e9dcf
JB
2875 udelay(200);
2876
2877 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2878 temp = I915_READ(reg);
2879 I915_WRITE(reg, temp | FDI_PCDCLK);
2880
2881 POSTING_READ(reg);
c98e9dcf
JB
2882 udelay(200);
2883
20749730
PZ
2884 /* Enable CPU FDI TX PLL, always on for Ironlake */
2885 reg = FDI_TX_CTL(pipe);
2886 temp = I915_READ(reg);
2887 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2888 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2889
20749730
PZ
2890 POSTING_READ(reg);
2891 udelay(100);
6be4a607 2892 }
0e23b99d
JB
2893}
2894
88cefb6c
DV
2895static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2896{
2897 struct drm_device *dev = intel_crtc->base.dev;
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899 int pipe = intel_crtc->pipe;
2900 u32 reg, temp;
2901
2902 /* Switch from PCDclk to Rawclk */
2903 reg = FDI_RX_CTL(pipe);
2904 temp = I915_READ(reg);
2905 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2906
2907 /* Disable CPU FDI TX PLL */
2908 reg = FDI_TX_CTL(pipe);
2909 temp = I915_READ(reg);
2910 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2911
2912 POSTING_READ(reg);
2913 udelay(100);
2914
2915 reg = FDI_RX_CTL(pipe);
2916 temp = I915_READ(reg);
2917 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2918
2919 /* Wait for the clocks to turn off. */
2920 POSTING_READ(reg);
2921 udelay(100);
2922}
2923
0fc932b8
JB
2924static void ironlake_fdi_disable(struct drm_crtc *crtc)
2925{
2926 struct drm_device *dev = crtc->dev;
2927 struct drm_i915_private *dev_priv = dev->dev_private;
2928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2929 int pipe = intel_crtc->pipe;
2930 u32 reg, temp;
2931
2932 /* disable CPU FDI tx and PCH FDI rx */
2933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
2935 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2936 POSTING_READ(reg);
2937
2938 reg = FDI_RX_CTL(pipe);
2939 temp = I915_READ(reg);
2940 temp &= ~(0x7 << 16);
dfd07d72 2941 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2942 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2943
2944 POSTING_READ(reg);
2945 udelay(100);
2946
2947 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2948 if (HAS_PCH_IBX(dev)) {
2949 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2950 }
0fc932b8
JB
2951
2952 /* still set train pattern 1 */
2953 reg = FDI_TX_CTL(pipe);
2954 temp = I915_READ(reg);
2955 temp &= ~FDI_LINK_TRAIN_NONE;
2956 temp |= FDI_LINK_TRAIN_PATTERN_1;
2957 I915_WRITE(reg, temp);
2958
2959 reg = FDI_RX_CTL(pipe);
2960 temp = I915_READ(reg);
2961 if (HAS_PCH_CPT(dev)) {
2962 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2963 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2964 } else {
2965 temp &= ~FDI_LINK_TRAIN_NONE;
2966 temp |= FDI_LINK_TRAIN_PATTERN_1;
2967 }
2968 /* BPC in FDI rx is consistent with that in PIPECONF */
2969 temp &= ~(0x07 << 16);
dfd07d72 2970 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
2974 udelay(100);
2975}
2976
5bb61643
CW
2977static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2978{
2979 struct drm_device *dev = crtc->dev;
2980 struct drm_i915_private *dev_priv = dev->dev_private;
10d83730 2981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5bb61643
CW
2982 unsigned long flags;
2983 bool pending;
2984
10d83730
VS
2985 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2986 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
5bb61643
CW
2987 return false;
2988
2989 spin_lock_irqsave(&dev->event_lock, flags);
2990 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2991 spin_unlock_irqrestore(&dev->event_lock, flags);
2992
2993 return pending;
2994}
2995
5dce5b93
CW
2996bool intel_has_pending_fb_unpin(struct drm_device *dev)
2997{
2998 struct intel_crtc *crtc;
2999
3000 /* Note that we don't need to be called with mode_config.lock here
3001 * as our list of CRTC objects is static for the lifetime of the
3002 * device and so cannot disappear as we iterate. Similarly, we can
3003 * happily treat the predicates as racy, atomic checks as userspace
3004 * cannot claim and pin a new fb without at least acquring the
3005 * struct_mutex and so serialising with us.
3006 */
3007 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3008 if (atomic_read(&crtc->unpin_work_count) == 0)
3009 continue;
3010
3011 if (crtc->unpin_work)
3012 intel_wait_for_vblank(dev, crtc->pipe);
3013
3014 return true;
3015 }
3016
3017 return false;
3018}
3019
e6c3a2a6
CW
3020static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3021{
0f91128d 3022 struct drm_device *dev = crtc->dev;
5bb61643 3023 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3024
3025 if (crtc->fb == NULL)
3026 return;
3027
2c10d571
DV
3028 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3029
5bb61643
CW
3030 wait_event(dev_priv->pending_flip_queue,
3031 !intel_crtc_has_pending_flip(crtc));
3032
0f91128d
CW
3033 mutex_lock(&dev->struct_mutex);
3034 intel_finish_fb(crtc->fb);
3035 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3036}
3037
e615efe4
ED
3038/* Program iCLKIP clock to the desired frequency */
3039static void lpt_program_iclkip(struct drm_crtc *crtc)
3040{
3041 struct drm_device *dev = crtc->dev;
3042 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3043 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3044 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3045 u32 temp;
3046
09153000
DV
3047 mutex_lock(&dev_priv->dpio_lock);
3048
e615efe4
ED
3049 /* It is necessary to ungate the pixclk gate prior to programming
3050 * the divisors, and gate it back when it is done.
3051 */
3052 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3053
3054 /* Disable SSCCTL */
3055 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3056 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3057 SBI_SSCCTL_DISABLE,
3058 SBI_ICLK);
e615efe4
ED
3059
3060 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3061 if (clock == 20000) {
e615efe4
ED
3062 auxdiv = 1;
3063 divsel = 0x41;
3064 phaseinc = 0x20;
3065 } else {
3066 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3067 * but the adjusted_mode->crtc_clock in in KHz. To get the
3068 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3069 * convert the virtual clock precision to KHz here for higher
3070 * precision.
3071 */
3072 u32 iclk_virtual_root_freq = 172800 * 1000;
3073 u32 iclk_pi_range = 64;
3074 u32 desired_divisor, msb_divisor_value, pi_value;
3075
12d7ceed 3076 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3077 msb_divisor_value = desired_divisor / iclk_pi_range;
3078 pi_value = desired_divisor % iclk_pi_range;
3079
3080 auxdiv = 0;
3081 divsel = msb_divisor_value - 2;
3082 phaseinc = pi_value;
3083 }
3084
3085 /* This should not happen with any sane values */
3086 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3087 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3088 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3089 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3090
3091 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3092 clock,
e615efe4
ED
3093 auxdiv,
3094 divsel,
3095 phasedir,
3096 phaseinc);
3097
3098 /* Program SSCDIVINTPHASE6 */
988d6ee8 3099 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3100 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3101 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3102 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3103 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3104 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3105 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3106 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3107
3108 /* Program SSCAUXDIV */
988d6ee8 3109 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3110 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3111 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3112 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3113
3114 /* Enable modulator and associated divider */
988d6ee8 3115 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3116 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3117 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3118
3119 /* Wait for initialization time */
3120 udelay(24);
3121
3122 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3123
3124 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3125}
3126
275f01b2
DV
3127static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3128 enum pipe pch_transcoder)
3129{
3130 struct drm_device *dev = crtc->base.dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3133
3134 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3135 I915_READ(HTOTAL(cpu_transcoder)));
3136 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3137 I915_READ(HBLANK(cpu_transcoder)));
3138 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3139 I915_READ(HSYNC(cpu_transcoder)));
3140
3141 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3142 I915_READ(VTOTAL(cpu_transcoder)));
3143 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3144 I915_READ(VBLANK(cpu_transcoder)));
3145 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3146 I915_READ(VSYNC(cpu_transcoder)));
3147 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3148 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3149}
3150
1fbc0d78
DV
3151static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3152{
3153 struct drm_i915_private *dev_priv = dev->dev_private;
3154 uint32_t temp;
3155
3156 temp = I915_READ(SOUTH_CHICKEN1);
3157 if (temp & FDI_BC_BIFURCATION_SELECT)
3158 return;
3159
3160 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3161 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3162
3163 temp |= FDI_BC_BIFURCATION_SELECT;
3164 DRM_DEBUG_KMS("enabling fdi C rx\n");
3165 I915_WRITE(SOUTH_CHICKEN1, temp);
3166 POSTING_READ(SOUTH_CHICKEN1);
3167}
3168
3169static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3170{
3171 struct drm_device *dev = intel_crtc->base.dev;
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173
3174 switch (intel_crtc->pipe) {
3175 case PIPE_A:
3176 break;
3177 case PIPE_B:
3178 if (intel_crtc->config.fdi_lanes > 2)
3179 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3180 else
3181 cpt_enable_fdi_bc_bifurcation(dev);
3182
3183 break;
3184 case PIPE_C:
3185 cpt_enable_fdi_bc_bifurcation(dev);
3186
3187 break;
3188 default:
3189 BUG();
3190 }
3191}
3192
f67a559d
JB
3193/*
3194 * Enable PCH resources required for PCH ports:
3195 * - PCH PLLs
3196 * - FDI training & RX/TX
3197 * - update transcoder timings
3198 * - DP transcoding bits
3199 * - transcoder
3200 */
3201static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3202{
3203 struct drm_device *dev = crtc->dev;
3204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3206 int pipe = intel_crtc->pipe;
ee7b9f93 3207 u32 reg, temp;
2c07245f 3208
ab9412ba 3209 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3210
1fbc0d78
DV
3211 if (IS_IVYBRIDGE(dev))
3212 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3213
cd986abb
DV
3214 /* Write the TU size bits before fdi link training, so that error
3215 * detection works. */
3216 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3217 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3218
c98e9dcf 3219 /* For PCH output, training FDI link */
674cf967 3220 dev_priv->display.fdi_link_train(crtc);
2c07245f 3221
3ad8a208
DV
3222 /* We need to program the right clock selection before writing the pixel
3223 * mutliplier into the DPLL. */
303b81e0 3224 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3225 u32 sel;
4b645f14 3226
c98e9dcf 3227 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3228 temp |= TRANS_DPLL_ENABLE(pipe);
3229 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3230 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3231 temp |= sel;
3232 else
3233 temp &= ~sel;
c98e9dcf 3234 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3235 }
5eddb70b 3236
3ad8a208
DV
3237 /* XXX: pch pll's can be enabled any time before we enable the PCH
3238 * transcoder, and we actually should do this to not upset any PCH
3239 * transcoder that already use the clock when we share it.
3240 *
3241 * Note that enable_shared_dpll tries to do the right thing, but
3242 * get_shared_dpll unconditionally resets the pll - we need that to have
3243 * the right LVDS enable sequence. */
3244 ironlake_enable_shared_dpll(intel_crtc);
3245
d9b6cb56
JB
3246 /* set transcoder timing, panel must allow it */
3247 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3248 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3249
303b81e0 3250 intel_fdi_normal_train(crtc);
5e84e1a4 3251
c98e9dcf
JB
3252 /* For PCH DP, enable TRANS_DP_CTL */
3253 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3254 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3255 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3256 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3257 reg = TRANS_DP_CTL(pipe);
3258 temp = I915_READ(reg);
3259 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3260 TRANS_DP_SYNC_MASK |
3261 TRANS_DP_BPC_MASK);
5eddb70b
CW
3262 temp |= (TRANS_DP_OUTPUT_ENABLE |
3263 TRANS_DP_ENH_FRAMING);
9325c9f0 3264 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3265
3266 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3267 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3268 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3269 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3270
3271 switch (intel_trans_dp_port_sel(crtc)) {
3272 case PCH_DP_B:
5eddb70b 3273 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3274 break;
3275 case PCH_DP_C:
5eddb70b 3276 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3277 break;
3278 case PCH_DP_D:
5eddb70b 3279 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3280 break;
3281 default:
e95d41e1 3282 BUG();
32f9d658 3283 }
2c07245f 3284
5eddb70b 3285 I915_WRITE(reg, temp);
6be4a607 3286 }
b52eb4dc 3287
b8a4f404 3288 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3289}
3290
1507e5bd
PZ
3291static void lpt_pch_enable(struct drm_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3296 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3297
ab9412ba 3298 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3299
8c52b5e8 3300 lpt_program_iclkip(crtc);
1507e5bd 3301
0540e488 3302 /* Set transcoder timing. */
275f01b2 3303 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3304
937bb610 3305 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3306}
3307
e2b78267 3308static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3309{
e2b78267 3310 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3311
3312 if (pll == NULL)
3313 return;
3314
3315 if (pll->refcount == 0) {
46edb027 3316 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3317 return;
3318 }
3319
f4a091c7
DV
3320 if (--pll->refcount == 0) {
3321 WARN_ON(pll->on);
3322 WARN_ON(pll->active);
3323 }
3324
a43f6e0f 3325 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3326}
3327
b89a1d39 3328static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3329{
e2b78267
DV
3330 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3331 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3332 enum intel_dpll_id i;
ee7b9f93 3333
ee7b9f93 3334 if (pll) {
46edb027
DV
3335 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3336 crtc->base.base.id, pll->name);
e2b78267 3337 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3338 }
3339
98b6bd99
DV
3340 if (HAS_PCH_IBX(dev_priv->dev)) {
3341 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3342 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3343 pll = &dev_priv->shared_dplls[i];
98b6bd99 3344
46edb027
DV
3345 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3346 crtc->base.base.id, pll->name);
98b6bd99
DV
3347
3348 goto found;
3349 }
3350
e72f9fbf
DV
3351 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3352 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3353
3354 /* Only want to check enabled timings first */
3355 if (pll->refcount == 0)
3356 continue;
3357
b89a1d39
DV
3358 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3359 sizeof(pll->hw_state)) == 0) {
46edb027 3360 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3361 crtc->base.base.id,
46edb027 3362 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3363
3364 goto found;
3365 }
3366 }
3367
3368 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3369 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3370 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3371 if (pll->refcount == 0) {
46edb027
DV
3372 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3373 crtc->base.base.id, pll->name);
ee7b9f93
JB
3374 goto found;
3375 }
3376 }
3377
3378 return NULL;
3379
3380found:
a43f6e0f 3381 crtc->config.shared_dpll = i;
46edb027
DV
3382 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3383 pipe_name(crtc->pipe));
ee7b9f93 3384
cdbd2316 3385 if (pll->active == 0) {
66e985c0
DV
3386 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3387 sizeof(pll->hw_state));
3388
46edb027 3389 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3390 WARN_ON(pll->on);
e9d6944e 3391 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3392
15bdd4cf 3393 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3394 }
3395 pll->refcount++;
e04c7350 3396
ee7b9f93
JB
3397 return pll;
3398}
3399
a1520318 3400static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3401{
3402 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3403 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3404 u32 temp;
3405
3406 temp = I915_READ(dslreg);
3407 udelay(500);
3408 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3409 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3410 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3411 }
3412}
3413
b074cec8
JB
3414static void ironlake_pfit_enable(struct intel_crtc *crtc)
3415{
3416 struct drm_device *dev = crtc->base.dev;
3417 struct drm_i915_private *dev_priv = dev->dev_private;
3418 int pipe = crtc->pipe;
3419
fd4daa9c 3420 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3421 /* Force use of hard-coded filter coefficients
3422 * as some pre-programmed values are broken,
3423 * e.g. x201.
3424 */
3425 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3426 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3427 PF_PIPE_SEL_IVB(pipe));
3428 else
3429 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3430 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3431 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3432 }
3433}
3434
bb53d4ae
VS
3435static void intel_enable_planes(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3439 struct intel_plane *intel_plane;
3440
3441 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3442 if (intel_plane->pipe == pipe)
3443 intel_plane_restore(&intel_plane->base);
3444}
3445
3446static void intel_disable_planes(struct drm_crtc *crtc)
3447{
3448 struct drm_device *dev = crtc->dev;
3449 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3450 struct intel_plane *intel_plane;
3451
3452 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3453 if (intel_plane->pipe == pipe)
3454 intel_plane_disable(&intel_plane->base);
3455}
3456
20bc8673 3457void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3458{
3459 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3460
3461 if (!crtc->config.ips_enabled)
3462 return;
3463
3464 /* We can only enable IPS after we enable a plane and wait for a vblank.
3465 * We guarantee that the plane is enabled by calling intel_enable_ips
3466 * only after intel_enable_plane. And intel_enable_plane already waits
3467 * for a vblank, so all we need to do here is to enable the IPS bit. */
3468 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3469 if (IS_BROADWELL(crtc->base.dev)) {
3470 mutex_lock(&dev_priv->rps.hw_lock);
3471 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3472 mutex_unlock(&dev_priv->rps.hw_lock);
3473 /* Quoting Art Runyan: "its not safe to expect any particular
3474 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3475 * mailbox." Moreover, the mailbox may return a bogus state,
3476 * so we need to just enable it and continue on.
2a114cc1
BW
3477 */
3478 } else {
3479 I915_WRITE(IPS_CTL, IPS_ENABLE);
3480 /* The bit only becomes 1 in the next vblank, so this wait here
3481 * is essentially intel_wait_for_vblank. If we don't have this
3482 * and don't wait for vblanks until the end of crtc_enable, then
3483 * the HW state readout code will complain that the expected
3484 * IPS_CTL value is not the one we read. */
3485 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3486 DRM_ERROR("Timed out waiting for IPS enable\n");
3487 }
d77e4531
PZ
3488}
3489
20bc8673 3490void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3491{
3492 struct drm_device *dev = crtc->base.dev;
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494
3495 if (!crtc->config.ips_enabled)
3496 return;
3497
3498 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3499 if (IS_BROADWELL(crtc->base.dev)) {
3500 mutex_lock(&dev_priv->rps.hw_lock);
3501 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3502 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3503 } else {
2a114cc1 3504 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3505 POSTING_READ(IPS_CTL);
3506 }
d77e4531
PZ
3507
3508 /* We need to wait for a vblank before we can disable the plane. */
3509 intel_wait_for_vblank(dev, crtc->pipe);
3510}
3511
3512/** Loads the palette/gamma unit for the CRTC with the prepared values */
3513static void intel_crtc_load_lut(struct drm_crtc *crtc)
3514{
3515 struct drm_device *dev = crtc->dev;
3516 struct drm_i915_private *dev_priv = dev->dev_private;
3517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3518 enum pipe pipe = intel_crtc->pipe;
3519 int palreg = PALETTE(pipe);
3520 int i;
3521 bool reenable_ips = false;
3522
3523 /* The clocks have to be on to load the palette. */
3524 if (!crtc->enabled || !intel_crtc->active)
3525 return;
3526
3527 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3528 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3529 assert_dsi_pll_enabled(dev_priv);
3530 else
3531 assert_pll_enabled(dev_priv, pipe);
3532 }
3533
3534 /* use legacy palette for Ironlake */
3535 if (HAS_PCH_SPLIT(dev))
3536 palreg = LGC_PALETTE(pipe);
3537
3538 /* Workaround : Do not read or write the pipe palette/gamma data while
3539 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3540 */
41e6fc4c 3541 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3542 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3543 GAMMA_MODE_MODE_SPLIT)) {
3544 hsw_disable_ips(intel_crtc);
3545 reenable_ips = true;
3546 }
3547
3548 for (i = 0; i < 256; i++) {
3549 I915_WRITE(palreg + 4 * i,
3550 (intel_crtc->lut_r[i] << 16) |
3551 (intel_crtc->lut_g[i] << 8) |
3552 intel_crtc->lut_b[i]);
3553 }
3554
3555 if (reenable_ips)
3556 hsw_enable_ips(intel_crtc);
3557}
3558
f67a559d
JB
3559static void ironlake_crtc_enable(struct drm_crtc *crtc)
3560{
3561 struct drm_device *dev = crtc->dev;
3562 struct drm_i915_private *dev_priv = dev->dev_private;
3563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3564 struct intel_encoder *encoder;
f67a559d
JB
3565 int pipe = intel_crtc->pipe;
3566 int plane = intel_crtc->plane;
f67a559d 3567
08a48469
DV
3568 WARN_ON(!crtc->enabled);
3569
f67a559d
JB
3570 if (intel_crtc->active)
3571 return;
3572
3573 intel_crtc->active = true;
8664281b
PZ
3574
3575 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3576 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3577
f6736a1a 3578 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3579 if (encoder->pre_enable)
3580 encoder->pre_enable(encoder);
f67a559d 3581
5bfe2ac0 3582 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3583 /* Note: FDI PLL enabling _must_ be done before we enable the
3584 * cpu pipes, hence this is separate from all the other fdi/pch
3585 * enabling. */
88cefb6c 3586 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3587 } else {
3588 assert_fdi_tx_disabled(dev_priv, pipe);
3589 assert_fdi_rx_disabled(dev_priv, pipe);
3590 }
f67a559d 3591
b074cec8 3592 ironlake_pfit_enable(intel_crtc);
f67a559d 3593
9c54c0dd
JB
3594 /*
3595 * On ILK+ LUT must be loaded before the pipe is running but with
3596 * clocks enabled
3597 */
3598 intel_crtc_load_lut(crtc);
3599
f37fcc2a 3600 intel_update_watermarks(crtc);
30421c4f 3601 intel_enable_pipe(intel_crtc, false, true);
d1de00ef 3602 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3603 intel_enable_planes(crtc);
5c38d48c 3604 intel_crtc_update_cursor(crtc, true);
f67a559d 3605
5bfe2ac0 3606 if (intel_crtc->config.has_pch_encoder)
f67a559d 3607 ironlake_pch_enable(crtc);
c98e9dcf 3608
d1ebd816 3609 mutex_lock(&dev->struct_mutex);
bed4a673 3610 intel_update_fbc(dev);
d1ebd816
BW
3611 mutex_unlock(&dev->struct_mutex);
3612
fa5c73b1
DV
3613 for_each_encoder_on_crtc(dev, crtc, encoder)
3614 encoder->enable(encoder);
61b77ddd
DV
3615
3616 if (HAS_PCH_CPT(dev))
a1520318 3617 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3618
3619 /*
3620 * There seems to be a race in PCH platform hw (at least on some
3621 * outputs) where an enabled pipe still completes any pageflip right
3622 * away (as if the pipe is off) instead of waiting for vblank. As soon
3623 * as the first vblank happend, everything works as expected. Hence just
3624 * wait for one vblank before returning to avoid strange things
3625 * happening.
3626 */
3627 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3628}
3629
42db64ef
PZ
3630/* IPS only exists on ULT machines and is tied to pipe A. */
3631static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3632{
f5adf94e 3633 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3634}
3635
dda9a66a
VS
3636static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3637{
3638 struct drm_device *dev = crtc->dev;
3639 struct drm_i915_private *dev_priv = dev->dev_private;
3640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3641 int pipe = intel_crtc->pipe;
3642 int plane = intel_crtc->plane;
3643
d1de00ef 3644 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3645 intel_enable_planes(crtc);
3646 intel_crtc_update_cursor(crtc, true);
3647
3648 hsw_enable_ips(intel_crtc);
3649
3650 mutex_lock(&dev->struct_mutex);
3651 intel_update_fbc(dev);
3652 mutex_unlock(&dev->struct_mutex);
3653}
3654
3655static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3656{
3657 struct drm_device *dev = crtc->dev;
3658 struct drm_i915_private *dev_priv = dev->dev_private;
3659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3660 int pipe = intel_crtc->pipe;
3661 int plane = intel_crtc->plane;
3662
3663 intel_crtc_wait_for_pending_flips(crtc);
3664 drm_vblank_off(dev, pipe);
3665
3666 /* FBC must be disabled before disabling the plane on HSW. */
3667 if (dev_priv->fbc.plane == plane)
3668 intel_disable_fbc(dev);
3669
3670 hsw_disable_ips(intel_crtc);
3671
3672 intel_crtc_update_cursor(crtc, false);
3673 intel_disable_planes(crtc);
d1de00ef 3674 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3675}
3676
e4916946
PZ
3677/*
3678 * This implements the workaround described in the "notes" section of the mode
3679 * set sequence documentation. When going from no pipes or single pipe to
3680 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3681 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3682 */
3683static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3684{
3685 struct drm_device *dev = crtc->base.dev;
3686 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3687
3688 /* We want to get the other_active_crtc only if there's only 1 other
3689 * active crtc. */
3690 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3691 if (!crtc_it->active || crtc_it == crtc)
3692 continue;
3693
3694 if (other_active_crtc)
3695 return;
3696
3697 other_active_crtc = crtc_it;
3698 }
3699 if (!other_active_crtc)
3700 return;
3701
3702 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3703 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3704}
3705
4f771f10
PZ
3706static void haswell_crtc_enable(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3711 struct intel_encoder *encoder;
3712 int pipe = intel_crtc->pipe;
4f771f10
PZ
3713
3714 WARN_ON(!crtc->enabled);
3715
3716 if (intel_crtc->active)
3717 return;
3718
3719 intel_crtc->active = true;
8664281b
PZ
3720
3721 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3722 if (intel_crtc->config.has_pch_encoder)
3723 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3724
5bfe2ac0 3725 if (intel_crtc->config.has_pch_encoder)
04945641 3726 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3727
3728 for_each_encoder_on_crtc(dev, crtc, encoder)
3729 if (encoder->pre_enable)
3730 encoder->pre_enable(encoder);
3731
1f544388 3732 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3733
b074cec8 3734 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3735
3736 /*
3737 * On ILK+ LUT must be loaded before the pipe is running but with
3738 * clocks enabled
3739 */
3740 intel_crtc_load_lut(crtc);
3741
1f544388 3742 intel_ddi_set_pipe_settings(crtc);
8228c251 3743 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3744
f37fcc2a 3745 intel_update_watermarks(crtc);
30421c4f 3746 intel_enable_pipe(intel_crtc, false, false);
42db64ef 3747
5bfe2ac0 3748 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3749 lpt_pch_enable(crtc);
4f771f10 3750
8807e55b 3751 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3752 encoder->enable(encoder);
8807e55b
JN
3753 intel_opregion_notify_encoder(encoder, true);
3754 }
4f771f10 3755
e4916946
PZ
3756 /* If we change the relative order between pipe/planes enabling, we need
3757 * to change the workaround. */
3758 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a 3759 haswell_crtc_enable_planes(crtc);
4f771f10
PZ
3760}
3761
3f8dce3a
DV
3762static void ironlake_pfit_disable(struct intel_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->base.dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 int pipe = crtc->pipe;
3767
3768 /* To avoid upsetting the power well on haswell only disable the pfit if
3769 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3770 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3771 I915_WRITE(PF_CTL(pipe), 0);
3772 I915_WRITE(PF_WIN_POS(pipe), 0);
3773 I915_WRITE(PF_WIN_SZ(pipe), 0);
3774 }
3775}
3776
6be4a607
JB
3777static void ironlake_crtc_disable(struct drm_crtc *crtc)
3778{
3779 struct drm_device *dev = crtc->dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
3781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3782 struct intel_encoder *encoder;
6be4a607
JB
3783 int pipe = intel_crtc->pipe;
3784 int plane = intel_crtc->plane;
5eddb70b 3785 u32 reg, temp;
b52eb4dc 3786
ef9c3aee 3787
f7abfe8b
CW
3788 if (!intel_crtc->active)
3789 return;
3790
ea9d758d
DV
3791 for_each_encoder_on_crtc(dev, crtc, encoder)
3792 encoder->disable(encoder);
3793
e6c3a2a6 3794 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3795 drm_vblank_off(dev, pipe);
913d8d11 3796
5c3fe8b0 3797 if (dev_priv->fbc.plane == plane)
973d04f9 3798 intel_disable_fbc(dev);
2c07245f 3799
0d5b8c61 3800 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3801 intel_disable_planes(crtc);
d1de00ef 3802 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3803
d925c59a
DV
3804 if (intel_crtc->config.has_pch_encoder)
3805 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3806
b24e7179 3807 intel_disable_pipe(dev_priv, pipe);
32f9d658 3808
3f8dce3a 3809 ironlake_pfit_disable(intel_crtc);
2c07245f 3810
bf49ec8c
DV
3811 for_each_encoder_on_crtc(dev, crtc, encoder)
3812 if (encoder->post_disable)
3813 encoder->post_disable(encoder);
2c07245f 3814
d925c59a
DV
3815 if (intel_crtc->config.has_pch_encoder) {
3816 ironlake_fdi_disable(crtc);
913d8d11 3817
d925c59a
DV
3818 ironlake_disable_pch_transcoder(dev_priv, pipe);
3819 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3820
d925c59a
DV
3821 if (HAS_PCH_CPT(dev)) {
3822 /* disable TRANS_DP_CTL */
3823 reg = TRANS_DP_CTL(pipe);
3824 temp = I915_READ(reg);
3825 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3826 TRANS_DP_PORT_SEL_MASK);
3827 temp |= TRANS_DP_PORT_SEL_NONE;
3828 I915_WRITE(reg, temp);
3829
3830 /* disable DPLL_SEL */
3831 temp = I915_READ(PCH_DPLL_SEL);
11887397 3832 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3833 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3834 }
e3421a18 3835
d925c59a 3836 /* disable PCH DPLL */
e72f9fbf 3837 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3838
d925c59a
DV
3839 ironlake_fdi_pll_disable(intel_crtc);
3840 }
6b383a7f 3841
f7abfe8b 3842 intel_crtc->active = false;
46ba614c 3843 intel_update_watermarks(crtc);
d1ebd816
BW
3844
3845 mutex_lock(&dev->struct_mutex);
6b383a7f 3846 intel_update_fbc(dev);
d1ebd816 3847 mutex_unlock(&dev->struct_mutex);
6be4a607 3848}
1b3c7a47 3849
4f771f10 3850static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3851{
4f771f10
PZ
3852 struct drm_device *dev = crtc->dev;
3853 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3855 struct intel_encoder *encoder;
3856 int pipe = intel_crtc->pipe;
3b117c8f 3857 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3858
4f771f10
PZ
3859 if (!intel_crtc->active)
3860 return;
3861
dda9a66a
VS
3862 haswell_crtc_disable_planes(crtc);
3863
8807e55b
JN
3864 for_each_encoder_on_crtc(dev, crtc, encoder) {
3865 intel_opregion_notify_encoder(encoder, false);
4f771f10 3866 encoder->disable(encoder);
8807e55b 3867 }
4f771f10 3868
8664281b
PZ
3869 if (intel_crtc->config.has_pch_encoder)
3870 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3871 intel_disable_pipe(dev_priv, pipe);
3872
ad80a810 3873 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3874
3f8dce3a 3875 ironlake_pfit_disable(intel_crtc);
4f771f10 3876
1f544388 3877 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3878
3879 for_each_encoder_on_crtc(dev, crtc, encoder)
3880 if (encoder->post_disable)
3881 encoder->post_disable(encoder);
3882
88adfff1 3883 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3884 lpt_disable_pch_transcoder(dev_priv);
8664281b 3885 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3886 intel_ddi_fdi_disable(crtc);
83616634 3887 }
4f771f10
PZ
3888
3889 intel_crtc->active = false;
46ba614c 3890 intel_update_watermarks(crtc);
4f771f10
PZ
3891
3892 mutex_lock(&dev->struct_mutex);
3893 intel_update_fbc(dev);
3894 mutex_unlock(&dev->struct_mutex);
3895}
3896
ee7b9f93
JB
3897static void ironlake_crtc_off(struct drm_crtc *crtc)
3898{
3899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3900 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3901}
3902
6441ab5f
PZ
3903static void haswell_crtc_off(struct drm_crtc *crtc)
3904{
3905 intel_ddi_put_crtc_pll(crtc);
3906}
3907
02e792fb
DV
3908static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3909{
02e792fb 3910 if (!enable && intel_crtc->overlay) {
23f09ce3 3911 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3912 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3913
23f09ce3 3914 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3915 dev_priv->mm.interruptible = false;
3916 (void) intel_overlay_switch_off(intel_crtc->overlay);
3917 dev_priv->mm.interruptible = true;
23f09ce3 3918 mutex_unlock(&dev->struct_mutex);
02e792fb 3919 }
02e792fb 3920
5dcdbcb0
CW
3921 /* Let userspace switch the overlay on again. In most cases userspace
3922 * has to recompute where to put it anyway.
3923 */
02e792fb
DV
3924}
3925
61bc95c1
EE
3926/**
3927 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3928 * cursor plane briefly if not already running after enabling the display
3929 * plane.
3930 * This workaround avoids occasional blank screens when self refresh is
3931 * enabled.
3932 */
3933static void
3934g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3935{
3936 u32 cntl = I915_READ(CURCNTR(pipe));
3937
3938 if ((cntl & CURSOR_MODE) == 0) {
3939 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3940
3941 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3942 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3943 intel_wait_for_vblank(dev_priv->dev, pipe);
3944 I915_WRITE(CURCNTR(pipe), cntl);
3945 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3946 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3947 }
3948}
3949
2dd24552
JB
3950static void i9xx_pfit_enable(struct intel_crtc *crtc)
3951{
3952 struct drm_device *dev = crtc->base.dev;
3953 struct drm_i915_private *dev_priv = dev->dev_private;
3954 struct intel_crtc_config *pipe_config = &crtc->config;
3955
328d8e82 3956 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3957 return;
3958
2dd24552 3959 /*
c0b03411
DV
3960 * The panel fitter should only be adjusted whilst the pipe is disabled,
3961 * according to register description and PRM.
2dd24552 3962 */
c0b03411
DV
3963 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3964 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3965
b074cec8
JB
3966 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3967 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3968
3969 /* Border color in case we don't scale up to the full screen. Black by
3970 * default, change to something else for debugging. */
3971 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3972}
3973
586f49dc 3974int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 3975{
586f49dc 3976 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 3977
586f49dc
JB
3978 /* Obtain SKU information */
3979 mutex_lock(&dev_priv->dpio_lock);
3980 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3981 CCK_FUSE_HPLL_FREQ_MASK;
3982 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 3983
586f49dc 3984 return vco_freq[hpll_freq];
30a970c6
JB
3985}
3986
3987/* Adjust CDclk dividers to allow high res or save power if possible */
3988static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3989{
3990 struct drm_i915_private *dev_priv = dev->dev_private;
3991 u32 val, cmd;
3992
3993 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3994 cmd = 2;
3995 else if (cdclk == 266)
3996 cmd = 1;
3997 else
3998 cmd = 0;
3999
4000 mutex_lock(&dev_priv->rps.hw_lock);
4001 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4002 val &= ~DSPFREQGUAR_MASK;
4003 val |= (cmd << DSPFREQGUAR_SHIFT);
4004 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4005 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4006 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4007 50)) {
4008 DRM_ERROR("timed out waiting for CDclk change\n");
4009 }
4010 mutex_unlock(&dev_priv->rps.hw_lock);
4011
4012 if (cdclk == 400) {
4013 u32 divider, vco;
4014
4015 vco = valleyview_get_vco(dev_priv);
4016 divider = ((vco << 1) / cdclk) - 1;
4017
4018 mutex_lock(&dev_priv->dpio_lock);
4019 /* adjust cdclk divider */
4020 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4021 val &= ~0xf;
4022 val |= divider;
4023 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4024 mutex_unlock(&dev_priv->dpio_lock);
4025 }
4026
4027 mutex_lock(&dev_priv->dpio_lock);
4028 /* adjust self-refresh exit latency value */
4029 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4030 val &= ~0x7f;
4031
4032 /*
4033 * For high bandwidth configs, we set a higher latency in the bunit
4034 * so that the core display fetch happens in time to avoid underruns.
4035 */
4036 if (cdclk == 400)
4037 val |= 4500 / 250; /* 4.5 usec */
4038 else
4039 val |= 3000 / 250; /* 3.0 usec */
4040 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4041 mutex_unlock(&dev_priv->dpio_lock);
4042
4043 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4044 intel_i2c_reset(dev);
4045}
4046
4047static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4048{
4049 int cur_cdclk, vco;
4050 int divider;
4051
4052 vco = valleyview_get_vco(dev_priv);
4053
4054 mutex_lock(&dev_priv->dpio_lock);
4055 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4056 mutex_unlock(&dev_priv->dpio_lock);
4057
4058 divider &= 0xf;
4059
4060 cur_cdclk = (vco << 1) / (divider + 1);
4061
4062 return cur_cdclk;
4063}
4064
4065static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4066 int max_pixclk)
4067{
4068 int cur_cdclk;
4069
4070 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4071
4072 /*
4073 * Really only a few cases to deal with, as only 4 CDclks are supported:
4074 * 200MHz
4075 * 267MHz
4076 * 320MHz
4077 * 400MHz
4078 * So we check to see whether we're above 90% of the lower bin and
4079 * adjust if needed.
4080 */
4081 if (max_pixclk > 288000) {
4082 return 400;
4083 } else if (max_pixclk > 240000) {
4084 return 320;
4085 } else
4086 return 266;
4087 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4088}
4089
2f2d7aa1
VS
4090/* compute the max pixel clock for new configuration */
4091static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4092{
4093 struct drm_device *dev = dev_priv->dev;
4094 struct intel_crtc *intel_crtc;
4095 int max_pixclk = 0;
4096
4097 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4098 base.head) {
2f2d7aa1 4099 if (intel_crtc->new_enabled)
30a970c6 4100 max_pixclk = max(max_pixclk,
2f2d7aa1 4101 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4102 }
4103
4104 return max_pixclk;
4105}
4106
4107static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4108 unsigned *prepare_pipes)
30a970c6
JB
4109{
4110 struct drm_i915_private *dev_priv = dev->dev_private;
4111 struct intel_crtc *intel_crtc;
2f2d7aa1 4112 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4113 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4114
4115 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4116 return;
4117
2f2d7aa1 4118 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4119 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4120 base.head)
4121 if (intel_crtc->base.enabled)
4122 *prepare_pipes |= (1 << intel_crtc->pipe);
4123}
4124
4125static void valleyview_modeset_global_resources(struct drm_device *dev)
4126{
4127 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4128 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4129 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4130 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4131
4132 if (req_cdclk != cur_cdclk)
4133 valleyview_set_cdclk(dev, req_cdclk);
4134}
4135
89b667f8
JB
4136static void valleyview_crtc_enable(struct drm_crtc *crtc)
4137{
4138 struct drm_device *dev = crtc->dev;
4139 struct drm_i915_private *dev_priv = dev->dev_private;
4140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4141 struct intel_encoder *encoder;
4142 int pipe = intel_crtc->pipe;
4143 int plane = intel_crtc->plane;
23538ef1 4144 bool is_dsi;
89b667f8
JB
4145
4146 WARN_ON(!crtc->enabled);
4147
4148 if (intel_crtc->active)
4149 return;
4150
4151 intel_crtc->active = true;
89b667f8 4152
89b667f8
JB
4153 for_each_encoder_on_crtc(dev, crtc, encoder)
4154 if (encoder->pre_pll_enable)
4155 encoder->pre_pll_enable(encoder);
4156
23538ef1
JN
4157 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4158
e9fd1c02
JN
4159 if (!is_dsi)
4160 vlv_enable_pll(intel_crtc);
89b667f8
JB
4161
4162 for_each_encoder_on_crtc(dev, crtc, encoder)
4163 if (encoder->pre_enable)
4164 encoder->pre_enable(encoder);
4165
2dd24552
JB
4166 i9xx_pfit_enable(intel_crtc);
4167
63cbb074
VS
4168 intel_crtc_load_lut(crtc);
4169
f37fcc2a 4170 intel_update_watermarks(crtc);
30421c4f 4171 intel_enable_pipe(intel_crtc, is_dsi, true);
2d9d2b0b 4172 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4173 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4174 intel_enable_planes(crtc);
5c38d48c 4175 intel_crtc_update_cursor(crtc, true);
89b667f8 4176
89b667f8 4177 intel_update_fbc(dev);
5004945f
JN
4178
4179 for_each_encoder_on_crtc(dev, crtc, encoder)
4180 encoder->enable(encoder);
89b667f8
JB
4181}
4182
0b8765c6 4183static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4184{
4185 struct drm_device *dev = crtc->dev;
79e53945
JB
4186 struct drm_i915_private *dev_priv = dev->dev_private;
4187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4188 struct intel_encoder *encoder;
79e53945 4189 int pipe = intel_crtc->pipe;
80824003 4190 int plane = intel_crtc->plane;
79e53945 4191
08a48469
DV
4192 WARN_ON(!crtc->enabled);
4193
f7abfe8b
CW
4194 if (intel_crtc->active)
4195 return;
4196
4197 intel_crtc->active = true;
6b383a7f 4198
9d6d9f19
MK
4199 for_each_encoder_on_crtc(dev, crtc, encoder)
4200 if (encoder->pre_enable)
4201 encoder->pre_enable(encoder);
4202
f6736a1a
DV
4203 i9xx_enable_pll(intel_crtc);
4204
2dd24552
JB
4205 i9xx_pfit_enable(intel_crtc);
4206
63cbb074
VS
4207 intel_crtc_load_lut(crtc);
4208
f37fcc2a 4209 intel_update_watermarks(crtc);
30421c4f 4210 intel_enable_pipe(intel_crtc, false, true);
2d9d2b0b 4211 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4212 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4213 intel_enable_planes(crtc);
22e407d7 4214 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4215 if (IS_G4X(dev))
4216 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4217 intel_crtc_update_cursor(crtc, true);
79e53945 4218
0b8765c6
JB
4219 /* Give the overlay scaler a chance to enable if it's on this pipe */
4220 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4221
f440eb13 4222 intel_update_fbc(dev);
ef9c3aee 4223
fa5c73b1
DV
4224 for_each_encoder_on_crtc(dev, crtc, encoder)
4225 encoder->enable(encoder);
0b8765c6 4226}
79e53945 4227
87476d63
DV
4228static void i9xx_pfit_disable(struct intel_crtc *crtc)
4229{
4230 struct drm_device *dev = crtc->base.dev;
4231 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4232
328d8e82
DV
4233 if (!crtc->config.gmch_pfit.control)
4234 return;
87476d63 4235
328d8e82 4236 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4237
328d8e82
DV
4238 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4239 I915_READ(PFIT_CONTROL));
4240 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4241}
4242
0b8765c6
JB
4243static void i9xx_crtc_disable(struct drm_crtc *crtc)
4244{
4245 struct drm_device *dev = crtc->dev;
4246 struct drm_i915_private *dev_priv = dev->dev_private;
4247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4248 struct intel_encoder *encoder;
0b8765c6
JB
4249 int pipe = intel_crtc->pipe;
4250 int plane = intel_crtc->plane;
ef9c3aee 4251
f7abfe8b
CW
4252 if (!intel_crtc->active)
4253 return;
4254
ea9d758d
DV
4255 for_each_encoder_on_crtc(dev, crtc, encoder)
4256 encoder->disable(encoder);
4257
0b8765c6 4258 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4259 intel_crtc_wait_for_pending_flips(crtc);
4260 drm_vblank_off(dev, pipe);
0b8765c6 4261
5c3fe8b0 4262 if (dev_priv->fbc.plane == plane)
973d04f9 4263 intel_disable_fbc(dev);
79e53945 4264
0d5b8c61
VS
4265 intel_crtc_dpms_overlay(intel_crtc, false);
4266 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4267 intel_disable_planes(crtc);
d1de00ef 4268 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4269
2d9d2b0b 4270 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4271 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4272
87476d63 4273 i9xx_pfit_disable(intel_crtc);
24a1f16d 4274
89b667f8
JB
4275 for_each_encoder_on_crtc(dev, crtc, encoder)
4276 if (encoder->post_disable)
4277 encoder->post_disable(encoder);
4278
f6071166
JB
4279 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4280 vlv_disable_pll(dev_priv, pipe);
4281 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4282 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4283
f7abfe8b 4284 intel_crtc->active = false;
46ba614c 4285 intel_update_watermarks(crtc);
f37fcc2a 4286
6b383a7f 4287 intel_update_fbc(dev);
0b8765c6
JB
4288}
4289
ee7b9f93
JB
4290static void i9xx_crtc_off(struct drm_crtc *crtc)
4291{
4292}
4293
976f8a20
DV
4294static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4295 bool enabled)
2c07245f
ZW
4296{
4297 struct drm_device *dev = crtc->dev;
4298 struct drm_i915_master_private *master_priv;
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 int pipe = intel_crtc->pipe;
79e53945
JB
4301
4302 if (!dev->primary->master)
4303 return;
4304
4305 master_priv = dev->primary->master->driver_priv;
4306 if (!master_priv->sarea_priv)
4307 return;
4308
79e53945
JB
4309 switch (pipe) {
4310 case 0:
4311 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4312 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4313 break;
4314 case 1:
4315 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4316 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4317 break;
4318 default:
9db4a9c7 4319 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4320 break;
4321 }
79e53945
JB
4322}
4323
976f8a20
DV
4324/**
4325 * Sets the power management mode of the pipe and plane.
4326 */
4327void intel_crtc_update_dpms(struct drm_crtc *crtc)
4328{
4329 struct drm_device *dev = crtc->dev;
4330 struct drm_i915_private *dev_priv = dev->dev_private;
4331 struct intel_encoder *intel_encoder;
4332 bool enable = false;
4333
4334 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4335 enable |= intel_encoder->connectors_active;
4336
4337 if (enable)
4338 dev_priv->display.crtc_enable(crtc);
4339 else
4340 dev_priv->display.crtc_disable(crtc);
4341
4342 intel_crtc_update_sarea(crtc, enable);
4343}
4344
cdd59983
CW
4345static void intel_crtc_disable(struct drm_crtc *crtc)
4346{
cdd59983 4347 struct drm_device *dev = crtc->dev;
976f8a20 4348 struct drm_connector *connector;
ee7b9f93 4349 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4351
976f8a20
DV
4352 /* crtc should still be enabled when we disable it. */
4353 WARN_ON(!crtc->enabled);
4354
4355 dev_priv->display.crtc_disable(crtc);
c77bf565 4356 intel_crtc->eld_vld = false;
976f8a20 4357 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4358 dev_priv->display.off(crtc);
4359
931872fc 4360 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4361 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4362 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4363
4364 if (crtc->fb) {
4365 mutex_lock(&dev->struct_mutex);
1690e1eb 4366 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4367 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4368 crtc->fb = NULL;
4369 }
4370
4371 /* Update computed state. */
4372 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4373 if (!connector->encoder || !connector->encoder->crtc)
4374 continue;
4375
4376 if (connector->encoder->crtc != crtc)
4377 continue;
4378
4379 connector->dpms = DRM_MODE_DPMS_OFF;
4380 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4381 }
4382}
4383
ea5b213a 4384void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4385{
4ef69c7a 4386 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4387
ea5b213a
CW
4388 drm_encoder_cleanup(encoder);
4389 kfree(intel_encoder);
7e7d76c3
JB
4390}
4391
9237329d 4392/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4393 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4394 * state of the entire output pipe. */
9237329d 4395static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4396{
5ab432ef
DV
4397 if (mode == DRM_MODE_DPMS_ON) {
4398 encoder->connectors_active = true;
4399
b2cabb0e 4400 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4401 } else {
4402 encoder->connectors_active = false;
4403
b2cabb0e 4404 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4405 }
79e53945
JB
4406}
4407
0a91ca29
DV
4408/* Cross check the actual hw state with our own modeset state tracking (and it's
4409 * internal consistency). */
b980514c 4410static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4411{
0a91ca29
DV
4412 if (connector->get_hw_state(connector)) {
4413 struct intel_encoder *encoder = connector->encoder;
4414 struct drm_crtc *crtc;
4415 bool encoder_enabled;
4416 enum pipe pipe;
4417
4418 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4419 connector->base.base.id,
4420 drm_get_connector_name(&connector->base));
4421
4422 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4423 "wrong connector dpms state\n");
4424 WARN(connector->base.encoder != &encoder->base,
4425 "active connector not linked to encoder\n");
4426 WARN(!encoder->connectors_active,
4427 "encoder->connectors_active not set\n");
4428
4429 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4430 WARN(!encoder_enabled, "encoder not enabled\n");
4431 if (WARN_ON(!encoder->base.crtc))
4432 return;
4433
4434 crtc = encoder->base.crtc;
4435
4436 WARN(!crtc->enabled, "crtc not enabled\n");
4437 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4438 WARN(pipe != to_intel_crtc(crtc)->pipe,
4439 "encoder active on the wrong pipe\n");
4440 }
79e53945
JB
4441}
4442
5ab432ef
DV
4443/* Even simpler default implementation, if there's really no special case to
4444 * consider. */
4445void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4446{
5ab432ef
DV
4447 /* All the simple cases only support two dpms states. */
4448 if (mode != DRM_MODE_DPMS_ON)
4449 mode = DRM_MODE_DPMS_OFF;
d4270e57 4450
5ab432ef
DV
4451 if (mode == connector->dpms)
4452 return;
4453
4454 connector->dpms = mode;
4455
4456 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4457 if (connector->encoder)
4458 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4459
b980514c 4460 intel_modeset_check_state(connector->dev);
79e53945
JB
4461}
4462
f0947c37
DV
4463/* Simple connector->get_hw_state implementation for encoders that support only
4464 * one connector and no cloning and hence the encoder state determines the state
4465 * of the connector. */
4466bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4467{
24929352 4468 enum pipe pipe = 0;
f0947c37 4469 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4470
f0947c37 4471 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4472}
4473
1857e1da
DV
4474static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4475 struct intel_crtc_config *pipe_config)
4476{
4477 struct drm_i915_private *dev_priv = dev->dev_private;
4478 struct intel_crtc *pipe_B_crtc =
4479 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4480
4481 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4482 pipe_name(pipe), pipe_config->fdi_lanes);
4483 if (pipe_config->fdi_lanes > 4) {
4484 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4485 pipe_name(pipe), pipe_config->fdi_lanes);
4486 return false;
4487 }
4488
bafb6553 4489 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4490 if (pipe_config->fdi_lanes > 2) {
4491 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4492 pipe_config->fdi_lanes);
4493 return false;
4494 } else {
4495 return true;
4496 }
4497 }
4498
4499 if (INTEL_INFO(dev)->num_pipes == 2)
4500 return true;
4501
4502 /* Ivybridge 3 pipe is really complicated */
4503 switch (pipe) {
4504 case PIPE_A:
4505 return true;
4506 case PIPE_B:
4507 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4508 pipe_config->fdi_lanes > 2) {
4509 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4510 pipe_name(pipe), pipe_config->fdi_lanes);
4511 return false;
4512 }
4513 return true;
4514 case PIPE_C:
1e833f40 4515 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4516 pipe_B_crtc->config.fdi_lanes <= 2) {
4517 if (pipe_config->fdi_lanes > 2) {
4518 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4519 pipe_name(pipe), pipe_config->fdi_lanes);
4520 return false;
4521 }
4522 } else {
4523 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4524 return false;
4525 }
4526 return true;
4527 default:
4528 BUG();
4529 }
4530}
4531
e29c22c0
DV
4532#define RETRY 1
4533static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4534 struct intel_crtc_config *pipe_config)
877d48d5 4535{
1857e1da 4536 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4537 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4538 int lane, link_bw, fdi_dotclock;
e29c22c0 4539 bool setup_ok, needs_recompute = false;
877d48d5 4540
e29c22c0 4541retry:
877d48d5
DV
4542 /* FDI is a binary signal running at ~2.7GHz, encoding
4543 * each output octet as 10 bits. The actual frequency
4544 * is stored as a divider into a 100MHz clock, and the
4545 * mode pixel clock is stored in units of 1KHz.
4546 * Hence the bw of each lane in terms of the mode signal
4547 * is:
4548 */
4549 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4550
241bfc38 4551 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4552
2bd89a07 4553 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4554 pipe_config->pipe_bpp);
4555
4556 pipe_config->fdi_lanes = lane;
4557
2bd89a07 4558 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4559 link_bw, &pipe_config->fdi_m_n);
1857e1da 4560
e29c22c0
DV
4561 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4562 intel_crtc->pipe, pipe_config);
4563 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4564 pipe_config->pipe_bpp -= 2*3;
4565 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4566 pipe_config->pipe_bpp);
4567 needs_recompute = true;
4568 pipe_config->bw_constrained = true;
4569
4570 goto retry;
4571 }
4572
4573 if (needs_recompute)
4574 return RETRY;
4575
4576 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4577}
4578
42db64ef
PZ
4579static void hsw_compute_ips_config(struct intel_crtc *crtc,
4580 struct intel_crtc_config *pipe_config)
4581{
d330a953 4582 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4583 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4584 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4585}
4586
a43f6e0f 4587static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4588 struct intel_crtc_config *pipe_config)
79e53945 4589{
a43f6e0f 4590 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4591 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4592
ad3a4479 4593 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4594 if (INTEL_INFO(dev)->gen < 4) {
4595 struct drm_i915_private *dev_priv = dev->dev_private;
4596 int clock_limit =
4597 dev_priv->display.get_display_clock_speed(dev);
4598
4599 /*
4600 * Enable pixel doubling when the dot clock
4601 * is > 90% of the (display) core speed.
4602 *
b397c96b
VS
4603 * GDG double wide on either pipe,
4604 * otherwise pipe A only.
cf532bb2 4605 */
b397c96b 4606 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4607 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4608 clock_limit *= 2;
cf532bb2 4609 pipe_config->double_wide = true;
ad3a4479
VS
4610 }
4611
241bfc38 4612 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4613 return -EINVAL;
2c07245f 4614 }
89749350 4615
1d1d0e27
VS
4616 /*
4617 * Pipe horizontal size must be even in:
4618 * - DVO ganged mode
4619 * - LVDS dual channel mode
4620 * - Double wide pipe
4621 */
4622 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4623 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4624 pipe_config->pipe_src_w &= ~1;
4625
8693a824
DL
4626 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4627 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4628 */
4629 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4630 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4631 return -EINVAL;
44f46b42 4632
bd080ee5 4633 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4634 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4635 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4636 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4637 * for lvds. */
4638 pipe_config->pipe_bpp = 8*3;
4639 }
4640
f5adf94e 4641 if (HAS_IPS(dev))
a43f6e0f
DV
4642 hsw_compute_ips_config(crtc, pipe_config);
4643
4644 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4645 * clock survives for now. */
4646 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4647 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4648
877d48d5 4649 if (pipe_config->has_pch_encoder)
a43f6e0f 4650 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4651
e29c22c0 4652 return 0;
79e53945
JB
4653}
4654
25eb05fc
JB
4655static int valleyview_get_display_clock_speed(struct drm_device *dev)
4656{
4657 return 400000; /* FIXME */
4658}
4659
e70236a8
JB
4660static int i945_get_display_clock_speed(struct drm_device *dev)
4661{
4662 return 400000;
4663}
79e53945 4664
e70236a8 4665static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4666{
e70236a8
JB
4667 return 333000;
4668}
79e53945 4669
e70236a8
JB
4670static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4671{
4672 return 200000;
4673}
79e53945 4674
257a7ffc
DV
4675static int pnv_get_display_clock_speed(struct drm_device *dev)
4676{
4677 u16 gcfgc = 0;
4678
4679 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4680
4681 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4682 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4683 return 267000;
4684 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4685 return 333000;
4686 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4687 return 444000;
4688 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4689 return 200000;
4690 default:
4691 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4692 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4693 return 133000;
4694 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4695 return 167000;
4696 }
4697}
4698
e70236a8
JB
4699static int i915gm_get_display_clock_speed(struct drm_device *dev)
4700{
4701 u16 gcfgc = 0;
79e53945 4702
e70236a8
JB
4703 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4704
4705 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4706 return 133000;
4707 else {
4708 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4709 case GC_DISPLAY_CLOCK_333_MHZ:
4710 return 333000;
4711 default:
4712 case GC_DISPLAY_CLOCK_190_200_MHZ:
4713 return 190000;
79e53945 4714 }
e70236a8
JB
4715 }
4716}
4717
4718static int i865_get_display_clock_speed(struct drm_device *dev)
4719{
4720 return 266000;
4721}
4722
4723static int i855_get_display_clock_speed(struct drm_device *dev)
4724{
4725 u16 hpllcc = 0;
4726 /* Assume that the hardware is in the high speed state. This
4727 * should be the default.
4728 */
4729 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4730 case GC_CLOCK_133_200:
4731 case GC_CLOCK_100_200:
4732 return 200000;
4733 case GC_CLOCK_166_250:
4734 return 250000;
4735 case GC_CLOCK_100_133:
79e53945 4736 return 133000;
e70236a8 4737 }
79e53945 4738
e70236a8
JB
4739 /* Shouldn't happen */
4740 return 0;
4741}
79e53945 4742
e70236a8
JB
4743static int i830_get_display_clock_speed(struct drm_device *dev)
4744{
4745 return 133000;
79e53945
JB
4746}
4747
2c07245f 4748static void
a65851af 4749intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4750{
a65851af
VS
4751 while (*num > DATA_LINK_M_N_MASK ||
4752 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4753 *num >>= 1;
4754 *den >>= 1;
4755 }
4756}
4757
a65851af
VS
4758static void compute_m_n(unsigned int m, unsigned int n,
4759 uint32_t *ret_m, uint32_t *ret_n)
4760{
4761 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4762 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4763 intel_reduce_m_n_ratio(ret_m, ret_n);
4764}
4765
e69d0bc1
DV
4766void
4767intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4768 int pixel_clock, int link_clock,
4769 struct intel_link_m_n *m_n)
2c07245f 4770{
e69d0bc1 4771 m_n->tu = 64;
a65851af
VS
4772
4773 compute_m_n(bits_per_pixel * pixel_clock,
4774 link_clock * nlanes * 8,
4775 &m_n->gmch_m, &m_n->gmch_n);
4776
4777 compute_m_n(pixel_clock, link_clock,
4778 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4779}
4780
a7615030
CW
4781static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4782{
d330a953
JN
4783 if (i915.panel_use_ssc >= 0)
4784 return i915.panel_use_ssc != 0;
41aa3448 4785 return dev_priv->vbt.lvds_use_ssc
435793df 4786 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4787}
4788
c65d77d8
JB
4789static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4790{
4791 struct drm_device *dev = crtc->dev;
4792 struct drm_i915_private *dev_priv = dev->dev_private;
4793 int refclk;
4794
a0c4da24 4795 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4796 refclk = 100000;
a0c4da24 4797 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4798 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4799 refclk = dev_priv->vbt.lvds_ssc_freq;
4800 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4801 } else if (!IS_GEN2(dev)) {
4802 refclk = 96000;
4803 } else {
4804 refclk = 48000;
4805 }
4806
4807 return refclk;
4808}
4809
7429e9d4 4810static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4811{
7df00d7a 4812 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4813}
f47709a9 4814
7429e9d4
DV
4815static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4816{
4817 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4818}
4819
f47709a9 4820static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4821 intel_clock_t *reduced_clock)
4822{
f47709a9 4823 struct drm_device *dev = crtc->base.dev;
a7516a05 4824 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4825 int pipe = crtc->pipe;
a7516a05
JB
4826 u32 fp, fp2 = 0;
4827
4828 if (IS_PINEVIEW(dev)) {
7429e9d4 4829 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4830 if (reduced_clock)
7429e9d4 4831 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4832 } else {
7429e9d4 4833 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4834 if (reduced_clock)
7429e9d4 4835 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4836 }
4837
4838 I915_WRITE(FP0(pipe), fp);
8bcc2795 4839 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4840
f47709a9
DV
4841 crtc->lowfreq_avail = false;
4842 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 4843 reduced_clock && i915.powersave) {
a7516a05 4844 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4845 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4846 crtc->lowfreq_avail = true;
a7516a05
JB
4847 } else {
4848 I915_WRITE(FP1(pipe), fp);
8bcc2795 4849 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4850 }
4851}
4852
5e69f97f
CML
4853static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4854 pipe)
89b667f8
JB
4855{
4856 u32 reg_val;
4857
4858 /*
4859 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4860 * and set it to a reasonable value instead.
4861 */
ab3c759a 4862 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4863 reg_val &= 0xffffff00;
4864 reg_val |= 0x00000030;
ab3c759a 4865 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4866
ab3c759a 4867 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4868 reg_val &= 0x8cffffff;
4869 reg_val = 0x8c000000;
ab3c759a 4870 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4871
ab3c759a 4872 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4873 reg_val &= 0xffffff00;
ab3c759a 4874 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4875
ab3c759a 4876 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4877 reg_val &= 0x00ffffff;
4878 reg_val |= 0xb0000000;
ab3c759a 4879 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4880}
4881
b551842d
DV
4882static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4883 struct intel_link_m_n *m_n)
4884{
4885 struct drm_device *dev = crtc->base.dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 int pipe = crtc->pipe;
4888
e3b95f1e
DV
4889 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4890 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4891 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4892 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4893}
4894
4895static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4896 struct intel_link_m_n *m_n)
4897{
4898 struct drm_device *dev = crtc->base.dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 int pipe = crtc->pipe;
4901 enum transcoder transcoder = crtc->config.cpu_transcoder;
4902
4903 if (INTEL_INFO(dev)->gen >= 5) {
4904 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4905 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4906 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4907 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4908 } else {
e3b95f1e
DV
4909 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4910 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4911 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4912 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
4913 }
4914}
4915
03afc4a2
DV
4916static void intel_dp_set_m_n(struct intel_crtc *crtc)
4917{
4918 if (crtc->config.has_pch_encoder)
4919 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4920 else
4921 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4922}
4923
f47709a9 4924static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 4925{
f47709a9 4926 struct drm_device *dev = crtc->base.dev;
a0c4da24 4927 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4928 int pipe = crtc->pipe;
89b667f8 4929 u32 dpll, mdiv;
a0c4da24 4930 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 4931 u32 coreclk, reg_val, dpll_md;
a0c4da24 4932
09153000
DV
4933 mutex_lock(&dev_priv->dpio_lock);
4934
f47709a9
DV
4935 bestn = crtc->config.dpll.n;
4936 bestm1 = crtc->config.dpll.m1;
4937 bestm2 = crtc->config.dpll.m2;
4938 bestp1 = crtc->config.dpll.p1;
4939 bestp2 = crtc->config.dpll.p2;
a0c4da24 4940
89b667f8
JB
4941 /* See eDP HDMI DPIO driver vbios notes doc */
4942
4943 /* PLL B needs special handling */
4944 if (pipe)
5e69f97f 4945 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
4946
4947 /* Set up Tx target for periodic Rcomp update */
ab3c759a 4948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
4949
4950 /* Disable target IRef on PLL */
ab3c759a 4951 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 4952 reg_val &= 0x00ffffff;
ab3c759a 4953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
4954
4955 /* Disable fast lock */
ab3c759a 4956 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
4957
4958 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
4959 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4960 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4961 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 4962 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
4963
4964 /*
4965 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4966 * but we don't support that).
4967 * Note: don't use the DAC post divider as it seems unstable.
4968 */
4969 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 4970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4971
a0c4da24 4972 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 4973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4974
89b667f8 4975 /* Set HBR and RBR LPF coefficients */
ff9a6750 4976 if (crtc->config.port_clock == 162000 ||
99750bd4 4977 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 4978 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 4979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 4980 0x009f0003);
89b667f8 4981 else
ab3c759a 4982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
4983 0x00d0000f);
4984
4985 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4986 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4987 /* Use SSC source */
4988 if (!pipe)
ab3c759a 4989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4990 0x0df40000);
4991 else
ab3c759a 4992 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4993 0x0df70000);
4994 } else { /* HDMI or VGA */
4995 /* Use bend source */
4996 if (!pipe)
ab3c759a 4997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4998 0x0df70000);
4999 else
ab3c759a 5000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5001 0x0df40000);
5002 }
a0c4da24 5003
ab3c759a 5004 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5005 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5006 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5007 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5008 coreclk |= 0x01000000;
ab3c759a 5009 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5010
ab3c759a 5011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5012
e5cbfbfb
ID
5013 /*
5014 * Enable DPIO clock input. We should never disable the reference
5015 * clock for pipe B, since VGA hotplug / manual detection depends
5016 * on it.
5017 */
89b667f8
JB
5018 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5019 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5020 /* We should never disable this, set it here for state tracking */
5021 if (pipe == PIPE_B)
89b667f8 5022 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5023 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5024 crtc->config.dpll_hw_state.dpll = dpll;
5025
ef1b460d
DV
5026 dpll_md = (crtc->config.pixel_multiplier - 1)
5027 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5028 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5029
89b667f8
JB
5030 if (crtc->config.has_dp_encoder)
5031 intel_dp_set_m_n(crtc);
09153000
DV
5032
5033 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5034}
5035
f47709a9
DV
5036static void i9xx_update_pll(struct intel_crtc *crtc,
5037 intel_clock_t *reduced_clock,
eb1cbe48
DV
5038 int num_connectors)
5039{
f47709a9 5040 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5041 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5042 u32 dpll;
5043 bool is_sdvo;
f47709a9 5044 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5045
f47709a9 5046 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5047
f47709a9
DV
5048 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5049 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5050
5051 dpll = DPLL_VGA_MODE_DIS;
5052
f47709a9 5053 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5054 dpll |= DPLLB_MODE_LVDS;
5055 else
5056 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5057
ef1b460d 5058 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5059 dpll |= (crtc->config.pixel_multiplier - 1)
5060 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5061 }
198a037f
DV
5062
5063 if (is_sdvo)
4a33e48d 5064 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5065
f47709a9 5066 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5067 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5068
5069 /* compute bitmask from p1 value */
5070 if (IS_PINEVIEW(dev))
5071 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5072 else {
5073 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5074 if (IS_G4X(dev) && reduced_clock)
5075 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5076 }
5077 switch (clock->p2) {
5078 case 5:
5079 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5080 break;
5081 case 7:
5082 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5083 break;
5084 case 10:
5085 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5086 break;
5087 case 14:
5088 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5089 break;
5090 }
5091 if (INTEL_INFO(dev)->gen >= 4)
5092 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5093
09ede541 5094 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5095 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5096 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5097 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5098 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5099 else
5100 dpll |= PLL_REF_INPUT_DREFCLK;
5101
5102 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5103 crtc->config.dpll_hw_state.dpll = dpll;
5104
eb1cbe48 5105 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5106 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5107 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5108 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5109 }
66e3d5c0
DV
5110
5111 if (crtc->config.has_dp_encoder)
5112 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5113}
5114
f47709a9 5115static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5116 intel_clock_t *reduced_clock,
eb1cbe48
DV
5117 int num_connectors)
5118{
f47709a9 5119 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5120 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5121 u32 dpll;
f47709a9 5122 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5123
f47709a9 5124 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5125
eb1cbe48
DV
5126 dpll = DPLL_VGA_MODE_DIS;
5127
f47709a9 5128 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5129 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5130 } else {
5131 if (clock->p1 == 2)
5132 dpll |= PLL_P1_DIVIDE_BY_TWO;
5133 else
5134 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5135 if (clock->p2 == 4)
5136 dpll |= PLL_P2_DIVIDE_BY_4;
5137 }
5138
4a33e48d
DV
5139 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5140 dpll |= DPLL_DVO_2X_MODE;
5141
f47709a9 5142 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5143 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5144 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5145 else
5146 dpll |= PLL_REF_INPUT_DREFCLK;
5147
5148 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5149 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5150}
5151
8a654f3b 5152static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5153{
5154 struct drm_device *dev = intel_crtc->base.dev;
5155 struct drm_i915_private *dev_priv = dev->dev_private;
5156 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5157 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5158 struct drm_display_mode *adjusted_mode =
5159 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5160 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5161
5162 /* We need to be careful not to changed the adjusted mode, for otherwise
5163 * the hw state checker will get angry at the mismatch. */
5164 crtc_vtotal = adjusted_mode->crtc_vtotal;
5165 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5166
5167 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5168 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5169 crtc_vtotal -= 1;
5170 crtc_vblank_end -= 1;
b0e77b9c
PZ
5171 vsyncshift = adjusted_mode->crtc_hsync_start
5172 - adjusted_mode->crtc_htotal / 2;
5173 } else {
5174 vsyncshift = 0;
5175 }
5176
5177 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5178 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5179
fe2b8f9d 5180 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5181 (adjusted_mode->crtc_hdisplay - 1) |
5182 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5183 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5184 (adjusted_mode->crtc_hblank_start - 1) |
5185 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5186 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5187 (adjusted_mode->crtc_hsync_start - 1) |
5188 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5189
fe2b8f9d 5190 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5191 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5192 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5193 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5194 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5195 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5196 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5197 (adjusted_mode->crtc_vsync_start - 1) |
5198 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5199
b5e508d4
PZ
5200 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5201 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5202 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5203 * bits. */
5204 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5205 (pipe == PIPE_B || pipe == PIPE_C))
5206 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5207
b0e77b9c
PZ
5208 /* pipesrc controls the size that is scaled from, which should
5209 * always be the user's requested size.
5210 */
5211 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5212 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5213 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5214}
5215
1bd1bd80
DV
5216static void intel_get_pipe_timings(struct intel_crtc *crtc,
5217 struct intel_crtc_config *pipe_config)
5218{
5219 struct drm_device *dev = crtc->base.dev;
5220 struct drm_i915_private *dev_priv = dev->dev_private;
5221 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5222 uint32_t tmp;
5223
5224 tmp = I915_READ(HTOTAL(cpu_transcoder));
5225 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5226 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5227 tmp = I915_READ(HBLANK(cpu_transcoder));
5228 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5229 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5230 tmp = I915_READ(HSYNC(cpu_transcoder));
5231 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5232 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5233
5234 tmp = I915_READ(VTOTAL(cpu_transcoder));
5235 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5236 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5237 tmp = I915_READ(VBLANK(cpu_transcoder));
5238 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5239 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5240 tmp = I915_READ(VSYNC(cpu_transcoder));
5241 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5242 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5243
5244 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5245 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5246 pipe_config->adjusted_mode.crtc_vtotal += 1;
5247 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5248 }
5249
5250 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5251 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5252 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5253
5254 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5255 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5256}
5257
babea61d
JB
5258static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5259 struct intel_crtc_config *pipe_config)
5260{
5261 struct drm_crtc *crtc = &intel_crtc->base;
5262
5263 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5264 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5265 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5266 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5267
5268 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5269 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5270 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5271 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5272
5273 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5274
241bfc38 5275 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
babea61d
JB
5276 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5277}
5278
84b046f3
DV
5279static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5280{
5281 struct drm_device *dev = intel_crtc->base.dev;
5282 struct drm_i915_private *dev_priv = dev->dev_private;
5283 uint32_t pipeconf;
5284
9f11a9e4 5285 pipeconf = 0;
84b046f3 5286
67c72a12
DV
5287 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5288 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5289 pipeconf |= PIPECONF_ENABLE;
5290
cf532bb2
VS
5291 if (intel_crtc->config.double_wide)
5292 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5293
ff9ce46e
DV
5294 /* only g4x and later have fancy bpc/dither controls */
5295 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5296 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5297 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5298 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5299 PIPECONF_DITHER_TYPE_SP;
84b046f3 5300
ff9ce46e
DV
5301 switch (intel_crtc->config.pipe_bpp) {
5302 case 18:
5303 pipeconf |= PIPECONF_6BPC;
5304 break;
5305 case 24:
5306 pipeconf |= PIPECONF_8BPC;
5307 break;
5308 case 30:
5309 pipeconf |= PIPECONF_10BPC;
5310 break;
5311 default:
5312 /* Case prevented by intel_choose_pipe_bpp_dither. */
5313 BUG();
84b046f3
DV
5314 }
5315 }
5316
5317 if (HAS_PIPE_CXSR(dev)) {
5318 if (intel_crtc->lowfreq_avail) {
5319 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5320 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5321 } else {
5322 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5323 }
5324 }
5325
84b046f3
DV
5326 if (!IS_GEN2(dev) &&
5327 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5328 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5329 else
5330 pipeconf |= PIPECONF_PROGRESSIVE;
5331
9f11a9e4
DV
5332 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5333 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5334
84b046f3
DV
5335 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5336 POSTING_READ(PIPECONF(intel_crtc->pipe));
5337}
5338
f564048e 5339static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5340 int x, int y,
94352cf9 5341 struct drm_framebuffer *fb)
79e53945
JB
5342{
5343 struct drm_device *dev = crtc->dev;
5344 struct drm_i915_private *dev_priv = dev->dev_private;
5345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5346 int pipe = intel_crtc->pipe;
80824003 5347 int plane = intel_crtc->plane;
c751ce4f 5348 int refclk, num_connectors = 0;
652c393a 5349 intel_clock_t clock, reduced_clock;
84b046f3 5350 u32 dspcntr;
a16af721 5351 bool ok, has_reduced_clock = false;
e9fd1c02 5352 bool is_lvds = false, is_dsi = false;
5eddb70b 5353 struct intel_encoder *encoder;
d4906093 5354 const intel_limit_t *limit;
5c3b82e2 5355 int ret;
79e53945 5356
6c2b7c12 5357 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5358 switch (encoder->type) {
79e53945
JB
5359 case INTEL_OUTPUT_LVDS:
5360 is_lvds = true;
5361 break;
e9fd1c02
JN
5362 case INTEL_OUTPUT_DSI:
5363 is_dsi = true;
5364 break;
79e53945 5365 }
43565a06 5366
c751ce4f 5367 num_connectors++;
79e53945
JB
5368 }
5369
f2335330
JN
5370 if (is_dsi)
5371 goto skip_dpll;
5372
5373 if (!intel_crtc->config.clock_set) {
5374 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5375
e9fd1c02
JN
5376 /*
5377 * Returns a set of divisors for the desired target clock with
5378 * the given refclk, or FALSE. The returned values represent
5379 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5380 * 2) / p1 / p2.
5381 */
5382 limit = intel_limit(crtc, refclk);
5383 ok = dev_priv->display.find_dpll(limit, crtc,
5384 intel_crtc->config.port_clock,
5385 refclk, NULL, &clock);
f2335330 5386 if (!ok) {
e9fd1c02
JN
5387 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5388 return -EINVAL;
5389 }
79e53945 5390
f2335330
JN
5391 if (is_lvds && dev_priv->lvds_downclock_avail) {
5392 /*
5393 * Ensure we match the reduced clock's P to the target
5394 * clock. If the clocks don't match, we can't switch
5395 * the display clock by using the FP0/FP1. In such case
5396 * we will disable the LVDS downclock feature.
5397 */
5398 has_reduced_clock =
5399 dev_priv->display.find_dpll(limit, crtc,
5400 dev_priv->lvds_downclock,
5401 refclk, &clock,
5402 &reduced_clock);
5403 }
5404 /* Compat-code for transition, will disappear. */
f47709a9
DV
5405 intel_crtc->config.dpll.n = clock.n;
5406 intel_crtc->config.dpll.m1 = clock.m1;
5407 intel_crtc->config.dpll.m2 = clock.m2;
5408 intel_crtc->config.dpll.p1 = clock.p1;
5409 intel_crtc->config.dpll.p2 = clock.p2;
5410 }
7026d4ac 5411
e9fd1c02 5412 if (IS_GEN2(dev)) {
8a654f3b 5413 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5414 has_reduced_clock ? &reduced_clock : NULL,
5415 num_connectors);
e9fd1c02 5416 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5417 vlv_update_pll(intel_crtc);
e9fd1c02 5418 } else {
f47709a9 5419 i9xx_update_pll(intel_crtc,
eb1cbe48 5420 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5421 num_connectors);
e9fd1c02 5422 }
79e53945 5423
f2335330 5424skip_dpll:
79e53945
JB
5425 /* Set up the display plane register */
5426 dspcntr = DISPPLANE_GAMMA_ENABLE;
5427
da6ecc5d
JB
5428 if (!IS_VALLEYVIEW(dev)) {
5429 if (pipe == 0)
5430 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5431 else
5432 dspcntr |= DISPPLANE_SEL_PIPE_B;
5433 }
79e53945 5434
8a654f3b 5435 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5436
5437 /* pipesrc and dspsize control the size that is scaled from,
5438 * which should always be the user's requested size.
79e53945 5439 */
929c77fb 5440 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5441 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5442 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5443 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5444
84b046f3
DV
5445 i9xx_set_pipeconf(intel_crtc);
5446
f564048e
EA
5447 I915_WRITE(DSPCNTR(plane), dspcntr);
5448 POSTING_READ(DSPCNTR(plane));
5449
94352cf9 5450 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5451
f564048e
EA
5452 return ret;
5453}
5454
2fa2fe9a
DV
5455static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5456 struct intel_crtc_config *pipe_config)
5457{
5458 struct drm_device *dev = crtc->base.dev;
5459 struct drm_i915_private *dev_priv = dev->dev_private;
5460 uint32_t tmp;
5461
dc9e7dec
VS
5462 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5463 return;
5464
2fa2fe9a 5465 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5466 if (!(tmp & PFIT_ENABLE))
5467 return;
2fa2fe9a 5468
06922821 5469 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5470 if (INTEL_INFO(dev)->gen < 4) {
5471 if (crtc->pipe != PIPE_B)
5472 return;
2fa2fe9a
DV
5473 } else {
5474 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5475 return;
5476 }
5477
06922821 5478 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5479 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5480 if (INTEL_INFO(dev)->gen < 5)
5481 pipe_config->gmch_pfit.lvds_border_bits =
5482 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5483}
5484
acbec814
JB
5485static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5486 struct intel_crtc_config *pipe_config)
5487{
5488 struct drm_device *dev = crtc->base.dev;
5489 struct drm_i915_private *dev_priv = dev->dev_private;
5490 int pipe = pipe_config->cpu_transcoder;
5491 intel_clock_t clock;
5492 u32 mdiv;
662c6ecb 5493 int refclk = 100000;
acbec814
JB
5494
5495 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5496 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5497 mutex_unlock(&dev_priv->dpio_lock);
5498
5499 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5500 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5501 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5502 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5503 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5504
f646628b 5505 vlv_clock(refclk, &clock);
acbec814 5506
f646628b
VS
5507 /* clock.dot is the fast clock */
5508 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5509}
5510
0e8ffe1b
DV
5511static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5512 struct intel_crtc_config *pipe_config)
5513{
5514 struct drm_device *dev = crtc->base.dev;
5515 struct drm_i915_private *dev_priv = dev->dev_private;
5516 uint32_t tmp;
5517
e143a21c 5518 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5519 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5520
0e8ffe1b
DV
5521 tmp = I915_READ(PIPECONF(crtc->pipe));
5522 if (!(tmp & PIPECONF_ENABLE))
5523 return false;
5524
42571aef
VS
5525 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5526 switch (tmp & PIPECONF_BPC_MASK) {
5527 case PIPECONF_6BPC:
5528 pipe_config->pipe_bpp = 18;
5529 break;
5530 case PIPECONF_8BPC:
5531 pipe_config->pipe_bpp = 24;
5532 break;
5533 case PIPECONF_10BPC:
5534 pipe_config->pipe_bpp = 30;
5535 break;
5536 default:
5537 break;
5538 }
5539 }
5540
282740f7
VS
5541 if (INTEL_INFO(dev)->gen < 4)
5542 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5543
1bd1bd80
DV
5544 intel_get_pipe_timings(crtc, pipe_config);
5545
2fa2fe9a
DV
5546 i9xx_get_pfit_config(crtc, pipe_config);
5547
6c49f241
DV
5548 if (INTEL_INFO(dev)->gen >= 4) {
5549 tmp = I915_READ(DPLL_MD(crtc->pipe));
5550 pipe_config->pixel_multiplier =
5551 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5552 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5553 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5554 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5555 tmp = I915_READ(DPLL(crtc->pipe));
5556 pipe_config->pixel_multiplier =
5557 ((tmp & SDVO_MULTIPLIER_MASK)
5558 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5559 } else {
5560 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5561 * port and will be fixed up in the encoder->get_config
5562 * function. */
5563 pipe_config->pixel_multiplier = 1;
5564 }
8bcc2795
DV
5565 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5566 if (!IS_VALLEYVIEW(dev)) {
5567 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5568 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5569 } else {
5570 /* Mask out read-only status bits. */
5571 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5572 DPLL_PORTC_READY_MASK |
5573 DPLL_PORTB_READY_MASK);
8bcc2795 5574 }
6c49f241 5575
acbec814
JB
5576 if (IS_VALLEYVIEW(dev))
5577 vlv_crtc_clock_get(crtc, pipe_config);
5578 else
5579 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5580
0e8ffe1b
DV
5581 return true;
5582}
5583
dde86e2d 5584static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5585{
5586 struct drm_i915_private *dev_priv = dev->dev_private;
5587 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5588 struct intel_encoder *encoder;
74cfd7ac 5589 u32 val, final;
13d83a67 5590 bool has_lvds = false;
199e5d79 5591 bool has_cpu_edp = false;
199e5d79 5592 bool has_panel = false;
99eb6a01
KP
5593 bool has_ck505 = false;
5594 bool can_ssc = false;
13d83a67
JB
5595
5596 /* We need to take the global config into account */
199e5d79
KP
5597 list_for_each_entry(encoder, &mode_config->encoder_list,
5598 base.head) {
5599 switch (encoder->type) {
5600 case INTEL_OUTPUT_LVDS:
5601 has_panel = true;
5602 has_lvds = true;
5603 break;
5604 case INTEL_OUTPUT_EDP:
5605 has_panel = true;
2de6905f 5606 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5607 has_cpu_edp = true;
5608 break;
13d83a67
JB
5609 }
5610 }
5611
99eb6a01 5612 if (HAS_PCH_IBX(dev)) {
41aa3448 5613 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5614 can_ssc = has_ck505;
5615 } else {
5616 has_ck505 = false;
5617 can_ssc = true;
5618 }
5619
2de6905f
ID
5620 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5621 has_panel, has_lvds, has_ck505);
13d83a67
JB
5622
5623 /* Ironlake: try to setup display ref clock before DPLL
5624 * enabling. This is only under driver's control after
5625 * PCH B stepping, previous chipset stepping should be
5626 * ignoring this setting.
5627 */
74cfd7ac
CW
5628 val = I915_READ(PCH_DREF_CONTROL);
5629
5630 /* As we must carefully and slowly disable/enable each source in turn,
5631 * compute the final state we want first and check if we need to
5632 * make any changes at all.
5633 */
5634 final = val;
5635 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5636 if (has_ck505)
5637 final |= DREF_NONSPREAD_CK505_ENABLE;
5638 else
5639 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5640
5641 final &= ~DREF_SSC_SOURCE_MASK;
5642 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5643 final &= ~DREF_SSC1_ENABLE;
5644
5645 if (has_panel) {
5646 final |= DREF_SSC_SOURCE_ENABLE;
5647
5648 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5649 final |= DREF_SSC1_ENABLE;
5650
5651 if (has_cpu_edp) {
5652 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5653 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5654 else
5655 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5656 } else
5657 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5658 } else {
5659 final |= DREF_SSC_SOURCE_DISABLE;
5660 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5661 }
5662
5663 if (final == val)
5664 return;
5665
13d83a67 5666 /* Always enable nonspread source */
74cfd7ac 5667 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5668
99eb6a01 5669 if (has_ck505)
74cfd7ac 5670 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5671 else
74cfd7ac 5672 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5673
199e5d79 5674 if (has_panel) {
74cfd7ac
CW
5675 val &= ~DREF_SSC_SOURCE_MASK;
5676 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5677
199e5d79 5678 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5679 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5680 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5681 val |= DREF_SSC1_ENABLE;
e77166b5 5682 } else
74cfd7ac 5683 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5684
5685 /* Get SSC going before enabling the outputs */
74cfd7ac 5686 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5687 POSTING_READ(PCH_DREF_CONTROL);
5688 udelay(200);
5689
74cfd7ac 5690 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5691
5692 /* Enable CPU source on CPU attached eDP */
199e5d79 5693 if (has_cpu_edp) {
99eb6a01 5694 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5695 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5696 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5697 }
13d83a67 5698 else
74cfd7ac 5699 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5700 } else
74cfd7ac 5701 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5702
74cfd7ac 5703 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5704 POSTING_READ(PCH_DREF_CONTROL);
5705 udelay(200);
5706 } else {
5707 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5708
74cfd7ac 5709 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5710
5711 /* Turn off CPU output */
74cfd7ac 5712 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5713
74cfd7ac 5714 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5715 POSTING_READ(PCH_DREF_CONTROL);
5716 udelay(200);
5717
5718 /* Turn off the SSC source */
74cfd7ac
CW
5719 val &= ~DREF_SSC_SOURCE_MASK;
5720 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5721
5722 /* Turn off SSC1 */
74cfd7ac 5723 val &= ~DREF_SSC1_ENABLE;
199e5d79 5724
74cfd7ac 5725 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5726 POSTING_READ(PCH_DREF_CONTROL);
5727 udelay(200);
5728 }
74cfd7ac
CW
5729
5730 BUG_ON(val != final);
13d83a67
JB
5731}
5732
f31f2d55 5733static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5734{
f31f2d55 5735 uint32_t tmp;
dde86e2d 5736
0ff066a9
PZ
5737 tmp = I915_READ(SOUTH_CHICKEN2);
5738 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5739 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5740
0ff066a9
PZ
5741 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5742 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5743 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5744
0ff066a9
PZ
5745 tmp = I915_READ(SOUTH_CHICKEN2);
5746 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5747 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5748
0ff066a9
PZ
5749 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5750 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5751 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5752}
5753
5754/* WaMPhyProgramming:hsw */
5755static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5756{
5757 uint32_t tmp;
dde86e2d
PZ
5758
5759 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5760 tmp &= ~(0xFF << 24);
5761 tmp |= (0x12 << 24);
5762 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5763
dde86e2d
PZ
5764 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5765 tmp |= (1 << 11);
5766 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5767
5768 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5769 tmp |= (1 << 11);
5770 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5771
dde86e2d
PZ
5772 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5773 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5774 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5775
5776 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5777 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5778 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5779
0ff066a9
PZ
5780 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5781 tmp &= ~(7 << 13);
5782 tmp |= (5 << 13);
5783 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5784
0ff066a9
PZ
5785 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5786 tmp &= ~(7 << 13);
5787 tmp |= (5 << 13);
5788 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5789
5790 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5791 tmp &= ~0xFF;
5792 tmp |= 0x1C;
5793 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5794
5795 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5796 tmp &= ~0xFF;
5797 tmp |= 0x1C;
5798 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5799
5800 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5801 tmp &= ~(0xFF << 16);
5802 tmp |= (0x1C << 16);
5803 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5804
5805 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5806 tmp &= ~(0xFF << 16);
5807 tmp |= (0x1C << 16);
5808 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5809
0ff066a9
PZ
5810 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5811 tmp |= (1 << 27);
5812 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5813
0ff066a9
PZ
5814 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5815 tmp |= (1 << 27);
5816 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5817
0ff066a9
PZ
5818 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5819 tmp &= ~(0xF << 28);
5820 tmp |= (4 << 28);
5821 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5822
0ff066a9
PZ
5823 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5824 tmp &= ~(0xF << 28);
5825 tmp |= (4 << 28);
5826 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5827}
5828
2fa86a1f
PZ
5829/* Implements 3 different sequences from BSpec chapter "Display iCLK
5830 * Programming" based on the parameters passed:
5831 * - Sequence to enable CLKOUT_DP
5832 * - Sequence to enable CLKOUT_DP without spread
5833 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5834 */
5835static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5836 bool with_fdi)
f31f2d55
PZ
5837{
5838 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5839 uint32_t reg, tmp;
5840
5841 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5842 with_spread = true;
5843 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5844 with_fdi, "LP PCH doesn't have FDI\n"))
5845 with_fdi = false;
f31f2d55
PZ
5846
5847 mutex_lock(&dev_priv->dpio_lock);
5848
5849 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5850 tmp &= ~SBI_SSCCTL_DISABLE;
5851 tmp |= SBI_SSCCTL_PATHALT;
5852 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5853
5854 udelay(24);
5855
2fa86a1f
PZ
5856 if (with_spread) {
5857 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5858 tmp &= ~SBI_SSCCTL_PATHALT;
5859 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5860
2fa86a1f
PZ
5861 if (with_fdi) {
5862 lpt_reset_fdi_mphy(dev_priv);
5863 lpt_program_fdi_mphy(dev_priv);
5864 }
5865 }
dde86e2d 5866
2fa86a1f
PZ
5867 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5868 SBI_GEN0 : SBI_DBUFF0;
5869 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5870 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5871 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5872
5873 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5874}
5875
47701c3b
PZ
5876/* Sequence to disable CLKOUT_DP */
5877static void lpt_disable_clkout_dp(struct drm_device *dev)
5878{
5879 struct drm_i915_private *dev_priv = dev->dev_private;
5880 uint32_t reg, tmp;
5881
5882 mutex_lock(&dev_priv->dpio_lock);
5883
5884 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5885 SBI_GEN0 : SBI_DBUFF0;
5886 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5887 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5888 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5889
5890 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5891 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5892 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5893 tmp |= SBI_SSCCTL_PATHALT;
5894 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5895 udelay(32);
5896 }
5897 tmp |= SBI_SSCCTL_DISABLE;
5898 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5899 }
5900
5901 mutex_unlock(&dev_priv->dpio_lock);
5902}
5903
bf8fa3d3
PZ
5904static void lpt_init_pch_refclk(struct drm_device *dev)
5905{
5906 struct drm_mode_config *mode_config = &dev->mode_config;
5907 struct intel_encoder *encoder;
5908 bool has_vga = false;
5909
5910 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5911 switch (encoder->type) {
5912 case INTEL_OUTPUT_ANALOG:
5913 has_vga = true;
5914 break;
5915 }
5916 }
5917
47701c3b
PZ
5918 if (has_vga)
5919 lpt_enable_clkout_dp(dev, true, true);
5920 else
5921 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
5922}
5923
dde86e2d
PZ
5924/*
5925 * Initialize reference clocks when the driver loads
5926 */
5927void intel_init_pch_refclk(struct drm_device *dev)
5928{
5929 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5930 ironlake_init_pch_refclk(dev);
5931 else if (HAS_PCH_LPT(dev))
5932 lpt_init_pch_refclk(dev);
5933}
5934
d9d444cb
JB
5935static int ironlake_get_refclk(struct drm_crtc *crtc)
5936{
5937 struct drm_device *dev = crtc->dev;
5938 struct drm_i915_private *dev_priv = dev->dev_private;
5939 struct intel_encoder *encoder;
d9d444cb
JB
5940 int num_connectors = 0;
5941 bool is_lvds = false;
5942
6c2b7c12 5943 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
5944 switch (encoder->type) {
5945 case INTEL_OUTPUT_LVDS:
5946 is_lvds = true;
5947 break;
d9d444cb
JB
5948 }
5949 num_connectors++;
5950 }
5951
5952 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 5953 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 5954 dev_priv->vbt.lvds_ssc_freq);
e91e941b 5955 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
5956 }
5957
5958 return 120000;
5959}
5960
6ff93609 5961static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 5962{
c8203565 5963 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
5964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5965 int pipe = intel_crtc->pipe;
c8203565
PZ
5966 uint32_t val;
5967
78114071 5968 val = 0;
c8203565 5969
965e0c48 5970 switch (intel_crtc->config.pipe_bpp) {
c8203565 5971 case 18:
dfd07d72 5972 val |= PIPECONF_6BPC;
c8203565
PZ
5973 break;
5974 case 24:
dfd07d72 5975 val |= PIPECONF_8BPC;
c8203565
PZ
5976 break;
5977 case 30:
dfd07d72 5978 val |= PIPECONF_10BPC;
c8203565
PZ
5979 break;
5980 case 36:
dfd07d72 5981 val |= PIPECONF_12BPC;
c8203565
PZ
5982 break;
5983 default:
cc769b62
PZ
5984 /* Case prevented by intel_choose_pipe_bpp_dither. */
5985 BUG();
c8203565
PZ
5986 }
5987
d8b32247 5988 if (intel_crtc->config.dither)
c8203565
PZ
5989 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5990
6ff93609 5991 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
5992 val |= PIPECONF_INTERLACED_ILK;
5993 else
5994 val |= PIPECONF_PROGRESSIVE;
5995
50f3b016 5996 if (intel_crtc->config.limited_color_range)
3685a8f3 5997 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 5998
c8203565
PZ
5999 I915_WRITE(PIPECONF(pipe), val);
6000 POSTING_READ(PIPECONF(pipe));
6001}
6002
86d3efce
VS
6003/*
6004 * Set up the pipe CSC unit.
6005 *
6006 * Currently only full range RGB to limited range RGB conversion
6007 * is supported, but eventually this should handle various
6008 * RGB<->YCbCr scenarios as well.
6009 */
50f3b016 6010static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6011{
6012 struct drm_device *dev = crtc->dev;
6013 struct drm_i915_private *dev_priv = dev->dev_private;
6014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6015 int pipe = intel_crtc->pipe;
6016 uint16_t coeff = 0x7800; /* 1.0 */
6017
6018 /*
6019 * TODO: Check what kind of values actually come out of the pipe
6020 * with these coeff/postoff values and adjust to get the best
6021 * accuracy. Perhaps we even need to take the bpc value into
6022 * consideration.
6023 */
6024
50f3b016 6025 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6026 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6027
6028 /*
6029 * GY/GU and RY/RU should be the other way around according
6030 * to BSpec, but reality doesn't agree. Just set them up in
6031 * a way that results in the correct picture.
6032 */
6033 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6034 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6035
6036 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6037 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6038
6039 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6040 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6041
6042 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6043 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6044 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6045
6046 if (INTEL_INFO(dev)->gen > 6) {
6047 uint16_t postoff = 0;
6048
50f3b016 6049 if (intel_crtc->config.limited_color_range)
32cf0cb0 6050 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6051
6052 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6053 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6054 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6055
6056 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6057 } else {
6058 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6059
50f3b016 6060 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6061 mode |= CSC_BLACK_SCREEN_OFFSET;
6062
6063 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6064 }
6065}
6066
6ff93609 6067static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6068{
756f85cf
PZ
6069 struct drm_device *dev = crtc->dev;
6070 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6072 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6073 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6074 uint32_t val;
6075
3eff4faa 6076 val = 0;
ee2b0b38 6077
756f85cf 6078 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6079 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6080
6ff93609 6081 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6082 val |= PIPECONF_INTERLACED_ILK;
6083 else
6084 val |= PIPECONF_PROGRESSIVE;
6085
702e7a56
PZ
6086 I915_WRITE(PIPECONF(cpu_transcoder), val);
6087 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6088
6089 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6090 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6091
6092 if (IS_BROADWELL(dev)) {
6093 val = 0;
6094
6095 switch (intel_crtc->config.pipe_bpp) {
6096 case 18:
6097 val |= PIPEMISC_DITHER_6_BPC;
6098 break;
6099 case 24:
6100 val |= PIPEMISC_DITHER_8_BPC;
6101 break;
6102 case 30:
6103 val |= PIPEMISC_DITHER_10_BPC;
6104 break;
6105 case 36:
6106 val |= PIPEMISC_DITHER_12_BPC;
6107 break;
6108 default:
6109 /* Case prevented by pipe_config_set_bpp. */
6110 BUG();
6111 }
6112
6113 if (intel_crtc->config.dither)
6114 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6115
6116 I915_WRITE(PIPEMISC(pipe), val);
6117 }
ee2b0b38
PZ
6118}
6119
6591c6e4 6120static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6121 intel_clock_t *clock,
6122 bool *has_reduced_clock,
6123 intel_clock_t *reduced_clock)
6124{
6125 struct drm_device *dev = crtc->dev;
6126 struct drm_i915_private *dev_priv = dev->dev_private;
6127 struct intel_encoder *intel_encoder;
6128 int refclk;
d4906093 6129 const intel_limit_t *limit;
a16af721 6130 bool ret, is_lvds = false;
79e53945 6131
6591c6e4
PZ
6132 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6133 switch (intel_encoder->type) {
79e53945
JB
6134 case INTEL_OUTPUT_LVDS:
6135 is_lvds = true;
6136 break;
79e53945
JB
6137 }
6138 }
6139
d9d444cb 6140 refclk = ironlake_get_refclk(crtc);
79e53945 6141
d4906093
ML
6142 /*
6143 * Returns a set of divisors for the desired target clock with the given
6144 * refclk, or FALSE. The returned values represent the clock equation:
6145 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6146 */
1b894b59 6147 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6148 ret = dev_priv->display.find_dpll(limit, crtc,
6149 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6150 refclk, NULL, clock);
6591c6e4
PZ
6151 if (!ret)
6152 return false;
cda4b7d3 6153
ddc9003c 6154 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6155 /*
6156 * Ensure we match the reduced clock's P to the target clock.
6157 * If the clocks don't match, we can't switch the display clock
6158 * by using the FP0/FP1. In such case we will disable the LVDS
6159 * downclock feature.
6160 */
ee9300bb
DV
6161 *has_reduced_clock =
6162 dev_priv->display.find_dpll(limit, crtc,
6163 dev_priv->lvds_downclock,
6164 refclk, clock,
6165 reduced_clock);
652c393a 6166 }
61e9653f 6167
6591c6e4
PZ
6168 return true;
6169}
6170
d4b1931c
PZ
6171int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6172{
6173 /*
6174 * Account for spread spectrum to avoid
6175 * oversubscribing the link. Max center spread
6176 * is 2.5%; use 5% for safety's sake.
6177 */
6178 u32 bps = target_clock * bpp * 21 / 20;
6179 return bps / (link_bw * 8) + 1;
6180}
6181
7429e9d4 6182static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6183{
7429e9d4 6184 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6185}
6186
de13a2e3 6187static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6188 u32 *fp,
9a7c7890 6189 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6190{
de13a2e3 6191 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6192 struct drm_device *dev = crtc->dev;
6193 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6194 struct intel_encoder *intel_encoder;
6195 uint32_t dpll;
6cc5f341 6196 int factor, num_connectors = 0;
09ede541 6197 bool is_lvds = false, is_sdvo = false;
79e53945 6198
de13a2e3
PZ
6199 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6200 switch (intel_encoder->type) {
79e53945
JB
6201 case INTEL_OUTPUT_LVDS:
6202 is_lvds = true;
6203 break;
6204 case INTEL_OUTPUT_SDVO:
7d57382e 6205 case INTEL_OUTPUT_HDMI:
79e53945 6206 is_sdvo = true;
79e53945 6207 break;
79e53945 6208 }
43565a06 6209
c751ce4f 6210 num_connectors++;
79e53945 6211 }
79e53945 6212
c1858123 6213 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6214 factor = 21;
6215 if (is_lvds) {
6216 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6217 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6218 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6219 factor = 25;
09ede541 6220 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6221 factor = 20;
c1858123 6222
7429e9d4 6223 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6224 *fp |= FP_CB_TUNE;
2c07245f 6225
9a7c7890
DV
6226 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6227 *fp2 |= FP_CB_TUNE;
6228
5eddb70b 6229 dpll = 0;
2c07245f 6230
a07d6787
EA
6231 if (is_lvds)
6232 dpll |= DPLLB_MODE_LVDS;
6233 else
6234 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6235
ef1b460d
DV
6236 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6237 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6238
6239 if (is_sdvo)
4a33e48d 6240 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6241 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6242 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6243
a07d6787 6244 /* compute bitmask from p1 value */
7429e9d4 6245 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6246 /* also FPA1 */
7429e9d4 6247 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6248
7429e9d4 6249 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6250 case 5:
6251 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6252 break;
6253 case 7:
6254 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6255 break;
6256 case 10:
6257 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6258 break;
6259 case 14:
6260 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6261 break;
79e53945
JB
6262 }
6263
b4c09f3b 6264 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6265 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6266 else
6267 dpll |= PLL_REF_INPUT_DREFCLK;
6268
959e16d6 6269 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6270}
6271
6272static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6273 int x, int y,
6274 struct drm_framebuffer *fb)
6275{
6276 struct drm_device *dev = crtc->dev;
6277 struct drm_i915_private *dev_priv = dev->dev_private;
6278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6279 int pipe = intel_crtc->pipe;
6280 int plane = intel_crtc->plane;
6281 int num_connectors = 0;
6282 intel_clock_t clock, reduced_clock;
cbbab5bd 6283 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6284 bool ok, has_reduced_clock = false;
8b47047b 6285 bool is_lvds = false;
de13a2e3 6286 struct intel_encoder *encoder;
e2b78267 6287 struct intel_shared_dpll *pll;
de13a2e3 6288 int ret;
de13a2e3
PZ
6289
6290 for_each_encoder_on_crtc(dev, crtc, encoder) {
6291 switch (encoder->type) {
6292 case INTEL_OUTPUT_LVDS:
6293 is_lvds = true;
6294 break;
de13a2e3
PZ
6295 }
6296
6297 num_connectors++;
a07d6787 6298 }
79e53945 6299
5dc5298b
PZ
6300 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6301 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6302
ff9a6750 6303 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6304 &has_reduced_clock, &reduced_clock);
ee9300bb 6305 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6306 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6307 return -EINVAL;
79e53945 6308 }
f47709a9
DV
6309 /* Compat-code for transition, will disappear. */
6310 if (!intel_crtc->config.clock_set) {
6311 intel_crtc->config.dpll.n = clock.n;
6312 intel_crtc->config.dpll.m1 = clock.m1;
6313 intel_crtc->config.dpll.m2 = clock.m2;
6314 intel_crtc->config.dpll.p1 = clock.p1;
6315 intel_crtc->config.dpll.p2 = clock.p2;
6316 }
79e53945 6317
5dc5298b 6318 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6319 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6320 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6321 if (has_reduced_clock)
7429e9d4 6322 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6323
7429e9d4 6324 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6325 &fp, &reduced_clock,
6326 has_reduced_clock ? &fp2 : NULL);
6327
959e16d6 6328 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6329 intel_crtc->config.dpll_hw_state.fp0 = fp;
6330 if (has_reduced_clock)
6331 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6332 else
6333 intel_crtc->config.dpll_hw_state.fp1 = fp;
6334
b89a1d39 6335 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6336 if (pll == NULL) {
84f44ce7
VS
6337 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6338 pipe_name(pipe));
4b645f14
JB
6339 return -EINVAL;
6340 }
ee7b9f93 6341 } else
e72f9fbf 6342 intel_put_shared_dpll(intel_crtc);
79e53945 6343
03afc4a2
DV
6344 if (intel_crtc->config.has_dp_encoder)
6345 intel_dp_set_m_n(intel_crtc);
79e53945 6346
d330a953 6347 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6348 intel_crtc->lowfreq_avail = true;
6349 else
6350 intel_crtc->lowfreq_avail = false;
e2b78267 6351
8a654f3b 6352 intel_set_pipe_timings(intel_crtc);
5eddb70b 6353
ca3a0ff8 6354 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6355 intel_cpu_transcoder_set_m_n(intel_crtc,
6356 &intel_crtc->config.fdi_m_n);
6357 }
2c07245f 6358
6ff93609 6359 ironlake_set_pipeconf(crtc);
79e53945 6360
a1f9e77e
PZ
6361 /* Set up the display plane register */
6362 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6363 POSTING_READ(DSPCNTR(plane));
79e53945 6364
94352cf9 6365 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6366
1857e1da 6367 return ret;
79e53945
JB
6368}
6369
eb14cb74
VS
6370static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6371 struct intel_link_m_n *m_n)
6372{
6373 struct drm_device *dev = crtc->base.dev;
6374 struct drm_i915_private *dev_priv = dev->dev_private;
6375 enum pipe pipe = crtc->pipe;
6376
6377 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6378 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6379 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6380 & ~TU_SIZE_MASK;
6381 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6382 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6383 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6384}
6385
6386static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6387 enum transcoder transcoder,
6388 struct intel_link_m_n *m_n)
72419203
DV
6389{
6390 struct drm_device *dev = crtc->base.dev;
6391 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6392 enum pipe pipe = crtc->pipe;
72419203 6393
eb14cb74
VS
6394 if (INTEL_INFO(dev)->gen >= 5) {
6395 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6396 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6397 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6398 & ~TU_SIZE_MASK;
6399 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6400 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6401 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6402 } else {
6403 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6404 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6405 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6406 & ~TU_SIZE_MASK;
6407 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6408 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6409 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6410 }
6411}
6412
6413void intel_dp_get_m_n(struct intel_crtc *crtc,
6414 struct intel_crtc_config *pipe_config)
6415{
6416 if (crtc->config.has_pch_encoder)
6417 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6418 else
6419 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6420 &pipe_config->dp_m_n);
6421}
72419203 6422
eb14cb74
VS
6423static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6424 struct intel_crtc_config *pipe_config)
6425{
6426 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6427 &pipe_config->fdi_m_n);
72419203
DV
6428}
6429
2fa2fe9a
DV
6430static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6431 struct intel_crtc_config *pipe_config)
6432{
6433 struct drm_device *dev = crtc->base.dev;
6434 struct drm_i915_private *dev_priv = dev->dev_private;
6435 uint32_t tmp;
6436
6437 tmp = I915_READ(PF_CTL(crtc->pipe));
6438
6439 if (tmp & PF_ENABLE) {
fd4daa9c 6440 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6441 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6442 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6443
6444 /* We currently do not free assignements of panel fitters on
6445 * ivb/hsw (since we don't use the higher upscaling modes which
6446 * differentiates them) so just WARN about this case for now. */
6447 if (IS_GEN7(dev)) {
6448 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6449 PF_PIPE_SEL_IVB(crtc->pipe));
6450 }
2fa2fe9a 6451 }
79e53945
JB
6452}
6453
0e8ffe1b
DV
6454static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6455 struct intel_crtc_config *pipe_config)
6456{
6457 struct drm_device *dev = crtc->base.dev;
6458 struct drm_i915_private *dev_priv = dev->dev_private;
6459 uint32_t tmp;
6460
e143a21c 6461 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6462 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6463
0e8ffe1b
DV
6464 tmp = I915_READ(PIPECONF(crtc->pipe));
6465 if (!(tmp & PIPECONF_ENABLE))
6466 return false;
6467
42571aef
VS
6468 switch (tmp & PIPECONF_BPC_MASK) {
6469 case PIPECONF_6BPC:
6470 pipe_config->pipe_bpp = 18;
6471 break;
6472 case PIPECONF_8BPC:
6473 pipe_config->pipe_bpp = 24;
6474 break;
6475 case PIPECONF_10BPC:
6476 pipe_config->pipe_bpp = 30;
6477 break;
6478 case PIPECONF_12BPC:
6479 pipe_config->pipe_bpp = 36;
6480 break;
6481 default:
6482 break;
6483 }
6484
ab9412ba 6485 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6486 struct intel_shared_dpll *pll;
6487
88adfff1
DV
6488 pipe_config->has_pch_encoder = true;
6489
627eb5a3
DV
6490 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6491 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6492 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6493
6494 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6495
c0d43d62 6496 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6497 pipe_config->shared_dpll =
6498 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6499 } else {
6500 tmp = I915_READ(PCH_DPLL_SEL);
6501 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6502 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6503 else
6504 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6505 }
66e985c0
DV
6506
6507 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6508
6509 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6510 &pipe_config->dpll_hw_state));
c93f54cf
DV
6511
6512 tmp = pipe_config->dpll_hw_state.dpll;
6513 pipe_config->pixel_multiplier =
6514 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6515 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6516
6517 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6518 } else {
6519 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6520 }
6521
1bd1bd80
DV
6522 intel_get_pipe_timings(crtc, pipe_config);
6523
2fa2fe9a
DV
6524 ironlake_get_pfit_config(crtc, pipe_config);
6525
0e8ffe1b
DV
6526 return true;
6527}
6528
be256dc7
PZ
6529static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6530{
6531 struct drm_device *dev = dev_priv->dev;
6532 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6533 struct intel_crtc *crtc;
6534 unsigned long irqflags;
bd633a7c 6535 uint32_t val;
be256dc7
PZ
6536
6537 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6538 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6539 pipe_name(crtc->pipe));
6540
6541 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6542 WARN(plls->spll_refcount, "SPLL enabled\n");
6543 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6544 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6545 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6546 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6547 "CPU PWM1 enabled\n");
6548 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6549 "CPU PWM2 enabled\n");
6550 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6551 "PCH PWM1 enabled\n");
6552 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6553 "Utility pin enabled\n");
6554 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6555
6556 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6557 val = I915_READ(DEIMR);
6806e63f 6558 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6559 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6560 val = I915_READ(SDEIMR);
bd633a7c 6561 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6562 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6563 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6564}
6565
6566/*
6567 * This function implements pieces of two sequences from BSpec:
6568 * - Sequence for display software to disable LCPLL
6569 * - Sequence for display software to allow package C8+
6570 * The steps implemented here are just the steps that actually touch the LCPLL
6571 * register. Callers should take care of disabling all the display engine
6572 * functions, doing the mode unset, fixing interrupts, etc.
6573 */
6ff58d53
PZ
6574static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6575 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6576{
6577 uint32_t val;
6578
6579 assert_can_disable_lcpll(dev_priv);
6580
6581 val = I915_READ(LCPLL_CTL);
6582
6583 if (switch_to_fclk) {
6584 val |= LCPLL_CD_SOURCE_FCLK;
6585 I915_WRITE(LCPLL_CTL, val);
6586
6587 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6588 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6589 DRM_ERROR("Switching to FCLK failed\n");
6590
6591 val = I915_READ(LCPLL_CTL);
6592 }
6593
6594 val |= LCPLL_PLL_DISABLE;
6595 I915_WRITE(LCPLL_CTL, val);
6596 POSTING_READ(LCPLL_CTL);
6597
6598 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6599 DRM_ERROR("LCPLL still locked\n");
6600
6601 val = I915_READ(D_COMP);
6602 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6603 mutex_lock(&dev_priv->rps.hw_lock);
6604 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6605 DRM_ERROR("Failed to disable D_COMP\n");
6606 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6607 POSTING_READ(D_COMP);
6608 ndelay(100);
6609
6610 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6611 DRM_ERROR("D_COMP RCOMP still in progress\n");
6612
6613 if (allow_power_down) {
6614 val = I915_READ(LCPLL_CTL);
6615 val |= LCPLL_POWER_DOWN_ALLOW;
6616 I915_WRITE(LCPLL_CTL, val);
6617 POSTING_READ(LCPLL_CTL);
6618 }
6619}
6620
6621/*
6622 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6623 * source.
6624 */
6ff58d53 6625static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6626{
6627 uint32_t val;
6628
6629 val = I915_READ(LCPLL_CTL);
6630
6631 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6632 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6633 return;
6634
215733fa
PZ
6635 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6636 * we'll hang the machine! */
0d9d349d 6637 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6638
be256dc7
PZ
6639 if (val & LCPLL_POWER_DOWN_ALLOW) {
6640 val &= ~LCPLL_POWER_DOWN_ALLOW;
6641 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6642 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6643 }
6644
6645 val = I915_READ(D_COMP);
6646 val |= D_COMP_COMP_FORCE;
6647 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6648 mutex_lock(&dev_priv->rps.hw_lock);
6649 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6650 DRM_ERROR("Failed to enable D_COMP\n");
6651 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6652 POSTING_READ(D_COMP);
be256dc7
PZ
6653
6654 val = I915_READ(LCPLL_CTL);
6655 val &= ~LCPLL_PLL_DISABLE;
6656 I915_WRITE(LCPLL_CTL, val);
6657
6658 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6659 DRM_ERROR("LCPLL not locked yet\n");
6660
6661 if (val & LCPLL_CD_SOURCE_FCLK) {
6662 val = I915_READ(LCPLL_CTL);
6663 val &= ~LCPLL_CD_SOURCE_FCLK;
6664 I915_WRITE(LCPLL_CTL, val);
6665
6666 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6667 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6668 DRM_ERROR("Switching back to LCPLL failed\n");
6669 }
215733fa 6670
0d9d349d 6671 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6672}
6673
c67a470b
PZ
6674void hsw_enable_pc8_work(struct work_struct *__work)
6675{
6676 struct drm_i915_private *dev_priv =
6677 container_of(to_delayed_work(__work), struct drm_i915_private,
6678 pc8.enable_work);
6679 struct drm_device *dev = dev_priv->dev;
6680 uint32_t val;
6681
7125ecb8
PZ
6682 WARN_ON(!HAS_PC8(dev));
6683
c67a470b
PZ
6684 if (dev_priv->pc8.enabled)
6685 return;
6686
6687 DRM_DEBUG_KMS("Enabling package C8+\n");
6688
6689 dev_priv->pc8.enabled = true;
6690
6691 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6692 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6693 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6694 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6695 }
6696
6697 lpt_disable_clkout_dp(dev);
6698 hsw_pc8_disable_interrupts(dev);
6699 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6700
6701 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6702}
6703
6704static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6705{
6706 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6707 WARN(dev_priv->pc8.disable_count < 1,
6708 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6709
6710 dev_priv->pc8.disable_count--;
6711 if (dev_priv->pc8.disable_count != 0)
6712 return;
6713
6714 schedule_delayed_work(&dev_priv->pc8.enable_work,
d330a953 6715 msecs_to_jiffies(i915.pc8_timeout));
c67a470b
PZ
6716}
6717
6718static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6719{
6720 struct drm_device *dev = dev_priv->dev;
6721 uint32_t val;
6722
6723 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6724 WARN(dev_priv->pc8.disable_count < 0,
6725 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6726
6727 dev_priv->pc8.disable_count++;
6728 if (dev_priv->pc8.disable_count != 1)
6729 return;
6730
7125ecb8
PZ
6731 WARN_ON(!HAS_PC8(dev));
6732
c67a470b
PZ
6733 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6734 if (!dev_priv->pc8.enabled)
6735 return;
6736
6737 DRM_DEBUG_KMS("Disabling package C8+\n");
6738
8771a7f8
PZ
6739 intel_runtime_pm_get(dev_priv);
6740
c67a470b
PZ
6741 hsw_restore_lcpll(dev_priv);
6742 hsw_pc8_restore_interrupts(dev);
6743 lpt_init_pch_refclk(dev);
6744
6745 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6746 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6747 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6748 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6749 }
6750
6751 intel_prepare_ddi(dev);
6752 i915_gem_init_swizzling(dev);
6753 mutex_lock(&dev_priv->rps.hw_lock);
6754 gen6_update_ring_freq(dev);
6755 mutex_unlock(&dev_priv->rps.hw_lock);
6756 dev_priv->pc8.enabled = false;
6757}
6758
6759void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6760{
7c6c2652
CW
6761 if (!HAS_PC8(dev_priv->dev))
6762 return;
6763
c67a470b
PZ
6764 mutex_lock(&dev_priv->pc8.lock);
6765 __hsw_enable_package_c8(dev_priv);
6766 mutex_unlock(&dev_priv->pc8.lock);
6767}
6768
6769void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6770{
7c6c2652
CW
6771 if (!HAS_PC8(dev_priv->dev))
6772 return;
6773
c67a470b
PZ
6774 mutex_lock(&dev_priv->pc8.lock);
6775 __hsw_disable_package_c8(dev_priv);
6776 mutex_unlock(&dev_priv->pc8.lock);
6777}
6778
6779static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6780{
6781 struct drm_device *dev = dev_priv->dev;
6782 struct intel_crtc *crtc;
6783 uint32_t val;
6784
6785 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6786 if (crtc->base.enabled)
6787 return false;
6788
6789 /* This case is still possible since we have the i915.disable_power_well
6790 * parameter and also the KVMr or something else might be requesting the
6791 * power well. */
6792 val = I915_READ(HSW_PWR_WELL_DRIVER);
6793 if (val != 0) {
6794 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6795 return false;
6796 }
6797
6798 return true;
6799}
6800
6801/* Since we're called from modeset_global_resources there's no way to
6802 * symmetrically increase and decrease the refcount, so we use
6803 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6804 * or not.
6805 */
6806static void hsw_update_package_c8(struct drm_device *dev)
6807{
6808 struct drm_i915_private *dev_priv = dev->dev_private;
6809 bool allow;
6810
7c6c2652
CW
6811 if (!HAS_PC8(dev_priv->dev))
6812 return;
6813
d330a953 6814 if (!i915.enable_pc8)
c67a470b
PZ
6815 return;
6816
6817 mutex_lock(&dev_priv->pc8.lock);
6818
6819 allow = hsw_can_enable_package_c8(dev_priv);
6820
6821 if (allow == dev_priv->pc8.requirements_met)
6822 goto done;
6823
6824 dev_priv->pc8.requirements_met = allow;
6825
6826 if (allow)
6827 __hsw_enable_package_c8(dev_priv);
6828 else
6829 __hsw_disable_package_c8(dev_priv);
6830
6831done:
6832 mutex_unlock(&dev_priv->pc8.lock);
6833}
6834
6835static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6836{
7c6c2652
CW
6837 if (!HAS_PC8(dev_priv->dev))
6838 return;
6839
3458122e 6840 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6841 if (!dev_priv->pc8.gpu_idle) {
6842 dev_priv->pc8.gpu_idle = true;
3458122e 6843 __hsw_enable_package_c8(dev_priv);
c67a470b 6844 }
3458122e 6845 mutex_unlock(&dev_priv->pc8.lock);
c67a470b
PZ
6846}
6847
6848static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6849{
7c6c2652
CW
6850 if (!HAS_PC8(dev_priv->dev))
6851 return;
6852
3458122e 6853 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6854 if (dev_priv->pc8.gpu_idle) {
6855 dev_priv->pc8.gpu_idle = false;
3458122e 6856 __hsw_disable_package_c8(dev_priv);
c67a470b 6857 }
3458122e 6858 mutex_unlock(&dev_priv->pc8.lock);
be256dc7
PZ
6859}
6860
6efdf354
ID
6861#define for_each_power_domain(domain, mask) \
6862 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6863 if ((1 << (domain)) & (mask))
6864
6865static unsigned long get_pipe_power_domains(struct drm_device *dev,
6866 enum pipe pipe, bool pfit_enabled)
6867{
6868 unsigned long mask;
6869 enum transcoder transcoder;
6870
6871 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6872
6873 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6874 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6875 if (pfit_enabled)
6876 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6877
6878 return mask;
6879}
6880
baa70707
ID
6881void intel_display_set_init_power(struct drm_device *dev, bool enable)
6882{
6883 struct drm_i915_private *dev_priv = dev->dev_private;
6884
6885 if (dev_priv->power_domains.init_power_on == enable)
6886 return;
6887
6888 if (enable)
6889 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6890 else
6891 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6892
6893 dev_priv->power_domains.init_power_on = enable;
6894}
6895
4f074129 6896static void modeset_update_power_wells(struct drm_device *dev)
d6dd9eb1 6897{
6efdf354 6898 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
d6dd9eb1 6899 struct intel_crtc *crtc;
d6dd9eb1 6900
6efdf354
ID
6901 /*
6902 * First get all needed power domains, then put all unneeded, to avoid
6903 * any unnecessary toggling of the power wells.
6904 */
d6dd9eb1 6905 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6efdf354
ID
6906 enum intel_display_power_domain domain;
6907
e7a639c4
DV
6908 if (!crtc->base.enabled)
6909 continue;
d6dd9eb1 6910
6efdf354
ID
6911 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6912 crtc->pipe,
6913 crtc->config.pch_pfit.enabled);
6914
6915 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6916 intel_display_power_get(dev, domain);
d6dd9eb1
DV
6917 }
6918
6efdf354
ID
6919 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6920 enum intel_display_power_domain domain;
6921
6922 for_each_power_domain(domain, crtc->enabled_power_domains)
6923 intel_display_power_put(dev, domain);
6924
6925 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6926 }
baa70707
ID
6927
6928 intel_display_set_init_power(dev, false);
4f074129 6929}
c67a470b 6930
4f074129
ID
6931static void haswell_modeset_global_resources(struct drm_device *dev)
6932{
6933 modeset_update_power_wells(dev);
c67a470b 6934 hsw_update_package_c8(dev);
d6dd9eb1
DV
6935}
6936
09b4ddf9 6937static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6938 int x, int y,
6939 struct drm_framebuffer *fb)
6940{
6941 struct drm_device *dev = crtc->dev;
6942 struct drm_i915_private *dev_priv = dev->dev_private;
6943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6944 int plane = intel_crtc->plane;
09b4ddf9 6945 int ret;
09b4ddf9 6946
566b734a 6947 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6948 return -EINVAL;
566b734a 6949 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6950
03afc4a2
DV
6951 if (intel_crtc->config.has_dp_encoder)
6952 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6953
6954 intel_crtc->lowfreq_avail = false;
09b4ddf9 6955
8a654f3b 6956 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6957
ca3a0ff8 6958 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6959 intel_cpu_transcoder_set_m_n(intel_crtc,
6960 &intel_crtc->config.fdi_m_n);
6961 }
09b4ddf9 6962
6ff93609 6963 haswell_set_pipeconf(crtc);
09b4ddf9 6964
50f3b016 6965 intel_set_pipe_csc(crtc);
86d3efce 6966
09b4ddf9 6967 /* Set up the display plane register */
86d3efce 6968 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6969 POSTING_READ(DSPCNTR(plane));
6970
6971 ret = intel_pipe_set_base(crtc, x, y, fb);
6972
1f803ee5 6973 return ret;
79e53945
JB
6974}
6975
0e8ffe1b
DV
6976static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6977 struct intel_crtc_config *pipe_config)
6978{
6979 struct drm_device *dev = crtc->base.dev;
6980 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6981 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6982 uint32_t tmp;
6983
e143a21c 6984 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6985 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6986
eccb140b
DV
6987 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6988 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6989 enum pipe trans_edp_pipe;
6990 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6991 default:
6992 WARN(1, "unknown pipe linked to edp transcoder\n");
6993 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6994 case TRANS_DDI_EDP_INPUT_A_ON:
6995 trans_edp_pipe = PIPE_A;
6996 break;
6997 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6998 trans_edp_pipe = PIPE_B;
6999 break;
7000 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7001 trans_edp_pipe = PIPE_C;
7002 break;
7003 }
7004
7005 if (trans_edp_pipe == crtc->pipe)
7006 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7007 }
7008
b97186f0 7009 if (!intel_display_power_enabled(dev,
eccb140b 7010 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7011 return false;
7012
eccb140b 7013 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7014 if (!(tmp & PIPECONF_ENABLE))
7015 return false;
7016
88adfff1 7017 /*
f196e6be 7018 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7019 * DDI E. So just check whether this pipe is wired to DDI E and whether
7020 * the PCH transcoder is on.
7021 */
eccb140b 7022 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7023 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7024 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7025 pipe_config->has_pch_encoder = true;
7026
627eb5a3
DV
7027 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7028 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7029 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7030
7031 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7032 }
7033
1bd1bd80
DV
7034 intel_get_pipe_timings(crtc, pipe_config);
7035
2fa2fe9a
DV
7036 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7037 if (intel_display_power_enabled(dev, pfit_domain))
7038 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7039
e59150dc
JB
7040 if (IS_HASWELL(dev))
7041 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7042 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7043
6c49f241
DV
7044 pipe_config->pixel_multiplier = 1;
7045
0e8ffe1b
DV
7046 return true;
7047}
7048
f564048e 7049static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7050 int x, int y,
94352cf9 7051 struct drm_framebuffer *fb)
f564048e
EA
7052{
7053 struct drm_device *dev = crtc->dev;
7054 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7055 struct intel_encoder *encoder;
0b701d27 7056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7057 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7058 int pipe = intel_crtc->pipe;
f564048e
EA
7059 int ret;
7060
0b701d27 7061 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7062
b8cecdf5
DV
7063 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7064
79e53945 7065 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7066
9256aa19
DV
7067 if (ret != 0)
7068 return ret;
7069
7070 for_each_encoder_on_crtc(dev, crtc, encoder) {
7071 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7072 encoder->base.base.id,
7073 drm_get_encoder_name(&encoder->base),
7074 mode->base.id, mode->name);
36f2d1f1 7075 encoder->mode_set(encoder);
9256aa19
DV
7076 }
7077
7078 return 0;
79e53945
JB
7079}
7080
1a91510d
JN
7081static struct {
7082 int clock;
7083 u32 config;
7084} hdmi_audio_clock[] = {
7085 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7086 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7087 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7088 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7089 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7090 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7091 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7092 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7093 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7094 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7095};
7096
7097/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7098static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7099{
7100 int i;
7101
7102 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7103 if (mode->clock == hdmi_audio_clock[i].clock)
7104 break;
7105 }
7106
7107 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7108 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7109 i = 1;
7110 }
7111
7112 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7113 hdmi_audio_clock[i].clock,
7114 hdmi_audio_clock[i].config);
7115
7116 return hdmi_audio_clock[i].config;
7117}
7118
3a9627f4
WF
7119static bool intel_eld_uptodate(struct drm_connector *connector,
7120 int reg_eldv, uint32_t bits_eldv,
7121 int reg_elda, uint32_t bits_elda,
7122 int reg_edid)
7123{
7124 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7125 uint8_t *eld = connector->eld;
7126 uint32_t i;
7127
7128 i = I915_READ(reg_eldv);
7129 i &= bits_eldv;
7130
7131 if (!eld[0])
7132 return !i;
7133
7134 if (!i)
7135 return false;
7136
7137 i = I915_READ(reg_elda);
7138 i &= ~bits_elda;
7139 I915_WRITE(reg_elda, i);
7140
7141 for (i = 0; i < eld[2]; i++)
7142 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7143 return false;
7144
7145 return true;
7146}
7147
e0dac65e 7148static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7149 struct drm_crtc *crtc,
7150 struct drm_display_mode *mode)
e0dac65e
WF
7151{
7152 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7153 uint8_t *eld = connector->eld;
7154 uint32_t eldv;
7155 uint32_t len;
7156 uint32_t i;
7157
7158 i = I915_READ(G4X_AUD_VID_DID);
7159
7160 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7161 eldv = G4X_ELDV_DEVCL_DEVBLC;
7162 else
7163 eldv = G4X_ELDV_DEVCTG;
7164
3a9627f4
WF
7165 if (intel_eld_uptodate(connector,
7166 G4X_AUD_CNTL_ST, eldv,
7167 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7168 G4X_HDMIW_HDMIEDID))
7169 return;
7170
e0dac65e
WF
7171 i = I915_READ(G4X_AUD_CNTL_ST);
7172 i &= ~(eldv | G4X_ELD_ADDR);
7173 len = (i >> 9) & 0x1f; /* ELD buffer size */
7174 I915_WRITE(G4X_AUD_CNTL_ST, i);
7175
7176 if (!eld[0])
7177 return;
7178
7179 len = min_t(uint8_t, eld[2], len);
7180 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7181 for (i = 0; i < len; i++)
7182 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7183
7184 i = I915_READ(G4X_AUD_CNTL_ST);
7185 i |= eldv;
7186 I915_WRITE(G4X_AUD_CNTL_ST, i);
7187}
7188
83358c85 7189static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7190 struct drm_crtc *crtc,
7191 struct drm_display_mode *mode)
83358c85
WX
7192{
7193 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7194 uint8_t *eld = connector->eld;
7195 struct drm_device *dev = crtc->dev;
7b9f35a6 7196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7197 uint32_t eldv;
7198 uint32_t i;
7199 int len;
7200 int pipe = to_intel_crtc(crtc)->pipe;
7201 int tmp;
7202
7203 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7204 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7205 int aud_config = HSW_AUD_CFG(pipe);
7206 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7207
7208
7209 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7210
7211 /* Audio output enable */
7212 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7213 tmp = I915_READ(aud_cntrl_st2);
7214 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7215 I915_WRITE(aud_cntrl_st2, tmp);
7216
7217 /* Wait for 1 vertical blank */
7218 intel_wait_for_vblank(dev, pipe);
7219
7220 /* Set ELD valid state */
7221 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7222 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7223 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7224 I915_WRITE(aud_cntrl_st2, tmp);
7225 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7226 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7227
7228 /* Enable HDMI mode */
7229 tmp = I915_READ(aud_config);
7e7cb34f 7230 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7231 /* clear N_programing_enable and N_value_index */
7232 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7233 I915_WRITE(aud_config, tmp);
7234
7235 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7236
7237 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7238 intel_crtc->eld_vld = true;
83358c85
WX
7239
7240 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7241 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7242 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7243 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7244 } else {
7245 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7246 }
83358c85
WX
7247
7248 if (intel_eld_uptodate(connector,
7249 aud_cntrl_st2, eldv,
7250 aud_cntl_st, IBX_ELD_ADDRESS,
7251 hdmiw_hdmiedid))
7252 return;
7253
7254 i = I915_READ(aud_cntrl_st2);
7255 i &= ~eldv;
7256 I915_WRITE(aud_cntrl_st2, i);
7257
7258 if (!eld[0])
7259 return;
7260
7261 i = I915_READ(aud_cntl_st);
7262 i &= ~IBX_ELD_ADDRESS;
7263 I915_WRITE(aud_cntl_st, i);
7264 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7265 DRM_DEBUG_DRIVER("port num:%d\n", i);
7266
7267 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7268 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7269 for (i = 0; i < len; i++)
7270 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7271
7272 i = I915_READ(aud_cntrl_st2);
7273 i |= eldv;
7274 I915_WRITE(aud_cntrl_st2, i);
7275
7276}
7277
e0dac65e 7278static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7279 struct drm_crtc *crtc,
7280 struct drm_display_mode *mode)
e0dac65e
WF
7281{
7282 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7283 uint8_t *eld = connector->eld;
7284 uint32_t eldv;
7285 uint32_t i;
7286 int len;
7287 int hdmiw_hdmiedid;
b6daa025 7288 int aud_config;
e0dac65e
WF
7289 int aud_cntl_st;
7290 int aud_cntrl_st2;
9b138a83 7291 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7292
b3f33cbf 7293 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7294 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7295 aud_config = IBX_AUD_CFG(pipe);
7296 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7297 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7298 } else if (IS_VALLEYVIEW(connector->dev)) {
7299 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7300 aud_config = VLV_AUD_CFG(pipe);
7301 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7302 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7303 } else {
9b138a83
WX
7304 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7305 aud_config = CPT_AUD_CFG(pipe);
7306 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7307 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7308 }
7309
9b138a83 7310 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7311
9ca2fe73
ML
7312 if (IS_VALLEYVIEW(connector->dev)) {
7313 struct intel_encoder *intel_encoder;
7314 struct intel_digital_port *intel_dig_port;
7315
7316 intel_encoder = intel_attached_encoder(connector);
7317 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7318 i = intel_dig_port->port;
7319 } else {
7320 i = I915_READ(aud_cntl_st);
7321 i = (i >> 29) & DIP_PORT_SEL_MASK;
7322 /* DIP_Port_Select, 0x1 = PortB */
7323 }
7324
e0dac65e
WF
7325 if (!i) {
7326 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7327 /* operate blindly on all ports */
1202b4c6
WF
7328 eldv = IBX_ELD_VALIDB;
7329 eldv |= IBX_ELD_VALIDB << 4;
7330 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7331 } else {
2582a850 7332 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7333 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7334 }
7335
3a9627f4
WF
7336 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7337 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7338 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7339 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7340 } else {
7341 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7342 }
e0dac65e 7343
3a9627f4
WF
7344 if (intel_eld_uptodate(connector,
7345 aud_cntrl_st2, eldv,
7346 aud_cntl_st, IBX_ELD_ADDRESS,
7347 hdmiw_hdmiedid))
7348 return;
7349
e0dac65e
WF
7350 i = I915_READ(aud_cntrl_st2);
7351 i &= ~eldv;
7352 I915_WRITE(aud_cntrl_st2, i);
7353
7354 if (!eld[0])
7355 return;
7356
e0dac65e 7357 i = I915_READ(aud_cntl_st);
1202b4c6 7358 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7359 I915_WRITE(aud_cntl_st, i);
7360
7361 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7362 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7363 for (i = 0; i < len; i++)
7364 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7365
7366 i = I915_READ(aud_cntrl_st2);
7367 i |= eldv;
7368 I915_WRITE(aud_cntrl_st2, i);
7369}
7370
7371void intel_write_eld(struct drm_encoder *encoder,
7372 struct drm_display_mode *mode)
7373{
7374 struct drm_crtc *crtc = encoder->crtc;
7375 struct drm_connector *connector;
7376 struct drm_device *dev = encoder->dev;
7377 struct drm_i915_private *dev_priv = dev->dev_private;
7378
7379 connector = drm_select_eld(encoder, mode);
7380 if (!connector)
7381 return;
7382
7383 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7384 connector->base.id,
7385 drm_get_connector_name(connector),
7386 connector->encoder->base.id,
7387 drm_get_encoder_name(connector->encoder));
7388
7389 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7390
7391 if (dev_priv->display.write_eld)
34427052 7392 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7393}
7394
560b85bb
CW
7395static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7396{
7397 struct drm_device *dev = crtc->dev;
7398 struct drm_i915_private *dev_priv = dev->dev_private;
7399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7400 bool visible = base != 0;
7401 u32 cntl;
7402
7403 if (intel_crtc->cursor_visible == visible)
7404 return;
7405
9db4a9c7 7406 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7407 if (visible) {
7408 /* On these chipsets we can only modify the base whilst
7409 * the cursor is disabled.
7410 */
9db4a9c7 7411 I915_WRITE(_CURABASE, base);
560b85bb
CW
7412
7413 cntl &= ~(CURSOR_FORMAT_MASK);
7414 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7415 cntl |= CURSOR_ENABLE |
7416 CURSOR_GAMMA_ENABLE |
7417 CURSOR_FORMAT_ARGB;
7418 } else
7419 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7420 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7421
7422 intel_crtc->cursor_visible = visible;
7423}
7424
7425static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7426{
7427 struct drm_device *dev = crtc->dev;
7428 struct drm_i915_private *dev_priv = dev->dev_private;
7429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7430 int pipe = intel_crtc->pipe;
7431 bool visible = base != 0;
7432
7433 if (intel_crtc->cursor_visible != visible) {
548f245b 7434 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7435 if (base) {
7436 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7437 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7438 cntl |= pipe << 28; /* Connect to correct pipe */
7439 } else {
7440 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7441 cntl |= CURSOR_MODE_DISABLE;
7442 }
9db4a9c7 7443 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7444
7445 intel_crtc->cursor_visible = visible;
7446 }
7447 /* and commit changes on next vblank */
b2ea8ef5 7448 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7449 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7450 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7451}
7452
65a21cd6
JB
7453static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7454{
7455 struct drm_device *dev = crtc->dev;
7456 struct drm_i915_private *dev_priv = dev->dev_private;
7457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7458 int pipe = intel_crtc->pipe;
7459 bool visible = base != 0;
7460
7461 if (intel_crtc->cursor_visible != visible) {
7462 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7463 if (base) {
7464 cntl &= ~CURSOR_MODE;
7465 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7466 } else {
7467 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7468 cntl |= CURSOR_MODE_DISABLE;
7469 }
6bbfa1c5 7470 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7471 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7472 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7473 }
65a21cd6
JB
7474 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7475
7476 intel_crtc->cursor_visible = visible;
7477 }
7478 /* and commit changes on next vblank */
b2ea8ef5 7479 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7480 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7481 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7482}
7483
cda4b7d3 7484/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7485static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7486 bool on)
cda4b7d3
CW
7487{
7488 struct drm_device *dev = crtc->dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
7490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7491 int pipe = intel_crtc->pipe;
7492 int x = intel_crtc->cursor_x;
7493 int y = intel_crtc->cursor_y;
d6e4db15 7494 u32 base = 0, pos = 0;
cda4b7d3
CW
7495 bool visible;
7496
d6e4db15 7497 if (on)
cda4b7d3 7498 base = intel_crtc->cursor_addr;
cda4b7d3 7499
d6e4db15
VS
7500 if (x >= intel_crtc->config.pipe_src_w)
7501 base = 0;
7502
7503 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7504 base = 0;
7505
7506 if (x < 0) {
efc9064e 7507 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7508 base = 0;
7509
7510 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7511 x = -x;
7512 }
7513 pos |= x << CURSOR_X_SHIFT;
7514
7515 if (y < 0) {
efc9064e 7516 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7517 base = 0;
7518
7519 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7520 y = -y;
7521 }
7522 pos |= y << CURSOR_Y_SHIFT;
7523
7524 visible = base != 0;
560b85bb 7525 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7526 return;
7527
b3dc685e 7528 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7529 I915_WRITE(CURPOS_IVB(pipe), pos);
7530 ivb_update_cursor(crtc, base);
7531 } else {
7532 I915_WRITE(CURPOS(pipe), pos);
7533 if (IS_845G(dev) || IS_I865G(dev))
7534 i845_update_cursor(crtc, base);
7535 else
7536 i9xx_update_cursor(crtc, base);
7537 }
cda4b7d3
CW
7538}
7539
79e53945 7540static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7541 struct drm_file *file,
79e53945
JB
7542 uint32_t handle,
7543 uint32_t width, uint32_t height)
7544{
7545 struct drm_device *dev = crtc->dev;
7546 struct drm_i915_private *dev_priv = dev->dev_private;
7547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7548 struct drm_i915_gem_object *obj;
cda4b7d3 7549 uint32_t addr;
3f8bc370 7550 int ret;
79e53945 7551
79e53945
JB
7552 /* if we want to turn off the cursor ignore width and height */
7553 if (!handle) {
28c97730 7554 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7555 addr = 0;
05394f39 7556 obj = NULL;
5004417d 7557 mutex_lock(&dev->struct_mutex);
3f8bc370 7558 goto finish;
79e53945
JB
7559 }
7560
7561 /* Currently we only support 64x64 cursors */
7562 if (width != 64 || height != 64) {
7563 DRM_ERROR("we currently only support 64x64 cursors\n");
7564 return -EINVAL;
7565 }
7566
05394f39 7567 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7568 if (&obj->base == NULL)
79e53945
JB
7569 return -ENOENT;
7570
05394f39 7571 if (obj->base.size < width * height * 4) {
79e53945 7572 DRM_ERROR("buffer is to small\n");
34b8686e
DA
7573 ret = -ENOMEM;
7574 goto fail;
79e53945
JB
7575 }
7576
71acb5eb 7577 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7578 mutex_lock(&dev->struct_mutex);
3d13ef2e 7579 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7580 unsigned alignment;
7581
d9e86c0e
CW
7582 if (obj->tiling_mode) {
7583 DRM_ERROR("cursor cannot be tiled\n");
7584 ret = -EINVAL;
7585 goto fail_locked;
7586 }
7587
693db184
CW
7588 /* Note that the w/a also requires 2 PTE of padding following
7589 * the bo. We currently fill all unused PTE with the shadow
7590 * page and so we should always have valid PTE following the
7591 * cursor preventing the VT-d warning.
7592 */
7593 alignment = 0;
7594 if (need_vtd_wa(dev))
7595 alignment = 64*1024;
7596
7597 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb
CW
7598 if (ret) {
7599 DRM_ERROR("failed to move cursor bo into the GTT\n");
2da3b9b9 7600 goto fail_locked;
e7b526bb
CW
7601 }
7602
d9e86c0e
CW
7603 ret = i915_gem_object_put_fence(obj);
7604 if (ret) {
2da3b9b9 7605 DRM_ERROR("failed to release fence for cursor");
d9e86c0e
CW
7606 goto fail_unpin;
7607 }
7608
f343c5f6 7609 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7610 } else {
6eeefaf3 7611 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7612 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7613 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7614 align);
71acb5eb
DA
7615 if (ret) {
7616 DRM_ERROR("failed to attach phys object\n");
7f9872e0 7617 goto fail_locked;
71acb5eb 7618 }
05394f39 7619 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7620 }
7621
a6c45cf0 7622 if (IS_GEN2(dev))
14b60391
JB
7623 I915_WRITE(CURSIZE, (height << 12) | width);
7624
3f8bc370 7625 finish:
3f8bc370 7626 if (intel_crtc->cursor_bo) {
3d13ef2e 7627 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7628 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7629 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7630 } else
cc98b413 7631 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7632 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7633 }
80824003 7634
7f9872e0 7635 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7636
7637 intel_crtc->cursor_addr = addr;
05394f39 7638 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7639 intel_crtc->cursor_width = width;
7640 intel_crtc->cursor_height = height;
7641
f2f5f771
VS
7642 if (intel_crtc->active)
7643 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7644
79e53945 7645 return 0;
e7b526bb 7646fail_unpin:
cc98b413 7647 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7648fail_locked:
34b8686e 7649 mutex_unlock(&dev->struct_mutex);
bc9025bd 7650fail:
05394f39 7651 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7652 return ret;
79e53945
JB
7653}
7654
7655static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7656{
79e53945 7657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7658
92e76c8c
VS
7659 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7660 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7661
f2f5f771
VS
7662 if (intel_crtc->active)
7663 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7664
7665 return 0;
b8c00ac5
DA
7666}
7667
79e53945 7668static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7669 u16 *blue, uint32_t start, uint32_t size)
79e53945 7670{
7203425a 7671 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7673
7203425a 7674 for (i = start; i < end; i++) {
79e53945
JB
7675 intel_crtc->lut_r[i] = red[i] >> 8;
7676 intel_crtc->lut_g[i] = green[i] >> 8;
7677 intel_crtc->lut_b[i] = blue[i] >> 8;
7678 }
7679
7680 intel_crtc_load_lut(crtc);
7681}
7682
79e53945
JB
7683/* VESA 640x480x72Hz mode to set on the pipe */
7684static struct drm_display_mode load_detect_mode = {
7685 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7686 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7687};
7688
a8bb6818
DV
7689static int intel_framebuffer_init(struct drm_device *dev,
7690 struct intel_framebuffer *ifb,
7691 struct drm_mode_fb_cmd2 *mode_cmd,
7692 struct drm_i915_gem_object *obj);
7693
7694struct drm_framebuffer *
7695__intel_framebuffer_create(struct drm_device *dev,
7696 struct drm_mode_fb_cmd2 *mode_cmd,
7697 struct drm_i915_gem_object *obj)
d2dff872
CW
7698{
7699 struct intel_framebuffer *intel_fb;
7700 int ret;
7701
7702 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7703 if (!intel_fb) {
7704 drm_gem_object_unreference_unlocked(&obj->base);
7705 return ERR_PTR(-ENOMEM);
7706 }
7707
7708 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7709 if (ret)
7710 goto err;
d2dff872
CW
7711
7712 return &intel_fb->base;
dd4916c5
DV
7713err:
7714 drm_gem_object_unreference_unlocked(&obj->base);
7715 kfree(intel_fb);
7716
7717 return ERR_PTR(ret);
d2dff872
CW
7718}
7719
a8bb6818
DV
7720struct drm_framebuffer *
7721intel_framebuffer_create(struct drm_device *dev,
7722 struct drm_mode_fb_cmd2 *mode_cmd,
7723 struct drm_i915_gem_object *obj)
7724{
7725 struct drm_framebuffer *fb;
7726 int ret;
7727
7728 ret = i915_mutex_lock_interruptible(dev);
7729 if (ret)
7730 return ERR_PTR(ret);
7731 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7732 mutex_unlock(&dev->struct_mutex);
7733
7734 return fb;
7735}
7736
d2dff872
CW
7737static u32
7738intel_framebuffer_pitch_for_width(int width, int bpp)
7739{
7740 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7741 return ALIGN(pitch, 64);
7742}
7743
7744static u32
7745intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7746{
7747 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7748 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7749}
7750
7751static struct drm_framebuffer *
7752intel_framebuffer_create_for_mode(struct drm_device *dev,
7753 struct drm_display_mode *mode,
7754 int depth, int bpp)
7755{
7756 struct drm_i915_gem_object *obj;
0fed39bd 7757 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7758
7759 obj = i915_gem_alloc_object(dev,
7760 intel_framebuffer_size_for_mode(mode, bpp));
7761 if (obj == NULL)
7762 return ERR_PTR(-ENOMEM);
7763
7764 mode_cmd.width = mode->hdisplay;
7765 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7766 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7767 bpp);
5ca0c34a 7768 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7769
7770 return intel_framebuffer_create(dev, &mode_cmd, obj);
7771}
7772
7773static struct drm_framebuffer *
7774mode_fits_in_fbdev(struct drm_device *dev,
7775 struct drm_display_mode *mode)
7776{
4520f53a 7777#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7778 struct drm_i915_private *dev_priv = dev->dev_private;
7779 struct drm_i915_gem_object *obj;
7780 struct drm_framebuffer *fb;
7781
7782 if (dev_priv->fbdev == NULL)
7783 return NULL;
7784
8bcd4553 7785 obj = dev_priv->fbdev->fb->obj;
d2dff872
CW
7786 if (obj == NULL)
7787 return NULL;
7788
8bcd4553 7789 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7790 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7791 fb->bits_per_pixel))
d2dff872
CW
7792 return NULL;
7793
01f2c773 7794 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7795 return NULL;
7796
7797 return fb;
4520f53a
DV
7798#else
7799 return NULL;
7800#endif
d2dff872
CW
7801}
7802
d2434ab7 7803bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7804 struct drm_display_mode *mode,
8261b191 7805 struct intel_load_detect_pipe *old)
79e53945
JB
7806{
7807 struct intel_crtc *intel_crtc;
d2434ab7
DV
7808 struct intel_encoder *intel_encoder =
7809 intel_attached_encoder(connector);
79e53945 7810 struct drm_crtc *possible_crtc;
4ef69c7a 7811 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7812 struct drm_crtc *crtc = NULL;
7813 struct drm_device *dev = encoder->dev;
94352cf9 7814 struct drm_framebuffer *fb;
79e53945
JB
7815 int i = -1;
7816
d2dff872
CW
7817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7818 connector->base.id, drm_get_connector_name(connector),
7819 encoder->base.id, drm_get_encoder_name(encoder));
7820
79e53945
JB
7821 /*
7822 * Algorithm gets a little messy:
7a5e4805 7823 *
79e53945
JB
7824 * - if the connector already has an assigned crtc, use it (but make
7825 * sure it's on first)
7a5e4805 7826 *
79e53945
JB
7827 * - try to find the first unused crtc that can drive this connector,
7828 * and use that if we find one
79e53945
JB
7829 */
7830
7831 /* See if we already have a CRTC for this connector */
7832 if (encoder->crtc) {
7833 crtc = encoder->crtc;
8261b191 7834
7b24056b
DV
7835 mutex_lock(&crtc->mutex);
7836
24218aac 7837 old->dpms_mode = connector->dpms;
8261b191
CW
7838 old->load_detect_temp = false;
7839
7840 /* Make sure the crtc and connector are running */
24218aac
DV
7841 if (connector->dpms != DRM_MODE_DPMS_ON)
7842 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7843
7173188d 7844 return true;
79e53945
JB
7845 }
7846
7847 /* Find an unused one (if possible) */
7848 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7849 i++;
7850 if (!(encoder->possible_crtcs & (1 << i)))
7851 continue;
7852 if (!possible_crtc->enabled) {
7853 crtc = possible_crtc;
7854 break;
7855 }
79e53945
JB
7856 }
7857
7858 /*
7859 * If we didn't find an unused CRTC, don't use any.
7860 */
7861 if (!crtc) {
7173188d
CW
7862 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7863 return false;
79e53945
JB
7864 }
7865
7b24056b 7866 mutex_lock(&crtc->mutex);
fc303101
DV
7867 intel_encoder->new_crtc = to_intel_crtc(crtc);
7868 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7869
7870 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
7871 intel_crtc->new_enabled = true;
7872 intel_crtc->new_config = &intel_crtc->config;
24218aac 7873 old->dpms_mode = connector->dpms;
8261b191 7874 old->load_detect_temp = true;
d2dff872 7875 old->release_fb = NULL;
79e53945 7876
6492711d
CW
7877 if (!mode)
7878 mode = &load_detect_mode;
79e53945 7879
d2dff872
CW
7880 /* We need a framebuffer large enough to accommodate all accesses
7881 * that the plane may generate whilst we perform load detection.
7882 * We can not rely on the fbcon either being present (we get called
7883 * during its initialisation to detect all boot displays, or it may
7884 * not even exist) or that it is large enough to satisfy the
7885 * requested mode.
7886 */
94352cf9
DV
7887 fb = mode_fits_in_fbdev(dev, mode);
7888 if (fb == NULL) {
d2dff872 7889 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7890 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7891 old->release_fb = fb;
d2dff872
CW
7892 } else
7893 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7894 if (IS_ERR(fb)) {
d2dff872 7895 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 7896 goto fail;
79e53945 7897 }
79e53945 7898
c0c36b94 7899 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7900 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7901 if (old->release_fb)
7902 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 7903 goto fail;
79e53945 7904 }
7173188d 7905
79e53945 7906 /* let the connector get through one full cycle before testing */
9d0498a2 7907 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7908 return true;
412b61d8
VS
7909
7910 fail:
7911 intel_crtc->new_enabled = crtc->enabled;
7912 if (intel_crtc->new_enabled)
7913 intel_crtc->new_config = &intel_crtc->config;
7914 else
7915 intel_crtc->new_config = NULL;
7916 mutex_unlock(&crtc->mutex);
7917 return false;
79e53945
JB
7918}
7919
d2434ab7 7920void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7921 struct intel_load_detect_pipe *old)
79e53945 7922{
d2434ab7
DV
7923 struct intel_encoder *intel_encoder =
7924 intel_attached_encoder(connector);
4ef69c7a 7925 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7926 struct drm_crtc *crtc = encoder->crtc;
412b61d8 7927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7928
d2dff872
CW
7929 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7930 connector->base.id, drm_get_connector_name(connector),
7931 encoder->base.id, drm_get_encoder_name(encoder));
7932
8261b191 7933 if (old->load_detect_temp) {
fc303101
DV
7934 to_intel_connector(connector)->new_encoder = NULL;
7935 intel_encoder->new_crtc = NULL;
412b61d8
VS
7936 intel_crtc->new_enabled = false;
7937 intel_crtc->new_config = NULL;
fc303101 7938 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7939
36206361
DV
7940 if (old->release_fb) {
7941 drm_framebuffer_unregister_private(old->release_fb);
7942 drm_framebuffer_unreference(old->release_fb);
7943 }
d2dff872 7944
67c96400 7945 mutex_unlock(&crtc->mutex);
0622a53c 7946 return;
79e53945
JB
7947 }
7948
c751ce4f 7949 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7950 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7951 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7952
7953 mutex_unlock(&crtc->mutex);
79e53945
JB
7954}
7955
da4a1efa
VS
7956static int i9xx_pll_refclk(struct drm_device *dev,
7957 const struct intel_crtc_config *pipe_config)
7958{
7959 struct drm_i915_private *dev_priv = dev->dev_private;
7960 u32 dpll = pipe_config->dpll_hw_state.dpll;
7961
7962 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7963 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7964 else if (HAS_PCH_SPLIT(dev))
7965 return 120000;
7966 else if (!IS_GEN2(dev))
7967 return 96000;
7968 else
7969 return 48000;
7970}
7971
79e53945 7972/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7973static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7974 struct intel_crtc_config *pipe_config)
79e53945 7975{
f1f644dc 7976 struct drm_device *dev = crtc->base.dev;
79e53945 7977 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7978 int pipe = pipe_config->cpu_transcoder;
293623f7 7979 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7980 u32 fp;
7981 intel_clock_t clock;
da4a1efa 7982 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7983
7984 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7985 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7986 else
293623f7 7987 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7988
7989 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7990 if (IS_PINEVIEW(dev)) {
7991 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7992 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7993 } else {
7994 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7995 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7996 }
7997
a6c45cf0 7998 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7999 if (IS_PINEVIEW(dev))
8000 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8001 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8002 else
8003 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8004 DPLL_FPA01_P1_POST_DIV_SHIFT);
8005
8006 switch (dpll & DPLL_MODE_MASK) {
8007 case DPLLB_MODE_DAC_SERIAL:
8008 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8009 5 : 10;
8010 break;
8011 case DPLLB_MODE_LVDS:
8012 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8013 7 : 14;
8014 break;
8015 default:
28c97730 8016 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8017 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8018 return;
79e53945
JB
8019 }
8020
ac58c3f0 8021 if (IS_PINEVIEW(dev))
da4a1efa 8022 pineview_clock(refclk, &clock);
ac58c3f0 8023 else
da4a1efa 8024 i9xx_clock(refclk, &clock);
79e53945 8025 } else {
0fb58223 8026 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8027 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8028
8029 if (is_lvds) {
8030 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8031 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8032
8033 if (lvds & LVDS_CLKB_POWER_UP)
8034 clock.p2 = 7;
8035 else
8036 clock.p2 = 14;
79e53945
JB
8037 } else {
8038 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8039 clock.p1 = 2;
8040 else {
8041 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8042 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8043 }
8044 if (dpll & PLL_P2_DIVIDE_BY_4)
8045 clock.p2 = 4;
8046 else
8047 clock.p2 = 2;
79e53945 8048 }
da4a1efa
VS
8049
8050 i9xx_clock(refclk, &clock);
79e53945
JB
8051 }
8052
18442d08
VS
8053 /*
8054 * This value includes pixel_multiplier. We will use
241bfc38 8055 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8056 * encoder's get_config() function.
8057 */
8058 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8059}
8060
6878da05
VS
8061int intel_dotclock_calculate(int link_freq,
8062 const struct intel_link_m_n *m_n)
f1f644dc 8063{
f1f644dc
JB
8064 /*
8065 * The calculation for the data clock is:
1041a02f 8066 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8067 * But we want to avoid losing precison if possible, so:
1041a02f 8068 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8069 *
8070 * and the link clock is simpler:
1041a02f 8071 * link_clock = (m * link_clock) / n
f1f644dc
JB
8072 */
8073
6878da05
VS
8074 if (!m_n->link_n)
8075 return 0;
f1f644dc 8076
6878da05
VS
8077 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8078}
f1f644dc 8079
18442d08
VS
8080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8081 struct intel_crtc_config *pipe_config)
6878da05
VS
8082{
8083 struct drm_device *dev = crtc->base.dev;
79e53945 8084
18442d08
VS
8085 /* read out port_clock from the DPLL */
8086 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8087
f1f644dc 8088 /*
18442d08 8089 * This value does not include pixel_multiplier.
241bfc38 8090 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8091 * agree once we know their relationship in the encoder's
8092 * get_config() function.
79e53945 8093 */
241bfc38 8094 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8095 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8096 &pipe_config->fdi_m_n);
79e53945
JB
8097}
8098
8099/** Returns the currently programmed mode of the given pipe. */
8100struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8101 struct drm_crtc *crtc)
8102{
548f245b 8103 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8105 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8106 struct drm_display_mode *mode;
f1f644dc 8107 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8108 int htot = I915_READ(HTOTAL(cpu_transcoder));
8109 int hsync = I915_READ(HSYNC(cpu_transcoder));
8110 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8111 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8112 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8113
8114 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8115 if (!mode)
8116 return NULL;
8117
f1f644dc
JB
8118 /*
8119 * Construct a pipe_config sufficient for getting the clock info
8120 * back out of crtc_clock_get.
8121 *
8122 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8123 * to use a real value here instead.
8124 */
293623f7 8125 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8126 pipe_config.pixel_multiplier = 1;
293623f7
VS
8127 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8128 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8129 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8130 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8131
773ae034 8132 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8133 mode->hdisplay = (htot & 0xffff) + 1;
8134 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8135 mode->hsync_start = (hsync & 0xffff) + 1;
8136 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8137 mode->vdisplay = (vtot & 0xffff) + 1;
8138 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8139 mode->vsync_start = (vsync & 0xffff) + 1;
8140 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8141
8142 drm_mode_set_name(mode);
79e53945
JB
8143
8144 return mode;
8145}
8146
3dec0095 8147static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8148{
8149 struct drm_device *dev = crtc->dev;
8150 drm_i915_private_t *dev_priv = dev->dev_private;
8151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8152 int pipe = intel_crtc->pipe;
dbdc6479
JB
8153 int dpll_reg = DPLL(pipe);
8154 int dpll;
652c393a 8155
bad720ff 8156 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8157 return;
8158
8159 if (!dev_priv->lvds_downclock_avail)
8160 return;
8161
dbdc6479 8162 dpll = I915_READ(dpll_reg);
652c393a 8163 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8164 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8165
8ac5a6d5 8166 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8167
8168 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8169 I915_WRITE(dpll_reg, dpll);
9d0498a2 8170 intel_wait_for_vblank(dev, pipe);
dbdc6479 8171
652c393a
JB
8172 dpll = I915_READ(dpll_reg);
8173 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8174 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8175 }
652c393a
JB
8176}
8177
8178static void intel_decrease_pllclock(struct drm_crtc *crtc)
8179{
8180 struct drm_device *dev = crtc->dev;
8181 drm_i915_private_t *dev_priv = dev->dev_private;
8182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8183
bad720ff 8184 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8185 return;
8186
8187 if (!dev_priv->lvds_downclock_avail)
8188 return;
8189
8190 /*
8191 * Since this is called by a timer, we should never get here in
8192 * the manual case.
8193 */
8194 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8195 int pipe = intel_crtc->pipe;
8196 int dpll_reg = DPLL(pipe);
8197 int dpll;
f6e5b160 8198
44d98a61 8199 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8200
8ac5a6d5 8201 assert_panel_unlocked(dev_priv, pipe);
652c393a 8202
dc257cf1 8203 dpll = I915_READ(dpll_reg);
652c393a
JB
8204 dpll |= DISPLAY_RATE_SELECT_FPA1;
8205 I915_WRITE(dpll_reg, dpll);
9d0498a2 8206 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8207 dpll = I915_READ(dpll_reg);
8208 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8209 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8210 }
8211
8212}
8213
f047e395
CW
8214void intel_mark_busy(struct drm_device *dev)
8215{
c67a470b
PZ
8216 struct drm_i915_private *dev_priv = dev->dev_private;
8217
8218 hsw_package_c8_gpu_busy(dev_priv);
8219 i915_update_gfx_val(dev_priv);
f047e395
CW
8220}
8221
8222void intel_mark_idle(struct drm_device *dev)
652c393a 8223{
c67a470b 8224 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8225 struct drm_crtc *crtc;
652c393a 8226
c67a470b
PZ
8227 hsw_package_c8_gpu_idle(dev_priv);
8228
d330a953 8229 if (!i915.powersave)
652c393a
JB
8230 return;
8231
652c393a 8232 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8233 if (!crtc->fb)
8234 continue;
8235
725a5b54 8236 intel_decrease_pllclock(crtc);
652c393a 8237 }
b29c19b6 8238
3d13ef2e 8239 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8240 gen6_rps_idle(dev->dev_private);
652c393a
JB
8241}
8242
c65355bb
CW
8243void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8244 struct intel_ring_buffer *ring)
652c393a 8245{
f047e395
CW
8246 struct drm_device *dev = obj->base.dev;
8247 struct drm_crtc *crtc;
652c393a 8248
d330a953 8249 if (!i915.powersave)
acb87dfb
CW
8250 return;
8251
652c393a
JB
8252 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8253 if (!crtc->fb)
8254 continue;
8255
c65355bb
CW
8256 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8257 continue;
8258
8259 intel_increase_pllclock(crtc);
8260 if (ring && intel_fbc_enabled(dev))
8261 ring->fbc_dirty = true;
652c393a
JB
8262 }
8263}
8264
79e53945
JB
8265static void intel_crtc_destroy(struct drm_crtc *crtc)
8266{
8267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8268 struct drm_device *dev = crtc->dev;
8269 struct intel_unpin_work *work;
8270 unsigned long flags;
8271
8272 spin_lock_irqsave(&dev->event_lock, flags);
8273 work = intel_crtc->unpin_work;
8274 intel_crtc->unpin_work = NULL;
8275 spin_unlock_irqrestore(&dev->event_lock, flags);
8276
8277 if (work) {
8278 cancel_work_sync(&work->work);
8279 kfree(work);
8280 }
79e53945 8281
40ccc72b
MK
8282 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8283
79e53945 8284 drm_crtc_cleanup(crtc);
67e77c5a 8285
79e53945
JB
8286 kfree(intel_crtc);
8287}
8288
6b95a207
KH
8289static void intel_unpin_work_fn(struct work_struct *__work)
8290{
8291 struct intel_unpin_work *work =
8292 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8293 struct drm_device *dev = work->crtc->dev;
6b95a207 8294
b4a98e57 8295 mutex_lock(&dev->struct_mutex);
1690e1eb 8296 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8297 drm_gem_object_unreference(&work->pending_flip_obj->base);
8298 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8299
b4a98e57
CW
8300 intel_update_fbc(dev);
8301 mutex_unlock(&dev->struct_mutex);
8302
8303 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8304 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8305
6b95a207
KH
8306 kfree(work);
8307}
8308
1afe3e9d 8309static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8310 struct drm_crtc *crtc)
6b95a207
KH
8311{
8312 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8314 struct intel_unpin_work *work;
6b95a207
KH
8315 unsigned long flags;
8316
8317 /* Ignore early vblank irqs */
8318 if (intel_crtc == NULL)
8319 return;
8320
8321 spin_lock_irqsave(&dev->event_lock, flags);
8322 work = intel_crtc->unpin_work;
e7d841ca
CW
8323
8324 /* Ensure we don't miss a work->pending update ... */
8325 smp_rmb();
8326
8327 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8328 spin_unlock_irqrestore(&dev->event_lock, flags);
8329 return;
8330 }
8331
e7d841ca
CW
8332 /* and that the unpin work is consistent wrt ->pending. */
8333 smp_rmb();
8334
6b95a207 8335 intel_crtc->unpin_work = NULL;
6b95a207 8336
45a066eb
RC
8337 if (work->event)
8338 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8339
0af7e4df
MK
8340 drm_vblank_put(dev, intel_crtc->pipe);
8341
6b95a207
KH
8342 spin_unlock_irqrestore(&dev->event_lock, flags);
8343
2c10d571 8344 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8345
8346 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8347
8348 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8349}
8350
1afe3e9d
JB
8351void intel_finish_page_flip(struct drm_device *dev, int pipe)
8352{
8353 drm_i915_private_t *dev_priv = dev->dev_private;
8354 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8355
49b14a5c 8356 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8357}
8358
8359void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8360{
8361 drm_i915_private_t *dev_priv = dev->dev_private;
8362 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8363
49b14a5c 8364 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8365}
8366
6b95a207
KH
8367void intel_prepare_page_flip(struct drm_device *dev, int plane)
8368{
8369 drm_i915_private_t *dev_priv = dev->dev_private;
8370 struct intel_crtc *intel_crtc =
8371 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8372 unsigned long flags;
8373
e7d841ca
CW
8374 /* NB: An MMIO update of the plane base pointer will also
8375 * generate a page-flip completion irq, i.e. every modeset
8376 * is also accompanied by a spurious intel_prepare_page_flip().
8377 */
6b95a207 8378 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8379 if (intel_crtc->unpin_work)
8380 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8381 spin_unlock_irqrestore(&dev->event_lock, flags);
8382}
8383
e7d841ca
CW
8384inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8385{
8386 /* Ensure that the work item is consistent when activating it ... */
8387 smp_wmb();
8388 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8389 /* and that it is marked active as soon as the irq could fire. */
8390 smp_wmb();
8391}
8392
8c9f3aaf
JB
8393static int intel_gen2_queue_flip(struct drm_device *dev,
8394 struct drm_crtc *crtc,
8395 struct drm_framebuffer *fb,
ed8d1975
KP
8396 struct drm_i915_gem_object *obj,
8397 uint32_t flags)
8c9f3aaf
JB
8398{
8399 struct drm_i915_private *dev_priv = dev->dev_private;
8400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8401 u32 flip_mask;
6d90c952 8402 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8403 int ret;
8404
6d90c952 8405 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8406 if (ret)
83d4092b 8407 goto err;
8c9f3aaf 8408
6d90c952 8409 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8410 if (ret)
83d4092b 8411 goto err_unpin;
8c9f3aaf
JB
8412
8413 /* Can't queue multiple flips, so wait for the previous
8414 * one to finish before executing the next.
8415 */
8416 if (intel_crtc->plane)
8417 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8418 else
8419 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8420 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8421 intel_ring_emit(ring, MI_NOOP);
8422 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8423 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8424 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8425 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8426 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8427
8428 intel_mark_page_flip_active(intel_crtc);
09246732 8429 __intel_ring_advance(ring);
83d4092b
CW
8430 return 0;
8431
8432err_unpin:
8433 intel_unpin_fb_obj(obj);
8434err:
8c9f3aaf
JB
8435 return ret;
8436}
8437
8438static int intel_gen3_queue_flip(struct drm_device *dev,
8439 struct drm_crtc *crtc,
8440 struct drm_framebuffer *fb,
ed8d1975
KP
8441 struct drm_i915_gem_object *obj,
8442 uint32_t flags)
8c9f3aaf
JB
8443{
8444 struct drm_i915_private *dev_priv = dev->dev_private;
8445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8446 u32 flip_mask;
6d90c952 8447 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8448 int ret;
8449
6d90c952 8450 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8451 if (ret)
83d4092b 8452 goto err;
8c9f3aaf 8453
6d90c952 8454 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8455 if (ret)
83d4092b 8456 goto err_unpin;
8c9f3aaf
JB
8457
8458 if (intel_crtc->plane)
8459 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8460 else
8461 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8462 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8463 intel_ring_emit(ring, MI_NOOP);
8464 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8465 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8466 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8467 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8468 intel_ring_emit(ring, MI_NOOP);
8469
e7d841ca 8470 intel_mark_page_flip_active(intel_crtc);
09246732 8471 __intel_ring_advance(ring);
83d4092b
CW
8472 return 0;
8473
8474err_unpin:
8475 intel_unpin_fb_obj(obj);
8476err:
8c9f3aaf
JB
8477 return ret;
8478}
8479
8480static int intel_gen4_queue_flip(struct drm_device *dev,
8481 struct drm_crtc *crtc,
8482 struct drm_framebuffer *fb,
ed8d1975
KP
8483 struct drm_i915_gem_object *obj,
8484 uint32_t flags)
8c9f3aaf
JB
8485{
8486 struct drm_i915_private *dev_priv = dev->dev_private;
8487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8488 uint32_t pf, pipesrc;
6d90c952 8489 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8490 int ret;
8491
6d90c952 8492 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8493 if (ret)
83d4092b 8494 goto err;
8c9f3aaf 8495
6d90c952 8496 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8497 if (ret)
83d4092b 8498 goto err_unpin;
8c9f3aaf
JB
8499
8500 /* i965+ uses the linear or tiled offsets from the
8501 * Display Registers (which do not change across a page-flip)
8502 * so we need only reprogram the base address.
8503 */
6d90c952
DV
8504 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8505 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8506 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8507 intel_ring_emit(ring,
f343c5f6 8508 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8509 obj->tiling_mode);
8c9f3aaf
JB
8510
8511 /* XXX Enabling the panel-fitter across page-flip is so far
8512 * untested on non-native modes, so ignore it for now.
8513 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8514 */
8515 pf = 0;
8516 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8517 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8518
8519 intel_mark_page_flip_active(intel_crtc);
09246732 8520 __intel_ring_advance(ring);
83d4092b
CW
8521 return 0;
8522
8523err_unpin:
8524 intel_unpin_fb_obj(obj);
8525err:
8c9f3aaf
JB
8526 return ret;
8527}
8528
8529static int intel_gen6_queue_flip(struct drm_device *dev,
8530 struct drm_crtc *crtc,
8531 struct drm_framebuffer *fb,
ed8d1975
KP
8532 struct drm_i915_gem_object *obj,
8533 uint32_t flags)
8c9f3aaf
JB
8534{
8535 struct drm_i915_private *dev_priv = dev->dev_private;
8536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8537 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8538 uint32_t pf, pipesrc;
8539 int ret;
8540
6d90c952 8541 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8542 if (ret)
83d4092b 8543 goto err;
8c9f3aaf 8544
6d90c952 8545 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8546 if (ret)
83d4092b 8547 goto err_unpin;
8c9f3aaf 8548
6d90c952
DV
8549 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8550 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8551 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8552 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8553
dc257cf1
DV
8554 /* Contrary to the suggestions in the documentation,
8555 * "Enable Panel Fitter" does not seem to be required when page
8556 * flipping with a non-native mode, and worse causes a normal
8557 * modeset to fail.
8558 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8559 */
8560 pf = 0;
8c9f3aaf 8561 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8562 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8563
8564 intel_mark_page_flip_active(intel_crtc);
09246732 8565 __intel_ring_advance(ring);
83d4092b
CW
8566 return 0;
8567
8568err_unpin:
8569 intel_unpin_fb_obj(obj);
8570err:
8c9f3aaf
JB
8571 return ret;
8572}
8573
7c9017e5
JB
8574static int intel_gen7_queue_flip(struct drm_device *dev,
8575 struct drm_crtc *crtc,
8576 struct drm_framebuffer *fb,
ed8d1975
KP
8577 struct drm_i915_gem_object *obj,
8578 uint32_t flags)
7c9017e5
JB
8579{
8580 struct drm_i915_private *dev_priv = dev->dev_private;
8581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8582 struct intel_ring_buffer *ring;
cb05d8de 8583 uint32_t plane_bit = 0;
ffe74d75
CW
8584 int len, ret;
8585
8586 ring = obj->ring;
1c5fd085 8587 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8588 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8589
8590 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8591 if (ret)
83d4092b 8592 goto err;
7c9017e5 8593
cb05d8de
DV
8594 switch(intel_crtc->plane) {
8595 case PLANE_A:
8596 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8597 break;
8598 case PLANE_B:
8599 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8600 break;
8601 case PLANE_C:
8602 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8603 break;
8604 default:
8605 WARN_ONCE(1, "unknown plane in flip command\n");
8606 ret = -ENODEV;
ab3951eb 8607 goto err_unpin;
cb05d8de
DV
8608 }
8609
ffe74d75
CW
8610 len = 4;
8611 if (ring->id == RCS)
8612 len += 6;
8613
8614 ret = intel_ring_begin(ring, len);
7c9017e5 8615 if (ret)
83d4092b 8616 goto err_unpin;
7c9017e5 8617
ffe74d75
CW
8618 /* Unmask the flip-done completion message. Note that the bspec says that
8619 * we should do this for both the BCS and RCS, and that we must not unmask
8620 * more than one flip event at any time (or ensure that one flip message
8621 * can be sent by waiting for flip-done prior to queueing new flips).
8622 * Experimentation says that BCS works despite DERRMR masking all
8623 * flip-done completion events and that unmasking all planes at once
8624 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8625 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8626 */
8627 if (ring->id == RCS) {
8628 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8629 intel_ring_emit(ring, DERRMR);
8630 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8631 DERRMR_PIPEB_PRI_FLIP_DONE |
8632 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8633 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8634 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8635 intel_ring_emit(ring, DERRMR);
8636 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8637 }
8638
cb05d8de 8639 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8640 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8641 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8642 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8643
8644 intel_mark_page_flip_active(intel_crtc);
09246732 8645 __intel_ring_advance(ring);
83d4092b
CW
8646 return 0;
8647
8648err_unpin:
8649 intel_unpin_fb_obj(obj);
8650err:
7c9017e5
JB
8651 return ret;
8652}
8653
8c9f3aaf
JB
8654static int intel_default_queue_flip(struct drm_device *dev,
8655 struct drm_crtc *crtc,
8656 struct drm_framebuffer *fb,
ed8d1975
KP
8657 struct drm_i915_gem_object *obj,
8658 uint32_t flags)
8c9f3aaf
JB
8659{
8660 return -ENODEV;
8661}
8662
6b95a207
KH
8663static int intel_crtc_page_flip(struct drm_crtc *crtc,
8664 struct drm_framebuffer *fb,
ed8d1975
KP
8665 struct drm_pending_vblank_event *event,
8666 uint32_t page_flip_flags)
6b95a207
KH
8667{
8668 struct drm_device *dev = crtc->dev;
8669 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8670 struct drm_framebuffer *old_fb = crtc->fb;
8671 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8673 struct intel_unpin_work *work;
8c9f3aaf 8674 unsigned long flags;
52e68630 8675 int ret;
6b95a207 8676
e6a595d2
VS
8677 /* Can't change pixel format via MI display flips. */
8678 if (fb->pixel_format != crtc->fb->pixel_format)
8679 return -EINVAL;
8680
8681 /*
8682 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8683 * Note that pitch changes could also affect these register.
8684 */
8685 if (INTEL_INFO(dev)->gen > 3 &&
8686 (fb->offsets[0] != crtc->fb->offsets[0] ||
8687 fb->pitches[0] != crtc->fb->pitches[0]))
8688 return -EINVAL;
8689
b14c5679 8690 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8691 if (work == NULL)
8692 return -ENOMEM;
8693
6b95a207 8694 work->event = event;
b4a98e57 8695 work->crtc = crtc;
4a35f83b 8696 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8697 INIT_WORK(&work->work, intel_unpin_work_fn);
8698
7317c75e
JB
8699 ret = drm_vblank_get(dev, intel_crtc->pipe);
8700 if (ret)
8701 goto free_work;
8702
6b95a207
KH
8703 /* We borrow the event spin lock for protecting unpin_work */
8704 spin_lock_irqsave(&dev->event_lock, flags);
8705 if (intel_crtc->unpin_work) {
8706 spin_unlock_irqrestore(&dev->event_lock, flags);
8707 kfree(work);
7317c75e 8708 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8709
8710 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8711 return -EBUSY;
8712 }
8713 intel_crtc->unpin_work = work;
8714 spin_unlock_irqrestore(&dev->event_lock, flags);
8715
b4a98e57
CW
8716 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8717 flush_workqueue(dev_priv->wq);
8718
79158103
CW
8719 ret = i915_mutex_lock_interruptible(dev);
8720 if (ret)
8721 goto cleanup;
6b95a207 8722
75dfca80 8723 /* Reference the objects for the scheduled work. */
05394f39
CW
8724 drm_gem_object_reference(&work->old_fb_obj->base);
8725 drm_gem_object_reference(&obj->base);
6b95a207
KH
8726
8727 crtc->fb = fb;
96b099fd 8728
e1f99ce6 8729 work->pending_flip_obj = obj;
e1f99ce6 8730
4e5359cd
SF
8731 work->enable_stall_check = true;
8732
b4a98e57 8733 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8734 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8735
ed8d1975 8736 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8737 if (ret)
8738 goto cleanup_pending;
6b95a207 8739
7782de3b 8740 intel_disable_fbc(dev);
c65355bb 8741 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8742 mutex_unlock(&dev->struct_mutex);
8743
e5510fac
JB
8744 trace_i915_flip_request(intel_crtc->plane, obj);
8745
6b95a207 8746 return 0;
96b099fd 8747
8c9f3aaf 8748cleanup_pending:
b4a98e57 8749 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8750 crtc->fb = old_fb;
05394f39
CW
8751 drm_gem_object_unreference(&work->old_fb_obj->base);
8752 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8753 mutex_unlock(&dev->struct_mutex);
8754
79158103 8755cleanup:
96b099fd
CW
8756 spin_lock_irqsave(&dev->event_lock, flags);
8757 intel_crtc->unpin_work = NULL;
8758 spin_unlock_irqrestore(&dev->event_lock, flags);
8759
7317c75e
JB
8760 drm_vblank_put(dev, intel_crtc->pipe);
8761free_work:
96b099fd
CW
8762 kfree(work);
8763
8764 return ret;
6b95a207
KH
8765}
8766
f6e5b160 8767static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8768 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8769 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8770};
8771
9a935856
DV
8772/**
8773 * intel_modeset_update_staged_output_state
8774 *
8775 * Updates the staged output configuration state, e.g. after we've read out the
8776 * current hw state.
8777 */
8778static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8779{
7668851f 8780 struct intel_crtc *crtc;
9a935856
DV
8781 struct intel_encoder *encoder;
8782 struct intel_connector *connector;
f6e5b160 8783
9a935856
DV
8784 list_for_each_entry(connector, &dev->mode_config.connector_list,
8785 base.head) {
8786 connector->new_encoder =
8787 to_intel_encoder(connector->base.encoder);
8788 }
f6e5b160 8789
9a935856
DV
8790 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8791 base.head) {
8792 encoder->new_crtc =
8793 to_intel_crtc(encoder->base.crtc);
8794 }
7668851f
VS
8795
8796 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8797 base.head) {
8798 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
8799
8800 if (crtc->new_enabled)
8801 crtc->new_config = &crtc->config;
8802 else
8803 crtc->new_config = NULL;
7668851f 8804 }
f6e5b160
CW
8805}
8806
9a935856
DV
8807/**
8808 * intel_modeset_commit_output_state
8809 *
8810 * This function copies the stage display pipe configuration to the real one.
8811 */
8812static void intel_modeset_commit_output_state(struct drm_device *dev)
8813{
7668851f 8814 struct intel_crtc *crtc;
9a935856
DV
8815 struct intel_encoder *encoder;
8816 struct intel_connector *connector;
f6e5b160 8817
9a935856
DV
8818 list_for_each_entry(connector, &dev->mode_config.connector_list,
8819 base.head) {
8820 connector->base.encoder = &connector->new_encoder->base;
8821 }
f6e5b160 8822
9a935856
DV
8823 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8824 base.head) {
8825 encoder->base.crtc = &encoder->new_crtc->base;
8826 }
7668851f
VS
8827
8828 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8829 base.head) {
8830 crtc->base.enabled = crtc->new_enabled;
8831 }
9a935856
DV
8832}
8833
050f7aeb
DV
8834static void
8835connected_sink_compute_bpp(struct intel_connector * connector,
8836 struct intel_crtc_config *pipe_config)
8837{
8838 int bpp = pipe_config->pipe_bpp;
8839
8840 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8841 connector->base.base.id,
8842 drm_get_connector_name(&connector->base));
8843
8844 /* Don't use an invalid EDID bpc value */
8845 if (connector->base.display_info.bpc &&
8846 connector->base.display_info.bpc * 3 < bpp) {
8847 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8848 bpp, connector->base.display_info.bpc*3);
8849 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8850 }
8851
8852 /* Clamp bpp to 8 on screens without EDID 1.4 */
8853 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8854 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8855 bpp);
8856 pipe_config->pipe_bpp = 24;
8857 }
8858}
8859
4e53c2e0 8860static int
050f7aeb
DV
8861compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8862 struct drm_framebuffer *fb,
8863 struct intel_crtc_config *pipe_config)
4e53c2e0 8864{
050f7aeb
DV
8865 struct drm_device *dev = crtc->base.dev;
8866 struct intel_connector *connector;
4e53c2e0
DV
8867 int bpp;
8868
d42264b1
DV
8869 switch (fb->pixel_format) {
8870 case DRM_FORMAT_C8:
4e53c2e0
DV
8871 bpp = 8*3; /* since we go through a colormap */
8872 break;
d42264b1
DV
8873 case DRM_FORMAT_XRGB1555:
8874 case DRM_FORMAT_ARGB1555:
8875 /* checked in intel_framebuffer_init already */
8876 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8877 return -EINVAL;
8878 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8879 bpp = 6*3; /* min is 18bpp */
8880 break;
d42264b1
DV
8881 case DRM_FORMAT_XBGR8888:
8882 case DRM_FORMAT_ABGR8888:
8883 /* checked in intel_framebuffer_init already */
8884 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8885 return -EINVAL;
8886 case DRM_FORMAT_XRGB8888:
8887 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8888 bpp = 8*3;
8889 break;
d42264b1
DV
8890 case DRM_FORMAT_XRGB2101010:
8891 case DRM_FORMAT_ARGB2101010:
8892 case DRM_FORMAT_XBGR2101010:
8893 case DRM_FORMAT_ABGR2101010:
8894 /* checked in intel_framebuffer_init already */
8895 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8896 return -EINVAL;
4e53c2e0
DV
8897 bpp = 10*3;
8898 break;
baba133a 8899 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8900 default:
8901 DRM_DEBUG_KMS("unsupported depth\n");
8902 return -EINVAL;
8903 }
8904
4e53c2e0
DV
8905 pipe_config->pipe_bpp = bpp;
8906
8907 /* Clamp display bpp to EDID value */
8908 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8909 base.head) {
1b829e05
DV
8910 if (!connector->new_encoder ||
8911 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8912 continue;
8913
050f7aeb 8914 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8915 }
8916
8917 return bpp;
8918}
8919
644db711
DV
8920static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8921{
8922 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8923 "type: 0x%x flags: 0x%x\n",
1342830c 8924 mode->crtc_clock,
644db711
DV
8925 mode->crtc_hdisplay, mode->crtc_hsync_start,
8926 mode->crtc_hsync_end, mode->crtc_htotal,
8927 mode->crtc_vdisplay, mode->crtc_vsync_start,
8928 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8929}
8930
c0b03411
DV
8931static void intel_dump_pipe_config(struct intel_crtc *crtc,
8932 struct intel_crtc_config *pipe_config,
8933 const char *context)
8934{
8935 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8936 context, pipe_name(crtc->pipe));
8937
8938 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8939 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8940 pipe_config->pipe_bpp, pipe_config->dither);
8941 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8942 pipe_config->has_pch_encoder,
8943 pipe_config->fdi_lanes,
8944 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8945 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8946 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8947 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8948 pipe_config->has_dp_encoder,
8949 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8950 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8951 pipe_config->dp_m_n.tu);
c0b03411
DV
8952 DRM_DEBUG_KMS("requested mode:\n");
8953 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8954 DRM_DEBUG_KMS("adjusted mode:\n");
8955 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8956 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8957 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8958 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8959 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8960 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8961 pipe_config->gmch_pfit.control,
8962 pipe_config->gmch_pfit.pgm_ratios,
8963 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8964 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8965 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8966 pipe_config->pch_pfit.size,
8967 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8968 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8969 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8970}
8971
accfc0c5
DV
8972static bool check_encoder_cloning(struct drm_crtc *crtc)
8973{
8974 int num_encoders = 0;
8975 bool uncloneable_encoders = false;
8976 struct intel_encoder *encoder;
8977
8978 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8979 base.head) {
8980 if (&encoder->new_crtc->base != crtc)
8981 continue;
8982
8983 num_encoders++;
8984 if (!encoder->cloneable)
8985 uncloneable_encoders = true;
8986 }
8987
8988 return !(num_encoders > 1 && uncloneable_encoders);
8989}
8990
b8cecdf5
DV
8991static struct intel_crtc_config *
8992intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 8993 struct drm_framebuffer *fb,
b8cecdf5 8994 struct drm_display_mode *mode)
ee7b9f93 8995{
7758a113 8996 struct drm_device *dev = crtc->dev;
7758a113 8997 struct intel_encoder *encoder;
b8cecdf5 8998 struct intel_crtc_config *pipe_config;
e29c22c0
DV
8999 int plane_bpp, ret = -EINVAL;
9000 bool retry = true;
ee7b9f93 9001
accfc0c5
DV
9002 if (!check_encoder_cloning(crtc)) {
9003 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9004 return ERR_PTR(-EINVAL);
9005 }
9006
b8cecdf5
DV
9007 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9008 if (!pipe_config)
7758a113
DV
9009 return ERR_PTR(-ENOMEM);
9010
b8cecdf5
DV
9011 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9012 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9013
e143a21c
DV
9014 pipe_config->cpu_transcoder =
9015 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9016 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9017
2960bc9c
ID
9018 /*
9019 * Sanitize sync polarity flags based on requested ones. If neither
9020 * positive or negative polarity is requested, treat this as meaning
9021 * negative polarity.
9022 */
9023 if (!(pipe_config->adjusted_mode.flags &
9024 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9025 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9026
9027 if (!(pipe_config->adjusted_mode.flags &
9028 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9029 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9030
050f7aeb
DV
9031 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9032 * plane pixel format and any sink constraints into account. Returns the
9033 * source plane bpp so that dithering can be selected on mismatches
9034 * after encoders and crtc also have had their say. */
9035 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9036 fb, pipe_config);
4e53c2e0
DV
9037 if (plane_bpp < 0)
9038 goto fail;
9039
e41a56be
VS
9040 /*
9041 * Determine the real pipe dimensions. Note that stereo modes can
9042 * increase the actual pipe size due to the frame doubling and
9043 * insertion of additional space for blanks between the frame. This
9044 * is stored in the crtc timings. We use the requested mode to do this
9045 * computation to clearly distinguish it from the adjusted mode, which
9046 * can be changed by the connectors in the below retry loop.
9047 */
9048 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9049 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9050 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9051
e29c22c0 9052encoder_retry:
ef1b460d 9053 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9054 pipe_config->port_clock = 0;
ef1b460d 9055 pipe_config->pixel_multiplier = 1;
ff9a6750 9056
135c81b8 9057 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9058 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9059
7758a113
DV
9060 /* Pass our mode to the connectors and the CRTC to give them a chance to
9061 * adjust it according to limitations or connector properties, and also
9062 * a chance to reject the mode entirely.
47f1c6c9 9063 */
7758a113
DV
9064 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9065 base.head) {
47f1c6c9 9066
7758a113
DV
9067 if (&encoder->new_crtc->base != crtc)
9068 continue;
7ae89233 9069
efea6e8e
DV
9070 if (!(encoder->compute_config(encoder, pipe_config))) {
9071 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9072 goto fail;
9073 }
ee7b9f93 9074 }
47f1c6c9 9075
ff9a6750
DV
9076 /* Set default port clock if not overwritten by the encoder. Needs to be
9077 * done afterwards in case the encoder adjusts the mode. */
9078 if (!pipe_config->port_clock)
241bfc38
DL
9079 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9080 * pipe_config->pixel_multiplier;
ff9a6750 9081
a43f6e0f 9082 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9083 if (ret < 0) {
7758a113
DV
9084 DRM_DEBUG_KMS("CRTC fixup failed\n");
9085 goto fail;
ee7b9f93 9086 }
e29c22c0
DV
9087
9088 if (ret == RETRY) {
9089 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9090 ret = -EINVAL;
9091 goto fail;
9092 }
9093
9094 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9095 retry = false;
9096 goto encoder_retry;
9097 }
9098
4e53c2e0
DV
9099 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9100 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9101 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9102
b8cecdf5 9103 return pipe_config;
7758a113 9104fail:
b8cecdf5 9105 kfree(pipe_config);
e29c22c0 9106 return ERR_PTR(ret);
ee7b9f93 9107}
47f1c6c9 9108
e2e1ed41
DV
9109/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9110 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9111static void
9112intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9113 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9114{
9115 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9116 struct drm_device *dev = crtc->dev;
9117 struct intel_encoder *encoder;
9118 struct intel_connector *connector;
9119 struct drm_crtc *tmp_crtc;
79e53945 9120
e2e1ed41 9121 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9122
e2e1ed41
DV
9123 /* Check which crtcs have changed outputs connected to them, these need
9124 * to be part of the prepare_pipes mask. We don't (yet) support global
9125 * modeset across multiple crtcs, so modeset_pipes will only have one
9126 * bit set at most. */
9127 list_for_each_entry(connector, &dev->mode_config.connector_list,
9128 base.head) {
9129 if (connector->base.encoder == &connector->new_encoder->base)
9130 continue;
79e53945 9131
e2e1ed41
DV
9132 if (connector->base.encoder) {
9133 tmp_crtc = connector->base.encoder->crtc;
9134
9135 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9136 }
9137
9138 if (connector->new_encoder)
9139 *prepare_pipes |=
9140 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9141 }
9142
e2e1ed41
DV
9143 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9144 base.head) {
9145 if (encoder->base.crtc == &encoder->new_crtc->base)
9146 continue;
9147
9148 if (encoder->base.crtc) {
9149 tmp_crtc = encoder->base.crtc;
9150
9151 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9152 }
9153
9154 if (encoder->new_crtc)
9155 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9156 }
9157
7668851f 9158 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9159 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9160 base.head) {
7668851f 9161 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9162 continue;
7e7d76c3 9163
7668851f 9164 if (!intel_crtc->new_enabled)
e2e1ed41 9165 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9166 else
9167 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9168 }
9169
e2e1ed41
DV
9170
9171 /* set_mode is also used to update properties on life display pipes. */
9172 intel_crtc = to_intel_crtc(crtc);
7668851f 9173 if (intel_crtc->new_enabled)
e2e1ed41
DV
9174 *prepare_pipes |= 1 << intel_crtc->pipe;
9175
b6c5164d
DV
9176 /*
9177 * For simplicity do a full modeset on any pipe where the output routing
9178 * changed. We could be more clever, but that would require us to be
9179 * more careful with calling the relevant encoder->mode_set functions.
9180 */
e2e1ed41
DV
9181 if (*prepare_pipes)
9182 *modeset_pipes = *prepare_pipes;
9183
9184 /* ... and mask these out. */
9185 *modeset_pipes &= ~(*disable_pipes);
9186 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9187
9188 /*
9189 * HACK: We don't (yet) fully support global modesets. intel_set_config
9190 * obies this rule, but the modeset restore mode of
9191 * intel_modeset_setup_hw_state does not.
9192 */
9193 *modeset_pipes &= 1 << intel_crtc->pipe;
9194 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9195
9196 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9197 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9198}
79e53945 9199
ea9d758d 9200static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9201{
ea9d758d 9202 struct drm_encoder *encoder;
f6e5b160 9203 struct drm_device *dev = crtc->dev;
f6e5b160 9204
ea9d758d
DV
9205 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9206 if (encoder->crtc == crtc)
9207 return true;
9208
9209 return false;
9210}
9211
9212static void
9213intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9214{
9215 struct intel_encoder *intel_encoder;
9216 struct intel_crtc *intel_crtc;
9217 struct drm_connector *connector;
9218
9219 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9220 base.head) {
9221 if (!intel_encoder->base.crtc)
9222 continue;
9223
9224 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9225
9226 if (prepare_pipes & (1 << intel_crtc->pipe))
9227 intel_encoder->connectors_active = false;
9228 }
9229
9230 intel_modeset_commit_output_state(dev);
9231
7668851f 9232 /* Double check state. */
ea9d758d
DV
9233 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9234 base.head) {
7668851f 9235 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9236 WARN_ON(intel_crtc->new_config &&
9237 intel_crtc->new_config != &intel_crtc->config);
9238 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9239 }
9240
9241 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9242 if (!connector->encoder || !connector->encoder->crtc)
9243 continue;
9244
9245 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9246
9247 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9248 struct drm_property *dpms_property =
9249 dev->mode_config.dpms_property;
9250
ea9d758d 9251 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9252 drm_object_property_set_value(&connector->base,
68d34720
DV
9253 dpms_property,
9254 DRM_MODE_DPMS_ON);
ea9d758d
DV
9255
9256 intel_encoder = to_intel_encoder(connector->encoder);
9257 intel_encoder->connectors_active = true;
9258 }
9259 }
9260
9261}
9262
3bd26263 9263static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9264{
3bd26263 9265 int diff;
f1f644dc
JB
9266
9267 if (clock1 == clock2)
9268 return true;
9269
9270 if (!clock1 || !clock2)
9271 return false;
9272
9273 diff = abs(clock1 - clock2);
9274
9275 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9276 return true;
9277
9278 return false;
9279}
9280
25c5b266
DV
9281#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9282 list_for_each_entry((intel_crtc), \
9283 &(dev)->mode_config.crtc_list, \
9284 base.head) \
0973f18f 9285 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9286
0e8ffe1b 9287static bool
2fa2fe9a
DV
9288intel_pipe_config_compare(struct drm_device *dev,
9289 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9290 struct intel_crtc_config *pipe_config)
9291{
66e985c0
DV
9292#define PIPE_CONF_CHECK_X(name) \
9293 if (current_config->name != pipe_config->name) { \
9294 DRM_ERROR("mismatch in " #name " " \
9295 "(expected 0x%08x, found 0x%08x)\n", \
9296 current_config->name, \
9297 pipe_config->name); \
9298 return false; \
9299 }
9300
08a24034
DV
9301#define PIPE_CONF_CHECK_I(name) \
9302 if (current_config->name != pipe_config->name) { \
9303 DRM_ERROR("mismatch in " #name " " \
9304 "(expected %i, found %i)\n", \
9305 current_config->name, \
9306 pipe_config->name); \
9307 return false; \
88adfff1
DV
9308 }
9309
1bd1bd80
DV
9310#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9311 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9312 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9313 "(expected %i, found %i)\n", \
9314 current_config->name & (mask), \
9315 pipe_config->name & (mask)); \
9316 return false; \
9317 }
9318
5e550656
VS
9319#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9320 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9321 DRM_ERROR("mismatch in " #name " " \
9322 "(expected %i, found %i)\n", \
9323 current_config->name, \
9324 pipe_config->name); \
9325 return false; \
9326 }
9327
bb760063
DV
9328#define PIPE_CONF_QUIRK(quirk) \
9329 ((current_config->quirks | pipe_config->quirks) & (quirk))
9330
eccb140b
DV
9331 PIPE_CONF_CHECK_I(cpu_transcoder);
9332
08a24034
DV
9333 PIPE_CONF_CHECK_I(has_pch_encoder);
9334 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9335 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9336 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9337 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9338 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9339 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9340
eb14cb74
VS
9341 PIPE_CONF_CHECK_I(has_dp_encoder);
9342 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9343 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9344 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9345 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9346 PIPE_CONF_CHECK_I(dp_m_n.tu);
9347
1bd1bd80
DV
9348 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9349 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9350 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9354
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9361
c93f54cf 9362 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9363
1bd1bd80
DV
9364 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9365 DRM_MODE_FLAG_INTERLACE);
9366
bb760063
DV
9367 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9368 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9369 DRM_MODE_FLAG_PHSYNC);
9370 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9371 DRM_MODE_FLAG_NHSYNC);
9372 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9373 DRM_MODE_FLAG_PVSYNC);
9374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9375 DRM_MODE_FLAG_NVSYNC);
9376 }
045ac3b5 9377
37327abd
VS
9378 PIPE_CONF_CHECK_I(pipe_src_w);
9379 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9380
2fa2fe9a
DV
9381 PIPE_CONF_CHECK_I(gmch_pfit.control);
9382 /* pfit ratios are autocomputed by the hw on gen4+ */
9383 if (INTEL_INFO(dev)->gen < 4)
9384 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9385 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9386 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9387 if (current_config->pch_pfit.enabled) {
9388 PIPE_CONF_CHECK_I(pch_pfit.pos);
9389 PIPE_CONF_CHECK_I(pch_pfit.size);
9390 }
2fa2fe9a 9391
e59150dc
JB
9392 /* BDW+ don't expose a synchronous way to read the state */
9393 if (IS_HASWELL(dev))
9394 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9395
282740f7
VS
9396 PIPE_CONF_CHECK_I(double_wide);
9397
c0d43d62 9398 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9399 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9400 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9401 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9402 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9403
42571aef
VS
9404 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9405 PIPE_CONF_CHECK_I(pipe_bpp);
9406
a9a7e98a
JB
9407 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9408 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9409
66e985c0 9410#undef PIPE_CONF_CHECK_X
08a24034 9411#undef PIPE_CONF_CHECK_I
1bd1bd80 9412#undef PIPE_CONF_CHECK_FLAGS
5e550656 9413#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9414#undef PIPE_CONF_QUIRK
88adfff1 9415
0e8ffe1b
DV
9416 return true;
9417}
9418
91d1b4bd
DV
9419static void
9420check_connector_state(struct drm_device *dev)
8af6cf88 9421{
8af6cf88
DV
9422 struct intel_connector *connector;
9423
9424 list_for_each_entry(connector, &dev->mode_config.connector_list,
9425 base.head) {
9426 /* This also checks the encoder/connector hw state with the
9427 * ->get_hw_state callbacks. */
9428 intel_connector_check_state(connector);
9429
9430 WARN(&connector->new_encoder->base != connector->base.encoder,
9431 "connector's staged encoder doesn't match current encoder\n");
9432 }
91d1b4bd
DV
9433}
9434
9435static void
9436check_encoder_state(struct drm_device *dev)
9437{
9438 struct intel_encoder *encoder;
9439 struct intel_connector *connector;
8af6cf88
DV
9440
9441 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9442 base.head) {
9443 bool enabled = false;
9444 bool active = false;
9445 enum pipe pipe, tracked_pipe;
9446
9447 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9448 encoder->base.base.id,
9449 drm_get_encoder_name(&encoder->base));
9450
9451 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9452 "encoder's stage crtc doesn't match current crtc\n");
9453 WARN(encoder->connectors_active && !encoder->base.crtc,
9454 "encoder's active_connectors set, but no crtc\n");
9455
9456 list_for_each_entry(connector, &dev->mode_config.connector_list,
9457 base.head) {
9458 if (connector->base.encoder != &encoder->base)
9459 continue;
9460 enabled = true;
9461 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9462 active = true;
9463 }
9464 WARN(!!encoder->base.crtc != enabled,
9465 "encoder's enabled state mismatch "
9466 "(expected %i, found %i)\n",
9467 !!encoder->base.crtc, enabled);
9468 WARN(active && !encoder->base.crtc,
9469 "active encoder with no crtc\n");
9470
9471 WARN(encoder->connectors_active != active,
9472 "encoder's computed active state doesn't match tracked active state "
9473 "(expected %i, found %i)\n", active, encoder->connectors_active);
9474
9475 active = encoder->get_hw_state(encoder, &pipe);
9476 WARN(active != encoder->connectors_active,
9477 "encoder's hw state doesn't match sw tracking "
9478 "(expected %i, found %i)\n",
9479 encoder->connectors_active, active);
9480
9481 if (!encoder->base.crtc)
9482 continue;
9483
9484 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9485 WARN(active && pipe != tracked_pipe,
9486 "active encoder's pipe doesn't match"
9487 "(expected %i, found %i)\n",
9488 tracked_pipe, pipe);
9489
9490 }
91d1b4bd
DV
9491}
9492
9493static void
9494check_crtc_state(struct drm_device *dev)
9495{
9496 drm_i915_private_t *dev_priv = dev->dev_private;
9497 struct intel_crtc *crtc;
9498 struct intel_encoder *encoder;
9499 struct intel_crtc_config pipe_config;
8af6cf88
DV
9500
9501 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9502 base.head) {
9503 bool enabled = false;
9504 bool active = false;
9505
045ac3b5
JB
9506 memset(&pipe_config, 0, sizeof(pipe_config));
9507
8af6cf88
DV
9508 DRM_DEBUG_KMS("[CRTC:%d]\n",
9509 crtc->base.base.id);
9510
9511 WARN(crtc->active && !crtc->base.enabled,
9512 "active crtc, but not enabled in sw tracking\n");
9513
9514 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9515 base.head) {
9516 if (encoder->base.crtc != &crtc->base)
9517 continue;
9518 enabled = true;
9519 if (encoder->connectors_active)
9520 active = true;
9521 }
6c49f241 9522
8af6cf88
DV
9523 WARN(active != crtc->active,
9524 "crtc's computed active state doesn't match tracked active state "
9525 "(expected %i, found %i)\n", active, crtc->active);
9526 WARN(enabled != crtc->base.enabled,
9527 "crtc's computed enabled state doesn't match tracked enabled state "
9528 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9529
0e8ffe1b
DV
9530 active = dev_priv->display.get_pipe_config(crtc,
9531 &pipe_config);
d62cf62a
DV
9532
9533 /* hw state is inconsistent with the pipe A quirk */
9534 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9535 active = crtc->active;
9536
6c49f241
DV
9537 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9538 base.head) {
3eaba51c 9539 enum pipe pipe;
6c49f241
DV
9540 if (encoder->base.crtc != &crtc->base)
9541 continue;
1d37b689 9542 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9543 encoder->get_config(encoder, &pipe_config);
9544 }
9545
0e8ffe1b
DV
9546 WARN(crtc->active != active,
9547 "crtc active state doesn't match with hw state "
9548 "(expected %i, found %i)\n", crtc->active, active);
9549
c0b03411
DV
9550 if (active &&
9551 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9552 WARN(1, "pipe state doesn't match!\n");
9553 intel_dump_pipe_config(crtc, &pipe_config,
9554 "[hw state]");
9555 intel_dump_pipe_config(crtc, &crtc->config,
9556 "[sw state]");
9557 }
8af6cf88
DV
9558 }
9559}
9560
91d1b4bd
DV
9561static void
9562check_shared_dpll_state(struct drm_device *dev)
9563{
9564 drm_i915_private_t *dev_priv = dev->dev_private;
9565 struct intel_crtc *crtc;
9566 struct intel_dpll_hw_state dpll_hw_state;
9567 int i;
5358901f
DV
9568
9569 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9570 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9571 int enabled_crtcs = 0, active_crtcs = 0;
9572 bool active;
9573
9574 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9575
9576 DRM_DEBUG_KMS("%s\n", pll->name);
9577
9578 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9579
9580 WARN(pll->active > pll->refcount,
9581 "more active pll users than references: %i vs %i\n",
9582 pll->active, pll->refcount);
9583 WARN(pll->active && !pll->on,
9584 "pll in active use but not on in sw tracking\n");
35c95375
DV
9585 WARN(pll->on && !pll->active,
9586 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9587 WARN(pll->on != active,
9588 "pll on state mismatch (expected %i, found %i)\n",
9589 pll->on, active);
9590
9591 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9592 base.head) {
9593 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9594 enabled_crtcs++;
9595 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9596 active_crtcs++;
9597 }
9598 WARN(pll->active != active_crtcs,
9599 "pll active crtcs mismatch (expected %i, found %i)\n",
9600 pll->active, active_crtcs);
9601 WARN(pll->refcount != enabled_crtcs,
9602 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9603 pll->refcount, enabled_crtcs);
66e985c0
DV
9604
9605 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9606 sizeof(dpll_hw_state)),
9607 "pll hw state mismatch\n");
5358901f 9608 }
8af6cf88
DV
9609}
9610
91d1b4bd
DV
9611void
9612intel_modeset_check_state(struct drm_device *dev)
9613{
9614 check_connector_state(dev);
9615 check_encoder_state(dev);
9616 check_crtc_state(dev);
9617 check_shared_dpll_state(dev);
9618}
9619
18442d08
VS
9620void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9621 int dotclock)
9622{
9623 /*
9624 * FDI already provided one idea for the dotclock.
9625 * Yell if the encoder disagrees.
9626 */
241bfc38 9627 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9628 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9629 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9630}
9631
f30da187
DV
9632static int __intel_set_mode(struct drm_crtc *crtc,
9633 struct drm_display_mode *mode,
9634 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9635{
9636 struct drm_device *dev = crtc->dev;
dbf2b54e 9637 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9638 struct drm_display_mode *saved_mode;
b8cecdf5 9639 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9640 struct intel_crtc *intel_crtc;
9641 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9642 int ret = 0;
a6778b3c 9643
4b4b9238 9644 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9645 if (!saved_mode)
9646 return -ENOMEM;
a6778b3c 9647
e2e1ed41 9648 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9649 &prepare_pipes, &disable_pipes);
9650
3ac18232 9651 *saved_mode = crtc->mode;
a6778b3c 9652
25c5b266
DV
9653 /* Hack: Because we don't (yet) support global modeset on multiple
9654 * crtcs, we don't keep track of the new mode for more than one crtc.
9655 * Hence simply check whether any bit is set in modeset_pipes in all the
9656 * pieces of code that are not yet converted to deal with mutliple crtcs
9657 * changing their mode at the same time. */
25c5b266 9658 if (modeset_pipes) {
4e53c2e0 9659 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9660 if (IS_ERR(pipe_config)) {
9661 ret = PTR_ERR(pipe_config);
9662 pipe_config = NULL;
9663
3ac18232 9664 goto out;
25c5b266 9665 }
c0b03411
DV
9666 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9667 "[modeset]");
50741abc 9668 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9669 }
a6778b3c 9670
30a970c6
JB
9671 /*
9672 * See if the config requires any additional preparation, e.g.
9673 * to adjust global state with pipes off. We need to do this
9674 * here so we can get the modeset_pipe updated config for the new
9675 * mode set on this crtc. For other crtcs we need to use the
9676 * adjusted_mode bits in the crtc directly.
9677 */
c164f833 9678 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9679 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9680
c164f833
VS
9681 /* may have added more to prepare_pipes than we should */
9682 prepare_pipes &= ~disable_pipes;
9683 }
9684
460da916
DV
9685 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9686 intel_crtc_disable(&intel_crtc->base);
9687
ea9d758d
DV
9688 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9689 if (intel_crtc->base.enabled)
9690 dev_priv->display.crtc_disable(&intel_crtc->base);
9691 }
a6778b3c 9692
6c4c86f5
DV
9693 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9694 * to set it here already despite that we pass it down the callchain.
f6e5b160 9695 */
b8cecdf5 9696 if (modeset_pipes) {
25c5b266 9697 crtc->mode = *mode;
b8cecdf5
DV
9698 /* mode_set/enable/disable functions rely on a correct pipe
9699 * config. */
9700 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9701 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9702
9703 /*
9704 * Calculate and store various constants which
9705 * are later needed by vblank and swap-completion
9706 * timestamping. They are derived from true hwmode.
9707 */
9708 drm_calc_timestamping_constants(crtc,
9709 &pipe_config->adjusted_mode);
b8cecdf5 9710 }
7758a113 9711
ea9d758d
DV
9712 /* Only after disabling all output pipelines that will be changed can we
9713 * update the the output configuration. */
9714 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9715
47fab737
DV
9716 if (dev_priv->display.modeset_global_resources)
9717 dev_priv->display.modeset_global_resources(dev);
9718
a6778b3c
DV
9719 /* Set up the DPLL and any encoders state that needs to adjust or depend
9720 * on the DPLL.
f6e5b160 9721 */
25c5b266 9722 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9723 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9724 x, y, fb);
9725 if (ret)
9726 goto done;
a6778b3c
DV
9727 }
9728
9729 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9730 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9731 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9732
a6778b3c
DV
9733 /* FIXME: add subpixel order */
9734done:
4b4b9238 9735 if (ret && crtc->enabled)
3ac18232 9736 crtc->mode = *saved_mode;
a6778b3c 9737
3ac18232 9738out:
b8cecdf5 9739 kfree(pipe_config);
3ac18232 9740 kfree(saved_mode);
a6778b3c 9741 return ret;
f6e5b160
CW
9742}
9743
e7457a9a
DL
9744static int intel_set_mode(struct drm_crtc *crtc,
9745 struct drm_display_mode *mode,
9746 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9747{
9748 int ret;
9749
9750 ret = __intel_set_mode(crtc, mode, x, y, fb);
9751
9752 if (ret == 0)
9753 intel_modeset_check_state(crtc->dev);
9754
9755 return ret;
9756}
9757
c0c36b94
CW
9758void intel_crtc_restore_mode(struct drm_crtc *crtc)
9759{
9760 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9761}
9762
25c5b266
DV
9763#undef for_each_intel_crtc_masked
9764
d9e55608
DV
9765static void intel_set_config_free(struct intel_set_config *config)
9766{
9767 if (!config)
9768 return;
9769
1aa4b628
DV
9770 kfree(config->save_connector_encoders);
9771 kfree(config->save_encoder_crtcs);
7668851f 9772 kfree(config->save_crtc_enabled);
d9e55608
DV
9773 kfree(config);
9774}
9775
85f9eb71
DV
9776static int intel_set_config_save_state(struct drm_device *dev,
9777 struct intel_set_config *config)
9778{
7668851f 9779 struct drm_crtc *crtc;
85f9eb71
DV
9780 struct drm_encoder *encoder;
9781 struct drm_connector *connector;
9782 int count;
9783
7668851f
VS
9784 config->save_crtc_enabled =
9785 kcalloc(dev->mode_config.num_crtc,
9786 sizeof(bool), GFP_KERNEL);
9787 if (!config->save_crtc_enabled)
9788 return -ENOMEM;
9789
1aa4b628
DV
9790 config->save_encoder_crtcs =
9791 kcalloc(dev->mode_config.num_encoder,
9792 sizeof(struct drm_crtc *), GFP_KERNEL);
9793 if (!config->save_encoder_crtcs)
85f9eb71
DV
9794 return -ENOMEM;
9795
1aa4b628
DV
9796 config->save_connector_encoders =
9797 kcalloc(dev->mode_config.num_connector,
9798 sizeof(struct drm_encoder *), GFP_KERNEL);
9799 if (!config->save_connector_encoders)
85f9eb71
DV
9800 return -ENOMEM;
9801
9802 /* Copy data. Note that driver private data is not affected.
9803 * Should anything bad happen only the expected state is
9804 * restored, not the drivers personal bookkeeping.
9805 */
7668851f
VS
9806 count = 0;
9807 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9808 config->save_crtc_enabled[count++] = crtc->enabled;
9809 }
9810
85f9eb71
DV
9811 count = 0;
9812 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9813 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9814 }
9815
9816 count = 0;
9817 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9818 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9819 }
9820
9821 return 0;
9822}
9823
9824static void intel_set_config_restore_state(struct drm_device *dev,
9825 struct intel_set_config *config)
9826{
7668851f 9827 struct intel_crtc *crtc;
9a935856
DV
9828 struct intel_encoder *encoder;
9829 struct intel_connector *connector;
85f9eb71
DV
9830 int count;
9831
7668851f
VS
9832 count = 0;
9833 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9834 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
9835
9836 if (crtc->new_enabled)
9837 crtc->new_config = &crtc->config;
9838 else
9839 crtc->new_config = NULL;
7668851f
VS
9840 }
9841
85f9eb71 9842 count = 0;
9a935856
DV
9843 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9844 encoder->new_crtc =
9845 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9846 }
9847
9848 count = 0;
9a935856
DV
9849 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9850 connector->new_encoder =
9851 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9852 }
9853}
9854
e3de42b6 9855static bool
2e57f47d 9856is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9857{
9858 int i;
9859
2e57f47d
CW
9860 if (set->num_connectors == 0)
9861 return false;
9862
9863 if (WARN_ON(set->connectors == NULL))
9864 return false;
9865
9866 for (i = 0; i < set->num_connectors; i++)
9867 if (set->connectors[i]->encoder &&
9868 set->connectors[i]->encoder->crtc == set->crtc &&
9869 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9870 return true;
9871
9872 return false;
9873}
9874
5e2b584e
DV
9875static void
9876intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9877 struct intel_set_config *config)
9878{
9879
9880 /* We should be able to check here if the fb has the same properties
9881 * and then just flip_or_move it */
2e57f47d
CW
9882 if (is_crtc_connector_off(set)) {
9883 config->mode_changed = true;
e3de42b6 9884 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9885 /* If we have no fb then treat it as a full mode set */
9886 if (set->crtc->fb == NULL) {
319d9827
JB
9887 struct intel_crtc *intel_crtc =
9888 to_intel_crtc(set->crtc);
9889
d330a953 9890 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
9891 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9892 config->fb_changed = true;
9893 } else {
9894 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9895 config->mode_changed = true;
9896 }
5e2b584e
DV
9897 } else if (set->fb == NULL) {
9898 config->mode_changed = true;
72f4901e
DV
9899 } else if (set->fb->pixel_format !=
9900 set->crtc->fb->pixel_format) {
5e2b584e 9901 config->mode_changed = true;
e3de42b6 9902 } else {
5e2b584e 9903 config->fb_changed = true;
e3de42b6 9904 }
5e2b584e
DV
9905 }
9906
835c5873 9907 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9908 config->fb_changed = true;
9909
9910 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9911 DRM_DEBUG_KMS("modes are different, full mode set\n");
9912 drm_mode_debug_printmodeline(&set->crtc->mode);
9913 drm_mode_debug_printmodeline(set->mode);
9914 config->mode_changed = true;
9915 }
a1d95703
CW
9916
9917 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9918 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9919}
9920
2e431051 9921static int
9a935856
DV
9922intel_modeset_stage_output_state(struct drm_device *dev,
9923 struct drm_mode_set *set,
9924 struct intel_set_config *config)
50f56119 9925{
9a935856
DV
9926 struct intel_connector *connector;
9927 struct intel_encoder *encoder;
7668851f 9928 struct intel_crtc *crtc;
f3f08572 9929 int ro;
50f56119 9930
9abdda74 9931 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9932 * of connectors. For paranoia, double-check this. */
9933 WARN_ON(!set->fb && (set->num_connectors != 0));
9934 WARN_ON(set->fb && (set->num_connectors == 0));
9935
9a935856
DV
9936 list_for_each_entry(connector, &dev->mode_config.connector_list,
9937 base.head) {
9938 /* Otherwise traverse passed in connector list and get encoders
9939 * for them. */
50f56119 9940 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9941 if (set->connectors[ro] == &connector->base) {
9942 connector->new_encoder = connector->encoder;
50f56119
DV
9943 break;
9944 }
9945 }
9946
9a935856
DV
9947 /* If we disable the crtc, disable all its connectors. Also, if
9948 * the connector is on the changing crtc but not on the new
9949 * connector list, disable it. */
9950 if ((!set->fb || ro == set->num_connectors) &&
9951 connector->base.encoder &&
9952 connector->base.encoder->crtc == set->crtc) {
9953 connector->new_encoder = NULL;
9954
9955 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9956 connector->base.base.id,
9957 drm_get_connector_name(&connector->base));
9958 }
9959
9960
9961 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9962 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9963 config->mode_changed = true;
50f56119
DV
9964 }
9965 }
9a935856 9966 /* connector->new_encoder is now updated for all connectors. */
50f56119 9967
9a935856 9968 /* Update crtc of enabled connectors. */
9a935856
DV
9969 list_for_each_entry(connector, &dev->mode_config.connector_list,
9970 base.head) {
7668851f
VS
9971 struct drm_crtc *new_crtc;
9972
9a935856 9973 if (!connector->new_encoder)
50f56119
DV
9974 continue;
9975
9a935856 9976 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9977
9978 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9979 if (set->connectors[ro] == &connector->base)
50f56119
DV
9980 new_crtc = set->crtc;
9981 }
9982
9983 /* Make sure the new CRTC will work with the encoder */
14509916
TR
9984 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9985 new_crtc)) {
5e2b584e 9986 return -EINVAL;
50f56119 9987 }
9a935856
DV
9988 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9989
9990 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9991 connector->base.base.id,
9992 drm_get_connector_name(&connector->base),
9993 new_crtc->base.id);
9994 }
9995
9996 /* Check for any encoders that needs to be disabled. */
9997 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9998 base.head) {
5a65f358 9999 int num_connectors = 0;
9a935856
DV
10000 list_for_each_entry(connector,
10001 &dev->mode_config.connector_list,
10002 base.head) {
10003 if (connector->new_encoder == encoder) {
10004 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10005 num_connectors++;
9a935856
DV
10006 }
10007 }
5a65f358
PZ
10008
10009 if (num_connectors == 0)
10010 encoder->new_crtc = NULL;
10011 else if (num_connectors > 1)
10012 return -EINVAL;
10013
9a935856
DV
10014 /* Only now check for crtc changes so we don't miss encoders
10015 * that will be disabled. */
10016 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10017 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10018 config->mode_changed = true;
50f56119
DV
10019 }
10020 }
9a935856 10021 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10022
7668851f
VS
10023 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10024 base.head) {
10025 crtc->new_enabled = false;
10026
10027 list_for_each_entry(encoder,
10028 &dev->mode_config.encoder_list,
10029 base.head) {
10030 if (encoder->new_crtc == crtc) {
10031 crtc->new_enabled = true;
10032 break;
10033 }
10034 }
10035
10036 if (crtc->new_enabled != crtc->base.enabled) {
10037 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10038 crtc->new_enabled ? "en" : "dis");
10039 config->mode_changed = true;
10040 }
7bd0a8e7
VS
10041
10042 if (crtc->new_enabled)
10043 crtc->new_config = &crtc->config;
10044 else
10045 crtc->new_config = NULL;
7668851f
VS
10046 }
10047
2e431051
DV
10048 return 0;
10049}
10050
7d00a1f5
VS
10051static void disable_crtc_nofb(struct intel_crtc *crtc)
10052{
10053 struct drm_device *dev = crtc->base.dev;
10054 struct intel_encoder *encoder;
10055 struct intel_connector *connector;
10056
10057 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10058 pipe_name(crtc->pipe));
10059
10060 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10061 if (connector->new_encoder &&
10062 connector->new_encoder->new_crtc == crtc)
10063 connector->new_encoder = NULL;
10064 }
10065
10066 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10067 if (encoder->new_crtc == crtc)
10068 encoder->new_crtc = NULL;
10069 }
10070
10071 crtc->new_enabled = false;
7bd0a8e7 10072 crtc->new_config = NULL;
7d00a1f5
VS
10073}
10074
2e431051
DV
10075static int intel_crtc_set_config(struct drm_mode_set *set)
10076{
10077 struct drm_device *dev;
2e431051
DV
10078 struct drm_mode_set save_set;
10079 struct intel_set_config *config;
10080 int ret;
2e431051 10081
8d3e375e
DV
10082 BUG_ON(!set);
10083 BUG_ON(!set->crtc);
10084 BUG_ON(!set->crtc->helper_private);
2e431051 10085
7e53f3a4
DV
10086 /* Enforce sane interface api - has been abused by the fb helper. */
10087 BUG_ON(!set->mode && set->fb);
10088 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10089
2e431051
DV
10090 if (set->fb) {
10091 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10092 set->crtc->base.id, set->fb->base.id,
10093 (int)set->num_connectors, set->x, set->y);
10094 } else {
10095 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10096 }
10097
10098 dev = set->crtc->dev;
10099
10100 ret = -ENOMEM;
10101 config = kzalloc(sizeof(*config), GFP_KERNEL);
10102 if (!config)
10103 goto out_config;
10104
10105 ret = intel_set_config_save_state(dev, config);
10106 if (ret)
10107 goto out_config;
10108
10109 save_set.crtc = set->crtc;
10110 save_set.mode = &set->crtc->mode;
10111 save_set.x = set->crtc->x;
10112 save_set.y = set->crtc->y;
10113 save_set.fb = set->crtc->fb;
10114
10115 /* Compute whether we need a full modeset, only an fb base update or no
10116 * change at all. In the future we might also check whether only the
10117 * mode changed, e.g. for LVDS where we only change the panel fitter in
10118 * such cases. */
10119 intel_set_config_compute_mode_changes(set, config);
10120
9a935856 10121 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10122 if (ret)
10123 goto fail;
10124
5e2b584e 10125 if (config->mode_changed) {
c0c36b94
CW
10126 ret = intel_set_mode(set->crtc, set->mode,
10127 set->x, set->y, set->fb);
5e2b584e 10128 } else if (config->fb_changed) {
4878cae2
VS
10129 intel_crtc_wait_for_pending_flips(set->crtc);
10130
4f660f49 10131 ret = intel_pipe_set_base(set->crtc,
94352cf9 10132 set->x, set->y, set->fb);
7ca51a3a
JB
10133 /*
10134 * In the fastboot case this may be our only check of the
10135 * state after boot. It would be better to only do it on
10136 * the first update, but we don't have a nice way of doing that
10137 * (and really, set_config isn't used much for high freq page
10138 * flipping, so increasing its cost here shouldn't be a big
10139 * deal).
10140 */
d330a953 10141 if (i915.fastboot && ret == 0)
7ca51a3a 10142 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10143 }
10144
2d05eae1 10145 if (ret) {
bf67dfeb
DV
10146 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10147 set->crtc->base.id, ret);
50f56119 10148fail:
2d05eae1 10149 intel_set_config_restore_state(dev, config);
50f56119 10150
7d00a1f5
VS
10151 /*
10152 * HACK: if the pipe was on, but we didn't have a framebuffer,
10153 * force the pipe off to avoid oopsing in the modeset code
10154 * due to fb==NULL. This should only happen during boot since
10155 * we don't yet reconstruct the FB from the hardware state.
10156 */
10157 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10158 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10159
2d05eae1
CW
10160 /* Try to restore the config */
10161 if (config->mode_changed &&
10162 intel_set_mode(save_set.crtc, save_set.mode,
10163 save_set.x, save_set.y, save_set.fb))
10164 DRM_ERROR("failed to restore config after modeset failure\n");
10165 }
50f56119 10166
d9e55608
DV
10167out_config:
10168 intel_set_config_free(config);
50f56119
DV
10169 return ret;
10170}
f6e5b160
CW
10171
10172static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10173 .cursor_set = intel_crtc_cursor_set,
10174 .cursor_move = intel_crtc_cursor_move,
10175 .gamma_set = intel_crtc_gamma_set,
50f56119 10176 .set_config = intel_crtc_set_config,
f6e5b160
CW
10177 .destroy = intel_crtc_destroy,
10178 .page_flip = intel_crtc_page_flip,
10179};
10180
79f689aa
PZ
10181static void intel_cpu_pll_init(struct drm_device *dev)
10182{
affa9354 10183 if (HAS_DDI(dev))
79f689aa
PZ
10184 intel_ddi_pll_init(dev);
10185}
10186
5358901f
DV
10187static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10188 struct intel_shared_dpll *pll,
10189 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10190{
5358901f 10191 uint32_t val;
ee7b9f93 10192
5358901f 10193 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10194 hw_state->dpll = val;
10195 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10196 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10197
10198 return val & DPLL_VCO_ENABLE;
10199}
10200
15bdd4cf
DV
10201static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10202 struct intel_shared_dpll *pll)
10203{
10204 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10205 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10206}
10207
e7b903d2
DV
10208static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10209 struct intel_shared_dpll *pll)
10210{
e7b903d2 10211 /* PCH refclock must be enabled first */
89eff4be 10212 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10213
15bdd4cf
DV
10214 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10215
10216 /* Wait for the clocks to stabilize. */
10217 POSTING_READ(PCH_DPLL(pll->id));
10218 udelay(150);
10219
10220 /* The pixel multiplier can only be updated once the
10221 * DPLL is enabled and the clocks are stable.
10222 *
10223 * So write it again.
10224 */
10225 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10226 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10227 udelay(200);
10228}
10229
10230static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10231 struct intel_shared_dpll *pll)
10232{
10233 struct drm_device *dev = dev_priv->dev;
10234 struct intel_crtc *crtc;
e7b903d2
DV
10235
10236 /* Make sure no transcoder isn't still depending on us. */
10237 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10238 if (intel_crtc_to_shared_dpll(crtc) == pll)
10239 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10240 }
10241
15bdd4cf
DV
10242 I915_WRITE(PCH_DPLL(pll->id), 0);
10243 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10244 udelay(200);
10245}
10246
46edb027
DV
10247static char *ibx_pch_dpll_names[] = {
10248 "PCH DPLL A",
10249 "PCH DPLL B",
10250};
10251
7c74ade1 10252static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10253{
e7b903d2 10254 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10255 int i;
10256
7c74ade1 10257 dev_priv->num_shared_dpll = 2;
ee7b9f93 10258
e72f9fbf 10259 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10260 dev_priv->shared_dplls[i].id = i;
10261 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10262 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10263 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10264 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10265 dev_priv->shared_dplls[i].get_hw_state =
10266 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10267 }
10268}
10269
7c74ade1
DV
10270static void intel_shared_dpll_init(struct drm_device *dev)
10271{
e7b903d2 10272 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10273
10274 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10275 ibx_pch_dpll_init(dev);
10276 else
10277 dev_priv->num_shared_dpll = 0;
10278
10279 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10280}
10281
b358d0a6 10282static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10283{
22fd0fab 10284 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10285 struct intel_crtc *intel_crtc;
10286 int i;
10287
955382f3 10288 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10289 if (intel_crtc == NULL)
10290 return;
10291
10292 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10293
10294 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10295 for (i = 0; i < 256; i++) {
10296 intel_crtc->lut_r[i] = i;
10297 intel_crtc->lut_g[i] = i;
10298 intel_crtc->lut_b[i] = i;
10299 }
10300
1f1c2e24
VS
10301 /*
10302 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10303 * is hooked to plane B. Hence we want plane A feeding pipe B.
10304 */
80824003
JB
10305 intel_crtc->pipe = pipe;
10306 intel_crtc->plane = pipe;
3a77c4c4 10307 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10308 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10309 intel_crtc->plane = !pipe;
80824003
JB
10310 }
10311
22fd0fab
JB
10312 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10313 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10314 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10315 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10316
79e53945 10317 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10318}
10319
752aa88a
JB
10320enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10321{
10322 struct drm_encoder *encoder = connector->base.encoder;
10323
10324 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10325
10326 if (!encoder)
10327 return INVALID_PIPE;
10328
10329 return to_intel_crtc(encoder->crtc)->pipe;
10330}
10331
08d7b3d1 10332int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10333 struct drm_file *file)
08d7b3d1 10334{
08d7b3d1 10335 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10336 struct drm_mode_object *drmmode_obj;
10337 struct intel_crtc *crtc;
08d7b3d1 10338
1cff8f6b
DV
10339 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10340 return -ENODEV;
08d7b3d1 10341
c05422d5
DV
10342 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10343 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10344
c05422d5 10345 if (!drmmode_obj) {
08d7b3d1 10346 DRM_ERROR("no such CRTC id\n");
3f2c2057 10347 return -ENOENT;
08d7b3d1
CW
10348 }
10349
c05422d5
DV
10350 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10351 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10352
c05422d5 10353 return 0;
08d7b3d1
CW
10354}
10355
66a9278e 10356static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10357{
66a9278e
DV
10358 struct drm_device *dev = encoder->base.dev;
10359 struct intel_encoder *source_encoder;
79e53945 10360 int index_mask = 0;
79e53945
JB
10361 int entry = 0;
10362
66a9278e
DV
10363 list_for_each_entry(source_encoder,
10364 &dev->mode_config.encoder_list, base.head) {
10365
10366 if (encoder == source_encoder)
79e53945 10367 index_mask |= (1 << entry);
66a9278e
DV
10368
10369 /* Intel hw has only one MUX where enocoders could be cloned. */
10370 if (encoder->cloneable && source_encoder->cloneable)
10371 index_mask |= (1 << entry);
10372
79e53945
JB
10373 entry++;
10374 }
4ef69c7a 10375
79e53945
JB
10376 return index_mask;
10377}
10378
4d302442
CW
10379static bool has_edp_a(struct drm_device *dev)
10380{
10381 struct drm_i915_private *dev_priv = dev->dev_private;
10382
10383 if (!IS_MOBILE(dev))
10384 return false;
10385
10386 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10387 return false;
10388
e3589908 10389 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10390 return false;
10391
10392 return true;
10393}
10394
ba0fbca4
DL
10395const char *intel_output_name(int output)
10396{
10397 static const char *names[] = {
10398 [INTEL_OUTPUT_UNUSED] = "Unused",
10399 [INTEL_OUTPUT_ANALOG] = "Analog",
10400 [INTEL_OUTPUT_DVO] = "DVO",
10401 [INTEL_OUTPUT_SDVO] = "SDVO",
10402 [INTEL_OUTPUT_LVDS] = "LVDS",
10403 [INTEL_OUTPUT_TVOUT] = "TV",
10404 [INTEL_OUTPUT_HDMI] = "HDMI",
10405 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10406 [INTEL_OUTPUT_EDP] = "eDP",
10407 [INTEL_OUTPUT_DSI] = "DSI",
10408 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10409 };
10410
10411 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10412 return "Invalid";
10413
10414 return names[output];
10415}
10416
79e53945
JB
10417static void intel_setup_outputs(struct drm_device *dev)
10418{
725e30ad 10419 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10420 struct intel_encoder *encoder;
cb0953d7 10421 bool dpd_is_edp = false;
79e53945 10422
c9093354 10423 intel_lvds_init(dev);
79e53945 10424
c40c0f5b 10425 if (!IS_ULT(dev))
79935fca 10426 intel_crt_init(dev);
cb0953d7 10427
affa9354 10428 if (HAS_DDI(dev)) {
0e72a5b5
ED
10429 int found;
10430
10431 /* Haswell uses DDI functions to detect digital outputs */
10432 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10433 /* DDI A only supports eDP */
10434 if (found)
10435 intel_ddi_init(dev, PORT_A);
10436
10437 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10438 * register */
10439 found = I915_READ(SFUSE_STRAP);
10440
10441 if (found & SFUSE_STRAP_DDIB_DETECTED)
10442 intel_ddi_init(dev, PORT_B);
10443 if (found & SFUSE_STRAP_DDIC_DETECTED)
10444 intel_ddi_init(dev, PORT_C);
10445 if (found & SFUSE_STRAP_DDID_DETECTED)
10446 intel_ddi_init(dev, PORT_D);
10447 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10448 int found;
5d8a7752 10449 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10450
10451 if (has_edp_a(dev))
10452 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10453
dc0fa718 10454 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10455 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10456 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10457 if (!found)
e2debe91 10458 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10459 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10460 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10461 }
10462
dc0fa718 10463 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10464 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10465
dc0fa718 10466 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10467 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10468
5eb08b69 10469 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10470 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10471
270b3042 10472 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10473 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10474 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10475 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10476 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10477 PORT_B);
10478 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10479 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10480 }
10481
6f6005a5
JB
10482 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10483 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10484 PORT_C);
10485 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10486 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10487 }
19c03924 10488
3cfca973 10489 intel_dsi_init(dev);
103a196f 10490 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10491 bool found = false;
7d57382e 10492
e2debe91 10493 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10494 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10495 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10496 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10497 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10498 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10499 }
27185ae1 10500
e7281eab 10501 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10502 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10503 }
13520b05
KH
10504
10505 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10506
e2debe91 10507 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10508 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10509 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10510 }
27185ae1 10511
e2debe91 10512 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10513
b01f2c3a
JB
10514 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10515 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10516 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10517 }
e7281eab 10518 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10519 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10520 }
27185ae1 10521
b01f2c3a 10522 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10523 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10524 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10525 } else if (IS_GEN2(dev))
79e53945
JB
10526 intel_dvo_init(dev);
10527
103a196f 10528 if (SUPPORTS_TV(dev))
79e53945
JB
10529 intel_tv_init(dev);
10530
4ef69c7a
CW
10531 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10532 encoder->base.possible_crtcs = encoder->crtc_mask;
10533 encoder->base.possible_clones =
66a9278e 10534 intel_encoder_clones(encoder);
79e53945 10535 }
47356eb6 10536
dde86e2d 10537 intel_init_pch_refclk(dev);
270b3042
DV
10538
10539 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10540}
10541
10542static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10543{
10544 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10545
ef2d633e
DV
10546 drm_framebuffer_cleanup(fb);
10547 WARN_ON(!intel_fb->obj->framebuffer_references--);
10548 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10549 kfree(intel_fb);
10550}
10551
10552static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10553 struct drm_file *file,
79e53945
JB
10554 unsigned int *handle)
10555{
10556 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10557 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10558
05394f39 10559 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10560}
10561
10562static const struct drm_framebuffer_funcs intel_fb_funcs = {
10563 .destroy = intel_user_framebuffer_destroy,
10564 .create_handle = intel_user_framebuffer_create_handle,
10565};
10566
38651674
DA
10567int intel_framebuffer_init(struct drm_device *dev,
10568 struct intel_framebuffer *intel_fb,
308e5bcb 10569 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 10570 struct drm_i915_gem_object *obj)
79e53945 10571{
a57ce0b2 10572 int aligned_height;
a35cdaa0 10573 int pitch_limit;
79e53945
JB
10574 int ret;
10575
dd4916c5
DV
10576 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10577
c16ed4be
CW
10578 if (obj->tiling_mode == I915_TILING_Y) {
10579 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10580 return -EINVAL;
c16ed4be 10581 }
57cd6508 10582
c16ed4be
CW
10583 if (mode_cmd->pitches[0] & 63) {
10584 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10585 mode_cmd->pitches[0]);
57cd6508 10586 return -EINVAL;
c16ed4be 10587 }
57cd6508 10588
a35cdaa0
CW
10589 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10590 pitch_limit = 32*1024;
10591 } else if (INTEL_INFO(dev)->gen >= 4) {
10592 if (obj->tiling_mode)
10593 pitch_limit = 16*1024;
10594 else
10595 pitch_limit = 32*1024;
10596 } else if (INTEL_INFO(dev)->gen >= 3) {
10597 if (obj->tiling_mode)
10598 pitch_limit = 8*1024;
10599 else
10600 pitch_limit = 16*1024;
10601 } else
10602 /* XXX DSPC is limited to 4k tiled */
10603 pitch_limit = 8*1024;
10604
10605 if (mode_cmd->pitches[0] > pitch_limit) {
10606 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10607 obj->tiling_mode ? "tiled" : "linear",
10608 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10609 return -EINVAL;
c16ed4be 10610 }
5d7bd705
VS
10611
10612 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10613 mode_cmd->pitches[0] != obj->stride) {
10614 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10615 mode_cmd->pitches[0], obj->stride);
5d7bd705 10616 return -EINVAL;
c16ed4be 10617 }
5d7bd705 10618
57779d06 10619 /* Reject formats not supported by any plane early. */
308e5bcb 10620 switch (mode_cmd->pixel_format) {
57779d06 10621 case DRM_FORMAT_C8:
04b3924d
VS
10622 case DRM_FORMAT_RGB565:
10623 case DRM_FORMAT_XRGB8888:
10624 case DRM_FORMAT_ARGB8888:
57779d06
VS
10625 break;
10626 case DRM_FORMAT_XRGB1555:
10627 case DRM_FORMAT_ARGB1555:
c16ed4be 10628 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10629 DRM_DEBUG("unsupported pixel format: %s\n",
10630 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10631 return -EINVAL;
c16ed4be 10632 }
57779d06
VS
10633 break;
10634 case DRM_FORMAT_XBGR8888:
10635 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10636 case DRM_FORMAT_XRGB2101010:
10637 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10638 case DRM_FORMAT_XBGR2101010:
10639 case DRM_FORMAT_ABGR2101010:
c16ed4be 10640 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10641 DRM_DEBUG("unsupported pixel format: %s\n",
10642 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10643 return -EINVAL;
c16ed4be 10644 }
b5626747 10645 break;
04b3924d
VS
10646 case DRM_FORMAT_YUYV:
10647 case DRM_FORMAT_UYVY:
10648 case DRM_FORMAT_YVYU:
10649 case DRM_FORMAT_VYUY:
c16ed4be 10650 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10651 DRM_DEBUG("unsupported pixel format: %s\n",
10652 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10653 return -EINVAL;
c16ed4be 10654 }
57cd6508
CW
10655 break;
10656 default:
4ee62c76
VS
10657 DRM_DEBUG("unsupported pixel format: %s\n",
10658 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10659 return -EINVAL;
10660 }
10661
90f9a336
VS
10662 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10663 if (mode_cmd->offsets[0] != 0)
10664 return -EINVAL;
10665
a57ce0b2
JB
10666 aligned_height = intel_align_height(dev, mode_cmd->height,
10667 obj->tiling_mode);
53155c0a
DV
10668 /* FIXME drm helper for size checks (especially planar formats)? */
10669 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10670 return -EINVAL;
10671
c7d73f6a
DV
10672 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10673 intel_fb->obj = obj;
80075d49 10674 intel_fb->obj->framebuffer_references++;
c7d73f6a 10675
79e53945
JB
10676 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10677 if (ret) {
10678 DRM_ERROR("framebuffer init failed %d\n", ret);
10679 return ret;
10680 }
10681
79e53945
JB
10682 return 0;
10683}
10684
79e53945
JB
10685static struct drm_framebuffer *
10686intel_user_framebuffer_create(struct drm_device *dev,
10687 struct drm_file *filp,
308e5bcb 10688 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10689{
05394f39 10690 struct drm_i915_gem_object *obj;
79e53945 10691
308e5bcb
JB
10692 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10693 mode_cmd->handles[0]));
c8725226 10694 if (&obj->base == NULL)
cce13ff7 10695 return ERR_PTR(-ENOENT);
79e53945 10696
d2dff872 10697 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10698}
10699
4520f53a 10700#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10701static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10702{
10703}
10704#endif
10705
79e53945 10706static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10707 .fb_create = intel_user_framebuffer_create,
0632fef6 10708 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10709};
10710
e70236a8
JB
10711/* Set up chip specific display functions */
10712static void intel_init_display(struct drm_device *dev)
10713{
10714 struct drm_i915_private *dev_priv = dev->dev_private;
10715
ee9300bb
DV
10716 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10717 dev_priv->display.find_dpll = g4x_find_best_dpll;
10718 else if (IS_VALLEYVIEW(dev))
10719 dev_priv->display.find_dpll = vlv_find_best_dpll;
10720 else if (IS_PINEVIEW(dev))
10721 dev_priv->display.find_dpll = pnv_find_best_dpll;
10722 else
10723 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10724
affa9354 10725 if (HAS_DDI(dev)) {
0e8ffe1b 10726 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10727 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10728 dev_priv->display.crtc_enable = haswell_crtc_enable;
10729 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10730 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10731 dev_priv->display.update_plane = ironlake_update_plane;
10732 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10733 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10734 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10735 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10736 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10737 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10738 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10739 } else if (IS_VALLEYVIEW(dev)) {
10740 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10741 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10742 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10743 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10744 dev_priv->display.off = i9xx_crtc_off;
10745 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10746 } else {
0e8ffe1b 10747 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10748 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10749 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10750 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10751 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10752 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10753 }
e70236a8 10754
e70236a8 10755 /* Returns the core display clock speed */
25eb05fc
JB
10756 if (IS_VALLEYVIEW(dev))
10757 dev_priv->display.get_display_clock_speed =
10758 valleyview_get_display_clock_speed;
10759 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10760 dev_priv->display.get_display_clock_speed =
10761 i945_get_display_clock_speed;
10762 else if (IS_I915G(dev))
10763 dev_priv->display.get_display_clock_speed =
10764 i915_get_display_clock_speed;
257a7ffc 10765 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10766 dev_priv->display.get_display_clock_speed =
10767 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10768 else if (IS_PINEVIEW(dev))
10769 dev_priv->display.get_display_clock_speed =
10770 pnv_get_display_clock_speed;
e70236a8
JB
10771 else if (IS_I915GM(dev))
10772 dev_priv->display.get_display_clock_speed =
10773 i915gm_get_display_clock_speed;
10774 else if (IS_I865G(dev))
10775 dev_priv->display.get_display_clock_speed =
10776 i865_get_display_clock_speed;
f0f8a9ce 10777 else if (IS_I85X(dev))
e70236a8
JB
10778 dev_priv->display.get_display_clock_speed =
10779 i855_get_display_clock_speed;
10780 else /* 852, 830 */
10781 dev_priv->display.get_display_clock_speed =
10782 i830_get_display_clock_speed;
10783
7f8a8569 10784 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10785 if (IS_GEN5(dev)) {
674cf967 10786 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10787 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10788 } else if (IS_GEN6(dev)) {
674cf967 10789 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10790 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10791 } else if (IS_IVYBRIDGE(dev)) {
10792 /* FIXME: detect B0+ stepping and use auto training */
10793 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10794 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10795 dev_priv->display.modeset_global_resources =
10796 ivb_modeset_global_resources;
4e0bbc31 10797 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10798 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10799 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10800 dev_priv->display.modeset_global_resources =
10801 haswell_modeset_global_resources;
a0e63c22 10802 }
6067aaea 10803 } else if (IS_G4X(dev)) {
e0dac65e 10804 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10805 } else if (IS_VALLEYVIEW(dev)) {
10806 dev_priv->display.modeset_global_resources =
10807 valleyview_modeset_global_resources;
9ca2fe73 10808 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10809 }
8c9f3aaf
JB
10810
10811 /* Default just returns -ENODEV to indicate unsupported */
10812 dev_priv->display.queue_flip = intel_default_queue_flip;
10813
10814 switch (INTEL_INFO(dev)->gen) {
10815 case 2:
10816 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10817 break;
10818
10819 case 3:
10820 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10821 break;
10822
10823 case 4:
10824 case 5:
10825 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10826 break;
10827
10828 case 6:
10829 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10830 break;
7c9017e5 10831 case 7:
4e0bbc31 10832 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10833 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10834 break;
8c9f3aaf 10835 }
7bd688cd
JN
10836
10837 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10838}
10839
b690e96c
JB
10840/*
10841 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10842 * resume, or other times. This quirk makes sure that's the case for
10843 * affected systems.
10844 */
0206e353 10845static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10846{
10847 struct drm_i915_private *dev_priv = dev->dev_private;
10848
10849 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10850 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10851}
10852
435793df
KP
10853/*
10854 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10855 */
10856static void quirk_ssc_force_disable(struct drm_device *dev)
10857{
10858 struct drm_i915_private *dev_priv = dev->dev_private;
10859 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10860 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10861}
10862
4dca20ef 10863/*
5a15ab5b
CE
10864 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10865 * brightness value
4dca20ef
CE
10866 */
10867static void quirk_invert_brightness(struct drm_device *dev)
10868{
10869 struct drm_i915_private *dev_priv = dev->dev_private;
10870 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10871 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10872}
10873
b690e96c
JB
10874struct intel_quirk {
10875 int device;
10876 int subsystem_vendor;
10877 int subsystem_device;
10878 void (*hook)(struct drm_device *dev);
10879};
10880
5f85f176
EE
10881/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10882struct intel_dmi_quirk {
10883 void (*hook)(struct drm_device *dev);
10884 const struct dmi_system_id (*dmi_id_list)[];
10885};
10886
10887static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10888{
10889 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10890 return 1;
10891}
10892
10893static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10894 {
10895 .dmi_id_list = &(const struct dmi_system_id[]) {
10896 {
10897 .callback = intel_dmi_reverse_brightness,
10898 .ident = "NCR Corporation",
10899 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10900 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10901 },
10902 },
10903 { } /* terminating entry */
10904 },
10905 .hook = quirk_invert_brightness,
10906 },
10907};
10908
c43b5634 10909static struct intel_quirk intel_quirks[] = {
b690e96c 10910 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10911 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10912
b690e96c
JB
10913 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10914 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10915
b690e96c
JB
10916 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10917 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10918
a4945f95 10919 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10920 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10921
10922 /* Lenovo U160 cannot use SSC on LVDS */
10923 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10924
10925 /* Sony Vaio Y cannot use SSC on LVDS */
10926 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10927
be505f64
AH
10928 /* Acer Aspire 5734Z must invert backlight brightness */
10929 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10930
10931 /* Acer/eMachines G725 */
10932 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10933
10934 /* Acer/eMachines e725 */
10935 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10936
10937 /* Acer/Packard Bell NCL20 */
10938 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10939
10940 /* Acer Aspire 4736Z */
10941 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
10942
10943 /* Acer Aspire 5336 */
10944 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
10945};
10946
10947static void intel_init_quirks(struct drm_device *dev)
10948{
10949 struct pci_dev *d = dev->pdev;
10950 int i;
10951
10952 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10953 struct intel_quirk *q = &intel_quirks[i];
10954
10955 if (d->device == q->device &&
10956 (d->subsystem_vendor == q->subsystem_vendor ||
10957 q->subsystem_vendor == PCI_ANY_ID) &&
10958 (d->subsystem_device == q->subsystem_device ||
10959 q->subsystem_device == PCI_ANY_ID))
10960 q->hook(dev);
10961 }
5f85f176
EE
10962 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10963 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10964 intel_dmi_quirks[i].hook(dev);
10965 }
b690e96c
JB
10966}
10967
9cce37f4
JB
10968/* Disable the VGA plane that we never use */
10969static void i915_disable_vga(struct drm_device *dev)
10970{
10971 struct drm_i915_private *dev_priv = dev->dev_private;
10972 u8 sr1;
766aa1c4 10973 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 10974
2b37c616 10975 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 10976 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10977 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10978 sr1 = inb(VGA_SR_DATA);
10979 outb(sr1 | 1<<5, VGA_SR_DATA);
10980 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10981 udelay(300);
10982
10983 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10984 POSTING_READ(vga_reg);
10985}
10986
f817586c
DV
10987void intel_modeset_init_hw(struct drm_device *dev)
10988{
a8f78b58
ED
10989 intel_prepare_ddi(dev);
10990
f817586c
DV
10991 intel_init_clock_gating(dev);
10992
5382f5f3 10993 intel_reset_dpio(dev);
40e9cf64 10994
79f5b2c7 10995 mutex_lock(&dev->struct_mutex);
8090c6b9 10996 intel_enable_gt_powersave(dev);
79f5b2c7 10997 mutex_unlock(&dev->struct_mutex);
f817586c
DV
10998}
10999
7d708ee4
ID
11000void intel_modeset_suspend_hw(struct drm_device *dev)
11001{
11002 intel_suspend_hw(dev);
11003}
11004
79e53945
JB
11005void intel_modeset_init(struct drm_device *dev)
11006{
652c393a 11007 struct drm_i915_private *dev_priv = dev->dev_private;
7f1f3851 11008 int i, j, ret;
79e53945
JB
11009
11010 drm_mode_config_init(dev);
11011
11012 dev->mode_config.min_width = 0;
11013 dev->mode_config.min_height = 0;
11014
019d96cb
DA
11015 dev->mode_config.preferred_depth = 24;
11016 dev->mode_config.prefer_shadow = 1;
11017
e6ecefaa 11018 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11019
b690e96c
JB
11020 intel_init_quirks(dev);
11021
1fa61106
ED
11022 intel_init_pm(dev);
11023
e3c74757
BW
11024 if (INTEL_INFO(dev)->num_pipes == 0)
11025 return;
11026
e70236a8
JB
11027 intel_init_display(dev);
11028
a6c45cf0
CW
11029 if (IS_GEN2(dev)) {
11030 dev->mode_config.max_width = 2048;
11031 dev->mode_config.max_height = 2048;
11032 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11033 dev->mode_config.max_width = 4096;
11034 dev->mode_config.max_height = 4096;
79e53945 11035 } else {
a6c45cf0
CW
11036 dev->mode_config.max_width = 8192;
11037 dev->mode_config.max_height = 8192;
79e53945 11038 }
5d4545ae 11039 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11040
28c97730 11041 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11042 INTEL_INFO(dev)->num_pipes,
11043 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11044
08e2a7de 11045 for_each_pipe(i) {
79e53945 11046 intel_crtc_init(dev, i);
22d3fd46 11047 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
7f1f3851
JB
11048 ret = intel_plane_init(dev, i, j);
11049 if (ret)
06da8da2
VS
11050 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11051 pipe_name(i), sprite_name(i, j), ret);
7f1f3851 11052 }
79e53945
JB
11053 }
11054
f42bb70d 11055 intel_init_dpio(dev);
5382f5f3 11056 intel_reset_dpio(dev);
f42bb70d 11057
79f689aa 11058 intel_cpu_pll_init(dev);
e72f9fbf 11059 intel_shared_dpll_init(dev);
ee7b9f93 11060
9cce37f4
JB
11061 /* Just disable it once at startup */
11062 i915_disable_vga(dev);
79e53945 11063 intel_setup_outputs(dev);
11be49eb
CW
11064
11065 /* Just in case the BIOS is doing something questionable. */
11066 intel_disable_fbc(dev);
2c7111db
CW
11067}
11068
24929352
DV
11069static void
11070intel_connector_break_all_links(struct intel_connector *connector)
11071{
11072 connector->base.dpms = DRM_MODE_DPMS_OFF;
11073 connector->base.encoder = NULL;
11074 connector->encoder->connectors_active = false;
11075 connector->encoder->base.crtc = NULL;
11076}
11077
7fad798e
DV
11078static void intel_enable_pipe_a(struct drm_device *dev)
11079{
11080 struct intel_connector *connector;
11081 struct drm_connector *crt = NULL;
11082 struct intel_load_detect_pipe load_detect_temp;
11083
11084 /* We can't just switch on the pipe A, we need to set things up with a
11085 * proper mode and output configuration. As a gross hack, enable pipe A
11086 * by enabling the load detect pipe once. */
11087 list_for_each_entry(connector,
11088 &dev->mode_config.connector_list,
11089 base.head) {
11090 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11091 crt = &connector->base;
11092 break;
11093 }
11094 }
11095
11096 if (!crt)
11097 return;
11098
11099 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11100 intel_release_load_detect_pipe(crt, &load_detect_temp);
11101
652c393a 11102
7fad798e
DV
11103}
11104
fa555837
DV
11105static bool
11106intel_check_plane_mapping(struct intel_crtc *crtc)
11107{
7eb552ae
BW
11108 struct drm_device *dev = crtc->base.dev;
11109 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11110 u32 reg, val;
11111
7eb552ae 11112 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11113 return true;
11114
11115 reg = DSPCNTR(!crtc->plane);
11116 val = I915_READ(reg);
11117
11118 if ((val & DISPLAY_PLANE_ENABLE) &&
11119 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11120 return false;
11121
11122 return true;
11123}
11124
24929352
DV
11125static void intel_sanitize_crtc(struct intel_crtc *crtc)
11126{
11127 struct drm_device *dev = crtc->base.dev;
11128 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11129 u32 reg;
24929352 11130
24929352 11131 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11132 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11133 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11134
11135 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11136 * disable the crtc (and hence change the state) if it is wrong. Note
11137 * that gen4+ has a fixed plane -> pipe mapping. */
11138 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11139 struct intel_connector *connector;
11140 bool plane;
11141
24929352
DV
11142 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11143 crtc->base.base.id);
11144
11145 /* Pipe has the wrong plane attached and the plane is active.
11146 * Temporarily change the plane mapping and disable everything
11147 * ... */
11148 plane = crtc->plane;
11149 crtc->plane = !plane;
11150 dev_priv->display.crtc_disable(&crtc->base);
11151 crtc->plane = plane;
11152
11153 /* ... and break all links. */
11154 list_for_each_entry(connector, &dev->mode_config.connector_list,
11155 base.head) {
11156 if (connector->encoder->base.crtc != &crtc->base)
11157 continue;
11158
11159 intel_connector_break_all_links(connector);
11160 }
11161
11162 WARN_ON(crtc->active);
11163 crtc->base.enabled = false;
11164 }
24929352 11165
7fad798e
DV
11166 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11167 crtc->pipe == PIPE_A && !crtc->active) {
11168 /* BIOS forgot to enable pipe A, this mostly happens after
11169 * resume. Force-enable the pipe to fix this, the update_dpms
11170 * call below we restore the pipe to the right state, but leave
11171 * the required bits on. */
11172 intel_enable_pipe_a(dev);
11173 }
11174
24929352
DV
11175 /* Adjust the state of the output pipe according to whether we
11176 * have active connectors/encoders. */
11177 intel_crtc_update_dpms(&crtc->base);
11178
11179 if (crtc->active != crtc->base.enabled) {
11180 struct intel_encoder *encoder;
11181
11182 /* This can happen either due to bugs in the get_hw_state
11183 * functions or because the pipe is force-enabled due to the
11184 * pipe A quirk. */
11185 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11186 crtc->base.base.id,
11187 crtc->base.enabled ? "enabled" : "disabled",
11188 crtc->active ? "enabled" : "disabled");
11189
11190 crtc->base.enabled = crtc->active;
11191
11192 /* Because we only establish the connector -> encoder ->
11193 * crtc links if something is active, this means the
11194 * crtc is now deactivated. Break the links. connector
11195 * -> encoder links are only establish when things are
11196 * actually up, hence no need to break them. */
11197 WARN_ON(crtc->active);
11198
11199 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11200 WARN_ON(encoder->connectors_active);
11201 encoder->base.crtc = NULL;
11202 }
11203 }
11204}
11205
11206static void intel_sanitize_encoder(struct intel_encoder *encoder)
11207{
11208 struct intel_connector *connector;
11209 struct drm_device *dev = encoder->base.dev;
11210
11211 /* We need to check both for a crtc link (meaning that the
11212 * encoder is active and trying to read from a pipe) and the
11213 * pipe itself being active. */
11214 bool has_active_crtc = encoder->base.crtc &&
11215 to_intel_crtc(encoder->base.crtc)->active;
11216
11217 if (encoder->connectors_active && !has_active_crtc) {
11218 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11219 encoder->base.base.id,
11220 drm_get_encoder_name(&encoder->base));
11221
11222 /* Connector is active, but has no active pipe. This is
11223 * fallout from our resume register restoring. Disable
11224 * the encoder manually again. */
11225 if (encoder->base.crtc) {
11226 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11227 encoder->base.base.id,
11228 drm_get_encoder_name(&encoder->base));
11229 encoder->disable(encoder);
11230 }
11231
11232 /* Inconsistent output/port/pipe state happens presumably due to
11233 * a bug in one of the get_hw_state functions. Or someplace else
11234 * in our code, like the register restore mess on resume. Clamp
11235 * things to off as a safer default. */
11236 list_for_each_entry(connector,
11237 &dev->mode_config.connector_list,
11238 base.head) {
11239 if (connector->encoder != encoder)
11240 continue;
11241
11242 intel_connector_break_all_links(connector);
11243 }
11244 }
11245 /* Enabled encoders without active connectors will be fixed in
11246 * the crtc fixup. */
11247}
11248
44cec740 11249void i915_redisable_vga(struct drm_device *dev)
0fde901f
KM
11250{
11251 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11252 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11253
8dc8a27c
PZ
11254 /* This function can be called both from intel_modeset_setup_hw_state or
11255 * at a very early point in our resume sequence, where the power well
11256 * structures are not yet restored. Since this function is at a very
11257 * paranoid "someone might have enabled VGA while we were not looking"
11258 * level, just check if the power well is enabled instead of trying to
11259 * follow the "don't touch the power well if we don't need it" policy
11260 * the rest of the driver uses. */
f9e711e9 11261 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
6aedd1f5 11262 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
8dc8a27c
PZ
11263 return;
11264
e1553faa 11265 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
0fde901f 11266 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
209d5211 11267 i915_disable_vga(dev);
0fde901f
KM
11268 }
11269}
11270
30e984df 11271static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11272{
11273 struct drm_i915_private *dev_priv = dev->dev_private;
11274 enum pipe pipe;
24929352
DV
11275 struct intel_crtc *crtc;
11276 struct intel_encoder *encoder;
11277 struct intel_connector *connector;
5358901f 11278 int i;
24929352 11279
0e8ffe1b
DV
11280 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11281 base.head) {
88adfff1 11282 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11283
0e8ffe1b
DV
11284 crtc->active = dev_priv->display.get_pipe_config(crtc,
11285 &crtc->config);
24929352
DV
11286
11287 crtc->base.enabled = crtc->active;
4c445e0e 11288 crtc->primary_enabled = crtc->active;
24929352
DV
11289
11290 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11291 crtc->base.base.id,
11292 crtc->active ? "enabled" : "disabled");
11293 }
11294
5358901f 11295 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11296 if (HAS_DDI(dev))
6441ab5f
PZ
11297 intel_ddi_setup_hw_pll_state(dev);
11298
5358901f
DV
11299 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11300 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11301
11302 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11303 pll->active = 0;
11304 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11305 base.head) {
11306 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11307 pll->active++;
11308 }
11309 pll->refcount = pll->active;
11310
35c95375
DV
11311 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11312 pll->name, pll->refcount, pll->on);
5358901f
DV
11313 }
11314
24929352
DV
11315 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11316 base.head) {
11317 pipe = 0;
11318
11319 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11320 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11321 encoder->base.crtc = &crtc->base;
1d37b689 11322 encoder->get_config(encoder, &crtc->config);
24929352
DV
11323 } else {
11324 encoder->base.crtc = NULL;
11325 }
11326
11327 encoder->connectors_active = false;
6f2bcceb 11328 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11329 encoder->base.base.id,
11330 drm_get_encoder_name(&encoder->base),
11331 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11332 pipe_name(pipe));
24929352
DV
11333 }
11334
11335 list_for_each_entry(connector, &dev->mode_config.connector_list,
11336 base.head) {
11337 if (connector->get_hw_state(connector)) {
11338 connector->base.dpms = DRM_MODE_DPMS_ON;
11339 connector->encoder->connectors_active = true;
11340 connector->base.encoder = &connector->encoder->base;
11341 } else {
11342 connector->base.dpms = DRM_MODE_DPMS_OFF;
11343 connector->base.encoder = NULL;
11344 }
11345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11346 connector->base.base.id,
11347 drm_get_connector_name(&connector->base),
11348 connector->base.encoder ? "enabled" : "disabled");
11349 }
30e984df
DV
11350}
11351
11352/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11353 * and i915 state tracking structures. */
11354void intel_modeset_setup_hw_state(struct drm_device *dev,
11355 bool force_restore)
11356{
11357 struct drm_i915_private *dev_priv = dev->dev_private;
11358 enum pipe pipe;
30e984df
DV
11359 struct intel_crtc *crtc;
11360 struct intel_encoder *encoder;
35c95375 11361 int i;
30e984df
DV
11362
11363 intel_modeset_readout_hw_state(dev);
24929352 11364
babea61d
JB
11365 /*
11366 * Now that we have the config, copy it to each CRTC struct
11367 * Note that this could go away if we move to using crtc_config
11368 * checking everywhere.
11369 */
11370 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11371 base.head) {
d330a953 11372 if (crtc->active && i915.fastboot) {
babea61d
JB
11373 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11374
11375 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11376 crtc->base.base.id);
11377 drm_mode_debug_printmodeline(&crtc->base.mode);
11378 }
11379 }
11380
24929352
DV
11381 /* HW state is read out, now we need to sanitize this mess. */
11382 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11383 base.head) {
11384 intel_sanitize_encoder(encoder);
11385 }
11386
11387 for_each_pipe(pipe) {
11388 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11389 intel_sanitize_crtc(crtc);
c0b03411 11390 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11391 }
9a935856 11392
35c95375
DV
11393 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11394 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11395
11396 if (!pll->on || pll->active)
11397 continue;
11398
11399 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11400
11401 pll->disable(dev_priv, pll);
11402 pll->on = false;
11403 }
11404
96f90c54 11405 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11406 ilk_wm_get_hw_state(dev);
11407
45e2b5f6 11408 if (force_restore) {
7d0bc1ea
VS
11409 i915_redisable_vga(dev);
11410
f30da187
DV
11411 /*
11412 * We need to use raw interfaces for restoring state to avoid
11413 * checking (bogus) intermediate states.
11414 */
45e2b5f6 11415 for_each_pipe(pipe) {
b5644d05
JB
11416 struct drm_crtc *crtc =
11417 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11418
11419 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11420 crtc->fb);
45e2b5f6
DV
11421 }
11422 } else {
11423 intel_modeset_update_staged_output_state(dev);
11424 }
8af6cf88
DV
11425
11426 intel_modeset_check_state(dev);
2c7111db
CW
11427}
11428
11429void intel_modeset_gem_init(struct drm_device *dev)
11430{
1833b134 11431 intel_modeset_init_hw(dev);
02e792fb
DV
11432
11433 intel_setup_overlay(dev);
24929352 11434
7ad228b1 11435 mutex_lock(&dev->mode_config.mutex);
45e2b5f6 11436 intel_modeset_setup_hw_state(dev, false);
7ad228b1 11437 mutex_unlock(&dev->mode_config.mutex);
79e53945
JB
11438}
11439
11440void intel_modeset_cleanup(struct drm_device *dev)
11441{
652c393a
JB
11442 struct drm_i915_private *dev_priv = dev->dev_private;
11443 struct drm_crtc *crtc;
d9255d57 11444 struct drm_connector *connector;
652c393a 11445
fd0c0642
DV
11446 /*
11447 * Interrupts and polling as the first thing to avoid creating havoc.
11448 * Too much stuff here (turning of rps, connectors, ...) would
11449 * experience fancy races otherwise.
11450 */
11451 drm_irq_uninstall(dev);
11452 cancel_work_sync(&dev_priv->hotplug_work);
11453 /*
11454 * Due to the hpd irq storm handling the hotplug work can re-arm the
11455 * poll handlers. Hence disable polling after hpd handling is shut down.
11456 */
f87ea761 11457 drm_kms_helper_poll_fini(dev);
fd0c0642 11458
652c393a
JB
11459 mutex_lock(&dev->struct_mutex);
11460
723bfd70
JB
11461 intel_unregister_dsm_handler();
11462
652c393a
JB
11463 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11464 /* Skip inactive CRTCs */
11465 if (!crtc->fb)
11466 continue;
11467
3dec0095 11468 intel_increase_pllclock(crtc);
652c393a
JB
11469 }
11470
973d04f9 11471 intel_disable_fbc(dev);
e70236a8 11472
8090c6b9 11473 intel_disable_gt_powersave(dev);
0cdab21f 11474
930ebb46
DV
11475 ironlake_teardown_rc6(dev);
11476
69341a5e
KH
11477 mutex_unlock(&dev->struct_mutex);
11478
1630fe75
CW
11479 /* flush any delayed tasks or pending work */
11480 flush_scheduled_work();
11481
db31af1d
JN
11482 /* destroy the backlight and sysfs files before encoders/connectors */
11483 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11484 intel_panel_destroy_backlight(connector);
d9255d57 11485 drm_sysfs_connector_remove(connector);
db31af1d 11486 }
d9255d57 11487
79e53945 11488 drm_mode_config_cleanup(dev);
4d7bb011
DV
11489
11490 intel_cleanup_overlay(dev);
79e53945
JB
11491}
11492
f1c79df3
ZW
11493/*
11494 * Return which encoder is currently attached for connector.
11495 */
df0e9248 11496struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11497{
df0e9248
CW
11498 return &intel_attached_encoder(connector)->base;
11499}
f1c79df3 11500
df0e9248
CW
11501void intel_connector_attach_encoder(struct intel_connector *connector,
11502 struct intel_encoder *encoder)
11503{
11504 connector->encoder = encoder;
11505 drm_mode_connector_attach_encoder(&connector->base,
11506 &encoder->base);
79e53945 11507}
28d52043
DA
11508
11509/*
11510 * set vga decode state - true == enable VGA decode
11511 */
11512int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11513{
11514 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11515 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11516 u16 gmch_ctrl;
11517
75fa041d
CW
11518 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11519 DRM_ERROR("failed to read control word\n");
11520 return -EIO;
11521 }
11522
c0cc8a55
CW
11523 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11524 return 0;
11525
28d52043
DA
11526 if (state)
11527 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11528 else
11529 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11530
11531 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11532 DRM_ERROR("failed to write control word\n");
11533 return -EIO;
11534 }
11535
28d52043
DA
11536 return 0;
11537}
c4a1d9e4 11538
c4a1d9e4 11539struct intel_display_error_state {
ff57f1b0
PZ
11540
11541 u32 power_well_driver;
11542
63b66e5b
CW
11543 int num_transcoders;
11544
c4a1d9e4
CW
11545 struct intel_cursor_error_state {
11546 u32 control;
11547 u32 position;
11548 u32 base;
11549 u32 size;
52331309 11550 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11551
11552 struct intel_pipe_error_state {
ddf9c536 11553 bool power_domain_on;
c4a1d9e4 11554 u32 source;
52331309 11555 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11556
11557 struct intel_plane_error_state {
11558 u32 control;
11559 u32 stride;
11560 u32 size;
11561 u32 pos;
11562 u32 addr;
11563 u32 surface;
11564 u32 tile_offset;
52331309 11565 } plane[I915_MAX_PIPES];
63b66e5b
CW
11566
11567 struct intel_transcoder_error_state {
ddf9c536 11568 bool power_domain_on;
63b66e5b
CW
11569 enum transcoder cpu_transcoder;
11570
11571 u32 conf;
11572
11573 u32 htotal;
11574 u32 hblank;
11575 u32 hsync;
11576 u32 vtotal;
11577 u32 vblank;
11578 u32 vsync;
11579 } transcoder[4];
c4a1d9e4
CW
11580};
11581
11582struct intel_display_error_state *
11583intel_display_capture_error_state(struct drm_device *dev)
11584{
0206e353 11585 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11586 struct intel_display_error_state *error;
63b66e5b
CW
11587 int transcoders[] = {
11588 TRANSCODER_A,
11589 TRANSCODER_B,
11590 TRANSCODER_C,
11591 TRANSCODER_EDP,
11592 };
c4a1d9e4
CW
11593 int i;
11594
63b66e5b
CW
11595 if (INTEL_INFO(dev)->num_pipes == 0)
11596 return NULL;
11597
9d1cb914 11598 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11599 if (error == NULL)
11600 return NULL;
11601
190be112 11602 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11603 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11604
52331309 11605 for_each_pipe(i) {
ddf9c536
ID
11606 error->pipe[i].power_domain_on =
11607 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11608 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11609 continue;
11610
a18c4c3d
PZ
11611 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11612 error->cursor[i].control = I915_READ(CURCNTR(i));
11613 error->cursor[i].position = I915_READ(CURPOS(i));
11614 error->cursor[i].base = I915_READ(CURBASE(i));
11615 } else {
11616 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11617 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11618 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11619 }
c4a1d9e4
CW
11620
11621 error->plane[i].control = I915_READ(DSPCNTR(i));
11622 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11623 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11624 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11625 error->plane[i].pos = I915_READ(DSPPOS(i));
11626 }
ca291363
PZ
11627 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11628 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11629 if (INTEL_INFO(dev)->gen >= 4) {
11630 error->plane[i].surface = I915_READ(DSPSURF(i));
11631 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11632 }
11633
c4a1d9e4 11634 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11635 }
11636
11637 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11638 if (HAS_DDI(dev_priv->dev))
11639 error->num_transcoders++; /* Account for eDP. */
11640
11641 for (i = 0; i < error->num_transcoders; i++) {
11642 enum transcoder cpu_transcoder = transcoders[i];
11643
ddf9c536 11644 error->transcoder[i].power_domain_on =
38cc1daf
PZ
11645 intel_display_power_enabled_sw(dev,
11646 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11647 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11648 continue;
11649
63b66e5b
CW
11650 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11651
11652 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11653 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11654 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11655 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11656 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11657 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11658 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11659 }
11660
11661 return error;
11662}
11663
edc3d884
MK
11664#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11665
c4a1d9e4 11666void
edc3d884 11667intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11668 struct drm_device *dev,
11669 struct intel_display_error_state *error)
11670{
11671 int i;
11672
63b66e5b
CW
11673 if (!error)
11674 return;
11675
edc3d884 11676 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11677 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11678 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11679 error->power_well_driver);
52331309 11680 for_each_pipe(i) {
edc3d884 11681 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11682 err_printf(m, " Power: %s\n",
11683 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11684 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11685
11686 err_printf(m, "Plane [%d]:\n", i);
11687 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11688 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11689 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11690 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11691 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11692 }
4b71a570 11693 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11694 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11695 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11696 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11697 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11698 }
11699
edc3d884
MK
11700 err_printf(m, "Cursor [%d]:\n", i);
11701 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11702 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11703 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11704 }
63b66e5b
CW
11705
11706 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11707 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11708 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11709 err_printf(m, " Power: %s\n",
11710 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11711 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11712 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11713 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11714 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11715 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11716 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11717 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11718 }
c4a1d9e4 11719}
This page took 2.087041 seconds and 5 git commands to generate.