i915: Replace "hweight8(dev_priv->info.subslice_7eu[i]) != 1" with "!is_power_of_2...
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
6b383a7f 88static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 89
f1f644dc 90static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
18442d08 92static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 93 struct intel_crtc_state *pipe_config);
f1f644dc 94
eb1bfe80
JB
95static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
5b18e57c
DV
99static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
bfd16b2a
ML
117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 120static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 121
79e53945 122typedef struct {
0206e353 123 int min, max;
79e53945
JB
124} intel_range_t;
125
126typedef struct {
0206e353
AJ
127 int dot_limit;
128 int p2_slow, p2_fast;
79e53945
JB
129} intel_p2_t;
130
d4906093
ML
131typedef struct intel_limit intel_limit_t;
132struct intel_limit {
0206e353
AJ
133 intel_range_t dot, vco, n, m, m1, m2, p, p1;
134 intel_p2_t p2;
d4906093 135};
79e53945 136
bfa7df01
VS
137/* returns HPLL frequency in kHz */
138static int valleyview_get_vco(struct drm_i915_private *dev_priv)
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
151static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg)
153{
154 u32 val;
155 int divider;
156
157 if (dev_priv->hpll_freq == 0)
158 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
159
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
170 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
171}
172
d2acd215
DV
173int
174intel_pch_rawclk(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177
178 WARN_ON(!HAS_PCH_SPLIT(dev));
179
180 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
181}
182
79e50a4f
JN
183/* hrawclock is 1/4 the FSB frequency */
184int intel_hrawclk(struct drm_device *dev)
185{
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 uint32_t clkcfg;
188
189 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
190 if (IS_VALLEYVIEW(dev))
191 return 200;
192
193 clkcfg = I915_READ(CLKCFG);
194 switch (clkcfg & CLKCFG_FSB_MASK) {
195 case CLKCFG_FSB_400:
196 return 100;
197 case CLKCFG_FSB_533:
198 return 133;
199 case CLKCFG_FSB_667:
200 return 166;
201 case CLKCFG_FSB_800:
202 return 200;
203 case CLKCFG_FSB_1067:
204 return 266;
205 case CLKCFG_FSB_1333:
206 return 333;
207 /* these two are just a guess; one of them might be right */
208 case CLKCFG_FSB_1600:
209 case CLKCFG_FSB_1600_ALT:
210 return 400;
211 default:
212 return 133;
213 }
214}
215
bfa7df01
VS
216static void intel_update_czclk(struct drm_i915_private *dev_priv)
217{
218 if (!IS_VALLEYVIEW(dev_priv))
219 return;
220
221 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
222 CCK_CZ_CLOCK_CONTROL);
223
224 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
225}
226
021357ac
CW
227static inline u32 /* units of 100MHz */
228intel_fdi_link_freq(struct drm_device *dev)
229{
8b99e68c
CW
230 if (IS_GEN5(dev)) {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
233 } else
234 return 27;
021357ac
CW
235}
236
5d536e28 237static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 238 .dot = { .min = 25000, .max = 350000 },
9c333719 239 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 240 .n = { .min = 2, .max = 16 },
0206e353
AJ
241 .m = { .min = 96, .max = 140 },
242 .m1 = { .min = 18, .max = 26 },
243 .m2 = { .min = 6, .max = 16 },
244 .p = { .min = 4, .max = 128 },
245 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
248};
249
5d536e28
DV
250static const intel_limit_t intel_limits_i8xx_dvo = {
251 .dot = { .min = 25000, .max = 350000 },
9c333719 252 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 253 .n = { .min = 2, .max = 16 },
5d536e28
DV
254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 4 },
261};
262
e4b36699 263static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 14, .p2_fast = 7 },
e4b36699 274};
273e27ca 275
e4b36699 276static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1400000, .max = 2800000 },
279 .n = { .min = 1, .max = 6 },
280 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
281 .m1 = { .min = 8, .max = 18 },
282 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
287};
288
289static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
296 .p = { .min = 7, .max = 98 },
297 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
300};
301
273e27ca 302
e4b36699 303static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
304 .dot = { .min = 25000, .max = 270000 },
305 .vco = { .min = 1750000, .max = 3500000},
306 .n = { .min = 1, .max = 4 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 10, .max = 30 },
311 .p1 = { .min = 1, .max = 3},
312 .p2 = { .dot_limit = 270000,
313 .p2_slow = 10,
314 .p2_fast = 10
044c7c41 315 },
e4b36699
KP
316};
317
318static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
319 .dot = { .min = 22000, .max = 400000 },
320 .vco = { .min = 1750000, .max = 3500000},
321 .n = { .min = 1, .max = 4 },
322 .m = { .min = 104, .max = 138 },
323 .m1 = { .min = 16, .max = 23 },
324 .m2 = { .min = 5, .max = 11 },
325 .p = { .min = 5, .max = 80 },
326 .p1 = { .min = 1, .max = 8},
327 .p2 = { .dot_limit = 165000,
328 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
329};
330
331static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
332 .dot = { .min = 20000, .max = 115000 },
333 .vco = { .min = 1750000, .max = 3500000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 17, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 28, .max = 112 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 0,
341 .p2_slow = 14, .p2_fast = 14
044c7c41 342 },
e4b36699
KP
343};
344
345static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
346 .dot = { .min = 80000, .max = 224000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 14, .max = 42 },
353 .p1 = { .min = 2, .max = 6 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 7, .p2_fast = 7
044c7c41 356 },
e4b36699
KP
357};
358
f2b115e6 359static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
360 .dot = { .min = 20000, .max = 400000},
361 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 362 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
363 .n = { .min = 3, .max = 6 },
364 .m = { .min = 2, .max = 256 },
273e27ca 365 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
366 .m1 = { .min = 0, .max = 0 },
367 .m2 = { .min = 0, .max = 254 },
368 .p = { .min = 5, .max = 80 },
369 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
370 .p2 = { .dot_limit = 200000,
371 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
372};
373
f2b115e6 374static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
375 .dot = { .min = 20000, .max = 400000 },
376 .vco = { .min = 1700000, .max = 3500000 },
377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 7, .max = 112 },
382 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
383 .p2 = { .dot_limit = 112000,
384 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
385};
386
273e27ca
EA
387/* Ironlake / Sandybridge
388 *
389 * We calculate clock using (register_value + 2) for N/M1/M2, so here
390 * the range value for them is (actual_value - 2).
391 */
b91ad0ec 392static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
393 .dot = { .min = 25000, .max = 350000 },
394 .vco = { .min = 1760000, .max = 3510000 },
395 .n = { .min = 1, .max = 5 },
396 .m = { .min = 79, .max = 127 },
397 .m1 = { .min = 12, .max = 22 },
398 .m2 = { .min = 5, .max = 9 },
399 .p = { .min = 5, .max = 80 },
400 .p1 = { .min = 1, .max = 8 },
401 .p2 = { .dot_limit = 225000,
402 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
403};
404
b91ad0ec 405static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 3 },
409 .m = { .min = 79, .max = 118 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 28, .max = 112 },
413 .p1 = { .min = 2, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
416};
417
418static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 14, .max = 56 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
429};
430
273e27ca 431/* LVDS 100mhz refclk limits. */
b91ad0ec 432static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 2 },
436 .m = { .min = 79, .max = 126 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
0206e353 440 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
443};
444
445static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 42 },
0206e353 453 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
456};
457
dc730512 458static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
459 /*
460 * These are the data rate limits (measured in fast clocks)
461 * since those are the strictest limits we have. The fast
462 * clock and actual rate limits are more relaxed, so checking
463 * them would make no difference.
464 */
465 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 466 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 467 .n = { .min = 1, .max = 7 },
a0c4da24
JB
468 .m1 = { .min = 2, .max = 3 },
469 .m2 = { .min = 11, .max = 156 },
b99ab663 470 .p1 = { .min = 2, .max = 3 },
5fdc9c49 471 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
472};
473
ef9348c8
CML
474static const intel_limit_t intel_limits_chv = {
475 /*
476 * These are the data rate limits (measured in fast clocks)
477 * since those are the strictest limits we have. The fast
478 * clock and actual rate limits are more relaxed, so checking
479 * them would make no difference.
480 */
481 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 482 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 .m2 = { .min = 24 << 22, .max = 175 << 22 },
486 .p1 = { .min = 2, .max = 4 },
487 .p2 = { .p2_slow = 1, .p2_fast = 14 },
488};
489
5ab7b0b7
ID
490static const intel_limit_t intel_limits_bxt = {
491 /* FIXME: find real dot limits */
492 .dot = { .min = 0, .max = INT_MAX },
e6292556 493 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
494 .n = { .min = 1, .max = 1 },
495 .m1 = { .min = 2, .max = 2 },
496 /* FIXME: find real m2 limits */
497 .m2 = { .min = 2 << 22, .max = 255 << 22 },
498 .p1 = { .min = 2, .max = 4 },
499 .p2 = { .p2_slow = 1, .p2_fast = 20 },
500};
501
cdba954e
ACO
502static bool
503needs_modeset(struct drm_crtc_state *state)
504{
fc596660 505 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
506}
507
e0638cdf
PZ
508/**
509 * Returns whether any output on the specified pipe is of the specified type
510 */
4093561b 511bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 512{
409ee761 513 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
514 struct intel_encoder *encoder;
515
409ee761 516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
517 if (encoder->type == type)
518 return true;
519
520 return false;
521}
522
d0737e1d
ACO
523/**
524 * Returns whether any output on the specified pipe will have the specified
525 * type after a staged modeset is complete, i.e., the same as
526 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
527 * encoder->crtc.
528 */
a93e255f
ACO
529static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
530 int type)
d0737e1d 531{
a93e255f 532 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 533 struct drm_connector *connector;
a93e255f 534 struct drm_connector_state *connector_state;
d0737e1d 535 struct intel_encoder *encoder;
a93e255f
ACO
536 int i, num_connectors = 0;
537
da3ced29 538 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
539 if (connector_state->crtc != crtc_state->base.crtc)
540 continue;
541
542 num_connectors++;
d0737e1d 543
a93e255f
ACO
544 encoder = to_intel_encoder(connector_state->best_encoder);
545 if (encoder->type == type)
d0737e1d 546 return true;
a93e255f
ACO
547 }
548
549 WARN_ON(num_connectors == 0);
d0737e1d
ACO
550
551 return false;
552}
553
a93e255f
ACO
554static const intel_limit_t *
555intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 556{
a93e255f 557 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 558 const intel_limit_t *limit;
b91ad0ec 559
a93e255f 560 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 561 if (intel_is_dual_link_lvds(dev)) {
1b894b59 562 if (refclk == 100000)
b91ad0ec
ZW
563 limit = &intel_limits_ironlake_dual_lvds_100m;
564 else
565 limit = &intel_limits_ironlake_dual_lvds;
566 } else {
1b894b59 567 if (refclk == 100000)
b91ad0ec
ZW
568 limit = &intel_limits_ironlake_single_lvds_100m;
569 else
570 limit = &intel_limits_ironlake_single_lvds;
571 }
c6bb3538 572 } else
b91ad0ec 573 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
574
575 return limit;
576}
577
a93e255f
ACO
578static const intel_limit_t *
579intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 580{
a93e255f 581 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
582 const intel_limit_t *limit;
583
a93e255f 584 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 585 if (intel_is_dual_link_lvds(dev))
e4b36699 586 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 587 else
e4b36699 588 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
589 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 591 limit = &intel_limits_g4x_hdmi;
a93e255f 592 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 593 limit = &intel_limits_g4x_sdvo;
044c7c41 594 } else /* The option is for other outputs */
e4b36699 595 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
596
597 return limit;
598}
599
a93e255f
ACO
600static const intel_limit_t *
601intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 602{
a93e255f 603 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
604 const intel_limit_t *limit;
605
5ab7b0b7
ID
606 if (IS_BROXTON(dev))
607 limit = &intel_limits_bxt;
608 else if (HAS_PCH_SPLIT(dev))
a93e255f 609 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 610 else if (IS_G4X(dev)) {
a93e255f 611 limit = intel_g4x_limit(crtc_state);
f2b115e6 612 } else if (IS_PINEVIEW(dev)) {
a93e255f 613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 614 limit = &intel_limits_pineview_lvds;
2177832f 615 else
f2b115e6 616 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
617 } else if (IS_CHERRYVIEW(dev)) {
618 limit = &intel_limits_chv;
a0c4da24 619 } else if (IS_VALLEYVIEW(dev)) {
dc730512 620 limit = &intel_limits_vlv;
a6c45cf0 621 } else if (!IS_GEN2(dev)) {
a93e255f 622 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
623 limit = &intel_limits_i9xx_lvds;
624 else
625 limit = &intel_limits_i9xx_sdvo;
79e53945 626 } else {
a93e255f 627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 628 limit = &intel_limits_i8xx_lvds;
a93e255f 629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 630 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
631 else
632 limit = &intel_limits_i8xx_dac;
79e53945
JB
633 }
634 return limit;
635}
636
dccbea3b
ID
637/*
638 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
639 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
640 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
641 * The helpers' return value is the rate of the clock that is fed to the
642 * display engine's pipe which can be the above fast dot clock rate or a
643 * divided-down version of it.
644 */
f2b115e6 645/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 646static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 647{
2177832f
SL
648 clock->m = clock->m2 + 2;
649 clock->p = clock->p1 * clock->p2;
ed5ca77e 650 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 651 return 0;
fb03ac01
VS
652 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
653 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
654
655 return clock->dot;
2177832f
SL
656}
657
7429e9d4
DV
658static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
659{
660 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
661}
662
dccbea3b 663static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 664{
7429e9d4 665 clock->m = i9xx_dpll_compute_m(clock);
79e53945 666 clock->p = clock->p1 * clock->p2;
ed5ca77e 667 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 668 return 0;
fb03ac01
VS
669 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
670 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
671
672 return clock->dot;
79e53945
JB
673}
674
dccbea3b 675static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
676{
677 clock->m = clock->m1 * clock->m2;
678 clock->p = clock->p1 * clock->p2;
679 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 680 return 0;
589eca67
ID
681 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
682 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
683
684 return clock->dot / 5;
589eca67
ID
685}
686
dccbea3b 687int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
688{
689 clock->m = clock->m1 * clock->m2;
690 clock->p = clock->p1 * clock->p2;
691 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 692 return 0;
ef9348c8
CML
693 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
694 clock->n << 22);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
696
697 return clock->dot / 5;
ef9348c8
CML
698}
699
7c04d1d9 700#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
701/**
702 * Returns whether the given set of divisors are valid for a given refclk with
703 * the given connectors.
704 */
705
1b894b59
CW
706static bool intel_PLL_is_valid(struct drm_device *dev,
707 const intel_limit_t *limit,
708 const intel_clock_t *clock)
79e53945 709{
f01b7962
VS
710 if (clock->n < limit->n.min || limit->n.max < clock->n)
711 INTELPllInvalid("n out of range\n");
79e53945 712 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 713 INTELPllInvalid("p1 out of range\n");
79e53945 714 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 715 INTELPllInvalid("m2 out of range\n");
79e53945 716 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 717 INTELPllInvalid("m1 out of range\n");
f01b7962 718
5ab7b0b7 719 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
5ab7b0b7 723 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179
JB
1153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
55607e8a
DV
1159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
b24e7179 1161{
b24e7179
JB
1162 u32 val;
1163 bool cur_state;
1164
649636ef 1165 val = I915_READ(DPLL(pipe));
b24e7179 1166 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1167 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
b24e7179 1171
23538ef1
JN
1172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
a580516d 1178 mutex_lock(&dev_priv->sb_lock);
23538ef1 1179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1180 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1181
1182 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1183 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
55607e8a 1190struct intel_shared_dpll *
e2b78267
DV
1191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1192{
1193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
6e3c9717 1195 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1196 return NULL;
1197
6e3c9717 1198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1199}
1200
040484af 1201/* For ILK+ */
55607e8a
DV
1202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
040484af 1205{
040484af 1206 bool cur_state;
5358901f 1207 struct intel_dpll_hw_state hw_state;
040484af 1208
92b27b08 1209 if (WARN (!pll,
46edb027 1210 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1211 return;
ee7b9f93 1212
5358901f 1213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1214 I915_STATE_WARN(cur_state != state,
5358901f
DV
1215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
040484af 1217}
040484af
JB
1218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
040484af 1222 bool cur_state;
ad80a810
PZ
1223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
040484af 1225
affa9354
PZ
1226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
649636ef 1228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1230 } else {
649636ef 1231 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
e2c719b7 1234 I915_STATE_WARN(cur_state != state,
040484af
JB
1235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
040484af
JB
1244 u32 val;
1245 bool cur_state;
1246
649636ef 1247 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1248 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1249 I915_STATE_WARN(cur_state != state,
040484af
JB
1250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
040484af
JB
1259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
3d13ef2e 1262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1263 return;
1264
bf507ef7 1265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1266 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1267 return;
1268
649636ef 1269 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1271}
1272
55607e8a
DV
1273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
040484af 1275{
040484af 1276 u32 val;
55607e8a 1277 bool cur_state;
040484af 1278
649636ef 1279 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1281 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
040484af
JB
1284}
1285
b680c37a
DV
1286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
ea0760cf 1288{
bedd4dba 1289 struct drm_device *dev = dev_priv->dev;
f0f59a00 1290 i915_reg_t pp_reg;
ea0760cf
JB
1291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
0de3b485 1293 bool locked = true;
ea0760cf 1294
bedd4dba
JN
1295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
ea0760cf 1301 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
1308 } else if (IS_VALLEYVIEW(dev)) {
1309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
ea0760cf
JB
1312 } else {
1313 pp_reg = PP_CONTROL;
bedd4dba
JN
1314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
ea0760cf
JB
1316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1321 locked = false;
1322
e2c719b7 1323 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1324 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1325 pipe_name(pipe));
ea0760cf
JB
1326}
1327
93ce0ba6
JN
1328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
d9d82081 1334 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1336 else
5efb3e28 1337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1338
e2c719b7 1339 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
b840d907
JB
1346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
b24e7179 1348{
63d7bbe9 1349 bool cur_state;
702e7a56
PZ
1350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
b24e7179 1352
b6b5d049
VS
1353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1356 state = true;
1357
f458ebbc 1358 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1360 cur_state = false;
1361 } else {
649636ef 1362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
e2c719b7 1366 I915_STATE_WARN(cur_state != state,
63d7bbe9 1367 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1368 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1369}
1370
931872fc
CW
1371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
b24e7179 1373{
b24e7179 1374 u32 val;
931872fc 1375 bool cur_state;
b24e7179 1376
649636ef 1377 val = I915_READ(DSPCNTR(plane));
931872fc 1378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1379 I915_STATE_WARN(cur_state != state,
931872fc
CW
1380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1382}
1383
931872fc
CW
1384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
b24e7179
JB
1387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
653e1026 1390 struct drm_device *dev = dev_priv->dev;
649636ef 1391 int i;
b24e7179 1392
653e1026
VS
1393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1395 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
19ec1358 1399 return;
28c05794 1400 }
19ec1358 1401
b24e7179 1402 /* Need to check both planes against the pipe */
055e393f 1403 for_each_pipe(dev_priv, i) {
649636ef
VS
1404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1406 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
b24e7179
JB
1410 }
1411}
1412
19332d7a
JB
1413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
20674eef 1416 struct drm_device *dev = dev_priv->dev;
649636ef 1417 int sprite;
19332d7a 1418
7feb8b88 1419 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1420 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
1426 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1427 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1428 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1429 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1431 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1434 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1435 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1439 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1440 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1442 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1443 }
1444}
1445
08c71e5e
VS
1446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
e2c719b7 1448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1449 drm_crtc_vblank_put(crtc);
1450}
1451
89eff4be 1452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1453{
1454 u32 val;
1455 bool enabled;
1456
e2c719b7 1457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1458
92f2584a
JB
1459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1463}
1464
ab9412ba
DV
1465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
92f2584a 1467{
92f2584a
JB
1468 u32 val;
1469 bool enabled;
1470
649636ef 1471 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1472 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1473 I915_STATE_WARN(enabled,
9db4a9c7
JB
1474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
92f2584a
JB
1476}
1477
4e634389
KP
1478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
44f37d1f
CML
1488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
f0575e92
KP
1491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
1519b995
KP
1498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
dc0fa718 1501 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1506 return false;
44f37d1f
CML
1507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
1519b995 1510 } else {
dc0fa718 1511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
291906f1 1548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
291906f1 1551{
47a05eca 1552 u32 val = I915_READ(reg);
e2c719b7 1553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1555 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1556
e2c719b7 1557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1558 && (val & DP_PIPEB_SELECT),
de9a35ab 1559 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1563 enum pipe pipe, i915_reg_t reg)
291906f1 1564{
47a05eca 1565 u32 val = I915_READ(reg);
e2c719b7 1566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1568 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1569
e2c719b7 1570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1571 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1572 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
291906f1 1578 u32 val;
291906f1 1579
f0575e92
KP
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1583
649636ef 1584 val = I915_READ(PCH_ADPA);
e2c719b7 1585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1586 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1587 pipe_name(pipe));
291906f1 1588
649636ef 1589 val = I915_READ(PCH_LVDS);
e2c719b7 1590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1592 pipe_name(pipe));
291906f1 1593
e2debe91
PZ
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1597}
1598
d288f65f 1599static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1600 const struct intel_crtc_state *pipe_config)
87442f73 1601{
426115cf
DV
1602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1604 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1605 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1606
426115cf 1607 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1608
1609 /* No really, not for ILK+ */
1610 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1611
1612 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1613 if (IS_MOBILE(dev_priv->dev))
426115cf 1614 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1615
426115cf
DV
1616 I915_WRITE(reg, dpll);
1617 POSTING_READ(reg);
1618 udelay(150);
1619
1620 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1621 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1622
d288f65f 1623 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1624 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1625
1626 /* We do this three times for luck */
426115cf 1627 I915_WRITE(reg, dpll);
87442f73
DV
1628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
426115cf 1630 I915_WRITE(reg, dpll);
87442f73
DV
1631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
426115cf 1633 I915_WRITE(reg, dpll);
87442f73
DV
1634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
d288f65f 1638static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1639 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1640{
1641 struct drm_device *dev = crtc->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 int pipe = crtc->pipe;
1644 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1645 u32 tmp;
1646
1647 assert_pipe_disabled(dev_priv, crtc->pipe);
1648
1649 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1650
a580516d 1651 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1652
1653 /* Enable back the 10bit clock to display controller */
1654 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1655 tmp |= DPIO_DCLKP_EN;
1656 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1657
54433e91
VS
1658 mutex_unlock(&dev_priv->sb_lock);
1659
9d556c99
CML
1660 /*
1661 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1662 */
1663 udelay(1);
1664
1665 /* Enable PLL */
d288f65f 1666 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1667
1668 /* Check PLL is locked */
a11b0703 1669 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1670 DRM_ERROR("PLL %d failed to lock\n", pipe);
1671
a11b0703 1672 /* not sure when this should be written */
d288f65f 1673 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1674 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1675}
1676
1c4e0274
VS
1677static int intel_num_dvo_pipes(struct drm_device *dev)
1678{
1679 struct intel_crtc *crtc;
1680 int count = 0;
1681
1682 for_each_intel_crtc(dev, crtc)
3538b9df 1683 count += crtc->base.state->active &&
409ee761 1684 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1685
1686 return count;
1687}
1688
66e3d5c0 1689static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1690{
66e3d5c0
DV
1691 struct drm_device *dev = crtc->base.dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1693 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1694 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1695
66e3d5c0 1696 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1697
63d7bbe9 1698 /* No really, not for ILK+ */
3d13ef2e 1699 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1700
1701 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1702 if (IS_MOBILE(dev) && !IS_I830(dev))
1703 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1704
1c4e0274
VS
1705 /* Enable DVO 2x clock on both PLLs if necessary */
1706 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1707 /*
1708 * It appears to be important that we don't enable this
1709 * for the current pipe before otherwise configuring the
1710 * PLL. No idea how this should be handled if multiple
1711 * DVO outputs are enabled simultaneosly.
1712 */
1713 dpll |= DPLL_DVO_2X_MODE;
1714 I915_WRITE(DPLL(!crtc->pipe),
1715 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1716 }
66e3d5c0 1717
c2b63374
VS
1718 /*
1719 * Apparently we need to have VGA mode enabled prior to changing
1720 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1721 * dividers, even though the register value does change.
1722 */
1723 I915_WRITE(reg, 0);
1724
8e7a65aa
VS
1725 I915_WRITE(reg, dpll);
1726
66e3d5c0
DV
1727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1733 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
63d7bbe9
JB
1742
1743 /* We do this three times for luck */
66e3d5c0 1744 I915_WRITE(reg, dpll);
63d7bbe9
JB
1745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
66e3d5c0 1747 I915_WRITE(reg, dpll);
63d7bbe9
JB
1748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
66e3d5c0 1750 I915_WRITE(reg, dpll);
63d7bbe9
JB
1751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
50b44a44 1756 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
1c4e0274 1764static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1765{
1c4e0274
VS
1766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
409ee761 1772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1773 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
b6b5d049
VS
1780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
b8afb911 1788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1789 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1790}
1791
f6071166
JB
1792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
b8afb911 1794 u32 val;
f6071166
JB
1795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
e5cbfbfb
ID
1799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
b8afb911 1803 val = DPLL_VGA_MODE_DIS;
f6071166 1804 if (pipe == PIPE_B)
60bfe44f 1805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
d752048d 1813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1814 u32 val;
1815
a11b0703
VS
1816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1818
a11b0703 1819 /* Set PLL en = 0 */
60bfe44f
VS
1820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
d752048d 1826
a580516d 1827 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
a580516d 1834 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1835}
1836
e4607fcf 1837void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1838 struct intel_digital_port *dport,
1839 unsigned int expected_mask)
89b667f8
JB
1840{
1841 u32 port_mask;
f0f59a00 1842 i915_reg_t dpll_reg;
89b667f8 1843
e4607fcf
CML
1844 switch (dport->port) {
1845 case PORT_B:
89b667f8 1846 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1847 dpll_reg = DPLL(0);
e4607fcf
CML
1848 break;
1849 case PORT_C:
89b667f8 1850 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1851 dpll_reg = DPLL(0);
9b6de0a1 1852 expected_mask <<= 4;
00fc31b7
CML
1853 break;
1854 case PORT_D:
1855 port_mask = DPLL_PORTD_READY_MASK;
1856 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1857 break;
1858 default:
1859 BUG();
1860 }
89b667f8 1861
9b6de0a1
VS
1862 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1863 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1864 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1865}
1866
b14b1055
DV
1867static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1868{
1869 struct drm_device *dev = crtc->base.dev;
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1872
be19f0ff
CW
1873 if (WARN_ON(pll == NULL))
1874 return;
1875
3e369b76 1876 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1877 if (pll->active == 0) {
1878 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1879 WARN_ON(pll->on);
1880 assert_shared_dpll_disabled(dev_priv, pll);
1881
1882 pll->mode_set(dev_priv, pll);
1883 }
1884}
1885
92f2584a 1886/**
85b3894f 1887 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1888 * @dev_priv: i915 private structure
1889 * @pipe: pipe PLL to enable
1890 *
1891 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1892 * drives the transcoder clock.
1893 */
85b3894f 1894static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1895{
3d13ef2e
DL
1896 struct drm_device *dev = crtc->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1898 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1899
87a875bb 1900 if (WARN_ON(pll == NULL))
48da64a8
CW
1901 return;
1902
3e369b76 1903 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1904 return;
ee7b9f93 1905
74dd6928 1906 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1907 pll->name, pll->active, pll->on,
e2b78267 1908 crtc->base.base.id);
92f2584a 1909
cdbd2316
DV
1910 if (pll->active++) {
1911 WARN_ON(!pll->on);
e9d6944e 1912 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1913 return;
1914 }
f4a091c7 1915 WARN_ON(pll->on);
ee7b9f93 1916
bd2bb1b9
PZ
1917 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1918
46edb027 1919 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1920 pll->enable(dev_priv, pll);
ee7b9f93 1921 pll->on = true;
92f2584a
JB
1922}
1923
f6daaec2 1924static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1925{
3d13ef2e
DL
1926 struct drm_device *dev = crtc->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1928 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1929
92f2584a 1930 /* PCH only available on ILK+ */
80aa9312
JB
1931 if (INTEL_INFO(dev)->gen < 5)
1932 return;
1933
eddfcbcd
ML
1934 if (pll == NULL)
1935 return;
92f2584a 1936
eddfcbcd 1937 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1938 return;
7a419866 1939
46edb027
DV
1940 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1941 pll->name, pll->active, pll->on,
e2b78267 1942 crtc->base.base.id);
7a419866 1943
48da64a8 1944 if (WARN_ON(pll->active == 0)) {
e9d6944e 1945 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1946 return;
1947 }
1948
e9d6944e 1949 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1950 WARN_ON(!pll->on);
cdbd2316 1951 if (--pll->active)
7a419866 1952 return;
ee7b9f93 1953
46edb027 1954 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1955 pll->disable(dev_priv, pll);
ee7b9f93 1956 pll->on = false;
bd2bb1b9
PZ
1957
1958 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1959}
1960
b8a4f404
PZ
1961static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1962 enum pipe pipe)
040484af 1963{
23670b32 1964 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1965 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1967 i915_reg_t reg;
1968 uint32_t val, pipeconf_val;
040484af
JB
1969
1970 /* PCH only available on ILK+ */
55522f37 1971 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1972
1973 /* Make sure PCH DPLL is enabled */
e72f9fbf 1974 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1975 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1976
1977 /* FDI must be feeding us bits for PCH ports */
1978 assert_fdi_tx_enabled(dev_priv, pipe);
1979 assert_fdi_rx_enabled(dev_priv, pipe);
1980
23670b32
DV
1981 if (HAS_PCH_CPT(dev)) {
1982 /* Workaround: Set the timing override bit before enabling the
1983 * pch transcoder. */
1984 reg = TRANS_CHICKEN2(pipe);
1985 val = I915_READ(reg);
1986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1987 I915_WRITE(reg, val);
59c859d6 1988 }
23670b32 1989
ab9412ba 1990 reg = PCH_TRANSCONF(pipe);
040484af 1991 val = I915_READ(reg);
5f7f726d 1992 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1993
1994 if (HAS_PCH_IBX(dev_priv->dev)) {
1995 /*
c5de7c6f
VS
1996 * Make the BPC in transcoder be consistent with
1997 * that in pipeconf reg. For HDMI we must use 8bpc
1998 * here for both 8bpc and 12bpc.
e9bcff5c 1999 */
dfd07d72 2000 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
2001 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2002 val |= PIPECONF_8BPC;
2003 else
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2005 }
5f7f726d
PZ
2006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2009 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
5f7f726d
PZ
2014 else
2015 val |= TRANS_PROGRESSIVE;
2016
040484af
JB
2017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2020}
2021
8fb033d7 2022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2023 enum transcoder cpu_transcoder)
040484af 2024{
8fb033d7 2025 u32 val, pipeconf_val;
8fb033d7
PZ
2026
2027 /* PCH only available on ILK+ */
55522f37 2028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2029
8fb033d7 2030 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2033
223a6fdf 2034 /* Workaround: set timing override bit. */
36c0d0cf 2035 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2037 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2038
25f3ef11 2039 val = TRANS_ENABLE;
937bb610 2040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2041
9a76b1c6
PZ
2042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
a35f2679 2044 val |= TRANS_INTERLACED;
8fb033d7
PZ
2045 else
2046 val |= TRANS_PROGRESSIVE;
2047
ab9412ba
DV
2048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2050 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2051}
2052
b8a4f404
PZ
2053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
040484af 2055{
23670b32 2056 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2057 i915_reg_t reg;
2058 uint32_t val;
040484af
JB
2059
2060 /* FDI relies on the transcoder */
2061 assert_fdi_tx_disabled(dev_priv, pipe);
2062 assert_fdi_rx_disabled(dev_priv, pipe);
2063
291906f1
JB
2064 /* Ports must be off as well */
2065 assert_pch_ports_disabled(dev_priv, pipe);
2066
ab9412ba 2067 reg = PCH_TRANSCONF(pipe);
040484af
JB
2068 val = I915_READ(reg);
2069 val &= ~TRANS_ENABLE;
2070 I915_WRITE(reg, val);
2071 /* wait for PCH transcoder off, transcoder state */
2072 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2073 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2074
c465613b 2075 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2076 /* Workaround: Clear the timing override chicken bit again. */
2077 reg = TRANS_CHICKEN2(pipe);
2078 val = I915_READ(reg);
2079 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2080 I915_WRITE(reg, val);
2081 }
040484af
JB
2082}
2083
ab4d966c 2084static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2085{
8fb033d7
PZ
2086 u32 val;
2087
ab9412ba 2088 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2089 val &= ~TRANS_ENABLE;
ab9412ba 2090 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2091 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2092 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2093 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2094
2095 /* Workaround: clear timing override bit. */
36c0d0cf 2096 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2098 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2099}
2100
b24e7179 2101/**
309cfea8 2102 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2103 * @crtc: crtc responsible for the pipe
b24e7179 2104 *
0372264a 2105 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2106 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2107 */
e1fdc473 2108static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2109{
0372264a
PZ
2110 struct drm_device *dev = crtc->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 enum pipe pipe = crtc->pipe;
1a70a728 2113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2114 enum pipe pch_transcoder;
f0f59a00 2115 i915_reg_t reg;
b24e7179
JB
2116 u32 val;
2117
9e2ee2dd
VS
2118 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2119
58c6eaa2 2120 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2121 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2122 assert_sprites_disabled(dev_priv, pipe);
2123
681e5811 2124 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
b24e7179
JB
2129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
50360403 2134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2135 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
040484af 2139 else {
6e3c9717 2140 if (crtc->config->has_pch_encoder) {
040484af 2141 /* if driving the PCH, we need FDI enabled */
cc391bbb 2142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
040484af
JB
2145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
b24e7179 2148
702e7a56 2149 reg = PIPECONF(cpu_transcoder);
b24e7179 2150 val = I915_READ(reg);
7ad25d48 2151 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2154 return;
7ad25d48 2155 }
00d70b15
CW
2156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2158 POSTING_READ(reg);
b24e7179
JB
2159}
2160
2161/**
309cfea8 2162 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2163 * @crtc: crtc whose pipes is to be disabled
b24e7179 2164 *
575f7ab7
VS
2165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
b24e7179
JB
2168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
575f7ab7 2171static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2172{
575f7ab7 2173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2175 enum pipe pipe = crtc->pipe;
f0f59a00 2176 i915_reg_t reg;
b24e7179
JB
2177 u32 val;
2178
9e2ee2dd
VS
2179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
b24e7179
JB
2181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2186 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2187 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2188
702e7a56 2189 reg = PIPECONF(cpu_transcoder);
b24e7179 2190 val = I915_READ(reg);
00d70b15
CW
2191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
67adc644
VS
2194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
6e3c9717 2198 if (crtc->config->double_wide)
67adc644
VS
2199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2209}
2210
693db184
CW
2211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
50470bb0 2220unsigned int
6761dd31 2221intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2222 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2223{
6761dd31
TU
2224 unsigned int tile_height;
2225 uint32_t pixel_bytes;
a57ce0b2 2226
b5d0e9bf
DL
2227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2238 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2239 switch (pixel_bytes) {
b5d0e9bf 2240 default:
6761dd31 2241 case 1:
b5d0e9bf
DL
2242 tile_height = 64;
2243 break;
6761dd31
TU
2244 case 2:
2245 case 4:
b5d0e9bf
DL
2246 tile_height = 32;
2247 break;
6761dd31 2248 case 8:
b5d0e9bf
DL
2249 tile_height = 16;
2250 break;
6761dd31 2251 case 16:
b5d0e9bf
DL
2252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
091df6cb 2263
6761dd31
TU
2264 return tile_height;
2265}
2266
2267unsigned int
2268intel_fb_align_height(struct drm_device *dev, unsigned int height,
2269 uint32_t pixel_format, uint64_t fb_format_modifier)
2270{
2271 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2272 fb_format_modifier, 0));
a57ce0b2
JB
2273}
2274
75c82a53 2275static void
f64b98cd
TU
2276intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2277 const struct drm_plane_state *plane_state)
2278{
a6d09186 2279 struct intel_rotation_info *info = &view->params.rotation_info;
84fe03f7 2280 unsigned int tile_height, tile_pitch;
50470bb0 2281
f64b98cd
TU
2282 *view = i915_ggtt_view_normal;
2283
50470bb0 2284 if (!plane_state)
75c82a53 2285 return;
50470bb0 2286
121920fa 2287 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2288 return;
50470bb0 2289
9abc4648 2290 *view = i915_ggtt_view_rotated;
50470bb0
TU
2291
2292 info->height = fb->height;
2293 info->pixel_format = fb->pixel_format;
2294 info->pitch = fb->pitches[0];
89e3e142 2295 info->uv_offset = fb->offsets[1];
50470bb0
TU
2296 info->fb_modifier = fb->modifier[0];
2297
84fe03f7 2298 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2299 fb->modifier[0], 0);
84fe03f7
TU
2300 tile_pitch = PAGE_SIZE / tile_height;
2301 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2302 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2303 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2304
89e3e142
TU
2305 if (info->pixel_format == DRM_FORMAT_NV12) {
2306 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2307 fb->modifier[0], 1);
2308 tile_pitch = PAGE_SIZE / tile_height;
2309 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2310 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2311 tile_height);
2312 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2313 PAGE_SIZE;
2314 }
f64b98cd
TU
2315}
2316
4e9a86b6
VS
2317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
985b8bb4
VS
2321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
44c5905e 2327 return 0;
4e9a86b6
VS
2328}
2329
127bd2ac 2330int
850c4cdc
TU
2331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
7580d774 2333 const struct drm_plane_state *plane_state)
6b95a207 2334{
850c4cdc 2335 struct drm_device *dev = fb->dev;
ce453d81 2336 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2338 struct i915_ggtt_view view;
6b95a207
KH
2339 u32 alignment;
2340 int ret;
2341
ebcdd39e
MR
2342 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2343
7b911adc
TU
2344 switch (fb->modifier[0]) {
2345 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2346 alignment = intel_linear_alignment(dev_priv);
6b95a207 2347 break;
7b911adc 2348 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2349 if (INTEL_INFO(dev)->gen >= 9)
2350 alignment = 256 * 1024;
2351 else {
2352 /* pin() will align the object as required by fence */
2353 alignment = 0;
2354 }
6b95a207 2355 break;
7b911adc 2356 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2357 case I915_FORMAT_MOD_Yf_TILED:
2358 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2359 "Y tiling bo slipped through, driver bug!\n"))
2360 return -EINVAL;
2361 alignment = 1 * 1024 * 1024;
2362 break;
6b95a207 2363 default:
7b911adc
TU
2364 MISSING_CASE(fb->modifier[0]);
2365 return -EINVAL;
6b95a207
KH
2366 }
2367
75c82a53 2368 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2369
693db184
CW
2370 /* Note that the w/a also requires 64 PTE of padding following the
2371 * bo. We currently fill all unused PTE with the shadow page and so
2372 * we should always have valid PTE following the scanout preventing
2373 * the VT-d warning.
2374 */
2375 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2376 alignment = 256 * 1024;
2377
d6dd6843
PZ
2378 /*
2379 * Global gtt pte registers are special registers which actually forward
2380 * writes to a chunk of system memory. Which means that there is no risk
2381 * that the register values disappear as soon as we call
2382 * intel_runtime_pm_put(), so it is correct to wrap only the
2383 * pin/unpin/fence and not more.
2384 */
2385 intel_runtime_pm_get(dev_priv);
2386
7580d774
ML
2387 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2388 &view);
48b956c5 2389 if (ret)
b26a6b35 2390 goto err_pm;
6b95a207
KH
2391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
9807216f
VK
2397 if (view.type == I915_GGTT_VIEW_NORMAL) {
2398 ret = i915_gem_object_get_fence(obj);
2399 if (ret == -EDEADLK) {
2400 /*
2401 * -EDEADLK means there are no free fences
2402 * no pending flips.
2403 *
2404 * This is propagated to atomic, but it uses
2405 * -EDEADLK to force a locking recovery, so
2406 * change the returned error to -EBUSY.
2407 */
2408 ret = -EBUSY;
2409 goto err_unpin;
2410 } else if (ret)
2411 goto err_unpin;
1690e1eb 2412
9807216f
VK
2413 i915_gem_object_pin_fence(obj);
2414 }
6b95a207 2415
d6dd6843 2416 intel_runtime_pm_put(dev_priv);
6b95a207 2417 return 0;
48b956c5
CW
2418
2419err_unpin:
f64b98cd 2420 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2421err_pm:
d6dd6843 2422 intel_runtime_pm_put(dev_priv);
48b956c5 2423 return ret;
6b95a207
KH
2424}
2425
82bc3b2d
TU
2426static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2427 const struct drm_plane_state *plane_state)
1690e1eb 2428{
82bc3b2d 2429 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2430 struct i915_ggtt_view view;
82bc3b2d 2431
ebcdd39e
MR
2432 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2433
75c82a53 2434 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2435
9807216f
VK
2436 if (view.type == I915_GGTT_VIEW_NORMAL)
2437 i915_gem_object_unpin_fence(obj);
2438
f64b98cd 2439 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2440}
2441
c2c75131
DV
2442/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2443 * is assumed to be a power-of-two. */
4e9a86b6
VS
2444unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2445 int *x, int *y,
bc752862
CW
2446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
c2c75131 2449{
bc752862
CW
2450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
c2c75131 2452
bc752862
CW
2453 tile_rows = *y / 8;
2454 *y %= 8;
c2c75131 2455
bc752862
CW
2456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
4e9a86b6 2461 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2462 unsigned int offset;
2463
2464 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2465 *y = (offset & alignment) / pitch;
2466 *x = ((offset & alignment) - *y * pitch) / cpp;
2467 return offset & ~alignment;
bc752862 2468 }
c2c75131
DV
2469}
2470
b35d63fa 2471static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2472{
2473 switch (format) {
2474 case DISPPLANE_8BPP:
2475 return DRM_FORMAT_C8;
2476 case DISPPLANE_BGRX555:
2477 return DRM_FORMAT_XRGB1555;
2478 case DISPPLANE_BGRX565:
2479 return DRM_FORMAT_RGB565;
2480 default:
2481 case DISPPLANE_BGRX888:
2482 return DRM_FORMAT_XRGB8888;
2483 case DISPPLANE_RGBX888:
2484 return DRM_FORMAT_XBGR8888;
2485 case DISPPLANE_BGRX101010:
2486 return DRM_FORMAT_XRGB2101010;
2487 case DISPPLANE_RGBX101010:
2488 return DRM_FORMAT_XBGR2101010;
2489 }
2490}
2491
bc8d7dff
DL
2492static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2493{
2494 switch (format) {
2495 case PLANE_CTL_FORMAT_RGB_565:
2496 return DRM_FORMAT_RGB565;
2497 default:
2498 case PLANE_CTL_FORMAT_XRGB_8888:
2499 if (rgb_order) {
2500 if (alpha)
2501 return DRM_FORMAT_ABGR8888;
2502 else
2503 return DRM_FORMAT_XBGR8888;
2504 } else {
2505 if (alpha)
2506 return DRM_FORMAT_ARGB8888;
2507 else
2508 return DRM_FORMAT_XRGB8888;
2509 }
2510 case PLANE_CTL_FORMAT_XRGB_2101010:
2511 if (rgb_order)
2512 return DRM_FORMAT_XBGR2101010;
2513 else
2514 return DRM_FORMAT_XRGB2101010;
2515 }
2516}
2517
5724dbd1 2518static bool
f6936e29
DV
2519intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2520 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2521{
2522 struct drm_device *dev = crtc->base.dev;
3badb49f 2523 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2526 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
46f297fb 2532
ff2652ea
CW
2533 if (plane_config->size == 0)
2534 return false;
2535
3badb49f
PZ
2536 /* If the FB is too big, just don't use it since fbdev is not very
2537 * important and we should probably use that space with FBC or other
2538 * features. */
2539 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2540 return false;
2541
f37b5c2b
DV
2542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
46f297fb 2546 if (!obj)
484b41dd 2547 return false;
46f297fb 2548
49af449b
DL
2549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2551 obj->stride = fb->pitches[0];
46f297fb 2552
6bf129df
DL
2553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2559
2560 mutex_lock(&dev->struct_mutex);
6bf129df 2561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2562 &mode_cmd, obj)) {
46f297fb
JB
2563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
46f297fb 2566 mutex_unlock(&dev->struct_mutex);
484b41dd 2567
f6936e29 2568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2569 return true;
46f297fb
JB
2570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2574 return false;
2575}
2576
afd65eb4
MR
2577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
5724dbd1 2591static void
f6936e29
DV
2592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2594{
2595 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2596 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2597 struct drm_crtc *c;
2598 struct intel_crtc *i;
2ff8fde1 2599 struct drm_i915_gem_object *obj;
88595ac9 2600 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2601 struct drm_plane_state *plane_state = primary->state;
88595ac9 2602 struct drm_framebuffer *fb;
484b41dd 2603
2d14030b 2604 if (!plane_config->fb)
484b41dd
JB
2605 return;
2606
f6936e29 2607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2608 fb = &plane_config->fb->base;
2609 goto valid_fb;
f55548b5 2610 }
484b41dd 2611
2d14030b 2612 kfree(plane_config->fb);
484b41dd
JB
2613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
70e1e0ec 2618 for_each_crtc(dev, c) {
484b41dd
JB
2619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
2ff8fde1
MR
2624 if (!i->active)
2625 continue;
2626
88595ac9
DV
2627 fb = c->primary->fb;
2628 if (!fb)
484b41dd
JB
2629 continue;
2630
88595ac9 2631 obj = intel_fb_obj(fb);
2ff8fde1 2632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
484b41dd
JB
2635 }
2636 }
88595ac9
DV
2637
2638 return;
2639
2640valid_fb:
f44e2659
VS
2641 plane_state->src_x = 0;
2642 plane_state->src_y = 0;
be5651f2
ML
2643 plane_state->src_w = fb->width << 16;
2644 plane_state->src_h = fb->height << 16;
2645
f44e2659
VS
2646 plane_state->crtc_x = 0;
2647 plane_state->crtc_y = 0;
be5651f2
ML
2648 plane_state->crtc_w = fb->width;
2649 plane_state->crtc_h = fb->height;
2650
88595ac9
DV
2651 obj = intel_fb_obj(fb);
2652 if (obj->tiling_mode != I915_TILING_NONE)
2653 dev_priv->preserve_bios_swizzle = true;
2654
be5651f2
ML
2655 drm_framebuffer_reference(fb);
2656 primary->fb = primary->state->fb = fb;
36750f28 2657 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2658 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2659 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2660}
2661
29b9bde6
DV
2662static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2663 struct drm_framebuffer *fb,
2664 int x, int y)
81255565
JB
2665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2669 struct drm_plane *primary = crtc->primary;
2670 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2671 struct drm_i915_gem_object *obj;
81255565 2672 int plane = intel_crtc->plane;
e506a0c6 2673 unsigned long linear_offset;
81255565 2674 u32 dspcntr;
f0f59a00 2675 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2676 int pixel_size;
f45651ba 2677
b70709a6 2678 if (!visible || !fb) {
fdd508a6
VS
2679 I915_WRITE(reg, 0);
2680 if (INTEL_INFO(dev)->gen >= 4)
2681 I915_WRITE(DSPSURF(plane), 0);
2682 else
2683 I915_WRITE(DSPADDR(plane), 0);
2684 POSTING_READ(reg);
2685 return;
2686 }
2687
c9ba6fad
VS
2688 obj = intel_fb_obj(fb);
2689 if (WARN_ON(obj == NULL))
2690 return;
2691
2692 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2693
f45651ba
VS
2694 dspcntr = DISPPLANE_GAMMA_ENABLE;
2695
fdd508a6 2696 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2697
2698 if (INTEL_INFO(dev)->gen < 4) {
2699 if (intel_crtc->pipe == PIPE_B)
2700 dspcntr |= DISPPLANE_SEL_PIPE_B;
2701
2702 /* pipesrc and dspsize control the size that is scaled from,
2703 * which should always be the user's requested size.
2704 */
2705 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2706 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2707 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2708 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2709 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2710 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2713 I915_WRITE(PRIMPOS(plane), 0);
2714 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2715 }
81255565 2716
57779d06
VS
2717 switch (fb->pixel_format) {
2718 case DRM_FORMAT_C8:
81255565
JB
2719 dspcntr |= DISPPLANE_8BPP;
2720 break;
57779d06 2721 case DRM_FORMAT_XRGB1555:
57779d06 2722 dspcntr |= DISPPLANE_BGRX555;
81255565 2723 break;
57779d06
VS
2724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
57779d06
VS
2728 dspcntr |= DISPPLANE_BGRX888;
2729 break;
2730 case DRM_FORMAT_XBGR8888:
57779d06
VS
2731 dspcntr |= DISPPLANE_RGBX888;
2732 break;
2733 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2734 dspcntr |= DISPPLANE_BGRX101010;
2735 break;
2736 case DRM_FORMAT_XBGR2101010:
57779d06 2737 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2738 break;
2739 default:
baba133a 2740 BUG();
81255565 2741 }
57779d06 2742
f45651ba
VS
2743 if (INTEL_INFO(dev)->gen >= 4 &&
2744 obj->tiling_mode != I915_TILING_NONE)
2745 dspcntr |= DISPPLANE_TILED;
81255565 2746
de1aa629
VS
2747 if (IS_G4X(dev))
2748 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2749
b9897127 2750 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2751
c2c75131
DV
2752 if (INTEL_INFO(dev)->gen >= 4) {
2753 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2754 intel_gen4_compute_page_offset(dev_priv,
2755 &x, &y, obj->tiling_mode,
b9897127 2756 pixel_size,
bc752862 2757 fb->pitches[0]);
c2c75131
DV
2758 linear_offset -= intel_crtc->dspaddr_offset;
2759 } else {
e506a0c6 2760 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2761 }
e506a0c6 2762
8e7d688b 2763 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2764 dspcntr |= DISPPLANE_ROTATE_180;
2765
6e3c9717
ACO
2766 x += (intel_crtc->config->pipe_src_w - 1);
2767 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2768
2769 /* Finding the last pixel of the last line of the display
2770 data and adding to linear_offset*/
2771 linear_offset +=
6e3c9717
ACO
2772 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2773 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2774 }
2775
2db3366b
PZ
2776 intel_crtc->adjusted_x = x;
2777 intel_crtc->adjusted_y = y;
2778
48404c1e
SJ
2779 I915_WRITE(reg, dspcntr);
2780
01f2c773 2781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2782 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2786 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2787 } else
f343c5f6 2788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2789 POSTING_READ(reg);
17638cd6
JB
2790}
2791
29b9bde6
DV
2792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
17638cd6
JB
2795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2799 struct drm_plane *primary = crtc->primary;
2800 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2801 struct drm_i915_gem_object *obj;
17638cd6 2802 int plane = intel_crtc->plane;
e506a0c6 2803 unsigned long linear_offset;
17638cd6 2804 u32 dspcntr;
f0f59a00 2805 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2806 int pixel_size;
f45651ba 2807
b70709a6 2808 if (!visible || !fb) {
fdd508a6
VS
2809 I915_WRITE(reg, 0);
2810 I915_WRITE(DSPSURF(plane), 0);
2811 POSTING_READ(reg);
2812 return;
2813 }
2814
c9ba6fad
VS
2815 obj = intel_fb_obj(fb);
2816 if (WARN_ON(obj == NULL))
2817 return;
2818
2819 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2820
f45651ba
VS
2821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
fdd508a6 2823 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2824
2825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2826 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2827
57779d06
VS
2828 switch (fb->pixel_format) {
2829 case DRM_FORMAT_C8:
17638cd6
JB
2830 dspcntr |= DISPPLANE_8BPP;
2831 break;
57779d06
VS
2832 case DRM_FORMAT_RGB565:
2833 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2834 break;
57779d06 2835 case DRM_FORMAT_XRGB8888:
57779d06
VS
2836 dspcntr |= DISPPLANE_BGRX888;
2837 break;
2838 case DRM_FORMAT_XBGR8888:
57779d06
VS
2839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2842 dspcntr |= DISPPLANE_BGRX101010;
2843 break;
2844 case DRM_FORMAT_XBGR2101010:
57779d06 2845 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2846 break;
2847 default:
baba133a 2848 BUG();
17638cd6
JB
2849 }
2850
2851 if (obj->tiling_mode != I915_TILING_NONE)
2852 dspcntr |= DISPPLANE_TILED;
17638cd6 2853
f45651ba 2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2855 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2856
b9897127 2857 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2858 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2859 intel_gen4_compute_page_offset(dev_priv,
2860 &x, &y, obj->tiling_mode,
b9897127 2861 pixel_size,
bc752862 2862 fb->pitches[0]);
c2c75131 2863 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2864 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2865 dspcntr |= DISPPLANE_ROTATE_180;
2866
2867 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2868 x += (intel_crtc->config->pipe_src_w - 1);
2869 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2870
2871 /* Finding the last pixel of the last line of the display
2872 data and adding to linear_offset*/
2873 linear_offset +=
6e3c9717
ACO
2874 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2875 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2876 }
2877 }
2878
2db3366b
PZ
2879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
48404c1e 2882 I915_WRITE(reg, dspcntr);
17638cd6 2883
01f2c773 2884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2885 I915_WRITE(DSPSURF(plane),
2886 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2887 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2888 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2889 } else {
2890 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2891 I915_WRITE(DSPLINOFF(plane), linear_offset);
2892 }
17638cd6 2893 POSTING_READ(reg);
17638cd6
JB
2894}
2895
b321803d
DL
2896u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2897 uint32_t pixel_format)
2898{
2899 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2900
2901 /*
2902 * The stride is either expressed as a multiple of 64 bytes
2903 * chunks for linear buffers or in number of tiles for tiled
2904 * buffers.
2905 */
2906 switch (fb_modifier) {
2907 case DRM_FORMAT_MOD_NONE:
2908 return 64;
2909 case I915_FORMAT_MOD_X_TILED:
2910 if (INTEL_INFO(dev)->gen == 2)
2911 return 128;
2912 return 512;
2913 case I915_FORMAT_MOD_Y_TILED:
2914 /* No need to check for old gens and Y tiling since this is
2915 * about the display engine and those will be blocked before
2916 * we get here.
2917 */
2918 return 128;
2919 case I915_FORMAT_MOD_Yf_TILED:
2920 if (bits_per_pixel == 8)
2921 return 64;
2922 else
2923 return 128;
2924 default:
2925 MISSING_CASE(fb_modifier);
2926 return 64;
2927 }
2928}
2929
44eb0cb9
MK
2930u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2931 struct drm_i915_gem_object *obj,
2932 unsigned int plane)
121920fa 2933{
ce7f1728 2934 struct i915_ggtt_view view;
dedf278c 2935 struct i915_vma *vma;
44eb0cb9 2936 u64 offset;
121920fa 2937
ce7f1728
DV
2938 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2939 intel_plane->base.state);
121920fa 2940
ce7f1728 2941 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2942 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2943 view.type))
dedf278c
TU
2944 return -1;
2945
44eb0cb9 2946 offset = vma->node.start;
dedf278c
TU
2947
2948 if (plane == 1) {
a6d09186 2949 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
dedf278c
TU
2950 PAGE_SIZE;
2951 }
2952
44eb0cb9
MK
2953 WARN_ON(upper_32_bits(offset));
2954
2955 return lower_32_bits(offset);
121920fa
TU
2956}
2957
e435d6e5
ML
2958static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2959{
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962
2963 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2964 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2966}
2967
a1b2278e
CK
2968/*
2969 * This function detaches (aka. unbinds) unused scalers in hardware
2970 */
0583236e 2971static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2972{
a1b2278e
CK
2973 struct intel_crtc_scaler_state *scaler_state;
2974 int i;
2975
a1b2278e
CK
2976 scaler_state = &intel_crtc->config->scaler_state;
2977
2978 /* loop through and disable scalers that aren't in use */
2979 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2980 if (!scaler_state->scalers[i].in_use)
2981 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2982 }
2983}
2984
6156a456 2985u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2986{
6156a456 2987 switch (pixel_format) {
d161cf7a 2988 case DRM_FORMAT_C8:
c34ce3d1 2989 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2990 case DRM_FORMAT_RGB565:
c34ce3d1 2991 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2992 case DRM_FORMAT_XBGR8888:
c34ce3d1 2993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2994 case DRM_FORMAT_XRGB8888:
c34ce3d1 2995 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2996 /*
2997 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2998 * to be already pre-multiplied. We need to add a knob (or a different
2999 * DRM_FORMAT) for user-space to configure that.
3000 */
f75fb42a 3001 case DRM_FORMAT_ABGR8888:
c34ce3d1 3002 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3003 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3004 case DRM_FORMAT_ARGB8888:
c34ce3d1 3005 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3006 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3007 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3008 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3009 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3010 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3011 case DRM_FORMAT_YUYV:
c34ce3d1 3012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3013 case DRM_FORMAT_YVYU:
c34ce3d1 3014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3015 case DRM_FORMAT_UYVY:
c34ce3d1 3016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3017 case DRM_FORMAT_VYUY:
c34ce3d1 3018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3019 default:
4249eeef 3020 MISSING_CASE(pixel_format);
70d21f0e 3021 }
8cfcba41 3022
c34ce3d1 3023 return 0;
6156a456 3024}
70d21f0e 3025
6156a456
CK
3026u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3027{
6156a456 3028 switch (fb_modifier) {
30af77c4 3029 case DRM_FORMAT_MOD_NONE:
70d21f0e 3030 break;
30af77c4 3031 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3032 return PLANE_CTL_TILED_X;
b321803d 3033 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3034 return PLANE_CTL_TILED_Y;
b321803d 3035 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3036 return PLANE_CTL_TILED_YF;
70d21f0e 3037 default:
6156a456 3038 MISSING_CASE(fb_modifier);
70d21f0e 3039 }
8cfcba41 3040
c34ce3d1 3041 return 0;
6156a456 3042}
70d21f0e 3043
6156a456
CK
3044u32 skl_plane_ctl_rotation(unsigned int rotation)
3045{
3b7a5119 3046 switch (rotation) {
6156a456
CK
3047 case BIT(DRM_ROTATE_0):
3048 break;
1e8df167
SJ
3049 /*
3050 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3051 * while i915 HW rotation is clockwise, thats why this swapping.
3052 */
3b7a5119 3053 case BIT(DRM_ROTATE_90):
1e8df167 3054 return PLANE_CTL_ROTATE_270;
3b7a5119 3055 case BIT(DRM_ROTATE_180):
c34ce3d1 3056 return PLANE_CTL_ROTATE_180;
3b7a5119 3057 case BIT(DRM_ROTATE_270):
1e8df167 3058 return PLANE_CTL_ROTATE_90;
6156a456
CK
3059 default:
3060 MISSING_CASE(rotation);
3061 }
3062
c34ce3d1 3063 return 0;
6156a456
CK
3064}
3065
3066static void skylake_update_primary_plane(struct drm_crtc *crtc,
3067 struct drm_framebuffer *fb,
3068 int x, int y)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3073 struct drm_plane *plane = crtc->primary;
3074 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3075 struct drm_i915_gem_object *obj;
3076 int pipe = intel_crtc->pipe;
3077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
3079 unsigned int rotation;
3080 int x_offset, y_offset;
44eb0cb9 3081 u32 surf_addr;
6156a456
CK
3082 struct intel_crtc_state *crtc_state = intel_crtc->config;
3083 struct intel_plane_state *plane_state;
3084 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3085 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3086 int scaler_id = -1;
3087
6156a456
CK
3088 plane_state = to_intel_plane_state(plane->state);
3089
b70709a6 3090 if (!visible || !fb) {
6156a456
CK
3091 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3092 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3093 POSTING_READ(PLANE_CTL(pipe, 0));
3094 return;
3b7a5119 3095 }
70d21f0e 3096
6156a456
CK
3097 plane_ctl = PLANE_CTL_ENABLE |
3098 PLANE_CTL_PIPE_GAMMA_ENABLE |
3099 PLANE_CTL_PIPE_CSC_ENABLE;
3100
3101 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3102 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3103 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3104
3105 rotation = plane->state->rotation;
3106 plane_ctl |= skl_plane_ctl_rotation(rotation);
3107
b321803d
DL
3108 obj = intel_fb_obj(fb);
3109 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3110 fb->pixel_format);
dedf278c 3111 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3112
a42e5a23
PZ
3113 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3114
3115 scaler_id = plane_state->scaler_id;
3116 src_x = plane_state->src.x1 >> 16;
3117 src_y = plane_state->src.y1 >> 16;
3118 src_w = drm_rect_width(&plane_state->src) >> 16;
3119 src_h = drm_rect_height(&plane_state->src) >> 16;
3120 dst_x = plane_state->dst.x1;
3121 dst_y = plane_state->dst.y1;
3122 dst_w = drm_rect_width(&plane_state->dst);
3123 dst_h = drm_rect_height(&plane_state->dst);
3124
3125 WARN_ON(x != src_x || y != src_y);
6156a456 3126
3b7a5119
SJ
3127 if (intel_rotation_90_or_270(rotation)) {
3128 /* stride = Surface height in tiles */
2614f17d 3129 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3130 fb->modifier[0], 0);
3b7a5119 3131 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3132 x_offset = stride * tile_height - y - src_h;
3b7a5119 3133 y_offset = x;
6156a456 3134 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3135 } else {
3136 stride = fb->pitches[0] / stride_div;
3137 x_offset = x;
3138 y_offset = y;
6156a456 3139 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3140 }
3141 plane_offset = y_offset << 16 | x_offset;
b321803d 3142
2db3366b
PZ
3143 intel_crtc->adjusted_x = x_offset;
3144 intel_crtc->adjusted_y = y_offset;
3145
70d21f0e 3146 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3147 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3148 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3149 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3150
3151 if (scaler_id >= 0) {
3152 uint32_t ps_ctrl = 0;
3153
3154 WARN_ON(!dst_w || !dst_h);
3155 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3156 crtc_state->scaler_state.scalers[scaler_id].mode;
3157 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3158 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3159 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3160 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3161 I915_WRITE(PLANE_POS(pipe, 0), 0);
3162 } else {
3163 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3164 }
3165
121920fa 3166 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3167
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
17638cd6
JB
3171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3178
0e631adc
PZ
3179 if (dev_priv->fbc.deactivate)
3180 dev_priv->fbc.deactivate(dev_priv);
81255565 3181
29b9bde6
DV
3182 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3183
3184 return 0;
81255565
JB
3185}
3186
7514747d 3187static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3188{
96a02917
VS
3189 struct drm_crtc *crtc;
3190
70e1e0ec 3191 for_each_crtc(dev, crtc) {
96a02917
VS
3192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 enum plane plane = intel_crtc->plane;
3194
3195 intel_prepare_page_flip(dev, plane);
3196 intel_finish_page_flip_plane(dev, plane);
3197 }
7514747d
VS
3198}
3199
3200static void intel_update_primary_planes(struct drm_device *dev)
3201{
7514747d 3202 struct drm_crtc *crtc;
96a02917 3203
70e1e0ec 3204 for_each_crtc(dev, crtc) {
11c22da6
ML
3205 struct intel_plane *plane = to_intel_plane(crtc->primary);
3206 struct intel_plane_state *plane_state;
96a02917 3207
11c22da6 3208 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3209 plane_state = to_intel_plane_state(plane->base.state);
3210
f029ee82 3211 if (crtc->state->active && plane_state->base.fb)
11c22da6
ML
3212 plane->commit_plane(&plane->base, plane_state);
3213
3214 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3215 }
3216}
3217
7514747d
VS
3218void intel_prepare_reset(struct drm_device *dev)
3219{
3220 /* no reset support for gen2 */
3221 if (IS_GEN2(dev))
3222 return;
3223
3224 /* reset doesn't touch the display */
3225 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3226 return;
3227
3228 drm_modeset_lock_all(dev);
f98ce92f
VS
3229 /*
3230 * Disabling the crtcs gracefully seems nicer. Also the
3231 * g33 docs say we should at least disable all the planes.
3232 */
6b72d486 3233 intel_display_suspend(dev);
7514747d
VS
3234}
3235
3236void intel_finish_reset(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = to_i915(dev);
3239
3240 /*
3241 * Flips in the rings will be nuked by the reset,
3242 * so complete all pending flips so that user space
3243 * will get its events and not get stuck.
3244 */
3245 intel_complete_page_flips(dev);
3246
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3253 /*
3254 * Flips in the rings have been nuked by the reset,
3255 * so update the base address of all primary
3256 * planes to the the last fb to make sure we're
3257 * showing the correct fb after a reset.
11c22da6
ML
3258 *
3259 * FIXME: Atomic will make this obsolete since we won't schedule
3260 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3261 */
3262 intel_update_primary_planes(dev);
3263 return;
3264 }
3265
3266 /*
3267 * The display has been reset as well,
3268 * so need a full re-initialization.
3269 */
3270 intel_runtime_pm_disable_interrupts(dev_priv);
3271 intel_runtime_pm_enable_interrupts(dev_priv);
3272
3273 intel_modeset_init_hw(dev);
3274
3275 spin_lock_irq(&dev_priv->irq_lock);
3276 if (dev_priv->display.hpd_irq_setup)
3277 dev_priv->display.hpd_irq_setup(dev);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279
043e9bda 3280 intel_display_resume(dev);
7514747d
VS
3281
3282 intel_hpd_init(dev_priv);
3283
3284 drm_modeset_unlock_all(dev);
3285}
3286
7d5e3799
CW
3287static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3292 bool pending;
3293
3294 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3295 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3296 return false;
3297
5e2d7afc 3298 spin_lock_irq(&dev->event_lock);
7d5e3799 3299 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3300 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3301
3302 return pending;
3303}
3304
bfd16b2a
ML
3305static void intel_update_pipe_config(struct intel_crtc *crtc,
3306 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3310 struct intel_crtc_state *pipe_config =
3311 to_intel_crtc_state(crtc->base.state);
e30e8f75 3312
bfd16b2a
ML
3313 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3314 crtc->base.mode = crtc->base.state->mode;
3315
3316 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3317 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3319
44522d85
ML
3320 if (HAS_DDI(dev))
3321 intel_set_pipe_csc(&crtc->base);
3322
e30e8f75
GP
3323 /*
3324 * Update pipe size and adjust fitter if needed: the reason for this is
3325 * that in compute_mode_changes we check the native mode (not the pfit
3326 * mode) to see if we can flip rather than do a full mode set. In the
3327 * fastboot case, we'll flip, but if we don't update the pipesrc and
3328 * pfit state, we'll end up with a big fb scanned out into the wrong
3329 * sized surface.
e30e8f75
GP
3330 */
3331
e30e8f75 3332 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3333 ((pipe_config->pipe_src_w - 1) << 16) |
3334 (pipe_config->pipe_src_h - 1));
3335
3336 /* on skylake this is done by detaching scalers */
3337 if (INTEL_INFO(dev)->gen >= 9) {
3338 skl_detach_scalers(crtc);
3339
3340 if (pipe_config->pch_pfit.enabled)
3341 skylake_pfit_enable(crtc);
3342 } else if (HAS_PCH_SPLIT(dev)) {
3343 if (pipe_config->pch_pfit.enabled)
3344 ironlake_pfit_enable(crtc);
3345 else if (old_crtc_state->pch_pfit.enabled)
3346 ironlake_pfit_disable(crtc, true);
e30e8f75 3347 }
e30e8f75
GP
3348}
3349
5e84e1a4
ZW
3350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
f0f59a00
VS
3356 i915_reg_t reg;
3357 u32 temp;
5e84e1a4
ZW
3358
3359 /* enable normal train */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
61e499bf 3362 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3363 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3364 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3368 }
5e84e1a4
ZW
3369 I915_WRITE(reg, temp);
3370
3371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
3373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE;
3379 }
3380 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3381
3382 /* wait one idle pattern time */
3383 POSTING_READ(reg);
3384 udelay(1000);
357555c0
JB
3385
3386 /* IVB wants error correction enabled */
3387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3389 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3390}
3391
8db9d77b
ZW
3392/* The FDI link training functions for ILK/Ibexpeak. */
3393static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3394{
3395 struct drm_device *dev = crtc->dev;
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 int pipe = intel_crtc->pipe;
f0f59a00
VS
3399 i915_reg_t reg;
3400 u32 temp, tries;
8db9d77b 3401
1c8562f6 3402 /* FDI needs bits from pipe first */
0fc932b8 3403 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3404
e1a44743
AJ
3405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
5eddb70b
CW
3407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
e1a44743
AJ
3409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
e1a44743
AJ
3413 udelay(150);
3414
8db9d77b 3415 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
627eb5a3 3418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3423
5eddb70b
CW
3424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
8db9d77b
ZW
3426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
8db9d77b
ZW
3431 udelay(150);
3432
5b2adf89 3433 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3437
5eddb70b 3438 reg = FDI_RX_IIR(pipe);
e1a44743 3439 for (tries = 0; tries < 5; tries++) {
5eddb70b 3440 temp = I915_READ(reg);
8db9d77b
ZW
3441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3446 break;
3447 }
8db9d77b 3448 }
e1a44743 3449 if (tries == 5)
5eddb70b 3450 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3451
3452 /* Train 2 */
5eddb70b
CW
3453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
8db9d77b
ZW
3455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3457 I915_WRITE(reg, temp);
8db9d77b 3458
5eddb70b
CW
3459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
8db9d77b
ZW
3461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3463 I915_WRITE(reg, temp);
8db9d77b 3464
5eddb70b
CW
3465 POSTING_READ(reg);
3466 udelay(150);
8db9d77b 3467
5eddb70b 3468 reg = FDI_RX_IIR(pipe);
e1a44743 3469 for (tries = 0; tries < 5; tries++) {
5eddb70b 3470 temp = I915_READ(reg);
8db9d77b
ZW
3471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
8db9d77b 3478 }
e1a44743 3479 if (tries == 5)
5eddb70b 3480 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3481
3482 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3483
8db9d77b
ZW
3484}
3485
0206e353 3486static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
f0f59a00
VS
3500 i915_reg_t reg;
3501 u32 temp, i, retry;
8db9d77b 3502
e1a44743
AJ
3503 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3504 for train result */
5eddb70b
CW
3505 reg = FDI_RX_IMR(pipe);
3506 temp = I915_READ(reg);
e1a44743
AJ
3507 temp &= ~FDI_RX_SYMBOL_LOCK;
3508 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
e1a44743
AJ
3512 udelay(150);
3513
8db9d77b 3514 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
627eb5a3 3517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 /* SNB-B */
3523 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3524 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3525
d74cf324
DV
3526 I915_WRITE(FDI_RX_MISC(pipe),
3527 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3528
5eddb70b
CW
3529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
8db9d77b
ZW
3531 if (HAS_PCH_CPT(dev)) {
3532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3534 } else {
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 }
5eddb70b
CW
3538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3539
3540 POSTING_READ(reg);
8db9d77b
ZW
3541 udelay(150);
3542
0206e353 3543 for (i = 0; i < 4; i++) {
5eddb70b
CW
3544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
8db9d77b
ZW
3546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3547 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3548 I915_WRITE(reg, temp);
3549
3550 POSTING_READ(reg);
8db9d77b
ZW
3551 udelay(500);
3552
fa37d39e
SP
3553 for (retry = 0; retry < 5; retry++) {
3554 reg = FDI_RX_IIR(pipe);
3555 temp = I915_READ(reg);
3556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3557 if (temp & FDI_RX_BIT_LOCK) {
3558 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3559 DRM_DEBUG_KMS("FDI train 1 done.\n");
3560 break;
3561 }
3562 udelay(50);
8db9d77b 3563 }
fa37d39e
SP
3564 if (retry < 5)
3565 break;
8db9d77b
ZW
3566 }
3567 if (i == 4)
5eddb70b 3568 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3569
3570 /* Train 2 */
5eddb70b
CW
3571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
8db9d77b
ZW
3573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 if (IS_GEN6(dev)) {
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 /* SNB-B */
3578 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3579 }
5eddb70b 3580 I915_WRITE(reg, temp);
8db9d77b 3581
5eddb70b
CW
3582 reg = FDI_RX_CTL(pipe);
3583 temp = I915_READ(reg);
8db9d77b
ZW
3584 if (HAS_PCH_CPT(dev)) {
3585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3587 } else {
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 }
5eddb70b
CW
3591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
8db9d77b
ZW
3594 udelay(150);
3595
0206e353 3596 for (i = 0; i < 4; i++) {
5eddb70b
CW
3597 reg = FDI_TX_CTL(pipe);
3598 temp = I915_READ(reg);
8db9d77b
ZW
3599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3601 I915_WRITE(reg, temp);
3602
3603 POSTING_READ(reg);
8db9d77b
ZW
3604 udelay(500);
3605
fa37d39e
SP
3606 for (retry = 0; retry < 5; retry++) {
3607 reg = FDI_RX_IIR(pipe);
3608 temp = I915_READ(reg);
3609 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3610 if (temp & FDI_RX_SYMBOL_LOCK) {
3611 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3612 DRM_DEBUG_KMS("FDI train 2 done.\n");
3613 break;
3614 }
3615 udelay(50);
8db9d77b 3616 }
fa37d39e
SP
3617 if (retry < 5)
3618 break;
8db9d77b
ZW
3619 }
3620 if (i == 4)
5eddb70b 3621 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3622
3623 DRM_DEBUG_KMS("FDI train done.\n");
3624}
3625
357555c0
JB
3626/* Manual link training for Ivy Bridge A0 parts */
3627static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3628{
3629 struct drm_device *dev = crtc->dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
f0f59a00
VS
3633 i915_reg_t reg;
3634 u32 temp, i, j;
357555c0
JB
3635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
01a415fd
DV
3647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
139ccd3f
JB
3650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
3653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
3655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
357555c0 3658
139ccd3f
JB
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
357555c0 3665
139ccd3f 3666 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
139ccd3f 3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3676
139ccd3f
JB
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3679
139ccd3f 3680 reg = FDI_RX_CTL(pipe);
357555c0 3681 temp = I915_READ(reg);
139ccd3f
JB
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3685
139ccd3f
JB
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
357555c0 3688
139ccd3f
JB
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3693
139ccd3f
JB
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
357555c0 3707
139ccd3f 3708 /* Train 2 */
357555c0
JB
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
139ccd3f
JB
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
139ccd3f 3722 udelay(2); /* should be 1.5us */
357555c0 3723
139ccd3f
JB
3724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3728
139ccd3f
JB
3729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
357555c0 3737 }
139ccd3f
JB
3738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3740 }
357555c0 3741
139ccd3f 3742train_done:
357555c0
JB
3743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
88cefb6c 3746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3747{
88cefb6c 3748 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3749 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3750 int pipe = intel_crtc->pipe;
f0f59a00
VS
3751 i915_reg_t reg;
3752 u32 temp;
c64e311e 3753
c98e9dcf 3754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
627eb5a3 3757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
c98e9dcf
JB
3763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
c98e9dcf
JB
3770 udelay(200);
3771
20749730
PZ
3772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3777
20749730
PZ
3778 POSTING_READ(reg);
3779 udelay(100);
6be4a607 3780 }
0e23b99d
JB
3781}
3782
88cefb6c
DV
3783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
f0f59a00
VS
3788 i915_reg_t reg;
3789 u32 temp;
88cefb6c
DV
3790
3791 /* Switch from PCDclk to Rawclk */
3792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3795
3796 /* Disable CPU FDI TX PLL */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3800
3801 POSTING_READ(reg);
3802 udelay(100);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3807
3808 /* Wait for the clocks to turn off. */
3809 POSTING_READ(reg);
3810 udelay(100);
3811}
3812
0fc932b8
JB
3813static void ironlake_fdi_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3818 int pipe = intel_crtc->pipe;
f0f59a00
VS
3819 i915_reg_t reg;
3820 u32 temp;
0fc932b8
JB
3821
3822 /* disable CPU FDI tx and PCH FDI rx */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3826 POSTING_READ(reg);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 temp &= ~(0x7 << 16);
dfd07d72 3831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3833
3834 POSTING_READ(reg);
3835 udelay(100);
3836
3837 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3838 if (HAS_PCH_IBX(dev))
6f06ce18 3839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3840
3841 /* still set train pattern 1 */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 I915_WRITE(reg, temp);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 if (HAS_PCH_CPT(dev)) {
3851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
3857 /* BPC in FDI rx is consistent with that in PIPECONF */
3858 temp &= ~(0x07 << 16);
dfd07d72 3859 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3860 I915_WRITE(reg, temp);
3861
3862 POSTING_READ(reg);
3863 udelay(100);
3864}
3865
5dce5b93
CW
3866bool intel_has_pending_fb_unpin(struct drm_device *dev)
3867{
3868 struct intel_crtc *crtc;
3869
3870 /* Note that we don't need to be called with mode_config.lock here
3871 * as our list of CRTC objects is static for the lifetime of the
3872 * device and so cannot disappear as we iterate. Similarly, we can
3873 * happily treat the predicates as racy, atomic checks as userspace
3874 * cannot claim and pin a new fb without at least acquring the
3875 * struct_mutex and so serialising with us.
3876 */
d3fcc808 3877 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3878 if (atomic_read(&crtc->unpin_work_count) == 0)
3879 continue;
3880
3881 if (crtc->unpin_work)
3882 intel_wait_for_vblank(dev, crtc->pipe);
3883
3884 return true;
3885 }
3886
3887 return false;
3888}
3889
d6bbafa1
CW
3890static void page_flip_completed(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3893 struct intel_unpin_work *work = intel_crtc->unpin_work;
3894
3895 /* ensure that the unpin work is consistent wrt ->pending. */
3896 smp_rmb();
3897 intel_crtc->unpin_work = NULL;
3898
3899 if (work->event)
3900 drm_send_vblank_event(intel_crtc->base.dev,
3901 intel_crtc->pipe,
3902 work->event);
3903
3904 drm_crtc_vblank_put(&intel_crtc->base);
3905
3906 wake_up_all(&dev_priv->pending_flip_queue);
3907 queue_work(dev_priv->wq, &work->work);
3908
3909 trace_i915_flip_complete(intel_crtc->plane,
3910 work->pending_flip_obj);
3911}
3912
5008e874 3913static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3914{
0f91128d 3915 struct drm_device *dev = crtc->dev;
5bb61643 3916 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3917 long ret;
e6c3a2a6 3918
2c10d571 3919 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3920
3921 ret = wait_event_interruptible_timeout(
3922 dev_priv->pending_flip_queue,
3923 !intel_crtc_has_pending_flip(crtc),
3924 60*HZ);
3925
3926 if (ret < 0)
3927 return ret;
3928
3929 if (ret == 0) {
9c787942 3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3931
5e2d7afc 3932 spin_lock_irq(&dev->event_lock);
9c787942
CW
3933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
5e2d7afc 3937 spin_unlock_irq(&dev->event_lock);
9c787942 3938 }
5bb61643 3939
5008e874 3940 return 0;
e6c3a2a6
CW
3941}
3942
e615efe4
ED
3943/* Program iCLKIP clock to the desired frequency */
3944static void lpt_program_iclkip(struct drm_crtc *crtc)
3945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3948 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3949 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3950 u32 temp;
3951
a580516d 3952 mutex_lock(&dev_priv->sb_lock);
09153000 3953
e615efe4
ED
3954 /* It is necessary to ungate the pixclk gate prior to programming
3955 * the divisors, and gate it back when it is done.
3956 */
3957 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3958
3959 /* Disable SSCCTL */
3960 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3961 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3962 SBI_SSCCTL_DISABLE,
3963 SBI_ICLK);
e615efe4
ED
3964
3965 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3966 if (clock == 20000) {
e615efe4
ED
3967 auxdiv = 1;
3968 divsel = 0x41;
3969 phaseinc = 0x20;
3970 } else {
3971 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3972 * but the adjusted_mode->crtc_clock in in KHz. To get the
3973 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3974 * convert the virtual clock precision to KHz here for higher
3975 * precision.
3976 */
3977 u32 iclk_virtual_root_freq = 172800 * 1000;
3978 u32 iclk_pi_range = 64;
3979 u32 desired_divisor, msb_divisor_value, pi_value;
3980
12d7ceed 3981 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3982 msb_divisor_value = desired_divisor / iclk_pi_range;
3983 pi_value = desired_divisor % iclk_pi_range;
3984
3985 auxdiv = 0;
3986 divsel = msb_divisor_value - 2;
3987 phaseinc = pi_value;
3988 }
3989
3990 /* This should not happen with any sane values */
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3992 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3993 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3994 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3995
3996 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3997 clock,
e615efe4
ED
3998 auxdiv,
3999 divsel,
4000 phasedir,
4001 phaseinc);
4002
4003 /* Program SSCDIVINTPHASE6 */
988d6ee8 4004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4005 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4007 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4008 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4009 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4010 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4011 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4012
4013 /* Program SSCAUXDIV */
988d6ee8 4014 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4015 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4016 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4017 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4018
4019 /* Enable modulator and associated divider */
988d6ee8 4020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4021 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4023
4024 /* Wait for initialization time */
4025 udelay(24);
4026
4027 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4028
a580516d 4029 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4030}
4031
275f01b2
DV
4032static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4033 enum pipe pch_transcoder)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4037 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4038
4039 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4040 I915_READ(HTOTAL(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4042 I915_READ(HBLANK(cpu_transcoder)));
4043 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4044 I915_READ(HSYNC(cpu_transcoder)));
4045
4046 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4047 I915_READ(VTOTAL(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4049 I915_READ(VBLANK(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4051 I915_READ(VSYNC(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4053 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4054}
4055
003632d9 4056static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
4059 uint32_t temp;
4060
4061 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4062 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4063 return;
4064
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4067
003632d9
ACO
4068 temp &= ~FDI_BC_BIFURCATION_SELECT;
4069 if (enable)
4070 temp |= FDI_BC_BIFURCATION_SELECT;
4071
4072 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4073 I915_WRITE(SOUTH_CHICKEN1, temp);
4074 POSTING_READ(SOUTH_CHICKEN1);
4075}
4076
4077static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4078{
4079 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4080
4081 switch (intel_crtc->pipe) {
4082 case PIPE_A:
4083 break;
4084 case PIPE_B:
6e3c9717 4085 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4086 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4087 else
003632d9 4088 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4089
4090 break;
4091 case PIPE_C:
003632d9 4092 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4093
4094 break;
4095 default:
4096 BUG();
4097 }
4098}
4099
c48b5305
VS
4100/* Return which DP Port should be selected for Transcoder DP control */
4101static enum port
4102intel_trans_dp_port_sel(struct drm_crtc *crtc)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct intel_encoder *encoder;
4106
4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4108 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4109 encoder->type == INTEL_OUTPUT_EDP)
4110 return enc_to_dig_port(&encoder->base)->port;
4111 }
4112
4113 return -1;
4114}
4115
f67a559d
JB
4116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4125{
4126 struct drm_device *dev = crtc->dev;
4127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
f0f59a00 4130 u32 temp;
2c07245f 4131
ab9412ba 4132 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4133
1fbc0d78
DV
4134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
cd986abb
DV
4137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
3860b2ec
VS
4142 /*
4143 * Sometimes spurious CPU pipe underruns happen during FDI
4144 * training, at least with VGA+HDMI cloning. Suppress them.
4145 */
4146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4147
c98e9dcf 4148 /* For PCH output, training FDI link */
674cf967 4149 dev_priv->display.fdi_link_train(crtc);
2c07245f 4150
3ad8a208
DV
4151 /* We need to program the right clock selection before writing the pixel
4152 * mutliplier into the DPLL. */
303b81e0 4153 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4154 u32 sel;
4b645f14 4155
c98e9dcf 4156 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4157 temp |= TRANS_DPLL_ENABLE(pipe);
4158 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4159 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4160 temp |= sel;
4161 else
4162 temp &= ~sel;
c98e9dcf 4163 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4164 }
5eddb70b 4165
3ad8a208
DV
4166 /* XXX: pch pll's can be enabled any time before we enable the PCH
4167 * transcoder, and we actually should do this to not upset any PCH
4168 * transcoder that already use the clock when we share it.
4169 *
4170 * Note that enable_shared_dpll tries to do the right thing, but
4171 * get_shared_dpll unconditionally resets the pll - we need that to have
4172 * the right LVDS enable sequence. */
85b3894f 4173 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4174
d9b6cb56
JB
4175 /* set transcoder timing, panel must allow it */
4176 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4177 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4178
303b81e0 4179 intel_fdi_normal_train(crtc);
5e84e1a4 4180
3860b2ec
VS
4181 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4182
c98e9dcf 4183 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4184 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4185 const struct drm_display_mode *adjusted_mode =
4186 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4187 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4188 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4189 temp = I915_READ(reg);
4190 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4191 TRANS_DP_SYNC_MASK |
4192 TRANS_DP_BPC_MASK);
e3ef4479 4193 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4194 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4195
9c4edaee 4196 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4197 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4198 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4199 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4200
4201 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4202 case PORT_B:
5eddb70b 4203 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4204 break;
c48b5305 4205 case PORT_C:
5eddb70b 4206 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4207 break;
c48b5305 4208 case PORT_D:
5eddb70b 4209 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4210 break;
4211 default:
e95d41e1 4212 BUG();
32f9d658 4213 }
2c07245f 4214
5eddb70b 4215 I915_WRITE(reg, temp);
6be4a607 4216 }
b52eb4dc 4217
b8a4f404 4218 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4219}
4220
1507e5bd
PZ
4221static void lpt_pch_enable(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4226 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4227
ab9412ba 4228 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4229
8c52b5e8 4230 lpt_program_iclkip(crtc);
1507e5bd 4231
0540e488 4232 /* Set transcoder timing. */
275f01b2 4233 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4234
937bb610 4235 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4236}
4237
190f68c5
ACO
4238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
ee7b9f93 4240{
e2b78267 4241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4242 struct intel_shared_dpll *pll;
de419ab6 4243 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4244 enum intel_dpll_id i;
00490c22 4245 int max = dev_priv->num_shared_dpll;
ee7b9f93 4246
de419ab6
ML
4247 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4248
98b6bd99
DV
4249 if (HAS_PCH_IBX(dev_priv->dev)) {
4250 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4251 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4252 pll = &dev_priv->shared_dplls[i];
98b6bd99 4253
46edb027
DV
4254 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4255 crtc->base.base.id, pll->name);
98b6bd99 4256
de419ab6 4257 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4258
98b6bd99
DV
4259 goto found;
4260 }
4261
bcddf610
S
4262 if (IS_BROXTON(dev_priv->dev)) {
4263 /* PLL is attached to port in bxt */
4264 struct intel_encoder *encoder;
4265 struct intel_digital_port *intel_dig_port;
4266
4267 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4268 if (WARN_ON(!encoder))
4269 return NULL;
4270
4271 intel_dig_port = enc_to_dig_port(&encoder->base);
4272 /* 1:1 mapping between ports and PLLs */
4273 i = (enum intel_dpll_id)intel_dig_port->port;
4274 pll = &dev_priv->shared_dplls[i];
4275 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4276 crtc->base.base.id, pll->name);
de419ab6 4277 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4278
4279 goto found;
00490c22
ML
4280 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4281 /* Do not consider SPLL */
4282 max = 2;
bcddf610 4283
00490c22 4284 for (i = 0; i < max; i++) {
e72f9fbf 4285 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4286
4287 /* Only want to check enabled timings first */
de419ab6 4288 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4289 continue;
4290
190f68c5 4291 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4292 &shared_dpll[i].hw_state,
4293 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4294 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4295 crtc->base.base.id, pll->name,
de419ab6 4296 shared_dpll[i].crtc_mask,
8bd31e67 4297 pll->active);
ee7b9f93
JB
4298 goto found;
4299 }
4300 }
4301
4302 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4304 pll = &dev_priv->shared_dplls[i];
de419ab6 4305 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4306 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4307 crtc->base.base.id, pll->name);
ee7b9f93
JB
4308 goto found;
4309 }
4310 }
4311
4312 return NULL;
4313
4314found:
de419ab6
ML
4315 if (shared_dpll[i].crtc_mask == 0)
4316 shared_dpll[i].hw_state =
4317 crtc_state->dpll_hw_state;
f2a69f44 4318
190f68c5 4319 crtc_state->shared_dpll = i;
46edb027
DV
4320 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4321 pipe_name(crtc->pipe));
ee7b9f93 4322
de419ab6 4323 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4324
ee7b9f93
JB
4325 return pll;
4326}
4327
de419ab6 4328static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4329{
de419ab6
ML
4330 struct drm_i915_private *dev_priv = to_i915(state->dev);
4331 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
de419ab6
ML
4335 if (!to_intel_atomic_state(state)->dpll_set)
4336 return;
8bd31e67 4337
de419ab6 4338 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4340 pll = &dev_priv->shared_dplls[i];
de419ab6 4341 pll->config = shared_dpll[i];
8bd31e67
ACO
4342 }
4343}
4344
a1520318 4345static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4346{
4347 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4348 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4349 u32 temp;
4350
4351 temp = I915_READ(dslreg);
4352 udelay(500);
4353 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4354 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4355 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4356 }
4357}
4358
86adf9d7
ML
4359static int
4360skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4361 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4362 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4363{
86adf9d7
ML
4364 struct intel_crtc_scaler_state *scaler_state =
4365 &crtc_state->scaler_state;
4366 struct intel_crtc *intel_crtc =
4367 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4368 int need_scaling;
6156a456
CK
4369
4370 need_scaling = intel_rotation_90_or_270(rotation) ?
4371 (src_h != dst_w || src_w != dst_h):
4372 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4373
4374 /*
4375 * if plane is being disabled or scaler is no more required or force detach
4376 * - free scaler binded to this plane/crtc
4377 * - in order to do this, update crtc->scaler_usage
4378 *
4379 * Here scaler state in crtc_state is set free so that
4380 * scaler can be assigned to other user. Actual register
4381 * update to free the scaler is done in plane/panel-fit programming.
4382 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4383 */
86adf9d7 4384 if (force_detach || !need_scaling) {
a1b2278e 4385 if (*scaler_id >= 0) {
86adf9d7 4386 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4387 scaler_state->scalers[*scaler_id].in_use = 0;
4388
86adf9d7
ML
4389 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4390 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4391 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4392 scaler_state->scaler_users);
4393 *scaler_id = -1;
4394 }
4395 return 0;
4396 }
4397
4398 /* range checks */
4399 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4400 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4401
4402 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4403 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4404 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4405 "size is out of scaler range\n",
86adf9d7 4406 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4407 return -EINVAL;
4408 }
4409
86adf9d7
ML
4410 /* mark this plane as a scaler user in crtc_state */
4411 scaler_state->scaler_users |= (1 << scaler_user);
4412 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4413 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4414 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4415 scaler_state->scaler_users);
4416
4417 return 0;
4418}
4419
4420/**
4421 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4422 *
4423 * @state: crtc's scaler state
86adf9d7
ML
4424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
e435d6e5 4429int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4432 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4433
4434 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4435 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4436
e435d6e5 4437 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4438 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4439 state->pipe_src_w, state->pipe_src_h,
aad941d5 4440 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4441}
4442
4443/**
4444 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4445 *
4446 * @state: crtc's scaler state
86adf9d7
ML
4447 * @plane_state: atomic plane state to update
4448 *
4449 * Return
4450 * 0 - scaler_usage updated successfully
4451 * error - requested scaling cannot be supported or other error condition
4452 */
da20eabd
ML
4453static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4454 struct intel_plane_state *plane_state)
86adf9d7
ML
4455{
4456
4457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4458 struct intel_plane *intel_plane =
4459 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4460 struct drm_framebuffer *fb = plane_state->base.fb;
4461 int ret;
4462
4463 bool force_detach = !fb || !plane_state->visible;
4464
4465 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4466 intel_plane->base.base.id, intel_crtc->pipe,
4467 drm_plane_index(&intel_plane->base));
4468
4469 ret = skl_update_scaler(crtc_state, force_detach,
4470 drm_plane_index(&intel_plane->base),
4471 &plane_state->scaler_id,
4472 plane_state->base.rotation,
4473 drm_rect_width(&plane_state->src) >> 16,
4474 drm_rect_height(&plane_state->src) >> 16,
4475 drm_rect_width(&plane_state->dst),
4476 drm_rect_height(&plane_state->dst));
4477
4478 if (ret || plane_state->scaler_id < 0)
4479 return ret;
4480
a1b2278e 4481 /* check colorkey */
818ed961 4482 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4483 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4484 intel_plane->base.base.id);
a1b2278e
CK
4485 return -EINVAL;
4486 }
4487
4488 /* Check src format */
86adf9d7
ML
4489 switch (fb->pixel_format) {
4490 case DRM_FORMAT_RGB565:
4491 case DRM_FORMAT_XBGR8888:
4492 case DRM_FORMAT_XRGB8888:
4493 case DRM_FORMAT_ABGR8888:
4494 case DRM_FORMAT_ARGB8888:
4495 case DRM_FORMAT_XRGB2101010:
4496 case DRM_FORMAT_XBGR2101010:
4497 case DRM_FORMAT_YUYV:
4498 case DRM_FORMAT_YVYU:
4499 case DRM_FORMAT_UYVY:
4500 case DRM_FORMAT_VYUY:
4501 break;
4502 default:
4503 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4504 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4505 return -EINVAL;
a1b2278e
CK
4506 }
4507
a1b2278e
CK
4508 return 0;
4509}
4510
e435d6e5
ML
4511static void skylake_scaler_disable(struct intel_crtc *crtc)
4512{
4513 int i;
4514
4515 for (i = 0; i < crtc->num_scalers; i++)
4516 skl_detach_scaler(crtc, i);
4517}
4518
4519static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4520{
4521 struct drm_device *dev = crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 int pipe = crtc->pipe;
a1b2278e
CK
4524 struct intel_crtc_scaler_state *scaler_state =
4525 &crtc->config->scaler_state;
4526
4527 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4528
6e3c9717 4529 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4530 int id;
4531
4532 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4533 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4534 return;
4535 }
4536
4537 id = scaler_state->scaler_id;
4538 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4539 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4540 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4541 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4542
4543 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4544 }
4545}
4546
b074cec8
JB
4547static void ironlake_pfit_enable(struct intel_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
4552
6e3c9717 4553 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4554 /* Force use of hard-coded filter coefficients
4555 * as some pre-programmed values are broken,
4556 * e.g. x201.
4557 */
4558 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4560 PF_PIPE_SEL_IVB(pipe));
4561 else
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4563 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4564 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4565 }
4566}
4567
20bc8673 4568void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4569{
cea165c3
VS
4570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4572
6e3c9717 4573 if (!crtc->config->ips_enabled)
d77e4531
PZ
4574 return;
4575
cea165c3
VS
4576 /* We can only enable IPS after we enable a plane and wait for a vblank */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578
d77e4531 4579 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4580 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584 /* Quoting Art Runyan: "its not safe to expect any particular
4585 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4586 * mailbox." Moreover, the mailbox may return a bogus state,
4587 * so we need to just enable it and continue on.
2a114cc1
BW
4588 */
4589 } else {
4590 I915_WRITE(IPS_CTL, IPS_ENABLE);
4591 /* The bit only becomes 1 in the next vblank, so this wait here
4592 * is essentially intel_wait_for_vblank. If we don't have this
4593 * and don't wait for vblanks until the end of crtc_enable, then
4594 * the HW state readout code will complain that the expected
4595 * IPS_CTL value is not the one we read. */
4596 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4597 DRM_ERROR("Timed out waiting for IPS enable\n");
4598 }
d77e4531
PZ
4599}
4600
20bc8673 4601void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605
6e3c9717 4606 if (!crtc->config->ips_enabled)
d77e4531
PZ
4607 return;
4608
4609 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4610 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4611 mutex_lock(&dev_priv->rps.hw_lock);
4612 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4613 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4614 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4615 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4616 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4617 } else {
2a114cc1 4618 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4619 POSTING_READ(IPS_CTL);
4620 }
d77e4531
PZ
4621
4622 /* We need to wait for a vblank before we can disable the plane. */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624}
4625
4626/** Loads the palette/gamma unit for the CRTC with the prepared values */
4627static void intel_crtc_load_lut(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4632 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4633 int i;
4634 bool reenable_ips = false;
4635
4636 /* The clocks have to be on to load the palette. */
53d9f4e9 4637 if (!crtc->state->active)
d77e4531
PZ
4638 return;
4639
50360403 4640 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4641 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4642 assert_dsi_pll_enabled(dev_priv);
4643 else
4644 assert_pll_enabled(dev_priv, pipe);
4645 }
4646
d77e4531
PZ
4647 /* Workaround : Do not read or write the pipe palette/gamma data while
4648 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4649 */
6e3c9717 4650 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4651 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4652 GAMMA_MODE_MODE_SPLIT)) {
4653 hsw_disable_ips(intel_crtc);
4654 reenable_ips = true;
4655 }
4656
4657 for (i = 0; i < 256; i++) {
f0f59a00 4658 i915_reg_t palreg;
f65a9c5b
VS
4659
4660 if (HAS_GMCH_DISPLAY(dev))
4661 palreg = PALETTE(pipe, i);
4662 else
4663 palreg = LGC_PALETTE(pipe, i);
4664
4665 I915_WRITE(palreg,
d77e4531
PZ
4666 (intel_crtc->lut_r[i] << 16) |
4667 (intel_crtc->lut_g[i] << 8) |
4668 intel_crtc->lut_b[i]);
4669 }
4670
4671 if (reenable_ips)
4672 hsw_enable_ips(intel_crtc);
4673}
4674
7cac945f 4675static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4676{
7cac945f 4677 if (intel_crtc->overlay) {
d3eedb1a
VS
4678 struct drm_device *dev = intel_crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
4681 mutex_lock(&dev->struct_mutex);
4682 dev_priv->mm.interruptible = false;
4683 (void) intel_overlay_switch_off(intel_crtc->overlay);
4684 dev_priv->mm.interruptible = true;
4685 mutex_unlock(&dev->struct_mutex);
4686 }
4687
4688 /* Let userspace switch the overlay on again. In most cases userspace
4689 * has to recompute where to put it anyway.
4690 */
4691}
4692
87d4300a
ML
4693/**
4694 * intel_post_enable_primary - Perform operations after enabling primary plane
4695 * @crtc: the CRTC whose primary plane was just enabled
4696 *
4697 * Performs potentially sleeping operations that must be done after the primary
4698 * plane is enabled, such as updating FBC and IPS. Note that this may be
4699 * called due to an explicit primary plane update, or due to an implicit
4700 * re-enable that is caused when a sprite plane is updated to no longer
4701 * completely hide the primary plane.
4702 */
4703static void
4704intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4705{
4706 struct drm_device *dev = crtc->dev;
87d4300a 4707 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4709 int pipe = intel_crtc->pipe;
a5c4d7bc 4710
87d4300a
ML
4711 /*
4712 * BDW signals flip done immediately if the plane
4713 * is disabled, even if the plane enable is already
4714 * armed to occur at the next vblank :(
4715 */
4716 if (IS_BROADWELL(dev))
4717 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4718
87d4300a
ML
4719 /*
4720 * FIXME IPS should be fine as long as one plane is
4721 * enabled, but in practice it seems to have problems
4722 * when going from primary only to sprite only and vice
4723 * versa.
4724 */
a5c4d7bc
VS
4725 hsw_enable_ips(intel_crtc);
4726
f99d7069 4727 /*
87d4300a
ML
4728 * Gen2 reports pipe underruns whenever all planes are disabled.
4729 * So don't enable underrun reporting before at least some planes
4730 * are enabled.
4731 * FIXME: Need to fix the logic to work when we turn off all planes
4732 * but leave the pipe running.
f99d7069 4733 */
87d4300a
ML
4734 if (IS_GEN2(dev))
4735 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4736
aca7b684
VS
4737 /* Underruns don't always raise interrupts, so check manually. */
4738 intel_check_cpu_fifo_underruns(dev_priv);
4739 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4740}
4741
87d4300a
ML
4742/**
4743 * intel_pre_disable_primary - Perform operations before disabling primary plane
4744 * @crtc: the CRTC whose primary plane is to be disabled
4745 *
4746 * Performs potentially sleeping operations that must be done before the
4747 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4748 * be called due to an explicit primary plane update, or due to an implicit
4749 * disable that is caused when a sprite plane completely hides the primary
4750 * plane.
4751 */
4752static void
4753intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4754{
4755 struct drm_device *dev = crtc->dev;
4756 struct drm_i915_private *dev_priv = dev->dev_private;
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4758 int pipe = intel_crtc->pipe;
a5c4d7bc 4759
87d4300a
ML
4760 /*
4761 * Gen2 reports pipe underruns whenever all planes are disabled.
4762 * So diasble underrun reporting before all the planes get disabled.
4763 * FIXME: Need to fix the logic to work when we turn off all planes
4764 * but leave the pipe running.
4765 */
4766 if (IS_GEN2(dev))
4767 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4768
87d4300a
ML
4769 /*
4770 * Vblank time updates from the shadow to live plane control register
4771 * are blocked if the memory self-refresh mode is active at that
4772 * moment. So to make sure the plane gets truly disabled, disable
4773 * first the self-refresh mode. The self-refresh enable bit in turn
4774 * will be checked/applied by the HW only at the next frame start
4775 * event which is after the vblank start event, so we need to have a
4776 * wait-for-vblank between disabling the plane and the pipe.
4777 */
262cd2e1 4778 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4779 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4780 dev_priv->wm.vlv.cxsr = false;
4781 intel_wait_for_vblank(dev, pipe);
4782 }
87d4300a 4783
87d4300a
ML
4784 /*
4785 * FIXME IPS should be fine as long as one plane is
4786 * enabled, but in practice it seems to have problems
4787 * when going from primary only to sprite only and vice
4788 * versa.
4789 */
a5c4d7bc 4790 hsw_disable_ips(intel_crtc);
87d4300a
ML
4791}
4792
ac21b225
ML
4793static void intel_post_plane_update(struct intel_crtc *crtc)
4794{
4795 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4796 struct drm_device *dev = crtc->base.dev;
ac21b225
ML
4797
4798 if (atomic->wait_vblank)
4799 intel_wait_for_vblank(dev, crtc->pipe);
4800
4801 intel_frontbuffer_flip(dev, atomic->fb_bits);
4802
852eb00d
VS
4803 if (atomic->disable_cxsr)
4804 crtc->wm.cxsr_allowed = true;
4805
f015c551
VS
4806 if (crtc->atomic.update_wm_post)
4807 intel_update_watermarks(&crtc->base);
4808
c80ac854 4809 if (atomic->update_fbc)
754d1133 4810 intel_fbc_update(crtc);
ac21b225
ML
4811
4812 if (atomic->post_enable_primary)
4813 intel_post_enable_primary(&crtc->base);
4814
ac21b225
ML
4815 memset(atomic, 0, sizeof(*atomic));
4816}
4817
4818static void intel_pre_plane_update(struct intel_crtc *crtc)
4819{
4820 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4821 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4822 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ac21b225 4823
c80ac854 4824 if (atomic->disable_fbc)
d029bcad 4825 intel_fbc_deactivate(crtc);
ac21b225 4826
066cf55b
RV
4827 if (crtc->atomic.disable_ips)
4828 hsw_disable_ips(crtc);
4829
ac21b225
ML
4830 if (atomic->pre_disable_primary)
4831 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4832
4833 if (atomic->disable_cxsr) {
4834 crtc->wm.cxsr_allowed = false;
4835 intel_set_memory_cxsr(dev_priv, false);
4836 }
ac21b225
ML
4837}
4838
d032ffa0 4839static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4840{
4841 struct drm_device *dev = crtc->dev;
4842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4843 struct drm_plane *p;
87d4300a
ML
4844 int pipe = intel_crtc->pipe;
4845
7cac945f 4846 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4847
d032ffa0
ML
4848 drm_for_each_plane_mask(p, dev, plane_mask)
4849 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4850
f99d7069
DV
4851 /*
4852 * FIXME: Once we grow proper nuclear flip support out of this we need
4853 * to compute the mask of flip planes precisely. For the time being
4854 * consider this a flip to a NULL plane.
4855 */
4856 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4857}
4858
f67a559d
JB
4859static void ironlake_crtc_enable(struct drm_crtc *crtc)
4860{
4861 struct drm_device *dev = crtc->dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4864 struct intel_encoder *encoder;
f67a559d 4865 int pipe = intel_crtc->pipe;
f67a559d 4866
53d9f4e9 4867 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4868 return;
4869
81b088ca
VS
4870 if (intel_crtc->config->has_pch_encoder)
4871 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4872
6e3c9717 4873 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4874 intel_prepare_shared_dpll(intel_crtc);
4875
6e3c9717 4876 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4877 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4878
4879 intel_set_pipe_timings(intel_crtc);
4880
6e3c9717 4881 if (intel_crtc->config->has_pch_encoder) {
29407aab 4882 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4883 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4884 }
4885
4886 ironlake_set_pipeconf(crtc);
4887
f67a559d 4888 intel_crtc->active = true;
8664281b 4889
a72e4c9f 4890 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4891
f6736a1a 4892 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4893 if (encoder->pre_enable)
4894 encoder->pre_enable(encoder);
f67a559d 4895
6e3c9717 4896 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4897 /* Note: FDI PLL enabling _must_ be done before we enable the
4898 * cpu pipes, hence this is separate from all the other fdi/pch
4899 * enabling. */
88cefb6c 4900 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4901 } else {
4902 assert_fdi_tx_disabled(dev_priv, pipe);
4903 assert_fdi_rx_disabled(dev_priv, pipe);
4904 }
f67a559d 4905
b074cec8 4906 ironlake_pfit_enable(intel_crtc);
f67a559d 4907
9c54c0dd
JB
4908 /*
4909 * On ILK+ LUT must be loaded before the pipe is running but with
4910 * clocks enabled
4911 */
4912 intel_crtc_load_lut(crtc);
4913
f37fcc2a 4914 intel_update_watermarks(crtc);
e1fdc473 4915 intel_enable_pipe(intel_crtc);
f67a559d 4916
6e3c9717 4917 if (intel_crtc->config->has_pch_encoder)
f67a559d 4918 ironlake_pch_enable(crtc);
c98e9dcf 4919
f9b61ff6
DV
4920 assert_vblank_disabled(crtc);
4921 drm_crtc_vblank_on(crtc);
4922
fa5c73b1
DV
4923 for_each_encoder_on_crtc(dev, crtc, encoder)
4924 encoder->enable(encoder);
61b77ddd
DV
4925
4926 if (HAS_PCH_CPT(dev))
a1520318 4927 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4928
4929 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4930 if (intel_crtc->config->has_pch_encoder)
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
4933
4934 intel_fbc_enable(intel_crtc);
6be4a607
JB
4935}
4936
42db64ef
PZ
4937/* IPS only exists on ULT machines and is tied to pipe A. */
4938static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4939{
f5adf94e 4940 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4941}
4942
4f771f10
PZ
4943static void haswell_crtc_enable(struct drm_crtc *crtc)
4944{
4945 struct drm_device *dev = crtc->dev;
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4948 struct intel_encoder *encoder;
99d736a2
ML
4949 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4950 struct intel_crtc_state *pipe_config =
4951 to_intel_crtc_state(crtc->state);
4f771f10 4952
53d9f4e9 4953 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4954 return;
4955
81b088ca
VS
4956 if (intel_crtc->config->has_pch_encoder)
4957 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4958 false);
4959
df8ad70c
DV
4960 if (intel_crtc_to_shared_dpll(intel_crtc))
4961 intel_enable_shared_dpll(intel_crtc);
4962
6e3c9717 4963 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4964 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4965
4966 intel_set_pipe_timings(intel_crtc);
4967
6e3c9717
ACO
4968 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4969 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4970 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4971 }
4972
6e3c9717 4973 if (intel_crtc->config->has_pch_encoder) {
229fca97 4974 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4975 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4976 }
4977
4978 haswell_set_pipeconf(crtc);
4979
4980 intel_set_pipe_csc(crtc);
4981
4f771f10 4982 intel_crtc->active = true;
8664281b 4983
6b698516
DV
4984 if (intel_crtc->config->has_pch_encoder)
4985 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4986 else
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4988
7d4aefd0 4989 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4990 if (encoder->pre_enable)
4991 encoder->pre_enable(encoder);
7d4aefd0 4992 }
4f771f10 4993
d2d65408 4994 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4995 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4996
a65347ba 4997 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4998 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4999
1c132b44 5000 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5001 skylake_pfit_enable(intel_crtc);
ff6d9f55 5002 else
1c132b44 5003 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5004
5005 /*
5006 * On ILK+ LUT must be loaded before the pipe is running but with
5007 * clocks enabled
5008 */
5009 intel_crtc_load_lut(crtc);
5010
1f544388 5011 intel_ddi_set_pipe_settings(crtc);
a65347ba 5012 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5013 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5014
f37fcc2a 5015 intel_update_watermarks(crtc);
e1fdc473 5016 intel_enable_pipe(intel_crtc);
42db64ef 5017
6e3c9717 5018 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5019 lpt_pch_enable(crtc);
4f771f10 5020
a65347ba 5021 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5022 intel_ddi_set_vc_payload_alloc(crtc, true);
5023
f9b61ff6
DV
5024 assert_vblank_disabled(crtc);
5025 drm_crtc_vblank_on(crtc);
5026
8807e55b 5027 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5028 encoder->enable(encoder);
8807e55b
JN
5029 intel_opregion_notify_encoder(encoder, true);
5030 }
4f771f10 5031
6b698516
DV
5032 if (intel_crtc->config->has_pch_encoder) {
5033 intel_wait_for_vblank(dev, pipe);
5034 intel_wait_for_vblank(dev, pipe);
5035 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5036 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5037 true);
6b698516 5038 }
d2d65408 5039
e4916946
PZ
5040 /* If we change the relative order between pipe/planes enabling, we need
5041 * to change the workaround. */
99d736a2
ML
5042 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5043 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5044 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5045 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5046 }
d029bcad
PZ
5047
5048 intel_fbc_enable(intel_crtc);
4f771f10
PZ
5049}
5050
bfd16b2a 5051static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5052{
5053 struct drm_device *dev = crtc->base.dev;
5054 struct drm_i915_private *dev_priv = dev->dev_private;
5055 int pipe = crtc->pipe;
5056
5057 /* To avoid upsetting the power well on haswell only disable the pfit if
5058 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5059 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5060 I915_WRITE(PF_CTL(pipe), 0);
5061 I915_WRITE(PF_WIN_POS(pipe), 0);
5062 I915_WRITE(PF_WIN_SZ(pipe), 0);
5063 }
5064}
5065
6be4a607
JB
5066static void ironlake_crtc_disable(struct drm_crtc *crtc)
5067{
5068 struct drm_device *dev = crtc->dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5071 struct intel_encoder *encoder;
6be4a607 5072 int pipe = intel_crtc->pipe;
b52eb4dc 5073
37ca8d4c
VS
5074 if (intel_crtc->config->has_pch_encoder)
5075 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5076
ea9d758d
DV
5077 for_each_encoder_on_crtc(dev, crtc, encoder)
5078 encoder->disable(encoder);
5079
f9b61ff6
DV
5080 drm_crtc_vblank_off(crtc);
5081 assert_vblank_disabled(crtc);
5082
3860b2ec
VS
5083 /*
5084 * Sometimes spurious CPU pipe underruns happen when the
5085 * pipe is already disabled, but FDI RX/TX is still enabled.
5086 * Happens at least with VGA+HDMI cloning. Suppress them.
5087 */
5088 if (intel_crtc->config->has_pch_encoder)
5089 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5090
575f7ab7 5091 intel_disable_pipe(intel_crtc);
32f9d658 5092
bfd16b2a 5093 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5094
3860b2ec 5095 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5096 ironlake_fdi_disable(crtc);
3860b2ec
VS
5097 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5098 }
5a74f70a 5099
bf49ec8c
DV
5100 for_each_encoder_on_crtc(dev, crtc, encoder)
5101 if (encoder->post_disable)
5102 encoder->post_disable(encoder);
2c07245f 5103
6e3c9717 5104 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5105 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5106
d925c59a 5107 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5108 i915_reg_t reg;
5109 u32 temp;
5110
d925c59a
DV
5111 /* disable TRANS_DP_CTL */
5112 reg = TRANS_DP_CTL(pipe);
5113 temp = I915_READ(reg);
5114 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5115 TRANS_DP_PORT_SEL_MASK);
5116 temp |= TRANS_DP_PORT_SEL_NONE;
5117 I915_WRITE(reg, temp);
5118
5119 /* disable DPLL_SEL */
5120 temp = I915_READ(PCH_DPLL_SEL);
11887397 5121 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5122 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5123 }
e3421a18 5124
d925c59a
DV
5125 ironlake_fdi_pll_disable(intel_crtc);
5126 }
81b088ca
VS
5127
5128 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
5129
5130 intel_fbc_disable_crtc(intel_crtc);
6be4a607 5131}
1b3c7a47 5132
4f771f10 5133static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5134{
4f771f10
PZ
5135 struct drm_device *dev = crtc->dev;
5136 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5138 struct intel_encoder *encoder;
6e3c9717 5139 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5140
d2d65408
VS
5141 if (intel_crtc->config->has_pch_encoder)
5142 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5143 false);
5144
8807e55b
JN
5145 for_each_encoder_on_crtc(dev, crtc, encoder) {
5146 intel_opregion_notify_encoder(encoder, false);
4f771f10 5147 encoder->disable(encoder);
8807e55b 5148 }
4f771f10 5149
f9b61ff6
DV
5150 drm_crtc_vblank_off(crtc);
5151 assert_vblank_disabled(crtc);
5152
575f7ab7 5153 intel_disable_pipe(intel_crtc);
4f771f10 5154
6e3c9717 5155 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5156 intel_ddi_set_vc_payload_alloc(crtc, false);
5157
a65347ba 5158 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5159 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5160
1c132b44 5161 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5162 skylake_scaler_disable(intel_crtc);
ff6d9f55 5163 else
bfd16b2a 5164 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5165
a65347ba 5166 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5167 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5168
6e3c9717 5169 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5170 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5171 intel_ddi_fdi_disable(crtc);
83616634 5172 }
4f771f10 5173
97b040aa
ID
5174 for_each_encoder_on_crtc(dev, crtc, encoder)
5175 if (encoder->post_disable)
5176 encoder->post_disable(encoder);
81b088ca
VS
5177
5178 if (intel_crtc->config->has_pch_encoder)
5179 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5180 true);
d029bcad
PZ
5181
5182 intel_fbc_disable_crtc(intel_crtc);
4f771f10
PZ
5183}
5184
2dd24552
JB
5185static void i9xx_pfit_enable(struct intel_crtc *crtc)
5186{
5187 struct drm_device *dev = crtc->base.dev;
5188 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5189 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5190
681a8504 5191 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5192 return;
5193
2dd24552 5194 /*
c0b03411
DV
5195 * The panel fitter should only be adjusted whilst the pipe is disabled,
5196 * according to register description and PRM.
2dd24552 5197 */
c0b03411
DV
5198 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5199 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5200
b074cec8
JB
5201 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5202 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5203
5204 /* Border color in case we don't scale up to the full screen. Black by
5205 * default, change to something else for debugging. */
5206 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5207}
5208
d05410f9
DA
5209static enum intel_display_power_domain port_to_power_domain(enum port port)
5210{
5211 switch (port) {
5212 case PORT_A:
6331a704 5213 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5214 case PORT_B:
6331a704 5215 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5216 case PORT_C:
6331a704 5217 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5218 case PORT_D:
6331a704 5219 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5220 case PORT_E:
6331a704 5221 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5222 default:
b9fec167 5223 MISSING_CASE(port);
d05410f9
DA
5224 return POWER_DOMAIN_PORT_OTHER;
5225 }
5226}
5227
25f78f58
VS
5228static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5229{
5230 switch (port) {
5231 case PORT_A:
5232 return POWER_DOMAIN_AUX_A;
5233 case PORT_B:
5234 return POWER_DOMAIN_AUX_B;
5235 case PORT_C:
5236 return POWER_DOMAIN_AUX_C;
5237 case PORT_D:
5238 return POWER_DOMAIN_AUX_D;
5239 case PORT_E:
5240 /* FIXME: Check VBT for actual wiring of PORT E */
5241 return POWER_DOMAIN_AUX_D;
5242 default:
b9fec167 5243 MISSING_CASE(port);
25f78f58
VS
5244 return POWER_DOMAIN_AUX_A;
5245 }
5246}
5247
319be8ae
ID
5248enum intel_display_power_domain
5249intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5250{
5251 struct drm_device *dev = intel_encoder->base.dev;
5252 struct intel_digital_port *intel_dig_port;
5253
5254 switch (intel_encoder->type) {
5255 case INTEL_OUTPUT_UNKNOWN:
5256 /* Only DDI platforms should ever use this output type */
5257 WARN_ON_ONCE(!HAS_DDI(dev));
5258 case INTEL_OUTPUT_DISPLAYPORT:
5259 case INTEL_OUTPUT_HDMI:
5260 case INTEL_OUTPUT_EDP:
5261 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5262 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5263 case INTEL_OUTPUT_DP_MST:
5264 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5265 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5266 case INTEL_OUTPUT_ANALOG:
5267 return POWER_DOMAIN_PORT_CRT;
5268 case INTEL_OUTPUT_DSI:
5269 return POWER_DOMAIN_PORT_DSI;
5270 default:
5271 return POWER_DOMAIN_PORT_OTHER;
5272 }
5273}
5274
25f78f58
VS
5275enum intel_display_power_domain
5276intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5277{
5278 struct drm_device *dev = intel_encoder->base.dev;
5279 struct intel_digital_port *intel_dig_port;
5280
5281 switch (intel_encoder->type) {
5282 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5283 case INTEL_OUTPUT_HDMI:
5284 /*
5285 * Only DDI platforms should ever use these output types.
5286 * We can get here after the HDMI detect code has already set
5287 * the type of the shared encoder. Since we can't be sure
5288 * what's the status of the given connectors, play safe and
5289 * run the DP detection too.
5290 */
25f78f58
VS
5291 WARN_ON_ONCE(!HAS_DDI(dev));
5292 case INTEL_OUTPUT_DISPLAYPORT:
5293 case INTEL_OUTPUT_EDP:
5294 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5295 return port_to_aux_power_domain(intel_dig_port->port);
5296 case INTEL_OUTPUT_DP_MST:
5297 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5298 return port_to_aux_power_domain(intel_dig_port->port);
5299 default:
b9fec167 5300 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5301 return POWER_DOMAIN_AUX_A;
5302 }
5303}
5304
319be8ae 5305static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5306{
319be8ae
ID
5307 struct drm_device *dev = crtc->dev;
5308 struct intel_encoder *intel_encoder;
5309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5310 enum pipe pipe = intel_crtc->pipe;
77d22dca 5311 unsigned long mask;
1a70a728 5312 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
77d22dca 5313
292b990e
ML
5314 if (!crtc->state->active)
5315 return 0;
5316
77d22dca
ID
5317 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5318 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5319 if (intel_crtc->config->pch_pfit.enabled ||
5320 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5321 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5322
319be8ae
ID
5323 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5324 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5325
77d22dca
ID
5326 return mask;
5327}
5328
292b990e 5329static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5330{
292b990e
ML
5331 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5333 enum intel_display_power_domain domain;
5334 unsigned long domains, new_domains, old_domains;
77d22dca 5335
292b990e
ML
5336 old_domains = intel_crtc->enabled_power_domains;
5337 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5338
292b990e
ML
5339 domains = new_domains & ~old_domains;
5340
5341 for_each_power_domain(domain, domains)
5342 intel_display_power_get(dev_priv, domain);
5343
5344 return old_domains & ~new_domains;
5345}
5346
5347static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5348 unsigned long domains)
5349{
5350 enum intel_display_power_domain domain;
5351
5352 for_each_power_domain(domain, domains)
5353 intel_display_power_put(dev_priv, domain);
5354}
77d22dca 5355
292b990e
ML
5356static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5357{
5358 struct drm_device *dev = state->dev;
5359 struct drm_i915_private *dev_priv = dev->dev_private;
5360 unsigned long put_domains[I915_MAX_PIPES] = {};
5361 struct drm_crtc_state *crtc_state;
5362 struct drm_crtc *crtc;
5363 int i;
77d22dca 5364
292b990e
ML
5365 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5366 if (needs_modeset(crtc->state))
5367 put_domains[to_intel_crtc(crtc)->pipe] =
5368 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5369 }
5370
27c329ed
ML
5371 if (dev_priv->display.modeset_commit_cdclk) {
5372 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5373
5374 if (cdclk != dev_priv->cdclk_freq &&
5375 !WARN_ON(!state->allow_modeset))
5376 dev_priv->display.modeset_commit_cdclk(state);
5377 }
50f6e502 5378
292b990e
ML
5379 for (i = 0; i < I915_MAX_PIPES; i++)
5380 if (put_domains[i])
5381 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5382}
5383
adafdc6f
MK
5384static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5385{
5386 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5387
5388 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5389 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5390 return max_cdclk_freq;
5391 else if (IS_CHERRYVIEW(dev_priv))
5392 return max_cdclk_freq*95/100;
5393 else if (INTEL_INFO(dev_priv)->gen < 4)
5394 return 2*max_cdclk_freq*90/100;
5395 else
5396 return max_cdclk_freq*90/100;
5397}
5398
560a7ae4
DL
5399static void intel_update_max_cdclk(struct drm_device *dev)
5400{
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402
ef11bdb3 5403 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5404 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5405
5406 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5407 dev_priv->max_cdclk_freq = 675000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5409 dev_priv->max_cdclk_freq = 540000;
5410 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5411 dev_priv->max_cdclk_freq = 450000;
5412 else
5413 dev_priv->max_cdclk_freq = 337500;
5414 } else if (IS_BROADWELL(dev)) {
5415 /*
5416 * FIXME with extra cooling we can allow
5417 * 540 MHz for ULX and 675 Mhz for ULT.
5418 * How can we know if extra cooling is
5419 * available? PCI ID, VTB, something else?
5420 */
5421 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULX(dev))
5424 dev_priv->max_cdclk_freq = 450000;
5425 else if (IS_BDW_ULT(dev))
5426 dev_priv->max_cdclk_freq = 540000;
5427 else
5428 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5429 } else if (IS_CHERRYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5431 } else if (IS_VALLEYVIEW(dev)) {
5432 dev_priv->max_cdclk_freq = 400000;
5433 } else {
5434 /* otherwise assume cdclk is fixed */
5435 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5436 }
5437
adafdc6f
MK
5438 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5439
560a7ae4
DL
5440 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5441 dev_priv->max_cdclk_freq);
adafdc6f
MK
5442
5443 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5444 dev_priv->max_dotclk_freq);
560a7ae4
DL
5445}
5446
5447static void intel_update_cdclk(struct drm_device *dev)
5448{
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450
5451 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5452 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5453 dev_priv->cdclk_freq);
5454
5455 /*
5456 * Program the gmbus_freq based on the cdclk frequency.
5457 * BSpec erroneously claims we should aim for 4MHz, but
5458 * in fact 1MHz is the correct frequency.
5459 */
5460 if (IS_VALLEYVIEW(dev)) {
5461 /*
5462 * Program the gmbus_freq based on the cdclk frequency.
5463 * BSpec erroneously claims we should aim for 4MHz, but
5464 * in fact 1MHz is the correct frequency.
5465 */
5466 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5467 }
5468
5469 if (dev_priv->max_cdclk_freq == 0)
5470 intel_update_max_cdclk(dev);
5471}
5472
70d0c574 5473static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 uint32_t divider;
5477 uint32_t ratio;
5478 uint32_t current_freq;
5479 int ret;
5480
5481 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5482 switch (frequency) {
5483 case 144000:
5484 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5485 ratio = BXT_DE_PLL_RATIO(60);
5486 break;
5487 case 288000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 384000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 576000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5497 ratio = BXT_DE_PLL_RATIO(60);
5498 break;
5499 case 624000:
5500 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5501 ratio = BXT_DE_PLL_RATIO(65);
5502 break;
5503 case 19200:
5504 /*
5505 * Bypass frequency with DE PLL disabled. Init ratio, divider
5506 * to suppress GCC warning.
5507 */
5508 ratio = 0;
5509 divider = 0;
5510 break;
5511 default:
5512 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5513
5514 return;
5515 }
5516
5517 mutex_lock(&dev_priv->rps.hw_lock);
5518 /* Inform power controller of upcoming frequency change */
5519 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5520 0x80000000);
5521 mutex_unlock(&dev_priv->rps.hw_lock);
5522
5523 if (ret) {
5524 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5525 ret, frequency);
5526 return;
5527 }
5528
5529 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5530 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5531 current_freq = current_freq * 500 + 1000;
5532
5533 /*
5534 * DE PLL has to be disabled when
5535 * - setting to 19.2MHz (bypass, PLL isn't used)
5536 * - before setting to 624MHz (PLL needs toggling)
5537 * - before setting to any frequency from 624MHz (PLL needs toggling)
5538 */
5539 if (frequency == 19200 || frequency == 624000 ||
5540 current_freq == 624000) {
5541 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5542 /* Timeout 200us */
5543 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5544 1))
5545 DRM_ERROR("timout waiting for DE PLL unlock\n");
5546 }
5547
5548 if (frequency != 19200) {
5549 uint32_t val;
5550
5551 val = I915_READ(BXT_DE_PLL_CTL);
5552 val &= ~BXT_DE_PLL_RATIO_MASK;
5553 val |= ratio;
5554 I915_WRITE(BXT_DE_PLL_CTL, val);
5555
5556 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5557 /* Timeout 200us */
5558 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5559 DRM_ERROR("timeout waiting for DE PLL lock\n");
5560
5561 val = I915_READ(CDCLK_CTL);
5562 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5563 val |= divider;
5564 /*
5565 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5566 * enable otherwise.
5567 */
5568 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569 if (frequency >= 500000)
5570 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5571
5572 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5573 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5574 val |= (frequency - 1000) / 500;
5575 I915_WRITE(CDCLK_CTL, val);
5576 }
5577
5578 mutex_lock(&dev_priv->rps.hw_lock);
5579 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5580 DIV_ROUND_UP(frequency, 25000));
5581 mutex_unlock(&dev_priv->rps.hw_lock);
5582
5583 if (ret) {
5584 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5585 ret, frequency);
5586 return;
5587 }
5588
a47871bd 5589 intel_update_cdclk(dev);
f8437dd1
VK
5590}
5591
5592void broxton_init_cdclk(struct drm_device *dev)
5593{
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 uint32_t val;
5596
5597 /*
5598 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5599 * or else the reset will hang because there is no PCH to respond.
5600 * Move the handshake programming to initialization sequence.
5601 * Previously was left up to BIOS.
5602 */
5603 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5604 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5605 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5606
5607 /* Enable PG1 for cdclk */
5608 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5609
5610 /* check if cd clock is enabled */
5611 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5612 DRM_DEBUG_KMS("Display already initialized\n");
5613 return;
5614 }
5615
5616 /*
5617 * FIXME:
5618 * - The initial CDCLK needs to be read from VBT.
5619 * Need to make this change after VBT has changes for BXT.
5620 * - check if setting the max (or any) cdclk freq is really necessary
5621 * here, it belongs to modeset time
5622 */
5623 broxton_set_cdclk(dev, 624000);
5624
5625 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5626 POSTING_READ(DBUF_CTL);
5627
f8437dd1
VK
5628 udelay(10);
5629
5630 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5631 DRM_ERROR("DBuf power enable timeout!\n");
5632}
5633
5634void broxton_uninit_cdclk(struct drm_device *dev)
5635{
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637
5638 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5639 POSTING_READ(DBUF_CTL);
5640
f8437dd1
VK
5641 udelay(10);
5642
5643 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5644 DRM_ERROR("DBuf power disable timeout!\n");
5645
5646 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5647 broxton_set_cdclk(dev, 19200);
5648
5649 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5650}
5651
5d96d8af
DL
5652static const struct skl_cdclk_entry {
5653 unsigned int freq;
5654 unsigned int vco;
5655} skl_cdclk_frequencies[] = {
5656 { .freq = 308570, .vco = 8640 },
5657 { .freq = 337500, .vco = 8100 },
5658 { .freq = 432000, .vco = 8640 },
5659 { .freq = 450000, .vco = 8100 },
5660 { .freq = 540000, .vco = 8100 },
5661 { .freq = 617140, .vco = 8640 },
5662 { .freq = 675000, .vco = 8100 },
5663};
5664
5665static unsigned int skl_cdclk_decimal(unsigned int freq)
5666{
5667 return (freq - 1000) / 500;
5668}
5669
5670static unsigned int skl_cdclk_get_vco(unsigned int freq)
5671{
5672 unsigned int i;
5673
5674 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5675 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5676
5677 if (e->freq == freq)
5678 return e->vco;
5679 }
5680
5681 return 8100;
5682}
5683
5684static void
5685skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5686{
5687 unsigned int min_freq;
5688 u32 val;
5689
5690 /* select the minimum CDCLK before enabling DPLL 0 */
5691 val = I915_READ(CDCLK_CTL);
5692 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5693 val |= CDCLK_FREQ_337_308;
5694
5695 if (required_vco == 8640)
5696 min_freq = 308570;
5697 else
5698 min_freq = 337500;
5699
5700 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5701
5702 I915_WRITE(CDCLK_CTL, val);
5703 POSTING_READ(CDCLK_CTL);
5704
5705 /*
5706 * We always enable DPLL0 with the lowest link rate possible, but still
5707 * taking into account the VCO required to operate the eDP panel at the
5708 * desired frequency. The usual DP link rates operate with a VCO of
5709 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5710 * The modeset code is responsible for the selection of the exact link
5711 * rate later on, with the constraint of choosing a frequency that
5712 * works with required_vco.
5713 */
5714 val = I915_READ(DPLL_CTRL1);
5715
5716 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5717 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5718 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5719 if (required_vco == 8640)
5720 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5721 SKL_DPLL0);
5722 else
5723 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5724 SKL_DPLL0);
5725
5726 I915_WRITE(DPLL_CTRL1, val);
5727 POSTING_READ(DPLL_CTRL1);
5728
5729 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5730
5731 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5732 DRM_ERROR("DPLL0 not locked\n");
5733}
5734
5735static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5736{
5737 int ret;
5738 u32 val;
5739
5740 /* inform PCU we want to change CDCLK */
5741 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5742 mutex_lock(&dev_priv->rps.hw_lock);
5743 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5744 mutex_unlock(&dev_priv->rps.hw_lock);
5745
5746 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5747}
5748
5749static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5750{
5751 unsigned int i;
5752
5753 for (i = 0; i < 15; i++) {
5754 if (skl_cdclk_pcu_ready(dev_priv))
5755 return true;
5756 udelay(10);
5757 }
5758
5759 return false;
5760}
5761
5762static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5763{
560a7ae4 5764 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5765 u32 freq_select, pcu_ack;
5766
5767 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5768
5769 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5770 DRM_ERROR("failed to inform PCU about cdclk change\n");
5771 return;
5772 }
5773
5774 /* set CDCLK_CTL */
5775 switch(freq) {
5776 case 450000:
5777 case 432000:
5778 freq_select = CDCLK_FREQ_450_432;
5779 pcu_ack = 1;
5780 break;
5781 case 540000:
5782 freq_select = CDCLK_FREQ_540;
5783 pcu_ack = 2;
5784 break;
5785 case 308570:
5786 case 337500:
5787 default:
5788 freq_select = CDCLK_FREQ_337_308;
5789 pcu_ack = 0;
5790 break;
5791 case 617140:
5792 case 675000:
5793 freq_select = CDCLK_FREQ_675_617;
5794 pcu_ack = 3;
5795 break;
5796 }
5797
5798 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5799 POSTING_READ(CDCLK_CTL);
5800
5801 /* inform PCU of the change */
5802 mutex_lock(&dev_priv->rps.hw_lock);
5803 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5804 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5805
5806 intel_update_cdclk(dev);
5d96d8af
DL
5807}
5808
5809void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5810{
5811 /* disable DBUF power */
5812 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5813 POSTING_READ(DBUF_CTL);
5814
5815 udelay(10);
5816
5817 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5818 DRM_ERROR("DBuf power disable timeout\n");
5819
ab96c1ee
ID
5820 /* disable DPLL0 */
5821 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5822 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5823 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5824}
5825
5826void skl_init_cdclk(struct drm_i915_private *dev_priv)
5827{
5d96d8af
DL
5828 unsigned int required_vco;
5829
39d9b85a
GW
5830 /* DPLL0 not enabled (happens on early BIOS versions) */
5831 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5832 /* enable DPLL0 */
5833 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5834 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5835 }
5836
5d96d8af
DL
5837 /* set CDCLK to the frequency the BIOS chose */
5838 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5839
5840 /* enable DBUF power */
5841 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5842 POSTING_READ(DBUF_CTL);
5843
5844 udelay(10);
5845
5846 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5847 DRM_ERROR("DBuf power enable timeout\n");
5848}
5849
c73666f3
SK
5850int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5851{
5852 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5853 uint32_t cdctl = I915_READ(CDCLK_CTL);
5854 int freq = dev_priv->skl_boot_cdclk;
5855
f1b391a5
SK
5856 /*
5857 * check if the pre-os intialized the display
5858 * There is SWF18 scratchpad register defined which is set by the
5859 * pre-os which can be used by the OS drivers to check the status
5860 */
5861 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5862 goto sanitize;
5863
c73666f3
SK
5864 /* Is PLL enabled and locked ? */
5865 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5866 goto sanitize;
5867
5868 /* DPLL okay; verify the cdclock
5869 *
5870 * Noticed in some instances that the freq selection is correct but
5871 * decimal part is programmed wrong from BIOS where pre-os does not
5872 * enable display. Verify the same as well.
5873 */
5874 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5875 /* All well; nothing to sanitize */
5876 return false;
5877sanitize:
5878 /*
5879 * As of now initialize with max cdclk till
5880 * we get dynamic cdclk support
5881 * */
5882 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5883 skl_init_cdclk(dev_priv);
5884
5885 /* we did have to sanitize */
5886 return true;
5887}
5888
30a970c6
JB
5889/* Adjust CDclk dividers to allow high res or save power if possible */
5890static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5891{
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893 u32 val, cmd;
5894
164dfd28
VK
5895 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5896 != dev_priv->cdclk_freq);
d60c4473 5897
dfcab17e 5898 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5899 cmd = 2;
dfcab17e 5900 else if (cdclk == 266667)
30a970c6
JB
5901 cmd = 1;
5902 else
5903 cmd = 0;
5904
5905 mutex_lock(&dev_priv->rps.hw_lock);
5906 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5907 val &= ~DSPFREQGUAR_MASK;
5908 val |= (cmd << DSPFREQGUAR_SHIFT);
5909 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5910 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5911 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5912 50)) {
5913 DRM_ERROR("timed out waiting for CDclk change\n");
5914 }
5915 mutex_unlock(&dev_priv->rps.hw_lock);
5916
54433e91
VS
5917 mutex_lock(&dev_priv->sb_lock);
5918
dfcab17e 5919 if (cdclk == 400000) {
6bcda4f0 5920 u32 divider;
30a970c6 5921
6bcda4f0 5922 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5923
30a970c6
JB
5924 /* adjust cdclk divider */
5925 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5926 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5927 val |= divider;
5928 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5929
5930 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5931 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5932 50))
5933 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5934 }
5935
30a970c6
JB
5936 /* adjust self-refresh exit latency value */
5937 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5938 val &= ~0x7f;
5939
5940 /*
5941 * For high bandwidth configs, we set a higher latency in the bunit
5942 * so that the core display fetch happens in time to avoid underruns.
5943 */
dfcab17e 5944 if (cdclk == 400000)
30a970c6
JB
5945 val |= 4500 / 250; /* 4.5 usec */
5946 else
5947 val |= 3000 / 250; /* 3.0 usec */
5948 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5949
a580516d 5950 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5951
b6283055 5952 intel_update_cdclk(dev);
30a970c6
JB
5953}
5954
383c5a6a
VS
5955static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 u32 val, cmd;
5959
164dfd28
VK
5960 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5961 != dev_priv->cdclk_freq);
383c5a6a
VS
5962
5963 switch (cdclk) {
383c5a6a
VS
5964 case 333333:
5965 case 320000:
383c5a6a 5966 case 266667:
383c5a6a 5967 case 200000:
383c5a6a
VS
5968 break;
5969 default:
5f77eeb0 5970 MISSING_CASE(cdclk);
383c5a6a
VS
5971 return;
5972 }
5973
9d0d3fda
VS
5974 /*
5975 * Specs are full of misinformation, but testing on actual
5976 * hardware has shown that we just need to write the desired
5977 * CCK divider into the Punit register.
5978 */
5979 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5980
383c5a6a
VS
5981 mutex_lock(&dev_priv->rps.hw_lock);
5982 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5983 val &= ~DSPFREQGUAR_MASK_CHV;
5984 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5985 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5986 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5987 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5988 50)) {
5989 DRM_ERROR("timed out waiting for CDclk change\n");
5990 }
5991 mutex_unlock(&dev_priv->rps.hw_lock);
5992
b6283055 5993 intel_update_cdclk(dev);
383c5a6a
VS
5994}
5995
30a970c6
JB
5996static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5997 int max_pixclk)
5998{
6bcda4f0 5999 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6000 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6001
30a970c6
JB
6002 /*
6003 * Really only a few cases to deal with, as only 4 CDclks are supported:
6004 * 200MHz
6005 * 267MHz
29dc7ef3 6006 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6007 * 400MHz (VLV only)
6008 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6009 * of the lower bin and adjust if needed.
e37c67a1
VS
6010 *
6011 * We seem to get an unstable or solid color picture at 200MHz.
6012 * Not sure what's wrong. For now use 200MHz only when all pipes
6013 * are off.
30a970c6 6014 */
6cca3195
VS
6015 if (!IS_CHERRYVIEW(dev_priv) &&
6016 max_pixclk > freq_320*limit/100)
dfcab17e 6017 return 400000;
6cca3195 6018 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6019 return freq_320;
e37c67a1 6020 else if (max_pixclk > 0)
dfcab17e 6021 return 266667;
e37c67a1
VS
6022 else
6023 return 200000;
30a970c6
JB
6024}
6025
f8437dd1
VK
6026static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6027 int max_pixclk)
6028{
6029 /*
6030 * FIXME:
6031 * - remove the guardband, it's not needed on BXT
6032 * - set 19.2MHz bypass frequency if there are no active pipes
6033 */
6034 if (max_pixclk > 576000*9/10)
6035 return 624000;
6036 else if (max_pixclk > 384000*9/10)
6037 return 576000;
6038 else if (max_pixclk > 288000*9/10)
6039 return 384000;
6040 else if (max_pixclk > 144000*9/10)
6041 return 288000;
6042 else
6043 return 144000;
6044}
6045
a821fc46
ACO
6046/* Compute the max pixel clock for new configuration. Uses atomic state if
6047 * that's non-NULL, look at current state otherwise. */
6048static int intel_mode_max_pixclk(struct drm_device *dev,
6049 struct drm_atomic_state *state)
30a970c6 6050{
30a970c6 6051 struct intel_crtc *intel_crtc;
304603f4 6052 struct intel_crtc_state *crtc_state;
30a970c6
JB
6053 int max_pixclk = 0;
6054
d3fcc808 6055 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 6056 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
6057 if (IS_ERR(crtc_state))
6058 return PTR_ERR(crtc_state);
6059
6060 if (!crtc_state->base.enable)
6061 continue;
6062
6063 max_pixclk = max(max_pixclk,
6064 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
6065 }
6066
6067 return max_pixclk;
6068}
6069
27c329ed 6070static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6071{
27c329ed
ML
6072 struct drm_device *dev = state->dev;
6073 struct drm_i915_private *dev_priv = dev->dev_private;
6074 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 6075
304603f4
ACO
6076 if (max_pixclk < 0)
6077 return max_pixclk;
30a970c6 6078
27c329ed
ML
6079 to_intel_atomic_state(state)->cdclk =
6080 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6081
27c329ed
ML
6082 return 0;
6083}
304603f4 6084
27c329ed
ML
6085static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6086{
6087 struct drm_device *dev = state->dev;
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 6090
27c329ed
ML
6091 if (max_pixclk < 0)
6092 return max_pixclk;
85a96e7a 6093
27c329ed
ML
6094 to_intel_atomic_state(state)->cdclk =
6095 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6096
27c329ed 6097 return 0;
30a970c6
JB
6098}
6099
1e69cd74
VS
6100static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6101{
6102 unsigned int credits, default_credits;
6103
6104 if (IS_CHERRYVIEW(dev_priv))
6105 default_credits = PFI_CREDIT(12);
6106 else
6107 default_credits = PFI_CREDIT(8);
6108
bfa7df01 6109 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6110 /* CHV suggested value is 31 or 63 */
6111 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6112 credits = PFI_CREDIT_63;
1e69cd74
VS
6113 else
6114 credits = PFI_CREDIT(15);
6115 } else {
6116 credits = default_credits;
6117 }
6118
6119 /*
6120 * WA - write default credits before re-programming
6121 * FIXME: should we also set the resend bit here?
6122 */
6123 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6124 default_credits);
6125
6126 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6127 credits | PFI_CREDIT_RESEND);
6128
6129 /*
6130 * FIXME is this guaranteed to clear
6131 * immediately or should we poll for it?
6132 */
6133 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6134}
6135
27c329ed 6136static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6137{
a821fc46 6138 struct drm_device *dev = old_state->dev;
27c329ed 6139 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6140 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6141
27c329ed
ML
6142 /*
6143 * FIXME: We can end up here with all power domains off, yet
6144 * with a CDCLK frequency other than the minimum. To account
6145 * for this take the PIPE-A power domain, which covers the HW
6146 * blocks needed for the following programming. This can be
6147 * removed once it's guaranteed that we get here either with
6148 * the minimum CDCLK set, or the required power domains
6149 * enabled.
6150 */
6151 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6152
27c329ed
ML
6153 if (IS_CHERRYVIEW(dev))
6154 cherryview_set_cdclk(dev, req_cdclk);
6155 else
6156 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6157
27c329ed 6158 vlv_program_pfi_credits(dev_priv);
1e69cd74 6159
27c329ed 6160 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6161}
6162
89b667f8
JB
6163static void valleyview_crtc_enable(struct drm_crtc *crtc)
6164{
6165 struct drm_device *dev = crtc->dev;
a72e4c9f 6166 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6168 struct intel_encoder *encoder;
6169 int pipe = intel_crtc->pipe;
89b667f8 6170
53d9f4e9 6171 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6172 return;
6173
6e3c9717 6174 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6175 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6176
6177 intel_set_pipe_timings(intel_crtc);
6178
c14b0485
VS
6179 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6180 struct drm_i915_private *dev_priv = dev->dev_private;
6181
6182 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6183 I915_WRITE(CHV_CANVAS(pipe), 0);
6184 }
6185
5b18e57c
DV
6186 i9xx_set_pipeconf(intel_crtc);
6187
89b667f8 6188 intel_crtc->active = true;
89b667f8 6189
a72e4c9f 6190 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6191
89b667f8
JB
6192 for_each_encoder_on_crtc(dev, crtc, encoder)
6193 if (encoder->pre_pll_enable)
6194 encoder->pre_pll_enable(encoder);
6195
a65347ba 6196 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6197 if (IS_CHERRYVIEW(dev)) {
6198 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6199 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6200 } else {
6201 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6202 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6203 }
9d556c99 6204 }
89b667f8
JB
6205
6206 for_each_encoder_on_crtc(dev, crtc, encoder)
6207 if (encoder->pre_enable)
6208 encoder->pre_enable(encoder);
6209
2dd24552
JB
6210 i9xx_pfit_enable(intel_crtc);
6211
63cbb074
VS
6212 intel_crtc_load_lut(crtc);
6213
e1fdc473 6214 intel_enable_pipe(intel_crtc);
be6a6f8e 6215
4b3a9526
VS
6216 assert_vblank_disabled(crtc);
6217 drm_crtc_vblank_on(crtc);
6218
f9b61ff6
DV
6219 for_each_encoder_on_crtc(dev, crtc, encoder)
6220 encoder->enable(encoder);
89b667f8
JB
6221}
6222
f13c2ef3
DV
6223static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6224{
6225 struct drm_device *dev = crtc->base.dev;
6226 struct drm_i915_private *dev_priv = dev->dev_private;
6227
6e3c9717
ACO
6228 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6229 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6230}
6231
0b8765c6 6232static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6233{
6234 struct drm_device *dev = crtc->dev;
a72e4c9f 6235 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6237 struct intel_encoder *encoder;
79e53945 6238 int pipe = intel_crtc->pipe;
79e53945 6239
53d9f4e9 6240 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6241 return;
6242
f13c2ef3
DV
6243 i9xx_set_pll_dividers(intel_crtc);
6244
6e3c9717 6245 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6246 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6247
6248 intel_set_pipe_timings(intel_crtc);
6249
5b18e57c
DV
6250 i9xx_set_pipeconf(intel_crtc);
6251
f7abfe8b 6252 intel_crtc->active = true;
6b383a7f 6253
4a3436e8 6254 if (!IS_GEN2(dev))
a72e4c9f 6255 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6256
9d6d9f19
MK
6257 for_each_encoder_on_crtc(dev, crtc, encoder)
6258 if (encoder->pre_enable)
6259 encoder->pre_enable(encoder);
6260
f6736a1a
DV
6261 i9xx_enable_pll(intel_crtc);
6262
2dd24552
JB
6263 i9xx_pfit_enable(intel_crtc);
6264
63cbb074
VS
6265 intel_crtc_load_lut(crtc);
6266
f37fcc2a 6267 intel_update_watermarks(crtc);
e1fdc473 6268 intel_enable_pipe(intel_crtc);
be6a6f8e 6269
4b3a9526
VS
6270 assert_vblank_disabled(crtc);
6271 drm_crtc_vblank_on(crtc);
6272
f9b61ff6
DV
6273 for_each_encoder_on_crtc(dev, crtc, encoder)
6274 encoder->enable(encoder);
d029bcad
PZ
6275
6276 intel_fbc_enable(intel_crtc);
0b8765c6 6277}
79e53945 6278
87476d63
DV
6279static void i9xx_pfit_disable(struct intel_crtc *crtc)
6280{
6281 struct drm_device *dev = crtc->base.dev;
6282 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6283
6e3c9717 6284 if (!crtc->config->gmch_pfit.control)
328d8e82 6285 return;
87476d63 6286
328d8e82 6287 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6288
328d8e82
DV
6289 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6290 I915_READ(PFIT_CONTROL));
6291 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6292}
6293
0b8765c6
JB
6294static void i9xx_crtc_disable(struct drm_crtc *crtc)
6295{
6296 struct drm_device *dev = crtc->dev;
6297 struct drm_i915_private *dev_priv = dev->dev_private;
6298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6299 struct intel_encoder *encoder;
0b8765c6 6300 int pipe = intel_crtc->pipe;
ef9c3aee 6301
6304cd91
VS
6302 /*
6303 * On gen2 planes are double buffered but the pipe isn't, so we must
6304 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6305 * We also need to wait on all gmch platforms because of the
6306 * self-refresh mode constraint explained above.
6304cd91 6307 */
564ed191 6308 intel_wait_for_vblank(dev, pipe);
6304cd91 6309
4b3a9526
VS
6310 for_each_encoder_on_crtc(dev, crtc, encoder)
6311 encoder->disable(encoder);
6312
f9b61ff6
DV
6313 drm_crtc_vblank_off(crtc);
6314 assert_vblank_disabled(crtc);
6315
575f7ab7 6316 intel_disable_pipe(intel_crtc);
24a1f16d 6317
87476d63 6318 i9xx_pfit_disable(intel_crtc);
24a1f16d 6319
89b667f8
JB
6320 for_each_encoder_on_crtc(dev, crtc, encoder)
6321 if (encoder->post_disable)
6322 encoder->post_disable(encoder);
6323
a65347ba 6324 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6325 if (IS_CHERRYVIEW(dev))
6326 chv_disable_pll(dev_priv, pipe);
6327 else if (IS_VALLEYVIEW(dev))
6328 vlv_disable_pll(dev_priv, pipe);
6329 else
1c4e0274 6330 i9xx_disable_pll(intel_crtc);
076ed3b2 6331 }
0b8765c6 6332
d6db995f
VS
6333 for_each_encoder_on_crtc(dev, crtc, encoder)
6334 if (encoder->post_pll_disable)
6335 encoder->post_pll_disable(encoder);
6336
4a3436e8 6337 if (!IS_GEN2(dev))
a72e4c9f 6338 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
d029bcad
PZ
6339
6340 intel_fbc_disable_crtc(intel_crtc);
0b8765c6
JB
6341}
6342
b17d48e2
ML
6343static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6344{
6345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6346 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6347 enum intel_display_power_domain domain;
6348 unsigned long domains;
6349
6350 if (!intel_crtc->active)
6351 return;
6352
a539205a 6353 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6354 WARN_ON(intel_crtc->unpin_work);
6355
a539205a
ML
6356 intel_pre_disable_primary(crtc);
6357 }
6358
d032ffa0 6359 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6360 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6361 intel_crtc->active = false;
6362 intel_update_watermarks(crtc);
1f7457b1 6363 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6364
6365 domains = intel_crtc->enabled_power_domains;
6366 for_each_power_domain(domain, domains)
6367 intel_display_power_put(dev_priv, domain);
6368 intel_crtc->enabled_power_domains = 0;
6369}
6370
6b72d486
ML
6371/*
6372 * turn all crtc's off, but do not adjust state
6373 * This has to be paired with a call to intel_modeset_setup_hw_state.
6374 */
70e0bd74 6375int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6376{
70e0bd74
ML
6377 struct drm_mode_config *config = &dev->mode_config;
6378 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6379 struct drm_atomic_state *state;
6b72d486 6380 struct drm_crtc *crtc;
70e0bd74
ML
6381 unsigned crtc_mask = 0;
6382 int ret = 0;
6383
6384 if (WARN_ON(!ctx))
6385 return 0;
6386
6387 lockdep_assert_held(&ctx->ww_ctx);
6388 state = drm_atomic_state_alloc(dev);
6389 if (WARN_ON(!state))
6390 return -ENOMEM;
6391
6392 state->acquire_ctx = ctx;
6393 state->allow_modeset = true;
6394
6395 for_each_crtc(dev, crtc) {
6396 struct drm_crtc_state *crtc_state =
6397 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6398
70e0bd74
ML
6399 ret = PTR_ERR_OR_ZERO(crtc_state);
6400 if (ret)
6401 goto free;
6402
6403 if (!crtc_state->active)
6404 continue;
6405
6406 crtc_state->active = false;
6407 crtc_mask |= 1 << drm_crtc_index(crtc);
6408 }
6409
6410 if (crtc_mask) {
74c090b1 6411 ret = drm_atomic_commit(state);
70e0bd74
ML
6412
6413 if (!ret) {
6414 for_each_crtc(dev, crtc)
6415 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6416 crtc->state->active = true;
6417
6418 return ret;
6419 }
6420 }
6421
6422free:
6423 if (ret)
6424 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6425 drm_atomic_state_free(state);
6426 return ret;
ee7b9f93
JB
6427}
6428
ea5b213a 6429void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6430{
4ef69c7a 6431 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6432
ea5b213a
CW
6433 drm_encoder_cleanup(encoder);
6434 kfree(intel_encoder);
7e7d76c3
JB
6435}
6436
0a91ca29
DV
6437/* Cross check the actual hw state with our own modeset state tracking (and it's
6438 * internal consistency). */
b980514c 6439static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6440{
35dd3c64
ML
6441 struct drm_crtc *crtc = connector->base.state->crtc;
6442
6443 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6444 connector->base.base.id,
6445 connector->base.name);
6446
0a91ca29 6447 if (connector->get_hw_state(connector)) {
e85376cb 6448 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6449 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6450
35dd3c64
ML
6451 I915_STATE_WARN(!crtc,
6452 "connector enabled without attached crtc\n");
0a91ca29 6453
35dd3c64
ML
6454 if (!crtc)
6455 return;
6456
6457 I915_STATE_WARN(!crtc->state->active,
6458 "connector is active, but attached crtc isn't\n");
6459
e85376cb 6460 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6461 return;
6462
e85376cb 6463 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6464 "atomic encoder doesn't match attached encoder\n");
6465
e85376cb 6466 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6467 "attached encoder crtc differs from connector crtc\n");
6468 } else {
4d688a2a
ML
6469 I915_STATE_WARN(crtc && crtc->state->active,
6470 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6471 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6472 "best encoder set without crtc!\n");
0a91ca29 6473 }
79e53945
JB
6474}
6475
08d9bc92
ACO
6476int intel_connector_init(struct intel_connector *connector)
6477{
6478 struct drm_connector_state *connector_state;
6479
6480 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6481 if (!connector_state)
6482 return -ENOMEM;
6483
6484 connector->base.state = connector_state;
6485 return 0;
6486}
6487
6488struct intel_connector *intel_connector_alloc(void)
6489{
6490 struct intel_connector *connector;
6491
6492 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6493 if (!connector)
6494 return NULL;
6495
6496 if (intel_connector_init(connector) < 0) {
6497 kfree(connector);
6498 return NULL;
6499 }
6500
6501 return connector;
6502}
6503
f0947c37
DV
6504/* Simple connector->get_hw_state implementation for encoders that support only
6505 * one connector and no cloning and hence the encoder state determines the state
6506 * of the connector. */
6507bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6508{
24929352 6509 enum pipe pipe = 0;
f0947c37 6510 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6511
f0947c37 6512 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6513}
6514
6d293983 6515static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6516{
6d293983
ACO
6517 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6518 return crtc_state->fdi_lanes;
d272ddfa
VS
6519
6520 return 0;
6521}
6522
6d293983 6523static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6524 struct intel_crtc_state *pipe_config)
1857e1da 6525{
6d293983
ACO
6526 struct drm_atomic_state *state = pipe_config->base.state;
6527 struct intel_crtc *other_crtc;
6528 struct intel_crtc_state *other_crtc_state;
6529
1857e1da
DV
6530 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6531 pipe_name(pipe), pipe_config->fdi_lanes);
6532 if (pipe_config->fdi_lanes > 4) {
6533 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6534 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6535 return -EINVAL;
1857e1da
DV
6536 }
6537
bafb6553 6538 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6539 if (pipe_config->fdi_lanes > 2) {
6540 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6541 pipe_config->fdi_lanes);
6d293983 6542 return -EINVAL;
1857e1da 6543 } else {
6d293983 6544 return 0;
1857e1da
DV
6545 }
6546 }
6547
6548 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6549 return 0;
1857e1da
DV
6550
6551 /* Ivybridge 3 pipe is really complicated */
6552 switch (pipe) {
6553 case PIPE_A:
6d293983 6554 return 0;
1857e1da 6555 case PIPE_B:
6d293983
ACO
6556 if (pipe_config->fdi_lanes <= 2)
6557 return 0;
6558
6559 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6560 other_crtc_state =
6561 intel_atomic_get_crtc_state(state, other_crtc);
6562 if (IS_ERR(other_crtc_state))
6563 return PTR_ERR(other_crtc_state);
6564
6565 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6566 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6567 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6568 return -EINVAL;
1857e1da 6569 }
6d293983 6570 return 0;
1857e1da 6571 case PIPE_C:
251cc67c
VS
6572 if (pipe_config->fdi_lanes > 2) {
6573 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6574 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6575 return -EINVAL;
251cc67c 6576 }
6d293983
ACO
6577
6578 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6579 other_crtc_state =
6580 intel_atomic_get_crtc_state(state, other_crtc);
6581 if (IS_ERR(other_crtc_state))
6582 return PTR_ERR(other_crtc_state);
6583
6584 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6585 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6586 return -EINVAL;
1857e1da 6587 }
6d293983 6588 return 0;
1857e1da
DV
6589 default:
6590 BUG();
6591 }
6592}
6593
e29c22c0
DV
6594#define RETRY 1
6595static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6596 struct intel_crtc_state *pipe_config)
877d48d5 6597{
1857e1da 6598 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6599 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6600 int lane, link_bw, fdi_dotclock, ret;
6601 bool needs_recompute = false;
877d48d5 6602
e29c22c0 6603retry:
877d48d5
DV
6604 /* FDI is a binary signal running at ~2.7GHz, encoding
6605 * each output octet as 10 bits. The actual frequency
6606 * is stored as a divider into a 100MHz clock, and the
6607 * mode pixel clock is stored in units of 1KHz.
6608 * Hence the bw of each lane in terms of the mode signal
6609 * is:
6610 */
6611 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6612
241bfc38 6613 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6614
2bd89a07 6615 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6616 pipe_config->pipe_bpp);
6617
6618 pipe_config->fdi_lanes = lane;
6619
2bd89a07 6620 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6621 link_bw, &pipe_config->fdi_m_n);
1857e1da 6622
6d293983
ACO
6623 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6624 intel_crtc->pipe, pipe_config);
6625 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6626 pipe_config->pipe_bpp -= 2*3;
6627 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6628 pipe_config->pipe_bpp);
6629 needs_recompute = true;
6630 pipe_config->bw_constrained = true;
6631
6632 goto retry;
6633 }
6634
6635 if (needs_recompute)
6636 return RETRY;
6637
6d293983 6638 return ret;
877d48d5
DV
6639}
6640
8cfb3407
VS
6641static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6642 struct intel_crtc_state *pipe_config)
6643{
6644 if (pipe_config->pipe_bpp > 24)
6645 return false;
6646
6647 /* HSW can handle pixel rate up to cdclk? */
6648 if (IS_HASWELL(dev_priv->dev))
6649 return true;
6650
6651 /*
b432e5cf
VS
6652 * We compare against max which means we must take
6653 * the increased cdclk requirement into account when
6654 * calculating the new cdclk.
6655 *
6656 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6657 */
6658 return ilk_pipe_pixel_rate(pipe_config) <=
6659 dev_priv->max_cdclk_freq * 95 / 100;
6660}
6661
42db64ef 6662static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6663 struct intel_crtc_state *pipe_config)
42db64ef 6664{
8cfb3407
VS
6665 struct drm_device *dev = crtc->base.dev;
6666 struct drm_i915_private *dev_priv = dev->dev_private;
6667
d330a953 6668 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6669 hsw_crtc_supports_ips(crtc) &&
6670 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6671}
6672
39acb4aa
VS
6673static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6674{
6675 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6676
6677 /* GDG double wide on either pipe, otherwise pipe A only */
6678 return INTEL_INFO(dev_priv)->gen < 4 &&
6679 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6680}
6681
a43f6e0f 6682static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6683 struct intel_crtc_state *pipe_config)
79e53945 6684{
a43f6e0f 6685 struct drm_device *dev = crtc->base.dev;
8bd31e67 6686 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6687 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6688
ad3a4479 6689 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6690 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6691 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6692
6693 /*
39acb4aa 6694 * Enable double wide mode when the dot clock
cf532bb2 6695 * is > 90% of the (display) core speed.
cf532bb2 6696 */
39acb4aa
VS
6697 if (intel_crtc_supports_double_wide(crtc) &&
6698 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6699 clock_limit *= 2;
cf532bb2 6700 pipe_config->double_wide = true;
ad3a4479
VS
6701 }
6702
39acb4aa
VS
6703 if (adjusted_mode->crtc_clock > clock_limit) {
6704 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6705 adjusted_mode->crtc_clock, clock_limit,
6706 yesno(pipe_config->double_wide));
e29c22c0 6707 return -EINVAL;
39acb4aa 6708 }
2c07245f 6709 }
89749350 6710
1d1d0e27
VS
6711 /*
6712 * Pipe horizontal size must be even in:
6713 * - DVO ganged mode
6714 * - LVDS dual channel mode
6715 * - Double wide pipe
6716 */
a93e255f 6717 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6718 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6719 pipe_config->pipe_src_w &= ~1;
6720
8693a824
DL
6721 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6722 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6723 */
6724 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6725 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6726 return -EINVAL;
44f46b42 6727
f5adf94e 6728 if (HAS_IPS(dev))
a43f6e0f
DV
6729 hsw_compute_ips_config(crtc, pipe_config);
6730
877d48d5 6731 if (pipe_config->has_pch_encoder)
a43f6e0f 6732 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6733
cf5a15be 6734 return 0;
79e53945
JB
6735}
6736
1652d19e
VS
6737static int skylake_get_display_clock_speed(struct drm_device *dev)
6738{
6739 struct drm_i915_private *dev_priv = to_i915(dev);
6740 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6741 uint32_t cdctl = I915_READ(CDCLK_CTL);
6742 uint32_t linkrate;
6743
414355a7 6744 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6745 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6746
6747 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6748 return 540000;
6749
6750 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6751 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6752
71cd8423
DL
6753 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6754 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6755 /* vco 8640 */
6756 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6757 case CDCLK_FREQ_450_432:
6758 return 432000;
6759 case CDCLK_FREQ_337_308:
6760 return 308570;
6761 case CDCLK_FREQ_675_617:
6762 return 617140;
6763 default:
6764 WARN(1, "Unknown cd freq selection\n");
6765 }
6766 } else {
6767 /* vco 8100 */
6768 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6769 case CDCLK_FREQ_450_432:
6770 return 450000;
6771 case CDCLK_FREQ_337_308:
6772 return 337500;
6773 case CDCLK_FREQ_675_617:
6774 return 675000;
6775 default:
6776 WARN(1, "Unknown cd freq selection\n");
6777 }
6778 }
6779
6780 /* error case, do as if DPLL0 isn't enabled */
6781 return 24000;
6782}
6783
acd3f3d3
BP
6784static int broxton_get_display_clock_speed(struct drm_device *dev)
6785{
6786 struct drm_i915_private *dev_priv = to_i915(dev);
6787 uint32_t cdctl = I915_READ(CDCLK_CTL);
6788 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6789 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6790 int cdclk;
6791
6792 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6793 return 19200;
6794
6795 cdclk = 19200 * pll_ratio / 2;
6796
6797 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6798 case BXT_CDCLK_CD2X_DIV_SEL_1:
6799 return cdclk; /* 576MHz or 624MHz */
6800 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6801 return cdclk * 2 / 3; /* 384MHz */
6802 case BXT_CDCLK_CD2X_DIV_SEL_2:
6803 return cdclk / 2; /* 288MHz */
6804 case BXT_CDCLK_CD2X_DIV_SEL_4:
6805 return cdclk / 4; /* 144MHz */
6806 }
6807
6808 /* error case, do as if DE PLL isn't enabled */
6809 return 19200;
6810}
6811
1652d19e
VS
6812static int broadwell_get_display_clock_speed(struct drm_device *dev)
6813{
6814 struct drm_i915_private *dev_priv = dev->dev_private;
6815 uint32_t lcpll = I915_READ(LCPLL_CTL);
6816 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6817
6818 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6819 return 800000;
6820 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6821 return 450000;
6822 else if (freq == LCPLL_CLK_FREQ_450)
6823 return 450000;
6824 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6825 return 540000;
6826 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6827 return 337500;
6828 else
6829 return 675000;
6830}
6831
6832static int haswell_get_display_clock_speed(struct drm_device *dev)
6833{
6834 struct drm_i915_private *dev_priv = dev->dev_private;
6835 uint32_t lcpll = I915_READ(LCPLL_CTL);
6836 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6837
6838 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6839 return 800000;
6840 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6841 return 450000;
6842 else if (freq == LCPLL_CLK_FREQ_450)
6843 return 450000;
6844 else if (IS_HSW_ULT(dev))
6845 return 337500;
6846 else
6847 return 540000;
79e53945
JB
6848}
6849
25eb05fc
JB
6850static int valleyview_get_display_clock_speed(struct drm_device *dev)
6851{
bfa7df01
VS
6852 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6853 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6854}
6855
b37a6434
VS
6856static int ilk_get_display_clock_speed(struct drm_device *dev)
6857{
6858 return 450000;
6859}
6860
e70236a8
JB
6861static int i945_get_display_clock_speed(struct drm_device *dev)
6862{
6863 return 400000;
6864}
79e53945 6865
e70236a8 6866static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6867{
e907f170 6868 return 333333;
e70236a8 6869}
79e53945 6870
e70236a8
JB
6871static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6872{
6873 return 200000;
6874}
79e53945 6875
257a7ffc
DV
6876static int pnv_get_display_clock_speed(struct drm_device *dev)
6877{
6878 u16 gcfgc = 0;
6879
6880 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6881
6882 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6883 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6884 return 266667;
257a7ffc 6885 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6886 return 333333;
257a7ffc 6887 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6888 return 444444;
257a7ffc
DV
6889 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6890 return 200000;
6891 default:
6892 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6893 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6894 return 133333;
257a7ffc 6895 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6896 return 166667;
257a7ffc
DV
6897 }
6898}
6899
e70236a8
JB
6900static int i915gm_get_display_clock_speed(struct drm_device *dev)
6901{
6902 u16 gcfgc = 0;
79e53945 6903
e70236a8
JB
6904 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6905
6906 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6907 return 133333;
e70236a8
JB
6908 else {
6909 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6910 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6911 return 333333;
e70236a8
JB
6912 default:
6913 case GC_DISPLAY_CLOCK_190_200_MHZ:
6914 return 190000;
79e53945 6915 }
e70236a8
JB
6916 }
6917}
6918
6919static int i865_get_display_clock_speed(struct drm_device *dev)
6920{
e907f170 6921 return 266667;
e70236a8
JB
6922}
6923
1b1d2716 6924static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6925{
6926 u16 hpllcc = 0;
1b1d2716 6927
65cd2b3f
VS
6928 /*
6929 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6930 * encoding is different :(
6931 * FIXME is this the right way to detect 852GM/852GMV?
6932 */
6933 if (dev->pdev->revision == 0x1)
6934 return 133333;
6935
1b1d2716
VS
6936 pci_bus_read_config_word(dev->pdev->bus,
6937 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6938
e70236a8
JB
6939 /* Assume that the hardware is in the high speed state. This
6940 * should be the default.
6941 */
6942 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6943 case GC_CLOCK_133_200:
1b1d2716 6944 case GC_CLOCK_133_200_2:
e70236a8
JB
6945 case GC_CLOCK_100_200:
6946 return 200000;
6947 case GC_CLOCK_166_250:
6948 return 250000;
6949 case GC_CLOCK_100_133:
e907f170 6950 return 133333;
1b1d2716
VS
6951 case GC_CLOCK_133_266:
6952 case GC_CLOCK_133_266_2:
6953 case GC_CLOCK_166_266:
6954 return 266667;
e70236a8 6955 }
79e53945 6956
e70236a8
JB
6957 /* Shouldn't happen */
6958 return 0;
6959}
79e53945 6960
e70236a8
JB
6961static int i830_get_display_clock_speed(struct drm_device *dev)
6962{
e907f170 6963 return 133333;
79e53945
JB
6964}
6965
34edce2f
VS
6966static unsigned int intel_hpll_vco(struct drm_device *dev)
6967{
6968 struct drm_i915_private *dev_priv = dev->dev_private;
6969 static const unsigned int blb_vco[8] = {
6970 [0] = 3200000,
6971 [1] = 4000000,
6972 [2] = 5333333,
6973 [3] = 4800000,
6974 [4] = 6400000,
6975 };
6976 static const unsigned int pnv_vco[8] = {
6977 [0] = 3200000,
6978 [1] = 4000000,
6979 [2] = 5333333,
6980 [3] = 4800000,
6981 [4] = 2666667,
6982 };
6983 static const unsigned int cl_vco[8] = {
6984 [0] = 3200000,
6985 [1] = 4000000,
6986 [2] = 5333333,
6987 [3] = 6400000,
6988 [4] = 3333333,
6989 [5] = 3566667,
6990 [6] = 4266667,
6991 };
6992 static const unsigned int elk_vco[8] = {
6993 [0] = 3200000,
6994 [1] = 4000000,
6995 [2] = 5333333,
6996 [3] = 4800000,
6997 };
6998 static const unsigned int ctg_vco[8] = {
6999 [0] = 3200000,
7000 [1] = 4000000,
7001 [2] = 5333333,
7002 [3] = 6400000,
7003 [4] = 2666667,
7004 [5] = 4266667,
7005 };
7006 const unsigned int *vco_table;
7007 unsigned int vco;
7008 uint8_t tmp = 0;
7009
7010 /* FIXME other chipsets? */
7011 if (IS_GM45(dev))
7012 vco_table = ctg_vco;
7013 else if (IS_G4X(dev))
7014 vco_table = elk_vco;
7015 else if (IS_CRESTLINE(dev))
7016 vco_table = cl_vco;
7017 else if (IS_PINEVIEW(dev))
7018 vco_table = pnv_vco;
7019 else if (IS_G33(dev))
7020 vco_table = blb_vco;
7021 else
7022 return 0;
7023
7024 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7025
7026 vco = vco_table[tmp & 0x7];
7027 if (vco == 0)
7028 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7029 else
7030 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7031
7032 return vco;
7033}
7034
7035static int gm45_get_display_clock_speed(struct drm_device *dev)
7036{
7037 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7038 uint16_t tmp = 0;
7039
7040 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7041
7042 cdclk_sel = (tmp >> 12) & 0x1;
7043
7044 switch (vco) {
7045 case 2666667:
7046 case 4000000:
7047 case 5333333:
7048 return cdclk_sel ? 333333 : 222222;
7049 case 3200000:
7050 return cdclk_sel ? 320000 : 228571;
7051 default:
7052 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7053 return 222222;
7054 }
7055}
7056
7057static int i965gm_get_display_clock_speed(struct drm_device *dev)
7058{
7059 static const uint8_t div_3200[] = { 16, 10, 8 };
7060 static const uint8_t div_4000[] = { 20, 12, 10 };
7061 static const uint8_t div_5333[] = { 24, 16, 14 };
7062 const uint8_t *div_table;
7063 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7064 uint16_t tmp = 0;
7065
7066 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7067
7068 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7069
7070 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7071 goto fail;
7072
7073 switch (vco) {
7074 case 3200000:
7075 div_table = div_3200;
7076 break;
7077 case 4000000:
7078 div_table = div_4000;
7079 break;
7080 case 5333333:
7081 div_table = div_5333;
7082 break;
7083 default:
7084 goto fail;
7085 }
7086
7087 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7088
caf4e252 7089fail:
34edce2f
VS
7090 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7091 return 200000;
7092}
7093
7094static int g33_get_display_clock_speed(struct drm_device *dev)
7095{
7096 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7097 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7098 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7099 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7100 const uint8_t *div_table;
7101 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7102 uint16_t tmp = 0;
7103
7104 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7105
7106 cdclk_sel = (tmp >> 4) & 0x7;
7107
7108 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7109 goto fail;
7110
7111 switch (vco) {
7112 case 3200000:
7113 div_table = div_3200;
7114 break;
7115 case 4000000:
7116 div_table = div_4000;
7117 break;
7118 case 4800000:
7119 div_table = div_4800;
7120 break;
7121 case 5333333:
7122 div_table = div_5333;
7123 break;
7124 default:
7125 goto fail;
7126 }
7127
7128 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7129
caf4e252 7130fail:
34edce2f
VS
7131 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7132 return 190476;
7133}
7134
2c07245f 7135static void
a65851af 7136intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7137{
a65851af
VS
7138 while (*num > DATA_LINK_M_N_MASK ||
7139 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7140 *num >>= 1;
7141 *den >>= 1;
7142 }
7143}
7144
a65851af
VS
7145static void compute_m_n(unsigned int m, unsigned int n,
7146 uint32_t *ret_m, uint32_t *ret_n)
7147{
7148 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7149 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7150 intel_reduce_m_n_ratio(ret_m, ret_n);
7151}
7152
e69d0bc1
DV
7153void
7154intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7155 int pixel_clock, int link_clock,
7156 struct intel_link_m_n *m_n)
2c07245f 7157{
e69d0bc1 7158 m_n->tu = 64;
a65851af
VS
7159
7160 compute_m_n(bits_per_pixel * pixel_clock,
7161 link_clock * nlanes * 8,
7162 &m_n->gmch_m, &m_n->gmch_n);
7163
7164 compute_m_n(pixel_clock, link_clock,
7165 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7166}
7167
a7615030
CW
7168static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7169{
d330a953
JN
7170 if (i915.panel_use_ssc >= 0)
7171 return i915.panel_use_ssc != 0;
41aa3448 7172 return dev_priv->vbt.lvds_use_ssc
435793df 7173 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7174}
7175
a93e255f
ACO
7176static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7177 int num_connectors)
c65d77d8 7178{
a93e255f 7179 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7180 struct drm_i915_private *dev_priv = dev->dev_private;
7181 int refclk;
7182
a93e255f
ACO
7183 WARN_ON(!crtc_state->base.state);
7184
5ab7b0b7 7185 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7186 refclk = 100000;
a93e255f 7187 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7188 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7189 refclk = dev_priv->vbt.lvds_ssc_freq;
7190 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7191 } else if (!IS_GEN2(dev)) {
7192 refclk = 96000;
7193 } else {
7194 refclk = 48000;
7195 }
7196
7197 return refclk;
7198}
7199
7429e9d4 7200static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7201{
7df00d7a 7202 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7203}
f47709a9 7204
7429e9d4
DV
7205static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7206{
7207 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7208}
7209
f47709a9 7210static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7211 struct intel_crtc_state *crtc_state,
a7516a05
JB
7212 intel_clock_t *reduced_clock)
7213{
f47709a9 7214 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7215 u32 fp, fp2 = 0;
7216
7217 if (IS_PINEVIEW(dev)) {
190f68c5 7218 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7219 if (reduced_clock)
7429e9d4 7220 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7221 } else {
190f68c5 7222 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7223 if (reduced_clock)
7429e9d4 7224 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7225 }
7226
190f68c5 7227 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7228
f47709a9 7229 crtc->lowfreq_avail = false;
a93e255f 7230 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7231 reduced_clock) {
190f68c5 7232 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7233 crtc->lowfreq_avail = true;
a7516a05 7234 } else {
190f68c5 7235 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7236 }
7237}
7238
5e69f97f
CML
7239static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7240 pipe)
89b667f8
JB
7241{
7242 u32 reg_val;
7243
7244 /*
7245 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7246 * and set it to a reasonable value instead.
7247 */
ab3c759a 7248 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7249 reg_val &= 0xffffff00;
7250 reg_val |= 0x00000030;
ab3c759a 7251 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7252
ab3c759a 7253 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7254 reg_val &= 0x8cffffff;
7255 reg_val = 0x8c000000;
ab3c759a 7256 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7257
ab3c759a 7258 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7259 reg_val &= 0xffffff00;
ab3c759a 7260 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7261
ab3c759a 7262 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7263 reg_val &= 0x00ffffff;
7264 reg_val |= 0xb0000000;
ab3c759a 7265 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7266}
7267
b551842d
DV
7268static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7269 struct intel_link_m_n *m_n)
7270{
7271 struct drm_device *dev = crtc->base.dev;
7272 struct drm_i915_private *dev_priv = dev->dev_private;
7273 int pipe = crtc->pipe;
7274
e3b95f1e
DV
7275 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7276 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7277 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7278 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7279}
7280
7281static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7282 struct intel_link_m_n *m_n,
7283 struct intel_link_m_n *m2_n2)
b551842d
DV
7284{
7285 struct drm_device *dev = crtc->base.dev;
7286 struct drm_i915_private *dev_priv = dev->dev_private;
7287 int pipe = crtc->pipe;
6e3c9717 7288 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7289
7290 if (INTEL_INFO(dev)->gen >= 5) {
7291 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7292 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7293 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7294 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7295 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7296 * for gen < 8) and if DRRS is supported (to make sure the
7297 * registers are not unnecessarily accessed).
7298 */
44395bfe 7299 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7300 crtc->config->has_drrs) {
f769cd24
VK
7301 I915_WRITE(PIPE_DATA_M2(transcoder),
7302 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7303 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7304 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7305 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7306 }
b551842d 7307 } else {
e3b95f1e
DV
7308 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7309 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7310 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7311 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7312 }
7313}
7314
fe3cd48d 7315void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7316{
fe3cd48d
R
7317 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7318
7319 if (m_n == M1_N1) {
7320 dp_m_n = &crtc->config->dp_m_n;
7321 dp_m2_n2 = &crtc->config->dp_m2_n2;
7322 } else if (m_n == M2_N2) {
7323
7324 /*
7325 * M2_N2 registers are not supported. Hence m2_n2 divider value
7326 * needs to be programmed into M1_N1.
7327 */
7328 dp_m_n = &crtc->config->dp_m2_n2;
7329 } else {
7330 DRM_ERROR("Unsupported divider value\n");
7331 return;
7332 }
7333
6e3c9717
ACO
7334 if (crtc->config->has_pch_encoder)
7335 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7336 else
fe3cd48d 7337 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7338}
7339
251ac862
DV
7340static void vlv_compute_dpll(struct intel_crtc *crtc,
7341 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7342{
7343 u32 dpll, dpll_md;
7344
7345 /*
7346 * Enable DPIO clock input. We should never disable the reference
7347 * clock for pipe B, since VGA hotplug / manual detection depends
7348 * on it.
7349 */
60bfe44f
VS
7350 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7351 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7352 /* We should never disable this, set it here for state tracking */
7353 if (crtc->pipe == PIPE_B)
7354 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7355 dpll |= DPLL_VCO_ENABLE;
d288f65f 7356 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7357
d288f65f 7358 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7359 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7360 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7361}
7362
d288f65f 7363static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7364 const struct intel_crtc_state *pipe_config)
a0c4da24 7365{
f47709a9 7366 struct drm_device *dev = crtc->base.dev;
a0c4da24 7367 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7368 int pipe = crtc->pipe;
bdd4b6a6 7369 u32 mdiv;
a0c4da24 7370 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7371 u32 coreclk, reg_val;
a0c4da24 7372
a580516d 7373 mutex_lock(&dev_priv->sb_lock);
09153000 7374
d288f65f
VS
7375 bestn = pipe_config->dpll.n;
7376 bestm1 = pipe_config->dpll.m1;
7377 bestm2 = pipe_config->dpll.m2;
7378 bestp1 = pipe_config->dpll.p1;
7379 bestp2 = pipe_config->dpll.p2;
a0c4da24 7380
89b667f8
JB
7381 /* See eDP HDMI DPIO driver vbios notes doc */
7382
7383 /* PLL B needs special handling */
bdd4b6a6 7384 if (pipe == PIPE_B)
5e69f97f 7385 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7386
7387 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7389
7390 /* Disable target IRef on PLL */
ab3c759a 7391 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7392 reg_val &= 0x00ffffff;
ab3c759a 7393 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7394
7395 /* Disable fast lock */
ab3c759a 7396 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7397
7398 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7399 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7400 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7401 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7402 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7403
7404 /*
7405 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7406 * but we don't support that).
7407 * Note: don't use the DAC post divider as it seems unstable.
7408 */
7409 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7411
a0c4da24 7412 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7413 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7414
89b667f8 7415 /* Set HBR and RBR LPF coefficients */
d288f65f 7416 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7417 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7418 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7419 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7420 0x009f0003);
89b667f8 7421 else
ab3c759a 7422 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7423 0x00d0000f);
7424
681a8504 7425 if (pipe_config->has_dp_encoder) {
89b667f8 7426 /* Use SSC source */
bdd4b6a6 7427 if (pipe == PIPE_A)
ab3c759a 7428 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7429 0x0df40000);
7430 else
ab3c759a 7431 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7432 0x0df70000);
7433 } else { /* HDMI or VGA */
7434 /* Use bend source */
bdd4b6a6 7435 if (pipe == PIPE_A)
ab3c759a 7436 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7437 0x0df70000);
7438 else
ab3c759a 7439 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7440 0x0df40000);
7441 }
a0c4da24 7442
ab3c759a 7443 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7444 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7445 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7446 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7447 coreclk |= 0x01000000;
ab3c759a 7448 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7449
ab3c759a 7450 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7451 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7452}
7453
251ac862
DV
7454static void chv_compute_dpll(struct intel_crtc *crtc,
7455 struct intel_crtc_state *pipe_config)
1ae0d137 7456{
60bfe44f
VS
7457 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7458 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7459 DPLL_VCO_ENABLE;
7460 if (crtc->pipe != PIPE_A)
d288f65f 7461 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7462
d288f65f
VS
7463 pipe_config->dpll_hw_state.dpll_md =
7464 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7465}
7466
d288f65f 7467static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7468 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7469{
7470 struct drm_device *dev = crtc->base.dev;
7471 struct drm_i915_private *dev_priv = dev->dev_private;
7472 int pipe = crtc->pipe;
f0f59a00 7473 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7474 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7475 u32 loopfilter, tribuf_calcntr;
9d556c99 7476 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7477 u32 dpio_val;
9cbe40c1 7478 int vco;
9d556c99 7479
d288f65f
VS
7480 bestn = pipe_config->dpll.n;
7481 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7482 bestm1 = pipe_config->dpll.m1;
7483 bestm2 = pipe_config->dpll.m2 >> 22;
7484 bestp1 = pipe_config->dpll.p1;
7485 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7486 vco = pipe_config->dpll.vco;
a945ce7e 7487 dpio_val = 0;
9cbe40c1 7488 loopfilter = 0;
9d556c99
CML
7489
7490 /*
7491 * Enable Refclk and SSC
7492 */
a11b0703 7493 I915_WRITE(dpll_reg,
d288f65f 7494 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7495
a580516d 7496 mutex_lock(&dev_priv->sb_lock);
9d556c99 7497
9d556c99
CML
7498 /* p1 and p2 divider */
7499 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7500 5 << DPIO_CHV_S1_DIV_SHIFT |
7501 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7502 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7503 1 << DPIO_CHV_K_DIV_SHIFT);
7504
7505 /* Feedback post-divider - m2 */
7506 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7507
7508 /* Feedback refclk divider - n and m1 */
7509 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7510 DPIO_CHV_M1_DIV_BY_2 |
7511 1 << DPIO_CHV_N_DIV_SHIFT);
7512
7513 /* M2 fraction division */
25a25dfc 7514 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7515
7516 /* M2 fraction division enable */
a945ce7e
VP
7517 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7518 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7519 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7520 if (bestm2_frac)
7521 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7522 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7523
de3a0fde
VP
7524 /* Program digital lock detect threshold */
7525 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7526 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7527 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7528 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7529 if (!bestm2_frac)
7530 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7531 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7532
9d556c99 7533 /* Loop filter */
9cbe40c1
VP
7534 if (vco == 5400000) {
7535 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7536 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7537 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7538 tribuf_calcntr = 0x9;
7539 } else if (vco <= 6200000) {
7540 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7541 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7542 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7543 tribuf_calcntr = 0x9;
7544 } else if (vco <= 6480000) {
7545 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7546 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7547 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7548 tribuf_calcntr = 0x8;
7549 } else {
7550 /* Not supported. Apply the same limits as in the max case */
7551 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7552 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7553 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7554 tribuf_calcntr = 0;
7555 }
9d556c99
CML
7556 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7557
968040b2 7558 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7559 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7560 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7561 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7562
9d556c99
CML
7563 /* AFC Recal */
7564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7565 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7566 DPIO_AFC_RECAL);
7567
a580516d 7568 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7569}
7570
d288f65f
VS
7571/**
7572 * vlv_force_pll_on - forcibly enable just the PLL
7573 * @dev_priv: i915 private structure
7574 * @pipe: pipe PLL to enable
7575 * @dpll: PLL configuration
7576 *
7577 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7578 * in cases where we need the PLL enabled even when @pipe is not going to
7579 * be enabled.
7580 */
7581void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7582 const struct dpll *dpll)
7583{
7584 struct intel_crtc *crtc =
7585 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7586 struct intel_crtc_state pipe_config = {
a93e255f 7587 .base.crtc = &crtc->base,
d288f65f
VS
7588 .pixel_multiplier = 1,
7589 .dpll = *dpll,
7590 };
7591
7592 if (IS_CHERRYVIEW(dev)) {
251ac862 7593 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7594 chv_prepare_pll(crtc, &pipe_config);
7595 chv_enable_pll(crtc, &pipe_config);
7596 } else {
251ac862 7597 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7598 vlv_prepare_pll(crtc, &pipe_config);
7599 vlv_enable_pll(crtc, &pipe_config);
7600 }
7601}
7602
7603/**
7604 * vlv_force_pll_off - forcibly disable just the PLL
7605 * @dev_priv: i915 private structure
7606 * @pipe: pipe PLL to disable
7607 *
7608 * Disable the PLL for @pipe. To be used in cases where we need
7609 * the PLL enabled even when @pipe is not going to be enabled.
7610 */
7611void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7612{
7613 if (IS_CHERRYVIEW(dev))
7614 chv_disable_pll(to_i915(dev), pipe);
7615 else
7616 vlv_disable_pll(to_i915(dev), pipe);
7617}
7618
251ac862
DV
7619static void i9xx_compute_dpll(struct intel_crtc *crtc,
7620 struct intel_crtc_state *crtc_state,
7621 intel_clock_t *reduced_clock,
7622 int num_connectors)
eb1cbe48 7623{
f47709a9 7624 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7625 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7626 u32 dpll;
7627 bool is_sdvo;
190f68c5 7628 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7629
190f68c5 7630 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7631
a93e255f
ACO
7632 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7633 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7634
7635 dpll = DPLL_VGA_MODE_DIS;
7636
a93e255f 7637 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7638 dpll |= DPLLB_MODE_LVDS;
7639 else
7640 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7641
ef1b460d 7642 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7643 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7644 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7645 }
198a037f
DV
7646
7647 if (is_sdvo)
4a33e48d 7648 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7649
190f68c5 7650 if (crtc_state->has_dp_encoder)
4a33e48d 7651 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7652
7653 /* compute bitmask from p1 value */
7654 if (IS_PINEVIEW(dev))
7655 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7656 else {
7657 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7658 if (IS_G4X(dev) && reduced_clock)
7659 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7660 }
7661 switch (clock->p2) {
7662 case 5:
7663 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7664 break;
7665 case 7:
7666 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7667 break;
7668 case 10:
7669 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7670 break;
7671 case 14:
7672 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7673 break;
7674 }
7675 if (INTEL_INFO(dev)->gen >= 4)
7676 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7677
190f68c5 7678 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7679 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7680 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7681 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7682 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7683 else
7684 dpll |= PLL_REF_INPUT_DREFCLK;
7685
7686 dpll |= DPLL_VCO_ENABLE;
190f68c5 7687 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7688
eb1cbe48 7689 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7690 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7691 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7692 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7693 }
7694}
7695
251ac862
DV
7696static void i8xx_compute_dpll(struct intel_crtc *crtc,
7697 struct intel_crtc_state *crtc_state,
7698 intel_clock_t *reduced_clock,
7699 int num_connectors)
eb1cbe48 7700{
f47709a9 7701 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7702 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7703 u32 dpll;
190f68c5 7704 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7705
190f68c5 7706 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7707
eb1cbe48
DV
7708 dpll = DPLL_VGA_MODE_DIS;
7709
a93e255f 7710 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7711 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7712 } else {
7713 if (clock->p1 == 2)
7714 dpll |= PLL_P1_DIVIDE_BY_TWO;
7715 else
7716 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7717 if (clock->p2 == 4)
7718 dpll |= PLL_P2_DIVIDE_BY_4;
7719 }
7720
a93e255f 7721 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7722 dpll |= DPLL_DVO_2X_MODE;
7723
a93e255f 7724 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7725 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7726 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7727 else
7728 dpll |= PLL_REF_INPUT_DREFCLK;
7729
7730 dpll |= DPLL_VCO_ENABLE;
190f68c5 7731 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7732}
7733
8a654f3b 7734static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7735{
7736 struct drm_device *dev = intel_crtc->base.dev;
7737 struct drm_i915_private *dev_priv = dev->dev_private;
7738 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7739 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7740 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7741 uint32_t crtc_vtotal, crtc_vblank_end;
7742 int vsyncshift = 0;
4d8a62ea
DV
7743
7744 /* We need to be careful not to changed the adjusted mode, for otherwise
7745 * the hw state checker will get angry at the mismatch. */
7746 crtc_vtotal = adjusted_mode->crtc_vtotal;
7747 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7748
609aeaca 7749 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7750 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7751 crtc_vtotal -= 1;
7752 crtc_vblank_end -= 1;
609aeaca 7753
409ee761 7754 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7755 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7756 else
7757 vsyncshift = adjusted_mode->crtc_hsync_start -
7758 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7759 if (vsyncshift < 0)
7760 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7761 }
7762
7763 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7764 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7765
fe2b8f9d 7766 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7767 (adjusted_mode->crtc_hdisplay - 1) |
7768 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7769 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7770 (adjusted_mode->crtc_hblank_start - 1) |
7771 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7772 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7773 (adjusted_mode->crtc_hsync_start - 1) |
7774 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7775
fe2b8f9d 7776 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7777 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7778 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7779 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7780 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7781 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7782 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7783 (adjusted_mode->crtc_vsync_start - 1) |
7784 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7785
b5e508d4
PZ
7786 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7787 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7788 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7789 * bits. */
7790 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7791 (pipe == PIPE_B || pipe == PIPE_C))
7792 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7793
b0e77b9c
PZ
7794 /* pipesrc controls the size that is scaled from, which should
7795 * always be the user's requested size.
7796 */
7797 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7798 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7799 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7800}
7801
1bd1bd80 7802static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7803 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7804{
7805 struct drm_device *dev = crtc->base.dev;
7806 struct drm_i915_private *dev_priv = dev->dev_private;
7807 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7808 uint32_t tmp;
7809
7810 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7811 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7812 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7813 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7814 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7815 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7816 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7817 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7818 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7819
7820 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7821 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7822 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7823 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7824 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7825 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7826 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7827 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7828 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7829
7830 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7831 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7832 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7833 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7834 }
7835
7836 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7837 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7838 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7839
2d112de7
ACO
7840 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7841 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7842}
7843
f6a83288 7844void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7845 struct intel_crtc_state *pipe_config)
babea61d 7846{
2d112de7
ACO
7847 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7848 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7849 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7850 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7851
2d112de7
ACO
7852 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7853 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7854 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7855 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7856
2d112de7 7857 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7858 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7859
2d112de7
ACO
7860 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7861 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7862
7863 mode->hsync = drm_mode_hsync(mode);
7864 mode->vrefresh = drm_mode_vrefresh(mode);
7865 drm_mode_set_name(mode);
babea61d
JB
7866}
7867
84b046f3
DV
7868static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7869{
7870 struct drm_device *dev = intel_crtc->base.dev;
7871 struct drm_i915_private *dev_priv = dev->dev_private;
7872 uint32_t pipeconf;
7873
9f11a9e4 7874 pipeconf = 0;
84b046f3 7875
b6b5d049
VS
7876 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7877 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7878 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7879
6e3c9717 7880 if (intel_crtc->config->double_wide)
cf532bb2 7881 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7882
ff9ce46e
DV
7883 /* only g4x and later have fancy bpc/dither controls */
7884 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7885 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7886 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7887 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7888 PIPECONF_DITHER_TYPE_SP;
84b046f3 7889
6e3c9717 7890 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7891 case 18:
7892 pipeconf |= PIPECONF_6BPC;
7893 break;
7894 case 24:
7895 pipeconf |= PIPECONF_8BPC;
7896 break;
7897 case 30:
7898 pipeconf |= PIPECONF_10BPC;
7899 break;
7900 default:
7901 /* Case prevented by intel_choose_pipe_bpp_dither. */
7902 BUG();
84b046f3
DV
7903 }
7904 }
7905
7906 if (HAS_PIPE_CXSR(dev)) {
7907 if (intel_crtc->lowfreq_avail) {
7908 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7909 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7910 } else {
7911 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7912 }
7913 }
7914
6e3c9717 7915 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7916 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7917 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7918 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7919 else
7920 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7921 } else
84b046f3
DV
7922 pipeconf |= PIPECONF_PROGRESSIVE;
7923
6e3c9717 7924 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7925 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7926
84b046f3
DV
7927 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7928 POSTING_READ(PIPECONF(intel_crtc->pipe));
7929}
7930
190f68c5
ACO
7931static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7932 struct intel_crtc_state *crtc_state)
79e53945 7933{
c7653199 7934 struct drm_device *dev = crtc->base.dev;
79e53945 7935 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7936 int refclk, num_connectors = 0;
c329a4ec
DV
7937 intel_clock_t clock;
7938 bool ok;
d4906093 7939 const intel_limit_t *limit;
55bb9992 7940 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7941 struct drm_connector *connector;
55bb9992
ACO
7942 struct drm_connector_state *connector_state;
7943 int i;
79e53945 7944
dd3cd74a
ACO
7945 memset(&crtc_state->dpll_hw_state, 0,
7946 sizeof(crtc_state->dpll_hw_state));
7947
a65347ba
JN
7948 if (crtc_state->has_dsi_encoder)
7949 return 0;
43565a06 7950
a65347ba
JN
7951 for_each_connector_in_state(state, connector, connector_state, i) {
7952 if (connector_state->crtc == &crtc->base)
7953 num_connectors++;
79e53945
JB
7954 }
7955
190f68c5 7956 if (!crtc_state->clock_set) {
a93e255f 7957 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7958
e9fd1c02
JN
7959 /*
7960 * Returns a set of divisors for the desired target clock with
7961 * the given refclk, or FALSE. The returned values represent
7962 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7963 * 2) / p1 / p2.
7964 */
a93e255f
ACO
7965 limit = intel_limit(crtc_state, refclk);
7966 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7967 crtc_state->port_clock,
e9fd1c02 7968 refclk, NULL, &clock);
f2335330 7969 if (!ok) {
e9fd1c02
JN
7970 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7971 return -EINVAL;
7972 }
79e53945 7973
f2335330 7974 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7975 crtc_state->dpll.n = clock.n;
7976 crtc_state->dpll.m1 = clock.m1;
7977 crtc_state->dpll.m2 = clock.m2;
7978 crtc_state->dpll.p1 = clock.p1;
7979 crtc_state->dpll.p2 = clock.p2;
f47709a9 7980 }
7026d4ac 7981
e9fd1c02 7982 if (IS_GEN2(dev)) {
c329a4ec 7983 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7984 num_connectors);
9d556c99 7985 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7986 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7987 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7988 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7989 } else {
c329a4ec 7990 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7991 num_connectors);
e9fd1c02 7992 }
79e53945 7993
c8f7a0db 7994 return 0;
f564048e
EA
7995}
7996
2fa2fe9a 7997static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7998 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7999{
8000 struct drm_device *dev = crtc->base.dev;
8001 struct drm_i915_private *dev_priv = dev->dev_private;
8002 uint32_t tmp;
8003
dc9e7dec
VS
8004 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8005 return;
8006
2fa2fe9a 8007 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8008 if (!(tmp & PFIT_ENABLE))
8009 return;
2fa2fe9a 8010
06922821 8011 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8012 if (INTEL_INFO(dev)->gen < 4) {
8013 if (crtc->pipe != PIPE_B)
8014 return;
2fa2fe9a
DV
8015 } else {
8016 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8017 return;
8018 }
8019
06922821 8020 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8021 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8022 if (INTEL_INFO(dev)->gen < 5)
8023 pipe_config->gmch_pfit.lvds_border_bits =
8024 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8025}
8026
acbec814 8027static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8028 struct intel_crtc_state *pipe_config)
acbec814
JB
8029{
8030 struct drm_device *dev = crtc->base.dev;
8031 struct drm_i915_private *dev_priv = dev->dev_private;
8032 int pipe = pipe_config->cpu_transcoder;
8033 intel_clock_t clock;
8034 u32 mdiv;
662c6ecb 8035 int refclk = 100000;
acbec814 8036
f573de5a
SK
8037 /* In case of MIPI DPLL will not even be used */
8038 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8039 return;
8040
a580516d 8041 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8042 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8043 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8044
8045 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8046 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8047 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8048 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8049 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8050
dccbea3b 8051 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8052}
8053
5724dbd1
DL
8054static void
8055i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8056 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8057{
8058 struct drm_device *dev = crtc->base.dev;
8059 struct drm_i915_private *dev_priv = dev->dev_private;
8060 u32 val, base, offset;
8061 int pipe = crtc->pipe, plane = crtc->plane;
8062 int fourcc, pixel_format;
6761dd31 8063 unsigned int aligned_height;
b113d5ee 8064 struct drm_framebuffer *fb;
1b842c89 8065 struct intel_framebuffer *intel_fb;
1ad292b5 8066
42a7b088
DL
8067 val = I915_READ(DSPCNTR(plane));
8068 if (!(val & DISPLAY_PLANE_ENABLE))
8069 return;
8070
d9806c9f 8071 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8072 if (!intel_fb) {
1ad292b5
JB
8073 DRM_DEBUG_KMS("failed to alloc fb\n");
8074 return;
8075 }
8076
1b842c89
DL
8077 fb = &intel_fb->base;
8078
18c5247e
DV
8079 if (INTEL_INFO(dev)->gen >= 4) {
8080 if (val & DISPPLANE_TILED) {
49af449b 8081 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8082 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8083 }
8084 }
1ad292b5
JB
8085
8086 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8087 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8088 fb->pixel_format = fourcc;
8089 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8090
8091 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8092 if (plane_config->tiling)
1ad292b5
JB
8093 offset = I915_READ(DSPTILEOFF(plane));
8094 else
8095 offset = I915_READ(DSPLINOFF(plane));
8096 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8097 } else {
8098 base = I915_READ(DSPADDR(plane));
8099 }
8100 plane_config->base = base;
8101
8102 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8103 fb->width = ((val >> 16) & 0xfff) + 1;
8104 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8105
8106 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8107 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8108
b113d5ee 8109 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8110 fb->pixel_format,
8111 fb->modifier[0]);
1ad292b5 8112
f37b5c2b 8113 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8114
2844a921
DL
8115 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8116 pipe_name(pipe), plane, fb->width, fb->height,
8117 fb->bits_per_pixel, base, fb->pitches[0],
8118 plane_config->size);
1ad292b5 8119
2d14030b 8120 plane_config->fb = intel_fb;
1ad292b5
JB
8121}
8122
70b23a98 8123static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8124 struct intel_crtc_state *pipe_config)
70b23a98
VS
8125{
8126 struct drm_device *dev = crtc->base.dev;
8127 struct drm_i915_private *dev_priv = dev->dev_private;
8128 int pipe = pipe_config->cpu_transcoder;
8129 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8130 intel_clock_t clock;
0d7b6b11 8131 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8132 int refclk = 100000;
8133
a580516d 8134 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8135 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8136 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8137 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8138 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8139 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8140 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8141
8142 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8143 clock.m2 = (pll_dw0 & 0xff) << 22;
8144 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8145 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8146 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8147 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8148 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8149
dccbea3b 8150 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8151}
8152
0e8ffe1b 8153static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8154 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8155{
8156 struct drm_device *dev = crtc->base.dev;
8157 struct drm_i915_private *dev_priv = dev->dev_private;
8158 uint32_t tmp;
8159
f458ebbc
DV
8160 if (!intel_display_power_is_enabled(dev_priv,
8161 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8162 return false;
8163
e143a21c 8164 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8165 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8166
0e8ffe1b
DV
8167 tmp = I915_READ(PIPECONF(crtc->pipe));
8168 if (!(tmp & PIPECONF_ENABLE))
8169 return false;
8170
42571aef
VS
8171 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8172 switch (tmp & PIPECONF_BPC_MASK) {
8173 case PIPECONF_6BPC:
8174 pipe_config->pipe_bpp = 18;
8175 break;
8176 case PIPECONF_8BPC:
8177 pipe_config->pipe_bpp = 24;
8178 break;
8179 case PIPECONF_10BPC:
8180 pipe_config->pipe_bpp = 30;
8181 break;
8182 default:
8183 break;
8184 }
8185 }
8186
b5a9fa09
DV
8187 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8188 pipe_config->limited_color_range = true;
8189
282740f7
VS
8190 if (INTEL_INFO(dev)->gen < 4)
8191 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8192
1bd1bd80
DV
8193 intel_get_pipe_timings(crtc, pipe_config);
8194
2fa2fe9a
DV
8195 i9xx_get_pfit_config(crtc, pipe_config);
8196
6c49f241
DV
8197 if (INTEL_INFO(dev)->gen >= 4) {
8198 tmp = I915_READ(DPLL_MD(crtc->pipe));
8199 pipe_config->pixel_multiplier =
8200 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8201 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8202 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8203 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8204 tmp = I915_READ(DPLL(crtc->pipe));
8205 pipe_config->pixel_multiplier =
8206 ((tmp & SDVO_MULTIPLIER_MASK)
8207 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8208 } else {
8209 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8210 * port and will be fixed up in the encoder->get_config
8211 * function. */
8212 pipe_config->pixel_multiplier = 1;
8213 }
8bcc2795
DV
8214 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8215 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8216 /*
8217 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8218 * on 830. Filter it out here so that we don't
8219 * report errors due to that.
8220 */
8221 if (IS_I830(dev))
8222 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8223
8bcc2795
DV
8224 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8225 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8226 } else {
8227 /* Mask out read-only status bits. */
8228 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8229 DPLL_PORTC_READY_MASK |
8230 DPLL_PORTB_READY_MASK);
8bcc2795 8231 }
6c49f241 8232
70b23a98
VS
8233 if (IS_CHERRYVIEW(dev))
8234 chv_crtc_clock_get(crtc, pipe_config);
8235 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8236 vlv_crtc_clock_get(crtc, pipe_config);
8237 else
8238 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8239
0f64614d
VS
8240 /*
8241 * Normally the dotclock is filled in by the encoder .get_config()
8242 * but in case the pipe is enabled w/o any ports we need a sane
8243 * default.
8244 */
8245 pipe_config->base.adjusted_mode.crtc_clock =
8246 pipe_config->port_clock / pipe_config->pixel_multiplier;
8247
0e8ffe1b
DV
8248 return true;
8249}
8250
dde86e2d 8251static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8252{
8253 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8254 struct intel_encoder *encoder;
74cfd7ac 8255 u32 val, final;
13d83a67 8256 bool has_lvds = false;
199e5d79 8257 bool has_cpu_edp = false;
199e5d79 8258 bool has_panel = false;
99eb6a01
KP
8259 bool has_ck505 = false;
8260 bool can_ssc = false;
13d83a67
JB
8261
8262 /* We need to take the global config into account */
b2784e15 8263 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8264 switch (encoder->type) {
8265 case INTEL_OUTPUT_LVDS:
8266 has_panel = true;
8267 has_lvds = true;
8268 break;
8269 case INTEL_OUTPUT_EDP:
8270 has_panel = true;
2de6905f 8271 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8272 has_cpu_edp = true;
8273 break;
6847d71b
PZ
8274 default:
8275 break;
13d83a67
JB
8276 }
8277 }
8278
99eb6a01 8279 if (HAS_PCH_IBX(dev)) {
41aa3448 8280 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8281 can_ssc = has_ck505;
8282 } else {
8283 has_ck505 = false;
8284 can_ssc = true;
8285 }
8286
2de6905f
ID
8287 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8288 has_panel, has_lvds, has_ck505);
13d83a67
JB
8289
8290 /* Ironlake: try to setup display ref clock before DPLL
8291 * enabling. This is only under driver's control after
8292 * PCH B stepping, previous chipset stepping should be
8293 * ignoring this setting.
8294 */
74cfd7ac
CW
8295 val = I915_READ(PCH_DREF_CONTROL);
8296
8297 /* As we must carefully and slowly disable/enable each source in turn,
8298 * compute the final state we want first and check if we need to
8299 * make any changes at all.
8300 */
8301 final = val;
8302 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8303 if (has_ck505)
8304 final |= DREF_NONSPREAD_CK505_ENABLE;
8305 else
8306 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8307
8308 final &= ~DREF_SSC_SOURCE_MASK;
8309 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8310 final &= ~DREF_SSC1_ENABLE;
8311
8312 if (has_panel) {
8313 final |= DREF_SSC_SOURCE_ENABLE;
8314
8315 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8316 final |= DREF_SSC1_ENABLE;
8317
8318 if (has_cpu_edp) {
8319 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8320 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8321 else
8322 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8323 } else
8324 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8325 } else {
8326 final |= DREF_SSC_SOURCE_DISABLE;
8327 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8328 }
8329
8330 if (final == val)
8331 return;
8332
13d83a67 8333 /* Always enable nonspread source */
74cfd7ac 8334 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8335
99eb6a01 8336 if (has_ck505)
74cfd7ac 8337 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8338 else
74cfd7ac 8339 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8340
199e5d79 8341 if (has_panel) {
74cfd7ac
CW
8342 val &= ~DREF_SSC_SOURCE_MASK;
8343 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8344
199e5d79 8345 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8346 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8347 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8348 val |= DREF_SSC1_ENABLE;
e77166b5 8349 } else
74cfd7ac 8350 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8351
8352 /* Get SSC going before enabling the outputs */
74cfd7ac 8353 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8354 POSTING_READ(PCH_DREF_CONTROL);
8355 udelay(200);
8356
74cfd7ac 8357 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8358
8359 /* Enable CPU source on CPU attached eDP */
199e5d79 8360 if (has_cpu_edp) {
99eb6a01 8361 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8362 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8363 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8364 } else
74cfd7ac 8365 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8366 } else
74cfd7ac 8367 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8368
74cfd7ac 8369 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8370 POSTING_READ(PCH_DREF_CONTROL);
8371 udelay(200);
8372 } else {
8373 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8374
74cfd7ac 8375 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8376
8377 /* Turn off CPU output */
74cfd7ac 8378 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8379
74cfd7ac 8380 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383
8384 /* Turn off the SSC source */
74cfd7ac
CW
8385 val &= ~DREF_SSC_SOURCE_MASK;
8386 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8387
8388 /* Turn off SSC1 */
74cfd7ac 8389 val &= ~DREF_SSC1_ENABLE;
199e5d79 8390
74cfd7ac 8391 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8392 POSTING_READ(PCH_DREF_CONTROL);
8393 udelay(200);
8394 }
74cfd7ac
CW
8395
8396 BUG_ON(val != final);
13d83a67
JB
8397}
8398
f31f2d55 8399static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8400{
f31f2d55 8401 uint32_t tmp;
dde86e2d 8402
0ff066a9
PZ
8403 tmp = I915_READ(SOUTH_CHICKEN2);
8404 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8405 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8406
0ff066a9
PZ
8407 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8408 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8409 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8410
0ff066a9
PZ
8411 tmp = I915_READ(SOUTH_CHICKEN2);
8412 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8413 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8414
0ff066a9
PZ
8415 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8416 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8417 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8418}
8419
8420/* WaMPhyProgramming:hsw */
8421static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8422{
8423 uint32_t tmp;
dde86e2d
PZ
8424
8425 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8426 tmp &= ~(0xFF << 24);
8427 tmp |= (0x12 << 24);
8428 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8429
dde86e2d
PZ
8430 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8431 tmp |= (1 << 11);
8432 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8433
8434 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8435 tmp |= (1 << 11);
8436 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8437
dde86e2d
PZ
8438 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8439 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8440 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8441
8442 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8443 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8444 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8445
0ff066a9
PZ
8446 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8447 tmp &= ~(7 << 13);
8448 tmp |= (5 << 13);
8449 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8450
0ff066a9
PZ
8451 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8452 tmp &= ~(7 << 13);
8453 tmp |= (5 << 13);
8454 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8455
8456 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8457 tmp &= ~0xFF;
8458 tmp |= 0x1C;
8459 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8460
8461 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8462 tmp &= ~0xFF;
8463 tmp |= 0x1C;
8464 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8465
8466 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8467 tmp &= ~(0xFF << 16);
8468 tmp |= (0x1C << 16);
8469 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8470
8471 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8472 tmp &= ~(0xFF << 16);
8473 tmp |= (0x1C << 16);
8474 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8475
0ff066a9
PZ
8476 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8477 tmp |= (1 << 27);
8478 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8479
0ff066a9
PZ
8480 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8481 tmp |= (1 << 27);
8482 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8483
0ff066a9
PZ
8484 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8485 tmp &= ~(0xF << 28);
8486 tmp |= (4 << 28);
8487 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8488
0ff066a9
PZ
8489 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8490 tmp &= ~(0xF << 28);
8491 tmp |= (4 << 28);
8492 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8493}
8494
2fa86a1f
PZ
8495/* Implements 3 different sequences from BSpec chapter "Display iCLK
8496 * Programming" based on the parameters passed:
8497 * - Sequence to enable CLKOUT_DP
8498 * - Sequence to enable CLKOUT_DP without spread
8499 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8500 */
8501static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8502 bool with_fdi)
f31f2d55
PZ
8503{
8504 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8505 uint32_t reg, tmp;
8506
8507 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8508 with_spread = true;
c2699524 8509 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8510 with_fdi = false;
f31f2d55 8511
a580516d 8512 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8513
8514 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8515 tmp &= ~SBI_SSCCTL_DISABLE;
8516 tmp |= SBI_SSCCTL_PATHALT;
8517 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8518
8519 udelay(24);
8520
2fa86a1f
PZ
8521 if (with_spread) {
8522 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8523 tmp &= ~SBI_SSCCTL_PATHALT;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8525
2fa86a1f
PZ
8526 if (with_fdi) {
8527 lpt_reset_fdi_mphy(dev_priv);
8528 lpt_program_fdi_mphy(dev_priv);
8529 }
8530 }
dde86e2d 8531
c2699524 8532 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8533 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8534 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8535 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8536
a580516d 8537 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8538}
8539
47701c3b
PZ
8540/* Sequence to disable CLKOUT_DP */
8541static void lpt_disable_clkout_dp(struct drm_device *dev)
8542{
8543 struct drm_i915_private *dev_priv = dev->dev_private;
8544 uint32_t reg, tmp;
8545
a580516d 8546 mutex_lock(&dev_priv->sb_lock);
47701c3b 8547
c2699524 8548 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8549 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8550 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8551 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8552
8553 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8554 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8555 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8556 tmp |= SBI_SSCCTL_PATHALT;
8557 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8558 udelay(32);
8559 }
8560 tmp |= SBI_SSCCTL_DISABLE;
8561 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8562 }
8563
a580516d 8564 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8565}
8566
bf8fa3d3
PZ
8567static void lpt_init_pch_refclk(struct drm_device *dev)
8568{
bf8fa3d3
PZ
8569 struct intel_encoder *encoder;
8570 bool has_vga = false;
8571
b2784e15 8572 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8573 switch (encoder->type) {
8574 case INTEL_OUTPUT_ANALOG:
8575 has_vga = true;
8576 break;
6847d71b
PZ
8577 default:
8578 break;
bf8fa3d3
PZ
8579 }
8580 }
8581
47701c3b
PZ
8582 if (has_vga)
8583 lpt_enable_clkout_dp(dev, true, true);
8584 else
8585 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8586}
8587
dde86e2d
PZ
8588/*
8589 * Initialize reference clocks when the driver loads
8590 */
8591void intel_init_pch_refclk(struct drm_device *dev)
8592{
8593 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8594 ironlake_init_pch_refclk(dev);
8595 else if (HAS_PCH_LPT(dev))
8596 lpt_init_pch_refclk(dev);
8597}
8598
55bb9992 8599static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8600{
55bb9992 8601 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8602 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8603 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8604 struct drm_connector *connector;
55bb9992 8605 struct drm_connector_state *connector_state;
d9d444cb 8606 struct intel_encoder *encoder;
55bb9992 8607 int num_connectors = 0, i;
d9d444cb
JB
8608 bool is_lvds = false;
8609
da3ced29 8610 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8611 if (connector_state->crtc != crtc_state->base.crtc)
8612 continue;
8613
8614 encoder = to_intel_encoder(connector_state->best_encoder);
8615
d9d444cb
JB
8616 switch (encoder->type) {
8617 case INTEL_OUTPUT_LVDS:
8618 is_lvds = true;
8619 break;
6847d71b
PZ
8620 default:
8621 break;
d9d444cb
JB
8622 }
8623 num_connectors++;
8624 }
8625
8626 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8627 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8628 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8629 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8630 }
8631
8632 return 120000;
8633}
8634
6ff93609 8635static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8636{
c8203565 8637 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8639 int pipe = intel_crtc->pipe;
c8203565
PZ
8640 uint32_t val;
8641
78114071 8642 val = 0;
c8203565 8643
6e3c9717 8644 switch (intel_crtc->config->pipe_bpp) {
c8203565 8645 case 18:
dfd07d72 8646 val |= PIPECONF_6BPC;
c8203565
PZ
8647 break;
8648 case 24:
dfd07d72 8649 val |= PIPECONF_8BPC;
c8203565
PZ
8650 break;
8651 case 30:
dfd07d72 8652 val |= PIPECONF_10BPC;
c8203565
PZ
8653 break;
8654 case 36:
dfd07d72 8655 val |= PIPECONF_12BPC;
c8203565
PZ
8656 break;
8657 default:
cc769b62
PZ
8658 /* Case prevented by intel_choose_pipe_bpp_dither. */
8659 BUG();
c8203565
PZ
8660 }
8661
6e3c9717 8662 if (intel_crtc->config->dither)
c8203565
PZ
8663 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8664
6e3c9717 8665 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8666 val |= PIPECONF_INTERLACED_ILK;
8667 else
8668 val |= PIPECONF_PROGRESSIVE;
8669
6e3c9717 8670 if (intel_crtc->config->limited_color_range)
3685a8f3 8671 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8672
c8203565
PZ
8673 I915_WRITE(PIPECONF(pipe), val);
8674 POSTING_READ(PIPECONF(pipe));
8675}
8676
86d3efce
VS
8677/*
8678 * Set up the pipe CSC unit.
8679 *
8680 * Currently only full range RGB to limited range RGB conversion
8681 * is supported, but eventually this should handle various
8682 * RGB<->YCbCr scenarios as well.
8683 */
50f3b016 8684static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8685{
8686 struct drm_device *dev = crtc->dev;
8687 struct drm_i915_private *dev_priv = dev->dev_private;
8688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8689 int pipe = intel_crtc->pipe;
8690 uint16_t coeff = 0x7800; /* 1.0 */
8691
8692 /*
8693 * TODO: Check what kind of values actually come out of the pipe
8694 * with these coeff/postoff values and adjust to get the best
8695 * accuracy. Perhaps we even need to take the bpc value into
8696 * consideration.
8697 */
8698
6e3c9717 8699 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8700 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8701
8702 /*
8703 * GY/GU and RY/RU should be the other way around according
8704 * to BSpec, but reality doesn't agree. Just set them up in
8705 * a way that results in the correct picture.
8706 */
8707 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8708 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8709
8710 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8711 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8712
8713 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8714 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8715
8716 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8717 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8718 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8719
8720 if (INTEL_INFO(dev)->gen > 6) {
8721 uint16_t postoff = 0;
8722
6e3c9717 8723 if (intel_crtc->config->limited_color_range)
32cf0cb0 8724 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8725
8726 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8727 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8728 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8729
8730 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8731 } else {
8732 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8733
6e3c9717 8734 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8735 mode |= CSC_BLACK_SCREEN_OFFSET;
8736
8737 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8738 }
8739}
8740
6ff93609 8741static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8742{
756f85cf
PZ
8743 struct drm_device *dev = crtc->dev;
8744 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8746 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8747 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8748 uint32_t val;
8749
3eff4faa 8750 val = 0;
ee2b0b38 8751
6e3c9717 8752 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8753 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8754
6e3c9717 8755 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8756 val |= PIPECONF_INTERLACED_ILK;
8757 else
8758 val |= PIPECONF_PROGRESSIVE;
8759
702e7a56
PZ
8760 I915_WRITE(PIPECONF(cpu_transcoder), val);
8761 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8762
8763 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8764 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8765
3cdf122c 8766 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8767 val = 0;
8768
6e3c9717 8769 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8770 case 18:
8771 val |= PIPEMISC_DITHER_6_BPC;
8772 break;
8773 case 24:
8774 val |= PIPEMISC_DITHER_8_BPC;
8775 break;
8776 case 30:
8777 val |= PIPEMISC_DITHER_10_BPC;
8778 break;
8779 case 36:
8780 val |= PIPEMISC_DITHER_12_BPC;
8781 break;
8782 default:
8783 /* Case prevented by pipe_config_set_bpp. */
8784 BUG();
8785 }
8786
6e3c9717 8787 if (intel_crtc->config->dither)
756f85cf
PZ
8788 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8789
8790 I915_WRITE(PIPEMISC(pipe), val);
8791 }
ee2b0b38
PZ
8792}
8793
6591c6e4 8794static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8795 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8796 intel_clock_t *clock,
8797 bool *has_reduced_clock,
8798 intel_clock_t *reduced_clock)
8799{
8800 struct drm_device *dev = crtc->dev;
8801 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8802 int refclk;
d4906093 8803 const intel_limit_t *limit;
c329a4ec 8804 bool ret;
79e53945 8805
55bb9992 8806 refclk = ironlake_get_refclk(crtc_state);
79e53945 8807
d4906093
ML
8808 /*
8809 * Returns a set of divisors for the desired target clock with the given
8810 * refclk, or FALSE. The returned values represent the clock equation:
8811 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8812 */
a93e255f
ACO
8813 limit = intel_limit(crtc_state, refclk);
8814 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8815 crtc_state->port_clock,
ee9300bb 8816 refclk, NULL, clock);
6591c6e4
PZ
8817 if (!ret)
8818 return false;
cda4b7d3 8819
6591c6e4
PZ
8820 return true;
8821}
8822
d4b1931c
PZ
8823int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8824{
8825 /*
8826 * Account for spread spectrum to avoid
8827 * oversubscribing the link. Max center spread
8828 * is 2.5%; use 5% for safety's sake.
8829 */
8830 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8831 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8832}
8833
7429e9d4 8834static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8835{
7429e9d4 8836 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8837}
8838
de13a2e3 8839static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8840 struct intel_crtc_state *crtc_state,
7429e9d4 8841 u32 *fp,
9a7c7890 8842 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8843{
de13a2e3 8844 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8845 struct drm_device *dev = crtc->dev;
8846 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8847 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8848 struct drm_connector *connector;
55bb9992
ACO
8849 struct drm_connector_state *connector_state;
8850 struct intel_encoder *encoder;
de13a2e3 8851 uint32_t dpll;
55bb9992 8852 int factor, num_connectors = 0, i;
09ede541 8853 bool is_lvds = false, is_sdvo = false;
79e53945 8854
da3ced29 8855 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8856 if (connector_state->crtc != crtc_state->base.crtc)
8857 continue;
8858
8859 encoder = to_intel_encoder(connector_state->best_encoder);
8860
8861 switch (encoder->type) {
79e53945
JB
8862 case INTEL_OUTPUT_LVDS:
8863 is_lvds = true;
8864 break;
8865 case INTEL_OUTPUT_SDVO:
7d57382e 8866 case INTEL_OUTPUT_HDMI:
79e53945 8867 is_sdvo = true;
79e53945 8868 break;
6847d71b
PZ
8869 default:
8870 break;
79e53945 8871 }
43565a06 8872
c751ce4f 8873 num_connectors++;
79e53945 8874 }
79e53945 8875
c1858123 8876 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8877 factor = 21;
8878 if (is_lvds) {
8879 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8880 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8881 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8882 factor = 25;
190f68c5 8883 } else if (crtc_state->sdvo_tv_clock)
8febb297 8884 factor = 20;
c1858123 8885
190f68c5 8886 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8887 *fp |= FP_CB_TUNE;
2c07245f 8888
9a7c7890
DV
8889 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8890 *fp2 |= FP_CB_TUNE;
8891
5eddb70b 8892 dpll = 0;
2c07245f 8893
a07d6787
EA
8894 if (is_lvds)
8895 dpll |= DPLLB_MODE_LVDS;
8896 else
8897 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8898
190f68c5 8899 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8900 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8901
8902 if (is_sdvo)
4a33e48d 8903 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8904 if (crtc_state->has_dp_encoder)
4a33e48d 8905 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8906
a07d6787 8907 /* compute bitmask from p1 value */
190f68c5 8908 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8909 /* also FPA1 */
190f68c5 8910 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8911
190f68c5 8912 switch (crtc_state->dpll.p2) {
a07d6787
EA
8913 case 5:
8914 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8915 break;
8916 case 7:
8917 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8918 break;
8919 case 10:
8920 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8921 break;
8922 case 14:
8923 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8924 break;
79e53945
JB
8925 }
8926
b4c09f3b 8927 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8928 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8929 else
8930 dpll |= PLL_REF_INPUT_DREFCLK;
8931
959e16d6 8932 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8933}
8934
190f68c5
ACO
8935static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8936 struct intel_crtc_state *crtc_state)
de13a2e3 8937{
c7653199 8938 struct drm_device *dev = crtc->base.dev;
de13a2e3 8939 intel_clock_t clock, reduced_clock;
cbbab5bd 8940 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8941 bool ok, has_reduced_clock = false;
8b47047b 8942 bool is_lvds = false;
e2b78267 8943 struct intel_shared_dpll *pll;
de13a2e3 8944
dd3cd74a
ACO
8945 memset(&crtc_state->dpll_hw_state, 0,
8946 sizeof(crtc_state->dpll_hw_state));
8947
7905df29 8948 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 8949
5dc5298b
PZ
8950 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8951 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8952
190f68c5 8953 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8954 &has_reduced_clock, &reduced_clock);
190f68c5 8955 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8956 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8957 return -EINVAL;
79e53945 8958 }
f47709a9 8959 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8960 if (!crtc_state->clock_set) {
8961 crtc_state->dpll.n = clock.n;
8962 crtc_state->dpll.m1 = clock.m1;
8963 crtc_state->dpll.m2 = clock.m2;
8964 crtc_state->dpll.p1 = clock.p1;
8965 crtc_state->dpll.p2 = clock.p2;
f47709a9 8966 }
79e53945 8967
5dc5298b 8968 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8969 if (crtc_state->has_pch_encoder) {
8970 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8971 if (has_reduced_clock)
7429e9d4 8972 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8973
190f68c5 8974 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8975 &fp, &reduced_clock,
8976 has_reduced_clock ? &fp2 : NULL);
8977
190f68c5
ACO
8978 crtc_state->dpll_hw_state.dpll = dpll;
8979 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8980 if (has_reduced_clock)
190f68c5 8981 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8982 else
190f68c5 8983 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8984
190f68c5 8985 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8986 if (pll == NULL) {
84f44ce7 8987 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8988 pipe_name(crtc->pipe));
4b645f14
JB
8989 return -EINVAL;
8990 }
3fb37703 8991 }
79e53945 8992
ab585dea 8993 if (is_lvds && has_reduced_clock)
c7653199 8994 crtc->lowfreq_avail = true;
bcd644e0 8995 else
c7653199 8996 crtc->lowfreq_avail = false;
e2b78267 8997
c8f7a0db 8998 return 0;
79e53945
JB
8999}
9000
eb14cb74
VS
9001static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9002 struct intel_link_m_n *m_n)
9003{
9004 struct drm_device *dev = crtc->base.dev;
9005 struct drm_i915_private *dev_priv = dev->dev_private;
9006 enum pipe pipe = crtc->pipe;
9007
9008 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9009 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9010 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9011 & ~TU_SIZE_MASK;
9012 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9013 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9014 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9015}
9016
9017static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9018 enum transcoder transcoder,
b95af8be
VK
9019 struct intel_link_m_n *m_n,
9020 struct intel_link_m_n *m2_n2)
72419203
DV
9021{
9022 struct drm_device *dev = crtc->base.dev;
9023 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9024 enum pipe pipe = crtc->pipe;
72419203 9025
eb14cb74
VS
9026 if (INTEL_INFO(dev)->gen >= 5) {
9027 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9028 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9029 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9030 & ~TU_SIZE_MASK;
9031 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9032 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9033 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9034 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9035 * gen < 8) and if DRRS is supported (to make sure the
9036 * registers are not unnecessarily read).
9037 */
9038 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9039 crtc->config->has_drrs) {
b95af8be
VK
9040 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9041 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9042 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9043 & ~TU_SIZE_MASK;
9044 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9045 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9046 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9047 }
eb14cb74
VS
9048 } else {
9049 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9050 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9051 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9052 & ~TU_SIZE_MASK;
9053 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9054 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9055 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9056 }
9057}
9058
9059void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9060 struct intel_crtc_state *pipe_config)
eb14cb74 9061{
681a8504 9062 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9063 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9064 else
9065 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9066 &pipe_config->dp_m_n,
9067 &pipe_config->dp_m2_n2);
eb14cb74 9068}
72419203 9069
eb14cb74 9070static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9071 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9072{
9073 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9074 &pipe_config->fdi_m_n, NULL);
72419203
DV
9075}
9076
bd2e244f 9077static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9078 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9079{
9080 struct drm_device *dev = crtc->base.dev;
9081 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9082 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9083 uint32_t ps_ctrl = 0;
9084 int id = -1;
9085 int i;
bd2e244f 9086
a1b2278e
CK
9087 /* find scaler attached to this pipe */
9088 for (i = 0; i < crtc->num_scalers; i++) {
9089 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9090 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9091 id = i;
9092 pipe_config->pch_pfit.enabled = true;
9093 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9094 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9095 break;
9096 }
9097 }
bd2e244f 9098
a1b2278e
CK
9099 scaler_state->scaler_id = id;
9100 if (id >= 0) {
9101 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9102 } else {
9103 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9104 }
9105}
9106
5724dbd1
DL
9107static void
9108skylake_get_initial_plane_config(struct intel_crtc *crtc,
9109 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9110{
9111 struct drm_device *dev = crtc->base.dev;
9112 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9113 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9114 int pipe = crtc->pipe;
9115 int fourcc, pixel_format;
6761dd31 9116 unsigned int aligned_height;
bc8d7dff 9117 struct drm_framebuffer *fb;
1b842c89 9118 struct intel_framebuffer *intel_fb;
bc8d7dff 9119
d9806c9f 9120 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9121 if (!intel_fb) {
bc8d7dff
DL
9122 DRM_DEBUG_KMS("failed to alloc fb\n");
9123 return;
9124 }
9125
1b842c89
DL
9126 fb = &intel_fb->base;
9127
bc8d7dff 9128 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9129 if (!(val & PLANE_CTL_ENABLE))
9130 goto error;
9131
bc8d7dff
DL
9132 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9133 fourcc = skl_format_to_fourcc(pixel_format,
9134 val & PLANE_CTL_ORDER_RGBX,
9135 val & PLANE_CTL_ALPHA_MASK);
9136 fb->pixel_format = fourcc;
9137 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9138
40f46283
DL
9139 tiling = val & PLANE_CTL_TILED_MASK;
9140 switch (tiling) {
9141 case PLANE_CTL_TILED_LINEAR:
9142 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9143 break;
9144 case PLANE_CTL_TILED_X:
9145 plane_config->tiling = I915_TILING_X;
9146 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9147 break;
9148 case PLANE_CTL_TILED_Y:
9149 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9150 break;
9151 case PLANE_CTL_TILED_YF:
9152 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9153 break;
9154 default:
9155 MISSING_CASE(tiling);
9156 goto error;
9157 }
9158
bc8d7dff
DL
9159 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9160 plane_config->base = base;
9161
9162 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9163
9164 val = I915_READ(PLANE_SIZE(pipe, 0));
9165 fb->height = ((val >> 16) & 0xfff) + 1;
9166 fb->width = ((val >> 0) & 0x1fff) + 1;
9167
9168 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9169 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9170 fb->pixel_format);
bc8d7dff
DL
9171 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9172
9173 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9174 fb->pixel_format,
9175 fb->modifier[0]);
bc8d7dff 9176
f37b5c2b 9177 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9178
9179 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9180 pipe_name(pipe), fb->width, fb->height,
9181 fb->bits_per_pixel, base, fb->pitches[0],
9182 plane_config->size);
9183
2d14030b 9184 plane_config->fb = intel_fb;
bc8d7dff
DL
9185 return;
9186
9187error:
9188 kfree(fb);
9189}
9190
2fa2fe9a 9191static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9192 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9193{
9194 struct drm_device *dev = crtc->base.dev;
9195 struct drm_i915_private *dev_priv = dev->dev_private;
9196 uint32_t tmp;
9197
9198 tmp = I915_READ(PF_CTL(crtc->pipe));
9199
9200 if (tmp & PF_ENABLE) {
fd4daa9c 9201 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9202 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9203 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9204
9205 /* We currently do not free assignements of panel fitters on
9206 * ivb/hsw (since we don't use the higher upscaling modes which
9207 * differentiates them) so just WARN about this case for now. */
9208 if (IS_GEN7(dev)) {
9209 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9210 PF_PIPE_SEL_IVB(crtc->pipe));
9211 }
2fa2fe9a 9212 }
79e53945
JB
9213}
9214
5724dbd1
DL
9215static void
9216ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9217 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9218{
9219 struct drm_device *dev = crtc->base.dev;
9220 struct drm_i915_private *dev_priv = dev->dev_private;
9221 u32 val, base, offset;
aeee5a49 9222 int pipe = crtc->pipe;
4c6baa59 9223 int fourcc, pixel_format;
6761dd31 9224 unsigned int aligned_height;
b113d5ee 9225 struct drm_framebuffer *fb;
1b842c89 9226 struct intel_framebuffer *intel_fb;
4c6baa59 9227
42a7b088
DL
9228 val = I915_READ(DSPCNTR(pipe));
9229 if (!(val & DISPLAY_PLANE_ENABLE))
9230 return;
9231
d9806c9f 9232 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9233 if (!intel_fb) {
4c6baa59
JB
9234 DRM_DEBUG_KMS("failed to alloc fb\n");
9235 return;
9236 }
9237
1b842c89
DL
9238 fb = &intel_fb->base;
9239
18c5247e
DV
9240 if (INTEL_INFO(dev)->gen >= 4) {
9241 if (val & DISPPLANE_TILED) {
49af449b 9242 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9243 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9244 }
9245 }
4c6baa59
JB
9246
9247 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9248 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9249 fb->pixel_format = fourcc;
9250 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9251
aeee5a49 9252 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9253 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9254 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9255 } else {
49af449b 9256 if (plane_config->tiling)
aeee5a49 9257 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9258 else
aeee5a49 9259 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9260 }
9261 plane_config->base = base;
9262
9263 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9264 fb->width = ((val >> 16) & 0xfff) + 1;
9265 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9266
9267 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9268 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9269
b113d5ee 9270 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9271 fb->pixel_format,
9272 fb->modifier[0]);
4c6baa59 9273
f37b5c2b 9274 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9275
2844a921
DL
9276 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9277 pipe_name(pipe), fb->width, fb->height,
9278 fb->bits_per_pixel, base, fb->pitches[0],
9279 plane_config->size);
b113d5ee 9280
2d14030b 9281 plane_config->fb = intel_fb;
4c6baa59
JB
9282}
9283
0e8ffe1b 9284static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9285 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9286{
9287 struct drm_device *dev = crtc->base.dev;
9288 struct drm_i915_private *dev_priv = dev->dev_private;
9289 uint32_t tmp;
9290
f458ebbc
DV
9291 if (!intel_display_power_is_enabled(dev_priv,
9292 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9293 return false;
9294
e143a21c 9295 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9296 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9297
0e8ffe1b
DV
9298 tmp = I915_READ(PIPECONF(crtc->pipe));
9299 if (!(tmp & PIPECONF_ENABLE))
9300 return false;
9301
42571aef
VS
9302 switch (tmp & PIPECONF_BPC_MASK) {
9303 case PIPECONF_6BPC:
9304 pipe_config->pipe_bpp = 18;
9305 break;
9306 case PIPECONF_8BPC:
9307 pipe_config->pipe_bpp = 24;
9308 break;
9309 case PIPECONF_10BPC:
9310 pipe_config->pipe_bpp = 30;
9311 break;
9312 case PIPECONF_12BPC:
9313 pipe_config->pipe_bpp = 36;
9314 break;
9315 default:
9316 break;
9317 }
9318
b5a9fa09
DV
9319 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9320 pipe_config->limited_color_range = true;
9321
ab9412ba 9322 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9323 struct intel_shared_dpll *pll;
9324
88adfff1
DV
9325 pipe_config->has_pch_encoder = true;
9326
627eb5a3
DV
9327 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9328 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9329 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9330
9331 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9332
c0d43d62 9333 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9334 pipe_config->shared_dpll =
9335 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9336 } else {
9337 tmp = I915_READ(PCH_DPLL_SEL);
9338 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9339 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9340 else
9341 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9342 }
66e985c0
DV
9343
9344 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9345
9346 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9347 &pipe_config->dpll_hw_state));
c93f54cf
DV
9348
9349 tmp = pipe_config->dpll_hw_state.dpll;
9350 pipe_config->pixel_multiplier =
9351 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9352 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9353
9354 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9355 } else {
9356 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9357 }
9358
1bd1bd80
DV
9359 intel_get_pipe_timings(crtc, pipe_config);
9360
2fa2fe9a
DV
9361 ironlake_get_pfit_config(crtc, pipe_config);
9362
0e8ffe1b
DV
9363 return true;
9364}
9365
be256dc7
PZ
9366static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9367{
9368 struct drm_device *dev = dev_priv->dev;
be256dc7 9369 struct intel_crtc *crtc;
be256dc7 9370
d3fcc808 9371 for_each_intel_crtc(dev, crtc)
e2c719b7 9372 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9373 pipe_name(crtc->pipe));
9374
e2c719b7
RC
9375 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9376 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9377 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9378 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9379 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9380 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9381 "CPU PWM1 enabled\n");
c5107b87 9382 if (IS_HASWELL(dev))
e2c719b7 9383 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9384 "CPU PWM2 enabled\n");
e2c719b7 9385 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9386 "PCH PWM1 enabled\n");
e2c719b7 9387 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9388 "Utility pin enabled\n");
e2c719b7 9389 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9390
9926ada1
PZ
9391 /*
9392 * In theory we can still leave IRQs enabled, as long as only the HPD
9393 * interrupts remain enabled. We used to check for that, but since it's
9394 * gen-specific and since we only disable LCPLL after we fully disable
9395 * the interrupts, the check below should be enough.
9396 */
e2c719b7 9397 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9398}
9399
9ccd5aeb
PZ
9400static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9401{
9402 struct drm_device *dev = dev_priv->dev;
9403
9404 if (IS_HASWELL(dev))
9405 return I915_READ(D_COMP_HSW);
9406 else
9407 return I915_READ(D_COMP_BDW);
9408}
9409
3c4c9b81
PZ
9410static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9411{
9412 struct drm_device *dev = dev_priv->dev;
9413
9414 if (IS_HASWELL(dev)) {
9415 mutex_lock(&dev_priv->rps.hw_lock);
9416 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9417 val))
f475dadf 9418 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9419 mutex_unlock(&dev_priv->rps.hw_lock);
9420 } else {
9ccd5aeb
PZ
9421 I915_WRITE(D_COMP_BDW, val);
9422 POSTING_READ(D_COMP_BDW);
3c4c9b81 9423 }
be256dc7
PZ
9424}
9425
9426/*
9427 * This function implements pieces of two sequences from BSpec:
9428 * - Sequence for display software to disable LCPLL
9429 * - Sequence for display software to allow package C8+
9430 * The steps implemented here are just the steps that actually touch the LCPLL
9431 * register. Callers should take care of disabling all the display engine
9432 * functions, doing the mode unset, fixing interrupts, etc.
9433 */
6ff58d53
PZ
9434static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9435 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9436{
9437 uint32_t val;
9438
9439 assert_can_disable_lcpll(dev_priv);
9440
9441 val = I915_READ(LCPLL_CTL);
9442
9443 if (switch_to_fclk) {
9444 val |= LCPLL_CD_SOURCE_FCLK;
9445 I915_WRITE(LCPLL_CTL, val);
9446
9447 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9448 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9449 DRM_ERROR("Switching to FCLK failed\n");
9450
9451 val = I915_READ(LCPLL_CTL);
9452 }
9453
9454 val |= LCPLL_PLL_DISABLE;
9455 I915_WRITE(LCPLL_CTL, val);
9456 POSTING_READ(LCPLL_CTL);
9457
9458 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9459 DRM_ERROR("LCPLL still locked\n");
9460
9ccd5aeb 9461 val = hsw_read_dcomp(dev_priv);
be256dc7 9462 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9463 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9464 ndelay(100);
9465
9ccd5aeb
PZ
9466 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9467 1))
be256dc7
PZ
9468 DRM_ERROR("D_COMP RCOMP still in progress\n");
9469
9470 if (allow_power_down) {
9471 val = I915_READ(LCPLL_CTL);
9472 val |= LCPLL_POWER_DOWN_ALLOW;
9473 I915_WRITE(LCPLL_CTL, val);
9474 POSTING_READ(LCPLL_CTL);
9475 }
9476}
9477
9478/*
9479 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9480 * source.
9481 */
6ff58d53 9482static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9483{
9484 uint32_t val;
9485
9486 val = I915_READ(LCPLL_CTL);
9487
9488 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9489 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9490 return;
9491
a8a8bd54
PZ
9492 /*
9493 * Make sure we're not on PC8 state before disabling PC8, otherwise
9494 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9495 */
59bad947 9496 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9497
be256dc7
PZ
9498 if (val & LCPLL_POWER_DOWN_ALLOW) {
9499 val &= ~LCPLL_POWER_DOWN_ALLOW;
9500 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9501 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9502 }
9503
9ccd5aeb 9504 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9505 val |= D_COMP_COMP_FORCE;
9506 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9507 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9508
9509 val = I915_READ(LCPLL_CTL);
9510 val &= ~LCPLL_PLL_DISABLE;
9511 I915_WRITE(LCPLL_CTL, val);
9512
9513 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9514 DRM_ERROR("LCPLL not locked yet\n");
9515
9516 if (val & LCPLL_CD_SOURCE_FCLK) {
9517 val = I915_READ(LCPLL_CTL);
9518 val &= ~LCPLL_CD_SOURCE_FCLK;
9519 I915_WRITE(LCPLL_CTL, val);
9520
9521 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9522 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9523 DRM_ERROR("Switching back to LCPLL failed\n");
9524 }
215733fa 9525
59bad947 9526 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9527 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9528}
9529
765dab67
PZ
9530/*
9531 * Package states C8 and deeper are really deep PC states that can only be
9532 * reached when all the devices on the system allow it, so even if the graphics
9533 * device allows PC8+, it doesn't mean the system will actually get to these
9534 * states. Our driver only allows PC8+ when going into runtime PM.
9535 *
9536 * The requirements for PC8+ are that all the outputs are disabled, the power
9537 * well is disabled and most interrupts are disabled, and these are also
9538 * requirements for runtime PM. When these conditions are met, we manually do
9539 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9540 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9541 * hang the machine.
9542 *
9543 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9544 * the state of some registers, so when we come back from PC8+ we need to
9545 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9546 * need to take care of the registers kept by RC6. Notice that this happens even
9547 * if we don't put the device in PCI D3 state (which is what currently happens
9548 * because of the runtime PM support).
9549 *
9550 * For more, read "Display Sequences for Package C8" on the hardware
9551 * documentation.
9552 */
a14cb6fc 9553void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9554{
c67a470b
PZ
9555 struct drm_device *dev = dev_priv->dev;
9556 uint32_t val;
9557
c67a470b
PZ
9558 DRM_DEBUG_KMS("Enabling package C8+\n");
9559
c2699524 9560 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9561 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9562 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9563 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9564 }
9565
9566 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9567 hsw_disable_lcpll(dev_priv, true, true);
9568}
9569
a14cb6fc 9570void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9571{
9572 struct drm_device *dev = dev_priv->dev;
9573 uint32_t val;
9574
c67a470b
PZ
9575 DRM_DEBUG_KMS("Disabling package C8+\n");
9576
9577 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9578 lpt_init_pch_refclk(dev);
9579
c2699524 9580 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9581 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9582 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9583 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9584 }
9585
9586 intel_prepare_ddi(dev);
c67a470b
PZ
9587}
9588
27c329ed 9589static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9590{
a821fc46 9591 struct drm_device *dev = old_state->dev;
27c329ed 9592 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9593
27c329ed 9594 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9595}
9596
b432e5cf 9597/* compute the max rate for new configuration */
27c329ed 9598static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9599{
b432e5cf 9600 struct intel_crtc *intel_crtc;
27c329ed 9601 struct intel_crtc_state *crtc_state;
b432e5cf 9602 int max_pixel_rate = 0;
b432e5cf 9603
27c329ed
ML
9604 for_each_intel_crtc(state->dev, intel_crtc) {
9605 int pixel_rate;
9606
9607 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9608 if (IS_ERR(crtc_state))
9609 return PTR_ERR(crtc_state);
9610
9611 if (!crtc_state->base.enable)
b432e5cf
VS
9612 continue;
9613
27c329ed 9614 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9615
9616 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9617 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9618 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9619
9620 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9621 }
9622
9623 return max_pixel_rate;
9624}
9625
9626static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9627{
9628 struct drm_i915_private *dev_priv = dev->dev_private;
9629 uint32_t val, data;
9630 int ret;
9631
9632 if (WARN((I915_READ(LCPLL_CTL) &
9633 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9634 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9635 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9636 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9637 "trying to change cdclk frequency with cdclk not enabled\n"))
9638 return;
9639
9640 mutex_lock(&dev_priv->rps.hw_lock);
9641 ret = sandybridge_pcode_write(dev_priv,
9642 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9643 mutex_unlock(&dev_priv->rps.hw_lock);
9644 if (ret) {
9645 DRM_ERROR("failed to inform pcode about cdclk change\n");
9646 return;
9647 }
9648
9649 val = I915_READ(LCPLL_CTL);
9650 val |= LCPLL_CD_SOURCE_FCLK;
9651 I915_WRITE(LCPLL_CTL, val);
9652
9653 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9654 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9655 DRM_ERROR("Switching to FCLK failed\n");
9656
9657 val = I915_READ(LCPLL_CTL);
9658 val &= ~LCPLL_CLK_FREQ_MASK;
9659
9660 switch (cdclk) {
9661 case 450000:
9662 val |= LCPLL_CLK_FREQ_450;
9663 data = 0;
9664 break;
9665 case 540000:
9666 val |= LCPLL_CLK_FREQ_54O_BDW;
9667 data = 1;
9668 break;
9669 case 337500:
9670 val |= LCPLL_CLK_FREQ_337_5_BDW;
9671 data = 2;
9672 break;
9673 case 675000:
9674 val |= LCPLL_CLK_FREQ_675_BDW;
9675 data = 3;
9676 break;
9677 default:
9678 WARN(1, "invalid cdclk frequency\n");
9679 return;
9680 }
9681
9682 I915_WRITE(LCPLL_CTL, val);
9683
9684 val = I915_READ(LCPLL_CTL);
9685 val &= ~LCPLL_CD_SOURCE_FCLK;
9686 I915_WRITE(LCPLL_CTL, val);
9687
9688 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9689 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9690 DRM_ERROR("Switching back to LCPLL failed\n");
9691
9692 mutex_lock(&dev_priv->rps.hw_lock);
9693 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9694 mutex_unlock(&dev_priv->rps.hw_lock);
9695
9696 intel_update_cdclk(dev);
9697
9698 WARN(cdclk != dev_priv->cdclk_freq,
9699 "cdclk requested %d kHz but got %d kHz\n",
9700 cdclk, dev_priv->cdclk_freq);
9701}
9702
27c329ed 9703static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9704{
27c329ed
ML
9705 struct drm_i915_private *dev_priv = to_i915(state->dev);
9706 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9707 int cdclk;
9708
9709 /*
9710 * FIXME should also account for plane ratio
9711 * once 64bpp pixel formats are supported.
9712 */
27c329ed 9713 if (max_pixclk > 540000)
b432e5cf 9714 cdclk = 675000;
27c329ed 9715 else if (max_pixclk > 450000)
b432e5cf 9716 cdclk = 540000;
27c329ed 9717 else if (max_pixclk > 337500)
b432e5cf
VS
9718 cdclk = 450000;
9719 else
9720 cdclk = 337500;
9721
b432e5cf 9722 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9723 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9724 cdclk, dev_priv->max_cdclk_freq);
9725 return -EINVAL;
b432e5cf
VS
9726 }
9727
27c329ed 9728 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9729
9730 return 0;
9731}
9732
27c329ed 9733static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9734{
27c329ed
ML
9735 struct drm_device *dev = old_state->dev;
9736 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9737
27c329ed 9738 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9739}
9740
190f68c5
ACO
9741static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9742 struct intel_crtc_state *crtc_state)
09b4ddf9 9743{
190f68c5 9744 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9745 return -EINVAL;
716c2e55 9746
c7653199 9747 crtc->lowfreq_avail = false;
644cef34 9748
c8f7a0db 9749 return 0;
79e53945
JB
9750}
9751
3760b59c
S
9752static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9753 enum port port,
9754 struct intel_crtc_state *pipe_config)
9755{
9756 switch (port) {
9757 case PORT_A:
9758 pipe_config->ddi_pll_sel = SKL_DPLL0;
9759 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9760 break;
9761 case PORT_B:
9762 pipe_config->ddi_pll_sel = SKL_DPLL1;
9763 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9764 break;
9765 case PORT_C:
9766 pipe_config->ddi_pll_sel = SKL_DPLL2;
9767 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9768 break;
9769 default:
9770 DRM_ERROR("Incorrect port type\n");
9771 }
9772}
9773
96b7dfb7
S
9774static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9775 enum port port,
5cec258b 9776 struct intel_crtc_state *pipe_config)
96b7dfb7 9777{
3148ade7 9778 u32 temp, dpll_ctl1;
96b7dfb7
S
9779
9780 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9781 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9782
9783 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9784 case SKL_DPLL0:
9785 /*
9786 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9787 * of the shared DPLL framework and thus needs to be read out
9788 * separately
9789 */
9790 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9791 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9792 break;
96b7dfb7
S
9793 case SKL_DPLL1:
9794 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9795 break;
9796 case SKL_DPLL2:
9797 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9798 break;
9799 case SKL_DPLL3:
9800 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9801 break;
96b7dfb7
S
9802 }
9803}
9804
7d2c8175
DL
9805static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9806 enum port port,
5cec258b 9807 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9808{
9809 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9810
9811 switch (pipe_config->ddi_pll_sel) {
9812 case PORT_CLK_SEL_WRPLL1:
9813 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9814 break;
9815 case PORT_CLK_SEL_WRPLL2:
9816 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9817 break;
00490c22
ML
9818 case PORT_CLK_SEL_SPLL:
9819 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9820 break;
7d2c8175
DL
9821 }
9822}
9823
26804afd 9824static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9825 struct intel_crtc_state *pipe_config)
26804afd
DV
9826{
9827 struct drm_device *dev = crtc->base.dev;
9828 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9829 struct intel_shared_dpll *pll;
26804afd
DV
9830 enum port port;
9831 uint32_t tmp;
9832
9833 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9834
9835 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9836
ef11bdb3 9837 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9838 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9839 else if (IS_BROXTON(dev))
9840 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9841 else
9842 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9843
d452c5b6
DV
9844 if (pipe_config->shared_dpll >= 0) {
9845 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9846
9847 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9848 &pipe_config->dpll_hw_state));
9849 }
9850
26804afd
DV
9851 /*
9852 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9853 * DDI E. So just check whether this pipe is wired to DDI E and whether
9854 * the PCH transcoder is on.
9855 */
ca370455
DL
9856 if (INTEL_INFO(dev)->gen < 9 &&
9857 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9858 pipe_config->has_pch_encoder = true;
9859
9860 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9861 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9862 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9863
9864 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9865 }
9866}
9867
0e8ffe1b 9868static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9869 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9870{
9871 struct drm_device *dev = crtc->base.dev;
9872 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9873 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9874 uint32_t tmp;
9875
f458ebbc 9876 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9877 POWER_DOMAIN_PIPE(crtc->pipe)))
9878 return false;
9879
e143a21c 9880 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9881 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9882
eccb140b
DV
9883 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9884 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9885 enum pipe trans_edp_pipe;
9886 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9887 default:
9888 WARN(1, "unknown pipe linked to edp transcoder\n");
9889 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9890 case TRANS_DDI_EDP_INPUT_A_ON:
9891 trans_edp_pipe = PIPE_A;
9892 break;
9893 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9894 trans_edp_pipe = PIPE_B;
9895 break;
9896 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9897 trans_edp_pipe = PIPE_C;
9898 break;
9899 }
9900
9901 if (trans_edp_pipe == crtc->pipe)
9902 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9903 }
9904
f458ebbc 9905 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9906 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9907 return false;
9908
eccb140b 9909 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9910 if (!(tmp & PIPECONF_ENABLE))
9911 return false;
9912
26804afd 9913 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9914
1bd1bd80
DV
9915 intel_get_pipe_timings(crtc, pipe_config);
9916
a1b2278e
CK
9917 if (INTEL_INFO(dev)->gen >= 9) {
9918 skl_init_scalers(dev, crtc, pipe_config);
9919 }
9920
2fa2fe9a 9921 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9922
9923 if (INTEL_INFO(dev)->gen >= 9) {
9924 pipe_config->scaler_state.scaler_id = -1;
9925 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9926 }
9927
bd2e244f 9928 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9929 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9930 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9931 else
1c132b44 9932 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9933 }
88adfff1 9934
e59150dc
JB
9935 if (IS_HASWELL(dev))
9936 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9937 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9938
ebb69c95
CT
9939 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9940 pipe_config->pixel_multiplier =
9941 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9942 } else {
9943 pipe_config->pixel_multiplier = 1;
9944 }
6c49f241 9945
0e8ffe1b
DV
9946 return true;
9947}
9948
560b85bb
CW
9949static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9950{
9951 struct drm_device *dev = crtc->dev;
9952 struct drm_i915_private *dev_priv = dev->dev_private;
9953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9954 uint32_t cntl = 0, size = 0;
560b85bb 9955
dc41c154 9956 if (base) {
3dd512fb
MR
9957 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9958 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9959 unsigned int stride = roundup_pow_of_two(width) * 4;
9960
9961 switch (stride) {
9962 default:
9963 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9964 width, stride);
9965 stride = 256;
9966 /* fallthrough */
9967 case 256:
9968 case 512:
9969 case 1024:
9970 case 2048:
9971 break;
4b0e333e
CW
9972 }
9973
dc41c154
VS
9974 cntl |= CURSOR_ENABLE |
9975 CURSOR_GAMMA_ENABLE |
9976 CURSOR_FORMAT_ARGB |
9977 CURSOR_STRIDE(stride);
9978
9979 size = (height << 12) | width;
4b0e333e 9980 }
560b85bb 9981
dc41c154
VS
9982 if (intel_crtc->cursor_cntl != 0 &&
9983 (intel_crtc->cursor_base != base ||
9984 intel_crtc->cursor_size != size ||
9985 intel_crtc->cursor_cntl != cntl)) {
9986 /* On these chipsets we can only modify the base/size/stride
9987 * whilst the cursor is disabled.
9988 */
0b87c24e
VS
9989 I915_WRITE(CURCNTR(PIPE_A), 0);
9990 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9991 intel_crtc->cursor_cntl = 0;
4b0e333e 9992 }
560b85bb 9993
99d1f387 9994 if (intel_crtc->cursor_base != base) {
0b87c24e 9995 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9996 intel_crtc->cursor_base = base;
9997 }
4726e0b0 9998
dc41c154
VS
9999 if (intel_crtc->cursor_size != size) {
10000 I915_WRITE(CURSIZE, size);
10001 intel_crtc->cursor_size = size;
4b0e333e 10002 }
560b85bb 10003
4b0e333e 10004 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10005 I915_WRITE(CURCNTR(PIPE_A), cntl);
10006 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10007 intel_crtc->cursor_cntl = cntl;
560b85bb 10008 }
560b85bb
CW
10009}
10010
560b85bb 10011static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
10012{
10013 struct drm_device *dev = crtc->dev;
10014 struct drm_i915_private *dev_priv = dev->dev_private;
10015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10016 int pipe = intel_crtc->pipe;
4b0e333e
CW
10017 uint32_t cntl;
10018
10019 cntl = 0;
10020 if (base) {
10021 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 10022 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
10023 case 64:
10024 cntl |= CURSOR_MODE_64_ARGB_AX;
10025 break;
10026 case 128:
10027 cntl |= CURSOR_MODE_128_ARGB_AX;
10028 break;
10029 case 256:
10030 cntl |= CURSOR_MODE_256_ARGB_AX;
10031 break;
10032 default:
3dd512fb 10033 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 10034 return;
65a21cd6 10035 }
4b0e333e 10036 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10037
fc6f93bc 10038 if (HAS_DDI(dev))
47bf17a7 10039 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 10040 }
65a21cd6 10041
8e7d688b 10042 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
10043 cntl |= CURSOR_ROTATE_180;
10044
4b0e333e
CW
10045 if (intel_crtc->cursor_cntl != cntl) {
10046 I915_WRITE(CURCNTR(pipe), cntl);
10047 POSTING_READ(CURCNTR(pipe));
10048 intel_crtc->cursor_cntl = cntl;
65a21cd6 10049 }
4b0e333e 10050
65a21cd6 10051 /* and commit changes on next vblank */
5efb3e28
VS
10052 I915_WRITE(CURBASE(pipe), base);
10053 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10054
10055 intel_crtc->cursor_base = base;
65a21cd6
JB
10056}
10057
cda4b7d3 10058/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
10059static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10060 bool on)
cda4b7d3
CW
10061{
10062 struct drm_device *dev = crtc->dev;
10063 struct drm_i915_private *dev_priv = dev->dev_private;
10064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10065 int pipe = intel_crtc->pipe;
9b4101be
ML
10066 struct drm_plane_state *cursor_state = crtc->cursor->state;
10067 int x = cursor_state->crtc_x;
10068 int y = cursor_state->crtc_y;
d6e4db15 10069 u32 base = 0, pos = 0;
cda4b7d3 10070
d6e4db15 10071 if (on)
cda4b7d3 10072 base = intel_crtc->cursor_addr;
cda4b7d3 10073
6e3c9717 10074 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
10075 base = 0;
10076
6e3c9717 10077 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
10078 base = 0;
10079
10080 if (x < 0) {
9b4101be 10081 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
10082 base = 0;
10083
10084 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10085 x = -x;
10086 }
10087 pos |= x << CURSOR_X_SHIFT;
10088
10089 if (y < 0) {
9b4101be 10090 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
10091 base = 0;
10092
10093 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10094 y = -y;
10095 }
10096 pos |= y << CURSOR_Y_SHIFT;
10097
4b0e333e 10098 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10099 return;
10100
5efb3e28
VS
10101 I915_WRITE(CURPOS(pipe), pos);
10102
4398ad45
VS
10103 /* ILK+ do this automagically */
10104 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10105 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10106 base += (cursor_state->crtc_h *
10107 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10108 }
10109
8ac54669 10110 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10111 i845_update_cursor(crtc, base);
10112 else
10113 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10114}
10115
dc41c154
VS
10116static bool cursor_size_ok(struct drm_device *dev,
10117 uint32_t width, uint32_t height)
10118{
10119 if (width == 0 || height == 0)
10120 return false;
10121
10122 /*
10123 * 845g/865g are special in that they are only limited by
10124 * the width of their cursors, the height is arbitrary up to
10125 * the precision of the register. Everything else requires
10126 * square cursors, limited to a few power-of-two sizes.
10127 */
10128 if (IS_845G(dev) || IS_I865G(dev)) {
10129 if ((width & 63) != 0)
10130 return false;
10131
10132 if (width > (IS_845G(dev) ? 64 : 512))
10133 return false;
10134
10135 if (height > 1023)
10136 return false;
10137 } else {
10138 switch (width | height) {
10139 case 256:
10140 case 128:
10141 if (IS_GEN2(dev))
10142 return false;
10143 case 64:
10144 break;
10145 default:
10146 return false;
10147 }
10148 }
10149
10150 return true;
10151}
10152
79e53945 10153static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10154 u16 *blue, uint32_t start, uint32_t size)
79e53945 10155{
7203425a 10156 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10158
7203425a 10159 for (i = start; i < end; i++) {
79e53945
JB
10160 intel_crtc->lut_r[i] = red[i] >> 8;
10161 intel_crtc->lut_g[i] = green[i] >> 8;
10162 intel_crtc->lut_b[i] = blue[i] >> 8;
10163 }
10164
10165 intel_crtc_load_lut(crtc);
10166}
10167
79e53945
JB
10168/* VESA 640x480x72Hz mode to set on the pipe */
10169static struct drm_display_mode load_detect_mode = {
10170 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10171 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10172};
10173
a8bb6818
DV
10174struct drm_framebuffer *
10175__intel_framebuffer_create(struct drm_device *dev,
10176 struct drm_mode_fb_cmd2 *mode_cmd,
10177 struct drm_i915_gem_object *obj)
d2dff872
CW
10178{
10179 struct intel_framebuffer *intel_fb;
10180 int ret;
10181
10182 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10183 if (!intel_fb)
d2dff872 10184 return ERR_PTR(-ENOMEM);
d2dff872
CW
10185
10186 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10187 if (ret)
10188 goto err;
d2dff872
CW
10189
10190 return &intel_fb->base;
dcb1394e 10191
dd4916c5 10192err:
dd4916c5 10193 kfree(intel_fb);
dd4916c5 10194 return ERR_PTR(ret);
d2dff872
CW
10195}
10196
b5ea642a 10197static struct drm_framebuffer *
a8bb6818
DV
10198intel_framebuffer_create(struct drm_device *dev,
10199 struct drm_mode_fb_cmd2 *mode_cmd,
10200 struct drm_i915_gem_object *obj)
10201{
10202 struct drm_framebuffer *fb;
10203 int ret;
10204
10205 ret = i915_mutex_lock_interruptible(dev);
10206 if (ret)
10207 return ERR_PTR(ret);
10208 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10209 mutex_unlock(&dev->struct_mutex);
10210
10211 return fb;
10212}
10213
d2dff872
CW
10214static u32
10215intel_framebuffer_pitch_for_width(int width, int bpp)
10216{
10217 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10218 return ALIGN(pitch, 64);
10219}
10220
10221static u32
10222intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10223{
10224 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10225 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10226}
10227
10228static struct drm_framebuffer *
10229intel_framebuffer_create_for_mode(struct drm_device *dev,
10230 struct drm_display_mode *mode,
10231 int depth, int bpp)
10232{
dcb1394e 10233 struct drm_framebuffer *fb;
d2dff872 10234 struct drm_i915_gem_object *obj;
0fed39bd 10235 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10236
10237 obj = i915_gem_alloc_object(dev,
10238 intel_framebuffer_size_for_mode(mode, bpp));
10239 if (obj == NULL)
10240 return ERR_PTR(-ENOMEM);
10241
10242 mode_cmd.width = mode->hdisplay;
10243 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10244 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10245 bpp);
5ca0c34a 10246 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10247
dcb1394e
LW
10248 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10249 if (IS_ERR(fb))
10250 drm_gem_object_unreference_unlocked(&obj->base);
10251
10252 return fb;
d2dff872
CW
10253}
10254
10255static struct drm_framebuffer *
10256mode_fits_in_fbdev(struct drm_device *dev,
10257 struct drm_display_mode *mode)
10258{
0695726e 10259#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10260 struct drm_i915_private *dev_priv = dev->dev_private;
10261 struct drm_i915_gem_object *obj;
10262 struct drm_framebuffer *fb;
10263
4c0e5528 10264 if (!dev_priv->fbdev)
d2dff872
CW
10265 return NULL;
10266
4c0e5528 10267 if (!dev_priv->fbdev->fb)
d2dff872
CW
10268 return NULL;
10269
4c0e5528
DV
10270 obj = dev_priv->fbdev->fb->obj;
10271 BUG_ON(!obj);
10272
8bcd4553 10273 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10274 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10275 fb->bits_per_pixel))
d2dff872
CW
10276 return NULL;
10277
01f2c773 10278 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10279 return NULL;
10280
10281 return fb;
4520f53a
DV
10282#else
10283 return NULL;
10284#endif
d2dff872
CW
10285}
10286
d3a40d1b
ACO
10287static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10288 struct drm_crtc *crtc,
10289 struct drm_display_mode *mode,
10290 struct drm_framebuffer *fb,
10291 int x, int y)
10292{
10293 struct drm_plane_state *plane_state;
10294 int hdisplay, vdisplay;
10295 int ret;
10296
10297 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10298 if (IS_ERR(plane_state))
10299 return PTR_ERR(plane_state);
10300
10301 if (mode)
10302 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10303 else
10304 hdisplay = vdisplay = 0;
10305
10306 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10307 if (ret)
10308 return ret;
10309 drm_atomic_set_fb_for_plane(plane_state, fb);
10310 plane_state->crtc_x = 0;
10311 plane_state->crtc_y = 0;
10312 plane_state->crtc_w = hdisplay;
10313 plane_state->crtc_h = vdisplay;
10314 plane_state->src_x = x << 16;
10315 plane_state->src_y = y << 16;
10316 plane_state->src_w = hdisplay << 16;
10317 plane_state->src_h = vdisplay << 16;
10318
10319 return 0;
10320}
10321
d2434ab7 10322bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10323 struct drm_display_mode *mode,
51fd371b
RC
10324 struct intel_load_detect_pipe *old,
10325 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10326{
10327 struct intel_crtc *intel_crtc;
d2434ab7
DV
10328 struct intel_encoder *intel_encoder =
10329 intel_attached_encoder(connector);
79e53945 10330 struct drm_crtc *possible_crtc;
4ef69c7a 10331 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10332 struct drm_crtc *crtc = NULL;
10333 struct drm_device *dev = encoder->dev;
94352cf9 10334 struct drm_framebuffer *fb;
51fd371b 10335 struct drm_mode_config *config = &dev->mode_config;
83a57153 10336 struct drm_atomic_state *state = NULL;
944b0c76 10337 struct drm_connector_state *connector_state;
4be07317 10338 struct intel_crtc_state *crtc_state;
51fd371b 10339 int ret, i = -1;
79e53945 10340
d2dff872 10341 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10342 connector->base.id, connector->name,
8e329a03 10343 encoder->base.id, encoder->name);
d2dff872 10344
51fd371b
RC
10345retry:
10346 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10347 if (ret)
ad3c558f 10348 goto fail;
6e9f798d 10349
79e53945
JB
10350 /*
10351 * Algorithm gets a little messy:
7a5e4805 10352 *
79e53945
JB
10353 * - if the connector already has an assigned crtc, use it (but make
10354 * sure it's on first)
7a5e4805 10355 *
79e53945
JB
10356 * - try to find the first unused crtc that can drive this connector,
10357 * and use that if we find one
79e53945
JB
10358 */
10359
10360 /* See if we already have a CRTC for this connector */
10361 if (encoder->crtc) {
10362 crtc = encoder->crtc;
8261b191 10363
51fd371b 10364 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10365 if (ret)
ad3c558f 10366 goto fail;
4d02e2de 10367 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10368 if (ret)
ad3c558f 10369 goto fail;
7b24056b 10370
24218aac 10371 old->dpms_mode = connector->dpms;
8261b191
CW
10372 old->load_detect_temp = false;
10373
10374 /* Make sure the crtc and connector are running */
24218aac
DV
10375 if (connector->dpms != DRM_MODE_DPMS_ON)
10376 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10377
7173188d 10378 return true;
79e53945
JB
10379 }
10380
10381 /* Find an unused one (if possible) */
70e1e0ec 10382 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10383 i++;
10384 if (!(encoder->possible_crtcs & (1 << i)))
10385 continue;
83d65738 10386 if (possible_crtc->state->enable)
a459249c 10387 continue;
a459249c
VS
10388
10389 crtc = possible_crtc;
10390 break;
79e53945
JB
10391 }
10392
10393 /*
10394 * If we didn't find an unused CRTC, don't use any.
10395 */
10396 if (!crtc) {
7173188d 10397 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10398 goto fail;
79e53945
JB
10399 }
10400
51fd371b
RC
10401 ret = drm_modeset_lock(&crtc->mutex, ctx);
10402 if (ret)
ad3c558f 10403 goto fail;
4d02e2de
DV
10404 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10405 if (ret)
ad3c558f 10406 goto fail;
79e53945
JB
10407
10408 intel_crtc = to_intel_crtc(crtc);
24218aac 10409 old->dpms_mode = connector->dpms;
8261b191 10410 old->load_detect_temp = true;
d2dff872 10411 old->release_fb = NULL;
79e53945 10412
83a57153
ACO
10413 state = drm_atomic_state_alloc(dev);
10414 if (!state)
10415 return false;
10416
10417 state->acquire_ctx = ctx;
10418
944b0c76
ACO
10419 connector_state = drm_atomic_get_connector_state(state, connector);
10420 if (IS_ERR(connector_state)) {
10421 ret = PTR_ERR(connector_state);
10422 goto fail;
10423 }
10424
10425 connector_state->crtc = crtc;
10426 connector_state->best_encoder = &intel_encoder->base;
10427
4be07317
ACO
10428 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10429 if (IS_ERR(crtc_state)) {
10430 ret = PTR_ERR(crtc_state);
10431 goto fail;
10432 }
10433
49d6fa21 10434 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10435
6492711d
CW
10436 if (!mode)
10437 mode = &load_detect_mode;
79e53945 10438
d2dff872
CW
10439 /* We need a framebuffer large enough to accommodate all accesses
10440 * that the plane may generate whilst we perform load detection.
10441 * We can not rely on the fbcon either being present (we get called
10442 * during its initialisation to detect all boot displays, or it may
10443 * not even exist) or that it is large enough to satisfy the
10444 * requested mode.
10445 */
94352cf9
DV
10446 fb = mode_fits_in_fbdev(dev, mode);
10447 if (fb == NULL) {
d2dff872 10448 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10449 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10450 old->release_fb = fb;
d2dff872
CW
10451 } else
10452 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10453 if (IS_ERR(fb)) {
d2dff872 10454 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10455 goto fail;
79e53945 10456 }
79e53945 10457
d3a40d1b
ACO
10458 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10459 if (ret)
10460 goto fail;
10461
8c7b5ccb
ACO
10462 drm_mode_copy(&crtc_state->base.mode, mode);
10463
74c090b1 10464 if (drm_atomic_commit(state)) {
6492711d 10465 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10466 if (old->release_fb)
10467 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10468 goto fail;
79e53945 10469 }
9128b040 10470 crtc->primary->crtc = crtc;
7173188d 10471
79e53945 10472 /* let the connector get through one full cycle before testing */
9d0498a2 10473 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10474 return true;
412b61d8 10475
ad3c558f 10476fail:
e5d958ef
ACO
10477 drm_atomic_state_free(state);
10478 state = NULL;
83a57153 10479
51fd371b
RC
10480 if (ret == -EDEADLK) {
10481 drm_modeset_backoff(ctx);
10482 goto retry;
10483 }
10484
412b61d8 10485 return false;
79e53945
JB
10486}
10487
d2434ab7 10488void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10489 struct intel_load_detect_pipe *old,
10490 struct drm_modeset_acquire_ctx *ctx)
79e53945 10491{
83a57153 10492 struct drm_device *dev = connector->dev;
d2434ab7
DV
10493 struct intel_encoder *intel_encoder =
10494 intel_attached_encoder(connector);
4ef69c7a 10495 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10496 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10498 struct drm_atomic_state *state;
944b0c76 10499 struct drm_connector_state *connector_state;
4be07317 10500 struct intel_crtc_state *crtc_state;
d3a40d1b 10501 int ret;
79e53945 10502
d2dff872 10503 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10504 connector->base.id, connector->name,
8e329a03 10505 encoder->base.id, encoder->name);
d2dff872 10506
8261b191 10507 if (old->load_detect_temp) {
83a57153 10508 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10509 if (!state)
10510 goto fail;
83a57153
ACO
10511
10512 state->acquire_ctx = ctx;
10513
944b0c76
ACO
10514 connector_state = drm_atomic_get_connector_state(state, connector);
10515 if (IS_ERR(connector_state))
10516 goto fail;
10517
4be07317
ACO
10518 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10519 if (IS_ERR(crtc_state))
10520 goto fail;
10521
944b0c76
ACO
10522 connector_state->best_encoder = NULL;
10523 connector_state->crtc = NULL;
10524
49d6fa21 10525 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10526
d3a40d1b
ACO
10527 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10528 0, 0);
10529 if (ret)
10530 goto fail;
10531
74c090b1 10532 ret = drm_atomic_commit(state);
2bfb4627
ACO
10533 if (ret)
10534 goto fail;
d2dff872 10535
36206361
DV
10536 if (old->release_fb) {
10537 drm_framebuffer_unregister_private(old->release_fb);
10538 drm_framebuffer_unreference(old->release_fb);
10539 }
d2dff872 10540
0622a53c 10541 return;
79e53945
JB
10542 }
10543
c751ce4f 10544 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10545 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10546 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10547
10548 return;
10549fail:
10550 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10551 drm_atomic_state_free(state);
79e53945
JB
10552}
10553
da4a1efa 10554static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10555 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10556{
10557 struct drm_i915_private *dev_priv = dev->dev_private;
10558 u32 dpll = pipe_config->dpll_hw_state.dpll;
10559
10560 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10561 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10562 else if (HAS_PCH_SPLIT(dev))
10563 return 120000;
10564 else if (!IS_GEN2(dev))
10565 return 96000;
10566 else
10567 return 48000;
10568}
10569
79e53945 10570/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10571static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10572 struct intel_crtc_state *pipe_config)
79e53945 10573{
f1f644dc 10574 struct drm_device *dev = crtc->base.dev;
79e53945 10575 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10576 int pipe = pipe_config->cpu_transcoder;
293623f7 10577 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10578 u32 fp;
10579 intel_clock_t clock;
dccbea3b 10580 int port_clock;
da4a1efa 10581 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10582
10583 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10584 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10585 else
293623f7 10586 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10587
10588 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10589 if (IS_PINEVIEW(dev)) {
10590 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10591 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10592 } else {
10593 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10594 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10595 }
10596
a6c45cf0 10597 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10598 if (IS_PINEVIEW(dev))
10599 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10600 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10601 else
10602 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10603 DPLL_FPA01_P1_POST_DIV_SHIFT);
10604
10605 switch (dpll & DPLL_MODE_MASK) {
10606 case DPLLB_MODE_DAC_SERIAL:
10607 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10608 5 : 10;
10609 break;
10610 case DPLLB_MODE_LVDS:
10611 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10612 7 : 14;
10613 break;
10614 default:
28c97730 10615 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10616 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10617 return;
79e53945
JB
10618 }
10619
ac58c3f0 10620 if (IS_PINEVIEW(dev))
dccbea3b 10621 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10622 else
dccbea3b 10623 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10624 } else {
0fb58223 10625 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10626 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10627
10628 if (is_lvds) {
10629 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10630 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10631
10632 if (lvds & LVDS_CLKB_POWER_UP)
10633 clock.p2 = 7;
10634 else
10635 clock.p2 = 14;
79e53945
JB
10636 } else {
10637 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10638 clock.p1 = 2;
10639 else {
10640 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10641 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10642 }
10643 if (dpll & PLL_P2_DIVIDE_BY_4)
10644 clock.p2 = 4;
10645 else
10646 clock.p2 = 2;
79e53945 10647 }
da4a1efa 10648
dccbea3b 10649 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10650 }
10651
18442d08
VS
10652 /*
10653 * This value includes pixel_multiplier. We will use
241bfc38 10654 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10655 * encoder's get_config() function.
10656 */
dccbea3b 10657 pipe_config->port_clock = port_clock;
f1f644dc
JB
10658}
10659
6878da05
VS
10660int intel_dotclock_calculate(int link_freq,
10661 const struct intel_link_m_n *m_n)
f1f644dc 10662{
f1f644dc
JB
10663 /*
10664 * The calculation for the data clock is:
1041a02f 10665 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10666 * But we want to avoid losing precison if possible, so:
1041a02f 10667 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10668 *
10669 * and the link clock is simpler:
1041a02f 10670 * link_clock = (m * link_clock) / n
f1f644dc
JB
10671 */
10672
6878da05
VS
10673 if (!m_n->link_n)
10674 return 0;
f1f644dc 10675
6878da05
VS
10676 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10677}
f1f644dc 10678
18442d08 10679static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10680 struct intel_crtc_state *pipe_config)
6878da05
VS
10681{
10682 struct drm_device *dev = crtc->base.dev;
79e53945 10683
18442d08
VS
10684 /* read out port_clock from the DPLL */
10685 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10686
f1f644dc 10687 /*
18442d08 10688 * This value does not include pixel_multiplier.
241bfc38 10689 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10690 * agree once we know their relationship in the encoder's
10691 * get_config() function.
79e53945 10692 */
2d112de7 10693 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10694 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10695 &pipe_config->fdi_m_n);
79e53945
JB
10696}
10697
10698/** Returns the currently programmed mode of the given pipe. */
10699struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10700 struct drm_crtc *crtc)
10701{
548f245b 10702 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10704 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10705 struct drm_display_mode *mode;
5cec258b 10706 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10707 int htot = I915_READ(HTOTAL(cpu_transcoder));
10708 int hsync = I915_READ(HSYNC(cpu_transcoder));
10709 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10710 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10711 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10712
10713 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10714 if (!mode)
10715 return NULL;
10716
f1f644dc
JB
10717 /*
10718 * Construct a pipe_config sufficient for getting the clock info
10719 * back out of crtc_clock_get.
10720 *
10721 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10722 * to use a real value here instead.
10723 */
293623f7 10724 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10725 pipe_config.pixel_multiplier = 1;
293623f7
VS
10726 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10727 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10728 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10729 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10730
773ae034 10731 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10732 mode->hdisplay = (htot & 0xffff) + 1;
10733 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10734 mode->hsync_start = (hsync & 0xffff) + 1;
10735 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10736 mode->vdisplay = (vtot & 0xffff) + 1;
10737 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10738 mode->vsync_start = (vsync & 0xffff) + 1;
10739 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10740
10741 drm_mode_set_name(mode);
79e53945
JB
10742
10743 return mode;
10744}
10745
f047e395
CW
10746void intel_mark_busy(struct drm_device *dev)
10747{
c67a470b
PZ
10748 struct drm_i915_private *dev_priv = dev->dev_private;
10749
f62a0076
CW
10750 if (dev_priv->mm.busy)
10751 return;
10752
43694d69 10753 intel_runtime_pm_get(dev_priv);
c67a470b 10754 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10755 if (INTEL_INFO(dev)->gen >= 6)
10756 gen6_rps_busy(dev_priv);
f62a0076 10757 dev_priv->mm.busy = true;
f047e395
CW
10758}
10759
10760void intel_mark_idle(struct drm_device *dev)
652c393a 10761{
c67a470b 10762 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10763
f62a0076
CW
10764 if (!dev_priv->mm.busy)
10765 return;
10766
10767 dev_priv->mm.busy = false;
10768
3d13ef2e 10769 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10770 gen6_rps_idle(dev->dev_private);
bb4cdd53 10771
43694d69 10772 intel_runtime_pm_put(dev_priv);
652c393a
JB
10773}
10774
79e53945
JB
10775static void intel_crtc_destroy(struct drm_crtc *crtc)
10776{
10777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10778 struct drm_device *dev = crtc->dev;
10779 struct intel_unpin_work *work;
67e77c5a 10780
5e2d7afc 10781 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10782 work = intel_crtc->unpin_work;
10783 intel_crtc->unpin_work = NULL;
5e2d7afc 10784 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10785
10786 if (work) {
10787 cancel_work_sync(&work->work);
10788 kfree(work);
10789 }
79e53945
JB
10790
10791 drm_crtc_cleanup(crtc);
67e77c5a 10792
79e53945
JB
10793 kfree(intel_crtc);
10794}
10795
6b95a207
KH
10796static void intel_unpin_work_fn(struct work_struct *__work)
10797{
10798 struct intel_unpin_work *work =
10799 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10800 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10801 struct drm_device *dev = crtc->base.dev;
10802 struct drm_plane *primary = crtc->base.primary;
6b95a207 10803
b4a98e57 10804 mutex_lock(&dev->struct_mutex);
a9ff8714 10805 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10806 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10807
f06cc1b9 10808 if (work->flip_queued_req)
146d84f0 10809 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10810 mutex_unlock(&dev->struct_mutex);
10811
a9ff8714 10812 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10813 drm_framebuffer_unreference(work->old_fb);
f99d7069 10814
a9ff8714
VS
10815 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10816 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10817
6b95a207
KH
10818 kfree(work);
10819}
10820
1afe3e9d 10821static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10822 struct drm_crtc *crtc)
6b95a207 10823{
6b95a207
KH
10824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10825 struct intel_unpin_work *work;
6b95a207
KH
10826 unsigned long flags;
10827
10828 /* Ignore early vblank irqs */
10829 if (intel_crtc == NULL)
10830 return;
10831
f326038a
DV
10832 /*
10833 * This is called both by irq handlers and the reset code (to complete
10834 * lost pageflips) so needs the full irqsave spinlocks.
10835 */
6b95a207
KH
10836 spin_lock_irqsave(&dev->event_lock, flags);
10837 work = intel_crtc->unpin_work;
e7d841ca
CW
10838
10839 /* Ensure we don't miss a work->pending update ... */
10840 smp_rmb();
10841
10842 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10843 spin_unlock_irqrestore(&dev->event_lock, flags);
10844 return;
10845 }
10846
d6bbafa1 10847 page_flip_completed(intel_crtc);
0af7e4df 10848
6b95a207 10849 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10850}
10851
1afe3e9d
JB
10852void intel_finish_page_flip(struct drm_device *dev, int pipe)
10853{
fbee40df 10854 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10855 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10856
49b14a5c 10857 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10858}
10859
10860void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10861{
fbee40df 10862 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10863 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10864
49b14a5c 10865 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10866}
10867
75f7f3ec
VS
10868/* Is 'a' after or equal to 'b'? */
10869static bool g4x_flip_count_after_eq(u32 a, u32 b)
10870{
10871 return !((a - b) & 0x80000000);
10872}
10873
10874static bool page_flip_finished(struct intel_crtc *crtc)
10875{
10876 struct drm_device *dev = crtc->base.dev;
10877 struct drm_i915_private *dev_priv = dev->dev_private;
10878
bdfa7542
VS
10879 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10880 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10881 return true;
10882
75f7f3ec
VS
10883 /*
10884 * The relevant registers doen't exist on pre-ctg.
10885 * As the flip done interrupt doesn't trigger for mmio
10886 * flips on gmch platforms, a flip count check isn't
10887 * really needed there. But since ctg has the registers,
10888 * include it in the check anyway.
10889 */
10890 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10891 return true;
10892
10893 /*
10894 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10895 * used the same base address. In that case the mmio flip might
10896 * have completed, but the CS hasn't even executed the flip yet.
10897 *
10898 * A flip count check isn't enough as the CS might have updated
10899 * the base address just after start of vblank, but before we
10900 * managed to process the interrupt. This means we'd complete the
10901 * CS flip too soon.
10902 *
10903 * Combining both checks should get us a good enough result. It may
10904 * still happen that the CS flip has been executed, but has not
10905 * yet actually completed. But in case the base address is the same
10906 * anyway, we don't really care.
10907 */
10908 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10909 crtc->unpin_work->gtt_offset &&
fd8f507c 10910 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10911 crtc->unpin_work->flip_count);
10912}
10913
6b95a207
KH
10914void intel_prepare_page_flip(struct drm_device *dev, int plane)
10915{
fbee40df 10916 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10917 struct intel_crtc *intel_crtc =
10918 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10919 unsigned long flags;
10920
f326038a
DV
10921
10922 /*
10923 * This is called both by irq handlers and the reset code (to complete
10924 * lost pageflips) so needs the full irqsave spinlocks.
10925 *
10926 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10927 * generate a page-flip completion irq, i.e. every modeset
10928 * is also accompanied by a spurious intel_prepare_page_flip().
10929 */
6b95a207 10930 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10931 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10932 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10933 spin_unlock_irqrestore(&dev->event_lock, flags);
10934}
10935
6042639c 10936static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10937{
10938 /* Ensure that the work item is consistent when activating it ... */
10939 smp_wmb();
6042639c 10940 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10941 /* and that it is marked active as soon as the irq could fire. */
10942 smp_wmb();
10943}
10944
8c9f3aaf
JB
10945static int intel_gen2_queue_flip(struct drm_device *dev,
10946 struct drm_crtc *crtc,
10947 struct drm_framebuffer *fb,
ed8d1975 10948 struct drm_i915_gem_object *obj,
6258fbe2 10949 struct drm_i915_gem_request *req,
ed8d1975 10950 uint32_t flags)
8c9f3aaf 10951{
6258fbe2 10952 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10954 u32 flip_mask;
10955 int ret;
10956
5fb9de1a 10957 ret = intel_ring_begin(req, 6);
8c9f3aaf 10958 if (ret)
4fa62c89 10959 return ret;
8c9f3aaf
JB
10960
10961 /* Can't queue multiple flips, so wait for the previous
10962 * one to finish before executing the next.
10963 */
10964 if (intel_crtc->plane)
10965 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10966 else
10967 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10968 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10969 intel_ring_emit(ring, MI_NOOP);
10970 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10971 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10972 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10974 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10975
6042639c 10976 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10977 return 0;
8c9f3aaf
JB
10978}
10979
10980static int intel_gen3_queue_flip(struct drm_device *dev,
10981 struct drm_crtc *crtc,
10982 struct drm_framebuffer *fb,
ed8d1975 10983 struct drm_i915_gem_object *obj,
6258fbe2 10984 struct drm_i915_gem_request *req,
ed8d1975 10985 uint32_t flags)
8c9f3aaf 10986{
6258fbe2 10987 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10989 u32 flip_mask;
10990 int ret;
10991
5fb9de1a 10992 ret = intel_ring_begin(req, 6);
8c9f3aaf 10993 if (ret)
4fa62c89 10994 return ret;
8c9f3aaf
JB
10995
10996 if (intel_crtc->plane)
10997 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10998 else
10999 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11000 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11001 intel_ring_emit(ring, MI_NOOP);
11002 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11003 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11004 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11005 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11006 intel_ring_emit(ring, MI_NOOP);
11007
6042639c 11008 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11009 return 0;
8c9f3aaf
JB
11010}
11011
11012static int intel_gen4_queue_flip(struct drm_device *dev,
11013 struct drm_crtc *crtc,
11014 struct drm_framebuffer *fb,
ed8d1975 11015 struct drm_i915_gem_object *obj,
6258fbe2 11016 struct drm_i915_gem_request *req,
ed8d1975 11017 uint32_t flags)
8c9f3aaf 11018{
6258fbe2 11019 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11020 struct drm_i915_private *dev_priv = dev->dev_private;
11021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11022 uint32_t pf, pipesrc;
11023 int ret;
11024
5fb9de1a 11025 ret = intel_ring_begin(req, 4);
8c9f3aaf 11026 if (ret)
4fa62c89 11027 return ret;
8c9f3aaf
JB
11028
11029 /* i965+ uses the linear or tiled offsets from the
11030 * Display Registers (which do not change across a page-flip)
11031 * so we need only reprogram the base address.
11032 */
6d90c952
DV
11033 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11034 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11035 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11036 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11037 obj->tiling_mode);
8c9f3aaf
JB
11038
11039 /* XXX Enabling the panel-fitter across page-flip is so far
11040 * untested on non-native modes, so ignore it for now.
11041 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11042 */
11043 pf = 0;
11044 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11045 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11046
6042639c 11047 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11048 return 0;
8c9f3aaf
JB
11049}
11050
11051static int intel_gen6_queue_flip(struct drm_device *dev,
11052 struct drm_crtc *crtc,
11053 struct drm_framebuffer *fb,
ed8d1975 11054 struct drm_i915_gem_object *obj,
6258fbe2 11055 struct drm_i915_gem_request *req,
ed8d1975 11056 uint32_t flags)
8c9f3aaf 11057{
6258fbe2 11058 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11059 struct drm_i915_private *dev_priv = dev->dev_private;
11060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11061 uint32_t pf, pipesrc;
11062 int ret;
11063
5fb9de1a 11064 ret = intel_ring_begin(req, 4);
8c9f3aaf 11065 if (ret)
4fa62c89 11066 return ret;
8c9f3aaf 11067
6d90c952
DV
11068 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11069 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11070 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11071 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11072
dc257cf1
DV
11073 /* Contrary to the suggestions in the documentation,
11074 * "Enable Panel Fitter" does not seem to be required when page
11075 * flipping with a non-native mode, and worse causes a normal
11076 * modeset to fail.
11077 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11078 */
11079 pf = 0;
8c9f3aaf 11080 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11081 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11082
6042639c 11083 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11084 return 0;
8c9f3aaf
JB
11085}
11086
7c9017e5
JB
11087static int intel_gen7_queue_flip(struct drm_device *dev,
11088 struct drm_crtc *crtc,
11089 struct drm_framebuffer *fb,
ed8d1975 11090 struct drm_i915_gem_object *obj,
6258fbe2 11091 struct drm_i915_gem_request *req,
ed8d1975 11092 uint32_t flags)
7c9017e5 11093{
6258fbe2 11094 struct intel_engine_cs *ring = req->ring;
7c9017e5 11095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11096 uint32_t plane_bit = 0;
ffe74d75
CW
11097 int len, ret;
11098
eba905b2 11099 switch (intel_crtc->plane) {
cb05d8de
DV
11100 case PLANE_A:
11101 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11102 break;
11103 case PLANE_B:
11104 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11105 break;
11106 case PLANE_C:
11107 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11108 break;
11109 default:
11110 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11111 return -ENODEV;
cb05d8de
DV
11112 }
11113
ffe74d75 11114 len = 4;
f476828a 11115 if (ring->id == RCS) {
ffe74d75 11116 len += 6;
f476828a
DL
11117 /*
11118 * On Gen 8, SRM is now taking an extra dword to accommodate
11119 * 48bits addresses, and we need a NOOP for the batch size to
11120 * stay even.
11121 */
11122 if (IS_GEN8(dev))
11123 len += 2;
11124 }
ffe74d75 11125
f66fab8e
VS
11126 /*
11127 * BSpec MI_DISPLAY_FLIP for IVB:
11128 * "The full packet must be contained within the same cache line."
11129 *
11130 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11131 * cacheline, if we ever start emitting more commands before
11132 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11133 * then do the cacheline alignment, and finally emit the
11134 * MI_DISPLAY_FLIP.
11135 */
bba09b12 11136 ret = intel_ring_cacheline_align(req);
f66fab8e 11137 if (ret)
4fa62c89 11138 return ret;
f66fab8e 11139
5fb9de1a 11140 ret = intel_ring_begin(req, len);
7c9017e5 11141 if (ret)
4fa62c89 11142 return ret;
7c9017e5 11143
ffe74d75
CW
11144 /* Unmask the flip-done completion message. Note that the bspec says that
11145 * we should do this for both the BCS and RCS, and that we must not unmask
11146 * more than one flip event at any time (or ensure that one flip message
11147 * can be sent by waiting for flip-done prior to queueing new flips).
11148 * Experimentation says that BCS works despite DERRMR masking all
11149 * flip-done completion events and that unmasking all planes at once
11150 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11151 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11152 */
11153 if (ring->id == RCS) {
11154 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11155 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11156 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11157 DERRMR_PIPEB_PRI_FLIP_DONE |
11158 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11159 if (IS_GEN8(dev))
f1afe24f 11160 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11161 MI_SRM_LRM_GLOBAL_GTT);
11162 else
f1afe24f 11163 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11164 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11165 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11166 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11167 if (IS_GEN8(dev)) {
11168 intel_ring_emit(ring, 0);
11169 intel_ring_emit(ring, MI_NOOP);
11170 }
ffe74d75
CW
11171 }
11172
cb05d8de 11173 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11174 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11175 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11176 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11177
6042639c 11178 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11179 return 0;
7c9017e5
JB
11180}
11181
84c33a64
SG
11182static bool use_mmio_flip(struct intel_engine_cs *ring,
11183 struct drm_i915_gem_object *obj)
11184{
11185 /*
11186 * This is not being used for older platforms, because
11187 * non-availability of flip done interrupt forces us to use
11188 * CS flips. Older platforms derive flip done using some clever
11189 * tricks involving the flip_pending status bits and vblank irqs.
11190 * So using MMIO flips there would disrupt this mechanism.
11191 */
11192
8e09bf83
CW
11193 if (ring == NULL)
11194 return true;
11195
84c33a64
SG
11196 if (INTEL_INFO(ring->dev)->gen < 5)
11197 return false;
11198
11199 if (i915.use_mmio_flip < 0)
11200 return false;
11201 else if (i915.use_mmio_flip > 0)
11202 return true;
14bf993e
OM
11203 else if (i915.enable_execlists)
11204 return true;
fd8e058a
AG
11205 else if (obj->base.dma_buf &&
11206 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11207 false))
11208 return true;
84c33a64 11209 else
b4716185 11210 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11211}
11212
6042639c 11213static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11214 unsigned int rotation,
6042639c 11215 struct intel_unpin_work *work)
ff944564
DL
11216{
11217 struct drm_device *dev = intel_crtc->base.dev;
11218 struct drm_i915_private *dev_priv = dev->dev_private;
11219 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11220 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11221 u32 ctl, stride, tile_height;
ff944564
DL
11222
11223 ctl = I915_READ(PLANE_CTL(pipe, 0));
11224 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11225 switch (fb->modifier[0]) {
11226 case DRM_FORMAT_MOD_NONE:
11227 break;
11228 case I915_FORMAT_MOD_X_TILED:
ff944564 11229 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11230 break;
11231 case I915_FORMAT_MOD_Y_TILED:
11232 ctl |= PLANE_CTL_TILED_Y;
11233 break;
11234 case I915_FORMAT_MOD_Yf_TILED:
11235 ctl |= PLANE_CTL_TILED_YF;
11236 break;
11237 default:
11238 MISSING_CASE(fb->modifier[0]);
11239 }
ff944564
DL
11240
11241 /*
11242 * The stride is either expressed as a multiple of 64 bytes chunks for
11243 * linear buffers or in number of tiles for tiled buffers.
11244 */
86efe24a
TU
11245 if (intel_rotation_90_or_270(rotation)) {
11246 /* stride = Surface height in tiles */
11247 tile_height = intel_tile_height(dev, fb->pixel_format,
11248 fb->modifier[0], 0);
11249 stride = DIV_ROUND_UP(fb->height, tile_height);
11250 } else {
11251 stride = fb->pitches[0] /
11252 intel_fb_stride_alignment(dev, fb->modifier[0],
11253 fb->pixel_format);
11254 }
ff944564
DL
11255
11256 /*
11257 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11258 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11259 */
11260 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11261 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11262
6042639c 11263 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11264 POSTING_READ(PLANE_SURF(pipe, 0));
11265}
11266
6042639c
CW
11267static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11268 struct intel_unpin_work *work)
84c33a64
SG
11269{
11270 struct drm_device *dev = intel_crtc->base.dev;
11271 struct drm_i915_private *dev_priv = dev->dev_private;
11272 struct intel_framebuffer *intel_fb =
11273 to_intel_framebuffer(intel_crtc->base.primary->fb);
11274 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11275 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11276 u32 dspcntr;
84c33a64 11277
84c33a64
SG
11278 dspcntr = I915_READ(reg);
11279
c5d97472
DL
11280 if (obj->tiling_mode != I915_TILING_NONE)
11281 dspcntr |= DISPPLANE_TILED;
11282 else
11283 dspcntr &= ~DISPPLANE_TILED;
11284
84c33a64
SG
11285 I915_WRITE(reg, dspcntr);
11286
6042639c 11287 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11288 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11289}
11290
11291/*
11292 * XXX: This is the temporary way to update the plane registers until we get
11293 * around to using the usual plane update functions for MMIO flips
11294 */
6042639c 11295static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11296{
6042639c
CW
11297 struct intel_crtc *crtc = mmio_flip->crtc;
11298 struct intel_unpin_work *work;
11299
11300 spin_lock_irq(&crtc->base.dev->event_lock);
11301 work = crtc->unpin_work;
11302 spin_unlock_irq(&crtc->base.dev->event_lock);
11303 if (work == NULL)
11304 return;
ff944564 11305
6042639c 11306 intel_mark_page_flip_active(work);
ff944564 11307
6042639c 11308 intel_pipe_update_start(crtc);
ff944564 11309
6042639c 11310 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11311 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11312 else
11313 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11314 ilk_do_mmio_flip(crtc, work);
ff944564 11315
6042639c 11316 intel_pipe_update_end(crtc);
84c33a64
SG
11317}
11318
9362c7c5 11319static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11320{
b2cfe0ab
CW
11321 struct intel_mmio_flip *mmio_flip =
11322 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11323 struct intel_framebuffer *intel_fb =
11324 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11325 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11326
6042639c 11327 if (mmio_flip->req) {
eed29a5b 11328 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11329 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11330 false, NULL,
11331 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11332 i915_gem_request_unreference__unlocked(mmio_flip->req);
11333 }
84c33a64 11334
fd8e058a
AG
11335 /* For framebuffer backed by dmabuf, wait for fence */
11336 if (obj->base.dma_buf)
11337 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11338 false, false,
11339 MAX_SCHEDULE_TIMEOUT) < 0);
11340
6042639c 11341 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11342 kfree(mmio_flip);
84c33a64
SG
11343}
11344
11345static int intel_queue_mmio_flip(struct drm_device *dev,
11346 struct drm_crtc *crtc,
86efe24a 11347 struct drm_i915_gem_object *obj)
84c33a64 11348{
b2cfe0ab
CW
11349 struct intel_mmio_flip *mmio_flip;
11350
11351 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11352 if (mmio_flip == NULL)
11353 return -ENOMEM;
84c33a64 11354
bcafc4e3 11355 mmio_flip->i915 = to_i915(dev);
eed29a5b 11356 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11357 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11358 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11359
b2cfe0ab
CW
11360 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11361 schedule_work(&mmio_flip->work);
84c33a64 11362
84c33a64
SG
11363 return 0;
11364}
11365
8c9f3aaf
JB
11366static int intel_default_queue_flip(struct drm_device *dev,
11367 struct drm_crtc *crtc,
11368 struct drm_framebuffer *fb,
ed8d1975 11369 struct drm_i915_gem_object *obj,
6258fbe2 11370 struct drm_i915_gem_request *req,
ed8d1975 11371 uint32_t flags)
8c9f3aaf
JB
11372{
11373 return -ENODEV;
11374}
11375
d6bbafa1
CW
11376static bool __intel_pageflip_stall_check(struct drm_device *dev,
11377 struct drm_crtc *crtc)
11378{
11379 struct drm_i915_private *dev_priv = dev->dev_private;
11380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11381 struct intel_unpin_work *work = intel_crtc->unpin_work;
11382 u32 addr;
11383
11384 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11385 return true;
11386
908565c2
CW
11387 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11388 return false;
11389
d6bbafa1
CW
11390 if (!work->enable_stall_check)
11391 return false;
11392
11393 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11394 if (work->flip_queued_req &&
11395 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11396 return false;
11397
1e3feefd 11398 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11399 }
11400
1e3feefd 11401 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11402 return false;
11403
11404 /* Potential stall - if we see that the flip has happened,
11405 * assume a missed interrupt. */
11406 if (INTEL_INFO(dev)->gen >= 4)
11407 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11408 else
11409 addr = I915_READ(DSPADDR(intel_crtc->plane));
11410
11411 /* There is a potential issue here with a false positive after a flip
11412 * to the same address. We could address this by checking for a
11413 * non-incrementing frame counter.
11414 */
11415 return addr == work->gtt_offset;
11416}
11417
11418void intel_check_page_flip(struct drm_device *dev, int pipe)
11419{
11420 struct drm_i915_private *dev_priv = dev->dev_private;
11421 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11423 struct intel_unpin_work *work;
f326038a 11424
6c51d46f 11425 WARN_ON(!in_interrupt());
d6bbafa1
CW
11426
11427 if (crtc == NULL)
11428 return;
11429
f326038a 11430 spin_lock(&dev->event_lock);
6ad790c0
CW
11431 work = intel_crtc->unpin_work;
11432 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11433 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11434 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11435 page_flip_completed(intel_crtc);
6ad790c0 11436 work = NULL;
d6bbafa1 11437 }
6ad790c0
CW
11438 if (work != NULL &&
11439 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11440 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11441 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11442}
11443
6b95a207
KH
11444static int intel_crtc_page_flip(struct drm_crtc *crtc,
11445 struct drm_framebuffer *fb,
ed8d1975
KP
11446 struct drm_pending_vblank_event *event,
11447 uint32_t page_flip_flags)
6b95a207
KH
11448{
11449 struct drm_device *dev = crtc->dev;
11450 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11451 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11452 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11454 struct drm_plane *primary = crtc->primary;
a071fa00 11455 enum pipe pipe = intel_crtc->pipe;
6b95a207 11456 struct intel_unpin_work *work;
a4872ba6 11457 struct intel_engine_cs *ring;
cf5d8a46 11458 bool mmio_flip;
91af127f 11459 struct drm_i915_gem_request *request = NULL;
52e68630 11460 int ret;
6b95a207 11461
2ff8fde1
MR
11462 /*
11463 * drm_mode_page_flip_ioctl() should already catch this, but double
11464 * check to be safe. In the future we may enable pageflipping from
11465 * a disabled primary plane.
11466 */
11467 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11468 return -EBUSY;
11469
e6a595d2 11470 /* Can't change pixel format via MI display flips. */
f4510a27 11471 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11472 return -EINVAL;
11473
11474 /*
11475 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11476 * Note that pitch changes could also affect these register.
11477 */
11478 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11479 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11480 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11481 return -EINVAL;
11482
f900db47
CW
11483 if (i915_terminally_wedged(&dev_priv->gpu_error))
11484 goto out_hang;
11485
b14c5679 11486 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11487 if (work == NULL)
11488 return -ENOMEM;
11489
6b95a207 11490 work->event = event;
b4a98e57 11491 work->crtc = crtc;
ab8d6675 11492 work->old_fb = old_fb;
6b95a207
KH
11493 INIT_WORK(&work->work, intel_unpin_work_fn);
11494
87b6b101 11495 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11496 if (ret)
11497 goto free_work;
11498
6b95a207 11499 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11500 spin_lock_irq(&dev->event_lock);
6b95a207 11501 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11502 /* Before declaring the flip queue wedged, check if
11503 * the hardware completed the operation behind our backs.
11504 */
11505 if (__intel_pageflip_stall_check(dev, crtc)) {
11506 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11507 page_flip_completed(intel_crtc);
11508 } else {
11509 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11510 spin_unlock_irq(&dev->event_lock);
468f0b44 11511
d6bbafa1
CW
11512 drm_crtc_vblank_put(crtc);
11513 kfree(work);
11514 return -EBUSY;
11515 }
6b95a207
KH
11516 }
11517 intel_crtc->unpin_work = work;
5e2d7afc 11518 spin_unlock_irq(&dev->event_lock);
6b95a207 11519
b4a98e57
CW
11520 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11521 flush_workqueue(dev_priv->wq);
11522
75dfca80 11523 /* Reference the objects for the scheduled work. */
ab8d6675 11524 drm_framebuffer_reference(work->old_fb);
05394f39 11525 drm_gem_object_reference(&obj->base);
6b95a207 11526
f4510a27 11527 crtc->primary->fb = fb;
afd65eb4 11528 update_state_fb(crtc->primary);
1ed1f968 11529
e1f99ce6 11530 work->pending_flip_obj = obj;
e1f99ce6 11531
89ed88ba
CW
11532 ret = i915_mutex_lock_interruptible(dev);
11533 if (ret)
11534 goto cleanup;
11535
b4a98e57 11536 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11537 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11538
75f7f3ec 11539 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11540 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11541
4fa62c89
VS
11542 if (IS_VALLEYVIEW(dev)) {
11543 ring = &dev_priv->ring[BCS];
ab8d6675 11544 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11545 /* vlv: DISPLAY_FLIP fails to change tiling */
11546 ring = NULL;
48bf5b2d 11547 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11548 ring = &dev_priv->ring[BCS];
4fa62c89 11549 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11550 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11551 if (ring == NULL || ring->id != RCS)
11552 ring = &dev_priv->ring[BCS];
11553 } else {
11554 ring = &dev_priv->ring[RCS];
11555 }
11556
cf5d8a46
CW
11557 mmio_flip = use_mmio_flip(ring, obj);
11558
11559 /* When using CS flips, we want to emit semaphores between rings.
11560 * However, when using mmio flips we will create a task to do the
11561 * synchronisation, so all we want here is to pin the framebuffer
11562 * into the display plane and skip any waits.
11563 */
7580d774
ML
11564 if (!mmio_flip) {
11565 ret = i915_gem_object_sync(obj, ring, &request);
11566 if (ret)
11567 goto cleanup_pending;
11568 }
11569
82bc3b2d 11570 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11571 crtc->primary->state);
8c9f3aaf
JB
11572 if (ret)
11573 goto cleanup_pending;
6b95a207 11574
dedf278c
TU
11575 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11576 obj, 0);
11577 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11578
cf5d8a46 11579 if (mmio_flip) {
86efe24a 11580 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11581 if (ret)
11582 goto cleanup_unpin;
11583
f06cc1b9
JH
11584 i915_gem_request_assign(&work->flip_queued_req,
11585 obj->last_write_req);
d6bbafa1 11586 } else {
6258fbe2
JH
11587 if (!request) {
11588 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11589 if (ret)
11590 goto cleanup_unpin;
11591 }
11592
11593 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11594 page_flip_flags);
11595 if (ret)
11596 goto cleanup_unpin;
11597
6258fbe2 11598 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11599 }
11600
91af127f 11601 if (request)
75289874 11602 i915_add_request_no_flush(request);
91af127f 11603
1e3feefd 11604 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11605 work->enable_stall_check = true;
4fa62c89 11606
ab8d6675 11607 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11608 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11609 mutex_unlock(&dev->struct_mutex);
a071fa00 11610
d029bcad 11611 intel_fbc_deactivate(intel_crtc);
a9ff8714
VS
11612 intel_frontbuffer_flip_prepare(dev,
11613 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11614
e5510fac
JB
11615 trace_i915_flip_request(intel_crtc->plane, obj);
11616
6b95a207 11617 return 0;
96b099fd 11618
4fa62c89 11619cleanup_unpin:
82bc3b2d 11620 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11621cleanup_pending:
91af127f
JH
11622 if (request)
11623 i915_gem_request_cancel(request);
b4a98e57 11624 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11625 mutex_unlock(&dev->struct_mutex);
11626cleanup:
f4510a27 11627 crtc->primary->fb = old_fb;
afd65eb4 11628 update_state_fb(crtc->primary);
89ed88ba
CW
11629
11630 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11631 drm_framebuffer_unreference(work->old_fb);
96b099fd 11632
5e2d7afc 11633 spin_lock_irq(&dev->event_lock);
96b099fd 11634 intel_crtc->unpin_work = NULL;
5e2d7afc 11635 spin_unlock_irq(&dev->event_lock);
96b099fd 11636
87b6b101 11637 drm_crtc_vblank_put(crtc);
7317c75e 11638free_work:
96b099fd
CW
11639 kfree(work);
11640
f900db47 11641 if (ret == -EIO) {
02e0efb5
ML
11642 struct drm_atomic_state *state;
11643 struct drm_plane_state *plane_state;
11644
f900db47 11645out_hang:
02e0efb5
ML
11646 state = drm_atomic_state_alloc(dev);
11647 if (!state)
11648 return -ENOMEM;
11649 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11650
11651retry:
11652 plane_state = drm_atomic_get_plane_state(state, primary);
11653 ret = PTR_ERR_OR_ZERO(plane_state);
11654 if (!ret) {
11655 drm_atomic_set_fb_for_plane(plane_state, fb);
11656
11657 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11658 if (!ret)
11659 ret = drm_atomic_commit(state);
11660 }
11661
11662 if (ret == -EDEADLK) {
11663 drm_modeset_backoff(state->acquire_ctx);
11664 drm_atomic_state_clear(state);
11665 goto retry;
11666 }
11667
11668 if (ret)
11669 drm_atomic_state_free(state);
11670
f0d3dad3 11671 if (ret == 0 && event) {
5e2d7afc 11672 spin_lock_irq(&dev->event_lock);
a071fa00 11673 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11674 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11675 }
f900db47 11676 }
96b099fd 11677 return ret;
6b95a207
KH
11678}
11679
da20eabd
ML
11680
11681/**
11682 * intel_wm_need_update - Check whether watermarks need updating
11683 * @plane: drm plane
11684 * @state: new plane state
11685 *
11686 * Check current plane state versus the new one to determine whether
11687 * watermarks need to be recalculated.
11688 *
11689 * Returns true or false.
11690 */
11691static bool intel_wm_need_update(struct drm_plane *plane,
11692 struct drm_plane_state *state)
11693{
d21fbe87
MR
11694 struct intel_plane_state *new = to_intel_plane_state(state);
11695 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11696
11697 /* Update watermarks on tiling or size changes. */
da20eabd
ML
11698 if (!plane->state->fb || !state->fb ||
11699 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
d21fbe87
MR
11700 plane->state->rotation != state->rotation ||
11701 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11702 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11703 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11704 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11705 return true;
7809e5ae 11706
2791a16c 11707 return false;
7809e5ae
MR
11708}
11709
d21fbe87
MR
11710static bool needs_scaling(struct intel_plane_state *state)
11711{
11712 int src_w = drm_rect_width(&state->src) >> 16;
11713 int src_h = drm_rect_height(&state->src) >> 16;
11714 int dst_w = drm_rect_width(&state->dst);
11715 int dst_h = drm_rect_height(&state->dst);
11716
11717 return (src_w != dst_w || src_h != dst_h);
11718}
11719
da20eabd
ML
11720int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11721 struct drm_plane_state *plane_state)
11722{
11723 struct drm_crtc *crtc = crtc_state->crtc;
11724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11725 struct drm_plane *plane = plane_state->plane;
11726 struct drm_device *dev = crtc->dev;
11727 struct drm_i915_private *dev_priv = dev->dev_private;
11728 struct intel_plane_state *old_plane_state =
11729 to_intel_plane_state(plane->state);
11730 int idx = intel_crtc->base.base.id, ret;
11731 int i = drm_plane_index(plane);
11732 bool mode_changed = needs_modeset(crtc_state);
11733 bool was_crtc_enabled = crtc->state->active;
11734 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11735 bool turn_off, turn_on, visible, was_visible;
11736 struct drm_framebuffer *fb = plane_state->fb;
11737
11738 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11739 plane->type != DRM_PLANE_TYPE_CURSOR) {
11740 ret = skl_update_scaler_plane(
11741 to_intel_crtc_state(crtc_state),
11742 to_intel_plane_state(plane_state));
11743 if (ret)
11744 return ret;
11745 }
11746
da20eabd
ML
11747 was_visible = old_plane_state->visible;
11748 visible = to_intel_plane_state(plane_state)->visible;
11749
11750 if (!was_crtc_enabled && WARN_ON(was_visible))
11751 was_visible = false;
11752
11753 if (!is_crtc_enabled && WARN_ON(visible))
11754 visible = false;
11755
11756 if (!was_visible && !visible)
11757 return 0;
11758
11759 turn_off = was_visible && (!visible || mode_changed);
11760 turn_on = visible && (!was_visible || mode_changed);
11761
11762 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11763 plane->base.id, fb ? fb->base.id : -1);
11764
11765 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11766 plane->base.id, was_visible, visible,
11767 turn_off, turn_on, mode_changed);
11768
852eb00d 11769 if (turn_on) {
f015c551 11770 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11771 /* must disable cxsr around plane enable/disable */
11772 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11773 intel_crtc->atomic.disable_cxsr = true;
11774 /* to potentially re-enable cxsr */
11775 intel_crtc->atomic.wait_vblank = true;
11776 intel_crtc->atomic.update_wm_post = true;
11777 }
11778 } else if (turn_off) {
f015c551 11779 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11780 /* must disable cxsr around plane enable/disable */
11781 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11782 if (is_crtc_enabled)
11783 intel_crtc->atomic.wait_vblank = true;
11784 intel_crtc->atomic.disable_cxsr = true;
11785 }
11786 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11787 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11788 }
da20eabd 11789
8be6ca85 11790 if (visible || was_visible)
a9ff8714
VS
11791 intel_crtc->atomic.fb_bits |=
11792 to_intel_plane(plane)->frontbuffer_bit;
11793
da20eabd
ML
11794 switch (plane->type) {
11795 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11796 intel_crtc->atomic.pre_disable_primary = turn_off;
11797 intel_crtc->atomic.post_enable_primary = turn_on;
11798
066cf55b
RV
11799 if (turn_off) {
11800 /*
11801 * FIXME: Actually if we will still have any other
11802 * plane enabled on the pipe we could let IPS enabled
11803 * still, but for now lets consider that when we make
11804 * primary invisible by setting DSPCNTR to 0 on
11805 * update_primary_plane function IPS needs to be
11806 * disable.
11807 */
11808 intel_crtc->atomic.disable_ips = true;
11809
da20eabd 11810 intel_crtc->atomic.disable_fbc = true;
066cf55b 11811 }
da20eabd
ML
11812
11813 /*
11814 * FBC does not work on some platforms for rotated
11815 * planes, so disable it when rotation is not 0 and
11816 * update it when rotation is set back to 0.
11817 *
11818 * FIXME: This is redundant with the fbc update done in
11819 * the primary plane enable function except that that
11820 * one is done too late. We eventually need to unify
11821 * this.
11822 */
11823
11824 if (visible &&
11825 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11826 dev_priv->fbc.crtc == intel_crtc &&
11827 plane_state->rotation != BIT(DRM_ROTATE_0))
11828 intel_crtc->atomic.disable_fbc = true;
11829
11830 /*
11831 * BDW signals flip done immediately if the plane
11832 * is disabled, even if the plane enable is already
11833 * armed to occur at the next vblank :(
11834 */
11835 if (turn_on && IS_BROADWELL(dev))
11836 intel_crtc->atomic.wait_vblank = true;
11837
11838 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11839 break;
11840 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11841 break;
11842 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11843 /*
11844 * WaCxSRDisabledForSpriteScaling:ivb
11845 *
11846 * cstate->update_wm was already set above, so this flag will
11847 * take effect when we commit and program watermarks.
11848 */
11849 if (IS_IVYBRIDGE(dev) &&
11850 needs_scaling(to_intel_plane_state(plane_state)) &&
11851 !needs_scaling(old_plane_state)) {
11852 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11853 } else if (turn_off && !mode_changed) {
da20eabd
ML
11854 intel_crtc->atomic.wait_vblank = true;
11855 intel_crtc->atomic.update_sprite_watermarks |=
11856 1 << i;
11857 }
d21fbe87
MR
11858
11859 break;
da20eabd
ML
11860 }
11861 return 0;
11862}
11863
6d3a1ce7
ML
11864static bool encoders_cloneable(const struct intel_encoder *a,
11865 const struct intel_encoder *b)
11866{
11867 /* masks could be asymmetric, so check both ways */
11868 return a == b || (a->cloneable & (1 << b->type) &&
11869 b->cloneable & (1 << a->type));
11870}
11871
11872static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11873 struct intel_crtc *crtc,
11874 struct intel_encoder *encoder)
11875{
11876 struct intel_encoder *source_encoder;
11877 struct drm_connector *connector;
11878 struct drm_connector_state *connector_state;
11879 int i;
11880
11881 for_each_connector_in_state(state, connector, connector_state, i) {
11882 if (connector_state->crtc != &crtc->base)
11883 continue;
11884
11885 source_encoder =
11886 to_intel_encoder(connector_state->best_encoder);
11887 if (!encoders_cloneable(encoder, source_encoder))
11888 return false;
11889 }
11890
11891 return true;
11892}
11893
11894static bool check_encoder_cloning(struct drm_atomic_state *state,
11895 struct intel_crtc *crtc)
11896{
11897 struct intel_encoder *encoder;
11898 struct drm_connector *connector;
11899 struct drm_connector_state *connector_state;
11900 int i;
11901
11902 for_each_connector_in_state(state, connector, connector_state, i) {
11903 if (connector_state->crtc != &crtc->base)
11904 continue;
11905
11906 encoder = to_intel_encoder(connector_state->best_encoder);
11907 if (!check_single_encoder_cloning(state, crtc, encoder))
11908 return false;
11909 }
11910
11911 return true;
11912}
11913
11914static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11915 struct drm_crtc_state *crtc_state)
11916{
cf5a15be 11917 struct drm_device *dev = crtc->dev;
ad421372 11918 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11920 struct intel_crtc_state *pipe_config =
11921 to_intel_crtc_state(crtc_state);
6d3a1ce7 11922 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11923 int ret;
6d3a1ce7
ML
11924 bool mode_changed = needs_modeset(crtc_state);
11925
11926 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11927 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11928 return -EINVAL;
11929 }
11930
852eb00d
VS
11931 if (mode_changed && !crtc_state->active)
11932 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11933
ad421372
ML
11934 if (mode_changed && crtc_state->enable &&
11935 dev_priv->display.crtc_compute_clock &&
11936 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11937 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11938 pipe_config);
11939 if (ret)
11940 return ret;
11941 }
11942
e435d6e5 11943 ret = 0;
86c8bbbe
MR
11944 if (dev_priv->display.compute_pipe_wm) {
11945 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11946 if (ret)
11947 return ret;
11948 }
11949
e435d6e5
ML
11950 if (INTEL_INFO(dev)->gen >= 9) {
11951 if (mode_changed)
11952 ret = skl_update_scaler_crtc(pipe_config);
11953
11954 if (!ret)
11955 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11956 pipe_config);
11957 }
11958
11959 return ret;
6d3a1ce7
ML
11960}
11961
65b38e0d 11962static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11963 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11964 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11965 .atomic_begin = intel_begin_crtc_commit,
11966 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11967 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11968};
11969
d29b2f9d
ACO
11970static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11971{
11972 struct intel_connector *connector;
11973
11974 for_each_intel_connector(dev, connector) {
11975 if (connector->base.encoder) {
11976 connector->base.state->best_encoder =
11977 connector->base.encoder;
11978 connector->base.state->crtc =
11979 connector->base.encoder->crtc;
11980 } else {
11981 connector->base.state->best_encoder = NULL;
11982 connector->base.state->crtc = NULL;
11983 }
11984 }
11985}
11986
050f7aeb 11987static void
eba905b2 11988connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11989 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11990{
11991 int bpp = pipe_config->pipe_bpp;
11992
11993 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11994 connector->base.base.id,
c23cc417 11995 connector->base.name);
050f7aeb
DV
11996
11997 /* Don't use an invalid EDID bpc value */
11998 if (connector->base.display_info.bpc &&
11999 connector->base.display_info.bpc * 3 < bpp) {
12000 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12001 bpp, connector->base.display_info.bpc*3);
12002 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12003 }
12004
12005 /* Clamp bpp to 8 on screens without EDID 1.4 */
12006 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12007 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12008 bpp);
12009 pipe_config->pipe_bpp = 24;
12010 }
12011}
12012
4e53c2e0 12013static int
050f7aeb 12014compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12015 struct intel_crtc_state *pipe_config)
4e53c2e0 12016{
050f7aeb 12017 struct drm_device *dev = crtc->base.dev;
1486017f 12018 struct drm_atomic_state *state;
da3ced29
ACO
12019 struct drm_connector *connector;
12020 struct drm_connector_state *connector_state;
1486017f 12021 int bpp, i;
4e53c2e0 12022
d328c9d7 12023 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 12024 bpp = 10*3;
d328c9d7
DV
12025 else if (INTEL_INFO(dev)->gen >= 5)
12026 bpp = 12*3;
12027 else
12028 bpp = 8*3;
12029
4e53c2e0 12030
4e53c2e0
DV
12031 pipe_config->pipe_bpp = bpp;
12032
1486017f
ACO
12033 state = pipe_config->base.state;
12034
4e53c2e0 12035 /* Clamp display bpp to EDID value */
da3ced29
ACO
12036 for_each_connector_in_state(state, connector, connector_state, i) {
12037 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12038 continue;
12039
da3ced29
ACO
12040 connected_sink_compute_bpp(to_intel_connector(connector),
12041 pipe_config);
4e53c2e0
DV
12042 }
12043
12044 return bpp;
12045}
12046
644db711
DV
12047static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12048{
12049 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12050 "type: 0x%x flags: 0x%x\n",
1342830c 12051 mode->crtc_clock,
644db711
DV
12052 mode->crtc_hdisplay, mode->crtc_hsync_start,
12053 mode->crtc_hsync_end, mode->crtc_htotal,
12054 mode->crtc_vdisplay, mode->crtc_vsync_start,
12055 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12056}
12057
c0b03411 12058static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12059 struct intel_crtc_state *pipe_config,
c0b03411
DV
12060 const char *context)
12061{
6a60cd87
CK
12062 struct drm_device *dev = crtc->base.dev;
12063 struct drm_plane *plane;
12064 struct intel_plane *intel_plane;
12065 struct intel_plane_state *state;
12066 struct drm_framebuffer *fb;
12067
12068 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12069 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12070
12071 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12072 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12073 pipe_config->pipe_bpp, pipe_config->dither);
12074 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12075 pipe_config->has_pch_encoder,
12076 pipe_config->fdi_lanes,
12077 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12078 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12079 pipe_config->fdi_m_n.tu);
90a6b7b0 12080 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12081 pipe_config->has_dp_encoder,
90a6b7b0 12082 pipe_config->lane_count,
eb14cb74
VS
12083 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12084 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12085 pipe_config->dp_m_n.tu);
b95af8be 12086
90a6b7b0 12087 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12088 pipe_config->has_dp_encoder,
90a6b7b0 12089 pipe_config->lane_count,
b95af8be
VK
12090 pipe_config->dp_m2_n2.gmch_m,
12091 pipe_config->dp_m2_n2.gmch_n,
12092 pipe_config->dp_m2_n2.link_m,
12093 pipe_config->dp_m2_n2.link_n,
12094 pipe_config->dp_m2_n2.tu);
12095
55072d19
DV
12096 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12097 pipe_config->has_audio,
12098 pipe_config->has_infoframe);
12099
c0b03411 12100 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12101 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12102 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12103 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12104 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12105 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12106 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12107 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12108 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12109 crtc->num_scalers,
12110 pipe_config->scaler_state.scaler_users,
12111 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12112 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12113 pipe_config->gmch_pfit.control,
12114 pipe_config->gmch_pfit.pgm_ratios,
12115 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12116 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12117 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12118 pipe_config->pch_pfit.size,
12119 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12120 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12121 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12122
415ff0f6 12123 if (IS_BROXTON(dev)) {
05712c15 12124 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12125 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12126 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12127 pipe_config->ddi_pll_sel,
12128 pipe_config->dpll_hw_state.ebb0,
05712c15 12129 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12130 pipe_config->dpll_hw_state.pll0,
12131 pipe_config->dpll_hw_state.pll1,
12132 pipe_config->dpll_hw_state.pll2,
12133 pipe_config->dpll_hw_state.pll3,
12134 pipe_config->dpll_hw_state.pll6,
12135 pipe_config->dpll_hw_state.pll8,
05712c15 12136 pipe_config->dpll_hw_state.pll9,
c8453338 12137 pipe_config->dpll_hw_state.pll10,
415ff0f6 12138 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12139 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12140 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12141 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12142 pipe_config->ddi_pll_sel,
12143 pipe_config->dpll_hw_state.ctrl1,
12144 pipe_config->dpll_hw_state.cfgcr1,
12145 pipe_config->dpll_hw_state.cfgcr2);
12146 } else if (HAS_DDI(dev)) {
00490c22 12147 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12148 pipe_config->ddi_pll_sel,
00490c22
ML
12149 pipe_config->dpll_hw_state.wrpll,
12150 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12151 } else {
12152 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12153 "fp0: 0x%x, fp1: 0x%x\n",
12154 pipe_config->dpll_hw_state.dpll,
12155 pipe_config->dpll_hw_state.dpll_md,
12156 pipe_config->dpll_hw_state.fp0,
12157 pipe_config->dpll_hw_state.fp1);
12158 }
12159
6a60cd87
CK
12160 DRM_DEBUG_KMS("planes on this crtc\n");
12161 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12162 intel_plane = to_intel_plane(plane);
12163 if (intel_plane->pipe != crtc->pipe)
12164 continue;
12165
12166 state = to_intel_plane_state(plane->state);
12167 fb = state->base.fb;
12168 if (!fb) {
12169 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12170 "disabled, scaler_id = %d\n",
12171 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12172 plane->base.id, intel_plane->pipe,
12173 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12174 drm_plane_index(plane), state->scaler_id);
12175 continue;
12176 }
12177
12178 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12179 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12180 plane->base.id, intel_plane->pipe,
12181 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12182 drm_plane_index(plane));
12183 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12184 fb->base.id, fb->width, fb->height, fb->pixel_format);
12185 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12186 state->scaler_id,
12187 state->src.x1 >> 16, state->src.y1 >> 16,
12188 drm_rect_width(&state->src) >> 16,
12189 drm_rect_height(&state->src) >> 16,
12190 state->dst.x1, state->dst.y1,
12191 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12192 }
c0b03411
DV
12193}
12194
5448a00d 12195static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12196{
5448a00d
ACO
12197 struct drm_device *dev = state->dev;
12198 struct intel_encoder *encoder;
da3ced29 12199 struct drm_connector *connector;
5448a00d 12200 struct drm_connector_state *connector_state;
00f0b378 12201 unsigned int used_ports = 0;
5448a00d 12202 int i;
00f0b378
VS
12203
12204 /*
12205 * Walk the connector list instead of the encoder
12206 * list to detect the problem on ddi platforms
12207 * where there's just one encoder per digital port.
12208 */
da3ced29 12209 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12210 if (!connector_state->best_encoder)
00f0b378
VS
12211 continue;
12212
5448a00d
ACO
12213 encoder = to_intel_encoder(connector_state->best_encoder);
12214
12215 WARN_ON(!connector_state->crtc);
00f0b378
VS
12216
12217 switch (encoder->type) {
12218 unsigned int port_mask;
12219 case INTEL_OUTPUT_UNKNOWN:
12220 if (WARN_ON(!HAS_DDI(dev)))
12221 break;
12222 case INTEL_OUTPUT_DISPLAYPORT:
12223 case INTEL_OUTPUT_HDMI:
12224 case INTEL_OUTPUT_EDP:
12225 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12226
12227 /* the same port mustn't appear more than once */
12228 if (used_ports & port_mask)
12229 return false;
12230
12231 used_ports |= port_mask;
12232 default:
12233 break;
12234 }
12235 }
12236
12237 return true;
12238}
12239
83a57153
ACO
12240static void
12241clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12242{
12243 struct drm_crtc_state tmp_state;
663a3640 12244 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12245 struct intel_dpll_hw_state dpll_hw_state;
12246 enum intel_dpll_id shared_dpll;
8504c74c 12247 uint32_t ddi_pll_sel;
c4e2d043 12248 bool force_thru;
83a57153 12249
7546a384
ACO
12250 /* FIXME: before the switch to atomic started, a new pipe_config was
12251 * kzalloc'd. Code that depends on any field being zero should be
12252 * fixed, so that the crtc_state can be safely duplicated. For now,
12253 * only fields that are know to not cause problems are preserved. */
12254
83a57153 12255 tmp_state = crtc_state->base;
663a3640 12256 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12257 shared_dpll = crtc_state->shared_dpll;
12258 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12259 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12260 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12261
83a57153 12262 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12263
83a57153 12264 crtc_state->base = tmp_state;
663a3640 12265 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12266 crtc_state->shared_dpll = shared_dpll;
12267 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12268 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12269 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12270}
12271
548ee15b 12272static int
b8cecdf5 12273intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12274 struct intel_crtc_state *pipe_config)
ee7b9f93 12275{
b359283a 12276 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12277 struct intel_encoder *encoder;
da3ced29 12278 struct drm_connector *connector;
0b901879 12279 struct drm_connector_state *connector_state;
d328c9d7 12280 int base_bpp, ret = -EINVAL;
0b901879 12281 int i;
e29c22c0 12282 bool retry = true;
ee7b9f93 12283
83a57153 12284 clear_intel_crtc_state(pipe_config);
7758a113 12285
e143a21c
DV
12286 pipe_config->cpu_transcoder =
12287 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12288
2960bc9c
ID
12289 /*
12290 * Sanitize sync polarity flags based on requested ones. If neither
12291 * positive or negative polarity is requested, treat this as meaning
12292 * negative polarity.
12293 */
2d112de7 12294 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12295 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12296 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12297
2d112de7 12298 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12299 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12300 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12301
d328c9d7
DV
12302 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12303 pipe_config);
12304 if (base_bpp < 0)
4e53c2e0
DV
12305 goto fail;
12306
e41a56be
VS
12307 /*
12308 * Determine the real pipe dimensions. Note that stereo modes can
12309 * increase the actual pipe size due to the frame doubling and
12310 * insertion of additional space for blanks between the frame. This
12311 * is stored in the crtc timings. We use the requested mode to do this
12312 * computation to clearly distinguish it from the adjusted mode, which
12313 * can be changed by the connectors in the below retry loop.
12314 */
2d112de7 12315 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12316 &pipe_config->pipe_src_w,
12317 &pipe_config->pipe_src_h);
e41a56be 12318
e29c22c0 12319encoder_retry:
ef1b460d 12320 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12321 pipe_config->port_clock = 0;
ef1b460d 12322 pipe_config->pixel_multiplier = 1;
ff9a6750 12323
135c81b8 12324 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12325 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12326 CRTC_STEREO_DOUBLE);
135c81b8 12327
7758a113
DV
12328 /* Pass our mode to the connectors and the CRTC to give them a chance to
12329 * adjust it according to limitations or connector properties, and also
12330 * a chance to reject the mode entirely.
47f1c6c9 12331 */
da3ced29 12332 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12333 if (connector_state->crtc != crtc)
7758a113 12334 continue;
7ae89233 12335
0b901879
ACO
12336 encoder = to_intel_encoder(connector_state->best_encoder);
12337
efea6e8e
DV
12338 if (!(encoder->compute_config(encoder, pipe_config))) {
12339 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12340 goto fail;
12341 }
ee7b9f93 12342 }
47f1c6c9 12343
ff9a6750
DV
12344 /* Set default port clock if not overwritten by the encoder. Needs to be
12345 * done afterwards in case the encoder adjusts the mode. */
12346 if (!pipe_config->port_clock)
2d112de7 12347 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12348 * pipe_config->pixel_multiplier;
ff9a6750 12349
a43f6e0f 12350 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12351 if (ret < 0) {
7758a113
DV
12352 DRM_DEBUG_KMS("CRTC fixup failed\n");
12353 goto fail;
ee7b9f93 12354 }
e29c22c0
DV
12355
12356 if (ret == RETRY) {
12357 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12358 ret = -EINVAL;
12359 goto fail;
12360 }
12361
12362 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12363 retry = false;
12364 goto encoder_retry;
12365 }
12366
e8fa4270
DV
12367 /* Dithering seems to not pass-through bits correctly when it should, so
12368 * only enable it on 6bpc panels. */
12369 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12370 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12371 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12372
7758a113 12373fail:
548ee15b 12374 return ret;
ee7b9f93 12375}
47f1c6c9 12376
ea9d758d 12377static void
4740b0f2 12378intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12379{
0a9ab303
ACO
12380 struct drm_crtc *crtc;
12381 struct drm_crtc_state *crtc_state;
8a75d157 12382 int i;
ea9d758d 12383
7668851f 12384 /* Double check state. */
8a75d157 12385 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12386 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12387
12388 /* Update hwmode for vblank functions */
12389 if (crtc->state->active)
12390 crtc->hwmode = crtc->state->adjusted_mode;
12391 else
12392 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12393
12394 /*
12395 * Update legacy state to satisfy fbc code. This can
12396 * be removed when fbc uses the atomic state.
12397 */
12398 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12399 struct drm_plane_state *plane_state = crtc->primary->state;
12400
12401 crtc->primary->fb = plane_state->fb;
12402 crtc->x = plane_state->src_x >> 16;
12403 crtc->y = plane_state->src_y >> 16;
12404 }
ea9d758d 12405 }
ea9d758d
DV
12406}
12407
3bd26263 12408static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12409{
3bd26263 12410 int diff;
f1f644dc
JB
12411
12412 if (clock1 == clock2)
12413 return true;
12414
12415 if (!clock1 || !clock2)
12416 return false;
12417
12418 diff = abs(clock1 - clock2);
12419
12420 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12421 return true;
12422
12423 return false;
12424}
12425
25c5b266
DV
12426#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12427 list_for_each_entry((intel_crtc), \
12428 &(dev)->mode_config.crtc_list, \
12429 base.head) \
0973f18f 12430 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12431
cfb23ed6
ML
12432static bool
12433intel_compare_m_n(unsigned int m, unsigned int n,
12434 unsigned int m2, unsigned int n2,
12435 bool exact)
12436{
12437 if (m == m2 && n == n2)
12438 return true;
12439
12440 if (exact || !m || !n || !m2 || !n2)
12441 return false;
12442
12443 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12444
12445 if (m > m2) {
12446 while (m > m2) {
12447 m2 <<= 1;
12448 n2 <<= 1;
12449 }
12450 } else if (m < m2) {
12451 while (m < m2) {
12452 m <<= 1;
12453 n <<= 1;
12454 }
12455 }
12456
12457 return m == m2 && n == n2;
12458}
12459
12460static bool
12461intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12462 struct intel_link_m_n *m2_n2,
12463 bool adjust)
12464{
12465 if (m_n->tu == m2_n2->tu &&
12466 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12467 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12468 intel_compare_m_n(m_n->link_m, m_n->link_n,
12469 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12470 if (adjust)
12471 *m2_n2 = *m_n;
12472
12473 return true;
12474 }
12475
12476 return false;
12477}
12478
0e8ffe1b 12479static bool
2fa2fe9a 12480intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12481 struct intel_crtc_state *current_config,
cfb23ed6
ML
12482 struct intel_crtc_state *pipe_config,
12483 bool adjust)
0e8ffe1b 12484{
cfb23ed6
ML
12485 bool ret = true;
12486
12487#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12488 do { \
12489 if (!adjust) \
12490 DRM_ERROR(fmt, ##__VA_ARGS__); \
12491 else \
12492 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12493 } while (0)
12494
66e985c0
DV
12495#define PIPE_CONF_CHECK_X(name) \
12496 if (current_config->name != pipe_config->name) { \
cfb23ed6 12497 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12498 "(expected 0x%08x, found 0x%08x)\n", \
12499 current_config->name, \
12500 pipe_config->name); \
cfb23ed6 12501 ret = false; \
66e985c0
DV
12502 }
12503
08a24034
DV
12504#define PIPE_CONF_CHECK_I(name) \
12505 if (current_config->name != pipe_config->name) { \
cfb23ed6 12506 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12507 "(expected %i, found %i)\n", \
12508 current_config->name, \
12509 pipe_config->name); \
cfb23ed6
ML
12510 ret = false; \
12511 }
12512
12513#define PIPE_CONF_CHECK_M_N(name) \
12514 if (!intel_compare_link_m_n(&current_config->name, \
12515 &pipe_config->name,\
12516 adjust)) { \
12517 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12518 "(expected tu %i gmch %i/%i link %i/%i, " \
12519 "found tu %i, gmch %i/%i link %i/%i)\n", \
12520 current_config->name.tu, \
12521 current_config->name.gmch_m, \
12522 current_config->name.gmch_n, \
12523 current_config->name.link_m, \
12524 current_config->name.link_n, \
12525 pipe_config->name.tu, \
12526 pipe_config->name.gmch_m, \
12527 pipe_config->name.gmch_n, \
12528 pipe_config->name.link_m, \
12529 pipe_config->name.link_n); \
12530 ret = false; \
12531 }
12532
12533#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12534 if (!intel_compare_link_m_n(&current_config->name, \
12535 &pipe_config->name, adjust) && \
12536 !intel_compare_link_m_n(&current_config->alt_name, \
12537 &pipe_config->name, adjust)) { \
12538 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12539 "(expected tu %i gmch %i/%i link %i/%i, " \
12540 "or tu %i gmch %i/%i link %i/%i, " \
12541 "found tu %i, gmch %i/%i link %i/%i)\n", \
12542 current_config->name.tu, \
12543 current_config->name.gmch_m, \
12544 current_config->name.gmch_n, \
12545 current_config->name.link_m, \
12546 current_config->name.link_n, \
12547 current_config->alt_name.tu, \
12548 current_config->alt_name.gmch_m, \
12549 current_config->alt_name.gmch_n, \
12550 current_config->alt_name.link_m, \
12551 current_config->alt_name.link_n, \
12552 pipe_config->name.tu, \
12553 pipe_config->name.gmch_m, \
12554 pipe_config->name.gmch_n, \
12555 pipe_config->name.link_m, \
12556 pipe_config->name.link_n); \
12557 ret = false; \
88adfff1
DV
12558 }
12559
b95af8be
VK
12560/* This is required for BDW+ where there is only one set of registers for
12561 * switching between high and low RR.
12562 * This macro can be used whenever a comparison has to be made between one
12563 * hw state and multiple sw state variables.
12564 */
12565#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12566 if ((current_config->name != pipe_config->name) && \
12567 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12568 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12569 "(expected %i or %i, found %i)\n", \
12570 current_config->name, \
12571 current_config->alt_name, \
12572 pipe_config->name); \
cfb23ed6 12573 ret = false; \
b95af8be
VK
12574 }
12575
1bd1bd80
DV
12576#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12577 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12578 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12579 "(expected %i, found %i)\n", \
12580 current_config->name & (mask), \
12581 pipe_config->name & (mask)); \
cfb23ed6 12582 ret = false; \
1bd1bd80
DV
12583 }
12584
5e550656
VS
12585#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12586 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12587 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12588 "(expected %i, found %i)\n", \
12589 current_config->name, \
12590 pipe_config->name); \
cfb23ed6 12591 ret = false; \
5e550656
VS
12592 }
12593
bb760063
DV
12594#define PIPE_CONF_QUIRK(quirk) \
12595 ((current_config->quirks | pipe_config->quirks) & (quirk))
12596
eccb140b
DV
12597 PIPE_CONF_CHECK_I(cpu_transcoder);
12598
08a24034
DV
12599 PIPE_CONF_CHECK_I(has_pch_encoder);
12600 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12601 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12602
eb14cb74 12603 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12604 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12605
12606 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12607 PIPE_CONF_CHECK_M_N(dp_m_n);
12608
12609 PIPE_CONF_CHECK_I(has_drrs);
12610 if (current_config->has_drrs)
12611 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12612 } else
12613 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12614
a65347ba
JN
12615 PIPE_CONF_CHECK_I(has_dsi_encoder);
12616
2d112de7
ACO
12617 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12618 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12619 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12620 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12621 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12622 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12623
2d112de7
ACO
12624 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12625 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12626 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12627 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12628 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12629 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12630
c93f54cf 12631 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12632 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12633 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12634 IS_VALLEYVIEW(dev))
12635 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12636 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12637
9ed109a7
DV
12638 PIPE_CONF_CHECK_I(has_audio);
12639
2d112de7 12640 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12641 DRM_MODE_FLAG_INTERLACE);
12642
bb760063 12643 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12644 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12645 DRM_MODE_FLAG_PHSYNC);
2d112de7 12646 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12647 DRM_MODE_FLAG_NHSYNC);
2d112de7 12648 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12649 DRM_MODE_FLAG_PVSYNC);
2d112de7 12650 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12651 DRM_MODE_FLAG_NVSYNC);
12652 }
045ac3b5 12653
333b8ca8 12654 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12655 /* pfit ratios are autocomputed by the hw on gen4+ */
12656 if (INTEL_INFO(dev)->gen < 4)
12657 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12658 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12659
bfd16b2a
ML
12660 if (!adjust) {
12661 PIPE_CONF_CHECK_I(pipe_src_w);
12662 PIPE_CONF_CHECK_I(pipe_src_h);
12663
12664 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12665 if (current_config->pch_pfit.enabled) {
12666 PIPE_CONF_CHECK_X(pch_pfit.pos);
12667 PIPE_CONF_CHECK_X(pch_pfit.size);
12668 }
2fa2fe9a 12669
7aefe2b5
ML
12670 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12671 }
a1b2278e 12672
e59150dc
JB
12673 /* BDW+ don't expose a synchronous way to read the state */
12674 if (IS_HASWELL(dev))
12675 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12676
282740f7
VS
12677 PIPE_CONF_CHECK_I(double_wide);
12678
26804afd
DV
12679 PIPE_CONF_CHECK_X(ddi_pll_sel);
12680
c0d43d62 12681 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12682 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12683 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12684 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12685 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12686 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12687 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12688 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12689 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12690 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12691
42571aef
VS
12692 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12693 PIPE_CONF_CHECK_I(pipe_bpp);
12694
2d112de7 12695 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12696 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12697
66e985c0 12698#undef PIPE_CONF_CHECK_X
08a24034 12699#undef PIPE_CONF_CHECK_I
b95af8be 12700#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12701#undef PIPE_CONF_CHECK_FLAGS
5e550656 12702#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12703#undef PIPE_CONF_QUIRK
cfb23ed6 12704#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12705
cfb23ed6 12706 return ret;
0e8ffe1b
DV
12707}
12708
08db6652
DL
12709static void check_wm_state(struct drm_device *dev)
12710{
12711 struct drm_i915_private *dev_priv = dev->dev_private;
12712 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12713 struct intel_crtc *intel_crtc;
12714 int plane;
12715
12716 if (INTEL_INFO(dev)->gen < 9)
12717 return;
12718
12719 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12720 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12721
12722 for_each_intel_crtc(dev, intel_crtc) {
12723 struct skl_ddb_entry *hw_entry, *sw_entry;
12724 const enum pipe pipe = intel_crtc->pipe;
12725
12726 if (!intel_crtc->active)
12727 continue;
12728
12729 /* planes */
dd740780 12730 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12731 hw_entry = &hw_ddb.plane[pipe][plane];
12732 sw_entry = &sw_ddb->plane[pipe][plane];
12733
12734 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12735 continue;
12736
12737 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12738 "(expected (%u,%u), found (%u,%u))\n",
12739 pipe_name(pipe), plane + 1,
12740 sw_entry->start, sw_entry->end,
12741 hw_entry->start, hw_entry->end);
12742 }
12743
12744 /* cursor */
4969d33e
MR
12745 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12746 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12747
12748 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12749 continue;
12750
12751 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12752 "(expected (%u,%u), found (%u,%u))\n",
12753 pipe_name(pipe),
12754 sw_entry->start, sw_entry->end,
12755 hw_entry->start, hw_entry->end);
12756 }
12757}
12758
91d1b4bd 12759static void
35dd3c64
ML
12760check_connector_state(struct drm_device *dev,
12761 struct drm_atomic_state *old_state)
8af6cf88 12762{
35dd3c64
ML
12763 struct drm_connector_state *old_conn_state;
12764 struct drm_connector *connector;
12765 int i;
8af6cf88 12766
35dd3c64
ML
12767 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12768 struct drm_encoder *encoder = connector->encoder;
12769 struct drm_connector_state *state = connector->state;
ad3c558f 12770
8af6cf88
DV
12771 /* This also checks the encoder/connector hw state with the
12772 * ->get_hw_state callbacks. */
35dd3c64 12773 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12774
ad3c558f 12775 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12776 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12777 }
91d1b4bd
DV
12778}
12779
12780static void
12781check_encoder_state(struct drm_device *dev)
12782{
12783 struct intel_encoder *encoder;
12784 struct intel_connector *connector;
8af6cf88 12785
b2784e15 12786 for_each_intel_encoder(dev, encoder) {
8af6cf88 12787 bool enabled = false;
4d20cd86 12788 enum pipe pipe;
8af6cf88
DV
12789
12790 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12791 encoder->base.base.id,
8e329a03 12792 encoder->base.name);
8af6cf88 12793
3a3371ff 12794 for_each_intel_connector(dev, connector) {
4d20cd86 12795 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12796 continue;
12797 enabled = true;
ad3c558f
ML
12798
12799 I915_STATE_WARN(connector->base.state->crtc !=
12800 encoder->base.crtc,
12801 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12802 }
0e32b39c 12803
e2c719b7 12804 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12805 "encoder's enabled state mismatch "
12806 "(expected %i, found %i)\n",
12807 !!encoder->base.crtc, enabled);
7c60d198
ML
12808
12809 if (!encoder->base.crtc) {
4d20cd86 12810 bool active;
7c60d198 12811
4d20cd86
ML
12812 active = encoder->get_hw_state(encoder, &pipe);
12813 I915_STATE_WARN(active,
12814 "encoder detached but still enabled on pipe %c.\n",
12815 pipe_name(pipe));
7c60d198 12816 }
8af6cf88 12817 }
91d1b4bd
DV
12818}
12819
12820static void
4d20cd86 12821check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12822{
fbee40df 12823 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12824 struct intel_encoder *encoder;
4d20cd86
ML
12825 struct drm_crtc_state *old_crtc_state;
12826 struct drm_crtc *crtc;
12827 int i;
8af6cf88 12828
4d20cd86
ML
12829 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12831 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12832 bool active;
8af6cf88 12833
bfd16b2a
ML
12834 if (!needs_modeset(crtc->state) &&
12835 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12836 continue;
045ac3b5 12837
4d20cd86
ML
12838 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12839 pipe_config = to_intel_crtc_state(old_crtc_state);
12840 memset(pipe_config, 0, sizeof(*pipe_config));
12841 pipe_config->base.crtc = crtc;
12842 pipe_config->base.state = old_state;
8af6cf88 12843
4d20cd86
ML
12844 DRM_DEBUG_KMS("[CRTC:%d]\n",
12845 crtc->base.id);
8af6cf88 12846
4d20cd86
ML
12847 active = dev_priv->display.get_pipe_config(intel_crtc,
12848 pipe_config);
d62cf62a 12849
b6b5d049 12850 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12851 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12852 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12853 active = crtc->state->active;
6c49f241 12854
4d20cd86 12855 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12856 "crtc active state doesn't match with hw state "
4d20cd86 12857 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12858
4d20cd86 12859 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12860 "transitional active state does not match atomic hw state "
4d20cd86
ML
12861 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12862
12863 for_each_encoder_on_crtc(dev, crtc, encoder) {
12864 enum pipe pipe;
12865
12866 active = encoder->get_hw_state(encoder, &pipe);
12867 I915_STATE_WARN(active != crtc->state->active,
12868 "[ENCODER:%i] active %i with crtc active %i\n",
12869 encoder->base.base.id, active, crtc->state->active);
12870
12871 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12872 "Encoder connected to wrong pipe %c\n",
12873 pipe_name(pipe));
12874
12875 if (active)
12876 encoder->get_config(encoder, pipe_config);
12877 }
53d9f4e9 12878
4d20cd86 12879 if (!crtc->state->active)
cfb23ed6
ML
12880 continue;
12881
4d20cd86
ML
12882 sw_config = to_intel_crtc_state(crtc->state);
12883 if (!intel_pipe_config_compare(dev, sw_config,
12884 pipe_config, false)) {
e2c719b7 12885 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12886 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12887 "[hw state]");
4d20cd86 12888 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12889 "[sw state]");
12890 }
8af6cf88
DV
12891 }
12892}
12893
91d1b4bd
DV
12894static void
12895check_shared_dpll_state(struct drm_device *dev)
12896{
fbee40df 12897 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12898 struct intel_crtc *crtc;
12899 struct intel_dpll_hw_state dpll_hw_state;
12900 int i;
5358901f
DV
12901
12902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12903 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12904 int enabled_crtcs = 0, active_crtcs = 0;
12905 bool active;
12906
12907 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12908
12909 DRM_DEBUG_KMS("%s\n", pll->name);
12910
12911 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12912
e2c719b7 12913 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12914 "more active pll users than references: %i vs %i\n",
3e369b76 12915 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12916 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12917 "pll in active use but not on in sw tracking\n");
e2c719b7 12918 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12919 "pll in on but not on in use in sw tracking\n");
e2c719b7 12920 I915_STATE_WARN(pll->on != active,
5358901f
DV
12921 "pll on state mismatch (expected %i, found %i)\n",
12922 pll->on, active);
12923
d3fcc808 12924 for_each_intel_crtc(dev, crtc) {
83d65738 12925 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12926 enabled_crtcs++;
12927 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12928 active_crtcs++;
12929 }
e2c719b7 12930 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12931 "pll active crtcs mismatch (expected %i, found %i)\n",
12932 pll->active, active_crtcs);
e2c719b7 12933 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12934 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12935 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12936
e2c719b7 12937 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12938 sizeof(dpll_hw_state)),
12939 "pll hw state mismatch\n");
5358901f 12940 }
8af6cf88
DV
12941}
12942
ee165b1a
ML
12943static void
12944intel_modeset_check_state(struct drm_device *dev,
12945 struct drm_atomic_state *old_state)
91d1b4bd 12946{
08db6652 12947 check_wm_state(dev);
35dd3c64 12948 check_connector_state(dev, old_state);
91d1b4bd 12949 check_encoder_state(dev);
4d20cd86 12950 check_crtc_state(dev, old_state);
91d1b4bd
DV
12951 check_shared_dpll_state(dev);
12952}
12953
5cec258b 12954void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12955 int dotclock)
12956{
12957 /*
12958 * FDI already provided one idea for the dotclock.
12959 * Yell if the encoder disagrees.
12960 */
2d112de7 12961 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12962 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12963 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12964}
12965
80715b2f
VS
12966static void update_scanline_offset(struct intel_crtc *crtc)
12967{
12968 struct drm_device *dev = crtc->base.dev;
12969
12970 /*
12971 * The scanline counter increments at the leading edge of hsync.
12972 *
12973 * On most platforms it starts counting from vtotal-1 on the
12974 * first active line. That means the scanline counter value is
12975 * always one less than what we would expect. Ie. just after
12976 * start of vblank, which also occurs at start of hsync (on the
12977 * last active line), the scanline counter will read vblank_start-1.
12978 *
12979 * On gen2 the scanline counter starts counting from 1 instead
12980 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12981 * to keep the value positive), instead of adding one.
12982 *
12983 * On HSW+ the behaviour of the scanline counter depends on the output
12984 * type. For DP ports it behaves like most other platforms, but on HDMI
12985 * there's an extra 1 line difference. So we need to add two instead of
12986 * one to the value.
12987 */
12988 if (IS_GEN2(dev)) {
124abe07 12989 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12990 int vtotal;
12991
124abe07
VS
12992 vtotal = adjusted_mode->crtc_vtotal;
12993 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12994 vtotal /= 2;
12995
12996 crtc->scanline_offset = vtotal - 1;
12997 } else if (HAS_DDI(dev) &&
409ee761 12998 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12999 crtc->scanline_offset = 2;
13000 } else
13001 crtc->scanline_offset = 1;
13002}
13003
ad421372 13004static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13005{
225da59b 13006 struct drm_device *dev = state->dev;
ed6739ef 13007 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13008 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 13009 struct intel_crtc *intel_crtc;
0a9ab303
ACO
13010 struct intel_crtc_state *intel_crtc_state;
13011 struct drm_crtc *crtc;
13012 struct drm_crtc_state *crtc_state;
0a9ab303 13013 int i;
ed6739ef
ACO
13014
13015 if (!dev_priv->display.crtc_compute_clock)
ad421372 13016 return;
ed6739ef 13017
0a9ab303 13018 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
13019 int dpll;
13020
0a9ab303 13021 intel_crtc = to_intel_crtc(crtc);
4978cc93 13022 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 13023 dpll = intel_crtc_state->shared_dpll;
0a9ab303 13024
ad421372 13025 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
13026 continue;
13027
ad421372 13028 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 13029
ad421372
ML
13030 if (!shared_dpll)
13031 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13032
ad421372
ML
13033 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
13034 }
ed6739ef
ACO
13035}
13036
99d736a2
ML
13037/*
13038 * This implements the workaround described in the "notes" section of the mode
13039 * set sequence documentation. When going from no pipes or single pipe to
13040 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13041 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13042 */
13043static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13044{
13045 struct drm_crtc_state *crtc_state;
13046 struct intel_crtc *intel_crtc;
13047 struct drm_crtc *crtc;
13048 struct intel_crtc_state *first_crtc_state = NULL;
13049 struct intel_crtc_state *other_crtc_state = NULL;
13050 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13051 int i;
13052
13053 /* look at all crtc's that are going to be enabled in during modeset */
13054 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13055 intel_crtc = to_intel_crtc(crtc);
13056
13057 if (!crtc_state->active || !needs_modeset(crtc_state))
13058 continue;
13059
13060 if (first_crtc_state) {
13061 other_crtc_state = to_intel_crtc_state(crtc_state);
13062 break;
13063 } else {
13064 first_crtc_state = to_intel_crtc_state(crtc_state);
13065 first_pipe = intel_crtc->pipe;
13066 }
13067 }
13068
13069 /* No workaround needed? */
13070 if (!first_crtc_state)
13071 return 0;
13072
13073 /* w/a possibly needed, check how many crtc's are already enabled. */
13074 for_each_intel_crtc(state->dev, intel_crtc) {
13075 struct intel_crtc_state *pipe_config;
13076
13077 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13078 if (IS_ERR(pipe_config))
13079 return PTR_ERR(pipe_config);
13080
13081 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13082
13083 if (!pipe_config->base.active ||
13084 needs_modeset(&pipe_config->base))
13085 continue;
13086
13087 /* 2 or more enabled crtcs means no need for w/a */
13088 if (enabled_pipe != INVALID_PIPE)
13089 return 0;
13090
13091 enabled_pipe = intel_crtc->pipe;
13092 }
13093
13094 if (enabled_pipe != INVALID_PIPE)
13095 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13096 else if (other_crtc_state)
13097 other_crtc_state->hsw_workaround_pipe = first_pipe;
13098
13099 return 0;
13100}
13101
27c329ed
ML
13102static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13103{
13104 struct drm_crtc *crtc;
13105 struct drm_crtc_state *crtc_state;
13106 int ret = 0;
13107
13108 /* add all active pipes to the state */
13109 for_each_crtc(state->dev, crtc) {
13110 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13111 if (IS_ERR(crtc_state))
13112 return PTR_ERR(crtc_state);
13113
13114 if (!crtc_state->active || needs_modeset(crtc_state))
13115 continue;
13116
13117 crtc_state->mode_changed = true;
13118
13119 ret = drm_atomic_add_affected_connectors(state, crtc);
13120 if (ret)
13121 break;
13122
13123 ret = drm_atomic_add_affected_planes(state, crtc);
13124 if (ret)
13125 break;
13126 }
13127
13128 return ret;
13129}
13130
c347a676 13131static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13132{
13133 struct drm_device *dev = state->dev;
27c329ed 13134 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13135 int ret;
13136
b359283a
ML
13137 if (!check_digital_port_conflicts(state)) {
13138 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13139 return -EINVAL;
13140 }
13141
054518dd
ACO
13142 /*
13143 * See if the config requires any additional preparation, e.g.
13144 * to adjust global state with pipes off. We need to do this
13145 * here so we can get the modeset_pipe updated config for the new
13146 * mode set on this crtc. For other crtcs we need to use the
13147 * adjusted_mode bits in the crtc directly.
13148 */
27c329ed
ML
13149 if (dev_priv->display.modeset_calc_cdclk) {
13150 unsigned int cdclk;
b432e5cf 13151
27c329ed
ML
13152 ret = dev_priv->display.modeset_calc_cdclk(state);
13153
13154 cdclk = to_intel_atomic_state(state)->cdclk;
13155 if (!ret && cdclk != dev_priv->cdclk_freq)
13156 ret = intel_modeset_all_pipes(state);
13157
13158 if (ret < 0)
054518dd 13159 return ret;
27c329ed
ML
13160 } else
13161 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13162
ad421372 13163 intel_modeset_clear_plls(state);
054518dd 13164
99d736a2 13165 if (IS_HASWELL(dev))
ad421372 13166 return haswell_mode_set_planes_workaround(state);
99d736a2 13167
ad421372 13168 return 0;
c347a676
ACO
13169}
13170
aa363136
MR
13171/*
13172 * Handle calculation of various watermark data at the end of the atomic check
13173 * phase. The code here should be run after the per-crtc and per-plane 'check'
13174 * handlers to ensure that all derived state has been updated.
13175 */
13176static void calc_watermark_data(struct drm_atomic_state *state)
13177{
13178 struct drm_device *dev = state->dev;
13179 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13180 struct drm_crtc *crtc;
13181 struct drm_crtc_state *cstate;
13182 struct drm_plane *plane;
13183 struct drm_plane_state *pstate;
13184
13185 /*
13186 * Calculate watermark configuration details now that derived
13187 * plane/crtc state is all properly updated.
13188 */
13189 drm_for_each_crtc(crtc, dev) {
13190 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13191 crtc->state;
13192
13193 if (cstate->active)
13194 intel_state->wm_config.num_pipes_active++;
13195 }
13196 drm_for_each_legacy_plane(plane, dev) {
13197 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13198 plane->state;
13199
13200 if (!to_intel_plane_state(pstate)->visible)
13201 continue;
13202
13203 intel_state->wm_config.sprites_enabled = true;
13204 if (pstate->crtc_w != pstate->src_w >> 16 ||
13205 pstate->crtc_h != pstate->src_h >> 16)
13206 intel_state->wm_config.sprites_scaled = true;
13207 }
13208}
13209
74c090b1
ML
13210/**
13211 * intel_atomic_check - validate state object
13212 * @dev: drm device
13213 * @state: state to validate
13214 */
13215static int intel_atomic_check(struct drm_device *dev,
13216 struct drm_atomic_state *state)
c347a676 13217{
aa363136 13218 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13219 struct drm_crtc *crtc;
13220 struct drm_crtc_state *crtc_state;
13221 int ret, i;
61333b60 13222 bool any_ms = false;
c347a676 13223
74c090b1 13224 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13225 if (ret)
13226 return ret;
13227
c347a676 13228 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13229 struct intel_crtc_state *pipe_config =
13230 to_intel_crtc_state(crtc_state);
1ed51de9 13231
ba8af3e5
ML
13232 memset(&to_intel_crtc(crtc)->atomic, 0,
13233 sizeof(struct intel_crtc_atomic_commit));
13234
1ed51de9
DV
13235 /* Catch I915_MODE_FLAG_INHERITED */
13236 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13237 crtc_state->mode_changed = true;
cfb23ed6 13238
61333b60
ML
13239 if (!crtc_state->enable) {
13240 if (needs_modeset(crtc_state))
13241 any_ms = true;
c347a676 13242 continue;
61333b60 13243 }
c347a676 13244
26495481 13245 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13246 continue;
13247
26495481
DV
13248 /* FIXME: For only active_changed we shouldn't need to do any
13249 * state recomputation at all. */
13250
1ed51de9
DV
13251 ret = drm_atomic_add_affected_connectors(state, crtc);
13252 if (ret)
13253 return ret;
b359283a 13254
cfb23ed6 13255 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13256 if (ret)
13257 return ret;
13258
73831236
JN
13259 if (i915.fastboot &&
13260 intel_pipe_config_compare(state->dev,
cfb23ed6 13261 to_intel_crtc_state(crtc->state),
1ed51de9 13262 pipe_config, true)) {
26495481 13263 crtc_state->mode_changed = false;
bfd16b2a 13264 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13265 }
13266
13267 if (needs_modeset(crtc_state)) {
13268 any_ms = true;
cfb23ed6
ML
13269
13270 ret = drm_atomic_add_affected_planes(state, crtc);
13271 if (ret)
13272 return ret;
13273 }
61333b60 13274
26495481
DV
13275 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13276 needs_modeset(crtc_state) ?
13277 "[modeset]" : "[fastset]");
c347a676
ACO
13278 }
13279
61333b60
ML
13280 if (any_ms) {
13281 ret = intel_modeset_checks(state);
13282
13283 if (ret)
13284 return ret;
27c329ed 13285 } else
aa363136 13286 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
76305b1a 13287
aa363136
MR
13288 ret = drm_atomic_helper_check_planes(state->dev, state);
13289 if (ret)
13290 return ret;
13291
13292 calc_watermark_data(state);
13293
13294 return 0;
054518dd
ACO
13295}
13296
5008e874
ML
13297static int intel_atomic_prepare_commit(struct drm_device *dev,
13298 struct drm_atomic_state *state,
13299 bool async)
13300{
7580d774
ML
13301 struct drm_i915_private *dev_priv = dev->dev_private;
13302 struct drm_plane_state *plane_state;
5008e874 13303 struct drm_crtc_state *crtc_state;
7580d774 13304 struct drm_plane *plane;
5008e874
ML
13305 struct drm_crtc *crtc;
13306 int i, ret;
13307
13308 if (async) {
13309 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13310 return -EINVAL;
13311 }
13312
13313 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13314 ret = intel_crtc_wait_for_pending_flips(crtc);
13315 if (ret)
13316 return ret;
7580d774
ML
13317
13318 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13319 flush_workqueue(dev_priv->wq);
5008e874
ML
13320 }
13321
f935675f
ML
13322 ret = mutex_lock_interruptible(&dev->struct_mutex);
13323 if (ret)
13324 return ret;
13325
5008e874 13326 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13327 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13328 u32 reset_counter;
13329
13330 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13331 mutex_unlock(&dev->struct_mutex);
13332
13333 for_each_plane_in_state(state, plane, plane_state, i) {
13334 struct intel_plane_state *intel_plane_state =
13335 to_intel_plane_state(plane_state);
13336
13337 if (!intel_plane_state->wait_req)
13338 continue;
13339
13340 ret = __i915_wait_request(intel_plane_state->wait_req,
13341 reset_counter, true,
13342 NULL, NULL);
13343
13344 /* Swallow -EIO errors to allow updates during hw lockup. */
13345 if (ret == -EIO)
13346 ret = 0;
13347
13348 if (ret)
13349 break;
13350 }
13351
13352 if (!ret)
13353 return 0;
13354
13355 mutex_lock(&dev->struct_mutex);
13356 drm_atomic_helper_cleanup_planes(dev, state);
13357 }
5008e874 13358
f935675f 13359 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13360 return ret;
13361}
13362
74c090b1
ML
13363/**
13364 * intel_atomic_commit - commit validated state object
13365 * @dev: DRM device
13366 * @state: the top-level driver state object
13367 * @async: asynchronous commit
13368 *
13369 * This function commits a top-level state object that has been validated
13370 * with drm_atomic_helper_check().
13371 *
13372 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13373 * we can only handle plane-related operations and do not yet support
13374 * asynchronous commit.
13375 *
13376 * RETURNS
13377 * Zero for success or -errno.
13378 */
13379static int intel_atomic_commit(struct drm_device *dev,
13380 struct drm_atomic_state *state,
13381 bool async)
a6778b3c 13382{
fbee40df 13383 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13384 struct drm_crtc_state *crtc_state;
7580d774 13385 struct drm_crtc *crtc;
c0c36b94 13386 int ret = 0;
0a9ab303 13387 int i;
61333b60 13388 bool any_ms = false;
a6778b3c 13389
5008e874 13390 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13391 if (ret) {
13392 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13393 return ret;
7580d774 13394 }
d4afb8cc 13395
1c5e19f8 13396 drm_atomic_helper_swap_state(dev, state);
aa363136 13397 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13398
0a9ab303 13399 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13401
61333b60
ML
13402 if (!needs_modeset(crtc->state))
13403 continue;
13404
13405 any_ms = true;
a539205a 13406 intel_pre_plane_update(intel_crtc);
460da916 13407
a539205a
ML
13408 if (crtc_state->active) {
13409 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13410 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13411 intel_crtc->active = false;
13412 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13413
13414 /*
13415 * Underruns don't always raise
13416 * interrupts, so check manually.
13417 */
13418 intel_check_cpu_fifo_underruns(dev_priv);
13419 intel_check_pch_fifo_underruns(dev_priv);
a539205a 13420 }
b8cecdf5 13421 }
7758a113 13422
ea9d758d
DV
13423 /* Only after disabling all output pipelines that will be changed can we
13424 * update the the output configuration. */
4740b0f2 13425 intel_modeset_update_crtc_state(state);
f6e5b160 13426
4740b0f2
ML
13427 if (any_ms) {
13428 intel_shared_dpll_commit(state);
13429
13430 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13431 modeset_update_crtc_power_domains(state);
4740b0f2 13432 }
47fab737 13433
a6778b3c 13434 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13435 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13437 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13438 bool update_pipe = !modeset &&
13439 to_intel_crtc_state(crtc->state)->update_pipe;
13440 unsigned long put_domains = 0;
f6ac4b2a 13441
9f836f90
PJ
13442 if (modeset)
13443 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13444
f6ac4b2a 13445 if (modeset && crtc->state->active) {
a539205a
ML
13446 update_scanline_offset(to_intel_crtc(crtc));
13447 dev_priv->display.crtc_enable(crtc);
13448 }
80715b2f 13449
bfd16b2a
ML
13450 if (update_pipe) {
13451 put_domains = modeset_get_crtc_power_domains(crtc);
13452
13453 /* make sure intel_modeset_check_state runs */
13454 any_ms = true;
13455 }
13456
f6ac4b2a
ML
13457 if (!modeset)
13458 intel_pre_plane_update(intel_crtc);
13459
6173ee28
ML
13460 if (crtc->state->active &&
13461 (crtc->state->planes_changed || update_pipe))
62852622 13462 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13463
13464 if (put_domains)
13465 modeset_put_power_domains(dev_priv, put_domains);
13466
f6ac4b2a 13467 intel_post_plane_update(intel_crtc);
9f836f90
PJ
13468
13469 if (modeset)
13470 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
80715b2f 13471 }
a6778b3c 13472
a6778b3c 13473 /* FIXME: add subpixel order */
83a57153 13474
74c090b1 13475 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f
ML
13476
13477 mutex_lock(&dev->struct_mutex);
d4afb8cc 13478 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13479 mutex_unlock(&dev->struct_mutex);
2bfb4627 13480
74c090b1 13481 if (any_ms)
ee165b1a
ML
13482 intel_modeset_check_state(dev, state);
13483
13484 drm_atomic_state_free(state);
f30da187 13485
74c090b1 13486 return 0;
7f27126e
JB
13487}
13488
c0c36b94
CW
13489void intel_crtc_restore_mode(struct drm_crtc *crtc)
13490{
83a57153
ACO
13491 struct drm_device *dev = crtc->dev;
13492 struct drm_atomic_state *state;
e694eb02 13493 struct drm_crtc_state *crtc_state;
2bfb4627 13494 int ret;
83a57153
ACO
13495
13496 state = drm_atomic_state_alloc(dev);
13497 if (!state) {
e694eb02 13498 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13499 crtc->base.id);
13500 return;
13501 }
13502
e694eb02 13503 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13504
e694eb02
ML
13505retry:
13506 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13507 ret = PTR_ERR_OR_ZERO(crtc_state);
13508 if (!ret) {
13509 if (!crtc_state->active)
13510 goto out;
83a57153 13511
e694eb02 13512 crtc_state->mode_changed = true;
74c090b1 13513 ret = drm_atomic_commit(state);
83a57153
ACO
13514 }
13515
e694eb02
ML
13516 if (ret == -EDEADLK) {
13517 drm_atomic_state_clear(state);
13518 drm_modeset_backoff(state->acquire_ctx);
13519 goto retry;
4ed9fb37 13520 }
4be07317 13521
2bfb4627 13522 if (ret)
e694eb02 13523out:
2bfb4627 13524 drm_atomic_state_free(state);
c0c36b94
CW
13525}
13526
25c5b266
DV
13527#undef for_each_intel_crtc_masked
13528
f6e5b160 13529static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13530 .gamma_set = intel_crtc_gamma_set,
74c090b1 13531 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13532 .destroy = intel_crtc_destroy,
13533 .page_flip = intel_crtc_page_flip,
1356837e
MR
13534 .atomic_duplicate_state = intel_crtc_duplicate_state,
13535 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13536};
13537
5358901f
DV
13538static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13539 struct intel_shared_dpll *pll,
13540 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13541{
5358901f 13542 uint32_t val;
ee7b9f93 13543
f458ebbc 13544 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13545 return false;
13546
5358901f 13547 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13548 hw_state->dpll = val;
13549 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13550 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13551
13552 return val & DPLL_VCO_ENABLE;
13553}
13554
15bdd4cf
DV
13555static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13556 struct intel_shared_dpll *pll)
13557{
3e369b76
ACO
13558 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13559 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13560}
13561
e7b903d2
DV
13562static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13563 struct intel_shared_dpll *pll)
13564{
e7b903d2 13565 /* PCH refclock must be enabled first */
89eff4be 13566 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13567
3e369b76 13568 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13569
13570 /* Wait for the clocks to stabilize. */
13571 POSTING_READ(PCH_DPLL(pll->id));
13572 udelay(150);
13573
13574 /* The pixel multiplier can only be updated once the
13575 * DPLL is enabled and the clocks are stable.
13576 *
13577 * So write it again.
13578 */
3e369b76 13579 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13580 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13581 udelay(200);
13582}
13583
13584static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13585 struct intel_shared_dpll *pll)
13586{
13587 struct drm_device *dev = dev_priv->dev;
13588 struct intel_crtc *crtc;
e7b903d2
DV
13589
13590 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13591 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13592 if (intel_crtc_to_shared_dpll(crtc) == pll)
13593 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13594 }
13595
15bdd4cf
DV
13596 I915_WRITE(PCH_DPLL(pll->id), 0);
13597 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13598 udelay(200);
13599}
13600
46edb027
DV
13601static char *ibx_pch_dpll_names[] = {
13602 "PCH DPLL A",
13603 "PCH DPLL B",
13604};
13605
7c74ade1 13606static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13607{
e7b903d2 13608 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13609 int i;
13610
7c74ade1 13611 dev_priv->num_shared_dpll = 2;
ee7b9f93 13612
e72f9fbf 13613 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13614 dev_priv->shared_dplls[i].id = i;
13615 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13616 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13617 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13618 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13619 dev_priv->shared_dplls[i].get_hw_state =
13620 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13621 }
13622}
13623
7c74ade1
DV
13624static void intel_shared_dpll_init(struct drm_device *dev)
13625{
e7b903d2 13626 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13627
9cd86933
DV
13628 if (HAS_DDI(dev))
13629 intel_ddi_pll_init(dev);
13630 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13631 ibx_pch_dpll_init(dev);
13632 else
13633 dev_priv->num_shared_dpll = 0;
13634
13635 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13636}
13637
6beb8c23
MR
13638/**
13639 * intel_prepare_plane_fb - Prepare fb for usage on plane
13640 * @plane: drm plane to prepare for
13641 * @fb: framebuffer to prepare for presentation
13642 *
13643 * Prepares a framebuffer for usage on a display plane. Generally this
13644 * involves pinning the underlying object and updating the frontbuffer tracking
13645 * bits. Some older platforms need special physical address handling for
13646 * cursor planes.
13647 *
f935675f
ML
13648 * Must be called with struct_mutex held.
13649 *
6beb8c23
MR
13650 * Returns 0 on success, negative error code on failure.
13651 */
13652int
13653intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13654 const struct drm_plane_state *new_state)
465c120c
MR
13655{
13656 struct drm_device *dev = plane->dev;
844f9111 13657 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13658 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13659 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13660 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13661 int ret = 0;
465c120c 13662
1ee49399 13663 if (!obj && !old_obj)
465c120c
MR
13664 return 0;
13665
5008e874
ML
13666 if (old_obj) {
13667 struct drm_crtc_state *crtc_state =
13668 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13669
13670 /* Big Hammer, we also need to ensure that any pending
13671 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13672 * current scanout is retired before unpinning the old
13673 * framebuffer. Note that we rely on userspace rendering
13674 * into the buffer attached to the pipe they are waiting
13675 * on. If not, userspace generates a GPU hang with IPEHR
13676 * point to the MI_WAIT_FOR_EVENT.
13677 *
13678 * This should only fail upon a hung GPU, in which case we
13679 * can safely continue.
13680 */
13681 if (needs_modeset(crtc_state))
13682 ret = i915_gem_object_wait_rendering(old_obj, true);
13683
13684 /* Swallow -EIO errors to allow updates during hw lockup. */
13685 if (ret && ret != -EIO)
f935675f 13686 return ret;
5008e874
ML
13687 }
13688
3c28ff22
AG
13689 /* For framebuffer backed by dmabuf, wait for fence */
13690 if (obj && obj->base.dma_buf) {
13691 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13692 false, true,
13693 MAX_SCHEDULE_TIMEOUT);
13694 if (ret == -ERESTARTSYS)
13695 return ret;
13696
13697 WARN_ON(ret < 0);
13698 }
13699
1ee49399
ML
13700 if (!obj) {
13701 ret = 0;
13702 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13703 INTEL_INFO(dev)->cursor_needs_physical) {
13704 int align = IS_I830(dev) ? 16 * 1024 : 256;
13705 ret = i915_gem_object_attach_phys(obj, align);
13706 if (ret)
13707 DRM_DEBUG_KMS("failed to attach phys object\n");
13708 } else {
7580d774 13709 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13710 }
465c120c 13711
7580d774
ML
13712 if (ret == 0) {
13713 if (obj) {
13714 struct intel_plane_state *plane_state =
13715 to_intel_plane_state(new_state);
13716
13717 i915_gem_request_assign(&plane_state->wait_req,
13718 obj->last_write_req);
13719 }
13720
a9ff8714 13721 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13722 }
fdd508a6 13723
6beb8c23
MR
13724 return ret;
13725}
13726
38f3ce3a
MR
13727/**
13728 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13729 * @plane: drm plane to clean up for
13730 * @fb: old framebuffer that was on plane
13731 *
13732 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13733 *
13734 * Must be called with struct_mutex held.
38f3ce3a
MR
13735 */
13736void
13737intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13738 const struct drm_plane_state *old_state)
38f3ce3a
MR
13739{
13740 struct drm_device *dev = plane->dev;
1ee49399 13741 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13742 struct intel_plane_state *old_intel_state;
1ee49399
ML
13743 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13744 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13745
7580d774
ML
13746 old_intel_state = to_intel_plane_state(old_state);
13747
1ee49399 13748 if (!obj && !old_obj)
38f3ce3a
MR
13749 return;
13750
1ee49399
ML
13751 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13752 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13753 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13754
13755 /* prepare_fb aborted? */
13756 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13757 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13758 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13759
13760 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13761
465c120c
MR
13762}
13763
6156a456
CK
13764int
13765skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13766{
13767 int max_scale;
13768 struct drm_device *dev;
13769 struct drm_i915_private *dev_priv;
13770 int crtc_clock, cdclk;
13771
13772 if (!intel_crtc || !crtc_state)
13773 return DRM_PLANE_HELPER_NO_SCALING;
13774
13775 dev = intel_crtc->base.dev;
13776 dev_priv = dev->dev_private;
13777 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13778 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13779
54bf1ce6 13780 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13781 return DRM_PLANE_HELPER_NO_SCALING;
13782
13783 /*
13784 * skl max scale is lower of:
13785 * close to 3 but not 3, -1 is for that purpose
13786 * or
13787 * cdclk/crtc_clock
13788 */
13789 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13790
13791 return max_scale;
13792}
13793
465c120c 13794static int
3c692a41 13795intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13796 struct intel_crtc_state *crtc_state,
3c692a41
GP
13797 struct intel_plane_state *state)
13798{
2b875c22
MR
13799 struct drm_crtc *crtc = state->base.crtc;
13800 struct drm_framebuffer *fb = state->base.fb;
6156a456 13801 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13802 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13803 bool can_position = false;
465c120c 13804
061e4b8d
ML
13805 /* use scaler when colorkey is not required */
13806 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13807 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13808 min_scale = 1;
13809 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13810 can_position = true;
6156a456 13811 }
d8106366 13812
061e4b8d
ML
13813 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13814 &state->dst, &state->clip,
da20eabd
ML
13815 min_scale, max_scale,
13816 can_position, true,
13817 &state->visible);
14af293f
GP
13818}
13819
13820static void
13821intel_commit_primary_plane(struct drm_plane *plane,
13822 struct intel_plane_state *state)
13823{
2b875c22
MR
13824 struct drm_crtc *crtc = state->base.crtc;
13825 struct drm_framebuffer *fb = state->base.fb;
13826 struct drm_device *dev = plane->dev;
14af293f 13827 struct drm_i915_private *dev_priv = dev->dev_private;
14af293f 13828
ea2c67bb 13829 crtc = crtc ? crtc : plane->crtc;
ccc759dc 13830
d4b08630
ML
13831 dev_priv->display.update_primary_plane(crtc, fb,
13832 state->src.x1 >> 16,
13833 state->src.y1 >> 16);
465c120c
MR
13834}
13835
a8ad0d8e
ML
13836static void
13837intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13838 struct drm_crtc *crtc)
a8ad0d8e
ML
13839{
13840 struct drm_device *dev = plane->dev;
13841 struct drm_i915_private *dev_priv = dev->dev_private;
13842
a8ad0d8e
ML
13843 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13844}
13845
613d2b27
ML
13846static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13847 struct drm_crtc_state *old_crtc_state)
3c692a41 13848{
32b7eeec 13849 struct drm_device *dev = crtc->dev;
3c692a41 13850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13851 struct intel_crtc_state *old_intel_state =
13852 to_intel_crtc_state(old_crtc_state);
13853 bool modeset = needs_modeset(crtc->state);
3c692a41 13854
f015c551 13855 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13856 intel_update_watermarks(crtc);
3c692a41 13857
c34c9ee4 13858 /* Perform vblank evasion around commit operation */
62852622 13859 intel_pipe_update_start(intel_crtc);
0583236e 13860
bfd16b2a
ML
13861 if (modeset)
13862 return;
13863
13864 if (to_intel_crtc_state(crtc->state)->update_pipe)
13865 intel_update_pipe_config(intel_crtc, old_intel_state);
13866 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13867 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13868}
13869
613d2b27
ML
13870static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13871 struct drm_crtc_state *old_crtc_state)
32b7eeec 13872{
32b7eeec 13873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13874
62852622 13875 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13876}
13877
cf4c7c12 13878/**
4a3b8769
MR
13879 * intel_plane_destroy - destroy a plane
13880 * @plane: plane to destroy
cf4c7c12 13881 *
4a3b8769
MR
13882 * Common destruction function for all types of planes (primary, cursor,
13883 * sprite).
cf4c7c12 13884 */
4a3b8769 13885void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13886{
13887 struct intel_plane *intel_plane = to_intel_plane(plane);
13888 drm_plane_cleanup(plane);
13889 kfree(intel_plane);
13890}
13891
65a3fea0 13892const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13893 .update_plane = drm_atomic_helper_update_plane,
13894 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13895 .destroy = intel_plane_destroy,
c196e1d6 13896 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13897 .atomic_get_property = intel_plane_atomic_get_property,
13898 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13899 .atomic_duplicate_state = intel_plane_duplicate_state,
13900 .atomic_destroy_state = intel_plane_destroy_state,
13901
465c120c
MR
13902};
13903
13904static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13905 int pipe)
13906{
13907 struct intel_plane *primary;
8e7d688b 13908 struct intel_plane_state *state;
465c120c 13909 const uint32_t *intel_primary_formats;
45e3743a 13910 unsigned int num_formats;
465c120c
MR
13911
13912 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13913 if (primary == NULL)
13914 return NULL;
13915
8e7d688b
MR
13916 state = intel_create_plane_state(&primary->base);
13917 if (!state) {
ea2c67bb
MR
13918 kfree(primary);
13919 return NULL;
13920 }
8e7d688b 13921 primary->base.state = &state->base;
ea2c67bb 13922
465c120c
MR
13923 primary->can_scale = false;
13924 primary->max_downscale = 1;
6156a456
CK
13925 if (INTEL_INFO(dev)->gen >= 9) {
13926 primary->can_scale = true;
af99ceda 13927 state->scaler_id = -1;
6156a456 13928 }
465c120c
MR
13929 primary->pipe = pipe;
13930 primary->plane = pipe;
a9ff8714 13931 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13932 primary->check_plane = intel_check_primary_plane;
13933 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13934 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13935 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13936 primary->plane = !pipe;
13937
6c0fd451
DL
13938 if (INTEL_INFO(dev)->gen >= 9) {
13939 intel_primary_formats = skl_primary_formats;
13940 num_formats = ARRAY_SIZE(skl_primary_formats);
13941 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13942 intel_primary_formats = i965_primary_formats;
13943 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13944 } else {
13945 intel_primary_formats = i8xx_primary_formats;
13946 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13947 }
13948
13949 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13950 &intel_plane_funcs,
465c120c
MR
13951 intel_primary_formats, num_formats,
13952 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13953
3b7a5119
SJ
13954 if (INTEL_INFO(dev)->gen >= 4)
13955 intel_create_rotation_property(dev, primary);
48404c1e 13956
ea2c67bb
MR
13957 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13958
465c120c
MR
13959 return &primary->base;
13960}
13961
3b7a5119
SJ
13962void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13963{
13964 if (!dev->mode_config.rotation_property) {
13965 unsigned long flags = BIT(DRM_ROTATE_0) |
13966 BIT(DRM_ROTATE_180);
13967
13968 if (INTEL_INFO(dev)->gen >= 9)
13969 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13970
13971 dev->mode_config.rotation_property =
13972 drm_mode_create_rotation_property(dev, flags);
13973 }
13974 if (dev->mode_config.rotation_property)
13975 drm_object_attach_property(&plane->base.base,
13976 dev->mode_config.rotation_property,
13977 plane->base.state->rotation);
13978}
13979
3d7d6510 13980static int
852e787c 13981intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13982 struct intel_crtc_state *crtc_state,
852e787c 13983 struct intel_plane_state *state)
3d7d6510 13984{
061e4b8d 13985 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13986 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13987 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13988 unsigned stride;
13989 int ret;
3d7d6510 13990
061e4b8d
ML
13991 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13992 &state->dst, &state->clip,
3d7d6510
MR
13993 DRM_PLANE_HELPER_NO_SCALING,
13994 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13995 true, true, &state->visible);
757f9a3e
GP
13996 if (ret)
13997 return ret;
13998
757f9a3e
GP
13999 /* if we want to turn off the cursor ignore width and height */
14000 if (!obj)
da20eabd 14001 return 0;
757f9a3e 14002
757f9a3e 14003 /* Check for which cursor types we support */
061e4b8d 14004 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14005 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14006 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14007 return -EINVAL;
14008 }
14009
ea2c67bb
MR
14010 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14011 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14012 DRM_DEBUG_KMS("buffer is too small\n");
14013 return -ENOMEM;
14014 }
14015
3a656b54 14016 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14017 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14018 return -EINVAL;
32b7eeec
MR
14019 }
14020
da20eabd 14021 return 0;
852e787c 14022}
3d7d6510 14023
a8ad0d8e
ML
14024static void
14025intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14026 struct drm_crtc *crtc)
a8ad0d8e 14027{
a8ad0d8e
ML
14028 intel_crtc_update_cursor(crtc, false);
14029}
14030
f4a2cf29 14031static void
852e787c
GP
14032intel_commit_cursor_plane(struct drm_plane *plane,
14033 struct intel_plane_state *state)
14034{
2b875c22 14035 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
14036 struct drm_device *dev = plane->dev;
14037 struct intel_crtc *intel_crtc;
2b875c22 14038 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14039 uint32_t addr;
852e787c 14040
ea2c67bb
MR
14041 crtc = crtc ? crtc : plane->crtc;
14042 intel_crtc = to_intel_crtc(crtc);
14043
a912f12f
GP
14044 if (intel_crtc->cursor_bo == obj)
14045 goto update;
4ed91096 14046
f4a2cf29 14047 if (!obj)
a912f12f 14048 addr = 0;
f4a2cf29 14049 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14050 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14051 else
a912f12f 14052 addr = obj->phys_handle->busaddr;
852e787c 14053
a912f12f
GP
14054 intel_crtc->cursor_addr = addr;
14055 intel_crtc->cursor_bo = obj;
852e787c 14056
302d19ac 14057update:
62852622 14058 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
14059}
14060
3d7d6510
MR
14061static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14062 int pipe)
14063{
14064 struct intel_plane *cursor;
8e7d688b 14065 struct intel_plane_state *state;
3d7d6510
MR
14066
14067 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14068 if (cursor == NULL)
14069 return NULL;
14070
8e7d688b
MR
14071 state = intel_create_plane_state(&cursor->base);
14072 if (!state) {
ea2c67bb
MR
14073 kfree(cursor);
14074 return NULL;
14075 }
8e7d688b 14076 cursor->base.state = &state->base;
ea2c67bb 14077
3d7d6510
MR
14078 cursor->can_scale = false;
14079 cursor->max_downscale = 1;
14080 cursor->pipe = pipe;
14081 cursor->plane = pipe;
a9ff8714 14082 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
14083 cursor->check_plane = intel_check_cursor_plane;
14084 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 14085 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14086
14087 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14088 &intel_plane_funcs,
3d7d6510
MR
14089 intel_cursor_formats,
14090 ARRAY_SIZE(intel_cursor_formats),
14091 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
14092
14093 if (INTEL_INFO(dev)->gen >= 4) {
14094 if (!dev->mode_config.rotation_property)
14095 dev->mode_config.rotation_property =
14096 drm_mode_create_rotation_property(dev,
14097 BIT(DRM_ROTATE_0) |
14098 BIT(DRM_ROTATE_180));
14099 if (dev->mode_config.rotation_property)
14100 drm_object_attach_property(&cursor->base.base,
14101 dev->mode_config.rotation_property,
8e7d688b 14102 state->base.rotation);
4398ad45
VS
14103 }
14104
af99ceda
CK
14105 if (INTEL_INFO(dev)->gen >=9)
14106 state->scaler_id = -1;
14107
ea2c67bb
MR
14108 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14109
3d7d6510
MR
14110 return &cursor->base;
14111}
14112
549e2bfb
CK
14113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14114 struct intel_crtc_state *crtc_state)
14115{
14116 int i;
14117 struct intel_scaler *intel_scaler;
14118 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14119
14120 for (i = 0; i < intel_crtc->num_scalers; i++) {
14121 intel_scaler = &scaler_state->scalers[i];
14122 intel_scaler->in_use = 0;
549e2bfb
CK
14123 intel_scaler->mode = PS_SCALER_MODE_DYN;
14124 }
14125
14126 scaler_state->scaler_id = -1;
14127}
14128
b358d0a6 14129static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14130{
fbee40df 14131 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14132 struct intel_crtc *intel_crtc;
f5de6e07 14133 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14134 struct drm_plane *primary = NULL;
14135 struct drm_plane *cursor = NULL;
465c120c 14136 int i, ret;
79e53945 14137
955382f3 14138 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14139 if (intel_crtc == NULL)
14140 return;
14141
f5de6e07
ACO
14142 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14143 if (!crtc_state)
14144 goto fail;
550acefd
ACO
14145 intel_crtc->config = crtc_state;
14146 intel_crtc->base.state = &crtc_state->base;
07878248 14147 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14148
549e2bfb
CK
14149 /* initialize shared scalers */
14150 if (INTEL_INFO(dev)->gen >= 9) {
14151 if (pipe == PIPE_C)
14152 intel_crtc->num_scalers = 1;
14153 else
14154 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14155
14156 skl_init_scalers(dev, intel_crtc, crtc_state);
14157 }
14158
465c120c 14159 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14160 if (!primary)
14161 goto fail;
14162
14163 cursor = intel_cursor_plane_create(dev, pipe);
14164 if (!cursor)
14165 goto fail;
14166
465c120c 14167 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
14168 cursor, &intel_crtc_funcs);
14169 if (ret)
14170 goto fail;
79e53945
JB
14171
14172 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14173 for (i = 0; i < 256; i++) {
14174 intel_crtc->lut_r[i] = i;
14175 intel_crtc->lut_g[i] = i;
14176 intel_crtc->lut_b[i] = i;
14177 }
14178
1f1c2e24
VS
14179 /*
14180 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14181 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14182 */
80824003
JB
14183 intel_crtc->pipe = pipe;
14184 intel_crtc->plane = pipe;
3a77c4c4 14185 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14186 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14187 intel_crtc->plane = !pipe;
80824003
JB
14188 }
14189
4b0e333e
CW
14190 intel_crtc->cursor_base = ~0;
14191 intel_crtc->cursor_cntl = ~0;
dc41c154 14192 intel_crtc->cursor_size = ~0;
8d7849db 14193
852eb00d
VS
14194 intel_crtc->wm.cxsr_allowed = true;
14195
22fd0fab
JB
14196 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14197 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14198 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14199 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14200
79e53945 14201 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14202
14203 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14204 return;
14205
14206fail:
14207 if (primary)
14208 drm_plane_cleanup(primary);
14209 if (cursor)
14210 drm_plane_cleanup(cursor);
f5de6e07 14211 kfree(crtc_state);
3d7d6510 14212 kfree(intel_crtc);
79e53945
JB
14213}
14214
752aa88a
JB
14215enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14216{
14217 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14218 struct drm_device *dev = connector->base.dev;
752aa88a 14219
51fd371b 14220 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14221
d3babd3f 14222 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14223 return INVALID_PIPE;
14224
14225 return to_intel_crtc(encoder->crtc)->pipe;
14226}
14227
08d7b3d1 14228int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14229 struct drm_file *file)
08d7b3d1 14230{
08d7b3d1 14231 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14232 struct drm_crtc *drmmode_crtc;
c05422d5 14233 struct intel_crtc *crtc;
08d7b3d1 14234
7707e653 14235 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14236
7707e653 14237 if (!drmmode_crtc) {
08d7b3d1 14238 DRM_ERROR("no such CRTC id\n");
3f2c2057 14239 return -ENOENT;
08d7b3d1
CW
14240 }
14241
7707e653 14242 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14243 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14244
c05422d5 14245 return 0;
08d7b3d1
CW
14246}
14247
66a9278e 14248static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14249{
66a9278e
DV
14250 struct drm_device *dev = encoder->base.dev;
14251 struct intel_encoder *source_encoder;
79e53945 14252 int index_mask = 0;
79e53945
JB
14253 int entry = 0;
14254
b2784e15 14255 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14256 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14257 index_mask |= (1 << entry);
14258
79e53945
JB
14259 entry++;
14260 }
4ef69c7a 14261
79e53945
JB
14262 return index_mask;
14263}
14264
4d302442
CW
14265static bool has_edp_a(struct drm_device *dev)
14266{
14267 struct drm_i915_private *dev_priv = dev->dev_private;
14268
14269 if (!IS_MOBILE(dev))
14270 return false;
14271
14272 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14273 return false;
14274
e3589908 14275 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14276 return false;
14277
14278 return true;
14279}
14280
84b4e042
JB
14281static bool intel_crt_present(struct drm_device *dev)
14282{
14283 struct drm_i915_private *dev_priv = dev->dev_private;
14284
884497ed
DL
14285 if (INTEL_INFO(dev)->gen >= 9)
14286 return false;
14287
cf404ce4 14288 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14289 return false;
14290
14291 if (IS_CHERRYVIEW(dev))
14292 return false;
14293
65e472e4
VS
14294 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14295 return false;
14296
70ac54d0
VS
14297 /* DDI E can't be used if DDI A requires 4 lanes */
14298 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14299 return false;
14300
e4abb733 14301 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14302 return false;
14303
14304 return true;
14305}
14306
79e53945
JB
14307static void intel_setup_outputs(struct drm_device *dev)
14308{
725e30ad 14309 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14310 struct intel_encoder *encoder;
cb0953d7 14311 bool dpd_is_edp = false;
79e53945 14312
c9093354 14313 intel_lvds_init(dev);
79e53945 14314
84b4e042 14315 if (intel_crt_present(dev))
79935fca 14316 intel_crt_init(dev);
cb0953d7 14317
c776eb2e
VK
14318 if (IS_BROXTON(dev)) {
14319 /*
14320 * FIXME: Broxton doesn't support port detection via the
14321 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14322 * detect the ports.
14323 */
14324 intel_ddi_init(dev, PORT_A);
14325 intel_ddi_init(dev, PORT_B);
14326 intel_ddi_init(dev, PORT_C);
14327 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14328 int found;
14329
de31facd
JB
14330 /*
14331 * Haswell uses DDI functions to detect digital outputs.
14332 * On SKL pre-D0 the strap isn't connected, so we assume
14333 * it's there.
14334 */
77179400 14335 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14336 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14337 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14338 intel_ddi_init(dev, PORT_A);
14339
14340 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14341 * register */
14342 found = I915_READ(SFUSE_STRAP);
14343
14344 if (found & SFUSE_STRAP_DDIB_DETECTED)
14345 intel_ddi_init(dev, PORT_B);
14346 if (found & SFUSE_STRAP_DDIC_DETECTED)
14347 intel_ddi_init(dev, PORT_C);
14348 if (found & SFUSE_STRAP_DDID_DETECTED)
14349 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14350 /*
14351 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14352 */
ef11bdb3 14353 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14354 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14355 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14356 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14357 intel_ddi_init(dev, PORT_E);
14358
0e72a5b5 14359 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14360 int found;
5d8a7752 14361 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14362
14363 if (has_edp_a(dev))
14364 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14365
dc0fa718 14366 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14367 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14368 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14369 if (!found)
e2debe91 14370 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14371 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14372 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14373 }
14374
dc0fa718 14375 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14376 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14377
dc0fa718 14378 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14379 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14380
5eb08b69 14381 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14382 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14383
270b3042 14384 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14385 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14386 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14387 /*
14388 * The DP_DETECTED bit is the latched state of the DDC
14389 * SDA pin at boot. However since eDP doesn't require DDC
14390 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14391 * eDP ports may have been muxed to an alternate function.
14392 * Thus we can't rely on the DP_DETECTED bit alone to detect
14393 * eDP ports. Consult the VBT as well as DP_DETECTED to
14394 * detect eDP ports.
14395 */
e66eb81d 14396 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14397 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14398 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14399 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14400 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14401 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14402
e66eb81d 14403 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14404 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14405 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14406 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14407 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14408 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14409
9418c1f1 14410 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14411 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14412 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14413 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14414 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14415 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14416 }
14417
3cfca973 14418 intel_dsi_init(dev);
09da55dc 14419 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14420 bool found = false;
7d57382e 14421
e2debe91 14422 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14423 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14424 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14425 if (!found && IS_G4X(dev)) {
b01f2c3a 14426 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14427 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14428 }
27185ae1 14429
3fec3d2f 14430 if (!found && IS_G4X(dev))
ab9d7c30 14431 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14432 }
13520b05
KH
14433
14434 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14435
e2debe91 14436 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14437 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14438 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14439 }
27185ae1 14440
e2debe91 14441 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14442
3fec3d2f 14443 if (IS_G4X(dev)) {
b01f2c3a 14444 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14445 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14446 }
3fec3d2f 14447 if (IS_G4X(dev))
ab9d7c30 14448 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14449 }
27185ae1 14450
3fec3d2f 14451 if (IS_G4X(dev) &&
e7281eab 14452 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14453 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14454 } else if (IS_GEN2(dev))
79e53945
JB
14455 intel_dvo_init(dev);
14456
103a196f 14457 if (SUPPORTS_TV(dev))
79e53945
JB
14458 intel_tv_init(dev);
14459
0bc12bcb 14460 intel_psr_init(dev);
7c8f8a70 14461
b2784e15 14462 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14463 encoder->base.possible_crtcs = encoder->crtc_mask;
14464 encoder->base.possible_clones =
66a9278e 14465 intel_encoder_clones(encoder);
79e53945 14466 }
47356eb6 14467
dde86e2d 14468 intel_init_pch_refclk(dev);
270b3042
DV
14469
14470 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14471}
14472
14473static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14474{
60a5ca01 14475 struct drm_device *dev = fb->dev;
79e53945 14476 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14477
ef2d633e 14478 drm_framebuffer_cleanup(fb);
60a5ca01 14479 mutex_lock(&dev->struct_mutex);
ef2d633e 14480 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14481 drm_gem_object_unreference(&intel_fb->obj->base);
14482 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14483 kfree(intel_fb);
14484}
14485
14486static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14487 struct drm_file *file,
79e53945
JB
14488 unsigned int *handle)
14489{
14490 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14491 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14492
cc917ab4
CW
14493 if (obj->userptr.mm) {
14494 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14495 return -EINVAL;
14496 }
14497
05394f39 14498 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14499}
14500
86c98588
RV
14501static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14502 struct drm_file *file,
14503 unsigned flags, unsigned color,
14504 struct drm_clip_rect *clips,
14505 unsigned num_clips)
14506{
14507 struct drm_device *dev = fb->dev;
14508 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14509 struct drm_i915_gem_object *obj = intel_fb->obj;
14510
14511 mutex_lock(&dev->struct_mutex);
74b4ea1e 14512 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14513 mutex_unlock(&dev->struct_mutex);
14514
14515 return 0;
14516}
14517
79e53945
JB
14518static const struct drm_framebuffer_funcs intel_fb_funcs = {
14519 .destroy = intel_user_framebuffer_destroy,
14520 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14521 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14522};
14523
b321803d
DL
14524static
14525u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14526 uint32_t pixel_format)
14527{
14528 u32 gen = INTEL_INFO(dev)->gen;
14529
14530 if (gen >= 9) {
14531 /* "The stride in bytes must not exceed the of the size of 8K
14532 * pixels and 32K bytes."
14533 */
14534 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14535 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14536 return 32*1024;
14537 } else if (gen >= 4) {
14538 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14539 return 16*1024;
14540 else
14541 return 32*1024;
14542 } else if (gen >= 3) {
14543 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14544 return 8*1024;
14545 else
14546 return 16*1024;
14547 } else {
14548 /* XXX DSPC is limited to 4k tiled */
14549 return 8*1024;
14550 }
14551}
14552
b5ea642a
DV
14553static int intel_framebuffer_init(struct drm_device *dev,
14554 struct intel_framebuffer *intel_fb,
14555 struct drm_mode_fb_cmd2 *mode_cmd,
14556 struct drm_i915_gem_object *obj)
79e53945 14557{
6761dd31 14558 unsigned int aligned_height;
79e53945 14559 int ret;
b321803d 14560 u32 pitch_limit, stride_alignment;
79e53945 14561
dd4916c5
DV
14562 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14563
2a80eada
DV
14564 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14565 /* Enforce that fb modifier and tiling mode match, but only for
14566 * X-tiled. This is needed for FBC. */
14567 if (!!(obj->tiling_mode == I915_TILING_X) !=
14568 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14569 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14570 return -EINVAL;
14571 }
14572 } else {
14573 if (obj->tiling_mode == I915_TILING_X)
14574 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14575 else if (obj->tiling_mode == I915_TILING_Y) {
14576 DRM_DEBUG("No Y tiling for legacy addfb\n");
14577 return -EINVAL;
14578 }
14579 }
14580
9a8f0a12
TU
14581 /* Passed in modifier sanity checking. */
14582 switch (mode_cmd->modifier[0]) {
14583 case I915_FORMAT_MOD_Y_TILED:
14584 case I915_FORMAT_MOD_Yf_TILED:
14585 if (INTEL_INFO(dev)->gen < 9) {
14586 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14587 mode_cmd->modifier[0]);
14588 return -EINVAL;
14589 }
14590 case DRM_FORMAT_MOD_NONE:
14591 case I915_FORMAT_MOD_X_TILED:
14592 break;
14593 default:
c0f40428
JB
14594 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14595 mode_cmd->modifier[0]);
57cd6508 14596 return -EINVAL;
c16ed4be 14597 }
57cd6508 14598
b321803d
DL
14599 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14600 mode_cmd->pixel_format);
14601 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14602 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14603 mode_cmd->pitches[0], stride_alignment);
57cd6508 14604 return -EINVAL;
c16ed4be 14605 }
57cd6508 14606
b321803d
DL
14607 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14608 mode_cmd->pixel_format);
a35cdaa0 14609 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14610 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14611 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14612 "tiled" : "linear",
a35cdaa0 14613 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14614 return -EINVAL;
c16ed4be 14615 }
5d7bd705 14616
2a80eada 14617 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14618 mode_cmd->pitches[0] != obj->stride) {
14619 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14620 mode_cmd->pitches[0], obj->stride);
5d7bd705 14621 return -EINVAL;
c16ed4be 14622 }
5d7bd705 14623
57779d06 14624 /* Reject formats not supported by any plane early. */
308e5bcb 14625 switch (mode_cmd->pixel_format) {
57779d06 14626 case DRM_FORMAT_C8:
04b3924d
VS
14627 case DRM_FORMAT_RGB565:
14628 case DRM_FORMAT_XRGB8888:
14629 case DRM_FORMAT_ARGB8888:
57779d06
VS
14630 break;
14631 case DRM_FORMAT_XRGB1555:
c16ed4be 14632 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14633 DRM_DEBUG("unsupported pixel format: %s\n",
14634 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14635 return -EINVAL;
c16ed4be 14636 }
57779d06 14637 break;
57779d06 14638 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14639 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14640 DRM_DEBUG("unsupported pixel format: %s\n",
14641 drm_get_format_name(mode_cmd->pixel_format));
14642 return -EINVAL;
14643 }
14644 break;
14645 case DRM_FORMAT_XBGR8888:
04b3924d 14646 case DRM_FORMAT_XRGB2101010:
57779d06 14647 case DRM_FORMAT_XBGR2101010:
c16ed4be 14648 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14649 DRM_DEBUG("unsupported pixel format: %s\n",
14650 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14651 return -EINVAL;
c16ed4be 14652 }
b5626747 14653 break;
7531208b
DL
14654 case DRM_FORMAT_ABGR2101010:
14655 if (!IS_VALLEYVIEW(dev)) {
14656 DRM_DEBUG("unsupported pixel format: %s\n",
14657 drm_get_format_name(mode_cmd->pixel_format));
14658 return -EINVAL;
14659 }
14660 break;
04b3924d
VS
14661 case DRM_FORMAT_YUYV:
14662 case DRM_FORMAT_UYVY:
14663 case DRM_FORMAT_YVYU:
14664 case DRM_FORMAT_VYUY:
c16ed4be 14665 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14666 DRM_DEBUG("unsupported pixel format: %s\n",
14667 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14668 return -EINVAL;
c16ed4be 14669 }
57cd6508
CW
14670 break;
14671 default:
4ee62c76
VS
14672 DRM_DEBUG("unsupported pixel format: %s\n",
14673 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14674 return -EINVAL;
14675 }
14676
90f9a336
VS
14677 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14678 if (mode_cmd->offsets[0] != 0)
14679 return -EINVAL;
14680
ec2c981e 14681 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14682 mode_cmd->pixel_format,
14683 mode_cmd->modifier[0]);
53155c0a
DV
14684 /* FIXME drm helper for size checks (especially planar formats)? */
14685 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14686 return -EINVAL;
14687
c7d73f6a
DV
14688 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14689 intel_fb->obj = obj;
80075d49 14690 intel_fb->obj->framebuffer_references++;
c7d73f6a 14691
79e53945
JB
14692 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14693 if (ret) {
14694 DRM_ERROR("framebuffer init failed %d\n", ret);
14695 return ret;
14696 }
14697
79e53945
JB
14698 return 0;
14699}
14700
79e53945
JB
14701static struct drm_framebuffer *
14702intel_user_framebuffer_create(struct drm_device *dev,
14703 struct drm_file *filp,
76dc3769 14704 struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14705{
dcb1394e 14706 struct drm_framebuffer *fb;
05394f39 14707 struct drm_i915_gem_object *obj;
76dc3769 14708 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14709
308e5bcb 14710 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14711 mode_cmd.handles[0]));
c8725226 14712 if (&obj->base == NULL)
cce13ff7 14713 return ERR_PTR(-ENOENT);
79e53945 14714
92907cbb 14715 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14716 if (IS_ERR(fb))
14717 drm_gem_object_unreference_unlocked(&obj->base);
14718
14719 return fb;
79e53945
JB
14720}
14721
0695726e 14722#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14723static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14724{
14725}
14726#endif
14727
79e53945 14728static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14729 .fb_create = intel_user_framebuffer_create,
0632fef6 14730 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14731 .atomic_check = intel_atomic_check,
14732 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14733 .atomic_state_alloc = intel_atomic_state_alloc,
14734 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14735};
14736
e70236a8
JB
14737/* Set up chip specific display functions */
14738static void intel_init_display(struct drm_device *dev)
14739{
14740 struct drm_i915_private *dev_priv = dev->dev_private;
14741
ee9300bb
DV
14742 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14743 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14744 else if (IS_CHERRYVIEW(dev))
14745 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14746 else if (IS_VALLEYVIEW(dev))
14747 dev_priv->display.find_dpll = vlv_find_best_dpll;
14748 else if (IS_PINEVIEW(dev))
14749 dev_priv->display.find_dpll = pnv_find_best_dpll;
14750 else
14751 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14752
bc8d7dff
DL
14753 if (INTEL_INFO(dev)->gen >= 9) {
14754 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14755 dev_priv->display.get_initial_plane_config =
14756 skylake_get_initial_plane_config;
bc8d7dff
DL
14757 dev_priv->display.crtc_compute_clock =
14758 haswell_crtc_compute_clock;
14759 dev_priv->display.crtc_enable = haswell_crtc_enable;
14760 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14761 dev_priv->display.update_primary_plane =
14762 skylake_update_primary_plane;
14763 } else if (HAS_DDI(dev)) {
0e8ffe1b 14764 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14765 dev_priv->display.get_initial_plane_config =
14766 ironlake_get_initial_plane_config;
797d0259
ACO
14767 dev_priv->display.crtc_compute_clock =
14768 haswell_crtc_compute_clock;
4f771f10
PZ
14769 dev_priv->display.crtc_enable = haswell_crtc_enable;
14770 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14771 dev_priv->display.update_primary_plane =
14772 ironlake_update_primary_plane;
09b4ddf9 14773 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14774 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14775 dev_priv->display.get_initial_plane_config =
14776 ironlake_get_initial_plane_config;
3fb37703
ACO
14777 dev_priv->display.crtc_compute_clock =
14778 ironlake_crtc_compute_clock;
76e5a89c
DV
14779 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14780 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14781 dev_priv->display.update_primary_plane =
14782 ironlake_update_primary_plane;
89b667f8
JB
14783 } else if (IS_VALLEYVIEW(dev)) {
14784 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14785 dev_priv->display.get_initial_plane_config =
14786 i9xx_get_initial_plane_config;
d6dfee7a 14787 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14788 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14789 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14790 dev_priv->display.update_primary_plane =
14791 i9xx_update_primary_plane;
f564048e 14792 } else {
0e8ffe1b 14793 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14794 dev_priv->display.get_initial_plane_config =
14795 i9xx_get_initial_plane_config;
d6dfee7a 14796 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14797 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14798 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14799 dev_priv->display.update_primary_plane =
14800 i9xx_update_primary_plane;
f564048e 14801 }
e70236a8 14802
e70236a8 14803 /* Returns the core display clock speed */
ef11bdb3 14804 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
14805 dev_priv->display.get_display_clock_speed =
14806 skylake_get_display_clock_speed;
acd3f3d3
BP
14807 else if (IS_BROXTON(dev))
14808 dev_priv->display.get_display_clock_speed =
14809 broxton_get_display_clock_speed;
1652d19e
VS
14810 else if (IS_BROADWELL(dev))
14811 dev_priv->display.get_display_clock_speed =
14812 broadwell_get_display_clock_speed;
14813 else if (IS_HASWELL(dev))
14814 dev_priv->display.get_display_clock_speed =
14815 haswell_get_display_clock_speed;
14816 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14817 dev_priv->display.get_display_clock_speed =
14818 valleyview_get_display_clock_speed;
b37a6434
VS
14819 else if (IS_GEN5(dev))
14820 dev_priv->display.get_display_clock_speed =
14821 ilk_get_display_clock_speed;
a7c66cd8 14822 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14823 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14824 dev_priv->display.get_display_clock_speed =
14825 i945_get_display_clock_speed;
34edce2f
VS
14826 else if (IS_GM45(dev))
14827 dev_priv->display.get_display_clock_speed =
14828 gm45_get_display_clock_speed;
14829 else if (IS_CRESTLINE(dev))
14830 dev_priv->display.get_display_clock_speed =
14831 i965gm_get_display_clock_speed;
14832 else if (IS_PINEVIEW(dev))
14833 dev_priv->display.get_display_clock_speed =
14834 pnv_get_display_clock_speed;
14835 else if (IS_G33(dev) || IS_G4X(dev))
14836 dev_priv->display.get_display_clock_speed =
14837 g33_get_display_clock_speed;
e70236a8
JB
14838 else if (IS_I915G(dev))
14839 dev_priv->display.get_display_clock_speed =
14840 i915_get_display_clock_speed;
257a7ffc 14841 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14842 dev_priv->display.get_display_clock_speed =
14843 i9xx_misc_get_display_clock_speed;
14844 else if (IS_I915GM(dev))
14845 dev_priv->display.get_display_clock_speed =
14846 i915gm_get_display_clock_speed;
14847 else if (IS_I865G(dev))
14848 dev_priv->display.get_display_clock_speed =
14849 i865_get_display_clock_speed;
f0f8a9ce 14850 else if (IS_I85X(dev))
e70236a8 14851 dev_priv->display.get_display_clock_speed =
1b1d2716 14852 i85x_get_display_clock_speed;
623e01e5
VS
14853 else { /* 830 */
14854 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14855 dev_priv->display.get_display_clock_speed =
14856 i830_get_display_clock_speed;
623e01e5 14857 }
e70236a8 14858
7c10a2b5 14859 if (IS_GEN5(dev)) {
3bb11b53 14860 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14861 } else if (IS_GEN6(dev)) {
14862 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14863 } else if (IS_IVYBRIDGE(dev)) {
14864 /* FIXME: detect B0+ stepping and use auto training */
14865 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14866 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14867 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14868 if (IS_BROADWELL(dev)) {
14869 dev_priv->display.modeset_commit_cdclk =
14870 broadwell_modeset_commit_cdclk;
14871 dev_priv->display.modeset_calc_cdclk =
14872 broadwell_modeset_calc_cdclk;
14873 }
30a970c6 14874 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14875 dev_priv->display.modeset_commit_cdclk =
14876 valleyview_modeset_commit_cdclk;
14877 dev_priv->display.modeset_calc_cdclk =
14878 valleyview_modeset_calc_cdclk;
f8437dd1 14879 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14880 dev_priv->display.modeset_commit_cdclk =
14881 broxton_modeset_commit_cdclk;
14882 dev_priv->display.modeset_calc_cdclk =
14883 broxton_modeset_calc_cdclk;
e70236a8 14884 }
8c9f3aaf 14885
8c9f3aaf
JB
14886 switch (INTEL_INFO(dev)->gen) {
14887 case 2:
14888 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14889 break;
14890
14891 case 3:
14892 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14893 break;
14894
14895 case 4:
14896 case 5:
14897 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14898 break;
14899
14900 case 6:
14901 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14902 break;
7c9017e5 14903 case 7:
4e0bbc31 14904 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14905 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14906 break;
830c81db 14907 case 9:
ba343e02
TU
14908 /* Drop through - unsupported since execlist only. */
14909 default:
14910 /* Default just returns -ENODEV to indicate unsupported */
14911 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14912 }
7bd688cd 14913
e39b999a 14914 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14915}
14916
b690e96c
JB
14917/*
14918 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14919 * resume, or other times. This quirk makes sure that's the case for
14920 * affected systems.
14921 */
0206e353 14922static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14923{
14924 struct drm_i915_private *dev_priv = dev->dev_private;
14925
14926 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14927 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14928}
14929
b6b5d049
VS
14930static void quirk_pipeb_force(struct drm_device *dev)
14931{
14932 struct drm_i915_private *dev_priv = dev->dev_private;
14933
14934 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14935 DRM_INFO("applying pipe b force quirk\n");
14936}
14937
435793df
KP
14938/*
14939 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14940 */
14941static void quirk_ssc_force_disable(struct drm_device *dev)
14942{
14943 struct drm_i915_private *dev_priv = dev->dev_private;
14944 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14945 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14946}
14947
4dca20ef 14948/*
5a15ab5b
CE
14949 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14950 * brightness value
4dca20ef
CE
14951 */
14952static void quirk_invert_brightness(struct drm_device *dev)
14953{
14954 struct drm_i915_private *dev_priv = dev->dev_private;
14955 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14956 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14957}
14958
9c72cc6f
SD
14959/* Some VBT's incorrectly indicate no backlight is present */
14960static void quirk_backlight_present(struct drm_device *dev)
14961{
14962 struct drm_i915_private *dev_priv = dev->dev_private;
14963 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14964 DRM_INFO("applying backlight present quirk\n");
14965}
14966
b690e96c
JB
14967struct intel_quirk {
14968 int device;
14969 int subsystem_vendor;
14970 int subsystem_device;
14971 void (*hook)(struct drm_device *dev);
14972};
14973
5f85f176
EE
14974/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14975struct intel_dmi_quirk {
14976 void (*hook)(struct drm_device *dev);
14977 const struct dmi_system_id (*dmi_id_list)[];
14978};
14979
14980static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14981{
14982 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14983 return 1;
14984}
14985
14986static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14987 {
14988 .dmi_id_list = &(const struct dmi_system_id[]) {
14989 {
14990 .callback = intel_dmi_reverse_brightness,
14991 .ident = "NCR Corporation",
14992 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14993 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14994 },
14995 },
14996 { } /* terminating entry */
14997 },
14998 .hook = quirk_invert_brightness,
14999 },
15000};
15001
c43b5634 15002static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15003 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15004 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15005
b690e96c
JB
15006 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15007 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15008
5f080c0f
VS
15009 /* 830 needs to leave pipe A & dpll A up */
15010 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15011
b6b5d049
VS
15012 /* 830 needs to leave pipe B & dpll B up */
15013 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15014
435793df
KP
15015 /* Lenovo U160 cannot use SSC on LVDS */
15016 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15017
15018 /* Sony Vaio Y cannot use SSC on LVDS */
15019 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15020
be505f64
AH
15021 /* Acer Aspire 5734Z must invert backlight brightness */
15022 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15023
15024 /* Acer/eMachines G725 */
15025 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15026
15027 /* Acer/eMachines e725 */
15028 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15029
15030 /* Acer/Packard Bell NCL20 */
15031 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15032
15033 /* Acer Aspire 4736Z */
15034 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15035
15036 /* Acer Aspire 5336 */
15037 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15038
15039 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15040 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15041
dfb3d47b
SD
15042 /* Acer C720 Chromebook (Core i3 4005U) */
15043 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15044
b2a9601c 15045 /* Apple Macbook 2,1 (Core 2 T7400) */
15046 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15047
1b9448b0
JN
15048 /* Apple Macbook 4,1 */
15049 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15050
d4967d8c
SD
15051 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15052 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15053
15054 /* HP Chromebook 14 (Celeron 2955U) */
15055 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15056
15057 /* Dell Chromebook 11 */
15058 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15059
15060 /* Dell Chromebook 11 (2015 version) */
15061 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15062};
15063
15064static void intel_init_quirks(struct drm_device *dev)
15065{
15066 struct pci_dev *d = dev->pdev;
15067 int i;
15068
15069 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15070 struct intel_quirk *q = &intel_quirks[i];
15071
15072 if (d->device == q->device &&
15073 (d->subsystem_vendor == q->subsystem_vendor ||
15074 q->subsystem_vendor == PCI_ANY_ID) &&
15075 (d->subsystem_device == q->subsystem_device ||
15076 q->subsystem_device == PCI_ANY_ID))
15077 q->hook(dev);
15078 }
5f85f176
EE
15079 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15080 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15081 intel_dmi_quirks[i].hook(dev);
15082 }
b690e96c
JB
15083}
15084
9cce37f4
JB
15085/* Disable the VGA plane that we never use */
15086static void i915_disable_vga(struct drm_device *dev)
15087{
15088 struct drm_i915_private *dev_priv = dev->dev_private;
15089 u8 sr1;
f0f59a00 15090 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15091
2b37c616 15092 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15093 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15094 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15095 sr1 = inb(VGA_SR_DATA);
15096 outb(sr1 | 1<<5, VGA_SR_DATA);
15097 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15098 udelay(300);
15099
01f5a626 15100 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15101 POSTING_READ(vga_reg);
15102}
15103
f817586c
DV
15104void intel_modeset_init_hw(struct drm_device *dev)
15105{
b6283055 15106 intel_update_cdclk(dev);
a8f78b58 15107 intel_prepare_ddi(dev);
f817586c 15108 intel_init_clock_gating(dev);
8090c6b9 15109 intel_enable_gt_powersave(dev);
f817586c
DV
15110}
15111
79e53945
JB
15112void intel_modeset_init(struct drm_device *dev)
15113{
652c393a 15114 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15115 int sprite, ret;
8cc87b75 15116 enum pipe pipe;
46f297fb 15117 struct intel_crtc *crtc;
79e53945
JB
15118
15119 drm_mode_config_init(dev);
15120
15121 dev->mode_config.min_width = 0;
15122 dev->mode_config.min_height = 0;
15123
019d96cb
DA
15124 dev->mode_config.preferred_depth = 24;
15125 dev->mode_config.prefer_shadow = 1;
15126
25bab385
TU
15127 dev->mode_config.allow_fb_modifiers = true;
15128
e6ecefaa 15129 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15130
b690e96c
JB
15131 intel_init_quirks(dev);
15132
1fa61106
ED
15133 intel_init_pm(dev);
15134
e3c74757
BW
15135 if (INTEL_INFO(dev)->num_pipes == 0)
15136 return;
15137
69f92f67
LW
15138 /*
15139 * There may be no VBT; and if the BIOS enabled SSC we can
15140 * just keep using it to avoid unnecessary flicker. Whereas if the
15141 * BIOS isn't using it, don't assume it will work even if the VBT
15142 * indicates as much.
15143 */
15144 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15145 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15146 DREF_SSC1_ENABLE);
15147
15148 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15149 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15150 bios_lvds_use_ssc ? "en" : "dis",
15151 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15152 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15153 }
15154 }
15155
e70236a8 15156 intel_init_display(dev);
7c10a2b5 15157 intel_init_audio(dev);
e70236a8 15158
a6c45cf0
CW
15159 if (IS_GEN2(dev)) {
15160 dev->mode_config.max_width = 2048;
15161 dev->mode_config.max_height = 2048;
15162 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15163 dev->mode_config.max_width = 4096;
15164 dev->mode_config.max_height = 4096;
79e53945 15165 } else {
a6c45cf0
CW
15166 dev->mode_config.max_width = 8192;
15167 dev->mode_config.max_height = 8192;
79e53945 15168 }
068be561 15169
dc41c154
VS
15170 if (IS_845G(dev) || IS_I865G(dev)) {
15171 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15172 dev->mode_config.cursor_height = 1023;
15173 } else if (IS_GEN2(dev)) {
068be561
DL
15174 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15175 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15176 } else {
15177 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15178 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15179 }
15180
5d4545ae 15181 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15182
28c97730 15183 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15184 INTEL_INFO(dev)->num_pipes,
15185 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15186
055e393f 15187 for_each_pipe(dev_priv, pipe) {
8cc87b75 15188 intel_crtc_init(dev, pipe);
3bdcfc0c 15189 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15190 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15191 if (ret)
06da8da2 15192 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15193 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15194 }
79e53945
JB
15195 }
15196
bfa7df01
VS
15197 intel_update_czclk(dev_priv);
15198 intel_update_cdclk(dev);
15199
e72f9fbf 15200 intel_shared_dpll_init(dev);
ee7b9f93 15201
9cce37f4
JB
15202 /* Just disable it once at startup */
15203 i915_disable_vga(dev);
79e53945 15204 intel_setup_outputs(dev);
11be49eb 15205
6e9f798d 15206 drm_modeset_lock_all(dev);
043e9bda 15207 intel_modeset_setup_hw_state(dev);
6e9f798d 15208 drm_modeset_unlock_all(dev);
46f297fb 15209
d3fcc808 15210 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15211 struct intel_initial_plane_config plane_config = {};
15212
46f297fb
JB
15213 if (!crtc->active)
15214 continue;
15215
46f297fb 15216 /*
46f297fb
JB
15217 * Note that reserving the BIOS fb up front prevents us
15218 * from stuffing other stolen allocations like the ring
15219 * on top. This prevents some ugliness at boot time, and
15220 * can even allow for smooth boot transitions if the BIOS
15221 * fb is large enough for the active pipe configuration.
15222 */
eeebeac5
ML
15223 dev_priv->display.get_initial_plane_config(crtc,
15224 &plane_config);
15225
15226 /*
15227 * If the fb is shared between multiple heads, we'll
15228 * just get the first one.
15229 */
15230 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15231 }
2c7111db
CW
15232}
15233
7fad798e
DV
15234static void intel_enable_pipe_a(struct drm_device *dev)
15235{
15236 struct intel_connector *connector;
15237 struct drm_connector *crt = NULL;
15238 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15239 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15240
15241 /* We can't just switch on the pipe A, we need to set things up with a
15242 * proper mode and output configuration. As a gross hack, enable pipe A
15243 * by enabling the load detect pipe once. */
3a3371ff 15244 for_each_intel_connector(dev, connector) {
7fad798e
DV
15245 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15246 crt = &connector->base;
15247 break;
15248 }
15249 }
15250
15251 if (!crt)
15252 return;
15253
208bf9fd 15254 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15255 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15256}
15257
fa555837
DV
15258static bool
15259intel_check_plane_mapping(struct intel_crtc *crtc)
15260{
7eb552ae
BW
15261 struct drm_device *dev = crtc->base.dev;
15262 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15263 u32 val;
fa555837 15264
7eb552ae 15265 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15266 return true;
15267
649636ef 15268 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15269
15270 if ((val & DISPLAY_PLANE_ENABLE) &&
15271 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15272 return false;
15273
15274 return true;
15275}
15276
02e93c35
VS
15277static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15278{
15279 struct drm_device *dev = crtc->base.dev;
15280 struct intel_encoder *encoder;
15281
15282 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15283 return true;
15284
15285 return false;
15286}
15287
24929352
DV
15288static void intel_sanitize_crtc(struct intel_crtc *crtc)
15289{
15290 struct drm_device *dev = crtc->base.dev;
15291 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15292 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15293
24929352 15294 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15295 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15296
d3eaf884 15297 /* restore vblank interrupts to correct state */
9625604c 15298 drm_crtc_vblank_reset(&crtc->base);
d297e103 15299 if (crtc->active) {
f9cd7b88
VS
15300 struct intel_plane *plane;
15301
9625604c 15302 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15303
15304 /* Disable everything but the primary plane */
15305 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15306 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15307 continue;
15308
15309 plane->disable_plane(&plane->base, &crtc->base);
15310 }
9625604c 15311 }
d3eaf884 15312
24929352 15313 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15314 * disable the crtc (and hence change the state) if it is wrong. Note
15315 * that gen4+ has a fixed plane -> pipe mapping. */
15316 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15317 bool plane;
15318
24929352
DV
15319 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15320 crtc->base.base.id);
15321
15322 /* Pipe has the wrong plane attached and the plane is active.
15323 * Temporarily change the plane mapping and disable everything
15324 * ... */
15325 plane = crtc->plane;
b70709a6 15326 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15327 crtc->plane = !plane;
b17d48e2 15328 intel_crtc_disable_noatomic(&crtc->base);
24929352 15329 crtc->plane = plane;
24929352 15330 }
24929352 15331
7fad798e
DV
15332 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15333 crtc->pipe == PIPE_A && !crtc->active) {
15334 /* BIOS forgot to enable pipe A, this mostly happens after
15335 * resume. Force-enable the pipe to fix this, the update_dpms
15336 * call below we restore the pipe to the right state, but leave
15337 * the required bits on. */
15338 intel_enable_pipe_a(dev);
15339 }
15340
24929352
DV
15341 /* Adjust the state of the output pipe according to whether we
15342 * have active connectors/encoders. */
02e93c35 15343 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15344 intel_crtc_disable_noatomic(&crtc->base);
24929352 15345
53d9f4e9 15346 if (crtc->active != crtc->base.state->active) {
02e93c35 15347 struct intel_encoder *encoder;
24929352
DV
15348
15349 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15350 * functions or because of calls to intel_crtc_disable_noatomic,
15351 * or because the pipe is force-enabled due to the
24929352
DV
15352 * pipe A quirk. */
15353 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15354 crtc->base.base.id,
83d65738 15355 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15356 crtc->active ? "enabled" : "disabled");
15357
4be40c98 15358 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15359 crtc->base.state->active = crtc->active;
24929352
DV
15360 crtc->base.enabled = crtc->active;
15361
15362 /* Because we only establish the connector -> encoder ->
15363 * crtc links if something is active, this means the
15364 * crtc is now deactivated. Break the links. connector
15365 * -> encoder links are only establish when things are
15366 * actually up, hence no need to break them. */
15367 WARN_ON(crtc->active);
15368
2d406bb0 15369 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15370 encoder->base.crtc = NULL;
24929352 15371 }
c5ab3bc0 15372
a3ed6aad 15373 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15374 /*
15375 * We start out with underrun reporting disabled to avoid races.
15376 * For correct bookkeeping mark this on active crtcs.
15377 *
c5ab3bc0
DV
15378 * Also on gmch platforms we dont have any hardware bits to
15379 * disable the underrun reporting. Which means we need to start
15380 * out with underrun reporting disabled also on inactive pipes,
15381 * since otherwise we'll complain about the garbage we read when
15382 * e.g. coming up after runtime pm.
15383 *
4cc31489
DV
15384 * No protection against concurrent access is required - at
15385 * worst a fifo underrun happens which also sets this to false.
15386 */
15387 crtc->cpu_fifo_underrun_disabled = true;
15388 crtc->pch_fifo_underrun_disabled = true;
15389 }
24929352
DV
15390}
15391
15392static void intel_sanitize_encoder(struct intel_encoder *encoder)
15393{
15394 struct intel_connector *connector;
15395 struct drm_device *dev = encoder->base.dev;
873ffe69 15396 bool active = false;
24929352
DV
15397
15398 /* We need to check both for a crtc link (meaning that the
15399 * encoder is active and trying to read from a pipe) and the
15400 * pipe itself being active. */
15401 bool has_active_crtc = encoder->base.crtc &&
15402 to_intel_crtc(encoder->base.crtc)->active;
15403
873ffe69
ML
15404 for_each_intel_connector(dev, connector) {
15405 if (connector->base.encoder != &encoder->base)
15406 continue;
15407
15408 active = true;
15409 break;
15410 }
15411
15412 if (active && !has_active_crtc) {
24929352
DV
15413 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15414 encoder->base.base.id,
8e329a03 15415 encoder->base.name);
24929352
DV
15416
15417 /* Connector is active, but has no active pipe. This is
15418 * fallout from our resume register restoring. Disable
15419 * the encoder manually again. */
15420 if (encoder->base.crtc) {
15421 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15422 encoder->base.base.id,
8e329a03 15423 encoder->base.name);
24929352 15424 encoder->disable(encoder);
a62d1497
VS
15425 if (encoder->post_disable)
15426 encoder->post_disable(encoder);
24929352 15427 }
7f1950fb 15428 encoder->base.crtc = NULL;
24929352
DV
15429
15430 /* Inconsistent output/port/pipe state happens presumably due to
15431 * a bug in one of the get_hw_state functions. Or someplace else
15432 * in our code, like the register restore mess on resume. Clamp
15433 * things to off as a safer default. */
3a3371ff 15434 for_each_intel_connector(dev, connector) {
24929352
DV
15435 if (connector->encoder != encoder)
15436 continue;
7f1950fb
EE
15437 connector->base.dpms = DRM_MODE_DPMS_OFF;
15438 connector->base.encoder = NULL;
24929352
DV
15439 }
15440 }
15441 /* Enabled encoders without active connectors will be fixed in
15442 * the crtc fixup. */
15443}
15444
04098753 15445void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15446{
15447 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15448 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15449
04098753
ID
15450 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15451 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15452 i915_disable_vga(dev);
15453 }
15454}
15455
15456void i915_redisable_vga(struct drm_device *dev)
15457{
15458 struct drm_i915_private *dev_priv = dev->dev_private;
15459
8dc8a27c
PZ
15460 /* This function can be called both from intel_modeset_setup_hw_state or
15461 * at a very early point in our resume sequence, where the power well
15462 * structures are not yet restored. Since this function is at a very
15463 * paranoid "someone might have enabled VGA while we were not looking"
15464 * level, just check if the power well is enabled instead of trying to
15465 * follow the "don't touch the power well if we don't need it" policy
15466 * the rest of the driver uses. */
f458ebbc 15467 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15468 return;
15469
04098753 15470 i915_redisable_vga_power_on(dev);
0fde901f
KM
15471}
15472
f9cd7b88 15473static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15474{
f9cd7b88 15475 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15476
f9cd7b88 15477 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15478}
15479
f9cd7b88
VS
15480/* FIXME read out full plane state for all planes */
15481static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15482{
b26d3ea3 15483 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15484 struct intel_plane_state *plane_state =
b26d3ea3 15485 to_intel_plane_state(primary->state);
d032ffa0 15486
19b8d387 15487 plane_state->visible = crtc->active &&
b26d3ea3
ML
15488 primary_get_hw_state(to_intel_plane(primary));
15489
15490 if (plane_state->visible)
15491 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15492}
15493
30e984df 15494static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15495{
15496 struct drm_i915_private *dev_priv = dev->dev_private;
15497 enum pipe pipe;
24929352
DV
15498 struct intel_crtc *crtc;
15499 struct intel_encoder *encoder;
15500 struct intel_connector *connector;
5358901f 15501 int i;
24929352 15502
d3fcc808 15503 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15504 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15505 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15506 crtc->config->base.crtc = &crtc->base;
3b117c8f 15507
0e8ffe1b 15508 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15509 crtc->config);
24929352 15510
49d6fa21 15511 crtc->base.state->active = crtc->active;
24929352 15512 crtc->base.enabled = crtc->active;
b70709a6 15513
f9cd7b88 15514 readout_plane_state(crtc);
24929352
DV
15515
15516 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15517 crtc->base.base.id,
15518 crtc->active ? "enabled" : "disabled");
15519 }
15520
5358901f
DV
15521 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15522 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15523
3e369b76
ACO
15524 pll->on = pll->get_hw_state(dev_priv, pll,
15525 &pll->config.hw_state);
5358901f 15526 pll->active = 0;
3e369b76 15527 pll->config.crtc_mask = 0;
d3fcc808 15528 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15529 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15530 pll->active++;
3e369b76 15531 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15532 }
5358901f 15533 }
5358901f 15534
1e6f2ddc 15535 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15536 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15537
3e369b76 15538 if (pll->config.crtc_mask)
bd2bb1b9 15539 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15540 }
15541
b2784e15 15542 for_each_intel_encoder(dev, encoder) {
24929352
DV
15543 pipe = 0;
15544
15545 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15546 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15547 encoder->base.crtc = &crtc->base;
6e3c9717 15548 encoder->get_config(encoder, crtc->config);
24929352
DV
15549 } else {
15550 encoder->base.crtc = NULL;
15551 }
15552
6f2bcceb 15553 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15554 encoder->base.base.id,
8e329a03 15555 encoder->base.name,
24929352 15556 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15557 pipe_name(pipe));
24929352
DV
15558 }
15559
3a3371ff 15560 for_each_intel_connector(dev, connector) {
24929352
DV
15561 if (connector->get_hw_state(connector)) {
15562 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15563 connector->base.encoder = &connector->encoder->base;
15564 } else {
15565 connector->base.dpms = DRM_MODE_DPMS_OFF;
15566 connector->base.encoder = NULL;
15567 }
15568 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15569 connector->base.base.id,
c23cc417 15570 connector->base.name,
24929352
DV
15571 connector->base.encoder ? "enabled" : "disabled");
15572 }
7f4c6284
VS
15573
15574 for_each_intel_crtc(dev, crtc) {
15575 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15576
15577 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15578 if (crtc->base.state->active) {
15579 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15580 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15581 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15582
15583 /*
15584 * The initial mode needs to be set in order to keep
15585 * the atomic core happy. It wants a valid mode if the
15586 * crtc's enabled, so we do the above call.
15587 *
15588 * At this point some state updated by the connectors
15589 * in their ->detect() callback has not run yet, so
15590 * no recalculation can be done yet.
15591 *
15592 * Even if we could do a recalculation and modeset
15593 * right now it would cause a double modeset if
15594 * fbdev or userspace chooses a different initial mode.
15595 *
15596 * If that happens, someone indicated they wanted a
15597 * mode change, which means it's safe to do a full
15598 * recalculation.
15599 */
15600 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15601
15602 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15603 update_scanline_offset(crtc);
7f4c6284
VS
15604 }
15605 }
30e984df
DV
15606}
15607
043e9bda
ML
15608/* Scan out the current hw modeset state,
15609 * and sanitizes it to the current state
15610 */
15611static void
15612intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15613{
15614 struct drm_i915_private *dev_priv = dev->dev_private;
15615 enum pipe pipe;
30e984df
DV
15616 struct intel_crtc *crtc;
15617 struct intel_encoder *encoder;
35c95375 15618 int i;
30e984df
DV
15619
15620 intel_modeset_readout_hw_state(dev);
24929352
DV
15621
15622 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15623 for_each_intel_encoder(dev, encoder) {
24929352
DV
15624 intel_sanitize_encoder(encoder);
15625 }
15626
055e393f 15627 for_each_pipe(dev_priv, pipe) {
24929352
DV
15628 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15629 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15630 intel_dump_pipe_config(crtc, crtc->config,
15631 "[setup_hw_state]");
24929352 15632 }
9a935856 15633
d29b2f9d
ACO
15634 intel_modeset_update_connector_atomic_state(dev);
15635
35c95375
DV
15636 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15637 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15638
15639 if (!pll->on || pll->active)
15640 continue;
15641
15642 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15643
15644 pll->disable(dev_priv, pll);
15645 pll->on = false;
15646 }
15647
26e1fe4f 15648 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15649 vlv_wm_get_hw_state(dev);
15650 else if (IS_GEN9(dev))
3078999f
PB
15651 skl_wm_get_hw_state(dev);
15652 else if (HAS_PCH_SPLIT(dev))
243e6a44 15653 ilk_wm_get_hw_state(dev);
292b990e
ML
15654
15655 for_each_intel_crtc(dev, crtc) {
15656 unsigned long put_domains;
15657
15658 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15659 if (WARN_ON(put_domains))
15660 modeset_put_power_domains(dev_priv, put_domains);
15661 }
15662 intel_display_set_init_power(dev_priv, false);
043e9bda 15663}
7d0bc1ea 15664
043e9bda
ML
15665void intel_display_resume(struct drm_device *dev)
15666{
15667 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15668 struct intel_connector *conn;
15669 struct intel_plane *plane;
15670 struct drm_crtc *crtc;
15671 int ret;
f30da187 15672
043e9bda
ML
15673 if (!state)
15674 return;
15675
15676 state->acquire_ctx = dev->mode_config.acquire_ctx;
15677
15678 /* preserve complete old state, including dpll */
15679 intel_atomic_get_shared_dpll_state(state);
15680
15681 for_each_crtc(dev, crtc) {
15682 struct drm_crtc_state *crtc_state =
15683 drm_atomic_get_crtc_state(state, crtc);
15684
15685 ret = PTR_ERR_OR_ZERO(crtc_state);
15686 if (ret)
15687 goto err;
15688
15689 /* force a restore */
15690 crtc_state->mode_changed = true;
45e2b5f6 15691 }
8af6cf88 15692
043e9bda
ML
15693 for_each_intel_plane(dev, plane) {
15694 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15695 if (ret)
15696 goto err;
15697 }
15698
15699 for_each_intel_connector(dev, conn) {
15700 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15701 if (ret)
15702 goto err;
15703 }
15704
15705 intel_modeset_setup_hw_state(dev);
15706
15707 i915_redisable_vga(dev);
74c090b1 15708 ret = drm_atomic_commit(state);
043e9bda
ML
15709 if (!ret)
15710 return;
15711
15712err:
15713 DRM_ERROR("Restoring old state failed with %i\n", ret);
15714 drm_atomic_state_free(state);
2c7111db
CW
15715}
15716
15717void intel_modeset_gem_init(struct drm_device *dev)
15718{
484b41dd 15719 struct drm_crtc *c;
2ff8fde1 15720 struct drm_i915_gem_object *obj;
e0d6149b 15721 int ret;
484b41dd 15722
ae48434c
ID
15723 mutex_lock(&dev->struct_mutex);
15724 intel_init_gt_powersave(dev);
15725 mutex_unlock(&dev->struct_mutex);
15726
1833b134 15727 intel_modeset_init_hw(dev);
02e792fb
DV
15728
15729 intel_setup_overlay(dev);
484b41dd
JB
15730
15731 /*
15732 * Make sure any fbs we allocated at startup are properly
15733 * pinned & fenced. When we do the allocation it's too early
15734 * for this.
15735 */
70e1e0ec 15736 for_each_crtc(dev, c) {
2ff8fde1
MR
15737 obj = intel_fb_obj(c->primary->fb);
15738 if (obj == NULL)
484b41dd
JB
15739 continue;
15740
e0d6149b
TU
15741 mutex_lock(&dev->struct_mutex);
15742 ret = intel_pin_and_fence_fb_obj(c->primary,
15743 c->primary->fb,
7580d774 15744 c->primary->state);
e0d6149b
TU
15745 mutex_unlock(&dev->struct_mutex);
15746 if (ret) {
484b41dd
JB
15747 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15748 to_intel_crtc(c)->pipe);
66e514c1
DA
15749 drm_framebuffer_unreference(c->primary->fb);
15750 c->primary->fb = NULL;
36750f28 15751 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15752 update_state_fb(c->primary);
36750f28 15753 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15754 }
15755 }
0962c3c9
VS
15756
15757 intel_backlight_register(dev);
79e53945
JB
15758}
15759
4932e2c3
ID
15760void intel_connector_unregister(struct intel_connector *intel_connector)
15761{
15762 struct drm_connector *connector = &intel_connector->base;
15763
15764 intel_panel_destroy_backlight(connector);
34ea3d38 15765 drm_connector_unregister(connector);
4932e2c3
ID
15766}
15767
79e53945
JB
15768void intel_modeset_cleanup(struct drm_device *dev)
15769{
652c393a 15770 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15771 struct drm_connector *connector;
652c393a 15772
2eb5252e
ID
15773 intel_disable_gt_powersave(dev);
15774
0962c3c9
VS
15775 intel_backlight_unregister(dev);
15776
fd0c0642
DV
15777 /*
15778 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15779 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15780 * experience fancy races otherwise.
15781 */
2aeb7d3a 15782 intel_irq_uninstall(dev_priv);
eb21b92b 15783
fd0c0642
DV
15784 /*
15785 * Due to the hpd irq storm handling the hotplug work can re-arm the
15786 * poll handlers. Hence disable polling after hpd handling is shut down.
15787 */
f87ea761 15788 drm_kms_helper_poll_fini(dev);
fd0c0642 15789
723bfd70
JB
15790 intel_unregister_dsm_handler();
15791
7733b49b 15792 intel_fbc_disable(dev_priv);
69341a5e 15793
1630fe75
CW
15794 /* flush any delayed tasks or pending work */
15795 flush_scheduled_work();
15796
db31af1d
JN
15797 /* destroy the backlight and sysfs files before encoders/connectors */
15798 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15799 struct intel_connector *intel_connector;
15800
15801 intel_connector = to_intel_connector(connector);
15802 intel_connector->unregister(intel_connector);
db31af1d 15803 }
d9255d57 15804
79e53945 15805 drm_mode_config_cleanup(dev);
4d7bb011
DV
15806
15807 intel_cleanup_overlay(dev);
ae48434c
ID
15808
15809 mutex_lock(&dev->struct_mutex);
15810 intel_cleanup_gt_powersave(dev);
15811 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15812}
15813
f1c79df3
ZW
15814/*
15815 * Return which encoder is currently attached for connector.
15816 */
df0e9248 15817struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15818{
df0e9248
CW
15819 return &intel_attached_encoder(connector)->base;
15820}
f1c79df3 15821
df0e9248
CW
15822void intel_connector_attach_encoder(struct intel_connector *connector,
15823 struct intel_encoder *encoder)
15824{
15825 connector->encoder = encoder;
15826 drm_mode_connector_attach_encoder(&connector->base,
15827 &encoder->base);
79e53945 15828}
28d52043
DA
15829
15830/*
15831 * set vga decode state - true == enable VGA decode
15832 */
15833int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15834{
15835 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15836 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15837 u16 gmch_ctrl;
15838
75fa041d
CW
15839 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15840 DRM_ERROR("failed to read control word\n");
15841 return -EIO;
15842 }
15843
c0cc8a55
CW
15844 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15845 return 0;
15846
28d52043
DA
15847 if (state)
15848 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15849 else
15850 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15851
15852 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15853 DRM_ERROR("failed to write control word\n");
15854 return -EIO;
15855 }
15856
28d52043
DA
15857 return 0;
15858}
c4a1d9e4 15859
c4a1d9e4 15860struct intel_display_error_state {
ff57f1b0
PZ
15861
15862 u32 power_well_driver;
15863
63b66e5b
CW
15864 int num_transcoders;
15865
c4a1d9e4
CW
15866 struct intel_cursor_error_state {
15867 u32 control;
15868 u32 position;
15869 u32 base;
15870 u32 size;
52331309 15871 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15872
15873 struct intel_pipe_error_state {
ddf9c536 15874 bool power_domain_on;
c4a1d9e4 15875 u32 source;
f301b1e1 15876 u32 stat;
52331309 15877 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15878
15879 struct intel_plane_error_state {
15880 u32 control;
15881 u32 stride;
15882 u32 size;
15883 u32 pos;
15884 u32 addr;
15885 u32 surface;
15886 u32 tile_offset;
52331309 15887 } plane[I915_MAX_PIPES];
63b66e5b
CW
15888
15889 struct intel_transcoder_error_state {
ddf9c536 15890 bool power_domain_on;
63b66e5b
CW
15891 enum transcoder cpu_transcoder;
15892
15893 u32 conf;
15894
15895 u32 htotal;
15896 u32 hblank;
15897 u32 hsync;
15898 u32 vtotal;
15899 u32 vblank;
15900 u32 vsync;
15901 } transcoder[4];
c4a1d9e4
CW
15902};
15903
15904struct intel_display_error_state *
15905intel_display_capture_error_state(struct drm_device *dev)
15906{
fbee40df 15907 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15908 struct intel_display_error_state *error;
63b66e5b
CW
15909 int transcoders[] = {
15910 TRANSCODER_A,
15911 TRANSCODER_B,
15912 TRANSCODER_C,
15913 TRANSCODER_EDP,
15914 };
c4a1d9e4
CW
15915 int i;
15916
63b66e5b
CW
15917 if (INTEL_INFO(dev)->num_pipes == 0)
15918 return NULL;
15919
9d1cb914 15920 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15921 if (error == NULL)
15922 return NULL;
15923
190be112 15924 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15925 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15926
055e393f 15927 for_each_pipe(dev_priv, i) {
ddf9c536 15928 error->pipe[i].power_domain_on =
f458ebbc
DV
15929 __intel_display_power_is_enabled(dev_priv,
15930 POWER_DOMAIN_PIPE(i));
ddf9c536 15931 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15932 continue;
15933
5efb3e28
VS
15934 error->cursor[i].control = I915_READ(CURCNTR(i));
15935 error->cursor[i].position = I915_READ(CURPOS(i));
15936 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15937
15938 error->plane[i].control = I915_READ(DSPCNTR(i));
15939 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15940 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15941 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15942 error->plane[i].pos = I915_READ(DSPPOS(i));
15943 }
ca291363
PZ
15944 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15945 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15946 if (INTEL_INFO(dev)->gen >= 4) {
15947 error->plane[i].surface = I915_READ(DSPSURF(i));
15948 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15949 }
15950
c4a1d9e4 15951 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15952
3abfce77 15953 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15954 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15955 }
15956
15957 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15958 if (HAS_DDI(dev_priv->dev))
15959 error->num_transcoders++; /* Account for eDP. */
15960
15961 for (i = 0; i < error->num_transcoders; i++) {
15962 enum transcoder cpu_transcoder = transcoders[i];
15963
ddf9c536 15964 error->transcoder[i].power_domain_on =
f458ebbc 15965 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15966 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15967 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15968 continue;
15969
63b66e5b
CW
15970 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15971
15972 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15973 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15974 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15975 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15976 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15977 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15978 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15979 }
15980
15981 return error;
15982}
15983
edc3d884
MK
15984#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15985
c4a1d9e4 15986void
edc3d884 15987intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15988 struct drm_device *dev,
15989 struct intel_display_error_state *error)
15990{
055e393f 15991 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15992 int i;
15993
63b66e5b
CW
15994 if (!error)
15995 return;
15996
edc3d884 15997 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15998 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15999 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16000 error->power_well_driver);
055e393f 16001 for_each_pipe(dev_priv, i) {
edc3d884 16002 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
16003 err_printf(m, " Power: %s\n",
16004 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 16005 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16006 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16007
16008 err_printf(m, "Plane [%d]:\n", i);
16009 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16010 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16011 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16012 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16013 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16014 }
4b71a570 16015 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16016 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16017 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16018 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16019 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16020 }
16021
edc3d884
MK
16022 err_printf(m, "Cursor [%d]:\n", i);
16023 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16024 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16025 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16026 }
63b66e5b
CW
16027
16028 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16029 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16030 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
16031 err_printf(m, " Power: %s\n",
16032 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
16033 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16034 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16035 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16036 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16037 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16038 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16039 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16040 }
c4a1d9e4 16041}
e2fcdaa9
VS
16042
16043void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16044{
16045 struct intel_crtc *crtc;
16046
16047 for_each_intel_crtc(dev, crtc) {
16048 struct intel_unpin_work *work;
e2fcdaa9 16049
5e2d7afc 16050 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
16051
16052 work = crtc->unpin_work;
16053
16054 if (work && work->event &&
16055 work->event->base.file_priv == file) {
16056 kfree(work->event);
16057 work->event = NULL;
16058 }
16059
5e2d7afc 16060 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
16061 }
16062}
This page took 3.476864 seconds and 5 git commands to generate.