drm/i915/skl: Add support for DP voltage swings and pre-emphasis
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
2d1a8a48 30#include <linux/export.h>
01527b31
CT
31#include <linux/notifier.h>
32#include <linux/reboot.h>
760285e7
DH
33#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
a4fc5ed6 37#include "intel_drv.h"
760285e7 38#include <drm/i915_drm.h>
a4fc5ed6 39#include "i915_drv.h"
a4fc5ed6 40
a4fc5ed6
KP
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
9dd4ffdf
CML
43struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
65ce4bf5
CML
62static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
58f6e632 64 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65ce4bf5
CML
65 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
ef9348c8
CML
69/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
cfcb0fc9
JB
87/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
da63a9f2
PZ
96 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
cfcb0fc9
JB
99}
100
68b4d824 101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
cfcb0fc9 102{
68b4d824
ID
103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
cfcb0fc9
JB
106}
107
df0e9248
CW
108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
fa90ecef 110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
df0e9248
CW
111}
112
ea5b213a 113static void intel_dp_link_down(struct intel_dp *intel_dp);
1e0560e0 114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780 115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
a4fc5ed6 116
0e32b39c 117int
ea5b213a 118intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 119{
7183dc29 120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
06ea66b6 121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
a4fc5ed6
KP
122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
d4eead50 127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
9bbfd20a
PZ
128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
06ea66b6
TP
130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
d4eead50 134 break;
a4fc5ed6 135 default:
d4eead50
ID
136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
a4fc5ed6
KP
138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
eeb6324d
PZ
144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
cd9dde44
AJ
160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
a4fc5ed6 177static int
c898261c 178intel_dp_link_required(int pixel_clock, int bpp)
a4fc5ed6 179{
cd9dde44 180 return (pixel_clock * bpp + 9) / 10;
a4fc5ed6
KP
181}
182
fe27d53e
DA
183static int
184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
c19de8eb 189static enum drm_mode_status
a4fc5ed6
KP
190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
df0e9248 193 struct intel_dp *intel_dp = intel_attached_dp(connector);
dd06f90e
JN
194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
36008365
DV
196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
a4fc5ed6 198
dd06f90e
JN
199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
7de56f43
ZY
201 return MODE_PANEL;
202
dd06f90e 203 if (mode->vdisplay > fixed_mode->vdisplay)
7de56f43 204 return MODE_PANEL;
03afc4a2
DV
205
206 target_clock = fixed_mode->clock;
7de56f43
ZY
207 }
208
36008365 209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
eeb6324d 210 max_lanes = intel_dp_max_lane_count(intel_dp);
36008365
DV
211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
c4867936 216 return MODE_CLOCK_HIGH;
a4fc5ed6
KP
217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
0af78a2b
DV
221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
a4fc5ed6
KP
224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
fb0f8fbf
KP
250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
9473c8f4
VP
257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
fb0f8fbf
KP
261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
bf13e81b
JN
284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
773538e8
VS
293static void pps_lock(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct intel_encoder *encoder = &intel_dig_port->base;
297 struct drm_device *dev = encoder->base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
299 enum intel_display_power_domain power_domain;
300
301 /*
302 * See vlv_power_sequencer_reset() why we need
303 * a power domain reference here.
304 */
305 power_domain = intel_display_port_power_domain(encoder);
306 intel_display_power_get(dev_priv, power_domain);
307
308 mutex_lock(&dev_priv->pps_mutex);
309}
310
311static void pps_unlock(struct intel_dp *intel_dp)
312{
313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
314 struct intel_encoder *encoder = &intel_dig_port->base;
315 struct drm_device *dev = encoder->base.dev;
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 enum intel_display_power_domain power_domain;
318
319 mutex_unlock(&dev_priv->pps_mutex);
320
321 power_domain = intel_display_port_power_domain(encoder);
322 intel_display_power_put(dev_priv, power_domain);
323}
324
bf13e81b
JN
325static enum pipe
326vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bf13e81b
JN
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
331 struct intel_encoder *encoder;
332 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
333 struct edp_power_seq power_seq;
bf13e81b 334
e39b999a
VS
335 lockdep_assert_held(&dev_priv->pps_mutex);
336
a4a5d2f8
VS
337 if (intel_dp->pps_pipe != INVALID_PIPE)
338 return intel_dp->pps_pipe;
339
340 /*
341 * We don't have power sequencer currently.
342 * Pick one that's not used by other ports.
343 */
344 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
345 base.head) {
346 struct intel_dp *tmp;
347
348 if (encoder->type != INTEL_OUTPUT_EDP)
349 continue;
350
351 tmp = enc_to_intel_dp(&encoder->base);
352
353 if (tmp->pps_pipe != INVALID_PIPE)
354 pipes &= ~(1 << tmp->pps_pipe);
355 }
356
357 /*
358 * Didn't find one. This should not happen since there
359 * are two power sequencers and up to two eDP ports.
360 */
361 if (WARN_ON(pipes == 0))
362 return PIPE_A;
363
364 intel_dp->pps_pipe = ffs(pipes) - 1;
365
366 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
367 pipe_name(intel_dp->pps_pipe),
368 port_name(intel_dig_port->port));
369
370 /* init power sequencer on this pipe and port */
371 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
372 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
373 &power_seq);
374
375 return intel_dp->pps_pipe;
376}
377
6491ab27
VS
378typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
379 enum pipe pipe);
380
381static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
382 enum pipe pipe)
383{
384 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
385}
386
387static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
388 enum pipe pipe)
389{
390 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
391}
392
393static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
394 enum pipe pipe)
395{
396 return true;
397}
bf13e81b 398
a4a5d2f8 399static enum pipe
6491ab27
VS
400vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
401 enum port port,
402 vlv_pipe_check pipe_check)
a4a5d2f8
VS
403{
404 enum pipe pipe;
bf13e81b 405
bf13e81b
JN
406 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
407 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
408 PANEL_PORT_SELECT_MASK;
a4a5d2f8
VS
409
410 if (port_sel != PANEL_PORT_SELECT_VLV(port))
411 continue;
412
6491ab27
VS
413 if (!pipe_check(dev_priv, pipe))
414 continue;
415
a4a5d2f8 416 return pipe;
bf13e81b
JN
417 }
418
a4a5d2f8
VS
419 return INVALID_PIPE;
420}
421
422static void
423vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
424{
425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
426 struct drm_device *dev = intel_dig_port->base.base.dev;
427 struct drm_i915_private *dev_priv = dev->dev_private;
428 struct edp_power_seq power_seq;
429 enum port port = intel_dig_port->port;
430
431 lockdep_assert_held(&dev_priv->pps_mutex);
432
433 /* try to find a pipe with this port selected */
6491ab27
VS
434 /* first pick one where the panel is on */
435 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
436 vlv_pipe_has_pp_on);
437 /* didn't find one? pick one where vdd is on */
438 if (intel_dp->pps_pipe == INVALID_PIPE)
439 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
440 vlv_pipe_has_vdd_on);
441 /* didn't find one? pick one with just the correct port */
442 if (intel_dp->pps_pipe == INVALID_PIPE)
443 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
444 vlv_pipe_any);
a4a5d2f8
VS
445
446 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
447 if (intel_dp->pps_pipe == INVALID_PIPE) {
448 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
449 port_name(port));
450 return;
bf13e81b
JN
451 }
452
a4a5d2f8
VS
453 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
454 port_name(port), pipe_name(intel_dp->pps_pipe));
455
456 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
458 &power_seq);
bf13e81b
JN
459}
460
773538e8
VS
461void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
462{
463 struct drm_device *dev = dev_priv->dev;
464 struct intel_encoder *encoder;
465
466 if (WARN_ON(!IS_VALLEYVIEW(dev)))
467 return;
468
469 /*
470 * We can't grab pps_mutex here due to deadlock with power_domain
471 * mutex when power_domain functions are called while holding pps_mutex.
472 * That also means that in order to use pps_pipe the code needs to
473 * hold both a power domain reference and pps_mutex, and the power domain
474 * reference get/put must be done while _not_ holding pps_mutex.
475 * pps_{lock,unlock}() do these steps in the correct order, so one
476 * should use them always.
477 */
478
479 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
480 struct intel_dp *intel_dp;
481
482 if (encoder->type != INTEL_OUTPUT_EDP)
483 continue;
484
485 intel_dp = enc_to_intel_dp(&encoder->base);
486 intel_dp->pps_pipe = INVALID_PIPE;
487 }
bf13e81b
JN
488}
489
490static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
491{
492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
493
494 if (HAS_PCH_SPLIT(dev))
495 return PCH_PP_CONTROL;
496 else
497 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
498}
499
500static u32 _pp_stat_reg(struct intel_dp *intel_dp)
501{
502 struct drm_device *dev = intel_dp_to_dev(intel_dp);
503
504 if (HAS_PCH_SPLIT(dev))
505 return PCH_PP_STATUS;
506 else
507 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
508}
509
01527b31
CT
510/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
511 This function only applicable when panel PM state is not to be tracked */
512static int edp_notify_handler(struct notifier_block *this, unsigned long code,
513 void *unused)
514{
515 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
516 edp_notifier);
517 struct drm_device *dev = intel_dp_to_dev(intel_dp);
518 struct drm_i915_private *dev_priv = dev->dev_private;
519 u32 pp_div;
520 u32 pp_ctrl_reg, pp_div_reg;
01527b31
CT
521
522 if (!is_edp(intel_dp) || code != SYS_RESTART)
523 return 0;
524
773538e8 525 pps_lock(intel_dp);
e39b999a 526
01527b31 527 if (IS_VALLEYVIEW(dev)) {
e39b999a
VS
528 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
529
01527b31
CT
530 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
531 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
532 pp_div = I915_READ(pp_div_reg);
533 pp_div &= PP_REFERENCE_DIVIDER_MASK;
534
535 /* 0x1F write to PP_DIV_REG sets max cycle delay */
536 I915_WRITE(pp_div_reg, pp_div | 0x1F);
537 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
538 msleep(intel_dp->panel_power_cycle_delay);
539 }
540
773538e8 541 pps_unlock(intel_dp);
e39b999a 542
01527b31
CT
543 return 0;
544}
545
4be73780 546static bool edp_have_panel_power(struct intel_dp *intel_dp)
ebf33b18 547{
30add22d 548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
549 struct drm_i915_private *dev_priv = dev->dev_private;
550
e39b999a
VS
551 lockdep_assert_held(&dev_priv->pps_mutex);
552
bf13e81b 553 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
ebf33b18
KP
554}
555
4be73780 556static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
ebf33b18 557{
30add22d 558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
559 struct drm_i915_private *dev_priv = dev->dev_private;
560
e39b999a
VS
561 lockdep_assert_held(&dev_priv->pps_mutex);
562
773538e8 563 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
ebf33b18
KP
564}
565
9b984dae
KP
566static void
567intel_dp_check_edp(struct intel_dp *intel_dp)
568{
30add22d 569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9b984dae 570 struct drm_i915_private *dev_priv = dev->dev_private;
ebf33b18 571
9b984dae
KP
572 if (!is_edp(intel_dp))
573 return;
453c5420 574
4be73780 575 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
9b984dae
KP
576 WARN(1, "eDP powered off while attempting aux channel communication.\n");
577 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
bf13e81b
JN
578 I915_READ(_pp_stat_reg(intel_dp)),
579 I915_READ(_pp_ctrl_reg(intel_dp)));
9b984dae
KP
580 }
581}
582
9ee32fea
DV
583static uint32_t
584intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
585{
586 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
587 struct drm_device *dev = intel_dig_port->base.base.dev;
588 struct drm_i915_private *dev_priv = dev->dev_private;
9ed35ab1 589 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
9ee32fea
DV
590 uint32_t status;
591 bool done;
592
ef04f00d 593#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
9ee32fea 594 if (has_aux_irq)
b18ac466 595 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
3598706b 596 msecs_to_jiffies_timeout(10));
9ee32fea
DV
597 else
598 done = wait_for_atomic(C, 10) == 0;
599 if (!done)
600 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
601 has_aux_irq);
602#undef C
603
604 return status;
605}
606
ec5b01dd 607static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
a4fc5ed6 608{
174edf1f
PZ
609 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
610 struct drm_device *dev = intel_dig_port->base.base.dev;
9ee32fea 611
ec5b01dd
DL
612 /*
613 * The clock divider is based off the hrawclk, and would like to run at
614 * 2MHz. So, take the hrawclk value and divide by 2 and use that
a4fc5ed6 615 */
ec5b01dd
DL
616 return index ? 0 : intel_hrawclk(dev) / 2;
617}
618
619static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
620{
621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
622 struct drm_device *dev = intel_dig_port->base.base.dev;
623
624 if (index)
625 return 0;
626
627 if (intel_dig_port->port == PORT_A) {
628 if (IS_GEN6(dev) || IS_GEN7(dev))
b84a1cf8 629 return 200; /* SNB & IVB eDP input clock at 400Mhz */
e3421a18 630 else
b84a1cf8 631 return 225; /* eDP input clock at 450Mhz */
ec5b01dd
DL
632 } else {
633 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
634 }
635}
636
637static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
638{
639 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
640 struct drm_device *dev = intel_dig_port->base.base.dev;
641 struct drm_i915_private *dev_priv = dev->dev_private;
642
643 if (intel_dig_port->port == PORT_A) {
644 if (index)
645 return 0;
646 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
2c55c336
JN
647 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
648 /* Workaround for non-ULT HSW */
bc86625a
CW
649 switch (index) {
650 case 0: return 63;
651 case 1: return 72;
652 default: return 0;
653 }
ec5b01dd 654 } else {
bc86625a 655 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
2c55c336 656 }
b84a1cf8
RV
657}
658
ec5b01dd
DL
659static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
660{
661 return index ? 0 : 100;
662}
663
5ed12a19
DL
664static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
665 bool has_aux_irq,
666 int send_bytes,
667 uint32_t aux_clock_divider)
668{
669 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
670 struct drm_device *dev = intel_dig_port->base.base.dev;
671 uint32_t precharge, timeout;
672
673 if (IS_GEN6(dev))
674 precharge = 3;
675 else
676 precharge = 5;
677
678 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
679 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
680 else
681 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
682
683 return DP_AUX_CH_CTL_SEND_BUSY |
788d4433 684 DP_AUX_CH_CTL_DONE |
5ed12a19 685 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788d4433 686 DP_AUX_CH_CTL_TIME_OUT_ERROR |
5ed12a19 687 timeout |
788d4433 688 DP_AUX_CH_CTL_RECEIVE_ERROR |
5ed12a19
DL
689 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
690 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788d4433 691 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
5ed12a19
DL
692}
693
b84a1cf8
RV
694static int
695intel_dp_aux_ch(struct intel_dp *intel_dp,
696 uint8_t *send, int send_bytes,
697 uint8_t *recv, int recv_size)
698{
699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
700 struct drm_device *dev = intel_dig_port->base.base.dev;
701 struct drm_i915_private *dev_priv = dev->dev_private;
702 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
703 uint32_t ch_data = ch_ctl + 4;
bc86625a 704 uint32_t aux_clock_divider;
b84a1cf8
RV
705 int i, ret, recv_bytes;
706 uint32_t status;
5ed12a19 707 int try, clock = 0;
4e6b788c 708 bool has_aux_irq = HAS_AUX_IRQ(dev);
884f19e9
JN
709 bool vdd;
710
773538e8 711 pps_lock(intel_dp);
e39b999a 712
72c3500a
VS
713 /*
714 * We will be called with VDD already enabled for dpcd/edid/oui reads.
715 * In such cases we want to leave VDD enabled and it's up to upper layers
716 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
717 * ourselves.
718 */
1e0560e0 719 vdd = edp_panel_vdd_on(intel_dp);
b84a1cf8
RV
720
721 /* dp aux is extremely sensitive to irq latency, hence request the
722 * lowest possible wakeup latency and so prevent the cpu from going into
723 * deep sleep states.
724 */
725 pm_qos_update_request(&dev_priv->pm_qos, 0);
726
727 intel_dp_check_edp(intel_dp);
5eb08b69 728
c67a470b
PZ
729 intel_aux_display_runtime_get(dev_priv);
730
11bee43e
JB
731 /* Try to wait for any previous AUX channel activity */
732 for (try = 0; try < 3; try++) {
ef04f00d 733 status = I915_READ_NOTRACE(ch_ctl);
11bee43e
JB
734 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
735 break;
736 msleep(1);
737 }
738
739 if (try == 3) {
740 WARN(1, "dp_aux_ch not started status 0x%08x\n",
741 I915_READ(ch_ctl));
9ee32fea
DV
742 ret = -EBUSY;
743 goto out;
4f7f7b7e
CW
744 }
745
46a5ae9f
PZ
746 /* Only 5 data registers! */
747 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
748 ret = -E2BIG;
749 goto out;
750 }
751
ec5b01dd 752 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
153b1100
DL
753 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
754 has_aux_irq,
755 send_bytes,
756 aux_clock_divider);
5ed12a19 757
bc86625a
CW
758 /* Must try at least 3 times according to DP spec */
759 for (try = 0; try < 5; try++) {
760 /* Load the send data into the aux channel data registers */
761 for (i = 0; i < send_bytes; i += 4)
762 I915_WRITE(ch_data + i,
763 pack_aux(send + i, send_bytes - i));
764
765 /* Send the command and wait for it to complete */
5ed12a19 766 I915_WRITE(ch_ctl, send_ctl);
bc86625a
CW
767
768 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
769
770 /* Clear done status and any errors */
771 I915_WRITE(ch_ctl,
772 status |
773 DP_AUX_CH_CTL_DONE |
774 DP_AUX_CH_CTL_TIME_OUT_ERROR |
775 DP_AUX_CH_CTL_RECEIVE_ERROR);
776
777 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_RECEIVE_ERROR))
779 continue;
780 if (status & DP_AUX_CH_CTL_DONE)
781 break;
782 }
4f7f7b7e 783 if (status & DP_AUX_CH_CTL_DONE)
a4fc5ed6
KP
784 break;
785 }
786
a4fc5ed6 787 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 788 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
9ee32fea
DV
789 ret = -EBUSY;
790 goto out;
a4fc5ed6
KP
791 }
792
793 /* Check for timeout or receive error.
794 * Timeouts occur when the sink is not connected
795 */
a5b3da54 796 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 797 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
9ee32fea
DV
798 ret = -EIO;
799 goto out;
a5b3da54 800 }
1ae8c0a5
KP
801
802 /* Timeouts occur when the device isn't connected, so they're
803 * "normal" -- don't fill the kernel log with these */
a5b3da54 804 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 805 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
9ee32fea
DV
806 ret = -ETIMEDOUT;
807 goto out;
a4fc5ed6
KP
808 }
809
810 /* Unload any bytes sent back from the other side */
811 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
812 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
813 if (recv_bytes > recv_size)
814 recv_bytes = recv_size;
0206e353 815
4f7f7b7e
CW
816 for (i = 0; i < recv_bytes; i += 4)
817 unpack_aux(I915_READ(ch_data + i),
818 recv + i, recv_bytes - i);
a4fc5ed6 819
9ee32fea
DV
820 ret = recv_bytes;
821out:
822 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
c67a470b 823 intel_aux_display_runtime_put(dev_priv);
9ee32fea 824
884f19e9
JN
825 if (vdd)
826 edp_panel_vdd_off(intel_dp, false);
827
773538e8 828 pps_unlock(intel_dp);
e39b999a 829
9ee32fea 830 return ret;
a4fc5ed6
KP
831}
832
a6c8aff0
JN
833#define BARE_ADDRESS_SIZE 3
834#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
9d1a1031
JN
835static ssize_t
836intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
a4fc5ed6 837{
9d1a1031
JN
838 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
839 uint8_t txbuf[20], rxbuf[20];
840 size_t txsize, rxsize;
a4fc5ed6 841 int ret;
a4fc5ed6 842
9d1a1031
JN
843 txbuf[0] = msg->request << 4;
844 txbuf[1] = msg->address >> 8;
845 txbuf[2] = msg->address & 0xff;
846 txbuf[3] = msg->size - 1;
46a5ae9f 847
9d1a1031
JN
848 switch (msg->request & ~DP_AUX_I2C_MOT) {
849 case DP_AUX_NATIVE_WRITE:
850 case DP_AUX_I2C_WRITE:
a6c8aff0 851 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
9d1a1031 852 rxsize = 1;
f51a44b9 853
9d1a1031
JN
854 if (WARN_ON(txsize > 20))
855 return -E2BIG;
a4fc5ed6 856
9d1a1031 857 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
a4fc5ed6 858
9d1a1031
JN
859 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
860 if (ret > 0) {
861 msg->reply = rxbuf[0] >> 4;
a4fc5ed6 862
9d1a1031
JN
863 /* Return payload size. */
864 ret = msg->size;
865 }
866 break;
46a5ae9f 867
9d1a1031
JN
868 case DP_AUX_NATIVE_READ:
869 case DP_AUX_I2C_READ:
a6c8aff0 870 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
9d1a1031 871 rxsize = msg->size + 1;
a4fc5ed6 872
9d1a1031
JN
873 if (WARN_ON(rxsize > 20))
874 return -E2BIG;
a4fc5ed6 875
9d1a1031
JN
876 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
877 if (ret > 0) {
878 msg->reply = rxbuf[0] >> 4;
879 /*
880 * Assume happy day, and copy the data. The caller is
881 * expected to check msg->reply before touching it.
882 *
883 * Return payload size.
884 */
885 ret--;
886 memcpy(msg->buffer, rxbuf + 1, ret);
a4fc5ed6 887 }
9d1a1031
JN
888 break;
889
890 default:
891 ret = -EINVAL;
892 break;
a4fc5ed6 893 }
f51a44b9 894
9d1a1031 895 return ret;
a4fc5ed6
KP
896}
897
9d1a1031
JN
898static void
899intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
900{
901 struct drm_device *dev = intel_dp_to_dev(intel_dp);
33ad6626
JN
902 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
903 enum port port = intel_dig_port->port;
0b99836f 904 const char *name = NULL;
ab2c0672
DA
905 int ret;
906
33ad6626
JN
907 switch (port) {
908 case PORT_A:
909 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
0b99836f 910 name = "DPDDC-A";
ab2c0672 911 break;
33ad6626
JN
912 case PORT_B:
913 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
0b99836f 914 name = "DPDDC-B";
ab2c0672 915 break;
33ad6626
JN
916 case PORT_C:
917 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
0b99836f 918 name = "DPDDC-C";
ab2c0672 919 break;
33ad6626
JN
920 case PORT_D:
921 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
0b99836f 922 name = "DPDDC-D";
33ad6626
JN
923 break;
924 default:
925 BUG();
ab2c0672
DA
926 }
927
33ad6626
JN
928 if (!HAS_DDI(dev))
929 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
8316f337 930
0b99836f 931 intel_dp->aux.name = name;
9d1a1031
JN
932 intel_dp->aux.dev = dev->dev;
933 intel_dp->aux.transfer = intel_dp_aux_transfer;
8316f337 934
0b99836f
JN
935 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
936 connector->base.kdev->kobj.name);
8316f337 937
4f71d0cb 938 ret = drm_dp_aux_register(&intel_dp->aux);
0b99836f 939 if (ret < 0) {
4f71d0cb 940 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
0b99836f
JN
941 name, ret);
942 return;
ab2c0672 943 }
8a5e6aeb 944
0b99836f
JN
945 ret = sysfs_create_link(&connector->base.kdev->kobj,
946 &intel_dp->aux.ddc.dev.kobj,
947 intel_dp->aux.ddc.dev.kobj.name);
948 if (ret < 0) {
949 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
4f71d0cb 950 drm_dp_aux_unregister(&intel_dp->aux);
ab2c0672 951 }
a4fc5ed6
KP
952}
953
80f65de3
ID
954static void
955intel_dp_connector_unregister(struct intel_connector *intel_connector)
956{
957 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
958
0e32b39c
DA
959 if (!intel_connector->mst_port)
960 sysfs_remove_link(&intel_connector->base.kdev->kobj,
961 intel_dp->aux.ddc.dev.kobj.name);
80f65de3
ID
962 intel_connector_unregister(intel_connector);
963}
964
0e50338c
DV
965static void
966hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
967{
968 switch (link_bw) {
969 case DP_LINK_BW_1_62:
970 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
971 break;
972 case DP_LINK_BW_2_7:
973 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
974 break;
975 case DP_LINK_BW_5_4:
976 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
977 break;
978 }
979}
980
c6bb3538
DV
981static void
982intel_dp_set_clock(struct intel_encoder *encoder,
983 struct intel_crtc_config *pipe_config, int link_bw)
984{
985 struct drm_device *dev = encoder->base.dev;
9dd4ffdf
CML
986 const struct dp_link_dpll *divisor = NULL;
987 int i, count = 0;
c6bb3538
DV
988
989 if (IS_G4X(dev)) {
9dd4ffdf
CML
990 divisor = gen4_dpll;
991 count = ARRAY_SIZE(gen4_dpll);
c6bb3538 992 } else if (HAS_PCH_SPLIT(dev)) {
9dd4ffdf
CML
993 divisor = pch_dpll;
994 count = ARRAY_SIZE(pch_dpll);
ef9348c8
CML
995 } else if (IS_CHERRYVIEW(dev)) {
996 divisor = chv_dpll;
997 count = ARRAY_SIZE(chv_dpll);
c6bb3538 998 } else if (IS_VALLEYVIEW(dev)) {
65ce4bf5
CML
999 divisor = vlv_dpll;
1000 count = ARRAY_SIZE(vlv_dpll);
c6bb3538 1001 }
9dd4ffdf
CML
1002
1003 if (divisor && count) {
1004 for (i = 0; i < count; i++) {
1005 if (link_bw == divisor[i].link_bw) {
1006 pipe_config->dpll = divisor[i].dpll;
1007 pipe_config->clock_set = true;
1008 break;
1009 }
1010 }
c6bb3538
DV
1011 }
1012}
1013
00c09d70 1014bool
5bfe2ac0
DV
1015intel_dp_compute_config(struct intel_encoder *encoder,
1016 struct intel_crtc_config *pipe_config)
a4fc5ed6 1017{
5bfe2ac0 1018 struct drm_device *dev = encoder->base.dev;
36008365 1019 struct drm_i915_private *dev_priv = dev->dev_private;
5bfe2ac0 1020 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
5bfe2ac0 1021 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1022 enum port port = dp_to_dig_port(intel_dp)->port;
2dd24552 1023 struct intel_crtc *intel_crtc = encoder->new_crtc;
dd06f90e 1024 struct intel_connector *intel_connector = intel_dp->attached_connector;
a4fc5ed6 1025 int lane_count, clock;
56071a20 1026 int min_lane_count = 1;
eeb6324d 1027 int max_lane_count = intel_dp_max_lane_count(intel_dp);
06ea66b6 1028 /* Conveniently, the link BW constants become indices with a shift...*/
56071a20 1029 int min_clock = 0;
06ea66b6 1030 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
083f9560 1031 int bpp, mode_rate;
06ea66b6 1032 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
ff9a6750 1033 int link_avail, link_clock;
a4fc5ed6 1034
bc7d38a4 1035 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
5bfe2ac0
DV
1036 pipe_config->has_pch_encoder = true;
1037
03afc4a2 1038 pipe_config->has_dp_encoder = true;
f769cd24 1039 pipe_config->has_drrs = false;
9ed109a7 1040 pipe_config->has_audio = intel_dp->has_audio;
a4fc5ed6 1041
dd06f90e
JN
1042 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1043 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1044 adjusted_mode);
2dd24552
JB
1045 if (!HAS_PCH_SPLIT(dev))
1046 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1047 intel_connector->panel.fitting_mode);
1048 else
b074cec8
JB
1049 intel_pch_panel_fitting(intel_crtc, pipe_config,
1050 intel_connector->panel.fitting_mode);
0d3a1bee
ZY
1051 }
1052
cb1793ce 1053 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
0af78a2b
DV
1054 return false;
1055
083f9560
DV
1056 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1057 "max bw %02x pixel clock %iKHz\n",
241bfc38
DL
1058 max_lane_count, bws[max_clock],
1059 adjusted_mode->crtc_clock);
083f9560 1060
36008365
DV
1061 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1062 * bpc in between. */
3e7ca985 1063 bpp = pipe_config->pipe_bpp;
56071a20
JN
1064 if (is_edp(intel_dp)) {
1065 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1066 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1067 dev_priv->vbt.edp_bpp);
1068 bpp = dev_priv->vbt.edp_bpp;
1069 }
1070
f4cdbc21
JN
1071 if (IS_BROADWELL(dev)) {
1072 /* Yes, it's an ugly hack. */
1073 min_lane_count = max_lane_count;
1074 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
1075 min_lane_count);
1076 } else if (dev_priv->vbt.edp_lanes) {
56071a20
JN
1077 min_lane_count = min(dev_priv->vbt.edp_lanes,
1078 max_lane_count);
1079 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
1080 min_lane_count);
1081 }
1082
1083 if (dev_priv->vbt.edp_rate) {
1084 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
1085 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
1086 bws[min_clock]);
1087 }
7984211e 1088 }
657445fe 1089
36008365 1090 for (; bpp >= 6*3; bpp -= 2*3) {
241bfc38
DL
1091 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1092 bpp);
36008365 1093
c6930992
DA
1094 for (clock = min_clock; clock <= max_clock; clock++) {
1095 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
36008365
DV
1096 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1097 link_avail = intel_dp_max_data_rate(link_clock,
1098 lane_count);
1099
1100 if (mode_rate <= link_avail) {
1101 goto found;
1102 }
1103 }
1104 }
1105 }
c4867936 1106
36008365 1107 return false;
3685a8f3 1108
36008365 1109found:
55bc60db
VS
1110 if (intel_dp->color_range_auto) {
1111 /*
1112 * See:
1113 * CEA-861-E - 5.1 Default Encoding Parameters
1114 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1115 */
18316c8c 1116 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
55bc60db
VS
1117 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1118 else
1119 intel_dp->color_range = 0;
1120 }
1121
3685a8f3 1122 if (intel_dp->color_range)
50f3b016 1123 pipe_config->limited_color_range = true;
a4fc5ed6 1124
36008365
DV
1125 intel_dp->link_bw = bws[clock];
1126 intel_dp->lane_count = lane_count;
657445fe 1127 pipe_config->pipe_bpp = bpp;
ff9a6750 1128 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
a4fc5ed6 1129
36008365
DV
1130 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1131 intel_dp->link_bw, intel_dp->lane_count,
ff9a6750 1132 pipe_config->port_clock, bpp);
36008365
DV
1133 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1134 mode_rate, link_avail);
a4fc5ed6 1135
03afc4a2 1136 intel_link_compute_m_n(bpp, lane_count,
241bfc38
DL
1137 adjusted_mode->crtc_clock,
1138 pipe_config->port_clock,
03afc4a2 1139 &pipe_config->dp_m_n);
9d1a455b 1140
439d7ac0
PB
1141 if (intel_connector->panel.downclock_mode != NULL &&
1142 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
f769cd24 1143 pipe_config->has_drrs = true;
439d7ac0
PB
1144 intel_link_compute_m_n(bpp, lane_count,
1145 intel_connector->panel.downclock_mode->clock,
1146 pipe_config->port_clock,
1147 &pipe_config->dp_m2_n2);
1148 }
1149
ea155f32 1150 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
0e50338c
DV
1151 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1152 else
1153 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
c6bb3538 1154
03afc4a2 1155 return true;
a4fc5ed6
KP
1156}
1157
7c62a164 1158static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
ea9b6006 1159{
7c62a164
DV
1160 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1161 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1162 struct drm_device *dev = crtc->base.dev;
ea9b6006
DV
1163 struct drm_i915_private *dev_priv = dev->dev_private;
1164 u32 dpa_ctl;
1165
ff9a6750 1166 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
ea9b6006
DV
1167 dpa_ctl = I915_READ(DP_A);
1168 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1169
ff9a6750 1170 if (crtc->config.port_clock == 162000) {
1ce17038
DV
1171 /* For a long time we've carried around a ILK-DevA w/a for the
1172 * 160MHz clock. If we're really unlucky, it's still required.
1173 */
1174 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
ea9b6006 1175 dpa_ctl |= DP_PLL_FREQ_160MHZ;
7c62a164 1176 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
ea9b6006
DV
1177 } else {
1178 dpa_ctl |= DP_PLL_FREQ_270MHZ;
7c62a164 1179 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
ea9b6006 1180 }
1ce17038 1181
ea9b6006
DV
1182 I915_WRITE(DP_A, dpa_ctl);
1183
1184 POSTING_READ(DP_A);
1185 udelay(500);
1186}
1187
8ac33ed3 1188static void intel_dp_prepare(struct intel_encoder *encoder)
a4fc5ed6 1189{
b934223d 1190 struct drm_device *dev = encoder->base.dev;
417e822d 1191 struct drm_i915_private *dev_priv = dev->dev_private;
b934223d 1192 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1193 enum port port = dp_to_dig_port(intel_dp)->port;
b934223d
DV
1194 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1195 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
a4fc5ed6 1196
417e822d 1197 /*
1a2eb460 1198 * There are four kinds of DP registers:
417e822d
KP
1199 *
1200 * IBX PCH
1a2eb460
KP
1201 * SNB CPU
1202 * IVB CPU
417e822d
KP
1203 * CPT PCH
1204 *
1205 * IBX PCH and CPU are the same for almost everything,
1206 * except that the CPU DP PLL is configured in this
1207 * register
1208 *
1209 * CPT PCH is quite different, having many bits moved
1210 * to the TRANS_DP_CTL register instead. That
1211 * configuration happens (oddly) in ironlake_pch_enable
1212 */
9c9e7927 1213
417e822d
KP
1214 /* Preserve the BIOS-computed detected bit. This is
1215 * supposed to be read-only.
1216 */
1217 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
a4fc5ed6 1218
417e822d 1219 /* Handle DP bits in common between all three register formats */
417e822d 1220 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
17aa6be9 1221 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
a4fc5ed6 1222
9ed109a7 1223 if (crtc->config.has_audio) {
e0dac65e 1224 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
7c62a164 1225 pipe_name(crtc->pipe));
ea5b213a 1226 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
b934223d 1227 intel_write_eld(&encoder->base, adjusted_mode);
e0dac65e 1228 }
247d89f6 1229
417e822d 1230 /* Split out the IBX/CPU vs CPT settings */
32f9d658 1231
bc7d38a4 1232 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1a2eb460
KP
1233 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1234 intel_dp->DP |= DP_SYNC_HS_HIGH;
1235 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1236 intel_dp->DP |= DP_SYNC_VS_HIGH;
1237 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1238
6aba5b6c 1239 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1a2eb460
KP
1240 intel_dp->DP |= DP_ENHANCED_FRAMING;
1241
7c62a164 1242 intel_dp->DP |= crtc->pipe << 29;
bc7d38a4 1243 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
b2634017 1244 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
3685a8f3 1245 intel_dp->DP |= intel_dp->color_range;
417e822d
KP
1246
1247 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1248 intel_dp->DP |= DP_SYNC_HS_HIGH;
1249 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1250 intel_dp->DP |= DP_SYNC_VS_HIGH;
1251 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1252
6aba5b6c 1253 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
417e822d
KP
1254 intel_dp->DP |= DP_ENHANCED_FRAMING;
1255
44f37d1f
CML
1256 if (!IS_CHERRYVIEW(dev)) {
1257 if (crtc->pipe == 1)
1258 intel_dp->DP |= DP_PIPEB_SELECT;
1259 } else {
1260 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1261 }
417e822d
KP
1262 } else {
1263 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
32f9d658 1264 }
a4fc5ed6
KP
1265}
1266
ffd6749d
PZ
1267#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1268#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
99ea7127 1269
1a5ef5b7
PZ
1270#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1271#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
99ea7127 1272
ffd6749d
PZ
1273#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1274#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
99ea7127 1275
4be73780 1276static void wait_panel_status(struct intel_dp *intel_dp,
99ea7127
KP
1277 u32 mask,
1278 u32 value)
bd943159 1279{
30add22d 1280 struct drm_device *dev = intel_dp_to_dev(intel_dp);
99ea7127 1281 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
1282 u32 pp_stat_reg, pp_ctrl_reg;
1283
e39b999a
VS
1284 lockdep_assert_held(&dev_priv->pps_mutex);
1285
bf13e81b
JN
1286 pp_stat_reg = _pp_stat_reg(intel_dp);
1287 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
32ce697c 1288
99ea7127 1289 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
453c5420
JB
1290 mask, value,
1291 I915_READ(pp_stat_reg),
1292 I915_READ(pp_ctrl_reg));
32ce697c 1293
453c5420 1294 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
99ea7127 1295 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
453c5420
JB
1296 I915_READ(pp_stat_reg),
1297 I915_READ(pp_ctrl_reg));
32ce697c 1298 }
54c136d4
CW
1299
1300 DRM_DEBUG_KMS("Wait complete\n");
99ea7127 1301}
32ce697c 1302
4be73780 1303static void wait_panel_on(struct intel_dp *intel_dp)
99ea7127
KP
1304{
1305 DRM_DEBUG_KMS("Wait for panel power on\n");
4be73780 1306 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
bd943159
KP
1307}
1308
4be73780 1309static void wait_panel_off(struct intel_dp *intel_dp)
99ea7127
KP
1310{
1311 DRM_DEBUG_KMS("Wait for panel power off time\n");
4be73780 1312 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
99ea7127
KP
1313}
1314
4be73780 1315static void wait_panel_power_cycle(struct intel_dp *intel_dp)
99ea7127
KP
1316{
1317 DRM_DEBUG_KMS("Wait for panel power cycle\n");
dce56b3c
PZ
1318
1319 /* When we disable the VDD override bit last we have to do the manual
1320 * wait. */
1321 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1322 intel_dp->panel_power_cycle_delay);
1323
4be73780 1324 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
99ea7127
KP
1325}
1326
4be73780 1327static void wait_backlight_on(struct intel_dp *intel_dp)
dce56b3c
PZ
1328{
1329 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1330 intel_dp->backlight_on_delay);
1331}
1332
4be73780 1333static void edp_wait_backlight_off(struct intel_dp *intel_dp)
dce56b3c
PZ
1334{
1335 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1336 intel_dp->backlight_off_delay);
1337}
99ea7127 1338
832dd3c1
KP
1339/* Read the current pp_control value, unlocking the register if it
1340 * is locked
1341 */
1342
453c5420 1343static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
832dd3c1 1344{
453c5420
JB
1345 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1346 struct drm_i915_private *dev_priv = dev->dev_private;
1347 u32 control;
832dd3c1 1348
e39b999a
VS
1349 lockdep_assert_held(&dev_priv->pps_mutex);
1350
bf13e81b 1351 control = I915_READ(_pp_ctrl_reg(intel_dp));
832dd3c1
KP
1352 control &= ~PANEL_UNLOCK_MASK;
1353 control |= PANEL_UNLOCK_REGS;
1354 return control;
bd943159
KP
1355}
1356
951468f3
VS
1357/*
1358 * Must be paired with edp_panel_vdd_off().
1359 * Must hold pps_mutex around the whole on/off sequence.
1360 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1361 */
1e0560e0 1362static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
5d613501 1363{
30add22d 1364 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4e6e1a54
ID
1365 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1366 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5d613501 1367 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1368 enum intel_display_power_domain power_domain;
5d613501 1369 u32 pp;
453c5420 1370 u32 pp_stat_reg, pp_ctrl_reg;
adddaaf4 1371 bool need_to_disable = !intel_dp->want_panel_vdd;
5d613501 1372
e39b999a
VS
1373 lockdep_assert_held(&dev_priv->pps_mutex);
1374
97af61f5 1375 if (!is_edp(intel_dp))
adddaaf4 1376 return false;
bd943159
KP
1377
1378 intel_dp->want_panel_vdd = true;
99ea7127 1379
4be73780 1380 if (edp_have_panel_vdd(intel_dp))
adddaaf4 1381 return need_to_disable;
b0665d57 1382
4e6e1a54
ID
1383 power_domain = intel_display_port_power_domain(intel_encoder);
1384 intel_display_power_get(dev_priv, power_domain);
e9cb81a2 1385
b0665d57 1386 DRM_DEBUG_KMS("Turning eDP VDD on\n");
bd943159 1387
4be73780
DV
1388 if (!edp_have_panel_power(intel_dp))
1389 wait_panel_power_cycle(intel_dp);
99ea7127 1390
453c5420 1391 pp = ironlake_get_pp_control(intel_dp);
5d613501 1392 pp |= EDP_FORCE_VDD;
ebf33b18 1393
bf13e81b
JN
1394 pp_stat_reg = _pp_stat_reg(intel_dp);
1395 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1396
1397 I915_WRITE(pp_ctrl_reg, pp);
1398 POSTING_READ(pp_ctrl_reg);
1399 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1400 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
ebf33b18
KP
1401 /*
1402 * If the panel wasn't on, delay before accessing aux channel
1403 */
4be73780 1404 if (!edp_have_panel_power(intel_dp)) {
bd943159 1405 DRM_DEBUG_KMS("eDP was not running\n");
f01eca2e 1406 msleep(intel_dp->panel_power_up_delay);
f01eca2e 1407 }
adddaaf4
JN
1408
1409 return need_to_disable;
1410}
1411
951468f3
VS
1412/*
1413 * Must be paired with intel_edp_panel_vdd_off() or
1414 * intel_edp_panel_off().
1415 * Nested calls to these functions are not allowed since
1416 * we drop the lock. Caller must use some higher level
1417 * locking to prevent nested calls from other threads.
1418 */
b80d6c78 1419void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
adddaaf4 1420{
c695b6b6 1421 bool vdd;
adddaaf4 1422
c695b6b6
VS
1423 if (!is_edp(intel_dp))
1424 return;
1425
773538e8 1426 pps_lock(intel_dp);
c695b6b6 1427 vdd = edp_panel_vdd_on(intel_dp);
773538e8 1428 pps_unlock(intel_dp);
c695b6b6
VS
1429
1430 WARN(!vdd, "eDP VDD already requested on\n");
5d613501
JB
1431}
1432
4be73780 1433static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
5d613501 1434{
30add22d 1435 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5d613501 1436 struct drm_i915_private *dev_priv = dev->dev_private;
be2c9196
VS
1437 struct intel_digital_port *intel_dig_port =
1438 dp_to_dig_port(intel_dp);
1439 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1440 enum intel_display_power_domain power_domain;
5d613501 1441 u32 pp;
453c5420 1442 u32 pp_stat_reg, pp_ctrl_reg;
5d613501 1443
e39b999a 1444 lockdep_assert_held(&dev_priv->pps_mutex);
a0e99e68 1445
15e899a0 1446 WARN_ON(intel_dp->want_panel_vdd);
4e6e1a54 1447
15e899a0 1448 if (!edp_have_panel_vdd(intel_dp))
be2c9196 1449 return;
b0665d57 1450
be2c9196 1451 DRM_DEBUG_KMS("Turning eDP VDD off\n");
bd943159 1452
be2c9196
VS
1453 pp = ironlake_get_pp_control(intel_dp);
1454 pp &= ~EDP_FORCE_VDD;
453c5420 1455
be2c9196
VS
1456 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1457 pp_stat_reg = _pp_stat_reg(intel_dp);
453c5420 1458
be2c9196
VS
1459 I915_WRITE(pp_ctrl_reg, pp);
1460 POSTING_READ(pp_ctrl_reg);
99ea7127 1461
be2c9196
VS
1462 /* Make sure sequencer is idle before allowing subsequent activity */
1463 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1464 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
90791a5c 1465
be2c9196
VS
1466 if ((pp & POWER_TARGET_ON) == 0)
1467 intel_dp->last_power_cycle = jiffies;
e9cb81a2 1468
be2c9196
VS
1469 power_domain = intel_display_port_power_domain(intel_encoder);
1470 intel_display_power_put(dev_priv, power_domain);
bd943159 1471}
5d613501 1472
4be73780 1473static void edp_panel_vdd_work(struct work_struct *__work)
bd943159
KP
1474{
1475 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1476 struct intel_dp, panel_vdd_work);
bd943159 1477
773538e8 1478 pps_lock(intel_dp);
15e899a0
VS
1479 if (!intel_dp->want_panel_vdd)
1480 edp_panel_vdd_off_sync(intel_dp);
773538e8 1481 pps_unlock(intel_dp);
bd943159
KP
1482}
1483
aba86890
ID
1484static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1485{
1486 unsigned long delay;
1487
1488 /*
1489 * Queue the timer to fire a long time from now (relative to the power
1490 * down delay) to keep the panel power up across a sequence of
1491 * operations.
1492 */
1493 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1494 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1495}
1496
951468f3
VS
1497/*
1498 * Must be paired with edp_panel_vdd_on().
1499 * Must hold pps_mutex around the whole on/off sequence.
1500 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1501 */
4be73780 1502static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
bd943159 1503{
e39b999a
VS
1504 struct drm_i915_private *dev_priv =
1505 intel_dp_to_dev(intel_dp)->dev_private;
1506
1507 lockdep_assert_held(&dev_priv->pps_mutex);
1508
97af61f5
KP
1509 if (!is_edp(intel_dp))
1510 return;
5d613501 1511
bd943159 1512 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
f2e8b18a 1513
bd943159
KP
1514 intel_dp->want_panel_vdd = false;
1515
aba86890 1516 if (sync)
4be73780 1517 edp_panel_vdd_off_sync(intel_dp);
aba86890
ID
1518 else
1519 edp_panel_vdd_schedule_off(intel_dp);
5d613501
JB
1520}
1521
951468f3
VS
1522/*
1523 * Must be paired with intel_edp_panel_vdd_on().
1524 * Nested calls to these functions are not allowed since
1525 * we drop the lock. Caller must use some higher level
1526 * locking to prevent nested calls from other threads.
1527 */
1e0560e0
VS
1528static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1529{
e39b999a
VS
1530 if (!is_edp(intel_dp))
1531 return;
1532
773538e8 1533 pps_lock(intel_dp);
1e0560e0 1534 edp_panel_vdd_off(intel_dp, sync);
773538e8 1535 pps_unlock(intel_dp);
1e0560e0
VS
1536}
1537
4be73780 1538void intel_edp_panel_on(struct intel_dp *intel_dp)
9934c132 1539{
30add22d 1540 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1541 struct drm_i915_private *dev_priv = dev->dev_private;
99ea7127 1542 u32 pp;
453c5420 1543 u32 pp_ctrl_reg;
9934c132 1544
97af61f5 1545 if (!is_edp(intel_dp))
bd943159 1546 return;
99ea7127
KP
1547
1548 DRM_DEBUG_KMS("Turn eDP power on\n");
1549
773538e8 1550 pps_lock(intel_dp);
e39b999a 1551
4be73780 1552 if (edp_have_panel_power(intel_dp)) {
99ea7127 1553 DRM_DEBUG_KMS("eDP power already on\n");
e39b999a 1554 goto out;
99ea7127 1555 }
9934c132 1556
4be73780 1557 wait_panel_power_cycle(intel_dp);
37c6c9b0 1558
bf13e81b 1559 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1560 pp = ironlake_get_pp_control(intel_dp);
05ce1a49
KP
1561 if (IS_GEN5(dev)) {
1562 /* ILK workaround: disable reset around power sequence */
1563 pp &= ~PANEL_POWER_RESET;
bf13e81b
JN
1564 I915_WRITE(pp_ctrl_reg, pp);
1565 POSTING_READ(pp_ctrl_reg);
05ce1a49 1566 }
37c6c9b0 1567
1c0ae80a 1568 pp |= POWER_TARGET_ON;
99ea7127
KP
1569 if (!IS_GEN5(dev))
1570 pp |= PANEL_POWER_RESET;
1571
453c5420
JB
1572 I915_WRITE(pp_ctrl_reg, pp);
1573 POSTING_READ(pp_ctrl_reg);
9934c132 1574
4be73780 1575 wait_panel_on(intel_dp);
dce56b3c 1576 intel_dp->last_power_on = jiffies;
9934c132 1577
05ce1a49
KP
1578 if (IS_GEN5(dev)) {
1579 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
bf13e81b
JN
1580 I915_WRITE(pp_ctrl_reg, pp);
1581 POSTING_READ(pp_ctrl_reg);
05ce1a49 1582 }
e39b999a
VS
1583
1584 out:
773538e8 1585 pps_unlock(intel_dp);
9934c132
JB
1586}
1587
4be73780 1588void intel_edp_panel_off(struct intel_dp *intel_dp)
9934c132 1589{
4e6e1a54
ID
1590 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1591 struct intel_encoder *intel_encoder = &intel_dig_port->base;
30add22d 1592 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1593 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1594 enum intel_display_power_domain power_domain;
99ea7127 1595 u32 pp;
453c5420 1596 u32 pp_ctrl_reg;
9934c132 1597
97af61f5
KP
1598 if (!is_edp(intel_dp))
1599 return;
37c6c9b0 1600
99ea7127 1601 DRM_DEBUG_KMS("Turn eDP power off\n");
37c6c9b0 1602
773538e8 1603 pps_lock(intel_dp);
e39b999a 1604
24f3e092
JN
1605 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1606
453c5420 1607 pp = ironlake_get_pp_control(intel_dp);
35a38556
DV
1608 /* We need to switch off panel power _and_ force vdd, for otherwise some
1609 * panels get very unhappy and cease to work. */
b3064154
PJ
1610 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1611 EDP_BLC_ENABLE);
453c5420 1612
bf13e81b 1613 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1614
849e39f5
PZ
1615 intel_dp->want_panel_vdd = false;
1616
453c5420
JB
1617 I915_WRITE(pp_ctrl_reg, pp);
1618 POSTING_READ(pp_ctrl_reg);
9934c132 1619
dce56b3c 1620 intel_dp->last_power_cycle = jiffies;
4be73780 1621 wait_panel_off(intel_dp);
849e39f5
PZ
1622
1623 /* We got a reference when we enabled the VDD. */
4e6e1a54
ID
1624 power_domain = intel_display_port_power_domain(intel_encoder);
1625 intel_display_power_put(dev_priv, power_domain);
e39b999a 1626
773538e8 1627 pps_unlock(intel_dp);
9934c132
JB
1628}
1629
1250d107
JN
1630/* Enable backlight in the panel power control. */
1631static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
32f9d658 1632{
da63a9f2
PZ
1633 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1634 struct drm_device *dev = intel_dig_port->base.base.dev;
32f9d658
ZW
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 u32 pp;
453c5420 1637 u32 pp_ctrl_reg;
32f9d658 1638
01cb9ea6
JB
1639 /*
1640 * If we enable the backlight right away following a panel power
1641 * on, we may see slight flicker as the panel syncs with the eDP
1642 * link. So delay a bit to make sure the image is solid before
1643 * allowing it to appear.
1644 */
4be73780 1645 wait_backlight_on(intel_dp);
e39b999a 1646
773538e8 1647 pps_lock(intel_dp);
e39b999a 1648
453c5420 1649 pp = ironlake_get_pp_control(intel_dp);
32f9d658 1650 pp |= EDP_BLC_ENABLE;
453c5420 1651
bf13e81b 1652 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1653
1654 I915_WRITE(pp_ctrl_reg, pp);
1655 POSTING_READ(pp_ctrl_reg);
e39b999a 1656
773538e8 1657 pps_unlock(intel_dp);
32f9d658
ZW
1658}
1659
1250d107
JN
1660/* Enable backlight PWM and backlight PP control. */
1661void intel_edp_backlight_on(struct intel_dp *intel_dp)
1662{
1663 if (!is_edp(intel_dp))
1664 return;
1665
1666 DRM_DEBUG_KMS("\n");
1667
1668 intel_panel_enable_backlight(intel_dp->attached_connector);
1669 _intel_edp_backlight_on(intel_dp);
1670}
1671
1672/* Disable backlight in the panel power control. */
1673static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
32f9d658 1674{
30add22d 1675 struct drm_device *dev = intel_dp_to_dev(intel_dp);
32f9d658
ZW
1676 struct drm_i915_private *dev_priv = dev->dev_private;
1677 u32 pp;
453c5420 1678 u32 pp_ctrl_reg;
32f9d658 1679
f01eca2e
KP
1680 if (!is_edp(intel_dp))
1681 return;
1682
773538e8 1683 pps_lock(intel_dp);
e39b999a 1684
453c5420 1685 pp = ironlake_get_pp_control(intel_dp);
32f9d658 1686 pp &= ~EDP_BLC_ENABLE;
453c5420 1687
bf13e81b 1688 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1689
1690 I915_WRITE(pp_ctrl_reg, pp);
1691 POSTING_READ(pp_ctrl_reg);
f7d2323c 1692
773538e8 1693 pps_unlock(intel_dp);
e39b999a
VS
1694
1695 intel_dp->last_backlight_off = jiffies;
f7d2323c 1696 edp_wait_backlight_off(intel_dp);
1250d107 1697}
f7d2323c 1698
1250d107
JN
1699/* Disable backlight PP control and backlight PWM. */
1700void intel_edp_backlight_off(struct intel_dp *intel_dp)
1701{
1702 if (!is_edp(intel_dp))
1703 return;
1704
1705 DRM_DEBUG_KMS("\n");
f7d2323c 1706
1250d107 1707 _intel_edp_backlight_off(intel_dp);
f7d2323c 1708 intel_panel_disable_backlight(intel_dp->attached_connector);
32f9d658 1709}
a4fc5ed6 1710
73580fb7
JN
1711/*
1712 * Hook for controlling the panel power control backlight through the bl_power
1713 * sysfs attribute. Take care to handle multiple calls.
1714 */
1715static void intel_edp_backlight_power(struct intel_connector *connector,
1716 bool enable)
1717{
1718 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
e39b999a
VS
1719 bool is_enabled;
1720
773538e8 1721 pps_lock(intel_dp);
e39b999a 1722 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
773538e8 1723 pps_unlock(intel_dp);
73580fb7
JN
1724
1725 if (is_enabled == enable)
1726 return;
1727
23ba9373
JN
1728 DRM_DEBUG_KMS("panel power control backlight %s\n",
1729 enable ? "enable" : "disable");
73580fb7
JN
1730
1731 if (enable)
1732 _intel_edp_backlight_on(intel_dp);
1733 else
1734 _intel_edp_backlight_off(intel_dp);
1735}
1736
2bd2ad64 1737static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
d240f20f 1738{
da63a9f2
PZ
1739 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1740 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1741 struct drm_device *dev = crtc->dev;
d240f20f
JB
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 u32 dpa_ctl;
1744
2bd2ad64
DV
1745 assert_pipe_disabled(dev_priv,
1746 to_intel_crtc(crtc)->pipe);
1747
d240f20f
JB
1748 DRM_DEBUG_KMS("\n");
1749 dpa_ctl = I915_READ(DP_A);
0767935e
DV
1750 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1751 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1752
1753 /* We don't adjust intel_dp->DP while tearing down the link, to
1754 * facilitate link retraining (e.g. after hotplug). Hence clear all
1755 * enable bits here to ensure that we don't enable too much. */
1756 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1757 intel_dp->DP |= DP_PLL_ENABLE;
1758 I915_WRITE(DP_A, intel_dp->DP);
298b0b39
JB
1759 POSTING_READ(DP_A);
1760 udelay(200);
d240f20f
JB
1761}
1762
2bd2ad64 1763static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
d240f20f 1764{
da63a9f2
PZ
1765 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1766 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1767 struct drm_device *dev = crtc->dev;
d240f20f
JB
1768 struct drm_i915_private *dev_priv = dev->dev_private;
1769 u32 dpa_ctl;
1770
2bd2ad64
DV
1771 assert_pipe_disabled(dev_priv,
1772 to_intel_crtc(crtc)->pipe);
1773
d240f20f 1774 dpa_ctl = I915_READ(DP_A);
0767935e
DV
1775 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1776 "dp pll off, should be on\n");
1777 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1778
1779 /* We can't rely on the value tracked for the DP register in
1780 * intel_dp->DP because link_down must not change that (otherwise link
1781 * re-training will fail. */
298b0b39 1782 dpa_ctl &= ~DP_PLL_ENABLE;
d240f20f 1783 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 1784 POSTING_READ(DP_A);
d240f20f
JB
1785 udelay(200);
1786}
1787
c7ad3810 1788/* If the sink supports it, try to set the power state appropriately */
c19b0669 1789void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
c7ad3810
JB
1790{
1791 int ret, i;
1792
1793 /* Should have a valid DPCD by this point */
1794 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1795 return;
1796
1797 if (mode != DRM_MODE_DPMS_ON) {
9d1a1031
JN
1798 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1799 DP_SET_POWER_D3);
c7ad3810
JB
1800 } else {
1801 /*
1802 * When turning on, we need to retry for 1ms to give the sink
1803 * time to wake up.
1804 */
1805 for (i = 0; i < 3; i++) {
9d1a1031
JN
1806 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1807 DP_SET_POWER_D0);
c7ad3810
JB
1808 if (ret == 1)
1809 break;
1810 msleep(1);
1811 }
1812 }
f9cac721
JN
1813
1814 if (ret != 1)
1815 DRM_DEBUG_KMS("failed to %s sink power state\n",
1816 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
c7ad3810
JB
1817}
1818
19d8fe15
DV
1819static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1820 enum pipe *pipe)
d240f20f 1821{
19d8fe15 1822 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1823 enum port port = dp_to_dig_port(intel_dp)->port;
19d8fe15
DV
1824 struct drm_device *dev = encoder->base.dev;
1825 struct drm_i915_private *dev_priv = dev->dev_private;
6d129bea
ID
1826 enum intel_display_power_domain power_domain;
1827 u32 tmp;
1828
1829 power_domain = intel_display_port_power_domain(encoder);
1830 if (!intel_display_power_enabled(dev_priv, power_domain))
1831 return false;
1832
1833 tmp = I915_READ(intel_dp->output_reg);
19d8fe15
DV
1834
1835 if (!(tmp & DP_PORT_EN))
1836 return false;
1837
bc7d38a4 1838 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
19d8fe15 1839 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
1840 } else if (IS_CHERRYVIEW(dev)) {
1841 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
bc7d38a4 1842 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
19d8fe15
DV
1843 *pipe = PORT_TO_PIPE(tmp);
1844 } else {
1845 u32 trans_sel;
1846 u32 trans_dp;
1847 int i;
1848
1849 switch (intel_dp->output_reg) {
1850 case PCH_DP_B:
1851 trans_sel = TRANS_DP_PORT_SEL_B;
1852 break;
1853 case PCH_DP_C:
1854 trans_sel = TRANS_DP_PORT_SEL_C;
1855 break;
1856 case PCH_DP_D:
1857 trans_sel = TRANS_DP_PORT_SEL_D;
1858 break;
1859 default:
1860 return true;
1861 }
1862
055e393f 1863 for_each_pipe(dev_priv, i) {
19d8fe15
DV
1864 trans_dp = I915_READ(TRANS_DP_CTL(i));
1865 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1866 *pipe = i;
1867 return true;
1868 }
1869 }
19d8fe15 1870
4a0833ec
DV
1871 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1872 intel_dp->output_reg);
1873 }
d240f20f 1874
19d8fe15
DV
1875 return true;
1876}
d240f20f 1877
045ac3b5
JB
1878static void intel_dp_get_config(struct intel_encoder *encoder,
1879 struct intel_crtc_config *pipe_config)
1880{
1881 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
045ac3b5 1882 u32 tmp, flags = 0;
63000ef6
XZ
1883 struct drm_device *dev = encoder->base.dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 enum port port = dp_to_dig_port(intel_dp)->port;
1886 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
18442d08 1887 int dotclock;
045ac3b5 1888
9ed109a7
DV
1889 tmp = I915_READ(intel_dp->output_reg);
1890 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1891 pipe_config->has_audio = true;
1892
63000ef6 1893 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
63000ef6
XZ
1894 if (tmp & DP_SYNC_HS_HIGH)
1895 flags |= DRM_MODE_FLAG_PHSYNC;
1896 else
1897 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 1898
63000ef6
XZ
1899 if (tmp & DP_SYNC_VS_HIGH)
1900 flags |= DRM_MODE_FLAG_PVSYNC;
1901 else
1902 flags |= DRM_MODE_FLAG_NVSYNC;
1903 } else {
1904 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1905 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1906 flags |= DRM_MODE_FLAG_PHSYNC;
1907 else
1908 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 1909
63000ef6
XZ
1910 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1911 flags |= DRM_MODE_FLAG_PVSYNC;
1912 else
1913 flags |= DRM_MODE_FLAG_NVSYNC;
1914 }
045ac3b5
JB
1915
1916 pipe_config->adjusted_mode.flags |= flags;
f1f644dc 1917
eb14cb74
VS
1918 pipe_config->has_dp_encoder = true;
1919
1920 intel_dp_get_m_n(crtc, pipe_config);
1921
18442d08 1922 if (port == PORT_A) {
f1f644dc
JB
1923 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1924 pipe_config->port_clock = 162000;
1925 else
1926 pipe_config->port_clock = 270000;
1927 }
18442d08
VS
1928
1929 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1930 &pipe_config->dp_m_n);
1931
1932 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1933 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1934
241bfc38 1935 pipe_config->adjusted_mode.crtc_clock = dotclock;
7f16e5c1 1936
c6cd2ee2
JN
1937 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1938 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1939 /*
1940 * This is a big fat ugly hack.
1941 *
1942 * Some machines in UEFI boot mode provide us a VBT that has 18
1943 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1944 * unknown we fail to light up. Yet the same BIOS boots up with
1945 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1946 * max, not what it tells us to use.
1947 *
1948 * Note: This will still be broken if the eDP panel is not lit
1949 * up by the BIOS, and thus we can't get the mode at module
1950 * load.
1951 */
1952 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1953 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1954 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1955 }
045ac3b5
JB
1956}
1957
34eb7579 1958static bool is_edp_psr(struct intel_dp *intel_dp)
2293bb5c 1959{
34eb7579 1960 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
2293bb5c
SK
1961}
1962
2b28bb1b
RV
1963static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1964{
1965 struct drm_i915_private *dev_priv = dev->dev_private;
1966
18b5992c 1967 if (!HAS_PSR(dev))
2b28bb1b
RV
1968 return false;
1969
18b5992c 1970 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2b28bb1b
RV
1971}
1972
1973static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1974 struct edp_vsc_psr *vsc_psr)
1975{
1976 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1977 struct drm_device *dev = dig_port->base.base.dev;
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1980 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1981 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1982 uint32_t *data = (uint32_t *) vsc_psr;
1983 unsigned int i;
1984
1985 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1986 the video DIP being updated before program video DIP data buffer
1987 registers for DIP being updated. */
1988 I915_WRITE(ctl_reg, 0);
1989 POSTING_READ(ctl_reg);
1990
1991 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1992 if (i < sizeof(struct edp_vsc_psr))
1993 I915_WRITE(data_reg + i, *data++);
1994 else
1995 I915_WRITE(data_reg + i, 0);
1996 }
1997
1998 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1999 POSTING_READ(ctl_reg);
2000}
2001
2002static void intel_edp_psr_setup(struct intel_dp *intel_dp)
2003{
2004 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2005 struct drm_i915_private *dev_priv = dev->dev_private;
2006 struct edp_vsc_psr psr_vsc;
2007
2b28bb1b
RV
2008 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2009 memset(&psr_vsc, 0, sizeof(psr_vsc));
2010 psr_vsc.sdp_header.HB0 = 0;
2011 psr_vsc.sdp_header.HB1 = 0x7;
2012 psr_vsc.sdp_header.HB2 = 0x2;
2013 psr_vsc.sdp_header.HB3 = 0x8;
2014 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
2015
2016 /* Avoid continuous PSR exit by masking memup and hpd */
18b5992c 2017 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
0cc4b699 2018 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
2b28bb1b
RV
2019}
2020
2021static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2022{
0e0ae652
RV
2023 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2024 struct drm_device *dev = dig_port->base.base.dev;
2b28bb1b 2025 struct drm_i915_private *dev_priv = dev->dev_private;
ec5b01dd 2026 uint32_t aux_clock_divider;
2b28bb1b
RV
2027 int precharge = 0x3;
2028 int msg_size = 5; /* Header(4) + Message(1) */
0e0ae652 2029 bool only_standby = false;
2b28bb1b 2030
ec5b01dd
DL
2031 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2032
0e0ae652
RV
2033 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2034 only_standby = true;
2035
2b28bb1b 2036 /* Enable PSR in sink */
0e0ae652 2037 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
9d1a1031
JN
2038 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2039 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
2b28bb1b 2040 else
9d1a1031
JN
2041 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2042 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
2b28bb1b
RV
2043
2044 /* Setup AUX registers */
18b5992c
BW
2045 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
2046 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
2047 I915_WRITE(EDP_PSR_AUX_CTL(dev),
2b28bb1b
RV
2048 DP_AUX_CH_CTL_TIME_OUT_400us |
2049 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
2050 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2051 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2052}
2053
2054static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2055{
0e0ae652
RV
2056 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2057 struct drm_device *dev = dig_port->base.base.dev;
2b28bb1b
RV
2058 struct drm_i915_private *dev_priv = dev->dev_private;
2059 uint32_t max_sleep_time = 0x1f;
2060 uint32_t idle_frames = 1;
2061 uint32_t val = 0x0;
ed8546ac 2062 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
0e0ae652
RV
2063 bool only_standby = false;
2064
2065 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2066 only_standby = true;
2b28bb1b 2067
0e0ae652 2068 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
2b28bb1b
RV
2069 val |= EDP_PSR_LINK_STANDBY;
2070 val |= EDP_PSR_TP2_TP3_TIME_0us;
2071 val |= EDP_PSR_TP1_TIME_0us;
2072 val |= EDP_PSR_SKIP_AUX_EXIT;
82c56254 2073 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
2b28bb1b
RV
2074 } else
2075 val |= EDP_PSR_LINK_DISABLE;
2076
18b5992c 2077 I915_WRITE(EDP_PSR_CTL(dev), val |
24bd9bf5 2078 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
2b28bb1b
RV
2079 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2080 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2081 EDP_PSR_ENABLE);
2082}
2083
3f51e471
RV
2084static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2085{
2086 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2087 struct drm_device *dev = dig_port->base.base.dev;
2088 struct drm_i915_private *dev_priv = dev->dev_private;
2089 struct drm_crtc *crtc = dig_port->base.base.crtc;
2090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3f51e471 2091
f0355c4a 2092 lockdep_assert_held(&dev_priv->psr.lock);
f0355c4a
DV
2093 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2094 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2095
a031d709
RV
2096 dev_priv->psr.source_ok = false;
2097
9ca15301 2098 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
3f51e471 2099 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
3f51e471
RV
2100 return false;
2101 }
2102
d330a953 2103 if (!i915.enable_psr) {
105b7c11 2104 DRM_DEBUG_KMS("PSR disable by flag\n");
105b7c11
RV
2105 return false;
2106 }
2107
4c8c7000
RV
2108 /* Below limitations aren't valid for Broadwell */
2109 if (IS_BROADWELL(dev))
2110 goto out;
2111
3f51e471
RV
2112 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2113 S3D_ENABLE) {
2114 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
3f51e471
RV
2115 return false;
2116 }
2117
ca73b4f0 2118 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
3f51e471 2119 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
3f51e471
RV
2120 return false;
2121 }
2122
4c8c7000 2123 out:
a031d709 2124 dev_priv->psr.source_ok = true;
3f51e471
RV
2125 return true;
2126}
2127
3d739d92 2128static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
2b28bb1b 2129{
7c8f8a70
RV
2130 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2131 struct drm_device *dev = intel_dig_port->base.base.dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2b28bb1b 2133
3638379c
DV
2134 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2135 WARN_ON(dev_priv->psr.active);
f0355c4a 2136 lockdep_assert_held(&dev_priv->psr.lock);
2b28bb1b 2137
2b28bb1b
RV
2138 /* Enable PSR on the panel */
2139 intel_edp_psr_enable_sink(intel_dp);
2140
2141 /* Enable PSR on the host */
2142 intel_edp_psr_enable_source(intel_dp);
7c8f8a70 2143
7c8f8a70 2144 dev_priv->psr.active = true;
2b28bb1b
RV
2145}
2146
3d739d92
RV
2147void intel_edp_psr_enable(struct intel_dp *intel_dp)
2148{
2149 struct drm_device *dev = intel_dp_to_dev(intel_dp);
109fc2ad 2150 struct drm_i915_private *dev_priv = dev->dev_private;
3d739d92 2151
4704c573
RV
2152 if (!HAS_PSR(dev)) {
2153 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2154 return;
2155 }
2156
34eb7579
RV
2157 if (!is_edp_psr(intel_dp)) {
2158 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2159 return;
2160 }
2161
f0355c4a 2162 mutex_lock(&dev_priv->psr.lock);
109fc2ad
DV
2163 if (dev_priv->psr.enabled) {
2164 DRM_DEBUG_KMS("PSR already in use\n");
f0355c4a 2165 mutex_unlock(&dev_priv->psr.lock);
109fc2ad
DV
2166 return;
2167 }
2168
9ca15301
DV
2169 dev_priv->psr.busy_frontbuffer_bits = 0;
2170
16487254
RV
2171 /* Setup PSR once */
2172 intel_edp_psr_setup(intel_dp);
2173
7c8f8a70 2174 if (intel_edp_psr_match_conditions(intel_dp))
9ca15301 2175 dev_priv->psr.enabled = intel_dp;
f0355c4a 2176 mutex_unlock(&dev_priv->psr.lock);
3d739d92
RV
2177}
2178
2b28bb1b
RV
2179void intel_edp_psr_disable(struct intel_dp *intel_dp)
2180{
2181 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2182 struct drm_i915_private *dev_priv = dev->dev_private;
2183
f0355c4a
DV
2184 mutex_lock(&dev_priv->psr.lock);
2185 if (!dev_priv->psr.enabled) {
2186 mutex_unlock(&dev_priv->psr.lock);
2187 return;
2188 }
2189
3638379c
DV
2190 if (dev_priv->psr.active) {
2191 I915_WRITE(EDP_PSR_CTL(dev),
2192 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
2193
2194 /* Wait till PSR is idle */
2195 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2196 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2197 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2b28bb1b 2198
3638379c
DV
2199 dev_priv->psr.active = false;
2200 } else {
2201 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2202 }
7c8f8a70 2203
2807cf69 2204 dev_priv->psr.enabled = NULL;
f0355c4a 2205 mutex_unlock(&dev_priv->psr.lock);
9ca15301
DV
2206
2207 cancel_delayed_work_sync(&dev_priv->psr.work);
2b28bb1b
RV
2208}
2209
f02a326e 2210static void intel_edp_psr_work(struct work_struct *work)
7c8f8a70
RV
2211{
2212 struct drm_i915_private *dev_priv =
2213 container_of(work, typeof(*dev_priv), psr.work.work);
2807cf69
DV
2214 struct intel_dp *intel_dp = dev_priv->psr.enabled;
2215
f0355c4a
DV
2216 mutex_lock(&dev_priv->psr.lock);
2217 intel_dp = dev_priv->psr.enabled;
2218
2807cf69 2219 if (!intel_dp)
f0355c4a 2220 goto unlock;
2807cf69 2221
9ca15301
DV
2222 /*
2223 * The delayed work can race with an invalidate hence we need to
2224 * recheck. Since psr_flush first clears this and then reschedules we
2225 * won't ever miss a flush when bailing out here.
2226 */
2227 if (dev_priv->psr.busy_frontbuffer_bits)
2228 goto unlock;
2229
2230 intel_edp_psr_do_enable(intel_dp);
f0355c4a
DV
2231unlock:
2232 mutex_unlock(&dev_priv->psr.lock);
3d739d92
RV
2233}
2234
9ca15301 2235static void intel_edp_psr_do_exit(struct drm_device *dev)
7c8f8a70
RV
2236{
2237 struct drm_i915_private *dev_priv = dev->dev_private;
2238
3638379c
DV
2239 if (dev_priv->psr.active) {
2240 u32 val = I915_READ(EDP_PSR_CTL(dev));
2241
2242 WARN_ON(!(val & EDP_PSR_ENABLE));
2243
2244 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2245
2246 dev_priv->psr.active = false;
2247 }
7c8f8a70 2248
9ca15301
DV
2249}
2250
2251void intel_edp_psr_invalidate(struct drm_device *dev,
2252 unsigned frontbuffer_bits)
2253{
2254 struct drm_i915_private *dev_priv = dev->dev_private;
2255 struct drm_crtc *crtc;
2256 enum pipe pipe;
2257
9ca15301
DV
2258 mutex_lock(&dev_priv->psr.lock);
2259 if (!dev_priv->psr.enabled) {
2260 mutex_unlock(&dev_priv->psr.lock);
2261 return;
2262 }
2263
2264 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2265 pipe = to_intel_crtc(crtc)->pipe;
2266
2267 intel_edp_psr_do_exit(dev);
2268
2269 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2270
2271 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2272 mutex_unlock(&dev_priv->psr.lock);
2273}
2274
2275void intel_edp_psr_flush(struct drm_device *dev,
2276 unsigned frontbuffer_bits)
2277{
2278 struct drm_i915_private *dev_priv = dev->dev_private;
2279 struct drm_crtc *crtc;
2280 enum pipe pipe;
2281
9ca15301
DV
2282 mutex_lock(&dev_priv->psr.lock);
2283 if (!dev_priv->psr.enabled) {
2284 mutex_unlock(&dev_priv->psr.lock);
2285 return;
2286 }
2287
2288 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2289 pipe = to_intel_crtc(crtc)->pipe;
2290 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2291
2292 /*
2293 * On Haswell sprite plane updates don't result in a psr invalidating
2294 * signal in the hardware. Which means we need to manually fake this in
2295 * software for all flushes, not just when we've seen a preceding
2296 * invalidation through frontbuffer rendering.
2297 */
2298 if (IS_HASWELL(dev) &&
2299 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2300 intel_edp_psr_do_exit(dev);
2301
2302 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2303 schedule_delayed_work(&dev_priv->psr.work,
2304 msecs_to_jiffies(100));
f0355c4a 2305 mutex_unlock(&dev_priv->psr.lock);
7c8f8a70
RV
2306}
2307
2308void intel_edp_psr_init(struct drm_device *dev)
2309{
2310 struct drm_i915_private *dev_priv = dev->dev_private;
2311
7c8f8a70 2312 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
f0355c4a 2313 mutex_init(&dev_priv->psr.lock);
7c8f8a70
RV
2314}
2315
e8cb4558 2316static void intel_disable_dp(struct intel_encoder *encoder)
d240f20f 2317{
e8cb4558 2318 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2319 struct drm_device *dev = encoder->base.dev;
6cb49835
DV
2320
2321 /* Make sure the panel is off before trying to change the mode. But also
2322 * ensure that we have vdd while we switch off the panel. */
24f3e092 2323 intel_edp_panel_vdd_on(intel_dp);
4be73780 2324 intel_edp_backlight_off(intel_dp);
fdbc3b1f 2325 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
4be73780 2326 intel_edp_panel_off(intel_dp);
3739850b 2327
08aff3fe
VS
2328 /* disable the port before the pipe on g4x */
2329 if (INTEL_INFO(dev)->gen < 5)
3739850b 2330 intel_dp_link_down(intel_dp);
d240f20f
JB
2331}
2332
08aff3fe 2333static void ilk_post_disable_dp(struct intel_encoder *encoder)
d240f20f 2334{
2bd2ad64 2335 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2336 enum port port = dp_to_dig_port(intel_dp)->port;
2bd2ad64 2337
49277c31 2338 intel_dp_link_down(intel_dp);
08aff3fe
VS
2339 if (port == PORT_A)
2340 ironlake_edp_pll_off(intel_dp);
49277c31
VS
2341}
2342
2343static void vlv_post_disable_dp(struct intel_encoder *encoder)
2344{
2345 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2346
2347 intel_dp_link_down(intel_dp);
2bd2ad64
DV
2348}
2349
580d3811
VS
2350static void chv_post_disable_dp(struct intel_encoder *encoder)
2351{
2352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2353 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2354 struct drm_device *dev = encoder->base.dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct intel_crtc *intel_crtc =
2357 to_intel_crtc(encoder->base.crtc);
2358 enum dpio_channel ch = vlv_dport_to_channel(dport);
2359 enum pipe pipe = intel_crtc->pipe;
2360 u32 val;
2361
2362 intel_dp_link_down(intel_dp);
2363
2364 mutex_lock(&dev_priv->dpio_lock);
2365
2366 /* Propagate soft reset to data lane reset */
97fd4d5c 2367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2368 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c 2369 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 2370
97fd4d5c
VS
2371 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2372 val |= CHV_PCS_REQ_SOFTRESET_EN;
2373 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2374
2375 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2376 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2377 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2378
2379 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
580d3811 2380 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 2381 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
580d3811
VS
2382
2383 mutex_unlock(&dev_priv->dpio_lock);
2384}
2385
7b13b58a
VS
2386static void
2387_intel_dp_set_link_train(struct intel_dp *intel_dp,
2388 uint32_t *DP,
2389 uint8_t dp_train_pat)
2390{
2391 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2392 struct drm_device *dev = intel_dig_port->base.base.dev;
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 enum port port = intel_dig_port->port;
2395
2396 if (HAS_DDI(dev)) {
2397 uint32_t temp = I915_READ(DP_TP_CTL(port));
2398
2399 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2400 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2401 else
2402 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2403
2404 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2405 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2406 case DP_TRAINING_PATTERN_DISABLE:
2407 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2408
2409 break;
2410 case DP_TRAINING_PATTERN_1:
2411 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2412 break;
2413 case DP_TRAINING_PATTERN_2:
2414 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2415 break;
2416 case DP_TRAINING_PATTERN_3:
2417 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2418 break;
2419 }
2420 I915_WRITE(DP_TP_CTL(port), temp);
2421
2422 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2423 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2424
2425 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2426 case DP_TRAINING_PATTERN_DISABLE:
2427 *DP |= DP_LINK_TRAIN_OFF_CPT;
2428 break;
2429 case DP_TRAINING_PATTERN_1:
2430 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2431 break;
2432 case DP_TRAINING_PATTERN_2:
2433 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2434 break;
2435 case DP_TRAINING_PATTERN_3:
2436 DRM_ERROR("DP training pattern 3 not supported\n");
2437 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2438 break;
2439 }
2440
2441 } else {
2442 if (IS_CHERRYVIEW(dev))
2443 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2444 else
2445 *DP &= ~DP_LINK_TRAIN_MASK;
2446
2447 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2448 case DP_TRAINING_PATTERN_DISABLE:
2449 *DP |= DP_LINK_TRAIN_OFF;
2450 break;
2451 case DP_TRAINING_PATTERN_1:
2452 *DP |= DP_LINK_TRAIN_PAT_1;
2453 break;
2454 case DP_TRAINING_PATTERN_2:
2455 *DP |= DP_LINK_TRAIN_PAT_2;
2456 break;
2457 case DP_TRAINING_PATTERN_3:
2458 if (IS_CHERRYVIEW(dev)) {
2459 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2460 } else {
2461 DRM_ERROR("DP training pattern 3 not supported\n");
2462 *DP |= DP_LINK_TRAIN_PAT_2;
2463 }
2464 break;
2465 }
2466 }
2467}
2468
2469static void intel_dp_enable_port(struct intel_dp *intel_dp)
2470{
2471 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473
2474 intel_dp->DP |= DP_PORT_EN;
2475
2476 /* enable with pattern 1 (as per spec) */
2477 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2478 DP_TRAINING_PATTERN_1);
2479
2480 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2481 POSTING_READ(intel_dp->output_reg);
2482}
2483
e8cb4558 2484static void intel_enable_dp(struct intel_encoder *encoder)
d240f20f 2485{
e8cb4558
DV
2486 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2487 struct drm_device *dev = encoder->base.dev;
2488 struct drm_i915_private *dev_priv = dev->dev_private;
2489 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
5d613501 2490
0c33d8d7
DV
2491 if (WARN_ON(dp_reg & DP_PORT_EN))
2492 return;
5d613501 2493
7b13b58a 2494 intel_dp_enable_port(intel_dp);
24f3e092 2495 intel_edp_panel_vdd_on(intel_dp);
4be73780 2496 intel_edp_panel_on(intel_dp);
1e0560e0 2497 intel_edp_panel_vdd_off(intel_dp, true);
f01eca2e 2498 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 2499 intel_dp_start_link_train(intel_dp);
33a34e4e 2500 intel_dp_complete_link_train(intel_dp);
3ab9c637 2501 intel_dp_stop_link_train(intel_dp);
ab1f90f9 2502}
89b667f8 2503
ecff4f3b
JN
2504static void g4x_enable_dp(struct intel_encoder *encoder)
2505{
828f5c6e
JN
2506 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2507
ecff4f3b 2508 intel_enable_dp(encoder);
4be73780 2509 intel_edp_backlight_on(intel_dp);
ab1f90f9 2510}
89b667f8 2511
ab1f90f9
JN
2512static void vlv_enable_dp(struct intel_encoder *encoder)
2513{
828f5c6e
JN
2514 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2515
4be73780 2516 intel_edp_backlight_on(intel_dp);
d240f20f
JB
2517}
2518
ecff4f3b 2519static void g4x_pre_enable_dp(struct intel_encoder *encoder)
ab1f90f9
JN
2520{
2521 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2522 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2523
8ac33ed3
DV
2524 intel_dp_prepare(encoder);
2525
d41f1efb
DV
2526 /* Only ilk+ has port A */
2527 if (dport->port == PORT_A) {
2528 ironlake_set_pll_cpu_edp(intel_dp);
ab1f90f9 2529 ironlake_edp_pll_on(intel_dp);
d41f1efb 2530 }
ab1f90f9
JN
2531}
2532
a4a5d2f8
VS
2533static void vlv_steal_power_sequencer(struct drm_device *dev,
2534 enum pipe pipe)
2535{
2536 struct drm_i915_private *dev_priv = dev->dev_private;
2537 struct intel_encoder *encoder;
2538
2539 lockdep_assert_held(&dev_priv->pps_mutex);
2540
2541 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2542 base.head) {
2543 struct intel_dp *intel_dp;
773538e8 2544 enum port port;
a4a5d2f8
VS
2545
2546 if (encoder->type != INTEL_OUTPUT_EDP)
2547 continue;
2548
2549 intel_dp = enc_to_intel_dp(&encoder->base);
773538e8 2550 port = dp_to_dig_port(intel_dp)->port;
a4a5d2f8
VS
2551
2552 if (intel_dp->pps_pipe != pipe)
2553 continue;
2554
2555 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
773538e8 2556 pipe_name(pipe), port_name(port));
a4a5d2f8
VS
2557
2558 /* make sure vdd is off before we steal it */
2559 edp_panel_vdd_off_sync(intel_dp);
2560
2561 intel_dp->pps_pipe = INVALID_PIPE;
2562 }
2563}
2564
2565static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2566{
2567 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2568 struct intel_encoder *encoder = &intel_dig_port->base;
2569 struct drm_device *dev = encoder->base.dev;
2570 struct drm_i915_private *dev_priv = dev->dev_private;
2571 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2572 struct edp_power_seq power_seq;
2573
2574 lockdep_assert_held(&dev_priv->pps_mutex);
2575
2576 if (intel_dp->pps_pipe == crtc->pipe)
2577 return;
2578
2579 /*
2580 * If another power sequencer was being used on this
2581 * port previously make sure to turn off vdd there while
2582 * we still have control of it.
2583 */
2584 if (intel_dp->pps_pipe != INVALID_PIPE)
2585 edp_panel_vdd_off_sync(intel_dp);
2586
2587 /*
2588 * We may be stealing the power
2589 * sequencer from another port.
2590 */
2591 vlv_steal_power_sequencer(dev, crtc->pipe);
2592
2593 /* now it's all ours */
2594 intel_dp->pps_pipe = crtc->pipe;
2595
2596 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2597 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2598
2599 /* init power sequencer on this pipe and port */
2600 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2601 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2602 &power_seq);
2603}
2604
ab1f90f9 2605static void vlv_pre_enable_dp(struct intel_encoder *encoder)
a4fc5ed6 2606{
2bd2ad64 2607 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2608 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
b2634017 2609 struct drm_device *dev = encoder->base.dev;
89b667f8 2610 struct drm_i915_private *dev_priv = dev->dev_private;
ab1f90f9 2611 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
e4607fcf 2612 enum dpio_channel port = vlv_dport_to_channel(dport);
ab1f90f9
JN
2613 int pipe = intel_crtc->pipe;
2614 u32 val;
a4fc5ed6 2615
ab1f90f9 2616 mutex_lock(&dev_priv->dpio_lock);
89b667f8 2617
ab3c759a 2618 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
ab1f90f9
JN
2619 val = 0;
2620 if (pipe)
2621 val |= (1<<21);
2622 else
2623 val &= ~(1<<21);
2624 val |= 0x001000c4;
ab3c759a
CML
2625 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2626 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2627 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
89b667f8 2628
ab1f90f9
JN
2629 mutex_unlock(&dev_priv->dpio_lock);
2630
2cac613b 2631 if (is_edp(intel_dp)) {
773538e8 2632 pps_lock(intel_dp);
a4a5d2f8 2633 vlv_init_panel_power_sequencer(intel_dp);
773538e8 2634 pps_unlock(intel_dp);
2cac613b 2635 }
bf13e81b 2636
ab1f90f9
JN
2637 intel_enable_dp(encoder);
2638
e4607fcf 2639 vlv_wait_port_ready(dev_priv, dport);
89b667f8
JB
2640}
2641
ecff4f3b 2642static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
2643{
2644 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2645 struct drm_device *dev = encoder->base.dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
2647 struct intel_crtc *intel_crtc =
2648 to_intel_crtc(encoder->base.crtc);
e4607fcf 2649 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 2650 int pipe = intel_crtc->pipe;
89b667f8 2651
8ac33ed3
DV
2652 intel_dp_prepare(encoder);
2653
89b667f8 2654 /* Program Tx lane resets to default */
0980a60f 2655 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 2656 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
2657 DPIO_PCS_TX_LANE2_RESET |
2658 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 2659 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
2660 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2661 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2662 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2663 DPIO_PCS_CLK_SOFT_RESET);
2664
2665 /* Fix up inter-pair skew failure */
ab3c759a
CML
2666 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2667 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2668 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
0980a60f 2669 mutex_unlock(&dev_priv->dpio_lock);
a4fc5ed6
KP
2670}
2671
e4a1d846
CML
2672static void chv_pre_enable_dp(struct intel_encoder *encoder)
2673{
2674 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2675 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2676 struct drm_device *dev = encoder->base.dev;
2677 struct drm_i915_private *dev_priv = dev->dev_private;
e4a1d846
CML
2678 struct intel_crtc *intel_crtc =
2679 to_intel_crtc(encoder->base.crtc);
2680 enum dpio_channel ch = vlv_dport_to_channel(dport);
2681 int pipe = intel_crtc->pipe;
2682 int data, i;
949c1d43 2683 u32 val;
e4a1d846 2684
e4a1d846 2685 mutex_lock(&dev_priv->dpio_lock);
949c1d43
VS
2686
2687 /* Deassert soft data lane reset*/
97fd4d5c 2688 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2689 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c
VS
2690 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2691
2692 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2693 val |= CHV_PCS_REQ_SOFTRESET_EN;
2694 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2695
2696 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2697 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2698 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
d2152b25 2699
97fd4d5c 2700 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
949c1d43 2701 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 2702 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
949c1d43
VS
2703
2704 /* Program Tx lane latency optimal setting*/
e4a1d846
CML
2705 for (i = 0; i < 4; i++) {
2706 /* Set the latency optimal bit */
2707 data = (i == 1) ? 0x0 : 0x6;
2708 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2709 data << DPIO_FRC_LATENCY_SHFIT);
2710
2711 /* Set the upar bit */
2712 data = (i == 1) ? 0x0 : 0x1;
2713 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2714 data << DPIO_UPAR_SHIFT);
2715 }
2716
2717 /* Data lane stagger programming */
2718 /* FIXME: Fix up value only after power analysis */
2719
2720 mutex_unlock(&dev_priv->dpio_lock);
2721
2722 if (is_edp(intel_dp)) {
773538e8 2723 pps_lock(intel_dp);
a4a5d2f8 2724 vlv_init_panel_power_sequencer(intel_dp);
773538e8 2725 pps_unlock(intel_dp);
e4a1d846
CML
2726 }
2727
2728 intel_enable_dp(encoder);
2729
2730 vlv_wait_port_ready(dev_priv, dport);
2731}
2732
9197c88b
VS
2733static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2734{
2735 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2736 struct drm_device *dev = encoder->base.dev;
2737 struct drm_i915_private *dev_priv = dev->dev_private;
2738 struct intel_crtc *intel_crtc =
2739 to_intel_crtc(encoder->base.crtc);
2740 enum dpio_channel ch = vlv_dport_to_channel(dport);
2741 enum pipe pipe = intel_crtc->pipe;
2742 u32 val;
2743
625695f8
VS
2744 intel_dp_prepare(encoder);
2745
9197c88b
VS
2746 mutex_lock(&dev_priv->dpio_lock);
2747
b9e5ac3c
VS
2748 /* program left/right clock distribution */
2749 if (pipe != PIPE_B) {
2750 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2751 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2752 if (ch == DPIO_CH0)
2753 val |= CHV_BUFLEFTENA1_FORCE;
2754 if (ch == DPIO_CH1)
2755 val |= CHV_BUFRIGHTENA1_FORCE;
2756 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2757 } else {
2758 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2759 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2760 if (ch == DPIO_CH0)
2761 val |= CHV_BUFLEFTENA2_FORCE;
2762 if (ch == DPIO_CH1)
2763 val |= CHV_BUFRIGHTENA2_FORCE;
2764 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2765 }
2766
9197c88b
VS
2767 /* program clock channel usage */
2768 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2769 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2770 if (pipe != PIPE_B)
2771 val &= ~CHV_PCS_USEDCLKCHANNEL;
2772 else
2773 val |= CHV_PCS_USEDCLKCHANNEL;
2774 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2775
2776 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2777 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2778 if (pipe != PIPE_B)
2779 val &= ~CHV_PCS_USEDCLKCHANNEL;
2780 else
2781 val |= CHV_PCS_USEDCLKCHANNEL;
2782 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2783
2784 /*
2785 * This a a bit weird since generally CL
2786 * matches the pipe, but here we need to
2787 * pick the CL based on the port.
2788 */
2789 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2790 if (pipe != PIPE_B)
2791 val &= ~CHV_CMN_USEDCLKCHANNEL;
2792 else
2793 val |= CHV_CMN_USEDCLKCHANNEL;
2794 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2795
2796 mutex_unlock(&dev_priv->dpio_lock);
2797}
2798
a4fc5ed6 2799/*
df0c237d
JB
2800 * Native read with retry for link status and receiver capability reads for
2801 * cases where the sink may still be asleep.
9d1a1031
JN
2802 *
2803 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2804 * supposed to retry 3 times per the spec.
a4fc5ed6 2805 */
9d1a1031
JN
2806static ssize_t
2807intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2808 void *buffer, size_t size)
a4fc5ed6 2809{
9d1a1031
JN
2810 ssize_t ret;
2811 int i;
61da5fab 2812
61da5fab 2813 for (i = 0; i < 3; i++) {
9d1a1031
JN
2814 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2815 if (ret == size)
2816 return ret;
61da5fab
JB
2817 msleep(1);
2818 }
a4fc5ed6 2819
9d1a1031 2820 return ret;
a4fc5ed6
KP
2821}
2822
2823/*
2824 * Fetch AUX CH registers 0x202 - 0x207 which contain
2825 * link status information
2826 */
2827static bool
93f62dad 2828intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6 2829{
9d1a1031
JN
2830 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2831 DP_LANE0_1_STATUS,
2832 link_status,
2833 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
a4fc5ed6
KP
2834}
2835
1100244e 2836/* These are source-specific values. */
a4fc5ed6 2837static uint8_t
1a2eb460 2838intel_dp_voltage_max(struct intel_dp *intel_dp)
a4fc5ed6 2839{
30add22d 2840 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 2841 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2842
5a9d1f1a
DL
2843 if (INTEL_INFO(dev)->gen >= 9)
2844 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2845 else if (IS_VALLEYVIEW(dev))
bd60018a 2846 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
bc7d38a4 2847 else if (IS_GEN7(dev) && port == PORT_A)
bd60018a 2848 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
bc7d38a4 2849 else if (HAS_PCH_CPT(dev) && port != PORT_A)
bd60018a 2850 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
1a2eb460 2851 else
bd60018a 2852 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
1a2eb460
KP
2853}
2854
2855static uint8_t
2856intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2857{
30add22d 2858 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 2859 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2860
5a9d1f1a
DL
2861 if (INTEL_INFO(dev)->gen >= 9) {
2862 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2863 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2864 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2865 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2866 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2867 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2868 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2869 default:
2870 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2871 }
2872 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
d6c0d722 2873 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2874 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2875 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2876 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2877 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2878 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2879 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2880 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
d6c0d722 2881 default:
bd60018a 2882 return DP_TRAIN_PRE_EMPH_LEVEL_0;
d6c0d722 2883 }
e2fa6fba
P
2884 } else if (IS_VALLEYVIEW(dev)) {
2885 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2886 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2887 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2888 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2889 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2890 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2891 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2892 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba 2893 default:
bd60018a 2894 return DP_TRAIN_PRE_EMPH_LEVEL_0;
e2fa6fba 2895 }
bc7d38a4 2896 } else if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460 2897 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2898 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2899 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2900 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2901 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2902 return DP_TRAIN_PRE_EMPH_LEVEL_1;
1a2eb460 2903 default:
bd60018a 2904 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460
KP
2905 }
2906 } else {
2907 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2908 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2909 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2910 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2911 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2912 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2913 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
1a2eb460 2915 default:
bd60018a 2916 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460 2917 }
a4fc5ed6
KP
2918 }
2919}
2920
e2fa6fba
P
2921static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2922{
2923 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2924 struct drm_i915_private *dev_priv = dev->dev_private;
2925 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
5e69f97f
CML
2926 struct intel_crtc *intel_crtc =
2927 to_intel_crtc(dport->base.base.crtc);
e2fa6fba
P
2928 unsigned long demph_reg_value, preemph_reg_value,
2929 uniqtranscale_reg_value;
2930 uint8_t train_set = intel_dp->train_set[0];
e4607fcf 2931 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 2932 int pipe = intel_crtc->pipe;
e2fa6fba
P
2933
2934 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 2935 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e2fa6fba
P
2936 preemph_reg_value = 0x0004000;
2937 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2938 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2939 demph_reg_value = 0x2B405555;
2940 uniqtranscale_reg_value = 0x552AB83A;
2941 break;
bd60018a 2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
2943 demph_reg_value = 0x2B404040;
2944 uniqtranscale_reg_value = 0x5548B83A;
2945 break;
bd60018a 2946 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
2947 demph_reg_value = 0x2B245555;
2948 uniqtranscale_reg_value = 0x5560B83A;
2949 break;
bd60018a 2950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba
P
2951 demph_reg_value = 0x2B405555;
2952 uniqtranscale_reg_value = 0x5598DA3A;
2953 break;
2954 default:
2955 return 0;
2956 }
2957 break;
bd60018a 2958 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e2fa6fba
P
2959 preemph_reg_value = 0x0002000;
2960 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2962 demph_reg_value = 0x2B404040;
2963 uniqtranscale_reg_value = 0x5552B83A;
2964 break;
bd60018a 2965 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
2966 demph_reg_value = 0x2B404848;
2967 uniqtranscale_reg_value = 0x5580B83A;
2968 break;
bd60018a 2969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
2970 demph_reg_value = 0x2B404040;
2971 uniqtranscale_reg_value = 0x55ADDA3A;
2972 break;
2973 default:
2974 return 0;
2975 }
2976 break;
bd60018a 2977 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e2fa6fba
P
2978 preemph_reg_value = 0x0000000;
2979 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2981 demph_reg_value = 0x2B305555;
2982 uniqtranscale_reg_value = 0x5570B83A;
2983 break;
bd60018a 2984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
2985 demph_reg_value = 0x2B2B4040;
2986 uniqtranscale_reg_value = 0x55ADDA3A;
2987 break;
2988 default:
2989 return 0;
2990 }
2991 break;
bd60018a 2992 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e2fa6fba
P
2993 preemph_reg_value = 0x0006000;
2994 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2995 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2996 demph_reg_value = 0x1B405555;
2997 uniqtranscale_reg_value = 0x55ADDA3A;
2998 break;
2999 default:
3000 return 0;
3001 }
3002 break;
3003 default:
3004 return 0;
3005 }
3006
0980a60f 3007 mutex_lock(&dev_priv->dpio_lock);
ab3c759a
CML
3008 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3009 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3010 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
e2fa6fba 3011 uniqtranscale_reg_value);
ab3c759a
CML
3012 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3013 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3014 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3015 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
0980a60f 3016 mutex_unlock(&dev_priv->dpio_lock);
e2fa6fba
P
3017
3018 return 0;
3019}
3020
e4a1d846
CML
3021static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3022{
3023 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3026 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
f72df8db 3027 u32 deemph_reg_value, margin_reg_value, val;
e4a1d846
CML
3028 uint8_t train_set = intel_dp->train_set[0];
3029 enum dpio_channel ch = vlv_dport_to_channel(dport);
f72df8db
VS
3030 enum pipe pipe = intel_crtc->pipe;
3031 int i;
e4a1d846
CML
3032
3033 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3034 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e4a1d846 3035 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3036 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3037 deemph_reg_value = 128;
3038 margin_reg_value = 52;
3039 break;
bd60018a 3040 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3041 deemph_reg_value = 128;
3042 margin_reg_value = 77;
3043 break;
bd60018a 3044 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3045 deemph_reg_value = 128;
3046 margin_reg_value = 102;
3047 break;
bd60018a 3048 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e4a1d846
CML
3049 deemph_reg_value = 128;
3050 margin_reg_value = 154;
3051 /* FIXME extra to set for 1200 */
3052 break;
3053 default:
3054 return 0;
3055 }
3056 break;
bd60018a 3057 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e4a1d846 3058 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3059 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3060 deemph_reg_value = 85;
3061 margin_reg_value = 78;
3062 break;
bd60018a 3063 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3064 deemph_reg_value = 85;
3065 margin_reg_value = 116;
3066 break;
bd60018a 3067 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3068 deemph_reg_value = 85;
3069 margin_reg_value = 154;
3070 break;
3071 default:
3072 return 0;
3073 }
3074 break;
bd60018a 3075 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e4a1d846 3076 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3078 deemph_reg_value = 64;
3079 margin_reg_value = 104;
3080 break;
bd60018a 3081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3082 deemph_reg_value = 64;
3083 margin_reg_value = 154;
3084 break;
3085 default:
3086 return 0;
3087 }
3088 break;
bd60018a 3089 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e4a1d846 3090 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3092 deemph_reg_value = 43;
3093 margin_reg_value = 154;
3094 break;
3095 default:
3096 return 0;
3097 }
3098 break;
3099 default:
3100 return 0;
3101 }
3102
3103 mutex_lock(&dev_priv->dpio_lock);
3104
3105 /* Clear calc init */
1966e59e
VS
3106 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3107 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3108 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3109
3110 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3111 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3112 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
3113
3114 /* Program swing deemph */
f72df8db
VS
3115 for (i = 0; i < 4; i++) {
3116 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3117 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3118 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3119 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3120 }
e4a1d846
CML
3121
3122 /* Program swing margin */
f72df8db
VS
3123 for (i = 0; i < 4; i++) {
3124 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1fb44505
VS
3125 val &= ~DPIO_SWING_MARGIN000_MASK;
3126 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
f72df8db
VS
3127 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3128 }
e4a1d846
CML
3129
3130 /* Disable unique transition scale */
f72df8db
VS
3131 for (i = 0; i < 4; i++) {
3132 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3133 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3134 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3135 }
e4a1d846
CML
3136
3137 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
bd60018a 3138 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
e4a1d846 3139 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
bd60018a 3140 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
e4a1d846
CML
3141
3142 /*
3143 * The document said it needs to set bit 27 for ch0 and bit 26
3144 * for ch1. Might be a typo in the doc.
3145 * For now, for this unique transition scale selection, set bit
3146 * 27 for ch0 and ch1.
3147 */
f72df8db
VS
3148 for (i = 0; i < 4; i++) {
3149 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3150 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3151 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3152 }
e4a1d846 3153
f72df8db
VS
3154 for (i = 0; i < 4; i++) {
3155 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3156 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3157 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3158 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3159 }
e4a1d846
CML
3160 }
3161
3162 /* Start swing calculation */
1966e59e
VS
3163 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3164 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3165 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3166
3167 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3168 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3169 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
3170
3171 /* LRC Bypass */
3172 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3173 val |= DPIO_LRC_BYPASS;
3174 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3175
3176 mutex_unlock(&dev_priv->dpio_lock);
3177
3178 return 0;
3179}
3180
a4fc5ed6 3181static void
0301b3ac
JN
3182intel_get_adjust_train(struct intel_dp *intel_dp,
3183 const uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6
KP
3184{
3185 uint8_t v = 0;
3186 uint8_t p = 0;
3187 int lane;
1a2eb460
KP
3188 uint8_t voltage_max;
3189 uint8_t preemph_max;
a4fc5ed6 3190
33a34e4e 3191 for (lane = 0; lane < intel_dp->lane_count; lane++) {
0f037bde
DV
3192 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3193 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
a4fc5ed6
KP
3194
3195 if (this_v > v)
3196 v = this_v;
3197 if (this_p > p)
3198 p = this_p;
3199 }
3200
1a2eb460 3201 voltage_max = intel_dp_voltage_max(intel_dp);
417e822d
KP
3202 if (v >= voltage_max)
3203 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
a4fc5ed6 3204
1a2eb460
KP
3205 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3206 if (p >= preemph_max)
3207 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
a4fc5ed6
KP
3208
3209 for (lane = 0; lane < 4; lane++)
33a34e4e 3210 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
3211}
3212
3213static uint32_t
f0a3424e 3214intel_gen4_signal_levels(uint8_t train_set)
a4fc5ed6 3215{
3cf2efb1 3216 uint32_t signal_levels = 0;
a4fc5ed6 3217
3cf2efb1 3218 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
a4fc5ed6
KP
3220 default:
3221 signal_levels |= DP_VOLTAGE_0_4;
3222 break;
bd60018a 3223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
a4fc5ed6
KP
3224 signal_levels |= DP_VOLTAGE_0_6;
3225 break;
bd60018a 3226 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
a4fc5ed6
KP
3227 signal_levels |= DP_VOLTAGE_0_8;
3228 break;
bd60018a 3229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
a4fc5ed6
KP
3230 signal_levels |= DP_VOLTAGE_1_2;
3231 break;
3232 }
3cf2efb1 3233 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3234 case DP_TRAIN_PRE_EMPH_LEVEL_0:
a4fc5ed6
KP
3235 default:
3236 signal_levels |= DP_PRE_EMPHASIS_0;
3237 break;
bd60018a 3238 case DP_TRAIN_PRE_EMPH_LEVEL_1:
a4fc5ed6
KP
3239 signal_levels |= DP_PRE_EMPHASIS_3_5;
3240 break;
bd60018a 3241 case DP_TRAIN_PRE_EMPH_LEVEL_2:
a4fc5ed6
KP
3242 signal_levels |= DP_PRE_EMPHASIS_6;
3243 break;
bd60018a 3244 case DP_TRAIN_PRE_EMPH_LEVEL_3:
a4fc5ed6
KP
3245 signal_levels |= DP_PRE_EMPHASIS_9_5;
3246 break;
3247 }
3248 return signal_levels;
3249}
3250
e3421a18
ZW
3251/* Gen6's DP voltage swing and pre-emphasis control */
3252static uint32_t
3253intel_gen6_edp_signal_levels(uint8_t train_set)
3254{
3c5a62b5
YL
3255 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3256 DP_TRAIN_PRE_EMPHASIS_MASK);
3257 switch (signal_levels) {
bd60018a
SJ
3258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3260 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
bd60018a 3261 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3262 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
bd60018a
SJ
3263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3c5a62b5 3265 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
bd60018a
SJ
3266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3268 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
bd60018a
SJ
3269 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3271 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 3272 default:
3c5a62b5
YL
3273 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3274 "0x%x\n", signal_levels);
3275 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
3276 }
3277}
3278
1a2eb460
KP
3279/* Gen7's DP voltage swing and pre-emphasis control */
3280static uint32_t
3281intel_gen7_edp_signal_levels(uint8_t train_set)
3282{
3283 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3284 DP_TRAIN_PRE_EMPHASIS_MASK);
3285 switch (signal_levels) {
bd60018a 3286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3287 return EDP_LINK_TRAIN_400MV_0DB_IVB;
bd60018a 3288 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460 3289 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
bd60018a 3290 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1a2eb460
KP
3291 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3292
bd60018a 3293 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3294 return EDP_LINK_TRAIN_600MV_0DB_IVB;
bd60018a 3295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3296 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3297
bd60018a 3298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3299 return EDP_LINK_TRAIN_800MV_0DB_IVB;
bd60018a 3300 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3301 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3302
3303 default:
3304 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3305 "0x%x\n", signal_levels);
3306 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3307 }
3308}
3309
d6c0d722
PZ
3310/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3311static uint32_t
f0a3424e 3312intel_hsw_signal_levels(uint8_t train_set)
a4fc5ed6 3313{
d6c0d722
PZ
3314 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3315 DP_TRAIN_PRE_EMPHASIS_MASK);
3316 switch (signal_levels) {
bd60018a 3317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
c5fe6a06 3318 return DDI_BUF_TRANS_SELECT(0);
bd60018a 3319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
c5fe6a06 3320 return DDI_BUF_TRANS_SELECT(1);
bd60018a 3321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
c5fe6a06 3322 return DDI_BUF_TRANS_SELECT(2);
bd60018a 3323 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
c5fe6a06 3324 return DDI_BUF_TRANS_SELECT(3);
a4fc5ed6 3325
bd60018a 3326 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
c5fe6a06 3327 return DDI_BUF_TRANS_SELECT(4);
bd60018a 3328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
c5fe6a06 3329 return DDI_BUF_TRANS_SELECT(5);
bd60018a 3330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
c5fe6a06 3331 return DDI_BUF_TRANS_SELECT(6);
a4fc5ed6 3332
bd60018a 3333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
c5fe6a06 3334 return DDI_BUF_TRANS_SELECT(7);
bd60018a 3335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
c5fe6a06 3336 return DDI_BUF_TRANS_SELECT(8);
d6c0d722
PZ
3337 default:
3338 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3339 "0x%x\n", signal_levels);
c5fe6a06 3340 return DDI_BUF_TRANS_SELECT(0);
a4fc5ed6 3341 }
a4fc5ed6
KP
3342}
3343
f0a3424e
PZ
3344/* Properly updates "DP" with the correct signal levels. */
3345static void
3346intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3347{
3348 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3349 enum port port = intel_dig_port->port;
f0a3424e
PZ
3350 struct drm_device *dev = intel_dig_port->base.base.dev;
3351 uint32_t signal_levels, mask;
3352 uint8_t train_set = intel_dp->train_set[0];
3353
5a9d1f1a 3354 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
f0a3424e
PZ
3355 signal_levels = intel_hsw_signal_levels(train_set);
3356 mask = DDI_BUF_EMP_MASK;
e4a1d846
CML
3357 } else if (IS_CHERRYVIEW(dev)) {
3358 signal_levels = intel_chv_signal_levels(intel_dp);
3359 mask = 0;
e2fa6fba
P
3360 } else if (IS_VALLEYVIEW(dev)) {
3361 signal_levels = intel_vlv_signal_levels(intel_dp);
3362 mask = 0;
bc7d38a4 3363 } else if (IS_GEN7(dev) && port == PORT_A) {
f0a3424e
PZ
3364 signal_levels = intel_gen7_edp_signal_levels(train_set);
3365 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
bc7d38a4 3366 } else if (IS_GEN6(dev) && port == PORT_A) {
f0a3424e
PZ
3367 signal_levels = intel_gen6_edp_signal_levels(train_set);
3368 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3369 } else {
3370 signal_levels = intel_gen4_signal_levels(train_set);
3371 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3372 }
3373
3374 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3375
3376 *DP = (*DP & ~mask) | signal_levels;
3377}
3378
a4fc5ed6 3379static bool
ea5b213a 3380intel_dp_set_link_train(struct intel_dp *intel_dp,
70aff66c 3381 uint32_t *DP,
58e10eb9 3382 uint8_t dp_train_pat)
a4fc5ed6 3383{
174edf1f
PZ
3384 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3385 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3386 struct drm_i915_private *dev_priv = dev->dev_private;
2cdfe6c8
JN
3387 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3388 int ret, len;
a4fc5ed6 3389
7b13b58a 3390 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
47ea7542 3391
70aff66c 3392 I915_WRITE(intel_dp->output_reg, *DP);
ea5b213a 3393 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 3394
2cdfe6c8
JN
3395 buf[0] = dp_train_pat;
3396 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
47ea7542 3397 DP_TRAINING_PATTERN_DISABLE) {
2cdfe6c8
JN
3398 /* don't write DP_TRAINING_LANEx_SET on disable */
3399 len = 1;
3400 } else {
3401 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3402 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3403 len = intel_dp->lane_count + 1;
47ea7542 3404 }
a4fc5ed6 3405
9d1a1031
JN
3406 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3407 buf, len);
2cdfe6c8
JN
3408
3409 return ret == len;
a4fc5ed6
KP
3410}
3411
70aff66c
JN
3412static bool
3413intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3414 uint8_t dp_train_pat)
3415{
953d22e8 3416 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
70aff66c
JN
3417 intel_dp_set_signal_levels(intel_dp, DP);
3418 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3419}
3420
3421static bool
3422intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
0301b3ac 3423 const uint8_t link_status[DP_LINK_STATUS_SIZE])
70aff66c
JN
3424{
3425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3426 struct drm_device *dev = intel_dig_port->base.base.dev;
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 int ret;
3429
3430 intel_get_adjust_train(intel_dp, link_status);
3431 intel_dp_set_signal_levels(intel_dp, DP);
3432
3433 I915_WRITE(intel_dp->output_reg, *DP);
3434 POSTING_READ(intel_dp->output_reg);
3435
9d1a1031
JN
3436 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3437 intel_dp->train_set, intel_dp->lane_count);
70aff66c
JN
3438
3439 return ret == intel_dp->lane_count;
3440}
3441
3ab9c637
ID
3442static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3443{
3444 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3445 struct drm_device *dev = intel_dig_port->base.base.dev;
3446 struct drm_i915_private *dev_priv = dev->dev_private;
3447 enum port port = intel_dig_port->port;
3448 uint32_t val;
3449
3450 if (!HAS_DDI(dev))
3451 return;
3452
3453 val = I915_READ(DP_TP_CTL(port));
3454 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3455 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3456 I915_WRITE(DP_TP_CTL(port), val);
3457
3458 /*
3459 * On PORT_A we can have only eDP in SST mode. There the only reason
3460 * we need to set idle transmission mode is to work around a HW issue
3461 * where we enable the pipe while not in idle link-training mode.
3462 * In this case there is requirement to wait for a minimum number of
3463 * idle patterns to be sent.
3464 */
3465 if (port == PORT_A)
3466 return;
3467
3468 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3469 1))
3470 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3471}
3472
33a34e4e 3473/* Enable corresponding port and start training pattern 1 */
c19b0669 3474void
33a34e4e 3475intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 3476{
da63a9f2 3477 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
c19b0669 3478 struct drm_device *dev = encoder->dev;
a4fc5ed6
KP
3479 int i;
3480 uint8_t voltage;
cdb0e95b 3481 int voltage_tries, loop_tries;
ea5b213a 3482 uint32_t DP = intel_dp->DP;
6aba5b6c 3483 uint8_t link_config[2];
a4fc5ed6 3484
affa9354 3485 if (HAS_DDI(dev))
c19b0669
PZ
3486 intel_ddi_prepare_link_retrain(encoder);
3487
3cf2efb1 3488 /* Write the link configuration data */
6aba5b6c
JN
3489 link_config[0] = intel_dp->link_bw;
3490 link_config[1] = intel_dp->lane_count;
3491 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3492 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
9d1a1031 3493 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
6aba5b6c
JN
3494
3495 link_config[0] = 0;
3496 link_config[1] = DP_SET_ANSI_8B10B;
9d1a1031 3497 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
a4fc5ed6
KP
3498
3499 DP |= DP_PORT_EN;
1a2eb460 3500
70aff66c
JN
3501 /* clock recovery */
3502 if (!intel_dp_reset_link_train(intel_dp, &DP,
3503 DP_TRAINING_PATTERN_1 |
3504 DP_LINK_SCRAMBLING_DISABLE)) {
3505 DRM_ERROR("failed to enable link training\n");
3506 return;
3507 }
3508
a4fc5ed6 3509 voltage = 0xff;
cdb0e95b
KP
3510 voltage_tries = 0;
3511 loop_tries = 0;
a4fc5ed6 3512 for (;;) {
70aff66c 3513 uint8_t link_status[DP_LINK_STATUS_SIZE];
a4fc5ed6 3514
a7c9655f 3515 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
93f62dad
KP
3516 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3517 DRM_ERROR("failed to get link status\n");
a4fc5ed6 3518 break;
93f62dad 3519 }
a4fc5ed6 3520
01916270 3521 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
93f62dad 3522 DRM_DEBUG_KMS("clock recovery OK\n");
3cf2efb1
CW
3523 break;
3524 }
3525
3526 /* Check to see if we've tried the max voltage */
3527 for (i = 0; i < intel_dp->lane_count; i++)
3528 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 3529 break;
3b4f819d 3530 if (i == intel_dp->lane_count) {
b06fbda3
DV
3531 ++loop_tries;
3532 if (loop_tries == 5) {
3def84b3 3533 DRM_ERROR("too many full retries, give up\n");
cdb0e95b
KP
3534 break;
3535 }
70aff66c
JN
3536 intel_dp_reset_link_train(intel_dp, &DP,
3537 DP_TRAINING_PATTERN_1 |
3538 DP_LINK_SCRAMBLING_DISABLE);
cdb0e95b
KP
3539 voltage_tries = 0;
3540 continue;
3541 }
a4fc5ed6 3542
3cf2efb1 3543 /* Check to see if we've tried the same voltage 5 times */
b06fbda3 3544 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
24773670 3545 ++voltage_tries;
b06fbda3 3546 if (voltage_tries == 5) {
3def84b3 3547 DRM_ERROR("too many voltage retries, give up\n");
b06fbda3
DV
3548 break;
3549 }
3550 } else
3551 voltage_tries = 0;
3552 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 3553
70aff66c
JN
3554 /* Update training set as requested by target */
3555 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3556 DRM_ERROR("failed to update link training\n");
3557 break;
3558 }
a4fc5ed6
KP
3559 }
3560
33a34e4e
JB
3561 intel_dp->DP = DP;
3562}
3563
c19b0669 3564void
33a34e4e
JB
3565intel_dp_complete_link_train(struct intel_dp *intel_dp)
3566{
33a34e4e 3567 bool channel_eq = false;
37f80975 3568 int tries, cr_tries;
33a34e4e 3569 uint32_t DP = intel_dp->DP;
06ea66b6
TP
3570 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3571
3572 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3573 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3574 training_pattern = DP_TRAINING_PATTERN_3;
33a34e4e 3575
a4fc5ed6 3576 /* channel equalization */
70aff66c 3577 if (!intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3578 training_pattern |
70aff66c
JN
3579 DP_LINK_SCRAMBLING_DISABLE)) {
3580 DRM_ERROR("failed to start channel equalization\n");
3581 return;
3582 }
3583
a4fc5ed6 3584 tries = 0;
37f80975 3585 cr_tries = 0;
a4fc5ed6
KP
3586 channel_eq = false;
3587 for (;;) {
70aff66c 3588 uint8_t link_status[DP_LINK_STATUS_SIZE];
e3421a18 3589
37f80975
JB
3590 if (cr_tries > 5) {
3591 DRM_ERROR("failed to train DP, aborting\n");
37f80975
JB
3592 break;
3593 }
3594
a7c9655f 3595 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
70aff66c
JN
3596 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3597 DRM_ERROR("failed to get link status\n");
a4fc5ed6 3598 break;
70aff66c 3599 }
a4fc5ed6 3600
37f80975 3601 /* Make sure clock is still ok */
01916270 3602 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
37f80975 3603 intel_dp_start_link_train(intel_dp);
70aff66c 3604 intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3605 training_pattern |
70aff66c 3606 DP_LINK_SCRAMBLING_DISABLE);
37f80975
JB
3607 cr_tries++;
3608 continue;
3609 }
3610
1ffdff13 3611 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3cf2efb1
CW
3612 channel_eq = true;
3613 break;
3614 }
a4fc5ed6 3615
37f80975
JB
3616 /* Try 5 times, then try clock recovery if that fails */
3617 if (tries > 5) {
3618 intel_dp_link_down(intel_dp);
3619 intel_dp_start_link_train(intel_dp);
70aff66c 3620 intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3621 training_pattern |
70aff66c 3622 DP_LINK_SCRAMBLING_DISABLE);
37f80975
JB
3623 tries = 0;
3624 cr_tries++;
3625 continue;
3626 }
a4fc5ed6 3627
70aff66c
JN
3628 /* Update training set as requested by target */
3629 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3630 DRM_ERROR("failed to update link training\n");
3631 break;
3632 }
3cf2efb1 3633 ++tries;
869184a6 3634 }
3cf2efb1 3635
3ab9c637
ID
3636 intel_dp_set_idle_link_train(intel_dp);
3637
3638 intel_dp->DP = DP;
3639
d6c0d722 3640 if (channel_eq)
07f42258 3641 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
d6c0d722 3642
3ab9c637
ID
3643}
3644
3645void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3646{
70aff66c 3647 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3ab9c637 3648 DP_TRAINING_PATTERN_DISABLE);
a4fc5ed6
KP
3649}
3650
3651static void
ea5b213a 3652intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 3653{
da63a9f2 3654 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3655 enum port port = intel_dig_port->port;
da63a9f2 3656 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3657 struct drm_i915_private *dev_priv = dev->dev_private;
ab527efc
DV
3658 struct intel_crtc *intel_crtc =
3659 to_intel_crtc(intel_dig_port->base.base.crtc);
ea5b213a 3660 uint32_t DP = intel_dp->DP;
a4fc5ed6 3661
bc76e320 3662 if (WARN_ON(HAS_DDI(dev)))
c19b0669
PZ
3663 return;
3664
0c33d8d7 3665 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1b39d6f3
CW
3666 return;
3667
28c97730 3668 DRM_DEBUG_KMS("\n");
32f9d658 3669
bc7d38a4 3670 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
e3421a18 3671 DP &= ~DP_LINK_TRAIN_MASK_CPT;
ea5b213a 3672 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
e3421a18 3673 } else {
aad3d14d
VS
3674 if (IS_CHERRYVIEW(dev))
3675 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3676 else
3677 DP &= ~DP_LINK_TRAIN_MASK;
ea5b213a 3678 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
e3421a18 3679 }
fe255d00 3680 POSTING_READ(intel_dp->output_reg);
5eb08b69 3681
493a7081 3682 if (HAS_PCH_IBX(dev) &&
1b39d6f3 3683 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
da63a9f2 3684 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
31acbcc4 3685
5bddd17f
EA
3686 /* Hardware workaround: leaving our transcoder select
3687 * set to transcoder B while it's off will prevent the
3688 * corresponding HDMI output on transcoder A.
3689 *
3690 * Combine this with another hardware workaround:
3691 * transcoder select bit can only be cleared while the
3692 * port is enabled.
3693 */
3694 DP &= ~DP_PIPEB_SELECT;
3695 I915_WRITE(intel_dp->output_reg, DP);
3696
3697 /* Changes to enable or select take place the vblank
3698 * after being written.
3699 */
ff50afe9
DV
3700 if (WARN_ON(crtc == NULL)) {
3701 /* We should never try to disable a port without a crtc
3702 * attached. For paranoia keep the code around for a
3703 * bit. */
31acbcc4
CW
3704 POSTING_READ(intel_dp->output_reg);
3705 msleep(50);
3706 } else
ab527efc 3707 intel_wait_for_vblank(dev, intel_crtc->pipe);
5bddd17f
EA
3708 }
3709
832afda6 3710 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
ea5b213a
CW
3711 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3712 POSTING_READ(intel_dp->output_reg);
f01eca2e 3713 msleep(intel_dp->panel_power_down_delay);
a4fc5ed6
KP
3714}
3715
26d61aad
KP
3716static bool
3717intel_dp_get_dpcd(struct intel_dp *intel_dp)
92fd8fd1 3718{
a031d709
RV
3719 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3720 struct drm_device *dev = dig_port->base.base.dev;
3721 struct drm_i915_private *dev_priv = dev->dev_private;
3722
9d1a1031
JN
3723 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3724 sizeof(intel_dp->dpcd)) < 0)
edb39244 3725 return false; /* aux transfer failed */
92fd8fd1 3726
a8e98153 3727 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
577c7a50 3728
edb39244
AJ
3729 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3730 return false; /* DPCD not present */
3731
2293bb5c
SK
3732 /* Check if the panel supports PSR */
3733 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
50003939 3734 if (is_edp(intel_dp)) {
9d1a1031
JN
3735 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3736 intel_dp->psr_dpcd,
3737 sizeof(intel_dp->psr_dpcd));
a031d709
RV
3738 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3739 dev_priv->psr.sink_support = true;
50003939 3740 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
a031d709 3741 }
50003939
JN
3742 }
3743
06ea66b6
TP
3744 /* Training Pattern 3 support */
3745 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3746 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3747 intel_dp->use_tps3 = true;
3748 DRM_DEBUG_KMS("Displayport TPS3 supported");
3749 } else
3750 intel_dp->use_tps3 = false;
3751
edb39244
AJ
3752 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3753 DP_DWN_STRM_PORT_PRESENT))
3754 return true; /* native DP sink */
3755
3756 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3757 return true; /* no per-port downstream info */
3758
9d1a1031
JN
3759 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3760 intel_dp->downstream_ports,
3761 DP_MAX_DOWNSTREAM_PORTS) < 0)
edb39244
AJ
3762 return false; /* downstream port status fetch failed */
3763
3764 return true;
92fd8fd1
KP
3765}
3766
0d198328
AJ
3767static void
3768intel_dp_probe_oui(struct intel_dp *intel_dp)
3769{
3770 u8 buf[3];
3771
3772 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3773 return;
3774
24f3e092 3775 intel_edp_panel_vdd_on(intel_dp);
351cfc34 3776
9d1a1031 3777 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
0d198328
AJ
3778 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3779 buf[0], buf[1], buf[2]);
3780
9d1a1031 3781 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
0d198328
AJ
3782 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3783 buf[0], buf[1], buf[2]);
351cfc34 3784
1e0560e0 3785 intel_edp_panel_vdd_off(intel_dp, false);
0d198328
AJ
3786}
3787
0e32b39c
DA
3788static bool
3789intel_dp_probe_mst(struct intel_dp *intel_dp)
3790{
3791 u8 buf[1];
3792
3793 if (!intel_dp->can_mst)
3794 return false;
3795
3796 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3797 return false;
3798
d337a341 3799 intel_edp_panel_vdd_on(intel_dp);
0e32b39c
DA
3800 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3801 if (buf[0] & DP_MST_CAP) {
3802 DRM_DEBUG_KMS("Sink is MST capable\n");
3803 intel_dp->is_mst = true;
3804 } else {
3805 DRM_DEBUG_KMS("Sink is not MST capable\n");
3806 intel_dp->is_mst = false;
3807 }
3808 }
1e0560e0 3809 intel_edp_panel_vdd_off(intel_dp, false);
0e32b39c
DA
3810
3811 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3812 return intel_dp->is_mst;
3813}
3814
d2e216d0
RV
3815int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3816{
3817 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3818 struct drm_device *dev = intel_dig_port->base.base.dev;
3819 struct intel_crtc *intel_crtc =
3820 to_intel_crtc(intel_dig_port->base.base.crtc);
3821 u8 buf[1];
3822
9d1a1031 3823 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
d2e216d0
RV
3824 return -EAGAIN;
3825
3826 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3827 return -ENOTTY;
3828
9d1a1031
JN
3829 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3830 DP_TEST_SINK_START) < 0)
d2e216d0
RV
3831 return -EAGAIN;
3832
3833 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3834 intel_wait_for_vblank(dev, intel_crtc->pipe);
3835 intel_wait_for_vblank(dev, intel_crtc->pipe);
3836
9d1a1031 3837 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
d2e216d0
RV
3838 return -EAGAIN;
3839
9d1a1031 3840 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
d2e216d0
RV
3841 return 0;
3842}
3843
a60f0e38
JB
3844static bool
3845intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3846{
9d1a1031
JN
3847 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3848 DP_DEVICE_SERVICE_IRQ_VECTOR,
3849 sink_irq_vector, 1) == 1;
a60f0e38
JB
3850}
3851
0e32b39c
DA
3852static bool
3853intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3854{
3855 int ret;
3856
3857 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3858 DP_SINK_COUNT_ESI,
3859 sink_irq_vector, 14);
3860 if (ret != 14)
3861 return false;
3862
3863 return true;
3864}
3865
a60f0e38
JB
3866static void
3867intel_dp_handle_test_request(struct intel_dp *intel_dp)
3868{
3869 /* NAK by default */
9d1a1031 3870 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
a60f0e38
JB
3871}
3872
0e32b39c
DA
3873static int
3874intel_dp_check_mst_status(struct intel_dp *intel_dp)
3875{
3876 bool bret;
3877
3878 if (intel_dp->is_mst) {
3879 u8 esi[16] = { 0 };
3880 int ret = 0;
3881 int retry;
3882 bool handled;
3883 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3884go_again:
3885 if (bret == true) {
3886
3887 /* check link status - esi[10] = 0x200c */
3888 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3889 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3890 intel_dp_start_link_train(intel_dp);
3891 intel_dp_complete_link_train(intel_dp);
3892 intel_dp_stop_link_train(intel_dp);
3893 }
3894
3895 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3896 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3897
3898 if (handled) {
3899 for (retry = 0; retry < 3; retry++) {
3900 int wret;
3901 wret = drm_dp_dpcd_write(&intel_dp->aux,
3902 DP_SINK_COUNT_ESI+1,
3903 &esi[1], 3);
3904 if (wret == 3) {
3905 break;
3906 }
3907 }
3908
3909 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3910 if (bret == true) {
3911 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3912 goto go_again;
3913 }
3914 } else
3915 ret = 0;
3916
3917 return ret;
3918 } else {
3919 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3920 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3921 intel_dp->is_mst = false;
3922 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3923 /* send a hotplug event */
3924 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3925 }
3926 }
3927 return -EINVAL;
3928}
3929
a4fc5ed6
KP
3930/*
3931 * According to DP spec
3932 * 5.1.2:
3933 * 1. Read DPCD
3934 * 2. Configure link according to Receiver Capabilities
3935 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3936 * 4. Check link status on receipt of hot-plug interrupt
3937 */
00c09d70 3938void
ea5b213a 3939intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 3940{
5b215bcf 3941 struct drm_device *dev = intel_dp_to_dev(intel_dp);
da63a9f2 3942 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
a60f0e38 3943 u8 sink_irq_vector;
93f62dad 3944 u8 link_status[DP_LINK_STATUS_SIZE];
a60f0e38 3945
5b215bcf
DA
3946 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3947
da63a9f2 3948 if (!intel_encoder->connectors_active)
d2b996ac 3949 return;
59cd09e1 3950
da63a9f2 3951 if (WARN_ON(!intel_encoder->base.crtc))
a4fc5ed6
KP
3952 return;
3953
1a125d8a
ID
3954 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3955 return;
3956
92fd8fd1 3957 /* Try to read receiver status if the link appears to be up */
93f62dad 3958 if (!intel_dp_get_link_status(intel_dp, link_status)) {
a4fc5ed6
KP
3959 return;
3960 }
3961
92fd8fd1 3962 /* Now read the DPCD to see if it's actually running */
26d61aad 3963 if (!intel_dp_get_dpcd(intel_dp)) {
59cd09e1
JB
3964 return;
3965 }
3966
a60f0e38
JB
3967 /* Try to read the source of the interrupt */
3968 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3969 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3970 /* Clear interrupt source */
9d1a1031
JN
3971 drm_dp_dpcd_writeb(&intel_dp->aux,
3972 DP_DEVICE_SERVICE_IRQ_VECTOR,
3973 sink_irq_vector);
a60f0e38
JB
3974
3975 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3976 intel_dp_handle_test_request(intel_dp);
3977 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3978 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3979 }
3980
1ffdff13 3981 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
92fd8fd1 3982 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
8e329a03 3983 intel_encoder->base.name);
33a34e4e
JB
3984 intel_dp_start_link_train(intel_dp);
3985 intel_dp_complete_link_train(intel_dp);
3ab9c637 3986 intel_dp_stop_link_train(intel_dp);
33a34e4e 3987 }
a4fc5ed6 3988}
a4fc5ed6 3989
caf9ab24 3990/* XXX this is probably wrong for multiple downstream ports */
71ba9000 3991static enum drm_connector_status
26d61aad 3992intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 3993{
caf9ab24 3994 uint8_t *dpcd = intel_dp->dpcd;
caf9ab24
AJ
3995 uint8_t type;
3996
3997 if (!intel_dp_get_dpcd(intel_dp))
3998 return connector_status_disconnected;
3999
4000 /* if there's no downstream port, we're done */
4001 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
26d61aad 4002 return connector_status_connected;
caf9ab24
AJ
4003
4004 /* If we're HPD-aware, SINK_COUNT changes dynamically */
c9ff160b
JN
4005 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4006 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
23235177 4007 uint8_t reg;
9d1a1031
JN
4008
4009 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4010 &reg, 1) < 0)
caf9ab24 4011 return connector_status_unknown;
9d1a1031 4012
23235177
AJ
4013 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4014 : connector_status_disconnected;
caf9ab24
AJ
4015 }
4016
4017 /* If no HPD, poke DDC gently */
0b99836f 4018 if (drm_probe_ddc(&intel_dp->aux.ddc))
26d61aad 4019 return connector_status_connected;
caf9ab24
AJ
4020
4021 /* Well we tried, say unknown for unreliable port types */
c9ff160b
JN
4022 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4023 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4024 if (type == DP_DS_PORT_TYPE_VGA ||
4025 type == DP_DS_PORT_TYPE_NON_EDID)
4026 return connector_status_unknown;
4027 } else {
4028 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4029 DP_DWN_STRM_PORT_TYPE_MASK;
4030 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4031 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4032 return connector_status_unknown;
4033 }
caf9ab24
AJ
4034
4035 /* Anything else is out of spec, warn and ignore */
4036 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
26d61aad 4037 return connector_status_disconnected;
71ba9000
AJ
4038}
4039
d410b56d
CW
4040static enum drm_connector_status
4041edp_detect(struct intel_dp *intel_dp)
4042{
4043 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4044 enum drm_connector_status status;
4045
4046 status = intel_panel_detect(dev);
4047 if (status == connector_status_unknown)
4048 status = connector_status_connected;
4049
4050 return status;
4051}
4052
5eb08b69 4053static enum drm_connector_status
a9756bb5 4054ironlake_dp_detect(struct intel_dp *intel_dp)
5eb08b69 4055{
30add22d 4056 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1b469639
DL
4057 struct drm_i915_private *dev_priv = dev->dev_private;
4058 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
01cb9ea6 4059
1b469639
DL
4060 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4061 return connector_status_disconnected;
4062
26d61aad 4063 return intel_dp_detect_dpcd(intel_dp);
5eb08b69
ZW
4064}
4065
2a592bec
DA
4066static int g4x_digital_port_connected(struct drm_device *dev,
4067 struct intel_digital_port *intel_dig_port)
a4fc5ed6 4068{
a4fc5ed6 4069 struct drm_i915_private *dev_priv = dev->dev_private;
10f76a38 4070 uint32_t bit;
5eb08b69 4071
232a6ee9
TP
4072 if (IS_VALLEYVIEW(dev)) {
4073 switch (intel_dig_port->port) {
4074 case PORT_B:
4075 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4076 break;
4077 case PORT_C:
4078 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4079 break;
4080 case PORT_D:
4081 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4082 break;
4083 default:
2a592bec 4084 return -EINVAL;
232a6ee9
TP
4085 }
4086 } else {
4087 switch (intel_dig_port->port) {
4088 case PORT_B:
4089 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4090 break;
4091 case PORT_C:
4092 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4093 break;
4094 case PORT_D:
4095 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4096 break;
4097 default:
2a592bec 4098 return -EINVAL;
232a6ee9 4099 }
a4fc5ed6
KP
4100 }
4101
10f76a38 4102 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2a592bec
DA
4103 return 0;
4104 return 1;
4105}
4106
4107static enum drm_connector_status
4108g4x_dp_detect(struct intel_dp *intel_dp)
4109{
4110 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4112 int ret;
4113
4114 /* Can't disconnect eDP, but you can close the lid... */
4115 if (is_edp(intel_dp)) {
4116 enum drm_connector_status status;
4117
4118 status = intel_panel_detect(dev);
4119 if (status == connector_status_unknown)
4120 status = connector_status_connected;
4121 return status;
4122 }
4123
4124 ret = g4x_digital_port_connected(dev, intel_dig_port);
4125 if (ret == -EINVAL)
4126 return connector_status_unknown;
4127 else if (ret == 0)
a4fc5ed6
KP
4128 return connector_status_disconnected;
4129
26d61aad 4130 return intel_dp_detect_dpcd(intel_dp);
a9756bb5
ZW
4131}
4132
8c241fef 4133static struct edid *
beb60608 4134intel_dp_get_edid(struct intel_dp *intel_dp)
8c241fef 4135{
beb60608 4136 struct intel_connector *intel_connector = intel_dp->attached_connector;
d6f24d0f 4137
9cd300e0
JN
4138 /* use cached edid if we have one */
4139 if (intel_connector->edid) {
9cd300e0
JN
4140 /* invalid edid */
4141 if (IS_ERR(intel_connector->edid))
d6f24d0f
JB
4142 return NULL;
4143
55e9edeb 4144 return drm_edid_duplicate(intel_connector->edid);
beb60608
CW
4145 } else
4146 return drm_get_edid(&intel_connector->base,
4147 &intel_dp->aux.ddc);
4148}
8c241fef 4149
beb60608
CW
4150static void
4151intel_dp_set_edid(struct intel_dp *intel_dp)
4152{
4153 struct intel_connector *intel_connector = intel_dp->attached_connector;
4154 struct edid *edid;
8c241fef 4155
beb60608
CW
4156 edid = intel_dp_get_edid(intel_dp);
4157 intel_connector->detect_edid = edid;
4158
4159 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4160 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4161 else
4162 intel_dp->has_audio = drm_detect_monitor_audio(edid);
8c241fef
KP
4163}
4164
beb60608
CW
4165static void
4166intel_dp_unset_edid(struct intel_dp *intel_dp)
8c241fef 4167{
beb60608 4168 struct intel_connector *intel_connector = intel_dp->attached_connector;
8c241fef 4169
beb60608
CW
4170 kfree(intel_connector->detect_edid);
4171 intel_connector->detect_edid = NULL;
9cd300e0 4172
beb60608
CW
4173 intel_dp->has_audio = false;
4174}
d6f24d0f 4175
beb60608
CW
4176static enum intel_display_power_domain
4177intel_dp_power_get(struct intel_dp *dp)
4178{
4179 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4180 enum intel_display_power_domain power_domain;
4181
4182 power_domain = intel_display_port_power_domain(encoder);
4183 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4184
4185 return power_domain;
4186}
d6f24d0f 4187
beb60608
CW
4188static void
4189intel_dp_power_put(struct intel_dp *dp,
4190 enum intel_display_power_domain power_domain)
4191{
4192 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4193 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
8c241fef
KP
4194}
4195
a9756bb5
ZW
4196static enum drm_connector_status
4197intel_dp_detect(struct drm_connector *connector, bool force)
4198{
4199 struct intel_dp *intel_dp = intel_attached_dp(connector);
d63885da
PZ
4200 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4201 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fa90ecef 4202 struct drm_device *dev = connector->dev;
a9756bb5 4203 enum drm_connector_status status;
671dedd2 4204 enum intel_display_power_domain power_domain;
0e32b39c 4205 bool ret;
a9756bb5 4206
164c8598 4207 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 4208 connector->base.id, connector->name);
beb60608 4209 intel_dp_unset_edid(intel_dp);
164c8598 4210
0e32b39c
DA
4211 if (intel_dp->is_mst) {
4212 /* MST devices are disconnected from a monitor POV */
4213 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4214 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
beb60608 4215 return connector_status_disconnected;
0e32b39c
DA
4216 }
4217
beb60608 4218 power_domain = intel_dp_power_get(intel_dp);
a9756bb5 4219
d410b56d
CW
4220 /* Can't disconnect eDP, but you can close the lid... */
4221 if (is_edp(intel_dp))
4222 status = edp_detect(intel_dp);
4223 else if (HAS_PCH_SPLIT(dev))
a9756bb5
ZW
4224 status = ironlake_dp_detect(intel_dp);
4225 else
4226 status = g4x_dp_detect(intel_dp);
4227 if (status != connector_status_connected)
c8c8fb33 4228 goto out;
a9756bb5 4229
0d198328
AJ
4230 intel_dp_probe_oui(intel_dp);
4231
0e32b39c
DA
4232 ret = intel_dp_probe_mst(intel_dp);
4233 if (ret) {
4234 /* if we are in MST mode then this connector
4235 won't appear connected or have anything with EDID on it */
4236 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4237 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4238 status = connector_status_disconnected;
4239 goto out;
4240 }
4241
beb60608 4242 intel_dp_set_edid(intel_dp);
a9756bb5 4243
d63885da
PZ
4244 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4245 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
c8c8fb33
PZ
4246 status = connector_status_connected;
4247
4248out:
beb60608 4249 intel_dp_power_put(intel_dp, power_domain);
c8c8fb33 4250 return status;
a4fc5ed6
KP
4251}
4252
beb60608
CW
4253static void
4254intel_dp_force(struct drm_connector *connector)
a4fc5ed6 4255{
df0e9248 4256 struct intel_dp *intel_dp = intel_attached_dp(connector);
beb60608 4257 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
671dedd2 4258 enum intel_display_power_domain power_domain;
a4fc5ed6 4259
beb60608
CW
4260 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4261 connector->base.id, connector->name);
4262 intel_dp_unset_edid(intel_dp);
a4fc5ed6 4263
beb60608
CW
4264 if (connector->status != connector_status_connected)
4265 return;
671dedd2 4266
beb60608
CW
4267 power_domain = intel_dp_power_get(intel_dp);
4268
4269 intel_dp_set_edid(intel_dp);
4270
4271 intel_dp_power_put(intel_dp, power_domain);
4272
4273 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4274 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4275}
4276
4277static int intel_dp_get_modes(struct drm_connector *connector)
4278{
4279 struct intel_connector *intel_connector = to_intel_connector(connector);
4280 struct edid *edid;
4281
4282 edid = intel_connector->detect_edid;
4283 if (edid) {
4284 int ret = intel_connector_update_modes(connector, edid);
4285 if (ret)
4286 return ret;
4287 }
32f9d658 4288
f8779fda 4289 /* if eDP has no EDID, fall back to fixed mode */
beb60608
CW
4290 if (is_edp(intel_attached_dp(connector)) &&
4291 intel_connector->panel.fixed_mode) {
f8779fda 4292 struct drm_display_mode *mode;
beb60608
CW
4293
4294 mode = drm_mode_duplicate(connector->dev,
dd06f90e 4295 intel_connector->panel.fixed_mode);
f8779fda 4296 if (mode) {
32f9d658
ZW
4297 drm_mode_probed_add(connector, mode);
4298 return 1;
4299 }
4300 }
beb60608 4301
32f9d658 4302 return 0;
a4fc5ed6
KP
4303}
4304
1aad7ac0
CW
4305static bool
4306intel_dp_detect_audio(struct drm_connector *connector)
4307{
1aad7ac0 4308 bool has_audio = false;
beb60608 4309 struct edid *edid;
1aad7ac0 4310
beb60608
CW
4311 edid = to_intel_connector(connector)->detect_edid;
4312 if (edid)
1aad7ac0 4313 has_audio = drm_detect_monitor_audio(edid);
671dedd2 4314
1aad7ac0
CW
4315 return has_audio;
4316}
4317
f684960e
CW
4318static int
4319intel_dp_set_property(struct drm_connector *connector,
4320 struct drm_property *property,
4321 uint64_t val)
4322{
e953fd7b 4323 struct drm_i915_private *dev_priv = connector->dev->dev_private;
53b41837 4324 struct intel_connector *intel_connector = to_intel_connector(connector);
da63a9f2
PZ
4325 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4326 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
f684960e
CW
4327 int ret;
4328
662595df 4329 ret = drm_object_property_set_value(&connector->base, property, val);
f684960e
CW
4330 if (ret)
4331 return ret;
4332
3f43c48d 4333 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
4334 int i = val;
4335 bool has_audio;
4336
4337 if (i == intel_dp->force_audio)
f684960e
CW
4338 return 0;
4339
1aad7ac0 4340 intel_dp->force_audio = i;
f684960e 4341
c3e5f67b 4342 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
4343 has_audio = intel_dp_detect_audio(connector);
4344 else
c3e5f67b 4345 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0
CW
4346
4347 if (has_audio == intel_dp->has_audio)
f684960e
CW
4348 return 0;
4349
1aad7ac0 4350 intel_dp->has_audio = has_audio;
f684960e
CW
4351 goto done;
4352 }
4353
e953fd7b 4354 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
4355 bool old_auto = intel_dp->color_range_auto;
4356 uint32_t old_range = intel_dp->color_range;
4357
55bc60db
VS
4358 switch (val) {
4359 case INTEL_BROADCAST_RGB_AUTO:
4360 intel_dp->color_range_auto = true;
4361 break;
4362 case INTEL_BROADCAST_RGB_FULL:
4363 intel_dp->color_range_auto = false;
4364 intel_dp->color_range = 0;
4365 break;
4366 case INTEL_BROADCAST_RGB_LIMITED:
4367 intel_dp->color_range_auto = false;
4368 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4369 break;
4370 default:
4371 return -EINVAL;
4372 }
ae4edb80
DV
4373
4374 if (old_auto == intel_dp->color_range_auto &&
4375 old_range == intel_dp->color_range)
4376 return 0;
4377
e953fd7b
CW
4378 goto done;
4379 }
4380
53b41837
YN
4381 if (is_edp(intel_dp) &&
4382 property == connector->dev->mode_config.scaling_mode_property) {
4383 if (val == DRM_MODE_SCALE_NONE) {
4384 DRM_DEBUG_KMS("no scaling not supported\n");
4385 return -EINVAL;
4386 }
4387
4388 if (intel_connector->panel.fitting_mode == val) {
4389 /* the eDP scaling property is not changed */
4390 return 0;
4391 }
4392 intel_connector->panel.fitting_mode = val;
4393
4394 goto done;
4395 }
4396
f684960e
CW
4397 return -EINVAL;
4398
4399done:
c0c36b94
CW
4400 if (intel_encoder->base.crtc)
4401 intel_crtc_restore_mode(intel_encoder->base.crtc);
f684960e
CW
4402
4403 return 0;
4404}
4405
a4fc5ed6 4406static void
73845adf 4407intel_dp_connector_destroy(struct drm_connector *connector)
a4fc5ed6 4408{
1d508706 4409 struct intel_connector *intel_connector = to_intel_connector(connector);
aaa6fd2a 4410
beb60608
CW
4411 intel_dp_unset_edid(intel_attached_dp(connector));
4412
9cd300e0
JN
4413 if (!IS_ERR_OR_NULL(intel_connector->edid))
4414 kfree(intel_connector->edid);
4415
acd8db10
PZ
4416 /* Can't call is_edp() since the encoder may have been destroyed
4417 * already. */
4418 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1d508706 4419 intel_panel_fini(&intel_connector->panel);
aaa6fd2a 4420
a4fc5ed6 4421 drm_connector_cleanup(connector);
55f78c43 4422 kfree(connector);
a4fc5ed6
KP
4423}
4424
00c09d70 4425void intel_dp_encoder_destroy(struct drm_encoder *encoder)
24d05927 4426{
da63a9f2
PZ
4427 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4428 struct intel_dp *intel_dp = &intel_dig_port->dp;
24d05927 4429
4f71d0cb 4430 drm_dp_aux_unregister(&intel_dp->aux);
0e32b39c 4431 intel_dp_mst_encoder_cleanup(intel_dig_port);
24d05927 4432 drm_encoder_cleanup(encoder);
bd943159
KP
4433 if (is_edp(intel_dp)) {
4434 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
4435 /*
4436 * vdd might still be enabled do to the delayed vdd off.
4437 * Make sure vdd is actually turned off here.
4438 */
773538e8 4439 pps_lock(intel_dp);
4be73780 4440 edp_panel_vdd_off_sync(intel_dp);
773538e8
VS
4441 pps_unlock(intel_dp);
4442
01527b31
CT
4443 if (intel_dp->edp_notifier.notifier_call) {
4444 unregister_reboot_notifier(&intel_dp->edp_notifier);
4445 intel_dp->edp_notifier.notifier_call = NULL;
4446 }
bd943159 4447 }
da63a9f2 4448 kfree(intel_dig_port);
24d05927
DV
4449}
4450
07f9cd0b
ID
4451static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4452{
4453 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4454
4455 if (!is_edp(intel_dp))
4456 return;
4457
951468f3
VS
4458 /*
4459 * vdd might still be enabled do to the delayed vdd off.
4460 * Make sure vdd is actually turned off here.
4461 */
773538e8 4462 pps_lock(intel_dp);
07f9cd0b 4463 edp_panel_vdd_off_sync(intel_dp);
773538e8 4464 pps_unlock(intel_dp);
07f9cd0b
ID
4465}
4466
6d93c0c4
ID
4467static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4468{
4469 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4470}
4471
a4fc5ed6 4472static const struct drm_connector_funcs intel_dp_connector_funcs = {
2bd2ad64 4473 .dpms = intel_connector_dpms,
a4fc5ed6 4474 .detect = intel_dp_detect,
beb60608 4475 .force = intel_dp_force,
a4fc5ed6 4476 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 4477 .set_property = intel_dp_set_property,
73845adf 4478 .destroy = intel_dp_connector_destroy,
a4fc5ed6
KP
4479};
4480
4481static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4482 .get_modes = intel_dp_get_modes,
4483 .mode_valid = intel_dp_mode_valid,
df0e9248 4484 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
4485};
4486
a4fc5ed6 4487static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6d93c0c4 4488 .reset = intel_dp_encoder_reset,
24d05927 4489 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
4490};
4491
0e32b39c 4492void
21d40d37 4493intel_dp_hot_plug(struct intel_encoder *intel_encoder)
c8110e52 4494{
0e32b39c 4495 return;
c8110e52 4496}
6207937d 4497
13cf5504
DA
4498bool
4499intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4500{
4501 struct intel_dp *intel_dp = &intel_dig_port->dp;
1c767b33 4502 struct intel_encoder *intel_encoder = &intel_dig_port->base;
0e32b39c
DA
4503 struct drm_device *dev = intel_dig_port->base.base.dev;
4504 struct drm_i915_private *dev_priv = dev->dev_private;
1c767b33
ID
4505 enum intel_display_power_domain power_domain;
4506 bool ret = true;
4507
0e32b39c
DA
4508 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4509 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
13cf5504 4510
26fbb774
VS
4511 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4512 port_name(intel_dig_port->port),
0e32b39c 4513 long_hpd ? "long" : "short");
13cf5504 4514
1c767b33
ID
4515 power_domain = intel_display_port_power_domain(intel_encoder);
4516 intel_display_power_get(dev_priv, power_domain);
4517
0e32b39c 4518 if (long_hpd) {
2a592bec
DA
4519
4520 if (HAS_PCH_SPLIT(dev)) {
4521 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4522 goto mst_fail;
4523 } else {
4524 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4525 goto mst_fail;
4526 }
0e32b39c
DA
4527
4528 if (!intel_dp_get_dpcd(intel_dp)) {
4529 goto mst_fail;
4530 }
4531
4532 intel_dp_probe_oui(intel_dp);
4533
4534 if (!intel_dp_probe_mst(intel_dp))
4535 goto mst_fail;
4536
4537 } else {
4538 if (intel_dp->is_mst) {
1c767b33 4539 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
0e32b39c
DA
4540 goto mst_fail;
4541 }
4542
4543 if (!intel_dp->is_mst) {
4544 /*
4545 * we'll check the link status via the normal hot plug path later -
4546 * but for short hpds we should check it now
4547 */
5b215bcf 4548 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
0e32b39c 4549 intel_dp_check_link_status(intel_dp);
5b215bcf 4550 drm_modeset_unlock(&dev->mode_config.connection_mutex);
0e32b39c
DA
4551 }
4552 }
1c767b33
ID
4553 ret = false;
4554 goto put_power;
0e32b39c
DA
4555mst_fail:
4556 /* if we were in MST mode, and device is not there get out of MST mode */
4557 if (intel_dp->is_mst) {
4558 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4559 intel_dp->is_mst = false;
4560 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4561 }
1c767b33
ID
4562put_power:
4563 intel_display_power_put(dev_priv, power_domain);
4564
4565 return ret;
13cf5504
DA
4566}
4567
e3421a18
ZW
4568/* Return which DP Port should be selected for Transcoder DP control */
4569int
0206e353 4570intel_trans_dp_port_sel(struct drm_crtc *crtc)
e3421a18
ZW
4571{
4572 struct drm_device *dev = crtc->dev;
fa90ecef
PZ
4573 struct intel_encoder *intel_encoder;
4574 struct intel_dp *intel_dp;
e3421a18 4575
fa90ecef
PZ
4576 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4577 intel_dp = enc_to_intel_dp(&intel_encoder->base);
e3421a18 4578
fa90ecef
PZ
4579 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4580 intel_encoder->type == INTEL_OUTPUT_EDP)
ea5b213a 4581 return intel_dp->output_reg;
e3421a18 4582 }
ea5b213a 4583
e3421a18
ZW
4584 return -1;
4585}
4586
36e83a18 4587/* check the VBT to see whether the eDP is on DP-D port */
5d8a7752 4588bool intel_dp_is_edp(struct drm_device *dev, enum port port)
36e83a18
ZY
4589{
4590 struct drm_i915_private *dev_priv = dev->dev_private;
768f69c9 4591 union child_device_config *p_child;
36e83a18 4592 int i;
5d8a7752
VS
4593 static const short port_mapping[] = {
4594 [PORT_B] = PORT_IDPB,
4595 [PORT_C] = PORT_IDPC,
4596 [PORT_D] = PORT_IDPD,
4597 };
36e83a18 4598
3b32a35b
VS
4599 if (port == PORT_A)
4600 return true;
4601
41aa3448 4602 if (!dev_priv->vbt.child_dev_num)
36e83a18
ZY
4603 return false;
4604
41aa3448
RV
4605 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4606 p_child = dev_priv->vbt.child_dev + i;
36e83a18 4607
5d8a7752 4608 if (p_child->common.dvo_port == port_mapping[port] &&
f02586df
VS
4609 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4610 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
36e83a18
ZY
4611 return true;
4612 }
4613 return false;
4614}
4615
0e32b39c 4616void
f684960e
CW
4617intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4618{
53b41837
YN
4619 struct intel_connector *intel_connector = to_intel_connector(connector);
4620
3f43c48d 4621 intel_attach_force_audio_property(connector);
e953fd7b 4622 intel_attach_broadcast_rgb_property(connector);
55bc60db 4623 intel_dp->color_range_auto = true;
53b41837
YN
4624
4625 if (is_edp(intel_dp)) {
4626 drm_mode_create_scaling_mode_property(connector->dev);
6de6d846
RC
4627 drm_object_attach_property(
4628 &connector->base,
53b41837 4629 connector->dev->mode_config.scaling_mode_property,
8e740cd1
YN
4630 DRM_MODE_SCALE_ASPECT);
4631 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
53b41837 4632 }
f684960e
CW
4633}
4634
dada1a9f
ID
4635static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4636{
4637 intel_dp->last_power_cycle = jiffies;
4638 intel_dp->last_power_on = jiffies;
4639 intel_dp->last_backlight_off = jiffies;
4640}
4641
67a54566
DV
4642static void
4643intel_dp_init_panel_power_sequencer(struct drm_device *dev,
f30d26e4
JN
4644 struct intel_dp *intel_dp,
4645 struct edp_power_seq *out)
67a54566
DV
4646{
4647 struct drm_i915_private *dev_priv = dev->dev_private;
4648 struct edp_power_seq cur, vbt, spec, final;
4649 u32 pp_on, pp_off, pp_div, pp;
bf13e81b 4650 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
453c5420 4651
e39b999a
VS
4652 lockdep_assert_held(&dev_priv->pps_mutex);
4653
453c5420 4654 if (HAS_PCH_SPLIT(dev)) {
bf13e81b 4655 pp_ctrl_reg = PCH_PP_CONTROL;
453c5420
JB
4656 pp_on_reg = PCH_PP_ON_DELAYS;
4657 pp_off_reg = PCH_PP_OFF_DELAYS;
4658 pp_div_reg = PCH_PP_DIVISOR;
4659 } else {
bf13e81b
JN
4660 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4661
4662 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4663 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4664 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4665 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420 4666 }
67a54566
DV
4667
4668 /* Workaround: Need to write PP_CONTROL with the unlock key as
4669 * the very first thing. */
453c5420 4670 pp = ironlake_get_pp_control(intel_dp);
bf13e81b 4671 I915_WRITE(pp_ctrl_reg, pp);
67a54566 4672
453c5420
JB
4673 pp_on = I915_READ(pp_on_reg);
4674 pp_off = I915_READ(pp_off_reg);
4675 pp_div = I915_READ(pp_div_reg);
67a54566
DV
4676
4677 /* Pull timing values out of registers */
4678 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4679 PANEL_POWER_UP_DELAY_SHIFT;
4680
4681 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4682 PANEL_LIGHT_ON_DELAY_SHIFT;
4683
4684 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4685 PANEL_LIGHT_OFF_DELAY_SHIFT;
4686
4687 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4688 PANEL_POWER_DOWN_DELAY_SHIFT;
4689
4690 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4691 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4692
4693 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4694 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4695
41aa3448 4696 vbt = dev_priv->vbt.edp_pps;
67a54566
DV
4697
4698 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4699 * our hw here, which are all in 100usec. */
4700 spec.t1_t3 = 210 * 10;
4701 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4702 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4703 spec.t10 = 500 * 10;
4704 /* This one is special and actually in units of 100ms, but zero
4705 * based in the hw (so we need to add 100 ms). But the sw vbt
4706 * table multiplies it with 1000 to make it in units of 100usec,
4707 * too. */
4708 spec.t11_t12 = (510 + 100) * 10;
4709
4710 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4711 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4712
4713 /* Use the max of the register settings and vbt. If both are
4714 * unset, fall back to the spec limits. */
4715#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4716 spec.field : \
4717 max(cur.field, vbt.field))
4718 assign_final(t1_t3);
4719 assign_final(t8);
4720 assign_final(t9);
4721 assign_final(t10);
4722 assign_final(t11_t12);
4723#undef assign_final
4724
4725#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4726 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4727 intel_dp->backlight_on_delay = get_delay(t8);
4728 intel_dp->backlight_off_delay = get_delay(t9);
4729 intel_dp->panel_power_down_delay = get_delay(t10);
4730 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4731#undef get_delay
4732
f30d26e4
JN
4733 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4734 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4735 intel_dp->panel_power_cycle_delay);
4736
4737 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4738 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4739
4740 if (out)
4741 *out = final;
4742}
4743
4744static void
4745intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4746 struct intel_dp *intel_dp,
4747 struct edp_power_seq *seq)
4748{
4749 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
4750 u32 pp_on, pp_off, pp_div, port_sel = 0;
4751 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4752 int pp_on_reg, pp_off_reg, pp_div_reg;
ad933b56 4753 enum port port = dp_to_dig_port(intel_dp)->port;
453c5420 4754
e39b999a 4755 lockdep_assert_held(&dev_priv->pps_mutex);
453c5420
JB
4756
4757 if (HAS_PCH_SPLIT(dev)) {
4758 pp_on_reg = PCH_PP_ON_DELAYS;
4759 pp_off_reg = PCH_PP_OFF_DELAYS;
4760 pp_div_reg = PCH_PP_DIVISOR;
4761 } else {
bf13e81b
JN
4762 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4763
4764 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4765 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4766 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420
JB
4767 }
4768
b2f19d1a
PZ
4769 /*
4770 * And finally store the new values in the power sequencer. The
4771 * backlight delays are set to 1 because we do manual waits on them. For
4772 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4773 * we'll end up waiting for the backlight off delay twice: once when we
4774 * do the manual sleep, and once when we disable the panel and wait for
4775 * the PP_STATUS bit to become zero.
4776 */
f30d26e4 4777 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
b2f19d1a
PZ
4778 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4779 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
f30d26e4 4780 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
67a54566
DV
4781 /* Compute the divisor for the pp clock, simply match the Bspec
4782 * formula. */
453c5420 4783 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
f30d26e4 4784 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
67a54566
DV
4785 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4786
4787 /* Haswell doesn't have any port selection bits for the panel
4788 * power sequencer any more. */
bc7d38a4 4789 if (IS_VALLEYVIEW(dev)) {
ad933b56 4790 port_sel = PANEL_PORT_SELECT_VLV(port);
bc7d38a4 4791 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
ad933b56 4792 if (port == PORT_A)
a24c144c 4793 port_sel = PANEL_PORT_SELECT_DPA;
67a54566 4794 else
a24c144c 4795 port_sel = PANEL_PORT_SELECT_DPD;
67a54566
DV
4796 }
4797
453c5420
JB
4798 pp_on |= port_sel;
4799
4800 I915_WRITE(pp_on_reg, pp_on);
4801 I915_WRITE(pp_off_reg, pp_off);
4802 I915_WRITE(pp_div_reg, pp_div);
67a54566 4803
67a54566 4804 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
453c5420
JB
4805 I915_READ(pp_on_reg),
4806 I915_READ(pp_off_reg),
4807 I915_READ(pp_div_reg));
f684960e
CW
4808}
4809
439d7ac0
PB
4810void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4811{
4812 struct drm_i915_private *dev_priv = dev->dev_private;
4813 struct intel_encoder *encoder;
4814 struct intel_dp *intel_dp = NULL;
4815 struct intel_crtc_config *config = NULL;
4816 struct intel_crtc *intel_crtc = NULL;
4817 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4818 u32 reg, val;
4819 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4820
4821 if (refresh_rate <= 0) {
4822 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4823 return;
4824 }
4825
4826 if (intel_connector == NULL) {
4827 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4828 return;
4829 }
4830
1fcc9d1c
DV
4831 /*
4832 * FIXME: This needs proper synchronization with psr state. But really
4833 * hard to tell without seeing the user of this function of this code.
4834 * Check locking and ordering once that lands.
4835 */
439d7ac0
PB
4836 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4837 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4838 return;
4839 }
4840
4841 encoder = intel_attached_encoder(&intel_connector->base);
4842 intel_dp = enc_to_intel_dp(&encoder->base);
4843 intel_crtc = encoder->new_crtc;
4844
4845 if (!intel_crtc) {
4846 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4847 return;
4848 }
4849
4850 config = &intel_crtc->config;
4851
4852 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4853 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4854 return;
4855 }
4856
4857 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4858 index = DRRS_LOW_RR;
4859
4860 if (index == intel_dp->drrs_state.refresh_rate_type) {
4861 DRM_DEBUG_KMS(
4862 "DRRS requested for previously set RR...ignoring\n");
4863 return;
4864 }
4865
4866 if (!intel_crtc->active) {
4867 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4868 return;
4869 }
4870
4871 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4872 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4873 val = I915_READ(reg);
4874 if (index > DRRS_HIGH_RR) {
4875 val |= PIPECONF_EDP_RR_MODE_SWITCH;
f769cd24 4876 intel_dp_set_m_n(intel_crtc);
439d7ac0
PB
4877 } else {
4878 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4879 }
4880 I915_WRITE(reg, val);
4881 }
4882
4883 /*
4884 * mutex taken to ensure that there is no race between differnt
4885 * drrs calls trying to update refresh rate. This scenario may occur
4886 * in future when idleness detection based DRRS in kernel and
4887 * possible calls from user space to set differnt RR are made.
4888 */
4889
4890 mutex_lock(&intel_dp->drrs_state.mutex);
4891
4892 intel_dp->drrs_state.refresh_rate_type = index;
4893
4894 mutex_unlock(&intel_dp->drrs_state.mutex);
4895
4896 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4897}
4898
4f9db5b5
PB
4899static struct drm_display_mode *
4900intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4901 struct intel_connector *intel_connector,
4902 struct drm_display_mode *fixed_mode)
4903{
4904 struct drm_connector *connector = &intel_connector->base;
4905 struct intel_dp *intel_dp = &intel_dig_port->dp;
4906 struct drm_device *dev = intel_dig_port->base.base.dev;
4907 struct drm_i915_private *dev_priv = dev->dev_private;
4908 struct drm_display_mode *downclock_mode = NULL;
4909
4910 if (INTEL_INFO(dev)->gen <= 6) {
4911 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4912 return NULL;
4913 }
4914
4915 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4079b8d1 4916 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4f9db5b5
PB
4917 return NULL;
4918 }
4919
4920 downclock_mode = intel_find_panel_downclock
4921 (dev, fixed_mode, connector);
4922
4923 if (!downclock_mode) {
4079b8d1 4924 DRM_DEBUG_KMS("DRRS not supported\n");
4f9db5b5
PB
4925 return NULL;
4926 }
4927
439d7ac0
PB
4928 dev_priv->drrs.connector = intel_connector;
4929
4930 mutex_init(&intel_dp->drrs_state.mutex);
4931
4f9db5b5
PB
4932 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4933
4934 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4079b8d1 4935 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4f9db5b5
PB
4936 return downclock_mode;
4937}
4938
aba86890
ID
4939void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4940{
4941 struct drm_device *dev = intel_encoder->base.dev;
4942 struct drm_i915_private *dev_priv = dev->dev_private;
4943 struct intel_dp *intel_dp;
4944 enum intel_display_power_domain power_domain;
4945
4946 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4947 return;
4948
4949 intel_dp = enc_to_intel_dp(&intel_encoder->base);
773538e8
VS
4950
4951 pps_lock(intel_dp);
4952
aba86890 4953 if (!edp_have_panel_vdd(intel_dp))
e39b999a 4954 goto out;
aba86890
ID
4955 /*
4956 * The VDD bit needs a power domain reference, so if the bit is
4957 * already enabled when we boot or resume, grab this reference and
4958 * schedule a vdd off, so we don't hold on to the reference
4959 * indefinitely.
4960 */
4961 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4962 power_domain = intel_display_port_power_domain(intel_encoder);
4963 intel_display_power_get(dev_priv, power_domain);
4964
4965 edp_panel_vdd_schedule_off(intel_dp);
e39b999a 4966 out:
773538e8 4967 pps_unlock(intel_dp);
aba86890
ID
4968}
4969
ed92f0b2 4970static bool intel_edp_init_connector(struct intel_dp *intel_dp,
0095e6dc
PZ
4971 struct intel_connector *intel_connector,
4972 struct edp_power_seq *power_seq)
ed92f0b2
PZ
4973{
4974 struct drm_connector *connector = &intel_connector->base;
4975 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
63635217
PZ
4976 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4977 struct drm_device *dev = intel_encoder->base.dev;
ed92f0b2
PZ
4978 struct drm_i915_private *dev_priv = dev->dev_private;
4979 struct drm_display_mode *fixed_mode = NULL;
4f9db5b5 4980 struct drm_display_mode *downclock_mode = NULL;
ed92f0b2
PZ
4981 bool has_dpcd;
4982 struct drm_display_mode *scan;
4983 struct edid *edid;
4984
4f9db5b5
PB
4985 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4986
ed92f0b2
PZ
4987 if (!is_edp(intel_dp))
4988 return true;
4989
aba86890 4990 intel_edp_panel_vdd_sanitize(intel_encoder);
63635217 4991
ed92f0b2 4992 /* Cache DPCD and EDID for edp. */
24f3e092 4993 intel_edp_panel_vdd_on(intel_dp);
ed92f0b2 4994 has_dpcd = intel_dp_get_dpcd(intel_dp);
1e0560e0 4995 intel_edp_panel_vdd_off(intel_dp, false);
ed92f0b2
PZ
4996
4997 if (has_dpcd) {
4998 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4999 dev_priv->no_aux_handshake =
5000 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5001 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5002 } else {
5003 /* if this fails, presume the device is a ghost */
5004 DRM_INFO("failed to retrieve link info, disabling eDP\n");
ed92f0b2
PZ
5005 return false;
5006 }
5007
5008 /* We now know it's not a ghost, init power sequence regs. */
773538e8 5009 pps_lock(intel_dp);
0095e6dc 5010 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
773538e8 5011 pps_unlock(intel_dp);
ed92f0b2 5012
060c8778 5013 mutex_lock(&dev->mode_config.mutex);
0b99836f 5014 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
ed92f0b2
PZ
5015 if (edid) {
5016 if (drm_add_edid_modes(connector, edid)) {
5017 drm_mode_connector_update_edid_property(connector,
5018 edid);
5019 drm_edid_to_eld(connector, edid);
5020 } else {
5021 kfree(edid);
5022 edid = ERR_PTR(-EINVAL);
5023 }
5024 } else {
5025 edid = ERR_PTR(-ENOENT);
5026 }
5027 intel_connector->edid = edid;
5028
5029 /* prefer fixed mode from EDID if available */
5030 list_for_each_entry(scan, &connector->probed_modes, head) {
5031 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5032 fixed_mode = drm_mode_duplicate(dev, scan);
4f9db5b5
PB
5033 downclock_mode = intel_dp_drrs_init(
5034 intel_dig_port,
5035 intel_connector, fixed_mode);
ed92f0b2
PZ
5036 break;
5037 }
5038 }
5039
5040 /* fallback to VBT if available for eDP */
5041 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5042 fixed_mode = drm_mode_duplicate(dev,
5043 dev_priv->vbt.lfp_lvds_vbt_mode);
5044 if (fixed_mode)
5045 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5046 }
060c8778 5047 mutex_unlock(&dev->mode_config.mutex);
ed92f0b2 5048
01527b31
CT
5049 if (IS_VALLEYVIEW(dev)) {
5050 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5051 register_reboot_notifier(&intel_dp->edp_notifier);
5052 }
5053
4f9db5b5 5054 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
73580fb7 5055 intel_connector->panel.backlight_power = intel_edp_backlight_power;
ed92f0b2
PZ
5056 intel_panel_setup_backlight(connector);
5057
5058 return true;
5059}
5060
16c25533 5061bool
f0fec3f2
PZ
5062intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5063 struct intel_connector *intel_connector)
a4fc5ed6 5064{
f0fec3f2
PZ
5065 struct drm_connector *connector = &intel_connector->base;
5066 struct intel_dp *intel_dp = &intel_dig_port->dp;
5067 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5068 struct drm_device *dev = intel_encoder->base.dev;
a4fc5ed6 5069 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 5070 enum port port = intel_dig_port->port;
0095e6dc 5071 struct edp_power_seq power_seq = { 0 };
0b99836f 5072 int type;
a4fc5ed6 5073
a4a5d2f8
VS
5074 intel_dp->pps_pipe = INVALID_PIPE;
5075
ec5b01dd
DL
5076 /* intel_dp vfuncs */
5077 if (IS_VALLEYVIEW(dev))
5078 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5079 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5080 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5081 else if (HAS_PCH_SPLIT(dev))
5082 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5083 else
5084 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5085
153b1100
DL
5086 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5087
0767935e
DV
5088 /* Preserve the current hw state. */
5089 intel_dp->DP = I915_READ(intel_dp->output_reg);
dd06f90e 5090 intel_dp->attached_connector = intel_connector;
3d3dc149 5091
3b32a35b 5092 if (intel_dp_is_edp(dev, port))
b329530c 5093 type = DRM_MODE_CONNECTOR_eDP;
3b32a35b
VS
5094 else
5095 type = DRM_MODE_CONNECTOR_DisplayPort;
b329530c 5096
f7d24902
ID
5097 /*
5098 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5099 * for DP the encoder type can be set by the caller to
5100 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5101 */
5102 if (type == DRM_MODE_CONNECTOR_eDP)
5103 intel_encoder->type = INTEL_OUTPUT_EDP;
5104
e7281eab
ID
5105 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5106 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5107 port_name(port));
5108
b329530c 5109 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
5110 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5111
a4fc5ed6
KP
5112 connector->interlace_allowed = true;
5113 connector->doublescan_allowed = 0;
5114
f0fec3f2 5115 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4be73780 5116 edp_panel_vdd_work);
a4fc5ed6 5117
df0e9248 5118 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 5119 drm_connector_register(connector);
a4fc5ed6 5120
affa9354 5121 if (HAS_DDI(dev))
bcbc889b
PZ
5122 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5123 else
5124 intel_connector->get_hw_state = intel_connector_get_hw_state;
80f65de3 5125 intel_connector->unregister = intel_dp_connector_unregister;
bcbc889b 5126
0b99836f 5127 /* Set up the hotplug pin. */
ab9d7c30
PZ
5128 switch (port) {
5129 case PORT_A:
1d843f9d 5130 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5131 break;
5132 case PORT_B:
1d843f9d 5133 intel_encoder->hpd_pin = HPD_PORT_B;
ab9d7c30
PZ
5134 break;
5135 case PORT_C:
1d843f9d 5136 intel_encoder->hpd_pin = HPD_PORT_C;
ab9d7c30
PZ
5137 break;
5138 case PORT_D:
1d843f9d 5139 intel_encoder->hpd_pin = HPD_PORT_D;
ab9d7c30
PZ
5140 break;
5141 default:
ad1c0b19 5142 BUG();
5eb08b69
ZW
5143 }
5144
dada1a9f 5145 if (is_edp(intel_dp)) {
773538e8 5146 pps_lock(intel_dp);
a4a5d2f8
VS
5147 if (IS_VALLEYVIEW(dev)) {
5148 vlv_initial_power_sequencer_setup(intel_dp);
5149 } else {
5150 intel_dp_init_panel_power_timestamps(intel_dp);
5151 intel_dp_init_panel_power_sequencer(dev, intel_dp,
5152 &power_seq);
5153 }
773538e8 5154 pps_unlock(intel_dp);
dada1a9f 5155 }
0095e6dc 5156
9d1a1031 5157 intel_dp_aux_init(intel_dp, intel_connector);
c1f05264 5158
0e32b39c
DA
5159 /* init MST on ports that can support it */
5160 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5161 if (port == PORT_B || port == PORT_C || port == PORT_D) {
a4a5d2f8
VS
5162 intel_dp_mst_encoder_init(intel_dig_port,
5163 intel_connector->base.base.id);
0e32b39c
DA
5164 }
5165 }
5166
0095e6dc 5167 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4f71d0cb 5168 drm_dp_aux_unregister(&intel_dp->aux);
15b1d171
PZ
5169 if (is_edp(intel_dp)) {
5170 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
5171 /*
5172 * vdd might still be enabled do to the delayed vdd off.
5173 * Make sure vdd is actually turned off here.
5174 */
773538e8 5175 pps_lock(intel_dp);
4be73780 5176 edp_panel_vdd_off_sync(intel_dp);
773538e8 5177 pps_unlock(intel_dp);
15b1d171 5178 }
34ea3d38 5179 drm_connector_unregister(connector);
b2f246a8 5180 drm_connector_cleanup(connector);
16c25533 5181 return false;
b2f246a8 5182 }
32f9d658 5183
f684960e
CW
5184 intel_dp_add_properties(intel_dp, connector);
5185
a4fc5ed6
KP
5186 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5187 * 0xd. Failure to do so will result in spurious interrupts being
5188 * generated on the port when a cable is not attached.
5189 */
5190 if (IS_G4X(dev) && !IS_GM45(dev)) {
5191 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5192 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5193 }
16c25533
PZ
5194
5195 return true;
a4fc5ed6 5196}
f0fec3f2
PZ
5197
5198void
5199intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5200{
13cf5504 5201 struct drm_i915_private *dev_priv = dev->dev_private;
f0fec3f2
PZ
5202 struct intel_digital_port *intel_dig_port;
5203 struct intel_encoder *intel_encoder;
5204 struct drm_encoder *encoder;
5205 struct intel_connector *intel_connector;
5206
b14c5679 5207 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
f0fec3f2
PZ
5208 if (!intel_dig_port)
5209 return;
5210
b14c5679 5211 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
f0fec3f2
PZ
5212 if (!intel_connector) {
5213 kfree(intel_dig_port);
5214 return;
5215 }
5216
5217 intel_encoder = &intel_dig_port->base;
5218 encoder = &intel_encoder->base;
5219
5220 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5221 DRM_MODE_ENCODER_TMDS);
5222
5bfe2ac0 5223 intel_encoder->compute_config = intel_dp_compute_config;
00c09d70 5224 intel_encoder->disable = intel_disable_dp;
00c09d70 5225 intel_encoder->get_hw_state = intel_dp_get_hw_state;
045ac3b5 5226 intel_encoder->get_config = intel_dp_get_config;
07f9cd0b 5227 intel_encoder->suspend = intel_dp_encoder_suspend;
e4a1d846 5228 if (IS_CHERRYVIEW(dev)) {
9197c88b 5229 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
e4a1d846
CML
5230 intel_encoder->pre_enable = chv_pre_enable_dp;
5231 intel_encoder->enable = vlv_enable_dp;
580d3811 5232 intel_encoder->post_disable = chv_post_disable_dp;
e4a1d846 5233 } else if (IS_VALLEYVIEW(dev)) {
ecff4f3b 5234 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
ab1f90f9
JN
5235 intel_encoder->pre_enable = vlv_pre_enable_dp;
5236 intel_encoder->enable = vlv_enable_dp;
49277c31 5237 intel_encoder->post_disable = vlv_post_disable_dp;
ab1f90f9 5238 } else {
ecff4f3b
JN
5239 intel_encoder->pre_enable = g4x_pre_enable_dp;
5240 intel_encoder->enable = g4x_enable_dp;
08aff3fe
VS
5241 if (INTEL_INFO(dev)->gen >= 5)
5242 intel_encoder->post_disable = ilk_post_disable_dp;
ab1f90f9 5243 }
f0fec3f2 5244
174edf1f 5245 intel_dig_port->port = port;
f0fec3f2
PZ
5246 intel_dig_port->dp.output_reg = output_reg;
5247
00c09d70 5248 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
882ec384
VS
5249 if (IS_CHERRYVIEW(dev)) {
5250 if (port == PORT_D)
5251 intel_encoder->crtc_mask = 1 << 2;
5252 else
5253 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5254 } else {
5255 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5256 }
bc079e8b 5257 intel_encoder->cloneable = 0;
f0fec3f2
PZ
5258 intel_encoder->hot_plug = intel_dp_hot_plug;
5259
13cf5504
DA
5260 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5261 dev_priv->hpd_irq_port[port] = intel_dig_port;
5262
15b1d171
PZ
5263 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5264 drm_encoder_cleanup(encoder);
5265 kfree(intel_dig_port);
b2f246a8 5266 kfree(intel_connector);
15b1d171 5267 }
f0fec3f2 5268}
0e32b39c
DA
5269
5270void intel_dp_mst_suspend(struct drm_device *dev)
5271{
5272 struct drm_i915_private *dev_priv = dev->dev_private;
5273 int i;
5274
5275 /* disable MST */
5276 for (i = 0; i < I915_MAX_PORTS; i++) {
5277 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5278 if (!intel_dig_port)
5279 continue;
5280
5281 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5282 if (!intel_dig_port->dp.can_mst)
5283 continue;
5284 if (intel_dig_port->dp.is_mst)
5285 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5286 }
5287 }
5288}
5289
5290void intel_dp_mst_resume(struct drm_device *dev)
5291{
5292 struct drm_i915_private *dev_priv = dev->dev_private;
5293 int i;
5294
5295 for (i = 0; i < I915_MAX_PORTS; i++) {
5296 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5297 if (!intel_dig_port)
5298 continue;
5299 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5300 int ret;
5301
5302 if (!intel_dig_port->dp.can_mst)
5303 continue;
5304
5305 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5306 if (ret != 0) {
5307 intel_dp_check_mst_status(&intel_dig_port->dp);
5308 }
5309 }
5310 }
5311}
This page took 0.822692 seconds and 5 git commands to generate.