drm/i915/dp: cache eDP DPCD data
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
a4fc5ed6
KP
30#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
ab2c0672 37#include "drm_dp_helper.h"
a4fc5ed6 38
ae266c98 39
a4fc5ed6
KP
40#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
ea5b213a
CW
45struct intel_dp {
46 struct intel_encoder base;
a4fc5ed6
KP
47 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
a4fc5ed6 50 bool has_audio;
c8110e52 51 int dpms_mode;
a4fc5ed6
KP
52 uint8_t link_bw;
53 uint8_t lane_count;
54 uint8_t dpcd[4];
a4fc5ed6
KP
55 struct i2c_adapter adapter;
56 struct i2c_algo_dp_aux_data algo;
f0917379 57 bool is_pch_edp;
33a34e4e
JB
58 uint8_t train_set[4];
59 uint8_t link_status[DP_LINK_STATUS_SIZE];
a4fc5ed6
KP
60};
61
cfcb0fc9
JB
62/**
63 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
64 * @intel_dp: DP struct
65 *
66 * If a CPU or PCH DP output is attached to an eDP panel, this function
67 * will return true, and false otherwise.
68 */
69static bool is_edp(struct intel_dp *intel_dp)
70{
71 return intel_dp->base.type == INTEL_OUTPUT_EDP;
72}
73
74/**
75 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
76 * @intel_dp: DP struct
77 *
78 * Returns true if the given DP struct corresponds to a PCH DP port attached
79 * to an eDP panel, false otherwise. Helpful for determining whether we
80 * may need FDI resources for a given DP output or not.
81 */
82static bool is_pch_edp(struct intel_dp *intel_dp)
83{
84 return intel_dp->is_pch_edp;
85}
86
ea5b213a
CW
87static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
88{
4ef69c7a 89 return container_of(encoder, struct intel_dp, base.base);
ea5b213a 90}
a4fc5ed6 91
df0e9248
CW
92static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
93{
94 return container_of(intel_attached_encoder(connector),
95 struct intel_dp, base);
96}
97
814948ad
JB
98/**
99 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
100 * @encoder: DRM encoder
101 *
102 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
103 * by intel_display.c.
104 */
105bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
106{
107 struct intel_dp *intel_dp;
108
109 if (!encoder)
110 return false;
111
112 intel_dp = enc_to_intel_dp(encoder);
113
114 return is_pch_edp(intel_dp);
115}
116
33a34e4e
JB
117static void intel_dp_start_link_train(struct intel_dp *intel_dp);
118static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
ea5b213a 119static void intel_dp_link_down(struct intel_dp *intel_dp);
a4fc5ed6 120
32f9d658 121void
21d40d37 122intel_edp_link_config (struct intel_encoder *intel_encoder,
ea5b213a 123 int *lane_num, int *link_bw)
32f9d658 124{
ea5b213a 125 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
32f9d658 126
ea5b213a
CW
127 *lane_num = intel_dp->lane_count;
128 if (intel_dp->link_bw == DP_LINK_BW_1_62)
32f9d658 129 *link_bw = 162000;
ea5b213a 130 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
32f9d658
ZW
131 *link_bw = 270000;
132}
133
a4fc5ed6 134static int
ea5b213a 135intel_dp_max_lane_count(struct intel_dp *intel_dp)
a4fc5ed6 136{
a4fc5ed6
KP
137 int max_lane_count = 4;
138
ea5b213a
CW
139 if (intel_dp->dpcd[0] >= 0x11) {
140 max_lane_count = intel_dp->dpcd[2] & 0x1f;
a4fc5ed6
KP
141 switch (max_lane_count) {
142 case 1: case 2: case 4:
143 break;
144 default:
145 max_lane_count = 4;
146 }
147 }
148 return max_lane_count;
149}
150
151static int
ea5b213a 152intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 153{
ea5b213a 154 int max_link_bw = intel_dp->dpcd[1];
a4fc5ed6
KP
155
156 switch (max_link_bw) {
157 case DP_LINK_BW_1_62:
158 case DP_LINK_BW_2_7:
159 break;
160 default:
161 max_link_bw = DP_LINK_BW_1_62;
162 break;
163 }
164 return max_link_bw;
165}
166
167static int
168intel_dp_link_clock(uint8_t link_bw)
169{
170 if (link_bw == DP_LINK_BW_2_7)
171 return 270000;
172 else
173 return 162000;
174}
175
176/* I think this is a fiction */
177static int
ea5b213a 178intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
a4fc5ed6 179{
885a5fb5
ZW
180 struct drm_i915_private *dev_priv = dev->dev_private;
181
4d926461 182 if (is_edp(intel_dp))
5ceb0f9b 183 return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
885a5fb5
ZW
184 else
185 return pixel_clock * 3;
a4fc5ed6
KP
186}
187
fe27d53e
DA
188static int
189intel_dp_max_data_rate(int max_link_clock, int max_lanes)
190{
191 return (max_link_clock * max_lanes * 8) / 10;
192}
193
a4fc5ed6
KP
194static int
195intel_dp_mode_valid(struct drm_connector *connector,
196 struct drm_display_mode *mode)
197{
df0e9248 198 struct intel_dp *intel_dp = intel_attached_dp(connector);
7de56f43
ZY
199 struct drm_device *dev = connector->dev;
200 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a
CW
201 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
202 int max_lanes = intel_dp_max_lane_count(intel_dp);
a4fc5ed6 203
4d926461 204 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
7de56f43
ZY
205 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
206 return MODE_PANEL;
207
208 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
209 return MODE_PANEL;
210 }
211
fe27d53e
DA
212 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
213 which are outside spec tolerances but somehow work by magic */
cfcb0fc9 214 if (!is_edp(intel_dp) &&
ea5b213a 215 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
fe27d53e 216 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
a4fc5ed6
KP
217 return MODE_CLOCK_HIGH;
218
219 if (mode->clock < 10000)
220 return MODE_CLOCK_LOW;
221
222 return MODE_OK;
223}
224
225static uint32_t
226pack_aux(uint8_t *src, int src_bytes)
227{
228 int i;
229 uint32_t v = 0;
230
231 if (src_bytes > 4)
232 src_bytes = 4;
233 for (i = 0; i < src_bytes; i++)
234 v |= ((uint32_t) src[i]) << ((3-i) * 8);
235 return v;
236}
237
238static void
239unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
240{
241 int i;
242 if (dst_bytes > 4)
243 dst_bytes = 4;
244 for (i = 0; i < dst_bytes; i++)
245 dst[i] = src >> ((3-i) * 8);
246}
247
fb0f8fbf
KP
248/* hrawclock is 1/4 the FSB frequency */
249static int
250intel_hrawclk(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 uint32_t clkcfg;
254
255 clkcfg = I915_READ(CLKCFG);
256 switch (clkcfg & CLKCFG_FSB_MASK) {
257 case CLKCFG_FSB_400:
258 return 100;
259 case CLKCFG_FSB_533:
260 return 133;
261 case CLKCFG_FSB_667:
262 return 166;
263 case CLKCFG_FSB_800:
264 return 200;
265 case CLKCFG_FSB_1067:
266 return 266;
267 case CLKCFG_FSB_1333:
268 return 333;
269 /* these two are just a guess; one of them might be right */
270 case CLKCFG_FSB_1600:
271 case CLKCFG_FSB_1600_ALT:
272 return 400;
273 default:
274 return 133;
275 }
276}
277
a4fc5ed6 278static int
ea5b213a 279intel_dp_aux_ch(struct intel_dp *intel_dp,
a4fc5ed6
KP
280 uint8_t *send, int send_bytes,
281 uint8_t *recv, int recv_size)
282{
ea5b213a 283 uint32_t output_reg = intel_dp->output_reg;
4ef69c7a 284 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6
KP
285 struct drm_i915_private *dev_priv = dev->dev_private;
286 uint32_t ch_ctl = output_reg + 0x10;
287 uint32_t ch_data = ch_ctl + 4;
288 int i;
289 int recv_bytes;
a4fc5ed6 290 uint32_t status;
fb0f8fbf 291 uint32_t aux_clock_divider;
e3421a18 292 int try, precharge;
a4fc5ed6
KP
293
294 /* The clock divider is based off the hrawclk,
fb0f8fbf
KP
295 * and would like to run at 2MHz. So, take the
296 * hrawclk value and divide by 2 and use that
6176b8f9
JB
297 *
298 * Note that PCH attached eDP panels should use a 125MHz input
299 * clock divider.
a4fc5ed6 300 */
cfcb0fc9 301 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
e3421a18
ZW
302 if (IS_GEN6(dev))
303 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
304 else
305 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
306 } else if (HAS_PCH_SPLIT(dev))
f2b115e6 307 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
5eb08b69
ZW
308 else
309 aux_clock_divider = intel_hrawclk(dev) / 2;
310
e3421a18
ZW
311 if (IS_GEN6(dev))
312 precharge = 3;
313 else
314 precharge = 5;
315
4f7f7b7e
CW
316 if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
317 DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
318 I915_READ(ch_ctl));
319 return -EBUSY;
320 }
321
fb0f8fbf
KP
322 /* Must try at least 3 times according to DP spec */
323 for (try = 0; try < 5; try++) {
324 /* Load the send data into the aux channel data registers */
4f7f7b7e
CW
325 for (i = 0; i < send_bytes; i += 4)
326 I915_WRITE(ch_data + i,
327 pack_aux(send + i, send_bytes - i));
fb0f8fbf
KP
328
329 /* Send the command and wait for it to complete */
4f7f7b7e
CW
330 I915_WRITE(ch_ctl,
331 DP_AUX_CH_CTL_SEND_BUSY |
332 DP_AUX_CH_CTL_TIME_OUT_400us |
333 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
334 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
335 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
336 DP_AUX_CH_CTL_DONE |
337 DP_AUX_CH_CTL_TIME_OUT_ERROR |
338 DP_AUX_CH_CTL_RECEIVE_ERROR);
fb0f8fbf 339 for (;;) {
fb0f8fbf
KP
340 status = I915_READ(ch_ctl);
341 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
342 break;
4f7f7b7e 343 udelay(100);
fb0f8fbf
KP
344 }
345
346 /* Clear done status and any errors */
4f7f7b7e
CW
347 I915_WRITE(ch_ctl,
348 status |
349 DP_AUX_CH_CTL_DONE |
350 DP_AUX_CH_CTL_TIME_OUT_ERROR |
351 DP_AUX_CH_CTL_RECEIVE_ERROR);
352 if (status & DP_AUX_CH_CTL_DONE)
a4fc5ed6
KP
353 break;
354 }
355
a4fc5ed6 356 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 357 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
a5b3da54 358 return -EBUSY;
a4fc5ed6
KP
359 }
360
361 /* Check for timeout or receive error.
362 * Timeouts occur when the sink is not connected
363 */
a5b3da54 364 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 365 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
a5b3da54
KP
366 return -EIO;
367 }
1ae8c0a5
KP
368
369 /* Timeouts occur when the device isn't connected, so they're
370 * "normal" -- don't fill the kernel log with these */
a5b3da54 371 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 372 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
a5b3da54 373 return -ETIMEDOUT;
a4fc5ed6
KP
374 }
375
376 /* Unload any bytes sent back from the other side */
377 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
378 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
379 if (recv_bytes > recv_size)
380 recv_bytes = recv_size;
381
4f7f7b7e
CW
382 for (i = 0; i < recv_bytes; i += 4)
383 unpack_aux(I915_READ(ch_data + i),
384 recv + i, recv_bytes - i);
a4fc5ed6
KP
385
386 return recv_bytes;
387}
388
389/* Write data to the aux channel in native mode */
390static int
ea5b213a 391intel_dp_aux_native_write(struct intel_dp *intel_dp,
a4fc5ed6
KP
392 uint16_t address, uint8_t *send, int send_bytes)
393{
394 int ret;
395 uint8_t msg[20];
396 int msg_bytes;
397 uint8_t ack;
398
399 if (send_bytes > 16)
400 return -1;
401 msg[0] = AUX_NATIVE_WRITE << 4;
402 msg[1] = address >> 8;
eebc863e 403 msg[2] = address & 0xff;
a4fc5ed6
KP
404 msg[3] = send_bytes - 1;
405 memcpy(&msg[4], send, send_bytes);
406 msg_bytes = send_bytes + 4;
407 for (;;) {
ea5b213a 408 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
a4fc5ed6
KP
409 if (ret < 0)
410 return ret;
411 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
412 break;
413 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
414 udelay(100);
415 else
a5b3da54 416 return -EIO;
a4fc5ed6
KP
417 }
418 return send_bytes;
419}
420
421/* Write a single byte to the aux channel in native mode */
422static int
ea5b213a 423intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
a4fc5ed6
KP
424 uint16_t address, uint8_t byte)
425{
ea5b213a 426 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
a4fc5ed6
KP
427}
428
429/* read bytes from a native aux channel */
430static int
ea5b213a 431intel_dp_aux_native_read(struct intel_dp *intel_dp,
a4fc5ed6
KP
432 uint16_t address, uint8_t *recv, int recv_bytes)
433{
434 uint8_t msg[4];
435 int msg_bytes;
436 uint8_t reply[20];
437 int reply_bytes;
438 uint8_t ack;
439 int ret;
440
441 msg[0] = AUX_NATIVE_READ << 4;
442 msg[1] = address >> 8;
443 msg[2] = address & 0xff;
444 msg[3] = recv_bytes - 1;
445
446 msg_bytes = 4;
447 reply_bytes = recv_bytes + 1;
448
449 for (;;) {
ea5b213a 450 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
a4fc5ed6 451 reply, reply_bytes);
a5b3da54
KP
452 if (ret == 0)
453 return -EPROTO;
454 if (ret < 0)
a4fc5ed6
KP
455 return ret;
456 ack = reply[0];
457 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
458 memcpy(recv, reply + 1, ret - 1);
459 return ret - 1;
460 }
461 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
462 udelay(100);
463 else
a5b3da54 464 return -EIO;
a4fc5ed6
KP
465 }
466}
467
468static int
ab2c0672
DA
469intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
470 uint8_t write_byte, uint8_t *read_byte)
a4fc5ed6 471{
ab2c0672 472 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
ea5b213a
CW
473 struct intel_dp *intel_dp = container_of(adapter,
474 struct intel_dp,
475 adapter);
ab2c0672
DA
476 uint16_t address = algo_data->address;
477 uint8_t msg[5];
478 uint8_t reply[2];
479 int msg_bytes;
480 int reply_bytes;
481 int ret;
482
483 /* Set up the command byte */
484 if (mode & MODE_I2C_READ)
485 msg[0] = AUX_I2C_READ << 4;
486 else
487 msg[0] = AUX_I2C_WRITE << 4;
488
489 if (!(mode & MODE_I2C_STOP))
490 msg[0] |= AUX_I2C_MOT << 4;
a4fc5ed6 491
ab2c0672
DA
492 msg[1] = address >> 8;
493 msg[2] = address;
494
495 switch (mode) {
496 case MODE_I2C_WRITE:
497 msg[3] = 0;
498 msg[4] = write_byte;
499 msg_bytes = 5;
500 reply_bytes = 1;
501 break;
502 case MODE_I2C_READ:
503 msg[3] = 0;
504 msg_bytes = 4;
505 reply_bytes = 2;
506 break;
507 default:
508 msg_bytes = 3;
509 reply_bytes = 1;
510 break;
511 }
512
513 for (;;) {
ea5b213a 514 ret = intel_dp_aux_ch(intel_dp,
ab2c0672
DA
515 msg, msg_bytes,
516 reply, reply_bytes);
517 if (ret < 0) {
3ff99164 518 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
ab2c0672
DA
519 return ret;
520 }
521 switch (reply[0] & AUX_I2C_REPLY_MASK) {
522 case AUX_I2C_REPLY_ACK:
523 if (mode == MODE_I2C_READ) {
524 *read_byte = reply[1];
525 }
526 return reply_bytes - 1;
527 case AUX_I2C_REPLY_NACK:
3ff99164 528 DRM_DEBUG_KMS("aux_ch nack\n");
ab2c0672
DA
529 return -EREMOTEIO;
530 case AUX_I2C_REPLY_DEFER:
3ff99164 531 DRM_DEBUG_KMS("aux_ch defer\n");
ab2c0672
DA
532 udelay(100);
533 break;
534 default:
535 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
536 return -EREMOTEIO;
537 }
538 }
a4fc5ed6
KP
539}
540
541static int
ea5b213a 542intel_dp_i2c_init(struct intel_dp *intel_dp,
55f78c43 543 struct intel_connector *intel_connector, const char *name)
a4fc5ed6 544{
d54e9d28 545 DRM_DEBUG_KMS("i2c_init %s\n", name);
ea5b213a
CW
546 intel_dp->algo.running = false;
547 intel_dp->algo.address = 0;
548 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
549
550 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
551 intel_dp->adapter.owner = THIS_MODULE;
552 intel_dp->adapter.class = I2C_CLASS_DDC;
553 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
554 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
555 intel_dp->adapter.algo_data = &intel_dp->algo;
556 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
557
558 return i2c_dp_aux_add_bus(&intel_dp->adapter);
a4fc5ed6
KP
559}
560
561static bool
562intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
563 struct drm_display_mode *adjusted_mode)
564{
0d3a1bee
ZY
565 struct drm_device *dev = encoder->dev;
566 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 567 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
a4fc5ed6 568 int lane_count, clock;
ea5b213a
CW
569 int max_lane_count = intel_dp_max_lane_count(intel_dp);
570 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
a4fc5ed6
KP
571 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
572
4d926461 573 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
1d8e1c75
CW
574 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
575 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
576 mode, adjusted_mode);
0d3a1bee
ZY
577 /*
578 * the mode->clock is used to calculate the Data&Link M/N
579 * of the pipe. For the eDP the fixed clock should be used.
580 */
581 mode->clock = dev_priv->panel_fixed_mode->clock;
582 }
583
a4fc5ed6
KP
584 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
585 for (clock = 0; clock <= max_clock; clock++) {
fe27d53e 586 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
a4fc5ed6 587
ea5b213a 588 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
885a5fb5 589 <= link_avail) {
ea5b213a
CW
590 intel_dp->link_bw = bws[clock];
591 intel_dp->lane_count = lane_count;
592 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
28c97730
ZY
593 DRM_DEBUG_KMS("Display port link bw %02x lane "
594 "count %d clock %d\n",
ea5b213a 595 intel_dp->link_bw, intel_dp->lane_count,
a4fc5ed6
KP
596 adjusted_mode->clock);
597 return true;
598 }
599 }
600 }
fe27d53e 601
4d926461 602 if (is_edp(intel_dp)) {
fe27d53e 603 /* okay we failed just pick the highest */
ea5b213a
CW
604 intel_dp->lane_count = max_lane_count;
605 intel_dp->link_bw = bws[max_clock];
606 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
fe27d53e
DA
607 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
608 "count %d clock %d\n",
ea5b213a 609 intel_dp->link_bw, intel_dp->lane_count,
fe27d53e 610 adjusted_mode->clock);
1d8e1c75 611
fe27d53e
DA
612 return true;
613 }
1d8e1c75 614
a4fc5ed6
KP
615 return false;
616}
617
618struct intel_dp_m_n {
619 uint32_t tu;
620 uint32_t gmch_m;
621 uint32_t gmch_n;
622 uint32_t link_m;
623 uint32_t link_n;
624};
625
626static void
627intel_reduce_ratio(uint32_t *num, uint32_t *den)
628{
629 while (*num > 0xffffff || *den > 0xffffff) {
630 *num >>= 1;
631 *den >>= 1;
632 }
633}
634
635static void
36e83a18 636intel_dp_compute_m_n(int bpp,
a4fc5ed6
KP
637 int nlanes,
638 int pixel_clock,
639 int link_clock,
640 struct intel_dp_m_n *m_n)
641{
642 m_n->tu = 64;
36e83a18 643 m_n->gmch_m = (pixel_clock * bpp) >> 3;
a4fc5ed6
KP
644 m_n->gmch_n = link_clock * nlanes;
645 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
646 m_n->link_m = pixel_clock;
647 m_n->link_n = link_clock;
648 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
649}
650
651void
652intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
653 struct drm_display_mode *adjusted_mode)
654{
655 struct drm_device *dev = crtc->dev;
656 struct drm_mode_config *mode_config = &dev->mode_config;
55f78c43 657 struct drm_encoder *encoder;
a4fc5ed6
KP
658 struct drm_i915_private *dev_priv = dev->dev_private;
659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
36e83a18 660 int lane_count = 4, bpp = 24;
a4fc5ed6
KP
661 struct intel_dp_m_n m_n;
662
663 /*
21d40d37 664 * Find the lane count in the intel_encoder private
a4fc5ed6 665 */
55f78c43 666 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a 667 struct intel_dp *intel_dp;
a4fc5ed6 668
d8201ab6 669 if (encoder->crtc != crtc)
a4fc5ed6
KP
670 continue;
671
ea5b213a
CW
672 intel_dp = enc_to_intel_dp(encoder);
673 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
674 lane_count = intel_dp->lane_count;
51190667
JB
675 break;
676 } else if (is_edp(intel_dp)) {
677 lane_count = dev_priv->edp.lanes;
678 bpp = dev_priv->edp.bpp;
a4fc5ed6
KP
679 break;
680 }
681 }
682
683 /*
684 * Compute the GMCH and Link ratios. The '3' here is
685 * the number of bytes_per_pixel post-LUT, which we always
686 * set up for 8-bits of R/G/B, or 3 bytes total.
687 */
36e83a18 688 intel_dp_compute_m_n(bpp, lane_count,
a4fc5ed6
KP
689 mode->clock, adjusted_mode->clock, &m_n);
690
c619eed4 691 if (HAS_PCH_SPLIT(dev)) {
5eb08b69
ZW
692 if (intel_crtc->pipe == 0) {
693 I915_WRITE(TRANSA_DATA_M1,
694 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
695 m_n.gmch_m);
696 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
697 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
698 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
699 } else {
700 I915_WRITE(TRANSB_DATA_M1,
701 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
702 m_n.gmch_m);
703 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
704 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
705 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
706 }
a4fc5ed6 707 } else {
5eb08b69
ZW
708 if (intel_crtc->pipe == 0) {
709 I915_WRITE(PIPEA_GMCH_DATA_M,
710 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
711 m_n.gmch_m);
712 I915_WRITE(PIPEA_GMCH_DATA_N,
713 m_n.gmch_n);
714 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
715 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
716 } else {
717 I915_WRITE(PIPEB_GMCH_DATA_M,
718 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
719 m_n.gmch_m);
720 I915_WRITE(PIPEB_GMCH_DATA_N,
721 m_n.gmch_n);
722 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
723 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
724 }
a4fc5ed6
KP
725 }
726}
727
728static void
729intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
730 struct drm_display_mode *adjusted_mode)
731{
e3421a18 732 struct drm_device *dev = encoder->dev;
ea5b213a 733 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4ef69c7a 734 struct drm_crtc *crtc = intel_dp->base.base.crtc;
a4fc5ed6
KP
735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
736
ea5b213a 737 intel_dp->DP = (DP_VOLTAGE_0_4 |
9c9e7927
AJ
738 DP_PRE_EMPHASIS_0);
739
740 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
ea5b213a 741 intel_dp->DP |= DP_SYNC_HS_HIGH;
9c9e7927 742 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
ea5b213a 743 intel_dp->DP |= DP_SYNC_VS_HIGH;
a4fc5ed6 744
cfcb0fc9 745 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
ea5b213a 746 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3421a18 747 else
ea5b213a 748 intel_dp->DP |= DP_LINK_TRAIN_OFF;
a4fc5ed6 749
ea5b213a 750 switch (intel_dp->lane_count) {
a4fc5ed6 751 case 1:
ea5b213a 752 intel_dp->DP |= DP_PORT_WIDTH_1;
a4fc5ed6
KP
753 break;
754 case 2:
ea5b213a 755 intel_dp->DP |= DP_PORT_WIDTH_2;
a4fc5ed6
KP
756 break;
757 case 4:
ea5b213a 758 intel_dp->DP |= DP_PORT_WIDTH_4;
a4fc5ed6
KP
759 break;
760 }
ea5b213a
CW
761 if (intel_dp->has_audio)
762 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
a4fc5ed6 763
ea5b213a
CW
764 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
765 intel_dp->link_configuration[0] = intel_dp->link_bw;
766 intel_dp->link_configuration[1] = intel_dp->lane_count;
a4fc5ed6
KP
767
768 /*
9962c925 769 * Check for DPCD version > 1.1 and enhanced framing support
a4fc5ed6 770 */
ea5b213a
CW
771 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
772 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
773 intel_dp->DP |= DP_ENHANCED_FRAMING;
a4fc5ed6
KP
774 }
775
e3421a18
ZW
776 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
777 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
ea5b213a 778 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 779
cfcb0fc9 780 if (is_edp(intel_dp)) {
32f9d658 781 /* don't miss out required setting for eDP */
ea5b213a 782 intel_dp->DP |= DP_PLL_ENABLE;
32f9d658 783 if (adjusted_mode->clock < 200000)
ea5b213a 784 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
32f9d658 785 else
ea5b213a 786 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
32f9d658 787 }
a4fc5ed6
KP
788}
789
7eaf5547 790/* Returns true if the panel was already on when called */
01cb9ea6 791static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
9934c132 792{
01cb9ea6 793 struct drm_device *dev = intel_dp->base.base.dev;
9934c132 794 struct drm_i915_private *dev_priv = dev->dev_private;
01cb9ea6 795 u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
9934c132 796
913d8d11 797 if (I915_READ(PCH_PP_STATUS) & PP_ON)
7eaf5547 798 return true;
9934c132
JB
799
800 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
801
802 /* ILK workaround: disable reset around power sequence */
803 pp &= ~PANEL_POWER_RESET;
804 I915_WRITE(PCH_PP_CONTROL, pp);
805 POSTING_READ(PCH_PP_CONTROL);
806
01cb9ea6 807 pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
9934c132 808 I915_WRITE(PCH_PP_CONTROL, pp);
01cb9ea6 809 POSTING_READ(PCH_PP_CONTROL);
9934c132 810
27d64339
HV
811 /* Ouch. We need to wait here for some panels, like Dell e6510
812 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
813 */
814 msleep(300);
815
01cb9ea6
JB
816 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
817 5000))
913d8d11
CW
818 DRM_ERROR("panel on wait timed out: 0x%08x\n",
819 I915_READ(PCH_PP_STATUS));
9934c132 820
37c6c9b0 821 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 822 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 823 POSTING_READ(PCH_PP_CONTROL);
7eaf5547
JB
824
825 return false;
9934c132
JB
826}
827
828static void ironlake_edp_panel_off (struct drm_device *dev)
829{
830 struct drm_i915_private *dev_priv = dev->dev_private;
01cb9ea6
JB
831 u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
832 PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
9934c132
JB
833
834 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
835
836 /* ILK workaround: disable reset around power sequence */
837 pp &= ~PANEL_POWER_RESET;
838 I915_WRITE(PCH_PP_CONTROL, pp);
839 POSTING_READ(PCH_PP_CONTROL);
840
9934c132
JB
841 pp &= ~POWER_TARGET_ON;
842 I915_WRITE(PCH_PP_CONTROL, pp);
01cb9ea6 843 POSTING_READ(PCH_PP_CONTROL);
9934c132 844
01cb9ea6 845 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
913d8d11
CW
846 DRM_ERROR("panel off wait timed out: 0x%08x\n",
847 I915_READ(PCH_PP_STATUS));
9934c132 848
3969c9c9 849 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 850 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 851 POSTING_READ(PCH_PP_CONTROL);
27d64339
HV
852
853 /* Ouch. We need to wait here for some panels, like Dell e6510
854 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
855 */
856 msleep(300);
9934c132
JB
857}
858
f2b115e6 859static void ironlake_edp_backlight_on (struct drm_device *dev)
32f9d658
ZW
860{
861 struct drm_i915_private *dev_priv = dev->dev_private;
862 u32 pp;
863
28c97730 864 DRM_DEBUG_KMS("\n");
01cb9ea6
JB
865 /*
866 * If we enable the backlight right away following a panel power
867 * on, we may see slight flicker as the panel syncs with the eDP
868 * link. So delay a bit to make sure the image is solid before
869 * allowing it to appear.
870 */
871 msleep(300);
32f9d658
ZW
872 pp = I915_READ(PCH_PP_CONTROL);
873 pp |= EDP_BLC_ENABLE;
874 I915_WRITE(PCH_PP_CONTROL, pp);
875}
876
f2b115e6 877static void ironlake_edp_backlight_off (struct drm_device *dev)
32f9d658
ZW
878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 u32 pp;
881
28c97730 882 DRM_DEBUG_KMS("\n");
32f9d658
ZW
883 pp = I915_READ(PCH_PP_CONTROL);
884 pp &= ~EDP_BLC_ENABLE;
885 I915_WRITE(PCH_PP_CONTROL, pp);
886}
a4fc5ed6 887
d240f20f
JB
888static void ironlake_edp_pll_on(struct drm_encoder *encoder)
889{
890 struct drm_device *dev = encoder->dev;
891 struct drm_i915_private *dev_priv = dev->dev_private;
892 u32 dpa_ctl;
893
894 DRM_DEBUG_KMS("\n");
895 dpa_ctl = I915_READ(DP_A);
896 dpa_ctl &= ~DP_PLL_ENABLE;
897 I915_WRITE(DP_A, dpa_ctl);
898}
899
900static void ironlake_edp_pll_off(struct drm_encoder *encoder)
901{
902 struct drm_device *dev = encoder->dev;
903 struct drm_i915_private *dev_priv = dev->dev_private;
904 u32 dpa_ctl;
905
906 dpa_ctl = I915_READ(DP_A);
907 dpa_ctl |= DP_PLL_ENABLE;
908 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 909 POSTING_READ(DP_A);
d240f20f
JB
910 udelay(200);
911}
912
913static void intel_dp_prepare(struct drm_encoder *encoder)
914{
915 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
916 struct drm_device *dev = encoder->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
919
4d926461 920 if (is_edp(intel_dp)) {
d240f20f 921 ironlake_edp_backlight_off(dev);
01cb9ea6
JB
922 ironlake_edp_panel_on(intel_dp);
923 if (!is_pch_edp(intel_dp))
924 ironlake_edp_pll_on(encoder);
925 else
926 ironlake_edp_pll_off(encoder);
d240f20f
JB
927 }
928 if (dp_reg & DP_PORT_EN)
929 intel_dp_link_down(intel_dp);
930}
931
932static void intel_dp_commit(struct drm_encoder *encoder)
933{
934 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
935 struct drm_device *dev = encoder->dev;
d240f20f 936
33a34e4e
JB
937 intel_dp_start_link_train(intel_dp);
938
4d926461 939 if (is_edp(intel_dp))
01cb9ea6 940 ironlake_edp_panel_on(intel_dp);
33a34e4e
JB
941
942 intel_dp_complete_link_train(intel_dp);
943
4d926461 944 if (is_edp(intel_dp))
d240f20f
JB
945 ironlake_edp_backlight_on(dev);
946}
947
a4fc5ed6
KP
948static void
949intel_dp_dpms(struct drm_encoder *encoder, int mode)
950{
ea5b213a 951 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
55f78c43 952 struct drm_device *dev = encoder->dev;
a4fc5ed6 953 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 954 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
a4fc5ed6
KP
955
956 if (mode != DRM_MODE_DPMS_ON) {
01cb9ea6 957 if (is_edp(intel_dp))
7643a7fa 958 ironlake_edp_backlight_off(dev);
7643a7fa
JB
959 if (dp_reg & DP_PORT_EN)
960 intel_dp_link_down(intel_dp);
4d926461 961 if (is_edp(intel_dp))
01cb9ea6
JB
962 ironlake_edp_panel_off(dev);
963 if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
d240f20f 964 ironlake_edp_pll_off(encoder);
a4fc5ed6 965 } else {
32f9d658 966 if (!(dp_reg & DP_PORT_EN)) {
4d926461 967 if (is_edp(intel_dp))
01cb9ea6
JB
968 ironlake_edp_panel_on(intel_dp);
969 intel_dp_start_link_train(intel_dp);
33a34e4e 970 intel_dp_complete_link_train(intel_dp);
4d926461 971 if (is_edp(intel_dp))
f2b115e6 972 ironlake_edp_backlight_on(dev);
32f9d658 973 }
a4fc5ed6 974 }
ea5b213a 975 intel_dp->dpms_mode = mode;
a4fc5ed6
KP
976}
977
978/*
979 * Fetch AUX CH registers 0x202 - 0x207 which contain
980 * link status information
981 */
982static bool
33a34e4e 983intel_dp_get_link_status(struct intel_dp *intel_dp)
a4fc5ed6
KP
984{
985 int ret;
986
ea5b213a 987 ret = intel_dp_aux_native_read(intel_dp,
a4fc5ed6 988 DP_LANE0_1_STATUS,
33a34e4e 989 intel_dp->link_status, DP_LINK_STATUS_SIZE);
a4fc5ed6
KP
990 if (ret != DP_LINK_STATUS_SIZE)
991 return false;
992 return true;
993}
994
995static uint8_t
996intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
997 int r)
998{
999 return link_status[r - DP_LANE0_1_STATUS];
1000}
1001
a4fc5ed6
KP
1002static uint8_t
1003intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
1004 int lane)
1005{
1006 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1007 int s = ((lane & 1) ?
1008 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1009 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1010 uint8_t l = intel_dp_link_status(link_status, i);
1011
1012 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1013}
1014
1015static uint8_t
1016intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1017 int lane)
1018{
1019 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1020 int s = ((lane & 1) ?
1021 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1022 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1023 uint8_t l = intel_dp_link_status(link_status, i);
1024
1025 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1026}
1027
1028
1029#if 0
1030static char *voltage_names[] = {
1031 "0.4V", "0.6V", "0.8V", "1.2V"
1032};
1033static char *pre_emph_names[] = {
1034 "0dB", "3.5dB", "6dB", "9.5dB"
1035};
1036static char *link_train_names[] = {
1037 "pattern 1", "pattern 2", "idle", "off"
1038};
1039#endif
1040
1041/*
1042 * These are source-specific values; current Intel hardware supports
1043 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1044 */
1045#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1046
1047static uint8_t
1048intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1049{
1050 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1051 case DP_TRAIN_VOLTAGE_SWING_400:
1052 return DP_TRAIN_PRE_EMPHASIS_6;
1053 case DP_TRAIN_VOLTAGE_SWING_600:
1054 return DP_TRAIN_PRE_EMPHASIS_6;
1055 case DP_TRAIN_VOLTAGE_SWING_800:
1056 return DP_TRAIN_PRE_EMPHASIS_3_5;
1057 case DP_TRAIN_VOLTAGE_SWING_1200:
1058 default:
1059 return DP_TRAIN_PRE_EMPHASIS_0;
1060 }
1061}
1062
1063static void
33a34e4e 1064intel_get_adjust_train(struct intel_dp *intel_dp)
a4fc5ed6
KP
1065{
1066 uint8_t v = 0;
1067 uint8_t p = 0;
1068 int lane;
1069
33a34e4e
JB
1070 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1071 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1072 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
a4fc5ed6
KP
1073
1074 if (this_v > v)
1075 v = this_v;
1076 if (this_p > p)
1077 p = this_p;
1078 }
1079
1080 if (v >= I830_DP_VOLTAGE_MAX)
1081 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1082
1083 if (p >= intel_dp_pre_emphasis_max(v))
1084 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1085
1086 for (lane = 0; lane < 4; lane++)
33a34e4e 1087 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
1088}
1089
1090static uint32_t
1091intel_dp_signal_levels(uint8_t train_set, int lane_count)
1092{
1093 uint32_t signal_levels = 0;
1094
1095 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1096 case DP_TRAIN_VOLTAGE_SWING_400:
1097 default:
1098 signal_levels |= DP_VOLTAGE_0_4;
1099 break;
1100 case DP_TRAIN_VOLTAGE_SWING_600:
1101 signal_levels |= DP_VOLTAGE_0_6;
1102 break;
1103 case DP_TRAIN_VOLTAGE_SWING_800:
1104 signal_levels |= DP_VOLTAGE_0_8;
1105 break;
1106 case DP_TRAIN_VOLTAGE_SWING_1200:
1107 signal_levels |= DP_VOLTAGE_1_2;
1108 break;
1109 }
1110 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1111 case DP_TRAIN_PRE_EMPHASIS_0:
1112 default:
1113 signal_levels |= DP_PRE_EMPHASIS_0;
1114 break;
1115 case DP_TRAIN_PRE_EMPHASIS_3_5:
1116 signal_levels |= DP_PRE_EMPHASIS_3_5;
1117 break;
1118 case DP_TRAIN_PRE_EMPHASIS_6:
1119 signal_levels |= DP_PRE_EMPHASIS_6;
1120 break;
1121 case DP_TRAIN_PRE_EMPHASIS_9_5:
1122 signal_levels |= DP_PRE_EMPHASIS_9_5;
1123 break;
1124 }
1125 return signal_levels;
1126}
1127
e3421a18
ZW
1128/* Gen6's DP voltage swing and pre-emphasis control */
1129static uint32_t
1130intel_gen6_edp_signal_levels(uint8_t train_set)
1131{
1132 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1133 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1134 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1135 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1136 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1137 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1138 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1139 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1140 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1141 default:
1142 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1143 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1144 }
1145}
1146
a4fc5ed6
KP
1147static uint8_t
1148intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1149 int lane)
1150{
1151 int i = DP_LANE0_1_STATUS + (lane >> 1);
1152 int s = (lane & 1) * 4;
1153 uint8_t l = intel_dp_link_status(link_status, i);
1154
1155 return (l >> s) & 0xf;
1156}
1157
1158/* Check for clock recovery is done on all channels */
1159static bool
1160intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1161{
1162 int lane;
1163 uint8_t lane_status;
1164
1165 for (lane = 0; lane < lane_count; lane++) {
1166 lane_status = intel_get_lane_status(link_status, lane);
1167 if ((lane_status & DP_LANE_CR_DONE) == 0)
1168 return false;
1169 }
1170 return true;
1171}
1172
1173/* Check to see if channel eq is done on all channels */
1174#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1175 DP_LANE_CHANNEL_EQ_DONE|\
1176 DP_LANE_SYMBOL_LOCKED)
1177static bool
33a34e4e 1178intel_channel_eq_ok(struct intel_dp *intel_dp)
a4fc5ed6
KP
1179{
1180 uint8_t lane_align;
1181 uint8_t lane_status;
1182 int lane;
1183
33a34e4e 1184 lane_align = intel_dp_link_status(intel_dp->link_status,
a4fc5ed6
KP
1185 DP_LANE_ALIGN_STATUS_UPDATED);
1186 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1187 return false;
33a34e4e
JB
1188 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1189 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
a4fc5ed6
KP
1190 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1191 return false;
1192 }
1193 return true;
1194}
1195
1196static bool
ea5b213a 1197intel_dp_set_link_train(struct intel_dp *intel_dp,
a4fc5ed6 1198 uint32_t dp_reg_value,
58e10eb9 1199 uint8_t dp_train_pat)
a4fc5ed6 1200{
4ef69c7a 1201 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1202 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1203 int ret;
1204
ea5b213a
CW
1205 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1206 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 1207
ea5b213a 1208 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1209 DP_TRAINING_PATTERN_SET,
1210 dp_train_pat);
1211
ea5b213a 1212 ret = intel_dp_aux_native_write(intel_dp,
58e10eb9
CW
1213 DP_TRAINING_LANE0_SET,
1214 intel_dp->train_set, 4);
a4fc5ed6
KP
1215 if (ret != 4)
1216 return false;
1217
1218 return true;
1219}
1220
33a34e4e 1221/* Enable corresponding port and start training pattern 1 */
a4fc5ed6 1222static void
33a34e4e 1223intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 1224{
4ef69c7a 1225 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1226 struct drm_i915_private *dev_priv = dev->dev_private;
58e10eb9 1227 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
a4fc5ed6
KP
1228 int i;
1229 uint8_t voltage;
1230 bool clock_recovery = false;
a4fc5ed6 1231 int tries;
e3421a18 1232 u32 reg;
ea5b213a 1233 uint32_t DP = intel_dp->DP;
a4fc5ed6 1234
b99a9d9b
KP
1235 /* Enable output, wait for it to become active */
1236 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1237 POSTING_READ(intel_dp->output_reg);
1238 intel_wait_for_vblank(dev, intel_crtc->pipe);
a4fc5ed6
KP
1239
1240 /* Write the link configuration data */
ea5b213a
CW
1241 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1242 intel_dp->link_configuration,
1243 DP_LINK_CONFIGURATION_SIZE);
a4fc5ed6
KP
1244
1245 DP |= DP_PORT_EN;
cfcb0fc9 1246 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1247 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1248 else
1249 DP &= ~DP_LINK_TRAIN_MASK;
33a34e4e 1250 memset(intel_dp->train_set, 0, 4);
a4fc5ed6
KP
1251 voltage = 0xff;
1252 tries = 0;
1253 clock_recovery = false;
1254 for (;;) {
33a34e4e 1255 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18 1256 uint32_t signal_levels;
cfcb0fc9 1257 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1258 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1259 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1260 } else {
33a34e4e 1261 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1262 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1263 }
a4fc5ed6 1264
cfcb0fc9 1265 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1266 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1267 else
1268 reg = DP | DP_LINK_TRAIN_PAT_1;
1269
ea5b213a 1270 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1271 DP_TRAINING_PATTERN_1))
a4fc5ed6 1272 break;
a4fc5ed6
KP
1273 /* Set training pattern 1 */
1274
1275 udelay(100);
33a34e4e 1276 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6
KP
1277 break;
1278
33a34e4e 1279 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
a4fc5ed6
KP
1280 clock_recovery = true;
1281 break;
1282 }
1283
1284 /* Check to see if we've tried the max voltage */
ea5b213a 1285 for (i = 0; i < intel_dp->lane_count; i++)
33a34e4e 1286 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 1287 break;
ea5b213a 1288 if (i == intel_dp->lane_count)
a4fc5ed6
KP
1289 break;
1290
1291 /* Check to see if we've tried the same voltage 5 times */
33a34e4e 1292 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
a4fc5ed6
KP
1293 ++tries;
1294 if (tries == 5)
1295 break;
1296 } else
1297 tries = 0;
33a34e4e 1298 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 1299
33a34e4e
JB
1300 /* Compute new intel_dp->train_set as requested by target */
1301 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1302 }
1303
33a34e4e
JB
1304 intel_dp->DP = DP;
1305}
1306
1307static void
1308intel_dp_complete_link_train(struct intel_dp *intel_dp)
1309{
4ef69c7a 1310 struct drm_device *dev = intel_dp->base.base.dev;
33a34e4e
JB
1311 struct drm_i915_private *dev_priv = dev->dev_private;
1312 bool channel_eq = false;
1313 int tries;
1314 u32 reg;
1315 uint32_t DP = intel_dp->DP;
1316
a4fc5ed6
KP
1317 /* channel equalization */
1318 tries = 0;
1319 channel_eq = false;
1320 for (;;) {
33a34e4e 1321 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18
ZW
1322 uint32_t signal_levels;
1323
cfcb0fc9 1324 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1325 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1326 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1327 } else {
33a34e4e 1328 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1329 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1330 }
1331
cfcb0fc9 1332 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1333 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1334 else
1335 reg = DP | DP_LINK_TRAIN_PAT_2;
a4fc5ed6
KP
1336
1337 /* channel eq pattern */
ea5b213a 1338 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1339 DP_TRAINING_PATTERN_2))
a4fc5ed6
KP
1340 break;
1341
1342 udelay(400);
33a34e4e 1343 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6
KP
1344 break;
1345
33a34e4e 1346 if (intel_channel_eq_ok(intel_dp)) {
a4fc5ed6
KP
1347 channel_eq = true;
1348 break;
1349 }
1350
1351 /* Try 5 times */
1352 if (tries > 5)
1353 break;
1354
33a34e4e
JB
1355 /* Compute new intel_dp->train_set as requested by target */
1356 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1357 ++tries;
1358 }
1359
cfcb0fc9 1360 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1361 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1362 else
1363 reg = DP | DP_LINK_TRAIN_OFF;
1364
ea5b213a
CW
1365 I915_WRITE(intel_dp->output_reg, reg);
1366 POSTING_READ(intel_dp->output_reg);
1367 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1368 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1369}
1370
1371static void
ea5b213a 1372intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 1373{
4ef69c7a 1374 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1375 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 1376 uint32_t DP = intel_dp->DP;
a4fc5ed6 1377
28c97730 1378 DRM_DEBUG_KMS("\n");
32f9d658 1379
cfcb0fc9 1380 if (is_edp(intel_dp)) {
32f9d658 1381 DP &= ~DP_PLL_ENABLE;
ea5b213a
CW
1382 I915_WRITE(intel_dp->output_reg, DP);
1383 POSTING_READ(intel_dp->output_reg);
32f9d658
ZW
1384 udelay(100);
1385 }
1386
cfcb0fc9 1387 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
e3421a18 1388 DP &= ~DP_LINK_TRAIN_MASK_CPT;
ea5b213a 1389 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
e3421a18
ZW
1390 } else {
1391 DP &= ~DP_LINK_TRAIN_MASK;
ea5b213a 1392 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
e3421a18 1393 }
fe255d00 1394 POSTING_READ(intel_dp->output_reg);
5eb08b69 1395
fe255d00 1396 msleep(17);
5eb08b69 1397
cfcb0fc9 1398 if (is_edp(intel_dp))
32f9d658 1399 DP |= DP_LINK_TRAIN_OFF;
ea5b213a
CW
1400 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1401 POSTING_READ(intel_dp->output_reg);
a4fc5ed6
KP
1402}
1403
a4fc5ed6
KP
1404/*
1405 * According to DP spec
1406 * 5.1.2:
1407 * 1. Read DPCD
1408 * 2. Configure link according to Receiver Capabilities
1409 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1410 * 4. Check link status on receipt of hot-plug interrupt
1411 */
1412
1413static void
ea5b213a 1414intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 1415{
4ef69c7a 1416 if (!intel_dp->base.base.crtc)
a4fc5ed6
KP
1417 return;
1418
33a34e4e 1419 if (!intel_dp_get_link_status(intel_dp)) {
ea5b213a 1420 intel_dp_link_down(intel_dp);
a4fc5ed6
KP
1421 return;
1422 }
1423
33a34e4e
JB
1424 if (!intel_channel_eq_ok(intel_dp)) {
1425 intel_dp_start_link_train(intel_dp);
1426 intel_dp_complete_link_train(intel_dp);
1427 }
a4fc5ed6 1428}
a4fc5ed6 1429
5eb08b69 1430static enum drm_connector_status
f2b115e6 1431ironlake_dp_detect(struct drm_connector *connector)
5eb08b69 1432{
df0e9248 1433 struct intel_dp *intel_dp = intel_attached_dp(connector);
5eb08b69
ZW
1434 enum drm_connector_status status;
1435
01cb9ea6 1436 /* Can't disconnect eDP */
4d926461 1437 if (is_edp(intel_dp))
01cb9ea6
JB
1438 return connector_status_connected;
1439
5eb08b69 1440 status = connector_status_disconnected;
ea5b213a
CW
1441 if (intel_dp_aux_native_read(intel_dp,
1442 0x000, intel_dp->dpcd,
1443 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
5eb08b69 1444 {
ea5b213a 1445 if (intel_dp->dpcd[0] != 0)
5eb08b69
ZW
1446 status = connector_status_connected;
1447 }
ea5b213a
CW
1448 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1449 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
5eb08b69
ZW
1450 return status;
1451}
1452
a4fc5ed6
KP
1453/**
1454 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1455 *
1456 * \return true if DP port is connected.
1457 * \return false if DP port is disconnected.
1458 */
1459static enum drm_connector_status
930a9e28 1460intel_dp_detect(struct drm_connector *connector, bool force)
a4fc5ed6 1461{
df0e9248 1462 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1463 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1464 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1465 uint32_t temp, bit;
1466 enum drm_connector_status status;
1467
ea5b213a 1468 intel_dp->has_audio = false;
a4fc5ed6 1469
c619eed4 1470 if (HAS_PCH_SPLIT(dev))
f2b115e6 1471 return ironlake_dp_detect(connector);
5eb08b69 1472
ea5b213a 1473 switch (intel_dp->output_reg) {
a4fc5ed6
KP
1474 case DP_B:
1475 bit = DPB_HOTPLUG_INT_STATUS;
1476 break;
1477 case DP_C:
1478 bit = DPC_HOTPLUG_INT_STATUS;
1479 break;
1480 case DP_D:
1481 bit = DPD_HOTPLUG_INT_STATUS;
1482 break;
1483 default:
1484 return connector_status_unknown;
1485 }
1486
1487 temp = I915_READ(PORT_HOTPLUG_STAT);
1488
1489 if ((temp & bit) == 0)
1490 return connector_status_disconnected;
1491
1492 status = connector_status_disconnected;
ea5b213a
CW
1493 if (intel_dp_aux_native_read(intel_dp,
1494 0x000, intel_dp->dpcd,
1495 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
a4fc5ed6 1496 {
ea5b213a 1497 if (intel_dp->dpcd[0] != 0)
a4fc5ed6
KP
1498 status = connector_status_connected;
1499 }
1500 return status;
1501}
1502
1503static int intel_dp_get_modes(struct drm_connector *connector)
1504{
df0e9248 1505 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1506 struct drm_device *dev = intel_dp->base.base.dev;
32f9d658
ZW
1507 struct drm_i915_private *dev_priv = dev->dev_private;
1508 int ret;
a4fc5ed6
KP
1509
1510 /* We should parse the EDID data and find out if it has an audio sink
1511 */
1512
f899fc64 1513 ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
b9efc480 1514 if (ret) {
4d926461 1515 if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
b9efc480
ZY
1516 struct drm_display_mode *newmode;
1517 list_for_each_entry(newmode, &connector->probed_modes,
1518 head) {
1519 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1520 dev_priv->panel_fixed_mode =
1521 drm_mode_duplicate(dev, newmode);
1522 break;
1523 }
1524 }
1525 }
1526
32f9d658 1527 return ret;
b9efc480 1528 }
32f9d658
ZW
1529
1530 /* if eDP has no EDID, try to use fixed panel mode from VBT */
4d926461 1531 if (is_edp(intel_dp)) {
32f9d658
ZW
1532 if (dev_priv->panel_fixed_mode != NULL) {
1533 struct drm_display_mode *mode;
1534 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1535 drm_mode_probed_add(connector, mode);
1536 return 1;
1537 }
1538 }
1539 return 0;
a4fc5ed6
KP
1540}
1541
1542static void
1543intel_dp_destroy (struct drm_connector *connector)
1544{
a4fc5ed6
KP
1545 drm_sysfs_connector_remove(connector);
1546 drm_connector_cleanup(connector);
55f78c43 1547 kfree(connector);
a4fc5ed6
KP
1548}
1549
24d05927
DV
1550static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1551{
1552 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1553
1554 i2c_del_adapter(&intel_dp->adapter);
1555 drm_encoder_cleanup(encoder);
1556 kfree(intel_dp);
1557}
1558
a4fc5ed6
KP
1559static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1560 .dpms = intel_dp_dpms,
1561 .mode_fixup = intel_dp_mode_fixup,
d240f20f 1562 .prepare = intel_dp_prepare,
a4fc5ed6 1563 .mode_set = intel_dp_mode_set,
d240f20f 1564 .commit = intel_dp_commit,
a4fc5ed6
KP
1565};
1566
1567static const struct drm_connector_funcs intel_dp_connector_funcs = {
1568 .dpms = drm_helper_connector_dpms,
a4fc5ed6
KP
1569 .detect = intel_dp_detect,
1570 .fill_modes = drm_helper_probe_single_connector_modes,
1571 .destroy = intel_dp_destroy,
1572};
1573
1574static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1575 .get_modes = intel_dp_get_modes,
1576 .mode_valid = intel_dp_mode_valid,
df0e9248 1577 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
1578};
1579
a4fc5ed6 1580static const struct drm_encoder_funcs intel_dp_enc_funcs = {
24d05927 1581 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
1582};
1583
995b6762 1584static void
21d40d37 1585intel_dp_hot_plug(struct intel_encoder *intel_encoder)
c8110e52 1586{
ea5b213a 1587 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
c8110e52 1588
ea5b213a
CW
1589 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1590 intel_dp_check_link_status(intel_dp);
c8110e52 1591}
6207937d 1592
e3421a18
ZW
1593/* Return which DP Port should be selected for Transcoder DP control */
1594int
1595intel_trans_dp_port_sel (struct drm_crtc *crtc)
1596{
1597 struct drm_device *dev = crtc->dev;
1598 struct drm_mode_config *mode_config = &dev->mode_config;
1599 struct drm_encoder *encoder;
e3421a18
ZW
1600
1601 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a
CW
1602 struct intel_dp *intel_dp;
1603
d8201ab6 1604 if (encoder->crtc != crtc)
e3421a18
ZW
1605 continue;
1606
ea5b213a
CW
1607 intel_dp = enc_to_intel_dp(encoder);
1608 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1609 return intel_dp->output_reg;
e3421a18 1610 }
ea5b213a 1611
e3421a18
ZW
1612 return -1;
1613}
1614
36e83a18 1615/* check the VBT to see whether the eDP is on DP-D port */
cb0953d7 1616bool intel_dpd_is_edp(struct drm_device *dev)
36e83a18
ZY
1617{
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 struct child_device_config *p_child;
1620 int i;
1621
1622 if (!dev_priv->child_dev_num)
1623 return false;
1624
1625 for (i = 0; i < dev_priv->child_dev_num; i++) {
1626 p_child = dev_priv->child_dev + i;
1627
1628 if (p_child->dvo_port == PORT_IDPD &&
1629 p_child->device_type == DEVICE_TYPE_eDP)
1630 return true;
1631 }
1632 return false;
1633}
1634
a4fc5ed6
KP
1635void
1636intel_dp_init(struct drm_device *dev, int output_reg)
1637{
1638 struct drm_i915_private *dev_priv = dev->dev_private;
1639 struct drm_connector *connector;
ea5b213a 1640 struct intel_dp *intel_dp;
21d40d37 1641 struct intel_encoder *intel_encoder;
55f78c43 1642 struct intel_connector *intel_connector;
5eb08b69 1643 const char *name = NULL;
b329530c 1644 int type;
a4fc5ed6 1645
ea5b213a
CW
1646 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1647 if (!intel_dp)
a4fc5ed6
KP
1648 return;
1649
55f78c43
ZW
1650 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1651 if (!intel_connector) {
ea5b213a 1652 kfree(intel_dp);
55f78c43
ZW
1653 return;
1654 }
ea5b213a 1655 intel_encoder = &intel_dp->base;
55f78c43 1656
ea5b213a 1657 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
b329530c 1658 if (intel_dpd_is_edp(dev))
ea5b213a 1659 intel_dp->is_pch_edp = true;
b329530c 1660
cfcb0fc9 1661 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
b329530c
AJ
1662 type = DRM_MODE_CONNECTOR_eDP;
1663 intel_encoder->type = INTEL_OUTPUT_EDP;
1664 } else {
1665 type = DRM_MODE_CONNECTOR_DisplayPort;
1666 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1667 }
1668
55f78c43 1669 connector = &intel_connector->base;
b329530c 1670 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
1671 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1672
eb1f8e4f
DA
1673 connector->polled = DRM_CONNECTOR_POLL_HPD;
1674
652af9d7 1675 if (output_reg == DP_B || output_reg == PCH_DP_B)
21d40d37 1676 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
652af9d7 1677 else if (output_reg == DP_C || output_reg == PCH_DP_C)
21d40d37 1678 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
652af9d7 1679 else if (output_reg == DP_D || output_reg == PCH_DP_D)
21d40d37 1680 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
f8aed700 1681
cfcb0fc9 1682 if (is_edp(intel_dp))
21d40d37 1683 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
6251ec0a 1684
21d40d37 1685 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
a4fc5ed6
KP
1686 connector->interlace_allowed = true;
1687 connector->doublescan_allowed = 0;
1688
ea5b213a
CW
1689 intel_dp->output_reg = output_reg;
1690 intel_dp->has_audio = false;
1691 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
a4fc5ed6 1692
4ef69c7a 1693 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
a4fc5ed6 1694 DRM_MODE_ENCODER_TMDS);
4ef69c7a 1695 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
a4fc5ed6 1696
df0e9248 1697 intel_connector_attach_encoder(intel_connector, intel_encoder);
a4fc5ed6
KP
1698 drm_sysfs_connector_add(connector);
1699
1700 /* Set up the DDC bus. */
5eb08b69 1701 switch (output_reg) {
32f9d658
ZW
1702 case DP_A:
1703 name = "DPDDC-A";
1704 break;
5eb08b69
ZW
1705 case DP_B:
1706 case PCH_DP_B:
b01f2c3a
JB
1707 dev_priv->hotplug_supported_mask |=
1708 HDMIB_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1709 name = "DPDDC-B";
1710 break;
1711 case DP_C:
1712 case PCH_DP_C:
b01f2c3a
JB
1713 dev_priv->hotplug_supported_mask |=
1714 HDMIC_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1715 name = "DPDDC-C";
1716 break;
1717 case DP_D:
1718 case PCH_DP_D:
b01f2c3a
JB
1719 dev_priv->hotplug_supported_mask |=
1720 HDMID_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1721 name = "DPDDC-D";
1722 break;
1723 }
1724
ea5b213a 1725 intel_dp_i2c_init(intel_dp, intel_connector, name);
32f9d658 1726
89667383
JB
1727 /* Cache some DPCD data in the eDP case */
1728 if (is_edp(intel_dp)) {
1729 int ret;
1730 bool was_on;
1731
1732 was_on = ironlake_edp_panel_on(intel_dp);
1733 ret = intel_dp_aux_native_read(intel_dp, DP_DPCD_REV,
1734 intel_dp->dpcd,
1735 sizeof(intel_dp->dpcd));
1736 if (ret == sizeof(intel_dp->dpcd)) {
1737 if (intel_dp->dpcd[0] >= 0x11)
1738 dev_priv->no_aux_handshake = intel_dp->dpcd[3] &
1739 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
1740 } else {
1741 DRM_ERROR("failed to retrieve link info\n");
1742 }
1743 if (!was_on)
1744 ironlake_edp_panel_off(dev);
1745 }
1746
21d40d37 1747 intel_encoder->hot_plug = intel_dp_hot_plug;
a4fc5ed6 1748
4d926461 1749 if (is_edp(intel_dp)) {
32f9d658
ZW
1750 /* initialize panel mode from VBT if available for eDP */
1751 if (dev_priv->lfp_lvds_vbt_mode) {
1752 dev_priv->panel_fixed_mode =
1753 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1754 if (dev_priv->panel_fixed_mode) {
1755 dev_priv->panel_fixed_mode->type |=
1756 DRM_MODE_TYPE_PREFERRED;
1757 }
1758 }
1759 }
1760
a4fc5ed6
KP
1761 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1762 * 0xd. Failure to do so will result in spurious interrupts being
1763 * generated on the port when a cable is not attached.
1764 */
1765 if (IS_G4X(dev) && !IS_GM45(dev)) {
1766 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1767 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1768 }
1769}
This page took 0.194949 seconds and 5 git commands to generate.