drm/i915: Wait for pending flips on the GPU
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
a4fc5ed6
KP
30#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
ab2c0672 37#include "drm_dp_helper.h"
a4fc5ed6 38
ae266c98 39
a4fc5ed6
KP
40#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
ea5b213a
CW
45#define IS_eDP(i) ((i)->base.type == INTEL_OUTPUT_EDP)
46#define IS_PCH_eDP(i) ((i)->is_pch_edp)
32f9d658 47
ea5b213a
CW
48struct intel_dp {
49 struct intel_encoder base;
a4fc5ed6
KP
50 uint32_t output_reg;
51 uint32_t DP;
52 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
a4fc5ed6 53 bool has_audio;
c8110e52 54 int dpms_mode;
a4fc5ed6
KP
55 uint8_t link_bw;
56 uint8_t lane_count;
57 uint8_t dpcd[4];
a4fc5ed6
KP
58 struct i2c_adapter adapter;
59 struct i2c_algo_dp_aux_data algo;
f0917379 60 bool is_pch_edp;
33a34e4e
JB
61 uint8_t train_set[4];
62 uint8_t link_status[DP_LINK_STATUS_SIZE];
a4fc5ed6
KP
63};
64
ea5b213a
CW
65static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
66{
4ef69c7a 67 return container_of(encoder, struct intel_dp, base.base);
ea5b213a 68}
a4fc5ed6 69
df0e9248
CW
70static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
71{
72 return container_of(intel_attached_encoder(connector),
73 struct intel_dp, base);
74}
75
33a34e4e
JB
76static void intel_dp_start_link_train(struct intel_dp *intel_dp);
77static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
ea5b213a 78static void intel_dp_link_down(struct intel_dp *intel_dp);
a4fc5ed6 79
32f9d658 80void
21d40d37 81intel_edp_link_config (struct intel_encoder *intel_encoder,
ea5b213a 82 int *lane_num, int *link_bw)
32f9d658 83{
ea5b213a 84 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
32f9d658 85
ea5b213a
CW
86 *lane_num = intel_dp->lane_count;
87 if (intel_dp->link_bw == DP_LINK_BW_1_62)
32f9d658 88 *link_bw = 162000;
ea5b213a 89 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
32f9d658
ZW
90 *link_bw = 270000;
91}
92
a4fc5ed6 93static int
ea5b213a 94intel_dp_max_lane_count(struct intel_dp *intel_dp)
a4fc5ed6 95{
a4fc5ed6
KP
96 int max_lane_count = 4;
97
ea5b213a
CW
98 if (intel_dp->dpcd[0] >= 0x11) {
99 max_lane_count = intel_dp->dpcd[2] & 0x1f;
a4fc5ed6
KP
100 switch (max_lane_count) {
101 case 1: case 2: case 4:
102 break;
103 default:
104 max_lane_count = 4;
105 }
106 }
107 return max_lane_count;
108}
109
110static int
ea5b213a 111intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 112{
ea5b213a 113 int max_link_bw = intel_dp->dpcd[1];
a4fc5ed6
KP
114
115 switch (max_link_bw) {
116 case DP_LINK_BW_1_62:
117 case DP_LINK_BW_2_7:
118 break;
119 default:
120 max_link_bw = DP_LINK_BW_1_62;
121 break;
122 }
123 return max_link_bw;
124}
125
126static int
127intel_dp_link_clock(uint8_t link_bw)
128{
129 if (link_bw == DP_LINK_BW_2_7)
130 return 270000;
131 else
132 return 162000;
133}
134
135/* I think this is a fiction */
136static int
ea5b213a 137intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
a4fc5ed6 138{
885a5fb5
ZW
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
ea5b213a 141 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
5ceb0f9b 142 return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
885a5fb5
ZW
143 else
144 return pixel_clock * 3;
a4fc5ed6
KP
145}
146
fe27d53e
DA
147static int
148intel_dp_max_data_rate(int max_link_clock, int max_lanes)
149{
150 return (max_link_clock * max_lanes * 8) / 10;
151}
152
a4fc5ed6
KP
153static int
154intel_dp_mode_valid(struct drm_connector *connector,
155 struct drm_display_mode *mode)
156{
df0e9248 157 struct intel_dp *intel_dp = intel_attached_dp(connector);
7de56f43
ZY
158 struct drm_device *dev = connector->dev;
159 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a
CW
160 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
161 int max_lanes = intel_dp_max_lane_count(intel_dp);
a4fc5ed6 162
ea5b213a 163 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
7de56f43
ZY
164 dev_priv->panel_fixed_mode) {
165 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
166 return MODE_PANEL;
167
168 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
169 return MODE_PANEL;
170 }
171
fe27d53e
DA
172 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
173 which are outside spec tolerances but somehow work by magic */
ea5b213a
CW
174 if (!IS_eDP(intel_dp) &&
175 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
fe27d53e 176 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
a4fc5ed6
KP
177 return MODE_CLOCK_HIGH;
178
179 if (mode->clock < 10000)
180 return MODE_CLOCK_LOW;
181
182 return MODE_OK;
183}
184
185static uint32_t
186pack_aux(uint8_t *src, int src_bytes)
187{
188 int i;
189 uint32_t v = 0;
190
191 if (src_bytes > 4)
192 src_bytes = 4;
193 for (i = 0; i < src_bytes; i++)
194 v |= ((uint32_t) src[i]) << ((3-i) * 8);
195 return v;
196}
197
198static void
199unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
200{
201 int i;
202 if (dst_bytes > 4)
203 dst_bytes = 4;
204 for (i = 0; i < dst_bytes; i++)
205 dst[i] = src >> ((3-i) * 8);
206}
207
fb0f8fbf
KP
208/* hrawclock is 1/4 the FSB frequency */
209static int
210intel_hrawclk(struct drm_device *dev)
211{
212 struct drm_i915_private *dev_priv = dev->dev_private;
213 uint32_t clkcfg;
214
215 clkcfg = I915_READ(CLKCFG);
216 switch (clkcfg & CLKCFG_FSB_MASK) {
217 case CLKCFG_FSB_400:
218 return 100;
219 case CLKCFG_FSB_533:
220 return 133;
221 case CLKCFG_FSB_667:
222 return 166;
223 case CLKCFG_FSB_800:
224 return 200;
225 case CLKCFG_FSB_1067:
226 return 266;
227 case CLKCFG_FSB_1333:
228 return 333;
229 /* these two are just a guess; one of them might be right */
230 case CLKCFG_FSB_1600:
231 case CLKCFG_FSB_1600_ALT:
232 return 400;
233 default:
234 return 133;
235 }
236}
237
a4fc5ed6 238static int
ea5b213a 239intel_dp_aux_ch(struct intel_dp *intel_dp,
a4fc5ed6
KP
240 uint8_t *send, int send_bytes,
241 uint8_t *recv, int recv_size)
242{
ea5b213a 243 uint32_t output_reg = intel_dp->output_reg;
4ef69c7a 244 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6
KP
245 struct drm_i915_private *dev_priv = dev->dev_private;
246 uint32_t ch_ctl = output_reg + 0x10;
247 uint32_t ch_data = ch_ctl + 4;
248 int i;
249 int recv_bytes;
a4fc5ed6 250 uint32_t status;
fb0f8fbf 251 uint32_t aux_clock_divider;
e3421a18 252 int try, precharge;
a4fc5ed6
KP
253
254 /* The clock divider is based off the hrawclk,
fb0f8fbf
KP
255 * and would like to run at 2MHz. So, take the
256 * hrawclk value and divide by 2 and use that
6176b8f9
JB
257 *
258 * Note that PCH attached eDP panels should use a 125MHz input
259 * clock divider.
a4fc5ed6 260 */
6176b8f9 261 if (IS_eDP(intel_dp) && !IS_PCH_eDP(intel_dp)) {
e3421a18
ZW
262 if (IS_GEN6(dev))
263 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
264 else
265 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
266 } else if (HAS_PCH_SPLIT(dev))
f2b115e6 267 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
5eb08b69
ZW
268 else
269 aux_clock_divider = intel_hrawclk(dev) / 2;
270
e3421a18
ZW
271 if (IS_GEN6(dev))
272 precharge = 3;
273 else
274 precharge = 5;
275
4f7f7b7e
CW
276 if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
277 DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
278 I915_READ(ch_ctl));
279 return -EBUSY;
280 }
281
fb0f8fbf
KP
282 /* Must try at least 3 times according to DP spec */
283 for (try = 0; try < 5; try++) {
284 /* Load the send data into the aux channel data registers */
4f7f7b7e
CW
285 for (i = 0; i < send_bytes; i += 4)
286 I915_WRITE(ch_data + i,
287 pack_aux(send + i, send_bytes - i));
fb0f8fbf
KP
288
289 /* Send the command and wait for it to complete */
4f7f7b7e
CW
290 I915_WRITE(ch_ctl,
291 DP_AUX_CH_CTL_SEND_BUSY |
292 DP_AUX_CH_CTL_TIME_OUT_400us |
293 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
294 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
295 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
296 DP_AUX_CH_CTL_DONE |
297 DP_AUX_CH_CTL_TIME_OUT_ERROR |
298 DP_AUX_CH_CTL_RECEIVE_ERROR);
fb0f8fbf 299 for (;;) {
fb0f8fbf
KP
300 status = I915_READ(ch_ctl);
301 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
302 break;
4f7f7b7e 303 udelay(100);
fb0f8fbf
KP
304 }
305
306 /* Clear done status and any errors */
4f7f7b7e
CW
307 I915_WRITE(ch_ctl,
308 status |
309 DP_AUX_CH_CTL_DONE |
310 DP_AUX_CH_CTL_TIME_OUT_ERROR |
311 DP_AUX_CH_CTL_RECEIVE_ERROR);
312 if (status & DP_AUX_CH_CTL_DONE)
a4fc5ed6
KP
313 break;
314 }
315
a4fc5ed6 316 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 317 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
a5b3da54 318 return -EBUSY;
a4fc5ed6
KP
319 }
320
321 /* Check for timeout or receive error.
322 * Timeouts occur when the sink is not connected
323 */
a5b3da54 324 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 325 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
a5b3da54
KP
326 return -EIO;
327 }
1ae8c0a5
KP
328
329 /* Timeouts occur when the device isn't connected, so they're
330 * "normal" -- don't fill the kernel log with these */
a5b3da54 331 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 332 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
a5b3da54 333 return -ETIMEDOUT;
a4fc5ed6
KP
334 }
335
336 /* Unload any bytes sent back from the other side */
337 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
338 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
339 if (recv_bytes > recv_size)
340 recv_bytes = recv_size;
341
4f7f7b7e
CW
342 for (i = 0; i < recv_bytes; i += 4)
343 unpack_aux(I915_READ(ch_data + i),
344 recv + i, recv_bytes - i);
a4fc5ed6
KP
345
346 return recv_bytes;
347}
348
349/* Write data to the aux channel in native mode */
350static int
ea5b213a 351intel_dp_aux_native_write(struct intel_dp *intel_dp,
a4fc5ed6
KP
352 uint16_t address, uint8_t *send, int send_bytes)
353{
354 int ret;
355 uint8_t msg[20];
356 int msg_bytes;
357 uint8_t ack;
358
359 if (send_bytes > 16)
360 return -1;
361 msg[0] = AUX_NATIVE_WRITE << 4;
362 msg[1] = address >> 8;
eebc863e 363 msg[2] = address & 0xff;
a4fc5ed6
KP
364 msg[3] = send_bytes - 1;
365 memcpy(&msg[4], send, send_bytes);
366 msg_bytes = send_bytes + 4;
367 for (;;) {
ea5b213a 368 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
a4fc5ed6
KP
369 if (ret < 0)
370 return ret;
371 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
372 break;
373 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
374 udelay(100);
375 else
a5b3da54 376 return -EIO;
a4fc5ed6
KP
377 }
378 return send_bytes;
379}
380
381/* Write a single byte to the aux channel in native mode */
382static int
ea5b213a 383intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
a4fc5ed6
KP
384 uint16_t address, uint8_t byte)
385{
ea5b213a 386 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
a4fc5ed6
KP
387}
388
389/* read bytes from a native aux channel */
390static int
ea5b213a 391intel_dp_aux_native_read(struct intel_dp *intel_dp,
a4fc5ed6
KP
392 uint16_t address, uint8_t *recv, int recv_bytes)
393{
394 uint8_t msg[4];
395 int msg_bytes;
396 uint8_t reply[20];
397 int reply_bytes;
398 uint8_t ack;
399 int ret;
400
401 msg[0] = AUX_NATIVE_READ << 4;
402 msg[1] = address >> 8;
403 msg[2] = address & 0xff;
404 msg[3] = recv_bytes - 1;
405
406 msg_bytes = 4;
407 reply_bytes = recv_bytes + 1;
408
409 for (;;) {
ea5b213a 410 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
a4fc5ed6 411 reply, reply_bytes);
a5b3da54
KP
412 if (ret == 0)
413 return -EPROTO;
414 if (ret < 0)
a4fc5ed6
KP
415 return ret;
416 ack = reply[0];
417 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
418 memcpy(recv, reply + 1, ret - 1);
419 return ret - 1;
420 }
421 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
422 udelay(100);
423 else
a5b3da54 424 return -EIO;
a4fc5ed6
KP
425 }
426}
427
428static int
ab2c0672
DA
429intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
430 uint8_t write_byte, uint8_t *read_byte)
a4fc5ed6 431{
ab2c0672 432 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
ea5b213a
CW
433 struct intel_dp *intel_dp = container_of(adapter,
434 struct intel_dp,
435 adapter);
ab2c0672
DA
436 uint16_t address = algo_data->address;
437 uint8_t msg[5];
438 uint8_t reply[2];
439 int msg_bytes;
440 int reply_bytes;
441 int ret;
442
443 /* Set up the command byte */
444 if (mode & MODE_I2C_READ)
445 msg[0] = AUX_I2C_READ << 4;
446 else
447 msg[0] = AUX_I2C_WRITE << 4;
448
449 if (!(mode & MODE_I2C_STOP))
450 msg[0] |= AUX_I2C_MOT << 4;
a4fc5ed6 451
ab2c0672
DA
452 msg[1] = address >> 8;
453 msg[2] = address;
454
455 switch (mode) {
456 case MODE_I2C_WRITE:
457 msg[3] = 0;
458 msg[4] = write_byte;
459 msg_bytes = 5;
460 reply_bytes = 1;
461 break;
462 case MODE_I2C_READ:
463 msg[3] = 0;
464 msg_bytes = 4;
465 reply_bytes = 2;
466 break;
467 default:
468 msg_bytes = 3;
469 reply_bytes = 1;
470 break;
471 }
472
473 for (;;) {
ea5b213a 474 ret = intel_dp_aux_ch(intel_dp,
ab2c0672
DA
475 msg, msg_bytes,
476 reply, reply_bytes);
477 if (ret < 0) {
3ff99164 478 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
ab2c0672
DA
479 return ret;
480 }
481 switch (reply[0] & AUX_I2C_REPLY_MASK) {
482 case AUX_I2C_REPLY_ACK:
483 if (mode == MODE_I2C_READ) {
484 *read_byte = reply[1];
485 }
486 return reply_bytes - 1;
487 case AUX_I2C_REPLY_NACK:
3ff99164 488 DRM_DEBUG_KMS("aux_ch nack\n");
ab2c0672
DA
489 return -EREMOTEIO;
490 case AUX_I2C_REPLY_DEFER:
3ff99164 491 DRM_DEBUG_KMS("aux_ch defer\n");
ab2c0672
DA
492 udelay(100);
493 break;
494 default:
495 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
496 return -EREMOTEIO;
497 }
498 }
a4fc5ed6
KP
499}
500
501static int
ea5b213a 502intel_dp_i2c_init(struct intel_dp *intel_dp,
55f78c43 503 struct intel_connector *intel_connector, const char *name)
a4fc5ed6 504{
d54e9d28 505 DRM_DEBUG_KMS("i2c_init %s\n", name);
ea5b213a
CW
506 intel_dp->algo.running = false;
507 intel_dp->algo.address = 0;
508 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
509
510 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
511 intel_dp->adapter.owner = THIS_MODULE;
512 intel_dp->adapter.class = I2C_CLASS_DDC;
513 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
514 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
515 intel_dp->adapter.algo_data = &intel_dp->algo;
516 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
517
518 return i2c_dp_aux_add_bus(&intel_dp->adapter);
a4fc5ed6
KP
519}
520
521static bool
522intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
523 struct drm_display_mode *adjusted_mode)
524{
0d3a1bee
ZY
525 struct drm_device *dev = encoder->dev;
526 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 527 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
a4fc5ed6 528 int lane_count, clock;
ea5b213a
CW
529 int max_lane_count = intel_dp_max_lane_count(intel_dp);
530 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
a4fc5ed6
KP
531 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
532
ea5b213a 533 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
0d3a1bee 534 dev_priv->panel_fixed_mode) {
1d8e1c75
CW
535 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
536 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
537 mode, adjusted_mode);
0d3a1bee
ZY
538 /*
539 * the mode->clock is used to calculate the Data&Link M/N
540 * of the pipe. For the eDP the fixed clock should be used.
541 */
542 mode->clock = dev_priv->panel_fixed_mode->clock;
543 }
544
a4fc5ed6
KP
545 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
546 for (clock = 0; clock <= max_clock; clock++) {
fe27d53e 547 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
a4fc5ed6 548
ea5b213a 549 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
885a5fb5 550 <= link_avail) {
ea5b213a
CW
551 intel_dp->link_bw = bws[clock];
552 intel_dp->lane_count = lane_count;
553 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
28c97730
ZY
554 DRM_DEBUG_KMS("Display port link bw %02x lane "
555 "count %d clock %d\n",
ea5b213a 556 intel_dp->link_bw, intel_dp->lane_count,
a4fc5ed6
KP
557 adjusted_mode->clock);
558 return true;
559 }
560 }
561 }
fe27d53e 562
ea5b213a 563 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
fe27d53e 564 /* okay we failed just pick the highest */
ea5b213a
CW
565 intel_dp->lane_count = max_lane_count;
566 intel_dp->link_bw = bws[max_clock];
567 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
fe27d53e
DA
568 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
569 "count %d clock %d\n",
ea5b213a 570 intel_dp->link_bw, intel_dp->lane_count,
fe27d53e 571 adjusted_mode->clock);
1d8e1c75 572
fe27d53e
DA
573 return true;
574 }
1d8e1c75 575
a4fc5ed6
KP
576 return false;
577}
578
579struct intel_dp_m_n {
580 uint32_t tu;
581 uint32_t gmch_m;
582 uint32_t gmch_n;
583 uint32_t link_m;
584 uint32_t link_n;
585};
586
587static void
588intel_reduce_ratio(uint32_t *num, uint32_t *den)
589{
590 while (*num > 0xffffff || *den > 0xffffff) {
591 *num >>= 1;
592 *den >>= 1;
593 }
594}
595
596static void
36e83a18 597intel_dp_compute_m_n(int bpp,
a4fc5ed6
KP
598 int nlanes,
599 int pixel_clock,
600 int link_clock,
601 struct intel_dp_m_n *m_n)
602{
603 m_n->tu = 64;
36e83a18 604 m_n->gmch_m = (pixel_clock * bpp) >> 3;
a4fc5ed6
KP
605 m_n->gmch_n = link_clock * nlanes;
606 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
607 m_n->link_m = pixel_clock;
608 m_n->link_n = link_clock;
609 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
610}
611
36e83a18
ZY
612bool intel_pch_has_edp(struct drm_crtc *crtc)
613{
614 struct drm_device *dev = crtc->dev;
615 struct drm_mode_config *mode_config = &dev->mode_config;
616 struct drm_encoder *encoder;
617
618 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a 619 struct intel_dp *intel_dp;
36e83a18 620
ea5b213a 621 if (encoder->crtc != crtc)
36e83a18
ZY
622 continue;
623
ea5b213a
CW
624 intel_dp = enc_to_intel_dp(encoder);
625 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
626 return intel_dp->is_pch_edp;
36e83a18
ZY
627 }
628 return false;
629}
630
a4fc5ed6
KP
631void
632intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
633 struct drm_display_mode *adjusted_mode)
634{
635 struct drm_device *dev = crtc->dev;
636 struct drm_mode_config *mode_config = &dev->mode_config;
55f78c43 637 struct drm_encoder *encoder;
a4fc5ed6
KP
638 struct drm_i915_private *dev_priv = dev->dev_private;
639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
36e83a18 640 int lane_count = 4, bpp = 24;
a4fc5ed6
KP
641 struct intel_dp_m_n m_n;
642
643 /*
21d40d37 644 * Find the lane count in the intel_encoder private
a4fc5ed6 645 */
55f78c43 646 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a 647 struct intel_dp *intel_dp;
a4fc5ed6 648
d8201ab6 649 if (encoder->crtc != crtc)
a4fc5ed6
KP
650 continue;
651
ea5b213a
CW
652 intel_dp = enc_to_intel_dp(encoder);
653 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
654 lane_count = intel_dp->lane_count;
655 if (IS_PCH_eDP(intel_dp))
5ceb0f9b 656 bpp = dev_priv->edp.bpp;
a4fc5ed6
KP
657 break;
658 }
659 }
660
661 /*
662 * Compute the GMCH and Link ratios. The '3' here is
663 * the number of bytes_per_pixel post-LUT, which we always
664 * set up for 8-bits of R/G/B, or 3 bytes total.
665 */
36e83a18 666 intel_dp_compute_m_n(bpp, lane_count,
a4fc5ed6
KP
667 mode->clock, adjusted_mode->clock, &m_n);
668
c619eed4 669 if (HAS_PCH_SPLIT(dev)) {
5eb08b69
ZW
670 if (intel_crtc->pipe == 0) {
671 I915_WRITE(TRANSA_DATA_M1,
672 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
673 m_n.gmch_m);
674 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
675 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
676 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
677 } else {
678 I915_WRITE(TRANSB_DATA_M1,
679 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
680 m_n.gmch_m);
681 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
682 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
683 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
684 }
a4fc5ed6 685 } else {
5eb08b69
ZW
686 if (intel_crtc->pipe == 0) {
687 I915_WRITE(PIPEA_GMCH_DATA_M,
688 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
689 m_n.gmch_m);
690 I915_WRITE(PIPEA_GMCH_DATA_N,
691 m_n.gmch_n);
692 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
693 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
694 } else {
695 I915_WRITE(PIPEB_GMCH_DATA_M,
696 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
697 m_n.gmch_m);
698 I915_WRITE(PIPEB_GMCH_DATA_N,
699 m_n.gmch_n);
700 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
701 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
702 }
a4fc5ed6
KP
703 }
704}
705
706static void
707intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
708 struct drm_display_mode *adjusted_mode)
709{
e3421a18 710 struct drm_device *dev = encoder->dev;
ea5b213a 711 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4ef69c7a 712 struct drm_crtc *crtc = intel_dp->base.base.crtc;
a4fc5ed6
KP
713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
714
ea5b213a 715 intel_dp->DP = (DP_VOLTAGE_0_4 |
9c9e7927
AJ
716 DP_PRE_EMPHASIS_0);
717
718 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
ea5b213a 719 intel_dp->DP |= DP_SYNC_HS_HIGH;
9c9e7927 720 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
ea5b213a 721 intel_dp->DP |= DP_SYNC_VS_HIGH;
a4fc5ed6 722
ea5b213a
CW
723 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
724 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3421a18 725 else
ea5b213a 726 intel_dp->DP |= DP_LINK_TRAIN_OFF;
a4fc5ed6 727
ea5b213a 728 switch (intel_dp->lane_count) {
a4fc5ed6 729 case 1:
ea5b213a 730 intel_dp->DP |= DP_PORT_WIDTH_1;
a4fc5ed6
KP
731 break;
732 case 2:
ea5b213a 733 intel_dp->DP |= DP_PORT_WIDTH_2;
a4fc5ed6
KP
734 break;
735 case 4:
ea5b213a 736 intel_dp->DP |= DP_PORT_WIDTH_4;
a4fc5ed6
KP
737 break;
738 }
ea5b213a
CW
739 if (intel_dp->has_audio)
740 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
a4fc5ed6 741
ea5b213a
CW
742 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
743 intel_dp->link_configuration[0] = intel_dp->link_bw;
744 intel_dp->link_configuration[1] = intel_dp->lane_count;
a4fc5ed6
KP
745
746 /*
9962c925 747 * Check for DPCD version > 1.1 and enhanced framing support
a4fc5ed6 748 */
ea5b213a
CW
749 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
750 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
751 intel_dp->DP |= DP_ENHANCED_FRAMING;
a4fc5ed6
KP
752 }
753
e3421a18
ZW
754 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
755 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
ea5b213a 756 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 757
ea5b213a 758 if (IS_eDP(intel_dp)) {
32f9d658 759 /* don't miss out required setting for eDP */
ea5b213a 760 intel_dp->DP |= DP_PLL_ENABLE;
32f9d658 761 if (adjusted_mode->clock < 200000)
ea5b213a 762 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
32f9d658 763 else
ea5b213a 764 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
32f9d658 765 }
a4fc5ed6
KP
766}
767
7eaf5547
JB
768/* Returns true if the panel was already on when called */
769static bool ironlake_edp_panel_on (struct drm_device *dev)
9934c132
JB
770{
771 struct drm_i915_private *dev_priv = dev->dev_private;
913d8d11 772 u32 pp;
9934c132 773
913d8d11 774 if (I915_READ(PCH_PP_STATUS) & PP_ON)
7eaf5547 775 return true;
9934c132
JB
776
777 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
778
779 /* ILK workaround: disable reset around power sequence */
780 pp &= ~PANEL_POWER_RESET;
781 I915_WRITE(PCH_PP_CONTROL, pp);
782 POSTING_READ(PCH_PP_CONTROL);
783
4d12fe0b 784 pp |= POWER_TARGET_ON;
9934c132 785 I915_WRITE(PCH_PP_CONTROL, pp);
9934c132 786
27d64339
HV
787 /* Ouch. We need to wait here for some panels, like Dell e6510
788 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
789 */
790 msleep(300);
791
481b6af3 792 if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000))
913d8d11
CW
793 DRM_ERROR("panel on wait timed out: 0x%08x\n",
794 I915_READ(PCH_PP_STATUS));
9934c132 795
3969c9c9 796 pp &= ~(PANEL_UNLOCK_REGS);
37c6c9b0 797 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 798 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 799 POSTING_READ(PCH_PP_CONTROL);
7eaf5547
JB
800
801 return false;
9934c132
JB
802}
803
804static void ironlake_edp_panel_off (struct drm_device *dev)
805{
806 struct drm_i915_private *dev_priv = dev->dev_private;
913d8d11 807 u32 pp;
9934c132
JB
808
809 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
810
811 /* ILK workaround: disable reset around power sequence */
812 pp &= ~PANEL_POWER_RESET;
813 I915_WRITE(PCH_PP_CONTROL, pp);
814 POSTING_READ(PCH_PP_CONTROL);
815
9934c132
JB
816 pp &= ~POWER_TARGET_ON;
817 I915_WRITE(PCH_PP_CONTROL, pp);
9934c132 818
481b6af3 819 if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000))
913d8d11
CW
820 DRM_ERROR("panel off wait timed out: 0x%08x\n",
821 I915_READ(PCH_PP_STATUS));
9934c132
JB
822
823 /* Make sure VDD is enabled so DP AUX will work */
3969c9c9 824 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 825 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 826 POSTING_READ(PCH_PP_CONTROL);
27d64339
HV
827
828 /* Ouch. We need to wait here for some panels, like Dell e6510
829 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
830 */
831 msleep(300);
9934c132
JB
832}
833
b2094bba
JB
834static void ironlake_edp_panel_vdd_on(struct drm_device *dev)
835{
836 struct drm_i915_private *dev_priv = dev->dev_private;
837 u32 pp;
838
839 pp = I915_READ(PCH_PP_CONTROL);
840 pp |= EDP_FORCE_VDD;
841 I915_WRITE(PCH_PP_CONTROL, pp);
842 POSTING_READ(PCH_PP_CONTROL);
3ba5c569 843 msleep(300);
b2094bba
JB
844}
845
846static void ironlake_edp_panel_vdd_off(struct drm_device *dev)
847{
848 struct drm_i915_private *dev_priv = dev->dev_private;
849 u32 pp;
850
851 pp = I915_READ(PCH_PP_CONTROL);
852 pp &= ~EDP_FORCE_VDD;
853 I915_WRITE(PCH_PP_CONTROL, pp);
854 POSTING_READ(PCH_PP_CONTROL);
3ba5c569 855 msleep(300);
b2094bba
JB
856}
857
f2b115e6 858static void ironlake_edp_backlight_on (struct drm_device *dev)
32f9d658
ZW
859{
860 struct drm_i915_private *dev_priv = dev->dev_private;
861 u32 pp;
862
28c97730 863 DRM_DEBUG_KMS("\n");
32f9d658
ZW
864 pp = I915_READ(PCH_PP_CONTROL);
865 pp |= EDP_BLC_ENABLE;
866 I915_WRITE(PCH_PP_CONTROL, pp);
867}
868
f2b115e6 869static void ironlake_edp_backlight_off (struct drm_device *dev)
32f9d658
ZW
870{
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 u32 pp;
873
28c97730 874 DRM_DEBUG_KMS("\n");
32f9d658
ZW
875 pp = I915_READ(PCH_PP_CONTROL);
876 pp &= ~EDP_BLC_ENABLE;
877 I915_WRITE(PCH_PP_CONTROL, pp);
878}
a4fc5ed6 879
d240f20f
JB
880static void ironlake_edp_pll_on(struct drm_encoder *encoder)
881{
882 struct drm_device *dev = encoder->dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 u32 dpa_ctl;
885
886 DRM_DEBUG_KMS("\n");
887 dpa_ctl = I915_READ(DP_A);
888 dpa_ctl &= ~DP_PLL_ENABLE;
889 I915_WRITE(DP_A, dpa_ctl);
890}
891
892static void ironlake_edp_pll_off(struct drm_encoder *encoder)
893{
894 struct drm_device *dev = encoder->dev;
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 u32 dpa_ctl;
897
898 dpa_ctl = I915_READ(DP_A);
899 dpa_ctl |= DP_PLL_ENABLE;
900 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 901 POSTING_READ(DP_A);
d240f20f
JB
902 udelay(200);
903}
904
905static void intel_dp_prepare(struct drm_encoder *encoder)
906{
907 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
908 struct drm_device *dev = encoder->dev;
909 struct drm_i915_private *dev_priv = dev->dev_private;
910 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
911
7eaf5547 912 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
2c9d9754 913 ironlake_edp_panel_off(dev);
d240f20f 914 ironlake_edp_backlight_off(dev);
b2094bba 915 ironlake_edp_panel_vdd_on(dev);
d240f20f
JB
916 ironlake_edp_pll_on(encoder);
917 }
918 if (dp_reg & DP_PORT_EN)
919 intel_dp_link_down(intel_dp);
920}
921
922static void intel_dp_commit(struct drm_encoder *encoder)
923{
924 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
925 struct drm_device *dev = encoder->dev;
d240f20f 926
33a34e4e
JB
927 intel_dp_start_link_train(intel_dp);
928
929 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
b2094bba 930 ironlake_edp_panel_on(dev);
33a34e4e
JB
931
932 intel_dp_complete_link_train(intel_dp);
933
934 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
d240f20f 935 ironlake_edp_backlight_on(dev);
2c6be944 936 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
d240f20f
JB
937}
938
a4fc5ed6
KP
939static void
940intel_dp_dpms(struct drm_encoder *encoder, int mode)
941{
ea5b213a 942 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
55f78c43 943 struct drm_device *dev = encoder->dev;
a4fc5ed6 944 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 945 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
a4fc5ed6
KP
946
947 if (mode != DRM_MODE_DPMS_ON) {
7643a7fa
JB
948 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
949 ironlake_edp_backlight_off(dev);
950 ironlake_edp_panel_off(dev);
32f9d658 951 }
7643a7fa
JB
952 if (dp_reg & DP_PORT_EN)
953 intel_dp_link_down(intel_dp);
d240f20f
JB
954 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
955 ironlake_edp_pll_off(encoder);
a4fc5ed6 956 } else {
32f9d658 957 if (!(dp_reg & DP_PORT_EN)) {
33a34e4e 958 intel_dp_start_link_train(intel_dp);
7643a7fa 959 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
9934c132 960 ironlake_edp_panel_on(dev);
33a34e4e 961 intel_dp_complete_link_train(intel_dp);
7643a7fa 962 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
f2b115e6 963 ironlake_edp_backlight_on(dev);
32f9d658 964 }
a4fc5ed6 965 }
ea5b213a 966 intel_dp->dpms_mode = mode;
a4fc5ed6
KP
967}
968
969/*
970 * Fetch AUX CH registers 0x202 - 0x207 which contain
971 * link status information
972 */
973static bool
33a34e4e 974intel_dp_get_link_status(struct intel_dp *intel_dp)
a4fc5ed6
KP
975{
976 int ret;
977
ea5b213a 978 ret = intel_dp_aux_native_read(intel_dp,
a4fc5ed6 979 DP_LANE0_1_STATUS,
33a34e4e 980 intel_dp->link_status, DP_LINK_STATUS_SIZE);
a4fc5ed6
KP
981 if (ret != DP_LINK_STATUS_SIZE)
982 return false;
983 return true;
984}
985
986static uint8_t
987intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
988 int r)
989{
990 return link_status[r - DP_LANE0_1_STATUS];
991}
992
a4fc5ed6
KP
993static uint8_t
994intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
995 int lane)
996{
997 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
998 int s = ((lane & 1) ?
999 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1000 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1001 uint8_t l = intel_dp_link_status(link_status, i);
1002
1003 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1004}
1005
1006static uint8_t
1007intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1008 int lane)
1009{
1010 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1011 int s = ((lane & 1) ?
1012 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1013 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1014 uint8_t l = intel_dp_link_status(link_status, i);
1015
1016 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1017}
1018
1019
1020#if 0
1021static char *voltage_names[] = {
1022 "0.4V", "0.6V", "0.8V", "1.2V"
1023};
1024static char *pre_emph_names[] = {
1025 "0dB", "3.5dB", "6dB", "9.5dB"
1026};
1027static char *link_train_names[] = {
1028 "pattern 1", "pattern 2", "idle", "off"
1029};
1030#endif
1031
1032/*
1033 * These are source-specific values; current Intel hardware supports
1034 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1035 */
1036#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1037
1038static uint8_t
1039intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1040{
1041 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1042 case DP_TRAIN_VOLTAGE_SWING_400:
1043 return DP_TRAIN_PRE_EMPHASIS_6;
1044 case DP_TRAIN_VOLTAGE_SWING_600:
1045 return DP_TRAIN_PRE_EMPHASIS_6;
1046 case DP_TRAIN_VOLTAGE_SWING_800:
1047 return DP_TRAIN_PRE_EMPHASIS_3_5;
1048 case DP_TRAIN_VOLTAGE_SWING_1200:
1049 default:
1050 return DP_TRAIN_PRE_EMPHASIS_0;
1051 }
1052}
1053
1054static void
33a34e4e 1055intel_get_adjust_train(struct intel_dp *intel_dp)
a4fc5ed6
KP
1056{
1057 uint8_t v = 0;
1058 uint8_t p = 0;
1059 int lane;
1060
33a34e4e
JB
1061 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1062 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1063 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
a4fc5ed6
KP
1064
1065 if (this_v > v)
1066 v = this_v;
1067 if (this_p > p)
1068 p = this_p;
1069 }
1070
1071 if (v >= I830_DP_VOLTAGE_MAX)
1072 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1073
1074 if (p >= intel_dp_pre_emphasis_max(v))
1075 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1076
1077 for (lane = 0; lane < 4; lane++)
33a34e4e 1078 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
1079}
1080
1081static uint32_t
1082intel_dp_signal_levels(uint8_t train_set, int lane_count)
1083{
1084 uint32_t signal_levels = 0;
1085
1086 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1087 case DP_TRAIN_VOLTAGE_SWING_400:
1088 default:
1089 signal_levels |= DP_VOLTAGE_0_4;
1090 break;
1091 case DP_TRAIN_VOLTAGE_SWING_600:
1092 signal_levels |= DP_VOLTAGE_0_6;
1093 break;
1094 case DP_TRAIN_VOLTAGE_SWING_800:
1095 signal_levels |= DP_VOLTAGE_0_8;
1096 break;
1097 case DP_TRAIN_VOLTAGE_SWING_1200:
1098 signal_levels |= DP_VOLTAGE_1_2;
1099 break;
1100 }
1101 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1102 case DP_TRAIN_PRE_EMPHASIS_0:
1103 default:
1104 signal_levels |= DP_PRE_EMPHASIS_0;
1105 break;
1106 case DP_TRAIN_PRE_EMPHASIS_3_5:
1107 signal_levels |= DP_PRE_EMPHASIS_3_5;
1108 break;
1109 case DP_TRAIN_PRE_EMPHASIS_6:
1110 signal_levels |= DP_PRE_EMPHASIS_6;
1111 break;
1112 case DP_TRAIN_PRE_EMPHASIS_9_5:
1113 signal_levels |= DP_PRE_EMPHASIS_9_5;
1114 break;
1115 }
1116 return signal_levels;
1117}
1118
e3421a18
ZW
1119/* Gen6's DP voltage swing and pre-emphasis control */
1120static uint32_t
1121intel_gen6_edp_signal_levels(uint8_t train_set)
1122{
1123 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1124 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1125 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1126 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1127 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1128 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1129 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1130 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1131 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1132 default:
1133 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1134 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1135 }
1136}
1137
a4fc5ed6
KP
1138static uint8_t
1139intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1140 int lane)
1141{
1142 int i = DP_LANE0_1_STATUS + (lane >> 1);
1143 int s = (lane & 1) * 4;
1144 uint8_t l = intel_dp_link_status(link_status, i);
1145
1146 return (l >> s) & 0xf;
1147}
1148
1149/* Check for clock recovery is done on all channels */
1150static bool
1151intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1152{
1153 int lane;
1154 uint8_t lane_status;
1155
1156 for (lane = 0; lane < lane_count; lane++) {
1157 lane_status = intel_get_lane_status(link_status, lane);
1158 if ((lane_status & DP_LANE_CR_DONE) == 0)
1159 return false;
1160 }
1161 return true;
1162}
1163
1164/* Check to see if channel eq is done on all channels */
1165#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1166 DP_LANE_CHANNEL_EQ_DONE|\
1167 DP_LANE_SYMBOL_LOCKED)
1168static bool
33a34e4e 1169intel_channel_eq_ok(struct intel_dp *intel_dp)
a4fc5ed6
KP
1170{
1171 uint8_t lane_align;
1172 uint8_t lane_status;
1173 int lane;
1174
33a34e4e 1175 lane_align = intel_dp_link_status(intel_dp->link_status,
a4fc5ed6
KP
1176 DP_LANE_ALIGN_STATUS_UPDATED);
1177 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1178 return false;
33a34e4e
JB
1179 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1180 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
a4fc5ed6
KP
1181 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1182 return false;
1183 }
1184 return true;
1185}
1186
1187static bool
ea5b213a 1188intel_dp_set_link_train(struct intel_dp *intel_dp,
a4fc5ed6 1189 uint32_t dp_reg_value,
58e10eb9 1190 uint8_t dp_train_pat)
a4fc5ed6 1191{
4ef69c7a 1192 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1193 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1194 int ret;
1195
ea5b213a
CW
1196 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1197 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 1198
ea5b213a 1199 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1200 DP_TRAINING_PATTERN_SET,
1201 dp_train_pat);
1202
ea5b213a 1203 ret = intel_dp_aux_native_write(intel_dp,
58e10eb9
CW
1204 DP_TRAINING_LANE0_SET,
1205 intel_dp->train_set, 4);
a4fc5ed6
KP
1206 if (ret != 4)
1207 return false;
1208
1209 return true;
1210}
1211
33a34e4e 1212/* Enable corresponding port and start training pattern 1 */
a4fc5ed6 1213static void
33a34e4e 1214intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 1215{
4ef69c7a 1216 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1217 struct drm_i915_private *dev_priv = dev->dev_private;
58e10eb9 1218 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
a4fc5ed6
KP
1219 int i;
1220 uint8_t voltage;
1221 bool clock_recovery = false;
a4fc5ed6 1222 int tries;
e3421a18 1223 u32 reg;
ea5b213a 1224 uint32_t DP = intel_dp->DP;
a4fc5ed6 1225
b99a9d9b
KP
1226 /* Enable output, wait for it to become active */
1227 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1228 POSTING_READ(intel_dp->output_reg);
1229 intel_wait_for_vblank(dev, intel_crtc->pipe);
a4fc5ed6
KP
1230
1231 /* Write the link configuration data */
ea5b213a
CW
1232 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1233 intel_dp->link_configuration,
1234 DP_LINK_CONFIGURATION_SIZE);
a4fc5ed6
KP
1235
1236 DP |= DP_PORT_EN;
ea5b213a 1237 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
e3421a18
ZW
1238 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1239 else
1240 DP &= ~DP_LINK_TRAIN_MASK;
33a34e4e 1241 memset(intel_dp->train_set, 0, 4);
a4fc5ed6
KP
1242 voltage = 0xff;
1243 tries = 0;
1244 clock_recovery = false;
1245 for (;;) {
33a34e4e 1246 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18 1247 uint32_t signal_levels;
ea5b213a 1248 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
33a34e4e 1249 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1250 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1251 } else {
33a34e4e 1252 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1253 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1254 }
a4fc5ed6 1255
ea5b213a 1256 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
e3421a18
ZW
1257 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1258 else
1259 reg = DP | DP_LINK_TRAIN_PAT_1;
1260
ea5b213a 1261 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1262 DP_TRAINING_PATTERN_1))
a4fc5ed6 1263 break;
a4fc5ed6
KP
1264 /* Set training pattern 1 */
1265
1266 udelay(100);
33a34e4e 1267 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6
KP
1268 break;
1269
33a34e4e 1270 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
a4fc5ed6
KP
1271 clock_recovery = true;
1272 break;
1273 }
1274
1275 /* Check to see if we've tried the max voltage */
ea5b213a 1276 for (i = 0; i < intel_dp->lane_count; i++)
33a34e4e 1277 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 1278 break;
ea5b213a 1279 if (i == intel_dp->lane_count)
a4fc5ed6
KP
1280 break;
1281
1282 /* Check to see if we've tried the same voltage 5 times */
33a34e4e 1283 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
a4fc5ed6
KP
1284 ++tries;
1285 if (tries == 5)
1286 break;
1287 } else
1288 tries = 0;
33a34e4e 1289 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 1290
33a34e4e
JB
1291 /* Compute new intel_dp->train_set as requested by target */
1292 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1293 }
1294
33a34e4e
JB
1295 intel_dp->DP = DP;
1296}
1297
1298static void
1299intel_dp_complete_link_train(struct intel_dp *intel_dp)
1300{
4ef69c7a 1301 struct drm_device *dev = intel_dp->base.base.dev;
33a34e4e
JB
1302 struct drm_i915_private *dev_priv = dev->dev_private;
1303 bool channel_eq = false;
1304 int tries;
1305 u32 reg;
1306 uint32_t DP = intel_dp->DP;
1307
a4fc5ed6
KP
1308 /* channel equalization */
1309 tries = 0;
1310 channel_eq = false;
1311 for (;;) {
33a34e4e 1312 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18
ZW
1313 uint32_t signal_levels;
1314
ea5b213a 1315 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
33a34e4e 1316 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1317 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1318 } else {
33a34e4e 1319 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1320 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1321 }
1322
ea5b213a 1323 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
e3421a18
ZW
1324 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1325 else
1326 reg = DP | DP_LINK_TRAIN_PAT_2;
a4fc5ed6
KP
1327
1328 /* channel eq pattern */
ea5b213a 1329 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1330 DP_TRAINING_PATTERN_2))
a4fc5ed6
KP
1331 break;
1332
1333 udelay(400);
33a34e4e 1334 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6
KP
1335 break;
1336
33a34e4e 1337 if (intel_channel_eq_ok(intel_dp)) {
a4fc5ed6
KP
1338 channel_eq = true;
1339 break;
1340 }
1341
1342 /* Try 5 times */
1343 if (tries > 5)
1344 break;
1345
33a34e4e
JB
1346 /* Compute new intel_dp->train_set as requested by target */
1347 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1348 ++tries;
1349 }
1350
ea5b213a 1351 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
e3421a18
ZW
1352 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1353 else
1354 reg = DP | DP_LINK_TRAIN_OFF;
1355
ea5b213a
CW
1356 I915_WRITE(intel_dp->output_reg, reg);
1357 POSTING_READ(intel_dp->output_reg);
1358 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1359 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1360}
1361
1362static void
ea5b213a 1363intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 1364{
4ef69c7a 1365 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1366 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 1367 uint32_t DP = intel_dp->DP;
a4fc5ed6 1368
28c97730 1369 DRM_DEBUG_KMS("\n");
32f9d658 1370
ea5b213a 1371 if (IS_eDP(intel_dp)) {
32f9d658 1372 DP &= ~DP_PLL_ENABLE;
ea5b213a
CW
1373 I915_WRITE(intel_dp->output_reg, DP);
1374 POSTING_READ(intel_dp->output_reg);
32f9d658
ZW
1375 udelay(100);
1376 }
1377
ea5b213a 1378 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp)) {
e3421a18 1379 DP &= ~DP_LINK_TRAIN_MASK_CPT;
ea5b213a 1380 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
e3421a18
ZW
1381 } else {
1382 DP &= ~DP_LINK_TRAIN_MASK;
ea5b213a 1383 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
e3421a18 1384 }
fe255d00 1385 POSTING_READ(intel_dp->output_reg);
5eb08b69 1386
fe255d00 1387 msleep(17);
5eb08b69 1388
ea5b213a 1389 if (IS_eDP(intel_dp))
32f9d658 1390 DP |= DP_LINK_TRAIN_OFF;
ea5b213a
CW
1391 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1392 POSTING_READ(intel_dp->output_reg);
a4fc5ed6
KP
1393}
1394
a4fc5ed6
KP
1395/*
1396 * According to DP spec
1397 * 5.1.2:
1398 * 1. Read DPCD
1399 * 2. Configure link according to Receiver Capabilities
1400 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1401 * 4. Check link status on receipt of hot-plug interrupt
1402 */
1403
1404static void
ea5b213a 1405intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 1406{
4ef69c7a 1407 if (!intel_dp->base.base.crtc)
a4fc5ed6
KP
1408 return;
1409
33a34e4e 1410 if (!intel_dp_get_link_status(intel_dp)) {
ea5b213a 1411 intel_dp_link_down(intel_dp);
a4fc5ed6
KP
1412 return;
1413 }
1414
33a34e4e
JB
1415 if (!intel_channel_eq_ok(intel_dp)) {
1416 intel_dp_start_link_train(intel_dp);
1417 intel_dp_complete_link_train(intel_dp);
1418 }
a4fc5ed6 1419}
a4fc5ed6 1420
5eb08b69 1421static enum drm_connector_status
f2b115e6 1422ironlake_dp_detect(struct drm_connector *connector)
5eb08b69 1423{
df0e9248 1424 struct intel_dp *intel_dp = intel_attached_dp(connector);
5eb08b69
ZW
1425 enum drm_connector_status status;
1426
7eaf5547
JB
1427 /* Panel needs power for AUX to work */
1428 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
b2094bba 1429 ironlake_edp_panel_vdd_on(connector->dev);
5eb08b69 1430 status = connector_status_disconnected;
ea5b213a
CW
1431 if (intel_dp_aux_native_read(intel_dp,
1432 0x000, intel_dp->dpcd,
1433 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
5eb08b69 1434 {
ea5b213a 1435 if (intel_dp->dpcd[0] != 0)
5eb08b69
ZW
1436 status = connector_status_connected;
1437 }
ea5b213a
CW
1438 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1439 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
b2094bba
JB
1440 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
1441 ironlake_edp_panel_vdd_off(connector->dev);
5eb08b69
ZW
1442 return status;
1443}
1444
a4fc5ed6
KP
1445/**
1446 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1447 *
1448 * \return true if DP port is connected.
1449 * \return false if DP port is disconnected.
1450 */
1451static enum drm_connector_status
930a9e28 1452intel_dp_detect(struct drm_connector *connector, bool force)
a4fc5ed6 1453{
df0e9248 1454 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1455 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1456 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1457 uint32_t temp, bit;
1458 enum drm_connector_status status;
1459
ea5b213a 1460 intel_dp->has_audio = false;
a4fc5ed6 1461
c619eed4 1462 if (HAS_PCH_SPLIT(dev))
f2b115e6 1463 return ironlake_dp_detect(connector);
5eb08b69 1464
ea5b213a 1465 switch (intel_dp->output_reg) {
a4fc5ed6
KP
1466 case DP_B:
1467 bit = DPB_HOTPLUG_INT_STATUS;
1468 break;
1469 case DP_C:
1470 bit = DPC_HOTPLUG_INT_STATUS;
1471 break;
1472 case DP_D:
1473 bit = DPD_HOTPLUG_INT_STATUS;
1474 break;
1475 default:
1476 return connector_status_unknown;
1477 }
1478
1479 temp = I915_READ(PORT_HOTPLUG_STAT);
1480
1481 if ((temp & bit) == 0)
1482 return connector_status_disconnected;
1483
1484 status = connector_status_disconnected;
ea5b213a
CW
1485 if (intel_dp_aux_native_read(intel_dp,
1486 0x000, intel_dp->dpcd,
1487 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
a4fc5ed6 1488 {
ea5b213a 1489 if (intel_dp->dpcd[0] != 0)
a4fc5ed6
KP
1490 status = connector_status_connected;
1491 }
1492 return status;
1493}
1494
1495static int intel_dp_get_modes(struct drm_connector *connector)
1496{
df0e9248 1497 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1498 struct drm_device *dev = intel_dp->base.base.dev;
32f9d658
ZW
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500 int ret;
a4fc5ed6
KP
1501
1502 /* We should parse the EDID data and find out if it has an audio sink
1503 */
1504
f899fc64 1505 ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
b9efc480 1506 if (ret) {
ea5b213a 1507 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
b9efc480
ZY
1508 !dev_priv->panel_fixed_mode) {
1509 struct drm_display_mode *newmode;
1510 list_for_each_entry(newmode, &connector->probed_modes,
1511 head) {
1512 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1513 dev_priv->panel_fixed_mode =
1514 drm_mode_duplicate(dev, newmode);
1515 break;
1516 }
1517 }
1518 }
1519
32f9d658 1520 return ret;
b9efc480 1521 }
32f9d658
ZW
1522
1523 /* if eDP has no EDID, try to use fixed panel mode from VBT */
ea5b213a 1524 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
32f9d658
ZW
1525 if (dev_priv->panel_fixed_mode != NULL) {
1526 struct drm_display_mode *mode;
1527 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1528 drm_mode_probed_add(connector, mode);
1529 return 1;
1530 }
1531 }
1532 return 0;
a4fc5ed6
KP
1533}
1534
1535static void
1536intel_dp_destroy (struct drm_connector *connector)
1537{
a4fc5ed6
KP
1538 drm_sysfs_connector_remove(connector);
1539 drm_connector_cleanup(connector);
55f78c43 1540 kfree(connector);
a4fc5ed6
KP
1541}
1542
24d05927
DV
1543static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1544{
1545 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1546
1547 i2c_del_adapter(&intel_dp->adapter);
1548 drm_encoder_cleanup(encoder);
1549 kfree(intel_dp);
1550}
1551
a4fc5ed6
KP
1552static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1553 .dpms = intel_dp_dpms,
1554 .mode_fixup = intel_dp_mode_fixup,
d240f20f 1555 .prepare = intel_dp_prepare,
a4fc5ed6 1556 .mode_set = intel_dp_mode_set,
d240f20f 1557 .commit = intel_dp_commit,
a4fc5ed6
KP
1558};
1559
1560static const struct drm_connector_funcs intel_dp_connector_funcs = {
1561 .dpms = drm_helper_connector_dpms,
a4fc5ed6
KP
1562 .detect = intel_dp_detect,
1563 .fill_modes = drm_helper_probe_single_connector_modes,
1564 .destroy = intel_dp_destroy,
1565};
1566
1567static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1568 .get_modes = intel_dp_get_modes,
1569 .mode_valid = intel_dp_mode_valid,
df0e9248 1570 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
1571};
1572
a4fc5ed6 1573static const struct drm_encoder_funcs intel_dp_enc_funcs = {
24d05927 1574 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
1575};
1576
995b6762 1577static void
21d40d37 1578intel_dp_hot_plug(struct intel_encoder *intel_encoder)
c8110e52 1579{
ea5b213a 1580 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
c8110e52 1581
ea5b213a
CW
1582 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1583 intel_dp_check_link_status(intel_dp);
c8110e52 1584}
6207937d 1585
e3421a18
ZW
1586/* Return which DP Port should be selected for Transcoder DP control */
1587int
1588intel_trans_dp_port_sel (struct drm_crtc *crtc)
1589{
1590 struct drm_device *dev = crtc->dev;
1591 struct drm_mode_config *mode_config = &dev->mode_config;
1592 struct drm_encoder *encoder;
e3421a18
ZW
1593
1594 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a
CW
1595 struct intel_dp *intel_dp;
1596
d8201ab6 1597 if (encoder->crtc != crtc)
e3421a18
ZW
1598 continue;
1599
ea5b213a
CW
1600 intel_dp = enc_to_intel_dp(encoder);
1601 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1602 return intel_dp->output_reg;
e3421a18 1603 }
ea5b213a 1604
e3421a18
ZW
1605 return -1;
1606}
1607
36e83a18 1608/* check the VBT to see whether the eDP is on DP-D port */
cb0953d7 1609bool intel_dpd_is_edp(struct drm_device *dev)
36e83a18
ZY
1610{
1611 struct drm_i915_private *dev_priv = dev->dev_private;
1612 struct child_device_config *p_child;
1613 int i;
1614
1615 if (!dev_priv->child_dev_num)
1616 return false;
1617
1618 for (i = 0; i < dev_priv->child_dev_num; i++) {
1619 p_child = dev_priv->child_dev + i;
1620
1621 if (p_child->dvo_port == PORT_IDPD &&
1622 p_child->device_type == DEVICE_TYPE_eDP)
1623 return true;
1624 }
1625 return false;
1626}
1627
a4fc5ed6
KP
1628void
1629intel_dp_init(struct drm_device *dev, int output_reg)
1630{
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 struct drm_connector *connector;
ea5b213a 1633 struct intel_dp *intel_dp;
21d40d37 1634 struct intel_encoder *intel_encoder;
55f78c43 1635 struct intel_connector *intel_connector;
5eb08b69 1636 const char *name = NULL;
b329530c 1637 int type;
a4fc5ed6 1638
ea5b213a
CW
1639 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1640 if (!intel_dp)
a4fc5ed6
KP
1641 return;
1642
55f78c43
ZW
1643 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1644 if (!intel_connector) {
ea5b213a 1645 kfree(intel_dp);
55f78c43
ZW
1646 return;
1647 }
ea5b213a 1648 intel_encoder = &intel_dp->base;
55f78c43 1649
ea5b213a 1650 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
b329530c 1651 if (intel_dpd_is_edp(dev))
ea5b213a 1652 intel_dp->is_pch_edp = true;
b329530c 1653
ea5b213a 1654 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
b329530c
AJ
1655 type = DRM_MODE_CONNECTOR_eDP;
1656 intel_encoder->type = INTEL_OUTPUT_EDP;
1657 } else {
1658 type = DRM_MODE_CONNECTOR_DisplayPort;
1659 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1660 }
1661
55f78c43 1662 connector = &intel_connector->base;
b329530c 1663 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
1664 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1665
eb1f8e4f
DA
1666 connector->polled = DRM_CONNECTOR_POLL_HPD;
1667
652af9d7 1668 if (output_reg == DP_B || output_reg == PCH_DP_B)
21d40d37 1669 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
652af9d7 1670 else if (output_reg == DP_C || output_reg == PCH_DP_C)
21d40d37 1671 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
652af9d7 1672 else if (output_reg == DP_D || output_reg == PCH_DP_D)
21d40d37 1673 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
f8aed700 1674
ea5b213a 1675 if (IS_eDP(intel_dp))
21d40d37 1676 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
6251ec0a 1677
21d40d37 1678 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
a4fc5ed6
KP
1679 connector->interlace_allowed = true;
1680 connector->doublescan_allowed = 0;
1681
ea5b213a
CW
1682 intel_dp->output_reg = output_reg;
1683 intel_dp->has_audio = false;
1684 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
a4fc5ed6 1685
4ef69c7a 1686 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
a4fc5ed6 1687 DRM_MODE_ENCODER_TMDS);
4ef69c7a 1688 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
a4fc5ed6 1689
df0e9248 1690 intel_connector_attach_encoder(intel_connector, intel_encoder);
a4fc5ed6
KP
1691 drm_sysfs_connector_add(connector);
1692
1693 /* Set up the DDC bus. */
5eb08b69 1694 switch (output_reg) {
32f9d658
ZW
1695 case DP_A:
1696 name = "DPDDC-A";
1697 break;
5eb08b69
ZW
1698 case DP_B:
1699 case PCH_DP_B:
b01f2c3a
JB
1700 dev_priv->hotplug_supported_mask |=
1701 HDMIB_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1702 name = "DPDDC-B";
1703 break;
1704 case DP_C:
1705 case PCH_DP_C:
b01f2c3a
JB
1706 dev_priv->hotplug_supported_mask |=
1707 HDMIC_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1708 name = "DPDDC-C";
1709 break;
1710 case DP_D:
1711 case PCH_DP_D:
b01f2c3a
JB
1712 dev_priv->hotplug_supported_mask |=
1713 HDMID_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1714 name = "DPDDC-D";
1715 break;
1716 }
1717
ea5b213a 1718 intel_dp_i2c_init(intel_dp, intel_connector, name);
32f9d658 1719
21d40d37 1720 intel_encoder->hot_plug = intel_dp_hot_plug;
a4fc5ed6 1721
ea5b213a 1722 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
32f9d658
ZW
1723 /* initialize panel mode from VBT if available for eDP */
1724 if (dev_priv->lfp_lvds_vbt_mode) {
1725 dev_priv->panel_fixed_mode =
1726 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1727 if (dev_priv->panel_fixed_mode) {
1728 dev_priv->panel_fixed_mode->type |=
1729 DRM_MODE_TYPE_PREFERRED;
1730 }
1731 }
1732 }
1733
a4fc5ed6
KP
1734 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1735 * 0xd. Failure to do so will result in spurious interrupts being
1736 * generated on the port when a cable is not attached.
1737 */
1738 if (IS_G4X(dev) && !IS_GM45(dev)) {
1739 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1740 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1741 }
1742}
This page took 0.239106 seconds and 5 git commands to generate.