drm/i915: Move registration actions to connector->late_register
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
b1ba124d 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
913d8d11 55 int ret__ = 0; \
0206e353 56 while (!(COND)) { \
913d8d11 57 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
58 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
913d8d11
CW
60 break; \
61 } \
9848de08 62 if ((W) && drm_can_sleep()) { \
3f177625 63 usleep_range((W), (W)*2); \
0cc2764c
BW
64 } else { \
65 cpu_relax(); \
66 } \
913d8d11
CW
67 } \
68 ret__; \
69})
70
3f177625
TU
71#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
72#define wait_for_us(COND, US) _wait_for((COND), (US), 1)
73
0351b939
TU
74/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
75#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
76# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
77#else
78# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
79#endif
80
81#define _wait_for_atomic(COND, US) ({ \
82 unsigned long end__; \
83 int ret__ = 0; \
84 _WAIT_FOR_ATOMIC_CHECK; \
85 BUILD_BUG_ON((US) > 50000); \
86 end__ = (local_clock() >> 10) + (US) + 1; \
87 while (!(COND)) { \
88 if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
89 /* Unlike the regular wait_for(), this atomic variant \
90 * cannot be preempted (and we'll just ignore the issue\
91 * of irq interruptions) and so we know that no time \
92 * has passed since the last check of COND and can \
93 * immediately report the timeout. \
94 */ \
95 ret__ = -ETIMEDOUT; \
96 break; \
97 } \
98 cpu_relax(); \
99 } \
100 ret__; \
101})
102
103#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000)
104#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US))
481b6af3 105
49938ac4
JN
106#define KHz(x) (1000 * (x))
107#define MHz(x) KHz(1000 * (x))
021357ac 108
79e53945
JB
109/*
110 * Display related stuff
111 */
112
113/* store information about an Ixxx DVO */
114/* The i830->i865 use multiple DVOs with multiple i2cs */
115/* the i915, i945 have a single sDVO i2c bus - which is different */
116#define MAX_OUTPUTS 6
117/* maximum connectors per crtcs in the mode set */
79e53945 118
4726e0b0
SK
119/* Maximum cursor sizes */
120#define GEN2_CURSOR_WIDTH 64
121#define GEN2_CURSOR_HEIGHT 64
068be561
DL
122#define MAX_CURSOR_WIDTH 256
123#define MAX_CURSOR_HEIGHT 256
4726e0b0 124
79e53945
JB
125#define INTEL_I2C_BUS_DVO 1
126#define INTEL_I2C_BUS_SDVO 2
127
128/* these are outputs from the chip - integrated only
129 external chips are via DVO or SDVO output */
6847d71b
PZ
130enum intel_output_type {
131 INTEL_OUTPUT_UNUSED = 0,
132 INTEL_OUTPUT_ANALOG = 1,
133 INTEL_OUTPUT_DVO = 2,
134 INTEL_OUTPUT_SDVO = 3,
135 INTEL_OUTPUT_LVDS = 4,
136 INTEL_OUTPUT_TVOUT = 5,
137 INTEL_OUTPUT_HDMI = 6,
138 INTEL_OUTPUT_DISPLAYPORT = 7,
139 INTEL_OUTPUT_EDP = 8,
140 INTEL_OUTPUT_DSI = 9,
141 INTEL_OUTPUT_UNKNOWN = 10,
142 INTEL_OUTPUT_DP_MST = 11,
143};
79e53945
JB
144
145#define INTEL_DVO_CHIP_NONE 0
146#define INTEL_DVO_CHIP_LVDS 1
147#define INTEL_DVO_CHIP_TMDS 2
148#define INTEL_DVO_CHIP_TVOUT 4
149
dfba2e2d
SK
150#define INTEL_DSI_VIDEO_MODE 0
151#define INTEL_DSI_COMMAND_MODE 1
72ffa333 152
79e53945
JB
153struct intel_framebuffer {
154 struct drm_framebuffer base;
05394f39 155 struct drm_i915_gem_object *obj;
2d7a215f 156 struct intel_rotation_info rot_info;
79e53945
JB
157};
158
37811fcc
CW
159struct intel_fbdev {
160 struct drm_fb_helper helper;
8bcd4553 161 struct intel_framebuffer *fb;
43cee314 162 async_cookie_t cookie;
d978ef14 163 int preferred_bpp;
37811fcc 164};
79e53945 165
21d40d37 166struct intel_encoder {
4ef69c7a 167 struct drm_encoder base;
9a935856 168
6847d71b 169 enum intel_output_type type;
bc079e8b 170 unsigned int cloneable;
21d40d37 171 void (*hot_plug)(struct intel_encoder *);
7ae89233 172 bool (*compute_config)(struct intel_encoder *,
5cec258b 173 struct intel_crtc_state *);
dafd226c 174 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 175 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 176 void (*enable)(struct intel_encoder *);
6cc5f341 177 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 178 void (*disable)(struct intel_encoder *);
bf49ec8c 179 void (*post_disable)(struct intel_encoder *);
d6db995f 180 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
181 /* Read out the current hw state of this connector, returning true if
182 * the encoder is active. If the encoder is enabled it also set the pipe
183 * it is connected to in the pipe parameter. */
184 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 185 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 186 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
187 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
188 * be set correctly before calling this function. */
045ac3b5 189 void (*get_config)(struct intel_encoder *,
5cec258b 190 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
191 /*
192 * Called during system suspend after all pending requests for the
193 * encoder are flushed (for example for DP AUX transactions) and
194 * device interrupts are disabled.
195 */
196 void (*suspend)(struct intel_encoder *);
f8aed700 197 int crtc_mask;
1d843f9d 198 enum hpd_pin hpd_pin;
79e53945
JB
199};
200
1d508706 201struct intel_panel {
dd06f90e 202 struct drm_display_mode *fixed_mode;
ec9ed197 203 struct drm_display_mode *downclock_mode;
4d891523 204 int fitting_mode;
58c68779
JN
205
206 /* backlight */
207 struct {
c91c9f32 208 bool present;
58c68779 209 u32 level;
6dda730e 210 u32 min;
7bd688cd 211 u32 max;
58c68779 212 bool enabled;
636baebf
JN
213 bool combination_mode; /* gen 2/4 only */
214 bool active_low_pwm;
b029e66f
SK
215
216 /* PWM chip */
022e4e52
SK
217 bool util_pin_active_low; /* bxt+ */
218 u8 controller; /* bxt+ only */
b029e66f
SK
219 struct pwm_device *pwm;
220
58c68779 221 struct backlight_device *device;
ab656bb9 222
5507faeb
JN
223 /* Connector and platform specific backlight functions */
224 int (*setup)(struct intel_connector *connector, enum pipe pipe);
225 uint32_t (*get)(struct intel_connector *connector);
226 void (*set)(struct intel_connector *connector, uint32_t level);
227 void (*disable)(struct intel_connector *connector);
228 void (*enable)(struct intel_connector *connector);
229 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
230 uint32_t hz);
231 void (*power)(struct intel_connector *, bool enable);
232 } backlight;
1d508706
JN
233};
234
5daa55eb
ZW
235struct intel_connector {
236 struct drm_connector base;
9a935856
DV
237 /*
238 * The fixed encoder this connector is connected to.
239 */
df0e9248 240 struct intel_encoder *encoder;
9a935856 241
f0947c37
DV
242 /* Reads out the current hw, returning true if the connector is enabled
243 * and active (i.e. dpms ON state). */
244 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
245
246 /* Panel info for eDP and LVDS */
247 struct intel_panel panel;
9cd300e0
JN
248
249 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
250 struct edid *edid;
beb60608 251 struct edid *detect_edid;
821450c6
EE
252
253 /* since POLL and HPD connectors may use the same HPD line keep the native
254 state of connector->polled in case hotplug storm detection changes it */
255 u8 polled;
0e32b39c
DA
256
257 void *port; /* store this opaque as its illegal to dereference it */
258
259 struct intel_dp *mst_port;
5daa55eb
ZW
260};
261
9e2c8475 262struct dpll {
80ad9206
VS
263 /* given values */
264 int n;
265 int m1, m2;
266 int p1, p2;
267 /* derived values */
268 int dot;
269 int vco;
270 int m;
271 int p;
9e2c8475 272};
80ad9206 273
de419ab6
ML
274struct intel_atomic_state {
275 struct drm_atomic_state base;
276
27c329ed 277 unsigned int cdclk;
565602d7 278
1a617b77
ML
279 /*
280 * Calculated device cdclk, can be different from cdclk
281 * only when all crtc's are DPMS off.
282 */
283 unsigned int dev_cdclk;
284
565602d7
ML
285 bool dpll_set, modeset;
286
8b4a7d05
MR
287 /*
288 * Does this transaction change the pipes that are active? This mask
289 * tracks which CRTC's have changed their active state at the end of
290 * the transaction (not counting the temporary disable during modesets).
291 * This mask should only be non-zero when intel_state->modeset is true,
292 * but the converse is not necessarily true; simply changing a mode may
293 * not flip the final active status of any CRTC's
294 */
295 unsigned int active_pipe_changes;
296
565602d7
ML
297 unsigned int active_crtcs;
298 unsigned int min_pixclk[I915_MAX_PIPES];
299
c89e39f3
CT
300 /* SKL/KBL Only */
301 unsigned int cdclk_pll_vco;
302
de419ab6 303 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
304
305 /*
306 * Current watermarks can't be trusted during hardware readout, so
307 * don't bother calculating intermediate watermarks.
308 */
309 bool skip_intermediate_wm;
98d39494
MR
310
311 /* Gen9+ only */
734fa01f 312 struct skl_wm_values wm_results;
de419ab6
ML
313};
314
eeca778a 315struct intel_plane_state {
2b875c22 316 struct drm_plane_state base;
eeca778a
GP
317 struct drm_rect src;
318 struct drm_rect dst;
319 struct drm_rect clip;
eeca778a 320 bool visible;
32b7eeec 321
be41e336
CK
322 /*
323 * scaler_id
324 * = -1 : not using a scaler
325 * >= 0 : using a scalers
326 *
327 * plane requiring a scaler:
328 * - During check_plane, its bit is set in
329 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 330 * update_scaler_plane.
be41e336
CK
331 * - scaler_id indicates the scaler it got assigned.
332 *
333 * plane doesn't require a scaler:
334 * - this can happen when scaling is no more required or plane simply
335 * got disabled.
336 * - During check_plane, corresponding bit is reset in
337 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 338 * update_scaler_plane.
be41e336
CK
339 */
340 int scaler_id;
818ed961
ML
341
342 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
343
344 /* async flip related structures */
345 struct drm_i915_gem_request *wait_req;
eeca778a
GP
346};
347
5724dbd1 348struct intel_initial_plane_config {
2d14030b 349 struct intel_framebuffer *fb;
49af449b 350 unsigned int tiling;
46f297fb
JB
351 int size;
352 u32 base;
353};
354
be41e336
CK
355#define SKL_MIN_SRC_W 8
356#define SKL_MAX_SRC_W 4096
357#define SKL_MIN_SRC_H 8
6156a456 358#define SKL_MAX_SRC_H 4096
be41e336
CK
359#define SKL_MIN_DST_W 8
360#define SKL_MAX_DST_W 4096
361#define SKL_MIN_DST_H 8
6156a456 362#define SKL_MAX_DST_H 4096
be41e336
CK
363
364struct intel_scaler {
be41e336
CK
365 int in_use;
366 uint32_t mode;
367};
368
369struct intel_crtc_scaler_state {
370#define SKL_NUM_SCALERS 2
371 struct intel_scaler scalers[SKL_NUM_SCALERS];
372
373 /*
374 * scaler_users: keeps track of users requesting scalers on this crtc.
375 *
376 * If a bit is set, a user is using a scaler.
377 * Here user can be a plane or crtc as defined below:
378 * bits 0-30 - plane (bit position is index from drm_plane_index)
379 * bit 31 - crtc
380 *
381 * Instead of creating a new index to cover planes and crtc, using
382 * existing drm_plane_index for planes which is well less than 31
383 * planes and bit 31 for crtc. This should be fine to cover all
384 * our platforms.
385 *
386 * intel_atomic_setup_scalers will setup available scalers to users
387 * requesting scalers. It will gracefully fail if request exceeds
388 * avilability.
389 */
390#define SKL_CRTC_INDEX 31
391 unsigned scaler_users;
392
393 /* scaler used by crtc for panel fitting purpose */
394 int scaler_id;
395};
396
1ed51de9
DV
397/* drm_mode->private_flags */
398#define I915_MODE_FLAG_INHERITED 1
399
4e0963c7
MR
400struct intel_pipe_wm {
401 struct intel_wm_level wm[5];
71f0a626 402 struct intel_wm_level raw_wm[5];
4e0963c7
MR
403 uint32_t linetime;
404 bool fbc_wm_enabled;
405 bool pipe_enabled;
406 bool sprites_enabled;
407 bool sprites_scaled;
408};
409
410struct skl_pipe_wm {
411 struct skl_wm_level wm[8];
412 struct skl_wm_level trans_wm;
413 uint32_t linetime;
414};
415
e8f1f02e
MR
416struct intel_crtc_wm_state {
417 union {
418 struct {
419 /*
420 * Intermediate watermarks; these can be
421 * programmed immediately since they satisfy
422 * both the current configuration we're
423 * switching away from and the new
424 * configuration we're switching to.
425 */
426 struct intel_pipe_wm intermediate;
427
428 /*
429 * Optimal watermarks, programmed post-vblank
430 * when this state is committed.
431 */
432 struct intel_pipe_wm optimal;
433 } ilk;
434
435 struct {
436 /* gen9+ only needs 1-step wm programming */
437 struct skl_pipe_wm optimal;
a1de91e5
MR
438
439 /* cached plane data rate */
440 unsigned plane_data_rate[I915_MAX_PLANES];
441 unsigned plane_y_data_rate[I915_MAX_PLANES];
86a2100a
MR
442
443 /* minimum block allocation */
444 uint16_t minimum_blocks[I915_MAX_PLANES];
445 uint16_t minimum_y_blocks[I915_MAX_PLANES];
e8f1f02e
MR
446 } skl;
447 };
448
449 /*
450 * Platforms with two-step watermark programming will need to
451 * update watermark programming post-vblank to switch from the
452 * safe intermediate watermarks to the optimal final
453 * watermarks.
454 */
455 bool need_postvbl_update;
456};
457
5cec258b 458struct intel_crtc_state {
2d112de7
ACO
459 struct drm_crtc_state base;
460
bb760063
DV
461 /**
462 * quirks - bitfield with hw state readout quirks
463 *
464 * For various reasons the hw state readout code might not be able to
465 * completely faithfully read out the current state. These cases are
466 * tracked with quirk flags so that fastboot and state checker can act
467 * accordingly.
468 */
9953599b 469#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
470 unsigned long quirks;
471
cd202f69 472 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
473 bool update_pipe; /* can a fast modeset be performed? */
474 bool disable_cxsr;
caed361d 475 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 476 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 477
37327abd
VS
478 /* Pipe source size (ie. panel fitter input size)
479 * All planes will be positioned inside this space,
480 * and get clipped at the edges. */
481 int pipe_src_w, pipe_src_h;
482
5bfe2ac0
DV
483 /* Whether to set up the PCH/FDI. Note that we never allow sharing
484 * between pch encoders and cpu encoders. */
485 bool has_pch_encoder;
50f3b016 486
e43823ec
JB
487 /* Are we sending infoframes on the attached port */
488 bool has_infoframe;
489
3b117c8f 490 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
491 * pipe on Haswell and later (where we have a special eDP transcoder)
492 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
493 enum transcoder cpu_transcoder;
494
50f3b016
DV
495 /*
496 * Use reduced/limited/broadcast rbg range, compressing from the full
497 * range fed into the crtcs.
498 */
499 bool limited_color_range;
500
03afc4a2
DV
501 /* DP has a bunch of special case unfortunately, so mark the pipe
502 * accordingly. */
503 bool has_dp_encoder;
d8b32247 504
a65347ba
JN
505 /* DSI has special cases */
506 bool has_dsi_encoder;
507
6897b4b5
DV
508 /* Whether we should send NULL infoframes. Required for audio. */
509 bool has_hdmi_sink;
510
9ed109a7
DV
511 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
512 * has_dp_encoder is set. */
513 bool has_audio;
514
d8b32247
DV
515 /*
516 * Enable dithering, used when the selected pipe bpp doesn't match the
517 * plane bpp.
518 */
965e0c48 519 bool dither;
f47709a9
DV
520
521 /* Controls for the clock computation, to override various stages. */
522 bool clock_set;
523
09ede541
DV
524 /* SDVO TV has a bunch of special case. To make multifunction encoders
525 * work correctly, we need to track this at runtime.*/
526 bool sdvo_tv_clock;
527
e29c22c0
DV
528 /*
529 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
530 * required. This is set in the 2nd loop of calling encoder's
531 * ->compute_config if the first pick doesn't work out.
532 */
533 bool bw_constrained;
534
f47709a9
DV
535 /* Settings for the intel dpll used on pretty much everything but
536 * haswell. */
80ad9206 537 struct dpll dpll;
f47709a9 538
8106ddbd
ACO
539 /* Selected dpll when shared or NULL. */
540 struct intel_shared_dpll *shared_dpll;
a43f6e0f 541
96b7dfb7
S
542 /*
543 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
544 * - enum skl_dpll on SKL
545 */
de7cfc63
DV
546 uint32_t ddi_pll_sel;
547
66e985c0
DV
548 /* Actual register state of the dpll, for shared dpll cross-checking. */
549 struct intel_dpll_hw_state dpll_hw_state;
550
47eacbab
VS
551 /* DSI PLL registers */
552 struct {
553 u32 ctrl, div;
554 } dsi_pll;
555
965e0c48 556 int pipe_bpp;
6cf86a5e 557 struct intel_link_m_n dp_m_n;
ff9a6750 558
439d7ac0
PB
559 /* m2_n2 for eDP downclock */
560 struct intel_link_m_n dp_m2_n2;
f769cd24 561 bool has_drrs;
439d7ac0 562
ff9a6750
DV
563 /*
564 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
565 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
566 * already multiplied by pixel_multiplier.
df92b1e6 567 */
ff9a6750
DV
568 int port_clock;
569
6cc5f341
DV
570 /* Used by SDVO (and if we ever fix it, HDMI). */
571 unsigned pixel_multiplier;
2dd24552 572
90a6b7b0
VS
573 uint8_t lane_count;
574
95a7a2ae
ID
575 /*
576 * Used by platforms having DP/HDMI PHY with programmable lane
577 * latency optimization.
578 */
579 uint8_t lane_lat_optim_mask;
580
2dd24552 581 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
582 struct {
583 u32 control;
584 u32 pgm_ratios;
68fc8742 585 u32 lvds_border_bits;
b074cec8
JB
586 } gmch_pfit;
587
588 /* Panel fitter placement and size for Ironlake+ */
589 struct {
590 u32 pos;
591 u32 size;
fd4daa9c 592 bool enabled;
fabf6e51 593 bool force_thru;
b074cec8 594 } pch_pfit;
33d29b14 595
ca3a0ff8 596 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 597 int fdi_lanes;
ca3a0ff8 598 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
599
600 bool ips_enabled;
cf532bb2 601
f51be2e0
PZ
602 bool enable_fbc;
603
cf532bb2 604 bool double_wide;
0e32b39c
DA
605
606 bool dp_encoder_is_mst;
607 int pbn;
be41e336
CK
608
609 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
610
611 /* w/a for waiting 2 vblanks during crtc enable */
612 enum pipe hsw_workaround_pipe;
d21fbe87
MR
613
614 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
615 bool disable_lp_wm;
4e0963c7 616
e8f1f02e 617 struct intel_crtc_wm_state wm;
05dc698c
LL
618
619 /* Gamma mode programmed on the pipe */
620 uint32_t gamma_mode;
b8cecdf5
DV
621};
622
262cd2e1
VS
623struct vlv_wm_state {
624 struct vlv_pipe_wm wm[3];
625 struct vlv_sr_wm sr[3];
626 uint8_t num_active_planes;
627 uint8_t num_levels;
628 uint8_t level;
629 bool cxsr;
630};
631
79e53945
JB
632struct intel_crtc {
633 struct drm_crtc base;
80824003
JB
634 enum pipe pipe;
635 enum plane plane;
79e53945 636 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
637 /*
638 * Whether the crtc and the connected output pipeline is active. Implies
639 * that crtc->enabled is set, i.e. the current mode configuration has
640 * some outputs connected to this crtc.
08a48469
DV
641 */
642 bool active;
6efdf354 643 unsigned long enabled_power_domains;
652c393a 644 bool lowfreq_avail;
02e792fb 645 struct intel_overlay *overlay;
5a21b665 646 struct intel_flip_work *flip_work;
cda4b7d3 647
b4a98e57
CW
648 atomic_t unpin_work_count;
649
e506a0c6
DV
650 /* Display surface base address adjustement for pageflips. Note that on
651 * gen4+ this only adjusts up to a tile, offsets within a tile are
652 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 653 u32 dspaddr_offset;
2db3366b
PZ
654 int adjusted_x;
655 int adjusted_y;
e506a0c6 656
cda4b7d3 657 uint32_t cursor_addr;
4b0e333e 658 uint32_t cursor_cntl;
dc41c154 659 uint32_t cursor_size;
4b0e333e 660 uint32_t cursor_base;
4b645f14 661
6e3c9717 662 struct intel_crtc_state *config;
b8cecdf5 663
5a21b665
DV
664 /* reset counter value when the last flip was submitted */
665 unsigned int reset_counter;
666
8664281b
PZ
667 /* Access to these should be protected by dev_priv->irq_lock. */
668 bool cpu_fifo_underrun_disabled;
669 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
670
671 /* per-pipe watermark state */
672 struct {
673 /* watermarks currently being used */
4e0963c7
MR
674 union {
675 struct intel_pipe_wm ilk;
676 struct skl_pipe_wm skl;
677 } active;
ed4a6a7c 678
852eb00d
VS
679 /* allow CxSR on this pipe */
680 bool cxsr_allowed;
0b2ae6d7 681 } wm;
8d7849db 682
80715b2f 683 int scanline_offset;
32b7eeec 684
eb120ef6
JB
685 struct {
686 unsigned start_vbl_count;
687 ktime_t start_vbl_time;
688 int min_vbl, max_vbl;
689 int scanline_start;
690 } debug;
85a62bf9 691
be41e336
CK
692 /* scalers available on this crtc */
693 int num_scalers;
262cd2e1
VS
694
695 struct vlv_wm_state wm_state;
79e53945
JB
696};
697
c35426d2
VS
698struct intel_plane_wm_parameters {
699 uint32_t horiz_pixels;
ed57cb8a 700 uint32_t vert_pixels;
2cd601c6
CK
701 /*
702 * For packed pixel formats:
703 * bytes_per_pixel - holds bytes per pixel
704 * For planar pixel formats:
705 * bytes_per_pixel - holds bytes per pixel for uv-plane
706 * y_bytes_per_pixel - holds bytes per pixel for y-plane
707 */
c35426d2 708 uint8_t bytes_per_pixel;
2cd601c6 709 uint8_t y_bytes_per_pixel;
c35426d2
VS
710 bool enabled;
711 bool scaled;
0fda6568 712 u64 tiling;
1fc0a8f7 713 unsigned int rotation;
6eb1a681 714 uint16_t fifo_size;
c35426d2
VS
715};
716
b840d907
JB
717struct intel_plane {
718 struct drm_plane base;
7f1f3851 719 int plane;
b840d907 720 enum pipe pipe;
2d354c34 721 bool can_scale;
b840d907 722 int max_downscale;
a9ff8714 723 uint32_t frontbuffer_bit;
526682e9
PZ
724
725 /* Since we need to change the watermarks before/after
726 * enabling/disabling the planes, we need to store the parameters here
727 * as the other pieces of the struct may not reflect the values we want
728 * for the watermark calculations. Currently only Haswell uses this.
729 */
c35426d2 730 struct intel_plane_wm_parameters wm;
526682e9 731
8e7d688b
MR
732 /*
733 * NOTE: Do not place new plane state fields here (e.g., when adding
734 * new plane properties). New runtime state should now be placed in
2fde1391 735 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
736 */
737
b840d907 738 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
739 const struct intel_crtc_state *crtc_state,
740 const struct intel_plane_state *plane_state);
b39d53f6 741 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 742 struct drm_crtc *crtc);
c59cb179 743 int (*check_plane)(struct drm_plane *plane,
061e4b8d 744 struct intel_crtc_state *crtc_state,
c59cb179 745 struct intel_plane_state *state);
b840d907
JB
746};
747
b445e3b0
ED
748struct intel_watermark_params {
749 unsigned long fifo_size;
750 unsigned long max_wm;
751 unsigned long default_wm;
752 unsigned long guard_size;
753 unsigned long cacheline_size;
754};
755
756struct cxsr_latency {
757 int is_desktop;
758 int is_ddr3;
759 unsigned long fsb_freq;
760 unsigned long mem_freq;
761 unsigned long display_sr;
762 unsigned long display_hpll_disable;
763 unsigned long cursor_sr;
764 unsigned long cursor_hpll_disable;
765};
766
de419ab6 767#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 768#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 769#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 770#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 771#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 772#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 773#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 774#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 775#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 776
f5bbfca3 777struct intel_hdmi {
f0f59a00 778 i915_reg_t hdmi_reg;
f5bbfca3 779 int ddc_bus;
b1ba124d
VS
780 struct {
781 enum drm_dp_dual_mode_type type;
782 int max_tmds_clock;
783 } dp_dual_mode;
0f2a2a75 784 bool limited_color_range;
55bc60db 785 bool color_range_auto;
f5bbfca3
ED
786 bool has_hdmi_sink;
787 bool has_audio;
788 enum hdmi_force_audio force_audio;
abedc077 789 bool rgb_quant_range_selectable;
94a11ddc 790 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 791 struct intel_connector *attached_connector;
f5bbfca3 792 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 793 enum hdmi_infoframe_type type,
fff63867 794 const void *frame, ssize_t len);
687f4d06 795 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 796 bool enable,
7c5f93b0 797 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
798 bool (*infoframe_enabled)(struct drm_encoder *encoder,
799 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
800};
801
0e32b39c 802struct intel_dp_mst_encoder;
b091cd92 803#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 804
fe3cd48d
R
805/*
806 * enum link_m_n_set:
807 * When platform provides two set of M_N registers for dp, we can
808 * program them and switch between them incase of DRRS.
809 * But When only one such register is provided, we have to program the
810 * required divider value on that registers itself based on the DRRS state.
811 *
812 * M1_N1 : Program dp_m_n on M1_N1 registers
813 * dp_m2_n2 on M2_N2 registers (If supported)
814 *
815 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
816 * M2_N2 registers are not supported
817 */
818
819enum link_m_n_set {
820 /* Sets the m1_n1 and m2_n2 */
821 M1_N1 = 0,
822 M2_N2
823};
824
54d63ca6 825struct intel_dp {
f0f59a00
VS
826 i915_reg_t output_reg;
827 i915_reg_t aux_ch_ctl_reg;
828 i915_reg_t aux_ch_data_reg[5];
54d63ca6 829 uint32_t DP;
901c2daf
VS
830 int link_rate;
831 uint8_t lane_count;
30d9aa42 832 uint8_t sink_count;
54d63ca6 833 bool has_audio;
7d23e3c3 834 bool detect_done;
54d63ca6 835 enum hdmi_force_audio force_audio;
0f2a2a75 836 bool limited_color_range;
55bc60db 837 bool color_range_auto;
54d63ca6 838 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 839 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 840 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 841 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
94ca719e
VS
842 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
843 uint8_t num_sink_rates;
844 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 845 struct drm_dp_aux aux;
54d63ca6
SK
846 uint8_t train_set[4];
847 int panel_power_up_delay;
848 int panel_power_down_delay;
849 int panel_power_cycle_delay;
850 int backlight_on_delay;
851 int backlight_off_delay;
54d63ca6
SK
852 struct delayed_work panel_vdd_work;
853 bool want_panel_vdd;
dce56b3c
PZ
854 unsigned long last_power_on;
855 unsigned long last_backlight_off;
d28d4731 856 ktime_t panel_power_off_time;
5d42f82a 857
01527b31
CT
858 struct notifier_block edp_notifier;
859
a4a5d2f8
VS
860 /*
861 * Pipe whose power sequencer is currently locked into
862 * this port. Only relevant on VLV/CHV.
863 */
864 enum pipe pps_pipe;
78597996
ID
865 /*
866 * Set if the sequencer may be reset due to a power transition,
867 * requiring a reinitialization. Only relevant on BXT.
868 */
869 bool pps_reset;
36b5f425 870 struct edp_power_seq pps_delays;
a4a5d2f8 871
0e32b39c
DA
872 bool can_mst; /* this port supports mst */
873 bool is_mst;
874 int active_mst_links;
875 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 876 struct intel_connector *attached_connector;
ec5b01dd 877
0e32b39c
DA
878 /* mst connector list */
879 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
880 struct drm_dp_mst_topology_mgr mst_mgr;
881
ec5b01dd 882 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
883 /*
884 * This function returns the value we have to program the AUX_CTL
885 * register with to kick off an AUX transaction.
886 */
887 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
888 bool has_aux_irq,
889 int send_bytes,
890 uint32_t aux_clock_divider);
ad64217b
ACO
891
892 /* This is called before a link training is starterd */
893 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
894
c5d5ab7a
TP
895 /* Displayport compliance testing */
896 unsigned long compliance_test_type;
559be30c
TP
897 unsigned long compliance_test_data;
898 bool compliance_test_active;
54d63ca6
SK
899};
900
da63a9f2
PZ
901struct intel_digital_port {
902 struct intel_encoder base;
174edf1f 903 enum port port;
bcf53de4 904 u32 saved_port_bits;
da63a9f2
PZ
905 struct intel_dp dp;
906 struct intel_hdmi hdmi;
b2c5c181 907 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 908 bool release_cl2_override;
ccb1a831 909 uint8_t max_lanes;
cae666ce
TI
910 /* for communication with audio component; protected by av_mutex */
911 const struct drm_connector *audio_connector;
da63a9f2
PZ
912};
913
0e32b39c
DA
914struct intel_dp_mst_encoder {
915 struct intel_encoder base;
916 enum pipe pipe;
917 struct intel_digital_port *primary;
0552f765 918 struct intel_connector *connector;
0e32b39c
DA
919};
920
65d64cc5 921static inline enum dpio_channel
89b667f8
JB
922vlv_dport_to_channel(struct intel_digital_port *dport)
923{
924 switch (dport->port) {
925 case PORT_B:
00fc31b7 926 case PORT_D:
e4607fcf 927 return DPIO_CH0;
89b667f8 928 case PORT_C:
e4607fcf 929 return DPIO_CH1;
89b667f8
JB
930 default:
931 BUG();
932 }
933}
934
65d64cc5
VS
935static inline enum dpio_phy
936vlv_dport_to_phy(struct intel_digital_port *dport)
937{
938 switch (dport->port) {
939 case PORT_B:
940 case PORT_C:
941 return DPIO_PHY0;
942 case PORT_D:
943 return DPIO_PHY1;
944 default:
945 BUG();
946 }
947}
948
949static inline enum dpio_channel
eb69b0e5
CML
950vlv_pipe_to_channel(enum pipe pipe)
951{
952 switch (pipe) {
953 case PIPE_A:
954 case PIPE_C:
955 return DPIO_CH0;
956 case PIPE_B:
957 return DPIO_CH1;
958 default:
959 BUG();
960 }
961}
962
f875c15a
CW
963static inline struct drm_crtc *
964intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
965{
966 struct drm_i915_private *dev_priv = dev->dev_private;
967 return dev_priv->pipe_to_crtc_mapping[pipe];
968}
969
417ae147
CW
970static inline struct drm_crtc *
971intel_get_crtc_for_plane(struct drm_device *dev, int plane)
972{
973 struct drm_i915_private *dev_priv = dev->dev_private;
974 return dev_priv->plane_to_crtc_mapping[plane];
975}
976
51cbaf01
ML
977struct intel_flip_work {
978 struct work_struct unpin_work;
979 struct work_struct mmio_work;
980
5a21b665
DV
981 struct drm_crtc *crtc;
982 struct drm_framebuffer *old_fb;
983 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 984 struct drm_pending_vblank_event *event;
e7d841ca 985 atomic_t pending;
5a21b665
DV
986 u32 flip_count;
987 u32 gtt_offset;
988 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 989 u32 flip_queued_vblank;
5a21b665
DV
990 u32 flip_ready_vblank;
991 unsigned int rotation;
4e5359cd
SF
992};
993
5f1aae65 994struct intel_load_detect_pipe {
edde3617 995 struct drm_atomic_state *restore_state;
5f1aae65 996};
79e53945 997
5f1aae65
PZ
998static inline struct intel_encoder *
999intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1000{
1001 return to_intel_connector(connector)->encoder;
1002}
1003
da63a9f2
PZ
1004static inline struct intel_digital_port *
1005enc_to_dig_port(struct drm_encoder *encoder)
1006{
1007 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
1008}
1009
0e32b39c
DA
1010static inline struct intel_dp_mst_encoder *
1011enc_to_mst(struct drm_encoder *encoder)
1012{
1013 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1014}
1015
9ff8c9ba
ID
1016static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1017{
1018 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1019}
1020
1021static inline struct intel_digital_port *
1022dp_to_dig_port(struct intel_dp *intel_dp)
1023{
1024 return container_of(intel_dp, struct intel_digital_port, dp);
1025}
1026
1027static inline struct intel_digital_port *
1028hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1029{
1030 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1031}
1032
6af31a65
DL
1033/*
1034 * Returns the number of planes for this pipe, ie the number of sprites + 1
1035 * (primary plane). This doesn't count the cursor plane then.
1036 */
1037static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1038{
1039 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1040}
5f1aae65 1041
47339cd9 1042/* intel_fifo_underrun.c */
a72e4c9f 1043bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1044 enum pipe pipe, bool enable);
a72e4c9f 1045bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1046 enum transcoder pch_transcoder,
1047 bool enable);
1f7247c0
DV
1048void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1049 enum pipe pipe);
1050void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1051 enum transcoder pch_transcoder);
aca7b684
VS
1052void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1053void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1054
1055/* i915_irq.c */
480c8033
DV
1056void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1057void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1058void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1059void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1060void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1061void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1062void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
59d02a1f 1063u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1064void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1065void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1066static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1067{
1068 /*
1069 * We only use drm_irq_uninstall() at unload and VT switch, so
1070 * this is the only thing we need to check.
1071 */
2aeb7d3a 1072 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1073}
1074
a225f079 1075int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1076void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1077 unsigned int pipe_mask);
aae8ba84
VS
1078void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1079 unsigned int pipe_mask);
5f1aae65 1080
5f1aae65 1081/* intel_crt.c */
87440425 1082void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1083
1084
1085/* intel_ddi.c */
e404ba8d
VS
1086void intel_ddi_clk_select(struct intel_encoder *encoder,
1087 const struct intel_crtc_state *pipe_config);
6a7e4f99 1088void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
87440425
PZ
1089void hsw_fdi_link_train(struct drm_crtc *crtc);
1090void intel_ddi_init(struct drm_device *dev, enum port port);
1091enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1092bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1093void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1094void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1095 enum transcoder cpu_transcoder);
1096void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1097void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1098bool intel_ddi_pll_select(struct intel_crtc *crtc,
1099 struct intel_crtc_state *crtc_state);
87440425 1100void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1101void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1102bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1103void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1104void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1105 struct intel_crtc_state *pipe_config);
bcddf610
S
1106struct intel_encoder *
1107intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1108
44905a27 1109void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1110void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1111 struct intel_crtc_state *pipe_config);
0e32b39c 1112void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1113uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1114
b680c37a 1115/* intel_frontbuffer.c */
f99d7069 1116void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1117 enum fb_op_origin origin);
f99d7069
DV
1118void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1119 unsigned frontbuffer_bits);
1120void intel_frontbuffer_flip_complete(struct drm_device *dev,
1121 unsigned frontbuffer_bits);
f99d7069 1122void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1123 unsigned frontbuffer_bits);
6761dd31
TU
1124unsigned int intel_fb_align_height(struct drm_device *dev,
1125 unsigned int height,
1126 uint32_t pixel_format,
1127 uint64_t fb_format_modifier);
de152b62
RV
1128void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1129 enum fb_op_origin origin);
7b49f948
VS
1130u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1131 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1132
7c10a2b5 1133/* intel_audio.c */
88212941 1134void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
69bfe1a9
JN
1135void intel_audio_codec_enable(struct intel_encoder *encoder);
1136void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1137void i915_audio_component_init(struct drm_i915_private *dev_priv);
1138void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1139
b680c37a 1140/* intel_display.c */
b2045352 1141void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
19ab4ed3 1142void intel_update_rawclk(struct drm_i915_private *dev_priv);
c30fec65
VS
1143int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1144 const char *name, u32 reg, int ref_freq);
65a3fea0 1145extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1146void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1663b9d6 1147unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1148bool intel_has_pending_fb_unpin(struct drm_device *dev);
7d993739
TU
1149void intel_mark_busy(struct drm_i915_private *dev_priv);
1150void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1151void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1152int intel_display_suspend(struct drm_device *dev);
87440425 1153void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1154int intel_connector_init(struct intel_connector *);
1155struct intel_connector *intel_connector_alloc(void);
87440425 1156bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1157void intel_connector_attach_encoder(struct intel_connector *connector,
1158 struct intel_encoder *encoder);
87440425
PZ
1159struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1160 struct drm_crtc *crtc);
752aa88a 1161enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1162int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1163 struct drm_file *file_priv);
87440425
PZ
1164enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1165 enum pipe pipe);
4093561b 1166bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1167static inline void
1168intel_wait_for_vblank(struct drm_device *dev, int pipe)
1169{
1170 drm_wait_one_vblank(dev, pipe);
1171}
0c241d5b
VS
1172static inline void
1173intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1174{
1175 const struct intel_crtc *crtc =
1176 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1177
1178 if (crtc->active)
1179 intel_wait_for_vblank(dev, pipe);
1180}
a2991414
ML
1181
1182u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1183
87440425 1184int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1185void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1186 struct intel_digital_port *dport,
1187 unsigned int expected_mask);
87440425
PZ
1188bool intel_get_load_detect_pipe(struct drm_connector *connector,
1189 struct drm_display_mode *mode,
51fd371b
RC
1190 struct intel_load_detect_pipe *old,
1191 struct drm_modeset_acquire_ctx *ctx);
87440425 1192void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1193 struct intel_load_detect_pipe *old,
1194 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1195int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1196 unsigned int rotation);
fb4b8ce1 1197void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
a8bb6818
DV
1198struct drm_framebuffer *
1199__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1200 struct drm_mode_fb_cmd2 *mode_cmd,
1201 struct drm_i915_gem_object *obj);
5a21b665 1202void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1203void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1204void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1205int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1206 const struct drm_plane_state *new_state);
38f3ce3a 1207void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1208 const struct drm_plane_state *old_state);
a98b3431
MR
1209int intel_plane_atomic_get_property(struct drm_plane *plane,
1210 const struct drm_plane_state *state,
1211 struct drm_property *property,
1212 uint64_t *val);
1213int intel_plane_atomic_set_property(struct drm_plane *plane,
1214 struct drm_plane_state *state,
1215 struct drm_property *property,
1216 uint64_t val);
da20eabd
ML
1217int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1218 struct drm_plane_state *plane_state);
716c2e55 1219
832be82f
VS
1220unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1221 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1222
121920fa
TU
1223static inline bool
1224intel_rotation_90_or_270(unsigned int rotation)
1225{
1226 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1227}
1228
3b7a5119
SJ
1229void intel_create_rotation_property(struct drm_device *dev,
1230 struct intel_plane *plane);
1231
7abd4b35
ACO
1232void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1233 enum pipe pipe);
1234
3f36b937
TU
1235int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1236 const struct dpll *dpll);
d288f65f 1237void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1238int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1239
716c2e55 1240/* modesetting asserts */
b680c37a
DV
1241void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1242 enum pipe pipe);
55607e8a
DV
1243void assert_pll(struct drm_i915_private *dev_priv,
1244 enum pipe pipe, bool state);
1245#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1246#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1247void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1248#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1249#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1250void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1251 enum pipe pipe, bool state);
1252#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1253#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1254void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1255#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1256#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1257u32 intel_compute_tile_offset(int *x, int *y,
1258 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
1259 unsigned int pitch,
1260 unsigned int rotation);
c033666a
CW
1261void intel_prepare_reset(struct drm_i915_private *dev_priv);
1262void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1263void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1264void hsw_disable_pc8(struct drm_i915_private *dev_priv);
324513c0
ID
1265void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1266void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
9c8d0b8e
ID
1267void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1268void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1269bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1270 enum dpio_phy phy);
1271bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1272 enum dpio_phy phy);
da2f41d1 1273void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1274void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1275void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1276void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af
DL
1277void skl_init_cdclk(struct drm_i915_private *dev_priv);
1278void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
c89e39f3 1279unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1280void skl_enable_dc6(struct drm_i915_private *dev_priv);
1281void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1282void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1283 struct intel_crtc_state *pipe_config);
fe3cd48d 1284void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1285int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1286bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1287 struct dpll *best_clock);
1288int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1289
87440425 1290bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1291void hsw_enable_ips(struct intel_crtc *crtc);
1292void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1293enum intel_display_power_domain
1294intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1295enum intel_display_power_domain
1296intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1297void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1298 struct intel_crtc_state *pipe_config);
86adf9d7 1299
e435d6e5 1300int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1301int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1302
44eb0cb9
MK
1303u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1304 struct drm_i915_gem_object *obj,
1305 unsigned int plane);
dedf278c 1306
6156a456
CK
1307u32 skl_plane_ctl_format(uint32_t pixel_format);
1308u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1309u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1310
eb805623 1311/* intel_csr.c */
f4448375 1312void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1313void intel_csr_load_program(struct drm_i915_private *);
f4448375 1314void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1315void intel_csr_ucode_suspend(struct drm_i915_private *);
1316void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1317
5f1aae65 1318/* intel_dp.c */
457c52d8 1319bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1320bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1321 struct intel_connector *intel_connector);
901c2daf
VS
1322void intel_dp_set_link_params(struct intel_dp *intel_dp,
1323 const struct intel_crtc_state *pipe_config);
87440425 1324void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1325void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1326void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1327void intel_dp_encoder_reset(struct drm_encoder *encoder);
1328void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1329void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1330int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1331bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1332 struct intel_crtc_state *pipe_config);
5d8a7752 1333bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1334enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1335 bool long_hpd);
4be73780
DV
1336void intel_edp_backlight_on(struct intel_dp *intel_dp);
1337void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1338void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1339void intel_edp_panel_on(struct intel_dp *intel_dp);
1340void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1341void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1342void intel_dp_mst_suspend(struct drm_device *dev);
1343void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1344int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1345int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1346void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1347void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1348uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1349void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1350void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1351void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1352void intel_edp_drrs_invalidate(struct drm_device *dev,
1353 unsigned frontbuffer_bits);
1354void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1355bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1356 struct intel_digital_port *port);
0bc12bcb 1357
94223d04
ACO
1358void
1359intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1360 uint8_t dp_train_pat);
1361void
1362intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1363void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1364uint8_t
1365intel_dp_voltage_max(struct intel_dp *intel_dp);
1366uint8_t
1367intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1368void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1369 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1370bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1371bool
1372intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1373
419b1b7a
ACO
1374static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1375{
1376 return ~((1 << lane_count) - 1) & 0xf;
1377}
1378
e7156c83
YA
1379/* intel_dp_aux_backlight.c */
1380int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1381
0e32b39c
DA
1382/* intel_dp_mst.c */
1383int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1384void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1385/* intel_dsi.c */
4328633d 1386void intel_dsi_init(struct drm_device *dev);
5f1aae65 1387
90198355
JN
1388/* intel_dsi_dcs_backlight.c */
1389int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1390
1391/* intel_dvo.c */
87440425 1392void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1393
1394
0632fef6 1395/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1396#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1397extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1398extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1399extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1400extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1401extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1402extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1403#else
1404static inline int intel_fbdev_init(struct drm_device *dev)
1405{
1406 return 0;
1407}
5f1aae65 1408
e00bf696 1409static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1410{
1411}
1412
1413static inline void intel_fbdev_fini(struct drm_device *dev)
1414{
1415}
1416
82e3b8c1 1417static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1418{
1419}
1420
0632fef6 1421static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1422{
1423}
1424#endif
5f1aae65 1425
7ff0ebcc 1426/* intel_fbc.c */
f51be2e0
PZ
1427void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1428 struct drm_atomic_state *state);
0e631adc 1429bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1430void intel_fbc_pre_update(struct intel_crtc *crtc,
1431 struct intel_crtc_state *crtc_state,
1432 struct intel_plane_state *plane_state);
1eb52238 1433void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1434void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1435void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1436void intel_fbc_enable(struct intel_crtc *crtc,
1437 struct intel_crtc_state *crtc_state,
1438 struct intel_plane_state *plane_state);
c937ab3e
PZ
1439void intel_fbc_disable(struct intel_crtc *crtc);
1440void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1441void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1442 unsigned int frontbuffer_bits,
1443 enum fb_op_origin origin);
1444void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1445 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1446void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1447
5f1aae65 1448/* intel_hdmi.c */
f0f59a00 1449void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1450void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1451 struct intel_connector *intel_connector);
1452struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1453bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1454 struct intel_crtc_state *pipe_config);
b2ccb822 1455void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1456
1457
1458/* intel_lvds.c */
87440425 1459void intel_lvds_init(struct drm_device *dev);
97a824e1 1460struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1461bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1462
1463
1464/* intel_modes.c */
1465int intel_connector_update_modes(struct drm_connector *connector,
87440425 1466 struct edid *edid);
5f1aae65 1467int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1468void intel_attach_force_audio_property(struct drm_connector *connector);
1469void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1470void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1471
1472
1473/* intel_overlay.c */
1ee8da6d
CW
1474void intel_setup_overlay(struct drm_i915_private *dev_priv);
1475void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1476int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1477int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1478 struct drm_file *file_priv);
1479int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1480 struct drm_file *file_priv);
1362b776 1481void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1482
1483
1484/* intel_panel.c */
87440425 1485int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1486 struct drm_display_mode *fixed_mode,
1487 struct drm_display_mode *downclock_mode);
87440425
PZ
1488void intel_panel_fini(struct intel_panel *panel);
1489void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1490 struct drm_display_mode *adjusted_mode);
1491void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1492 struct intel_crtc_state *pipe_config,
87440425
PZ
1493 int fitting_mode);
1494void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1495 struct intel_crtc_state *pipe_config,
87440425 1496 int fitting_mode);
6dda730e
JN
1497void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1498 u32 level, u32 max);
fda9ee98
CW
1499int intel_panel_setup_backlight(struct drm_connector *connector,
1500 enum pipe pipe);
752aa88a
JB
1501void intel_panel_enable_backlight(struct intel_connector *connector);
1502void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1503void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1504enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1505extern struct drm_display_mode *intel_find_panel_downclock(
1506 struct drm_device *dev,
1507 struct drm_display_mode *fixed_mode,
1508 struct drm_connector *connector);
0962c3c9 1509void intel_backlight_register(struct drm_device *dev);
e63d87c0
CW
1510
1511#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1512void intel_backlight_device_unregister(struct intel_connector *connector);
1513#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1514static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1515{
1516}
1517#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1518
5f1aae65 1519
0bc12bcb 1520/* intel_psr.c */
0bc12bcb
RV
1521void intel_psr_enable(struct intel_dp *intel_dp);
1522void intel_psr_disable(struct intel_dp *intel_dp);
1523void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1524 unsigned frontbuffer_bits);
0bc12bcb 1525void intel_psr_flush(struct drm_device *dev,
169de131
RV
1526 unsigned frontbuffer_bits,
1527 enum fb_op_origin origin);
0bc12bcb 1528void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1529void intel_psr_single_frame_update(struct drm_device *dev,
1530 unsigned frontbuffer_bits);
0bc12bcb 1531
9c065a7d
DV
1532/* intel_runtime_pm.c */
1533int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1534void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1535void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1536void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1537void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1538void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1539void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1540const char *
1541intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1542
f458ebbc
DV
1543bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1544 enum intel_display_power_domain domain);
1545bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1546 enum intel_display_power_domain domain);
9c065a7d
DV
1547void intel_display_power_get(struct drm_i915_private *dev_priv,
1548 enum intel_display_power_domain domain);
09731280
ID
1549bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1550 enum intel_display_power_domain domain);
9c065a7d
DV
1551void intel_display_power_put(struct drm_i915_private *dev_priv,
1552 enum intel_display_power_domain domain);
da5827c3
ID
1553
1554static inline void
1555assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1556{
1557 WARN_ONCE(dev_priv->pm.suspended,
1558 "Device suspended during HW access\n");
1559}
1560
1561static inline void
1562assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1563{
1564 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1565 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1566 * too much noise. */
1567 if (!atomic_read(&dev_priv->pm.wakeref_count))
1568 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1569}
1570
2b19efeb
ID
1571static inline int
1572assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1573{
1574 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1575
1576 assert_rpm_wakelock_held(dev_priv);
1577
1578 return seq;
1579}
1580
1581static inline void
1582assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1583{
1584 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1585 "HW access outside of RPM atomic section\n");
1586}
1587
1f814dac
ID
1588/**
1589 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1590 * @dev_priv: i915 device instance
1591 *
1592 * This function disable asserts that check if we hold an RPM wakelock
1593 * reference, while keeping the device-not-suspended checks still enabled.
1594 * It's meant to be used only in special circumstances where our rule about
1595 * the wakelock refcount wrt. the device power state doesn't hold. According
1596 * to this rule at any point where we access the HW or want to keep the HW in
1597 * an active state we must hold an RPM wakelock reference acquired via one of
1598 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1599 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1600 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1601 * users should avoid using this function.
1602 *
1603 * Any calls to this function must have a symmetric call to
1604 * enable_rpm_wakeref_asserts().
1605 */
1606static inline void
1607disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1608{
1609 atomic_inc(&dev_priv->pm.wakeref_count);
1610}
1611
1612/**
1613 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1614 * @dev_priv: i915 device instance
1615 *
1616 * This function re-enables the RPM assert checks after disabling them with
1617 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1618 * circumstances otherwise its use should be avoided.
1619 *
1620 * Any calls to this function must have a symmetric call to
1621 * disable_rpm_wakeref_asserts().
1622 */
1623static inline void
1624enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1625{
1626 atomic_dec(&dev_priv->pm.wakeref_count);
1627}
1628
1629/* TODO: convert users of these to rely instead on proper RPM refcounting */
1630#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1631 disable_rpm_wakeref_asserts(dev_priv)
1632
1633#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1634 enable_rpm_wakeref_asserts(dev_priv)
1635
9c065a7d 1636void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1637bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1638void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1639void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1640
d9bc89d9
DV
1641void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1642
e0fce78f
VS
1643void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1644 bool override, unsigned int mask);
b0b33846
VS
1645bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1646 enum dpio_channel ch, bool override);
e0fce78f
VS
1647
1648
5f1aae65 1649/* intel_pm.c */
87440425
PZ
1650void intel_init_clock_gating(struct drm_device *dev);
1651void intel_suspend_hw(struct drm_device *dev);
546c81fd 1652int ilk_wm_max_level(const struct drm_device *dev);
87440425 1653void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1654void intel_init_pm(struct drm_device *dev);
bb400da9 1655void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1656void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1657void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1658void intel_gpu_ips_teardown(void);
dc97997a
CW
1659void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1660void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1661void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1662void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1663void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1664void intel_reset_gt_powersave(struct drm_i915_private *dev_priv);
1665void gen6_update_ring_freq(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1666void gen6_rps_busy(struct drm_i915_private *dev_priv);
1667void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1668void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1669void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1670 struct intel_rps_client *rps,
1671 unsigned long submitted);
91d14251 1672void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1673void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1674void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1675void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1676void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1677 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1678uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1679bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1680int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1681static inline int intel_enable_rc6(void)
1682{
1683 return i915.enable_rc6;
1684}
72662e10 1685
5f1aae65 1686/* intel_sdvo.c */
f0f59a00
VS
1687bool intel_sdvo_init(struct drm_device *dev,
1688 i915_reg_t reg, enum port port);
96a02917 1689
2b28bb1b 1690
5f1aae65 1691/* intel_sprite.c */
87440425 1692int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1693int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1694 struct drm_file *file_priv);
34e0adbb 1695void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1696void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1697
1698/* intel_tv.c */
87440425 1699void intel_tv_init(struct drm_device *dev);
20ddf665 1700
ea2c67bb 1701/* intel_atomic.c */
2545e4a6
MR
1702int intel_connector_atomic_get_property(struct drm_connector *connector,
1703 const struct drm_connector_state *state,
1704 struct drm_property *property,
1705 uint64_t *val);
1356837e
MR
1706struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1707void intel_crtc_destroy_state(struct drm_crtc *crtc,
1708 struct drm_crtc_state *state);
de419ab6
ML
1709struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1710void intel_atomic_state_clear(struct drm_atomic_state *);
1711struct intel_shared_dpll_config *
1712intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1713
10f81c19
ACO
1714static inline struct intel_crtc_state *
1715intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1716 struct intel_crtc *crtc)
1717{
1718 struct drm_crtc_state *crtc_state;
1719 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1720 if (IS_ERR(crtc_state))
0b6cc188 1721 return ERR_CAST(crtc_state);
10f81c19
ACO
1722
1723 return to_intel_crtc_state(crtc_state);
1724}
e3bddded
ML
1725
1726static inline struct intel_plane_state *
1727intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1728 struct intel_plane *plane)
1729{
1730 struct drm_plane_state *plane_state;
1731
1732 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1733
1734 return to_intel_plane_state(plane_state);
1735}
1736
d03c93d4
CK
1737int intel_atomic_setup_scalers(struct drm_device *dev,
1738 struct intel_crtc *intel_crtc,
1739 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1740
1741/* intel_atomic_plane.c */
8e7d688b 1742struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1743struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1744void intel_plane_destroy_state(struct drm_plane *plane,
1745 struct drm_plane_state *state);
1746extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1747
8563b1e8
LL
1748/* intel_color.c */
1749void intel_color_init(struct drm_crtc *crtc);
82cf435b 1750int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1751void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1752void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1753
79e53945 1754#endif /* __INTEL_DRV_H__ */
This page took 0.750738 seconds and 5 git commands to generate.