drm/i915: Remove duplicate intel_uncore_forcewake_reset.
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
612a9aab 35#include <drm/drm_dp_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
021357ac
CW
68#define KHz(x) (1000*x)
69#define MHz(x) KHz(1000*x)
70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
79e53945
JB
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
7d57382e 92#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 93#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 94#define INTEL_OUTPUT_EDP 8
72ffa333
JN
95#define INTEL_OUTPUT_DSI 9
96#define INTEL_OUTPUT_UNKNOWN 10
79e53945
JB
97
98#define INTEL_DVO_CHIP_NONE 0
99#define INTEL_DVO_CHIP_LVDS 1
100#define INTEL_DVO_CHIP_TMDS 2
101#define INTEL_DVO_CHIP_TVOUT 4
102
72ffa333
JN
103#define INTEL_DSI_COMMAND_MODE 0
104#define INTEL_DSI_VIDEO_MODE 1
105
79e53945
JB
106struct intel_framebuffer {
107 struct drm_framebuffer base;
05394f39 108 struct drm_i915_gem_object *obj;
79e53945
JB
109};
110
37811fcc
CW
111struct intel_fbdev {
112 struct drm_fb_helper helper;
113 struct intel_framebuffer ifb;
114 struct list_head fbdev_list;
115 struct drm_display_mode *our_mode;
116};
79e53945 117
21d40d37 118struct intel_encoder {
4ef69c7a 119 struct drm_encoder base;
9a935856
DV
120 /*
121 * The new crtc this encoder will be driven from. Only differs from
122 * base->crtc while a modeset is in progress.
123 */
124 struct intel_crtc *new_crtc;
125
79e53945 126 int type;
66a9278e
DV
127 /*
128 * Intel hw has only one MUX where encoders could be clone, hence a
129 * simple flag is enough to compute the possible_clones mask.
130 */
131 bool cloneable;
5ab432ef 132 bool connectors_active;
21d40d37 133 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
134 bool (*compute_config)(struct intel_encoder *,
135 struct intel_crtc_config *);
dafd226c 136 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 137 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 138 void (*enable)(struct intel_encoder *);
6cc5f341 139 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 140 void (*disable)(struct intel_encoder *);
bf49ec8c 141 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
142 /* Read out the current hw state of this connector, returning true if
143 * the encoder is active. If the encoder is enabled it also set the pipe
144 * it is connected to in the pipe parameter. */
145 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 146 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 147 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
148 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
149 * be set correctly before calling this function. */
045ac3b5
JB
150 void (*get_config)(struct intel_encoder *,
151 struct intel_crtc_config *pipe_config);
f8aed700 152 int crtc_mask;
1d843f9d 153 enum hpd_pin hpd_pin;
79e53945
JB
154};
155
1d508706 156struct intel_panel {
dd06f90e 157 struct drm_display_mode *fixed_mode;
4d891523 158 int fitting_mode;
58c68779
JN
159
160 /* backlight */
161 struct {
c91c9f32 162 bool present;
58c68779 163 u32 level;
7bd688cd 164 u32 max;
58c68779 165 bool enabled;
636baebf
JN
166 bool combination_mode; /* gen 2/4 only */
167 bool active_low_pwm;
58c68779
JN
168 struct backlight_device *device;
169 } backlight;
1d508706
JN
170};
171
5daa55eb
ZW
172struct intel_connector {
173 struct drm_connector base;
9a935856
DV
174 /*
175 * The fixed encoder this connector is connected to.
176 */
df0e9248 177 struct intel_encoder *encoder;
9a935856
DV
178
179 /*
180 * The new encoder this connector will be driven. Only differs from
181 * encoder while a modeset is in progress.
182 */
183 struct intel_encoder *new_encoder;
184
f0947c37
DV
185 /* Reads out the current hw, returning true if the connector is enabled
186 * and active (i.e. dpms ON state). */
187 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
188
189 /* Panel info for eDP and LVDS */
190 struct intel_panel panel;
9cd300e0
JN
191
192 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
193 struct edid *edid;
821450c6
EE
194
195 /* since POLL and HPD connectors may use the same HPD line keep the native
196 state of connector->polled in case hotplug storm detection changes it */
197 u8 polled;
5daa55eb
ZW
198};
199
80ad9206
VS
200typedef struct dpll {
201 /* given values */
202 int n;
203 int m1, m2;
204 int p1, p2;
205 /* derived values */
206 int dot;
207 int vco;
208 int m;
209 int p;
210} intel_clock_t;
211
b8cecdf5 212struct intel_crtc_config {
bb760063
DV
213 /**
214 * quirks - bitfield with hw state readout quirks
215 *
216 * For various reasons the hw state readout code might not be able to
217 * completely faithfully read out the current state. These cases are
218 * tracked with quirk flags so that fastboot and state checker can act
219 * accordingly.
220 */
221#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
222 unsigned long quirks;
223
5113bc9b
VS
224 /* User requested mode, only valid as a starting point to
225 * compute adjusted_mode, except in the case of (S)DVO where
226 * it's also for the output timings of the (S)DVO chip.
227 * adjusted_mode will then correspond to the S(DVO) chip's
228 * preferred input timings. */
b8cecdf5 229 struct drm_display_mode requested_mode;
3c52f4eb 230 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 231 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 232 struct drm_display_mode adjusted_mode;
37327abd
VS
233
234 /* Pipe source size (ie. panel fitter input size)
235 * All planes will be positioned inside this space,
236 * and get clipped at the edges. */
237 int pipe_src_w, pipe_src_h;
238
5bfe2ac0
DV
239 /* Whether to set up the PCH/FDI. Note that we never allow sharing
240 * between pch encoders and cpu encoders. */
241 bool has_pch_encoder;
50f3b016 242
3b117c8f
DV
243 /* CPU Transcoder for the pipe. Currently this can only differ from the
244 * pipe on Haswell (where we have a special eDP transcoder). */
245 enum transcoder cpu_transcoder;
246
50f3b016
DV
247 /*
248 * Use reduced/limited/broadcast rbg range, compressing from the full
249 * range fed into the crtcs.
250 */
251 bool limited_color_range;
252
03afc4a2
DV
253 /* DP has a bunch of special case unfortunately, so mark the pipe
254 * accordingly. */
255 bool has_dp_encoder;
d8b32247
DV
256
257 /*
258 * Enable dithering, used when the selected pipe bpp doesn't match the
259 * plane bpp.
260 */
965e0c48 261 bool dither;
f47709a9
DV
262
263 /* Controls for the clock computation, to override various stages. */
264 bool clock_set;
265
09ede541
DV
266 /* SDVO TV has a bunch of special case. To make multifunction encoders
267 * work correctly, we need to track this at runtime.*/
268 bool sdvo_tv_clock;
269
e29c22c0
DV
270 /*
271 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
272 * required. This is set in the 2nd loop of calling encoder's
273 * ->compute_config if the first pick doesn't work out.
274 */
275 bool bw_constrained;
276
f47709a9
DV
277 /* Settings for the intel dpll used on pretty much everything but
278 * haswell. */
80ad9206 279 struct dpll dpll;
f47709a9 280
a43f6e0f
DV
281 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
282 enum intel_dpll_id shared_dpll;
283
66e985c0
DV
284 /* Actual register state of the dpll, for shared dpll cross-checking. */
285 struct intel_dpll_hw_state dpll_hw_state;
286
965e0c48 287 int pipe_bpp;
6cf86a5e 288 struct intel_link_m_n dp_m_n;
ff9a6750
DV
289
290 /*
291 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
292 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
293 * already multiplied by pixel_multiplier.
df92b1e6 294 */
ff9a6750
DV
295 int port_clock;
296
6cc5f341
DV
297 /* Used by SDVO (and if we ever fix it, HDMI). */
298 unsigned pixel_multiplier;
2dd24552
JB
299
300 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
301 struct {
302 u32 control;
303 u32 pgm_ratios;
68fc8742 304 u32 lvds_border_bits;
b074cec8
JB
305 } gmch_pfit;
306
307 /* Panel fitter placement and size for Ironlake+ */
308 struct {
309 u32 pos;
310 u32 size;
fd4daa9c 311 bool enabled;
b074cec8 312 } pch_pfit;
33d29b14 313
ca3a0ff8 314 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 315 int fdi_lanes;
ca3a0ff8 316 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
317
318 bool ips_enabled;
cf532bb2
VS
319
320 bool double_wide;
b8cecdf5
DV
321};
322
0b2ae6d7
VS
323struct intel_pipe_wm {
324 struct intel_wm_level wm[5];
325 uint32_t linetime;
326 bool fbc_wm_enabled;
327};
328
79e53945
JB
329struct intel_crtc {
330 struct drm_crtc base;
80824003
JB
331 enum pipe pipe;
332 enum plane plane;
79e53945 333 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
334 /*
335 * Whether the crtc and the connected output pipeline is active. Implies
336 * that crtc->enabled is set, i.e. the current mode configuration has
337 * some outputs connected to this crtc.
08a48469
DV
338 */
339 bool active;
6efdf354 340 unsigned long enabled_power_domains;
7b9f35a6 341 bool eld_vld;
4c445e0e 342 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 343 bool lowfreq_avail;
02e792fb 344 struct intel_overlay *overlay;
6b95a207 345 struct intel_unpin_work *unpin_work;
cda4b7d3 346
b4a98e57
CW
347 atomic_t unpin_work_count;
348
e506a0c6
DV
349 /* Display surface base address adjustement for pageflips. Note that on
350 * gen4+ this only adjusts up to a tile, offsets within a tile are
351 * handled in the hw itself (with the TILEOFF register). */
352 unsigned long dspaddr_offset;
353
05394f39 354 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
355 uint32_t cursor_addr;
356 int16_t cursor_x, cursor_y;
357 int16_t cursor_width, cursor_height;
6b383a7f 358 bool cursor_visible;
4b645f14 359
b8cecdf5
DV
360 struct intel_crtc_config config;
361
6441ab5f 362 uint32_t ddi_pll_sel;
10d83730
VS
363
364 /* reset counter value when the last flip was submitted */
365 unsigned int reset_counter;
8664281b
PZ
366
367 /* Access to these should be protected by dev_priv->irq_lock. */
368 bool cpu_fifo_underrun_disabled;
369 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
370
371 /* per-pipe watermark state */
372 struct {
373 /* watermarks currently being used */
374 struct intel_pipe_wm active;
375 } wm;
79e53945
JB
376};
377
c35426d2
VS
378struct intel_plane_wm_parameters {
379 uint32_t horiz_pixels;
380 uint8_t bytes_per_pixel;
381 bool enabled;
382 bool scaled;
383};
384
b840d907
JB
385struct intel_plane {
386 struct drm_plane base;
7f1f3851 387 int plane;
b840d907
JB
388 enum pipe pipe;
389 struct drm_i915_gem_object *obj;
2d354c34 390 bool can_scale;
b840d907
JB
391 int max_downscale;
392 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
393 int crtc_x, crtc_y;
394 unsigned int crtc_w, crtc_h;
395 uint32_t src_x, src_y;
396 uint32_t src_w, src_h;
526682e9
PZ
397
398 /* Since we need to change the watermarks before/after
399 * enabling/disabling the planes, we need to store the parameters here
400 * as the other pieces of the struct may not reflect the values we want
401 * for the watermark calculations. Currently only Haswell uses this.
402 */
c35426d2 403 struct intel_plane_wm_parameters wm;
526682e9 404
b840d907 405 void (*update_plane)(struct drm_plane *plane,
b39d53f6 406 struct drm_crtc *crtc,
b840d907
JB
407 struct drm_framebuffer *fb,
408 struct drm_i915_gem_object *obj,
409 int crtc_x, int crtc_y,
410 unsigned int crtc_w, unsigned int crtc_h,
411 uint32_t x, uint32_t y,
412 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
413 void (*disable_plane)(struct drm_plane *plane,
414 struct drm_crtc *crtc);
8ea30864
JB
415 int (*update_colorkey)(struct drm_plane *plane,
416 struct drm_intel_sprite_colorkey *key);
417 void (*get_colorkey)(struct drm_plane *plane,
418 struct drm_intel_sprite_colorkey *key);
b840d907
JB
419};
420
b445e3b0
ED
421struct intel_watermark_params {
422 unsigned long fifo_size;
423 unsigned long max_wm;
424 unsigned long default_wm;
425 unsigned long guard_size;
426 unsigned long cacheline_size;
427};
428
429struct cxsr_latency {
430 int is_desktop;
431 int is_ddr3;
432 unsigned long fsb_freq;
433 unsigned long mem_freq;
434 unsigned long display_sr;
435 unsigned long display_hpll_disable;
436 unsigned long cursor_sr;
437 unsigned long cursor_hpll_disable;
438};
439
79e53945 440#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 441#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 442#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 443#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 444#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 445
f5bbfca3 446struct intel_hdmi {
b242b7f7 447 u32 hdmi_reg;
f5bbfca3 448 int ddc_bus;
f5bbfca3 449 uint32_t color_range;
55bc60db 450 bool color_range_auto;
f5bbfca3
ED
451 bool has_hdmi_sink;
452 bool has_audio;
453 enum hdmi_force_audio force_audio;
abedc077 454 bool rgb_quant_range_selectable;
f5bbfca3 455 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a
DL
456 enum hdmi_infoframe_type type,
457 const uint8_t *frame, ssize_t len);
687f4d06
PZ
458 void (*set_infoframes)(struct drm_encoder *encoder,
459 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
460};
461
b091cd92 462#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
463
464struct intel_dp {
54d63ca6 465 uint32_t output_reg;
9ed35ab1 466 uint32_t aux_ch_ctl_reg;
54d63ca6 467 uint32_t DP;
54d63ca6
SK
468 bool has_audio;
469 enum hdmi_force_audio force_audio;
470 uint32_t color_range;
55bc60db 471 bool color_range_auto;
54d63ca6
SK
472 uint8_t link_bw;
473 uint8_t lane_count;
474 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 475 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 476 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
477 struct i2c_adapter adapter;
478 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
479 uint8_t train_set[4];
480 int panel_power_up_delay;
481 int panel_power_down_delay;
482 int panel_power_cycle_delay;
483 int backlight_on_delay;
484 int backlight_off_delay;
54d63ca6
SK
485 struct delayed_work panel_vdd_work;
486 bool want_panel_vdd;
2b28bb1b 487 bool psr_setup_done;
dd06f90e 488 struct intel_connector *attached_connector;
54d63ca6
SK
489};
490
da63a9f2
PZ
491struct intel_digital_port {
492 struct intel_encoder base;
174edf1f 493 enum port port;
bcf53de4 494 u32 saved_port_bits;
da63a9f2
PZ
495 struct intel_dp dp;
496 struct intel_hdmi hdmi;
497};
498
89b667f8
JB
499static inline int
500vlv_dport_to_channel(struct intel_digital_port *dport)
501{
502 switch (dport->port) {
503 case PORT_B:
e4607fcf 504 return DPIO_CH0;
89b667f8 505 case PORT_C:
e4607fcf 506 return DPIO_CH1;
89b667f8
JB
507 default:
508 BUG();
509 }
510}
511
f875c15a
CW
512static inline struct drm_crtc *
513intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 return dev_priv->pipe_to_crtc_mapping[pipe];
517}
518
417ae147
CW
519static inline struct drm_crtc *
520intel_get_crtc_for_plane(struct drm_device *dev, int plane)
521{
522 struct drm_i915_private *dev_priv = dev->dev_private;
523 return dev_priv->plane_to_crtc_mapping[plane];
524}
525
4e5359cd
SF
526struct intel_unpin_work {
527 struct work_struct work;
b4a98e57 528 struct drm_crtc *crtc;
05394f39
CW
529 struct drm_i915_gem_object *old_fb_obj;
530 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 531 struct drm_pending_vblank_event *event;
e7d841ca
CW
532 atomic_t pending;
533#define INTEL_FLIP_INACTIVE 0
534#define INTEL_FLIP_PENDING 1
535#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
536 bool enable_stall_check;
537};
538
d9e55608 539struct intel_set_config {
1aa4b628
DV
540 struct drm_encoder **save_connector_encoders;
541 struct drm_crtc **save_encoder_crtcs;
5e2b584e
DV
542
543 bool fb_changed;
544 bool mode_changed;
d9e55608
DV
545};
546
5f1aae65
PZ
547struct intel_load_detect_pipe {
548 struct drm_framebuffer *release_fb;
549 bool load_detect_temp;
550 int dpms_mode;
551};
79e53945 552
5f1aae65
PZ
553static inline struct intel_encoder *
554intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
555{
556 return to_intel_connector(connector)->encoder;
557}
558
da63a9f2
PZ
559static inline struct intel_digital_port *
560enc_to_dig_port(struct drm_encoder *encoder)
561{
562 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
563}
564
565static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
566{
567 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
568}
569
570static inline struct intel_digital_port *
571dp_to_dig_port(struct intel_dp *intel_dp)
572{
573 return container_of(intel_dp, struct intel_digital_port, dp);
574}
575
576static inline struct intel_digital_port *
577hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
578{
579 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
580}
581
5f1aae65
PZ
582
583/* i915_irq.c */
87440425
PZ
584bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
585 enum pipe pipe, bool enable);
586bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
587 enum transcoder pch_transcoder,
588 bool enable);
589void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
590void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
591void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
592void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
593void hsw_pc8_disable_interrupts(struct drm_device *dev);
594void hsw_pc8_restore_interrupts(struct drm_device *dev);
5f1aae65
PZ
595
596
597/* intel_crt.c */
87440425 598void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
599
600
601/* intel_ddi.c */
87440425
PZ
602void intel_prepare_ddi(struct drm_device *dev);
603void hsw_fdi_link_train(struct drm_crtc *crtc);
604void intel_ddi_init(struct drm_device *dev, enum port port);
605enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
606bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
607int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
608void intel_ddi_pll_init(struct drm_device *dev);
609void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
610void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
611 enum transcoder cpu_transcoder);
612void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
613void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
614void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
615bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
616void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
617void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
618void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
619bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
620void intel_ddi_fdi_disable(struct drm_crtc *crtc);
621void intel_ddi_get_config(struct intel_encoder *encoder,
622 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
623
624
625/* intel_display.c */
626int intel_pch_rawclk(struct drm_device *dev);
87440425
PZ
627void intel_mark_busy(struct drm_device *dev);
628void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
629 struct intel_ring_buffer *ring);
630void intel_mark_idle(struct drm_device *dev);
631void intel_crtc_restore_mode(struct drm_crtc *crtc);
632void intel_crtc_update_dpms(struct drm_crtc *crtc);
633void intel_encoder_destroy(struct drm_encoder *encoder);
634void intel_connector_dpms(struct drm_connector *, int mode);
635bool intel_connector_get_hw_state(struct intel_connector *connector);
636void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
637bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
638 struct intel_digital_port *port);
87440425
PZ
639void intel_connector_attach_encoder(struct intel_connector *connector,
640 struct intel_encoder *encoder);
641struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
642struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
643 struct drm_crtc *crtc);
752aa88a 644enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
645int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
646 struct drm_file *file_priv);
87440425
PZ
647enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
648 enum pipe pipe);
649void intel_wait_for_vblank(struct drm_device *dev, int pipe);
650void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
651int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
652void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
653 struct intel_digital_port *dport);
87440425
PZ
654bool intel_get_load_detect_pipe(struct drm_connector *connector,
655 struct drm_display_mode *mode,
656 struct intel_load_detect_pipe *old);
657void intel_release_load_detect_pipe(struct drm_connector *connector,
658 struct intel_load_detect_pipe *old);
659int intel_pin_and_fence_fb_obj(struct drm_device *dev,
660 struct drm_i915_gem_object *obj,
661 struct intel_ring_buffer *pipelined);
662void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
663int intel_framebuffer_init(struct drm_device *dev,
664 struct intel_framebuffer *ifb,
665 struct drm_mode_fb_cmd2 *mode_cmd,
666 struct drm_i915_gem_object *obj);
667void intel_framebuffer_fini(struct intel_framebuffer *fb);
668void intel_prepare_page_flip(struct drm_device *dev, int plane);
669void intel_finish_page_flip(struct drm_device *dev, int pipe);
670void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
5f1aae65 671struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
672void assert_shared_dpll(struct drm_i915_private *dev_priv,
673 struct intel_shared_dpll *pll,
674 bool state);
675#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
676#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
677void assert_pll(struct drm_i915_private *dev_priv,
678 enum pipe pipe, bool state);
679#define assert_pll_enabled(d, p) assert_pll(d, p, true)
680#define assert_pll_disabled(d, p) assert_pll(d, p, false)
681void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
682 enum pipe pipe, bool state);
683#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
684#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 685void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
686#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
687#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
688void intel_write_eld(struct drm_encoder *encoder,
689 struct drm_display_mode *mode);
690unsigned long intel_gen4_compute_page_offset(int *x, int *y,
691 unsigned int tiling_mode,
692 unsigned int bpp,
693 unsigned int pitch);
694void intel_display_handle_reset(struct drm_device *dev);
695void hsw_enable_pc8_work(struct work_struct *__work);
696void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
697void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
698void intel_dp_get_m_n(struct intel_crtc *crtc,
699 struct intel_crtc_config *pipe_config);
700int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
701void
5f1aae65
PZ
702ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
703 int dotclock);
87440425
PZ
704bool intel_crtc_active(struct drm_crtc *crtc);
705void i915_disable_vga_mem(struct drm_device *dev);
20bc8673
VS
706void hsw_enable_ips(struct intel_crtc *crtc);
707void hsw_disable_ips(struct intel_crtc *crtc);
baa70707 708void intel_display_set_init_power(struct drm_device *dev, bool enable);
586f49dc 709int valleyview_get_vco(struct drm_i915_private *dev_priv);
8ea30864 710
5f1aae65 711/* intel_dp.c */
87440425
PZ
712void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
713bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
714 struct intel_connector *intel_connector);
87440425
PZ
715void intel_dp_start_link_train(struct intel_dp *intel_dp);
716void intel_dp_complete_link_train(struct intel_dp *intel_dp);
717void intel_dp_stop_link_train(struct intel_dp *intel_dp);
718void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
719void intel_dp_encoder_destroy(struct drm_encoder *encoder);
720void intel_dp_check_link_status(struct intel_dp *intel_dp);
721bool intel_dp_compute_config(struct intel_encoder *encoder,
722 struct intel_crtc_config *pipe_config);
723bool intel_dpd_is_edp(struct drm_device *dev);
724void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
725void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
726void ironlake_edp_panel_on(struct intel_dp *intel_dp);
727void ironlake_edp_panel_off(struct intel_dp *intel_dp);
728void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
729void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
730void intel_edp_psr_enable(struct intel_dp *intel_dp);
731void intel_edp_psr_disable(struct intel_dp *intel_dp);
732void intel_edp_psr_update(struct drm_device *dev);
5f1aae65
PZ
733
734
735/* intel_dsi.c */
87440425 736bool intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
737
738
739/* intel_dvo.c */
87440425 740void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
741
742
0632fef6 743/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
744#ifdef CONFIG_DRM_I915_FBDEV
745extern int intel_fbdev_init(struct drm_device *dev);
746extern void intel_fbdev_initial_config(struct drm_device *dev);
747extern void intel_fbdev_fini(struct drm_device *dev);
748extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
0632fef6
DV
749extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
750extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
751#else
752static inline int intel_fbdev_init(struct drm_device *dev)
753{
754 return 0;
755}
5f1aae65 756
4520f53a
DV
757static inline void intel_fbdev_initial_config(struct drm_device *dev)
758{
759}
760
761static inline void intel_fbdev_fini(struct drm_device *dev)
762{
763}
764
765static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
766{
767}
768
0632fef6 769static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
770{
771}
772#endif
5f1aae65
PZ
773
774/* intel_hdmi.c */
87440425
PZ
775void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
776void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
777 struct intel_connector *intel_connector);
778struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
779bool intel_hdmi_compute_config(struct intel_encoder *encoder,
780 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
781
782
783/* intel_lvds.c */
87440425
PZ
784void intel_lvds_init(struct drm_device *dev);
785bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
786
787
788/* intel_modes.c */
789int intel_connector_update_modes(struct drm_connector *connector,
87440425 790 struct edid *edid);
5f1aae65 791int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
792void intel_attach_force_audio_property(struct drm_connector *connector);
793void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
794
795
796/* intel_overlay.c */
87440425
PZ
797void intel_setup_overlay(struct drm_device *dev);
798void intel_cleanup_overlay(struct drm_device *dev);
799int intel_overlay_switch_off(struct intel_overlay *overlay);
800int intel_overlay_put_image(struct drm_device *dev, void *data,
801 struct drm_file *file_priv);
802int intel_overlay_attrs(struct drm_device *dev, void *data,
803 struct drm_file *file_priv);
5f1aae65
PZ
804
805
806/* intel_panel.c */
87440425
PZ
807int intel_panel_init(struct intel_panel *panel,
808 struct drm_display_mode *fixed_mode);
809void intel_panel_fini(struct intel_panel *panel);
810void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
811 struct drm_display_mode *adjusted_mode);
812void intel_pch_panel_fitting(struct intel_crtc *crtc,
813 struct intel_crtc_config *pipe_config,
814 int fitting_mode);
815void intel_gmch_panel_fitting(struct intel_crtc *crtc,
816 struct intel_crtc_config *pipe_config,
817 int fitting_mode);
752aa88a
JB
818void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
819 u32 max);
87440425 820int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
821void intel_panel_enable_backlight(struct intel_connector *connector);
822void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 823void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 824void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 825enum drm_connector_status intel_panel_detect(struct drm_device *dev);
5f1aae65
PZ
826
827
828/* intel_pm.c */
87440425
PZ
829void intel_init_clock_gating(struct drm_device *dev);
830void intel_suspend_hw(struct drm_device *dev);
831void intel_update_watermarks(struct drm_crtc *crtc);
832void intel_update_sprite_watermarks(struct drm_plane *plane,
833 struct drm_crtc *crtc,
834 uint32_t sprite_width, int pixel_size,
835 bool enabled, bool scaled);
836void intel_init_pm(struct drm_device *dev);
837bool intel_fbc_enabled(struct drm_device *dev);
838void intel_update_fbc(struct drm_device *dev);
839void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
840void intel_gpu_ips_teardown(void);
ddb642fb
ID
841int intel_power_domains_init(struct drm_device *dev);
842void intel_power_domains_remove(struct drm_device *dev);
87440425
PZ
843bool intel_display_power_enabled(struct drm_device *dev,
844 enum intel_display_power_domain domain);
ddf9c536
ID
845bool intel_display_power_enabled_sw(struct drm_device *dev,
846 enum intel_display_power_domain domain);
87440425
PZ
847void intel_display_power_get(struct drm_device *dev,
848 enum intel_display_power_domain domain);
849void intel_display_power_put(struct drm_device *dev,
850 enum intel_display_power_domain domain);
ddb642fb 851void intel_power_domains_init_hw(struct drm_device *dev);
87440425 852void intel_set_power_well(struct drm_device *dev, bool enable);
87440425
PZ
853void intel_enable_gt_powersave(struct drm_device *dev);
854void intel_disable_gt_powersave(struct drm_device *dev);
855void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 856void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
857void gen6_rps_idle(struct drm_i915_private *dev_priv);
858void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
859void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
860void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
243e6a44 861void ilk_wm_get_hw_state(struct drm_device *dev);
b3daeaef 862
72662e10 863
5f1aae65 864/* intel_sdvo.c */
87440425 865bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 866
2b28bb1b 867
5f1aae65 868/* intel_sprite.c */
87440425 869int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 870void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425
PZ
871 enum plane plane);
872void intel_plane_restore(struct drm_plane *plane);
873void intel_plane_disable(struct drm_plane *plane);
874int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
875 struct drm_file *file_priv);
876int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
877 struct drm_file *file_priv);
5f1aae65
PZ
878
879
880/* intel_tv.c */
87440425 881void intel_tv_init(struct drm_device *dev);
20ddf665 882
79e53945 883#endif /* __INTEL_DRV_H__ */
This page took 0.356847 seconds and 5 git commands to generate.