drm/i915: Don't pass pitch to intel_compute_page_offset()
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
b1ba124d 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
913d8d11 55 int ret__ = 0; \
0206e353 56 while (!(COND)) { \
913d8d11 57 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
58 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
913d8d11
CW
60 break; \
61 } \
9848de08 62 if ((W) && drm_can_sleep()) { \
3f177625 63 usleep_range((W), (W)*2); \
0cc2764c
BW
64 } else { \
65 cpu_relax(); \
66 } \
913d8d11
CW
67 } \
68 ret__; \
69})
70
3f177625 71#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 72
0351b939
TU
73/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 75# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 76#else
18f4b843 77# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
78#endif
79
18f4b843
TU
80#define _wait_for_atomic(COND, US, ATOMIC) \
81({ \
82 int cpu, ret, timeout = (US) * 1000; \
83 u64 base; \
84 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
0351b939 85 BUILD_BUG_ON((US) > 50000); \
18f4b843
TU
86 if (!(ATOMIC)) { \
87 preempt_disable(); \
88 cpu = smp_processor_id(); \
89 } \
90 base = local_clock(); \
91 for (;;) { \
92 u64 now = local_clock(); \
93 if (!(ATOMIC)) \
94 preempt_enable(); \
95 if (COND) { \
96 ret = 0; \
97 break; \
98 } \
99 if (now - base >= timeout) { \
100 ret = -ETIMEDOUT; \
0351b939
TU
101 break; \
102 } \
103 cpu_relax(); \
18f4b843
TU
104 if (!(ATOMIC)) { \
105 preempt_disable(); \
106 if (unlikely(cpu != smp_processor_id())) { \
107 timeout -= now - base; \
108 cpu = smp_processor_id(); \
109 base = local_clock(); \
110 } \
111 } \
0351b939 112 } \
18f4b843
TU
113 ret; \
114})
115
116#define wait_for_us(COND, US) \
117({ \
118 int ret__; \
119 BUILD_BUG_ON(!__builtin_constant_p(US)); \
120 if ((US) > 10) \
121 ret__ = _wait_for((COND), (US), 10); \
122 else \
123 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
124 ret__; \
125})
126
18f4b843
TU
127#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
128#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
481b6af3 129
49938ac4
JN
130#define KHz(x) (1000 * (x))
131#define MHz(x) KHz(1000 * (x))
021357ac 132
79e53945
JB
133/*
134 * Display related stuff
135 */
136
137/* store information about an Ixxx DVO */
138/* The i830->i865 use multiple DVOs with multiple i2cs */
139/* the i915, i945 have a single sDVO i2c bus - which is different */
140#define MAX_OUTPUTS 6
141/* maximum connectors per crtcs in the mode set */
79e53945 142
4726e0b0
SK
143/* Maximum cursor sizes */
144#define GEN2_CURSOR_WIDTH 64
145#define GEN2_CURSOR_HEIGHT 64
068be561
DL
146#define MAX_CURSOR_WIDTH 256
147#define MAX_CURSOR_HEIGHT 256
4726e0b0 148
79e53945
JB
149#define INTEL_I2C_BUS_DVO 1
150#define INTEL_I2C_BUS_SDVO 2
151
152/* these are outputs from the chip - integrated only
153 external chips are via DVO or SDVO output */
6847d71b
PZ
154enum intel_output_type {
155 INTEL_OUTPUT_UNUSED = 0,
156 INTEL_OUTPUT_ANALOG = 1,
157 INTEL_OUTPUT_DVO = 2,
158 INTEL_OUTPUT_SDVO = 3,
159 INTEL_OUTPUT_LVDS = 4,
160 INTEL_OUTPUT_TVOUT = 5,
161 INTEL_OUTPUT_HDMI = 6,
cca0502b 162 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
163 INTEL_OUTPUT_EDP = 8,
164 INTEL_OUTPUT_DSI = 9,
165 INTEL_OUTPUT_UNKNOWN = 10,
166 INTEL_OUTPUT_DP_MST = 11,
167};
79e53945
JB
168
169#define INTEL_DVO_CHIP_NONE 0
170#define INTEL_DVO_CHIP_LVDS 1
171#define INTEL_DVO_CHIP_TMDS 2
172#define INTEL_DVO_CHIP_TVOUT 4
173
dfba2e2d
SK
174#define INTEL_DSI_VIDEO_MODE 0
175#define INTEL_DSI_COMMAND_MODE 1
72ffa333 176
79e53945
JB
177struct intel_framebuffer {
178 struct drm_framebuffer base;
05394f39 179 struct drm_i915_gem_object *obj;
2d7a215f 180 struct intel_rotation_info rot_info;
6687c906
VS
181
182 /* for each plane in the normal GTT view */
183 struct {
184 unsigned int x, y;
185 } normal[2];
186 /* for each plane in the rotated GTT view */
187 struct {
188 unsigned int x, y;
189 unsigned int pitch; /* pixels */
190 } rotated[2];
79e53945
JB
191};
192
37811fcc
CW
193struct intel_fbdev {
194 struct drm_fb_helper helper;
8bcd4553 195 struct intel_framebuffer *fb;
43cee314 196 async_cookie_t cookie;
d978ef14 197 int preferred_bpp;
37811fcc 198};
79e53945 199
21d40d37 200struct intel_encoder {
4ef69c7a 201 struct drm_encoder base;
9a935856 202
6847d71b 203 enum intel_output_type type;
bc079e8b 204 unsigned int cloneable;
21d40d37 205 void (*hot_plug)(struct intel_encoder *);
7ae89233 206 bool (*compute_config)(struct intel_encoder *,
5cec258b 207 struct intel_crtc_state *);
dafd226c 208 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 209 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 210 void (*enable)(struct intel_encoder *);
6cc5f341 211 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 212 void (*disable)(struct intel_encoder *);
bf49ec8c 213 void (*post_disable)(struct intel_encoder *);
d6db995f 214 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
215 /* Read out the current hw state of this connector, returning true if
216 * the encoder is active. If the encoder is enabled it also set the pipe
217 * it is connected to in the pipe parameter. */
218 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 219 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 220 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
221 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
222 * be set correctly before calling this function. */
045ac3b5 223 void (*get_config)(struct intel_encoder *,
5cec258b 224 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
225 /*
226 * Called during system suspend after all pending requests for the
227 * encoder are flushed (for example for DP AUX transactions) and
228 * device interrupts are disabled.
229 */
230 void (*suspend)(struct intel_encoder *);
f8aed700 231 int crtc_mask;
1d843f9d 232 enum hpd_pin hpd_pin;
79e53945
JB
233};
234
1d508706 235struct intel_panel {
dd06f90e 236 struct drm_display_mode *fixed_mode;
ec9ed197 237 struct drm_display_mode *downclock_mode;
4d891523 238 int fitting_mode;
58c68779
JN
239
240 /* backlight */
241 struct {
c91c9f32 242 bool present;
58c68779 243 u32 level;
6dda730e 244 u32 min;
7bd688cd 245 u32 max;
58c68779 246 bool enabled;
636baebf
JN
247 bool combination_mode; /* gen 2/4 only */
248 bool active_low_pwm;
b029e66f
SK
249
250 /* PWM chip */
022e4e52
SK
251 bool util_pin_active_low; /* bxt+ */
252 u8 controller; /* bxt+ only */
b029e66f
SK
253 struct pwm_device *pwm;
254
58c68779 255 struct backlight_device *device;
ab656bb9 256
5507faeb
JN
257 /* Connector and platform specific backlight functions */
258 int (*setup)(struct intel_connector *connector, enum pipe pipe);
259 uint32_t (*get)(struct intel_connector *connector);
260 void (*set)(struct intel_connector *connector, uint32_t level);
261 void (*disable)(struct intel_connector *connector);
262 void (*enable)(struct intel_connector *connector);
263 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
264 uint32_t hz);
265 void (*power)(struct intel_connector *, bool enable);
266 } backlight;
1d508706
JN
267};
268
5daa55eb
ZW
269struct intel_connector {
270 struct drm_connector base;
9a935856
DV
271 /*
272 * The fixed encoder this connector is connected to.
273 */
df0e9248 274 struct intel_encoder *encoder;
9a935856 275
f0947c37
DV
276 /* Reads out the current hw, returning true if the connector is enabled
277 * and active (i.e. dpms ON state). */
278 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
279
280 /* Panel info for eDP and LVDS */
281 struct intel_panel panel;
9cd300e0
JN
282
283 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
284 struct edid *edid;
beb60608 285 struct edid *detect_edid;
821450c6
EE
286
287 /* since POLL and HPD connectors may use the same HPD line keep the native
288 state of connector->polled in case hotplug storm detection changes it */
289 u8 polled;
0e32b39c
DA
290
291 void *port; /* store this opaque as its illegal to dereference it */
292
293 struct intel_dp *mst_port;
5daa55eb
ZW
294};
295
9e2c8475 296struct dpll {
80ad9206
VS
297 /* given values */
298 int n;
299 int m1, m2;
300 int p1, p2;
301 /* derived values */
302 int dot;
303 int vco;
304 int m;
305 int p;
9e2c8475 306};
80ad9206 307
de419ab6
ML
308struct intel_atomic_state {
309 struct drm_atomic_state base;
310
27c329ed 311 unsigned int cdclk;
565602d7 312
1a617b77
ML
313 /*
314 * Calculated device cdclk, can be different from cdclk
315 * only when all crtc's are DPMS off.
316 */
317 unsigned int dev_cdclk;
318
565602d7
ML
319 bool dpll_set, modeset;
320
8b4a7d05
MR
321 /*
322 * Does this transaction change the pipes that are active? This mask
323 * tracks which CRTC's have changed their active state at the end of
324 * the transaction (not counting the temporary disable during modesets).
325 * This mask should only be non-zero when intel_state->modeset is true,
326 * but the converse is not necessarily true; simply changing a mode may
327 * not flip the final active status of any CRTC's
328 */
329 unsigned int active_pipe_changes;
330
565602d7
ML
331 unsigned int active_crtcs;
332 unsigned int min_pixclk[I915_MAX_PIPES];
333
c89e39f3
CT
334 /* SKL/KBL Only */
335 unsigned int cdclk_pll_vco;
336
de419ab6 337 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
338
339 /*
340 * Current watermarks can't be trusted during hardware readout, so
341 * don't bother calculating intermediate watermarks.
342 */
343 bool skip_intermediate_wm;
98d39494
MR
344
345 /* Gen9+ only */
734fa01f 346 struct skl_wm_values wm_results;
de419ab6
ML
347};
348
eeca778a 349struct intel_plane_state {
2b875c22 350 struct drm_plane_state base;
eeca778a
GP
351 struct drm_rect src;
352 struct drm_rect dst;
353 struct drm_rect clip;
eeca778a 354 bool visible;
32b7eeec 355
be41e336
CK
356 /*
357 * scaler_id
358 * = -1 : not using a scaler
359 * >= 0 : using a scalers
360 *
361 * plane requiring a scaler:
362 * - During check_plane, its bit is set in
363 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 364 * update_scaler_plane.
be41e336
CK
365 * - scaler_id indicates the scaler it got assigned.
366 *
367 * plane doesn't require a scaler:
368 * - this can happen when scaling is no more required or plane simply
369 * got disabled.
370 * - During check_plane, corresponding bit is reset in
371 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 372 * update_scaler_plane.
be41e336
CK
373 */
374 int scaler_id;
818ed961
ML
375
376 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
377
378 /* async flip related structures */
379 struct drm_i915_gem_request *wait_req;
eeca778a
GP
380};
381
5724dbd1 382struct intel_initial_plane_config {
2d14030b 383 struct intel_framebuffer *fb;
49af449b 384 unsigned int tiling;
46f297fb
JB
385 int size;
386 u32 base;
387};
388
be41e336
CK
389#define SKL_MIN_SRC_W 8
390#define SKL_MAX_SRC_W 4096
391#define SKL_MIN_SRC_H 8
6156a456 392#define SKL_MAX_SRC_H 4096
be41e336
CK
393#define SKL_MIN_DST_W 8
394#define SKL_MAX_DST_W 4096
395#define SKL_MIN_DST_H 8
6156a456 396#define SKL_MAX_DST_H 4096
be41e336
CK
397
398struct intel_scaler {
be41e336
CK
399 int in_use;
400 uint32_t mode;
401};
402
403struct intel_crtc_scaler_state {
404#define SKL_NUM_SCALERS 2
405 struct intel_scaler scalers[SKL_NUM_SCALERS];
406
407 /*
408 * scaler_users: keeps track of users requesting scalers on this crtc.
409 *
410 * If a bit is set, a user is using a scaler.
411 * Here user can be a plane or crtc as defined below:
412 * bits 0-30 - plane (bit position is index from drm_plane_index)
413 * bit 31 - crtc
414 *
415 * Instead of creating a new index to cover planes and crtc, using
416 * existing drm_plane_index for planes which is well less than 31
417 * planes and bit 31 for crtc. This should be fine to cover all
418 * our platforms.
419 *
420 * intel_atomic_setup_scalers will setup available scalers to users
421 * requesting scalers. It will gracefully fail if request exceeds
422 * avilability.
423 */
424#define SKL_CRTC_INDEX 31
425 unsigned scaler_users;
426
427 /* scaler used by crtc for panel fitting purpose */
428 int scaler_id;
429};
430
1ed51de9
DV
431/* drm_mode->private_flags */
432#define I915_MODE_FLAG_INHERITED 1
433
4e0963c7
MR
434struct intel_pipe_wm {
435 struct intel_wm_level wm[5];
71f0a626 436 struct intel_wm_level raw_wm[5];
4e0963c7
MR
437 uint32_t linetime;
438 bool fbc_wm_enabled;
439 bool pipe_enabled;
440 bool sprites_enabled;
441 bool sprites_scaled;
442};
443
444struct skl_pipe_wm {
445 struct skl_wm_level wm[8];
446 struct skl_wm_level trans_wm;
447 uint32_t linetime;
448};
449
e8f1f02e
MR
450struct intel_crtc_wm_state {
451 union {
452 struct {
453 /*
454 * Intermediate watermarks; these can be
455 * programmed immediately since they satisfy
456 * both the current configuration we're
457 * switching away from and the new
458 * configuration we're switching to.
459 */
460 struct intel_pipe_wm intermediate;
461
462 /*
463 * Optimal watermarks, programmed post-vblank
464 * when this state is committed.
465 */
466 struct intel_pipe_wm optimal;
467 } ilk;
468
469 struct {
470 /* gen9+ only needs 1-step wm programming */
471 struct skl_pipe_wm optimal;
a1de91e5
MR
472
473 /* cached plane data rate */
474 unsigned plane_data_rate[I915_MAX_PLANES];
475 unsigned plane_y_data_rate[I915_MAX_PLANES];
86a2100a
MR
476
477 /* minimum block allocation */
478 uint16_t minimum_blocks[I915_MAX_PLANES];
479 uint16_t minimum_y_blocks[I915_MAX_PLANES];
e8f1f02e
MR
480 } skl;
481 };
482
483 /*
484 * Platforms with two-step watermark programming will need to
485 * update watermark programming post-vblank to switch from the
486 * safe intermediate watermarks to the optimal final
487 * watermarks.
488 */
489 bool need_postvbl_update;
490};
491
5cec258b 492struct intel_crtc_state {
2d112de7
ACO
493 struct drm_crtc_state base;
494
bb760063
DV
495 /**
496 * quirks - bitfield with hw state readout quirks
497 *
498 * For various reasons the hw state readout code might not be able to
499 * completely faithfully read out the current state. These cases are
500 * tracked with quirk flags so that fastboot and state checker can act
501 * accordingly.
502 */
9953599b 503#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
504 unsigned long quirks;
505
cd202f69 506 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
507 bool update_pipe; /* can a fast modeset be performed? */
508 bool disable_cxsr;
caed361d 509 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 510 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 511
37327abd
VS
512 /* Pipe source size (ie. panel fitter input size)
513 * All planes will be positioned inside this space,
514 * and get clipped at the edges. */
515 int pipe_src_w, pipe_src_h;
516
5bfe2ac0
DV
517 /* Whether to set up the PCH/FDI. Note that we never allow sharing
518 * between pch encoders and cpu encoders. */
519 bool has_pch_encoder;
50f3b016 520
e43823ec
JB
521 /* Are we sending infoframes on the attached port */
522 bool has_infoframe;
523
3b117c8f 524 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
525 * pipe on Haswell and later (where we have a special eDP transcoder)
526 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
527 enum transcoder cpu_transcoder;
528
50f3b016
DV
529 /*
530 * Use reduced/limited/broadcast rbg range, compressing from the full
531 * range fed into the crtcs.
532 */
533 bool limited_color_range;
534
253c84c8
VS
535 /* Bitmask of encoder types (enum intel_output_type)
536 * driven by the pipe.
537 */
538 unsigned int output_types;
539
6897b4b5
DV
540 /* Whether we should send NULL infoframes. Required for audio. */
541 bool has_hdmi_sink;
542
9ed109a7
DV
543 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
544 * has_dp_encoder is set. */
545 bool has_audio;
546
d8b32247
DV
547 /*
548 * Enable dithering, used when the selected pipe bpp doesn't match the
549 * plane bpp.
550 */
965e0c48 551 bool dither;
f47709a9
DV
552
553 /* Controls for the clock computation, to override various stages. */
554 bool clock_set;
555
09ede541
DV
556 /* SDVO TV has a bunch of special case. To make multifunction encoders
557 * work correctly, we need to track this at runtime.*/
558 bool sdvo_tv_clock;
559
e29c22c0
DV
560 /*
561 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
562 * required. This is set in the 2nd loop of calling encoder's
563 * ->compute_config if the first pick doesn't work out.
564 */
565 bool bw_constrained;
566
f47709a9
DV
567 /* Settings for the intel dpll used on pretty much everything but
568 * haswell. */
80ad9206 569 struct dpll dpll;
f47709a9 570
8106ddbd
ACO
571 /* Selected dpll when shared or NULL. */
572 struct intel_shared_dpll *shared_dpll;
a43f6e0f 573
96b7dfb7
S
574 /*
575 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
576 * - enum skl_dpll on SKL
577 */
de7cfc63
DV
578 uint32_t ddi_pll_sel;
579
66e985c0
DV
580 /* Actual register state of the dpll, for shared dpll cross-checking. */
581 struct intel_dpll_hw_state dpll_hw_state;
582
47eacbab
VS
583 /* DSI PLL registers */
584 struct {
585 u32 ctrl, div;
586 } dsi_pll;
587
965e0c48 588 int pipe_bpp;
6cf86a5e 589 struct intel_link_m_n dp_m_n;
ff9a6750 590
439d7ac0
PB
591 /* m2_n2 for eDP downclock */
592 struct intel_link_m_n dp_m2_n2;
f769cd24 593 bool has_drrs;
439d7ac0 594
ff9a6750
DV
595 /*
596 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
597 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
598 * already multiplied by pixel_multiplier.
df92b1e6 599 */
ff9a6750
DV
600 int port_clock;
601
6cc5f341
DV
602 /* Used by SDVO (and if we ever fix it, HDMI). */
603 unsigned pixel_multiplier;
2dd24552 604
90a6b7b0
VS
605 uint8_t lane_count;
606
95a7a2ae
ID
607 /*
608 * Used by platforms having DP/HDMI PHY with programmable lane
609 * latency optimization.
610 */
611 uint8_t lane_lat_optim_mask;
612
2dd24552 613 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
614 struct {
615 u32 control;
616 u32 pgm_ratios;
68fc8742 617 u32 lvds_border_bits;
b074cec8
JB
618 } gmch_pfit;
619
620 /* Panel fitter placement and size for Ironlake+ */
621 struct {
622 u32 pos;
623 u32 size;
fd4daa9c 624 bool enabled;
fabf6e51 625 bool force_thru;
b074cec8 626 } pch_pfit;
33d29b14 627
ca3a0ff8 628 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 629 int fdi_lanes;
ca3a0ff8 630 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
631
632 bool ips_enabled;
cf532bb2 633
f51be2e0
PZ
634 bool enable_fbc;
635
cf532bb2 636 bool double_wide;
0e32b39c
DA
637
638 bool dp_encoder_is_mst;
639 int pbn;
be41e336
CK
640
641 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
642
643 /* w/a for waiting 2 vblanks during crtc enable */
644 enum pipe hsw_workaround_pipe;
d21fbe87
MR
645
646 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
647 bool disable_lp_wm;
4e0963c7 648
e8f1f02e 649 struct intel_crtc_wm_state wm;
05dc698c
LL
650
651 /* Gamma mode programmed on the pipe */
652 uint32_t gamma_mode;
b8cecdf5
DV
653};
654
262cd2e1
VS
655struct vlv_wm_state {
656 struct vlv_pipe_wm wm[3];
657 struct vlv_sr_wm sr[3];
658 uint8_t num_active_planes;
659 uint8_t num_levels;
660 uint8_t level;
661 bool cxsr;
662};
663
79e53945
JB
664struct intel_crtc {
665 struct drm_crtc base;
80824003
JB
666 enum pipe pipe;
667 enum plane plane;
79e53945 668 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
669 /*
670 * Whether the crtc and the connected output pipeline is active. Implies
671 * that crtc->enabled is set, i.e. the current mode configuration has
672 * some outputs connected to this crtc.
08a48469
DV
673 */
674 bool active;
6efdf354 675 unsigned long enabled_power_domains;
652c393a 676 bool lowfreq_avail;
02e792fb 677 struct intel_overlay *overlay;
5a21b665 678 struct intel_flip_work *flip_work;
cda4b7d3 679
b4a98e57
CW
680 atomic_t unpin_work_count;
681
e506a0c6
DV
682 /* Display surface base address adjustement for pageflips. Note that on
683 * gen4+ this only adjusts up to a tile, offsets within a tile are
684 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 685 u32 dspaddr_offset;
2db3366b
PZ
686 int adjusted_x;
687 int adjusted_y;
e506a0c6 688
cda4b7d3 689 uint32_t cursor_addr;
4b0e333e 690 uint32_t cursor_cntl;
dc41c154 691 uint32_t cursor_size;
4b0e333e 692 uint32_t cursor_base;
4b645f14 693
6e3c9717 694 struct intel_crtc_state *config;
b8cecdf5 695
5a21b665
DV
696 /* reset counter value when the last flip was submitted */
697 unsigned int reset_counter;
698
8664281b
PZ
699 /* Access to these should be protected by dev_priv->irq_lock. */
700 bool cpu_fifo_underrun_disabled;
701 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
702
703 /* per-pipe watermark state */
704 struct {
705 /* watermarks currently being used */
4e0963c7
MR
706 union {
707 struct intel_pipe_wm ilk;
708 struct skl_pipe_wm skl;
709 } active;
ed4a6a7c 710
852eb00d
VS
711 /* allow CxSR on this pipe */
712 bool cxsr_allowed;
0b2ae6d7 713 } wm;
8d7849db 714
80715b2f 715 int scanline_offset;
32b7eeec 716
eb120ef6
JB
717 struct {
718 unsigned start_vbl_count;
719 ktime_t start_vbl_time;
720 int min_vbl, max_vbl;
721 int scanline_start;
722 } debug;
85a62bf9 723
be41e336
CK
724 /* scalers available on this crtc */
725 int num_scalers;
262cd2e1
VS
726
727 struct vlv_wm_state wm_state;
79e53945
JB
728};
729
c35426d2
VS
730struct intel_plane_wm_parameters {
731 uint32_t horiz_pixels;
ed57cb8a 732 uint32_t vert_pixels;
2cd601c6
CK
733 /*
734 * For packed pixel formats:
735 * bytes_per_pixel - holds bytes per pixel
736 * For planar pixel formats:
737 * bytes_per_pixel - holds bytes per pixel for uv-plane
738 * y_bytes_per_pixel - holds bytes per pixel for y-plane
739 */
c35426d2 740 uint8_t bytes_per_pixel;
2cd601c6 741 uint8_t y_bytes_per_pixel;
c35426d2
VS
742 bool enabled;
743 bool scaled;
0fda6568 744 u64 tiling;
1fc0a8f7 745 unsigned int rotation;
6eb1a681 746 uint16_t fifo_size;
c35426d2
VS
747};
748
b840d907
JB
749struct intel_plane {
750 struct drm_plane base;
7f1f3851 751 int plane;
b840d907 752 enum pipe pipe;
2d354c34 753 bool can_scale;
b840d907 754 int max_downscale;
a9ff8714 755 uint32_t frontbuffer_bit;
526682e9
PZ
756
757 /* Since we need to change the watermarks before/after
758 * enabling/disabling the planes, we need to store the parameters here
759 * as the other pieces of the struct may not reflect the values we want
760 * for the watermark calculations. Currently only Haswell uses this.
761 */
c35426d2 762 struct intel_plane_wm_parameters wm;
526682e9 763
8e7d688b
MR
764 /*
765 * NOTE: Do not place new plane state fields here (e.g., when adding
766 * new plane properties). New runtime state should now be placed in
2fde1391 767 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
768 */
769
b840d907 770 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
771 const struct intel_crtc_state *crtc_state,
772 const struct intel_plane_state *plane_state);
b39d53f6 773 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 774 struct drm_crtc *crtc);
c59cb179 775 int (*check_plane)(struct drm_plane *plane,
061e4b8d 776 struct intel_crtc_state *crtc_state,
c59cb179 777 struct intel_plane_state *state);
b840d907
JB
778};
779
b445e3b0
ED
780struct intel_watermark_params {
781 unsigned long fifo_size;
782 unsigned long max_wm;
783 unsigned long default_wm;
784 unsigned long guard_size;
785 unsigned long cacheline_size;
786};
787
788struct cxsr_latency {
789 int is_desktop;
790 int is_ddr3;
791 unsigned long fsb_freq;
792 unsigned long mem_freq;
793 unsigned long display_sr;
794 unsigned long display_hpll_disable;
795 unsigned long cursor_sr;
796 unsigned long cursor_hpll_disable;
797};
798
de419ab6 799#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 800#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 801#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 802#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 803#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 804#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 805#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 806#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 807#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 808
f5bbfca3 809struct intel_hdmi {
f0f59a00 810 i915_reg_t hdmi_reg;
f5bbfca3 811 int ddc_bus;
b1ba124d
VS
812 struct {
813 enum drm_dp_dual_mode_type type;
814 int max_tmds_clock;
815 } dp_dual_mode;
0f2a2a75 816 bool limited_color_range;
55bc60db 817 bool color_range_auto;
f5bbfca3
ED
818 bool has_hdmi_sink;
819 bool has_audio;
820 enum hdmi_force_audio force_audio;
abedc077 821 bool rgb_quant_range_selectable;
94a11ddc 822 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 823 struct intel_connector *attached_connector;
f5bbfca3 824 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 825 enum hdmi_infoframe_type type,
fff63867 826 const void *frame, ssize_t len);
687f4d06 827 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 828 bool enable,
7c5f93b0 829 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
830 bool (*infoframe_enabled)(struct drm_encoder *encoder,
831 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
832};
833
0e32b39c 834struct intel_dp_mst_encoder;
b091cd92 835#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 836
fe3cd48d
R
837/*
838 * enum link_m_n_set:
839 * When platform provides two set of M_N registers for dp, we can
840 * program them and switch between them incase of DRRS.
841 * But When only one such register is provided, we have to program the
842 * required divider value on that registers itself based on the DRRS state.
843 *
844 * M1_N1 : Program dp_m_n on M1_N1 registers
845 * dp_m2_n2 on M2_N2 registers (If supported)
846 *
847 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
848 * M2_N2 registers are not supported
849 */
850
851enum link_m_n_set {
852 /* Sets the m1_n1 and m2_n2 */
853 M1_N1 = 0,
854 M2_N2
855};
856
54d63ca6 857struct intel_dp {
f0f59a00
VS
858 i915_reg_t output_reg;
859 i915_reg_t aux_ch_ctl_reg;
860 i915_reg_t aux_ch_data_reg[5];
54d63ca6 861 uint32_t DP;
901c2daf
VS
862 int link_rate;
863 uint8_t lane_count;
30d9aa42 864 uint8_t sink_count;
64ee2fd2 865 bool link_mst;
54d63ca6 866 bool has_audio;
7d23e3c3 867 bool detect_done;
54d63ca6 868 enum hdmi_force_audio force_audio;
0f2a2a75 869 bool limited_color_range;
55bc60db 870 bool color_range_auto;
54d63ca6 871 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 872 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 873 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 874 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
94ca719e
VS
875 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
876 uint8_t num_sink_rates;
877 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 878 struct drm_dp_aux aux;
54d63ca6
SK
879 uint8_t train_set[4];
880 int panel_power_up_delay;
881 int panel_power_down_delay;
882 int panel_power_cycle_delay;
883 int backlight_on_delay;
884 int backlight_off_delay;
54d63ca6
SK
885 struct delayed_work panel_vdd_work;
886 bool want_panel_vdd;
dce56b3c
PZ
887 unsigned long last_power_on;
888 unsigned long last_backlight_off;
d28d4731 889 ktime_t panel_power_off_time;
5d42f82a 890
01527b31
CT
891 struct notifier_block edp_notifier;
892
a4a5d2f8
VS
893 /*
894 * Pipe whose power sequencer is currently locked into
895 * this port. Only relevant on VLV/CHV.
896 */
897 enum pipe pps_pipe;
78597996
ID
898 /*
899 * Set if the sequencer may be reset due to a power transition,
900 * requiring a reinitialization. Only relevant on BXT.
901 */
902 bool pps_reset;
36b5f425 903 struct edp_power_seq pps_delays;
a4a5d2f8 904
0e32b39c
DA
905 bool can_mst; /* this port supports mst */
906 bool is_mst;
19e0b4ca 907 int active_mst_links;
0e32b39c 908 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 909 struct intel_connector *attached_connector;
ec5b01dd 910
0e32b39c
DA
911 /* mst connector list */
912 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
913 struct drm_dp_mst_topology_mgr mst_mgr;
914
ec5b01dd 915 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
916 /*
917 * This function returns the value we have to program the AUX_CTL
918 * register with to kick off an AUX transaction.
919 */
920 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
921 bool has_aux_irq,
922 int send_bytes,
923 uint32_t aux_clock_divider);
ad64217b
ACO
924
925 /* This is called before a link training is starterd */
926 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
927
c5d5ab7a
TP
928 /* Displayport compliance testing */
929 unsigned long compliance_test_type;
559be30c
TP
930 unsigned long compliance_test_data;
931 bool compliance_test_active;
54d63ca6
SK
932};
933
da63a9f2
PZ
934struct intel_digital_port {
935 struct intel_encoder base;
174edf1f 936 enum port port;
bcf53de4 937 u32 saved_port_bits;
da63a9f2
PZ
938 struct intel_dp dp;
939 struct intel_hdmi hdmi;
b2c5c181 940 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 941 bool release_cl2_override;
ccb1a831 942 uint8_t max_lanes;
cae666ce
TI
943 /* for communication with audio component; protected by av_mutex */
944 const struct drm_connector *audio_connector;
da63a9f2
PZ
945};
946
0e32b39c
DA
947struct intel_dp_mst_encoder {
948 struct intel_encoder base;
949 enum pipe pipe;
950 struct intel_digital_port *primary;
0552f765 951 struct intel_connector *connector;
0e32b39c
DA
952};
953
65d64cc5 954static inline enum dpio_channel
89b667f8
JB
955vlv_dport_to_channel(struct intel_digital_port *dport)
956{
957 switch (dport->port) {
958 case PORT_B:
00fc31b7 959 case PORT_D:
e4607fcf 960 return DPIO_CH0;
89b667f8 961 case PORT_C:
e4607fcf 962 return DPIO_CH1;
89b667f8
JB
963 default:
964 BUG();
965 }
966}
967
65d64cc5
VS
968static inline enum dpio_phy
969vlv_dport_to_phy(struct intel_digital_port *dport)
970{
971 switch (dport->port) {
972 case PORT_B:
973 case PORT_C:
974 return DPIO_PHY0;
975 case PORT_D:
976 return DPIO_PHY1;
977 default:
978 BUG();
979 }
980}
981
982static inline enum dpio_channel
eb69b0e5
CML
983vlv_pipe_to_channel(enum pipe pipe)
984{
985 switch (pipe) {
986 case PIPE_A:
987 case PIPE_C:
988 return DPIO_CH0;
989 case PIPE_B:
990 return DPIO_CH1;
991 default:
992 BUG();
993 }
994}
995
f875c15a
CW
996static inline struct drm_crtc *
997intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
998{
fac5e23e 999 struct drm_i915_private *dev_priv = to_i915(dev);
f875c15a
CW
1000 return dev_priv->pipe_to_crtc_mapping[pipe];
1001}
1002
417ae147
CW
1003static inline struct drm_crtc *
1004intel_get_crtc_for_plane(struct drm_device *dev, int plane)
1005{
fac5e23e 1006 struct drm_i915_private *dev_priv = to_i915(dev);
417ae147
CW
1007 return dev_priv->plane_to_crtc_mapping[plane];
1008}
1009
51cbaf01
ML
1010struct intel_flip_work {
1011 struct work_struct unpin_work;
1012 struct work_struct mmio_work;
1013
5a21b665
DV
1014 struct drm_crtc *crtc;
1015 struct drm_framebuffer *old_fb;
1016 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1017 struct drm_pending_vblank_event *event;
e7d841ca 1018 atomic_t pending;
5a21b665
DV
1019 u32 flip_count;
1020 u32 gtt_offset;
1021 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1022 u32 flip_queued_vblank;
5a21b665
DV
1023 u32 flip_ready_vblank;
1024 unsigned int rotation;
4e5359cd
SF
1025};
1026
5f1aae65 1027struct intel_load_detect_pipe {
edde3617 1028 struct drm_atomic_state *restore_state;
5f1aae65 1029};
79e53945 1030
5f1aae65
PZ
1031static inline struct intel_encoder *
1032intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1033{
1034 return to_intel_connector(connector)->encoder;
1035}
1036
da63a9f2
PZ
1037static inline struct intel_digital_port *
1038enc_to_dig_port(struct drm_encoder *encoder)
1039{
1040 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
1041}
1042
0e32b39c
DA
1043static inline struct intel_dp_mst_encoder *
1044enc_to_mst(struct drm_encoder *encoder)
1045{
1046 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1047}
1048
9ff8c9ba
ID
1049static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1050{
1051 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1052}
1053
1054static inline struct intel_digital_port *
1055dp_to_dig_port(struct intel_dp *intel_dp)
1056{
1057 return container_of(intel_dp, struct intel_digital_port, dp);
1058}
1059
1060static inline struct intel_digital_port *
1061hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1062{
1063 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1064}
1065
6af31a65
DL
1066/*
1067 * Returns the number of planes for this pipe, ie the number of sprites + 1
1068 * (primary plane). This doesn't count the cursor plane then.
1069 */
1070static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1071{
1072 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1073}
5f1aae65 1074
47339cd9 1075/* intel_fifo_underrun.c */
a72e4c9f 1076bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1077 enum pipe pipe, bool enable);
a72e4c9f 1078bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1079 enum transcoder pch_transcoder,
1080 bool enable);
1f7247c0
DV
1081void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1082 enum pipe pipe);
1083void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1084 enum transcoder pch_transcoder);
aca7b684
VS
1085void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1086void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1087
1088/* i915_irq.c */
480c8033
DV
1089void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1090void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1091void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1092void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1093void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1094void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1095void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
59d02a1f 1096u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1097void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1098void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1099static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1100{
1101 /*
1102 * We only use drm_irq_uninstall() at unload and VT switch, so
1103 * this is the only thing we need to check.
1104 */
2aeb7d3a 1105 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1106}
1107
a225f079 1108int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1109void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1110 unsigned int pipe_mask);
aae8ba84
VS
1111void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1112 unsigned int pipe_mask);
5f1aae65 1113
5f1aae65 1114/* intel_crt.c */
87440425 1115void intel_crt_init(struct drm_device *dev);
9504a892 1116void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1117
1118/* intel_ddi.c */
e404ba8d
VS
1119void intel_ddi_clk_select(struct intel_encoder *encoder,
1120 const struct intel_crtc_state *pipe_config);
32bdc400 1121void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
87440425
PZ
1122void hsw_fdi_link_train(struct drm_crtc *crtc);
1123void intel_ddi_init(struct drm_device *dev, enum port port);
1124enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1125bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1126void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1127void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1128 enum transcoder cpu_transcoder);
1129void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1130void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1131bool intel_ddi_pll_select(struct intel_crtc *crtc,
1132 struct intel_crtc_state *crtc_state);
87440425 1133void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1134void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1135bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1136void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1137void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1138 struct intel_crtc_state *pipe_config);
bcddf610
S
1139struct intel_encoder *
1140intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1141
44905a27 1142void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1143void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1144 struct intel_crtc_state *pipe_config);
0e32b39c 1145void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1146uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1147
6761dd31
TU
1148unsigned int intel_fb_align_height(struct drm_device *dev,
1149 unsigned int height,
1150 uint32_t pixel_format,
1151 uint64_t fb_format_modifier);
7b49f948
VS
1152u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1153 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1154
7c10a2b5 1155/* intel_audio.c */
88212941 1156void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
69bfe1a9
JN
1157void intel_audio_codec_enable(struct intel_encoder *encoder);
1158void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1159void i915_audio_component_init(struct drm_i915_private *dev_priv);
1160void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1161
b680c37a 1162/* intel_display.c */
b2045352 1163void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
19ab4ed3 1164void intel_update_rawclk(struct drm_i915_private *dev_priv);
c30fec65
VS
1165int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1166 const char *name, u32 reg, int ref_freq);
65a3fea0 1167extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1168void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906
VS
1169unsigned int intel_fb_xy_to_linear(int x, int y,
1170 const struct drm_framebuffer *fb, int plane);
1171void intel_add_fb_offsets(int *x, int *y,
1172 const struct drm_framebuffer *fb, int plane,
1173 unsigned int rotation);
1663b9d6 1174unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1175bool intel_has_pending_fb_unpin(struct drm_device *dev);
7d993739
TU
1176void intel_mark_busy(struct drm_i915_private *dev_priv);
1177void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1178void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1179int intel_display_suspend(struct drm_device *dev);
8090ba8c 1180void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1181void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1182int intel_connector_init(struct intel_connector *);
1183struct intel_connector *intel_connector_alloc(void);
87440425 1184bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1185void intel_connector_attach_encoder(struct intel_connector *connector,
1186 struct intel_encoder *encoder);
87440425
PZ
1187struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1188 struct drm_crtc *crtc);
752aa88a 1189enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1190int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1191 struct drm_file *file_priv);
87440425
PZ
1192enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1193 enum pipe pipe);
2d84d2b3
VS
1194static inline bool
1195intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1196 enum intel_output_type type)
1197{
1198 return crtc_state->output_types & (1 << type);
1199}
37a5650b
VS
1200static inline bool
1201intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1202{
1203 return crtc_state->output_types &
cca0502b 1204 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1205 (1 << INTEL_OUTPUT_DP_MST) |
1206 (1 << INTEL_OUTPUT_EDP));
1207}
4f905cf9
DV
1208static inline void
1209intel_wait_for_vblank(struct drm_device *dev, int pipe)
1210{
1211 drm_wait_one_vblank(dev, pipe);
1212}
0c241d5b
VS
1213static inline void
1214intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1215{
1216 const struct intel_crtc *crtc =
1217 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1218
1219 if (crtc->active)
1220 intel_wait_for_vblank(dev, pipe);
1221}
a2991414
ML
1222
1223u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1224
87440425 1225int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1226void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1227 struct intel_digital_port *dport,
1228 unsigned int expected_mask);
87440425
PZ
1229bool intel_get_load_detect_pipe(struct drm_connector *connector,
1230 struct drm_display_mode *mode,
51fd371b
RC
1231 struct intel_load_detect_pipe *old,
1232 struct drm_modeset_acquire_ctx *ctx);
87440425 1233void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1234 struct intel_load_detect_pipe *old,
1235 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1236int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1237 unsigned int rotation);
fb4b8ce1 1238void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
a8bb6818
DV
1239struct drm_framebuffer *
1240__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1241 struct drm_mode_fb_cmd2 *mode_cmd,
1242 struct drm_i915_gem_object *obj);
5a21b665 1243void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1244void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1245void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1246int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1247 const struct drm_plane_state *new_state);
38f3ce3a 1248void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1249 const struct drm_plane_state *old_state);
a98b3431
MR
1250int intel_plane_atomic_get_property(struct drm_plane *plane,
1251 const struct drm_plane_state *state,
1252 struct drm_property *property,
1253 uint64_t *val);
1254int intel_plane_atomic_set_property(struct drm_plane *plane,
1255 struct drm_plane_state *state,
1256 struct drm_property *property,
1257 uint64_t val);
da20eabd
ML
1258int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1259 struct drm_plane_state *plane_state);
716c2e55 1260
832be82f
VS
1261unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1262 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1263
121920fa
TU
1264static inline bool
1265intel_rotation_90_or_270(unsigned int rotation)
1266{
1267 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1268}
1269
3b7a5119
SJ
1270void intel_create_rotation_property(struct drm_device *dev,
1271 struct intel_plane *plane);
1272
7abd4b35
ACO
1273void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1274 enum pipe pipe);
1275
3f36b937
TU
1276int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1277 const struct dpll *dpll);
d288f65f 1278void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1279int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1280
716c2e55 1281/* modesetting asserts */
b680c37a
DV
1282void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1283 enum pipe pipe);
55607e8a
DV
1284void assert_pll(struct drm_i915_private *dev_priv,
1285 enum pipe pipe, bool state);
1286#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1287#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1288void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1289#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1290#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1291void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state);
1293#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1294#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1295void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1296#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1297#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1298u32 intel_compute_tile_offset(int *x, int *y,
1299 const struct drm_framebuffer *fb, int plane,
8d0deca8 1300 unsigned int rotation);
c033666a
CW
1301void intel_prepare_reset(struct drm_i915_private *dev_priv);
1302void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1303void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1304void hsw_disable_pc8(struct drm_i915_private *dev_priv);
324513c0
ID
1305void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1306void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
9c8d0b8e
ID
1307void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1308void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1309bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1310 enum dpio_phy phy);
1311bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1312 enum dpio_phy phy);
da2f41d1 1313void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1314void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1315void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1316void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af
DL
1317void skl_init_cdclk(struct drm_i915_private *dev_priv);
1318void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
c89e39f3 1319unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1320void skl_enable_dc6(struct drm_i915_private *dev_priv);
1321void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1322void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1323 struct intel_crtc_state *pipe_config);
fe3cd48d 1324void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1325int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1326bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1327 struct dpll *best_clock);
1328int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1329
87440425 1330bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1331void hsw_enable_ips(struct intel_crtc *crtc);
1332void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1333enum intel_display_power_domain
1334intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1335enum intel_display_power_domain
1336intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1337void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1338 struct intel_crtc_state *pipe_config);
86adf9d7 1339
e435d6e5 1340int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1341int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1342
6687c906 1343u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
dedf278c 1344
6156a456
CK
1345u32 skl_plane_ctl_format(uint32_t pixel_format);
1346u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1347u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1348
eb805623 1349/* intel_csr.c */
f4448375 1350void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1351void intel_csr_load_program(struct drm_i915_private *);
f4448375 1352void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1353void intel_csr_ucode_suspend(struct drm_i915_private *);
1354void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1355
5f1aae65 1356/* intel_dp.c */
457c52d8 1357bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1358bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1359 struct intel_connector *intel_connector);
901c2daf
VS
1360void intel_dp_set_link_params(struct intel_dp *intel_dp,
1361 const struct intel_crtc_state *pipe_config);
87440425 1362void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1363void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1364void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1365void intel_dp_encoder_reset(struct drm_encoder *encoder);
1366void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1367void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1368int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1369bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1370 struct intel_crtc_state *pipe_config);
5d8a7752 1371bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1372enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1373 bool long_hpd);
4be73780
DV
1374void intel_edp_backlight_on(struct intel_dp *intel_dp);
1375void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1376void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1377void intel_edp_panel_on(struct intel_dp *intel_dp);
1378void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1379void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1380void intel_dp_mst_suspend(struct drm_device *dev);
1381void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1382int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1383int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1384void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1385void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1386uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1387void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1388void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1389void intel_edp_drrs_disable(struct intel_dp *intel_dp);
5748b6a1
CW
1390void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1391 unsigned int frontbuffer_bits);
1392void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1393 unsigned int frontbuffer_bits);
237ed86c 1394bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
5748b6a1 1395 struct intel_digital_port *port);
0bc12bcb 1396
94223d04
ACO
1397void
1398intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1399 uint8_t dp_train_pat);
1400void
1401intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1402void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1403uint8_t
1404intel_dp_voltage_max(struct intel_dp *intel_dp);
1405uint8_t
1406intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1407void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1408 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1409bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1410bool
1411intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1412
419b1b7a
ACO
1413static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1414{
1415 return ~((1 << lane_count) - 1) & 0xf;
1416}
1417
e7156c83
YA
1418/* intel_dp_aux_backlight.c */
1419int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1420
0e32b39c
DA
1421/* intel_dp_mst.c */
1422int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1423void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1424/* intel_dsi.c */
4328633d 1425void intel_dsi_init(struct drm_device *dev);
5f1aae65 1426
90198355
JN
1427/* intel_dsi_dcs_backlight.c */
1428int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1429
1430/* intel_dvo.c */
87440425 1431void intel_dvo_init(struct drm_device *dev);
19625e85
L
1432/* intel_hotplug.c */
1433void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1434
1435
0632fef6 1436/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1437#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1438extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1439extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1440extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1441extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1442extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1443extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1444#else
1445static inline int intel_fbdev_init(struct drm_device *dev)
1446{
1447 return 0;
1448}
5f1aae65 1449
e00bf696 1450static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1451{
1452}
1453
1454static inline void intel_fbdev_fini(struct drm_device *dev)
1455{
1456}
1457
82e3b8c1 1458static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1459{
1460}
1461
0632fef6 1462static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1463{
1464}
1465#endif
5f1aae65 1466
7ff0ebcc 1467/* intel_fbc.c */
f51be2e0
PZ
1468void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1469 struct drm_atomic_state *state);
0e631adc 1470bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1471void intel_fbc_pre_update(struct intel_crtc *crtc,
1472 struct intel_crtc_state *crtc_state,
1473 struct intel_plane_state *plane_state);
1eb52238 1474void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1475void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1476void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1477void intel_fbc_enable(struct intel_crtc *crtc,
1478 struct intel_crtc_state *crtc_state,
1479 struct intel_plane_state *plane_state);
c937ab3e
PZ
1480void intel_fbc_disable(struct intel_crtc *crtc);
1481void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1482void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1483 unsigned int frontbuffer_bits,
1484 enum fb_op_origin origin);
1485void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1486 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1487void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1488
5f1aae65 1489/* intel_hdmi.c */
f0f59a00 1490void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1491void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1492 struct intel_connector *intel_connector);
1493struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1494bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1495 struct intel_crtc_state *pipe_config);
b2ccb822 1496void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1497
1498
1499/* intel_lvds.c */
87440425 1500void intel_lvds_init(struct drm_device *dev);
97a824e1 1501struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1502bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1503
1504
1505/* intel_modes.c */
1506int intel_connector_update_modes(struct drm_connector *connector,
87440425 1507 struct edid *edid);
5f1aae65 1508int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1509void intel_attach_force_audio_property(struct drm_connector *connector);
1510void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1511void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1512
1513
1514/* intel_overlay.c */
1ee8da6d
CW
1515void intel_setup_overlay(struct drm_i915_private *dev_priv);
1516void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1517int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1518int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1519 struct drm_file *file_priv);
1520int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1521 struct drm_file *file_priv);
1362b776 1522void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1523
1524
1525/* intel_panel.c */
87440425 1526int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1527 struct drm_display_mode *fixed_mode,
1528 struct drm_display_mode *downclock_mode);
87440425
PZ
1529void intel_panel_fini(struct intel_panel *panel);
1530void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1531 struct drm_display_mode *adjusted_mode);
1532void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1533 struct intel_crtc_state *pipe_config,
87440425
PZ
1534 int fitting_mode);
1535void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1536 struct intel_crtc_state *pipe_config,
87440425 1537 int fitting_mode);
6dda730e
JN
1538void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1539 u32 level, u32 max);
fda9ee98
CW
1540int intel_panel_setup_backlight(struct drm_connector *connector,
1541 enum pipe pipe);
752aa88a
JB
1542void intel_panel_enable_backlight(struct intel_connector *connector);
1543void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1544void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1545enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1546extern struct drm_display_mode *intel_find_panel_downclock(
1547 struct drm_device *dev,
1548 struct drm_display_mode *fixed_mode,
1549 struct drm_connector *connector);
e63d87c0
CW
1550
1551#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1552int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1553void intel_backlight_device_unregister(struct intel_connector *connector);
1554#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1555static int intel_backlight_device_register(struct intel_connector *connector)
1556{
1557 return 0;
1558}
e63d87c0
CW
1559static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1560{
1561}
1562#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1563
5f1aae65 1564
0bc12bcb 1565/* intel_psr.c */
0bc12bcb
RV
1566void intel_psr_enable(struct intel_dp *intel_dp);
1567void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1568void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1569 unsigned frontbuffer_bits);
5748b6a1 1570void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1571 unsigned frontbuffer_bits,
1572 enum fb_op_origin origin);
0bc12bcb 1573void intel_psr_init(struct drm_device *dev);
5748b6a1 1574void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1575 unsigned frontbuffer_bits);
0bc12bcb 1576
9c065a7d
DV
1577/* intel_runtime_pm.c */
1578int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1579void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1580void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1581void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1582void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1583void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1584void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1585const char *
1586intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1587
f458ebbc
DV
1588bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1589 enum intel_display_power_domain domain);
1590bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1591 enum intel_display_power_domain domain);
9c065a7d
DV
1592void intel_display_power_get(struct drm_i915_private *dev_priv,
1593 enum intel_display_power_domain domain);
09731280
ID
1594bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1595 enum intel_display_power_domain domain);
9c065a7d
DV
1596void intel_display_power_put(struct drm_i915_private *dev_priv,
1597 enum intel_display_power_domain domain);
da5827c3
ID
1598
1599static inline void
1600assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1601{
1602 WARN_ONCE(dev_priv->pm.suspended,
1603 "Device suspended during HW access\n");
1604}
1605
1606static inline void
1607assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1608{
1609 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1610 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1611 * too much noise. */
1612 if (!atomic_read(&dev_priv->pm.wakeref_count))
1613 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1614}
1615
2b19efeb
ID
1616static inline int
1617assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1618{
1619 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1620
1621 assert_rpm_wakelock_held(dev_priv);
1622
1623 return seq;
1624}
1625
1626static inline void
1627assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1628{
1629 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1630 "HW access outside of RPM atomic section\n");
1631}
1632
1f814dac
ID
1633/**
1634 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1635 * @dev_priv: i915 device instance
1636 *
1637 * This function disable asserts that check if we hold an RPM wakelock
1638 * reference, while keeping the device-not-suspended checks still enabled.
1639 * It's meant to be used only in special circumstances where our rule about
1640 * the wakelock refcount wrt. the device power state doesn't hold. According
1641 * to this rule at any point where we access the HW or want to keep the HW in
1642 * an active state we must hold an RPM wakelock reference acquired via one of
1643 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1644 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1645 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1646 * users should avoid using this function.
1647 *
1648 * Any calls to this function must have a symmetric call to
1649 * enable_rpm_wakeref_asserts().
1650 */
1651static inline void
1652disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1653{
1654 atomic_inc(&dev_priv->pm.wakeref_count);
1655}
1656
1657/**
1658 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1659 * @dev_priv: i915 device instance
1660 *
1661 * This function re-enables the RPM assert checks after disabling them with
1662 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1663 * circumstances otherwise its use should be avoided.
1664 *
1665 * Any calls to this function must have a symmetric call to
1666 * disable_rpm_wakeref_asserts().
1667 */
1668static inline void
1669enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1670{
1671 atomic_dec(&dev_priv->pm.wakeref_count);
1672}
1673
9c065a7d 1674void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1675bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1676void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1677void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1678
d9bc89d9
DV
1679void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1680
e0fce78f
VS
1681void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1682 bool override, unsigned int mask);
b0b33846
VS
1683bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1684 enum dpio_channel ch, bool override);
e0fce78f
VS
1685
1686
5f1aae65 1687/* intel_pm.c */
87440425
PZ
1688void intel_init_clock_gating(struct drm_device *dev);
1689void intel_suspend_hw(struct drm_device *dev);
546c81fd 1690int ilk_wm_max_level(const struct drm_device *dev);
87440425 1691void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1692void intel_init_pm(struct drm_device *dev);
bb400da9 1693void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1694void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1695void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1696void intel_gpu_ips_teardown(void);
dc97997a 1697void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1698void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1699void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1700void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1701void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1702void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1703void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1704void gen6_rps_busy(struct drm_i915_private *dev_priv);
1705void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1706void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1707void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1708 struct intel_rps_client *rps,
1709 unsigned long submitted);
91d14251 1710void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1711void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1712void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1713void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1714void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1715 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1716uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1717bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1718int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1719static inline int intel_enable_rc6(void)
1720{
1721 return i915.enable_rc6;
1722}
72662e10 1723
5f1aae65 1724/* intel_sdvo.c */
f0f59a00
VS
1725bool intel_sdvo_init(struct drm_device *dev,
1726 i915_reg_t reg, enum port port);
96a02917 1727
2b28bb1b 1728
5f1aae65 1729/* intel_sprite.c */
87440425 1730int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1731int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1732 struct drm_file *file_priv);
34e0adbb 1733void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1734void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1735
1736/* intel_tv.c */
87440425 1737void intel_tv_init(struct drm_device *dev);
20ddf665 1738
ea2c67bb 1739/* intel_atomic.c */
2545e4a6
MR
1740int intel_connector_atomic_get_property(struct drm_connector *connector,
1741 const struct drm_connector_state *state,
1742 struct drm_property *property,
1743 uint64_t *val);
1356837e
MR
1744struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1745void intel_crtc_destroy_state(struct drm_crtc *crtc,
1746 struct drm_crtc_state *state);
de419ab6
ML
1747struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1748void intel_atomic_state_clear(struct drm_atomic_state *);
1749struct intel_shared_dpll_config *
1750intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1751
10f81c19
ACO
1752static inline struct intel_crtc_state *
1753intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1754 struct intel_crtc *crtc)
1755{
1756 struct drm_crtc_state *crtc_state;
1757 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1758 if (IS_ERR(crtc_state))
0b6cc188 1759 return ERR_CAST(crtc_state);
10f81c19
ACO
1760
1761 return to_intel_crtc_state(crtc_state);
1762}
e3bddded
ML
1763
1764static inline struct intel_plane_state *
1765intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1766 struct intel_plane *plane)
1767{
1768 struct drm_plane_state *plane_state;
1769
1770 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1771
1772 return to_intel_plane_state(plane_state);
1773}
1774
d03c93d4
CK
1775int intel_atomic_setup_scalers(struct drm_device *dev,
1776 struct intel_crtc *intel_crtc,
1777 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1778
1779/* intel_atomic_plane.c */
8e7d688b 1780struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1781struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1782void intel_plane_destroy_state(struct drm_plane *plane,
1783 struct drm_plane_state *state);
1784extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1785
8563b1e8
LL
1786/* intel_color.c */
1787void intel_color_init(struct drm_crtc *crtc);
82cf435b 1788int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1789void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1790void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1791
79e53945 1792#endif /* __INTEL_DRV_H__ */
This page took 0.697376 seconds and 5 git commands to generate.