drm/i915: DSL_LINEMASK is 12 bits only on gen2
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e
EA
31#include <linux/delay.h>
32#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
aa93d632 35#include "drm_edid.h"
7d57382e
EA
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
39
ea5b213a
CW
40struct intel_hdmi {
41 struct intel_encoder base;
7d57382e 42 u32 sdvox_reg;
f899fc64 43 int ddc_bus;
e953fd7b 44 uint32_t color_range;
9dff6af8 45 bool has_hdmi_sink;
2e3d6006 46 bool has_audio;
b1d7e4b4 47 enum hdmi_force_audio force_audio;
45187ace
JB
48 void (*write_infoframe)(struct drm_encoder *encoder,
49 struct dip_infoframe *frame);
7d57382e
EA
50};
51
ea5b213a
CW
52static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
53{
4ef69c7a 54 return container_of(encoder, struct intel_hdmi, base.base);
ea5b213a
CW
55}
56
df0e9248
CW
57static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
58{
59 return container_of(intel_attached_encoder(connector),
60 struct intel_hdmi, base);
61}
62
45187ace 63void intel_dip_infoframe_csum(struct dip_infoframe *frame)
3c17fe4b 64{
45187ace 65 uint8_t *data = (uint8_t *)frame;
3c17fe4b
DH
66 uint8_t sum = 0;
67 unsigned i;
68
45187ace
JB
69 frame->checksum = 0;
70 frame->ecc = 0;
3c17fe4b 71
64a8fc01 72 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
3c17fe4b
DH
73 sum += data[i];
74
45187ace 75 frame->checksum = 0x100 - sum;
3c17fe4b
DH
76}
77
45187ace 78static u32 intel_infoframe_index(struct dip_infoframe *frame)
3c17fe4b 79{
45187ace
JB
80 u32 flags = 0;
81
82 switch (frame->type) {
83 case DIP_TYPE_AVI:
84 flags |= VIDEO_DIP_SELECT_AVI;
85 break;
86 case DIP_TYPE_SPD:
87 flags |= VIDEO_DIP_SELECT_SPD;
88 break;
89 default:
90 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
91 break;
92 }
93
94 return flags;
95}
96
97static u32 intel_infoframe_flags(struct dip_infoframe *frame)
98{
99 u32 flags = 0;
100
101 switch (frame->type) {
102 case DIP_TYPE_AVI:
103 flags |= VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_FREQ_VSYNC;
104 break;
105 case DIP_TYPE_SPD:
64a8fc01 106 flags |= VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_FREQ_VSYNC;
45187ace
JB
107 break;
108 default:
109 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
110 break;
111 }
112
113 return flags;
114}
115
116static void i9xx_write_infoframe(struct drm_encoder *encoder,
117 struct dip_infoframe *frame)
118{
119 uint32_t *data = (uint32_t *)frame;
3c17fe4b
DH
120 struct drm_device *dev = encoder->dev;
121 struct drm_i915_private *dev_priv = dev->dev_private;
122 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
45187ace
JB
123 u32 port, flags, val = I915_READ(VIDEO_DIP_CTL);
124 unsigned i, len = DIP_HEADER_SIZE + frame->len;
3c17fe4b 125
3c17fe4b
DH
126
127 /* XXX first guess at handling video port, is this corrent? */
128 if (intel_hdmi->sdvox_reg == SDVOB)
129 port = VIDEO_DIP_PORT_B;
130 else if (intel_hdmi->sdvox_reg == SDVOC)
131 port = VIDEO_DIP_PORT_C;
132 else
133 return;
134
45187ace
JB
135 flags = intel_infoframe_index(frame);
136
137 val &= ~VIDEO_DIP_SELECT_MASK;
138
c1230df7 139 I915_WRITE(VIDEO_DIP_CTL, VIDEO_DIP_ENABLE | val | port | flags);
3c17fe4b 140
45187ace 141 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
142 I915_WRITE(VIDEO_DIP_DATA, *data);
143 data++;
144 }
145
45187ace
JB
146 flags |= intel_infoframe_flags(frame);
147
148 I915_WRITE(VIDEO_DIP_CTL, VIDEO_DIP_ENABLE | val | port | flags);
3c17fe4b
DH
149}
150
45187ace
JB
151static void ironlake_write_infoframe(struct drm_encoder *encoder,
152 struct dip_infoframe *frame)
b055c8f3 153{
45187ace 154 uint32_t *data = (uint32_t *)frame;
b055c8f3
JB
155 struct drm_device *dev = encoder->dev;
156 struct drm_i915_private *dev_priv = dev->dev_private;
b055c8f3
JB
157 struct drm_crtc *crtc = encoder->crtc;
158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
159 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
45187ace
JB
160 unsigned i, len = DIP_HEADER_SIZE + frame->len;
161 u32 flags, val = I915_READ(reg);
b055c8f3
JB
162
163 intel_wait_for_vblank(dev, intel_crtc->pipe);
164
45187ace 165 flags = intel_infoframe_index(frame);
b055c8f3 166
64a8fc01 167 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
45187ace 168
64a8fc01 169 I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
45187ace
JB
170
171 for (i = 0; i < len; i += 4) {
b055c8f3
JB
172 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
173 data++;
174 }
175
45187ace
JB
176 flags |= intel_infoframe_flags(frame);
177
178 I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
179}
90b107c8
SK
180
181static void vlv_write_infoframe(struct drm_encoder *encoder,
182 struct dip_infoframe *frame)
183{
184 uint32_t *data = (uint32_t *)frame;
185 struct drm_device *dev = encoder->dev;
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 struct drm_crtc *crtc = encoder->crtc;
188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
189 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
190 unsigned i, len = DIP_HEADER_SIZE + frame->len;
191 u32 flags, val = I915_READ(reg);
192
193 intel_wait_for_vblank(dev, intel_crtc->pipe);
194
195 flags = intel_infoframe_index(frame);
196
197 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
198
199 I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
200
201 for (i = 0; i < len; i += 4) {
202 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
203 data++;
204 }
205
206 flags |= intel_infoframe_flags(frame);
207
208 I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
209}
210
45187ace
JB
211static void intel_set_infoframe(struct drm_encoder *encoder,
212 struct dip_infoframe *frame)
213{
214 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
215
216 if (!intel_hdmi->has_hdmi_sink)
217 return;
218
219 intel_dip_infoframe_csum(frame);
220 intel_hdmi->write_infoframe(encoder, frame);
221}
222
c846b619
PZ
223static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
224 struct drm_display_mode *adjusted_mode)
45187ace
JB
225{
226 struct dip_infoframe avi_if = {
227 .type = DIP_TYPE_AVI,
228 .ver = DIP_VERSION_AVI,
229 .len = DIP_LEN_AVI,
230 };
231
c846b619
PZ
232 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
233 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
234
45187ace 235 intel_set_infoframe(encoder, &avi_if);
b055c8f3
JB
236}
237
c0864cb3
JB
238static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
239{
240 struct dip_infoframe spd_if;
241
242 memset(&spd_if, 0, sizeof(spd_if));
243 spd_if.type = DIP_TYPE_SPD;
244 spd_if.ver = DIP_VERSION_SPD;
245 spd_if.len = DIP_LEN_SPD;
246 strcpy(spd_if.body.spd.vn, "Intel");
247 strcpy(spd_if.body.spd.pd, "Integrated gfx");
248 spd_if.body.spd.sdi = DIP_SPD_PC;
249
250 intel_set_infoframe(encoder, &spd_if);
251}
252
7d57382e
EA
253static void intel_hdmi_mode_set(struct drm_encoder *encoder,
254 struct drm_display_mode *mode,
255 struct drm_display_mode *adjusted_mode)
256{
257 struct drm_device *dev = encoder->dev;
258 struct drm_i915_private *dev_priv = dev->dev_private;
259 struct drm_crtc *crtc = encoder->crtc;
260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea5b213a 261 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e
EA
262 u32 sdvox;
263
b599c0bc 264 sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
5d4fac97
JB
265 if (!HAS_PCH_SPLIT(dev))
266 sdvox |= intel_hdmi->color_range;
b599c0bc
AJ
267 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
268 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
269 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
270 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 271
020f6704
JB
272 if (intel_crtc->bpp > 24)
273 sdvox |= COLOR_FORMAT_12bpc;
274 else
275 sdvox |= COLOR_FORMAT_8bpc;
276
2e3d6006
ZW
277 /* Required on CPT */
278 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
279 sdvox |= HDMI_MODE_SELECT;
280
3c17fe4b 281 if (intel_hdmi->has_audio) {
e0dac65e
WF
282 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
283 pipe_name(intel_crtc->pipe));
7d57382e 284 sdvox |= SDVO_AUDIO_ENABLE;
3c17fe4b 285 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
e0dac65e 286 intel_write_eld(encoder, adjusted_mode);
3c17fe4b 287 }
7d57382e 288
75770564
JB
289 if (HAS_PCH_CPT(dev))
290 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
291 else if (intel_crtc->pipe == 1)
292 sdvox |= SDVO_PIPE_B_SELECT;
7d57382e 293
ea5b213a
CW
294 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
295 POSTING_READ(intel_hdmi->sdvox_reg);
3c17fe4b 296
c846b619 297 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
c0864cb3 298 intel_hdmi_set_spd_infoframe(encoder);
7d57382e
EA
299}
300
301static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
302{
303 struct drm_device *dev = encoder->dev;
304 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 305 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e 306 u32 temp;
2deed761
WF
307 u32 enable_bits = SDVO_ENABLE;
308
309 if (intel_hdmi->has_audio)
310 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 311
ea5b213a 312 temp = I915_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
313
314 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
315 * we do this anyway which shows more stable in testing.
316 */
c619eed4 317 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
318 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
319 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
320 }
321
322 if (mode != DRM_MODE_DPMS_ON) {
2deed761 323 temp &= ~enable_bits;
7d57382e 324 } else {
2deed761 325 temp |= enable_bits;
7d57382e 326 }
d8a2d0e0 327
ea5b213a
CW
328 I915_WRITE(intel_hdmi->sdvox_reg, temp);
329 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
330
331 /* HW workaround, need to write this twice for issue that may result
332 * in first write getting masked.
333 */
c619eed4 334 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
335 I915_WRITE(intel_hdmi->sdvox_reg, temp);
336 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0 337 }
7d57382e
EA
338}
339
7d57382e
EA
340static int intel_hdmi_mode_valid(struct drm_connector *connector,
341 struct drm_display_mode *mode)
342{
343 if (mode->clock > 165000)
344 return MODE_CLOCK_HIGH;
345 if (mode->clock < 20000)
5cbba41d 346 return MODE_CLOCK_LOW;
7d57382e
EA
347
348 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
349 return MODE_NO_DBLESCAN;
350
351 return MODE_OK;
352}
353
354static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
355 struct drm_display_mode *mode,
356 struct drm_display_mode *adjusted_mode)
357{
358 return true;
359}
360
aa93d632 361static enum drm_connector_status
930a9e28 362intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 363{
df0e9248 364 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64
CW
365 struct drm_i915_private *dev_priv = connector->dev->dev_private;
366 struct edid *edid;
aa93d632 367 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 368
ea5b213a 369 intel_hdmi->has_hdmi_sink = false;
2e3d6006 370 intel_hdmi->has_audio = false;
f899fc64 371 edid = drm_get_edid(connector,
3bd7d909
DK
372 intel_gmbus_get_adapter(dev_priv,
373 intel_hdmi->ddc_bus));
2ded9e27 374
aa93d632 375 if (edid) {
be9f1c4f 376 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 377 status = connector_status_connected;
b1d7e4b4
WF
378 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
379 intel_hdmi->has_hdmi_sink =
380 drm_detect_hdmi_monitor(edid);
2e3d6006 381 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
aa93d632 382 }
674e2d08 383 connector->display_info.raw_edid = NULL;
aa93d632 384 kfree(edid);
9dff6af8 385 }
30ad48b7 386
55b7d6e8 387 if (status == connector_status_connected) {
b1d7e4b4
WF
388 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
389 intel_hdmi->has_audio =
390 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
55b7d6e8
CW
391 }
392
2ded9e27 393 return status;
7d57382e
EA
394}
395
396static int intel_hdmi_get_modes(struct drm_connector *connector)
397{
df0e9248 398 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64 399 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7d57382e
EA
400
401 /* We should parse the EDID data and find out if it's an HDMI sink so
402 * we can send audio to it.
403 */
404
f899fc64 405 return intel_ddc_get_modes(connector,
3bd7d909
DK
406 intel_gmbus_get_adapter(dev_priv,
407 intel_hdmi->ddc_bus));
7d57382e
EA
408}
409
1aad7ac0
CW
410static bool
411intel_hdmi_detect_audio(struct drm_connector *connector)
412{
413 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
414 struct drm_i915_private *dev_priv = connector->dev->dev_private;
415 struct edid *edid;
416 bool has_audio = false;
417
418 edid = drm_get_edid(connector,
3bd7d909
DK
419 intel_gmbus_get_adapter(dev_priv,
420 intel_hdmi->ddc_bus));
1aad7ac0
CW
421 if (edid) {
422 if (edid->input & DRM_EDID_INPUT_DIGITAL)
423 has_audio = drm_detect_monitor_audio(edid);
424
425 connector->display_info.raw_edid = NULL;
426 kfree(edid);
427 }
428
429 return has_audio;
430}
431
55b7d6e8
CW
432static int
433intel_hdmi_set_property(struct drm_connector *connector,
434 struct drm_property *property,
435 uint64_t val)
436{
437 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
e953fd7b 438 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
439 int ret;
440
441 ret = drm_connector_property_set_value(connector, property, val);
442 if (ret)
443 return ret;
444
3f43c48d 445 if (property == dev_priv->force_audio_property) {
b1d7e4b4 446 enum hdmi_force_audio i = val;
1aad7ac0
CW
447 bool has_audio;
448
449 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
450 return 0;
451
1aad7ac0 452 intel_hdmi->force_audio = i;
55b7d6e8 453
b1d7e4b4 454 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
455 has_audio = intel_hdmi_detect_audio(connector);
456 else
b1d7e4b4 457 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 458
b1d7e4b4
WF
459 if (i == HDMI_AUDIO_OFF_DVI)
460 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 461
1aad7ac0 462 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
463 goto done;
464 }
465
e953fd7b
CW
466 if (property == dev_priv->broadcast_rgb_property) {
467 if (val == !!intel_hdmi->color_range)
468 return 0;
469
470 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
471 goto done;
472 }
473
55b7d6e8
CW
474 return -EINVAL;
475
476done:
477 if (intel_hdmi->base.base.crtc) {
478 struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
479 drm_crtc_helper_set_mode(crtc, &crtc->mode,
480 crtc->x, crtc->y,
481 crtc->fb);
482 }
483
484 return 0;
485}
486
7d57382e
EA
487static void intel_hdmi_destroy(struct drm_connector *connector)
488{
7d57382e
EA
489 drm_sysfs_connector_remove(connector);
490 drm_connector_cleanup(connector);
674e2d08 491 kfree(connector);
7d57382e
EA
492}
493
494static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
495 .dpms = intel_hdmi_dpms,
496 .mode_fixup = intel_hdmi_mode_fixup,
497 .prepare = intel_encoder_prepare,
498 .mode_set = intel_hdmi_mode_set,
499 .commit = intel_encoder_commit,
500};
501
502static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
c9fb15f6 503 .dpms = drm_helper_connector_dpms,
7d57382e
EA
504 .detect = intel_hdmi_detect,
505 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 506 .set_property = intel_hdmi_set_property,
7d57382e
EA
507 .destroy = intel_hdmi_destroy,
508};
509
510static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
511 .get_modes = intel_hdmi_get_modes,
512 .mode_valid = intel_hdmi_mode_valid,
df0e9248 513 .best_encoder = intel_best_encoder,
7d57382e
EA
514};
515
7d57382e 516static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 517 .destroy = intel_encoder_destroy,
7d57382e
EA
518};
519
55b7d6e8
CW
520static void
521intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
522{
3f43c48d 523 intel_attach_force_audio_property(connector);
e953fd7b 524 intel_attach_broadcast_rgb_property(connector);
55b7d6e8
CW
525}
526
7d57382e
EA
527void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_connector *connector;
21d40d37 531 struct intel_encoder *intel_encoder;
674e2d08 532 struct intel_connector *intel_connector;
ea5b213a 533 struct intel_hdmi *intel_hdmi;
64a8fc01 534 int i;
7d57382e 535
ea5b213a
CW
536 intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
537 if (!intel_hdmi)
7d57382e 538 return;
674e2d08
ZW
539
540 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
541 if (!intel_connector) {
ea5b213a 542 kfree(intel_hdmi);
674e2d08
ZW
543 return;
544 }
545
ea5b213a 546 intel_encoder = &intel_hdmi->base;
373a3cf7
CW
547 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
548 DRM_MODE_ENCODER_TMDS);
549
674e2d08 550 connector = &intel_connector->base;
7d57382e 551 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 552 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
553 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
554
21d40d37 555 intel_encoder->type = INTEL_OUTPUT_HDMI;
7d57382e 556
eb1f8e4f 557 connector->polled = DRM_CONNECTOR_POLL_HPD;
c3febcc4 558 connector->interlace_allowed = 1;
7d57382e 559 connector->doublescan_allowed = 0;
27f8227b 560 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
7d57382e
EA
561
562 /* Set up the DDC bus. */
f8aed700 563 if (sdvox_reg == SDVOB) {
21d40d37 564 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
f899fc64 565 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 566 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 567 } else if (sdvox_reg == SDVOC) {
21d40d37 568 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
f899fc64 569 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 570 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 571 } else if (sdvox_reg == HDMIB) {
21d40d37 572 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
f899fc64 573 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 574 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 575 } else if (sdvox_reg == HDMIC) {
21d40d37 576 intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
f899fc64 577 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 578 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 579 } else if (sdvox_reg == HDMID) {
21d40d37 580 intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
f899fc64 581 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
b01f2c3a 582 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
f8aed700 583 }
7d57382e 584
ea5b213a 585 intel_hdmi->sdvox_reg = sdvox_reg;
7d57382e 586
64a8fc01 587 if (!HAS_PCH_SPLIT(dev)) {
45187ace 588 intel_hdmi->write_infoframe = i9xx_write_infoframe;
64a8fc01 589 I915_WRITE(VIDEO_DIP_CTL, 0);
90b107c8
SK
590 } else if (IS_VALLEYVIEW(dev)) {
591 intel_hdmi->write_infoframe = vlv_write_infoframe;
592 for_each_pipe(i)
593 I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
594 } else {
45187ace 595 intel_hdmi->write_infoframe = ironlake_write_infoframe;
64a8fc01
JB
596 for_each_pipe(i)
597 I915_WRITE(TVIDEO_DIP_CTL(i), 0);
598 }
45187ace 599
4ef69c7a 600 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
7d57382e 601
55b7d6e8
CW
602 intel_hdmi_add_properties(intel_hdmi, connector);
603
df0e9248 604 intel_connector_attach_encoder(intel_connector, intel_encoder);
7d57382e
EA
605 drm_sysfs_connector_add(connector);
606
607 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
608 * 0xd. Failure to do so will result in spurious interrupts being
609 * generated on the port when a cable is not attached.
610 */
611 if (IS_G4X(dev) && !IS_GM45(dev)) {
612 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
613 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
614 }
7d57382e 615}
This page took 0.388644 seconds and 5 git commands to generate.