drm/i915: abolish separate per-ring default_context pointers
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_lrc.c
CommitLineData
b20385f1
OM
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
73e4d07f
OM
31/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
b20385f1
OM
35 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
73e4d07f
OM
39 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
b20385f1
OM
90 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
73e4d07f
OM
92 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
b20385f1
OM
133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
3bbaba0c 138#include "intel_mocs.h"
127f1003 139
468c6816 140#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
8c857917
OM
141#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
142#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
143
e981e7b1
TD
144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
8670d6f9
OM
157
158#define CTX_LRI_HEADER_0 0x01
159#define CTX_CONTEXT_CONTROL 0x02
160#define CTX_RING_HEAD 0x04
161#define CTX_RING_TAIL 0x06
162#define CTX_RING_BUFFER_START 0x08
163#define CTX_RING_BUFFER_CONTROL 0x0a
164#define CTX_BB_HEAD_U 0x0c
165#define CTX_BB_HEAD_L 0x0e
166#define CTX_BB_STATE 0x10
167#define CTX_SECOND_BB_HEAD_U 0x12
168#define CTX_SECOND_BB_HEAD_L 0x14
169#define CTX_SECOND_BB_STATE 0x16
170#define CTX_BB_PER_CTX_PTR 0x18
171#define CTX_RCS_INDIRECT_CTX 0x1a
172#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
173#define CTX_LRI_HEADER_1 0x21
174#define CTX_CTX_TIMESTAMP 0x22
175#define CTX_PDP3_UDW 0x24
176#define CTX_PDP3_LDW 0x26
177#define CTX_PDP2_UDW 0x28
178#define CTX_PDP2_LDW 0x2a
179#define CTX_PDP1_UDW 0x2c
180#define CTX_PDP1_LDW 0x2e
181#define CTX_PDP0_UDW 0x30
182#define CTX_PDP0_LDW 0x32
183#define CTX_LRI_HEADER_2 0x41
184#define CTX_R_PWR_CLK_STATE 0x42
185#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
186
84b790f8
BW
187#define GEN8_CTX_VALID (1<<0)
188#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
189#define GEN8_CTX_FORCE_RESTORE (1<<2)
190#define GEN8_CTX_L3LLC_COHERENT (1<<5)
191#define GEN8_CTX_PRIVILEGE (1<<8)
e5815a2e 192
0d925ea0 193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
f0f59a00 194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
0d925ea0
VS
195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
d852c7bf 199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
e5815a2e
MT
200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
9244a817 202} while (0)
e5815a2e 203
9244a817 204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
2dba3239
MT
205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
9244a817 207} while (0)
2dba3239 208
84b790f8
BW
209enum {
210 ADVANCED_CONTEXT = 0,
2dba3239 211 LEGACY_32B_CONTEXT,
84b790f8
BW
212 ADVANCED_AD_CONTEXT,
213 LEGACY_64B_CONTEXT
214};
2dba3239
MT
215#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
216#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
217 LEGACY_64B_CONTEXT :\
218 LEGACY_32B_CONTEXT)
84b790f8
BW
219enum {
220 FAULT_AND_HANG = 0,
221 FAULT_AND_HALT, /* Debug only */
222 FAULT_AND_STREAM,
223 FAULT_AND_CONTINUE /* Unsupported */
224};
225#define GEN8_CTX_ID_SHIFT 32
17ee950d 226#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
84b790f8 227
8ba319da 228static int intel_lr_context_pin(struct drm_i915_gem_request *rq);
e84fe803
NH
229static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
230 struct drm_i915_gem_object *default_ctx_obj);
231
7ba717cf 232
73e4d07f
OM
233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
27401d12 239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
73e4d07f
OM
240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
127f1003
OM
243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
bd84b1e9
DV
245 WARN_ON(i915.enable_ppgtt == -1);
246
a0bd6c31
ZL
247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
70ee45e1
DL
253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
127f1003
OM
256 if (enable_execlists == 0)
257 return 0;
258
14bf993e
OM
259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
127f1003
OM
261 return 1;
262
263 return 0;
264}
ede7d42b 265
ca82580c
TU
266static void
267logical_ring_init_platform_invariants(struct intel_engine_cs *ring)
268{
269 struct drm_device *dev = ring->dev;
270
271 ring->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
272 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
273 (ring->id == VCS || ring->id == VCS2);
274
275 ring->ctx_desc_template = GEN8_CTX_VALID;
276 ring->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
277 GEN8_CTX_ADDRESSING_MODE_SHIFT;
278 if (IS_GEN8(dev))
279 ring->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
280 ring->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
281
282 /* TODO: WaDisableLiteRestore when we start using semaphore
283 * signalling between Command Streamers */
284 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
285
286 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
287 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
288 if (ring->disable_lite_restore_wa)
289 ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
290}
291
73e4d07f 292/**
ca82580c
TU
293 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
294 * descriptor for a pinned context
73e4d07f 295 *
ca82580c
TU
296 * @ctx: Context to work on
297 * @ring: Engine the descriptor will be used with
73e4d07f 298 *
ca82580c
TU
299 * The context descriptor encodes various attributes of a context,
300 * including its GTT address and some flags. Because it's fairly
301 * expensive to calculate, we'll just do it once and cache the result,
302 * which remains valid until the context is unpinned.
303 *
304 * This is what a descriptor looks like, from LSB to MSB:
305 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
306 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
307 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
308 * bits 52-63: reserved, may encode the engine ID (for GuC)
73e4d07f 309 */
ca82580c
TU
310static void
311intel_lr_context_descriptor_update(struct intel_context *ctx,
312 struct intel_engine_cs *ring)
84b790f8 313{
ca82580c 314 uint64_t lrca, desc;
84b790f8 315
ca82580c
TU
316 lrca = ctx->engine[ring->id].lrc_vma->node.start +
317 LRC_PPHWSP_PN * PAGE_SIZE;
84b790f8 318
ca82580c
TU
319 desc = ring->ctx_desc_template; /* bits 0-11 */
320 desc |= lrca; /* bits 12-31 */
321 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
5af05fef 322
ca82580c 323 ctx->engine[ring->id].lrc_desc = desc;
5af05fef
MT
324}
325
919f1f55
DG
326uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
327 struct intel_engine_cs *ring)
84b790f8 328{
ca82580c
TU
329 return ctx->engine[ring->id].lrc_desc;
330}
203a571b 331
ca82580c
TU
332/**
333 * intel_execlists_ctx_id() - get the Execlists Context ID
334 * @ctx: Context to get the ID for
335 * @ring: Engine to get the ID for
336 *
337 * Do not confuse with ctx->id! Unfortunately we have a name overload
338 * here: the old context ID we pass to userspace as a handler so that
339 * they can refer to a context, and the new context ID we pass to the
340 * ELSP so that the GPU can inform us of the context status via
341 * interrupts.
342 *
343 * The context ID is a portion of the context descriptor, so we can
344 * just extract the required part from the cached descriptor.
345 *
346 * Return: 20-bits globally unique context ID.
347 */
348u32 intel_execlists_ctx_id(struct intel_context *ctx,
349 struct intel_engine_cs *ring)
350{
351 return intel_lr_context_descriptor(ctx, ring) >> GEN8_CTX_ID_SHIFT;
84b790f8
BW
352}
353
cc3c4253
MK
354static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
355 struct drm_i915_gem_request *rq1)
84b790f8 356{
cc3c4253
MK
357
358 struct intel_engine_cs *ring = rq0->ring;
6e7cc470
TU
359 struct drm_device *dev = ring->dev;
360 struct drm_i915_private *dev_priv = dev->dev_private;
1cff8cc3 361 uint64_t desc[2];
84b790f8 362
1cff8cc3 363 if (rq1) {
919f1f55 364 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->ring);
1cff8cc3
MK
365 rq1->elsp_submitted++;
366 } else {
367 desc[1] = 0;
368 }
84b790f8 369
919f1f55 370 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->ring);
1cff8cc3 371 rq0->elsp_submitted++;
84b790f8 372
1cff8cc3 373 /* You must always write both descriptors in the order below. */
a6111f7b
CW
374 spin_lock(&dev_priv->uncore.lock);
375 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
1cff8cc3
MK
376 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[1]));
377 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[1]));
6daccb0b 378
1cff8cc3 379 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[0]));
84b790f8 380 /* The context is automatically loaded after the following */
1cff8cc3 381 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[0]));
84b790f8 382
1cff8cc3 383 /* ELSP is a wo register, use another nearby reg for posting */
83843d84 384 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(ring));
a6111f7b
CW
385 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
386 spin_unlock(&dev_priv->uncore.lock);
84b790f8
BW
387}
388
05d9824b 389static int execlists_update_context(struct drm_i915_gem_request *rq)
ae1250b9 390{
05d9824b
MK
391 struct intel_engine_cs *ring = rq->ring;
392 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
82352e90 393 uint32_t *reg_state = rq->ctx->engine[ring->id].lrc_reg_state;
ae1250b9 394
05d9824b 395 reg_state[CTX_RING_TAIL+1] = rq->tail;
0eb973d3 396 reg_state[CTX_RING_BUFFER_START+1] = rq->ringbuf->vma->node.start;
ae1250b9 397
2dba3239
MT
398 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
399 /* True 32b PPGTT with dynamic page allocation: update PDP
400 * registers and point the unallocated PDPs to scratch page.
401 * PML4 is allocated during ppgtt init, so this is not needed
402 * in 48-bit mode.
403 */
d7b2633d
MT
404 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
405 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
406 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
407 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
408 }
409
ae1250b9
OM
410 return 0;
411}
412
d8cb8875
MK
413static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
414 struct drm_i915_gem_request *rq1)
84b790f8 415{
05d9824b 416 execlists_update_context(rq0);
d8cb8875 417
cc3c4253 418 if (rq1)
05d9824b 419 execlists_update_context(rq1);
84b790f8 420
cc3c4253 421 execlists_elsp_write(rq0, rq1);
84b790f8
BW
422}
423
acdd884a
MT
424static void execlists_context_unqueue(struct intel_engine_cs *ring)
425{
6d3d8274
NH
426 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
427 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
e981e7b1
TD
428
429 assert_spin_locked(&ring->execlist_lock);
acdd884a 430
779949f4
PA
431 /*
432 * If irqs are not active generate a warning as batches that finish
433 * without the irqs may get lost and a GPU Hang may occur.
434 */
435 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
436
acdd884a
MT
437 if (list_empty(&ring->execlist_queue))
438 return;
439
440 /* Try to read in pairs */
441 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
442 execlist_link) {
443 if (!req0) {
444 req0 = cursor;
6d3d8274 445 } else if (req0->ctx == cursor->ctx) {
acdd884a
MT
446 /* Same ctx: ignore first request, as second request
447 * will update tail past first request's workload */
e1fee72c 448 cursor->elsp_submitted = req0->elsp_submitted;
7eb08a25
TU
449 list_move_tail(&req0->execlist_link,
450 &ring->execlist_retired_req_list);
acdd884a
MT
451 req0 = cursor;
452 } else {
453 req1 = cursor;
454 break;
455 }
456 }
457
53292cdb
MT
458 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
459 /*
460 * WaIdleLiteRestore: make sure we never cause a lite
461 * restore with HEAD==TAIL
462 */
d63f820f 463 if (req0->elsp_submitted) {
53292cdb
MT
464 /*
465 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
466 * as we resubmit the request. See gen8_emit_request()
467 * for where we prepare the padding after the end of the
468 * request.
469 */
470 struct intel_ringbuffer *ringbuf;
471
472 ringbuf = req0->ctx->engine[ring->id].ringbuf;
473 req0->tail += 8;
474 req0->tail &= ringbuf->size - 1;
475 }
476 }
477
e1fee72c
OM
478 WARN_ON(req1 && req1->elsp_submitted);
479
d8cb8875 480 execlists_submit_requests(req0, req1);
acdd884a
MT
481}
482
e981e7b1
TD
483static bool execlists_check_remove_request(struct intel_engine_cs *ring,
484 u32 request_id)
485{
6d3d8274 486 struct drm_i915_gem_request *head_req;
e981e7b1
TD
487
488 assert_spin_locked(&ring->execlist_lock);
489
490 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 491 struct drm_i915_gem_request,
e981e7b1
TD
492 execlist_link);
493
494 if (head_req != NULL) {
ca82580c 495 if (intel_execlists_ctx_id(head_req->ctx, ring) == request_id) {
e1fee72c
OM
496 WARN(head_req->elsp_submitted == 0,
497 "Never submitted head request\n");
498
499 if (--head_req->elsp_submitted <= 0) {
7eb08a25
TU
500 list_move_tail(&head_req->execlist_link,
501 &ring->execlist_retired_req_list);
e1fee72c
OM
502 return true;
503 }
e981e7b1
TD
504 }
505 }
506
507 return false;
508}
509
91a41032
BW
510static void get_context_status(struct intel_engine_cs *ring,
511 u8 read_pointer,
512 u32 *status, u32 *context_id)
513{
514 struct drm_i915_private *dev_priv = ring->dev->dev_private;
515
516 if (WARN_ON(read_pointer >= GEN8_CSB_ENTRIES))
517 return;
518
519 *status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, read_pointer));
520 *context_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, read_pointer));
521}
522
73e4d07f 523/**
3f7531c3 524 * intel_lrc_irq_handler() - handle Context Switch interrupts
73e4d07f
OM
525 * @ring: Engine Command Streamer to handle.
526 *
527 * Check the unread Context Status Buffers and manage the submission of new
528 * contexts to the ELSP accordingly.
529 */
3f7531c3 530void intel_lrc_irq_handler(struct intel_engine_cs *ring)
e981e7b1
TD
531{
532 struct drm_i915_private *dev_priv = ring->dev->dev_private;
533 u32 status_pointer;
534 u8 read_pointer;
535 u8 write_pointer;
5af05fef 536 u32 status = 0;
e981e7b1
TD
537 u32 status_id;
538 u32 submit_contexts = 0;
539
540 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
541
542 read_pointer = ring->next_context_status_buffer;
5590a5f0 543 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
e981e7b1 544 if (read_pointer > write_pointer)
dfc53c5e 545 write_pointer += GEN8_CSB_ENTRIES;
e981e7b1
TD
546
547 spin_lock(&ring->execlist_lock);
548
549 while (read_pointer < write_pointer) {
91a41032
BW
550
551 get_context_status(ring, ++read_pointer % GEN8_CSB_ENTRIES,
552 &status, &status_id);
e981e7b1 553
031a8936
MK
554 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
555 continue;
556
e1fee72c
OM
557 if (status & GEN8_CTX_STATUS_PREEMPTED) {
558 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
559 if (execlists_check_remove_request(ring, status_id))
560 WARN(1, "Lite Restored request removed from queue\n");
561 } else
562 WARN(1, "Preemption without Lite Restore\n");
563 }
564
eba51190
BW
565 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
566 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
e981e7b1
TD
567 if (execlists_check_remove_request(ring, status_id))
568 submit_contexts++;
569 }
570 }
571
ca82580c 572 if (ring->disable_lite_restore_wa) {
5af05fef
MT
573 /* Prevent a ctx to preempt itself */
574 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) &&
575 (submit_contexts != 0))
576 execlists_context_unqueue(ring);
577 } else if (submit_contexts != 0) {
e981e7b1 578 execlists_context_unqueue(ring);
5af05fef 579 }
e981e7b1
TD
580
581 spin_unlock(&ring->execlist_lock);
582
f764a8b1
BW
583 if (unlikely(submit_contexts > 2))
584 DRM_ERROR("More than two context complete events?\n");
585
dfc53c5e 586 ring->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
e981e7b1 587
5590a5f0
BW
588 /* Update the read pointer to the old write pointer. Manual ringbuffer
589 * management ftw </sarcasm> */
e981e7b1 590 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
5590a5f0
BW
591 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
592 ring->next_context_status_buffer << 8));
e981e7b1
TD
593}
594
ae70797d 595static int execlists_context_queue(struct drm_i915_gem_request *request)
acdd884a 596{
ae70797d 597 struct intel_engine_cs *ring = request->ring;
6d3d8274 598 struct drm_i915_gem_request *cursor;
f1ad5a1f 599 int num_elements = 0;
acdd884a 600
ed54c1a1 601 if (request->ctx != request->i915->kernel_context)
af3302b9
DV
602 intel_lr_context_pin(request);
603
9bb1af44
JH
604 i915_gem_request_reference(request);
605
b5eba372 606 spin_lock_irq(&ring->execlist_lock);
acdd884a 607
f1ad5a1f
OM
608 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
609 if (++num_elements > 2)
610 break;
611
612 if (num_elements > 2) {
6d3d8274 613 struct drm_i915_gem_request *tail_req;
f1ad5a1f
OM
614
615 tail_req = list_last_entry(&ring->execlist_queue,
6d3d8274 616 struct drm_i915_gem_request,
f1ad5a1f
OM
617 execlist_link);
618
ae70797d 619 if (request->ctx == tail_req->ctx) {
f1ad5a1f 620 WARN(tail_req->elsp_submitted != 0,
7ba717cf 621 "More than 2 already-submitted reqs queued\n");
7eb08a25
TU
622 list_move_tail(&tail_req->execlist_link,
623 &ring->execlist_retired_req_list);
f1ad5a1f
OM
624 }
625 }
626
6d3d8274 627 list_add_tail(&request->execlist_link, &ring->execlist_queue);
f1ad5a1f 628 if (num_elements == 0)
acdd884a
MT
629 execlists_context_unqueue(ring);
630
b5eba372 631 spin_unlock_irq(&ring->execlist_lock);
acdd884a
MT
632
633 return 0;
634}
635
2f20055d 636static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
ba8b7ccb 637{
2f20055d 638 struct intel_engine_cs *ring = req->ring;
ba8b7ccb
OM
639 uint32_t flush_domains;
640 int ret;
641
642 flush_domains = 0;
643 if (ring->gpu_caches_dirty)
644 flush_domains = I915_GEM_GPU_DOMAINS;
645
7deb4d39 646 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
ba8b7ccb
OM
647 if (ret)
648 return ret;
649
650 ring->gpu_caches_dirty = false;
651 return 0;
652}
653
535fbe82 654static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
ba8b7ccb
OM
655 struct list_head *vmas)
656{
535fbe82 657 const unsigned other_rings = ~intel_ring_flag(req->ring);
ba8b7ccb
OM
658 struct i915_vma *vma;
659 uint32_t flush_domains = 0;
660 bool flush_chipset = false;
661 int ret;
662
663 list_for_each_entry(vma, vmas, exec_list) {
664 struct drm_i915_gem_object *obj = vma->obj;
665
03ade511 666 if (obj->active & other_rings) {
91af127f 667 ret = i915_gem_object_sync(obj, req->ring, &req);
03ade511
CW
668 if (ret)
669 return ret;
670 }
ba8b7ccb
OM
671
672 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
673 flush_chipset |= i915_gem_clflush_object(obj, false);
674
675 flush_domains |= obj->base.write_domain;
676 }
677
678 if (flush_domains & I915_GEM_DOMAIN_GTT)
679 wmb();
680
681 /* Unconditionally invalidate gpu caches and ensure that we do flush
682 * any residual writes from the previous batch.
683 */
2f20055d 684 return logical_ring_invalidate_all_caches(req);
ba8b7ccb
OM
685}
686
40e895ce 687int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
bc0dce3f 688{
bc0dce3f
JH
689 int ret;
690
f3cc01f0
MK
691 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
692
ed54c1a1 693 if (request->ctx != request->i915->kernel_context) {
8ba319da 694 ret = intel_lr_context_pin(request);
6689cb2b 695 if (ret)
bc0dce3f 696 return ret;
bc0dce3f
JH
697 }
698
a7e02199
AD
699 if (i915.enable_guc_submission) {
700 /*
701 * Check that the GuC has space for the request before
702 * going any further, as the i915_add_request() call
703 * later on mustn't fail ...
704 */
705 struct intel_guc *guc = &request->i915->guc;
706
707 ret = i915_guc_wq_check_space(guc->execbuf_client);
708 if (ret)
709 return ret;
710 }
711
bc0dce3f
JH
712 return 0;
713}
714
ae70797d 715static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
595e1eeb 716 int bytes)
bc0dce3f 717{
ae70797d
JH
718 struct intel_ringbuffer *ringbuf = req->ringbuf;
719 struct intel_engine_cs *ring = req->ring;
720 struct drm_i915_gem_request *target;
b4716185
CW
721 unsigned space;
722 int ret;
bc0dce3f
JH
723
724 if (intel_ring_space(ringbuf) >= bytes)
725 return 0;
726
79bbcc29
JH
727 /* The whole point of reserving space is to not wait! */
728 WARN_ON(ringbuf->reserved_in_use);
729
ae70797d 730 list_for_each_entry(target, &ring->request_list, list) {
bc0dce3f
JH
731 /*
732 * The request queue is per-engine, so can contain requests
733 * from multiple ringbuffers. Here, we must ignore any that
734 * aren't from the ringbuffer we're considering.
735 */
ae70797d 736 if (target->ringbuf != ringbuf)
bc0dce3f
JH
737 continue;
738
739 /* Would completion of this request free enough space? */
ae70797d 740 space = __intel_ring_space(target->postfix, ringbuf->tail,
b4716185
CW
741 ringbuf->size);
742 if (space >= bytes)
bc0dce3f 743 break;
bc0dce3f
JH
744 }
745
ae70797d 746 if (WARN_ON(&target->list == &ring->request_list))
bc0dce3f
JH
747 return -ENOSPC;
748
ae70797d 749 ret = i915_wait_request(target);
bc0dce3f
JH
750 if (ret)
751 return ret;
752
b4716185
CW
753 ringbuf->space = space;
754 return 0;
bc0dce3f
JH
755}
756
757/*
758 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
ae70797d 759 * @request: Request to advance the logical ringbuffer of.
bc0dce3f
JH
760 *
761 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
762 * really happens during submission is that the context and current tail will be placed
763 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
764 * point, the tail *inside* the context is updated and the ELSP written to.
765 */
766static void
ae70797d 767intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
bc0dce3f 768{
ae70797d 769 struct intel_engine_cs *ring = request->ring;
d1675198 770 struct drm_i915_private *dev_priv = request->i915;
bc0dce3f 771
ae70797d 772 intel_logical_ring_advance(request->ringbuf);
bc0dce3f 773
d1675198
AD
774 request->tail = request->ringbuf->tail;
775
bc0dce3f
JH
776 if (intel_ring_stopped(ring))
777 return;
778
d1675198
AD
779 if (dev_priv->guc.execbuf_client)
780 i915_guc_submit(dev_priv->guc.execbuf_client, request);
781 else
782 execlists_context_queue(request);
bc0dce3f
JH
783}
784
79bbcc29 785static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
bc0dce3f
JH
786{
787 uint32_t __iomem *virt;
788 int rem = ringbuf->size - ringbuf->tail;
789
bc0dce3f
JH
790 virt = ringbuf->virtual_start + ringbuf->tail;
791 rem /= 4;
792 while (rem--)
793 iowrite32(MI_NOOP, virt++);
794
795 ringbuf->tail = 0;
796 intel_ring_update_space(ringbuf);
bc0dce3f
JH
797}
798
ae70797d 799static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
bc0dce3f 800{
ae70797d 801 struct intel_ringbuffer *ringbuf = req->ringbuf;
79bbcc29
JH
802 int remain_usable = ringbuf->effective_size - ringbuf->tail;
803 int remain_actual = ringbuf->size - ringbuf->tail;
804 int ret, total_bytes, wait_bytes = 0;
805 bool need_wrap = false;
29b1b415 806
79bbcc29
JH
807 if (ringbuf->reserved_in_use)
808 total_bytes = bytes;
809 else
810 total_bytes = bytes + ringbuf->reserved_size;
29b1b415 811
79bbcc29
JH
812 if (unlikely(bytes > remain_usable)) {
813 /*
814 * Not enough space for the basic request. So need to flush
815 * out the remainder and then wait for base + reserved.
816 */
817 wait_bytes = remain_actual + total_bytes;
818 need_wrap = true;
819 } else {
820 if (unlikely(total_bytes > remain_usable)) {
821 /*
822 * The base request will fit but the reserved space
823 * falls off the end. So only need to to wait for the
824 * reserved size after flushing out the remainder.
825 */
826 wait_bytes = remain_actual + ringbuf->reserved_size;
827 need_wrap = true;
828 } else if (total_bytes > ringbuf->space) {
829 /* No wrapping required, just waiting. */
830 wait_bytes = total_bytes;
29b1b415 831 }
bc0dce3f
JH
832 }
833
79bbcc29
JH
834 if (wait_bytes) {
835 ret = logical_ring_wait_for_space(req, wait_bytes);
bc0dce3f
JH
836 if (unlikely(ret))
837 return ret;
79bbcc29
JH
838
839 if (need_wrap)
840 __wrap_ring_buffer(ringbuf);
bc0dce3f
JH
841 }
842
843 return 0;
844}
845
846/**
847 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
848 *
374887ba 849 * @req: The request to start some new work for
bc0dce3f
JH
850 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
851 *
852 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
853 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
854 * and also preallocates a request (every workload submission is still mediated through
855 * requests, same as it did with legacy ringbuffer submission).
856 *
857 * Return: non-zero if the ringbuffer is not ready to be written to.
858 */
3bbaba0c 859int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
bc0dce3f 860{
4d616a29 861 struct drm_i915_private *dev_priv;
bc0dce3f
JH
862 int ret;
863
4d616a29
JH
864 WARN_ON(req == NULL);
865 dev_priv = req->ring->dev->dev_private;
866
bc0dce3f
JH
867 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
868 dev_priv->mm.interruptible);
869 if (ret)
870 return ret;
871
ae70797d 872 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
bc0dce3f
JH
873 if (ret)
874 return ret;
875
4d616a29 876 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
bc0dce3f
JH
877 return 0;
878}
879
ccd98fe4
JH
880int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
881{
882 /*
883 * The first call merely notes the reserve request and is common for
884 * all back ends. The subsequent localised _begin() call actually
885 * ensures that the reservation is available. Without the begin, if
886 * the request creator immediately submitted the request without
887 * adding any commands to it then there might not actually be
888 * sufficient room for the submission commands.
889 */
890 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
891
892 return intel_logical_ring_begin(request, 0);
893}
894
73e4d07f
OM
895/**
896 * execlists_submission() - submit a batchbuffer for execution, Execlists style
897 * @dev: DRM device.
898 * @file: DRM file.
899 * @ring: Engine Command Streamer to submit to.
900 * @ctx: Context to employ for this submission.
901 * @args: execbuffer call arguments.
902 * @vmas: list of vmas.
903 * @batch_obj: the batchbuffer to submit.
904 * @exec_start: batchbuffer start virtual address pointer.
8e004efc 905 * @dispatch_flags: translated execbuffer call flags.
73e4d07f
OM
906 *
907 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
908 * away the submission details of the execbuffer ioctl call.
909 *
910 * Return: non-zero if the submission fails.
911 */
5f19e2bf 912int intel_execlists_submission(struct i915_execbuffer_params *params,
454afebd 913 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 914 struct list_head *vmas)
454afebd 915{
5f19e2bf
JH
916 struct drm_device *dev = params->dev;
917 struct intel_engine_cs *ring = params->ring;
ba8b7ccb 918 struct drm_i915_private *dev_priv = dev->dev_private;
5f19e2bf
JH
919 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
920 u64 exec_start;
ba8b7ccb
OM
921 int instp_mode;
922 u32 instp_mask;
923 int ret;
924
925 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
926 instp_mask = I915_EXEC_CONSTANTS_MASK;
927 switch (instp_mode) {
928 case I915_EXEC_CONSTANTS_REL_GENERAL:
929 case I915_EXEC_CONSTANTS_ABSOLUTE:
930 case I915_EXEC_CONSTANTS_REL_SURFACE:
931 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
932 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
933 return -EINVAL;
934 }
935
936 if (instp_mode != dev_priv->relative_constants_mode) {
937 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
938 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
939 return -EINVAL;
940 }
941
942 /* The HW changed the meaning on this bit on gen6 */
943 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
944 }
945 break;
946 default:
947 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
948 return -EINVAL;
949 }
950
ba8b7ccb
OM
951 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
952 DRM_DEBUG("sol reset is gen7 only\n");
953 return -EINVAL;
954 }
955
535fbe82 956 ret = execlists_move_to_gpu(params->request, vmas);
ba8b7ccb
OM
957 if (ret)
958 return ret;
959
960 if (ring == &dev_priv->ring[RCS] &&
961 instp_mode != dev_priv->relative_constants_mode) {
4d616a29 962 ret = intel_logical_ring_begin(params->request, 4);
ba8b7ccb
OM
963 if (ret)
964 return ret;
965
966 intel_logical_ring_emit(ringbuf, MI_NOOP);
967 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
f92a9162 968 intel_logical_ring_emit_reg(ringbuf, INSTPM);
ba8b7ccb
OM
969 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
970 intel_logical_ring_advance(ringbuf);
971
972 dev_priv->relative_constants_mode = instp_mode;
973 }
974
5f19e2bf
JH
975 exec_start = params->batch_obj_vm_offset +
976 args->batch_start_offset;
977
be795fc1 978 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
ba8b7ccb
OM
979 if (ret)
980 return ret;
981
95c24161 982 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
5e4be7bd 983
8a8edb59 984 i915_gem_execbuffer_move_to_active(vmas, params->request);
adeca76d 985 i915_gem_execbuffer_retire_commands(params);
ba8b7ccb 986
454afebd
OM
987 return 0;
988}
989
c86ee3a9
TD
990void intel_execlists_retire_requests(struct intel_engine_cs *ring)
991{
6d3d8274 992 struct drm_i915_gem_request *req, *tmp;
c86ee3a9
TD
993 struct list_head retired_list;
994
995 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
996 if (list_empty(&ring->execlist_retired_req_list))
997 return;
998
999 INIT_LIST_HEAD(&retired_list);
b5eba372 1000 spin_lock_irq(&ring->execlist_lock);
c86ee3a9 1001 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
b5eba372 1002 spin_unlock_irq(&ring->execlist_lock);
c86ee3a9
TD
1003
1004 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
af3302b9
DV
1005 struct intel_context *ctx = req->ctx;
1006 struct drm_i915_gem_object *ctx_obj =
1007 ctx->engine[ring->id].state;
1008
ed54c1a1 1009 if (ctx_obj && (ctx != req->i915->kernel_context))
af3302b9 1010 intel_lr_context_unpin(req);
c86ee3a9 1011 list_del(&req->execlist_link);
f8210795 1012 i915_gem_request_unreference(req);
c86ee3a9
TD
1013 }
1014}
1015
454afebd
OM
1016void intel_logical_ring_stop(struct intel_engine_cs *ring)
1017{
9832b9da
OM
1018 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1019 int ret;
1020
1021 if (!intel_ring_initialized(ring))
1022 return;
1023
1024 ret = intel_ring_idle(ring);
1025 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
1026 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1027 ring->name, ret);
1028
1029 /* TODO: Is this correct with Execlists enabled? */
1030 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
1031 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
1032 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
1033 return;
1034 }
1035 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
454afebd
OM
1036}
1037
4866d729 1038int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
48e29f55 1039{
4866d729 1040 struct intel_engine_cs *ring = req->ring;
48e29f55
OM
1041 int ret;
1042
1043 if (!ring->gpu_caches_dirty)
1044 return 0;
1045
7deb4d39 1046 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
48e29f55
OM
1047 if (ret)
1048 return ret;
1049
1050 ring->gpu_caches_dirty = false;
1051 return 0;
1052}
1053
e84fe803 1054static int intel_lr_context_do_pin(struct intel_engine_cs *ring,
ca82580c 1055 struct intel_context *ctx)
dcb4c12a 1056{
e84fe803
NH
1057 struct drm_device *dev = ring->dev;
1058 struct drm_i915_private *dev_priv = dev->dev_private;
ca82580c
TU
1059 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
1060 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
82352e90 1061 struct page *lrc_state_page;
ca82580c 1062 int ret;
dcb4c12a
OM
1063
1064 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
ca82580c 1065
e84fe803
NH
1066 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1067 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1068 if (ret)
1069 return ret;
7ba717cf 1070
82352e90
TU
1071 lrc_state_page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
1072 if (WARN_ON(!lrc_state_page)) {
1073 ret = -ENODEV;
1074 goto unpin_ctx_obj;
1075 }
1076
e84fe803
NH
1077 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1078 if (ret)
1079 goto unpin_ctx_obj;
d1675198 1080
ca82580c
TU
1081 ctx->engine[ring->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
1082 intel_lr_context_descriptor_update(ctx, ring);
82352e90 1083 ctx->engine[ring->id].lrc_reg_state = kmap(lrc_state_page);
e84fe803 1084 ctx_obj->dirty = true;
e93c28f3 1085
e84fe803
NH
1086 /* Invalidate GuC TLB. */
1087 if (i915.enable_guc_submission)
1088 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
dcb4c12a 1089
7ba717cf
TD
1090 return ret;
1091
1092unpin_ctx_obj:
1093 i915_gem_object_ggtt_unpin(ctx_obj);
e84fe803
NH
1094
1095 return ret;
1096}
1097
1098static int intel_lr_context_pin(struct drm_i915_gem_request *rq)
1099{
1100 int ret = 0;
1101 struct intel_engine_cs *ring = rq->ring;
e84fe803
NH
1102
1103 if (rq->ctx->engine[ring->id].pin_count++ == 0) {
ca82580c 1104 ret = intel_lr_context_do_pin(ring, rq->ctx);
e84fe803
NH
1105 if (ret)
1106 goto reset_pin_count;
1107 }
1108 return ret;
1109
a7cbedec 1110reset_pin_count:
8ba319da 1111 rq->ctx->engine[ring->id].pin_count = 0;
dcb4c12a
OM
1112 return ret;
1113}
1114
af3302b9 1115void intel_lr_context_unpin(struct drm_i915_gem_request *rq)
dcb4c12a 1116{
af3302b9
DV
1117 struct intel_engine_cs *ring = rq->ring;
1118 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
1119 struct intel_ringbuffer *ringbuf = rq->ringbuf;
1120
82352e90
TU
1121 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1122
1123 if (!ctx_obj)
1124 return;
1125
1126 if (--rq->ctx->engine[ring->id].pin_count == 0) {
1127 kunmap(kmap_to_page(rq->ctx->engine[ring->id].lrc_reg_state));
1128 intel_unpin_ringbuffer_obj(ringbuf);
1129 i915_gem_object_ggtt_unpin(ctx_obj);
1130 rq->ctx->engine[ring->id].lrc_vma = NULL;
1131 rq->ctx->engine[ring->id].lrc_desc = 0;
1132 rq->ctx->engine[ring->id].lrc_reg_state = NULL;
dcb4c12a
OM
1133 }
1134}
1135
e2be4faf 1136static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
771b9a53
MT
1137{
1138 int ret, i;
e2be4faf
JH
1139 struct intel_engine_cs *ring = req->ring;
1140 struct intel_ringbuffer *ringbuf = req->ringbuf;
771b9a53
MT
1141 struct drm_device *dev = ring->dev;
1142 struct drm_i915_private *dev_priv = dev->dev_private;
1143 struct i915_workarounds *w = &dev_priv->workarounds;
1144
cd7feaaa 1145 if (w->count == 0)
771b9a53
MT
1146 return 0;
1147
1148 ring->gpu_caches_dirty = true;
4866d729 1149 ret = logical_ring_flush_all_caches(req);
771b9a53
MT
1150 if (ret)
1151 return ret;
1152
4d616a29 1153 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
771b9a53
MT
1154 if (ret)
1155 return ret;
1156
1157 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1158 for (i = 0; i < w->count; i++) {
f92a9162 1159 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
771b9a53
MT
1160 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1161 }
1162 intel_logical_ring_emit(ringbuf, MI_NOOP);
1163
1164 intel_logical_ring_advance(ringbuf);
1165
1166 ring->gpu_caches_dirty = true;
4866d729 1167 ret = logical_ring_flush_all_caches(req);
771b9a53
MT
1168 if (ret)
1169 return ret;
1170
1171 return 0;
1172}
1173
83b8a982 1174#define wa_ctx_emit(batch, index, cmd) \
17ee950d 1175 do { \
83b8a982
AS
1176 int __index = (index)++; \
1177 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
17ee950d
AS
1178 return -ENOSPC; \
1179 } \
83b8a982 1180 batch[__index] = (cmd); \
17ee950d
AS
1181 } while (0)
1182
8f40db77 1183#define wa_ctx_emit_reg(batch, index, reg) \
f0f59a00 1184 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
9e000847
AS
1185
1186/*
1187 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1188 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1189 * but there is a slight complication as this is applied in WA batch where the
1190 * values are only initialized once so we cannot take register value at the
1191 * beginning and reuse it further; hence we save its value to memory, upload a
1192 * constant value with bit21 set and then we restore it back with the saved value.
1193 * To simplify the WA, a constant value is formed by using the default value
1194 * of this register. This shouldn't be a problem because we are only modifying
1195 * it for a short period and this batch in non-premptible. We can ofcourse
1196 * use additional instructions that read the actual value of the register
1197 * at that time and set our bit of interest but it makes the WA complicated.
1198 *
1199 * This WA is also required for Gen9 so extracting as a function avoids
1200 * code duplication.
1201 */
1202static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *ring,
1203 uint32_t *const batch,
1204 uint32_t index)
1205{
1206 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1207
a4106a78
AS
1208 /*
1209 * WaDisableLSQCROPERFforOCL:skl
1210 * This WA is implemented in skl_init_clock_gating() but since
1211 * this batch updates GEN8_L3SQCREG4 with default value we need to
1212 * set this bit here to retain the WA during flush.
1213 */
e87a005d 1214 if (IS_SKL_REVID(ring->dev, 0, SKL_REVID_E0))
a4106a78
AS
1215 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1216
f1afe24f 1217 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
83b8a982 1218 MI_SRM_LRM_GLOBAL_GTT));
8f40db77 1219 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
83b8a982
AS
1220 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1221 wa_ctx_emit(batch, index, 0);
1222
1223 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
8f40db77 1224 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
83b8a982
AS
1225 wa_ctx_emit(batch, index, l3sqc4_flush);
1226
1227 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1228 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1229 PIPE_CONTROL_DC_FLUSH_ENABLE));
1230 wa_ctx_emit(batch, index, 0);
1231 wa_ctx_emit(batch, index, 0);
1232 wa_ctx_emit(batch, index, 0);
1233 wa_ctx_emit(batch, index, 0);
1234
f1afe24f 1235 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
83b8a982 1236 MI_SRM_LRM_GLOBAL_GTT));
8f40db77 1237 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
83b8a982
AS
1238 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1239 wa_ctx_emit(batch, index, 0);
9e000847
AS
1240
1241 return index;
1242}
1243
17ee950d
AS
1244static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1245 uint32_t offset,
1246 uint32_t start_alignment)
1247{
1248 return wa_ctx->offset = ALIGN(offset, start_alignment);
1249}
1250
1251static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1252 uint32_t offset,
1253 uint32_t size_alignment)
1254{
1255 wa_ctx->size = offset - wa_ctx->offset;
1256
1257 WARN(wa_ctx->size % size_alignment,
1258 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1259 wa_ctx->size, size_alignment);
1260 return 0;
1261}
1262
1263/**
1264 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1265 *
1266 * @ring: only applicable for RCS
1267 * @wa_ctx: structure representing wa_ctx
1268 * offset: specifies start of the batch, should be cache-aligned. This is updated
1269 * with the offset value received as input.
1270 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1271 * @batch: page in which WA are loaded
1272 * @offset: This field specifies the start of the batch, it should be
1273 * cache-aligned otherwise it is adjusted accordingly.
1274 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1275 * initialized at the beginning and shared across all contexts but this field
1276 * helps us to have multiple batches at different offsets and select them based
1277 * on a criteria. At the moment this batch always start at the beginning of the page
1278 * and at this point we don't have multiple wa_ctx batch buffers.
1279 *
1280 * The number of WA applied are not known at the beginning; we use this field
1281 * to return the no of DWORDS written.
4d78c8dc 1282 *
17ee950d
AS
1283 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1284 * so it adds NOOPs as padding to make it cacheline aligned.
1285 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1286 * makes a complete batch buffer.
1287 *
1288 * Return: non-zero if we exceed the PAGE_SIZE limit.
1289 */
1290
1291static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1292 struct i915_wa_ctx_bb *wa_ctx,
1293 uint32_t *const batch,
1294 uint32_t *offset)
1295{
0160f055 1296 uint32_t scratch_addr;
17ee950d
AS
1297 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1298
7ad00d1a 1299 /* WaDisableCtxRestoreArbitration:bdw,chv */
83b8a982 1300 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
17ee950d 1301
c82435bb
AS
1302 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1303 if (IS_BROADWELL(ring->dev)) {
604ef734
AH
1304 int rc = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1305 if (rc < 0)
1306 return rc;
1307 index = rc;
c82435bb
AS
1308 }
1309
0160f055
AS
1310 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1311 /* Actual scratch location is at 128 bytes offset */
1312 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES;
1313
83b8a982
AS
1314 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1315 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1316 PIPE_CONTROL_GLOBAL_GTT_IVB |
1317 PIPE_CONTROL_CS_STALL |
1318 PIPE_CONTROL_QW_WRITE));
1319 wa_ctx_emit(batch, index, scratch_addr);
1320 wa_ctx_emit(batch, index, 0);
1321 wa_ctx_emit(batch, index, 0);
1322 wa_ctx_emit(batch, index, 0);
0160f055 1323
17ee950d
AS
1324 /* Pad to end of cacheline */
1325 while (index % CACHELINE_DWORDS)
83b8a982 1326 wa_ctx_emit(batch, index, MI_NOOP);
17ee950d
AS
1327
1328 /*
1329 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1330 * execution depends on the length specified in terms of cache lines
1331 * in the register CTX_RCS_INDIRECT_CTX
1332 */
1333
1334 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1335}
1336
1337/**
1338 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1339 *
1340 * @ring: only applicable for RCS
1341 * @wa_ctx: structure representing wa_ctx
1342 * offset: specifies start of the batch, should be cache-aligned.
1343 * size: size of the batch in DWORDS but HW expects in terms of cachelines
4d78c8dc 1344 * @batch: page in which WA are loaded
17ee950d
AS
1345 * @offset: This field specifies the start of this batch.
1346 * This batch is started immediately after indirect_ctx batch. Since we ensure
1347 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1348 *
1349 * The number of DWORDS written are returned using this field.
1350 *
1351 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1352 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1353 */
1354static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1355 struct i915_wa_ctx_bb *wa_ctx,
1356 uint32_t *const batch,
1357 uint32_t *offset)
1358{
1359 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1360
7ad00d1a 1361 /* WaDisableCtxRestoreArbitration:bdw,chv */
83b8a982 1362 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
7ad00d1a 1363
83b8a982 1364 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
17ee950d
AS
1365
1366 return wa_ctx_end(wa_ctx, *offset = index, 1);
1367}
1368
0504cffc
AS
1369static int gen9_init_indirectctx_bb(struct intel_engine_cs *ring,
1370 struct i915_wa_ctx_bb *wa_ctx,
1371 uint32_t *const batch,
1372 uint32_t *offset)
1373{
a4106a78 1374 int ret;
0907c8f7 1375 struct drm_device *dev = ring->dev;
0504cffc
AS
1376 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1377
0907c8f7 1378 /* WaDisableCtxRestoreArbitration:skl,bxt */
e87a005d 1379 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
cbdc12a9 1380 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
0907c8f7 1381 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
0504cffc 1382
a4106a78
AS
1383 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
1384 ret = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1385 if (ret < 0)
1386 return ret;
1387 index = ret;
1388
0504cffc
AS
1389 /* Pad to end of cacheline */
1390 while (index % CACHELINE_DWORDS)
1391 wa_ctx_emit(batch, index, MI_NOOP);
1392
1393 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1394}
1395
1396static int gen9_init_perctx_bb(struct intel_engine_cs *ring,
1397 struct i915_wa_ctx_bb *wa_ctx,
1398 uint32_t *const batch,
1399 uint32_t *offset)
1400{
0907c8f7 1401 struct drm_device *dev = ring->dev;
0504cffc
AS
1402 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1403
9b01435d 1404 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
e87a005d 1405 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
cbdc12a9 1406 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
9b01435d 1407 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
8f40db77 1408 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
9b01435d
AS
1409 wa_ctx_emit(batch, index,
1410 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1411 wa_ctx_emit(batch, index, MI_NOOP);
1412 }
1413
0907c8f7 1414 /* WaDisableCtxRestoreArbitration:skl,bxt */
e87a005d 1415 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
cbdc12a9 1416 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
0907c8f7
AS
1417 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1418
0504cffc
AS
1419 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1420
1421 return wa_ctx_end(wa_ctx, *offset = index, 1);
1422}
1423
17ee950d
AS
1424static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1425{
1426 int ret;
1427
1428 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1429 if (!ring->wa_ctx.obj) {
1430 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1431 return -ENOMEM;
1432 }
1433
1434 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1435 if (ret) {
1436 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1437 ret);
1438 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1439 return ret;
1440 }
1441
1442 return 0;
1443}
1444
1445static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1446{
1447 if (ring->wa_ctx.obj) {
1448 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1449 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1450 ring->wa_ctx.obj = NULL;
1451 }
1452}
1453
1454static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1455{
1456 int ret;
1457 uint32_t *batch;
1458 uint32_t offset;
1459 struct page *page;
1460 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1461
1462 WARN_ON(ring->id != RCS);
1463
5e60d790 1464 /* update this when WA for higher Gen are added */
0504cffc
AS
1465 if (INTEL_INFO(ring->dev)->gen > 9) {
1466 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
1467 INTEL_INFO(ring->dev)->gen);
5e60d790 1468 return 0;
0504cffc 1469 }
5e60d790 1470
c4db7599
AS
1471 /* some WA perform writes to scratch page, ensure it is valid */
1472 if (ring->scratch.obj == NULL) {
1473 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1474 return -EINVAL;
1475 }
1476
17ee950d
AS
1477 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1478 if (ret) {
1479 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1480 return ret;
1481 }
1482
033908ae 1483 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
17ee950d
AS
1484 batch = kmap_atomic(page);
1485 offset = 0;
1486
1487 if (INTEL_INFO(ring->dev)->gen == 8) {
1488 ret = gen8_init_indirectctx_bb(ring,
1489 &wa_ctx->indirect_ctx,
1490 batch,
1491 &offset);
1492 if (ret)
1493 goto out;
1494
1495 ret = gen8_init_perctx_bb(ring,
1496 &wa_ctx->per_ctx,
1497 batch,
1498 &offset);
1499 if (ret)
1500 goto out;
0504cffc
AS
1501 } else if (INTEL_INFO(ring->dev)->gen == 9) {
1502 ret = gen9_init_indirectctx_bb(ring,
1503 &wa_ctx->indirect_ctx,
1504 batch,
1505 &offset);
1506 if (ret)
1507 goto out;
1508
1509 ret = gen9_init_perctx_bb(ring,
1510 &wa_ctx->per_ctx,
1511 batch,
1512 &offset);
1513 if (ret)
1514 goto out;
17ee950d
AS
1515 }
1516
1517out:
1518 kunmap_atomic(batch);
1519 if (ret)
1520 lrc_destroy_wa_ctx_obj(ring);
1521
1522 return ret;
1523}
1524
9b1136d5
OM
1525static int gen8_init_common_ring(struct intel_engine_cs *ring)
1526{
1527 struct drm_device *dev = ring->dev;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
dfc53c5e 1529 u8 next_context_status_buffer_hw;
9b1136d5 1530
e84fe803 1531 lrc_setup_hardware_status_page(ring,
ed54c1a1 1532 dev_priv->kernel_context->engine[ring->id].state);
e84fe803 1533
73d477f6
OM
1534 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1535 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1536
9b1136d5
OM
1537 I915_WRITE(RING_MODE_GEN7(ring),
1538 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1539 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1540 POSTING_READ(RING_MODE_GEN7(ring));
dfc53c5e
MT
1541
1542 /*
1543 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1544 * zero, we need to read the write pointer from hardware and use its
1545 * value because "this register is power context save restored".
1546 * Effectively, these states have been observed:
1547 *
1548 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1549 * BDW | CSB regs not reset | CSB regs reset |
1550 * CHT | CSB regs not reset | CSB regs not reset |
5590a5f0
BW
1551 * SKL | ? | ? |
1552 * BXT | ? | ? |
dfc53c5e 1553 */
5590a5f0
BW
1554 next_context_status_buffer_hw =
1555 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(ring)));
dfc53c5e
MT
1556
1557 /*
1558 * When the CSB registers are reset (also after power-up / gpu reset),
1559 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1560 * this special case, so the first element read is CSB[0].
1561 */
1562 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1563 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1564
1565 ring->next_context_status_buffer = next_context_status_buffer_hw;
9b1136d5
OM
1566 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1567
1568 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1569
1570 return 0;
1571}
1572
1573static int gen8_init_render_ring(struct intel_engine_cs *ring)
1574{
1575 struct drm_device *dev = ring->dev;
1576 struct drm_i915_private *dev_priv = dev->dev_private;
1577 int ret;
1578
1579 ret = gen8_init_common_ring(ring);
1580 if (ret)
1581 return ret;
1582
1583 /* We need to disable the AsyncFlip performance optimisations in order
1584 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1585 * programmed to '1' on all products.
1586 *
1587 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1588 */
1589 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1590
9b1136d5
OM
1591 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1592
771b9a53 1593 return init_workarounds_ring(ring);
9b1136d5
OM
1594}
1595
82ef822e
DL
1596static int gen9_init_render_ring(struct intel_engine_cs *ring)
1597{
1598 int ret;
1599
1600 ret = gen8_init_common_ring(ring);
1601 if (ret)
1602 return ret;
1603
1604 return init_workarounds_ring(ring);
1605}
1606
7a01a0a2
MT
1607static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1608{
1609 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
1610 struct intel_engine_cs *ring = req->ring;
1611 struct intel_ringbuffer *ringbuf = req->ringbuf;
1612 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1613 int i, ret;
1614
1615 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1616 if (ret)
1617 return ret;
1618
1619 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1620 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1621 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1622
f92a9162 1623 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_UDW(ring, i));
7a01a0a2 1624 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
f92a9162 1625 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_LDW(ring, i));
7a01a0a2
MT
1626 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1627 }
1628
1629 intel_logical_ring_emit(ringbuf, MI_NOOP);
1630 intel_logical_ring_advance(ringbuf);
1631
1632 return 0;
1633}
1634
be795fc1 1635static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
8e004efc 1636 u64 offset, unsigned dispatch_flags)
15648585 1637{
be795fc1 1638 struct intel_ringbuffer *ringbuf = req->ringbuf;
8e004efc 1639 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
15648585
OM
1640 int ret;
1641
7a01a0a2
MT
1642 /* Don't rely in hw updating PDPs, specially in lite-restore.
1643 * Ideally, we should set Force PD Restore in ctx descriptor,
1644 * but we can't. Force Restore would be a second option, but
1645 * it is unsafe in case of lite-restore (because the ctx is
2dba3239
MT
1646 * not idle). PML4 is allocated during ppgtt init so this is
1647 * not needed in 48-bit.*/
7a01a0a2
MT
1648 if (req->ctx->ppgtt &&
1649 (intel_ring_flag(req->ring) & req->ctx->ppgtt->pd_dirty_rings)) {
331f38e7
ZL
1650 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1651 !intel_vgpu_active(req->i915->dev)) {
2dba3239
MT
1652 ret = intel_logical_ring_emit_pdps(req);
1653 if (ret)
1654 return ret;
1655 }
7a01a0a2
MT
1656
1657 req->ctx->ppgtt->pd_dirty_rings &= ~intel_ring_flag(req->ring);
1658 }
1659
4d616a29 1660 ret = intel_logical_ring_begin(req, 4);
15648585
OM
1661 if (ret)
1662 return ret;
1663
1664 /* FIXME(BDW): Address space and security selectors. */
6922528a
AJ
1665 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1666 (ppgtt<<8) |
1667 (dispatch_flags & I915_DISPATCH_RS ?
1668 MI_BATCH_RESOURCE_STREAMER : 0));
15648585
OM
1669 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1670 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1671 intel_logical_ring_emit(ringbuf, MI_NOOP);
1672 intel_logical_ring_advance(ringbuf);
1673
1674 return 0;
1675}
1676
73d477f6
OM
1677static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1678{
1679 struct drm_device *dev = ring->dev;
1680 struct drm_i915_private *dev_priv = dev->dev_private;
1681 unsigned long flags;
1682
7cd512f1 1683 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
73d477f6
OM
1684 return false;
1685
1686 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1687 if (ring->irq_refcount++ == 0) {
1688 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1689 POSTING_READ(RING_IMR(ring->mmio_base));
1690 }
1691 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1692
1693 return true;
1694}
1695
1696static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1697{
1698 struct drm_device *dev = ring->dev;
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 unsigned long flags;
1701
1702 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1703 if (--ring->irq_refcount == 0) {
1704 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1705 POSTING_READ(RING_IMR(ring->mmio_base));
1706 }
1707 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1708}
1709
7deb4d39 1710static int gen8_emit_flush(struct drm_i915_gem_request *request,
4712274c
OM
1711 u32 invalidate_domains,
1712 u32 unused)
1713{
7deb4d39 1714 struct intel_ringbuffer *ringbuf = request->ringbuf;
4712274c
OM
1715 struct intel_engine_cs *ring = ringbuf->ring;
1716 struct drm_device *dev = ring->dev;
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718 uint32_t cmd;
1719 int ret;
1720
4d616a29 1721 ret = intel_logical_ring_begin(request, 4);
4712274c
OM
1722 if (ret)
1723 return ret;
1724
1725 cmd = MI_FLUSH_DW + 1;
1726
f0a1fb10
CW
1727 /* We always require a command barrier so that subsequent
1728 * commands, such as breadcrumb interrupts, are strictly ordered
1729 * wrt the contents of the write cache being flushed to memory
1730 * (and thus being coherent from the CPU).
1731 */
1732 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1733
1734 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1735 cmd |= MI_INVALIDATE_TLB;
1736 if (ring == &dev_priv->ring[VCS])
1737 cmd |= MI_INVALIDATE_BSD;
4712274c
OM
1738 }
1739
1740 intel_logical_ring_emit(ringbuf, cmd);
1741 intel_logical_ring_emit(ringbuf,
1742 I915_GEM_HWS_SCRATCH_ADDR |
1743 MI_FLUSH_DW_USE_GTT);
1744 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1745 intel_logical_ring_emit(ringbuf, 0); /* value */
1746 intel_logical_ring_advance(ringbuf);
1747
1748 return 0;
1749}
1750
7deb4d39 1751static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
4712274c
OM
1752 u32 invalidate_domains,
1753 u32 flush_domains)
1754{
7deb4d39 1755 struct intel_ringbuffer *ringbuf = request->ringbuf;
4712274c
OM
1756 struct intel_engine_cs *ring = ringbuf->ring;
1757 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1a5a9ce7 1758 bool vf_flush_wa = false;
4712274c
OM
1759 u32 flags = 0;
1760 int ret;
1761
1762 flags |= PIPE_CONTROL_CS_STALL;
1763
1764 if (flush_domains) {
1765 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1766 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
965fd602 1767 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
40a24488 1768 flags |= PIPE_CONTROL_FLUSH_ENABLE;
4712274c
OM
1769 }
1770
1771 if (invalidate_domains) {
1772 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1773 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1774 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1775 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1776 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1777 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1778 flags |= PIPE_CONTROL_QW_WRITE;
1779 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
4712274c 1780
1a5a9ce7
BW
1781 /*
1782 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1783 * pipe control.
1784 */
1785 if (IS_GEN9(ring->dev))
1786 vf_flush_wa = true;
1787 }
9647ff36 1788
4d616a29 1789 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
4712274c
OM
1790 if (ret)
1791 return ret;
1792
9647ff36
ID
1793 if (vf_flush_wa) {
1794 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1795 intel_logical_ring_emit(ringbuf, 0);
1796 intel_logical_ring_emit(ringbuf, 0);
1797 intel_logical_ring_emit(ringbuf, 0);
1798 intel_logical_ring_emit(ringbuf, 0);
1799 intel_logical_ring_emit(ringbuf, 0);
1800 }
1801
4712274c
OM
1802 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1803 intel_logical_ring_emit(ringbuf, flags);
1804 intel_logical_ring_emit(ringbuf, scratch_addr);
1805 intel_logical_ring_emit(ringbuf, 0);
1806 intel_logical_ring_emit(ringbuf, 0);
1807 intel_logical_ring_emit(ringbuf, 0);
1808 intel_logical_ring_advance(ringbuf);
1809
1810 return 0;
1811}
1812
e94e37ad
OM
1813static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1814{
1815 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1816}
1817
1818static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1819{
1820 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1821}
1822
319404df
ID
1823static u32 bxt_a_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1824{
1825
1826 /*
1827 * On BXT A steppings there is a HW coherency issue whereby the
1828 * MI_STORE_DATA_IMM storing the completed request's seqno
1829 * occasionally doesn't invalidate the CPU cache. Work around this by
1830 * clflushing the corresponding cacheline whenever the caller wants
1831 * the coherency to be guaranteed. Note that this cacheline is known
1832 * to be clean at this point, since we only write it in
1833 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1834 * this clflush in practice becomes an invalidate operation.
1835 */
1836
1837 if (!lazy_coherency)
1838 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1839
1840 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1841}
1842
1843static void bxt_a_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1844{
1845 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1846
1847 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
1848 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1849}
1850
c4e76638 1851static int gen8_emit_request(struct drm_i915_gem_request *request)
4da46e1e 1852{
c4e76638 1853 struct intel_ringbuffer *ringbuf = request->ringbuf;
4da46e1e
OM
1854 struct intel_engine_cs *ring = ringbuf->ring;
1855 u32 cmd;
1856 int ret;
1857
53292cdb
MT
1858 /*
1859 * Reserve space for 2 NOOPs at the end of each request to be
1860 * used as a workaround for not being allowed to do lite
1861 * restore with HEAD==TAIL (WaIdleLiteRestore).
1862 */
4d616a29 1863 ret = intel_logical_ring_begin(request, 8);
4da46e1e
OM
1864 if (ret)
1865 return ret;
1866
8edfbb8b 1867 cmd = MI_STORE_DWORD_IMM_GEN4;
4da46e1e
OM
1868 cmd |= MI_GLOBAL_GTT;
1869
1870 intel_logical_ring_emit(ringbuf, cmd);
1871 intel_logical_ring_emit(ringbuf,
1872 (ring->status_page.gfx_addr +
1873 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1874 intel_logical_ring_emit(ringbuf, 0);
c4e76638 1875 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
4da46e1e
OM
1876 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1877 intel_logical_ring_emit(ringbuf, MI_NOOP);
ae70797d 1878 intel_logical_ring_advance_and_submit(request);
4da46e1e 1879
53292cdb
MT
1880 /*
1881 * Here we add two extra NOOPs as padding to avoid
1882 * lite restore of a context with HEAD==TAIL.
1883 */
1884 intel_logical_ring_emit(ringbuf, MI_NOOP);
1885 intel_logical_ring_emit(ringbuf, MI_NOOP);
1886 intel_logical_ring_advance(ringbuf);
1887
4da46e1e
OM
1888 return 0;
1889}
1890
be01363f 1891static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
cef437ad 1892{
cef437ad 1893 struct render_state so;
cef437ad
DL
1894 int ret;
1895
be01363f 1896 ret = i915_gem_render_state_prepare(req->ring, &so);
cef437ad
DL
1897 if (ret)
1898 return ret;
1899
1900 if (so.rodata == NULL)
1901 return 0;
1902
be795fc1 1903 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
be01363f 1904 I915_DISPATCH_SECURE);
cef437ad
DL
1905 if (ret)
1906 goto out;
1907
84e81020
AS
1908 ret = req->ring->emit_bb_start(req,
1909 (so.ggtt_offset + so.aux_batch_offset),
1910 I915_DISPATCH_SECURE);
1911 if (ret)
1912 goto out;
1913
b2af0376 1914 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
cef437ad 1915
cef437ad
DL
1916out:
1917 i915_gem_render_state_fini(&so);
1918 return ret;
1919}
1920
8753181e 1921static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
e7778be1
TD
1922{
1923 int ret;
1924
e2be4faf 1925 ret = intel_logical_ring_workarounds_emit(req);
e7778be1
TD
1926 if (ret)
1927 return ret;
1928
3bbaba0c
PA
1929 ret = intel_rcs_context_init_mocs(req);
1930 /*
1931 * Failing to program the MOCS is non-fatal.The system will not
1932 * run at peak performance. So generate an error and carry on.
1933 */
1934 if (ret)
1935 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1936
be01363f 1937 return intel_lr_context_render_state_init(req);
e7778be1
TD
1938}
1939
73e4d07f
OM
1940/**
1941 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1942 *
1943 * @ring: Engine Command Streamer.
1944 *
1945 */
454afebd
OM
1946void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1947{
6402c330 1948 struct drm_i915_private *dev_priv;
9832b9da 1949
48d82387
OM
1950 if (!intel_ring_initialized(ring))
1951 return;
1952
6402c330
JH
1953 dev_priv = ring->dev->dev_private;
1954
b0366a54
DG
1955 if (ring->buffer) {
1956 intel_logical_ring_stop(ring);
1957 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1958 }
48d82387
OM
1959
1960 if (ring->cleanup)
1961 ring->cleanup(ring);
1962
1963 i915_cmd_parser_fini_ring(ring);
06fbca71 1964 i915_gem_batch_pool_fini(&ring->batch_pool);
48d82387
OM
1965
1966 if (ring->status_page.obj) {
1967 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1968 ring->status_page.obj = NULL;
1969 }
17ee950d 1970
ca82580c
TU
1971 ring->disable_lite_restore_wa = false;
1972 ring->ctx_desc_template = 0;
1973
17ee950d 1974 lrc_destroy_wa_ctx_obj(ring);
b0366a54 1975 ring->dev = NULL;
454afebd
OM
1976}
1977
c9cacf93
TU
1978static void
1979logical_ring_default_vfuncs(struct drm_device *dev,
1980 struct intel_engine_cs *ring)
1981{
1982 /* Default vfuncs which can be overriden by each engine. */
1983 ring->init_hw = gen8_init_common_ring;
1984 ring->emit_request = gen8_emit_request;
1985 ring->emit_flush = gen8_emit_flush;
1986 ring->irq_get = gen8_logical_ring_get_irq;
1987 ring->irq_put = gen8_logical_ring_put_irq;
1988 ring->emit_bb_start = gen8_emit_bb_start;
1989 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1990 ring->get_seqno = bxt_a_get_seqno;
1991 ring->set_seqno = bxt_a_set_seqno;
1992 } else {
1993 ring->get_seqno = gen8_get_seqno;
1994 ring->set_seqno = gen8_set_seqno;
1995 }
1996}
1997
d9f3af96
TU
1998static inline void
1999logical_ring_default_irqs(struct intel_engine_cs *ring, unsigned shift)
2000{
2001 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2002 ring->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
2003}
2004
c9cacf93
TU
2005static int
2006logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
454afebd 2007{
ed54c1a1 2008 struct intel_context *dctx = to_i915(dev)->kernel_context;
48d82387 2009 int ret;
48d82387
OM
2010
2011 /* Intentionally left blank. */
2012 ring->buffer = NULL;
2013
2014 ring->dev = dev;
2015 INIT_LIST_HEAD(&ring->active_list);
2016 INIT_LIST_HEAD(&ring->request_list);
06fbca71 2017 i915_gem_batch_pool_init(dev, &ring->batch_pool);
48d82387
OM
2018 init_waitqueue_head(&ring->irq_queue);
2019
608c1a52 2020 INIT_LIST_HEAD(&ring->buffers);
acdd884a 2021 INIT_LIST_HEAD(&ring->execlist_queue);
c86ee3a9 2022 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
acdd884a
MT
2023 spin_lock_init(&ring->execlist_lock);
2024
ca82580c
TU
2025 logical_ring_init_platform_invariants(ring);
2026
48d82387
OM
2027 ret = i915_cmd_parser_init_ring(ring);
2028 if (ret)
b0366a54 2029 goto error;
48d82387 2030
ed54c1a1 2031 ret = intel_lr_context_deferred_alloc(dctx, ring);
e84fe803 2032 if (ret)
b0366a54 2033 goto error;
e84fe803
NH
2034
2035 /* As this is the default context, always pin it */
ed54c1a1 2036 ret = intel_lr_context_do_pin(ring, dctx);
e84fe803
NH
2037 if (ret) {
2038 DRM_ERROR(
2039 "Failed to pin and map ringbuffer %s: %d\n",
2040 ring->name, ret);
b0366a54 2041 goto error;
e84fe803 2042 }
564ddb2f 2043
b0366a54
DG
2044 return 0;
2045
2046error:
2047 intel_logical_ring_cleanup(ring);
564ddb2f 2048 return ret;
454afebd
OM
2049}
2050
2051static int logical_render_ring_init(struct drm_device *dev)
2052{
2053 struct drm_i915_private *dev_priv = dev->dev_private;
2054 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
99be1dfe 2055 int ret;
454afebd
OM
2056
2057 ring->name = "render ring";
2058 ring->id = RCS;
2059 ring->mmio_base = RENDER_RING_BASE;
d9f3af96
TU
2060
2061 logical_ring_default_irqs(ring, GEN8_RCS_IRQ_SHIFT);
73d477f6
OM
2062 if (HAS_L3_DPF(dev))
2063 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
454afebd 2064
c9cacf93
TU
2065 logical_ring_default_vfuncs(dev, ring);
2066
2067 /* Override some for render ring. */
82ef822e
DL
2068 if (INTEL_INFO(dev)->gen >= 9)
2069 ring->init_hw = gen9_init_render_ring;
2070 else
2071 ring->init_hw = gen8_init_render_ring;
e7778be1 2072 ring->init_context = gen8_init_rcs_context;
9b1136d5 2073 ring->cleanup = intel_fini_pipe_control;
4712274c 2074 ring->emit_flush = gen8_emit_flush_render;
9b1136d5 2075
99be1dfe 2076 ring->dev = dev;
c4db7599
AS
2077
2078 ret = intel_init_pipe_control(ring);
99be1dfe
DV
2079 if (ret)
2080 return ret;
2081
17ee950d
AS
2082 ret = intel_init_workaround_bb(ring);
2083 if (ret) {
2084 /*
2085 * We continue even if we fail to initialize WA batch
2086 * because we only expect rare glitches but nothing
2087 * critical to prevent us from using GPU
2088 */
2089 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2090 ret);
2091 }
2092
c4db7599
AS
2093 ret = logical_ring_init(dev, ring);
2094 if (ret) {
17ee950d 2095 lrc_destroy_wa_ctx_obj(ring);
c4db7599 2096 }
17ee950d
AS
2097
2098 return ret;
454afebd
OM
2099}
2100
2101static int logical_bsd_ring_init(struct drm_device *dev)
2102{
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2105
2106 ring->name = "bsd ring";
2107 ring->id = VCS;
2108 ring->mmio_base = GEN6_BSD_RING_BASE;
454afebd 2109
d9f3af96 2110 logical_ring_default_irqs(ring, GEN8_VCS1_IRQ_SHIFT);
c9cacf93 2111 logical_ring_default_vfuncs(dev, ring);
9b1136d5 2112
454afebd
OM
2113 return logical_ring_init(dev, ring);
2114}
2115
2116static int logical_bsd2_ring_init(struct drm_device *dev)
2117{
2118 struct drm_i915_private *dev_priv = dev->dev_private;
2119 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2120
ec8a9776 2121 ring->name = "bsd2 ring";
454afebd
OM
2122 ring->id = VCS2;
2123 ring->mmio_base = GEN8_BSD2_RING_BASE;
454afebd 2124
d9f3af96 2125 logical_ring_default_irqs(ring, GEN8_VCS2_IRQ_SHIFT);
c9cacf93 2126 logical_ring_default_vfuncs(dev, ring);
9b1136d5 2127
454afebd
OM
2128 return logical_ring_init(dev, ring);
2129}
2130
2131static int logical_blt_ring_init(struct drm_device *dev)
2132{
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2135
2136 ring->name = "blitter ring";
2137 ring->id = BCS;
2138 ring->mmio_base = BLT_RING_BASE;
454afebd 2139
d9f3af96 2140 logical_ring_default_irqs(ring, GEN8_BCS_IRQ_SHIFT);
c9cacf93 2141 logical_ring_default_vfuncs(dev, ring);
9b1136d5 2142
454afebd
OM
2143 return logical_ring_init(dev, ring);
2144}
2145
2146static int logical_vebox_ring_init(struct drm_device *dev)
2147{
2148 struct drm_i915_private *dev_priv = dev->dev_private;
2149 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
2150
2151 ring->name = "video enhancement ring";
2152 ring->id = VECS;
2153 ring->mmio_base = VEBOX_RING_BASE;
454afebd 2154
d9f3af96 2155 logical_ring_default_irqs(ring, GEN8_VECS_IRQ_SHIFT);
c9cacf93 2156 logical_ring_default_vfuncs(dev, ring);
9b1136d5 2157
454afebd
OM
2158 return logical_ring_init(dev, ring);
2159}
2160
73e4d07f
OM
2161/**
2162 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2163 * @dev: DRM device.
2164 *
2165 * This function inits the engines for an Execlists submission style (the equivalent in the
2166 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
2167 * those engines that are present in the hardware.
2168 *
2169 * Return: non-zero if the initialization failed.
2170 */
454afebd
OM
2171int intel_logical_rings_init(struct drm_device *dev)
2172{
2173 struct drm_i915_private *dev_priv = dev->dev_private;
2174 int ret;
2175
2176 ret = logical_render_ring_init(dev);
2177 if (ret)
2178 return ret;
2179
2180 if (HAS_BSD(dev)) {
2181 ret = logical_bsd_ring_init(dev);
2182 if (ret)
2183 goto cleanup_render_ring;
2184 }
2185
2186 if (HAS_BLT(dev)) {
2187 ret = logical_blt_ring_init(dev);
2188 if (ret)
2189 goto cleanup_bsd_ring;
2190 }
2191
2192 if (HAS_VEBOX(dev)) {
2193 ret = logical_vebox_ring_init(dev);
2194 if (ret)
2195 goto cleanup_blt_ring;
2196 }
2197
2198 if (HAS_BSD2(dev)) {
2199 ret = logical_bsd2_ring_init(dev);
2200 if (ret)
2201 goto cleanup_vebox_ring;
2202 }
2203
454afebd
OM
2204 return 0;
2205
454afebd
OM
2206cleanup_vebox_ring:
2207 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
2208cleanup_blt_ring:
2209 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
2210cleanup_bsd_ring:
2211 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
2212cleanup_render_ring:
2213 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
2214
2215 return ret;
2216}
2217
0cea6502
JM
2218static u32
2219make_rpcs(struct drm_device *dev)
2220{
2221 u32 rpcs = 0;
2222
2223 /*
2224 * No explicit RPCS request is needed to ensure full
2225 * slice/subslice/EU enablement prior to Gen9.
2226 */
2227 if (INTEL_INFO(dev)->gen < 9)
2228 return 0;
2229
2230 /*
2231 * Starting in Gen9, render power gating can leave
2232 * slice/subslice/EU in a partially enabled state. We
2233 * must make an explicit request through RPCS for full
2234 * enablement.
2235 */
2236 if (INTEL_INFO(dev)->has_slice_pg) {
2237 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2238 rpcs |= INTEL_INFO(dev)->slice_total <<
2239 GEN8_RPCS_S_CNT_SHIFT;
2240 rpcs |= GEN8_RPCS_ENABLE;
2241 }
2242
2243 if (INTEL_INFO(dev)->has_subslice_pg) {
2244 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2245 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2246 GEN8_RPCS_SS_CNT_SHIFT;
2247 rpcs |= GEN8_RPCS_ENABLE;
2248 }
2249
2250 if (INTEL_INFO(dev)->has_eu_pg) {
2251 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2252 GEN8_RPCS_EU_MIN_SHIFT;
2253 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2254 GEN8_RPCS_EU_MAX_SHIFT;
2255 rpcs |= GEN8_RPCS_ENABLE;
2256 }
2257
2258 return rpcs;
2259}
2260
8670d6f9
OM
2261static int
2262populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
2263 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
2264{
2d965536
TD
2265 struct drm_device *dev = ring->dev;
2266 struct drm_i915_private *dev_priv = dev->dev_private;
ae6c4806 2267 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
8670d6f9
OM
2268 struct page *page;
2269 uint32_t *reg_state;
2270 int ret;
2271
2d965536
TD
2272 if (!ppgtt)
2273 ppgtt = dev_priv->mm.aliasing_ppgtt;
2274
8670d6f9
OM
2275 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2276 if (ret) {
2277 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2278 return ret;
2279 }
2280
2281 ret = i915_gem_object_get_pages(ctx_obj);
2282 if (ret) {
2283 DRM_DEBUG_DRIVER("Could not get object pages\n");
2284 return ret;
2285 }
2286
2287 i915_gem_object_pin_pages(ctx_obj);
2288
2289 /* The second page of the context object contains some fields which must
2290 * be set up prior to the first execution. */
033908ae 2291 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
8670d6f9
OM
2292 reg_state = kmap_atomic(page);
2293
2294 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2295 * commands followed by (reg, value) pairs. The values we are setting here are
2296 * only for the first context restore: on a subsequent save, the GPU will
2297 * recreate this batchbuffer with new values (including all the missing
2298 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
0d925ea0
VS
2299 reg_state[CTX_LRI_HEADER_0] =
2300 MI_LOAD_REGISTER_IMM(ring->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2301 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(ring),
2302 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2303 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2304 CTX_CTRL_RS_CTX_ENABLE));
2305 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(ring->mmio_base), 0);
2306 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(ring->mmio_base), 0);
7ba717cf
TD
2307 /* Ring buffer start address is not known until the buffer is pinned.
2308 * It is written to the context image in execlists_update_context()
2309 */
0d925ea0
VS
2310 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START, RING_START(ring->mmio_base), 0);
2311 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL, RING_CTL(ring->mmio_base),
2312 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
2313 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U, RING_BBADDR_UDW(ring->mmio_base), 0);
2314 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L, RING_BBADDR(ring->mmio_base), 0);
2315 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE, RING_BBSTATE(ring->mmio_base),
2316 RING_BB_PPGTT);
2317 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(ring->mmio_base), 0);
2318 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(ring->mmio_base), 0);
2319 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE, RING_SBBSTATE(ring->mmio_base), 0);
8670d6f9 2320 if (ring->id == RCS) {
0d925ea0
VS
2321 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(ring->mmio_base), 0);
2322 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(ring->mmio_base), 0);
2323 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET, RING_INDIRECT_CTX_OFFSET(ring->mmio_base), 0);
17ee950d
AS
2324 if (ring->wa_ctx.obj) {
2325 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2326 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2327
2328 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2329 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2330 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2331
2332 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2333 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2334
2335 reg_state[CTX_BB_PER_CTX_PTR+1] =
2336 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2337 0x01;
2338 }
8670d6f9 2339 }
0d925ea0
VS
2340 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2341 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(ring->mmio_base), 0);
2342 /* PDP values well be assigned later if needed */
2343 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(ring, 3), 0);
2344 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(ring, 3), 0);
2345 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(ring, 2), 0);
2346 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(ring, 2), 0);
2347 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(ring, 1), 0);
2348 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(ring, 1), 0);
2349 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(ring, 0), 0);
2350 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(ring, 0), 0);
d7b2633d 2351
2dba3239
MT
2352 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2353 /* 64b PPGTT (48bit canonical)
2354 * PDP0_DESCRIPTOR contains the base address to PML4 and
2355 * other PDP Descriptors are ignored.
2356 */
2357 ASSIGN_CTX_PML4(ppgtt, reg_state);
2358 } else {
2359 /* 32b PPGTT
2360 * PDP*_DESCRIPTOR contains the base address of space supported.
2361 * With dynamic page allocation, PDPs may not be allocated at
2362 * this point. Point the unallocated PDPs to the scratch page
2363 */
2364 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2365 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2366 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2367 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
2368 }
2369
8670d6f9
OM
2370 if (ring->id == RCS) {
2371 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
0d925ea0
VS
2372 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2373 make_rpcs(dev));
8670d6f9
OM
2374 }
2375
2376 kunmap_atomic(reg_state);
8670d6f9
OM
2377 i915_gem_object_unpin_pages(ctx_obj);
2378
2379 return 0;
2380}
2381
73e4d07f
OM
2382/**
2383 * intel_lr_context_free() - free the LRC specific bits of a context
2384 * @ctx: the LR context to free.
2385 *
2386 * The real context freeing is done in i915_gem_context_free: this only
2387 * takes care of the bits that are LRC related: the per-engine backing
2388 * objects and the logical ringbuffer.
2389 */
ede7d42b
OM
2390void intel_lr_context_free(struct intel_context *ctx)
2391{
8c857917
OM
2392 int i;
2393
af3302b9 2394 for (i = 0; i < I915_NUM_RINGS; i++) {
8c857917 2395 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
84c2377f 2396
8c857917 2397 if (ctx_obj) {
dcb4c12a
OM
2398 struct intel_ringbuffer *ringbuf =
2399 ctx->engine[i].ringbuf;
2400 struct intel_engine_cs *ring = ringbuf->ring;
2401
ed54c1a1 2402 if (ctx == ctx->i915->kernel_context) {
af3302b9
DV
2403 intel_unpin_ringbuffer_obj(ringbuf);
2404 i915_gem_object_ggtt_unpin(ctx_obj);
2405 }
2406 WARN_ON(ctx->engine[ring->id].pin_count);
2407 intel_ringbuffer_free(ringbuf);
2408 drm_gem_object_unreference(&ctx_obj->base);
8c857917
OM
2409 }
2410 }
2411}
2412
c5d46ee2
DG
2413/**
2414 * intel_lr_context_size() - return the size of the context for an engine
2415 * @ring: which engine to find the context size for
2416 *
2417 * Each engine may require a different amount of space for a context image,
2418 * so when allocating (or copying) an image, this function can be used to
2419 * find the right size for the specific engine.
2420 *
2421 * Return: size (in bytes) of an engine-specific context image
2422 *
2423 * Note: this size includes the HWSP, which is part of the context image
2424 * in LRC mode, but does not include the "shared data page" used with
2425 * GuC submission. The caller should account for this if using the GuC.
2426 */
95a66f7e 2427uint32_t intel_lr_context_size(struct intel_engine_cs *ring)
8c857917
OM
2428{
2429 int ret = 0;
2430
468c6816 2431 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
8c857917
OM
2432
2433 switch (ring->id) {
2434 case RCS:
468c6816
MN
2435 if (INTEL_INFO(ring->dev)->gen >= 9)
2436 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2437 else
2438 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
8c857917
OM
2439 break;
2440 case VCS:
2441 case BCS:
2442 case VECS:
2443 case VCS2:
2444 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2445 break;
2446 }
2447
2448 return ret;
ede7d42b
OM
2449}
2450
70b0ea86 2451static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
1df06b75
TD
2452 struct drm_i915_gem_object *default_ctx_obj)
2453{
2454 struct drm_i915_private *dev_priv = ring->dev->dev_private;
d1675198 2455 struct page *page;
1df06b75 2456
d1675198
AD
2457 /* The HWSP is part of the default context object in LRC mode. */
2458 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj)
2459 + LRC_PPHWSP_PN * PAGE_SIZE;
2460 page = i915_gem_object_get_page(default_ctx_obj, LRC_PPHWSP_PN);
2461 ring->status_page.page_addr = kmap(page);
1df06b75
TD
2462 ring->status_page.obj = default_ctx_obj;
2463
2464 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2465 (u32)ring->status_page.gfx_addr);
2466 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
1df06b75
TD
2467}
2468
73e4d07f 2469/**
e84fe803 2470 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
73e4d07f
OM
2471 * @ctx: LR context to create.
2472 * @ring: engine to be used with the context.
2473 *
2474 * This function can be called more than once, with different engines, if we plan
2475 * to use the context with them. The context backing objects and the ringbuffers
2476 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2477 * the creation is a deferred call: it's better to make sure first that we need to use
2478 * a given ring with the context.
2479 *
32197aab 2480 * Return: non-zero on error.
73e4d07f 2481 */
e84fe803
NH
2482
2483int intel_lr_context_deferred_alloc(struct intel_context *ctx,
ede7d42b
OM
2484 struct intel_engine_cs *ring)
2485{
8c857917
OM
2486 struct drm_device *dev = ring->dev;
2487 struct drm_i915_gem_object *ctx_obj;
2488 uint32_t context_size;
84c2377f 2489 struct intel_ringbuffer *ringbuf;
8c857917
OM
2490 int ret;
2491
ede7d42b 2492 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
bfc882b4 2493 WARN_ON(ctx->engine[ring->id].state);
ede7d42b 2494
95a66f7e 2495 context_size = round_up(intel_lr_context_size(ring), 4096);
8c857917 2496
d1675198
AD
2497 /* One extra page as the sharing data between driver and GuC */
2498 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2499
149c86e7 2500 ctx_obj = i915_gem_alloc_object(dev, context_size);
3126a660
DC
2501 if (!ctx_obj) {
2502 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2503 return -ENOMEM;
8c857917
OM
2504 }
2505
01101fa7
CW
2506 ringbuf = intel_engine_create_ringbuffer(ring, 4 * PAGE_SIZE);
2507 if (IS_ERR(ringbuf)) {
2508 ret = PTR_ERR(ringbuf);
e84fe803 2509 goto error_deref_obj;
8670d6f9
OM
2510 }
2511
2512 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2513 if (ret) {
2514 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
e84fe803 2515 goto error_ringbuf;
84c2377f
OM
2516 }
2517
2518 ctx->engine[ring->id].ringbuf = ringbuf;
8c857917 2519 ctx->engine[ring->id].state = ctx_obj;
ede7d42b 2520
ed54c1a1 2521 if (ctx != ctx->i915->kernel_context && ring->init_context) {
e84fe803 2522 struct drm_i915_gem_request *req;
76c39168 2523
26827088
DG
2524 req = i915_gem_request_alloc(ring, ctx);
2525 if (IS_ERR(req)) {
2526 ret = PTR_ERR(req);
2527 DRM_ERROR("ring create req: %d\n", ret);
e84fe803 2528 goto error_ringbuf;
771b9a53
MT
2529 }
2530
e84fe803
NH
2531 ret = ring->init_context(req);
2532 if (ret) {
2533 DRM_ERROR("ring init context: %d\n",
2534 ret);
2535 i915_gem_request_cancel(req);
2536 goto error_ringbuf;
2537 }
2538 i915_add_request_no_flush(req);
564ddb2f 2539 }
ede7d42b 2540 return 0;
8670d6f9 2541
01101fa7
CW
2542error_ringbuf:
2543 intel_ringbuffer_free(ringbuf);
e84fe803 2544error_deref_obj:
8670d6f9 2545 drm_gem_object_unreference(&ctx_obj->base);
e84fe803
NH
2546 ctx->engine[ring->id].ringbuf = NULL;
2547 ctx->engine[ring->id].state = NULL;
8670d6f9 2548 return ret;
ede7d42b 2549}
3e5b6f05
TD
2550
2551void intel_lr_context_reset(struct drm_device *dev,
2552 struct intel_context *ctx)
2553{
2554 struct drm_i915_private *dev_priv = dev->dev_private;
2555 struct intel_engine_cs *ring;
2556 int i;
2557
2558 for_each_ring(ring, dev_priv, i) {
2559 struct drm_i915_gem_object *ctx_obj =
2560 ctx->engine[ring->id].state;
2561 struct intel_ringbuffer *ringbuf =
2562 ctx->engine[ring->id].ringbuf;
2563 uint32_t *reg_state;
2564 struct page *page;
2565
2566 if (!ctx_obj)
2567 continue;
2568
2569 if (i915_gem_object_get_pages(ctx_obj)) {
2570 WARN(1, "Failed get_pages for context obj\n");
2571 continue;
2572 }
033908ae 2573 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
3e5b6f05
TD
2574 reg_state = kmap_atomic(page);
2575
2576 reg_state[CTX_RING_HEAD+1] = 0;
2577 reg_state[CTX_RING_TAIL+1] = 0;
2578
2579 kunmap_atomic(reg_state);
2580
2581 ringbuf->head = 0;
2582 ringbuf->tail = 0;
2583 }
2584}
This page took 0.34623 seconds and 5 git commands to generate.