Merge branches 'powercap' and 'acpi-lpss' with new device IDs
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
760285e7 30#include <drm/drmP.h>
62fdfeaf 31#include "i915_drv.h"
760285e7 32#include <drm/i915_drm.h>
62fdfeaf 33#include "i915_trace.h"
881f47b6 34#include "intel_drv.h"
62fdfeaf 35
c7dca47b
CW
36static inline int ring_space(struct intel_ring_buffer *ring)
37{
633cf8f5 38 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
c7dca47b
CW
39 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
09246732
CW
44void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
b72f3acb 54static int
46f0f8d1
CW
55gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
31b14c9f 63 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
64 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
62fdfeaf 84{
78501eac 85 struct drm_device *dev = ring->dev;
6f392d54 86 u32 cmd;
b72f3acb 87 int ret;
6f392d54 88
36d527de
CW
89 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 119 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
62fdfeaf 122
36d527de
CW
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
70eac33e 126
36d527de
CW
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
b72f3acb 130
36d527de
CW
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
b72f3acb
CW
134
135 return 0;
8187a2b7
ZN
136}
137
8d315287
JB
138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
0d1aacac 178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
8d315287
JB
179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
0d1aacac 215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
8d315287
JB
216 int ret;
217
b3111509
PZ
218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
8d315287
JB
223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
7d54a904
CW
227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
97f209bc 234 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
3ac78313 246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 247 }
8d315287 248
6c6cf5aa 249 ret = intel_ring_begin(ring, 4);
8d315287
JB
250 if (ret)
251 return ret;
252
6c6cf5aa 253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 256 intel_ring_emit(ring, 0);
8d315287
JB
257 intel_ring_advance(ring);
258
259 return 0;
260}
261
f3987631
PZ
262static int
263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
fd3da6c9
RV
281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
288 ret = intel_ring_begin(ring, 4);
289 if (ret)
290 return ret;
291 intel_ring_emit(ring, MI_NOOP);
292 /* WaFbcNukeOn3DBlt:ivb/hsw */
293 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
294 intel_ring_emit(ring, MSG_FBC_REND_STATE);
295 intel_ring_emit(ring, value);
296 intel_ring_advance(ring);
297
298 ring->fbc_dirty = false;
299 return 0;
300}
301
4772eaeb
PZ
302static int
303gen7_render_ring_flush(struct intel_ring_buffer *ring,
304 u32 invalidate_domains, u32 flush_domains)
305{
306 u32 flags = 0;
0d1aacac 307 u32 scratch_addr = ring->scratch.gtt_offset + 128;
4772eaeb
PZ
308 int ret;
309
f3987631
PZ
310 /*
311 * Ensure that any following seqno writes only happen when the render
312 * cache is indeed flushed.
313 *
314 * Workaround: 4th PIPE_CONTROL command (except the ones with only
315 * read-cache invalidate bits set) must have the CS_STALL bit set. We
316 * don't try to be clever and just set it unconditionally.
317 */
318 flags |= PIPE_CONTROL_CS_STALL;
319
4772eaeb
PZ
320 /* Just flush everything. Experiments have shown that reducing the
321 * number of bits based on the write domains has little performance
322 * impact.
323 */
324 if (flush_domains) {
325 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
326 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
327 }
328 if (invalidate_domains) {
329 flags |= PIPE_CONTROL_TLB_INVALIDATE;
330 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
331 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
332 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
335 /*
336 * TLB invalidate requires a post-sync write.
337 */
338 flags |= PIPE_CONTROL_QW_WRITE;
b9e1faa7 339 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
f3987631
PZ
340
341 /* Workaround: we must issue a pipe_control with CS-stall bit
342 * set before a pipe_control command that has the state cache
343 * invalidate bit set. */
344 gen7_render_ring_cs_stall_wa(ring);
4772eaeb
PZ
345 }
346
347 ret = intel_ring_begin(ring, 4);
348 if (ret)
349 return ret;
350
351 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
352 intel_ring_emit(ring, flags);
b9e1faa7 353 intel_ring_emit(ring, scratch_addr);
4772eaeb
PZ
354 intel_ring_emit(ring, 0);
355 intel_ring_advance(ring);
356
fd3da6c9
RV
357 if (flush_domains)
358 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
359
4772eaeb
PZ
360 return 0;
361}
362
a5f3d68e
BW
363static int
364gen8_render_ring_flush(struct intel_ring_buffer *ring,
365 u32 invalidate_domains, u32 flush_domains)
366{
367 u32 flags = 0;
368 u32 scratch_addr = ring->scratch.gtt_offset + 128;
369 int ret;
370
371 flags |= PIPE_CONTROL_CS_STALL;
372
373 if (flush_domains) {
374 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
375 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
376 }
377 if (invalidate_domains) {
378 flags |= PIPE_CONTROL_TLB_INVALIDATE;
379 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
380 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
381 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_QW_WRITE;
385 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
386 }
387
388 ret = intel_ring_begin(ring, 6);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
393 intel_ring_emit(ring, flags);
394 intel_ring_emit(ring, scratch_addr);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_emit(ring, 0);
398 intel_ring_advance(ring);
399
400 return 0;
401
402}
403
78501eac 404static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 405 u32 value)
d46eefa2 406{
78501eac 407 drm_i915_private_t *dev_priv = ring->dev->dev_private;
297b0c5b 408 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
409}
410
78501eac 411u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 412{
78501eac
CW
413 drm_i915_private_t *dev_priv = ring->dev->dev_private;
414 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
3d281d8c 415 RING_ACTHD(ring->mmio_base) : ACTHD;
8187a2b7
ZN
416
417 return I915_READ(acthd_reg);
418}
419
035dc1e0
DV
420static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
421{
422 struct drm_i915_private *dev_priv = ring->dev->dev_private;
423 u32 addr;
424
425 addr = dev_priv->status_page_dmah->busaddr;
426 if (INTEL_INFO(ring->dev)->gen >= 4)
427 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
428 I915_WRITE(HWS_PGA, addr);
429}
430
78501eac 431static int init_ring_common(struct intel_ring_buffer *ring)
8187a2b7 432{
b7884eb4
DV
433 struct drm_device *dev = ring->dev;
434 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 435 struct drm_i915_gem_object *obj = ring->obj;
b7884eb4 436 int ret = 0;
8187a2b7 437 u32 head;
8187a2b7 438
ab484f8f 439 gen6_gt_force_wake_get(dev_priv);
b7884eb4 440
035dc1e0
DV
441 if (I915_NEED_GFX_HWS(dev))
442 intel_ring_setup_status_page(ring);
443 else
444 ring_setup_phys_status_page(ring);
445
8187a2b7 446 /* Stop the ring if it's running. */
7f2ab699 447 I915_WRITE_CTL(ring, 0);
570ef608 448 I915_WRITE_HEAD(ring, 0);
78501eac 449 ring->write_tail(ring, 0);
8187a2b7 450
570ef608 451 head = I915_READ_HEAD(ring) & HEAD_ADDR;
8187a2b7
ZN
452
453 /* G45 ring initialization fails to reset head to zero */
454 if (head != 0) {
6fd0d56e
CW
455 DRM_DEBUG_KMS("%s head not reset to zero "
456 "ctl %08x head %08x tail %08x start %08x\n",
457 ring->name,
458 I915_READ_CTL(ring),
459 I915_READ_HEAD(ring),
460 I915_READ_TAIL(ring),
461 I915_READ_START(ring));
8187a2b7 462
570ef608 463 I915_WRITE_HEAD(ring, 0);
8187a2b7 464
6fd0d56e
CW
465 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
466 DRM_ERROR("failed to set %s head to zero "
467 "ctl %08x head %08x tail %08x start %08x\n",
468 ring->name,
469 I915_READ_CTL(ring),
470 I915_READ_HEAD(ring),
471 I915_READ_TAIL(ring),
472 I915_READ_START(ring));
473 }
8187a2b7
ZN
474 }
475
0d8957c8
DV
476 /* Initialize the ring. This must happen _after_ we've cleared the ring
477 * registers with the above sequence (the readback of the HEAD registers
478 * also enforces ordering), otherwise the hw might lose the new ring
479 * register values. */
f343c5f6 480 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
7f2ab699 481 I915_WRITE_CTL(ring,
ae69b42a 482 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 483 | RING_VALID);
8187a2b7 484
8187a2b7 485 /* If the head is still not zero, the ring is dead */
f01db988 486 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
f343c5f6 487 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
f01db988 488 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5
CW
489 DRM_ERROR("%s initialization failed "
490 "ctl %08x head %08x tail %08x start %08x\n",
491 ring->name,
492 I915_READ_CTL(ring),
493 I915_READ_HEAD(ring),
494 I915_READ_TAIL(ring),
495 I915_READ_START(ring));
b7884eb4
DV
496 ret = -EIO;
497 goto out;
8187a2b7
ZN
498 }
499
78501eac
CW
500 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
501 i915_kernel_lost_context(ring->dev);
8187a2b7 502 else {
c7dca47b 503 ring->head = I915_READ_HEAD(ring);
870e86dd 504 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
c7dca47b 505 ring->space = ring_space(ring);
c3b20037 506 ring->last_retired_head = -1;
8187a2b7 507 }
1ec14ad3 508
50f018df
CW
509 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
510
b7884eb4 511out:
ab484f8f 512 gen6_gt_force_wake_put(dev_priv);
b7884eb4
DV
513
514 return ret;
8187a2b7
ZN
515}
516
c6df541c
CW
517static int
518init_pipe_control(struct intel_ring_buffer *ring)
519{
c6df541c
CW
520 int ret;
521
0d1aacac 522 if (ring->scratch.obj)
c6df541c
CW
523 return 0;
524
0d1aacac
CW
525 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
526 if (ring->scratch.obj == NULL) {
c6df541c
CW
527 DRM_ERROR("Failed to allocate seqno page\n");
528 ret = -ENOMEM;
529 goto err;
530 }
e4ffd173 531
0d1aacac 532 i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
c6df541c 533
0d1aacac 534 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
c6df541c
CW
535 if (ret)
536 goto err_unref;
537
0d1aacac
CW
538 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
539 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
540 if (ring->scratch.cpu_page == NULL) {
56b085a0 541 ret = -ENOMEM;
c6df541c 542 goto err_unpin;
56b085a0 543 }
c6df541c 544
2b1086cc 545 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
0d1aacac 546 ring->name, ring->scratch.gtt_offset);
c6df541c
CW
547 return 0;
548
549err_unpin:
0d1aacac 550 i915_gem_object_unpin(ring->scratch.obj);
c6df541c 551err_unref:
0d1aacac 552 drm_gem_object_unreference(&ring->scratch.obj->base);
c6df541c 553err:
c6df541c
CW
554 return ret;
555}
556
78501eac 557static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 558{
78501eac 559 struct drm_device *dev = ring->dev;
1ec14ad3 560 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 561 int ret = init_ring_common(ring);
a69ffdbf 562
1c8c38c5 563 if (INTEL_INFO(dev)->gen > 3)
6b26c86d 564 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
565
566 /* We need to disable the AsyncFlip performance optimisations in order
567 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
568 * programmed to '1' on all products.
8693a824
DL
569 *
570 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1c8c38c5
CW
571 */
572 if (INTEL_INFO(dev)->gen >= 6)
573 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
574
f05bb0c7
CW
575 /* Required for the hardware to program scanline values for waiting */
576 if (INTEL_INFO(dev)->gen == 6)
577 I915_WRITE(GFX_MODE,
578 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
579
1c8c38c5
CW
580 if (IS_GEN7(dev))
581 I915_WRITE(GFX_MODE_GEN7,
582 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
583 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 584
8d315287 585 if (INTEL_INFO(dev)->gen >= 5) {
c6df541c
CW
586 ret = init_pipe_control(ring);
587 if (ret)
588 return ret;
589 }
590
5e13a0c5 591 if (IS_GEN6(dev)) {
3a69ddd6
KG
592 /* From the Sandybridge PRM, volume 1 part 3, page 24:
593 * "If this bit is set, STCunit will have LRA as replacement
594 * policy. [...] This bit must be reset. LRA replacement
595 * policy is not supported."
596 */
597 I915_WRITE(CACHE_MODE_0,
5e13a0c5 598 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
12b0286f
BW
599
600 /* This is not explicitly set for GEN6, so read the register.
601 * see intel_ring_mi_set_context() for why we care.
602 * TODO: consider explicitly setting the bit for GEN5
603 */
604 ring->itlb_before_ctx_switch =
605 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
84f9f938
BW
606 }
607
6b26c86d
DV
608 if (INTEL_INFO(dev)->gen >= 6)
609 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 610
040d2baa 611 if (HAS_L3_DPF(dev))
35a85ac6 612 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e 613
8187a2b7
ZN
614 return ret;
615}
616
c6df541c
CW
617static void render_ring_cleanup(struct intel_ring_buffer *ring)
618{
b45305fc
DV
619 struct drm_device *dev = ring->dev;
620
0d1aacac 621 if (ring->scratch.obj == NULL)
c6df541c
CW
622 return;
623
0d1aacac
CW
624 if (INTEL_INFO(dev)->gen >= 5) {
625 kunmap(sg_page(ring->scratch.obj->pages->sgl));
626 i915_gem_object_unpin(ring->scratch.obj);
627 }
aaf8a516 628
0d1aacac
CW
629 drm_gem_object_unreference(&ring->scratch.obj->base);
630 ring->scratch.obj = NULL;
c6df541c
CW
631}
632
1ec14ad3 633static void
c8c99b0f 634update_mboxes(struct intel_ring_buffer *ring,
9d773091 635 u32 mmio_offset)
1ec14ad3 636{
ad776f8b
BW
637/* NB: In order to be able to do semaphore MBOX updates for varying number
638 * of rings, it's easiest if we round up each individual update to a
639 * multiple of 2 (since ring updates must always be a multiple of 2)
640 * even though the actual update only requires 3 dwords.
641 */
642#define MBOX_UPDATE_DWORDS 4
1c8b46fc 643 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
c8c99b0f 644 intel_ring_emit(ring, mmio_offset);
1823521d 645 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
ad776f8b 646 intel_ring_emit(ring, MI_NOOP);
1ec14ad3
CW
647}
648
c8c99b0f
BW
649/**
650 * gen6_add_request - Update the semaphore mailbox registers
651 *
652 * @ring - ring that is adding a request
653 * @seqno - return seqno stuck into the ring
654 *
655 * Update the mailbox registers in the *other* rings with the current seqno.
656 * This acts like a signal in the canonical semaphore.
657 */
1ec14ad3 658static int
9d773091 659gen6_add_request(struct intel_ring_buffer *ring)
1ec14ad3 660{
ad776f8b
BW
661 struct drm_device *dev = ring->dev;
662 struct drm_i915_private *dev_priv = dev->dev_private;
663 struct intel_ring_buffer *useless;
664 int i, ret;
1ec14ad3 665
ad776f8b
BW
666 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
667 MBOX_UPDATE_DWORDS) +
668 4);
1ec14ad3
CW
669 if (ret)
670 return ret;
ad776f8b 671#undef MBOX_UPDATE_DWORDS
1ec14ad3 672
ad776f8b
BW
673 for_each_ring(useless, dev_priv, i) {
674 u32 mbox_reg = ring->signal_mbox[i];
675 if (mbox_reg != GEN6_NOSYNC)
676 update_mboxes(ring, mbox_reg);
677 }
1ec14ad3
CW
678
679 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
680 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1823521d 681 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1ec14ad3 682 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 683 __intel_ring_advance(ring);
1ec14ad3 684
1ec14ad3
CW
685 return 0;
686}
687
f72b3435
MK
688static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
689 u32 seqno)
690{
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 return dev_priv->last_seqno < seqno;
693}
694
c8c99b0f
BW
695/**
696 * intel_ring_sync - sync the waiter to the signaller on seqno
697 *
698 * @waiter - ring that is waiting
699 * @signaller - ring which has, or will signal
700 * @seqno - seqno which the waiter will block on
701 */
702static int
686cb5f9
DV
703gen6_ring_sync(struct intel_ring_buffer *waiter,
704 struct intel_ring_buffer *signaller,
705 u32 seqno)
1ec14ad3
CW
706{
707 int ret;
c8c99b0f
BW
708 u32 dw1 = MI_SEMAPHORE_MBOX |
709 MI_SEMAPHORE_COMPARE |
710 MI_SEMAPHORE_REGISTER;
1ec14ad3 711
1500f7ea
BW
712 /* Throughout all of the GEM code, seqno passed implies our current
713 * seqno is >= the last seqno executed. However for hardware the
714 * comparison is strictly greater than.
715 */
716 seqno -= 1;
717
686cb5f9
DV
718 WARN_ON(signaller->semaphore_register[waiter->id] ==
719 MI_SEMAPHORE_SYNC_INVALID);
720
c8c99b0f 721 ret = intel_ring_begin(waiter, 4);
1ec14ad3
CW
722 if (ret)
723 return ret;
724
f72b3435
MK
725 /* If seqno wrap happened, omit the wait with no-ops */
726 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
727 intel_ring_emit(waiter,
728 dw1 |
729 signaller->semaphore_register[waiter->id]);
730 intel_ring_emit(waiter, seqno);
731 intel_ring_emit(waiter, 0);
732 intel_ring_emit(waiter, MI_NOOP);
733 } else {
734 intel_ring_emit(waiter, MI_NOOP);
735 intel_ring_emit(waiter, MI_NOOP);
736 intel_ring_emit(waiter, MI_NOOP);
737 intel_ring_emit(waiter, MI_NOOP);
738 }
c8c99b0f 739 intel_ring_advance(waiter);
1ec14ad3
CW
740
741 return 0;
742}
743
c6df541c
CW
744#define PIPE_CONTROL_FLUSH(ring__, addr__) \
745do { \
fcbc34e4
KG
746 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
747 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
748 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
749 intel_ring_emit(ring__, 0); \
750 intel_ring_emit(ring__, 0); \
751} while (0)
752
753static int
9d773091 754pc_render_add_request(struct intel_ring_buffer *ring)
c6df541c 755{
0d1aacac 756 u32 scratch_addr = ring->scratch.gtt_offset + 128;
c6df541c
CW
757 int ret;
758
759 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
760 * incoherent with writes to memory, i.e. completely fubar,
761 * so we need to use PIPE_NOTIFY instead.
762 *
763 * However, we also need to workaround the qword write
764 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
765 * memory before requesting an interrupt.
766 */
767 ret = intel_ring_begin(ring, 32);
768 if (ret)
769 return ret;
770
fcbc34e4 771 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
772 PIPE_CONTROL_WRITE_FLUSH |
773 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
0d1aacac 774 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1823521d 775 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
c6df541c
CW
776 intel_ring_emit(ring, 0);
777 PIPE_CONTROL_FLUSH(ring, scratch_addr);
778 scratch_addr += 128; /* write to separate cachelines */
779 PIPE_CONTROL_FLUSH(ring, scratch_addr);
780 scratch_addr += 128;
781 PIPE_CONTROL_FLUSH(ring, scratch_addr);
782 scratch_addr += 128;
783 PIPE_CONTROL_FLUSH(ring, scratch_addr);
784 scratch_addr += 128;
785 PIPE_CONTROL_FLUSH(ring, scratch_addr);
786 scratch_addr += 128;
787 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 788
fcbc34e4 789 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
790 PIPE_CONTROL_WRITE_FLUSH |
791 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c 792 PIPE_CONTROL_NOTIFY);
0d1aacac 793 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1823521d 794 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
c6df541c 795 intel_ring_emit(ring, 0);
09246732 796 __intel_ring_advance(ring);
c6df541c 797
c6df541c
CW
798 return 0;
799}
800
4cd53c0c 801static u32
b2eadbc8 802gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
4cd53c0c 803{
4cd53c0c
DV
804 /* Workaround to force correct ordering between irq and seqno writes on
805 * ivb (and maybe also on snb) by reading from a CS register (like
806 * ACTHD) before reading the status page. */
b2eadbc8 807 if (!lazy_coherency)
4cd53c0c
DV
808 intel_ring_get_active_head(ring);
809 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
810}
811
8187a2b7 812static u32
b2eadbc8 813ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
8187a2b7 814{
1ec14ad3
CW
815 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
816}
817
b70ec5bf
MK
818static void
819ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
820{
821 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
822}
823
c6df541c 824static u32
b2eadbc8 825pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
c6df541c 826{
0d1aacac 827 return ring->scratch.cpu_page[0];
c6df541c
CW
828}
829
b70ec5bf
MK
830static void
831pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
832{
0d1aacac 833 ring->scratch.cpu_page[0] = seqno;
b70ec5bf
MK
834}
835
e48d8634
DV
836static bool
837gen5_ring_get_irq(struct intel_ring_buffer *ring)
838{
839 struct drm_device *dev = ring->dev;
840 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 841 unsigned long flags;
e48d8634
DV
842
843 if (!dev->irq_enabled)
844 return false;
845
7338aefa 846 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13
PZ
847 if (ring->irq_refcount++ == 0)
848 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 849 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
850
851 return true;
852}
853
854static void
855gen5_ring_put_irq(struct intel_ring_buffer *ring)
856{
857 struct drm_device *dev = ring->dev;
858 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 859 unsigned long flags;
e48d8634 860
7338aefa 861 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13
PZ
862 if (--ring->irq_refcount == 0)
863 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 864 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
865}
866
b13c2b96 867static bool
e3670319 868i9xx_ring_get_irq(struct intel_ring_buffer *ring)
62fdfeaf 869{
78501eac 870 struct drm_device *dev = ring->dev;
01a03331 871 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 872 unsigned long flags;
62fdfeaf 873
b13c2b96
CW
874 if (!dev->irq_enabled)
875 return false;
876
7338aefa 877 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 878 if (ring->irq_refcount++ == 0) {
f637fde4
DV
879 dev_priv->irq_mask &= ~ring->irq_enable_mask;
880 I915_WRITE(IMR, dev_priv->irq_mask);
881 POSTING_READ(IMR);
882 }
7338aefa 883 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
884
885 return true;
62fdfeaf
EA
886}
887
8187a2b7 888static void
e3670319 889i9xx_ring_put_irq(struct intel_ring_buffer *ring)
62fdfeaf 890{
78501eac 891 struct drm_device *dev = ring->dev;
01a03331 892 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 893 unsigned long flags;
62fdfeaf 894
7338aefa 895 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 896 if (--ring->irq_refcount == 0) {
f637fde4
DV
897 dev_priv->irq_mask |= ring->irq_enable_mask;
898 I915_WRITE(IMR, dev_priv->irq_mask);
899 POSTING_READ(IMR);
900 }
7338aefa 901 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
902}
903
c2798b19
CW
904static bool
905i8xx_ring_get_irq(struct intel_ring_buffer *ring)
906{
907 struct drm_device *dev = ring->dev;
908 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 909 unsigned long flags;
c2798b19
CW
910
911 if (!dev->irq_enabled)
912 return false;
913
7338aefa 914 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 915 if (ring->irq_refcount++ == 0) {
c2798b19
CW
916 dev_priv->irq_mask &= ~ring->irq_enable_mask;
917 I915_WRITE16(IMR, dev_priv->irq_mask);
918 POSTING_READ16(IMR);
919 }
7338aefa 920 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
921
922 return true;
923}
924
925static void
926i8xx_ring_put_irq(struct intel_ring_buffer *ring)
927{
928 struct drm_device *dev = ring->dev;
929 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 930 unsigned long flags;
c2798b19 931
7338aefa 932 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 933 if (--ring->irq_refcount == 0) {
c2798b19
CW
934 dev_priv->irq_mask |= ring->irq_enable_mask;
935 I915_WRITE16(IMR, dev_priv->irq_mask);
936 POSTING_READ16(IMR);
937 }
7338aefa 938 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
939}
940
78501eac 941void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 942{
4593010b 943 struct drm_device *dev = ring->dev;
78501eac 944 drm_i915_private_t *dev_priv = ring->dev->dev_private;
4593010b
EA
945 u32 mmio = 0;
946
947 /* The ring status page addresses are no longer next to the rest of
948 * the ring registers as of gen7.
949 */
950 if (IS_GEN7(dev)) {
951 switch (ring->id) {
96154f2f 952 case RCS:
4593010b
EA
953 mmio = RENDER_HWS_PGA_GEN7;
954 break;
96154f2f 955 case BCS:
4593010b
EA
956 mmio = BLT_HWS_PGA_GEN7;
957 break;
96154f2f 958 case VCS:
4593010b
EA
959 mmio = BSD_HWS_PGA_GEN7;
960 break;
4a3dd19d 961 case VECS:
9a8a2213
BW
962 mmio = VEBOX_HWS_PGA_GEN7;
963 break;
4593010b
EA
964 }
965 } else if (IS_GEN6(ring->dev)) {
966 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
967 } else {
eb0d4b75 968 /* XXX: gen8 returns to sanity */
4593010b
EA
969 mmio = RING_HWS_PGA(ring->mmio_base);
970 }
971
78501eac
CW
972 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
973 POSTING_READ(mmio);
884020bf
CW
974
975 /* Flush the TLB for this page */
976 if (INTEL_INFO(dev)->gen >= 6) {
977 u32 reg = RING_INSTPM(ring->mmio_base);
978 I915_WRITE(reg,
979 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
980 INSTPM_SYNC_FLUSH));
981 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
982 1000))
983 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
984 ring->name);
985 }
8187a2b7
ZN
986}
987
b72f3acb 988static int
78501eac
CW
989bsd_ring_flush(struct intel_ring_buffer *ring,
990 u32 invalidate_domains,
991 u32 flush_domains)
d1b851fc 992{
b72f3acb
CW
993 int ret;
994
b72f3acb
CW
995 ret = intel_ring_begin(ring, 2);
996 if (ret)
997 return ret;
998
999 intel_ring_emit(ring, MI_FLUSH);
1000 intel_ring_emit(ring, MI_NOOP);
1001 intel_ring_advance(ring);
1002 return 0;
d1b851fc
ZN
1003}
1004
3cce469c 1005static int
9d773091 1006i9xx_add_request(struct intel_ring_buffer *ring)
d1b851fc 1007{
3cce469c
CW
1008 int ret;
1009
1010 ret = intel_ring_begin(ring, 4);
1011 if (ret)
1012 return ret;
6f392d54 1013
3cce469c
CW
1014 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1015 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1823521d 1016 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
3cce469c 1017 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 1018 __intel_ring_advance(ring);
d1b851fc 1019
3cce469c 1020 return 0;
d1b851fc
ZN
1021}
1022
0f46832f 1023static bool
25c06300 1024gen6_ring_get_irq(struct intel_ring_buffer *ring)
0f46832f
CW
1025{
1026 struct drm_device *dev = ring->dev;
01a03331 1027 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 1028 unsigned long flags;
0f46832f
CW
1029
1030 if (!dev->irq_enabled)
1031 return false;
1032
4cd53c0c
DV
1033 /* It looks like we need to prevent the gt from suspending while waiting
1034 * for an notifiy irq, otherwise irqs seem to get lost on at least the
1035 * blt/bsd rings on ivb. */
99ffa162 1036 gen6_gt_force_wake_get(dev_priv);
4cd53c0c 1037
7338aefa 1038 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1039 if (ring->irq_refcount++ == 0) {
040d2baa 1040 if (HAS_L3_DPF(dev) && ring->id == RCS)
cc609d5d
BW
1041 I915_WRITE_IMR(ring,
1042 ~(ring->irq_enable_mask |
35a85ac6 1043 GT_PARITY_ERROR(dev)));
15b9f80e
BW
1044 else
1045 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
43eaea13 1046 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
0f46832f 1047 }
7338aefa 1048 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
1049
1050 return true;
1051}
1052
1053static void
25c06300 1054gen6_ring_put_irq(struct intel_ring_buffer *ring)
0f46832f
CW
1055{
1056 struct drm_device *dev = ring->dev;
01a03331 1057 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 1058 unsigned long flags;
0f46832f 1059
7338aefa 1060 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1061 if (--ring->irq_refcount == 0) {
040d2baa 1062 if (HAS_L3_DPF(dev) && ring->id == RCS)
35a85ac6 1063 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e
BW
1064 else
1065 I915_WRITE_IMR(ring, ~0);
43eaea13 1066 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1ec14ad3 1067 }
7338aefa 1068 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4cd53c0c 1069
99ffa162 1070 gen6_gt_force_wake_put(dev_priv);
d1b851fc
ZN
1071}
1072
a19d2933
BW
1073static bool
1074hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1075{
1076 struct drm_device *dev = ring->dev;
1077 struct drm_i915_private *dev_priv = dev->dev_private;
1078 unsigned long flags;
1079
1080 if (!dev->irq_enabled)
1081 return false;
1082
59cdb63d 1083 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1084 if (ring->irq_refcount++ == 0) {
a19d2933 1085 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
edbfdb45 1086 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1087 }
59cdb63d 1088 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1089
1090 return true;
1091}
1092
1093static void
1094hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1095{
1096 struct drm_device *dev = ring->dev;
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 unsigned long flags;
1099
1100 if (!dev->irq_enabled)
1101 return;
1102
59cdb63d 1103 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1104 if (--ring->irq_refcount == 0) {
a19d2933 1105 I915_WRITE_IMR(ring, ~0);
edbfdb45 1106 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1107 }
59cdb63d 1108 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1109}
1110
abd58f01
BW
1111static bool
1112gen8_ring_get_irq(struct intel_ring_buffer *ring)
1113{
1114 struct drm_device *dev = ring->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 unsigned long flags;
1117
1118 if (!dev->irq_enabled)
1119 return false;
1120
1121 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1122 if (ring->irq_refcount++ == 0) {
1123 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1124 I915_WRITE_IMR(ring,
1125 ~(ring->irq_enable_mask |
1126 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1127 } else {
1128 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1129 }
1130 POSTING_READ(RING_IMR(ring->mmio_base));
1131 }
1132 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1133
1134 return true;
1135}
1136
1137static void
1138gen8_ring_put_irq(struct intel_ring_buffer *ring)
1139{
1140 struct drm_device *dev = ring->dev;
1141 struct drm_i915_private *dev_priv = dev->dev_private;
1142 unsigned long flags;
1143
1144 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1145 if (--ring->irq_refcount == 0) {
1146 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1147 I915_WRITE_IMR(ring,
1148 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1149 } else {
1150 I915_WRITE_IMR(ring, ~0);
1151 }
1152 POSTING_READ(RING_IMR(ring->mmio_base));
1153 }
1154 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1155}
1156
d1b851fc 1157static int
d7d4eedd
CW
1158i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1159 u32 offset, u32 length,
1160 unsigned flags)
d1b851fc 1161{
e1f99ce6 1162 int ret;
78501eac 1163
e1f99ce6
CW
1164 ret = intel_ring_begin(ring, 2);
1165 if (ret)
1166 return ret;
1167
78501eac 1168 intel_ring_emit(ring,
65f56876
CW
1169 MI_BATCH_BUFFER_START |
1170 MI_BATCH_GTT |
d7d4eedd 1171 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
c4e7a414 1172 intel_ring_emit(ring, offset);
78501eac
CW
1173 intel_ring_advance(ring);
1174
d1b851fc
ZN
1175 return 0;
1176}
1177
b45305fc
DV
1178/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1179#define I830_BATCH_LIMIT (256*1024)
8187a2b7 1180static int
fb3256da 1181i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1182 u32 offset, u32 len,
1183 unsigned flags)
62fdfeaf 1184{
c4e7a414 1185 int ret;
62fdfeaf 1186
b45305fc
DV
1187 if (flags & I915_DISPATCH_PINNED) {
1188 ret = intel_ring_begin(ring, 4);
1189 if (ret)
1190 return ret;
62fdfeaf 1191
b45305fc
DV
1192 intel_ring_emit(ring, MI_BATCH_BUFFER);
1193 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1194 intel_ring_emit(ring, offset + len - 8);
1195 intel_ring_emit(ring, MI_NOOP);
1196 intel_ring_advance(ring);
1197 } else {
0d1aacac 1198 u32 cs_offset = ring->scratch.gtt_offset;
b45305fc
DV
1199
1200 if (len > I830_BATCH_LIMIT)
1201 return -ENOSPC;
1202
1203 ret = intel_ring_begin(ring, 9+3);
1204 if (ret)
1205 return ret;
1206 /* Blit the batch (which has now all relocs applied) to the stable batch
1207 * scratch bo area (so that the CS never stumbles over its tlb
1208 * invalidation bug) ... */
1209 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1210 XY_SRC_COPY_BLT_WRITE_ALPHA |
1211 XY_SRC_COPY_BLT_WRITE_RGB);
1212 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1213 intel_ring_emit(ring, 0);
1214 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1215 intel_ring_emit(ring, cs_offset);
1216 intel_ring_emit(ring, 0);
1217 intel_ring_emit(ring, 4096);
1218 intel_ring_emit(ring, offset);
1219 intel_ring_emit(ring, MI_FLUSH);
1220
1221 /* ... and execute it. */
1222 intel_ring_emit(ring, MI_BATCH_BUFFER);
1223 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1224 intel_ring_emit(ring, cs_offset + len - 8);
1225 intel_ring_advance(ring);
1226 }
e1f99ce6 1227
fb3256da
DV
1228 return 0;
1229}
1230
1231static int
1232i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1233 u32 offset, u32 len,
1234 unsigned flags)
fb3256da
DV
1235{
1236 int ret;
1237
1238 ret = intel_ring_begin(ring, 2);
1239 if (ret)
1240 return ret;
1241
65f56876 1242 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
d7d4eedd 1243 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
c4e7a414 1244 intel_ring_advance(ring);
62fdfeaf 1245
62fdfeaf
EA
1246 return 0;
1247}
1248
78501eac 1249static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1250{
05394f39 1251 struct drm_i915_gem_object *obj;
62fdfeaf 1252
8187a2b7
ZN
1253 obj = ring->status_page.obj;
1254 if (obj == NULL)
62fdfeaf 1255 return;
62fdfeaf 1256
9da3da66 1257 kunmap(sg_page(obj->pages->sgl));
62fdfeaf 1258 i915_gem_object_unpin(obj);
05394f39 1259 drm_gem_object_unreference(&obj->base);
8187a2b7 1260 ring->status_page.obj = NULL;
62fdfeaf
EA
1261}
1262
78501eac 1263static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1264{
78501eac 1265 struct drm_device *dev = ring->dev;
05394f39 1266 struct drm_i915_gem_object *obj;
62fdfeaf
EA
1267 int ret;
1268
62fdfeaf
EA
1269 obj = i915_gem_alloc_object(dev, 4096);
1270 if (obj == NULL) {
1271 DRM_ERROR("Failed to allocate status page\n");
1272 ret = -ENOMEM;
1273 goto err;
1274 }
e4ffd173
CW
1275
1276 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
62fdfeaf 1277
c37e2204 1278 ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
62fdfeaf 1279 if (ret != 0) {
62fdfeaf
EA
1280 goto err_unref;
1281 }
1282
f343c5f6 1283 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
9da3da66 1284 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
8187a2b7 1285 if (ring->status_page.page_addr == NULL) {
2e6c21ed 1286 ret = -ENOMEM;
62fdfeaf
EA
1287 goto err_unpin;
1288 }
8187a2b7
ZN
1289 ring->status_page.obj = obj;
1290 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1291
8187a2b7
ZN
1292 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1293 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1294
1295 return 0;
1296
1297err_unpin:
1298 i915_gem_object_unpin(obj);
1299err_unref:
05394f39 1300 drm_gem_object_unreference(&obj->base);
62fdfeaf 1301err:
8187a2b7 1302 return ret;
62fdfeaf
EA
1303}
1304
035dc1e0 1305static int init_phys_status_page(struct intel_ring_buffer *ring)
6b8294a4
CW
1306{
1307 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6b8294a4
CW
1308
1309 if (!dev_priv->status_page_dmah) {
1310 dev_priv->status_page_dmah =
1311 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1312 if (!dev_priv->status_page_dmah)
1313 return -ENOMEM;
1314 }
1315
6b8294a4
CW
1316 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1317 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1318
1319 return 0;
1320}
1321
c43b5634
BW
1322static int intel_init_ring_buffer(struct drm_device *dev,
1323 struct intel_ring_buffer *ring)
62fdfeaf 1324{
05394f39 1325 struct drm_i915_gem_object *obj;
dd2757f8 1326 struct drm_i915_private *dev_priv = dev->dev_private;
dd785e35
CW
1327 int ret;
1328
8187a2b7 1329 ring->dev = dev;
23bc5982
CW
1330 INIT_LIST_HEAD(&ring->active_list);
1331 INIT_LIST_HEAD(&ring->request_list);
dfc9ef2f 1332 ring->size = 32 * PAGE_SIZE;
9d773091 1333 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
0dc79fb2 1334
b259f673 1335 init_waitqueue_head(&ring->irq_queue);
62fdfeaf 1336
8187a2b7 1337 if (I915_NEED_GFX_HWS(dev)) {
78501eac 1338 ret = init_status_page(ring);
8187a2b7
ZN
1339 if (ret)
1340 return ret;
6b8294a4
CW
1341 } else {
1342 BUG_ON(ring->id != RCS);
035dc1e0 1343 ret = init_phys_status_page(ring);
6b8294a4
CW
1344 if (ret)
1345 return ret;
8187a2b7 1346 }
62fdfeaf 1347
ebc052e0
CW
1348 obj = NULL;
1349 if (!HAS_LLC(dev))
1350 obj = i915_gem_object_create_stolen(dev, ring->size);
1351 if (obj == NULL)
1352 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
1353 if (obj == NULL) {
1354 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 1355 ret = -ENOMEM;
dd785e35 1356 goto err_hws;
62fdfeaf 1357 }
62fdfeaf 1358
05394f39 1359 ring->obj = obj;
8187a2b7 1360
c37e2204 1361 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
dd785e35
CW
1362 if (ret)
1363 goto err_unref;
62fdfeaf 1364
3eef8918
CW
1365 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1366 if (ret)
1367 goto err_unpin;
1368
dd2757f8 1369 ring->virtual_start =
f343c5f6 1370 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
dd2757f8 1371 ring->size);
4225d0f2 1372 if (ring->virtual_start == NULL) {
62fdfeaf 1373 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 1374 ret = -EINVAL;
dd785e35 1375 goto err_unpin;
62fdfeaf
EA
1376 }
1377
78501eac 1378 ret = ring->init(ring);
dd785e35
CW
1379 if (ret)
1380 goto err_unmap;
62fdfeaf 1381
55249baa
CW
1382 /* Workaround an erratum on the i830 which causes a hang if
1383 * the TAIL pointer points to within the last 2 cachelines
1384 * of the buffer.
1385 */
1386 ring->effective_size = ring->size;
27c1cbd0 1387 if (IS_I830(ring->dev) || IS_845G(ring->dev))
55249baa
CW
1388 ring->effective_size -= 128;
1389
c584fe47 1390 return 0;
dd785e35
CW
1391
1392err_unmap:
4225d0f2 1393 iounmap(ring->virtual_start);
dd785e35
CW
1394err_unpin:
1395 i915_gem_object_unpin(obj);
1396err_unref:
05394f39
CW
1397 drm_gem_object_unreference(&obj->base);
1398 ring->obj = NULL;
dd785e35 1399err_hws:
78501eac 1400 cleanup_status_page(ring);
8187a2b7 1401 return ret;
62fdfeaf
EA
1402}
1403
78501eac 1404void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1405{
33626e6a
CW
1406 struct drm_i915_private *dev_priv;
1407 int ret;
1408
05394f39 1409 if (ring->obj == NULL)
62fdfeaf
EA
1410 return;
1411
33626e6a
CW
1412 /* Disable the ring buffer. The ring must be idle at this point */
1413 dev_priv = ring->dev->dev_private;
3e960501 1414 ret = intel_ring_idle(ring);
3d57e5bd 1415 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
29ee3991
CW
1416 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1417 ring->name, ret);
1418
33626e6a
CW
1419 I915_WRITE_CTL(ring, 0);
1420
4225d0f2 1421 iounmap(ring->virtual_start);
62fdfeaf 1422
05394f39
CW
1423 i915_gem_object_unpin(ring->obj);
1424 drm_gem_object_unreference(&ring->obj->base);
1425 ring->obj = NULL;
3d57e5bd
BW
1426 ring->preallocated_lazy_request = NULL;
1427 ring->outstanding_lazy_seqno = 0;
78501eac 1428
8d19215b
ZN
1429 if (ring->cleanup)
1430 ring->cleanup(ring);
1431
78501eac 1432 cleanup_status_page(ring);
62fdfeaf
EA
1433}
1434
a71d8d94
CW
1435static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1436{
a71d8d94
CW
1437 int ret;
1438
199b2bc2 1439 ret = i915_wait_seqno(ring, seqno);
b2da9fe5
BW
1440 if (!ret)
1441 i915_gem_retire_requests_ring(ring);
a71d8d94
CW
1442
1443 return ret;
1444}
1445
1446static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1447{
1448 struct drm_i915_gem_request *request;
1449 u32 seqno = 0;
1450 int ret;
1451
1452 i915_gem_retire_requests_ring(ring);
1453
1454 if (ring->last_retired_head != -1) {
1455 ring->head = ring->last_retired_head;
1456 ring->last_retired_head = -1;
1457 ring->space = ring_space(ring);
1458 if (ring->space >= n)
1459 return 0;
1460 }
1461
1462 list_for_each_entry(request, &ring->request_list, list) {
1463 int space;
1464
1465 if (request->tail == -1)
1466 continue;
1467
633cf8f5 1468 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
a71d8d94
CW
1469 if (space < 0)
1470 space += ring->size;
1471 if (space >= n) {
1472 seqno = request->seqno;
1473 break;
1474 }
1475
1476 /* Consume this request in case we need more space than
1477 * is available and so need to prevent a race between
1478 * updating last_retired_head and direct reads of
1479 * I915_RING_HEAD. It also provides a nice sanity check.
1480 */
1481 request->tail = -1;
1482 }
1483
1484 if (seqno == 0)
1485 return -ENOSPC;
1486
1487 ret = intel_ring_wait_seqno(ring, seqno);
1488 if (ret)
1489 return ret;
1490
1491 if (WARN_ON(ring->last_retired_head == -1))
1492 return -ENOSPC;
1493
1494 ring->head = ring->last_retired_head;
1495 ring->last_retired_head = -1;
1496 ring->space = ring_space(ring);
1497 if (WARN_ON(ring->space < n))
1498 return -ENOSPC;
1499
1500 return 0;
1501}
1502
3e960501 1503static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
62fdfeaf 1504{
78501eac 1505 struct drm_device *dev = ring->dev;
cae5852d 1506 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 1507 unsigned long end;
a71d8d94 1508 int ret;
c7dca47b 1509
a71d8d94
CW
1510 ret = intel_ring_wait_request(ring, n);
1511 if (ret != -ENOSPC)
1512 return ret;
1513
09246732
CW
1514 /* force the tail write in case we have been skipping them */
1515 __intel_ring_advance(ring);
1516
db53a302 1517 trace_i915_ring_wait_begin(ring);
63ed2cb2
DV
1518 /* With GEM the hangcheck timer should kick us out of the loop,
1519 * leaving it early runs the risk of corrupting GEM state (due
1520 * to running on almost untested codepaths). But on resume
1521 * timers don't work yet, so prevent a complete hang in that
1522 * case by choosing an insanely large timeout. */
1523 end = jiffies + 60 * HZ;
e6bfaf85 1524
8187a2b7 1525 do {
c7dca47b
CW
1526 ring->head = I915_READ_HEAD(ring);
1527 ring->space = ring_space(ring);
62fdfeaf 1528 if (ring->space >= n) {
db53a302 1529 trace_i915_ring_wait_end(ring);
62fdfeaf
EA
1530 return 0;
1531 }
1532
1533 if (dev->primary->master) {
1534 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1535 if (master_priv->sarea_priv)
1536 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1537 }
d1b851fc 1538
e60a0b10 1539 msleep(1);
d6b2c790 1540
33196ded
DV
1541 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1542 dev_priv->mm.interruptible);
d6b2c790
DV
1543 if (ret)
1544 return ret;
8187a2b7 1545 } while (!time_after(jiffies, end));
db53a302 1546 trace_i915_ring_wait_end(ring);
8187a2b7
ZN
1547 return -EBUSY;
1548}
62fdfeaf 1549
3e960501
CW
1550static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1551{
1552 uint32_t __iomem *virt;
1553 int rem = ring->size - ring->tail;
1554
1555 if (ring->space < rem) {
1556 int ret = ring_wait_for_space(ring, rem);
1557 if (ret)
1558 return ret;
1559 }
1560
1561 virt = ring->virtual_start + ring->tail;
1562 rem /= 4;
1563 while (rem--)
1564 iowrite32(MI_NOOP, virt++);
1565
1566 ring->tail = 0;
1567 ring->space = ring_space(ring);
1568
1569 return 0;
1570}
1571
1572int intel_ring_idle(struct intel_ring_buffer *ring)
1573{
1574 u32 seqno;
1575 int ret;
1576
1577 /* We need to add any requests required to flush the objects and ring */
1823521d 1578 if (ring->outstanding_lazy_seqno) {
0025c077 1579 ret = i915_add_request(ring, NULL);
3e960501
CW
1580 if (ret)
1581 return ret;
1582 }
1583
1584 /* Wait upon the last request to be completed */
1585 if (list_empty(&ring->request_list))
1586 return 0;
1587
1588 seqno = list_entry(ring->request_list.prev,
1589 struct drm_i915_gem_request,
1590 list)->seqno;
1591
1592 return i915_wait_seqno(ring, seqno);
1593}
1594
9d773091
CW
1595static int
1596intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1597{
1823521d 1598 if (ring->outstanding_lazy_seqno)
9d773091
CW
1599 return 0;
1600
3c0e234c
CW
1601 if (ring->preallocated_lazy_request == NULL) {
1602 struct drm_i915_gem_request *request;
1603
1604 request = kmalloc(sizeof(*request), GFP_KERNEL);
1605 if (request == NULL)
1606 return -ENOMEM;
1607
1608 ring->preallocated_lazy_request = request;
1609 }
1610
1823521d 1611 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
9d773091
CW
1612}
1613
cbcc80df
MK
1614static int __intel_ring_begin(struct intel_ring_buffer *ring,
1615 int bytes)
1616{
1617 int ret;
1618
1619 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1620 ret = intel_wrap_ring_buffer(ring);
1621 if (unlikely(ret))
1622 return ret;
1623 }
1624
1625 if (unlikely(ring->space < bytes)) {
1626 ret = ring_wait_for_space(ring, bytes);
1627 if (unlikely(ret))
1628 return ret;
1629 }
1630
1631 ring->space -= bytes;
1632 return 0;
1633}
1634
e1f99ce6
CW
1635int intel_ring_begin(struct intel_ring_buffer *ring,
1636 int num_dwords)
8187a2b7 1637{
de2b9985 1638 drm_i915_private_t *dev_priv = ring->dev->dev_private;
e1f99ce6 1639 int ret;
78501eac 1640
33196ded
DV
1641 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1642 dev_priv->mm.interruptible);
de2b9985
DV
1643 if (ret)
1644 return ret;
21dd3734 1645
9d773091
CW
1646 /* Preallocate the olr before touching the ring */
1647 ret = intel_ring_alloc_seqno(ring);
1648 if (ret)
1649 return ret;
1650
cbcc80df 1651 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
8187a2b7 1652}
78501eac 1653
f7e98ad4 1654void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
498d2ac1 1655{
f7e98ad4 1656 struct drm_i915_private *dev_priv = ring->dev->dev_private;
498d2ac1 1657
1823521d 1658 BUG_ON(ring->outstanding_lazy_seqno);
498d2ac1 1659
f7e98ad4
MK
1660 if (INTEL_INFO(ring->dev)->gen >= 6) {
1661 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1662 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
5020150b
BW
1663 if (HAS_VEBOX(ring->dev))
1664 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
e1f99ce6 1665 }
d97ed339 1666
f7e98ad4 1667 ring->set_seqno(ring, seqno);
92cab734 1668 ring->hangcheck.seqno = seqno;
8187a2b7 1669}
62fdfeaf 1670
78501eac 1671static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 1672 u32 value)
881f47b6 1673{
0206e353 1674 drm_i915_private_t *dev_priv = ring->dev->dev_private;
881f47b6
XH
1675
1676 /* Every tail move must follow the sequence below */
12f55818
CW
1677
1678 /* Disable notification that the ring is IDLE. The GT
1679 * will then assume that it is busy and bring it out of rc6.
1680 */
0206e353 1681 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
1682 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1683
1684 /* Clear the context id. Here be magic! */
1685 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 1686
12f55818 1687 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 1688 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
1689 GEN6_BSD_SLEEP_INDICATOR) == 0,
1690 50))
1691 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 1692
12f55818 1693 /* Now that the ring is fully powered up, update the tail */
0206e353 1694 I915_WRITE_TAIL(ring, value);
12f55818
CW
1695 POSTING_READ(RING_TAIL(ring->mmio_base));
1696
1697 /* Let the ring send IDLE messages to the GT again,
1698 * and so let it sleep to conserve power when idle.
1699 */
0206e353 1700 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 1701 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
1702}
1703
ea251324
BW
1704static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1705 u32 invalidate, u32 flush)
881f47b6 1706{
71a77e07 1707 uint32_t cmd;
b72f3acb
CW
1708 int ret;
1709
b72f3acb
CW
1710 ret = intel_ring_begin(ring, 4);
1711 if (ret)
1712 return ret;
1713
71a77e07 1714 cmd = MI_FLUSH_DW;
075b3bba
BW
1715 if (INTEL_INFO(ring->dev)->gen >= 8)
1716 cmd += 1;
9a289771
JB
1717 /*
1718 * Bspec vol 1c.5 - video engine command streamer:
1719 * "If ENABLED, all TLBs will be invalidated once the flush
1720 * operation is complete. This bit is only valid when the
1721 * Post-Sync Operation field is a value of 1h or 3h."
1722 */
71a77e07 1723 if (invalidate & I915_GEM_GPU_DOMAINS)
9a289771
JB
1724 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1725 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
71a77e07 1726 intel_ring_emit(ring, cmd);
9a289771 1727 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
075b3bba
BW
1728 if (INTEL_INFO(ring->dev)->gen >= 8) {
1729 intel_ring_emit(ring, 0); /* upper addr */
1730 intel_ring_emit(ring, 0); /* value */
1731 } else {
1732 intel_ring_emit(ring, 0);
1733 intel_ring_emit(ring, MI_NOOP);
1734 }
b72f3acb
CW
1735 intel_ring_advance(ring);
1736 return 0;
881f47b6
XH
1737}
1738
1c7a0623
BW
1739static int
1740gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1741 u32 offset, u32 len,
1742 unsigned flags)
1743{
28cf5415
BW
1744 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1745 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1746 !(flags & I915_DISPATCH_SECURE);
1c7a0623
BW
1747 int ret;
1748
1749 ret = intel_ring_begin(ring, 4);
1750 if (ret)
1751 return ret;
1752
1753 /* FIXME(BDW): Address space and security selectors. */
28cf5415 1754 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1c7a0623
BW
1755 intel_ring_emit(ring, offset);
1756 intel_ring_emit(ring, 0);
1757 intel_ring_emit(ring, MI_NOOP);
1758 intel_ring_advance(ring);
1759
1760 return 0;
1761}
1762
d7d4eedd
CW
1763static int
1764hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1765 u32 offset, u32 len,
1766 unsigned flags)
1767{
1768 int ret;
1769
1770 ret = intel_ring_begin(ring, 2);
1771 if (ret)
1772 return ret;
1773
1774 intel_ring_emit(ring,
1775 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1776 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1777 /* bit0-7 is the length on GEN6+ */
1778 intel_ring_emit(ring, offset);
1779 intel_ring_advance(ring);
1780
1781 return 0;
1782}
1783
881f47b6 1784static int
78501eac 1785gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1786 u32 offset, u32 len,
1787 unsigned flags)
881f47b6 1788{
0206e353 1789 int ret;
ab6f8e32 1790
0206e353
AJ
1791 ret = intel_ring_begin(ring, 2);
1792 if (ret)
1793 return ret;
e1f99ce6 1794
d7d4eedd
CW
1795 intel_ring_emit(ring,
1796 MI_BATCH_BUFFER_START |
1797 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
0206e353
AJ
1798 /* bit0-7 is the length on GEN6+ */
1799 intel_ring_emit(ring, offset);
1800 intel_ring_advance(ring);
ab6f8e32 1801
0206e353 1802 return 0;
881f47b6
XH
1803}
1804
549f7365
CW
1805/* Blitter support (SandyBridge+) */
1806
ea251324
BW
1807static int gen6_ring_flush(struct intel_ring_buffer *ring,
1808 u32 invalidate, u32 flush)
8d19215b 1809{
fd3da6c9 1810 struct drm_device *dev = ring->dev;
71a77e07 1811 uint32_t cmd;
b72f3acb
CW
1812 int ret;
1813
6a233c78 1814 ret = intel_ring_begin(ring, 4);
b72f3acb
CW
1815 if (ret)
1816 return ret;
1817
71a77e07 1818 cmd = MI_FLUSH_DW;
075b3bba
BW
1819 if (INTEL_INFO(ring->dev)->gen >= 8)
1820 cmd += 1;
9a289771
JB
1821 /*
1822 * Bspec vol 1c.3 - blitter engine command streamer:
1823 * "If ENABLED, all TLBs will be invalidated once the flush
1824 * operation is complete. This bit is only valid when the
1825 * Post-Sync Operation field is a value of 1h or 3h."
1826 */
71a77e07 1827 if (invalidate & I915_GEM_DOMAIN_RENDER)
9a289771 1828 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
b3fcabb1 1829 MI_FLUSH_DW_OP_STOREDW;
71a77e07 1830 intel_ring_emit(ring, cmd);
9a289771 1831 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
075b3bba
BW
1832 if (INTEL_INFO(ring->dev)->gen >= 8) {
1833 intel_ring_emit(ring, 0); /* upper addr */
1834 intel_ring_emit(ring, 0); /* value */
1835 } else {
1836 intel_ring_emit(ring, 0);
1837 intel_ring_emit(ring, MI_NOOP);
1838 }
b72f3acb 1839 intel_ring_advance(ring);
fd3da6c9
RV
1840
1841 if (IS_GEN7(dev) && flush)
1842 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1843
b72f3acb 1844 return 0;
8d19215b
ZN
1845}
1846
5c1143bb
XH
1847int intel_init_render_ring_buffer(struct drm_device *dev)
1848{
1849 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1850 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5c1143bb 1851
59465b5f
DV
1852 ring->name = "render ring";
1853 ring->id = RCS;
1854 ring->mmio_base = RENDER_RING_BASE;
1855
1ec14ad3
CW
1856 if (INTEL_INFO(dev)->gen >= 6) {
1857 ring->add_request = gen6_add_request;
4772eaeb 1858 ring->flush = gen7_render_ring_flush;
6c6cf5aa 1859 if (INTEL_INFO(dev)->gen == 6)
b3111509 1860 ring->flush = gen6_render_ring_flush;
abd58f01 1861 if (INTEL_INFO(dev)->gen >= 8) {
a5f3d68e 1862 ring->flush = gen8_render_ring_flush;
abd58f01
BW
1863 ring->irq_get = gen8_ring_get_irq;
1864 ring->irq_put = gen8_ring_put_irq;
1865 } else {
1866 ring->irq_get = gen6_ring_get_irq;
1867 ring->irq_put = gen6_ring_put_irq;
1868 }
cc609d5d 1869 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
4cd53c0c 1870 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 1871 ring->set_seqno = ring_set_seqno;
686cb5f9 1872 ring->sync_to = gen6_ring_sync;
5586181f
BW
1873 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1874 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1875 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
1950de14 1876 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
ad776f8b
BW
1877 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1878 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1879 ring->signal_mbox[BCS] = GEN6_BRSYNC;
1950de14 1880 ring->signal_mbox[VECS] = GEN6_VERSYNC;
c6df541c
CW
1881 } else if (IS_GEN5(dev)) {
1882 ring->add_request = pc_render_add_request;
46f0f8d1 1883 ring->flush = gen4_render_ring_flush;
c6df541c 1884 ring->get_seqno = pc_render_get_seqno;
b70ec5bf 1885 ring->set_seqno = pc_render_set_seqno;
e48d8634
DV
1886 ring->irq_get = gen5_ring_get_irq;
1887 ring->irq_put = gen5_ring_put_irq;
cc609d5d
BW
1888 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1889 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
59465b5f 1890 } else {
8620a3a9 1891 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1892 if (INTEL_INFO(dev)->gen < 4)
1893 ring->flush = gen2_render_ring_flush;
1894 else
1895 ring->flush = gen4_render_ring_flush;
59465b5f 1896 ring->get_seqno = ring_get_seqno;
b70ec5bf 1897 ring->set_seqno = ring_set_seqno;
c2798b19
CW
1898 if (IS_GEN2(dev)) {
1899 ring->irq_get = i8xx_ring_get_irq;
1900 ring->irq_put = i8xx_ring_put_irq;
1901 } else {
1902 ring->irq_get = i9xx_ring_get_irq;
1903 ring->irq_put = i9xx_ring_put_irq;
1904 }
e3670319 1905 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 1906 }
59465b5f 1907 ring->write_tail = ring_write_tail;
d7d4eedd
CW
1908 if (IS_HASWELL(dev))
1909 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1c7a0623
BW
1910 else if (IS_GEN8(dev))
1911 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
d7d4eedd 1912 else if (INTEL_INFO(dev)->gen >= 6)
fb3256da
DV
1913 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1914 else if (INTEL_INFO(dev)->gen >= 4)
1915 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1916 else if (IS_I830(dev) || IS_845G(dev))
1917 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1918 else
1919 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1920 ring->init = init_render_ring;
1921 ring->cleanup = render_ring_cleanup;
1922
b45305fc
DV
1923 /* Workaround batchbuffer to combat CS tlb bug. */
1924 if (HAS_BROKEN_CS_TLB(dev)) {
1925 struct drm_i915_gem_object *obj;
1926 int ret;
1927
1928 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1929 if (obj == NULL) {
1930 DRM_ERROR("Failed to allocate batch bo\n");
1931 return -ENOMEM;
1932 }
1933
c37e2204 1934 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
b45305fc
DV
1935 if (ret != 0) {
1936 drm_gem_object_unreference(&obj->base);
1937 DRM_ERROR("Failed to ping batch bo\n");
1938 return ret;
1939 }
1940
0d1aacac
CW
1941 ring->scratch.obj = obj;
1942 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
b45305fc
DV
1943 }
1944
1ec14ad3 1945 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
1946}
1947
e8616b6c
CW
1948int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1949{
1950 drm_i915_private_t *dev_priv = dev->dev_private;
1951 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6b8294a4 1952 int ret;
e8616b6c 1953
59465b5f
DV
1954 ring->name = "render ring";
1955 ring->id = RCS;
1956 ring->mmio_base = RENDER_RING_BASE;
1957
e8616b6c 1958 if (INTEL_INFO(dev)->gen >= 6) {
b4178f8a
DV
1959 /* non-kms not supported on gen6+ */
1960 return -ENODEV;
e8616b6c 1961 }
28f0cbf7
DV
1962
1963 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1964 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1965 * the special gen5 functions. */
1966 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1967 if (INTEL_INFO(dev)->gen < 4)
1968 ring->flush = gen2_render_ring_flush;
1969 else
1970 ring->flush = gen4_render_ring_flush;
28f0cbf7 1971 ring->get_seqno = ring_get_seqno;
b70ec5bf 1972 ring->set_seqno = ring_set_seqno;
c2798b19
CW
1973 if (IS_GEN2(dev)) {
1974 ring->irq_get = i8xx_ring_get_irq;
1975 ring->irq_put = i8xx_ring_put_irq;
1976 } else {
1977 ring->irq_get = i9xx_ring_get_irq;
1978 ring->irq_put = i9xx_ring_put_irq;
1979 }
28f0cbf7 1980 ring->irq_enable_mask = I915_USER_INTERRUPT;
59465b5f 1981 ring->write_tail = ring_write_tail;
fb3256da
DV
1982 if (INTEL_INFO(dev)->gen >= 4)
1983 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1984 else if (IS_I830(dev) || IS_845G(dev))
1985 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1986 else
1987 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1988 ring->init = init_render_ring;
1989 ring->cleanup = render_ring_cleanup;
e8616b6c
CW
1990
1991 ring->dev = dev;
1992 INIT_LIST_HEAD(&ring->active_list);
1993 INIT_LIST_HEAD(&ring->request_list);
e8616b6c
CW
1994
1995 ring->size = size;
1996 ring->effective_size = ring->size;
17f10fdc 1997 if (IS_I830(ring->dev) || IS_845G(ring->dev))
e8616b6c
CW
1998 ring->effective_size -= 128;
1999
4225d0f2
DV
2000 ring->virtual_start = ioremap_wc(start, size);
2001 if (ring->virtual_start == NULL) {
e8616b6c
CW
2002 DRM_ERROR("can not ioremap virtual address for"
2003 " ring buffer\n");
2004 return -ENOMEM;
2005 }
2006
6b8294a4 2007 if (!I915_NEED_GFX_HWS(dev)) {
035dc1e0 2008 ret = init_phys_status_page(ring);
6b8294a4
CW
2009 if (ret)
2010 return ret;
2011 }
2012
e8616b6c
CW
2013 return 0;
2014}
2015
5c1143bb
XH
2016int intel_init_bsd_ring_buffer(struct drm_device *dev)
2017{
2018 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 2019 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
5c1143bb 2020
58fa3835
DV
2021 ring->name = "bsd ring";
2022 ring->id = VCS;
2023
0fd2c201 2024 ring->write_tail = ring_write_tail;
780f18c8 2025 if (INTEL_INFO(dev)->gen >= 6) {
58fa3835 2026 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
2027 /* gen6 bsd needs a special wa for tail updates */
2028 if (IS_GEN6(dev))
2029 ring->write_tail = gen6_bsd_ring_write_tail;
ea251324 2030 ring->flush = gen6_bsd_ring_flush;
58fa3835
DV
2031 ring->add_request = gen6_add_request;
2032 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2033 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2034 if (INTEL_INFO(dev)->gen >= 8) {
2035 ring->irq_enable_mask =
2036 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2037 ring->irq_get = gen8_ring_get_irq;
2038 ring->irq_put = gen8_ring_put_irq;
1c7a0623
BW
2039 ring->dispatch_execbuffer =
2040 gen8_ring_dispatch_execbuffer;
abd58f01
BW
2041 } else {
2042 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2043 ring->irq_get = gen6_ring_get_irq;
2044 ring->irq_put = gen6_ring_put_irq;
1c7a0623
BW
2045 ring->dispatch_execbuffer =
2046 gen6_ring_dispatch_execbuffer;
abd58f01 2047 }
686cb5f9 2048 ring->sync_to = gen6_ring_sync;
5586181f
BW
2049 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2050 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2051 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
1950de14 2052 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
ad776f8b
BW
2053 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2054 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2055 ring->signal_mbox[BCS] = GEN6_BVSYNC;
1950de14 2056 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
58fa3835
DV
2057 } else {
2058 ring->mmio_base = BSD_RING_BASE;
58fa3835 2059 ring->flush = bsd_ring_flush;
8620a3a9 2060 ring->add_request = i9xx_add_request;
58fa3835 2061 ring->get_seqno = ring_get_seqno;
b70ec5bf 2062 ring->set_seqno = ring_set_seqno;
e48d8634 2063 if (IS_GEN5(dev)) {
cc609d5d 2064 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
e48d8634
DV
2065 ring->irq_get = gen5_ring_get_irq;
2066 ring->irq_put = gen5_ring_put_irq;
2067 } else {
e3670319 2068 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
2069 ring->irq_get = i9xx_ring_get_irq;
2070 ring->irq_put = i9xx_ring_put_irq;
2071 }
fb3256da 2072 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835
DV
2073 }
2074 ring->init = init_ring_common;
2075
1ec14ad3 2076 return intel_init_ring_buffer(dev, ring);
5c1143bb 2077}
549f7365
CW
2078
2079int intel_init_blt_ring_buffer(struct drm_device *dev)
2080{
2081 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 2082 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
549f7365 2083
3535d9dd
DV
2084 ring->name = "blitter ring";
2085 ring->id = BCS;
2086
2087 ring->mmio_base = BLT_RING_BASE;
2088 ring->write_tail = ring_write_tail;
ea251324 2089 ring->flush = gen6_ring_flush;
3535d9dd
DV
2090 ring->add_request = gen6_add_request;
2091 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2092 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2093 if (INTEL_INFO(dev)->gen >= 8) {
2094 ring->irq_enable_mask =
2095 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2096 ring->irq_get = gen8_ring_get_irq;
2097 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2098 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
abd58f01
BW
2099 } else {
2100 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2101 ring->irq_get = gen6_ring_get_irq;
2102 ring->irq_put = gen6_ring_put_irq;
1c7a0623 2103 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
abd58f01 2104 }
686cb5f9 2105 ring->sync_to = gen6_ring_sync;
5586181f
BW
2106 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2107 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2108 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
1950de14 2109 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
ad776f8b
BW
2110 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2111 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2112 ring->signal_mbox[BCS] = GEN6_NOSYNC;
1950de14 2113 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
3535d9dd 2114 ring->init = init_ring_common;
549f7365 2115
1ec14ad3 2116 return intel_init_ring_buffer(dev, ring);
549f7365 2117}
a7b9761d 2118
9a8a2213
BW
2119int intel_init_vebox_ring_buffer(struct drm_device *dev)
2120{
2121 drm_i915_private_t *dev_priv = dev->dev_private;
2122 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2123
2124 ring->name = "video enhancement ring";
2125 ring->id = VECS;
2126
2127 ring->mmio_base = VEBOX_RING_BASE;
2128 ring->write_tail = ring_write_tail;
2129 ring->flush = gen6_ring_flush;
2130 ring->add_request = gen6_add_request;
2131 ring->get_seqno = gen6_ring_get_seqno;
2132 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2133
2134 if (INTEL_INFO(dev)->gen >= 8) {
2135 ring->irq_enable_mask =
40c499f9 2136 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
abd58f01
BW
2137 ring->irq_get = gen8_ring_get_irq;
2138 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2139 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
abd58f01
BW
2140 } else {
2141 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2142 ring->irq_get = hsw_vebox_get_irq;
2143 ring->irq_put = hsw_vebox_put_irq;
1c7a0623 2144 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
abd58f01 2145 }
9a8a2213
BW
2146 ring->sync_to = gen6_ring_sync;
2147 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2148 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2149 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2150 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2151 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2152 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2153 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2154 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2155 ring->init = init_ring_common;
2156
2157 return intel_init_ring_buffer(dev, ring);
2158}
2159
a7b9761d
CW
2160int
2161intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2162{
2163 int ret;
2164
2165 if (!ring->gpu_caches_dirty)
2166 return 0;
2167
2168 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2169 if (ret)
2170 return ret;
2171
2172 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2173
2174 ring->gpu_caches_dirty = false;
2175 return 0;
2176}
2177
2178int
2179intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2180{
2181 uint32_t flush_domains;
2182 int ret;
2183
2184 flush_domains = 0;
2185 if (ring->gpu_caches_dirty)
2186 flush_domains = I915_GEM_GPU_DOMAINS;
2187
2188 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2189 if (ret)
2190 return ret;
2191
2192 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2193
2194 ring->gpu_caches_dirty = false;
2195 return 0;
2196}
This page took 0.469654 seconds and 5 git commands to generate.