drm/i915: Do not call API requiring struct_mutex where it is not available
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.h
CommitLineData
8187a2b7
ZN
1#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
44e895a8 4#include <linux/hashtable.h>
06fbca71 5#include "i915_gem_batch_pool.h"
44e895a8
BV
6
7#define I915_CMD_HASH_ORDER 9
8
4712274c
OM
9/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
10 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
11 * to give some inclination as to some of the magic values used in the various
12 * workarounds!
13 */
14#define CACHELINE_BYTES 64
17ee950d 15#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
4712274c 16
633cf8f5
VS
17/*
18 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
19 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
20 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
21 *
22 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
23 * cacheline, the Head Pointer must not be greater than the Tail
24 * Pointer."
25 */
26#define I915_RING_FREE_SPACE 64
27
8187a2b7 28struct intel_hw_status_page {
4225d0f2 29 u32 *page_addr;
8187a2b7 30 unsigned int gfx_addr;
05394f39 31 struct drm_i915_gem_object *obj;
8187a2b7
ZN
32};
33
b7287d80
BW
34#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
35#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
cae5852d 36
b7287d80
BW
37#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
38#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
cae5852d 39
b7287d80
BW
40#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
41#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
cae5852d 42
b7287d80
BW
43#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
44#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
cae5852d 45
b7287d80
BW
46#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
47#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
870e86dd 48
e9fea574 49#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
9991ae78 50#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
e9fea574 51
3e78998a
BW
52/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
53 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
54 */
55#define i915_semaphore_seqno_size sizeof(uint64_t)
56#define GEN8_SIGNAL_OFFSET(__ring, to) \
57 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
58 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
59 (i915_semaphore_seqno_size * (to)))
60
61#define GEN8_WAIT_OFFSET(__ring, from) \
62 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
63 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
64 (i915_semaphore_seqno_size * (__ring)->id))
65
66#define GEN8_RING_SEMAPHORE_INIT do { \
67 if (!dev_priv->semaphore_obj) { \
68 break; \
69 } \
70 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
71 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
72 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
73 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
74 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
75 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
76 } while(0)
77
f2f4d82f 78enum intel_ring_hangcheck_action {
da661464 79 HANGCHECK_IDLE = 0,
f2f4d82f
JN
80 HANGCHECK_WAIT,
81 HANGCHECK_ACTIVE,
f260fe7b 82 HANGCHECK_ACTIVE_LOOP,
f2f4d82f
JN
83 HANGCHECK_KICK,
84 HANGCHECK_HUNG,
85};
ad8beaea 86
b6b0fac0
MK
87#define HANGCHECK_SCORE_RING_HUNG 31
88
92cab734 89struct intel_ring_hangcheck {
50877445 90 u64 acthd;
f260fe7b 91 u64 max_acthd;
92cab734 92 u32 seqno;
05407ff8 93 int score;
ad8beaea 94 enum intel_ring_hangcheck_action action;
4be17381 95 int deadlock;
61642ff0 96 u32 instdone[I915_NUM_INSTDONE_REG];
92cab734
MK
97};
98
8ee14975
OM
99struct intel_ringbuffer {
100 struct drm_i915_gem_object *obj;
101 void __iomem *virtual_start;
102
0c7dd53b 103 struct intel_engine_cs *ring;
608c1a52 104 struct list_head link;
0c7dd53b 105
8ee14975
OM
106 u32 head;
107 u32 tail;
108 int space;
109 int size;
110 int effective_size;
29b1b415
JH
111 int reserved_size;
112 int reserved_tail;
113 bool reserved_in_use;
8ee14975
OM
114
115 /** We track the position of the requests in the ring buffer, and
116 * when each is retired we increment last_retired_head as the GPU
117 * must have finished processing the request and so we know we
118 * can advance the ringbuffer up to that position.
119 *
120 * last_retired_head is set to -1 after the value is consumed so
121 * we can detect new retirements.
122 */
123 u32 last_retired_head;
124};
125
21076372 126struct intel_context;
4e86f725 127struct drm_i915_reg_descriptor;
21076372 128
17ee950d
AS
129/*
130 * we use a single page to load ctx workarounds so all of these
131 * values are referred in terms of dwords
132 *
133 * struct i915_wa_ctx_bb:
134 * offset: specifies batch starting position, also helpful in case
135 * if we want to have multiple batches at different offsets based on
136 * some criteria. It is not a requirement at the moment but provides
137 * an option for future use.
138 * size: size of the batch in DWORDS
139 */
140struct i915_ctx_workarounds {
141 struct i915_wa_ctx_bb {
142 u32 offset;
143 u32 size;
144 } indirect_ctx, per_ctx;
145 struct drm_i915_gem_object *obj;
146};
147
a4872ba6 148struct intel_engine_cs {
8187a2b7 149 const char *name;
9220434a 150 enum intel_ring_id {
96154f2f
DV
151 RCS = 0x0,
152 VCS,
153 BCS,
4a3dd19d 154 VECS,
845f74a7 155 VCS2
9220434a 156 } id;
845f74a7 157#define I915_NUM_RINGS 5
b1a93306 158#define LAST_USER_RING (VECS + 1)
333e9fe9 159 u32 mmio_base;
8187a2b7 160 struct drm_device *dev;
8ee14975 161 struct intel_ringbuffer *buffer;
608c1a52 162 struct list_head buffers;
8187a2b7 163
06fbca71
CW
164 /*
165 * A pool of objects to use as shadow copies of client batch buffers
166 * when the command parser is enabled. Prevents the client from
167 * modifying the batch contents after software parsing.
168 */
169 struct i915_gem_batch_pool batch_pool;
170
8187a2b7 171 struct intel_hw_status_page status_page;
17ee950d 172 struct i915_ctx_workarounds wa_ctx;
8187a2b7 173
c7113cc3 174 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
6a848ccb 175 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
581c26e8 176 struct drm_i915_gem_request *trace_irq_req;
a4872ba6
OM
177 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
178 void (*irq_put)(struct intel_engine_cs *ring);
8187a2b7 179
ecfe00d8 180 int (*init_hw)(struct intel_engine_cs *ring);
8187a2b7 181
8753181e 182 int (*init_context)(struct drm_i915_gem_request *req);
86d7f238 183
a4872ba6 184 void (*write_tail)(struct intel_engine_cs *ring,
297b0c5b 185 u32 value);
a84c3ae1 186 int __must_check (*flush)(struct drm_i915_gem_request *req,
b72f3acb
CW
187 u32 invalidate_domains,
188 u32 flush_domains);
ee044a88 189 int (*add_request)(struct drm_i915_gem_request *req);
b2eadbc8
CW
190 /* Some chipsets are not quite as coherent as advertised and need
191 * an expensive kick to force a true read of the up-to-date seqno.
192 * However, the up-to-date seqno is not always required and the last
193 * seen value is good enough. Note that the seqno will always be
194 * monotonic, even if not coherent.
195 */
a4872ba6 196 u32 (*get_seqno)(struct intel_engine_cs *ring,
b2eadbc8 197 bool lazy_coherency);
a4872ba6 198 void (*set_seqno)(struct intel_engine_cs *ring,
b70ec5bf 199 u32 seqno);
53fddaf7 200 int (*dispatch_execbuffer)(struct drm_i915_gem_request *req,
9bcb144c 201 u64 offset, u32 length,
8e004efc 202 unsigned dispatch_flags);
d7d4eedd 203#define I915_DISPATCH_SECURE 0x1
b45305fc 204#define I915_DISPATCH_PINNED 0x2
919032ec 205#define I915_DISPATCH_RS 0x4
a4872ba6 206 void (*cleanup)(struct intel_engine_cs *ring);
ebc348b2 207
3e78998a
BW
208 /* GEN8 signal/wait table - never trust comments!
209 * signal to signal to signal to signal to signal to
210 * RCS VCS BCS VECS VCS2
211 * --------------------------------------------------------------------
212 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
213 * |-------------------------------------------------------------------
214 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
215 * |-------------------------------------------------------------------
216 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
217 * |-------------------------------------------------------------------
218 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
219 * |-------------------------------------------------------------------
220 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
221 * |-------------------------------------------------------------------
222 *
223 * Generalization:
224 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
225 * ie. transpose of g(x, y)
226 *
227 * sync from sync from sync from sync from sync from
228 * RCS VCS BCS VECS VCS2
229 * --------------------------------------------------------------------
230 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
231 * |-------------------------------------------------------------------
232 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
233 * |-------------------------------------------------------------------
234 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
235 * |-------------------------------------------------------------------
236 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
237 * |-------------------------------------------------------------------
238 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
239 * |-------------------------------------------------------------------
240 *
241 * Generalization:
242 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
243 * ie. transpose of f(x, y)
244 */
ebc348b2
BW
245 struct {
246 u32 sync_seqno[I915_NUM_RINGS-1];
78325f2d 247
3e78998a
BW
248 union {
249 struct {
250 /* our mbox written by others */
251 u32 wait[I915_NUM_RINGS];
252 /* mboxes this ring signals to */
f0f59a00 253 i915_reg_t signal[I915_NUM_RINGS];
3e78998a
BW
254 } mbox;
255 u64 signal_ggtt[I915_NUM_RINGS];
256 };
78325f2d
BW
257
258 /* AKA wait() */
599d924c
JH
259 int (*sync_to)(struct drm_i915_gem_request *to_req,
260 struct intel_engine_cs *from,
78325f2d 261 u32 seqno);
f7169687 262 int (*signal)(struct drm_i915_gem_request *signaller_req,
024a43e1
BW
263 /* num_dwords needed by caller */
264 unsigned int num_dwords);
ebc348b2 265 } semaphore;
ad776f8b 266
4da46e1e 267 /* Execlists */
acdd884a
MT
268 spinlock_t execlist_lock;
269 struct list_head execlist_queue;
c86ee3a9 270 struct list_head execlist_retired_req_list;
e981e7b1 271 u8 next_context_status_buffer;
ca82580c
TU
272 bool disable_lite_restore_wa;
273 u32 ctx_desc_template;
73d477f6 274 u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
c4e76638 275 int (*emit_request)(struct drm_i915_gem_request *request);
7deb4d39 276 int (*emit_flush)(struct drm_i915_gem_request *request,
4712274c
OM
277 u32 invalidate_domains,
278 u32 flush_domains);
be795fc1 279 int (*emit_bb_start)(struct drm_i915_gem_request *req,
8e004efc 280 u64 offset, unsigned dispatch_flags);
4da46e1e 281
8187a2b7
ZN
282 /**
283 * List of objects currently involved in rendering from the
284 * ringbuffer.
285 *
286 * Includes buffers having the contents of their GPU caches
97b2a6a1 287 * flushed, not necessarily primitives. last_read_req
8187a2b7
ZN
288 * represents when the rendering involved will be completed.
289 *
290 * A reference is held on the buffer while on this list.
291 */
292 struct list_head active_list;
293
294 /**
295 * List of breadcrumbs associated with GPU requests currently
296 * outstanding.
297 */
298 struct list_head request_list;
299
94f7bbe1
TE
300 /**
301 * Seqno of request most recently submitted to request_list.
302 * Used exclusively by hang checker to avoid grabbing lock while
303 * inspecting request list.
304 */
305 u32 last_submitted_seqno;
306
cc889e0f 307 bool gpu_caches_dirty;
a56ba56c 308
8187a2b7 309 wait_queue_head_t irq_queue;
8d19215b 310
273497e5
OM
311 struct intel_context *default_context;
312 struct intel_context *last_context;
40521054 313
92cab734
MK
314 struct intel_ring_hangcheck hangcheck;
315
0d1aacac
CW
316 struct {
317 struct drm_i915_gem_object *obj;
318 u32 gtt_offset;
319 volatile u32 *cpu_page;
320 } scratch;
351e3db2 321
44e895a8
BV
322 bool needs_cmd_parser;
323
351e3db2 324 /*
44e895a8 325 * Table of commands the command parser needs to know about
351e3db2
BV
326 * for this ring.
327 */
44e895a8 328 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
351e3db2
BV
329
330 /*
331 * Table of registers allowed in commands that read/write registers.
332 */
4e86f725 333 const struct drm_i915_reg_descriptor *reg_table;
351e3db2
BV
334 int reg_count;
335
336 /*
337 * Table of registers allowed in commands that read/write registers, but
338 * only from the DRM master.
339 */
4e86f725 340 const struct drm_i915_reg_descriptor *master_reg_table;
351e3db2
BV
341 int master_reg_count;
342
343 /*
344 * Returns the bitmask for the length field of the specified command.
345 * Return 0 for an unrecognized/invalid command.
346 *
347 * If the command parser finds an entry for a command in the ring's
348 * cmd_tables, it gets the command's length based on the table entry.
349 * If not, it calls this function to determine the per-ring length field
350 * encoding for the command (i.e. certain opcode ranges use certain bits
351 * to encode the command length in the header).
352 */
353 u32 (*get_cmd_length_mask)(u32 cmd_header);
8187a2b7
ZN
354};
355
b0366a54
DG
356static inline bool
357intel_ring_initialized(struct intel_engine_cs *ring)
358{
359 return ring->dev != NULL;
360}
b4519513 361
96154f2f 362static inline unsigned
a4872ba6 363intel_ring_flag(struct intel_engine_cs *ring)
96154f2f
DV
364{
365 return 1 << ring->id;
366}
367
1ec14ad3 368static inline u32
a4872ba6
OM
369intel_ring_sync_index(struct intel_engine_cs *ring,
370 struct intel_engine_cs *other)
1ec14ad3
CW
371{
372 int idx;
373
374 /*
ddd4dbc6
RV
375 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
376 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
377 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
378 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
379 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
1ec14ad3
CW
380 */
381
382 idx = (other - ring) - 1;
383 if (idx < 0)
384 idx += I915_NUM_RINGS;
385
386 return idx;
387}
388
319404df
ID
389static inline void
390intel_flush_status_page(struct intel_engine_cs *ring, int reg)
391{
392 drm_clflush_virt_range(&ring->status_page.page_addr[reg],
393 sizeof(uint32_t));
394}
395
8187a2b7 396static inline u32
a4872ba6 397intel_read_status_page(struct intel_engine_cs *ring,
78501eac 398 int reg)
8187a2b7 399{
4225d0f2
DV
400 /* Ensure that the compiler doesn't optimize away the load. */
401 barrier();
402 return ring->status_page.page_addr[reg];
8187a2b7
ZN
403}
404
b70ec5bf 405static inline void
a4872ba6 406intel_write_status_page(struct intel_engine_cs *ring,
b70ec5bf
MK
407 int reg, u32 value)
408{
409 ring->status_page.page_addr[reg] = value;
410}
411
311bd68e
CW
412/**
413 * Reads a dword out of the status page, which is written to from the command
414 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
415 * MI_STORE_DATA_IMM.
416 *
417 * The following dwords have a reserved meaning:
418 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
419 * 0x04: ring 0 head pointer
420 * 0x05: ring 1 head pointer (915-class)
421 * 0x06: ring 2 head pointer (915-class)
422 * 0x10-0x1b: Context status DWords (GM45)
423 * 0x1f: Last written status offset. (GM45)
b07da53c 424 * 0x20-0x2f: Reserved (Gen6+)
311bd68e 425 *
b07da53c 426 * The area from dword 0x30 to 0x3ff is available for driver usage.
311bd68e 427 */
b07da53c
TD
428#define I915_GEM_HWS_INDEX 0x30
429#define I915_GEM_HWS_SCRATCH_INDEX 0x40
9a289771 430#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
311bd68e 431
01101fa7
CW
432struct intel_ringbuffer *
433intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size);
7ba717cf
TD
434int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
435 struct intel_ringbuffer *ringbuf);
01101fa7
CW
436void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
437void intel_ringbuffer_free(struct intel_ringbuffer *ring);
84c2377f 438
a4872ba6
OM
439void intel_stop_ring_buffer(struct intel_engine_cs *ring);
440void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
96f298aa 441
6689cb2b
JH
442int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
443
5fb9de1a 444int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
bba09b12 445int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
a4872ba6 446static inline void intel_ring_emit(struct intel_engine_cs *ring,
78501eac 447 u32 data)
e898cd22 448{
93b0a4e0
OM
449 struct intel_ringbuffer *ringbuf = ring->buffer;
450 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
451 ringbuf->tail += 4;
e898cd22 452}
f92a9162 453static inline void intel_ring_emit_reg(struct intel_engine_cs *ring,
f0f59a00 454 i915_reg_t reg)
f92a9162 455{
f0f59a00 456 intel_ring_emit(ring, i915_mmio_reg_offset(reg));
f92a9162 457}
a4872ba6 458static inline void intel_ring_advance(struct intel_engine_cs *ring)
09246732 459{
93b0a4e0
OM
460 struct intel_ringbuffer *ringbuf = ring->buffer;
461 ringbuf->tail &= ringbuf->size - 1;
09246732 462}
82e104cc 463int __intel_ring_space(int head, int tail, int size);
ebd0fd4b 464void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
82e104cc
OM
465int intel_ring_space(struct intel_ringbuffer *ringbuf);
466bool intel_ring_stopped(struct intel_engine_cs *ring);
09246732 467
a4872ba6
OM
468int __must_check intel_ring_idle(struct intel_engine_cs *ring);
469void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
4866d729 470int intel_ring_flush_all_caches(struct drm_i915_gem_request *req);
2f20055d 471int intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req);
8187a2b7 472
9b1136d5
OM
473void intel_fini_pipe_control(struct intel_engine_cs *ring);
474int intel_init_pipe_control(struct intel_engine_cs *ring);
475
5c1143bb
XH
476int intel_init_render_ring_buffer(struct drm_device *dev);
477int intel_init_bsd_ring_buffer(struct drm_device *dev);
845f74a7 478int intel_init_bsd2_ring_buffer(struct drm_device *dev);
549f7365 479int intel_init_blt_ring_buffer(struct drm_device *dev);
9a8a2213 480int intel_init_vebox_ring_buffer(struct drm_device *dev);
8187a2b7 481
a4872ba6 482u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
79f321b7 483
771b9a53
MT
484int init_workarounds_ring(struct intel_engine_cs *ring);
485
1b5d063f 486static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
a71d8d94 487{
1b5d063f 488 return ringbuf->tail;
a71d8d94
CW
489}
490
29b1b415
JH
491/*
492 * Arbitrary size for largest possible 'add request' sequence. The code paths
493 * are complex and variable. Empirical measurement shows that the worst case
494 * is ILK at 136 words. Reserving too much is better than reserving too little
495 * as that allows for corner cases that might have been missed. So the figure
496 * has been rounded up to 160 words.
497 */
498#define MIN_SPACE_FOR_ADD_REQUEST 160
499
500/*
501 * Reserve space in the ring to guarantee that the i915_add_request() call
502 * will always have sufficient room to do its stuff. The request creation
503 * code calls this automatically.
504 */
505void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size);
506/* Cancel the reservation, e.g. because the request is being discarded. */
507void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf);
508/* Use the reserved space - for use by i915_add_request() only. */
509void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf);
510/* Finish with the reserved space - for use by i915_add_request() only. */
511void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf);
512
79bbcc29
JH
513/* Legacy ringbuffer specific portion of reservation code: */
514int intel_ring_reserve_space(struct drm_i915_gem_request *request);
515
8187a2b7 516#endif /* _INTEL_RINGBUFFER_H_ */
This page took 0.421878 seconds and 5 git commands to generate.