drm/nouveau/sw: prepare for the sharing of constructors between implementations
[deliverable/linux.git] / drivers / gpu / drm / nouveau / core / engine / device / nv04.c
CommitLineData
9274f4a9
BS
1/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
70c0f263 25#include <subdev/bios.h>
a10220bb 26#include <subdev/bus.h>
4196faa8 27#include <subdev/i2c.h>
8aceb7de 28#include <subdev/clock.h>
cb75d97e 29#include <subdev/devinit.h>
7d9115de 30#include <subdev/mc.h>
5a5c7432 31#include <subdev/timer.h>
861d2107 32#include <subdev/fb.h>
3863c9bc
BS
33#include <subdev/instmem.h>
34#include <subdev/vm.h>
9274f4a9 35
dded35de 36#include <engine/device.h>
ebb945a9
BS
37#include <engine/dmaobj.h>
38#include <engine/fifo.h>
39#include <engine/software.h>
40#include <engine/graph.h>
41#include <engine/disp.h>
42
9274f4a9
BS
43int
44nv04_identify(struct nouveau_device *device)
45{
46 switch (device->chipset) {
47 case 0x04:
2094dd82 48 device->cname = "NV04";
70c0f263 49 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
7dcd060c 50 device->oclass[NVDEV_SUBDEV_I2C ] = &nv04_i2c_oclass;
8aceb7de 51 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
cb75d97e 52 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv04_devinit_oclass;
7d9115de 53 device->oclass[NVDEV_SUBDEV_MC ] = &nv04_mc_oclass;
a10220bb 54 device->oclass[NVDEV_SUBDEV_BUS ] = &nv04_bus_oclass;
5a5c7432 55 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
861d2107 56 device->oclass[NVDEV_SUBDEV_FB ] = &nv04_fb_oclass;
3863c9bc
BS
57 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv04_instmem_oclass;
58 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
ebb945a9
BS
59 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
60 device->oclass[NVDEV_ENGINE_FIFO ] = &nv04_fifo_oclass;
c46c3ddf 61 device->oclass[NVDEV_ENGINE_SW ] = nv04_software_oclass;
ebb945a9
BS
62 device->oclass[NVDEV_ENGINE_GR ] = &nv04_graph_oclass;
63 device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
9274f4a9
BS
64 break;
65 case 0x05:
2094dd82 66 device->cname = "NV05";
70c0f263 67 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
7dcd060c 68 device->oclass[NVDEV_SUBDEV_I2C ] = &nv04_i2c_oclass;
8aceb7de 69 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
cb75d97e 70 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv05_devinit_oclass;
7d9115de 71 device->oclass[NVDEV_SUBDEV_MC ] = &nv04_mc_oclass;
a10220bb 72 device->oclass[NVDEV_SUBDEV_BUS ] = &nv04_bus_oclass;
5a5c7432 73 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
861d2107 74 device->oclass[NVDEV_SUBDEV_FB ] = &nv04_fb_oclass;
3863c9bc
BS
75 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv04_instmem_oclass;
76 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
ebb945a9
BS
77 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
78 device->oclass[NVDEV_ENGINE_FIFO ] = &nv04_fifo_oclass;
c46c3ddf 79 device->oclass[NVDEV_ENGINE_SW ] = nv04_software_oclass;
ebb945a9
BS
80 device->oclass[NVDEV_ENGINE_GR ] = &nv04_graph_oclass;
81 device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
9274f4a9
BS
82 break;
83 default:
84 nv_fatal(device, "unknown RIVA chipset\n");
85 return -EINVAL;
86 }
87
88 return 0;
89}
This page took 0.098109 seconds and 5 git commands to generate.