drm/nouveau/sw: prepare for the sharing of constructors between implementations
[deliverable/linux.git] / drivers / gpu / drm / nouveau / core / engine / device / nv30.c
CommitLineData
9274f4a9
BS
1/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
70c0f263 25#include <subdev/bios.h>
a10220bb 26#include <subdev/bus.h>
e0996aea 27#include <subdev/gpio.h>
4196faa8 28#include <subdev/i2c.h>
8aceb7de 29#include <subdev/clock.h>
cb75d97e 30#include <subdev/devinit.h>
7d9115de 31#include <subdev/mc.h>
5a5c7432 32#include <subdev/timer.h>
861d2107 33#include <subdev/fb.h>
3863c9bc
BS
34#include <subdev/instmem.h>
35#include <subdev/vm.h>
9274f4a9 36
dded35de 37#include <engine/device.h>
ebb945a9
BS
38#include <engine/dmaobj.h>
39#include <engine/fifo.h>
40#include <engine/software.h>
41#include <engine/graph.h>
42#include <engine/mpeg.h>
43#include <engine/disp.h>
44
9274f4a9
BS
45int
46nv30_identify(struct nouveau_device *device)
47{
48 switch (device->chipset) {
49 case 0x30:
2094dd82 50 device->cname = "NV30";
70c0f263 51 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
e0996aea 52 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
7dcd060c 53 device->oclass[NVDEV_SUBDEV_I2C ] = &nv04_i2c_oclass;
8aceb7de 54 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
cb75d97e 55 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv20_devinit_oclass;
7d9115de 56 device->oclass[NVDEV_SUBDEV_MC ] = &nv04_mc_oclass;
a10220bb 57 device->oclass[NVDEV_SUBDEV_BUS ] = &nv04_bus_oclass;
5a5c7432 58 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
861d2107 59 device->oclass[NVDEV_SUBDEV_FB ] = &nv30_fb_oclass;
3863c9bc
BS
60 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv04_instmem_oclass;
61 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
ebb945a9
BS
62 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
63 device->oclass[NVDEV_ENGINE_FIFO ] = &nv17_fifo_oclass;
c46c3ddf 64 device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
ebb945a9
BS
65 device->oclass[NVDEV_ENGINE_GR ] = &nv30_graph_oclass;
66 device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
9274f4a9
BS
67 break;
68 case 0x35:
2094dd82 69 device->cname = "NV35";
70c0f263 70 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
e0996aea 71 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
7dcd060c 72 device->oclass[NVDEV_SUBDEV_I2C ] = &nv04_i2c_oclass;
8aceb7de 73 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
cb75d97e 74 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv20_devinit_oclass;
7d9115de 75 device->oclass[NVDEV_SUBDEV_MC ] = &nv04_mc_oclass;
a10220bb 76 device->oclass[NVDEV_SUBDEV_BUS ] = &nv04_bus_oclass;
5a5c7432 77 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
11bac407 78 device->oclass[NVDEV_SUBDEV_FB ] = &nv35_fb_oclass;
3863c9bc
BS
79 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv04_instmem_oclass;
80 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
ebb945a9
BS
81 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
82 device->oclass[NVDEV_ENGINE_FIFO ] = &nv17_fifo_oclass;
c46c3ddf 83 device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
ebb945a9
BS
84 device->oclass[NVDEV_ENGINE_GR ] = &nv35_graph_oclass;
85 device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
9274f4a9
BS
86 break;
87 case 0x31:
2094dd82 88 device->cname = "NV31";
70c0f263 89 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
e0996aea 90 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
7dcd060c 91 device->oclass[NVDEV_SUBDEV_I2C ] = &nv04_i2c_oclass;
8aceb7de 92 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
cb75d97e 93 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv20_devinit_oclass;
7d9115de 94 device->oclass[NVDEV_SUBDEV_MC ] = &nv04_mc_oclass;
a10220bb 95 device->oclass[NVDEV_SUBDEV_BUS ] = &nv31_bus_oclass;
5a5c7432 96 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
861d2107 97 device->oclass[NVDEV_SUBDEV_FB ] = &nv30_fb_oclass;
3863c9bc
BS
98 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv04_instmem_oclass;
99 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
ebb945a9
BS
100 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
101 device->oclass[NVDEV_ENGINE_FIFO ] = &nv17_fifo_oclass;
c46c3ddf 102 device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
ebb945a9
BS
103 device->oclass[NVDEV_ENGINE_GR ] = &nv30_graph_oclass;
104 device->oclass[NVDEV_ENGINE_MPEG ] = &nv31_mpeg_oclass;
105 device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
9274f4a9
BS
106 break;
107 case 0x36:
2094dd82 108 device->cname = "NV36";
70c0f263 109 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
e0996aea 110 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
7dcd060c 111 device->oclass[NVDEV_SUBDEV_I2C ] = &nv04_i2c_oclass;
8aceb7de 112 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
cb75d97e 113 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv20_devinit_oclass;
7d9115de 114 device->oclass[NVDEV_SUBDEV_MC ] = &nv04_mc_oclass;
a10220bb 115 device->oclass[NVDEV_SUBDEV_BUS ] = &nv31_bus_oclass;
5a5c7432 116 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
d7da6284 117 device->oclass[NVDEV_SUBDEV_FB ] = &nv36_fb_oclass;
3863c9bc
BS
118 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv04_instmem_oclass;
119 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
ebb945a9
BS
120 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
121 device->oclass[NVDEV_ENGINE_FIFO ] = &nv17_fifo_oclass;
c46c3ddf 122 device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
ebb945a9
BS
123 device->oclass[NVDEV_ENGINE_GR ] = &nv35_graph_oclass;
124 device->oclass[NVDEV_ENGINE_MPEG ] = &nv31_mpeg_oclass;
125 device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
9274f4a9
BS
126 break;
127 case 0x34:
2094dd82 128 device->cname = "NV34";
70c0f263 129 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
e0996aea 130 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv10_gpio_oclass;
7dcd060c 131 device->oclass[NVDEV_SUBDEV_I2C ] = &nv04_i2c_oclass;
8aceb7de 132 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
cb75d97e 133 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv10_devinit_oclass;
7d9115de 134 device->oclass[NVDEV_SUBDEV_MC ] = &nv04_mc_oclass;
a10220bb 135 device->oclass[NVDEV_SUBDEV_BUS ] = &nv31_bus_oclass;
5a5c7432 136 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
11bac407 137 device->oclass[NVDEV_SUBDEV_FB ] = &nv10_fb_oclass;
3863c9bc
BS
138 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv04_instmem_oclass;
139 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
ebb945a9
BS
140 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
141 device->oclass[NVDEV_ENGINE_FIFO ] = &nv17_fifo_oclass;
c46c3ddf 142 device->oclass[NVDEV_ENGINE_SW ] = nv10_software_oclass;
ebb945a9
BS
143 device->oclass[NVDEV_ENGINE_GR ] = &nv34_graph_oclass;
144 device->oclass[NVDEV_ENGINE_MPEG ] = &nv31_mpeg_oclass;
145 device->oclass[NVDEV_ENGINE_DISP ] = &nv04_disp_oclass;
9274f4a9
BS
146 break;
147 default:
148 nv_fatal(device, "unknown Rankine chipset\n");
149 return -EINVAL;
150 }
151
152 return 0;
153}
This page took 0.10351 seconds and 5 git commands to generate.