drm/radeon/kms: allocate vram scratch page on 6xx+
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
771fe6b9
JG
96
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 103/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9 104#define RADEON_IB_POOL_SIZE 16
c245cb9e 105#define RADEON_DEBUGFS_MAX_COMPONENTS 32
771fe6b9 106#define RADEONFB_CONN_LIMIT 4
f657c2a7 107#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 108
771fe6b9
JG
109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
6a9ee8af
DA
125#define ATRM_BIOS_PAGE 4096
126
8edb381d 127#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
771fe6b9
JG
140bool radeon_get_bios(struct radeon_device *rdev);
141
3ce0a23d 142
771fe6b9 143/*
3ce0a23d 144 * Dummy page
771fe6b9 145 */
3ce0a23d
JG
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
771fe6b9 153
3ce0a23d
JG
154/*
155 * Clocks
156 */
771fe6b9
JG
157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
bcc1c2a1 160 struct radeon_pll dcpll;
771fe6b9
JG
161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
bcc1c2a1
AD
166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
b20f9bef 168 uint32_t max_pixel_clock;
771fe6b9
JG
169};
170
7433874e
RM
171/*
172 * Power management
173 */
174int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 175void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 176void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
177void radeon_pm_suspend(struct radeon_device *rdev);
178void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
179void radeon_combios_get_power_modes(struct radeon_device *rdev);
180void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 181void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
ee4017f4 182int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
f892034a 183void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
184extern int rv6xx_get_temp(struct radeon_device *rdev);
185extern int rv770_get_temp(struct radeon_device *rdev);
186extern int evergreen_get_temp(struct radeon_device *rdev);
187extern int sumo_get_temp(struct radeon_device *rdev);
3ce0a23d 188
771fe6b9
JG
189/*
190 * Fences.
191 */
192struct radeon_fence_driver {
193 uint32_t scratch_reg;
194 atomic_t seq;
195 uint32_t last_seq;
225758d8
JG
196 unsigned long last_jiffies;
197 unsigned long last_timeout;
771fe6b9
JG
198 wait_queue_head_t queue;
199 rwlock_t lock;
200 struct list_head created;
201 struct list_head emited;
202 struct list_head signaled;
0a0c7596 203 bool initialized;
771fe6b9
JG
204};
205
206struct radeon_fence {
207 struct radeon_device *rdev;
208 struct kref kref;
209 struct list_head list;
210 /* protected by radeon_fence.lock */
211 uint32_t seq;
771fe6b9
JG
212 bool emited;
213 bool signaled;
214};
215
216int radeon_fence_driver_init(struct radeon_device *rdev);
217void radeon_fence_driver_fini(struct radeon_device *rdev);
218int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
219int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
220void radeon_fence_process(struct radeon_device *rdev);
221bool radeon_fence_signaled(struct radeon_fence *fence);
222int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
223int radeon_fence_wait_next(struct radeon_device *rdev);
224int radeon_fence_wait_last(struct radeon_device *rdev);
225struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
226void radeon_fence_unref(struct radeon_fence **fence);
227
e024e110
DA
228/*
229 * Tiling registers
230 */
231struct radeon_surface_reg {
4c788679 232 struct radeon_bo *bo;
e024e110
DA
233};
234
235#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
236
237/*
4c788679 238 * TTM.
771fe6b9 239 */
4c788679
JG
240struct radeon_mman {
241 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 242 struct drm_global_reference mem_global_ref;
4c788679 243 struct ttm_bo_device bdev;
0a0c7596
JG
244 bool mem_global_referenced;
245 bool initialized;
4c788679
JG
246};
247
248struct radeon_bo {
249 /* Protected by gem.mutex */
250 struct list_head list;
251 /* Protected by tbo.reserved */
312ea8da
JG
252 u32 placements[3];
253 struct ttm_placement placement;
4c788679
JG
254 struct ttm_buffer_object tbo;
255 struct ttm_bo_kmap_obj kmap;
256 unsigned pin_count;
257 void *kptr;
258 u32 tiling_flags;
259 u32 pitch;
260 int surface_reg;
261 /* Constant after initialization */
262 struct radeon_device *rdev;
441921d5 263 struct drm_gem_object gem_base;
4c788679 264};
7e4d15d9 265#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 266
4c788679 267struct radeon_bo_list {
147666fb 268 struct ttm_validate_buffer tv;
4c788679 269 struct radeon_bo *bo;
771fe6b9
JG
270 uint64_t gpu_offset;
271 unsigned rdomain;
272 unsigned wdomain;
4c788679 273 u32 tiling_flags;
771fe6b9
JG
274};
275
771fe6b9
JG
276/*
277 * GEM objects.
278 */
279struct radeon_gem {
4c788679 280 struct mutex mutex;
771fe6b9
JG
281 struct list_head objects;
282};
283
284int radeon_gem_init(struct radeon_device *rdev);
285void radeon_gem_fini(struct radeon_device *rdev);
286int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
287 int alignment, int initial_domain,
288 bool discardable, bool kernel,
289 struct drm_gem_object **obj);
771fe6b9
JG
290int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
291 uint64_t *gpu_addr);
292void radeon_gem_object_unpin(struct drm_gem_object *obj);
293
ff72145b
DA
294int radeon_mode_dumb_create(struct drm_file *file_priv,
295 struct drm_device *dev,
296 struct drm_mode_create_dumb *args);
297int radeon_mode_dumb_mmap(struct drm_file *filp,
298 struct drm_device *dev,
299 uint32_t handle, uint64_t *offset_p);
300int radeon_mode_dumb_destroy(struct drm_file *file_priv,
301 struct drm_device *dev,
302 uint32_t handle);
771fe6b9
JG
303
304/*
305 * GART structures, functions & helpers
306 */
307struct radeon_mc;
308
309struct radeon_gart_table_ram {
310 volatile uint32_t *ptr;
311};
312
313struct radeon_gart_table_vram {
4c788679 314 struct radeon_bo *robj;
771fe6b9
JG
315 volatile uint32_t *ptr;
316};
317
318union radeon_gart_table {
319 struct radeon_gart_table_ram ram;
320 struct radeon_gart_table_vram vram;
321};
322
a77f1718 323#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 324#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 325#define RADEON_GPU_PAGE_SHIFT 12
a77f1718 326
771fe6b9
JG
327struct radeon_gart {
328 dma_addr_t table_addr;
329 unsigned num_gpu_pages;
330 unsigned num_cpu_pages;
331 unsigned table_size;
332 union radeon_gart_table table;
333 struct page **pages;
334 dma_addr_t *pages_addr;
c39d3516 335 bool *ttm_alloced;
771fe6b9
JG
336 bool ready;
337};
338
339int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
340void radeon_gart_table_ram_free(struct radeon_device *rdev);
341int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
342void radeon_gart_table_vram_free(struct radeon_device *rdev);
343int radeon_gart_init(struct radeon_device *rdev);
344void radeon_gart_fini(struct radeon_device *rdev);
345void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
346 int pages);
347int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
348 int pages, struct page **pagelist,
349 dma_addr_t *dma_addr);
771fe6b9
JG
350
351
352/*
353 * GPU MC structures, functions & helpers
354 */
355struct radeon_mc {
356 resource_size_t aper_size;
357 resource_size_t aper_base;
358 resource_size_t agp_base;
7a50f01a
DA
359 /* for some chips with <= 32MB we need to lie
360 * about vram size near mc fb location */
3ce0a23d 361 u64 mc_vram_size;
d594e46a 362 u64 visible_vram_size;
3ce0a23d
JG
363 u64 gtt_size;
364 u64 gtt_start;
365 u64 gtt_end;
3ce0a23d
JG
366 u64 vram_start;
367 u64 vram_end;
771fe6b9 368 unsigned vram_width;
3ce0a23d 369 u64 real_vram_size;
771fe6b9
JG
370 int vram_mtrr;
371 bool vram_is_ddr;
d594e46a 372 bool igp_sideport_enabled;
8d369bb1 373 u64 gtt_base_align;
771fe6b9
JG
374};
375
06b6476d
AD
376bool radeon_combios_sideport_present(struct radeon_device *rdev);
377bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
378
379/*
380 * GPU scratch registers structures, functions & helpers
381 */
382struct radeon_scratch {
383 unsigned num_reg;
724c80e1 384 uint32_t reg_base;
771fe6b9
JG
385 bool free[32];
386 uint32_t reg[32];
387};
388
389int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
390void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
391
392
393/*
394 * IRQS.
395 */
6f34be50
AD
396
397struct radeon_unpin_work {
398 struct work_struct work;
399 struct radeon_device *rdev;
400 int crtc_id;
401 struct radeon_fence *fence;
402 struct drm_pending_vblank_event *event;
403 struct radeon_bo *old_rbo;
404 u64 new_crtc_base;
405};
406
407struct r500_irq_stat_regs {
408 u32 disp_int;
409};
410
411struct r600_irq_stat_regs {
412 u32 disp_int;
413 u32 disp_int_cont;
414 u32 disp_int_cont2;
415 u32 d1grph_int;
416 u32 d2grph_int;
417};
418
419struct evergreen_irq_stat_regs {
420 u32 disp_int;
421 u32 disp_int_cont;
422 u32 disp_int_cont2;
423 u32 disp_int_cont3;
424 u32 disp_int_cont4;
425 u32 disp_int_cont5;
426 u32 d1grph_int;
427 u32 d2grph_int;
428 u32 d3grph_int;
429 u32 d4grph_int;
430 u32 d5grph_int;
431 u32 d6grph_int;
432};
433
434union radeon_irq_stat_regs {
435 struct r500_irq_stat_regs r500;
436 struct r600_irq_stat_regs r600;
437 struct evergreen_irq_stat_regs evergreen;
438};
439
54bd5206
IH
440#define RADEON_MAX_HPD_PINS 6
441#define RADEON_MAX_CRTCS 6
442#define RADEON_MAX_HDMI_BLOCKS 2
443
771fe6b9
JG
444struct radeon_irq {
445 bool installed;
446 bool sw_int;
54bd5206
IH
447 bool crtc_vblank_int[RADEON_MAX_CRTCS];
448 bool pflip[RADEON_MAX_CRTCS];
73a6d3fc 449 wait_queue_head_t vblank_queue;
54bd5206 450 bool hpd[RADEON_MAX_HPD_PINS];
2031f77c
AD
451 bool gui_idle;
452 bool gui_idle_acked;
453 wait_queue_head_t idle_queue;
54bd5206 454 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
1614f8b1
DA
455 spinlock_t sw_lock;
456 int sw_refcount;
6f34be50 457 union radeon_irq_stat_regs stat_regs;
54bd5206
IH
458 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
459 int pflip_refcount[RADEON_MAX_CRTCS];
771fe6b9
JG
460};
461
462int radeon_irq_kms_init(struct radeon_device *rdev);
463void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
464void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
465void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
6f34be50
AD
466void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
467void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
771fe6b9
JG
468
469/*
470 * CP & ring.
471 */
472struct radeon_ib {
473 struct list_head list;
e821767b 474 unsigned idx;
771fe6b9
JG
475 uint64_t gpu_addr;
476 struct radeon_fence *fence;
e821767b 477 uint32_t *ptr;
771fe6b9 478 uint32_t length_dw;
e821767b 479 bool free;
771fe6b9
JG
480};
481
ecb114a1
DA
482/*
483 * locking -
484 * mutex protects scheduled_ibs, ready, alloc_bm
485 */
771fe6b9
JG
486struct radeon_ib_pool {
487 struct mutex mutex;
4c788679 488 struct radeon_bo *robj;
9f93ed39 489 struct list_head bogus_ib;
771fe6b9
JG
490 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
491 bool ready;
e821767b 492 unsigned head_id;
771fe6b9
JG
493};
494
495struct radeon_cp {
4c788679 496 struct radeon_bo *ring_obj;
771fe6b9
JG
497 volatile uint32_t *ring;
498 unsigned rptr;
499 unsigned wptr;
500 unsigned wptr_old;
501 unsigned ring_size;
502 unsigned ring_free_dw;
503 int count_dw;
504 uint64_t gpu_addr;
505 uint32_t align_mask;
506 uint32_t ptr_mask;
507 struct mutex mutex;
508 bool ready;
509};
510
d8f60cfc
AD
511/*
512 * R6xx+ IH ring
513 */
514struct r600_ih {
4c788679 515 struct radeon_bo *ring_obj;
d8f60cfc
AD
516 volatile uint32_t *ring;
517 unsigned rptr;
518 unsigned wptr;
519 unsigned wptr_old;
520 unsigned ring_size;
521 uint64_t gpu_addr;
d8f60cfc
AD
522 uint32_t ptr_mask;
523 spinlock_t lock;
524 bool enabled;
525};
526
8eec9d6f
IH
527struct r600_blit_cp_primitives {
528 void (*set_render_target)(struct radeon_device *rdev, int format,
529 int w, int h, u64 gpu_addr);
530 void (*cp_set_surface_sync)(struct radeon_device *rdev,
531 u32 sync_type, u32 size,
532 u64 mc_addr);
533 void (*set_shaders)(struct radeon_device *rdev);
534 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
535 void (*set_tex_resource)(struct radeon_device *rdev,
536 int format, int w, int h, int pitch,
9bb7703c 537 u64 gpu_addr, u32 size);
8eec9d6f
IH
538 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
539 int x2, int y2);
540 void (*draw_auto)(struct radeon_device *rdev);
541 void (*set_default_state)(struct radeon_device *rdev);
542};
543
3ce0a23d 544struct r600_blit {
ff82f052 545 struct mutex mutex;
4c788679 546 struct radeon_bo *shader_obj;
8eec9d6f
IH
547 struct r600_blit_cp_primitives primitives;
548 int max_dim;
549 int ring_size_common;
550 int ring_size_per_loop;
3ce0a23d
JG
551 u64 shader_gpu_addr;
552 u32 vs_offset, ps_offset;
553 u32 state_offset;
554 u32 state_len;
555 u32 vb_used, vb_total;
556 struct radeon_ib *vb_ib;
557};
558
6ddddfe7
AD
559void r600_blit_suspend(struct radeon_device *rdev);
560
771fe6b9
JG
561int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
562void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
563int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
564int radeon_ib_pool_init(struct radeon_device *rdev);
565void radeon_ib_pool_fini(struct radeon_device *rdev);
566int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 567extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
568/* Ring access between begin & end cannot sleep */
569void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 570int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 571int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 572void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
573void radeon_ring_unlock_commit(struct radeon_device *rdev);
574void radeon_ring_unlock_undo(struct radeon_device *rdev);
575int radeon_ring_test(struct radeon_device *rdev);
576int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
577void radeon_ring_fini(struct radeon_device *rdev);
578
579
580/*
581 * CS.
582 */
583struct radeon_cs_reloc {
584 struct drm_gem_object *gobj;
4c788679
JG
585 struct radeon_bo *robj;
586 struct radeon_bo_list lobj;
771fe6b9
JG
587 uint32_t handle;
588 uint32_t flags;
589};
590
591struct radeon_cs_chunk {
592 uint32_t chunk_id;
593 uint32_t length_dw;
513bcb46
DA
594 int kpage_idx[2];
595 uint32_t *kpage[2];
771fe6b9 596 uint32_t *kdata;
513bcb46
DA
597 void __user *user_ptr;
598 int last_copied_page;
599 int last_page_index;
771fe6b9
JG
600};
601
602struct radeon_cs_parser {
c8c15ff1 603 struct device *dev;
771fe6b9
JG
604 struct radeon_device *rdev;
605 struct drm_file *filp;
606 /* chunks */
607 unsigned nchunks;
608 struct radeon_cs_chunk *chunks;
609 uint64_t *chunks_array;
610 /* IB */
611 unsigned idx;
612 /* relocations */
613 unsigned nrelocs;
614 struct radeon_cs_reloc *relocs;
615 struct radeon_cs_reloc **relocs_ptr;
616 struct list_head validated;
617 /* indices of various chunks */
618 int chunk_ib_idx;
619 int chunk_relocs_idx;
620 struct radeon_ib *ib;
621 void *track;
3ce0a23d 622 unsigned family;
513bcb46 623 int parser_error;
771fe6b9
JG
624};
625
513bcb46
DA
626extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
627extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 628extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 629
771fe6b9
JG
630struct radeon_cs_packet {
631 unsigned idx;
632 unsigned type;
633 unsigned reg;
634 unsigned opcode;
635 int count;
636 unsigned one_reg_wr;
637};
638
639typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
640 struct radeon_cs_packet *pkt,
641 unsigned idx, unsigned reg);
642typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
643 struct radeon_cs_packet *pkt);
644
645
646/*
647 * AGP
648 */
649int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 650void radeon_agp_resume(struct radeon_device *rdev);
10b06122 651void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
652void radeon_agp_fini(struct radeon_device *rdev);
653
654
655/*
656 * Writeback
657 */
658struct radeon_wb {
4c788679 659 struct radeon_bo *wb_obj;
771fe6b9
JG
660 volatile uint32_t *wb;
661 uint64_t gpu_addr;
724c80e1 662 bool enabled;
d0f8a854 663 bool use_event;
771fe6b9
JG
664};
665
724c80e1
AD
666#define RADEON_WB_SCRATCH_OFFSET 0
667#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
668#define RADEON_WB_CP1_RPTR_OFFSET 1280
669#define RADEON_WB_CP2_RPTR_OFFSET 1536
724c80e1 670#define R600_WB_IH_WPTR_OFFSET 2048
d0f8a854 671#define R600_WB_EVENT_OFFSET 3072
724c80e1 672
c93bb85b
JG
673/**
674 * struct radeon_pm - power management datas
675 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
676 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
677 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
678 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
679 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
680 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
681 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
682 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
683 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 684 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
685 * @needed_bandwidth: current bandwidth needs
686 *
687 * It keeps track of various data needed to take powermanagement decision.
25985edc 688 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
689 * Equation between gpu/memory clock and available bandwidth is hw dependent
690 * (type of memory, bus size, efficiency, ...)
691 */
ce8f5370
AD
692
693enum radeon_pm_method {
694 PM_METHOD_PROFILE,
695 PM_METHOD_DYNPM,
696};
697
698enum radeon_dynpm_state {
699 DYNPM_STATE_DISABLED,
700 DYNPM_STATE_MINIMUM,
701 DYNPM_STATE_PAUSED,
3f53eb6f
RW
702 DYNPM_STATE_ACTIVE,
703 DYNPM_STATE_SUSPENDED,
c913e23a 704};
ce8f5370
AD
705enum radeon_dynpm_action {
706 DYNPM_ACTION_NONE,
707 DYNPM_ACTION_MINIMUM,
708 DYNPM_ACTION_DOWNCLOCK,
709 DYNPM_ACTION_UPCLOCK,
710 DYNPM_ACTION_DEFAULT
c913e23a 711};
56278a8e
AD
712
713enum radeon_voltage_type {
714 VOLTAGE_NONE = 0,
715 VOLTAGE_GPIO,
716 VOLTAGE_VDDC,
717 VOLTAGE_SW
718};
719
0ec0e74f
AD
720enum radeon_pm_state_type {
721 POWER_STATE_TYPE_DEFAULT,
722 POWER_STATE_TYPE_POWERSAVE,
723 POWER_STATE_TYPE_BATTERY,
724 POWER_STATE_TYPE_BALANCED,
725 POWER_STATE_TYPE_PERFORMANCE,
726};
727
ce8f5370
AD
728enum radeon_pm_profile_type {
729 PM_PROFILE_DEFAULT,
730 PM_PROFILE_AUTO,
731 PM_PROFILE_LOW,
c9e75b21 732 PM_PROFILE_MID,
ce8f5370
AD
733 PM_PROFILE_HIGH,
734};
735
736#define PM_PROFILE_DEFAULT_IDX 0
737#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
738#define PM_PROFILE_MID_SH_IDX 2
739#define PM_PROFILE_HIGH_SH_IDX 3
740#define PM_PROFILE_LOW_MH_IDX 4
741#define PM_PROFILE_MID_MH_IDX 5
742#define PM_PROFILE_HIGH_MH_IDX 6
743#define PM_PROFILE_MAX 7
ce8f5370
AD
744
745struct radeon_pm_profile {
746 int dpms_off_ps_idx;
747 int dpms_on_ps_idx;
748 int dpms_off_cm_idx;
749 int dpms_on_cm_idx;
516d0e46
AD
750};
751
21a8122a
AD
752enum radeon_int_thermal_type {
753 THERMAL_TYPE_NONE,
754 THERMAL_TYPE_RV6XX,
755 THERMAL_TYPE_RV770,
756 THERMAL_TYPE_EVERGREEN,
e33df25f 757 THERMAL_TYPE_SUMO,
4fddba1f 758 THERMAL_TYPE_NI,
21a8122a
AD
759};
760
56278a8e
AD
761struct radeon_voltage {
762 enum radeon_voltage_type type;
763 /* gpio voltage */
764 struct radeon_gpio_rec gpio;
765 u32 delay; /* delay in usec from voltage drop to sclk change */
766 bool active_high; /* voltage drop is active when bit is high */
767 /* VDDC voltage */
768 u8 vddc_id; /* index into vddc voltage table */
769 u8 vddci_id; /* index into vddci voltage table */
770 bool vddci_enabled;
771 /* r6xx+ sw */
2feea49a
AD
772 u16 voltage;
773 /* evergreen+ vddci */
774 u16 vddci;
56278a8e
AD
775};
776
d7311171
AD
777/* clock mode flags */
778#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
779
56278a8e
AD
780struct radeon_pm_clock_info {
781 /* memory clock */
782 u32 mclk;
783 /* engine clock */
784 u32 sclk;
785 /* voltage info */
786 struct radeon_voltage voltage;
d7311171 787 /* standardized clock flags */
56278a8e
AD
788 u32 flags;
789};
790
a48b9b4e 791/* state flags */
d7311171 792#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 793
56278a8e 794struct radeon_power_state {
0ec0e74f 795 enum radeon_pm_state_type type;
56278a8e
AD
796 /* XXX: use a define for num clock modes */
797 struct radeon_pm_clock_info clock_info[8];
798 /* number of valid clock modes in this power state */
799 int num_clock_modes;
56278a8e 800 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
801 /* standardized state flags */
802 u32 flags;
79daedc9
AD
803 u32 misc; /* vbios specific flags */
804 u32 misc2; /* vbios specific flags */
805 int pcie_lanes; /* pcie lanes */
56278a8e
AD
806};
807
27459324
RM
808/*
809 * Some modes are overclocked by very low value, accept them
810 */
811#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
812
c93bb85b 813struct radeon_pm {
c913e23a 814 struct mutex mutex;
a48b9b4e
AD
815 u32 active_crtcs;
816 int active_crtc_count;
c913e23a 817 int req_vblank;
839461d3 818 bool vblank_sync;
2031f77c 819 bool gui_idle;
c93bb85b
JG
820 fixed20_12 max_bandwidth;
821 fixed20_12 igp_sideport_mclk;
822 fixed20_12 igp_system_mclk;
823 fixed20_12 igp_ht_link_clk;
824 fixed20_12 igp_ht_link_width;
825 fixed20_12 k8_bandwidth;
826 fixed20_12 sideport_bandwidth;
827 fixed20_12 ht_bandwidth;
828 fixed20_12 core_bandwidth;
829 fixed20_12 sclk;
f47299c5 830 fixed20_12 mclk;
c93bb85b 831 fixed20_12 needed_bandwidth;
0975b162 832 struct radeon_power_state *power_state;
56278a8e
AD
833 /* number of valid power states */
834 int num_power_states;
a48b9b4e
AD
835 int current_power_state_index;
836 int current_clock_mode_index;
837 int requested_power_state_index;
838 int requested_clock_mode_index;
839 int default_power_state_index;
840 u32 current_sclk;
841 u32 current_mclk;
2feea49a
AD
842 u16 current_vddc;
843 u16 current_vddci;
9ace9f7b
AD
844 u32 default_sclk;
845 u32 default_mclk;
2feea49a
AD
846 u16 default_vddc;
847 u16 default_vddci;
29fb52ca 848 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
849 /* selected pm method */
850 enum radeon_pm_method pm_method;
851 /* dynpm power management */
852 struct delayed_work dynpm_idle_work;
853 enum radeon_dynpm_state dynpm_state;
854 enum radeon_dynpm_action dynpm_planned_action;
855 unsigned long dynpm_action_timeout;
856 bool dynpm_can_upclock;
857 bool dynpm_can_downclock;
858 /* profile-based power management */
859 enum radeon_pm_profile_type profile;
860 int profile_index;
861 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
862 /* internal thermal controller on rv6xx+ */
863 enum radeon_int_thermal_type int_thermal_type;
864 struct device *int_hwmon_dev;
c93bb85b
JG
865};
866
771fe6b9
JG
867
868/*
869 * Benchmarking
870 */
638dd7db 871void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
872
873
ecc0b326
MD
874/*
875 * Testing
876 */
877void radeon_test_moves(struct radeon_device *rdev);
878
879
771fe6b9
JG
880/*
881 * Debugfs
882 */
883int radeon_debugfs_add_files(struct radeon_device *rdev,
884 struct drm_info_list *files,
885 unsigned nfiles);
886int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
887
888
889/*
890 * ASIC specific functions.
891 */
892struct radeon_asic {
068a117c 893 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
894 void (*fini)(struct radeon_device *rdev);
895 int (*resume)(struct radeon_device *rdev);
896 int (*suspend)(struct radeon_device *rdev);
28d52043 897 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 898 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 899 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
900 void (*gart_tlb_flush)(struct radeon_device *rdev);
901 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
902 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
903 void (*cp_fini)(struct radeon_device *rdev);
904 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 905 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 906 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
907 int (*ring_test)(struct radeon_device *rdev);
908 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
909 int (*irq_set)(struct radeon_device *rdev);
910 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 911 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
912 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
913 int (*cs_parse)(struct radeon_cs_parser *p);
914 int (*copy_blit)(struct radeon_device *rdev,
915 uint64_t src_offset,
916 uint64_t dst_offset,
003cefe0 917 unsigned num_gpu_pages,
771fe6b9
JG
918 struct radeon_fence *fence);
919 int (*copy_dma)(struct radeon_device *rdev,
920 uint64_t src_offset,
921 uint64_t dst_offset,
003cefe0 922 unsigned num_gpu_pages,
771fe6b9
JG
923 struct radeon_fence *fence);
924 int (*copy)(struct radeon_device *rdev,
925 uint64_t src_offset,
926 uint64_t dst_offset,
003cefe0 927 unsigned num_gpu_pages,
771fe6b9 928 struct radeon_fence *fence);
7433874e 929 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 930 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 931 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 932 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 933 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
934 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
935 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
936 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
937 uint32_t tiling_flags, uint32_t pitch,
938 uint32_t offset, uint32_t obj_size);
9479c54f 939 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 940 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
941 void (*hpd_init)(struct radeon_device *rdev);
942 void (*hpd_fini)(struct radeon_device *rdev);
943 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
944 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
945 /* ioctl hw specific callback. Some hw might want to perform special
946 * operation on specific ioctl. For instance on wait idle some hw
947 * might want to perform and HDP flush through MMIO as it seems that
948 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
949 * through ring.
950 */
951 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 952 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 953 /* power management */
49e02b73
AD
954 void (*pm_misc)(struct radeon_device *rdev);
955 void (*pm_prepare)(struct radeon_device *rdev);
956 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
957 void (*pm_init_profile)(struct radeon_device *rdev);
958 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
6f34be50
AD
959 /* pageflipping */
960 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
961 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
962 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
963};
964
21f9a437
JG
965/*
966 * Asic structures
967 */
225758d8
JG
968struct r100_gpu_lockup {
969 unsigned long last_jiffies;
970 u32 last_cp_rptr;
971};
972
551ebd83 973struct r100_asic {
225758d8
JG
974 const unsigned *reg_safe_bm;
975 unsigned reg_safe_bm_size;
976 u32 hdp_cntl;
977 struct r100_gpu_lockup lockup;
551ebd83
DA
978};
979
21f9a437 980struct r300_asic {
225758d8
JG
981 const unsigned *reg_safe_bm;
982 unsigned reg_safe_bm_size;
983 u32 resync_scratch;
984 u32 hdp_cntl;
985 struct r100_gpu_lockup lockup;
21f9a437
JG
986};
987
988struct r600_asic {
225758d8
JG
989 unsigned max_pipes;
990 unsigned max_tile_pipes;
991 unsigned max_simds;
992 unsigned max_backends;
993 unsigned max_gprs;
994 unsigned max_threads;
995 unsigned max_stack_entries;
996 unsigned max_hw_contexts;
997 unsigned max_gs_threads;
998 unsigned sx_max_export_size;
999 unsigned sx_max_export_pos_size;
1000 unsigned sx_max_export_smx_size;
1001 unsigned sq_num_cf_insts;
1002 unsigned tiling_nbanks;
1003 unsigned tiling_npipes;
1004 unsigned tiling_group_size;
e7aeeba6 1005 unsigned tile_config;
e55b9422 1006 unsigned backend_map;
225758d8 1007 struct r100_gpu_lockup lockup;
21f9a437
JG
1008};
1009
1010struct rv770_asic {
225758d8
JG
1011 unsigned max_pipes;
1012 unsigned max_tile_pipes;
1013 unsigned max_simds;
1014 unsigned max_backends;
1015 unsigned max_gprs;
1016 unsigned max_threads;
1017 unsigned max_stack_entries;
1018 unsigned max_hw_contexts;
1019 unsigned max_gs_threads;
1020 unsigned sx_max_export_size;
1021 unsigned sx_max_export_pos_size;
1022 unsigned sx_max_export_smx_size;
1023 unsigned sq_num_cf_insts;
1024 unsigned sx_num_of_sets;
1025 unsigned sc_prim_fifo_size;
1026 unsigned sc_hiz_tile_fifo_size;
1027 unsigned sc_earlyz_tile_fifo_fize;
1028 unsigned tiling_nbanks;
1029 unsigned tiling_npipes;
1030 unsigned tiling_group_size;
e7aeeba6 1031 unsigned tile_config;
e55b9422 1032 unsigned backend_map;
225758d8 1033 struct r100_gpu_lockup lockup;
21f9a437
JG
1034};
1035
32fcdbf4
AD
1036struct evergreen_asic {
1037 unsigned num_ses;
1038 unsigned max_pipes;
1039 unsigned max_tile_pipes;
1040 unsigned max_simds;
1041 unsigned max_backends;
1042 unsigned max_gprs;
1043 unsigned max_threads;
1044 unsigned max_stack_entries;
1045 unsigned max_hw_contexts;
1046 unsigned max_gs_threads;
1047 unsigned sx_max_export_size;
1048 unsigned sx_max_export_pos_size;
1049 unsigned sx_max_export_smx_size;
1050 unsigned sq_num_cf_insts;
1051 unsigned sx_num_of_sets;
1052 unsigned sc_prim_fifo_size;
1053 unsigned sc_hiz_tile_fifo_size;
1054 unsigned sc_earlyz_tile_fifo_size;
1055 unsigned tiling_nbanks;
1056 unsigned tiling_npipes;
1057 unsigned tiling_group_size;
e7aeeba6 1058 unsigned tile_config;
e55b9422 1059 unsigned backend_map;
17db7042 1060 struct r100_gpu_lockup lockup;
32fcdbf4
AD
1061};
1062
fecf1d07
AD
1063struct cayman_asic {
1064 unsigned max_shader_engines;
1065 unsigned max_pipes_per_simd;
1066 unsigned max_tile_pipes;
1067 unsigned max_simds_per_se;
1068 unsigned max_backends_per_se;
1069 unsigned max_texture_channel_caches;
1070 unsigned max_gprs;
1071 unsigned max_threads;
1072 unsigned max_gs_threads;
1073 unsigned max_stack_entries;
1074 unsigned sx_num_of_sets;
1075 unsigned sx_max_export_size;
1076 unsigned sx_max_export_pos_size;
1077 unsigned sx_max_export_smx_size;
1078 unsigned max_hw_contexts;
1079 unsigned sq_num_cf_insts;
1080 unsigned sc_prim_fifo_size;
1081 unsigned sc_hiz_tile_fifo_size;
1082 unsigned sc_earlyz_tile_fifo_size;
1083
1084 unsigned num_shader_engines;
1085 unsigned num_shader_pipes_per_simd;
1086 unsigned num_tile_pipes;
1087 unsigned num_simds_per_se;
1088 unsigned num_backends_per_se;
1089 unsigned backend_disable_mask_per_asic;
1090 unsigned backend_map;
1091 unsigned num_texture_channel_caches;
1092 unsigned mem_max_burst_length_bytes;
1093 unsigned mem_row_size_in_kb;
1094 unsigned shader_engine_tile_size;
1095 unsigned num_gpus;
1096 unsigned multi_gpu_tile_size;
1097
1098 unsigned tile_config;
1099 struct r100_gpu_lockup lockup;
1100};
1101
068a117c
JG
1102union radeon_asic_config {
1103 struct r300_asic r300;
551ebd83 1104 struct r100_asic r100;
3ce0a23d
JG
1105 struct r600_asic r600;
1106 struct rv770_asic rv770;
32fcdbf4 1107 struct evergreen_asic evergreen;
fecf1d07 1108 struct cayman_asic cayman;
068a117c
JG
1109};
1110
0a10c851
DV
1111/*
1112 * asic initizalization from radeon_asic.c
1113 */
1114void radeon_agp_disable(struct radeon_device *rdev);
1115int radeon_asic_init(struct radeon_device *rdev);
1116
771fe6b9
JG
1117
1118/*
1119 * IOCTL.
1120 */
1121int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1122 struct drm_file *filp);
1123int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1124 struct drm_file *filp);
1125int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *file_priv);
1127int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1128 struct drm_file *file_priv);
1129int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1130 struct drm_file *file_priv);
1131int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1132 struct drm_file *file_priv);
1133int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1134 struct drm_file *filp);
1135int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1136 struct drm_file *filp);
1137int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1138 struct drm_file *filp);
1139int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1140 struct drm_file *filp);
1141int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1142int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1143 struct drm_file *filp);
1144int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1145 struct drm_file *filp);
771fe6b9 1146
16cdf04d
AD
1147/* VRAM scratch page for HDP bug, default vram page */
1148struct r600_vram_scratch {
87cbf8f2
AD
1149 struct radeon_bo *robj;
1150 volatile uint32_t *ptr;
16cdf04d 1151 u64 gpu_addr;
87cbf8f2 1152};
771fe6b9
JG
1153
1154/*
1155 * Core structure, functions and helpers.
1156 */
1157typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1158typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1159
1160struct radeon_device {
9f022ddf 1161 struct device *dev;
771fe6b9
JG
1162 struct drm_device *ddev;
1163 struct pci_dev *pdev;
1164 /* ASIC */
068a117c 1165 union radeon_asic_config config;
771fe6b9
JG
1166 enum radeon_family family;
1167 unsigned long flags;
1168 int usec_timeout;
1169 enum radeon_pll_errata pll_errata;
1170 int num_gb_pipes;
f779b3e5 1171 int num_z_pipes;
771fe6b9
JG
1172 int disp_priority;
1173 /* BIOS */
1174 uint8_t *bios;
1175 bool is_atom_bios;
1176 uint16_t bios_header_start;
4c788679 1177 struct radeon_bo *stollen_vga_memory;
771fe6b9 1178 /* Register mmio */
4c9bc75c
DA
1179 resource_size_t rmmio_base;
1180 resource_size_t rmmio_size;
a0533fbf 1181 void __iomem *rmmio;
771fe6b9
JG
1182 radeon_rreg_t mc_rreg;
1183 radeon_wreg_t mc_wreg;
1184 radeon_rreg_t pll_rreg;
1185 radeon_wreg_t pll_wreg;
de1b2898 1186 uint32_t pcie_reg_mask;
771fe6b9
JG
1187 radeon_rreg_t pciep_rreg;
1188 radeon_wreg_t pciep_wreg;
351a52a2
AD
1189 /* io port */
1190 void __iomem *rio_mem;
1191 resource_size_t rio_mem_size;
771fe6b9
JG
1192 struct radeon_clock clock;
1193 struct radeon_mc mc;
1194 struct radeon_gart gart;
1195 struct radeon_mode_info mode_info;
1196 struct radeon_scratch scratch;
1197 struct radeon_mman mman;
1198 struct radeon_fence_driver fence_drv;
1199 struct radeon_cp cp;
0c88a02e
AD
1200 /* cayman compute rings */
1201 struct radeon_cp cp1;
1202 struct radeon_cp cp2;
771fe6b9
JG
1203 struct radeon_ib_pool ib_pool;
1204 struct radeon_irq irq;
1205 struct radeon_asic *asic;
1206 struct radeon_gem gem;
c93bb85b 1207 struct radeon_pm pm;
f657c2a7 1208 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1209 struct mutex cs_mutex;
1210 struct radeon_wb wb;
3ce0a23d 1211 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1212 bool gpu_lockup;
1213 bool shutdown;
1214 bool suspend;
ad49f501 1215 bool need_dma32;
733289c2 1216 bool accel_working;
e024e110 1217 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1218 const struct firmware *me_fw; /* all family ME firmware */
1219 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1220 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1221 const struct firmware *mc_fw; /* NI MC firmware */
3ce0a23d 1222 struct r600_blit r600_blit;
16cdf04d 1223 struct r600_vram_scratch vram_scratch;
3e5cb98d 1224 int msi_enabled; /* msi enabled */
d8f60cfc 1225 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2 1226 struct work_struct hotplug_work;
18917b60 1227 int num_crtc; /* number of crtcs */
40bacf16 1228 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1229 struct mutex vram_mutex;
dafc3bd5
CK
1230
1231 /* audio stuff */
7eea7e9e 1232 bool audio_enabled;
dafc3bd5
CK
1233 struct timer_list audio_timer;
1234 int audio_channels;
1235 int audio_rate;
1236 int audio_bits_per_sample;
1237 uint8_t audio_status_bits;
1238 uint8_t audio_category_code;
6a9ee8af 1239
ce8f5370 1240 struct notifier_block acpi_nb;
9eba4a93 1241 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1242 struct drm_file *hyperz_filp;
9eba4a93 1243 struct drm_file *cmask_filp;
f376b94f
AD
1244 /* i2c buses */
1245 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
771fe6b9
JG
1246};
1247
1248int radeon_device_init(struct radeon_device *rdev,
1249 struct drm_device *ddev,
1250 struct pci_dev *pdev,
1251 uint32_t flags);
1252void radeon_device_fini(struct radeon_device *rdev);
1253int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1254
6fcbef7a
AK
1255uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1256void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1257u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1258void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1259
4c788679
JG
1260/*
1261 * Cast helper
1262 */
1263#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1264
1265/*
1266 * Registers read & write functions.
1267 */
a0533fbf
BH
1268#define RREG8(reg) readb((rdev->rmmio) + (reg))
1269#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1270#define RREG16(reg) readw((rdev->rmmio) + (reg))
1271#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
de1b2898 1272#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1273#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1274#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1275#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1276#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1277#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1278#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1279#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1280#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1281#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1282#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1283#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1284#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1285#define WREG32_P(reg, val, mask) \
1286 do { \
1287 uint32_t tmp_ = RREG32(reg); \
1288 tmp_ &= (mask); \
1289 tmp_ |= ((val) & ~(mask)); \
1290 WREG32(reg, tmp_); \
1291 } while (0)
1292#define WREG32_PLL_P(reg, val, mask) \
1293 do { \
1294 uint32_t tmp_ = RREG32_PLL(reg); \
1295 tmp_ &= (mask); \
1296 tmp_ |= ((val) & ~(mask)); \
1297 WREG32_PLL(reg, tmp_); \
1298 } while (0)
3ce0a23d 1299#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1300#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1301#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1302
de1b2898
DA
1303/*
1304 * Indirect registers accessor
1305 */
1306static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1307{
1308 uint32_t r;
1309
1310 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1311 r = RREG32(RADEON_PCIE_DATA);
1312 return r;
1313}
1314
1315static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1316{
1317 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1318 WREG32(RADEON_PCIE_DATA, (v));
1319}
1320
771fe6b9
JG
1321void r100_pll_errata_after_index(struct radeon_device *rdev);
1322
1323
1324/*
1325 * ASICs helpers.
1326 */
b995e433
DA
1327#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1328 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1329#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1330 (rdev->family == CHIP_RV200) || \
1331 (rdev->family == CHIP_RS100) || \
1332 (rdev->family == CHIP_RS200) || \
1333 (rdev->family == CHIP_RV250) || \
1334 (rdev->family == CHIP_RV280) || \
1335 (rdev->family == CHIP_RS300))
1336#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1337 (rdev->family == CHIP_RV350) || \
1338 (rdev->family == CHIP_R350) || \
1339 (rdev->family == CHIP_RV380) || \
1340 (rdev->family == CHIP_R420) || \
1341 (rdev->family == CHIP_R423) || \
1342 (rdev->family == CHIP_RV410) || \
1343 (rdev->family == CHIP_RS400) || \
1344 (rdev->family == CHIP_RS480))
3313e3d4
AD
1345#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1346 (rdev->ddev->pdev->device == 0x9443) || \
1347 (rdev->ddev->pdev->device == 0x944B) || \
1348 (rdev->ddev->pdev->device == 0x9506) || \
1349 (rdev->ddev->pdev->device == 0x9509) || \
1350 (rdev->ddev->pdev->device == 0x950F) || \
1351 (rdev->ddev->pdev->device == 0x689C) || \
1352 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1353#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1354#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1355 (rdev->family == CHIP_RS690) || \
1356 (rdev->family == CHIP_RS740) || \
1357 (rdev->family >= CHIP_R600))
771fe6b9
JG
1358#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1359#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1360#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1361#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1362 (rdev->flags & RADEON_IS_IGP))
1fe18305 1363#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
771fe6b9
JG
1364
1365/*
1366 * BIOS helpers.
1367 */
1368#define RBIOS8(i) (rdev->bios[i])
1369#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1370#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1371
1372int radeon_combios_init(struct radeon_device *rdev);
1373void radeon_combios_fini(struct radeon_device *rdev);
1374int radeon_atombios_init(struct radeon_device *rdev);
1375void radeon_atombios_fini(struct radeon_device *rdev);
1376
1377
1378/*
1379 * RING helpers.
1380 */
ce580fab
AK
1381
1382#if DRM_DEBUG_CODE == 0
771fe6b9
JG
1383static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1384{
771fe6b9
JG
1385 rdev->cp.ring[rdev->cp.wptr++] = v;
1386 rdev->cp.wptr &= rdev->cp.ptr_mask;
1387 rdev->cp.count_dw--;
1388 rdev->cp.ring_free_dw--;
1389}
ce580fab
AK
1390#else
1391/* With debugging this is just too big to inline */
1392void radeon_ring_write(struct radeon_device *rdev, uint32_t v);
1393#endif
771fe6b9
JG
1394
1395/*
1396 * ASICs macro.
1397 */
068a117c 1398#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1399#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1400#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1401#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1402#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1403#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1404#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1405#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1406#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1407#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1408#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1409#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1410#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1411#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1412#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1413#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1414#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1415#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1416#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1417#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1418#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1419#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1420#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1421#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1422#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1423#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1424#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1425#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1426#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1427#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1428#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1429#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1430#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1431#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1432#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1433#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1434#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1435#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1436#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1437#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1438#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
6f34be50
AD
1439#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1440#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1441#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
771fe6b9 1442
6cf8a3f5 1443/* Common functions */
700a0cc0 1444/* AGP */
90aca4d2 1445extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1446extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1447extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1448extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1449extern int radeon_modeset_init(struct radeon_device *rdev);
1450extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1451extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1452extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1453extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1454extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1455extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1456extern void radeon_wb_fini(struct radeon_device *rdev);
1457extern int radeon_wb_init(struct radeon_device *rdev);
1458extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1459extern void radeon_surface_init(struct radeon_device *rdev);
1460extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1461extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1462extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1463extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1464extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1465extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1466extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1467extern int radeon_resume_kms(struct drm_device *dev);
1468extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1469extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1470
16cdf04d
AD
1471/*
1472 * R600 vram scratch functions
1473 */
1474int r600_vram_scratch_init(struct radeon_device *rdev);
1475void r600_vram_scratch_fini(struct radeon_device *rdev);
1476
3574dda4
DV
1477/*
1478 * r600 functions used by radeon_encoder.c
1479 */
2cd6218c
RM
1480extern void r600_hdmi_enable(struct drm_encoder *encoder);
1481extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1482extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
fe251e2f 1483
0af62b01 1484extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1485extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1486
d7a2952f
AM
1487/* radeon_acpi.c */
1488#if defined(CONFIG_ACPI)
1489extern int radeon_acpi_init(struct radeon_device *rdev);
1490#else
1491static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1492#endif
1493
4c788679
JG
1494#include "radeon_object.h"
1495
771fe6b9 1496#endif
This page took 0.246313 seconds and 5 git commands to generate.