Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
1da177e4 LT |
2 | Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and |
3 | Philip Edelbrock <phil@netroedge.com> | |
4 | ||
5 | This program is free software; you can redistribute it and/or modify | |
6 | it under the terms of the GNU General Public License as published by | |
7 | the Free Software Foundation; either version 2 of the License, or | |
8 | (at your option) any later version. | |
9 | ||
10 | This program is distributed in the hope that it will be useful, | |
11 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
13 | GNU General Public License for more details. | |
14 | ||
15 | You should have received a copy of the GNU General Public License | |
16 | along with this program; if not, write to the Free Software | |
17 | Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
18 | */ | |
19 | ||
20 | /* | |
21 | Supports: | |
22 | Intel PIIX4, 440MX | |
506a8b6c | 23 | Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 |
2a2f7404 | 24 | ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800 |
3806e94b | 25 | AMD Hudson-2 |
1da177e4 LT |
26 | SMSC Victory66 |
27 | ||
2a2f7404 AA |
28 | Note: we assume there can only be one device, with one or more |
29 | SMBus interfaces. | |
1da177e4 LT |
30 | */ |
31 | ||
1da177e4 LT |
32 | #include <linux/module.h> |
33 | #include <linux/moduleparam.h> | |
34 | #include <linux/pci.h> | |
35 | #include <linux/kernel.h> | |
36 | #include <linux/delay.h> | |
37 | #include <linux/stddef.h> | |
1da177e4 LT |
38 | #include <linux/ioport.h> |
39 | #include <linux/i2c.h> | |
c415b303 | 40 | #include <linux/slab.h> |
1da177e4 | 41 | #include <linux/init.h> |
1da177e4 | 42 | #include <linux/dmi.h> |
54fb4a05 | 43 | #include <linux/acpi.h> |
21782180 | 44 | #include <linux/io.h> |
1da177e4 LT |
45 | |
46 | ||
1da177e4 LT |
47 | /* PIIX4 SMBus address offsets */ |
48 | #define SMBHSTSTS (0 + piix4_smba) | |
49 | #define SMBHSLVSTS (1 + piix4_smba) | |
50 | #define SMBHSTCNT (2 + piix4_smba) | |
51 | #define SMBHSTCMD (3 + piix4_smba) | |
52 | #define SMBHSTADD (4 + piix4_smba) | |
53 | #define SMBHSTDAT0 (5 + piix4_smba) | |
54 | #define SMBHSTDAT1 (6 + piix4_smba) | |
55 | #define SMBBLKDAT (7 + piix4_smba) | |
56 | #define SMBSLVCNT (8 + piix4_smba) | |
57 | #define SMBSHDWCMD (9 + piix4_smba) | |
58 | #define SMBSLVEVT (0xA + piix4_smba) | |
59 | #define SMBSLVDAT (0xC + piix4_smba) | |
60 | ||
61 | /* count for request_region */ | |
62 | #define SMBIOSIZE 8 | |
63 | ||
64 | /* PCI Address Constants */ | |
65 | #define SMBBA 0x090 | |
66 | #define SMBHSTCFG 0x0D2 | |
67 | #define SMBSLVC 0x0D3 | |
68 | #define SMBSHDW1 0x0D4 | |
69 | #define SMBSHDW2 0x0D5 | |
70 | #define SMBREV 0x0D6 | |
71 | ||
72 | /* Other settings */ | |
73 | #define MAX_TIMEOUT 500 | |
74 | #define ENABLE_INT9 0 | |
75 | ||
76 | /* PIIX4 constants */ | |
77 | #define PIIX4_QUICK 0x00 | |
78 | #define PIIX4_BYTE 0x04 | |
79 | #define PIIX4_BYTE_DATA 0x08 | |
80 | #define PIIX4_WORD_DATA 0x0C | |
81 | #define PIIX4_BLOCK_DATA 0x14 | |
82 | ||
83 | /* insmod parameters */ | |
84 | ||
85 | /* If force is set to anything different from 0, we forcibly enable the | |
86 | PIIX4. DANGEROUS! */ | |
60507095 | 87 | static int force; |
1da177e4 LT |
88 | module_param (force, int, 0); |
89 | MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); | |
90 | ||
91 | /* If force_addr is set to anything different from 0, we forcibly enable | |
92 | the PIIX4 at the given address. VERY DANGEROUS! */ | |
60507095 | 93 | static int force_addr; |
1da177e4 LT |
94 | module_param (force_addr, int, 0); |
95 | MODULE_PARM_DESC(force_addr, | |
96 | "Forcibly enable the PIIX4 at the given address. " | |
97 | "EXTREMELY DANGEROUS!"); | |
98 | ||
b1c1759c | 99 | static int srvrworks_csb5_delay; |
d6072f84 | 100 | static struct pci_driver piix4_driver; |
1da177e4 | 101 | |
c2fc54fc JD |
102 | static struct dmi_system_id __devinitdata piix4_dmi_blacklist[] = { |
103 | { | |
104 | .ident = "Sapphire AM2RD790", | |
105 | .matches = { | |
106 | DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), | |
107 | DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), | |
108 | }, | |
109 | }, | |
110 | { | |
111 | .ident = "DFI Lanparty UT 790FX", | |
112 | .matches = { | |
113 | DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), | |
114 | DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), | |
115 | }, | |
116 | }, | |
117 | { } | |
118 | }; | |
119 | ||
120 | /* The IBM entry is in a separate table because we only check it | |
121 | on Intel-based systems */ | |
122 | static struct dmi_system_id __devinitdata piix4_dmi_ibm[] = { | |
1da177e4 LT |
123 | { |
124 | .ident = "IBM", | |
125 | .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, | |
126 | }, | |
127 | { }, | |
128 | }; | |
129 | ||
14a8086d AA |
130 | struct i2c_piix4_adapdata { |
131 | unsigned short smba; | |
132 | }; | |
133 | ||
1da177e4 LT |
134 | static int __devinit piix4_setup(struct pci_dev *PIIX4_dev, |
135 | const struct pci_device_id *id) | |
136 | { | |
137 | unsigned char temp; | |
14a8086d | 138 | unsigned short piix4_smba; |
1da177e4 | 139 | |
b1c1759c DM |
140 | if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && |
141 | (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) | |
142 | srvrworks_csb5_delay = 1; | |
143 | ||
c2fc54fc JD |
144 | /* On some motherboards, it was reported that accessing the SMBus |
145 | caused severe hardware problems */ | |
146 | if (dmi_check_system(piix4_dmi_blacklist)) { | |
147 | dev_err(&PIIX4_dev->dev, | |
148 | "Accessing the SMBus on this system is unsafe!\n"); | |
149 | return -EPERM; | |
150 | } | |
151 | ||
1da177e4 | 152 | /* Don't access SMBus on IBM systems which get corrupted eeproms */ |
c2fc54fc | 153 | if (dmi_check_system(piix4_dmi_ibm) && |
1da177e4 | 154 | PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { |
f9ba6c04 | 155 | dev_err(&PIIX4_dev->dev, "IBM system detected; this module " |
1da177e4 LT |
156 | "may corrupt your serial eeprom! Refusing to load " |
157 | "module!\n"); | |
158 | return -EPERM; | |
159 | } | |
160 | ||
161 | /* Determine the address of the SMBus areas */ | |
162 | if (force_addr) { | |
163 | piix4_smba = force_addr & 0xfff0; | |
164 | force = 0; | |
165 | } else { | |
166 | pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); | |
167 | piix4_smba &= 0xfff0; | |
168 | if(piix4_smba == 0) { | |
fa63cd56 | 169 | dev_err(&PIIX4_dev->dev, "SMBus base address " |
1da177e4 LT |
170 | "uninitialized - upgrade BIOS or use " |
171 | "force_addr=0xaddr\n"); | |
172 | return -ENODEV; | |
173 | } | |
174 | } | |
175 | ||
54fb4a05 | 176 | if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) |
18669eab | 177 | return -ENODEV; |
54fb4a05 | 178 | |
d6072f84 | 179 | if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { |
fa63cd56 | 180 | dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", |
1da177e4 | 181 | piix4_smba); |
fa63cd56 | 182 | return -EBUSY; |
1da177e4 LT |
183 | } |
184 | ||
185 | pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); | |
186 | ||
1da177e4 LT |
187 | /* If force_addr is set, we program the new address here. Just to make |
188 | sure, we disable the PIIX4 first. */ | |
189 | if (force_addr) { | |
190 | pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); | |
191 | pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); | |
192 | pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); | |
193 | dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " | |
194 | "new address %04x!\n", piix4_smba); | |
195 | } else if ((temp & 1) == 0) { | |
196 | if (force) { | |
197 | /* This should never need to be done, but has been | |
198 | * noted that many Dell machines have the SMBus | |
199 | * interface on the PIIX4 disabled!? NOTE: This assumes | |
200 | * I/O space and other allocations WERE done by the | |
201 | * Bios! Don't complain if your hardware does weird | |
202 | * things after enabling this. :') Check for Bios | |
203 | * updates before resorting to this. | |
204 | */ | |
205 | pci_write_config_byte(PIIX4_dev, SMBHSTCFG, | |
206 | temp | 1); | |
207 | dev_printk(KERN_NOTICE, &PIIX4_dev->dev, | |
208 | "WARNING: SMBus interface has been " | |
209 | "FORCEFULLY ENABLED!\n"); | |
210 | } else { | |
211 | dev_err(&PIIX4_dev->dev, | |
212 | "Host SMBus controller not enabled!\n"); | |
213 | release_region(piix4_smba, SMBIOSIZE); | |
1da177e4 LT |
214 | return -ENODEV; |
215 | } | |
216 | } | |
217 | ||
54aaa1ca | 218 | if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) |
1da177e4 LT |
219 | dev_dbg(&PIIX4_dev->dev, "Using Interrupt 9 for SMBus.\n"); |
220 | else if ((temp & 0x0E) == 0) | |
221 | dev_dbg(&PIIX4_dev->dev, "Using Interrupt SMI# for SMBus.\n"); | |
222 | else | |
223 | dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " | |
224 | "(or code out of date)!\n"); | |
225 | ||
226 | pci_read_config_byte(PIIX4_dev, SMBREV, &temp); | |
fa63cd56 JD |
227 | dev_info(&PIIX4_dev->dev, |
228 | "SMBus Host Controller at 0x%x, revision %d\n", | |
229 | piix4_smba, temp); | |
1da177e4 | 230 | |
14a8086d | 231 | return piix4_smba; |
1da177e4 LT |
232 | } |
233 | ||
87e1960e SH |
234 | static int __devinit piix4_setup_sb800(struct pci_dev *PIIX4_dev, |
235 | const struct pci_device_id *id) | |
236 | { | |
14a8086d | 237 | unsigned short piix4_smba; |
87e1960e SH |
238 | unsigned short smba_idx = 0xcd6; |
239 | u8 smba_en_lo, smba_en_hi, i2ccfg, i2ccfg_offset = 0x10, smb_en = 0x2c; | |
240 | ||
3806e94b | 241 | /* SB800 and later SMBus does not support forcing address */ |
87e1960e | 242 | if (force || force_addr) { |
3806e94b | 243 | dev_err(&PIIX4_dev->dev, "SMBus does not support " |
87e1960e SH |
244 | "forcing address!\n"); |
245 | return -EINVAL; | |
246 | } | |
247 | ||
248 | /* Determine the address of the SMBus areas */ | |
249 | if (!request_region(smba_idx, 2, "smba_idx")) { | |
250 | dev_err(&PIIX4_dev->dev, "SMBus base address index region " | |
251 | "0x%x already in use!\n", smba_idx); | |
252 | return -EBUSY; | |
253 | } | |
254 | outb_p(smb_en, smba_idx); | |
255 | smba_en_lo = inb_p(smba_idx + 1); | |
256 | outb_p(smb_en + 1, smba_idx); | |
257 | smba_en_hi = inb_p(smba_idx + 1); | |
258 | release_region(smba_idx, 2); | |
259 | ||
260 | if ((smba_en_lo & 1) == 0) { | |
261 | dev_err(&PIIX4_dev->dev, | |
262 | "Host SMBus controller not enabled!\n"); | |
263 | return -ENODEV; | |
264 | } | |
265 | ||
266 | piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; | |
267 | if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) | |
18669eab | 268 | return -ENODEV; |
87e1960e SH |
269 | |
270 | if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { | |
271 | dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", | |
272 | piix4_smba); | |
273 | return -EBUSY; | |
274 | } | |
275 | ||
276 | /* Request the SMBus I2C bus config region */ | |
277 | if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { | |
278 | dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " | |
279 | "0x%x already in use!\n", piix4_smba + i2ccfg_offset); | |
280 | release_region(piix4_smba, SMBIOSIZE); | |
87e1960e SH |
281 | return -EBUSY; |
282 | } | |
283 | i2ccfg = inb_p(piix4_smba + i2ccfg_offset); | |
284 | release_region(piix4_smba + i2ccfg_offset, 1); | |
285 | ||
286 | if (i2ccfg & 1) | |
287 | dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus.\n"); | |
288 | else | |
289 | dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus.\n"); | |
290 | ||
291 | dev_info(&PIIX4_dev->dev, | |
292 | "SMBus Host Controller at 0x%x, revision %d\n", | |
293 | piix4_smba, i2ccfg >> 4); | |
294 | ||
14a8086d | 295 | return piix4_smba; |
87e1960e SH |
296 | } |
297 | ||
2a2f7404 AA |
298 | static int __devinit piix4_setup_aux(struct pci_dev *PIIX4_dev, |
299 | const struct pci_device_id *id, | |
300 | unsigned short base_reg_addr) | |
301 | { | |
302 | /* Set up auxiliary SMBus controllers found on some | |
303 | * AMD chipsets e.g. SP5100 (SB700 derivative) */ | |
304 | ||
305 | unsigned short piix4_smba; | |
306 | ||
307 | /* Read address of auxiliary SMBus controller */ | |
308 | pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba); | |
309 | if ((piix4_smba & 1) == 0) { | |
310 | dev_dbg(&PIIX4_dev->dev, | |
311 | "Auxiliary SMBus controller not enabled\n"); | |
312 | return -ENODEV; | |
313 | } | |
314 | ||
315 | piix4_smba &= 0xfff0; | |
316 | if (piix4_smba == 0) { | |
317 | dev_dbg(&PIIX4_dev->dev, | |
318 | "Auxiliary SMBus base address uninitialized\n"); | |
319 | return -ENODEV; | |
320 | } | |
321 | ||
322 | if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) | |
323 | return -ENODEV; | |
324 | ||
325 | if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { | |
326 | dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x " | |
327 | "already in use!\n", piix4_smba); | |
328 | return -EBUSY; | |
329 | } | |
330 | ||
331 | dev_info(&PIIX4_dev->dev, | |
332 | "Auxiliary SMBus Host Controller at 0x%x\n", | |
333 | piix4_smba); | |
334 | ||
335 | return piix4_smba; | |
336 | } | |
337 | ||
e154bf6f | 338 | static int piix4_transaction(struct i2c_adapter *piix4_adapter) |
1da177e4 | 339 | { |
e154bf6f AA |
340 | struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter); |
341 | unsigned short piix4_smba = adapdata->smba; | |
1da177e4 LT |
342 | int temp; |
343 | int result = 0; | |
344 | int timeout = 0; | |
345 | ||
e154bf6f | 346 | dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, " |
1da177e4 LT |
347 | "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), |
348 | inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), | |
349 | inb_p(SMBHSTDAT1)); | |
350 | ||
351 | /* Make sure the SMBus host is ready to start transmitting */ | |
352 | if ((temp = inb_p(SMBHSTSTS)) != 0x00) { | |
e154bf6f | 353 | dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). " |
541e6a02 | 354 | "Resetting...\n", temp); |
1da177e4 LT |
355 | outb_p(temp, SMBHSTSTS); |
356 | if ((temp = inb_p(SMBHSTSTS)) != 0x00) { | |
e154bf6f | 357 | dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp); |
97140342 | 358 | return -EBUSY; |
1da177e4 | 359 | } else { |
e154bf6f | 360 | dev_dbg(&piix4_adapter->dev, "Successful!\n"); |
1da177e4 LT |
361 | } |
362 | } | |
363 | ||
364 | /* start the transaction by setting bit 6 */ | |
365 | outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); | |
366 | ||
367 | /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ | |
b1c1759c DM |
368 | if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ |
369 | msleep(2); | |
370 | else | |
371 | msleep(1); | |
372 | ||
b6a31950 | 373 | while ((++timeout < MAX_TIMEOUT) && |
b1c1759c | 374 | ((temp = inb_p(SMBHSTSTS)) & 0x01)) |
1da177e4 | 375 | msleep(1); |
1da177e4 LT |
376 | |
377 | /* If the SMBus is still busy, we give up */ | |
b6a31950 | 378 | if (timeout == MAX_TIMEOUT) { |
e154bf6f | 379 | dev_err(&piix4_adapter->dev, "SMBus Timeout!\n"); |
97140342 | 380 | result = -ETIMEDOUT; |
1da177e4 LT |
381 | } |
382 | ||
383 | if (temp & 0x10) { | |
97140342 | 384 | result = -EIO; |
e154bf6f | 385 | dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n"); |
1da177e4 LT |
386 | } |
387 | ||
388 | if (temp & 0x08) { | |
97140342 | 389 | result = -EIO; |
e154bf6f | 390 | dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be " |
1da177e4 LT |
391 | "locked until next hard reset. (sorry!)\n"); |
392 | /* Clock stops and slave is stuck in mid-transmission */ | |
393 | } | |
394 | ||
395 | if (temp & 0x04) { | |
97140342 | 396 | result = -ENXIO; |
e154bf6f | 397 | dev_dbg(&piix4_adapter->dev, "Error: no response!\n"); |
1da177e4 LT |
398 | } |
399 | ||
400 | if (inb_p(SMBHSTSTS) != 0x00) | |
401 | outb_p(inb(SMBHSTSTS), SMBHSTSTS); | |
402 | ||
403 | if ((temp = inb_p(SMBHSTSTS)) != 0x00) { | |
e154bf6f | 404 | dev_err(&piix4_adapter->dev, "Failed reset at end of " |
1da177e4 LT |
405 | "transaction (%02x)\n", temp); |
406 | } | |
e154bf6f | 407 | dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, " |
1da177e4 LT |
408 | "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), |
409 | inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), | |
410 | inb_p(SMBHSTDAT1)); | |
411 | return result; | |
412 | } | |
413 | ||
97140342 | 414 | /* Return negative errno on error. */ |
1da177e4 LT |
415 | static s32 piix4_access(struct i2c_adapter * adap, u16 addr, |
416 | unsigned short flags, char read_write, | |
417 | u8 command, int size, union i2c_smbus_data * data) | |
418 | { | |
14a8086d AA |
419 | struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); |
420 | unsigned short piix4_smba = adapdata->smba; | |
1da177e4 | 421 | int i, len; |
97140342 | 422 | int status; |
1da177e4 LT |
423 | |
424 | switch (size) { | |
1da177e4 | 425 | case I2C_SMBUS_QUICK: |
fa63cd56 | 426 | outb_p((addr << 1) | read_write, |
1da177e4 LT |
427 | SMBHSTADD); |
428 | size = PIIX4_QUICK; | |
429 | break; | |
430 | case I2C_SMBUS_BYTE: | |
fa63cd56 | 431 | outb_p((addr << 1) | read_write, |
1da177e4 LT |
432 | SMBHSTADD); |
433 | if (read_write == I2C_SMBUS_WRITE) | |
434 | outb_p(command, SMBHSTCMD); | |
435 | size = PIIX4_BYTE; | |
436 | break; | |
437 | case I2C_SMBUS_BYTE_DATA: | |
fa63cd56 | 438 | outb_p((addr << 1) | read_write, |
1da177e4 LT |
439 | SMBHSTADD); |
440 | outb_p(command, SMBHSTCMD); | |
441 | if (read_write == I2C_SMBUS_WRITE) | |
442 | outb_p(data->byte, SMBHSTDAT0); | |
443 | size = PIIX4_BYTE_DATA; | |
444 | break; | |
445 | case I2C_SMBUS_WORD_DATA: | |
fa63cd56 | 446 | outb_p((addr << 1) | read_write, |
1da177e4 LT |
447 | SMBHSTADD); |
448 | outb_p(command, SMBHSTCMD); | |
449 | if (read_write == I2C_SMBUS_WRITE) { | |
450 | outb_p(data->word & 0xff, SMBHSTDAT0); | |
451 | outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); | |
452 | } | |
453 | size = PIIX4_WORD_DATA; | |
454 | break; | |
455 | case I2C_SMBUS_BLOCK_DATA: | |
fa63cd56 | 456 | outb_p((addr << 1) | read_write, |
1da177e4 LT |
457 | SMBHSTADD); |
458 | outb_p(command, SMBHSTCMD); | |
459 | if (read_write == I2C_SMBUS_WRITE) { | |
460 | len = data->block[0]; | |
fa63cd56 JD |
461 | if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) |
462 | return -EINVAL; | |
1da177e4 LT |
463 | outb_p(len, SMBHSTDAT0); |
464 | i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ | |
465 | for (i = 1; i <= len; i++) | |
466 | outb_p(data->block[i], SMBBLKDAT); | |
467 | } | |
468 | size = PIIX4_BLOCK_DATA; | |
469 | break; | |
ac7fc4fb JD |
470 | default: |
471 | dev_warn(&adap->dev, "Unsupported transaction %d\n", size); | |
472 | return -EOPNOTSUPP; | |
1da177e4 LT |
473 | } |
474 | ||
475 | outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); | |
476 | ||
e154bf6f | 477 | status = piix4_transaction(adap); |
97140342 DB |
478 | if (status) |
479 | return status; | |
1da177e4 LT |
480 | |
481 | if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) | |
482 | return 0; | |
483 | ||
484 | ||
485 | switch (size) { | |
3578a075 | 486 | case PIIX4_BYTE: |
1da177e4 LT |
487 | case PIIX4_BYTE_DATA: |
488 | data->byte = inb_p(SMBHSTDAT0); | |
489 | break; | |
490 | case PIIX4_WORD_DATA: | |
491 | data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); | |
492 | break; | |
493 | case PIIX4_BLOCK_DATA: | |
494 | data->block[0] = inb_p(SMBHSTDAT0); | |
fa63cd56 JD |
495 | if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) |
496 | return -EPROTO; | |
1da177e4 LT |
497 | i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ |
498 | for (i = 1; i <= data->block[0]; i++) | |
499 | data->block[i] = inb_p(SMBBLKDAT); | |
500 | break; | |
501 | } | |
502 | return 0; | |
503 | } | |
504 | ||
505 | static u32 piix4_func(struct i2c_adapter *adapter) | |
506 | { | |
507 | return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | | |
508 | I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | | |
509 | I2C_FUNC_SMBUS_BLOCK_DATA; | |
510 | } | |
511 | ||
8f9082c5 | 512 | static const struct i2c_algorithm smbus_algorithm = { |
1da177e4 LT |
513 | .smbus_xfer = piix4_access, |
514 | .functionality = piix4_func, | |
515 | }; | |
516 | ||
3527bd50 | 517 | static DEFINE_PCI_DEVICE_TABLE(piix4_ids) = { |
9b7389c0 JD |
518 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, |
519 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, | |
520 | { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, | |
521 | { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, | |
522 | { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, | |
523 | { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, | |
524 | { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, | |
3806e94b | 525 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, |
9b7389c0 JD |
526 | { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, |
527 | PCI_DEVICE_ID_SERVERWORKS_OSB4) }, | |
528 | { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, | |
529 | PCI_DEVICE_ID_SERVERWORKS_CSB5) }, | |
530 | { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, | |
531 | PCI_DEVICE_ID_SERVERWORKS_CSB6) }, | |
532 | { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, | |
533 | PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, | |
506a8b6c FL |
534 | { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, |
535 | PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, | |
1da177e4 LT |
536 | { 0, } |
537 | }; | |
538 | ||
539 | MODULE_DEVICE_TABLE (pci, piix4_ids); | |
540 | ||
e154bf6f | 541 | static struct i2c_adapter *piix4_main_adapter; |
2a2f7404 | 542 | static struct i2c_adapter *piix4_aux_adapter; |
e154bf6f AA |
543 | |
544 | static int __devinit piix4_add_adapter(struct pci_dev *dev, | |
545 | unsigned short smba, | |
546 | struct i2c_adapter **padap) | |
547 | { | |
548 | struct i2c_adapter *adap; | |
549 | struct i2c_piix4_adapdata *adapdata; | |
550 | int retval; | |
551 | ||
552 | adap = kzalloc(sizeof(*adap), GFP_KERNEL); | |
553 | if (adap == NULL) { | |
554 | release_region(smba, SMBIOSIZE); | |
555 | return -ENOMEM; | |
556 | } | |
557 | ||
558 | adap->owner = THIS_MODULE; | |
559 | adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD; | |
560 | adap->algo = &smbus_algorithm; | |
561 | ||
562 | adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL); | |
563 | if (adapdata == NULL) { | |
564 | kfree(adap); | |
565 | release_region(smba, SMBIOSIZE); | |
566 | return -ENOMEM; | |
567 | } | |
568 | ||
569 | adapdata->smba = smba; | |
570 | ||
571 | /* set up the sysfs linkage to our parent device */ | |
572 | adap->dev.parent = &dev->dev; | |
573 | ||
574 | snprintf(adap->name, sizeof(adap->name), | |
575 | "SMBus PIIX4 adapter at %04x", smba); | |
576 | ||
577 | i2c_set_adapdata(adap, adapdata); | |
578 | ||
579 | retval = i2c_add_adapter(adap); | |
580 | if (retval) { | |
581 | dev_err(&dev->dev, "Couldn't register adapter!\n"); | |
582 | kfree(adapdata); | |
583 | kfree(adap); | |
584 | release_region(smba, SMBIOSIZE); | |
585 | return retval; | |
586 | } | |
587 | ||
588 | *padap = adap; | |
589 | return 0; | |
590 | } | |
591 | ||
1da177e4 LT |
592 | static int __devinit piix4_probe(struct pci_dev *dev, |
593 | const struct pci_device_id *id) | |
594 | { | |
595 | int retval; | |
596 | ||
76b3e28f CC |
597 | if ((dev->vendor == PCI_VENDOR_ID_ATI && |
598 | dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && | |
599 | dev->revision >= 0x40) || | |
600 | dev->vendor == PCI_VENDOR_ID_AMD) | |
87e1960e SH |
601 | /* base address location etc changed in SB800 */ |
602 | retval = piix4_setup_sb800(dev, id); | |
603 | else | |
604 | retval = piix4_setup(dev, id); | |
605 | ||
2a2f7404 | 606 | /* If no main SMBus found, give up */ |
14a8086d | 607 | if (retval < 0) |
1da177e4 LT |
608 | return retval; |
609 | ||
2a2f7404 AA |
610 | /* Try to register main SMBus adapter, give up if we can't */ |
611 | retval = piix4_add_adapter(dev, retval, &piix4_main_adapter); | |
612 | if (retval < 0) | |
613 | return retval; | |
614 | ||
615 | /* Check for auxiliary SMBus on some AMD chipsets */ | |
616 | if (dev->vendor == PCI_VENDOR_ID_ATI && | |
617 | dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && | |
618 | dev->revision < 0x40) { | |
619 | retval = piix4_setup_aux(dev, id, 0x58); | |
620 | if (retval > 0) { | |
621 | /* Try to add the aux adapter if it exists, | |
622 | * piix4_add_adapter will clean up if this fails */ | |
623 | piix4_add_adapter(dev, retval, &piix4_aux_adapter); | |
624 | } | |
625 | } | |
626 | ||
627 | return 0; | |
1da177e4 LT |
628 | } |
629 | ||
14a8086d | 630 | static void __devexit piix4_adap_remove(struct i2c_adapter *adap) |
1da177e4 | 631 | { |
14a8086d AA |
632 | struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); |
633 | ||
634 | if (adapdata->smba) { | |
635 | i2c_del_adapter(adap); | |
636 | release_region(adapdata->smba, SMBIOSIZE); | |
e154bf6f AA |
637 | kfree(adapdata); |
638 | kfree(adap); | |
1da177e4 LT |
639 | } |
640 | } | |
641 | ||
14a8086d AA |
642 | static void __devexit piix4_remove(struct pci_dev *dev) |
643 | { | |
e154bf6f AA |
644 | if (piix4_main_adapter) { |
645 | piix4_adap_remove(piix4_main_adapter); | |
646 | piix4_main_adapter = NULL; | |
647 | } | |
2a2f7404 AA |
648 | |
649 | if (piix4_aux_adapter) { | |
650 | piix4_adap_remove(piix4_aux_adapter); | |
651 | piix4_aux_adapter = NULL; | |
652 | } | |
14a8086d AA |
653 | } |
654 | ||
1da177e4 LT |
655 | static struct pci_driver piix4_driver = { |
656 | .name = "piix4_smbus", | |
657 | .id_table = piix4_ids, | |
658 | .probe = piix4_probe, | |
659 | .remove = __devexit_p(piix4_remove), | |
660 | }; | |
661 | ||
56f21788 | 662 | module_pci_driver(piix4_driver); |
1da177e4 LT |
663 | |
664 | MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and " | |
665 | "Philip Edelbrock <phil@netroedge.com>"); | |
666 | MODULE_DESCRIPTION("PIIX4 SMBus driver"); | |
667 | MODULE_LICENSE("GPL"); |