pdc202xx_new: check ide_config_drive_speed() return value
[deliverable/linux.git] / drivers / ide / pci / via82cxxx.c
CommitLineData
1da177e4
LT
1/*
2 *
3b4024d4 3 * Version 3.49
1da177e4
LT
4 *
5 * VIA IDE driver for Linux. Supported southbridges:
6 *
7 * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
8 * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
a7dec1e0 9 * vt8235, vt8237, vt8237a
1da177e4
LT
10 *
11 * Copyright (c) 2000-2002 Vojtech Pavlik
75b1d975 12 * Copyright (c) 2007 Bartlomiej Zolnierkiewicz
1da177e4
LT
13 *
14 * Based on the work of:
15 * Michel Aubry
16 * Jeff Garzik
17 * Andre Hedrick
18 *
19 * Documentation:
20 * Obsolete device documentation publically available from via.com.tw
21 * Current device documentation available under NDA only
22 */
23
24/*
25 * This program is free software; you can redistribute it and/or modify it
26 * under the terms of the GNU General Public License version 2 as published by
27 * the Free Software Foundation.
28 */
29
1da177e4
LT
30#include <linux/module.h>
31#include <linux/kernel.h>
32#include <linux/ioport.h>
33#include <linux/blkdev.h>
34#include <linux/pci.h>
35#include <linux/init.h>
36#include <linux/ide.h>
bdab00b7
BZ
37#include <linux/dmi.h>
38
1da177e4
LT
39#include <asm/io.h>
40
74a9d5f1 41#ifdef CONFIG_PPC_CHRP
1da177e4
LT
42#include <asm/processor.h>
43#endif
44
45#include "ide-timing.h"
46
1da177e4
LT
47#define VIA_IDE_ENABLE 0x40
48#define VIA_IDE_CONFIG 0x41
49#define VIA_FIFO_CONFIG 0x43
50#define VIA_MISC_1 0x44
51#define VIA_MISC_2 0x45
52#define VIA_MISC_3 0x46
53#define VIA_DRIVE_TIMING 0x48
54#define VIA_8BIT_TIMING 0x4e
55#define VIA_ADDRESS_SETUP 0x4c
56#define VIA_UDMA_TIMING 0x50
57
75b1d975
BZ
58#define VIA_BAD_PREQ 0x01 /* Crashes if PREQ# till DDACK# set */
59#define VIA_BAD_CLK66 0x02 /* 66 MHz clock doesn't work correctly */
60#define VIA_SET_FIFO 0x04 /* Needs to have FIFO split set */
61#define VIA_NO_UNMASK 0x08 /* Doesn't work with IRQ unmasking on */
62#define VIA_BAD_ID 0x10 /* Has wrong vendor ID (0x1107) */
63#define VIA_BAD_AST 0x20 /* Don't touch Address Setup Timing */
1da177e4
LT
64
65/*
66 * VIA SouthBridge chips.
67 */
68
69static struct via_isa_bridge {
70 char *name;
71 u16 id;
72 u8 rev_min;
73 u8 rev_max;
75b1d975
BZ
74 u8 udma_mask;
75 u8 flags;
1da177e4 76} via_isa_bridges[] = {
b311ec4a 77 { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
75b1d975
BZ
78 { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
79 { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
80 { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
81 { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
82 { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
83 { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
84 { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
85 { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
86 { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, ATA_UDMA5, },
87 { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, ATA_UDMA5, },
88 { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, ATA_UDMA5, },
89 { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, ATA_UDMA5, },
90 { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, ATA_UDMA4, },
91 { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
92 { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, ATA_UDMA4, },
93 { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
94 { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO },
95 { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ },
96 { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO },
97 { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO },
98 { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, 0x00, VIA_SET_FIFO },
99 { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK },
100 { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
1da177e4
LT
101 { NULL }
102};
103
1da177e4 104static unsigned int via_clock;
75b1d975 105static char *via_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
1da177e4 106
7462cbff
DD
107struct via82cxxx_dev
108{
109 struct via_isa_bridge *via_config;
110 unsigned int via_80w;
111};
112
1da177e4
LT
113/**
114 * via_set_speed - write timing registers
115 * @dev: PCI device
116 * @dn: device
117 * @timing: IDE timing data to use
118 *
119 * via_set_speed writes timing values to the chipset registers
120 */
121
7462cbff 122static void via_set_speed(ide_hwif_t *hwif, u8 dn, struct ide_timing *timing)
1da177e4 123{
7462cbff 124 struct pci_dev *dev = hwif->pci_dev;
cd36beec 125 struct via82cxxx_dev *vdev = pci_get_drvdata(hwif->pci_dev);
1da177e4
LT
126 u8 t;
127
7462cbff 128 if (~vdev->via_config->flags & VIA_BAD_AST) {
1da177e4
LT
129 pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
130 t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
131 pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
132 }
133
134 pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
135 ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
136
137 pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
138 ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
139
75b1d975
BZ
140 switch (vdev->via_config->udma_mask) {
141 case ATA_UDMA2: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
142 case ATA_UDMA4: t = timing->udma ? (0xe8 | (FIT(timing->udma, 2, 9) - 2)) : 0x0f; break;
143 case ATA_UDMA5: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 9) - 2)) : 0x07; break;
144 case ATA_UDMA6: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 9) - 2)) : 0x07; break;
145 default: return;
1da177e4
LT
146 }
147
148 pci_write_config_byte(dev, VIA_UDMA_TIMING + (3 - dn), t);
149}
150
151/**
152 * via_set_drive - configure transfer mode
153 * @drive: Drive to set up
154 * @speed: desired speed
155 *
156 * via_set_drive() computes timing values configures the drive and
157 * the chipset to a desired transfer mode. It also can be called
158 * by upper layers.
159 */
160
f212ff28 161static int via_set_drive(ide_drive_t *drive, const u8 speed)
1da177e4
LT
162{
163 ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
cd36beec 164 struct via82cxxx_dev *vdev = pci_get_drvdata(drive->hwif->pci_dev);
1da177e4
LT
165 struct ide_timing t, p;
166 unsigned int T, UT;
167
3b4024d4
BZ
168 if (ide_config_drive_speed(drive, speed))
169 return 1;
1da177e4
LT
170
171 T = 1000000000 / via_clock;
172
75b1d975
BZ
173 switch (vdev->via_config->udma_mask) {
174 case ATA_UDMA2: UT = T; break;
175 case ATA_UDMA4: UT = T/2; break;
176 case ATA_UDMA5: UT = T/3; break;
177 case ATA_UDMA6: UT = T/4; break;
178 default: UT = T;
1da177e4
LT
179 }
180
181 ide_timing_compute(drive, speed, &t, T, UT);
182
183 if (peer->present) {
184 ide_timing_compute(peer, peer->current_speed, &p, T, UT);
185 ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
186 }
187
7462cbff 188 via_set_speed(HWIF(drive), drive->dn, &t);
1da177e4 189
1da177e4
LT
190 return 0;
191}
192
193/**
26bcb879
BZ
194 * via_set_pio_mode - PIO setup
195 * @drive: drive
196 * @pio: PIO mode number
1da177e4
LT
197 *
198 * A callback from the upper layers for PIO-only tuning.
199 */
200
26bcb879 201static void via_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 202{
26bcb879 203 via_set_drive(drive, XFER_PIO_0 + pio);
1da177e4
LT
204}
205
206/**
207 * via82cxxx_ide_dma_check - set up for DMA if possible
208 * @drive: IDE drive to set up
209 *
210 * Set up the drive for the highest supported speed considering the
211 * driver, controller and cable
212 */
213
214static int via82cxxx_ide_dma_check (ide_drive_t *drive)
215{
55f17e8d 216 if (ide_tune_dma(drive))
3608b5d7
BZ
217 return 0;
218
55f17e8d
BZ
219 ide_set_max_pio(drive);
220
3608b5d7 221 return -1;
7462cbff
DD
222}
223
224static struct via_isa_bridge *via_config_find(struct pci_dev **isa)
225{
226 struct via_isa_bridge *via_config;
7462cbff
DD
227
228 for (via_config = via_isa_bridges; via_config->id; via_config++)
652aa162 229 if ((*isa = pci_get_device(PCI_VENDOR_ID_VIA +
7462cbff
DD
230 !!(via_config->flags & VIA_BAD_ID),
231 via_config->id, NULL))) {
232
44c10138
AK
233 if ((*isa)->revision >= via_config->rev_min &&
234 (*isa)->revision <= via_config->rev_max)
7462cbff 235 break;
652aa162 236 pci_dev_put(*isa);
7462cbff
DD
237 }
238
239 return via_config;
1da177e4
LT
240}
241
cd36beec
BZ
242/*
243 * Check and handle 80-wire cable presence
244 */
245static void __devinit via_cable_detect(struct via82cxxx_dev *vdev, u32 u)
246{
247 int i;
248
75b1d975
BZ
249 switch (vdev->via_config->udma_mask) {
250 case ATA_UDMA4:
cd36beec
BZ
251 for (i = 24; i >= 0; i -= 8)
252 if (((u >> (i & 16)) & 8) &&
253 ((u >> i) & 0x20) &&
254 (((u >> i) & 7) < 2)) {
255 /*
256 * 2x PCI clock and
257 * UDMA w/ < 3T/cycle
258 */
259 vdev->via_80w |= (1 << (1 - (i >> 4)));
260 }
261 break;
262
75b1d975 263 case ATA_UDMA5:
cd36beec
BZ
264 for (i = 24; i >= 0; i -= 8)
265 if (((u >> i) & 0x10) ||
266 (((u >> i) & 0x20) &&
267 (((u >> i) & 7) < 4))) {
268 /* BIOS 80-wire bit or
269 * UDMA w/ < 60ns/cycle
270 */
271 vdev->via_80w |= (1 << (1 - (i >> 4)));
272 }
273 break;
274
75b1d975 275 case ATA_UDMA6:
cd36beec
BZ
276 for (i = 24; i >= 0; i -= 8)
277 if (((u >> i) & 0x10) ||
278 (((u >> i) & 0x20) &&
279 (((u >> i) & 7) < 6))) {
280 /* BIOS 80-wire bit or
281 * UDMA w/ < 60ns/cycle
282 */
283 vdev->via_80w |= (1 << (1 - (i >> 4)));
284 }
285 break;
286 }
287}
288
1da177e4
LT
289/**
290 * init_chipset_via82cxxx - initialization handler
291 * @dev: PCI device
292 * @name: Name of interface
293 *
294 * The initialization callback. Here we determine the IDE chip type
295 * and initialize its drive independent registers.
296 */
297
f3718d3e 298static unsigned int __devinit init_chipset_via82cxxx(struct pci_dev *dev, const char *name)
1da177e4
LT
299{
300 struct pci_dev *isa = NULL;
cd36beec 301 struct via82cxxx_dev *vdev;
7462cbff 302 struct via_isa_bridge *via_config;
1da177e4 303 u8 t, v;
cd36beec
BZ
304 u32 u;
305
306 vdev = kzalloc(sizeof(*vdev), GFP_KERNEL);
307 if (!vdev) {
308 printk(KERN_ERR "VP_IDE: out of memory :(\n");
309 return -ENOMEM;
310 }
311 pci_set_drvdata(dev, vdev);
1da177e4
LT
312
313 /*
314 * Find the ISA bridge to see how good the IDE is.
315 */
cd36beec 316 vdev->via_config = via_config = via_config_find(&isa);
23a1b2a7
AC
317
318 /* We checked this earlier so if it fails here deeep badness
319 is involved */
320
321 BUG_ON(!via_config->id);
1da177e4
LT
322
323 /*
cd36beec 324 * Detect cable and configure Clk66
1da177e4 325 */
cd36beec
BZ
326 pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
327
328 via_cable_detect(vdev, u);
1da177e4 329
75b1d975 330 if (via_config->udma_mask == ATA_UDMA4) {
7462cbff 331 /* Enable Clk66 */
7462cbff
DD
332 pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
333 } else if (via_config->flags & VIA_BAD_CLK66) {
1da177e4 334 /* Would cause trouble on 596a and 686 */
1da177e4
LT
335 pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
336 }
337
338 /*
339 * Check whether interfaces are enabled.
340 */
341
342 pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
343
344 /*
345 * Set up FIFO sizes and thresholds.
346 */
347
348 pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
349
350 /* Disable PREQ# till DDACK# */
351 if (via_config->flags & VIA_BAD_PREQ) {
352 /* Would crash on 586b rev 41 */
353 t &= 0x7f;
354 }
355
356 /* Fix FIFO split between channels */
357 if (via_config->flags & VIA_SET_FIFO) {
358 t &= (t & 0x9f);
359 switch (v & 3) {
360 case 2: t |= 0x00; break; /* 16 on primary */
361 case 1: t |= 0x60; break; /* 16 on secondary */
362 case 3: t |= 0x20; break; /* 8 pri 8 sec */
363 }
364 }
365
366 pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
367
368 /*
369 * Determine system bus clock.
370 */
371
372 via_clock = system_bus_clock() * 1000;
373
374 switch (via_clock) {
375 case 33000: via_clock = 33333; break;
376 case 37000: via_clock = 37500; break;
377 case 41000: via_clock = 41666; break;
378 }
379
380 if (via_clock < 20000 || via_clock > 50000) {
381 printk(KERN_WARNING "VP_IDE: User given PCI clock speed "
382 "impossible (%d), using 33 MHz instead.\n", via_clock);
383 printk(KERN_WARNING "VP_IDE: Use ide0=ata66 if you want "
384 "to assume 80-wire cable.\n");
385 via_clock = 33333;
386 }
387
388 /*
389 * Print the boot message.
390 */
391
75b1d975 392 printk(KERN_INFO "VP_IDE: VIA %s (rev %02x) IDE %sDMA%s "
1da177e4 393 "controller on pci%s\n",
44c10138 394 via_config->name, isa->revision,
75b1d975
BZ
395 via_config->udma_mask ? "U" : "MW",
396 via_dma[via_config->udma_mask ?
397 (fls(via_config->udma_mask) - 1) : 0],
1da177e4
LT
398 pci_name(dev));
399
652aa162 400 pci_dev_put(isa);
1da177e4
LT
401 return 0;
402}
403
bdab00b7
BZ
404/*
405 * Cable special cases
406 */
407
1855256c 408static const struct dmi_system_id cable_dmi_table[] = {
bdab00b7
BZ
409 {
410 .ident = "Acer Ferrari 3400",
411 .matches = {
412 DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
413 DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
414 },
415 },
416 { }
417};
418
58e47bb1 419static int via_cable_override(struct pci_dev *pdev)
bdab00b7
BZ
420{
421 /* Systems by DMI */
422 if (dmi_check_system(cable_dmi_table))
423 return 1;
58e47bb1
BZ
424
425 /* Arima W730-K8/Targa Visionary 811/... */
426 if (pdev->subsystem_vendor == 0x161F &&
427 pdev->subsystem_device == 0x2032)
428 return 1;
429
bdab00b7
BZ
430 return 0;
431}
432
433static u8 __devinit via82cxxx_cable_detect(ide_hwif_t *hwif)
434{
58e47bb1
BZ
435 struct pci_dev *pdev = hwif->pci_dev;
436 struct via82cxxx_dev *vdev = pci_get_drvdata(pdev);
bdab00b7 437
58e47bb1 438 if (via_cable_override(pdev))
bdab00b7
BZ
439 return ATA_CBL_PATA40_SHORT;
440
441 if ((vdev->via_80w >> hwif->channel) & 1)
442 return ATA_CBL_PATA80;
443 else
444 return ATA_CBL_PATA40;
445}
446
f3718d3e 447static void __devinit init_hwif_via82cxxx(ide_hwif_t *hwif)
1da177e4 448{
cd36beec 449 struct via82cxxx_dev *vdev = pci_get_drvdata(hwif->pci_dev);
1da177e4
LT
450 int i;
451
452 hwif->autodma = 0;
453
26bcb879 454 hwif->set_pio_mode = &via_set_pio_mode;
1da177e4
LT
455 hwif->speedproc = &via_set_drive;
456
457
74a9d5f1 458#ifdef CONFIG_PPC_CHRP
e8222502 459 if(machine_is(chrp) && _chrp_type == _CHRP_Pegasos) {
1da177e4
LT
460 hwif->irq = hwif->channel ? 15 : 14;
461 }
462#endif
463
464 for (i = 0; i < 2; i++) {
465 hwif->drives[i].io_32bit = 1;
7462cbff 466 hwif->drives[i].unmask = (vdev->via_config->flags & VIA_NO_UNMASK) ? 0 : 1;
1da177e4
LT
467 hwif->drives[i].autotune = 1;
468 hwif->drives[i].dn = hwif->channel * 2 + i;
469 }
470
471 if (!hwif->dma_base)
472 return;
473
474 hwif->atapi_dma = 1;
75b1d975
BZ
475
476 hwif->ultra_mask = vdev->via_config->udma_mask;
1da177e4
LT
477 hwif->mwdma_mask = 0x07;
478 hwif->swdma_mask = 0x07;
479
bdab00b7
BZ
480 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
481 hwif->cbl = via82cxxx_cable_detect(hwif);
49521f97 482
1da177e4
LT
483 hwif->ide_dma_check = &via82cxxx_ide_dma_check;
484 if (!noautodma)
485 hwif->autodma = 1;
486 hwif->drives[0].autodma = hwif->autodma;
487 hwif->drives[1].autodma = hwif->autodma;
488}
489
4f1d774a
MK
490static ide_pci_device_t via82cxxx_chipsets[] __devinitdata = {
491 { /* 0 */
492 .name = "VP_IDE",
493 .init_chipset = init_chipset_via82cxxx,
494 .init_hwif = init_hwif_via82cxxx,
4f1d774a
MK
495 .autodma = NOAUTODMA,
496 .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}},
6a824c92
BZ
497 .bootable = ON_BOARD,
498 .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST
499 | IDE_HFLAG_PIO_NO_DOWNGRADE,
4099d143 500 .pio_mask = ATA_PIO5,
4f1d774a
MK
501 },{ /* 1 */
502 .name = "VP_IDE",
503 .init_chipset = init_chipset_via82cxxx,
504 .init_hwif = init_hwif_via82cxxx,
4f1d774a
MK
505 .autodma = AUTODMA,
506 .enablebits = {{0x00,0x00,0x00}, {0x00,0x00,0x00}},
507 .bootable = ON_BOARD,
6a824c92
BZ
508 .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST
509 | IDE_HFLAG_PIO_NO_DOWNGRADE,
4099d143 510 .pio_mask = ATA_PIO5,
4f1d774a 511 }
1da177e4
LT
512};
513
514static int __devinit via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
515{
23a1b2a7
AC
516 struct pci_dev *isa = NULL;
517 struct via_isa_bridge *via_config;
518 /*
519 * Find the ISA bridge and check we know what it is.
520 */
521 via_config = via_config_find(&isa);
522 pci_dev_put(isa);
523 if (!via_config->id) {
524 printk(KERN_WARNING "VP_IDE: Unknown VIA SouthBridge, disabling DMA.\n");
525 return -ENODEV;
526 }
4f1d774a 527 return ide_setup_pci_device(dev, &via82cxxx_chipsets[id->driver_data]);
1da177e4
LT
528}
529
530static struct pci_device_id via_pci_tbl[] = {
531 { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
532 { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
4f1d774a 533 { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_6410, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
e0b874df 534 { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_SATA_EIDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1da177e4
LT
535 { 0, },
536};
537MODULE_DEVICE_TABLE(pci, via_pci_tbl);
538
539static struct pci_driver driver = {
540 .name = "VIA_IDE",
541 .id_table = via_pci_tbl,
542 .probe = via_init_one,
543};
544
82ab1eec 545static int __init via_ide_init(void)
1da177e4
LT
546{
547 return ide_pci_register_driver(&driver);
548}
549
550module_init(via_ide_init);
551
552MODULE_AUTHOR("Vojtech Pavlik, Michel Aubry, Jeff Garzik, Andre Hedrick");
553MODULE_DESCRIPTION("PCI driver module for VIA IDE");
554MODULE_LICENSE("GPL");
This page took 0.317944 seconds and 5 git commands to generate.