IB/qib: Eliminate 64-bit jiffies use
[deliverable/linux.git] / drivers / infiniband / hw / qib / qib_iba7322.c
CommitLineData
f931551b
RC
1/*
2 * Copyright (c) 2008, 2009, 2010 QLogic Corporation. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33/*
34 * This file contains all of the code that is specific to the
35 * InfiniPath 7322 chip
36 */
37
38#include <linux/interrupt.h>
39#include <linux/pci.h>
40#include <linux/delay.h>
41#include <linux/io.h>
42#include <linux/jiffies.h>
e4dd23d7 43#include <linux/module.h>
f931551b
RC
44#include <rdma/ib_verbs.h>
45#include <rdma/ib_smi.h>
f931551b
RC
46
47#include "qib.h"
48#include "qib_7322_regs.h"
49#include "qib_qsfp.h"
50
51#include "qib_mad.h"
52
53static void qib_setup_7322_setextled(struct qib_pportdata *, u32);
54static void qib_7322_handle_hwerrors(struct qib_devdata *, char *, size_t);
55static void sendctrl_7322_mod(struct qib_pportdata *ppd, u32 op);
56static irqreturn_t qib_7322intr(int irq, void *data);
57static irqreturn_t qib_7322bufavail(int irq, void *data);
58static irqreturn_t sdma_intr(int irq, void *data);
59static irqreturn_t sdma_idle_intr(int irq, void *data);
60static irqreturn_t sdma_progress_intr(int irq, void *data);
61static irqreturn_t sdma_cleanup_intr(int irq, void *data);
62static void qib_7322_txchk_change(struct qib_devdata *, u32, u32, u32,
63 struct qib_ctxtdata *rcd);
64static u8 qib_7322_phys_portstate(u64);
65static u32 qib_7322_iblink_state(u64);
66static void qib_set_ib_7322_lstate(struct qib_pportdata *ppd, u16 linkcmd,
67 u16 linitcmd);
68static void force_h1(struct qib_pportdata *);
69static void adj_tx_serdes(struct qib_pportdata *);
70static u32 qib_7322_setpbc_control(struct qib_pportdata *, u32, u8, u8);
71static void qib_7322_mini_pcs_reset(struct qib_pportdata *);
72
73static u32 ahb_mod(struct qib_devdata *, int, int, int, u32, u32);
74static void ibsd_wr_allchans(struct qib_pportdata *, int, unsigned, unsigned);
a0a234d4
MM
75static void serdes_7322_los_enable(struct qib_pportdata *, int);
76static int serdes_7322_init_old(struct qib_pportdata *);
77static int serdes_7322_init_new(struct qib_pportdata *);
f931551b
RC
78
79#define BMASK(msb, lsb) (((1 << ((msb) + 1 - (lsb))) - 1) << (lsb))
80
81/* LE2 serdes values for different cases */
82#define LE2_DEFAULT 5
83#define LE2_5m 4
84#define LE2_QME 0
85
86/* Below is special-purpose, so only really works for the IB SerDes blocks. */
87#define IBSD(hw_pidx) (hw_pidx + 2)
88
89/* these are variables for documentation and experimentation purposes */
90static const unsigned rcv_int_timeout = 375;
91static const unsigned rcv_int_count = 16;
92static const unsigned sdma_idle_cnt = 64;
93
94/* Time to stop altering Rx Equalization parameters, after link up. */
95#define RXEQ_DISABLE_MSECS 2500
96
97/*
98 * Number of VLs we are configured to use (to allow for more
99 * credits per vl, etc.)
100 */
101ushort qib_num_cfg_vls = 2;
102module_param_named(num_vls, qib_num_cfg_vls, ushort, S_IRUGO);
103MODULE_PARM_DESC(num_vls, "Set number of Virtual Lanes to use (1-8)");
104
105static ushort qib_chase = 1;
106module_param_named(chase, qib_chase, ushort, S_IRUGO);
107MODULE_PARM_DESC(chase, "Enable state chase handling");
108
109static ushort qib_long_atten = 10; /* 10 dB ~= 5m length */
110module_param_named(long_attenuation, qib_long_atten, ushort, S_IRUGO);
111MODULE_PARM_DESC(long_attenuation, \
112 "attenuation cutoff (dB) for long copper cable setup");
113
114static ushort qib_singleport;
115module_param_named(singleport, qib_singleport, ushort, S_IRUGO);
116MODULE_PARM_DESC(singleport, "Use only IB port 1; more per-port buffer space");
117
e67306a3
MM
118static ushort qib_krcvq01_no_msi;
119module_param_named(krcvq01_no_msi, qib_krcvq01_no_msi, ushort, S_IRUGO);
120MODULE_PARM_DESC(krcvq01_no_msi, "No MSI for kctx < 2");
121
0a43e117
MM
122/*
123 * Receive header queue sizes
124 */
125static unsigned qib_rcvhdrcnt;
126module_param_named(rcvhdrcnt, qib_rcvhdrcnt, uint, S_IRUGO);
127MODULE_PARM_DESC(rcvhdrcnt, "receive header count");
128
129static unsigned qib_rcvhdrsize;
130module_param_named(rcvhdrsize, qib_rcvhdrsize, uint, S_IRUGO);
131MODULE_PARM_DESC(rcvhdrsize, "receive header size in 32-bit words");
132
133static unsigned qib_rcvhdrentsize;
134module_param_named(rcvhdrentsize, qib_rcvhdrentsize, uint, S_IRUGO);
135MODULE_PARM_DESC(rcvhdrentsize, "receive header entry size in 32-bit words");
136
f931551b
RC
137#define MAX_ATTEN_LEN 64 /* plenty for any real system */
138/* for read back, default index is ~5m copper cable */
a77fcf89
RC
139static char txselect_list[MAX_ATTEN_LEN] = "10";
140static struct kparam_string kp_txselect = {
141 .string = txselect_list,
f931551b
RC
142 .maxlen = MAX_ATTEN_LEN
143};
a77fcf89
RC
144static int setup_txselect(const char *, struct kernel_param *);
145module_param_call(txselect, setup_txselect, param_get_string,
146 &kp_txselect, S_IWUSR | S_IRUGO);
147MODULE_PARM_DESC(txselect, \
148 "Tx serdes indices (for no QSFP or invalid QSFP data)");
f931551b
RC
149
150#define BOARD_QME7342 5
151#define BOARD_QMH7342 6
152#define IS_QMH(dd) (SYM_FIELD((dd)->revision, Revision, BoardID) == \
153 BOARD_QMH7342)
154#define IS_QME(dd) (SYM_FIELD((dd)->revision, Revision, BoardID) == \
155 BOARD_QME7342)
156
157#define KREG_IDX(regname) (QIB_7322_##regname##_OFFS / sizeof(u64))
158
159#define KREG_IBPORT_IDX(regname) ((QIB_7322_##regname##_0_OFFS / sizeof(u64)))
160
161#define MASK_ACROSS(lsb, msb) \
162 (((1ULL << ((msb) + 1 - (lsb))) - 1) << (lsb))
163
164#define SYM_RMASK(regname, fldname) ((u64) \
165 QIB_7322_##regname##_##fldname##_RMASK)
166
167#define SYM_MASK(regname, fldname) ((u64) \
168 QIB_7322_##regname##_##fldname##_RMASK << \
169 QIB_7322_##regname##_##fldname##_LSB)
170
171#define SYM_FIELD(value, regname, fldname) ((u64) \
172 (((value) >> SYM_LSB(regname, fldname)) & \
173 SYM_RMASK(regname, fldname)))
174
175/* useful for things like LaFifoEmpty_0...7, TxCreditOK_0...7, etc. */
176#define SYM_FIELD_ACROSS(value, regname, fldname, nbits) \
177 (((value) >> SYM_LSB(regname, fldname)) & MASK_ACROSS(0, nbits))
178
179#define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
180#define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
181#define ERR_MASK_N(fldname) SYM_MASK(ErrMask_0, fldname##Mask)
182#define INT_MASK(fldname) SYM_MASK(IntMask, fldname##IntMask)
183#define INT_MASK_P(fldname, port) SYM_MASK(IntMask, fldname##IntMask##_##port)
184/* Below because most, but not all, fields of IntMask have that full suffix */
185#define INT_MASK_PM(fldname, port) SYM_MASK(IntMask, fldname##Mask##_##port)
186
187
188#define SYM_LSB(regname, fldname) (QIB_7322_##regname##_##fldname##_LSB)
189
190/*
191 * the size bits give us 2^N, in KB units. 0 marks as invalid,
192 * and 7 is reserved. We currently use only 2KB and 4KB
193 */
194#define IBA7322_TID_SZ_SHIFT QIB_7322_RcvTIDArray0_RT_BufSize_LSB
195#define IBA7322_TID_SZ_2K (1UL<<IBA7322_TID_SZ_SHIFT) /* 2KB */
196#define IBA7322_TID_SZ_4K (2UL<<IBA7322_TID_SZ_SHIFT) /* 4KB */
197#define IBA7322_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
198
199#define SendIBSLIDAssignMask \
200 QIB_7322_SendIBSLIDAssign_0_SendIBSLIDAssign_15_0_RMASK
201#define SendIBSLMCMask \
202 QIB_7322_SendIBSLIDMask_0_SendIBSLIDMask_15_0_RMASK
203
204#define ExtLED_IB1_YEL SYM_MASK(EXTCtrl, LEDPort0YellowOn)
205#define ExtLED_IB1_GRN SYM_MASK(EXTCtrl, LEDPort0GreenOn)
206#define ExtLED_IB2_YEL SYM_MASK(EXTCtrl, LEDPort1YellowOn)
207#define ExtLED_IB2_GRN SYM_MASK(EXTCtrl, LEDPort1GreenOn)
208#define ExtLED_IB1_MASK (ExtLED_IB1_YEL | ExtLED_IB1_GRN)
209#define ExtLED_IB2_MASK (ExtLED_IB2_YEL | ExtLED_IB2_GRN)
210
211#define _QIB_GPIO_SDA_NUM 1
212#define _QIB_GPIO_SCL_NUM 0
213#define QIB_EEPROM_WEN_NUM 14
214#define QIB_TWSI_EEPROM_DEV 0xA2 /* All Production 7322 cards. */
215
216/* HW counter clock is at 4nsec */
217#define QIB_7322_PSXMITWAIT_CHECK_RATE 4000
218
219/* full speed IB port 1 only */
220#define PORT_SPD_CAP (QIB_IB_SDR | QIB_IB_DDR | QIB_IB_QDR)
221#define PORT_SPD_CAP_SHIFT 3
222
223/* full speed featuremask, both ports */
224#define DUAL_PORT_CAP (PORT_SPD_CAP | (PORT_SPD_CAP << PORT_SPD_CAP_SHIFT))
225
226/*
227 * This file contains almost all the chip-specific register information and
228 * access functions for the FAKED QLogic InfiniPath 7322 PCI-Express chip.
229 */
230
231/* Use defines to tie machine-generated names to lower-case names */
232#define kr_contextcnt KREG_IDX(ContextCnt)
233#define kr_control KREG_IDX(Control)
234#define kr_counterregbase KREG_IDX(CntrRegBase)
235#define kr_errclear KREG_IDX(ErrClear)
236#define kr_errmask KREG_IDX(ErrMask)
237#define kr_errstatus KREG_IDX(ErrStatus)
238#define kr_extctrl KREG_IDX(EXTCtrl)
239#define kr_extstatus KREG_IDX(EXTStatus)
240#define kr_gpio_clear KREG_IDX(GPIOClear)
241#define kr_gpio_mask KREG_IDX(GPIOMask)
242#define kr_gpio_out KREG_IDX(GPIOOut)
243#define kr_gpio_status KREG_IDX(GPIOStatus)
244#define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
245#define kr_debugportval KREG_IDX(DebugPortValueReg)
246#define kr_fmask KREG_IDX(feature_mask)
247#define kr_act_fmask KREG_IDX(active_feature_mask)
248#define kr_hwerrclear KREG_IDX(HwErrClear)
249#define kr_hwerrmask KREG_IDX(HwErrMask)
250#define kr_hwerrstatus KREG_IDX(HwErrStatus)
251#define kr_intclear KREG_IDX(IntClear)
252#define kr_intmask KREG_IDX(IntMask)
253#define kr_intredirect KREG_IDX(IntRedirect0)
254#define kr_intstatus KREG_IDX(IntStatus)
255#define kr_pagealign KREG_IDX(PageAlign)
256#define kr_rcvavailtimeout KREG_IDX(RcvAvailTimeOut0)
257#define kr_rcvctrl KREG_IDX(RcvCtrl) /* Common, but chip also has per-port */
258#define kr_rcvegrbase KREG_IDX(RcvEgrBase)
259#define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
260#define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
261#define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
262#define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
263#define kr_rcvtidbase KREG_IDX(RcvTIDBase)
264#define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
265#define kr_revision KREG_IDX(Revision)
266#define kr_scratch KREG_IDX(Scratch)
267#define kr_sendbuffererror KREG_IDX(SendBufErr0) /* and base for 1 and 2 */
268#define kr_sendcheckmask KREG_IDX(SendCheckMask0) /* and 1, 2 */
269#define kr_sendctrl KREG_IDX(SendCtrl)
270#define kr_sendgrhcheckmask KREG_IDX(SendGRHCheckMask0) /* and 1, 2 */
271#define kr_sendibpktmask KREG_IDX(SendIBPacketMask0) /* and 1, 2 */
272#define kr_sendpioavailaddr KREG_IDX(SendBufAvailAddr)
273#define kr_sendpiobufbase KREG_IDX(SendBufBase)
274#define kr_sendpiobufcnt KREG_IDX(SendBufCnt)
275#define kr_sendpiosize KREG_IDX(SendBufSize)
276#define kr_sendregbase KREG_IDX(SendRegBase)
277#define kr_sendbufavail0 KREG_IDX(SendBufAvail0)
278#define kr_userregbase KREG_IDX(UserRegBase)
279#define kr_intgranted KREG_IDX(Int_Granted)
280#define kr_vecclr_wo_int KREG_IDX(vec_clr_without_int)
281#define kr_intblocked KREG_IDX(IntBlocked)
282#define kr_r_access KREG_IDX(SPC_JTAG_ACCESS_REG)
283
284/*
285 * per-port kernel registers. Access only with qib_read_kreg_port()
286 * or qib_write_kreg_port()
287 */
288#define krp_errclear KREG_IBPORT_IDX(ErrClear)
289#define krp_errmask KREG_IBPORT_IDX(ErrMask)
290#define krp_errstatus KREG_IBPORT_IDX(ErrStatus)
291#define krp_highprio_0 KREG_IBPORT_IDX(HighPriority0)
292#define krp_highprio_limit KREG_IBPORT_IDX(HighPriorityLimit)
293#define krp_hrtbt_guid KREG_IBPORT_IDX(HRTBT_GUID)
294#define krp_ib_pcsconfig KREG_IBPORT_IDX(IBPCSConfig)
295#define krp_ibcctrl_a KREG_IBPORT_IDX(IBCCtrlA)
296#define krp_ibcctrl_b KREG_IBPORT_IDX(IBCCtrlB)
297#define krp_ibcctrl_c KREG_IBPORT_IDX(IBCCtrlC)
298#define krp_ibcstatus_a KREG_IBPORT_IDX(IBCStatusA)
299#define krp_ibcstatus_b KREG_IBPORT_IDX(IBCStatusB)
300#define krp_txestatus KREG_IBPORT_IDX(TXEStatus)
301#define krp_lowprio_0 KREG_IBPORT_IDX(LowPriority0)
302#define krp_ncmodectrl KREG_IBPORT_IDX(IBNCModeCtrl)
303#define krp_partitionkey KREG_IBPORT_IDX(RcvPartitionKey)
304#define krp_psinterval KREG_IBPORT_IDX(PSInterval)
305#define krp_psstart KREG_IBPORT_IDX(PSStart)
306#define krp_psstat KREG_IBPORT_IDX(PSStat)
307#define krp_rcvbthqp KREG_IBPORT_IDX(RcvBTHQP)
308#define krp_rcvctrl KREG_IBPORT_IDX(RcvCtrl)
309#define krp_rcvpktledcnt KREG_IBPORT_IDX(RcvPktLEDCnt)
310#define krp_rcvqpmaptable KREG_IBPORT_IDX(RcvQPMapTableA)
311#define krp_rxcreditvl0 KREG_IBPORT_IDX(RxCreditVL0)
312#define krp_rxcreditvl15 (KREG_IBPORT_IDX(RxCreditVL0)+15)
313#define krp_sendcheckcontrol KREG_IBPORT_IDX(SendCheckControl)
314#define krp_sendctrl KREG_IBPORT_IDX(SendCtrl)
315#define krp_senddmabase KREG_IBPORT_IDX(SendDmaBase)
316#define krp_senddmabufmask0 KREG_IBPORT_IDX(SendDmaBufMask0)
317#define krp_senddmabufmask1 (KREG_IBPORT_IDX(SendDmaBufMask0) + 1)
318#define krp_senddmabufmask2 (KREG_IBPORT_IDX(SendDmaBufMask0) + 2)
319#define krp_senddmabuf_use0 KREG_IBPORT_IDX(SendDmaBufUsed0)
320#define krp_senddmabuf_use1 (KREG_IBPORT_IDX(SendDmaBufUsed0) + 1)
321#define krp_senddmabuf_use2 (KREG_IBPORT_IDX(SendDmaBufUsed0) + 2)
322#define krp_senddmadesccnt KREG_IBPORT_IDX(SendDmaDescCnt)
323#define krp_senddmahead KREG_IBPORT_IDX(SendDmaHead)
324#define krp_senddmaheadaddr KREG_IBPORT_IDX(SendDmaHeadAddr)
325#define krp_senddmaidlecnt KREG_IBPORT_IDX(SendDmaIdleCnt)
326#define krp_senddmalengen KREG_IBPORT_IDX(SendDmaLenGen)
327#define krp_senddmaprioritythld KREG_IBPORT_IDX(SendDmaPriorityThld)
328#define krp_senddmareloadcnt KREG_IBPORT_IDX(SendDmaReloadCnt)
329#define krp_senddmastatus KREG_IBPORT_IDX(SendDmaStatus)
330#define krp_senddmatail KREG_IBPORT_IDX(SendDmaTail)
331#define krp_sendhdrsymptom KREG_IBPORT_IDX(SendHdrErrSymptom)
332#define krp_sendslid KREG_IBPORT_IDX(SendIBSLIDAssign)
333#define krp_sendslidmask KREG_IBPORT_IDX(SendIBSLIDMask)
334#define krp_ibsdtestiftx KREG_IBPORT_IDX(IB_SDTEST_IF_TX)
335#define krp_adapt_dis_timer KREG_IBPORT_IDX(ADAPT_DISABLE_TIMER_THRESHOLD)
336#define krp_tx_deemph_override KREG_IBPORT_IDX(IBSD_TX_DEEMPHASIS_OVERRIDE)
337#define krp_serdesctrl KREG_IBPORT_IDX(IBSerdesCtrl)
338
339/*
b595076a 340 * Per-context kernel registers. Access only with qib_read_kreg_ctxt()
f931551b
RC
341 * or qib_write_kreg_ctxt()
342 */
343#define krc_rcvhdraddr KREG_IDX(RcvHdrAddr0)
344#define krc_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
345
346/*
347 * TID Flow table, per context. Reduces
348 * number of hdrq updates to one per flow (or on errors).
349 * context 0 and 1 share same memory, but have distinct
350 * addresses. Since for now, we never use expected sends
351 * on kernel contexts, we don't worry about that (we initialize
352 * those entries for ctxt 0/1 on driver load twice, for example).
353 */
354#define NUM_TIDFLOWS_CTXT 0x20 /* 0x20 per context; have to hardcode */
355#define ur_rcvflowtable (KREG_IDX(RcvTIDFlowTable0) - KREG_IDX(RcvHdrTail0))
356
357/* these are the error bits in the tid flows, and are W1C */
358#define TIDFLOW_ERRBITS ( \
359 (SYM_MASK(RcvTIDFlowTable0, GenMismatch) << \
360 SYM_LSB(RcvTIDFlowTable0, GenMismatch)) | \
361 (SYM_MASK(RcvTIDFlowTable0, SeqMismatch) << \
362 SYM_LSB(RcvTIDFlowTable0, SeqMismatch)))
363
364/* Most (not all) Counters are per-IBport.
365 * Requires LBIntCnt is at offset 0 in the group
366 */
367#define CREG_IDX(regname) \
368((QIB_7322_##regname##_0_OFFS - QIB_7322_LBIntCnt_OFFS) / sizeof(u64))
369
370#define crp_badformat CREG_IDX(RxVersionErrCnt)
371#define crp_err_rlen CREG_IDX(RxLenErrCnt)
372#define crp_erricrc CREG_IDX(RxICRCErrCnt)
373#define crp_errlink CREG_IDX(RxLinkMalformCnt)
374#define crp_errlpcrc CREG_IDX(RxLPCRCErrCnt)
375#define crp_errpkey CREG_IDX(RxPKeyMismatchCnt)
376#define crp_errvcrc CREG_IDX(RxVCRCErrCnt)
377#define crp_excessbufferovfl CREG_IDX(ExcessBufferOvflCnt)
378#define crp_iblinkdown CREG_IDX(IBLinkDownedCnt)
379#define crp_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
380#define crp_ibstatuschange CREG_IDX(IBStatusChangeCnt)
381#define crp_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
382#define crp_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
383#define crp_locallinkintegrityerr CREG_IDX(LocalLinkIntegrityErrCnt)
384#define crp_pktrcv CREG_IDX(RxDataPktCnt)
385#define crp_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
386#define crp_pktsend CREG_IDX(TxDataPktCnt)
387#define crp_pktsendflow CREG_IDX(TxFlowPktCnt)
388#define crp_psrcvdatacount CREG_IDX(PSRcvDataCount)
389#define crp_psrcvpktscount CREG_IDX(PSRcvPktsCount)
390#define crp_psxmitdatacount CREG_IDX(PSXmitDataCount)
391#define crp_psxmitpktscount CREG_IDX(PSXmitPktsCount)
392#define crp_psxmitwaitcount CREG_IDX(PSXmitWaitCount)
393#define crp_rcvebp CREG_IDX(RxEBPCnt)
394#define crp_rcvflowctrlviol CREG_IDX(RxFlowCtrlViolCnt)
395#define crp_rcvovfl CREG_IDX(RxBufOvflCnt)
396#define crp_rxdlidfltr CREG_IDX(RxDlidFltrCnt)
397#define crp_rxdroppkt CREG_IDX(RxDroppedPktCnt)
398#define crp_rxotherlocalphyerr CREG_IDX(RxOtherLocalPhyErrCnt)
399#define crp_rxqpinvalidctxt CREG_IDX(RxQPInvalidContextCnt)
400#define crp_rxvlerr CREG_IDX(RxVlErrCnt)
401#define crp_sendstall CREG_IDX(TxFlowStallCnt)
402#define crp_txdroppedpkt CREG_IDX(TxDroppedPktCnt)
403#define crp_txhdrerr CREG_IDX(TxHeadersErrCnt)
404#define crp_txlenerr CREG_IDX(TxLenErrCnt)
f931551b
RC
405#define crp_txminmaxlenerr CREG_IDX(TxMaxMinLenErrCnt)
406#define crp_txsdmadesc CREG_IDX(TxSDmaDescCnt)
407#define crp_txunderrun CREG_IDX(TxUnderrunCnt)
408#define crp_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
409#define crp_vl15droppedpkt CREG_IDX(RxVL15DroppedPktCnt)
410#define crp_wordrcv CREG_IDX(RxDwordCnt)
411#define crp_wordsend CREG_IDX(TxDwordCnt)
412#define crp_tx_creditstalls CREG_IDX(TxCreditUpToDateTimeOut)
413
414/* these are the (few) counters that are not port-specific */
415#define CREG_DEVIDX(regname) ((QIB_7322_##regname##_OFFS - \
416 QIB_7322_LBIntCnt_OFFS) / sizeof(u64))
417#define cr_base_egrovfl CREG_DEVIDX(RxP0HdrEgrOvflCnt)
418#define cr_lbint CREG_DEVIDX(LBIntCnt)
419#define cr_lbstall CREG_DEVIDX(LBFlowStallCnt)
420#define cr_pcieretrydiag CREG_DEVIDX(PcieRetryBufDiagQwordCnt)
421#define cr_rxtidflowdrop CREG_DEVIDX(RxTidFlowDropCnt)
422#define cr_tidfull CREG_DEVIDX(RxTIDFullErrCnt)
423#define cr_tidinvalid CREG_DEVIDX(RxTIDValidErrCnt)
424
425/* no chip register for # of IB ports supported, so define */
426#define NUM_IB_PORTS 2
427
428/* 1 VL15 buffer per hardware IB port, no register for this, so define */
429#define NUM_VL15_BUFS NUM_IB_PORTS
430
431/*
432 * context 0 and 1 are special, and there is no chip register that
433 * defines this value, so we have to define it here.
434 * These are all allocated to either 0 or 1 for single port
435 * hardware configuration, otherwise each gets half
436 */
437#define KCTXT0_EGRCNT 2048
438
439/* values for vl and port fields in PBC, 7322-specific */
440#define PBC_PORT_SEL_LSB 26
441#define PBC_PORT_SEL_RMASK 1
442#define PBC_VL_NUM_LSB 27
443#define PBC_VL_NUM_RMASK 7
444#define PBC_7322_VL15_SEND (1ULL << 63) /* pbc; VL15, no credit check */
445#define PBC_7322_VL15_SEND_CTRL (1ULL << 31) /* control version of same */
446
447static u8 ib_rate_to_delay[IB_RATE_120_GBPS + 1] = {
448 [IB_RATE_2_5_GBPS] = 16,
449 [IB_RATE_5_GBPS] = 8,
450 [IB_RATE_10_GBPS] = 4,
451 [IB_RATE_20_GBPS] = 2,
452 [IB_RATE_30_GBPS] = 2,
453 [IB_RATE_40_GBPS] = 1
454};
455
456#define IBA7322_LINKSPEED_SHIFT SYM_LSB(IBCStatusA_0, LinkSpeedActive)
457#define IBA7322_LINKWIDTH_SHIFT SYM_LSB(IBCStatusA_0, LinkWidthActive)
458
459/* link training states, from IBC */
460#define IB_7322_LT_STATE_DISABLED 0x00
461#define IB_7322_LT_STATE_LINKUP 0x01
462#define IB_7322_LT_STATE_POLLACTIVE 0x02
463#define IB_7322_LT_STATE_POLLQUIET 0x03
464#define IB_7322_LT_STATE_SLEEPDELAY 0x04
465#define IB_7322_LT_STATE_SLEEPQUIET 0x05
466#define IB_7322_LT_STATE_CFGDEBOUNCE 0x08
467#define IB_7322_LT_STATE_CFGRCVFCFG 0x09
468#define IB_7322_LT_STATE_CFGWAITRMT 0x0a
469#define IB_7322_LT_STATE_CFGIDLE 0x0b
470#define IB_7322_LT_STATE_RECOVERRETRAIN 0x0c
471#define IB_7322_LT_STATE_TXREVLANES 0x0d
472#define IB_7322_LT_STATE_RECOVERWAITRMT 0x0e
473#define IB_7322_LT_STATE_RECOVERIDLE 0x0f
474#define IB_7322_LT_STATE_CFGENH 0x10
475#define IB_7322_LT_STATE_CFGTEST 0x11
31264484
MH
476#define IB_7322_LT_STATE_CFGWAITRMTTEST 0x12
477#define IB_7322_LT_STATE_CFGWAITENH 0x13
f931551b
RC
478
479/* link state machine states from IBC */
480#define IB_7322_L_STATE_DOWN 0x0
481#define IB_7322_L_STATE_INIT 0x1
482#define IB_7322_L_STATE_ARM 0x2
483#define IB_7322_L_STATE_ACTIVE 0x3
484#define IB_7322_L_STATE_ACT_DEFER 0x4
485
486static const u8 qib_7322_physportstate[0x20] = {
487 [IB_7322_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
488 [IB_7322_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
489 [IB_7322_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
490 [IB_7322_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
491 [IB_7322_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
492 [IB_7322_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
493 [IB_7322_LT_STATE_CFGDEBOUNCE] = IB_PHYSPORTSTATE_CFG_TRAIN,
494 [IB_7322_LT_STATE_CFGRCVFCFG] =
495 IB_PHYSPORTSTATE_CFG_TRAIN,
496 [IB_7322_LT_STATE_CFGWAITRMT] =
497 IB_PHYSPORTSTATE_CFG_TRAIN,
498 [IB_7322_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_IDLE,
499 [IB_7322_LT_STATE_RECOVERRETRAIN] =
500 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
501 [IB_7322_LT_STATE_RECOVERWAITRMT] =
502 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
503 [IB_7322_LT_STATE_RECOVERIDLE] =
504 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
505 [IB_7322_LT_STATE_CFGENH] = IB_PHYSPORTSTATE_CFG_ENH,
506 [IB_7322_LT_STATE_CFGTEST] = IB_PHYSPORTSTATE_CFG_TRAIN,
31264484
MH
507 [IB_7322_LT_STATE_CFGWAITRMTTEST] =
508 IB_PHYSPORTSTATE_CFG_TRAIN,
509 [IB_7322_LT_STATE_CFGWAITENH] =
510 IB_PHYSPORTSTATE_CFG_WAIT_ENH,
f931551b
RC
511 [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
512 [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
513 [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
514 [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
515};
516
517struct qib_chip_specific {
518 u64 __iomem *cregbase;
519 u64 *cntrs;
520 spinlock_t rcvmod_lock; /* protect rcvctrl shadow changes */
521 spinlock_t gpio_lock; /* RMW of shadows/regs for ExtCtrl and GPIO */
522 u64 main_int_mask; /* clear bits which have dedicated handlers */
523 u64 int_enable_mask; /* for per port interrupts in single port mode */
524 u64 errormask;
525 u64 hwerrmask;
526 u64 gpio_out; /* shadow of kr_gpio_out, for rmw ops */
527 u64 gpio_mask; /* shadow the gpio mask register */
528 u64 extctrl; /* shadow the gpio output enable, etc... */
529 u32 ncntrs;
530 u32 nportcntrs;
531 u32 cntrnamelen;
532 u32 portcntrnamelen;
533 u32 numctxts;
534 u32 rcvegrcnt;
535 u32 updthresh; /* current AvailUpdThld */
536 u32 updthresh_dflt; /* default AvailUpdThld */
537 u32 r1;
538 int irq;
539 u32 num_msix_entries;
540 u32 sdmabufcnt;
541 u32 lastbuf_for_pio;
542 u32 stay_in_freeze;
543 u32 recovery_ports_initted;
f931551b
RC
544 struct msix_entry *msix_entries;
545 void **msix_arg;
546 unsigned long *sendchkenable;
547 unsigned long *sendgrhchk;
548 unsigned long *sendibchk;
549 u32 rcvavail_timeout[18];
550 char emsgbuf[128]; /* for device error interrupt msg buffer */
551};
552
553/* Table of entries in "human readable" form Tx Emphasis. */
554struct txdds_ent {
555 u8 amp;
556 u8 pre;
557 u8 main;
558 u8 post;
559};
560
561struct vendor_txdds_ent {
562 u8 oui[QSFP_VOUI_LEN];
563 u8 *partnum;
564 struct txdds_ent sdr;
565 struct txdds_ent ddr;
566 struct txdds_ent qdr;
567};
568
569static void write_tx_serdes_param(struct qib_pportdata *, struct txdds_ent *);
570
571#define TXDDS_TABLE_SZ 16 /* number of entries per speed in onchip table */
7c7a416e 572#define TXDDS_EXTRA_SZ 13 /* number of extra tx settings entries */
e706203c 573#define TXDDS_MFG_SZ 2 /* number of mfg tx settings entries */
f931551b
RC
574#define SERDES_CHANS 4 /* yes, it's obvious, but one less magic number */
575
576#define H1_FORCE_VAL 8
a77fcf89
RC
577#define H1_FORCE_QME 1 /* may be overridden via setup_txselect() */
578#define H1_FORCE_QMH 7 /* may be overridden via setup_txselect() */
f931551b
RC
579
580/* The static and dynamic registers are paired, and the pairs indexed by spd */
581#define krp_static_adapt_dis(spd) (KREG_IBPORT_IDX(ADAPT_DISABLE_STATIC_SDR) \
582 + ((spd) * 2))
583
584#define QDR_DFE_DISABLE_DELAY 4000 /* msec after LINKUP */
585#define QDR_STATIC_ADAPT_DOWN 0xf0f0f0f0ULL /* link down, H1-H4 QDR adapts */
586#define QDR_STATIC_ADAPT_DOWN_R1 0ULL /* r1 link down, H1-H4 QDR adapts */
587#define QDR_STATIC_ADAPT_INIT 0xffffffffffULL /* up, disable H0,H1-8, LE */
588#define QDR_STATIC_ADAPT_INIT_R1 0xf0ffffffffULL /* r1 up, disable H0,H1-8 */
589
f931551b
RC
590struct qib_chippport_specific {
591 u64 __iomem *kpregbase;
592 u64 __iomem *cpregbase;
593 u64 *portcntrs;
594 struct qib_pportdata *ppd;
595 wait_queue_head_t autoneg_wait;
596 struct delayed_work autoneg_work;
597 struct delayed_work ipg_work;
598 struct timer_list chase_timer;
599 /*
600 * these 5 fields are used to establish deltas for IB symbol
601 * errors and linkrecovery errors. They can be reported on
602 * some chips during link negotiation prior to INIT, and with
603 * DDR when faking DDR negotiations with non-IBTA switches.
604 * The chip counters are adjusted at driver unload if there is
605 * a non-zero delta.
606 */
607 u64 ibdeltainprog;
608 u64 ibsymdelta;
609 u64 ibsymsnap;
610 u64 iblnkerrdelta;
611 u64 iblnkerrsnap;
612 u64 iblnkdownsnap;
613 u64 iblnkdowndelta;
614 u64 ibmalfdelta;
615 u64 ibmalfsnap;
616 u64 ibcctrl_a; /* krp_ibcctrl_a shadow */
617 u64 ibcctrl_b; /* krp_ibcctrl_b shadow */
8482d5d1
MM
618 unsigned long qdr_dfe_time;
619 unsigned long chase_end;
f931551b
RC
620 u32 autoneg_tries;
621 u32 recovery_init;
622 u32 qdr_dfe_on;
623 u32 qdr_reforce;
624 /*
625 * Per-bay per-channel rcv QMH H1 values and Tx values for QDR.
626 * entry zero is unused, to simplify indexing
627 */
a77fcf89
RC
628 u8 h1_val;
629 u8 no_eep; /* txselect table index to use if no qsfp info */
f931551b
RC
630 u8 ipg_tries;
631 u8 ibmalfusesnap;
632 struct qib_qsfp_data qsfp_data;
633 char epmsgbuf[192]; /* for port error interrupt msg buffer */
634};
635
636static struct {
637 const char *name;
638 irq_handler_t handler;
639 int lsb;
640 int port; /* 0 if not port-specific, else port # */
641} irq_table[] = {
642 { QIB_DRV_NAME, qib_7322intr, -1, 0 },
643 { QIB_DRV_NAME " (buf avail)", qib_7322bufavail,
644 SYM_LSB(IntStatus, SendBufAvail), 0 },
645 { QIB_DRV_NAME " (sdma 0)", sdma_intr,
646 SYM_LSB(IntStatus, SDmaInt_0), 1 },
647 { QIB_DRV_NAME " (sdma 1)", sdma_intr,
648 SYM_LSB(IntStatus, SDmaInt_1), 2 },
649 { QIB_DRV_NAME " (sdmaI 0)", sdma_idle_intr,
650 SYM_LSB(IntStatus, SDmaIdleInt_0), 1 },
651 { QIB_DRV_NAME " (sdmaI 1)", sdma_idle_intr,
652 SYM_LSB(IntStatus, SDmaIdleInt_1), 2 },
653 { QIB_DRV_NAME " (sdmaP 0)", sdma_progress_intr,
654 SYM_LSB(IntStatus, SDmaProgressInt_0), 1 },
655 { QIB_DRV_NAME " (sdmaP 1)", sdma_progress_intr,
656 SYM_LSB(IntStatus, SDmaProgressInt_1), 2 },
657 { QIB_DRV_NAME " (sdmaC 0)", sdma_cleanup_intr,
658 SYM_LSB(IntStatus, SDmaCleanupDone_0), 1 },
659 { QIB_DRV_NAME " (sdmaC 1)", sdma_cleanup_intr,
660 SYM_LSB(IntStatus, SDmaCleanupDone_1), 2 },
661};
662
f931551b
RC
663/* ibcctrl bits */
664#define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
665/* cycle through TS1/TS2 till OK */
666#define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
667/* wait for TS1, then go on */
668#define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
669#define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
670
671#define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
672#define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
673#define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
674
675#define BLOB_7322_IBCHG 0x101
676
677static inline void qib_write_kreg(const struct qib_devdata *dd,
678 const u32 regno, u64 value);
679static inline u32 qib_read_kreg32(const struct qib_devdata *, const u32);
680static void write_7322_initregs(struct qib_devdata *);
681static void write_7322_init_portregs(struct qib_pportdata *);
682static void setup_7322_link_recovery(struct qib_pportdata *, u32);
683static void check_7322_rxe_status(struct qib_pportdata *);
684static u32 __iomem *qib_7322_getsendbuf(struct qib_pportdata *, u64, u32 *);
685
686/**
687 * qib_read_ureg32 - read 32-bit virtualized per-context register
688 * @dd: device
689 * @regno: register number
690 * @ctxt: context number
691 *
692 * Return the contents of a register that is virtualized to be per context.
693 * Returns -1 on errors (not distinguishable from valid contents at
694 * runtime; we may add a separate error variable at some point).
695 */
696static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
697 enum qib_ureg regno, int ctxt)
698{
699 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
700 return 0;
701 return readl(regno + (u64 __iomem *)(
702 (dd->ureg_align * ctxt) + (dd->userbase ?
703 (char __iomem *)dd->userbase :
704 (char __iomem *)dd->kregbase + dd->uregbase)));
705}
706
707/**
708 * qib_read_ureg - read virtualized per-context register
709 * @dd: device
710 * @regno: register number
711 * @ctxt: context number
712 *
713 * Return the contents of a register that is virtualized to be per context.
714 * Returns -1 on errors (not distinguishable from valid contents at
715 * runtime; we may add a separate error variable at some point).
716 */
717static inline u64 qib_read_ureg(const struct qib_devdata *dd,
718 enum qib_ureg regno, int ctxt)
719{
720
721 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
722 return 0;
723 return readq(regno + (u64 __iomem *)(
724 (dd->ureg_align * ctxt) + (dd->userbase ?
725 (char __iomem *)dd->userbase :
726 (char __iomem *)dd->kregbase + dd->uregbase)));
727}
728
729/**
730 * qib_write_ureg - write virtualized per-context register
731 * @dd: device
732 * @regno: register number
733 * @value: value
734 * @ctxt: context
735 *
736 * Write the contents of a register that is virtualized to be per context.
737 */
738static inline void qib_write_ureg(const struct qib_devdata *dd,
739 enum qib_ureg regno, u64 value, int ctxt)
740{
741 u64 __iomem *ubase;
742 if (dd->userbase)
743 ubase = (u64 __iomem *)
744 ((char __iomem *) dd->userbase +
745 dd->ureg_align * ctxt);
746 else
747 ubase = (u64 __iomem *)
748 (dd->uregbase +
749 (char __iomem *) dd->kregbase +
750 dd->ureg_align * ctxt);
751
752 if (dd->kregbase && (dd->flags & QIB_PRESENT))
753 writeq(value, &ubase[regno]);
754}
755
756static inline u32 qib_read_kreg32(const struct qib_devdata *dd,
757 const u32 regno)
758{
759 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
760 return -1;
761 return readl((u32 __iomem *) &dd->kregbase[regno]);
762}
763
764static inline u64 qib_read_kreg64(const struct qib_devdata *dd,
765 const u32 regno)
766{
767 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
768 return -1;
769 return readq(&dd->kregbase[regno]);
770}
771
772static inline void qib_write_kreg(const struct qib_devdata *dd,
773 const u32 regno, u64 value)
774{
775 if (dd->kregbase && (dd->flags & QIB_PRESENT))
776 writeq(value, &dd->kregbase[regno]);
777}
778
779/*
780 * not many sanity checks for the port-specific kernel register routines,
781 * since they are only used when it's known to be safe.
782*/
783static inline u64 qib_read_kreg_port(const struct qib_pportdata *ppd,
784 const u16 regno)
785{
786 if (!ppd->cpspec->kpregbase || !(ppd->dd->flags & QIB_PRESENT))
787 return 0ULL;
788 return readq(&ppd->cpspec->kpregbase[regno]);
789}
790
791static inline void qib_write_kreg_port(const struct qib_pportdata *ppd,
792 const u16 regno, u64 value)
793{
794 if (ppd->cpspec && ppd->dd && ppd->cpspec->kpregbase &&
795 (ppd->dd->flags & QIB_PRESENT))
796 writeq(value, &ppd->cpspec->kpregbase[regno]);
797}
798
799/**
800 * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
801 * @dd: the qlogic_ib device
802 * @regno: the register number to write
803 * @ctxt: the context containing the register
804 * @value: the value to write
805 */
806static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
807 const u16 regno, unsigned ctxt,
808 u64 value)
809{
810 qib_write_kreg(dd, regno + ctxt, value);
811}
812
813static inline u64 read_7322_creg(const struct qib_devdata *dd, u16 regno)
814{
815 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
816 return 0;
817 return readq(&dd->cspec->cregbase[regno]);
818
819
820}
821
822static inline u32 read_7322_creg32(const struct qib_devdata *dd, u16 regno)
823{
824 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
825 return 0;
826 return readl(&dd->cspec->cregbase[regno]);
827
828
829}
830
831static inline void write_7322_creg_port(const struct qib_pportdata *ppd,
832 u16 regno, u64 value)
833{
834 if (ppd->cpspec && ppd->cpspec->cpregbase &&
835 (ppd->dd->flags & QIB_PRESENT))
836 writeq(value, &ppd->cpspec->cpregbase[regno]);
837}
838
839static inline u64 read_7322_creg_port(const struct qib_pportdata *ppd,
840 u16 regno)
841{
842 if (!ppd->cpspec || !ppd->cpspec->cpregbase ||
843 !(ppd->dd->flags & QIB_PRESENT))
844 return 0;
845 return readq(&ppd->cpspec->cpregbase[regno]);
846}
847
848static inline u32 read_7322_creg32_port(const struct qib_pportdata *ppd,
849 u16 regno)
850{
851 if (!ppd->cpspec || !ppd->cpspec->cpregbase ||
852 !(ppd->dd->flags & QIB_PRESENT))
853 return 0;
854 return readl(&ppd->cpspec->cpregbase[regno]);
855}
856
857/* bits in Control register */
858#define QLOGIC_IB_C_RESET SYM_MASK(Control, SyncReset)
859#define QLOGIC_IB_C_SDMAFETCHPRIOEN SYM_MASK(Control, SDmaDescFetchPriorityEn)
860
861/* bits in general interrupt regs */
862#define QIB_I_RCVURG_LSB SYM_LSB(IntMask, RcvUrg0IntMask)
863#define QIB_I_RCVURG_RMASK MASK_ACROSS(0, 17)
864#define QIB_I_RCVURG_MASK (QIB_I_RCVURG_RMASK << QIB_I_RCVURG_LSB)
865#define QIB_I_RCVAVAIL_LSB SYM_LSB(IntMask, RcvAvail0IntMask)
866#define QIB_I_RCVAVAIL_RMASK MASK_ACROSS(0, 17)
867#define QIB_I_RCVAVAIL_MASK (QIB_I_RCVAVAIL_RMASK << QIB_I_RCVAVAIL_LSB)
868#define QIB_I_C_ERROR INT_MASK(Err)
869
870#define QIB_I_SPIOSENT (INT_MASK_P(SendDone, 0) | INT_MASK_P(SendDone, 1))
871#define QIB_I_SPIOBUFAVAIL INT_MASK(SendBufAvail)
872#define QIB_I_GPIO INT_MASK(AssertGPIO)
873#define QIB_I_P_SDMAINT(pidx) \
874 (INT_MASK_P(SDma, pidx) | INT_MASK_P(SDmaIdle, pidx) | \
875 INT_MASK_P(SDmaProgress, pidx) | \
876 INT_MASK_PM(SDmaCleanupDone, pidx))
877
878/* Interrupt bits that are "per port" */
879#define QIB_I_P_BITSEXTANT(pidx) \
880 (INT_MASK_P(Err, pidx) | INT_MASK_P(SendDone, pidx) | \
881 INT_MASK_P(SDma, pidx) | INT_MASK_P(SDmaIdle, pidx) | \
882 INT_MASK_P(SDmaProgress, pidx) | \
883 INT_MASK_PM(SDmaCleanupDone, pidx))
884
885/* Interrupt bits that are common to a device */
886/* currently unused: QIB_I_SPIOSENT */
887#define QIB_I_C_BITSEXTANT \
888 (QIB_I_RCVURG_MASK | QIB_I_RCVAVAIL_MASK | \
889 QIB_I_SPIOSENT | \
890 QIB_I_C_ERROR | QIB_I_SPIOBUFAVAIL | QIB_I_GPIO)
891
892#define QIB_I_BITSEXTANT (QIB_I_C_BITSEXTANT | \
893 QIB_I_P_BITSEXTANT(0) | QIB_I_P_BITSEXTANT(1))
894
895/*
896 * Error bits that are "per port".
897 */
898#define QIB_E_P_IBSTATUSCHANGED ERR_MASK_N(IBStatusChanged)
899#define QIB_E_P_SHDR ERR_MASK_N(SHeadersErr)
900#define QIB_E_P_VL15_BUF_MISUSE ERR_MASK_N(VL15BufMisuseErr)
901#define QIB_E_P_SND_BUF_MISUSE ERR_MASK_N(SendBufMisuseErr)
902#define QIB_E_P_SUNSUPVL ERR_MASK_N(SendUnsupportedVLErr)
903#define QIB_E_P_SUNEXP_PKTNUM ERR_MASK_N(SendUnexpectedPktNumErr)
904#define QIB_E_P_SDROP_DATA ERR_MASK_N(SendDroppedDataPktErr)
905#define QIB_E_P_SDROP_SMP ERR_MASK_N(SendDroppedSmpPktErr)
906#define QIB_E_P_SPKTLEN ERR_MASK_N(SendPktLenErr)
907#define QIB_E_P_SUNDERRUN ERR_MASK_N(SendUnderRunErr)
908#define QIB_E_P_SMAXPKTLEN ERR_MASK_N(SendMaxPktLenErr)
909#define QIB_E_P_SMINPKTLEN ERR_MASK_N(SendMinPktLenErr)
910#define QIB_E_P_RIBLOSTLINK ERR_MASK_N(RcvIBLostLinkErr)
911#define QIB_E_P_RHDR ERR_MASK_N(RcvHdrErr)
912#define QIB_E_P_RHDRLEN ERR_MASK_N(RcvHdrLenErr)
913#define QIB_E_P_RBADTID ERR_MASK_N(RcvBadTidErr)
914#define QIB_E_P_RBADVERSION ERR_MASK_N(RcvBadVersionErr)
915#define QIB_E_P_RIBFLOW ERR_MASK_N(RcvIBFlowErr)
916#define QIB_E_P_REBP ERR_MASK_N(RcvEBPErr)
917#define QIB_E_P_RUNSUPVL ERR_MASK_N(RcvUnsupportedVLErr)
918#define QIB_E_P_RUNEXPCHAR ERR_MASK_N(RcvUnexpectedCharErr)
919#define QIB_E_P_RSHORTPKTLEN ERR_MASK_N(RcvShortPktLenErr)
920#define QIB_E_P_RLONGPKTLEN ERR_MASK_N(RcvLongPktLenErr)
921#define QIB_E_P_RMAXPKTLEN ERR_MASK_N(RcvMaxPktLenErr)
922#define QIB_E_P_RMINPKTLEN ERR_MASK_N(RcvMinPktLenErr)
923#define QIB_E_P_RICRC ERR_MASK_N(RcvICRCErr)
924#define QIB_E_P_RVCRC ERR_MASK_N(RcvVCRCErr)
925#define QIB_E_P_RFORMATERR ERR_MASK_N(RcvFormatErr)
926
927#define QIB_E_P_SDMA1STDESC ERR_MASK_N(SDma1stDescErr)
928#define QIB_E_P_SDMABASE ERR_MASK_N(SDmaBaseErr)
929#define QIB_E_P_SDMADESCADDRMISALIGN ERR_MASK_N(SDmaDescAddrMisalignErr)
930#define QIB_E_P_SDMADWEN ERR_MASK_N(SDmaDwEnErr)
931#define QIB_E_P_SDMAGENMISMATCH ERR_MASK_N(SDmaGenMismatchErr)
932#define QIB_E_P_SDMAHALT ERR_MASK_N(SDmaHaltErr)
933#define QIB_E_P_SDMAMISSINGDW ERR_MASK_N(SDmaMissingDwErr)
934#define QIB_E_P_SDMAOUTOFBOUND ERR_MASK_N(SDmaOutOfBoundErr)
935#define QIB_E_P_SDMARPYTAG ERR_MASK_N(SDmaRpyTagErr)
936#define QIB_E_P_SDMATAILOUTOFBOUND ERR_MASK_N(SDmaTailOutOfBoundErr)
937#define QIB_E_P_SDMAUNEXPDATA ERR_MASK_N(SDmaUnexpDataErr)
938
939/* Error bits that are common to a device */
940#define QIB_E_RESET ERR_MASK(ResetNegated)
941#define QIB_E_HARDWARE ERR_MASK(HardwareErr)
942#define QIB_E_INVALIDADDR ERR_MASK(InvalidAddrErr)
943
944
945/*
946 * Per chip (rather than per-port) errors. Most either do
947 * nothing but trigger a print (because they self-recover, or
948 * always occur in tandem with other errors that handle the
949 * issue), or because they indicate errors with no recovery,
950 * but we want to know that they happened.
951 */
952#define QIB_E_SBUF_VL15_MISUSE ERR_MASK(SBufVL15MisUseErr)
953#define QIB_E_BADEEP ERR_MASK(InvalidEEPCmd)
954#define QIB_E_VLMISMATCH ERR_MASK(SendVLMismatchErr)
955#define QIB_E_ARMLAUNCH ERR_MASK(SendArmLaunchErr)
956#define QIB_E_SPCLTRIG ERR_MASK(SendSpecialTriggerErr)
957#define QIB_E_RRCVHDRFULL ERR_MASK(RcvHdrFullErr)
958#define QIB_E_RRCVEGRFULL ERR_MASK(RcvEgrFullErr)
959#define QIB_E_RCVCTXTSHARE ERR_MASK(RcvContextShareErr)
960
961/* SDMA chip errors (not per port)
962 * QIB_E_SDMA_BUF_DUP needs no special handling, because we will also get
963 * the SDMAHALT error immediately, so we just print the dup error via the
964 * E_AUTO mechanism. This is true of most of the per-port fatal errors
965 * as well, but since this is port-independent, by definition, it's
966 * handled a bit differently. SDMA_VL15 and SDMA_WRONG_PORT are per
967 * packet send errors, and so are handled in the same manner as other
968 * per-packet errors.
969 */
970#define QIB_E_SDMA_VL15 ERR_MASK(SDmaVL15Err)
971#define QIB_E_SDMA_WRONG_PORT ERR_MASK(SDmaWrongPortErr)
972#define QIB_E_SDMA_BUF_DUP ERR_MASK(SDmaBufMaskDuplicateErr)
973
974/*
975 * Below functionally equivalent to legacy QLOGIC_IB_E_PKTERRS
976 * it is used to print "common" packet errors.
977 */
978#define QIB_E_P_PKTERRS (QIB_E_P_SPKTLEN |\
979 QIB_E_P_SDROP_DATA | QIB_E_P_RVCRC |\
980 QIB_E_P_RICRC | QIB_E_P_RSHORTPKTLEN |\
981 QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SHDR | \
982 QIB_E_P_REBP)
983
984/* Error Bits that Packet-related (Receive, per-port) */
985#define QIB_E_P_RPKTERRS (\
986 QIB_E_P_RHDRLEN | QIB_E_P_RBADTID | \
987 QIB_E_P_RBADVERSION | QIB_E_P_RHDR | \
988 QIB_E_P_RLONGPKTLEN | QIB_E_P_RSHORTPKTLEN |\
989 QIB_E_P_RMAXPKTLEN | QIB_E_P_RMINPKTLEN | \
990 QIB_E_P_RFORMATERR | QIB_E_P_RUNSUPVL | \
991 QIB_E_P_RUNEXPCHAR | QIB_E_P_RIBFLOW | QIB_E_P_REBP)
992
993/*
994 * Error bits that are Send-related (per port)
995 * (ARMLAUNCH excluded from E_SPKTERRS because it gets special handling).
996 * All of these potentially need to have a buffer disarmed
997 */
998#define QIB_E_P_SPKTERRS (\
999 QIB_E_P_SUNEXP_PKTNUM |\
1000 QIB_E_P_SDROP_DATA | QIB_E_P_SDROP_SMP |\
1001 QIB_E_P_SMAXPKTLEN |\
1002 QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SHDR | \
1003 QIB_E_P_SMINPKTLEN | QIB_E_P_SPKTLEN | \
1004 QIB_E_P_SND_BUF_MISUSE | QIB_E_P_SUNSUPVL)
1005
1006#define QIB_E_SPKTERRS ( \
1007 QIB_E_SBUF_VL15_MISUSE | QIB_E_VLMISMATCH | \
1008 ERR_MASK_N(SendUnsupportedVLErr) | \
1009 QIB_E_SPCLTRIG | QIB_E_SDMA_VL15 | QIB_E_SDMA_WRONG_PORT)
1010
1011#define QIB_E_P_SDMAERRS ( \
1012 QIB_E_P_SDMAHALT | \
1013 QIB_E_P_SDMADESCADDRMISALIGN | \
1014 QIB_E_P_SDMAUNEXPDATA | \
1015 QIB_E_P_SDMAMISSINGDW | \
1016 QIB_E_P_SDMADWEN | \
1017 QIB_E_P_SDMARPYTAG | \
1018 QIB_E_P_SDMA1STDESC | \
1019 QIB_E_P_SDMABASE | \
1020 QIB_E_P_SDMATAILOUTOFBOUND | \
1021 QIB_E_P_SDMAOUTOFBOUND | \
1022 QIB_E_P_SDMAGENMISMATCH)
1023
1024/*
1025 * This sets some bits more than once, but makes it more obvious which
1026 * bits are not handled under other categories, and the repeat definition
1027 * is not a problem.
1028 */
1029#define QIB_E_P_BITSEXTANT ( \
1030 QIB_E_P_SPKTERRS | QIB_E_P_PKTERRS | QIB_E_P_RPKTERRS | \
1031 QIB_E_P_RIBLOSTLINK | QIB_E_P_IBSTATUSCHANGED | \
1032 QIB_E_P_SND_BUF_MISUSE | QIB_E_P_SUNDERRUN | \
1033 QIB_E_P_SHDR | QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SDMAERRS \
1034 )
1035
1036/*
1037 * These are errors that can occur when the link
1038 * changes state while a packet is being sent or received. This doesn't
1039 * cover things like EBP or VCRC that can be the result of a sending
1040 * having the link change state, so we receive a "known bad" packet.
1041 * All of these are "per port", so renamed:
1042 */
1043#define QIB_E_P_LINK_PKTERRS (\
1044 QIB_E_P_SDROP_DATA | QIB_E_P_SDROP_SMP |\
1045 QIB_E_P_SMINPKTLEN | QIB_E_P_SPKTLEN |\
1046 QIB_E_P_RSHORTPKTLEN | QIB_E_P_RMINPKTLEN |\
1047 QIB_E_P_RUNEXPCHAR)
1048
1049/*
1050 * This sets some bits more than once, but makes it more obvious which
1051 * bits are not handled under other categories (such as QIB_E_SPKTERRS),
1052 * and the repeat definition is not a problem.
1053 */
1054#define QIB_E_C_BITSEXTANT (\
1055 QIB_E_HARDWARE | QIB_E_INVALIDADDR | QIB_E_BADEEP |\
1056 QIB_E_ARMLAUNCH | QIB_E_VLMISMATCH | QIB_E_RRCVHDRFULL |\
1057 QIB_E_RRCVEGRFULL | QIB_E_RESET | QIB_E_SBUF_VL15_MISUSE)
1058
1059/* Likewise Neuter E_SPKT_ERRS_IGNORE */
1060#define E_SPKT_ERRS_IGNORE 0
1061
1062#define QIB_EXTS_MEMBIST_DISABLED \
1063 SYM_MASK(EXTStatus, MemBISTDisabled)
1064#define QIB_EXTS_MEMBIST_ENDTEST \
1065 SYM_MASK(EXTStatus, MemBISTEndTest)
1066
1067#define QIB_E_SPIOARMLAUNCH \
1068 ERR_MASK(SendArmLaunchErr)
1069
1070#define IBA7322_IBCC_LINKINITCMD_MASK SYM_RMASK(IBCCtrlA_0, LinkInitCmd)
1071#define IBA7322_IBCC_LINKCMD_SHIFT SYM_LSB(IBCCtrlA_0, LinkCmd)
1072
1073/*
1074 * IBTA_1_2 is set when multiple speeds are enabled (normal),
1075 * and also if forced QDR (only QDR enabled). It's enabled for the
1076 * forced QDR case so that scrambling will be enabled by the TS3
1077 * exchange, when supported by both sides of the link.
1078 */
1079#define IBA7322_IBC_IBTA_1_2_MASK SYM_MASK(IBCCtrlB_0, IB_ENHANCED_MODE)
1080#define IBA7322_IBC_MAX_SPEED_MASK SYM_MASK(IBCCtrlB_0, SD_SPEED)
1081#define IBA7322_IBC_SPEED_QDR SYM_MASK(IBCCtrlB_0, SD_SPEED_QDR)
1082#define IBA7322_IBC_SPEED_DDR SYM_MASK(IBCCtrlB_0, SD_SPEED_DDR)
1083#define IBA7322_IBC_SPEED_SDR SYM_MASK(IBCCtrlB_0, SD_SPEED_SDR)
1084#define IBA7322_IBC_SPEED_MASK (SYM_MASK(IBCCtrlB_0, SD_SPEED_SDR) | \
1085 SYM_MASK(IBCCtrlB_0, SD_SPEED_DDR) | SYM_MASK(IBCCtrlB_0, SD_SPEED_QDR))
1086#define IBA7322_IBC_SPEED_LSB SYM_LSB(IBCCtrlB_0, SD_SPEED_SDR)
1087
1088#define IBA7322_LEDBLINK_OFF_SHIFT SYM_LSB(RcvPktLEDCnt_0, OFFperiod)
1089#define IBA7322_LEDBLINK_ON_SHIFT SYM_LSB(RcvPktLEDCnt_0, ONperiod)
1090
1091#define IBA7322_IBC_WIDTH_AUTONEG SYM_MASK(IBCCtrlB_0, IB_NUM_CHANNELS)
1092#define IBA7322_IBC_WIDTH_4X_ONLY (1<<SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS))
1093#define IBA7322_IBC_WIDTH_1X_ONLY (0<<SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS))
1094
1095#define IBA7322_IBC_RXPOL_MASK SYM_MASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP)
1096#define IBA7322_IBC_RXPOL_LSB SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP)
1097#define IBA7322_IBC_HRTBT_MASK (SYM_MASK(IBCCtrlB_0, HRTBT_AUTO) | \
1098 SYM_MASK(IBCCtrlB_0, HRTBT_ENB))
1099#define IBA7322_IBC_HRTBT_RMASK (IBA7322_IBC_HRTBT_MASK >> \
1100 SYM_LSB(IBCCtrlB_0, HRTBT_ENB))
1101#define IBA7322_IBC_HRTBT_LSB SYM_LSB(IBCCtrlB_0, HRTBT_ENB)
1102
1103#define IBA7322_REDIRECT_VEC_PER_REG 12
1104
1105#define IBA7322_SENDCHK_PKEY SYM_MASK(SendCheckControl_0, PKey_En)
1106#define IBA7322_SENDCHK_BTHQP SYM_MASK(SendCheckControl_0, BTHQP_En)
1107#define IBA7322_SENDCHK_SLID SYM_MASK(SendCheckControl_0, SLID_En)
1108#define IBA7322_SENDCHK_RAW_IPV6 SYM_MASK(SendCheckControl_0, RawIPV6_En)
1109#define IBA7322_SENDCHK_MINSZ SYM_MASK(SendCheckControl_0, PacketTooSmall_En)
1110
1111#define AUTONEG_TRIES 3 /* sequential retries to negotiate DDR */
1112
1113#define HWE_AUTO(fldname) { .mask = SYM_MASK(HwErrMask, fldname##Mask), \
e67306a3 1114 .msg = #fldname , .sz = sizeof(#fldname) }
f931551b 1115#define HWE_AUTO_P(fldname, port) { .mask = SYM_MASK(HwErrMask, \
e67306a3 1116 fldname##Mask##_##port), .msg = #fldname , .sz = sizeof(#fldname) }
f931551b
RC
1117static const struct qib_hwerror_msgs qib_7322_hwerror_msgs[] = {
1118 HWE_AUTO_P(IBSerdesPClkNotDetect, 1),
1119 HWE_AUTO_P(IBSerdesPClkNotDetect, 0),
1120 HWE_AUTO(PCIESerdesPClkNotDetect),
1121 HWE_AUTO(PowerOnBISTFailed),
1122 HWE_AUTO(TempsenseTholdReached),
1123 HWE_AUTO(MemoryErr),
1124 HWE_AUTO(PCIeBusParityErr),
1125 HWE_AUTO(PcieCplTimeout),
1126 HWE_AUTO(PciePoisonedTLP),
1127 HWE_AUTO_P(SDmaMemReadErr, 1),
1128 HWE_AUTO_P(SDmaMemReadErr, 0),
1129 HWE_AUTO_P(IBCBusFromSPCParityErr, 1),
b9e03e04 1130 HWE_AUTO_P(IBCBusToSPCParityErr, 1),
f931551b 1131 HWE_AUTO_P(IBCBusFromSPCParityErr, 0),
b9e03e04 1132 HWE_AUTO(statusValidNoEop),
f931551b 1133 HWE_AUTO(LATriggered),
e67306a3 1134 { .mask = 0, .sz = 0 }
f931551b
RC
1135};
1136
1137#define E_AUTO(fldname) { .mask = SYM_MASK(ErrMask, fldname##Mask), \
e67306a3 1138 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b 1139#define E_P_AUTO(fldname) { .mask = SYM_MASK(ErrMask_0, fldname##Mask), \
e67306a3 1140 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b 1141static const struct qib_hwerror_msgs qib_7322error_msgs[] = {
e67306a3
MM
1142 E_AUTO(RcvEgrFullErr),
1143 E_AUTO(RcvHdrFullErr),
f931551b
RC
1144 E_AUTO(ResetNegated),
1145 E_AUTO(HardwareErr),
1146 E_AUTO(InvalidAddrErr),
1147 E_AUTO(SDmaVL15Err),
1148 E_AUTO(SBufVL15MisUseErr),
1149 E_AUTO(InvalidEEPCmd),
1150 E_AUTO(RcvContextShareErr),
1151 E_AUTO(SendVLMismatchErr),
1152 E_AUTO(SendArmLaunchErr),
1153 E_AUTO(SendSpecialTriggerErr),
1154 E_AUTO(SDmaWrongPortErr),
1155 E_AUTO(SDmaBufMaskDuplicateErr),
e67306a3 1156 { .mask = 0, .sz = 0 }
f931551b
RC
1157};
1158
1159static const struct qib_hwerror_msgs qib_7322p_error_msgs[] = {
1160 E_P_AUTO(IBStatusChanged),
1161 E_P_AUTO(SHeadersErr),
1162 E_P_AUTO(VL15BufMisuseErr),
1163 /*
1164 * SDmaHaltErr is not really an error, make it clearer;
1165 */
e67306a3
MM
1166 {.mask = SYM_MASK(ErrMask_0, SDmaHaltErrMask), .msg = "SDmaHalted",
1167 .sz = 11},
f931551b
RC
1168 E_P_AUTO(SDmaDescAddrMisalignErr),
1169 E_P_AUTO(SDmaUnexpDataErr),
1170 E_P_AUTO(SDmaMissingDwErr),
1171 E_P_AUTO(SDmaDwEnErr),
1172 E_P_AUTO(SDmaRpyTagErr),
1173 E_P_AUTO(SDma1stDescErr),
1174 E_P_AUTO(SDmaBaseErr),
1175 E_P_AUTO(SDmaTailOutOfBoundErr),
1176 E_P_AUTO(SDmaOutOfBoundErr),
1177 E_P_AUTO(SDmaGenMismatchErr),
1178 E_P_AUTO(SendBufMisuseErr),
1179 E_P_AUTO(SendUnsupportedVLErr),
1180 E_P_AUTO(SendUnexpectedPktNumErr),
1181 E_P_AUTO(SendDroppedDataPktErr),
1182 E_P_AUTO(SendDroppedSmpPktErr),
1183 E_P_AUTO(SendPktLenErr),
1184 E_P_AUTO(SendUnderRunErr),
1185 E_P_AUTO(SendMaxPktLenErr),
1186 E_P_AUTO(SendMinPktLenErr),
1187 E_P_AUTO(RcvIBLostLinkErr),
1188 E_P_AUTO(RcvHdrErr),
1189 E_P_AUTO(RcvHdrLenErr),
1190 E_P_AUTO(RcvBadTidErr),
1191 E_P_AUTO(RcvBadVersionErr),
1192 E_P_AUTO(RcvIBFlowErr),
1193 E_P_AUTO(RcvEBPErr),
1194 E_P_AUTO(RcvUnsupportedVLErr),
1195 E_P_AUTO(RcvUnexpectedCharErr),
1196 E_P_AUTO(RcvShortPktLenErr),
1197 E_P_AUTO(RcvLongPktLenErr),
1198 E_P_AUTO(RcvMaxPktLenErr),
1199 E_P_AUTO(RcvMinPktLenErr),
1200 E_P_AUTO(RcvICRCErr),
1201 E_P_AUTO(RcvVCRCErr),
1202 E_P_AUTO(RcvFormatErr),
e67306a3 1203 { .mask = 0, .sz = 0 }
f931551b
RC
1204};
1205
1206/*
1207 * Below generates "auto-message" for interrupts not specific to any port or
1208 * context
1209 */
1210#define INTR_AUTO(fldname) { .mask = SYM_MASK(IntMask, fldname##Mask), \
e67306a3 1211 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b
RC
1212/* Below generates "auto-message" for interrupts specific to a port */
1213#define INTR_AUTO_P(fldname) { .mask = MASK_ACROSS(\
1214 SYM_LSB(IntMask, fldname##Mask##_0), \
1215 SYM_LSB(IntMask, fldname##Mask##_1)), \
e67306a3 1216 .msg = #fldname "_P", .sz = sizeof(#fldname "_P") }
f931551b
RC
1217/* For some reason, the SerDesTrimDone bits are reversed */
1218#define INTR_AUTO_PI(fldname) { .mask = MASK_ACROSS(\
1219 SYM_LSB(IntMask, fldname##Mask##_1), \
1220 SYM_LSB(IntMask, fldname##Mask##_0)), \
e67306a3 1221 .msg = #fldname "_P", .sz = sizeof(#fldname "_P") }
f931551b
RC
1222/*
1223 * Below generates "auto-message" for interrupts specific to a context,
1224 * with ctxt-number appended
1225 */
1226#define INTR_AUTO_C(fldname) { .mask = MASK_ACROSS(\
1227 SYM_LSB(IntMask, fldname##0IntMask), \
1228 SYM_LSB(IntMask, fldname##17IntMask)), \
e67306a3 1229 .msg = #fldname "_C", .sz = sizeof(#fldname "_C") }
f931551b
RC
1230
1231static const struct qib_hwerror_msgs qib_7322_intr_msgs[] = {
1232 INTR_AUTO_P(SDmaInt),
1233 INTR_AUTO_P(SDmaProgressInt),
1234 INTR_AUTO_P(SDmaIdleInt),
1235 INTR_AUTO_P(SDmaCleanupDone),
1236 INTR_AUTO_C(RcvUrg),
1237 INTR_AUTO_P(ErrInt),
1238 INTR_AUTO(ErrInt), /* non-port-specific errs */
1239 INTR_AUTO(AssertGPIOInt),
1240 INTR_AUTO_P(SendDoneInt),
1241 INTR_AUTO(SendBufAvailInt),
1242 INTR_AUTO_C(RcvAvail),
e67306a3 1243 { .mask = 0, .sz = 0 }
f931551b
RC
1244};
1245
1246#define TXSYMPTOM_AUTO_P(fldname) \
e67306a3
MM
1247 { .mask = SYM_MASK(SendHdrErrSymptom_0, fldname), \
1248 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b
RC
1249static const struct qib_hwerror_msgs hdrchk_msgs[] = {
1250 TXSYMPTOM_AUTO_P(NonKeyPacket),
1251 TXSYMPTOM_AUTO_P(GRHFail),
1252 TXSYMPTOM_AUTO_P(PkeyFail),
1253 TXSYMPTOM_AUTO_P(QPFail),
1254 TXSYMPTOM_AUTO_P(SLIDFail),
1255 TXSYMPTOM_AUTO_P(RawIPV6),
1256 TXSYMPTOM_AUTO_P(PacketTooSmall),
e67306a3 1257 { .mask = 0, .sz = 0 }
f931551b
RC
1258};
1259
1260#define IBA7322_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
1261
1262/*
1263 * Called when we might have an error that is specific to a particular
1264 * PIO buffer, and may need to cancel that buffer, so it can be re-used,
1265 * because we don't need to force the update of pioavail
1266 */
1267static void qib_disarm_7322_senderrbufs(struct qib_pportdata *ppd)
1268{
1269 struct qib_devdata *dd = ppd->dd;
1270 u32 i;
1271 int any;
1272 u32 piobcnt = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
1273 u32 regcnt = (piobcnt + BITS_PER_LONG - 1) / BITS_PER_LONG;
1274 unsigned long sbuf[4];
1275
1276 /*
1277 * It's possible that sendbuffererror could have bits set; might
1278 * have already done this as a result of hardware error handling.
1279 */
1280 any = 0;
1281 for (i = 0; i < regcnt; ++i) {
1282 sbuf[i] = qib_read_kreg64(dd, kr_sendbuffererror + i);
1283 if (sbuf[i]) {
1284 any = 1;
1285 qib_write_kreg(dd, kr_sendbuffererror + i, sbuf[i]);
1286 }
1287 }
1288
1289 if (any)
1290 qib_disarm_piobufs_set(dd, sbuf, piobcnt);
1291}
1292
1293/* No txe_recover yet, if ever */
1294
1295/* No decode__errors yet */
1296static void err_decode(char *msg, size_t len, u64 errs,
1297 const struct qib_hwerror_msgs *msp)
1298{
1299 u64 these, lmask;
1300 int took, multi, n = 0;
1301
e67306a3 1302 while (errs && msp && msp->mask) {
f931551b
RC
1303 multi = (msp->mask & (msp->mask - 1));
1304 while (errs & msp->mask) {
1305 these = (errs & msp->mask);
1306 lmask = (these & (these - 1)) ^ these;
1307 if (len) {
1308 if (n++) {
1309 /* separate the strings */
1310 *msg++ = ',';
1311 len--;
1312 }
e67306a3
MM
1313 BUG_ON(!msp->sz);
1314 /* msp->sz counts the nul */
1315 took = min_t(size_t, msp->sz - (size_t)1, len);
1316 memcpy(msg, msp->msg, took);
f931551b
RC
1317 len -= took;
1318 msg += took;
e67306a3
MM
1319 if (len)
1320 *msg = '\0';
f931551b
RC
1321 }
1322 errs &= ~lmask;
1323 if (len && multi) {
1324 /* More than one bit this mask */
1325 int idx = -1;
1326
1327 while (lmask & msp->mask) {
1328 ++idx;
1329 lmask >>= 1;
1330 }
1331 took = scnprintf(msg, len, "_%d", idx);
1332 len -= took;
1333 msg += took;
1334 }
1335 }
1336 ++msp;
1337 }
1338 /* If some bits are left, show in hex. */
1339 if (len && errs)
1340 snprintf(msg, len, "%sMORE:%llX", n ? "," : "",
1341 (unsigned long long) errs);
1342}
1343
1344/* only called if r1 set */
1345static void flush_fifo(struct qib_pportdata *ppd)
1346{
1347 struct qib_devdata *dd = ppd->dd;
1348 u32 __iomem *piobuf;
1349 u32 bufn;
1350 u32 *hdr;
1351 u64 pbc;
1352 const unsigned hdrwords = 7;
1353 static struct qib_ib_header ibhdr = {
1354 .lrh[0] = cpu_to_be16(0xF000 | QIB_LRH_BTH),
1355 .lrh[1] = IB_LID_PERMISSIVE,
1356 .lrh[2] = cpu_to_be16(hdrwords + SIZE_OF_CRC),
1357 .lrh[3] = IB_LID_PERMISSIVE,
1358 .u.oth.bth[0] = cpu_to_be32(
1359 (IB_OPCODE_UD_SEND_ONLY << 24) | QIB_DEFAULT_P_KEY),
1360 .u.oth.bth[1] = cpu_to_be32(0),
1361 .u.oth.bth[2] = cpu_to_be32(0),
1362 .u.oth.u.ud.deth[0] = cpu_to_be32(0),
1363 .u.oth.u.ud.deth[1] = cpu_to_be32(0),
1364 };
1365
1366 /*
1367 * Send a dummy VL15 packet to flush the launch FIFO.
1368 * This will not actually be sent since the TxeBypassIbc bit is set.
1369 */
1370 pbc = PBC_7322_VL15_SEND |
1371 (((u64)ppd->hw_pidx) << (PBC_PORT_SEL_LSB + 32)) |
1372 (hdrwords + SIZE_OF_CRC);
1373 piobuf = qib_7322_getsendbuf(ppd, pbc, &bufn);
1374 if (!piobuf)
1375 return;
1376 writeq(pbc, piobuf);
1377 hdr = (u32 *) &ibhdr;
1378 if (dd->flags & QIB_PIO_FLUSH_WC) {
1379 qib_flush_wc();
1380 qib_pio_copy(piobuf + 2, hdr, hdrwords - 1);
1381 qib_flush_wc();
1382 __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords + 1);
1383 qib_flush_wc();
1384 } else
1385 qib_pio_copy(piobuf + 2, hdr, hdrwords);
1386 qib_sendbuf_done(dd, bufn);
1387}
1388
1389/*
1390 * This is called with interrupts disabled and sdma_lock held.
1391 */
1392static void qib_7322_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
1393{
1394 struct qib_devdata *dd = ppd->dd;
1395 u64 set_sendctrl = 0;
1396 u64 clr_sendctrl = 0;
1397
1398 if (op & QIB_SDMA_SENDCTRL_OP_ENABLE)
1399 set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaEnable);
1400 else
1401 clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaEnable);
1402
1403 if (op & QIB_SDMA_SENDCTRL_OP_INTENABLE)
1404 set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaIntEnable);
1405 else
1406 clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaIntEnable);
1407
1408 if (op & QIB_SDMA_SENDCTRL_OP_HALT)
1409 set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaHalt);
1410 else
1411 clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaHalt);
1412
1413 if (op & QIB_SDMA_SENDCTRL_OP_DRAIN)
1414 set_sendctrl |= SYM_MASK(SendCtrl_0, TxeBypassIbc) |
1415 SYM_MASK(SendCtrl_0, TxeAbortIbc) |
1416 SYM_MASK(SendCtrl_0, TxeDrainRmFifo);
1417 else
1418 clr_sendctrl |= SYM_MASK(SendCtrl_0, TxeBypassIbc) |
1419 SYM_MASK(SendCtrl_0, TxeAbortIbc) |
1420 SYM_MASK(SendCtrl_0, TxeDrainRmFifo);
1421
1422 spin_lock(&dd->sendctrl_lock);
1423
1424 /* If we are draining everything, block sends first */
1425 if (op & QIB_SDMA_SENDCTRL_OP_DRAIN) {
1426 ppd->p_sendctrl &= ~SYM_MASK(SendCtrl_0, SendEnable);
1427 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1428 qib_write_kreg(dd, kr_scratch, 0);
1429 }
1430
1431 ppd->p_sendctrl |= set_sendctrl;
1432 ppd->p_sendctrl &= ~clr_sendctrl;
1433
1434 if (op & QIB_SDMA_SENDCTRL_OP_CLEANUP)
1435 qib_write_kreg_port(ppd, krp_sendctrl,
1436 ppd->p_sendctrl |
1437 SYM_MASK(SendCtrl_0, SDmaCleanup));
1438 else
1439 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1440 qib_write_kreg(dd, kr_scratch, 0);
1441
1442 if (op & QIB_SDMA_SENDCTRL_OP_DRAIN) {
1443 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, SendEnable);
1444 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1445 qib_write_kreg(dd, kr_scratch, 0);
1446 }
1447
1448 spin_unlock(&dd->sendctrl_lock);
1449
1450 if ((op & QIB_SDMA_SENDCTRL_OP_DRAIN) && ppd->dd->cspec->r1)
1451 flush_fifo(ppd);
1452}
1453
1454static void qib_7322_sdma_hw_clean_up(struct qib_pportdata *ppd)
1455{
1456 __qib_sdma_process_event(ppd, qib_sdma_event_e50_hw_cleaned);
1457}
1458
1459static void qib_sdma_7322_setlengen(struct qib_pportdata *ppd)
1460{
1461 /*
1462 * Set SendDmaLenGen and clear and set
1463 * the MSB of the generation count to enable generation checking
1464 * and load the internal generation counter.
1465 */
1466 qib_write_kreg_port(ppd, krp_senddmalengen, ppd->sdma_descq_cnt);
1467 qib_write_kreg_port(ppd, krp_senddmalengen,
1468 ppd->sdma_descq_cnt |
1469 (1ULL << QIB_7322_SendDmaLenGen_0_Generation_MSB));
1470}
1471
1472/*
1473 * Must be called with sdma_lock held, or before init finished.
1474 */
1475static void qib_sdma_update_7322_tail(struct qib_pportdata *ppd, u16 tail)
1476{
1477 /* Commit writes to memory and advance the tail on the chip */
1478 wmb();
1479 ppd->sdma_descq_tail = tail;
1480 qib_write_kreg_port(ppd, krp_senddmatail, tail);
1481}
1482
1483/*
1484 * This is called with interrupts disabled and sdma_lock held.
1485 */
1486static void qib_7322_sdma_hw_start_up(struct qib_pportdata *ppd)
1487{
1488 /*
1489 * Drain all FIFOs.
1490 * The hardware doesn't require this but we do it so that verbs
1491 * and user applications don't wait for link active to send stale
1492 * data.
1493 */
1494 sendctrl_7322_mod(ppd, QIB_SENDCTRL_FLUSH);
1495
1496 qib_sdma_7322_setlengen(ppd);
1497 qib_sdma_update_7322_tail(ppd, 0); /* Set SendDmaTail */
1498 ppd->sdma_head_dma[0] = 0;
1499 qib_7322_sdma_sendctrl(ppd,
1500 ppd->sdma_state.current_op | QIB_SDMA_SENDCTRL_OP_CLEANUP);
1501}
1502
1503#define DISABLES_SDMA ( \
1504 QIB_E_P_SDMAHALT | \
1505 QIB_E_P_SDMADESCADDRMISALIGN | \
1506 QIB_E_P_SDMAMISSINGDW | \
1507 QIB_E_P_SDMADWEN | \
1508 QIB_E_P_SDMARPYTAG | \
1509 QIB_E_P_SDMA1STDESC | \
1510 QIB_E_P_SDMABASE | \
1511 QIB_E_P_SDMATAILOUTOFBOUND | \
1512 QIB_E_P_SDMAOUTOFBOUND | \
1513 QIB_E_P_SDMAGENMISMATCH)
1514
1515static void sdma_7322_p_errors(struct qib_pportdata *ppd, u64 errs)
1516{
1517 unsigned long flags;
1518 struct qib_devdata *dd = ppd->dd;
1519
1520 errs &= QIB_E_P_SDMAERRS;
1521
1522 if (errs & QIB_E_P_SDMAUNEXPDATA)
1523 qib_dev_err(dd, "IB%u:%u SDmaUnexpData\n", dd->unit,
1524 ppd->port);
1525
1526 spin_lock_irqsave(&ppd->sdma_lock, flags);
1527
1528 switch (ppd->sdma_state.current_state) {
1529 case qib_sdma_state_s00_hw_down:
1530 break;
1531
1532 case qib_sdma_state_s10_hw_start_up_wait:
1533 if (errs & QIB_E_P_SDMAHALT)
1534 __qib_sdma_process_event(ppd,
1535 qib_sdma_event_e20_hw_started);
1536 break;
1537
1538 case qib_sdma_state_s20_idle:
1539 break;
1540
1541 case qib_sdma_state_s30_sw_clean_up_wait:
1542 break;
1543
1544 case qib_sdma_state_s40_hw_clean_up_wait:
1545 if (errs & QIB_E_P_SDMAHALT)
1546 __qib_sdma_process_event(ppd,
1547 qib_sdma_event_e50_hw_cleaned);
1548 break;
1549
1550 case qib_sdma_state_s50_hw_halt_wait:
1551 if (errs & QIB_E_P_SDMAHALT)
1552 __qib_sdma_process_event(ppd,
1553 qib_sdma_event_e60_hw_halted);
1554 break;
1555
1556 case qib_sdma_state_s99_running:
1557 __qib_sdma_process_event(ppd, qib_sdma_event_e7322_err_halted);
1558 __qib_sdma_process_event(ppd, qib_sdma_event_e60_hw_halted);
1559 break;
1560 }
1561
1562 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
1563}
1564
1565/*
1566 * handle per-device errors (not per-port errors)
1567 */
1568static noinline void handle_7322_errors(struct qib_devdata *dd)
1569{
1570 char *msg;
1571 u64 iserr = 0;
1572 u64 errs;
1573 u64 mask;
1574 int log_idx;
1575
1576 qib_stats.sps_errints++;
1577 errs = qib_read_kreg64(dd, kr_errstatus);
1578 if (!errs) {
1579 qib_devinfo(dd->pcidev, "device error interrupt, "
1580 "but no error bits set!\n");
1581 goto done;
1582 }
1583
1584 /* don't report errors that are masked */
1585 errs &= dd->cspec->errormask;
1586 msg = dd->cspec->emsgbuf;
1587
1588 /* do these first, they are most important */
1589 if (errs & QIB_E_HARDWARE) {
1590 *msg = '\0';
1591 qib_7322_handle_hwerrors(dd, msg, sizeof dd->cspec->emsgbuf);
1592 } else
1593 for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
1594 if (errs & dd->eep_st_masks[log_idx].errs_to_log)
1595 qib_inc_eeprom_err(dd, log_idx, 1);
1596
1597 if (errs & QIB_E_SPKTERRS) {
1598 qib_disarm_7322_senderrbufs(dd->pport);
1599 qib_stats.sps_txerrs++;
1600 } else if (errs & QIB_E_INVALIDADDR)
1601 qib_stats.sps_txerrs++;
1602 else if (errs & QIB_E_ARMLAUNCH) {
1603 qib_stats.sps_txerrs++;
1604 qib_disarm_7322_senderrbufs(dd->pport);
1605 }
1606 qib_write_kreg(dd, kr_errclear, errs);
1607
1608 /*
1609 * The ones we mask off are handled specially below
1610 * or above. Also mask SDMADISABLED by default as it
1611 * is too chatty.
1612 */
1613 mask = QIB_E_HARDWARE;
1614 *msg = '\0';
1615
1616 err_decode(msg, sizeof dd->cspec->emsgbuf, errs & ~mask,
1617 qib_7322error_msgs);
1618
1619 /*
1620 * Getting reset is a tragedy for all ports. Mark the device
1621 * _and_ the ports as "offline" in way meaningful to each.
1622 */
1623 if (errs & QIB_E_RESET) {
1624 int pidx;
1625
1626 qib_dev_err(dd, "Got reset, requires re-init "
1627 "(unload and reload driver)\n");
1628 dd->flags &= ~QIB_INITTED; /* needs re-init */
1629 /* mark as having had error */
1630 *dd->devstatusp |= QIB_STATUS_HWERROR;
1631 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1632 if (dd->pport[pidx].link_speed_supported)
1633 *dd->pport[pidx].statusp &= ~QIB_STATUS_IB_CONF;
1634 }
1635
1636 if (*msg && iserr)
1637 qib_dev_err(dd, "%s error\n", msg);
1638
1639 /*
1640 * If there were hdrq or egrfull errors, wake up any processes
1641 * waiting in poll. We used to try to check which contexts had
1642 * the overflow, but given the cost of that and the chip reads
1643 * to support it, it's better to just wake everybody up if we
1644 * get an overflow; waiters can poll again if it's not them.
1645 */
1646 if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
1647 qib_handle_urcv(dd, ~0U);
1648 if (errs & ERR_MASK(RcvEgrFullErr))
1649 qib_stats.sps_buffull++;
1650 else
1651 qib_stats.sps_hdrfull++;
1652 }
1653
1654done:
1655 return;
1656}
1657
e67306a3
MM
1658static void qib_error_tasklet(unsigned long data)
1659{
1660 struct qib_devdata *dd = (struct qib_devdata *)data;
1661
1662 handle_7322_errors(dd);
1663 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1664}
1665
f931551b
RC
1666static void reenable_chase(unsigned long opaque)
1667{
1668 struct qib_pportdata *ppd = (struct qib_pportdata *)opaque;
1669
1670 ppd->cpspec->chase_timer.expires = 0;
1671 qib_set_ib_7322_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1672 QLOGIC_IB_IBCC_LINKINITCMD_POLL);
1673}
1674
8482d5d1
MM
1675static void disable_chase(struct qib_pportdata *ppd, unsigned long tnow,
1676 u8 ibclt)
f931551b
RC
1677{
1678 ppd->cpspec->chase_end = 0;
1679
1680 if (!qib_chase)
1681 return;
1682
1683 qib_set_ib_7322_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1684 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1685 ppd->cpspec->chase_timer.expires = jiffies + QIB_CHASE_DIS_TIME;
1686 add_timer(&ppd->cpspec->chase_timer);
1687}
1688
1689static void handle_serdes_issues(struct qib_pportdata *ppd, u64 ibcst)
1690{
1691 u8 ibclt;
8482d5d1 1692 unsigned long tnow;
f931551b
RC
1693
1694 ibclt = (u8)SYM_FIELD(ibcst, IBCStatusA_0, LinkTrainingState);
1695
1696 /*
1697 * Detect and handle the state chase issue, where we can
1698 * get stuck if we are unlucky on timing on both sides of
1699 * the link. If we are, we disable, set a timer, and
1700 * then re-enable.
1701 */
1702 switch (ibclt) {
1703 case IB_7322_LT_STATE_CFGRCVFCFG:
1704 case IB_7322_LT_STATE_CFGWAITRMT:
1705 case IB_7322_LT_STATE_TXREVLANES:
1706 case IB_7322_LT_STATE_CFGENH:
8482d5d1 1707 tnow = jiffies;
f931551b 1708 if (ppd->cpspec->chase_end &&
8482d5d1 1709 time_after(tnow, ppd->cpspec->chase_end))
f931551b
RC
1710 disable_chase(ppd, tnow, ibclt);
1711 else if (!ppd->cpspec->chase_end)
1712 ppd->cpspec->chase_end = tnow + QIB_CHASE_TIME;
1713 break;
1714 default:
1715 ppd->cpspec->chase_end = 0;
1716 break;
1717 }
1718
31264484
MH
1719 if (((ibclt >= IB_7322_LT_STATE_CFGTEST &&
1720 ibclt <= IB_7322_LT_STATE_CFGWAITENH) ||
1721 ibclt == IB_7322_LT_STATE_LINKUP) &&
f931551b
RC
1722 (ibcst & SYM_MASK(IBCStatusA_0, LinkSpeedQDR))) {
1723 force_h1(ppd);
1724 ppd->cpspec->qdr_reforce = 1;
a0a234d4
MM
1725 if (!ppd->dd->cspec->r1)
1726 serdes_7322_los_enable(ppd, 0);
f931551b
RC
1727 } else if (ppd->cpspec->qdr_reforce &&
1728 (ibcst & SYM_MASK(IBCStatusA_0, LinkSpeedQDR)) &&
1729 (ibclt == IB_7322_LT_STATE_CFGENH ||
1730 ibclt == IB_7322_LT_STATE_CFGIDLE ||
1731 ibclt == IB_7322_LT_STATE_LINKUP))
1732 force_h1(ppd);
1733
1734 if ((IS_QMH(ppd->dd) || IS_QME(ppd->dd)) &&
1735 ppd->link_speed_enabled == QIB_IB_QDR &&
1736 (ibclt == IB_7322_LT_STATE_CFGTEST ||
1737 ibclt == IB_7322_LT_STATE_CFGENH ||
1738 (ibclt >= IB_7322_LT_STATE_POLLACTIVE &&
1739 ibclt <= IB_7322_LT_STATE_SLEEPQUIET)))
1740 adj_tx_serdes(ppd);
1741
a0a234d4
MM
1742 if (ibclt != IB_7322_LT_STATE_LINKUP) {
1743 u8 ltstate = qib_7322_phys_portstate(ibcst);
1744 u8 pibclt = (u8)SYM_FIELD(ppd->lastibcstat, IBCStatusA_0,
1745 LinkTrainingState);
1746 if (!ppd->dd->cspec->r1 &&
1747 pibclt == IB_7322_LT_STATE_LINKUP &&
1748 ltstate != IB_PHYSPORTSTATE_LINK_ERR_RECOVER &&
1749 ltstate != IB_PHYSPORTSTATE_RECOVERY_RETRAIN &&
1750 ltstate != IB_PHYSPORTSTATE_RECOVERY_WAITRMT &&
1751 ltstate != IB_PHYSPORTSTATE_RECOVERY_IDLE)
1752 /* If the link went down (but no into recovery,
1753 * turn LOS back on */
1754 serdes_7322_los_enable(ppd, 1);
1755 if (!ppd->cpspec->qdr_dfe_on &&
1756 ibclt <= IB_7322_LT_STATE_SLEEPQUIET) {
1757 ppd->cpspec->qdr_dfe_on = 1;
1758 ppd->cpspec->qdr_dfe_time = 0;
1759 /* On link down, reenable QDR adaptation */
1760 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
1761 ppd->dd->cspec->r1 ?
1762 QDR_STATIC_ADAPT_DOWN_R1 :
1763 QDR_STATIC_ADAPT_DOWN);
1764 printk(KERN_INFO QIB_DRV_NAME
1765 " IB%u:%u re-enabled QDR adaptation "
1766 "ibclt %x\n", ppd->dd->unit, ppd->port, ibclt);
1767 }
f931551b
RC
1768 }
1769}
1770
f2d255a0
MM
1771static int qib_7322_set_ib_cfg(struct qib_pportdata *, int, u32);
1772
f931551b
RC
1773/*
1774 * This is per-pport error handling.
1775 * will likely get it's own MSIx interrupt (one for each port,
1776 * although just a single handler).
1777 */
1778static noinline void handle_7322_p_errors(struct qib_pportdata *ppd)
1779{
1780 char *msg;
1781 u64 ignore_this_time = 0, iserr = 0, errs, fmask;
1782 struct qib_devdata *dd = ppd->dd;
1783
1784 /* do this as soon as possible */
1785 fmask = qib_read_kreg64(dd, kr_act_fmask);
1786 if (!fmask)
1787 check_7322_rxe_status(ppd);
1788
1789 errs = qib_read_kreg_port(ppd, krp_errstatus);
1790 if (!errs)
1791 qib_devinfo(dd->pcidev,
1792 "Port%d error interrupt, but no error bits set!\n",
1793 ppd->port);
1794 if (!fmask)
1795 errs &= ~QIB_E_P_IBSTATUSCHANGED;
1796 if (!errs)
1797 goto done;
1798
1799 msg = ppd->cpspec->epmsgbuf;
1800 *msg = '\0';
1801
1802 if (errs & ~QIB_E_P_BITSEXTANT) {
1803 err_decode(msg, sizeof ppd->cpspec->epmsgbuf,
1804 errs & ~QIB_E_P_BITSEXTANT, qib_7322p_error_msgs);
1805 if (!*msg)
1806 snprintf(msg, sizeof ppd->cpspec->epmsgbuf,
1807 "no others");
1808 qib_dev_porterr(dd, ppd->port, "error interrupt with unknown"
1809 " errors 0x%016Lx set (and %s)\n",
1810 (errs & ~QIB_E_P_BITSEXTANT), msg);
1811 *msg = '\0';
1812 }
1813
1814 if (errs & QIB_E_P_SHDR) {
1815 u64 symptom;
1816
1817 /* determine cause, then write to clear */
1818 symptom = qib_read_kreg_port(ppd, krp_sendhdrsymptom);
1819 qib_write_kreg_port(ppd, krp_sendhdrsymptom, 0);
1820 err_decode(msg, sizeof ppd->cpspec->epmsgbuf, symptom,
1821 hdrchk_msgs);
1822 *msg = '\0';
1823 /* senderrbuf cleared in SPKTERRS below */
1824 }
1825
1826 if (errs & QIB_E_P_SPKTERRS) {
1827 if ((errs & QIB_E_P_LINK_PKTERRS) &&
1828 !(ppd->lflags & QIBL_LINKACTIVE)) {
1829 /*
1830 * This can happen when trying to bring the link
1831 * up, but the IB link changes state at the "wrong"
1832 * time. The IB logic then complains that the packet
1833 * isn't valid. We don't want to confuse people, so
1834 * we just don't print them, except at debug
1835 */
1836 err_decode(msg, sizeof ppd->cpspec->epmsgbuf,
1837 (errs & QIB_E_P_LINK_PKTERRS),
1838 qib_7322p_error_msgs);
1839 *msg = '\0';
1840 ignore_this_time = errs & QIB_E_P_LINK_PKTERRS;
1841 }
1842 qib_disarm_7322_senderrbufs(ppd);
1843 } else if ((errs & QIB_E_P_LINK_PKTERRS) &&
1844 !(ppd->lflags & QIBL_LINKACTIVE)) {
1845 /*
1846 * This can happen when SMA is trying to bring the link
1847 * up, but the IB link changes state at the "wrong" time.
1848 * The IB logic then complains that the packet isn't
1849 * valid. We don't want to confuse people, so we just
1850 * don't print them, except at debug
1851 */
1852 err_decode(msg, sizeof ppd->cpspec->epmsgbuf, errs,
1853 qib_7322p_error_msgs);
1854 ignore_this_time = errs & QIB_E_P_LINK_PKTERRS;
1855 *msg = '\0';
1856 }
1857
1858 qib_write_kreg_port(ppd, krp_errclear, errs);
1859
1860 errs &= ~ignore_this_time;
1861 if (!errs)
1862 goto done;
1863
1864 if (errs & QIB_E_P_RPKTERRS)
1865 qib_stats.sps_rcverrs++;
1866 if (errs & QIB_E_P_SPKTERRS)
1867 qib_stats.sps_txerrs++;
1868
1869 iserr = errs & ~(QIB_E_P_RPKTERRS | QIB_E_P_PKTERRS);
1870
1871 if (errs & QIB_E_P_SDMAERRS)
1872 sdma_7322_p_errors(ppd, errs);
1873
1874 if (errs & QIB_E_P_IBSTATUSCHANGED) {
1875 u64 ibcs;
1876 u8 ltstate;
1877
1878 ibcs = qib_read_kreg_port(ppd, krp_ibcstatus_a);
1879 ltstate = qib_7322_phys_portstate(ibcs);
1880
1881 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
1882 handle_serdes_issues(ppd, ibcs);
1883 if (!(ppd->cpspec->ibcctrl_a &
1884 SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn))) {
1885 /*
1886 * We got our interrupt, so init code should be
1887 * happy and not try alternatives. Now squelch
1888 * other "chatter" from link-negotiation (pre Init)
1889 */
1890 ppd->cpspec->ibcctrl_a |=
1891 SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
1892 qib_write_kreg_port(ppd, krp_ibcctrl_a,
1893 ppd->cpspec->ibcctrl_a);
1894 }
1895
1896 /* Update our picture of width and speed from chip */
1897 ppd->link_width_active =
1898 (ibcs & SYM_MASK(IBCStatusA_0, LinkWidthActive)) ?
1899 IB_WIDTH_4X : IB_WIDTH_1X;
1900 ppd->link_speed_active = (ibcs & SYM_MASK(IBCStatusA_0,
1901 LinkSpeedQDR)) ? QIB_IB_QDR : (ibcs &
1902 SYM_MASK(IBCStatusA_0, LinkSpeedActive)) ?
1903 QIB_IB_DDR : QIB_IB_SDR;
1904
1905 if ((ppd->lflags & QIBL_IB_LINK_DISABLED) && ltstate !=
1906 IB_PHYSPORTSTATE_DISABLED)
1907 qib_set_ib_7322_lstate(ppd, 0,
1908 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
d70585f7 1909 else
f931551b
RC
1910 /*
1911 * Since going into a recovery state causes the link
1912 * state to go down and since recovery is transitory,
1913 * it is better if we "miss" ever seeing the link
1914 * training state go into recovery (i.e., ignore this
1915 * transition for link state special handling purposes)
1916 * without updating lastibcstat.
1917 */
1918 if (ltstate != IB_PHYSPORTSTATE_LINK_ERR_RECOVER &&
1919 ltstate != IB_PHYSPORTSTATE_RECOVERY_RETRAIN &&
1920 ltstate != IB_PHYSPORTSTATE_RECOVERY_WAITRMT &&
1921 ltstate != IB_PHYSPORTSTATE_RECOVERY_IDLE)
1922 qib_handle_e_ibstatuschanged(ppd, ibcs);
1923 }
1924 if (*msg && iserr)
1925 qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
1926
1927 if (ppd->state_wanted & ppd->lflags)
1928 wake_up_interruptible(&ppd->state_wait);
1929done:
1930 return;
1931}
1932
1933/* enable/disable chip from delivering interrupts */
1934static void qib_7322_set_intr_state(struct qib_devdata *dd, u32 enable)
1935{
1936 if (enable) {
1937 if (dd->flags & QIB_BADINTR)
1938 return;
1939 qib_write_kreg(dd, kr_intmask, dd->cspec->int_enable_mask);
1940 /* cause any pending enabled interrupts to be re-delivered */
1941 qib_write_kreg(dd, kr_intclear, 0ULL);
1942 if (dd->cspec->num_msix_entries) {
1943 /* and same for MSIx */
1944 u64 val = qib_read_kreg64(dd, kr_intgranted);
1945 if (val)
1946 qib_write_kreg(dd, kr_intgranted, val);
1947 }
1948 } else
1949 qib_write_kreg(dd, kr_intmask, 0ULL);
1950}
1951
1952/*
1953 * Try to cleanup as much as possible for anything that might have gone
1954 * wrong while in freeze mode, such as pio buffers being written by user
1955 * processes (causing armlaunch), send errors due to going into freeze mode,
1956 * etc., and try to avoid causing extra interrupts while doing so.
1957 * Forcibly update the in-memory pioavail register copies after cleanup
1958 * because the chip won't do it while in freeze mode (the register values
1959 * themselves are kept correct).
1960 * Make sure that we don't lose any important interrupts by using the chip
1961 * feature that says that writing 0 to a bit in *clear that is set in
1962 * *status will cause an interrupt to be generated again (if allowed by
1963 * the *mask value).
1964 * This is in chip-specific code because of all of the register accesses,
1965 * even though the details are similar on most chips.
1966 */
1967static void qib_7322_clear_freeze(struct qib_devdata *dd)
1968{
1969 int pidx;
1970
1971 /* disable error interrupts, to avoid confusion */
1972 qib_write_kreg(dd, kr_errmask, 0ULL);
1973
1974 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1975 if (dd->pport[pidx].link_speed_supported)
1976 qib_write_kreg_port(dd->pport + pidx, krp_errmask,
1977 0ULL);
1978
1979 /* also disable interrupts; errormask is sometimes overwriten */
1980 qib_7322_set_intr_state(dd, 0);
1981
1982 /* clear the freeze, and be sure chip saw it */
1983 qib_write_kreg(dd, kr_control, dd->control);
1984 qib_read_kreg32(dd, kr_scratch);
1985
1986 /*
1987 * Force new interrupt if any hwerr, error or interrupt bits are
1988 * still set, and clear "safe" send packet errors related to freeze
1989 * and cancelling sends. Re-enable error interrupts before possible
1990 * force of re-interrupt on pending interrupts.
1991 */
1992 qib_write_kreg(dd, kr_hwerrclear, 0ULL);
1993 qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
1994 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1995 /* We need to purge per-port errs and reset mask, too */
1996 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
1997 if (!dd->pport[pidx].link_speed_supported)
1998 continue;
1999 qib_write_kreg_port(dd->pport + pidx, krp_errclear, ~0Ull);
2000 qib_write_kreg_port(dd->pport + pidx, krp_errmask, ~0Ull);
2001 }
2002 qib_7322_set_intr_state(dd, 1);
2003}
2004
2005/* no error handling to speak of */
2006/**
2007 * qib_7322_handle_hwerrors - display hardware errors.
2008 * @dd: the qlogic_ib device
2009 * @msg: the output buffer
2010 * @msgl: the size of the output buffer
2011 *
2012 * Use same msg buffer as regular errors to avoid excessive stack
2013 * use. Most hardware errors are catastrophic, but for right now,
2014 * we'll print them and continue. We reuse the same message buffer as
2015 * qib_handle_errors() to avoid excessive stack usage.
2016 */
2017static void qib_7322_handle_hwerrors(struct qib_devdata *dd, char *msg,
2018 size_t msgl)
2019{
2020 u64 hwerrs;
2021 u32 ctrl;
2022 int isfatal = 0;
2023
2024 hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
2025 if (!hwerrs)
2026 goto bail;
2027 if (hwerrs == ~0ULL) {
2028 qib_dev_err(dd, "Read of hardware error status failed "
2029 "(all bits set); ignoring\n");
2030 goto bail;
2031 }
2032 qib_stats.sps_hwerrs++;
2033
2034 /* Always clear the error status register, except BIST fail */
2035 qib_write_kreg(dd, kr_hwerrclear, hwerrs &
2036 ~HWE_MASK(PowerOnBISTFailed));
2037
2038 hwerrs &= dd->cspec->hwerrmask;
2039
2040 /* no EEPROM logging, yet */
2041
2042 if (hwerrs)
2043 qib_devinfo(dd->pcidev, "Hardware error: hwerr=0x%llx "
2044 "(cleared)\n", (unsigned long long) hwerrs);
2045
2046 ctrl = qib_read_kreg32(dd, kr_control);
2047 if ((ctrl & SYM_MASK(Control, FreezeMode)) && !dd->diag_client) {
2048 /*
2049 * No recovery yet...
2050 */
2051 if ((hwerrs & ~HWE_MASK(LATriggered)) ||
2052 dd->cspec->stay_in_freeze) {
2053 /*
2054 * If any set that we aren't ignoring only make the
2055 * complaint once, in case it's stuck or recurring,
2056 * and we get here multiple times
2057 * Force link down, so switch knows, and
2058 * LEDs are turned off.
2059 */
2060 if (dd->flags & QIB_INITTED)
2061 isfatal = 1;
2062 } else
2063 qib_7322_clear_freeze(dd);
2064 }
2065
2066 if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
2067 isfatal = 1;
2068 strlcpy(msg, "[Memory BIST test failed, "
2069 "InfiniPath hardware unusable]", msgl);
2070 /* ignore from now on, so disable until driver reloaded */
2071 dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
2072 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
2073 }
2074
2075 err_decode(msg, msgl, hwerrs, qib_7322_hwerror_msgs);
2076
2077 /* Ignore esoteric PLL failures et al. */
2078
2079 qib_dev_err(dd, "%s hardware error\n", msg);
2080
2081 if (isfatal && !dd->diag_client) {
2082 qib_dev_err(dd, "Fatal Hardware Error, no longer"
2083 " usable, SN %.16s\n", dd->serial);
2084 /*
2085 * for /sys status file and user programs to print; if no
2086 * trailing brace is copied, we'll know it was truncated.
2087 */
2088 if (dd->freezemsg)
2089 snprintf(dd->freezemsg, dd->freezelen,
2090 "{%s}", msg);
2091 qib_disable_after_error(dd);
2092 }
2093bail:;
2094}
2095
2096/**
2097 * qib_7322_init_hwerrors - enable hardware errors
2098 * @dd: the qlogic_ib device
2099 *
2100 * now that we have finished initializing everything that might reasonably
2101 * cause a hardware error, and cleared those errors bits as they occur,
2102 * we can enable hardware errors in the mask (potentially enabling
2103 * freeze mode), and enable hardware errors as errors (along with
2104 * everything else) in errormask
2105 */
2106static void qib_7322_init_hwerrors(struct qib_devdata *dd)
2107{
2108 int pidx;
2109 u64 extsval;
2110
2111 extsval = qib_read_kreg64(dd, kr_extstatus);
2112 if (!(extsval & (QIB_EXTS_MEMBIST_DISABLED |
2113 QIB_EXTS_MEMBIST_ENDTEST)))
2114 qib_dev_err(dd, "MemBIST did not complete!\n");
2115
2116 /* never clear BIST failure, so reported on each driver load */
2117 qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
2118 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
2119
2120 /* clear all */
2121 qib_write_kreg(dd, kr_errclear, ~0ULL);
2122 /* enable errors that are masked, at least this first time. */
2123 qib_write_kreg(dd, kr_errmask, ~0ULL);
2124 dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
2125 for (pidx = 0; pidx < dd->num_pports; ++pidx)
2126 if (dd->pport[pidx].link_speed_supported)
2127 qib_write_kreg_port(dd->pport + pidx, krp_errmask,
2128 ~0ULL);
2129}
2130
2131/*
2132 * Disable and enable the armlaunch error. Used for PIO bandwidth testing
2133 * on chips that are count-based, rather than trigger-based. There is no
2134 * reference counting, but that's also fine, given the intended use.
2135 * Only chip-specific because it's all register accesses
2136 */
2137static void qib_set_7322_armlaunch(struct qib_devdata *dd, u32 enable)
2138{
2139 if (enable) {
2140 qib_write_kreg(dd, kr_errclear, QIB_E_SPIOARMLAUNCH);
2141 dd->cspec->errormask |= QIB_E_SPIOARMLAUNCH;
2142 } else
2143 dd->cspec->errormask &= ~QIB_E_SPIOARMLAUNCH;
2144 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
2145}
2146
2147/*
2148 * Formerly took parameter <which> in pre-shifted,
2149 * pre-merged form with LinkCmd and LinkInitCmd
2150 * together, and assuming the zero was NOP.
2151 */
2152static void qib_set_ib_7322_lstate(struct qib_pportdata *ppd, u16 linkcmd,
2153 u16 linitcmd)
2154{
2155 u64 mod_wd;
2156 struct qib_devdata *dd = ppd->dd;
2157 unsigned long flags;
2158
2159 if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
2160 /*
2161 * If we are told to disable, note that so link-recovery
2162 * code does not attempt to bring us back up.
2163 * Also reset everything that we can, so we start
2164 * completely clean when re-enabled (before we
2165 * actually issue the disable to the IBC)
2166 */
2167 qib_7322_mini_pcs_reset(ppd);
2168 spin_lock_irqsave(&ppd->lflags_lock, flags);
2169 ppd->lflags |= QIBL_IB_LINK_DISABLED;
2170 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2171 } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
2172 /*
2173 * Any other linkinitcmd will lead to LINKDOWN and then
2174 * to INIT (if all is well), so clear flag to let
2175 * link-recovery code attempt to bring us back up.
2176 */
2177 spin_lock_irqsave(&ppd->lflags_lock, flags);
2178 ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
2179 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2180 /*
2181 * Clear status change interrupt reduction so the
2182 * new state is seen.
2183 */
2184 ppd->cpspec->ibcctrl_a &=
2185 ~SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
2186 }
2187
2188 mod_wd = (linkcmd << IBA7322_IBCC_LINKCMD_SHIFT) |
2189 (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
2190
2191 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a |
2192 mod_wd);
2193 /* write to chip to prevent back-to-back writes of ibc reg */
2194 qib_write_kreg(dd, kr_scratch, 0);
2195
2196}
2197
2198/*
2199 * The total RCV buffer memory is 64KB, used for both ports, and is
2200 * in units of 64 bytes (same as IB flow control credit unit).
2201 * The consumedVL unit in the same registers are in 32 byte units!
2202 * So, a VL15 packet needs 4.50 IB credits, and 9 rx buffer chunks,
2203 * and we can therefore allocate just 9 IB credits for 2 VL15 packets
2204 * in krp_rxcreditvl15, rather than 10.
2205 */
2206#define RCV_BUF_UNITSZ 64
2207#define NUM_RCV_BUF_UNITS(dd) ((64 * 1024) / (RCV_BUF_UNITSZ * dd->num_pports))
2208
2209static void set_vls(struct qib_pportdata *ppd)
2210{
2211 int i, numvls, totcred, cred_vl, vl0extra;
2212 struct qib_devdata *dd = ppd->dd;
2213 u64 val;
2214
2215 numvls = qib_num_vls(ppd->vls_operational);
2216
2217 /*
2218 * Set up per-VL credits. Below is kluge based on these assumptions:
2219 * 1) port is disabled at the time early_init is called.
2220 * 2) give VL15 17 credits, for two max-plausible packets.
2221 * 3) Give VL0-N the rest, with any rounding excess used for VL0
2222 */
2223 /* 2 VL15 packets @ 288 bytes each (including IB headers) */
2224 totcred = NUM_RCV_BUF_UNITS(dd);
2225 cred_vl = (2 * 288 + RCV_BUF_UNITSZ - 1) / RCV_BUF_UNITSZ;
2226 totcred -= cred_vl;
2227 qib_write_kreg_port(ppd, krp_rxcreditvl15, (u64) cred_vl);
2228 cred_vl = totcred / numvls;
2229 vl0extra = totcred - cred_vl * numvls;
2230 qib_write_kreg_port(ppd, krp_rxcreditvl0, cred_vl + vl0extra);
2231 for (i = 1; i < numvls; i++)
2232 qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, cred_vl);
2233 for (; i < 8; i++) /* no buffer space for other VLs */
2234 qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, 0);
2235
2236 /* Notify IBC that credits need to be recalculated */
2237 val = qib_read_kreg_port(ppd, krp_ibsdtestiftx);
2238 val |= SYM_MASK(IB_SDTEST_IF_TX_0, CREDIT_CHANGE);
2239 qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
2240 qib_write_kreg(dd, kr_scratch, 0ULL);
2241 val &= ~SYM_MASK(IB_SDTEST_IF_TX_0, CREDIT_CHANGE);
2242 qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
2243
2244 for (i = 0; i < numvls; i++)
2245 val = qib_read_kreg_port(ppd, krp_rxcreditvl0 + i);
2246 val = qib_read_kreg_port(ppd, krp_rxcreditvl15);
2247
2248 /* Change the number of operational VLs */
2249 ppd->cpspec->ibcctrl_a = (ppd->cpspec->ibcctrl_a &
2250 ~SYM_MASK(IBCCtrlA_0, NumVLane)) |
2251 ((u64)(numvls - 1) << SYM_LSB(IBCCtrlA_0, NumVLane));
2252 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
2253 qib_write_kreg(dd, kr_scratch, 0ULL);
2254}
2255
2256/*
2257 * The code that deals with actual SerDes is in serdes_7322_init().
2258 * Compared to the code for iba7220, it is minimal.
2259 */
2260static int serdes_7322_init(struct qib_pportdata *ppd);
2261
2262/**
2263 * qib_7322_bringup_serdes - bring up the serdes
2264 * @ppd: physical port on the qlogic_ib device
2265 */
2266static int qib_7322_bringup_serdes(struct qib_pportdata *ppd)
2267{
2268 struct qib_devdata *dd = ppd->dd;
2269 u64 val, guid, ibc;
2270 unsigned long flags;
2271 int ret = 0;
2272
2273 /*
2274 * SerDes model not in Pd, but still need to
2275 * set up much of IBCCtrl and IBCDDRCtrl; move elsewhere
2276 * eventually.
2277 */
2278 /* Put IBC in reset, sends disabled (should be in reset already) */
2279 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, IBLinkEn);
2280 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
2281 qib_write_kreg(dd, kr_scratch, 0ULL);
2282
2283 if (qib_compat_ddr_negotiate) {
2284 ppd->cpspec->ibdeltainprog = 1;
2285 ppd->cpspec->ibsymsnap = read_7322_creg32_port(ppd,
2286 crp_ibsymbolerr);
2287 ppd->cpspec->iblnkerrsnap = read_7322_creg32_port(ppd,
2288 crp_iblinkerrrecov);
2289 }
2290
2291 /* flowcontrolwatermark is in units of KBytes */
2292 ibc = 0x5ULL << SYM_LSB(IBCCtrlA_0, FlowCtrlWaterMark);
2293 /*
2294 * Flow control is sent this often, even if no changes in
2295 * buffer space occur. Units are 128ns for this chip.
2296 * Set to 3usec.
2297 */
2298 ibc |= 24ULL << SYM_LSB(IBCCtrlA_0, FlowCtrlPeriod);
2299 /* max error tolerance */
2300 ibc |= 0xfULL << SYM_LSB(IBCCtrlA_0, PhyerrThreshold);
2301 /* IB credit flow control. */
2302 ibc |= 0xfULL << SYM_LSB(IBCCtrlA_0, OverrunThreshold);
2303 /*
2304 * set initial max size pkt IBC will send, including ICRC; it's the
2305 * PIO buffer size in dwords, less 1; also see qib_set_mtu()
2306 */
2307 ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) <<
2308 SYM_LSB(IBCCtrlA_0, MaxPktLen);
2309 ppd->cpspec->ibcctrl_a = ibc; /* without linkcmd or linkinitcmd! */
2310
f931551b
RC
2311 /*
2312 * Reset the PCS interface to the serdes (and also ibc, which is still
2313 * in reset from above). Writes new value of ibcctrl_a as last step.
2314 */
2315 qib_7322_mini_pcs_reset(ppd);
f931551b
RC
2316
2317 if (!ppd->cpspec->ibcctrl_b) {
2318 unsigned lse = ppd->link_speed_enabled;
2319
2320 /*
2321 * Not on re-init after reset, establish shadow
2322 * and force initial config.
2323 */
2324 ppd->cpspec->ibcctrl_b = qib_read_kreg_port(ppd,
2325 krp_ibcctrl_b);
2326 ppd->cpspec->ibcctrl_b &= ~(IBA7322_IBC_SPEED_QDR |
2327 IBA7322_IBC_SPEED_DDR |
2328 IBA7322_IBC_SPEED_SDR |
2329 IBA7322_IBC_WIDTH_AUTONEG |
2330 SYM_MASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED));
2331 if (lse & (lse - 1)) /* Muliple speeds enabled */
2332 ppd->cpspec->ibcctrl_b |=
2333 (lse << IBA7322_IBC_SPEED_LSB) |
2334 IBA7322_IBC_IBTA_1_2_MASK |
2335 IBA7322_IBC_MAX_SPEED_MASK;
2336 else
2337 ppd->cpspec->ibcctrl_b |= (lse == QIB_IB_QDR) ?
2338 IBA7322_IBC_SPEED_QDR |
2339 IBA7322_IBC_IBTA_1_2_MASK :
2340 (lse == QIB_IB_DDR) ?
2341 IBA7322_IBC_SPEED_DDR :
2342 IBA7322_IBC_SPEED_SDR;
2343 if ((ppd->link_width_enabled & (IB_WIDTH_1X | IB_WIDTH_4X)) ==
2344 (IB_WIDTH_1X | IB_WIDTH_4X))
2345 ppd->cpspec->ibcctrl_b |= IBA7322_IBC_WIDTH_AUTONEG;
2346 else
2347 ppd->cpspec->ibcctrl_b |=
2348 ppd->link_width_enabled == IB_WIDTH_4X ?
2349 IBA7322_IBC_WIDTH_4X_ONLY :
2350 IBA7322_IBC_WIDTH_1X_ONLY;
2351
2352 /* always enable these on driver reload, not sticky */
2353 ppd->cpspec->ibcctrl_b |= (IBA7322_IBC_RXPOL_MASK |
2354 IBA7322_IBC_HRTBT_MASK);
2355 }
2356 qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
2357
2358 /* setup so we have more time at CFGTEST to change H1 */
2359 val = qib_read_kreg_port(ppd, krp_ibcctrl_c);
2360 val &= ~SYM_MASK(IBCCtrlC_0, IB_FRONT_PORCH);
2361 val |= 0xfULL << SYM_LSB(IBCCtrlC_0, IB_FRONT_PORCH);
2362 qib_write_kreg_port(ppd, krp_ibcctrl_c, val);
2363
2364 serdes_7322_init(ppd);
2365
2366 guid = be64_to_cpu(ppd->guid);
2367 if (!guid) {
2368 if (dd->base_guid)
2369 guid = be64_to_cpu(dd->base_guid) + ppd->port - 1;
2370 ppd->guid = cpu_to_be64(guid);
2371 }
2372
2373 qib_write_kreg_port(ppd, krp_hrtbt_guid, guid);
2374 /* write to chip to prevent back-to-back writes of ibc reg */
2375 qib_write_kreg(dd, kr_scratch, 0);
2376
2377 /* Enable port */
2378 ppd->cpspec->ibcctrl_a |= SYM_MASK(IBCCtrlA_0, IBLinkEn);
2379 set_vls(ppd);
2380
8ee887d7
MM
2381 /* initially come up DISABLED, without sending anything. */
2382 val = ppd->cpspec->ibcctrl_a | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
2383 QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
2384 qib_write_kreg_port(ppd, krp_ibcctrl_a, val);
2385 qib_write_kreg(dd, kr_scratch, 0ULL);
2386 /* clear the linkinit cmds */
2387 ppd->cpspec->ibcctrl_a = val & ~SYM_MASK(IBCCtrlA_0, LinkInitCmd);
2388
f931551b
RC
2389 /* be paranoid against later code motion, etc. */
2390 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
2391 ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvIBPortEnable);
2392 qib_write_kreg_port(ppd, krp_rcvctrl, ppd->p_rcvctrl);
2393 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
2394
2395 /* Also enable IBSTATUSCHG interrupt. */
2396 val = qib_read_kreg_port(ppd, krp_errmask);
2397 qib_write_kreg_port(ppd, krp_errmask,
2398 val | ERR_MASK_N(IBStatusChanged));
2399
2400 /* Always zero until we start messing with SerDes for real */
2401 return ret;
2402}
2403
2404/**
2405 * qib_7322_quiet_serdes - set serdes to txidle
2406 * @dd: the qlogic_ib device
2407 * Called when driver is being unloaded
2408 */
2409static void qib_7322_mini_quiet_serdes(struct qib_pportdata *ppd)
2410{
2411 u64 val;
2412 unsigned long flags;
2413
2414 qib_set_ib_7322_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
2415
2416 spin_lock_irqsave(&ppd->lflags_lock, flags);
2417 ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
2418 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2419 wake_up(&ppd->cpspec->autoneg_wait);
f0626710 2420 cancel_delayed_work_sync(&ppd->cpspec->autoneg_work);
f931551b 2421 if (ppd->dd->cspec->r1)
f0626710 2422 cancel_delayed_work_sync(&ppd->cpspec->ipg_work);
f931551b
RC
2423
2424 ppd->cpspec->chase_end = 0;
2425 if (ppd->cpspec->chase_timer.data) /* if initted */
2426 del_timer_sync(&ppd->cpspec->chase_timer);
2427
2428 /*
2429 * Despite the name, actually disables IBC as well. Do it when
2430 * we are as sure as possible that no more packets can be
2431 * received, following the down and the PCS reset.
2432 * The actual disabling happens in qib_7322_mini_pci_reset(),
2433 * along with the PCS being reset.
2434 */
2435 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, IBLinkEn);
2436 qib_7322_mini_pcs_reset(ppd);
2437
2438 /*
2439 * Update the adjusted counters so the adjustment persists
2440 * across driver reload.
2441 */
2442 if (ppd->cpspec->ibsymdelta || ppd->cpspec->iblnkerrdelta ||
2443 ppd->cpspec->ibdeltainprog || ppd->cpspec->iblnkdowndelta) {
2444 struct qib_devdata *dd = ppd->dd;
2445 u64 diagc;
2446
2447 /* enable counter writes */
2448 diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
2449 qib_write_kreg(dd, kr_hwdiagctrl,
2450 diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
2451
2452 if (ppd->cpspec->ibsymdelta || ppd->cpspec->ibdeltainprog) {
2453 val = read_7322_creg32_port(ppd, crp_ibsymbolerr);
2454 if (ppd->cpspec->ibdeltainprog)
2455 val -= val - ppd->cpspec->ibsymsnap;
2456 val -= ppd->cpspec->ibsymdelta;
2457 write_7322_creg_port(ppd, crp_ibsymbolerr, val);
2458 }
2459 if (ppd->cpspec->iblnkerrdelta || ppd->cpspec->ibdeltainprog) {
2460 val = read_7322_creg32_port(ppd, crp_iblinkerrrecov);
2461 if (ppd->cpspec->ibdeltainprog)
2462 val -= val - ppd->cpspec->iblnkerrsnap;
2463 val -= ppd->cpspec->iblnkerrdelta;
2464 write_7322_creg_port(ppd, crp_iblinkerrrecov, val);
2465 }
2466 if (ppd->cpspec->iblnkdowndelta) {
2467 val = read_7322_creg32_port(ppd, crp_iblinkdown);
2468 val += ppd->cpspec->iblnkdowndelta;
2469 write_7322_creg_port(ppd, crp_iblinkdown, val);
2470 }
2471 /*
2472 * No need to save ibmalfdelta since IB perfcounters
2473 * are cleared on driver reload.
2474 */
2475
2476 /* and disable counter writes */
2477 qib_write_kreg(dd, kr_hwdiagctrl, diagc);
2478 }
2479}
2480
2481/**
2482 * qib_setup_7322_setextled - set the state of the two external LEDs
2483 * @ppd: physical port on the qlogic_ib device
2484 * @on: whether the link is up or not
2485 *
2486 * The exact combo of LEDs if on is true is determined by looking
2487 * at the ibcstatus.
2488 *
2489 * These LEDs indicate the physical and logical state of IB link.
2490 * For this chip (at least with recommended board pinouts), LED1
2491 * is Yellow (logical state) and LED2 is Green (physical state),
2492 *
2493 * Note: We try to match the Mellanox HCA LED behavior as best
2494 * we can. Green indicates physical link state is OK (something is
2495 * plugged in, and we can train).
2496 * Amber indicates the link is logically up (ACTIVE).
2497 * Mellanox further blinks the amber LED to indicate data packet
2498 * activity, but we have no hardware support for that, so it would
2499 * require waking up every 10-20 msecs and checking the counters
2500 * on the chip, and then turning the LED off if appropriate. That's
2501 * visible overhead, so not something we will do.
2502 */
2503static void qib_setup_7322_setextled(struct qib_pportdata *ppd, u32 on)
2504{
2505 struct qib_devdata *dd = ppd->dd;
2506 u64 extctl, ledblink = 0, val;
2507 unsigned long flags;
2508 int yel, grn;
2509
2510 /*
2511 * The diags use the LED to indicate diag info, so we leave
2512 * the external LED alone when the diags are running.
2513 */
2514 if (dd->diag_client)
2515 return;
2516
2517 /* Allow override of LED display for, e.g. Locating system in rack */
2518 if (ppd->led_override) {
2519 grn = (ppd->led_override & QIB_LED_PHYS);
2520 yel = (ppd->led_override & QIB_LED_LOG);
2521 } else if (on) {
2522 val = qib_read_kreg_port(ppd, krp_ibcstatus_a);
2523 grn = qib_7322_phys_portstate(val) ==
2524 IB_PHYSPORTSTATE_LINKUP;
2525 yel = qib_7322_iblink_state(val) == IB_PORT_ACTIVE;
2526 } else {
2527 grn = 0;
2528 yel = 0;
2529 }
2530
2531 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
2532 extctl = dd->cspec->extctrl & (ppd->port == 1 ?
2533 ~ExtLED_IB1_MASK : ~ExtLED_IB2_MASK);
2534 if (grn) {
2535 extctl |= ppd->port == 1 ? ExtLED_IB1_GRN : ExtLED_IB2_GRN;
2536 /*
2537 * Counts are in chip clock (4ns) periods.
2538 * This is 1/16 sec (66.6ms) on,
2539 * 3/16 sec (187.5 ms) off, with packets rcvd.
2540 */
2541 ledblink = ((66600 * 1000UL / 4) << IBA7322_LEDBLINK_ON_SHIFT) |
2542 ((187500 * 1000UL / 4) << IBA7322_LEDBLINK_OFF_SHIFT);
2543 }
2544 if (yel)
2545 extctl |= ppd->port == 1 ? ExtLED_IB1_YEL : ExtLED_IB2_YEL;
2546 dd->cspec->extctrl = extctl;
2547 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
2548 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
2549
2550 if (ledblink) /* blink the LED on packet receive */
2551 qib_write_kreg_port(ppd, krp_rcvpktledcnt, ledblink);
2552}
2553
f931551b
RC
2554/*
2555 * Disable MSIx interrupt if enabled, call generic MSIx code
2556 * to cleanup, and clear pending MSIx interrupts.
2557 * Used for fallback to INTx, after reset, and when MSIx setup fails.
2558 */
2559static void qib_7322_nomsix(struct qib_devdata *dd)
2560{
2561 u64 intgranted;
2562 int n;
2563
2564 dd->cspec->main_int_mask = ~0ULL;
2565 n = dd->cspec->num_msix_entries;
2566 if (n) {
2567 int i;
2568
2569 dd->cspec->num_msix_entries = 0;
2570 for (i = 0; i < n; i++)
2571 free_irq(dd->cspec->msix_entries[i].vector,
2572 dd->cspec->msix_arg[i]);
2573 qib_nomsix(dd);
2574 }
2575 /* make sure no MSIx interrupts are left pending */
2576 intgranted = qib_read_kreg64(dd, kr_intgranted);
2577 if (intgranted)
2578 qib_write_kreg(dd, kr_intgranted, intgranted);
2579}
2580
2581static void qib_7322_free_irq(struct qib_devdata *dd)
2582{
2583 if (dd->cspec->irq) {
2584 free_irq(dd->cspec->irq, dd);
2585 dd->cspec->irq = 0;
2586 }
2587 qib_7322_nomsix(dd);
2588}
2589
2590static void qib_setup_7322_cleanup(struct qib_devdata *dd)
2591{
2592 int i;
2593
f931551b
RC
2594 qib_7322_free_irq(dd);
2595 kfree(dd->cspec->cntrs);
2596 kfree(dd->cspec->sendchkenable);
2597 kfree(dd->cspec->sendgrhchk);
2598 kfree(dd->cspec->sendibchk);
2599 kfree(dd->cspec->msix_entries);
2600 kfree(dd->cspec->msix_arg);
2601 for (i = 0; i < dd->num_pports; i++) {
2602 unsigned long flags;
2603 u32 mask = QSFP_GPIO_MOD_PRS_N |
2604 (QSFP_GPIO_MOD_PRS_N << QSFP_GPIO_PORT2_SHIFT);
2605
2606 kfree(dd->pport[i].cpspec->portcntrs);
2607 if (dd->flags & QIB_HAS_QSFP) {
2608 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
2609 dd->cspec->gpio_mask &= ~mask;
2610 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
2611 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
2612 qib_qsfp_deinit(&dd->pport[i].cpspec->qsfp_data);
2613 }
2614 if (dd->pport[i].ibport_data.smi_ah)
2615 ib_destroy_ah(&dd->pport[i].ibport_data.smi_ah->ibah);
2616 }
2617}
2618
2619/* handle SDMA interrupts */
2620static void sdma_7322_intr(struct qib_devdata *dd, u64 istat)
2621{
2622 struct qib_pportdata *ppd0 = &dd->pport[0];
2623 struct qib_pportdata *ppd1 = &dd->pport[1];
2624 u64 intr0 = istat & (INT_MASK_P(SDma, 0) |
2625 INT_MASK_P(SDmaIdle, 0) | INT_MASK_P(SDmaProgress, 0));
2626 u64 intr1 = istat & (INT_MASK_P(SDma, 1) |
2627 INT_MASK_P(SDmaIdle, 1) | INT_MASK_P(SDmaProgress, 1));
2628
2629 if (intr0)
2630 qib_sdma_intr(ppd0);
2631 if (intr1)
2632 qib_sdma_intr(ppd1);
2633
2634 if (istat & INT_MASK_PM(SDmaCleanupDone, 0))
2635 qib_sdma_process_event(ppd0, qib_sdma_event_e20_hw_started);
2636 if (istat & INT_MASK_PM(SDmaCleanupDone, 1))
2637 qib_sdma_process_event(ppd1, qib_sdma_event_e20_hw_started);
2638}
2639
2640/*
2641 * Set or clear the Send buffer available interrupt enable bit.
2642 */
2643static void qib_wantpiobuf_7322_intr(struct qib_devdata *dd, u32 needint)
2644{
2645 unsigned long flags;
2646
2647 spin_lock_irqsave(&dd->sendctrl_lock, flags);
2648 if (needint)
2649 dd->sendctrl |= SYM_MASK(SendCtrl, SendIntBufAvail);
2650 else
2651 dd->sendctrl &= ~SYM_MASK(SendCtrl, SendIntBufAvail);
2652 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
2653 qib_write_kreg(dd, kr_scratch, 0ULL);
2654 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
2655}
2656
2657/*
2658 * Somehow got an interrupt with reserved bits set in interrupt status.
2659 * Print a message so we know it happened, then clear them.
2660 * keep mainline interrupt handler cache-friendly
2661 */
2662static noinline void unknown_7322_ibits(struct qib_devdata *dd, u64 istat)
2663{
2664 u64 kills;
2665 char msg[128];
2666
2667 kills = istat & ~QIB_I_BITSEXTANT;
2668 qib_dev_err(dd, "Clearing reserved interrupt(s) 0x%016llx:"
2669 " %s\n", (unsigned long long) kills, msg);
2670 qib_write_kreg(dd, kr_intmask, (dd->cspec->int_enable_mask & ~kills));
2671}
2672
2673/* keep mainline interrupt handler cache-friendly */
2674static noinline void unknown_7322_gpio_intr(struct qib_devdata *dd)
2675{
2676 u32 gpiostatus;
2677 int handled = 0;
2678 int pidx;
2679
2680 /*
2681 * Boards for this chip currently don't use GPIO interrupts,
2682 * so clear by writing GPIOstatus to GPIOclear, and complain
2683 * to developer. To avoid endless repeats, clear
2684 * the bits in the mask, since there is some kind of
2685 * programming error or chip problem.
2686 */
2687 gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
2688 /*
2689 * In theory, writing GPIOstatus to GPIOclear could
2690 * have a bad side-effect on some diagnostic that wanted
2691 * to poll for a status-change, but the various shadows
2692 * make that problematic at best. Diags will just suppress
2693 * all GPIO interrupts during such tests.
2694 */
2695 qib_write_kreg(dd, kr_gpio_clear, gpiostatus);
2696 /*
2697 * Check for QSFP MOD_PRS changes
2698 * only works for single port if IB1 != pidx1
2699 */
2700 for (pidx = 0; pidx < dd->num_pports && (dd->flags & QIB_HAS_QSFP);
2701 ++pidx) {
2702 struct qib_pportdata *ppd;
2703 struct qib_qsfp_data *qd;
2704 u32 mask;
2705 if (!dd->pport[pidx].link_speed_supported)
2706 continue;
2707 mask = QSFP_GPIO_MOD_PRS_N;
2708 ppd = dd->pport + pidx;
2709 mask <<= (QSFP_GPIO_PORT2_SHIFT * ppd->hw_pidx);
2710 if (gpiostatus & dd->cspec->gpio_mask & mask) {
2711 u64 pins;
2712 qd = &ppd->cpspec->qsfp_data;
2713 gpiostatus &= ~mask;
2714 pins = qib_read_kreg64(dd, kr_extstatus);
2715 pins >>= SYM_LSB(EXTStatus, GPIOIn);
2716 if (!(pins & mask)) {
2717 ++handled;
8482d5d1 2718 qd->t_insert = jiffies;
f0626710 2719 queue_work(ib_wq, &qd->work);
f931551b
RC
2720 }
2721 }
2722 }
2723
2724 if (gpiostatus && !handled) {
2725 const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
2726 u32 gpio_irq = mask & gpiostatus;
2727
2728 /*
2729 * Clear any troublemakers, and update chip from shadow
2730 */
2731 dd->cspec->gpio_mask &= ~gpio_irq;
2732 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
2733 }
2734}
2735
2736/*
2737 * Handle errors and unusual events first, separate function
2738 * to improve cache hits for fast path interrupt handling.
2739 */
2740static noinline void unlikely_7322_intr(struct qib_devdata *dd, u64 istat)
2741{
2742 if (istat & ~QIB_I_BITSEXTANT)
2743 unknown_7322_ibits(dd, istat);
2744 if (istat & QIB_I_GPIO)
2745 unknown_7322_gpio_intr(dd);
e67306a3
MM
2746 if (istat & QIB_I_C_ERROR) {
2747 qib_write_kreg(dd, kr_errmask, 0ULL);
2748 tasklet_schedule(&dd->error_tasklet);
2749 }
f931551b
RC
2750 if (istat & INT_MASK_P(Err, 0) && dd->rcd[0])
2751 handle_7322_p_errors(dd->rcd[0]->ppd);
2752 if (istat & INT_MASK_P(Err, 1) && dd->rcd[1])
2753 handle_7322_p_errors(dd->rcd[1]->ppd);
2754}
2755
2756/*
2757 * Dynamically adjust the rcv int timeout for a context based on incoming
2758 * packet rate.
2759 */
2760static void adjust_rcv_timeout(struct qib_ctxtdata *rcd, int npkts)
2761{
2762 struct qib_devdata *dd = rcd->dd;
2763 u32 timeout = dd->cspec->rcvavail_timeout[rcd->ctxt];
2764
2765 /*
2766 * Dynamically adjust idle timeout on chip
2767 * based on number of packets processed.
2768 */
2769 if (npkts < rcv_int_count && timeout > 2)
2770 timeout >>= 1;
2771 else if (npkts >= rcv_int_count && timeout < rcv_int_timeout)
2772 timeout = min(timeout << 1, rcv_int_timeout);
2773 else
2774 return;
2775
2776 dd->cspec->rcvavail_timeout[rcd->ctxt] = timeout;
2777 qib_write_kreg(dd, kr_rcvavailtimeout + rcd->ctxt, timeout);
2778}
2779
2780/*
2781 * This is the main interrupt handler.
2782 * It will normally only be used for low frequency interrupts but may
2783 * have to handle all interrupts if INTx is enabled or fewer than normal
2784 * MSIx interrupts were allocated.
2785 * This routine should ignore the interrupt bits for any of the
2786 * dedicated MSIx handlers.
2787 */
2788static irqreturn_t qib_7322intr(int irq, void *data)
2789{
2790 struct qib_devdata *dd = data;
2791 irqreturn_t ret;
2792 u64 istat;
2793 u64 ctxtrbits;
2794 u64 rmask;
2795 unsigned i;
2796 u32 npkts;
2797
2798 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
2799 /*
2800 * This return value is not great, but we do not want the
2801 * interrupt core code to remove our interrupt handler
2802 * because we don't appear to be handling an interrupt
2803 * during a chip reset.
2804 */
2805 ret = IRQ_HANDLED;
2806 goto bail;
2807 }
2808
2809 istat = qib_read_kreg64(dd, kr_intstatus);
2810
2811 if (unlikely(istat == ~0ULL)) {
2812 qib_bad_intrstatus(dd);
2813 qib_dev_err(dd, "Interrupt status all f's, skipping\n");
2814 /* don't know if it was our interrupt or not */
2815 ret = IRQ_NONE;
2816 goto bail;
2817 }
2818
2819 istat &= dd->cspec->main_int_mask;
2820 if (unlikely(!istat)) {
2821 /* already handled, or shared and not us */
2822 ret = IRQ_NONE;
2823 goto bail;
2824 }
2825
2826 qib_stats.sps_ints++;
2827 if (dd->int_counter != (u32) -1)
2828 dd->int_counter++;
2829
2830 /* handle "errors" of various kinds first, device ahead of port */
2831 if (unlikely(istat & (~QIB_I_BITSEXTANT | QIB_I_GPIO |
2832 QIB_I_C_ERROR | INT_MASK_P(Err, 0) |
2833 INT_MASK_P(Err, 1))))
2834 unlikely_7322_intr(dd, istat);
2835
2836 /*
2837 * Clear the interrupt bits we found set, relatively early, so we
2838 * "know" know the chip will have seen this by the time we process
2839 * the queue, and will re-interrupt if necessary. The processor
2840 * itself won't take the interrupt again until we return.
2841 */
2842 qib_write_kreg(dd, kr_intclear, istat);
2843
2844 /*
2845 * Handle kernel receive queues before checking for pio buffers
2846 * available since receives can overflow; piobuf waiters can afford
2847 * a few extra cycles, since they were waiting anyway.
2848 */
2849 ctxtrbits = istat & (QIB_I_RCVAVAIL_MASK | QIB_I_RCVURG_MASK);
2850 if (ctxtrbits) {
2851 rmask = (1ULL << QIB_I_RCVAVAIL_LSB) |
2852 (1ULL << QIB_I_RCVURG_LSB);
2853 for (i = 0; i < dd->first_user_ctxt; i++) {
2854 if (ctxtrbits & rmask) {
2855 ctxtrbits &= ~rmask;
44d75d3d 2856 if (dd->rcd[i])
f931551b 2857 qib_kreceive(dd->rcd[i], NULL, &npkts);
f931551b
RC
2858 }
2859 rmask <<= 1;
2860 }
2861 if (ctxtrbits) {
2862 ctxtrbits = (ctxtrbits >> QIB_I_RCVAVAIL_LSB) |
2863 (ctxtrbits >> QIB_I_RCVURG_LSB);
2864 qib_handle_urcv(dd, ctxtrbits);
2865 }
2866 }
2867
2868 if (istat & (QIB_I_P_SDMAINT(0) | QIB_I_P_SDMAINT(1)))
2869 sdma_7322_intr(dd, istat);
2870
2871 if ((istat & QIB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
2872 qib_ib_piobufavail(dd);
2873
2874 ret = IRQ_HANDLED;
2875bail:
2876 return ret;
2877}
2878
2879/*
2880 * Dedicated receive packet available interrupt handler.
2881 */
2882static irqreturn_t qib_7322pintr(int irq, void *data)
2883{
2884 struct qib_ctxtdata *rcd = data;
2885 struct qib_devdata *dd = rcd->dd;
2886 u32 npkts;
2887
2888 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2889 /*
2890 * This return value is not great, but we do not want the
2891 * interrupt core code to remove our interrupt handler
2892 * because we don't appear to be handling an interrupt
2893 * during a chip reset.
2894 */
2895 return IRQ_HANDLED;
2896
2897 qib_stats.sps_ints++;
2898 if (dd->int_counter != (u32) -1)
2899 dd->int_counter++;
2900
f931551b
RC
2901 /* Clear the interrupt bit we expect to be set. */
2902 qib_write_kreg(dd, kr_intclear, ((1ULL << QIB_I_RCVAVAIL_LSB) |
2903 (1ULL << QIB_I_RCVURG_LSB)) << rcd->ctxt);
2904
2905 qib_kreceive(rcd, NULL, &npkts);
f931551b
RC
2906
2907 return IRQ_HANDLED;
2908}
2909
2910/*
2911 * Dedicated Send buffer available interrupt handler.
2912 */
2913static irqreturn_t qib_7322bufavail(int irq, void *data)
2914{
2915 struct qib_devdata *dd = data;
2916
2917 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2918 /*
2919 * This return value is not great, but we do not want the
2920 * interrupt core code to remove our interrupt handler
2921 * because we don't appear to be handling an interrupt
2922 * during a chip reset.
2923 */
2924 return IRQ_HANDLED;
2925
2926 qib_stats.sps_ints++;
2927 if (dd->int_counter != (u32) -1)
2928 dd->int_counter++;
2929
2930 /* Clear the interrupt bit we expect to be set. */
2931 qib_write_kreg(dd, kr_intclear, QIB_I_SPIOBUFAVAIL);
2932
2933 /* qib_ib_piobufavail() will clear the want PIO interrupt if needed */
2934 if (dd->flags & QIB_INITTED)
2935 qib_ib_piobufavail(dd);
2936 else
2937 qib_wantpiobuf_7322_intr(dd, 0);
2938
2939 return IRQ_HANDLED;
2940}
2941
2942/*
2943 * Dedicated Send DMA interrupt handler.
2944 */
2945static irqreturn_t sdma_intr(int irq, void *data)
2946{
2947 struct qib_pportdata *ppd = data;
2948 struct qib_devdata *dd = ppd->dd;
2949
2950 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2951 /*
2952 * This return value is not great, but we do not want the
2953 * interrupt core code to remove our interrupt handler
2954 * because we don't appear to be handling an interrupt
2955 * during a chip reset.
2956 */
2957 return IRQ_HANDLED;
2958
2959 qib_stats.sps_ints++;
2960 if (dd->int_counter != (u32) -1)
2961 dd->int_counter++;
2962
f931551b
RC
2963 /* Clear the interrupt bit we expect to be set. */
2964 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
2965 INT_MASK_P(SDma, 1) : INT_MASK_P(SDma, 0));
2966 qib_sdma_intr(ppd);
2967
2968 return IRQ_HANDLED;
2969}
2970
2971/*
2972 * Dedicated Send DMA idle interrupt handler.
2973 */
2974static irqreturn_t sdma_idle_intr(int irq, void *data)
2975{
2976 struct qib_pportdata *ppd = data;
2977 struct qib_devdata *dd = ppd->dd;
2978
2979 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2980 /*
2981 * This return value is not great, but we do not want the
2982 * interrupt core code to remove our interrupt handler
2983 * because we don't appear to be handling an interrupt
2984 * during a chip reset.
2985 */
2986 return IRQ_HANDLED;
2987
2988 qib_stats.sps_ints++;
2989 if (dd->int_counter != (u32) -1)
2990 dd->int_counter++;
2991
f931551b
RC
2992 /* Clear the interrupt bit we expect to be set. */
2993 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
2994 INT_MASK_P(SDmaIdle, 1) : INT_MASK_P(SDmaIdle, 0));
2995 qib_sdma_intr(ppd);
2996
2997 return IRQ_HANDLED;
2998}
2999
3000/*
3001 * Dedicated Send DMA progress interrupt handler.
3002 */
3003static irqreturn_t sdma_progress_intr(int irq, void *data)
3004{
3005 struct qib_pportdata *ppd = data;
3006 struct qib_devdata *dd = ppd->dd;
3007
3008 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3009 /*
3010 * This return value is not great, but we do not want the
3011 * interrupt core code to remove our interrupt handler
3012 * because we don't appear to be handling an interrupt
3013 * during a chip reset.
3014 */
3015 return IRQ_HANDLED;
3016
3017 qib_stats.sps_ints++;
3018 if (dd->int_counter != (u32) -1)
3019 dd->int_counter++;
3020
f931551b
RC
3021 /* Clear the interrupt bit we expect to be set. */
3022 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3023 INT_MASK_P(SDmaProgress, 1) :
3024 INT_MASK_P(SDmaProgress, 0));
3025 qib_sdma_intr(ppd);
3026
3027 return IRQ_HANDLED;
3028}
3029
3030/*
3031 * Dedicated Send DMA cleanup interrupt handler.
3032 */
3033static irqreturn_t sdma_cleanup_intr(int irq, void *data)
3034{
3035 struct qib_pportdata *ppd = data;
3036 struct qib_devdata *dd = ppd->dd;
3037
3038 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3039 /*
3040 * This return value is not great, but we do not want the
3041 * interrupt core code to remove our interrupt handler
3042 * because we don't appear to be handling an interrupt
3043 * during a chip reset.
3044 */
3045 return IRQ_HANDLED;
3046
3047 qib_stats.sps_ints++;
3048 if (dd->int_counter != (u32) -1)
3049 dd->int_counter++;
3050
f931551b
RC
3051 /* Clear the interrupt bit we expect to be set. */
3052 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3053 INT_MASK_PM(SDmaCleanupDone, 1) :
3054 INT_MASK_PM(SDmaCleanupDone, 0));
3055 qib_sdma_process_event(ppd, qib_sdma_event_e20_hw_started);
3056
3057 return IRQ_HANDLED;
3058}
3059
3060/*
3061 * Set up our chip-specific interrupt handler.
3062 * The interrupt type has already been setup, so
3063 * we just need to do the registration and error checking.
3064 * If we are using MSIx interrupts, we may fall back to
3065 * INTx later, if the interrupt handler doesn't get called
3066 * within 1/2 second (see verify_interrupt()).
3067 */
3068static void qib_setup_7322_interrupt(struct qib_devdata *dd, int clearpend)
3069{
3070 int ret, i, msixnum;
3071 u64 redirect[6];
3072 u64 mask;
3073
3074 if (!dd->num_pports)
3075 return;
3076
3077 if (clearpend) {
3078 /*
3079 * if not switching interrupt types, be sure interrupts are
3080 * disabled, and then clear anything pending at this point,
3081 * because we are starting clean.
3082 */
3083 qib_7322_set_intr_state(dd, 0);
3084
3085 /* clear the reset error, init error/hwerror mask */
3086 qib_7322_init_hwerrors(dd);
3087
3088 /* clear any interrupt bits that might be set */
3089 qib_write_kreg(dd, kr_intclear, ~0ULL);
3090
3091 /* make sure no pending MSIx intr, and clear diag reg */
3092 qib_write_kreg(dd, kr_intgranted, ~0ULL);
3093 qib_write_kreg(dd, kr_vecclr_wo_int, ~0ULL);
3094 }
3095
3096 if (!dd->cspec->num_msix_entries) {
3097 /* Try to get INTx interrupt */
3098try_intx:
3099 if (!dd->pcidev->irq) {
3100 qib_dev_err(dd, "irq is 0, BIOS error? "
3101 "Interrupts won't work\n");
3102 goto bail;
3103 }
3104 ret = request_irq(dd->pcidev->irq, qib_7322intr,
3105 IRQF_SHARED, QIB_DRV_NAME, dd);
3106 if (ret) {
3107 qib_dev_err(dd, "Couldn't setup INTx "
3108 "interrupt (irq=%d): %d\n",
3109 dd->pcidev->irq, ret);
3110 goto bail;
3111 }
3112 dd->cspec->irq = dd->pcidev->irq;
3113 dd->cspec->main_int_mask = ~0ULL;
3114 goto bail;
3115 }
3116
3117 /* Try to get MSIx interrupts */
3118 memset(redirect, 0, sizeof redirect);
3119 mask = ~0ULL;
3120 msixnum = 0;
3121 for (i = 0; msixnum < dd->cspec->num_msix_entries; i++) {
3122 irq_handler_t handler;
3123 const char *name;
3124 void *arg;
3125 u64 val;
3126 int lsb, reg, sh;
3127
3128 if (i < ARRAY_SIZE(irq_table)) {
3129 if (irq_table[i].port) {
3130 /* skip if for a non-configured port */
3131 if (irq_table[i].port > dd->num_pports)
3132 continue;
3133 arg = dd->pport + irq_table[i].port - 1;
3134 } else
3135 arg = dd;
3136 lsb = irq_table[i].lsb;
3137 handler = irq_table[i].handler;
3138 name = irq_table[i].name;
3139 } else {
3140 unsigned ctxt;
3141
3142 ctxt = i - ARRAY_SIZE(irq_table);
3143 /* per krcvq context receive interrupt */
3144 arg = dd->rcd[ctxt];
3145 if (!arg)
3146 continue;
e67306a3
MM
3147 if (qib_krcvq01_no_msi && ctxt < 2)
3148 continue;
f931551b
RC
3149 lsb = QIB_I_RCVAVAIL_LSB + ctxt;
3150 handler = qib_7322pintr;
3151 name = QIB_DRV_NAME " (kctx)";
3152 }
3153 ret = request_irq(dd->cspec->msix_entries[msixnum].vector,
3154 handler, 0, name, arg);
3155 if (ret) {
3156 /*
3157 * Shouldn't happen since the enable said we could
3158 * have as many as we are trying to setup here.
3159 */
3160 qib_dev_err(dd, "Couldn't setup MSIx "
3161 "interrupt (vec=%d, irq=%d): %d\n", msixnum,
3162 dd->cspec->msix_entries[msixnum].vector,
3163 ret);
3164 qib_7322_nomsix(dd);
3165 goto try_intx;
3166 }
3167 dd->cspec->msix_arg[msixnum] = arg;
3168 if (lsb >= 0) {
3169 reg = lsb / IBA7322_REDIRECT_VEC_PER_REG;
3170 sh = (lsb % IBA7322_REDIRECT_VEC_PER_REG) *
3171 SYM_LSB(IntRedirect0, vec1);
3172 mask &= ~(1ULL << lsb);
3173 redirect[reg] |= ((u64) msixnum) << sh;
3174 }
3175 val = qib_read_kreg64(dd, 2 * msixnum + 1 +
3176 (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3177 msixnum++;
3178 }
3179 /* Initialize the vector mapping */
3180 for (i = 0; i < ARRAY_SIZE(redirect); i++)
3181 qib_write_kreg(dd, kr_intredirect + i, redirect[i]);
3182 dd->cspec->main_int_mask = mask;
e67306a3
MM
3183 tasklet_init(&dd->error_tasklet, qib_error_tasklet,
3184 (unsigned long)dd);
f931551b
RC
3185bail:;
3186}
3187
3188/**
3189 * qib_7322_boardname - fill in the board name and note features
3190 * @dd: the qlogic_ib device
3191 *
3192 * info will be based on the board revision register
3193 */
3194static unsigned qib_7322_boardname(struct qib_devdata *dd)
3195{
3196 /* Will need enumeration of board-types here */
3197 char *n;
3198 u32 boardid, namelen;
3199 unsigned features = DUAL_PORT_CAP;
3200
3201 boardid = SYM_FIELD(dd->revision, Revision, BoardID);
3202
3203 switch (boardid) {
3204 case 0:
3205 n = "InfiniPath_QLE7342_Emulation";
3206 break;
3207 case 1:
3208 n = "InfiniPath_QLE7340";
3209 dd->flags |= QIB_HAS_QSFP;
3210 features = PORT_SPD_CAP;
3211 break;
3212 case 2:
3213 n = "InfiniPath_QLE7342";
3214 dd->flags |= QIB_HAS_QSFP;
3215 break;
3216 case 3:
3217 n = "InfiniPath_QMI7342";
3218 break;
3219 case 4:
3220 n = "InfiniPath_Unsupported7342";
3221 qib_dev_err(dd, "Unsupported version of QMH7342\n");
3222 features = 0;
3223 break;
3224 case BOARD_QMH7342:
3225 n = "InfiniPath_QMH7342";
3226 features = 0x24;
3227 break;
3228 case BOARD_QME7342:
3229 n = "InfiniPath_QME7342";
3230 break;
f509f9c1
MM
3231 case 8:
3232 n = "InfiniPath_QME7362";
3233 dd->flags |= QIB_HAS_QSFP;
3234 break;
f931551b
RC
3235 case 15:
3236 n = "InfiniPath_QLE7342_TEST";
3237 dd->flags |= QIB_HAS_QSFP;
3238 break;
3239 default:
3240 n = "InfiniPath_QLE73xy_UNKNOWN";
3241 qib_dev_err(dd, "Unknown 7322 board type %u\n", boardid);
3242 break;
3243 }
3244 dd->board_atten = 1; /* index into txdds_Xdr */
3245
3246 namelen = strlen(n) + 1;
3247 dd->boardname = kmalloc(namelen, GFP_KERNEL);
3248 if (!dd->boardname)
3249 qib_dev_err(dd, "Failed allocation for board name: %s\n", n);
3250 else
3251 snprintf(dd->boardname, namelen, "%s", n);
3252
3253 snprintf(dd->boardversion, sizeof(dd->boardversion),
3254 "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
3255 QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
3256 (unsigned)SYM_FIELD(dd->revision, Revision_R, Arch),
3257 dd->majrev, dd->minrev,
3258 (unsigned)SYM_FIELD(dd->revision, Revision_R, SW));
3259
3260 if (qib_singleport && (features >> PORT_SPD_CAP_SHIFT) & PORT_SPD_CAP) {
3261 qib_devinfo(dd->pcidev, "IB%u: Forced to single port mode"
3262 " by module parameter\n", dd->unit);
3263 features &= PORT_SPD_CAP;
3264 }
3265
3266 return features;
3267}
3268
3269/*
3270 * This routine sleeps, so it can only be called from user context, not
3271 * from interrupt context.
3272 */
3273static int qib_do_7322_reset(struct qib_devdata *dd)
3274{
3275 u64 val;
3276 u64 *msix_vecsave;
3277 int i, msix_entries, ret = 1;
3278 u16 cmdval;
3279 u8 int_line, clinesz;
3280 unsigned long flags;
3281
3282 /* Use dev_err so it shows up in logs, etc. */
3283 qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
3284
3285 qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
3286
3287 msix_entries = dd->cspec->num_msix_entries;
3288
3289 /* no interrupts till re-initted */
3290 qib_7322_set_intr_state(dd, 0);
3291
3292 if (msix_entries) {
3293 qib_7322_nomsix(dd);
3294 /* can be up to 512 bytes, too big for stack */
3295 msix_vecsave = kmalloc(2 * dd->cspec->num_msix_entries *
3296 sizeof(u64), GFP_KERNEL);
3297 if (!msix_vecsave)
3298 qib_dev_err(dd, "No mem to save MSIx data\n");
3299 } else
3300 msix_vecsave = NULL;
3301
3302 /*
3303 * Core PCI (as of 2.6.18) doesn't save or rewrite the full vector
3304 * info that is set up by the BIOS, so we have to save and restore
3305 * it ourselves. There is some risk something could change it,
3306 * after we save it, but since we have disabled the MSIx, it
3307 * shouldn't be touched...
3308 */
3309 for (i = 0; i < msix_entries; i++) {
3310 u64 vecaddr, vecdata;
3311 vecaddr = qib_read_kreg64(dd, 2 * i +
3312 (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3313 vecdata = qib_read_kreg64(dd, 1 + 2 * i +
3314 (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3315 if (msix_vecsave) {
3316 msix_vecsave[2 * i] = vecaddr;
3317 /* save it without the masked bit set */
3318 msix_vecsave[1 + 2 * i] = vecdata & ~0x100000000ULL;
3319 }
3320 }
3321
3322 dd->pport->cpspec->ibdeltainprog = 0;
3323 dd->pport->cpspec->ibsymdelta = 0;
3324 dd->pport->cpspec->iblnkerrdelta = 0;
3325 dd->pport->cpspec->ibmalfdelta = 0;
3326 dd->int_counter = 0; /* so we check interrupts work again */
3327
3328 /*
3329 * Keep chip from being accessed until we are ready. Use
3330 * writeq() directly, to allow the write even though QIB_PRESENT
e9c54999 3331 * isn't set.
f931551b
RC
3332 */
3333 dd->flags &= ~(QIB_INITTED | QIB_PRESENT | QIB_BADINTR);
3334 dd->flags |= QIB_DOING_RESET;
3335 val = dd->control | QLOGIC_IB_C_RESET;
3336 writeq(val, &dd->kregbase[kr_control]);
3337
3338 for (i = 1; i <= 5; i++) {
3339 /*
3340 * Allow MBIST, etc. to complete; longer on each retry.
3341 * We sometimes get machine checks from bus timeout if no
3342 * response, so for now, make it *really* long.
3343 */
3344 msleep(1000 + (1 + i) * 3000);
3345
3346 qib_pcie_reenable(dd, cmdval, int_line, clinesz);
3347
3348 /*
3349 * Use readq directly, so we don't need to mark it as PRESENT
3350 * until we get a successful indication that all is well.
3351 */
3352 val = readq(&dd->kregbase[kr_revision]);
3353 if (val == dd->revision)
3354 break;
3355 if (i == 5) {
3356 qib_dev_err(dd, "Failed to initialize after reset, "
3357 "unusable\n");
3358 ret = 0;
3359 goto bail;
3360 }
3361 }
3362
3363 dd->flags |= QIB_PRESENT; /* it's back */
3364
3365 if (msix_entries) {
3366 /* restore the MSIx vector address and data if saved above */
3367 for (i = 0; i < msix_entries; i++) {
3368 dd->cspec->msix_entries[i].entry = i;
3369 if (!msix_vecsave || !msix_vecsave[2 * i])
3370 continue;
3371 qib_write_kreg(dd, 2 * i +
3372 (QIB_7322_MsixTable_OFFS / sizeof(u64)),
3373 msix_vecsave[2 * i]);
3374 qib_write_kreg(dd, 1 + 2 * i +
3375 (QIB_7322_MsixTable_OFFS / sizeof(u64)),
3376 msix_vecsave[1 + 2 * i]);
3377 }
3378 }
3379
3380 /* initialize the remaining registers. */
3381 for (i = 0; i < dd->num_pports; ++i)
3382 write_7322_init_portregs(&dd->pport[i]);
3383 write_7322_initregs(dd);
3384
3385 if (qib_pcie_params(dd, dd->lbus_width,
3386 &dd->cspec->num_msix_entries,
3387 dd->cspec->msix_entries))
3388 qib_dev_err(dd, "Reset failed to setup PCIe or interrupts; "
3389 "continuing anyway\n");
3390
3391 qib_setup_7322_interrupt(dd, 1);
3392
3393 for (i = 0; i < dd->num_pports; ++i) {
3394 struct qib_pportdata *ppd = &dd->pport[i];
3395
3396 spin_lock_irqsave(&ppd->lflags_lock, flags);
3397 ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
3398 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
3399 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3400 }
3401
3402bail:
3403 dd->flags &= ~QIB_DOING_RESET; /* OK or not, no longer resetting */
3404 kfree(msix_vecsave);
3405 return ret;
3406}
3407
3408/**
3409 * qib_7322_put_tid - write a TID to the chip
3410 * @dd: the qlogic_ib device
3411 * @tidptr: pointer to the expected TID (in chip) to update
3412 * @tidtype: 0 for eager, 1 for expected
3413 * @pa: physical address of in memory buffer; tidinvalid if freeing
3414 */
3415static void qib_7322_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
3416 u32 type, unsigned long pa)
3417{
3418 if (!(dd->flags & QIB_PRESENT))
3419 return;
3420 if (pa != dd->tidinvalid) {
3421 u64 chippa = pa >> IBA7322_TID_PA_SHIFT;
3422
3423 /* paranoia checks */
3424 if (pa != (chippa << IBA7322_TID_PA_SHIFT)) {
3425 qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
3426 pa);
3427 return;
3428 }
3429 if (chippa >= (1UL << IBA7322_TID_SZ_SHIFT)) {
3430 qib_dev_err(dd, "Physical page address 0x%lx "
3431 "larger than supported\n", pa);
3432 return;
3433 }
3434
3435 if (type == RCVHQ_RCV_TYPE_EAGER)
3436 chippa |= dd->tidtemplate;
3437 else /* for now, always full 4KB page */
3438 chippa |= IBA7322_TID_SZ_4K;
3439 pa = chippa;
3440 }
3441 writeq(pa, tidptr);
3442 mmiowb();
3443}
3444
3445/**
3446 * qib_7322_clear_tids - clear all TID entries for a ctxt, expected and eager
3447 * @dd: the qlogic_ib device
3448 * @ctxt: the ctxt
3449 *
3450 * clear all TID entries for a ctxt, expected and eager.
3451 * Used from qib_close().
3452 */
3453static void qib_7322_clear_tids(struct qib_devdata *dd,
3454 struct qib_ctxtdata *rcd)
3455{
3456 u64 __iomem *tidbase;
3457 unsigned long tidinv;
3458 u32 ctxt;
3459 int i;
3460
3461 if (!dd->kregbase || !rcd)
3462 return;
3463
3464 ctxt = rcd->ctxt;
3465
3466 tidinv = dd->tidinvalid;
3467 tidbase = (u64 __iomem *)
3468 ((char __iomem *) dd->kregbase +
3469 dd->rcvtidbase +
3470 ctxt * dd->rcvtidcnt * sizeof(*tidbase));
3471
3472 for (i = 0; i < dd->rcvtidcnt; i++)
3473 qib_7322_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
3474 tidinv);
3475
3476 tidbase = (u64 __iomem *)
3477 ((char __iomem *) dd->kregbase +
3478 dd->rcvegrbase +
3479 rcd->rcvegr_tid_base * sizeof(*tidbase));
3480
3481 for (i = 0; i < rcd->rcvegrcnt; i++)
3482 qib_7322_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
3483 tidinv);
3484}
3485
3486/**
3487 * qib_7322_tidtemplate - setup constants for TID updates
3488 * @dd: the qlogic_ib device
3489 *
3490 * We setup stuff that we use a lot, to avoid calculating each time
3491 */
3492static void qib_7322_tidtemplate(struct qib_devdata *dd)
3493{
3494 /*
3495 * For now, we always allocate 4KB buffers (at init) so we can
3496 * receive max size packets. We may want a module parameter to
3497 * specify 2KB or 4KB and/or make it per port instead of per device
3498 * for those who want to reduce memory footprint. Note that the
3499 * rcvhdrentsize size must be large enough to hold the largest
3500 * IB header (currently 96 bytes) that we expect to handle (plus of
3501 * course the 2 dwords of RHF).
3502 */
3503 if (dd->rcvegrbufsize == 2048)
3504 dd->tidtemplate = IBA7322_TID_SZ_2K;
3505 else if (dd->rcvegrbufsize == 4096)
3506 dd->tidtemplate = IBA7322_TID_SZ_4K;
3507 dd->tidinvalid = 0;
3508}
3509
3510/**
3511 * qib_init_7322_get_base_info - set chip-specific flags for user code
3512 * @rcd: the qlogic_ib ctxt
3513 * @kbase: qib_base_info pointer
3514 *
3515 * We set the PCIE flag because the lower bandwidth on PCIe vs
3516 * HyperTransport can affect some user packet algorithims.
3517 */
3518
3519static int qib_7322_get_base_info(struct qib_ctxtdata *rcd,
3520 struct qib_base_info *kinfo)
3521{
3522 kinfo->spi_runtime_flags |= QIB_RUNTIME_CTXT_MSB_IN_QP |
3523 QIB_RUNTIME_PCIE | QIB_RUNTIME_NODMA_RTAIL |
3524 QIB_RUNTIME_HDRSUPP | QIB_RUNTIME_SDMA;
3525 if (rcd->dd->cspec->r1)
3526 kinfo->spi_runtime_flags |= QIB_RUNTIME_RCHK;
3527 if (rcd->dd->flags & QIB_USE_SPCL_TRIG)
3528 kinfo->spi_runtime_flags |= QIB_RUNTIME_SPECIAL_TRIGGER;
3529
3530 return 0;
3531}
3532
3533static struct qib_message_header *
3534qib_7322_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
3535{
3536 u32 offset = qib_hdrget_offset(rhf_addr);
3537
3538 return (struct qib_message_header *)
3539 (rhf_addr - dd->rhf_offset + offset);
3540}
3541
3542/*
3543 * Configure number of contexts.
3544 */
3545static void qib_7322_config_ctxts(struct qib_devdata *dd)
3546{
3547 unsigned long flags;
3548 u32 nchipctxts;
3549
3550 nchipctxts = qib_read_kreg32(dd, kr_contextcnt);
3551 dd->cspec->numctxts = nchipctxts;
3552 if (qib_n_krcv_queues > 1 && dd->num_pports) {
f931551b
RC
3553 dd->first_user_ctxt = NUM_IB_PORTS +
3554 (qib_n_krcv_queues - 1) * dd->num_pports;
3555 if (dd->first_user_ctxt > nchipctxts)
3556 dd->first_user_ctxt = nchipctxts;
3557 dd->n_krcv_queues = dd->first_user_ctxt / dd->num_pports;
3558 } else {
3559 dd->first_user_ctxt = NUM_IB_PORTS;
3560 dd->n_krcv_queues = 1;
3561 }
3562
3563 if (!qib_cfgctxts) {
3564 int nctxts = dd->first_user_ctxt + num_online_cpus();
3565
3566 if (nctxts <= 6)
3567 dd->ctxtcnt = 6;
3568 else if (nctxts <= 10)
3569 dd->ctxtcnt = 10;
3570 else if (nctxts <= nchipctxts)
3571 dd->ctxtcnt = nchipctxts;
3572 } else if (qib_cfgctxts < dd->num_pports)
3573 dd->ctxtcnt = dd->num_pports;
3574 else if (qib_cfgctxts <= nchipctxts)
3575 dd->ctxtcnt = qib_cfgctxts;
3576 if (!dd->ctxtcnt) /* none of the above, set to max */
3577 dd->ctxtcnt = nchipctxts;
3578
3579 /*
3580 * Chip can be configured for 6, 10, or 18 ctxts, and choice
3581 * affects number of eager TIDs per ctxt (1K, 2K, 4K).
3582 * Lock to be paranoid about later motion, etc.
3583 */
3584 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
3585 if (dd->ctxtcnt > 10)
3586 dd->rcvctrl |= 2ULL << SYM_LSB(RcvCtrl, ContextCfg);
3587 else if (dd->ctxtcnt > 6)
3588 dd->rcvctrl |= 1ULL << SYM_LSB(RcvCtrl, ContextCfg);
3589 /* else configure for default 6 receive ctxts */
3590
3591 /* The XRC opcode is 5. */
3592 dd->rcvctrl |= 5ULL << SYM_LSB(RcvCtrl, XrcTypeCode);
3593
3594 /*
3595 * RcvCtrl *must* be written here so that the
3596 * chip understands how to change rcvegrcnt below.
3597 */
3598 qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
3599 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
3600
3601 /* kr_rcvegrcnt changes based on the number of contexts enabled */
3602 dd->cspec->rcvegrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
0a43e117
MM
3603 if (qib_rcvhdrcnt)
3604 dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt, qib_rcvhdrcnt);
3605 else
3606 dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt,
3607 dd->num_pports > 1 ? 1024U : 2048U);
f931551b
RC
3608}
3609
3610static int qib_7322_get_ib_cfg(struct qib_pportdata *ppd, int which)
3611{
3612
3613 int lsb, ret = 0;
3614 u64 maskr; /* right-justified mask */
3615
3616 switch (which) {
3617
3618 case QIB_IB_CFG_LWID_ENB: /* Get allowed Link-width */
3619 ret = ppd->link_width_enabled;
3620 goto done;
3621
3622 case QIB_IB_CFG_LWID: /* Get currently active Link-width */
3623 ret = ppd->link_width_active;
3624 goto done;
3625
3626 case QIB_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
3627 ret = ppd->link_speed_enabled;
3628 goto done;
3629
3630 case QIB_IB_CFG_SPD: /* Get current Link spd */
3631 ret = ppd->link_speed_active;
3632 goto done;
3633
3634 case QIB_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
3635 lsb = SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3636 maskr = SYM_RMASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3637 break;
3638
3639 case QIB_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
3640 lsb = SYM_LSB(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3641 maskr = SYM_RMASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3642 break;
3643
3644 case QIB_IB_CFG_LINKLATENCY:
3645 ret = qib_read_kreg_port(ppd, krp_ibcstatus_b) &
3646 SYM_MASK(IBCStatusB_0, LinkRoundTripLatency);
3647 goto done;
3648
3649 case QIB_IB_CFG_OP_VLS:
3650 ret = ppd->vls_operational;
3651 goto done;
3652
3653 case QIB_IB_CFG_VL_HIGH_CAP:
3654 ret = 16;
3655 goto done;
3656
3657 case QIB_IB_CFG_VL_LOW_CAP:
3658 ret = 16;
3659 goto done;
3660
3661 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
3662 ret = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3663 OverrunThreshold);
3664 goto done;
3665
3666 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
3667 ret = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3668 PhyerrThreshold);
3669 goto done;
3670
3671 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
3672 /* will only take effect when the link state changes */
3673 ret = (ppd->cpspec->ibcctrl_a &
3674 SYM_MASK(IBCCtrlA_0, LinkDownDefaultState)) ?
3675 IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
3676 goto done;
3677
3678 case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
3679 lsb = IBA7322_IBC_HRTBT_LSB;
3680 maskr = IBA7322_IBC_HRTBT_RMASK; /* OR of AUTO and ENB */
3681 break;
3682
3683 case QIB_IB_CFG_PMA_TICKS:
3684 /*
3685 * 0x00 = 10x link transfer rate or 4 nsec. for 2.5Gbs
3686 * Since the clock is always 250MHz, the value is 3, 1 or 0.
3687 */
3688 if (ppd->link_speed_active == QIB_IB_QDR)
3689 ret = 3;
3690 else if (ppd->link_speed_active == QIB_IB_DDR)
3691 ret = 1;
3692 else
3693 ret = 0;
3694 goto done;
3695
3696 default:
3697 ret = -EINVAL;
3698 goto done;
3699 }
3700 ret = (int)((ppd->cpspec->ibcctrl_b >> lsb) & maskr);
3701done:
3702 return ret;
3703}
3704
3705/*
3706 * Below again cribbed liberally from older version. Do not lean
3707 * heavily on it.
3708 */
3709#define IBA7322_IBC_DLIDLMC_SHIFT QIB_7322_IBCCtrlB_0_IB_DLID_LSB
3710#define IBA7322_IBC_DLIDLMC_MASK (QIB_7322_IBCCtrlB_0_IB_DLID_RMASK \
3711 | (QIB_7322_IBCCtrlB_0_IB_DLID_MASK_RMASK << 16))
3712
3713static int qib_7322_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
3714{
3715 struct qib_devdata *dd = ppd->dd;
3716 u64 maskr; /* right-justified mask */
3717 int lsb, ret = 0;
3718 u16 lcmd, licmd;
3719 unsigned long flags;
3720
3721 switch (which) {
3722 case QIB_IB_CFG_LIDLMC:
3723 /*
3724 * Set LID and LMC. Combined to avoid possible hazard
3725 * caller puts LMC in 16MSbits, DLID in 16LSbits of val
3726 */
3727 lsb = IBA7322_IBC_DLIDLMC_SHIFT;
3728 maskr = IBA7322_IBC_DLIDLMC_MASK;
3729 /*
3730 * For header-checking, the SLID in the packet will
3731 * be masked with SendIBSLMCMask, and compared
3732 * with SendIBSLIDAssignMask. Make sure we do not
3733 * set any bits not covered by the mask, or we get
3734 * false-positives.
3735 */
3736 qib_write_kreg_port(ppd, krp_sendslid,
3737 val & (val >> 16) & SendIBSLIDAssignMask);
3738 qib_write_kreg_port(ppd, krp_sendslidmask,
3739 (val >> 16) & SendIBSLMCMask);
3740 break;
3741
3742 case QIB_IB_CFG_LWID_ENB: /* set allowed Link-width */
3743 ppd->link_width_enabled = val;
3744 /* convert IB value to chip register value */
3745 if (val == IB_WIDTH_1X)
3746 val = 0;
3747 else if (val == IB_WIDTH_4X)
3748 val = 1;
3749 else
3750 val = 3;
3751 maskr = SYM_RMASK(IBCCtrlB_0, IB_NUM_CHANNELS);
3752 lsb = SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS);
3753 break;
3754
3755 case QIB_IB_CFG_SPD_ENB: /* set allowed Link speeds */
3756 /*
3757 * As with width, only write the actual register if the
3758 * link is currently down, otherwise takes effect on next
25985edc 3759 * link change. Since setting is being explicitly requested
f931551b
RC
3760 * (via MAD or sysfs), clear autoneg failure status if speed
3761 * autoneg is enabled.
3762 */
3763 ppd->link_speed_enabled = val;
3764 val <<= IBA7322_IBC_SPEED_LSB;
3765 maskr = IBA7322_IBC_SPEED_MASK | IBA7322_IBC_IBTA_1_2_MASK |
3766 IBA7322_IBC_MAX_SPEED_MASK;
3767 if (val & (val - 1)) {
3768 /* Muliple speeds enabled */
3769 val |= IBA7322_IBC_IBTA_1_2_MASK |
3770 IBA7322_IBC_MAX_SPEED_MASK;
3771 spin_lock_irqsave(&ppd->lflags_lock, flags);
3772 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
3773 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3774 } else if (val & IBA7322_IBC_SPEED_QDR)
3775 val |= IBA7322_IBC_IBTA_1_2_MASK;
3776 /* IBTA 1.2 mode + min/max + speed bits are contiguous */
3777 lsb = SYM_LSB(IBCCtrlB_0, IB_ENHANCED_MODE);
3778 break;
3779
3780 case QIB_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
3781 lsb = SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3782 maskr = SYM_RMASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3783 break;
3784
3785 case QIB_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
3786 lsb = SYM_LSB(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3787 maskr = SYM_RMASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3788 break;
3789
3790 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
3791 maskr = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3792 OverrunThreshold);
3793 if (maskr != val) {
3794 ppd->cpspec->ibcctrl_a &=
3795 ~SYM_MASK(IBCCtrlA_0, OverrunThreshold);
3796 ppd->cpspec->ibcctrl_a |= (u64) val <<
3797 SYM_LSB(IBCCtrlA_0, OverrunThreshold);
3798 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3799 ppd->cpspec->ibcctrl_a);
3800 qib_write_kreg(dd, kr_scratch, 0ULL);
3801 }
3802 goto bail;
3803
3804 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
3805 maskr = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3806 PhyerrThreshold);
3807 if (maskr != val) {
3808 ppd->cpspec->ibcctrl_a &=
3809 ~SYM_MASK(IBCCtrlA_0, PhyerrThreshold);
3810 ppd->cpspec->ibcctrl_a |= (u64) val <<
3811 SYM_LSB(IBCCtrlA_0, PhyerrThreshold);
3812 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3813 ppd->cpspec->ibcctrl_a);
3814 qib_write_kreg(dd, kr_scratch, 0ULL);
3815 }
3816 goto bail;
3817
3818 case QIB_IB_CFG_PKEYS: /* update pkeys */
3819 maskr = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
3820 ((u64) ppd->pkeys[2] << 32) |
3821 ((u64) ppd->pkeys[3] << 48);
3822 qib_write_kreg_port(ppd, krp_partitionkey, maskr);
3823 goto bail;
3824
3825 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
3826 /* will only take effect when the link state changes */
3827 if (val == IB_LINKINITCMD_POLL)
3828 ppd->cpspec->ibcctrl_a &=
3829 ~SYM_MASK(IBCCtrlA_0, LinkDownDefaultState);
3830 else /* SLEEP */
3831 ppd->cpspec->ibcctrl_a |=
3832 SYM_MASK(IBCCtrlA_0, LinkDownDefaultState);
3833 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
3834 qib_write_kreg(dd, kr_scratch, 0ULL);
3835 goto bail;
3836
3837 case QIB_IB_CFG_MTU: /* update the MTU in IBC */
3838 /*
3839 * Update our housekeeping variables, and set IBC max
3840 * size, same as init code; max IBC is max we allow in
3841 * buffer, less the qword pbc, plus 1 for ICRC, in dwords
3842 * Set even if it's unchanged, print debug message only
3843 * on changes.
3844 */
3845 val = (ppd->ibmaxlen >> 2) + 1;
3846 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, MaxPktLen);
3847 ppd->cpspec->ibcctrl_a |= (u64)val <<
3848 SYM_LSB(IBCCtrlA_0, MaxPktLen);
3849 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3850 ppd->cpspec->ibcctrl_a);
3851 qib_write_kreg(dd, kr_scratch, 0ULL);
3852 goto bail;
3853
3854 case QIB_IB_CFG_LSTATE: /* set the IB link state */
3855 switch (val & 0xffff0000) {
3856 case IB_LINKCMD_DOWN:
3857 lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
3858 ppd->cpspec->ibmalfusesnap = 1;
3859 ppd->cpspec->ibmalfsnap = read_7322_creg32_port(ppd,
3860 crp_errlink);
3861 if (!ppd->cpspec->ibdeltainprog &&
3862 qib_compat_ddr_negotiate) {
3863 ppd->cpspec->ibdeltainprog = 1;
3864 ppd->cpspec->ibsymsnap =
3865 read_7322_creg32_port(ppd,
3866 crp_ibsymbolerr);
3867 ppd->cpspec->iblnkerrsnap =
3868 read_7322_creg32_port(ppd,
3869 crp_iblinkerrrecov);
3870 }
3871 break;
3872
3873 case IB_LINKCMD_ARMED:
3874 lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
3875 if (ppd->cpspec->ibmalfusesnap) {
3876 ppd->cpspec->ibmalfusesnap = 0;
3877 ppd->cpspec->ibmalfdelta +=
3878 read_7322_creg32_port(ppd,
3879 crp_errlink) -
3880 ppd->cpspec->ibmalfsnap;
3881 }
3882 break;
3883
3884 case IB_LINKCMD_ACTIVE:
3885 lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
3886 break;
3887
3888 default:
3889 ret = -EINVAL;
3890 qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
3891 goto bail;
3892 }
3893 switch (val & 0xffff) {
3894 case IB_LINKINITCMD_NOP:
3895 licmd = 0;
3896 break;
3897
3898 case IB_LINKINITCMD_POLL:
3899 licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
3900 break;
3901
3902 case IB_LINKINITCMD_SLEEP:
3903 licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
3904 break;
3905
3906 case IB_LINKINITCMD_DISABLE:
3907 licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
3908 ppd->cpspec->chase_end = 0;
3909 /*
3910 * stop state chase counter and timer, if running.
3911 * wait forpending timer, but don't clear .data (ppd)!
3912 */
3913 if (ppd->cpspec->chase_timer.expires) {
3914 del_timer_sync(&ppd->cpspec->chase_timer);
3915 ppd->cpspec->chase_timer.expires = 0;
3916 }
3917 break;
3918
3919 default:
3920 ret = -EINVAL;
3921 qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
3922 val & 0xffff);
3923 goto bail;
3924 }
3925 qib_set_ib_7322_lstate(ppd, lcmd, licmd);
3926 goto bail;
3927
3928 case QIB_IB_CFG_OP_VLS:
3929 if (ppd->vls_operational != val) {
3930 ppd->vls_operational = val;
3931 set_vls(ppd);
3932 }
3933 goto bail;
3934
3935 case QIB_IB_CFG_VL_HIGH_LIMIT:
3936 qib_write_kreg_port(ppd, krp_highprio_limit, val);
3937 goto bail;
3938
3939 case QIB_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
3940 if (val > 3) {
3941 ret = -EINVAL;
3942 goto bail;
3943 }
3944 lsb = IBA7322_IBC_HRTBT_LSB;
3945 maskr = IBA7322_IBC_HRTBT_RMASK; /* OR of AUTO and ENB */
3946 break;
3947
3948 case QIB_IB_CFG_PORT:
3949 /* val is the port number of the switch we are connected to. */
3950 if (ppd->dd->cspec->r1) {
3951 cancel_delayed_work(&ppd->cpspec->ipg_work);
3952 ppd->cpspec->ipg_tries = 0;
3953 }
3954 goto bail;
3955
3956 default:
3957 ret = -EINVAL;
3958 goto bail;
3959 }
3960 ppd->cpspec->ibcctrl_b &= ~(maskr << lsb);
3961 ppd->cpspec->ibcctrl_b |= (((u64) val & maskr) << lsb);
3962 qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
3963 qib_write_kreg(dd, kr_scratch, 0);
3964bail:
3965 return ret;
3966}
3967
3968static int qib_7322_set_loopback(struct qib_pportdata *ppd, const char *what)
3969{
3970 int ret = 0;
3971 u64 val, ctrlb;
3972
3973 /* only IBC loopback, may add serdes and xgxs loopbacks later */
3974 if (!strncmp(what, "ibc", 3)) {
3975 ppd->cpspec->ibcctrl_a |= SYM_MASK(IBCCtrlA_0,
3976 Loopback);
3977 val = 0; /* disable heart beat, so link will come up */
3978 qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
3979 ppd->dd->unit, ppd->port);
3980 } else if (!strncmp(what, "off", 3)) {
3981 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0,
3982 Loopback);
3983 /* enable heart beat again */
3984 val = IBA7322_IBC_HRTBT_RMASK << IBA7322_IBC_HRTBT_LSB;
3985 qib_devinfo(ppd->dd->pcidev, "Disabling IB%u:%u IBC loopback "
3986 "(normal)\n", ppd->dd->unit, ppd->port);
3987 } else
3988 ret = -EINVAL;
3989 if (!ret) {
3990 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3991 ppd->cpspec->ibcctrl_a);
3992 ctrlb = ppd->cpspec->ibcctrl_b & ~(IBA7322_IBC_HRTBT_MASK
3993 << IBA7322_IBC_HRTBT_LSB);
3994 ppd->cpspec->ibcctrl_b = ctrlb | val;
3995 qib_write_kreg_port(ppd, krp_ibcctrl_b,
3996 ppd->cpspec->ibcctrl_b);
3997 qib_write_kreg(ppd->dd, kr_scratch, 0);
3998 }
3999 return ret;
4000}
4001
4002static void get_vl_weights(struct qib_pportdata *ppd, unsigned regno,
4003 struct ib_vl_weight_elem *vl)
4004{
4005 unsigned i;
4006
4007 for (i = 0; i < 16; i++, regno++, vl++) {
4008 u32 val = qib_read_kreg_port(ppd, regno);
4009
4010 vl->vl = (val >> SYM_LSB(LowPriority0_0, VirtualLane)) &
4011 SYM_RMASK(LowPriority0_0, VirtualLane);
4012 vl->weight = (val >> SYM_LSB(LowPriority0_0, Weight)) &
4013 SYM_RMASK(LowPriority0_0, Weight);
4014 }
4015}
4016
4017static void set_vl_weights(struct qib_pportdata *ppd, unsigned regno,
4018 struct ib_vl_weight_elem *vl)
4019{
4020 unsigned i;
4021
4022 for (i = 0; i < 16; i++, regno++, vl++) {
4023 u64 val;
4024
4025 val = ((vl->vl & SYM_RMASK(LowPriority0_0, VirtualLane)) <<
4026 SYM_LSB(LowPriority0_0, VirtualLane)) |
4027 ((vl->weight & SYM_RMASK(LowPriority0_0, Weight)) <<
4028 SYM_LSB(LowPriority0_0, Weight));
4029 qib_write_kreg_port(ppd, regno, val);
4030 }
4031 if (!(ppd->p_sendctrl & SYM_MASK(SendCtrl_0, IBVLArbiterEn))) {
4032 struct qib_devdata *dd = ppd->dd;
4033 unsigned long flags;
4034
4035 spin_lock_irqsave(&dd->sendctrl_lock, flags);
4036 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, IBVLArbiterEn);
4037 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
4038 qib_write_kreg(dd, kr_scratch, 0);
4039 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4040 }
4041}
4042
4043static int qib_7322_get_ib_table(struct qib_pportdata *ppd, int which, void *t)
4044{
4045 switch (which) {
4046 case QIB_IB_TBL_VL_HIGH_ARB:
4047 get_vl_weights(ppd, krp_highprio_0, t);
4048 break;
4049
4050 case QIB_IB_TBL_VL_LOW_ARB:
4051 get_vl_weights(ppd, krp_lowprio_0, t);
4052 break;
4053
4054 default:
4055 return -EINVAL;
4056 }
4057 return 0;
4058}
4059
4060static int qib_7322_set_ib_table(struct qib_pportdata *ppd, int which, void *t)
4061{
4062 switch (which) {
4063 case QIB_IB_TBL_VL_HIGH_ARB:
4064 set_vl_weights(ppd, krp_highprio_0, t);
4065 break;
4066
4067 case QIB_IB_TBL_VL_LOW_ARB:
4068 set_vl_weights(ppd, krp_lowprio_0, t);
4069 break;
4070
4071 default:
4072 return -EINVAL;
4073 }
4074 return 0;
4075}
4076
4077static void qib_update_7322_usrhead(struct qib_ctxtdata *rcd, u64 hd,
19ede2e4 4078 u32 updegr, u32 egrhd, u32 npkts)
f931551b 4079{
19ede2e4
MM
4080 /*
4081 * Need to write timeout register before updating rcvhdrhead to ensure
4082 * that the timer is enabled on reception of a packet.
4083 */
4084 if (hd >> IBA7322_HDRHEAD_PKTINT_SHIFT)
4085 adjust_rcv_timeout(rcd, npkts);
f931551b
RC
4086 qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
4087 qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
4088 if (updegr)
4089 qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
4090}
4091
4092static u32 qib_7322_hdrqempty(struct qib_ctxtdata *rcd)
4093{
4094 u32 head, tail;
4095
4096 head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
4097 if (rcd->rcvhdrtail_kvaddr)
4098 tail = qib_get_rcvhdrtail(rcd);
4099 else
4100 tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
4101 return head == tail;
4102}
4103
4104#define RCVCTRL_COMMON_MODS (QIB_RCVCTRL_CTXT_ENB | \
4105 QIB_RCVCTRL_CTXT_DIS | \
4106 QIB_RCVCTRL_TIDFLOW_ENB | \
4107 QIB_RCVCTRL_TIDFLOW_DIS | \
4108 QIB_RCVCTRL_TAILUPD_ENB | \
4109 QIB_RCVCTRL_TAILUPD_DIS | \
4110 QIB_RCVCTRL_INTRAVAIL_ENB | \
4111 QIB_RCVCTRL_INTRAVAIL_DIS | \
4112 QIB_RCVCTRL_BP_ENB | \
4113 QIB_RCVCTRL_BP_DIS)
4114
4115#define RCVCTRL_PORT_MODS (QIB_RCVCTRL_CTXT_ENB | \
4116 QIB_RCVCTRL_CTXT_DIS | \
4117 QIB_RCVCTRL_PKEY_DIS | \
4118 QIB_RCVCTRL_PKEY_ENB)
4119
4120/*
4121 * Modify the RCVCTRL register in chip-specific way. This
4122 * is a function because bit positions and (future) register
4123 * location is chip-specifc, but the needed operations are
4124 * generic. <op> is a bit-mask because we often want to
4125 * do multiple modifications.
4126 */
4127static void rcvctrl_7322_mod(struct qib_pportdata *ppd, unsigned int op,
4128 int ctxt)
4129{
4130 struct qib_devdata *dd = ppd->dd;
4131 struct qib_ctxtdata *rcd;
4132 u64 mask, val;
4133 unsigned long flags;
4134
4135 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
4136
4137 if (op & QIB_RCVCTRL_TIDFLOW_ENB)
4138 dd->rcvctrl |= SYM_MASK(RcvCtrl, TidFlowEnable);
4139 if (op & QIB_RCVCTRL_TIDFLOW_DIS)
4140 dd->rcvctrl &= ~SYM_MASK(RcvCtrl, TidFlowEnable);
4141 if (op & QIB_RCVCTRL_TAILUPD_ENB)
4142 dd->rcvctrl |= SYM_MASK(RcvCtrl, TailUpd);
4143 if (op & QIB_RCVCTRL_TAILUPD_DIS)
4144 dd->rcvctrl &= ~SYM_MASK(RcvCtrl, TailUpd);
4145 if (op & QIB_RCVCTRL_PKEY_ENB)
4146 ppd->p_rcvctrl &= ~SYM_MASK(RcvCtrl_0, RcvPartitionKeyDisable);
4147 if (op & QIB_RCVCTRL_PKEY_DIS)
4148 ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvPartitionKeyDisable);
4149 if (ctxt < 0) {
4150 mask = (1ULL << dd->ctxtcnt) - 1;
4151 rcd = NULL;
4152 } else {
4153 mask = (1ULL << ctxt);
4154 rcd = dd->rcd[ctxt];
4155 }
4156 if ((op & QIB_RCVCTRL_CTXT_ENB) && rcd) {
4157 ppd->p_rcvctrl |=
4158 (mask << SYM_LSB(RcvCtrl_0, ContextEnableKernel));
4159 if (!(dd->flags & QIB_NODMA_RTAIL)) {
4160 op |= QIB_RCVCTRL_TAILUPD_ENB; /* need reg write */
4161 dd->rcvctrl |= SYM_MASK(RcvCtrl, TailUpd);
4162 }
4163 /* Write these registers before the context is enabled. */
4164 qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr, ctxt,
4165 rcd->rcvhdrqtailaddr_phys);
4166 qib_write_kreg_ctxt(dd, krc_rcvhdraddr, ctxt,
4167 rcd->rcvhdrq_phys);
4168 rcd->seq_cnt = 1;
f931551b
RC
4169 }
4170 if (op & QIB_RCVCTRL_CTXT_DIS)
4171 ppd->p_rcvctrl &=
4172 ~(mask << SYM_LSB(RcvCtrl_0, ContextEnableKernel));
4173 if (op & QIB_RCVCTRL_BP_ENB)
4174 dd->rcvctrl |= mask << SYM_LSB(RcvCtrl, dontDropRHQFull);
4175 if (op & QIB_RCVCTRL_BP_DIS)
4176 dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, dontDropRHQFull));
4177 if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
4178 dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, IntrAvail));
4179 if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
4180 dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, IntrAvail));
4181 /*
4182 * Decide which registers to write depending on the ops enabled.
4183 * Special case is "flush" (no bits set at all)
4184 * which needs to write both.
4185 */
4186 if (op == 0 || (op & RCVCTRL_COMMON_MODS))
4187 qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
4188 if (op == 0 || (op & RCVCTRL_PORT_MODS))
4189 qib_write_kreg_port(ppd, krp_rcvctrl, ppd->p_rcvctrl);
4190 if ((op & QIB_RCVCTRL_CTXT_ENB) && dd->rcd[ctxt]) {
4191 /*
4192 * Init the context registers also; if we were
4193 * disabled, tail and head should both be zero
4194 * already from the enable, but since we don't
25985edc 4195 * know, we have to do it explicitly.
f931551b
RC
4196 */
4197 val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
4198 qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
4199
4200 /* be sure enabling write seen; hd/tl should be 0 */
4201 (void) qib_read_kreg32(dd, kr_scratch);
4202 val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
4203 dd->rcd[ctxt]->head = val;
4204 /* If kctxt, interrupt on next receive. */
4205 if (ctxt < dd->first_user_ctxt)
4206 val |= dd->rhdrhead_intr_off;
4207 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
4208 } else if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) &&
4209 dd->rcd[ctxt] && dd->rhdrhead_intr_off) {
4210 /* arm rcv interrupt */
4211 val = dd->rcd[ctxt]->head | dd->rhdrhead_intr_off;
4212 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
4213 }
4214 if (op & QIB_RCVCTRL_CTXT_DIS) {
4215 unsigned f;
4216
4217 /* Now that the context is disabled, clear these registers. */
4218 if (ctxt >= 0) {
4219 qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr, ctxt, 0);
4220 qib_write_kreg_ctxt(dd, krc_rcvhdraddr, ctxt, 0);
4221 for (f = 0; f < NUM_TIDFLOWS_CTXT; f++)
4222 qib_write_ureg(dd, ur_rcvflowtable + f,
4223 TIDFLOW_ERRBITS, ctxt);
4224 } else {
4225 unsigned i;
4226
4227 for (i = 0; i < dd->cfgctxts; i++) {
4228 qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr,
4229 i, 0);
4230 qib_write_kreg_ctxt(dd, krc_rcvhdraddr, i, 0);
4231 for (f = 0; f < NUM_TIDFLOWS_CTXT; f++)
4232 qib_write_ureg(dd, ur_rcvflowtable + f,
4233 TIDFLOW_ERRBITS, i);
4234 }
4235 }
4236 }
4237 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
4238}
4239
4240/*
4241 * Modify the SENDCTRL register in chip-specific way. This
4242 * is a function where there are multiple such registers with
4243 * slightly different layouts.
4244 * The chip doesn't allow back-to-back sendctrl writes, so write
4245 * the scratch register after writing sendctrl.
4246 *
4247 * Which register is written depends on the operation.
4248 * Most operate on the common register, while
4249 * SEND_ENB and SEND_DIS operate on the per-port ones.
4250 * SEND_ENB is included in common because it can change SPCL_TRIG
4251 */
4252#define SENDCTRL_COMMON_MODS (\
4253 QIB_SENDCTRL_CLEAR | \
4254 QIB_SENDCTRL_AVAIL_DIS | \
4255 QIB_SENDCTRL_AVAIL_ENB | \
4256 QIB_SENDCTRL_AVAIL_BLIP | \
4257 QIB_SENDCTRL_DISARM | \
4258 QIB_SENDCTRL_DISARM_ALL | \
4259 QIB_SENDCTRL_SEND_ENB)
4260
4261#define SENDCTRL_PORT_MODS (\
4262 QIB_SENDCTRL_CLEAR | \
4263 QIB_SENDCTRL_SEND_ENB | \
4264 QIB_SENDCTRL_SEND_DIS | \
4265 QIB_SENDCTRL_FLUSH)
4266
4267static void sendctrl_7322_mod(struct qib_pportdata *ppd, u32 op)
4268{
4269 struct qib_devdata *dd = ppd->dd;
4270 u64 tmp_dd_sendctrl;
4271 unsigned long flags;
4272
4273 spin_lock_irqsave(&dd->sendctrl_lock, flags);
4274
4275 /* First the dd ones that are "sticky", saved in shadow */
4276 if (op & QIB_SENDCTRL_CLEAR)
4277 dd->sendctrl = 0;
4278 if (op & QIB_SENDCTRL_AVAIL_DIS)
4279 dd->sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4280 else if (op & QIB_SENDCTRL_AVAIL_ENB) {
4281 dd->sendctrl |= SYM_MASK(SendCtrl, SendBufAvailUpd);
4282 if (dd->flags & QIB_USE_SPCL_TRIG)
4283 dd->sendctrl |= SYM_MASK(SendCtrl, SpecialTriggerEn);
4284 }
4285
4286 /* Then the ppd ones that are "sticky", saved in shadow */
4287 if (op & QIB_SENDCTRL_SEND_DIS)
4288 ppd->p_sendctrl &= ~SYM_MASK(SendCtrl_0, SendEnable);
4289 else if (op & QIB_SENDCTRL_SEND_ENB)
4290 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, SendEnable);
4291
4292 if (op & QIB_SENDCTRL_DISARM_ALL) {
4293 u32 i, last;
4294
4295 tmp_dd_sendctrl = dd->sendctrl;
4296 last = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
4297 /*
4298 * Disarm any buffers that are not yet launched,
4299 * disabling updates until done.
4300 */
4301 tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4302 for (i = 0; i < last; i++) {
4303 qib_write_kreg(dd, kr_sendctrl,
4304 tmp_dd_sendctrl |
4305 SYM_MASK(SendCtrl, Disarm) | i);
4306 qib_write_kreg(dd, kr_scratch, 0);
4307 }
4308 }
4309
4310 if (op & QIB_SENDCTRL_FLUSH) {
4311 u64 tmp_ppd_sendctrl = ppd->p_sendctrl;
4312
4313 /*
4314 * Now drain all the fifos. The Abort bit should never be
4315 * needed, so for now, at least, we don't use it.
4316 */
4317 tmp_ppd_sendctrl |=
4318 SYM_MASK(SendCtrl_0, TxeDrainRmFifo) |
4319 SYM_MASK(SendCtrl_0, TxeDrainLaFifo) |
4320 SYM_MASK(SendCtrl_0, TxeBypassIbc);
4321 qib_write_kreg_port(ppd, krp_sendctrl, tmp_ppd_sendctrl);
4322 qib_write_kreg(dd, kr_scratch, 0);
4323 }
4324
4325 tmp_dd_sendctrl = dd->sendctrl;
4326
4327 if (op & QIB_SENDCTRL_DISARM)
4328 tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
4329 ((op & QIB_7322_SendCtrl_DisarmSendBuf_RMASK) <<
4330 SYM_LSB(SendCtrl, DisarmSendBuf));
4331 if ((op & QIB_SENDCTRL_AVAIL_BLIP) &&
4332 (dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
4333 tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4334
4335 if (op == 0 || (op & SENDCTRL_COMMON_MODS)) {
4336 qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
4337 qib_write_kreg(dd, kr_scratch, 0);
4338 }
4339
4340 if (op == 0 || (op & SENDCTRL_PORT_MODS)) {
4341 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
4342 qib_write_kreg(dd, kr_scratch, 0);
4343 }
4344
4345 if (op & QIB_SENDCTRL_AVAIL_BLIP) {
4346 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
4347 qib_write_kreg(dd, kr_scratch, 0);
4348 }
4349
4350 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4351
4352 if (op & QIB_SENDCTRL_FLUSH) {
4353 u32 v;
4354 /*
4355 * ensure writes have hit chip, then do a few
4356 * more reads, to allow DMA of pioavail registers
4357 * to occur, so in-memory copy is in sync with
4358 * the chip. Not always safe to sleep.
4359 */
4360 v = qib_read_kreg32(dd, kr_scratch);
4361 qib_write_kreg(dd, kr_scratch, v);
4362 v = qib_read_kreg32(dd, kr_scratch);
4363 qib_write_kreg(dd, kr_scratch, v);
4364 qib_read_kreg32(dd, kr_scratch);
4365 }
4366}
4367
4368#define _PORT_VIRT_FLAG 0x8000U /* "virtual", need adjustments */
4369#define _PORT_64BIT_FLAG 0x10000U /* not "virtual", but 64bit */
4370#define _PORT_CNTR_IDXMASK 0x7fffU /* mask off flags above */
4371
4372/**
4373 * qib_portcntr_7322 - read a per-port chip counter
4374 * @ppd: the qlogic_ib pport
4375 * @creg: the counter to read (not a chip offset)
4376 */
4377static u64 qib_portcntr_7322(struct qib_pportdata *ppd, u32 reg)
4378{
4379 struct qib_devdata *dd = ppd->dd;
4380 u64 ret = 0ULL;
4381 u16 creg;
4382 /* 0xffff for unimplemented or synthesized counters */
4383 static const u32 xlator[] = {
4384 [QIBPORTCNTR_PKTSEND] = crp_pktsend | _PORT_64BIT_FLAG,
4385 [QIBPORTCNTR_WORDSEND] = crp_wordsend | _PORT_64BIT_FLAG,
4386 [QIBPORTCNTR_PSXMITDATA] = crp_psxmitdatacount,
4387 [QIBPORTCNTR_PSXMITPKTS] = crp_psxmitpktscount,
4388 [QIBPORTCNTR_PSXMITWAIT] = crp_psxmitwaitcount,
4389 [QIBPORTCNTR_SENDSTALL] = crp_sendstall,
4390 [QIBPORTCNTR_PKTRCV] = crp_pktrcv | _PORT_64BIT_FLAG,
4391 [QIBPORTCNTR_PSRCVDATA] = crp_psrcvdatacount,
4392 [QIBPORTCNTR_PSRCVPKTS] = crp_psrcvpktscount,
4393 [QIBPORTCNTR_RCVEBP] = crp_rcvebp,
4394 [QIBPORTCNTR_RCVOVFL] = crp_rcvovfl,
4395 [QIBPORTCNTR_WORDRCV] = crp_wordrcv | _PORT_64BIT_FLAG,
4396 [QIBPORTCNTR_RXDROPPKT] = 0xffff, /* not needed for 7322 */
4397 [QIBPORTCNTR_RXLOCALPHYERR] = crp_rxotherlocalphyerr,
4398 [QIBPORTCNTR_RXVLERR] = crp_rxvlerr,
4399 [QIBPORTCNTR_ERRICRC] = crp_erricrc,
4400 [QIBPORTCNTR_ERRVCRC] = crp_errvcrc,
4401 [QIBPORTCNTR_ERRLPCRC] = crp_errlpcrc,
4402 [QIBPORTCNTR_BADFORMAT] = crp_badformat,
4403 [QIBPORTCNTR_ERR_RLEN] = crp_err_rlen,
4404 [QIBPORTCNTR_IBSYMBOLERR] = crp_ibsymbolerr,
4405 [QIBPORTCNTR_INVALIDRLEN] = crp_invalidrlen,
4406 [QIBPORTCNTR_UNSUPVL] = crp_txunsupvl,
4407 [QIBPORTCNTR_EXCESSBUFOVFL] = crp_excessbufferovfl,
4408 [QIBPORTCNTR_ERRLINK] = crp_errlink,
4409 [QIBPORTCNTR_IBLINKDOWN] = crp_iblinkdown,
4410 [QIBPORTCNTR_IBLINKERRRECOV] = crp_iblinkerrrecov,
4411 [QIBPORTCNTR_LLI] = crp_locallinkintegrityerr,
4412 [QIBPORTCNTR_VL15PKTDROP] = crp_vl15droppedpkt,
4413 [QIBPORTCNTR_ERRPKEY] = crp_errpkey,
4414 /*
4415 * the next 3 aren't really counters, but were implemented
4416 * as counters in older chips, so still get accessed as
4417 * though they were counters from this code.
4418 */
4419 [QIBPORTCNTR_PSINTERVAL] = krp_psinterval,
4420 [QIBPORTCNTR_PSSTART] = krp_psstart,
4421 [QIBPORTCNTR_PSSTAT] = krp_psstat,
4422 /* pseudo-counter, summed for all ports */
4423 [QIBPORTCNTR_KHDROVFL] = 0xffff,
4424 };
4425
4426 if (reg >= ARRAY_SIZE(xlator)) {
4427 qib_devinfo(ppd->dd->pcidev,
4428 "Unimplemented portcounter %u\n", reg);
4429 goto done;
4430 }
4431 creg = xlator[reg] & _PORT_CNTR_IDXMASK;
4432
4433 /* handle non-counters and special cases first */
4434 if (reg == QIBPORTCNTR_KHDROVFL) {
4435 int i;
4436
4437 /* sum over all kernel contexts (skip if mini_init) */
4438 for (i = 0; dd->rcd && i < dd->first_user_ctxt; i++) {
4439 struct qib_ctxtdata *rcd = dd->rcd[i];
4440
4441 if (!rcd || rcd->ppd != ppd)
4442 continue;
4443 ret += read_7322_creg32(dd, cr_base_egrovfl + i);
4444 }
4445 goto done;
4446 } else if (reg == QIBPORTCNTR_RXDROPPKT) {
4447 /*
4448 * Used as part of the synthesis of port_rcv_errors
4449 * in the verbs code for IBTA counters. Not needed for 7322,
4450 * because all the errors are already counted by other cntrs.
4451 */
4452 goto done;
4453 } else if (reg == QIBPORTCNTR_PSINTERVAL ||
4454 reg == QIBPORTCNTR_PSSTART || reg == QIBPORTCNTR_PSSTAT) {
4455 /* were counters in older chips, now per-port kernel regs */
4456 ret = qib_read_kreg_port(ppd, creg);
4457 goto done;
4458 }
4459
4460 /*
4461 * Only fast increment counters are 64 bits; use 32 bit reads to
4462 * avoid two independent reads when on Opteron.
4463 */
4464 if (xlator[reg] & _PORT_64BIT_FLAG)
4465 ret = read_7322_creg_port(ppd, creg);
4466 else
4467 ret = read_7322_creg32_port(ppd, creg);
4468 if (creg == crp_ibsymbolerr) {
4469 if (ppd->cpspec->ibdeltainprog)
4470 ret -= ret - ppd->cpspec->ibsymsnap;
4471 ret -= ppd->cpspec->ibsymdelta;
4472 } else if (creg == crp_iblinkerrrecov) {
4473 if (ppd->cpspec->ibdeltainprog)
4474 ret -= ret - ppd->cpspec->iblnkerrsnap;
4475 ret -= ppd->cpspec->iblnkerrdelta;
4476 } else if (creg == crp_errlink)
4477 ret -= ppd->cpspec->ibmalfdelta;
4478 else if (creg == crp_iblinkdown)
4479 ret += ppd->cpspec->iblnkdowndelta;
4480done:
4481 return ret;
4482}
4483
4484/*
4485 * Device counter names (not port-specific), one line per stat,
4486 * single string. Used by utilities like ipathstats to print the stats
4487 * in a way which works for different versions of drivers, without changing
4488 * the utility. Names need to be 12 chars or less (w/o newline), for proper
4489 * display by utility.
4490 * Non-error counters are first.
4491 * Start of "error" conters is indicated by a leading "E " on the first
4492 * "error" counter, and doesn't count in label length.
4493 * The EgrOvfl list needs to be last so we truncate them at the configured
4494 * context count for the device.
4495 * cntr7322indices contains the corresponding register indices.
4496 */
4497static const char cntr7322names[] =
4498 "Interrupts\n"
4499 "HostBusStall\n"
4500 "E RxTIDFull\n"
4501 "RxTIDInvalid\n"
4502 "RxTIDFloDrop\n" /* 7322 only */
4503 "Ctxt0EgrOvfl\n"
4504 "Ctxt1EgrOvfl\n"
4505 "Ctxt2EgrOvfl\n"
4506 "Ctxt3EgrOvfl\n"
4507 "Ctxt4EgrOvfl\n"
4508 "Ctxt5EgrOvfl\n"
4509 "Ctxt6EgrOvfl\n"
4510 "Ctxt7EgrOvfl\n"
4511 "Ctxt8EgrOvfl\n"
4512 "Ctxt9EgrOvfl\n"
4513 "Ctx10EgrOvfl\n"
4514 "Ctx11EgrOvfl\n"
4515 "Ctx12EgrOvfl\n"
4516 "Ctx13EgrOvfl\n"
4517 "Ctx14EgrOvfl\n"
4518 "Ctx15EgrOvfl\n"
4519 "Ctx16EgrOvfl\n"
4520 "Ctx17EgrOvfl\n"
4521 ;
4522
4523static const u32 cntr7322indices[] = {
4524 cr_lbint | _PORT_64BIT_FLAG,
4525 cr_lbstall | _PORT_64BIT_FLAG,
4526 cr_tidfull,
4527 cr_tidinvalid,
4528 cr_rxtidflowdrop,
4529 cr_base_egrovfl + 0,
4530 cr_base_egrovfl + 1,
4531 cr_base_egrovfl + 2,
4532 cr_base_egrovfl + 3,
4533 cr_base_egrovfl + 4,
4534 cr_base_egrovfl + 5,
4535 cr_base_egrovfl + 6,
4536 cr_base_egrovfl + 7,
4537 cr_base_egrovfl + 8,
4538 cr_base_egrovfl + 9,
4539 cr_base_egrovfl + 10,
4540 cr_base_egrovfl + 11,
4541 cr_base_egrovfl + 12,
4542 cr_base_egrovfl + 13,
4543 cr_base_egrovfl + 14,
4544 cr_base_egrovfl + 15,
4545 cr_base_egrovfl + 16,
4546 cr_base_egrovfl + 17,
4547};
4548
4549/*
4550 * same as cntr7322names and cntr7322indices, but for port-specific counters.
4551 * portcntr7322indices is somewhat complicated by some registers needing
4552 * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
4553 */
4554static const char portcntr7322names[] =
4555 "TxPkt\n"
4556 "TxFlowPkt\n"
4557 "TxWords\n"
4558 "RxPkt\n"
4559 "RxFlowPkt\n"
4560 "RxWords\n"
4561 "TxFlowStall\n"
4562 "TxDmaDesc\n" /* 7220 and 7322-only */
4563 "E RxDlidFltr\n" /* 7220 and 7322-only */
4564 "IBStatusChng\n"
4565 "IBLinkDown\n"
4566 "IBLnkRecov\n"
4567 "IBRxLinkErr\n"
4568 "IBSymbolErr\n"
4569 "RxLLIErr\n"
4570 "RxBadFormat\n"
4571 "RxBadLen\n"
4572 "RxBufOvrfl\n"
4573 "RxEBP\n"
4574 "RxFlowCtlErr\n"
4575 "RxICRCerr\n"
4576 "RxLPCRCerr\n"
4577 "RxVCRCerr\n"
4578 "RxInvalLen\n"
4579 "RxInvalPKey\n"
4580 "RxPktDropped\n"
4581 "TxBadLength\n"
4582 "TxDropped\n"
4583 "TxInvalLen\n"
4584 "TxUnderrun\n"
4585 "TxUnsupVL\n"
4586 "RxLclPhyErr\n" /* 7220 and 7322-only from here down */
4587 "RxVL15Drop\n"
4588 "RxVlErr\n"
4589 "XcessBufOvfl\n"
4590 "RxQPBadCtxt\n" /* 7322-only from here down */
4591 "TXBadHeader\n"
4592 ;
4593
4594static const u32 portcntr7322indices[] = {
4595 QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
4596 crp_pktsendflow,
4597 QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
4598 QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
4599 crp_pktrcvflowctrl,
4600 QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
4601 QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
4602 crp_txsdmadesc | _PORT_64BIT_FLAG,
4603 crp_rxdlidfltr,
4604 crp_ibstatuschange,
4605 QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
4606 QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
4607 QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
4608 QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
4609 QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
4610 QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
4611 QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
4612 QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
4613 QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
4614 crp_rcvflowctrlviol,
4615 QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
4616 QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
4617 QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
4618 QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
4619 QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
4620 QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
4621 crp_txminmaxlenerr,
4622 crp_txdroppedpkt,
4623 crp_txlenerr,
4624 crp_txunderrun,
4625 crp_txunsupvl,
4626 QIBPORTCNTR_RXLOCALPHYERR | _PORT_VIRT_FLAG,
4627 QIBPORTCNTR_VL15PKTDROP | _PORT_VIRT_FLAG,
4628 QIBPORTCNTR_RXVLERR | _PORT_VIRT_FLAG,
4629 QIBPORTCNTR_EXCESSBUFOVFL | _PORT_VIRT_FLAG,
4630 crp_rxqpinvalidctxt,
4631 crp_txhdrerr,
4632};
4633
4634/* do all the setup to make the counter reads efficient later */
4635static void init_7322_cntrnames(struct qib_devdata *dd)
4636{
4637 int i, j = 0;
4638 char *s;
4639
4640 for (i = 0, s = (char *)cntr7322names; s && j <= dd->cfgctxts;
4641 i++) {
4642 /* we always have at least one counter before the egrovfl */
4643 if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
4644 j = 1;
4645 s = strchr(s + 1, '\n');
4646 if (s && j)
4647 j++;
4648 }
4649 dd->cspec->ncntrs = i;
4650 if (!s)
4651 /* full list; size is without terminating null */
4652 dd->cspec->cntrnamelen = sizeof(cntr7322names) - 1;
4653 else
4654 dd->cspec->cntrnamelen = 1 + s - cntr7322names;
4655 dd->cspec->cntrs = kmalloc(dd->cspec->ncntrs
4656 * sizeof(u64), GFP_KERNEL);
4657 if (!dd->cspec->cntrs)
4658 qib_dev_err(dd, "Failed allocation for counters\n");
4659
4660 for (i = 0, s = (char *)portcntr7322names; s; i++)
4661 s = strchr(s + 1, '\n');
4662 dd->cspec->nportcntrs = i - 1;
4663 dd->cspec->portcntrnamelen = sizeof(portcntr7322names) - 1;
4664 for (i = 0; i < dd->num_pports; ++i) {
4665 dd->pport[i].cpspec->portcntrs = kmalloc(dd->cspec->nportcntrs
4666 * sizeof(u64), GFP_KERNEL);
4667 if (!dd->pport[i].cpspec->portcntrs)
4668 qib_dev_err(dd, "Failed allocation for"
4669 " portcounters\n");
4670 }
4671}
4672
4673static u32 qib_read_7322cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
4674 u64 **cntrp)
4675{
4676 u32 ret;
4677
4678 if (namep) {
4679 ret = dd->cspec->cntrnamelen;
4680 if (pos >= ret)
4681 ret = 0; /* final read after getting everything */
4682 else
4683 *namep = (char *) cntr7322names;
4684 } else {
4685 u64 *cntr = dd->cspec->cntrs;
4686 int i;
4687
4688 ret = dd->cspec->ncntrs * sizeof(u64);
4689 if (!cntr || pos >= ret) {
4690 /* everything read, or couldn't get memory */
4691 ret = 0;
4692 goto done;
4693 }
4694 *cntrp = cntr;
4695 for (i = 0; i < dd->cspec->ncntrs; i++)
4696 if (cntr7322indices[i] & _PORT_64BIT_FLAG)
4697 *cntr++ = read_7322_creg(dd,
4698 cntr7322indices[i] &
4699 _PORT_CNTR_IDXMASK);
4700 else
4701 *cntr++ = read_7322_creg32(dd,
4702 cntr7322indices[i]);
4703 }
4704done:
4705 return ret;
4706}
4707
4708static u32 qib_read_7322portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
4709 char **namep, u64 **cntrp)
4710{
4711 u32 ret;
4712
4713 if (namep) {
4714 ret = dd->cspec->portcntrnamelen;
4715 if (pos >= ret)
4716 ret = 0; /* final read after getting everything */
4717 else
4718 *namep = (char *)portcntr7322names;
4719 } else {
4720 struct qib_pportdata *ppd = &dd->pport[port];
4721 u64 *cntr = ppd->cpspec->portcntrs;
4722 int i;
4723
4724 ret = dd->cspec->nportcntrs * sizeof(u64);
4725 if (!cntr || pos >= ret) {
4726 /* everything read, or couldn't get memory */
4727 ret = 0;
4728 goto done;
4729 }
4730 *cntrp = cntr;
4731 for (i = 0; i < dd->cspec->nportcntrs; i++) {
4732 if (portcntr7322indices[i] & _PORT_VIRT_FLAG)
4733 *cntr++ = qib_portcntr_7322(ppd,
4734 portcntr7322indices[i] &
4735 _PORT_CNTR_IDXMASK);
4736 else if (portcntr7322indices[i] & _PORT_64BIT_FLAG)
4737 *cntr++ = read_7322_creg_port(ppd,
4738 portcntr7322indices[i] &
4739 _PORT_CNTR_IDXMASK);
4740 else
4741 *cntr++ = read_7322_creg32_port(ppd,
4742 portcntr7322indices[i]);
4743 }
4744 }
4745done:
4746 return ret;
4747}
4748
4749/**
4750 * qib_get_7322_faststats - get word counters from chip before they overflow
4751 * @opaque - contains a pointer to the qlogic_ib device qib_devdata
4752 *
4753 * VESTIGIAL IBA7322 has no "small fast counters", so the only
4754 * real purpose of this function is to maintain the notion of
4755 * "active time", which in turn is only logged into the eeprom,
4756 * which we don;t have, yet, for 7322-based boards.
4757 *
4758 * called from add_timer
4759 */
4760static void qib_get_7322_faststats(unsigned long opaque)
4761{
4762 struct qib_devdata *dd = (struct qib_devdata *) opaque;
4763 struct qib_pportdata *ppd;
4764 unsigned long flags;
4765 u64 traffic_wds;
4766 int pidx;
4767
4768 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
4769 ppd = dd->pport + pidx;
4770
4771 /*
4772 * If port isn't enabled or not operational ports, or
4773 * diags is running (can cause memory diags to fail)
4774 * skip this port this time.
4775 */
4776 if (!ppd->link_speed_supported || !(dd->flags & QIB_INITTED)
4777 || dd->diag_client)
4778 continue;
4779
4780 /*
4781 * Maintain an activity timer, based on traffic
4782 * exceeding a threshold, so we need to check the word-counts
4783 * even if they are 64-bit.
4784 */
4785 traffic_wds = qib_portcntr_7322(ppd, QIBPORTCNTR_WORDRCV) +
4786 qib_portcntr_7322(ppd, QIBPORTCNTR_WORDSEND);
4787 spin_lock_irqsave(&ppd->dd->eep_st_lock, flags);
4788 traffic_wds -= ppd->dd->traffic_wds;
4789 ppd->dd->traffic_wds += traffic_wds;
4790 if (traffic_wds >= QIB_TRAFFIC_ACTIVE_THRESHOLD)
4791 atomic_add(ACTIVITY_TIMER, &ppd->dd->active_time);
4792 spin_unlock_irqrestore(&ppd->dd->eep_st_lock, flags);
4793 if (ppd->cpspec->qdr_dfe_on && (ppd->link_speed_active &
4794 QIB_IB_QDR) &&
4795 (ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED |
4796 QIBL_LINKACTIVE)) &&
4797 ppd->cpspec->qdr_dfe_time &&
8482d5d1 4798 time_is_before_jiffies(ppd->cpspec->qdr_dfe_time)) {
f931551b
RC
4799 ppd->cpspec->qdr_dfe_on = 0;
4800
4801 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
4802 ppd->dd->cspec->r1 ?
4803 QDR_STATIC_ADAPT_INIT_R1 :
4804 QDR_STATIC_ADAPT_INIT);
4805 force_h1(ppd);
4806 }
4807 }
4808 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
4809}
4810
4811/*
4812 * If we were using MSIx, try to fallback to INTx.
4813 */
4814static int qib_7322_intr_fallback(struct qib_devdata *dd)
4815{
4816 if (!dd->cspec->num_msix_entries)
4817 return 0; /* already using INTx */
4818
4819 qib_devinfo(dd->pcidev, "MSIx interrupt not detected,"
4820 " trying INTx interrupts\n");
4821 qib_7322_nomsix(dd);
4822 qib_enable_intx(dd->pcidev);
4823 qib_setup_7322_interrupt(dd, 0);
4824 return 1;
4825}
4826
4827/*
4828 * Reset the XGXS (between serdes and IBC). Slightly less intrusive
4829 * than resetting the IBC or external link state, and useful in some
4830 * cases to cause some retraining. To do this right, we reset IBC
4831 * as well, then return to previous state (which may be still in reset)
4832 * NOTE: some callers of this "know" this writes the current value
4833 * of cpspec->ibcctrl_a as part of it's operation, so if that changes,
4834 * check all callers.
4835 */
4836static void qib_7322_mini_pcs_reset(struct qib_pportdata *ppd)
4837{
4838 u64 val;
4839 struct qib_devdata *dd = ppd->dd;
4840 const u64 reset_bits = SYM_MASK(IBPCSConfig_0, xcv_rreset) |
4841 SYM_MASK(IBPCSConfig_0, xcv_treset) |
4842 SYM_MASK(IBPCSConfig_0, tx_rx_reset);
4843
4844 val = qib_read_kreg_port(ppd, krp_ib_pcsconfig);
b9e03e04
RC
4845 qib_write_kreg(dd, kr_hwerrmask,
4846 dd->cspec->hwerrmask & ~HWE_MASK(statusValidNoEop));
f931551b
RC
4847 qib_write_kreg_port(ppd, krp_ibcctrl_a,
4848 ppd->cpspec->ibcctrl_a &
4849 ~SYM_MASK(IBCCtrlA_0, IBLinkEn));
4850
4851 qib_write_kreg_port(ppd, krp_ib_pcsconfig, val | reset_bits);
4852 qib_read_kreg32(dd, kr_scratch);
4853 qib_write_kreg_port(ppd, krp_ib_pcsconfig, val & ~reset_bits);
4854 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
4855 qib_write_kreg(dd, kr_scratch, 0ULL);
b9e03e04
RC
4856 qib_write_kreg(dd, kr_hwerrclear,
4857 SYM_MASK(HwErrClear, statusValidNoEopClear));
4858 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
f931551b
RC
4859}
4860
4861/*
4862 * This code for non-IBTA-compliant IB speed negotiation is only known to
4863 * work for the SDR to DDR transition, and only between an HCA and a switch
4864 * with recent firmware. It is based on observed heuristics, rather than
4865 * actual knowledge of the non-compliant speed negotiation.
4866 * It has a number of hard-coded fields, since the hope is to rewrite this
4867 * when a spec is available on how the negoation is intended to work.
4868 */
4869static void autoneg_7322_sendpkt(struct qib_pportdata *ppd, u32 *hdr,
4870 u32 dcnt, u32 *data)
4871{
4872 int i;
4873 u64 pbc;
4874 u32 __iomem *piobuf;
4875 u32 pnum, control, len;
4876 struct qib_devdata *dd = ppd->dd;
4877
4878 i = 0;
4879 len = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
4880 control = qib_7322_setpbc_control(ppd, len, 0, 15);
4881 pbc = ((u64) control << 32) | len;
4882 while (!(piobuf = qib_7322_getsendbuf(ppd, pbc, &pnum))) {
4883 if (i++ > 15)
4884 return;
4885 udelay(2);
4886 }
4887 /* disable header check on this packet, since it can't be valid */
4888 dd->f_txchk_change(dd, pnum, 1, TXCHK_CHG_TYPE_DIS1, NULL);
4889 writeq(pbc, piobuf);
4890 qib_flush_wc();
4891 qib_pio_copy(piobuf + 2, hdr, 7);
4892 qib_pio_copy(piobuf + 9, data, dcnt);
4893 if (dd->flags & QIB_USE_SPCL_TRIG) {
4894 u32 spcl_off = (pnum >= dd->piobcnt2k) ? 2047 : 1023;
4895
4896 qib_flush_wc();
4897 __raw_writel(0xaebecede, piobuf + spcl_off);
4898 }
4899 qib_flush_wc();
4900 qib_sendbuf_done(dd, pnum);
4901 /* and re-enable hdr check */
4902 dd->f_txchk_change(dd, pnum, 1, TXCHK_CHG_TYPE_ENAB1, NULL);
4903}
4904
4905/*
4906 * _start packet gets sent twice at start, _done gets sent twice at end
4907 */
4908static void qib_autoneg_7322_send(struct qib_pportdata *ppd, int which)
4909{
4910 struct qib_devdata *dd = ppd->dd;
4911 static u32 swapped;
4912 u32 dw, i, hcnt, dcnt, *data;
4913 static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
4914 static u32 madpayload_start[0x40] = {
4915 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
4916 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
4917 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
4918 };
4919 static u32 madpayload_done[0x40] = {
4920 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
4921 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
4922 0x40000001, 0x1388, 0x15e, /* rest 0's */
4923 };
4924
4925 dcnt = ARRAY_SIZE(madpayload_start);
4926 hcnt = ARRAY_SIZE(hdr);
4927 if (!swapped) {
4928 /* for maintainability, do it at runtime */
4929 for (i = 0; i < hcnt; i++) {
4930 dw = (__force u32) cpu_to_be32(hdr[i]);
4931 hdr[i] = dw;
4932 }
4933 for (i = 0; i < dcnt; i++) {
4934 dw = (__force u32) cpu_to_be32(madpayload_start[i]);
4935 madpayload_start[i] = dw;
4936 dw = (__force u32) cpu_to_be32(madpayload_done[i]);
4937 madpayload_done[i] = dw;
4938 }
4939 swapped = 1;
4940 }
4941
4942 data = which ? madpayload_done : madpayload_start;
4943
4944 autoneg_7322_sendpkt(ppd, hdr, dcnt, data);
4945 qib_read_kreg64(dd, kr_scratch);
4946 udelay(2);
4947 autoneg_7322_sendpkt(ppd, hdr, dcnt, data);
4948 qib_read_kreg64(dd, kr_scratch);
4949 udelay(2);
4950}
4951
4952/*
4953 * Do the absolute minimum to cause an IB speed change, and make it
4954 * ready, but don't actually trigger the change. The caller will
4955 * do that when ready (if link is in Polling training state, it will
4956 * happen immediately, otherwise when link next goes down)
4957 *
4958 * This routine should only be used as part of the DDR autonegotation
4959 * code for devices that are not compliant with IB 1.2 (or code that
4960 * fixes things up for same).
4961 *
4962 * When link has gone down, and autoneg enabled, or autoneg has
4963 * failed and we give up until next time we set both speeds, and
4964 * then we want IBTA enabled as well as "use max enabled speed.
4965 */
4966static void set_7322_ibspeed_fast(struct qib_pportdata *ppd, u32 speed)
4967{
4968 u64 newctrlb;
4969 newctrlb = ppd->cpspec->ibcctrl_b & ~(IBA7322_IBC_SPEED_MASK |
4970 IBA7322_IBC_IBTA_1_2_MASK |
4971 IBA7322_IBC_MAX_SPEED_MASK);
4972
4973 if (speed & (speed - 1)) /* multiple speeds */
4974 newctrlb |= (speed << IBA7322_IBC_SPEED_LSB) |
4975 IBA7322_IBC_IBTA_1_2_MASK |
4976 IBA7322_IBC_MAX_SPEED_MASK;
4977 else
4978 newctrlb |= speed == QIB_IB_QDR ?
4979 IBA7322_IBC_SPEED_QDR | IBA7322_IBC_IBTA_1_2_MASK :
4980 ((speed == QIB_IB_DDR ?
4981 IBA7322_IBC_SPEED_DDR : IBA7322_IBC_SPEED_SDR));
4982
4983 if (newctrlb == ppd->cpspec->ibcctrl_b)
4984 return;
4985
4986 ppd->cpspec->ibcctrl_b = newctrlb;
4987 qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
4988 qib_write_kreg(ppd->dd, kr_scratch, 0);
4989}
4990
4991/*
4992 * This routine is only used when we are not talking to another
4993 * IB 1.2-compliant device that we think can do DDR.
4994 * (This includes all existing switch chips as of Oct 2007.)
4995 * 1.2-compliant devices go directly to DDR prior to reaching INIT
4996 */
4997static void try_7322_autoneg(struct qib_pportdata *ppd)
4998{
4999 unsigned long flags;
5000
5001 spin_lock_irqsave(&ppd->lflags_lock, flags);
5002 ppd->lflags |= QIBL_IB_AUTONEG_INPROG;
5003 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5004 qib_autoneg_7322_send(ppd, 0);
5005 set_7322_ibspeed_fast(ppd, QIB_IB_DDR);
5006 qib_7322_mini_pcs_reset(ppd);
5007 /* 2 msec is minimum length of a poll cycle */
f0626710
TH
5008 queue_delayed_work(ib_wq, &ppd->cpspec->autoneg_work,
5009 msecs_to_jiffies(2));
f931551b
RC
5010}
5011
5012/*
5013 * Handle the empirically determined mechanism for auto-negotiation
5014 * of DDR speed with switches.
5015 */
5016static void autoneg_7322_work(struct work_struct *work)
5017{
5018 struct qib_pportdata *ppd;
5019 struct qib_devdata *dd;
5020 u64 startms;
5021 u32 i;
5022 unsigned long flags;
5023
5024 ppd = container_of(work, struct qib_chippport_specific,
5025 autoneg_work.work)->ppd;
5026 dd = ppd->dd;
5027
5028 startms = jiffies_to_msecs(jiffies);
5029
5030 /*
5031 * Busy wait for this first part, it should be at most a
5032 * few hundred usec, since we scheduled ourselves for 2msec.
5033 */
5034 for (i = 0; i < 25; i++) {
5035 if (SYM_FIELD(ppd->lastibcstat, IBCStatusA_0, LinkState)
5036 == IB_7322_LT_STATE_POLLQUIET) {
5037 qib_set_linkstate(ppd, QIB_IB_LINKDOWN_DISABLE);
5038 break;
5039 }
5040 udelay(100);
5041 }
5042
5043 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
5044 goto done; /* we got there early or told to stop */
5045
5046 /* we expect this to timeout */
5047 if (wait_event_timeout(ppd->cpspec->autoneg_wait,
5048 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5049 msecs_to_jiffies(90)))
5050 goto done;
5051 qib_7322_mini_pcs_reset(ppd);
5052
5053 /* we expect this to timeout */
5054 if (wait_event_timeout(ppd->cpspec->autoneg_wait,
5055 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5056 msecs_to_jiffies(1700)))
5057 goto done;
5058 qib_7322_mini_pcs_reset(ppd);
5059
5060 set_7322_ibspeed_fast(ppd, QIB_IB_SDR);
5061
5062 /*
5063 * Wait up to 250 msec for link to train and get to INIT at DDR;
5064 * this should terminate early.
5065 */
5066 wait_event_timeout(ppd->cpspec->autoneg_wait,
5067 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5068 msecs_to_jiffies(250));
5069done:
5070 if (ppd->lflags & QIBL_IB_AUTONEG_INPROG) {
5071 spin_lock_irqsave(&ppd->lflags_lock, flags);
5072 ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
5073 if (ppd->cpspec->autoneg_tries == AUTONEG_TRIES) {
5074 ppd->lflags |= QIBL_IB_AUTONEG_FAILED;
5075 ppd->cpspec->autoneg_tries = 0;
5076 }
5077 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5078 set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5079 }
5080}
5081
5082/*
5083 * This routine is used to request IPG set in the QLogic switch.
5084 * Only called if r1.
5085 */
5086static void try_7322_ipg(struct qib_pportdata *ppd)
5087{
5088 struct qib_ibport *ibp = &ppd->ibport_data;
5089 struct ib_mad_send_buf *send_buf;
5090 struct ib_mad_agent *agent;
5091 struct ib_smp *smp;
5092 unsigned delay;
5093 int ret;
5094
5095 agent = ibp->send_agent;
5096 if (!agent)
5097 goto retry;
5098
5099 send_buf = ib_create_send_mad(agent, 0, 0, 0, IB_MGMT_MAD_HDR,
5100 IB_MGMT_MAD_DATA, GFP_ATOMIC);
5101 if (IS_ERR(send_buf))
5102 goto retry;
5103
5104 if (!ibp->smi_ah) {
5105 struct ib_ah_attr attr;
5106 struct ib_ah *ah;
5107
5108 memset(&attr, 0, sizeof attr);
5109 attr.dlid = be16_to_cpu(IB_LID_PERMISSIVE);
5110 attr.port_num = ppd->port;
5111 ah = ib_create_ah(ibp->qp0->ibqp.pd, &attr);
5112 if (IS_ERR(ah))
5113 ret = -EINVAL;
5114 else {
5115 send_buf->ah = ah;
5116 ibp->smi_ah = to_iah(ah);
5117 ret = 0;
5118 }
5119 } else {
5120 send_buf->ah = &ibp->smi_ah->ibah;
5121 ret = 0;
5122 }
5123
5124 smp = send_buf->mad;
5125 smp->base_version = IB_MGMT_BASE_VERSION;
5126 smp->mgmt_class = IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE;
5127 smp->class_version = 1;
5128 smp->method = IB_MGMT_METHOD_SEND;
5129 smp->hop_cnt = 1;
5130 smp->attr_id = QIB_VENDOR_IPG;
5131 smp->attr_mod = 0;
5132
5133 if (!ret)
5134 ret = ib_post_send_mad(send_buf, NULL);
5135 if (ret)
5136 ib_free_send_mad(send_buf);
5137retry:
5138 delay = 2 << ppd->cpspec->ipg_tries;
f0626710
TH
5139 queue_delayed_work(ib_wq, &ppd->cpspec->ipg_work,
5140 msecs_to_jiffies(delay));
f931551b
RC
5141}
5142
5143/*
5144 * Timeout handler for setting IPG.
5145 * Only called if r1.
5146 */
5147static void ipg_7322_work(struct work_struct *work)
5148{
5149 struct qib_pportdata *ppd;
5150
5151 ppd = container_of(work, struct qib_chippport_specific,
5152 ipg_work.work)->ppd;
5153 if ((ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED | QIBL_LINKACTIVE))
5154 && ++ppd->cpspec->ipg_tries <= 10)
5155 try_7322_ipg(ppd);
5156}
5157
5158static u32 qib_7322_iblink_state(u64 ibcs)
5159{
5160 u32 state = (u32)SYM_FIELD(ibcs, IBCStatusA_0, LinkState);
5161
5162 switch (state) {
5163 case IB_7322_L_STATE_INIT:
5164 state = IB_PORT_INIT;
5165 break;
5166 case IB_7322_L_STATE_ARM:
5167 state = IB_PORT_ARMED;
5168 break;
5169 case IB_7322_L_STATE_ACTIVE:
5170 /* fall through */
5171 case IB_7322_L_STATE_ACT_DEFER:
5172 state = IB_PORT_ACTIVE;
5173 break;
5174 default: /* fall through */
5175 case IB_7322_L_STATE_DOWN:
5176 state = IB_PORT_DOWN;
5177 break;
5178 }
5179 return state;
5180}
5181
5182/* returns the IBTA port state, rather than the IBC link training state */
5183static u8 qib_7322_phys_portstate(u64 ibcs)
5184{
5185 u8 state = (u8)SYM_FIELD(ibcs, IBCStatusA_0, LinkTrainingState);
5186 return qib_7322_physportstate[state];
5187}
5188
5189static int qib_7322_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
5190{
5191 int ret = 0, symadj = 0;
5192 unsigned long flags;
5193 int mult;
5194
5195 spin_lock_irqsave(&ppd->lflags_lock, flags);
5196 ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
5197 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5198
5199 /* Update our picture of width and speed from chip */
5200 if (ibcs & SYM_MASK(IBCStatusA_0, LinkSpeedQDR)) {
5201 ppd->link_speed_active = QIB_IB_QDR;
5202 mult = 4;
5203 } else if (ibcs & SYM_MASK(IBCStatusA_0, LinkSpeedActive)) {
5204 ppd->link_speed_active = QIB_IB_DDR;
5205 mult = 2;
5206 } else {
5207 ppd->link_speed_active = QIB_IB_SDR;
5208 mult = 1;
5209 }
5210 if (ibcs & SYM_MASK(IBCStatusA_0, LinkWidthActive)) {
5211 ppd->link_width_active = IB_WIDTH_4X;
5212 mult *= 4;
5213 } else
5214 ppd->link_width_active = IB_WIDTH_1X;
5215 ppd->delay_mult = ib_rate_to_delay[mult_to_ib_rate(mult)];
5216
5217 if (!ibup) {
5218 u64 clr;
5219
5220 /* Link went down. */
5221 /* do IPG MAD again after linkdown, even if last time failed */
5222 ppd->cpspec->ipg_tries = 0;
5223 clr = qib_read_kreg_port(ppd, krp_ibcstatus_b) &
5224 (SYM_MASK(IBCStatusB_0, heartbeat_timed_out) |
5225 SYM_MASK(IBCStatusB_0, heartbeat_crosstalk));
5226 if (clr)
5227 qib_write_kreg_port(ppd, krp_ibcstatus_b, clr);
5228 if (!(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
5229 QIBL_IB_AUTONEG_INPROG)))
5230 set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5231 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
dde05cbd
MH
5232 struct qib_qsfp_data *qd =
5233 &ppd->cpspec->qsfp_data;
a77fcf89
RC
5234 /* unlock the Tx settings, speed may change */
5235 qib_write_kreg_port(ppd, krp_tx_deemph_override,
5236 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
5237 reset_tx_deemphasis_override));
f931551b 5238 qib_cancel_sends(ppd);
a77fcf89
RC
5239 /* on link down, ensure sane pcs state */
5240 qib_7322_mini_pcs_reset(ppd);
dde05cbd
MH
5241 /* schedule the qsfp refresh which should turn the link
5242 off */
5243 if (ppd->dd->flags & QIB_HAS_QSFP) {
8482d5d1 5244 qd->t_insert = jiffies;
042f36e1 5245 queue_work(ib_wq, &qd->work);
dde05cbd 5246 }
f931551b
RC
5247 spin_lock_irqsave(&ppd->sdma_lock, flags);
5248 if (__qib_sdma_running(ppd))
5249 __qib_sdma_process_event(ppd,
5250 qib_sdma_event_e70_go_idle);
5251 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
5252 }
5253 clr = read_7322_creg32_port(ppd, crp_iblinkdown);
5254 if (clr == ppd->cpspec->iblnkdownsnap)
5255 ppd->cpspec->iblnkdowndelta++;
5256 } else {
5257 if (qib_compat_ddr_negotiate &&
5258 !(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
5259 QIBL_IB_AUTONEG_INPROG)) &&
5260 ppd->link_speed_active == QIB_IB_SDR &&
5261 (ppd->link_speed_enabled & QIB_IB_DDR)
5262 && ppd->cpspec->autoneg_tries < AUTONEG_TRIES) {
5263 /* we are SDR, and auto-negotiation enabled */
5264 ++ppd->cpspec->autoneg_tries;
5265 if (!ppd->cpspec->ibdeltainprog) {
5266 ppd->cpspec->ibdeltainprog = 1;
5267 ppd->cpspec->ibsymdelta +=
5268 read_7322_creg32_port(ppd,
5269 crp_ibsymbolerr) -
5270 ppd->cpspec->ibsymsnap;
5271 ppd->cpspec->iblnkerrdelta +=
5272 read_7322_creg32_port(ppd,
5273 crp_iblinkerrrecov) -
5274 ppd->cpspec->iblnkerrsnap;
5275 }
5276 try_7322_autoneg(ppd);
5277 ret = 1; /* no other IB status change processing */
5278 } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
5279 ppd->link_speed_active == QIB_IB_SDR) {
5280 qib_autoneg_7322_send(ppd, 1);
5281 set_7322_ibspeed_fast(ppd, QIB_IB_DDR);
5282 qib_7322_mini_pcs_reset(ppd);
5283 udelay(2);
5284 ret = 1; /* no other IB status change processing */
5285 } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
5286 (ppd->link_speed_active & QIB_IB_DDR)) {
5287 spin_lock_irqsave(&ppd->lflags_lock, flags);
5288 ppd->lflags &= ~(QIBL_IB_AUTONEG_INPROG |
5289 QIBL_IB_AUTONEG_FAILED);
5290 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5291 ppd->cpspec->autoneg_tries = 0;
5292 /* re-enable SDR, for next link down */
5293 set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5294 wake_up(&ppd->cpspec->autoneg_wait);
5295 symadj = 1;
5296 } else if (ppd->lflags & QIBL_IB_AUTONEG_FAILED) {
5297 /*
5298 * Clear autoneg failure flag, and do setup
5299 * so we'll try next time link goes down and
5300 * back to INIT (possibly connected to a
5301 * different device).
5302 */
5303 spin_lock_irqsave(&ppd->lflags_lock, flags);
5304 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
5305 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5306 ppd->cpspec->ibcctrl_b |= IBA7322_IBC_IBTA_1_2_MASK;
5307 symadj = 1;
5308 }
5309 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
5310 symadj = 1;
5311 if (ppd->dd->cspec->r1 && ppd->cpspec->ipg_tries <= 10)
5312 try_7322_ipg(ppd);
5313 if (!ppd->cpspec->recovery_init)
5314 setup_7322_link_recovery(ppd, 0);
5315 ppd->cpspec->qdr_dfe_time = jiffies +
5316 msecs_to_jiffies(QDR_DFE_DISABLE_DELAY);
5317 }
5318 ppd->cpspec->ibmalfusesnap = 0;
5319 ppd->cpspec->ibmalfsnap = read_7322_creg32_port(ppd,
5320 crp_errlink);
5321 }
5322 if (symadj) {
5323 ppd->cpspec->iblnkdownsnap =
5324 read_7322_creg32_port(ppd, crp_iblinkdown);
5325 if (ppd->cpspec->ibdeltainprog) {
5326 ppd->cpspec->ibdeltainprog = 0;
5327 ppd->cpspec->ibsymdelta += read_7322_creg32_port(ppd,
5328 crp_ibsymbolerr) - ppd->cpspec->ibsymsnap;
5329 ppd->cpspec->iblnkerrdelta += read_7322_creg32_port(ppd,
5330 crp_iblinkerrrecov) - ppd->cpspec->iblnkerrsnap;
5331 }
5332 } else if (!ibup && qib_compat_ddr_negotiate &&
5333 !ppd->cpspec->ibdeltainprog &&
5334 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
5335 ppd->cpspec->ibdeltainprog = 1;
5336 ppd->cpspec->ibsymsnap = read_7322_creg32_port(ppd,
5337 crp_ibsymbolerr);
5338 ppd->cpspec->iblnkerrsnap = read_7322_creg32_port(ppd,
5339 crp_iblinkerrrecov);
5340 }
5341
5342 if (!ret)
5343 qib_setup_7322_setextled(ppd, ibup);
5344 return ret;
5345}
5346
5347/*
5348 * Does read/modify/write to appropriate registers to
5349 * set output and direction bits selected by mask.
5350 * these are in their canonical postions (e.g. lsb of
5351 * dir will end up in D48 of extctrl on existing chips).
5352 * returns contents of GP Inputs.
5353 */
5354static int gpio_7322_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
5355{
5356 u64 read_val, new_out;
5357 unsigned long flags;
5358
5359 if (mask) {
5360 /* some bits being written, lock access to GPIO */
5361 dir &= mask;
5362 out &= mask;
5363 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
5364 dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
5365 dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
5366 new_out = (dd->cspec->gpio_out & ~mask) | out;
5367
5368 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
5369 qib_write_kreg(dd, kr_gpio_out, new_out);
5370 dd->cspec->gpio_out = new_out;
5371 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
5372 }
5373 /*
5374 * It is unlikely that a read at this time would get valid
5375 * data on a pin whose direction line was set in the same
5376 * call to this function. We include the read here because
5377 * that allows us to potentially combine a change on one pin with
5378 * a read on another, and because the old code did something like
5379 * this.
5380 */
5381 read_val = qib_read_kreg64(dd, kr_extstatus);
5382 return SYM_FIELD(read_val, EXTStatus, GPIOIn);
5383}
5384
5385/* Enable writes to config EEPROM, if possible. Returns previous state */
5386static int qib_7322_eeprom_wen(struct qib_devdata *dd, int wen)
5387{
5388 int prev_wen;
5389 u32 mask;
5390
5391 mask = 1 << QIB_EEPROM_WEN_NUM;
5392 prev_wen = ~gpio_7322_mod(dd, 0, 0, 0) >> QIB_EEPROM_WEN_NUM;
5393 gpio_7322_mod(dd, wen ? 0 : mask, mask, mask);
5394
5395 return prev_wen & 1;
5396}
5397
5398/*
5399 * Read fundamental info we need to use the chip. These are
5400 * the registers that describe chip capabilities, and are
5401 * saved in shadow registers.
5402 */
5403static void get_7322_chip_params(struct qib_devdata *dd)
5404{
5405 u64 val;
5406 u32 piobufs;
5407 int mtu;
5408
5409 dd->palign = qib_read_kreg32(dd, kr_pagealign);
5410
5411 dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
5412
5413 dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
5414 dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
5415 dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
5416 dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
5417 dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
5418
5419 val = qib_read_kreg64(dd, kr_sendpiobufcnt);
5420 dd->piobcnt2k = val & ~0U;
5421 dd->piobcnt4k = val >> 32;
5422 val = qib_read_kreg64(dd, kr_sendpiosize);
5423 dd->piosize2k = val & ~0U;
5424 dd->piosize4k = val >> 32;
5425
5426 mtu = ib_mtu_enum_to_int(qib_ibmtu);
5427 if (mtu == -1)
5428 mtu = QIB_DEFAULT_MTU;
5429 dd->pport[0].ibmtu = (u32)mtu;
5430 dd->pport[1].ibmtu = (u32)mtu;
5431
5432 /* these may be adjusted in init_chip_wc_pat() */
5433 dd->pio2kbase = (u32 __iomem *)
5434 ((char __iomem *) dd->kregbase + dd->pio2k_bufbase);
5435 dd->pio4kbase = (u32 __iomem *)
5436 ((char __iomem *) dd->kregbase +
5437 (dd->piobufbase >> 32));
5438 /*
5439 * 4K buffers take 2 pages; we use roundup just to be
5440 * paranoid; we calculate it once here, rather than on
5441 * ever buf allocate
5442 */
5443 dd->align4k = ALIGN(dd->piosize4k, dd->palign);
5444
5445 piobufs = dd->piobcnt4k + dd->piobcnt2k + NUM_VL15_BUFS;
5446
5447 dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
5448 (sizeof(u64) * BITS_PER_BYTE / 2);
5449}
5450
5451/*
5452 * The chip base addresses in cspec and cpspec have to be set
5453 * after possible init_chip_wc_pat(), rather than in
5454 * get_7322_chip_params(), so split out as separate function
5455 */
5456static void qib_7322_set_baseaddrs(struct qib_devdata *dd)
5457{
5458 u32 cregbase;
5459 cregbase = qib_read_kreg32(dd, kr_counterregbase);
5460
5461 dd->cspec->cregbase = (u64 __iomem *)(cregbase +
5462 (char __iomem *)dd->kregbase);
5463
5464 dd->egrtidbase = (u64 __iomem *)
5465 ((char __iomem *) dd->kregbase + dd->rcvegrbase);
5466
5467 /* port registers are defined as relative to base of chip */
5468 dd->pport[0].cpspec->kpregbase =
5469 (u64 __iomem *)((char __iomem *)dd->kregbase);
5470 dd->pport[1].cpspec->kpregbase =
5471 (u64 __iomem *)(dd->palign +
5472 (char __iomem *)dd->kregbase);
5473 dd->pport[0].cpspec->cpregbase =
5474 (u64 __iomem *)(qib_read_kreg_port(&dd->pport[0],
5475 kr_counterregbase) + (char __iomem *)dd->kregbase);
5476 dd->pport[1].cpspec->cpregbase =
5477 (u64 __iomem *)(qib_read_kreg_port(&dd->pport[1],
5478 kr_counterregbase) + (char __iomem *)dd->kregbase);
5479}
5480
5481/*
5482 * This is a fairly special-purpose observer, so we only support
5483 * the port-specific parts of SendCtrl
5484 */
5485
5486#define SENDCTRL_SHADOWED (SYM_MASK(SendCtrl_0, SendEnable) | \
5487 SYM_MASK(SendCtrl_0, SDmaEnable) | \
5488 SYM_MASK(SendCtrl_0, SDmaIntEnable) | \
5489 SYM_MASK(SendCtrl_0, SDmaSingleDescriptor) | \
5490 SYM_MASK(SendCtrl_0, SDmaHalt) | \
5491 SYM_MASK(SendCtrl_0, IBVLArbiterEn) | \
5492 SYM_MASK(SendCtrl_0, ForceCreditUpToDate))
5493
5494static int sendctrl_hook(struct qib_devdata *dd,
5495 const struct diag_observer *op, u32 offs,
5496 u64 *data, u64 mask, int only_32)
5497{
5498 unsigned long flags;
5499 unsigned idx;
5500 unsigned pidx;
5501 struct qib_pportdata *ppd = NULL;
5502 u64 local_data, all_bits;
5503
5504 /*
5505 * The fixed correspondence between Physical ports and pports is
5506 * severed. We need to hunt for the ppd that corresponds
5507 * to the offset we got. And we have to do that without admitting
5508 * we know the stride, apparently.
5509 */
5510 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
5511 u64 __iomem *psptr;
5512 u32 psoffs;
5513
5514 ppd = dd->pport + pidx;
5515 if (!ppd->cpspec->kpregbase)
5516 continue;
5517
5518 psptr = ppd->cpspec->kpregbase + krp_sendctrl;
5519 psoffs = (u32) (psptr - dd->kregbase) * sizeof(*psptr);
5520 if (psoffs == offs)
5521 break;
5522 }
5523
5524 /* If pport is not being managed by driver, just avoid shadows. */
5525 if (pidx >= dd->num_pports)
5526 ppd = NULL;
5527
5528 /* In any case, "idx" is flat index in kreg space */
5529 idx = offs / sizeof(u64);
5530
5531 all_bits = ~0ULL;
5532 if (only_32)
5533 all_bits >>= 32;
5534
5535 spin_lock_irqsave(&dd->sendctrl_lock, flags);
5536 if (!ppd || (mask & all_bits) != all_bits) {
5537 /*
5538 * At least some mask bits are zero, so we need
5539 * to read. The judgement call is whether from
5540 * reg or shadow. First-cut: read reg, and complain
5541 * if any bits which should be shadowed are different
5542 * from their shadowed value.
5543 */
5544 if (only_32)
5545 local_data = (u64)qib_read_kreg32(dd, idx);
5546 else
5547 local_data = qib_read_kreg64(dd, idx);
5548 *data = (local_data & ~mask) | (*data & mask);
5549 }
5550 if (mask) {
5551 /*
5552 * At least some mask bits are one, so we need
5553 * to write, but only shadow some bits.
5554 */
5555 u64 sval, tval; /* Shadowed, transient */
5556
5557 /*
5558 * New shadow val is bits we don't want to touch,
5559 * ORed with bits we do, that are intended for shadow.
5560 */
5561 if (ppd) {
5562 sval = ppd->p_sendctrl & ~mask;
5563 sval |= *data & SENDCTRL_SHADOWED & mask;
5564 ppd->p_sendctrl = sval;
5565 } else
5566 sval = *data & SENDCTRL_SHADOWED & mask;
5567 tval = sval | (*data & ~SENDCTRL_SHADOWED & mask);
5568 qib_write_kreg(dd, idx, tval);
5569 qib_write_kreg(dd, kr_scratch, 0Ull);
5570 }
5571 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
5572 return only_32 ? 4 : 8;
5573}
5574
5575static const struct diag_observer sendctrl_0_observer = {
5576 sendctrl_hook, KREG_IDX(SendCtrl_0) * sizeof(u64),
5577 KREG_IDX(SendCtrl_0) * sizeof(u64)
5578};
5579
5580static const struct diag_observer sendctrl_1_observer = {
5581 sendctrl_hook, KREG_IDX(SendCtrl_1) * sizeof(u64),
5582 KREG_IDX(SendCtrl_1) * sizeof(u64)
5583};
5584
5585static ushort sdma_fetch_prio = 8;
5586module_param_named(sdma_fetch_prio, sdma_fetch_prio, ushort, S_IRUGO);
5587MODULE_PARM_DESC(sdma_fetch_prio, "SDMA descriptor fetch priority");
5588
5589/* Besides logging QSFP events, we set appropriate TxDDS values */
5590static void init_txdds_table(struct qib_pportdata *ppd, int override);
5591
5592static void qsfp_7322_event(struct work_struct *work)
5593{
5594 struct qib_qsfp_data *qd;
5595 struct qib_pportdata *ppd;
8482d5d1 5596 unsigned long pwrup;
16d99812 5597 unsigned long flags;
f931551b
RC
5598 int ret;
5599 u32 le2;
5600
5601 qd = container_of(work, struct qib_qsfp_data, work);
5602 ppd = qd->ppd;
dde05cbd
MH
5603 pwrup = qd->t_insert +
5604 msecs_to_jiffies(QSFP_PWR_LAG_MSEC - QSFP_MODPRS_LAG_MSEC);
f931551b 5605
dde05cbd
MH
5606 /* Delay for 20 msecs to allow ModPrs resistor to setup */
5607 mdelay(QSFP_MODPRS_LAG_MSEC);
5608
16d99812
MH
5609 if (!qib_qsfp_mod_present(ppd)) {
5610 ppd->cpspec->qsfp_data.modpresent = 0;
dde05cbd
MH
5611 /* Set the physical link to disabled */
5612 qib_set_ib_7322_lstate(ppd, 0,
5613 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
16d99812
MH
5614 spin_lock_irqsave(&ppd->lflags_lock, flags);
5615 ppd->lflags &= ~QIBL_LINKV;
5616 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5617 } else {
dde05cbd
MH
5618 /*
5619 * Some QSFP's not only do not respond until the full power-up
5620 * time, but may behave badly if we try. So hold off responding
5621 * to insertion.
5622 */
5623 while (1) {
8482d5d1 5624 if (time_is_before_jiffies(pwrup))
dde05cbd
MH
5625 break;
5626 msleep(20);
5627 }
5628
5629 ret = qib_refresh_qsfp_cache(ppd, &qd->cache);
5630
5631 /*
5632 * Need to change LE2 back to defaults if we couldn't
5633 * read the cable type (to handle cable swaps), so do this
5634 * even on failure to read cable information. We don't
5635 * get here for QME, so IS_QME check not needed here.
5636 */
5637 if (!ret && !ppd->dd->cspec->r1) {
5638 if (QSFP_IS_ACTIVE_FAR(qd->cache.tech))
5639 le2 = LE2_QME;
5640 else if (qd->cache.atten[1] >= qib_long_atten &&
5641 QSFP_IS_CU(qd->cache.tech))
5642 le2 = LE2_5m;
5643 else
5644 le2 = LE2_DEFAULT;
5645 } else
4634b794 5646 le2 = LE2_DEFAULT;
dde05cbd
MH
5647 ibsd_wr_allchans(ppd, 13, (le2 << 7), BMASK(9, 7));
5648 /*
5649 * We always change parameteters, since we can choose
5650 * values for cables without eeproms, and the cable may have
5651 * changed from a cable with full or partial eeprom content
5652 * to one with partial or no content.
5653 */
5654 init_txdds_table(ppd, 0);
5655 /* The physical link is being re-enabled only when the
16d99812
MH
5656 * previous state was DISABLED and the VALID bit is not
5657 * set. This should only happen when the cable has been
5658 * physically pulled. */
5659 if (!ppd->cpspec->qsfp_data.modpresent &&
5660 (ppd->lflags & (QIBL_LINKV | QIBL_IB_LINK_DISABLED))) {
5661 ppd->cpspec->qsfp_data.modpresent = 1;
dde05cbd
MH
5662 qib_set_ib_7322_lstate(ppd, 0,
5663 QLOGIC_IB_IBCC_LINKINITCMD_SLEEP);
16d99812
MH
5664 spin_lock_irqsave(&ppd->lflags_lock, flags);
5665 ppd->lflags |= QIBL_LINKV;
5666 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5667 }
dde05cbd 5668 }
f931551b
RC
5669}
5670
5671/*
5672 * There is little we can do but complain to the user if QSFP
5673 * initialization fails.
5674 */
5675static void qib_init_7322_qsfp(struct qib_pportdata *ppd)
5676{
5677 unsigned long flags;
5678 struct qib_qsfp_data *qd = &ppd->cpspec->qsfp_data;
5679 struct qib_devdata *dd = ppd->dd;
5680 u64 mod_prs_bit = QSFP_GPIO_MOD_PRS_N;
5681
5682 mod_prs_bit <<= (QSFP_GPIO_PORT2_SHIFT * ppd->hw_pidx);
5683 qd->ppd = ppd;
5684 qib_qsfp_init(qd, qsfp_7322_event);
5685 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
5686 dd->cspec->extctrl |= (mod_prs_bit << SYM_LSB(EXTCtrl, GPIOInvert));
5687 dd->cspec->gpio_mask |= mod_prs_bit;
5688 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
5689 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
5690 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
5691}
5692
5693/*
a77fcf89 5694 * called at device initialization time, and also if the txselect
f931551b
RC
5695 * module parameter is changed. This is used for cables that don't
5696 * have valid QSFP EEPROMs (not present, or attenuation is zero).
5697 * We initialize to the default, then if there is a specific
a77fcf89
RC
5698 * unit,port match, we use that (and set it immediately, for the
5699 * current speed, if the link is at INIT or better).
f931551b 5700 * String format is "default# unit#,port#=# ... u,p=#", separators must
a77fcf89
RC
5701 * be a SPACE character. A newline terminates. The u,p=# tuples may
5702 * optionally have "u,p=#,#", where the final # is the H1 value
f931551b
RC
5703 * The last specific match is used (actually, all are used, but last
5704 * one is the one that winds up set); if none at all, fall back on default.
5705 */
5706static void set_no_qsfp_atten(struct qib_devdata *dd, int change)
5707{
5708 char *nxt, *str;
a77fcf89 5709 u32 pidx, unit, port, deflt, h1;
f931551b 5710 unsigned long val;
a77fcf89 5711 int any = 0, seth1;
e706203c 5712 int txdds_size;
f931551b 5713
a77fcf89 5714 str = txselect_list;
f931551b 5715
a77fcf89 5716 /* default number is validated in setup_txselect() */
f931551b
RC
5717 deflt = simple_strtoul(str, &nxt, 0);
5718 for (pidx = 0; pidx < dd->num_pports; ++pidx)
5719 dd->pport[pidx].cpspec->no_eep = deflt;
5720
e706203c
MM
5721 txdds_size = TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ;
5722 if (IS_QME(dd) || IS_QMH(dd))
5723 txdds_size += TXDDS_MFG_SZ;
5724
f931551b
RC
5725 while (*nxt && nxt[1]) {
5726 str = ++nxt;
5727 unit = simple_strtoul(str, &nxt, 0);
5728 if (nxt == str || !*nxt || *nxt != ',') {
5729 while (*nxt && *nxt++ != ' ') /* skip to next, if any */
5730 ;
5731 continue;
5732 }
5733 str = ++nxt;
5734 port = simple_strtoul(str, &nxt, 0);
5735 if (nxt == str || *nxt != '=') {
5736 while (*nxt && *nxt++ != ' ') /* skip to next, if any */
5737 ;
5738 continue;
5739 }
5740 str = ++nxt;
5741 val = simple_strtoul(str, &nxt, 0);
5742 if (nxt == str) {
5743 while (*nxt && *nxt++ != ' ') /* skip to next, if any */
5744 ;
5745 continue;
5746 }
e706203c 5747 if (val >= txdds_size)
f931551b 5748 continue;
a77fcf89
RC
5749 seth1 = 0;
5750 h1 = 0; /* gcc thinks it might be used uninitted */
5751 if (*nxt == ',' && nxt[1]) {
5752 str = ++nxt;
5753 h1 = (u32)simple_strtoul(str, &nxt, 0);
5754 if (nxt == str)
5755 while (*nxt && *nxt++ != ' ') /* skip */
5756 ;
5757 else
5758 seth1 = 1;
5759 }
f931551b
RC
5760 for (pidx = 0; dd->unit == unit && pidx < dd->num_pports;
5761 ++pidx) {
a77fcf89
RC
5762 struct qib_pportdata *ppd = &dd->pport[pidx];
5763
5764 if (ppd->port != port || !ppd->link_speed_supported)
f931551b 5765 continue;
a77fcf89 5766 ppd->cpspec->no_eep = val;
7c7a416e
RC
5767 if (seth1)
5768 ppd->cpspec->h1_val = h1;
f931551b 5769 /* now change the IBC and serdes, overriding generic */
a77fcf89 5770 init_txdds_table(ppd, 1);
d70585f7 5771 /* Re-enable the physical state machine on mezz boards
dde05cbd
MH
5772 * now that the correct settings have been set.
5773 * QSFP boards are handles by the QSFP event handler */
d70585f7
MH
5774 if (IS_QMH(dd) || IS_QME(dd))
5775 qib_set_ib_7322_lstate(ppd, 0,
5776 QLOGIC_IB_IBCC_LINKINITCMD_SLEEP);
f931551b
RC
5777 any++;
5778 }
5779 if (*nxt == '\n')
5780 break; /* done */
5781 }
5782 if (change && !any) {
5783 /* no specific setting, use the default.
5784 * Change the IBC and serdes, but since it's
5785 * general, don't override specific settings.
5786 */
a77fcf89
RC
5787 for (pidx = 0; pidx < dd->num_pports; ++pidx)
5788 if (dd->pport[pidx].link_speed_supported)
5789 init_txdds_table(&dd->pport[pidx], 0);
f931551b
RC
5790 }
5791}
5792
a77fcf89
RC
5793/* handle the txselect parameter changing */
5794static int setup_txselect(const char *str, struct kernel_param *kp)
f931551b
RC
5795{
5796 struct qib_devdata *dd;
5797 unsigned long val;
5798 char *n;
5799 if (strlen(str) >= MAX_ATTEN_LEN) {
a77fcf89 5800 printk(KERN_INFO QIB_DRV_NAME " txselect_values string "
f931551b
RC
5801 "too long\n");
5802 return -ENOSPC;
5803 }
5804 val = simple_strtoul(str, &n, 0);
e706203c
MM
5805 if (n == str || val >= (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ +
5806 TXDDS_MFG_SZ)) {
f931551b 5807 printk(KERN_INFO QIB_DRV_NAME
a77fcf89 5808 "txselect_values must start with a number < %d\n",
e706203c 5809 TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ + TXDDS_MFG_SZ);
f931551b
RC
5810 return -EINVAL;
5811 }
a77fcf89 5812 strcpy(txselect_list, str);
f931551b
RC
5813
5814 list_for_each_entry(dd, &qib_dev_list, list)
a77fcf89
RC
5815 if (dd->deviceid == PCI_DEVICE_ID_QLOGIC_IB_7322)
5816 set_no_qsfp_atten(dd, 1);
f931551b
RC
5817 return 0;
5818}
5819
5820/*
5821 * Write the final few registers that depend on some of the
5822 * init setup. Done late in init, just before bringing up
5823 * the serdes.
5824 */
5825static int qib_late_7322_initreg(struct qib_devdata *dd)
5826{
5827 int ret = 0, n;
5828 u64 val;
5829
5830 qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
5831 qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
5832 qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
5833 qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
5834 val = qib_read_kreg64(dd, kr_sendpioavailaddr);
5835 if (val != dd->pioavailregs_phys) {
5836 qib_dev_err(dd, "Catastrophic software error, "
5837 "SendPIOAvailAddr written as %lx, "
5838 "read back as %llx\n",
5839 (unsigned long) dd->pioavailregs_phys,
5840 (unsigned long long) val);
5841 ret = -EINVAL;
5842 }
5843
5844 n = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
5845 qib_7322_txchk_change(dd, 0, n, TXCHK_CHG_TYPE_KERN, NULL);
5846 /* driver sends get pkey, lid, etc. checking also, to catch bugs */
5847 qib_7322_txchk_change(dd, 0, n, TXCHK_CHG_TYPE_ENAB1, NULL);
5848
5849 qib_register_observer(dd, &sendctrl_0_observer);
5850 qib_register_observer(dd, &sendctrl_1_observer);
5851
5852 dd->control &= ~QLOGIC_IB_C_SDMAFETCHPRIOEN;
5853 qib_write_kreg(dd, kr_control, dd->control);
5854 /*
5855 * Set SendDmaFetchPriority and init Tx params, including
5856 * QSFP handler on boards that have QSFP.
5857 * First set our default attenuation entry for cables that
5858 * don't have valid attenuation.
5859 */
5860 set_no_qsfp_atten(dd, 0);
5861 for (n = 0; n < dd->num_pports; ++n) {
5862 struct qib_pportdata *ppd = dd->pport + n;
5863
5864 qib_write_kreg_port(ppd, krp_senddmaprioritythld,
5865 sdma_fetch_prio & 0xf);
5866 /* Initialize qsfp if present on board. */
5867 if (dd->flags & QIB_HAS_QSFP)
5868 qib_init_7322_qsfp(ppd);
5869 }
5870 dd->control |= QLOGIC_IB_C_SDMAFETCHPRIOEN;
5871 qib_write_kreg(dd, kr_control, dd->control);
5872
5873 return ret;
5874}
5875
5876/* per IB port errors. */
5877#define SENDCTRL_PIBP (MASK_ACROSS(0, 1) | MASK_ACROSS(3, 3) | \
5878 MASK_ACROSS(8, 15))
5879#define RCVCTRL_PIBP (MASK_ACROSS(0, 17) | MASK_ACROSS(39, 41))
5880#define ERRS_PIBP (MASK_ACROSS(57, 58) | MASK_ACROSS(54, 54) | \
5881 MASK_ACROSS(36, 49) | MASK_ACROSS(29, 34) | MASK_ACROSS(14, 17) | \
5882 MASK_ACROSS(0, 11))
5883
5884/*
5885 * Write the initialization per-port registers that need to be done at
5886 * driver load and after reset completes (i.e., that aren't done as part
5887 * of other init procedures called from qib_init.c).
5888 * Some of these should be redundant on reset, but play safe.
5889 */
5890static void write_7322_init_portregs(struct qib_pportdata *ppd)
5891{
5892 u64 val;
5893 int i;
5894
5895 if (!ppd->link_speed_supported) {
5896 /* no buffer credits for this port */
5897 for (i = 1; i < 8; i++)
5898 qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, 0);
5899 qib_write_kreg_port(ppd, krp_ibcctrl_b, 0);
5900 qib_write_kreg(ppd->dd, kr_scratch, 0);
5901 return;
5902 }
5903
5904 /*
5905 * Set the number of supported virtual lanes in IBC,
5906 * for flow control packet handling on unsupported VLs
5907 */
5908 val = qib_read_kreg_port(ppd, krp_ibsdtestiftx);
5909 val &= ~SYM_MASK(IB_SDTEST_IF_TX_0, VL_CAP);
5910 val |= (u64)(ppd->vls_supported - 1) <<
5911 SYM_LSB(IB_SDTEST_IF_TX_0, VL_CAP);
5912 qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
5913
5914 qib_write_kreg_port(ppd, krp_rcvbthqp, QIB_KD_QP);
5915
5916 /* enable tx header checking */
5917 qib_write_kreg_port(ppd, krp_sendcheckcontrol, IBA7322_SENDCHK_PKEY |
5918 IBA7322_SENDCHK_BTHQP | IBA7322_SENDCHK_SLID |
5919 IBA7322_SENDCHK_RAW_IPV6 | IBA7322_SENDCHK_MINSZ);
5920
5921 qib_write_kreg_port(ppd, krp_ncmodectrl,
5922 SYM_MASK(IBNCModeCtrl_0, ScrambleCapLocal));
5923
5924 /*
5925 * Unconditionally clear the bufmask bits. If SDMA is
5926 * enabled, we'll set them appropriately later.
5927 */
5928 qib_write_kreg_port(ppd, krp_senddmabufmask0, 0);
5929 qib_write_kreg_port(ppd, krp_senddmabufmask1, 0);
5930 qib_write_kreg_port(ppd, krp_senddmabufmask2, 0);
5931 if (ppd->dd->cspec->r1)
5932 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, ForceCreditUpToDate);
5933}
5934
5935/*
5936 * Write the initialization per-device registers that need to be done at
5937 * driver load and after reset completes (i.e., that aren't done as part
5938 * of other init procedures called from qib_init.c). Also write per-port
5939 * registers that are affected by overall device config, such as QP mapping
5940 * Some of these should be redundant on reset, but play safe.
5941 */
5942static void write_7322_initregs(struct qib_devdata *dd)
5943{
5944 struct qib_pportdata *ppd;
5945 int i, pidx;
5946 u64 val;
5947
5948 /* Set Multicast QPs received by port 2 to map to context one. */
5949 qib_write_kreg(dd, KREG_IDX(RcvQPMulticastContext_1), 1);
5950
5951 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
5952 unsigned n, regno;
5953 unsigned long flags;
5954
2528ea60
MM
5955 if (dd->n_krcv_queues < 2 ||
5956 !dd->pport[pidx].link_speed_supported)
f931551b
RC
5957 continue;
5958
5959 ppd = &dd->pport[pidx];
5960
5961 /* be paranoid against later code motion, etc. */
5962 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
5963 ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvQPMapEnable);
5964 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
5965
5966 /* Initialize QP to context mapping */
5967 regno = krp_rcvqpmaptable;
5968 val = 0;
5969 if (dd->num_pports > 1)
5970 n = dd->first_user_ctxt / dd->num_pports;
5971 else
5972 n = dd->first_user_ctxt - 1;
5973 for (i = 0; i < 32; ) {
5974 unsigned ctxt;
5975
5976 if (dd->num_pports > 1)
5977 ctxt = (i % n) * dd->num_pports + pidx;
5978 else if (i % n)
5979 ctxt = (i % n) + 1;
5980 else
5981 ctxt = ppd->hw_pidx;
5982 val |= ctxt << (5 * (i % 6));
5983 i++;
5984 if (i % 6 == 0) {
5985 qib_write_kreg_port(ppd, regno, val);
5986 val = 0;
5987 regno++;
5988 }
5989 }
5990 qib_write_kreg_port(ppd, regno, val);
5991 }
5992
5993 /*
5994 * Setup up interrupt mitigation for kernel contexts, but
5995 * not user contexts (user contexts use interrupts when
5996 * stalled waiting for any packet, so want those interrupts
5997 * right away).
5998 */
5999 for (i = 0; i < dd->first_user_ctxt; i++) {
6000 dd->cspec->rcvavail_timeout[i] = rcv_int_timeout;
6001 qib_write_kreg(dd, kr_rcvavailtimeout + i, rcv_int_timeout);
6002 }
6003
6004 /*
6005 * Initialize as (disabled) rcvflow tables. Application code
6006 * will setup each flow as it uses the flow.
6007 * Doesn't clear any of the error bits that might be set.
6008 */
6009 val = TIDFLOW_ERRBITS; /* these are W1C */
0502f94c 6010 for (i = 0; i < dd->cfgctxts; i++) {
f931551b
RC
6011 int flow;
6012 for (flow = 0; flow < NUM_TIDFLOWS_CTXT; flow++)
6013 qib_write_ureg(dd, ur_rcvflowtable+flow, val, i);
6014 }
6015
6016 /*
6017 * dual cards init to dual port recovery, single port cards to
6018 * the one port. Dual port cards may later adjust to 1 port,
6019 * and then back to dual port if both ports are connected
6020 * */
6021 if (dd->num_pports)
6022 setup_7322_link_recovery(dd->pport, dd->num_pports > 1);
6023}
6024
6025static int qib_init_7322_variables(struct qib_devdata *dd)
6026{
6027 struct qib_pportdata *ppd;
6028 unsigned features, pidx, sbufcnt;
6029 int ret, mtu;
6030 u32 sbufs, updthresh;
6031
6032 /* pport structs are contiguous, allocated after devdata */
6033 ppd = (struct qib_pportdata *)(dd + 1);
6034 dd->pport = ppd;
6035 ppd[0].dd = dd;
6036 ppd[1].dd = dd;
6037
6038 dd->cspec = (struct qib_chip_specific *)(ppd + 2);
6039
6040 ppd[0].cpspec = (struct qib_chippport_specific *)(dd->cspec + 1);
6041 ppd[1].cpspec = &ppd[0].cpspec[1];
6042 ppd[0].cpspec->ppd = &ppd[0]; /* for autoneg_7322_work() */
6043 ppd[1].cpspec->ppd = &ppd[1]; /* for autoneg_7322_work() */
6044
6045 spin_lock_init(&dd->cspec->rcvmod_lock);
6046 spin_lock_init(&dd->cspec->gpio_lock);
6047
6048 /* we haven't yet set QIB_PRESENT, so use read directly */
6049 dd->revision = readq(&dd->kregbase[kr_revision]);
6050
6051 if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
6052 qib_dev_err(dd, "Revision register read failure, "
6053 "giving up initialization\n");
6054 ret = -ENODEV;
6055 goto bail;
6056 }
6057 dd->flags |= QIB_PRESENT; /* now register routines work */
6058
6059 dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R, ChipRevMajor);
6060 dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R, ChipRevMinor);
6061 dd->cspec->r1 = dd->minrev == 1;
6062
6063 get_7322_chip_params(dd);
6064 features = qib_7322_boardname(dd);
6065
6066 /* now that piobcnt2k and 4k set, we can allocate these */
6067 sbufcnt = dd->piobcnt2k + dd->piobcnt4k +
6068 NUM_VL15_BUFS + BITS_PER_LONG - 1;
6069 sbufcnt /= BITS_PER_LONG;
6070 dd->cspec->sendchkenable = kmalloc(sbufcnt *
6071 sizeof(*dd->cspec->sendchkenable), GFP_KERNEL);
6072 dd->cspec->sendgrhchk = kmalloc(sbufcnt *
6073 sizeof(*dd->cspec->sendgrhchk), GFP_KERNEL);
6074 dd->cspec->sendibchk = kmalloc(sbufcnt *
6075 sizeof(*dd->cspec->sendibchk), GFP_KERNEL);
6076 if (!dd->cspec->sendchkenable || !dd->cspec->sendgrhchk ||
6077 !dd->cspec->sendibchk) {
6078 qib_dev_err(dd, "Failed allocation for hdrchk bitmaps\n");
6079 ret = -ENOMEM;
6080 goto bail;
6081 }
6082
6083 ppd = dd->pport;
6084
6085 /*
6086 * GPIO bits for TWSI data and clock,
6087 * used for serial EEPROM.
6088 */
6089 dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
6090 dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
6091 dd->twsi_eeprom_dev = QIB_TWSI_EEPROM_DEV;
6092
6093 dd->flags |= QIB_HAS_INTX | QIB_HAS_LINK_LATENCY |
6094 QIB_NODMA_RTAIL | QIB_HAS_VLSUPP | QIB_HAS_HDRSUPP |
6095 QIB_HAS_THRESH_UPDATE |
6096 (sdma_idle_cnt ? QIB_HAS_SDMA_TIMEOUT : 0);
6097 dd->flags |= qib_special_trigger ?
6098 QIB_USE_SPCL_TRIG : QIB_HAS_SEND_DMA;
6099
6100 /*
6101 * Setup initial values. These may change when PAT is enabled, but
6102 * we need these to do initial chip register accesses.
6103 */
6104 qib_7322_set_baseaddrs(dd);
6105
6106 mtu = ib_mtu_enum_to_int(qib_ibmtu);
6107 if (mtu == -1)
6108 mtu = QIB_DEFAULT_MTU;
6109
6110 dd->cspec->int_enable_mask = QIB_I_BITSEXTANT;
6111 /* all hwerrors become interrupts, unless special purposed */
6112 dd->cspec->hwerrmask = ~0ULL;
6113 /* link_recovery setup causes these errors, so ignore them,
6114 * other than clearing them when they occur */
6115 dd->cspec->hwerrmask &=
6116 ~(SYM_MASK(HwErrMask, IBSerdesPClkNotDetectMask_0) |
6117 SYM_MASK(HwErrMask, IBSerdesPClkNotDetectMask_1) |
6118 HWE_MASK(LATriggered));
6119
6120 for (pidx = 0; pidx < NUM_IB_PORTS; ++pidx) {
6121 struct qib_chippport_specific *cp = ppd->cpspec;
6122 ppd->link_speed_supported = features & PORT_SPD_CAP;
6123 features >>= PORT_SPD_CAP_SHIFT;
6124 if (!ppd->link_speed_supported) {
6125 /* single port mode (7340, or configured) */
6126 dd->skip_kctxt_mask |= 1 << pidx;
6127 if (pidx == 0) {
6128 /* Make sure port is disabled. */
6129 qib_write_kreg_port(ppd, krp_rcvctrl, 0);
6130 qib_write_kreg_port(ppd, krp_ibcctrl_a, 0);
6131 ppd[0] = ppd[1];
6132 dd->cspec->hwerrmask &= ~(SYM_MASK(HwErrMask,
6133 IBSerdesPClkNotDetectMask_0)
6134 | SYM_MASK(HwErrMask,
6135 SDmaMemReadErrMask_0));
6136 dd->cspec->int_enable_mask &= ~(
6137 SYM_MASK(IntMask, SDmaCleanupDoneMask_0) |
6138 SYM_MASK(IntMask, SDmaIdleIntMask_0) |
6139 SYM_MASK(IntMask, SDmaProgressIntMask_0) |
6140 SYM_MASK(IntMask, SDmaIntMask_0) |
6141 SYM_MASK(IntMask, ErrIntMask_0) |
6142 SYM_MASK(IntMask, SendDoneIntMask_0));
6143 } else {
6144 /* Make sure port is disabled. */
6145 qib_write_kreg_port(ppd, krp_rcvctrl, 0);
6146 qib_write_kreg_port(ppd, krp_ibcctrl_a, 0);
6147 dd->cspec->hwerrmask &= ~(SYM_MASK(HwErrMask,
6148 IBSerdesPClkNotDetectMask_1)
6149 | SYM_MASK(HwErrMask,
6150 SDmaMemReadErrMask_1));
6151 dd->cspec->int_enable_mask &= ~(
6152 SYM_MASK(IntMask, SDmaCleanupDoneMask_1) |
6153 SYM_MASK(IntMask, SDmaIdleIntMask_1) |
6154 SYM_MASK(IntMask, SDmaProgressIntMask_1) |
6155 SYM_MASK(IntMask, SDmaIntMask_1) |
6156 SYM_MASK(IntMask, ErrIntMask_1) |
6157 SYM_MASK(IntMask, SendDoneIntMask_1));
6158 }
6159 continue;
6160 }
6161
6162 dd->num_pports++;
6163 qib_init_pportdata(ppd, dd, pidx, dd->num_pports);
6164
6165 ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
6166 ppd->link_width_enabled = IB_WIDTH_4X;
6167 ppd->link_speed_enabled = ppd->link_speed_supported;
6168 /*
6169 * Set the initial values to reasonable default, will be set
6170 * for real when link is up.
6171 */
6172 ppd->link_width_active = IB_WIDTH_4X;
6173 ppd->link_speed_active = QIB_IB_SDR;
6174 ppd->delay_mult = ib_rate_to_delay[IB_RATE_10_GBPS];
6175 switch (qib_num_cfg_vls) {
6176 case 1:
6177 ppd->vls_supported = IB_VL_VL0;
6178 break;
6179 case 2:
6180 ppd->vls_supported = IB_VL_VL0_1;
6181 break;
6182 default:
6183 qib_devinfo(dd->pcidev,
6184 "Invalid num_vls %u, using 4 VLs\n",
6185 qib_num_cfg_vls);
6186 qib_num_cfg_vls = 4;
6187 /* fall through */
6188 case 4:
6189 ppd->vls_supported = IB_VL_VL0_3;
6190 break;
6191 case 8:
6192 if (mtu <= 2048)
6193 ppd->vls_supported = IB_VL_VL0_7;
6194 else {
6195 qib_devinfo(dd->pcidev,
6196 "Invalid num_vls %u for MTU %d "
6197 ", using 4 VLs\n",
6198 qib_num_cfg_vls, mtu);
6199 ppd->vls_supported = IB_VL_VL0_3;
6200 qib_num_cfg_vls = 4;
6201 }
6202 break;
6203 }
6204 ppd->vls_operational = ppd->vls_supported;
6205
6206 init_waitqueue_head(&cp->autoneg_wait);
6207 INIT_DELAYED_WORK(&cp->autoneg_work,
6208 autoneg_7322_work);
6209 if (ppd->dd->cspec->r1)
6210 INIT_DELAYED_WORK(&cp->ipg_work, ipg_7322_work);
6211
6212 /*
6213 * For Mez and similar cards, no qsfp info, so do
6214 * the "cable info" setup here. Can be overridden
6215 * in adapter-specific routines.
6216 */
7c7a416e
RC
6217 if (!(dd->flags & QIB_HAS_QSFP)) {
6218 if (!IS_QMH(dd) && !IS_QME(dd))
6219 qib_devinfo(dd->pcidev, "IB%u:%u: "
f931551b 6220 "Unknown mezzanine card type\n",
a77fcf89
RC
6221 dd->unit, ppd->port);
6222 cp->h1_val = IS_QMH(dd) ? H1_FORCE_QMH : H1_FORCE_QME;
f931551b 6223 /*
a77fcf89
RC
6224 * Choose center value as default tx serdes setting
6225 * until changed through module parameter.
f931551b 6226 */
a77fcf89
RC
6227 ppd->cpspec->no_eep = IS_QMH(dd) ?
6228 TXDDS_TABLE_SZ + 2 : TXDDS_TABLE_SZ + 4;
f931551b
RC
6229 } else
6230 cp->h1_val = H1_FORCE_VAL;
6231
6232 /* Avoid writes to chip for mini_init */
6233 if (!qib_mini_init)
6234 write_7322_init_portregs(ppd);
6235
6236 init_timer(&cp->chase_timer);
6237 cp->chase_timer.function = reenable_chase;
6238 cp->chase_timer.data = (unsigned long)ppd;
6239
6240 ppd++;
6241 }
6242
0a43e117
MM
6243 dd->rcvhdrentsize = qib_rcvhdrentsize ?
6244 qib_rcvhdrentsize : QIB_RCVHDR_ENTSIZE;
6245 dd->rcvhdrsize = qib_rcvhdrsize ?
6246 qib_rcvhdrsize : QIB_DFLT_RCVHDRSIZE;
a77fcf89 6247 dd->rhf_offset = dd->rcvhdrentsize - sizeof(u64) / sizeof(u32);
f931551b
RC
6248
6249 /* we always allocate at least 2048 bytes for eager buffers */
6250 dd->rcvegrbufsize = max(mtu, 2048);
9e1c0e43
MM
6251 BUG_ON(!is_power_of_2(dd->rcvegrbufsize));
6252 dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
f931551b
RC
6253
6254 qib_7322_tidtemplate(dd);
6255
6256 /*
6257 * We can request a receive interrupt for 1 or
6258 * more packets from current offset.
6259 */
6260 dd->rhdrhead_intr_off =
6261 (u64) rcv_int_count << IBA7322_HDRHEAD_PKTINT_SHIFT;
6262
6263 /* setup the stats timer; the add_timer is done at end of init */
6264 init_timer(&dd->stats_timer);
6265 dd->stats_timer.function = qib_get_7322_faststats;
6266 dd->stats_timer.data = (unsigned long) dd;
6267
6268 dd->ureg_align = 0x10000; /* 64KB alignment */
6269
6270 dd->piosize2kmax_dwords = dd->piosize2k >> 2;
6271
6272 qib_7322_config_ctxts(dd);
6273 qib_set_ctxtcnt(dd);
6274
6275 if (qib_wc_pat) {
fce24a9d
DO
6276 resource_size_t vl15off;
6277 /*
6278 * We do not set WC on the VL15 buffers to avoid
6279 * a rare problem with unaligned writes from
6280 * interrupt-flushed store buffers, so we need
6281 * to map those separately here. We can't solve
6282 * this for the rarely used mtrr case.
6283 */
6284 ret = init_chip_wc_pat(dd, 0);
f931551b
RC
6285 if (ret)
6286 goto bail;
fce24a9d
DO
6287
6288 /* vl15 buffers start just after the 4k buffers */
6289 vl15off = dd->physaddr + (dd->piobufbase >> 32) +
6290 dd->piobcnt4k * dd->align4k;
6291 dd->piovl15base = ioremap_nocache(vl15off,
6292 NUM_VL15_BUFS * dd->align4k);
6293 if (!dd->piovl15base)
6294 goto bail;
f931551b
RC
6295 }
6296 qib_7322_set_baseaddrs(dd); /* set chip access pointers now */
6297
6298 ret = 0;
6299 if (qib_mini_init)
6300 goto bail;
6301 if (!dd->num_pports) {
6302 qib_dev_err(dd, "No ports enabled, giving up initialization\n");
6303 goto bail; /* no error, so can still figure out why err */
6304 }
6305
6306 write_7322_initregs(dd);
6307 ret = qib_create_ctxts(dd);
6308 init_7322_cntrnames(dd);
6309
6310 updthresh = 8U; /* update threshold */
6311
6312 /* use all of 4KB buffers for the kernel SDMA, zero if !SDMA.
6313 * reserve the update threshold amount for other kernel use, such
6314 * as sending SMI, MAD, and ACKs, or 3, whichever is greater,
6315 * unless we aren't enabling SDMA, in which case we want to use
6316 * all the 4k bufs for the kernel.
6317 * if this was less than the update threshold, we could wait
6318 * a long time for an update. Coded this way because we
6319 * sometimes change the update threshold for various reasons,
6320 * and we want this to remain robust.
6321 */
6322 if (dd->flags & QIB_HAS_SEND_DMA) {
6323 dd->cspec->sdmabufcnt = dd->piobcnt4k;
6324 sbufs = updthresh > 3 ? updthresh : 3;
6325 } else {
6326 dd->cspec->sdmabufcnt = 0;
6327 sbufs = dd->piobcnt4k;
6328 }
6329 dd->cspec->lastbuf_for_pio = dd->piobcnt2k + dd->piobcnt4k -
6330 dd->cspec->sdmabufcnt;
6331 dd->lastctxt_piobuf = dd->cspec->lastbuf_for_pio - sbufs;
6332 dd->cspec->lastbuf_for_pio--; /* range is <= , not < */
6333 dd->pbufsctxt = (dd->cfgctxts > dd->first_user_ctxt) ?
6334 dd->lastctxt_piobuf / (dd->cfgctxts - dd->first_user_ctxt) : 0;
6335
6336 /*
6337 * If we have 16 user contexts, we will have 7 sbufs
6338 * per context, so reduce the update threshold to match. We
6339 * want to update before we actually run out, at low pbufs/ctxt
6340 * so give ourselves some margin.
6341 */
6342 if (dd->pbufsctxt >= 2 && dd->pbufsctxt - 2 < updthresh)
6343 updthresh = dd->pbufsctxt - 2;
6344 dd->cspec->updthresh_dflt = updthresh;
6345 dd->cspec->updthresh = updthresh;
6346
6347 /* before full enable, no interrupts, no locking needed */
6348 dd->sendctrl |= ((updthresh & SYM_RMASK(SendCtrl, AvailUpdThld))
6349 << SYM_LSB(SendCtrl, AvailUpdThld)) |
6350 SYM_MASK(SendCtrl, SendBufAvailPad64Byte);
6351
6352 dd->psxmitwait_supported = 1;
6353 dd->psxmitwait_check_rate = QIB_7322_PSXMITWAIT_CHECK_RATE;
6354bail:
6355 if (!dd->ctxtcnt)
6356 dd->ctxtcnt = 1; /* for other initialization code */
6357
6358 return ret;
6359}
6360
6361static u32 __iomem *qib_7322_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
6362 u32 *pbufnum)
6363{
6364 u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
6365 struct qib_devdata *dd = ppd->dd;
6366
6367 /* last is same for 2k and 4k, because we use 4k if all 2k busy */
6368 if (pbc & PBC_7322_VL15_SEND) {
6369 first = dd->piobcnt2k + dd->piobcnt4k + ppd->hw_pidx;
6370 last = first;
6371 } else {
6372 if ((plen + 1) > dd->piosize2kmax_dwords)
6373 first = dd->piobcnt2k;
6374 else
6375 first = 0;
6376 last = dd->cspec->lastbuf_for_pio;
6377 }
6378 return qib_getsendbuf_range(dd, pbufnum, first, last);
6379}
6380
6381static void qib_set_cntr_7322_sample(struct qib_pportdata *ppd, u32 intv,
6382 u32 start)
6383{
6384 qib_write_kreg_port(ppd, krp_psinterval, intv);
6385 qib_write_kreg_port(ppd, krp_psstart, start);
6386}
6387
6388/*
6389 * Must be called with sdma_lock held, or before init finished.
6390 */
6391static void qib_sdma_set_7322_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
6392{
6393 qib_write_kreg_port(ppd, krp_senddmadesccnt, cnt);
6394}
6395
6396static struct sdma_set_state_action sdma_7322_action_table[] = {
6397 [qib_sdma_state_s00_hw_down] = {
6398 .go_s99_running_tofalse = 1,
6399 .op_enable = 0,
6400 .op_intenable = 0,
6401 .op_halt = 0,
6402 .op_drain = 0,
6403 },
6404 [qib_sdma_state_s10_hw_start_up_wait] = {
6405 .op_enable = 0,
6406 .op_intenable = 1,
6407 .op_halt = 1,
6408 .op_drain = 0,
6409 },
6410 [qib_sdma_state_s20_idle] = {
6411 .op_enable = 1,
6412 .op_intenable = 1,
6413 .op_halt = 1,
6414 .op_drain = 0,
6415 },
6416 [qib_sdma_state_s30_sw_clean_up_wait] = {
6417 .op_enable = 0,
6418 .op_intenable = 1,
6419 .op_halt = 1,
6420 .op_drain = 0,
6421 },
6422 [qib_sdma_state_s40_hw_clean_up_wait] = {
6423 .op_enable = 1,
6424 .op_intenable = 1,
6425 .op_halt = 1,
6426 .op_drain = 0,
6427 },
6428 [qib_sdma_state_s50_hw_halt_wait] = {
6429 .op_enable = 1,
6430 .op_intenable = 1,
6431 .op_halt = 1,
6432 .op_drain = 1,
6433 },
6434 [qib_sdma_state_s99_running] = {
6435 .op_enable = 1,
6436 .op_intenable = 1,
6437 .op_halt = 0,
6438 .op_drain = 0,
6439 .go_s99_running_totrue = 1,
6440 },
6441};
6442
6443static void qib_7322_sdma_init_early(struct qib_pportdata *ppd)
6444{
6445 ppd->sdma_state.set_state_action = sdma_7322_action_table;
6446}
6447
6448static int init_sdma_7322_regs(struct qib_pportdata *ppd)
6449{
6450 struct qib_devdata *dd = ppd->dd;
6451 unsigned lastbuf, erstbuf;
6452 u64 senddmabufmask[3] = { 0 };
6453 int n, ret = 0;
6454
6455 qib_write_kreg_port(ppd, krp_senddmabase, ppd->sdma_descq_phys);
6456 qib_sdma_7322_setlengen(ppd);
6457 qib_sdma_update_7322_tail(ppd, 0); /* Set SendDmaTail */
6458 qib_write_kreg_port(ppd, krp_senddmareloadcnt, sdma_idle_cnt);
6459 qib_write_kreg_port(ppd, krp_senddmadesccnt, 0);
6460 qib_write_kreg_port(ppd, krp_senddmaheadaddr, ppd->sdma_head_phys);
6461
6462 if (dd->num_pports)
6463 n = dd->cspec->sdmabufcnt / dd->num_pports; /* no remainder */
6464 else
6465 n = dd->cspec->sdmabufcnt; /* failsafe for init */
6466 erstbuf = (dd->piobcnt2k + dd->piobcnt4k) -
6467 ((dd->num_pports == 1 || ppd->port == 2) ? n :
6468 dd->cspec->sdmabufcnt);
6469 lastbuf = erstbuf + n;
6470
6471 ppd->sdma_state.first_sendbuf = erstbuf;
6472 ppd->sdma_state.last_sendbuf = lastbuf;
6473 for (; erstbuf < lastbuf; ++erstbuf) {
6474 unsigned word = erstbuf / BITS_PER_LONG;
6475 unsigned bit = erstbuf & (BITS_PER_LONG - 1);
6476
6477 BUG_ON(word >= 3);
6478 senddmabufmask[word] |= 1ULL << bit;
6479 }
6480 qib_write_kreg_port(ppd, krp_senddmabufmask0, senddmabufmask[0]);
6481 qib_write_kreg_port(ppd, krp_senddmabufmask1, senddmabufmask[1]);
6482 qib_write_kreg_port(ppd, krp_senddmabufmask2, senddmabufmask[2]);
6483 return ret;
6484}
6485
6486/* sdma_lock must be held */
6487static u16 qib_sdma_7322_gethead(struct qib_pportdata *ppd)
6488{
6489 struct qib_devdata *dd = ppd->dd;
6490 int sane;
6491 int use_dmahead;
6492 u16 swhead;
6493 u16 swtail;
6494 u16 cnt;
6495 u16 hwhead;
6496
6497 use_dmahead = __qib_sdma_running(ppd) &&
6498 (dd->flags & QIB_HAS_SDMA_TIMEOUT);
6499retry:
6500 hwhead = use_dmahead ?
6501 (u16) le64_to_cpu(*ppd->sdma_head_dma) :
6502 (u16) qib_read_kreg_port(ppd, krp_senddmahead);
6503
6504 swhead = ppd->sdma_descq_head;
6505 swtail = ppd->sdma_descq_tail;
6506 cnt = ppd->sdma_descq_cnt;
6507
6508 if (swhead < swtail)
6509 /* not wrapped */
6510 sane = (hwhead >= swhead) & (hwhead <= swtail);
6511 else if (swhead > swtail)
6512 /* wrapped around */
6513 sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
6514 (hwhead <= swtail);
6515 else
6516 /* empty */
6517 sane = (hwhead == swhead);
6518
6519 if (unlikely(!sane)) {
6520 if (use_dmahead) {
6521 /* try one more time, directly from the register */
6522 use_dmahead = 0;
6523 goto retry;
6524 }
6525 /* proceed as if no progress */
6526 hwhead = swhead;
6527 }
6528
6529 return hwhead;
6530}
6531
6532static int qib_sdma_7322_busy(struct qib_pportdata *ppd)
6533{
6534 u64 hwstatus = qib_read_kreg_port(ppd, krp_senddmastatus);
6535
6536 return (hwstatus & SYM_MASK(SendDmaStatus_0, ScoreBoardDrainInProg)) ||
6537 (hwstatus & SYM_MASK(SendDmaStatus_0, HaltInProg)) ||
6538 !(hwstatus & SYM_MASK(SendDmaStatus_0, InternalSDmaHalt)) ||
6539 !(hwstatus & SYM_MASK(SendDmaStatus_0, ScbEmpty));
6540}
6541
6542/*
6543 * Compute the amount of delay before sending the next packet if the
6544 * port's send rate differs from the static rate set for the QP.
6545 * The delay affects the next packet and the amount of the delay is
6546 * based on the length of the this packet.
6547 */
6548static u32 qib_7322_setpbc_control(struct qib_pportdata *ppd, u32 plen,
6549 u8 srate, u8 vl)
6550{
6551 u8 snd_mult = ppd->delay_mult;
6552 u8 rcv_mult = ib_rate_to_delay[srate];
6553 u32 ret;
6554
6555 ret = rcv_mult > snd_mult ? ((plen + 1) >> 1) * snd_mult : 0;
6556
6557 /* Indicate VL15, else set the VL in the control word */
6558 if (vl == 15)
6559 ret |= PBC_7322_VL15_SEND_CTRL;
6560 else
6561 ret |= vl << PBC_VL_NUM_LSB;
6562 ret |= ((u32)(ppd->hw_pidx)) << PBC_PORT_SEL_LSB;
6563
6564 return ret;
6565}
6566
6567/*
6568 * Enable the per-port VL15 send buffers for use.
6569 * They follow the rest of the buffers, without a config parameter.
6570 * This was in initregs, but that is done before the shadow
6571 * is set up, and this has to be done after the shadow is
6572 * set up.
6573 */
6574static void qib_7322_initvl15_bufs(struct qib_devdata *dd)
6575{
6576 unsigned vl15bufs;
6577
6578 vl15bufs = dd->piobcnt2k + dd->piobcnt4k;
6579 qib_chg_pioavailkernel(dd, vl15bufs, NUM_VL15_BUFS,
6580 TXCHK_CHG_TYPE_KERN, NULL);
6581}
6582
6583static void qib_7322_init_ctxt(struct qib_ctxtdata *rcd)
6584{
6585 if (rcd->ctxt < NUM_IB_PORTS) {
6586 if (rcd->dd->num_pports > 1) {
6587 rcd->rcvegrcnt = KCTXT0_EGRCNT / 2;
6588 rcd->rcvegr_tid_base = rcd->ctxt ? rcd->rcvegrcnt : 0;
6589 } else {
6590 rcd->rcvegrcnt = KCTXT0_EGRCNT;
6591 rcd->rcvegr_tid_base = 0;
6592 }
6593 } else {
6594 rcd->rcvegrcnt = rcd->dd->cspec->rcvegrcnt;
6595 rcd->rcvegr_tid_base = KCTXT0_EGRCNT +
6596 (rcd->ctxt - NUM_IB_PORTS) * rcd->rcvegrcnt;
6597 }
6598}
6599
6600#define QTXSLEEPS 5000
6601static void qib_7322_txchk_change(struct qib_devdata *dd, u32 start,
6602 u32 len, u32 which, struct qib_ctxtdata *rcd)
6603{
6604 int i;
6605 const int last = start + len - 1;
6606 const int lastr = last / BITS_PER_LONG;
6607 u32 sleeps = 0;
6608 int wait = rcd != NULL;
6609 unsigned long flags;
6610
6611 while (wait) {
6612 unsigned long shadow;
6613 int cstart, previ = -1;
6614
6615 /*
6616 * when flipping from kernel to user, we can't change
6617 * the checking type if the buffer is allocated to the
6618 * driver. It's OK the other direction, because it's
6619 * from close, and we have just disarm'ed all the
6620 * buffers. All the kernel to kernel changes are also
6621 * OK.
6622 */
6623 for (cstart = start; cstart <= last; cstart++) {
6624 i = ((2 * cstart) + QLOGIC_IB_SENDPIOAVAIL_BUSY_SHIFT)
6625 / BITS_PER_LONG;
6626 if (i != previ) {
6627 shadow = (unsigned long)
6628 le64_to_cpu(dd->pioavailregs_dma[i]);
6629 previ = i;
6630 }
6631 if (test_bit(((2 * cstart) +
6632 QLOGIC_IB_SENDPIOAVAIL_BUSY_SHIFT)
6633 % BITS_PER_LONG, &shadow))
6634 break;
6635 }
6636
6637 if (cstart > last)
6638 break;
6639
6640 if (sleeps == QTXSLEEPS)
6641 break;
6642 /* make sure we see an updated copy next time around */
6643 sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
6644 sleeps++;
a0a234d4 6645 msleep(20);
f931551b
RC
6646 }
6647
6648 switch (which) {
6649 case TXCHK_CHG_TYPE_DIS1:
6650 /*
6651 * disable checking on a range; used by diags; just
6652 * one buffer, but still written generically
6653 */
6654 for (i = start; i <= last; i++)
6655 clear_bit(i, dd->cspec->sendchkenable);
6656 break;
6657
6658 case TXCHK_CHG_TYPE_ENAB1:
6659 /*
6660 * (re)enable checking on a range; used by diags; just
6661 * one buffer, but still written generically; read
6662 * scratch to be sure buffer actually triggered, not
6663 * just flushed from processor.
6664 */
6665 qib_read_kreg32(dd, kr_scratch);
6666 for (i = start; i <= last; i++)
6667 set_bit(i, dd->cspec->sendchkenable);
6668 break;
6669
6670 case TXCHK_CHG_TYPE_KERN:
6671 /* usable by kernel */
6672 for (i = start; i <= last; i++) {
6673 set_bit(i, dd->cspec->sendibchk);
6674 clear_bit(i, dd->cspec->sendgrhchk);
6675 }
6676 spin_lock_irqsave(&dd->uctxt_lock, flags);
6677 /* see if we need to raise avail update threshold */
6678 for (i = dd->first_user_ctxt;
6679 dd->cspec->updthresh != dd->cspec->updthresh_dflt
6680 && i < dd->cfgctxts; i++)
6681 if (dd->rcd[i] && dd->rcd[i]->subctxt_cnt &&
6682 ((dd->rcd[i]->piocnt / dd->rcd[i]->subctxt_cnt) - 1)
6683 < dd->cspec->updthresh_dflt)
6684 break;
6685 spin_unlock_irqrestore(&dd->uctxt_lock, flags);
6686 if (i == dd->cfgctxts) {
6687 spin_lock_irqsave(&dd->sendctrl_lock, flags);
6688 dd->cspec->updthresh = dd->cspec->updthresh_dflt;
6689 dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
6690 dd->sendctrl |= (dd->cspec->updthresh &
6691 SYM_RMASK(SendCtrl, AvailUpdThld)) <<
6692 SYM_LSB(SendCtrl, AvailUpdThld);
6693 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
6694 sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
6695 }
6696 break;
6697
6698 case TXCHK_CHG_TYPE_USER:
6699 /* for user process */
6700 for (i = start; i <= last; i++) {
6701 clear_bit(i, dd->cspec->sendibchk);
6702 set_bit(i, dd->cspec->sendgrhchk);
6703 }
6704 spin_lock_irqsave(&dd->sendctrl_lock, flags);
6705 if (rcd && rcd->subctxt_cnt && ((rcd->piocnt
6706 / rcd->subctxt_cnt) - 1) < dd->cspec->updthresh) {
6707 dd->cspec->updthresh = (rcd->piocnt /
6708 rcd->subctxt_cnt) - 1;
6709 dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
6710 dd->sendctrl |= (dd->cspec->updthresh &
6711 SYM_RMASK(SendCtrl, AvailUpdThld))
6712 << SYM_LSB(SendCtrl, AvailUpdThld);
6713 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
6714 sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
6715 } else
6716 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
6717 break;
6718
6719 default:
6720 break;
6721 }
6722
6723 for (i = start / BITS_PER_LONG; which >= 2 && i <= lastr; ++i)
6724 qib_write_kreg(dd, kr_sendcheckmask + i,
6725 dd->cspec->sendchkenable[i]);
6726
6727 for (i = start / BITS_PER_LONG; which < 2 && i <= lastr; ++i) {
6728 qib_write_kreg(dd, kr_sendgrhcheckmask + i,
6729 dd->cspec->sendgrhchk[i]);
6730 qib_write_kreg(dd, kr_sendibpktmask + i,
6731 dd->cspec->sendibchk[i]);
6732 }
6733
6734 /*
6735 * Be sure whatever we did was seen by the chip and acted upon,
6736 * before we return. Mostly important for which >= 2.
6737 */
6738 qib_read_kreg32(dd, kr_scratch);
6739}
6740
6741
6742/* useful for trigger analyzers, etc. */
6743static void writescratch(struct qib_devdata *dd, u32 val)
6744{
6745 qib_write_kreg(dd, kr_scratch, val);
6746}
6747
6748/* Dummy for now, use chip regs soon */
6749static int qib_7322_tempsense_rd(struct qib_devdata *dd, int regnum)
6750{
6751 return -ENXIO;
6752}
6753
6754/**
6755 * qib_init_iba7322_funcs - set up the chip-specific function pointers
6756 * @dev: the pci_dev for qlogic_ib device
6757 * @ent: pci_device_id struct for this dev
6758 *
6759 * Also allocates, inits, and returns the devdata struct for this
6760 * device instance
6761 *
6762 * This is global, and is called directly at init to set up the
6763 * chip-specific function pointers for later use.
6764 */
6765struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *pdev,
6766 const struct pci_device_id *ent)
6767{
6768 struct qib_devdata *dd;
6769 int ret, i;
6770 u32 tabsize, actual_cnt = 0;
6771
6772 dd = qib_alloc_devdata(pdev,
6773 NUM_IB_PORTS * sizeof(struct qib_pportdata) +
6774 sizeof(struct qib_chip_specific) +
6775 NUM_IB_PORTS * sizeof(struct qib_chippport_specific));
6776 if (IS_ERR(dd))
6777 goto bail;
6778
6779 dd->f_bringup_serdes = qib_7322_bringup_serdes;
6780 dd->f_cleanup = qib_setup_7322_cleanup;
6781 dd->f_clear_tids = qib_7322_clear_tids;
6782 dd->f_free_irq = qib_7322_free_irq;
6783 dd->f_get_base_info = qib_7322_get_base_info;
6784 dd->f_get_msgheader = qib_7322_get_msgheader;
6785 dd->f_getsendbuf = qib_7322_getsendbuf;
6786 dd->f_gpio_mod = gpio_7322_mod;
6787 dd->f_eeprom_wen = qib_7322_eeprom_wen;
6788 dd->f_hdrqempty = qib_7322_hdrqempty;
6789 dd->f_ib_updown = qib_7322_ib_updown;
6790 dd->f_init_ctxt = qib_7322_init_ctxt;
6791 dd->f_initvl15_bufs = qib_7322_initvl15_bufs;
6792 dd->f_intr_fallback = qib_7322_intr_fallback;
6793 dd->f_late_initreg = qib_late_7322_initreg;
6794 dd->f_setpbc_control = qib_7322_setpbc_control;
6795 dd->f_portcntr = qib_portcntr_7322;
6796 dd->f_put_tid = qib_7322_put_tid;
6797 dd->f_quiet_serdes = qib_7322_mini_quiet_serdes;
6798 dd->f_rcvctrl = rcvctrl_7322_mod;
6799 dd->f_read_cntrs = qib_read_7322cntrs;
6800 dd->f_read_portcntrs = qib_read_7322portcntrs;
6801 dd->f_reset = qib_do_7322_reset;
6802 dd->f_init_sdma_regs = init_sdma_7322_regs;
6803 dd->f_sdma_busy = qib_sdma_7322_busy;
6804 dd->f_sdma_gethead = qib_sdma_7322_gethead;
6805 dd->f_sdma_sendctrl = qib_7322_sdma_sendctrl;
6806 dd->f_sdma_set_desc_cnt = qib_sdma_set_7322_desc_cnt;
6807 dd->f_sdma_update_tail = qib_sdma_update_7322_tail;
6808 dd->f_sendctrl = sendctrl_7322_mod;
6809 dd->f_set_armlaunch = qib_set_7322_armlaunch;
6810 dd->f_set_cntr_sample = qib_set_cntr_7322_sample;
6811 dd->f_iblink_state = qib_7322_iblink_state;
6812 dd->f_ibphys_portstate = qib_7322_phys_portstate;
6813 dd->f_get_ib_cfg = qib_7322_get_ib_cfg;
6814 dd->f_set_ib_cfg = qib_7322_set_ib_cfg;
6815 dd->f_set_ib_loopback = qib_7322_set_loopback;
6816 dd->f_get_ib_table = qib_7322_get_ib_table;
6817 dd->f_set_ib_table = qib_7322_set_ib_table;
6818 dd->f_set_intr_state = qib_7322_set_intr_state;
6819 dd->f_setextled = qib_setup_7322_setextled;
6820 dd->f_txchk_change = qib_7322_txchk_change;
6821 dd->f_update_usrhead = qib_update_7322_usrhead;
6822 dd->f_wantpiobuf_intr = qib_wantpiobuf_7322_intr;
6823 dd->f_xgxs_reset = qib_7322_mini_pcs_reset;
6824 dd->f_sdma_hw_clean_up = qib_7322_sdma_hw_clean_up;
6825 dd->f_sdma_hw_start_up = qib_7322_sdma_hw_start_up;
6826 dd->f_sdma_init_early = qib_7322_sdma_init_early;
6827 dd->f_writescratch = writescratch;
6828 dd->f_tempsense_rd = qib_7322_tempsense_rd;
6829 /*
6830 * Do remaining PCIe setup and save PCIe values in dd.
6831 * Any error printing is already done by the init code.
6832 * On return, we have the chip mapped, but chip registers
6833 * are not set up until start of qib_init_7322_variables.
6834 */
6835 ret = qib_pcie_ddinit(dd, pdev, ent);
6836 if (ret < 0)
6837 goto bail_free;
6838
6839 /* initialize chip-specific variables */
6840 ret = qib_init_7322_variables(dd);
6841 if (ret)
6842 goto bail_cleanup;
6843
6844 if (qib_mini_init || !dd->num_pports)
6845 goto bail;
6846
6847 /*
6848 * Determine number of vectors we want; depends on port count
6849 * and number of configured kernel receive queues actually used.
6850 * Should also depend on whether sdma is enabled or not, but
6851 * that's such a rare testing case it's not worth worrying about.
6852 */
6853 tabsize = dd->first_user_ctxt + ARRAY_SIZE(irq_table);
6854 for (i = 0; i < tabsize; i++)
6855 if ((i < ARRAY_SIZE(irq_table) &&
6856 irq_table[i].port <= dd->num_pports) ||
6857 (i >= ARRAY_SIZE(irq_table) &&
6858 dd->rcd[i - ARRAY_SIZE(irq_table)]))
6859 actual_cnt++;
e67306a3
MM
6860 /* reduce by ctxt's < 2 */
6861 if (qib_krcvq01_no_msi)
6862 actual_cnt -= dd->num_pports;
6863
f931551b
RC
6864 tabsize = actual_cnt;
6865 dd->cspec->msix_entries = kmalloc(tabsize *
6866 sizeof(struct msix_entry), GFP_KERNEL);
6867 dd->cspec->msix_arg = kmalloc(tabsize *
6868 sizeof(void *), GFP_KERNEL);
6869 if (!dd->cspec->msix_entries || !dd->cspec->msix_arg) {
6870 qib_dev_err(dd, "No memory for MSIx table\n");
6871 tabsize = 0;
6872 }
6873 for (i = 0; i < tabsize; i++)
6874 dd->cspec->msix_entries[i].entry = i;
6875
6876 if (qib_pcie_params(dd, 8, &tabsize, dd->cspec->msix_entries))
6877 qib_dev_err(dd, "Failed to setup PCIe or interrupts; "
6878 "continuing anyway\n");
6879 /* may be less than we wanted, if not enough available */
6880 dd->cspec->num_msix_entries = tabsize;
6881
6882 /* setup interrupt handler */
6883 qib_setup_7322_interrupt(dd, 1);
6884
6885 /* clear diagctrl register, in case diags were running and crashed */
6886 qib_write_kreg(dd, kr_hwdiagctrl, 0);
6887
f931551b
RC
6888 goto bail;
6889
6890bail_cleanup:
6891 qib_pcie_ddcleanup(dd);
6892bail_free:
6893 qib_free_devdata(dd);
6894 dd = ERR_PTR(ret);
6895bail:
6896 return dd;
6897}
6898
6899/*
6900 * Set the table entry at the specified index from the table specifed.
6901 * There are 3 * TXDDS_TABLE_SZ entries in all per port, with the first
6902 * TXDDS_TABLE_SZ for SDR, the next for DDR, and the last for QDR.
6903 * 'idx' below addresses the correct entry, while its 4 LSBs select the
6904 * corresponding entry (one of TXDDS_TABLE_SZ) from the selected table.
6905 */
6906#define DDS_ENT_AMP_LSB 14
6907#define DDS_ENT_MAIN_LSB 9
6908#define DDS_ENT_POST_LSB 5
6909#define DDS_ENT_PRE_XTRA_LSB 3
6910#define DDS_ENT_PRE_LSB 0
6911
6912/*
6913 * Set one entry in the TxDDS table for spec'd port
6914 * ridx picks one of the entries, while tp points
6915 * to the appropriate table entry.
6916 */
6917static void set_txdds(struct qib_pportdata *ppd, int ridx,
6918 const struct txdds_ent *tp)
6919{
6920 struct qib_devdata *dd = ppd->dd;
6921 u32 pack_ent;
6922 int regidx;
6923
6924 /* Get correct offset in chip-space, and in source table */
6925 regidx = KREG_IBPORT_IDX(IBSD_DDS_MAP_TABLE) + ridx;
6926 /*
6927 * We do not use qib_write_kreg_port() because it was intended
6928 * only for registers in the lower "port specific" pages.
6929 * So do index calculation by hand.
6930 */
6931 if (ppd->hw_pidx)
6932 regidx += (dd->palign / sizeof(u64));
6933
6934 pack_ent = tp->amp << DDS_ENT_AMP_LSB;
6935 pack_ent |= tp->main << DDS_ENT_MAIN_LSB;
6936 pack_ent |= tp->pre << DDS_ENT_PRE_LSB;
6937 pack_ent |= tp->post << DDS_ENT_POST_LSB;
6938 qib_write_kreg(dd, regidx, pack_ent);
6939 /* Prevent back-to-back writes by hitting scratch */
6940 qib_write_kreg(ppd->dd, kr_scratch, 0);
6941}
6942
6943static const struct vendor_txdds_ent vendor_txdds[] = {
6944 { /* Amphenol 1m 30awg NoEq */
6945 { 0x41, 0x50, 0x48 }, "584470002 ",
6946 { 10, 0, 0, 5 }, { 10, 0, 0, 9 }, { 7, 1, 0, 13 },
6947 },
6948 { /* Amphenol 3m 28awg NoEq */
6949 { 0x41, 0x50, 0x48 }, "584470004 ",
6950 { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 0, 1, 7, 15 },
6951 },
6952 { /* Finisar 3m OM2 Optical */
6953 { 0x00, 0x90, 0x65 }, "FCBG410QB1C03-QL",
6954 { 0, 0, 0, 3 }, { 0, 0, 0, 4 }, { 0, 0, 0, 13 },
6955 },
6956 { /* Finisar 30m OM2 Optical */
6957 { 0x00, 0x90, 0x65 }, "FCBG410QB1C30-QL",
6958 { 0, 0, 0, 1 }, { 0, 0, 0, 5 }, { 0, 0, 0, 11 },
6959 },
6960 { /* Finisar Default OM2 Optical */
6961 { 0x00, 0x90, 0x65 }, NULL,
6962 { 0, 0, 0, 2 }, { 0, 0, 0, 5 }, { 0, 0, 0, 12 },
6963 },
6964 { /* Gore 1m 30awg NoEq */
6965 { 0x00, 0x21, 0x77 }, "QSN3300-1 ",
6966 { 0, 0, 0, 6 }, { 0, 0, 0, 9 }, { 0, 1, 0, 15 },
6967 },
6968 { /* Gore 2m 30awg NoEq */
6969 { 0x00, 0x21, 0x77 }, "QSN3300-2 ",
6970 { 0, 0, 0, 8 }, { 0, 0, 0, 10 }, { 0, 1, 7, 15 },
6971 },
6972 { /* Gore 1m 28awg NoEq */
6973 { 0x00, 0x21, 0x77 }, "QSN3800-1 ",
6974 { 0, 0, 0, 6 }, { 0, 0, 0, 8 }, { 0, 1, 0, 15 },
6975 },
6976 { /* Gore 3m 28awg NoEq */
6977 { 0x00, 0x21, 0x77 }, "QSN3800-3 ",
6978 { 0, 0, 0, 9 }, { 0, 0, 0, 13 }, { 0, 1, 7, 15 },
6979 },
6980 { /* Gore 5m 24awg Eq */
6981 { 0x00, 0x21, 0x77 }, "QSN7000-5 ",
6982 { 0, 0, 0, 7 }, { 0, 0, 0, 9 }, { 0, 1, 3, 15 },
6983 },
6984 { /* Gore 7m 24awg Eq */
6985 { 0x00, 0x21, 0x77 }, "QSN7000-7 ",
6986 { 0, 0, 0, 9 }, { 0, 0, 0, 11 }, { 0, 2, 6, 15 },
6987 },
6988 { /* Gore 5m 26awg Eq */
6989 { 0x00, 0x21, 0x77 }, "QSN7600-5 ",
6990 { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 0, 1, 9, 13 },
6991 },
6992 { /* Gore 7m 26awg Eq */
6993 { 0x00, 0x21, 0x77 }, "QSN7600-7 ",
6994 { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 10, 1, 8, 15 },
6995 },
6996 { /* Intersil 12m 24awg Active */
6997 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP1224",
6998 { 0, 0, 0, 2 }, { 0, 0, 0, 5 }, { 0, 3, 0, 9 },
6999 },
7000 { /* Intersil 10m 28awg Active */
7001 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP1028",
7002 { 0, 0, 0, 6 }, { 0, 0, 0, 4 }, { 0, 2, 0, 2 },
7003 },
7004 { /* Intersil 7m 30awg Active */
7005 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP0730",
7006 { 0, 0, 0, 6 }, { 0, 0, 0, 4 }, { 0, 1, 0, 3 },
7007 },
7008 { /* Intersil 5m 32awg Active */
7009 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP0532",
7010 { 0, 0, 0, 6 }, { 0, 0, 0, 6 }, { 0, 2, 0, 8 },
7011 },
7012 { /* Intersil Default Active */
7013 { 0x00, 0x30, 0xB4 }, NULL,
7014 { 0, 0, 0, 6 }, { 0, 0, 0, 5 }, { 0, 2, 0, 5 },
7015 },
7016 { /* Luxtera 20m Active Optical */
7017 { 0x00, 0x25, 0x63 }, NULL,
7018 { 0, 0, 0, 5 }, { 0, 0, 0, 8 }, { 0, 2, 0, 12 },
7019 },
7020 { /* Molex 1M Cu loopback */
7021 { 0x00, 0x09, 0x3A }, "74763-0025 ",
7022 { 2, 2, 6, 15 }, { 2, 2, 6, 15 }, { 2, 2, 6, 15 },
7023 },
7024 { /* Molex 2m 28awg NoEq */
7025 { 0x00, 0x09, 0x3A }, "74757-2201 ",
7026 { 0, 0, 0, 6 }, { 0, 0, 0, 9 }, { 0, 1, 1, 15 },
7027 },
7028};
7029
7030static const struct txdds_ent txdds_sdr[TXDDS_TABLE_SZ] = {
7031 /* amp, pre, main, post */
7032 { 2, 2, 15, 6 }, /* Loopback */
7033 { 0, 0, 0, 1 }, /* 2 dB */
7034 { 0, 0, 0, 2 }, /* 3 dB */
7035 { 0, 0, 0, 3 }, /* 4 dB */
7036 { 0, 0, 0, 4 }, /* 5 dB */
7037 { 0, 0, 0, 5 }, /* 6 dB */
7038 { 0, 0, 0, 6 }, /* 7 dB */
7039 { 0, 0, 0, 7 }, /* 8 dB */
7040 { 0, 0, 0, 8 }, /* 9 dB */
7041 { 0, 0, 0, 9 }, /* 10 dB */
7042 { 0, 0, 0, 10 }, /* 11 dB */
7043 { 0, 0, 0, 11 }, /* 12 dB */
7044 { 0, 0, 0, 12 }, /* 13 dB */
7045 { 0, 0, 0, 13 }, /* 14 dB */
7046 { 0, 0, 0, 14 }, /* 15 dB */
7047 { 0, 0, 0, 15 }, /* 16 dB */
7048};
7049
7050static const struct txdds_ent txdds_ddr[TXDDS_TABLE_SZ] = {
7051 /* amp, pre, main, post */
7052 { 2, 2, 15, 6 }, /* Loopback */
7053 { 0, 0, 0, 8 }, /* 2 dB */
7054 { 0, 0, 0, 8 }, /* 3 dB */
7055 { 0, 0, 0, 9 }, /* 4 dB */
7056 { 0, 0, 0, 9 }, /* 5 dB */
7057 { 0, 0, 0, 10 }, /* 6 dB */
7058 { 0, 0, 0, 10 }, /* 7 dB */
7059 { 0, 0, 0, 11 }, /* 8 dB */
7060 { 0, 0, 0, 11 }, /* 9 dB */
7061 { 0, 0, 0, 12 }, /* 10 dB */
7062 { 0, 0, 0, 12 }, /* 11 dB */
7063 { 0, 0, 0, 13 }, /* 12 dB */
7064 { 0, 0, 0, 13 }, /* 13 dB */
7065 { 0, 0, 0, 14 }, /* 14 dB */
7066 { 0, 0, 0, 14 }, /* 15 dB */
7067 { 0, 0, 0, 15 }, /* 16 dB */
7068};
7069
7070static const struct txdds_ent txdds_qdr[TXDDS_TABLE_SZ] = {
7071 /* amp, pre, main, post */
7072 { 2, 2, 15, 6 }, /* Loopback */
a77fcf89
RC
7073 { 0, 1, 0, 7 }, /* 2 dB (also QMH7342) */
7074 { 0, 1, 0, 9 }, /* 3 dB (also QMH7342) */
f931551b
RC
7075 { 0, 1, 0, 11 }, /* 4 dB */
7076 { 0, 1, 0, 13 }, /* 5 dB */
7077 { 0, 1, 0, 15 }, /* 6 dB */
7078 { 0, 1, 3, 15 }, /* 7 dB */
7079 { 0, 1, 7, 15 }, /* 8 dB */
7080 { 0, 1, 7, 15 }, /* 9 dB */
7081 { 0, 1, 8, 15 }, /* 10 dB */
7082 { 0, 1, 9, 15 }, /* 11 dB */
7083 { 0, 1, 10, 15 }, /* 12 dB */
7084 { 0, 2, 6, 15 }, /* 13 dB */
7085 { 0, 2, 7, 15 }, /* 14 dB */
7086 { 0, 2, 8, 15 }, /* 15 dB */
7087 { 0, 2, 9, 15 }, /* 16 dB */
7088};
7089
a77fcf89
RC
7090/*
7091 * extra entries for use with txselect, for indices >= TXDDS_TABLE_SZ.
7092 * These are mostly used for mez cards going through connectors
7093 * and backplane traces, but can be used to add other "unusual"
7094 * table values as well.
7095 */
7096static const struct txdds_ent txdds_extra_sdr[TXDDS_EXTRA_SZ] = {
7097 /* amp, pre, main, post */
7098 { 0, 0, 0, 1 }, /* QMH7342 backplane settings */
7099 { 0, 0, 0, 1 }, /* QMH7342 backplane settings */
7100 { 0, 0, 0, 2 }, /* QMH7342 backplane settings */
7101 { 0, 0, 0, 2 }, /* QMH7342 backplane settings */
7102 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7103 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7104 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7105 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7106 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7107 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7108 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7c7a416e
RC
7109 { 0, 0, 0, 3 }, /* QMH7342 backplane settings */
7110 { 0, 0, 0, 4 }, /* QMH7342 backplane settings */
a77fcf89
RC
7111};
7112
7113static const struct txdds_ent txdds_extra_ddr[TXDDS_EXTRA_SZ] = {
7114 /* amp, pre, main, post */
7115 { 0, 0, 0, 7 }, /* QMH7342 backplane settings */
7116 { 0, 0, 0, 7 }, /* QMH7342 backplane settings */
7117 { 0, 0, 0, 8 }, /* QMH7342 backplane settings */
7118 { 0, 0, 0, 8 }, /* QMH7342 backplane settings */
7119 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7120 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7121 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7122 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7123 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7124 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7125 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7c7a416e
RC
7126 { 0, 0, 0, 9 }, /* QMH7342 backplane settings */
7127 { 0, 0, 0, 10 }, /* QMH7342 backplane settings */
a77fcf89
RC
7128};
7129
7130static const struct txdds_ent txdds_extra_qdr[TXDDS_EXTRA_SZ] = {
7131 /* amp, pre, main, post */
7132 { 0, 1, 0, 4 }, /* QMH7342 backplane settings */
7133 { 0, 1, 0, 5 }, /* QMH7342 backplane settings */
7134 { 0, 1, 0, 6 }, /* QMH7342 backplane settings */
7135 { 0, 1, 0, 8 }, /* QMH7342 backplane settings */
7136 { 0, 1, 12, 10 }, /* QME7342 backplane setting */
7137 { 0, 1, 12, 11 }, /* QME7342 backplane setting */
7138 { 0, 1, 12, 12 }, /* QME7342 backplane setting */
7139 { 0, 1, 12, 14 }, /* QME7342 backplane setting */
7140 { 0, 1, 12, 6 }, /* QME7342 backplane setting */
7141 { 0, 1, 12, 7 }, /* QME7342 backplane setting */
7142 { 0, 1, 12, 8 }, /* QME7342 backplane setting */
7c7a416e
RC
7143 { 0, 1, 0, 10 }, /* QMH7342 backplane settings */
7144 { 0, 1, 0, 12 }, /* QMH7342 backplane settings */
a77fcf89
RC
7145};
7146
e706203c
MM
7147static const struct txdds_ent txdds_extra_mfg[TXDDS_MFG_SZ] = {
7148 /* amp, pre, main, post */
7149 { 0, 0, 0, 0 }, /* QME7342 mfg settings */
7150 { 0, 0, 0, 6 }, /* QME7342 P2 mfg settings */
7151};
7152
f931551b
RC
7153static const struct txdds_ent *get_atten_table(const struct txdds_ent *txdds,
7154 unsigned atten)
7155{
7156 /*
7157 * The attenuation table starts at 2dB for entry 1,
7158 * with entry 0 being the loopback entry.
7159 */
7160 if (atten <= 2)
7161 atten = 1;
7162 else if (atten > TXDDS_TABLE_SZ)
7163 atten = TXDDS_TABLE_SZ - 1;
7164 else
7165 atten--;
7166 return txdds + atten;
7167}
7168
7169/*
a77fcf89 7170 * if override is set, the module parameter txselect has a value
f931551b
RC
7171 * for this specific port, so use it, rather than our normal mechanism.
7172 */
7173static void find_best_ent(struct qib_pportdata *ppd,
7174 const struct txdds_ent **sdr_dds,
7175 const struct txdds_ent **ddr_dds,
7176 const struct txdds_ent **qdr_dds, int override)
7177{
7178 struct qib_qsfp_cache *qd = &ppd->cpspec->qsfp_data.cache;
7179 int idx;
7180
7181 /* Search table of known cables */
7182 for (idx = 0; !override && idx < ARRAY_SIZE(vendor_txdds); ++idx) {
7183 const struct vendor_txdds_ent *v = vendor_txdds + idx;
7184
7185 if (!memcmp(v->oui, qd->oui, QSFP_VOUI_LEN) &&
7186 (!v->partnum ||
7187 !memcmp(v->partnum, qd->partnum, QSFP_PN_LEN))) {
7188 *sdr_dds = &v->sdr;
7189 *ddr_dds = &v->ddr;
7190 *qdr_dds = &v->qdr;
7191 return;
7192 }
7193 }
7194
dde05cbd
MH
7195 /* Active cables don't have attenuation so we only set SERDES
7196 * settings to account for the attenuation of the board traces. */
f931551b
RC
7197 if (!override && QSFP_IS_ACTIVE(qd->tech)) {
7198 *sdr_dds = txdds_sdr + ppd->dd->board_atten;
7199 *ddr_dds = txdds_ddr + ppd->dd->board_atten;
7200 *qdr_dds = txdds_qdr + ppd->dd->board_atten;
7201 return;
7202 }
7203
7204 if (!override && QSFP_HAS_ATTEN(qd->tech) && (qd->atten[0] ||
7205 qd->atten[1])) {
7206 *sdr_dds = get_atten_table(txdds_sdr, qd->atten[0]);
7207 *ddr_dds = get_atten_table(txdds_ddr, qd->atten[0]);
7208 *qdr_dds = get_atten_table(txdds_qdr, qd->atten[1]);
7209 return;
a77fcf89 7210 } else if (ppd->cpspec->no_eep < TXDDS_TABLE_SZ) {
f931551b
RC
7211 /*
7212 * If we have no (or incomplete) data from the cable
a77fcf89
RC
7213 * EEPROM, or no QSFP, or override is set, use the
7214 * module parameter value to index into the attentuation
7215 * table.
f931551b 7216 */
a77fcf89
RC
7217 idx = ppd->cpspec->no_eep;
7218 *sdr_dds = &txdds_sdr[idx];
7219 *ddr_dds = &txdds_ddr[idx];
7220 *qdr_dds = &txdds_qdr[idx];
7221 } else if (ppd->cpspec->no_eep < (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ)) {
7222 /* similar to above, but index into the "extra" table. */
7223 idx = ppd->cpspec->no_eep - TXDDS_TABLE_SZ;
7224 *sdr_dds = &txdds_extra_sdr[idx];
7225 *ddr_dds = &txdds_extra_ddr[idx];
7226 *qdr_dds = &txdds_extra_qdr[idx];
e706203c
MM
7227 } else if ((IS_QME(ppd->dd) || IS_QMH(ppd->dd)) &&
7228 ppd->cpspec->no_eep < (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ +
7229 TXDDS_MFG_SZ)) {
7230 idx = ppd->cpspec->no_eep - (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ);
7231 printk(KERN_INFO QIB_DRV_NAME
7232 " IB%u:%u use idx %u into txdds_mfg\n",
7233 ppd->dd->unit, ppd->port, idx);
7234 *sdr_dds = &txdds_extra_mfg[idx];
7235 *ddr_dds = &txdds_extra_mfg[idx];
7236 *qdr_dds = &txdds_extra_mfg[idx];
a77fcf89
RC
7237 } else {
7238 /* this shouldn't happen, it's range checked */
7239 *sdr_dds = txdds_sdr + qib_long_atten;
7240 *ddr_dds = txdds_ddr + qib_long_atten;
7241 *qdr_dds = txdds_qdr + qib_long_atten;
f931551b
RC
7242 }
7243}
7244
7245static void init_txdds_table(struct qib_pportdata *ppd, int override)
7246{
7247 const struct txdds_ent *sdr_dds, *ddr_dds, *qdr_dds;
7248 struct txdds_ent *dds;
7249 int idx;
7250 int single_ent = 0;
7251
a77fcf89
RC
7252 find_best_ent(ppd, &sdr_dds, &ddr_dds, &qdr_dds, override);
7253
7254 /* for mez cards or override, use the selected value for all entries */
7255 if (!(ppd->dd->flags & QIB_HAS_QSFP) || override)
f931551b 7256 single_ent = 1;
f931551b
RC
7257
7258 /* Fill in the first entry with the best entry found. */
7259 set_txdds(ppd, 0, sdr_dds);
7260 set_txdds(ppd, TXDDS_TABLE_SZ, ddr_dds);
7261 set_txdds(ppd, 2 * TXDDS_TABLE_SZ, qdr_dds);
a77fcf89
RC
7262 if (ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED |
7263 QIBL_LINKACTIVE)) {
7264 dds = (struct txdds_ent *)(ppd->link_speed_active ==
7265 QIB_IB_QDR ? qdr_dds :
7266 (ppd->link_speed_active ==
7267 QIB_IB_DDR ? ddr_dds : sdr_dds));
7268 write_tx_serdes_param(ppd, dds);
7269 }
f931551b
RC
7270
7271 /* Fill in the remaining entries with the default table values. */
7272 for (idx = 1; idx < ARRAY_SIZE(txdds_sdr); ++idx) {
7273 set_txdds(ppd, idx, single_ent ? sdr_dds : txdds_sdr + idx);
7274 set_txdds(ppd, idx + TXDDS_TABLE_SZ,
7275 single_ent ? ddr_dds : txdds_ddr + idx);
7276 set_txdds(ppd, idx + 2 * TXDDS_TABLE_SZ,
7277 single_ent ? qdr_dds : txdds_qdr + idx);
7278 }
7279}
7280
7281#define KR_AHB_ACC KREG_IDX(ahb_access_ctrl)
7282#define KR_AHB_TRANS KREG_IDX(ahb_transaction_reg)
7283#define AHB_TRANS_RDY SYM_MASK(ahb_transaction_reg, ahb_rdy)
7284#define AHB_ADDR_LSB SYM_LSB(ahb_transaction_reg, ahb_address)
7285#define AHB_DATA_LSB SYM_LSB(ahb_transaction_reg, ahb_data)
7286#define AHB_WR SYM_MASK(ahb_transaction_reg, write_not_read)
7287#define AHB_TRANS_TRIES 10
7288
7289/*
7290 * The chan argument is 0=chan0, 1=chan1, 2=pll, 3=chan2, 4=chan4,
7291 * 5=subsystem which is why most calls have "chan + chan >> 1"
7292 * for the channel argument.
7293 */
7294static u32 ahb_mod(struct qib_devdata *dd, int quad, int chan, int addr,
7295 u32 data, u32 mask)
7296{
7297 u32 rd_data, wr_data, sz_mask;
7298 u64 trans, acc, prev_acc;
7299 u32 ret = 0xBAD0BAD;
7300 int tries;
7301
7302 prev_acc = qib_read_kreg64(dd, KR_AHB_ACC);
7303 /* From this point on, make sure we return access */
7304 acc = (quad << 1) | 1;
7305 qib_write_kreg(dd, KR_AHB_ACC, acc);
7306
7307 for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7308 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7309 if (trans & AHB_TRANS_RDY)
7310 break;
7311 }
7312 if (tries >= AHB_TRANS_TRIES) {
7313 qib_dev_err(dd, "No ahb_rdy in %d tries\n", AHB_TRANS_TRIES);
7314 goto bail;
7315 }
7316
7317 /* If mask is not all 1s, we need to read, but different SerDes
7318 * entities have different sizes
7319 */
7320 sz_mask = (1UL << ((quad == 1) ? 32 : 16)) - 1;
7321 wr_data = data & mask & sz_mask;
7322 if ((~mask & sz_mask) != 0) {
7323 trans = ((chan << 6) | addr) << (AHB_ADDR_LSB + 1);
7324 qib_write_kreg(dd, KR_AHB_TRANS, trans);
7325
7326 for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7327 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7328 if (trans & AHB_TRANS_RDY)
7329 break;
7330 }
7331 if (tries >= AHB_TRANS_TRIES) {
7332 qib_dev_err(dd, "No Rd ahb_rdy in %d tries\n",
7333 AHB_TRANS_TRIES);
7334 goto bail;
7335 }
7336 /* Re-read in case host split reads and read data first */
7337 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7338 rd_data = (uint32_t)(trans >> AHB_DATA_LSB);
7339 wr_data |= (rd_data & ~mask & sz_mask);
7340 }
7341
7342 /* If mask is not zero, we need to write. */
7343 if (mask & sz_mask) {
7344 trans = ((chan << 6) | addr) << (AHB_ADDR_LSB + 1);
7345 trans |= ((uint64_t)wr_data << AHB_DATA_LSB);
7346 trans |= AHB_WR;
7347 qib_write_kreg(dd, KR_AHB_TRANS, trans);
7348
7349 for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7350 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7351 if (trans & AHB_TRANS_RDY)
7352 break;
7353 }
7354 if (tries >= AHB_TRANS_TRIES) {
7355 qib_dev_err(dd, "No Wr ahb_rdy in %d tries\n",
7356 AHB_TRANS_TRIES);
7357 goto bail;
7358 }
7359 }
7360 ret = wr_data;
7361bail:
7362 qib_write_kreg(dd, KR_AHB_ACC, prev_acc);
7363 return ret;
7364}
7365
7366static void ibsd_wr_allchans(struct qib_pportdata *ppd, int addr, unsigned data,
7367 unsigned mask)
7368{
7369 struct qib_devdata *dd = ppd->dd;
7370 int chan;
7371 u32 rbc;
7372
7373 for (chan = 0; chan < SERDES_CHANS; ++chan) {
7374 ahb_mod(dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)), addr,
7375 data, mask);
7376 rbc = ahb_mod(dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7377 addr, 0, 0);
7378 }
7379}
7380
a0a234d4
MM
7381static void serdes_7322_los_enable(struct qib_pportdata *ppd, int enable)
7382{
7383 u64 data = qib_read_kreg_port(ppd, krp_serdesctrl);
31264484
MH
7384 u8 state = SYM_FIELD(data, IBSerdesCtrl_0, RXLOSEN);
7385
7386 if (enable && !state) {
7387 printk(KERN_INFO QIB_DRV_NAME " IB%u:%u Turning LOS on\n",
7388 ppd->dd->unit, ppd->port);
a0a234d4 7389 data |= SYM_MASK(IBSerdesCtrl_0, RXLOSEN);
31264484
MH
7390 } else if (!enable && state) {
7391 printk(KERN_INFO QIB_DRV_NAME " IB%u:%u Turning LOS off\n",
7392 ppd->dd->unit, ppd->port);
a0a234d4 7393 data &= ~SYM_MASK(IBSerdesCtrl_0, RXLOSEN);
31264484 7394 }
a0a234d4
MM
7395 qib_write_kreg_port(ppd, krp_serdesctrl, data);
7396}
7397
f931551b
RC
7398static int serdes_7322_init(struct qib_pportdata *ppd)
7399{
a0a234d4
MM
7400 int ret = 0;
7401 if (ppd->dd->cspec->r1)
7402 ret = serdes_7322_init_old(ppd);
7403 else
7404 ret = serdes_7322_init_new(ppd);
7405 return ret;
7406}
7407
7408static int serdes_7322_init_old(struct qib_pportdata *ppd)
7409{
f931551b
RC
7410 u32 le_val;
7411
7412 /*
7413 * Initialize the Tx DDS tables. Also done every QSFP event,
7414 * for adapters with QSFP
7415 */
7416 init_txdds_table(ppd, 0);
7417
a77fcf89
RC
7418 /* ensure no tx overrides from earlier driver loads */
7419 qib_write_kreg_port(ppd, krp_tx_deemph_override,
7420 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7421 reset_tx_deemphasis_override));
7422
f931551b
RC
7423 /* Patch some SerDes defaults to "Better for IB" */
7424 /* Timing Loop Bandwidth: cdr_timing[11:9] = 0 */
7425 ibsd_wr_allchans(ppd, 2, 0, BMASK(11, 9));
7426
7427 /* Termination: rxtermctrl_r2d addr 11 bits [12:11] = 1 */
7428 ibsd_wr_allchans(ppd, 11, (1 << 11), BMASK(12, 11));
7429 /* Enable LE2: rxle2en_r2a addr 13 bit [6] = 1 */
7430 ibsd_wr_allchans(ppd, 13, (1 << 6), (1 << 6));
7431
7432 /* May be overridden in qsfp_7322_event */
7433 le_val = IS_QME(ppd->dd) ? LE2_QME : LE2_DEFAULT;
7434 ibsd_wr_allchans(ppd, 13, (le_val << 7), BMASK(9, 7));
7435
7436 /* enable LE1 adaptation for all but QME, which is disabled */
7437 le_val = IS_QME(ppd->dd) ? 0 : 1;
7438 ibsd_wr_allchans(ppd, 13, (le_val << 5), (1 << 5));
7439
7440 /* Clear cmode-override, may be set from older driver */
7441 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 0 << 14, 1 << 14);
7442
7443 /* Timing Recovery: rxtapsel addr 5 bits [9:8] = 0 */
7444 ibsd_wr_allchans(ppd, 5, (0 << 8), BMASK(9, 8));
7445
7446 /* setup LoS params; these are subsystem, so chan == 5 */
7447 /* LoS filter threshold_count on, ch 0-3, set to 8 */
7448 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 5, 8 << 11, BMASK(14, 11));
7449 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 8 << 4, BMASK(7, 4));
7450 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 8, 8 << 11, BMASK(14, 11));
7451 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 8 << 4, BMASK(7, 4));
7452
7453 /* LoS filter threshold_count off, ch 0-3, set to 4 */
7454 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 6, 4 << 0, BMASK(3, 0));
7455 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 4 << 8, BMASK(11, 8));
7456 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 4 << 0, BMASK(3, 0));
7457 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 4 << 8, BMASK(11, 8));
7458
7459 /* LoS filter select enabled */
7460 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 1 << 15, 1 << 15);
7461
7462 /* LoS target data: SDR=4, DDR=2, QDR=1 */
7463 ibsd_wr_allchans(ppd, 14, (1 << 3), BMASK(5, 3)); /* QDR */
7464 ibsd_wr_allchans(ppd, 20, (2 << 10), BMASK(12, 10)); /* DDR */
7465 ibsd_wr_allchans(ppd, 20, (4 << 13), BMASK(15, 13)); /* SDR */
7466
a0a234d4 7467 serdes_7322_los_enable(ppd, 1);
f931551b
RC
7468
7469 /* rxbistena; set 0 to avoid effects of it switch later */
7470 ibsd_wr_allchans(ppd, 9, 0 << 15, 1 << 15);
7471
7472 /* Configure 4 DFE taps, and only they adapt */
7473 ibsd_wr_allchans(ppd, 16, 0 << 0, BMASK(1, 0));
7474
7475 /* gain hi stop 32 (22) (6:1) lo stop 7 (10:7) target 22 (13) (15:11) */
7476 le_val = (ppd->dd->cspec->r1 || IS_QME(ppd->dd)) ? 0xb6c0 : 0x6bac;
7477 ibsd_wr_allchans(ppd, 21, le_val, 0xfffe);
7478
7479 /*
7480 * Set receive adaptation mode. SDR and DDR adaptation are
7481 * always on, and QDR is initially enabled; later disabled.
7482 */
7483 qib_write_kreg_port(ppd, krp_static_adapt_dis(0), 0ULL);
7484 qib_write_kreg_port(ppd, krp_static_adapt_dis(1), 0ULL);
7485 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
7486 ppd->dd->cspec->r1 ?
7487 QDR_STATIC_ADAPT_DOWN_R1 : QDR_STATIC_ADAPT_DOWN);
7488 ppd->cpspec->qdr_dfe_on = 1;
7489
a77fcf89 7490 /* FLoop LOS gate: PPM filter enabled */
f931551b
RC
7491 ibsd_wr_allchans(ppd, 38, 0 << 10, 1 << 10);
7492
7493 /* rx offset center enabled */
7494 ibsd_wr_allchans(ppd, 12, 1 << 4, 1 << 4);
7495
7496 if (!ppd->dd->cspec->r1) {
7497 ibsd_wr_allchans(ppd, 12, 1 << 12, 1 << 12);
7498 ibsd_wr_allchans(ppd, 12, 2 << 8, 0x0f << 8);
7499 }
7500
7501 /* Set the frequency loop bandwidth to 15 */
7502 ibsd_wr_allchans(ppd, 2, 15 << 5, BMASK(8, 5));
7503
7504 return 0;
7505}
7506
a0a234d4
MM
7507static int serdes_7322_init_new(struct qib_pportdata *ppd)
7508{
8482d5d1 7509 unsigned long tend;
a0a234d4
MM
7510 u32 le_val, rxcaldone;
7511 int chan, chan_done = (1 << SERDES_CHANS) - 1;
7512
a0a234d4
MM
7513 /* Clear cmode-override, may be set from older driver */
7514 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 0 << 14, 1 << 14);
7515
7516 /* ensure no tx overrides from earlier driver loads */
7517 qib_write_kreg_port(ppd, krp_tx_deemph_override,
7518 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7519 reset_tx_deemphasis_override));
7520
7521 /* START OF LSI SUGGESTED SERDES BRINGUP */
7522 /* Reset - Calibration Setup */
7523 /* Stop DFE adaptaion */
7524 ibsd_wr_allchans(ppd, 1, 0, BMASK(9, 1));
7525 /* Disable LE1 */
7526 ibsd_wr_allchans(ppd, 13, 0, BMASK(5, 5));
7527 /* Disable autoadapt for LE1 */
7528 ibsd_wr_allchans(ppd, 1, 0, BMASK(15, 15));
7529 /* Disable LE2 */
7530 ibsd_wr_allchans(ppd, 13, 0, BMASK(6, 6));
7531 /* Disable VGA */
7532 ibsd_wr_allchans(ppd, 5, 0, BMASK(0, 0));
7533 /* Disable AFE Offset Cancel */
7534 ibsd_wr_allchans(ppd, 12, 0, BMASK(12, 12));
7535 /* Disable Timing Loop */
7536 ibsd_wr_allchans(ppd, 2, 0, BMASK(3, 3));
7537 /* Disable Frequency Loop */
7538 ibsd_wr_allchans(ppd, 2, 0, BMASK(4, 4));
7539 /* Disable Baseline Wander Correction */
7540 ibsd_wr_allchans(ppd, 13, 0, BMASK(13, 13));
7541 /* Disable RX Calibration */
7542 ibsd_wr_allchans(ppd, 4, 0, BMASK(10, 10));
7543 /* Disable RX Offset Calibration */
7544 ibsd_wr_allchans(ppd, 12, 0, BMASK(4, 4));
7545 /* Select BB CDR */
7546 ibsd_wr_allchans(ppd, 2, (1 << 15), BMASK(15, 15));
7547 /* CDR Step Size */
7548 ibsd_wr_allchans(ppd, 5, 0, BMASK(9, 8));
7549 /* Enable phase Calibration */
7550 ibsd_wr_allchans(ppd, 12, (1 << 5), BMASK(5, 5));
7551 /* DFE Bandwidth [2:14-12] */
7552 ibsd_wr_allchans(ppd, 2, (4 << 12), BMASK(14, 12));
7553 /* DFE Config (4 taps only) */
7554 ibsd_wr_allchans(ppd, 16, 0, BMASK(1, 0));
7555 /* Gain Loop Bandwidth */
7556 if (!ppd->dd->cspec->r1) {
7557 ibsd_wr_allchans(ppd, 12, 1 << 12, BMASK(12, 12));
7558 ibsd_wr_allchans(ppd, 12, 2 << 8, BMASK(11, 8));
7559 } else {
7560 ibsd_wr_allchans(ppd, 19, (3 << 11), BMASK(13, 11));
7561 }
7562 /* Baseline Wander Correction Gain [13:4-0] (leave as default) */
7563 /* Baseline Wander Correction Gain [3:7-5] (leave as default) */
7564 /* Data Rate Select [5:7-6] (leave as default) */
25985edc 7565 /* RX Parallel Word Width [3:10-8] (leave as default) */
a0a234d4
MM
7566
7567 /* RX REST */
7568 /* Single- or Multi-channel reset */
7569 /* RX Analog reset */
7570 /* RX Digital reset */
7571 ibsd_wr_allchans(ppd, 0, 0, BMASK(15, 13));
7572 msleep(20);
7573 /* RX Analog reset */
7574 ibsd_wr_allchans(ppd, 0, (1 << 14), BMASK(14, 14));
7575 msleep(20);
7576 /* RX Digital reset */
7577 ibsd_wr_allchans(ppd, 0, (1 << 13), BMASK(13, 13));
7578 msleep(20);
7579
7580 /* setup LoS params; these are subsystem, so chan == 5 */
7581 /* LoS filter threshold_count on, ch 0-3, set to 8 */
7582 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 5, 8 << 11, BMASK(14, 11));
7583 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 8 << 4, BMASK(7, 4));
7584 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 8, 8 << 11, BMASK(14, 11));
7585 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 8 << 4, BMASK(7, 4));
7586
7587 /* LoS filter threshold_count off, ch 0-3, set to 4 */
7588 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 6, 4 << 0, BMASK(3, 0));
7589 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 4 << 8, BMASK(11, 8));
7590 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 4 << 0, BMASK(3, 0));
7591 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 4 << 8, BMASK(11, 8));
7592
7593 /* LoS filter select enabled */
7594 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 1 << 15, 1 << 15);
7595
7596 /* LoS target data: SDR=4, DDR=2, QDR=1 */
7597 ibsd_wr_allchans(ppd, 14, (1 << 3), BMASK(5, 3)); /* QDR */
7598 ibsd_wr_allchans(ppd, 20, (2 << 10), BMASK(12, 10)); /* DDR */
7599 ibsd_wr_allchans(ppd, 20, (4 << 13), BMASK(15, 13)); /* SDR */
7600
7601 /* Turn on LOS on initial SERDES init */
7602 serdes_7322_los_enable(ppd, 1);
7603 /* FLoop LOS gate: PPM filter enabled */
7604 ibsd_wr_allchans(ppd, 38, 0 << 10, 1 << 10);
7605
7606 /* RX LATCH CALIBRATION */
7607 /* Enable Eyefinder Phase Calibration latch */
7608 ibsd_wr_allchans(ppd, 15, 1, BMASK(0, 0));
7609 /* Enable RX Offset Calibration latch */
7610 ibsd_wr_allchans(ppd, 12, (1 << 4), BMASK(4, 4));
7611 msleep(20);
7612 /* Start Calibration */
7613 ibsd_wr_allchans(ppd, 4, (1 << 10), BMASK(10, 10));
8482d5d1
MM
7614 tend = jiffies + msecs_to_jiffies(500);
7615 while (chan_done && !time_is_before_jiffies(tend)) {
a0a234d4
MM
7616 msleep(20);
7617 for (chan = 0; chan < SERDES_CHANS; ++chan) {
7618 rxcaldone = ahb_mod(ppd->dd, IBSD(ppd->hw_pidx),
7619 (chan + (chan >> 1)),
7620 25, 0, 0);
7621 if ((~rxcaldone & (u32)BMASK(9, 9)) == 0 &&
7622 (~chan_done & (1 << chan)) == 0)
7623 chan_done &= ~(1 << chan);
7624 }
7625 }
7626 if (chan_done) {
7627 printk(KERN_INFO QIB_DRV_NAME
7628 " Serdes %d calibration not done after .5 sec: 0x%x\n",
7629 IBSD(ppd->hw_pidx), chan_done);
7630 } else {
7631 for (chan = 0; chan < SERDES_CHANS; ++chan) {
7632 rxcaldone = ahb_mod(ppd->dd, IBSD(ppd->hw_pidx),
7633 (chan + (chan >> 1)),
7634 25, 0, 0);
7635 if ((~rxcaldone & (u32)BMASK(10, 10)) == 0)
7636 printk(KERN_INFO QIB_DRV_NAME
7637 " Serdes %d chan %d calibration "
7638 "failed\n", IBSD(ppd->hw_pidx), chan);
7639 }
7640 }
7641
7642 /* Turn off Calibration */
7643 ibsd_wr_allchans(ppd, 4, 0, BMASK(10, 10));
7644 msleep(20);
7645
7646 /* BRING RX UP */
7647 /* Set LE2 value (May be overridden in qsfp_7322_event) */
7648 le_val = IS_QME(ppd->dd) ? LE2_QME : LE2_DEFAULT;
7649 ibsd_wr_allchans(ppd, 13, (le_val << 7), BMASK(9, 7));
7650 /* Set LE2 Loop bandwidth */
7651 ibsd_wr_allchans(ppd, 3, (7 << 5), BMASK(7, 5));
7652 /* Enable LE2 */
7653 ibsd_wr_allchans(ppd, 13, (1 << 6), BMASK(6, 6));
7654 msleep(20);
7655 /* Enable H0 only */
7656 ibsd_wr_allchans(ppd, 1, 1, BMASK(9, 1));
7657 /* gain hi stop 32 (22) (6:1) lo stop 7 (10:7) target 22 (13) (15:11) */
7658 le_val = (ppd->dd->cspec->r1 || IS_QME(ppd->dd)) ? 0xb6c0 : 0x6bac;
7659 ibsd_wr_allchans(ppd, 21, le_val, 0xfffe);
7660 /* Enable VGA */
7661 ibsd_wr_allchans(ppd, 5, 0, BMASK(0, 0));
7662 msleep(20);
7663 /* Set Frequency Loop Bandwidth */
7664 ibsd_wr_allchans(ppd, 2, (7 << 5), BMASK(8, 5));
7665 /* Enable Frequency Loop */
7666 ibsd_wr_allchans(ppd, 2, (1 << 4), BMASK(4, 4));
7667 /* Set Timing Loop Bandwidth */
7668 ibsd_wr_allchans(ppd, 2, 0, BMASK(11, 9));
7669 /* Enable Timing Loop */
7670 ibsd_wr_allchans(ppd, 2, (1 << 3), BMASK(3, 3));
7671 msleep(50);
7672 /* Enable DFE
7673 * Set receive adaptation mode. SDR and DDR adaptation are
7674 * always on, and QDR is initially enabled; later disabled.
7675 */
7676 qib_write_kreg_port(ppd, krp_static_adapt_dis(0), 0ULL);
7677 qib_write_kreg_port(ppd, krp_static_adapt_dis(1), 0ULL);
7678 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
7679 ppd->dd->cspec->r1 ?
7680 QDR_STATIC_ADAPT_DOWN_R1 : QDR_STATIC_ADAPT_DOWN);
7681 ppd->cpspec->qdr_dfe_on = 1;
7682 /* Disable LE1 */
7683 ibsd_wr_allchans(ppd, 13, (0 << 5), (1 << 5));
7684 /* Disable auto adapt for LE1 */
7685 ibsd_wr_allchans(ppd, 1, (0 << 15), BMASK(15, 15));
7686 msleep(20);
7687 /* Enable AFE Offset Cancel */
7688 ibsd_wr_allchans(ppd, 12, (1 << 12), BMASK(12, 12));
7689 /* Enable Baseline Wander Correction */
7690 ibsd_wr_allchans(ppd, 12, (1 << 13), BMASK(13, 13));
7691 /* Termination: rxtermctrl_r2d addr 11 bits [12:11] = 1 */
7692 ibsd_wr_allchans(ppd, 11, (1 << 11), BMASK(12, 11));
7693 /* VGA output common mode */
7694 ibsd_wr_allchans(ppd, 12, (3 << 2), BMASK(3, 2));
7695
dde05cbd
MH
7696 /*
7697 * Initialize the Tx DDS tables. Also done every QSFP event,
7698 * for adapters with QSFP
7699 */
7700 init_txdds_table(ppd, 0);
7701
a0a234d4
MM
7702 return 0;
7703}
7704
f931551b
RC
7705/* start adjust QMH serdes parameters */
7706
7707static void set_man_code(struct qib_pportdata *ppd, int chan, int code)
7708{
7709 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7710 9, code << 9, 0x3f << 9);
7711}
7712
7713static void set_man_mode_h1(struct qib_pportdata *ppd, int chan,
7714 int enable, u32 tapenable)
7715{
7716 if (enable)
7717 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7718 1, 3 << 10, 0x1f << 10);
7719 else
7720 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7721 1, 0, 0x1f << 10);
7722}
7723
7724/* Set clock to 1, 0, 1, 0 */
7725static void clock_man(struct qib_pportdata *ppd, int chan)
7726{
7727 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7728 4, 0x4000, 0x4000);
7729 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7730 4, 0, 0x4000);
7731 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7732 4, 0x4000, 0x4000);
7733 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7734 4, 0, 0x4000);
7735}
7736
7737/*
7738 * write the current Tx serdes pre,post,main,amp settings into the serdes.
7739 * The caller must pass the settings appropriate for the current speed,
7740 * or not care if they are correct for the current speed.
7741 */
7742static void write_tx_serdes_param(struct qib_pportdata *ppd,
7743 struct txdds_ent *txdds)
7744{
7745 u64 deemph;
7746
7747 deemph = qib_read_kreg_port(ppd, krp_tx_deemph_override);
7748 /* field names for amp, main, post, pre, respectively */
7749 deemph &= ~(SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txampcntl_d2a) |
7750 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txc0_ena) |
7751 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txcp1_ena) |
7752 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txcn1_ena));
a77fcf89
RC
7753
7754 deemph |= SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7755 tx_override_deemphasis_select);
7756 deemph |= (txdds->amp & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7757 txampcntl_d2a)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7758 txampcntl_d2a);
7759 deemph |= (txdds->main & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7760 txc0_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7761 txc0_ena);
7762 deemph |= (txdds->post & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7763 txcp1_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7764 txcp1_ena);
7765 deemph |= (txdds->pre & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7766 txcn1_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
f931551b
RC
7767 txcn1_ena);
7768 qib_write_kreg_port(ppd, krp_tx_deemph_override, deemph);
7769}
7770
7771/*
a77fcf89
RC
7772 * Set the parameters for mez cards on link bounce, so they are
7773 * always exactly what was requested. Similar logic to init_txdds
7774 * but does just the serdes.
f931551b
RC
7775 */
7776static void adj_tx_serdes(struct qib_pportdata *ppd)
7777{
a77fcf89
RC
7778 const struct txdds_ent *sdr_dds, *ddr_dds, *qdr_dds;
7779 struct txdds_ent *dds;
f931551b 7780
a77fcf89
RC
7781 find_best_ent(ppd, &sdr_dds, &ddr_dds, &qdr_dds, 1);
7782 dds = (struct txdds_ent *)(ppd->link_speed_active == QIB_IB_QDR ?
7783 qdr_dds : (ppd->link_speed_active == QIB_IB_DDR ?
7784 ddr_dds : sdr_dds));
7785 write_tx_serdes_param(ppd, dds);
f931551b
RC
7786}
7787
7788/* set QDR forced value for H1, if needed */
7789static void force_h1(struct qib_pportdata *ppd)
7790{
7791 int chan;
7792
7793 ppd->cpspec->qdr_reforce = 0;
7794 if (!ppd->dd->cspec->r1)
7795 return;
7796
7797 for (chan = 0; chan < SERDES_CHANS; chan++) {
7798 set_man_mode_h1(ppd, chan, 1, 0);
7799 set_man_code(ppd, chan, ppd->cpspec->h1_val);
7800 clock_man(ppd, chan);
7801 set_man_mode_h1(ppd, chan, 0, 0);
7802 }
7803}
7804
f931551b
RC
7805#define SJA_EN SYM_MASK(SPC_JTAG_ACCESS_REG, SPC_JTAG_ACCESS_EN)
7806#define BISTEN_LSB SYM_LSB(SPC_JTAG_ACCESS_REG, bist_en)
7807
7808#define R_OPCODE_LSB 3
7809#define R_OP_NOP 0
7810#define R_OP_SHIFT 2
7811#define R_OP_UPDATE 3
7812#define R_TDI_LSB 2
7813#define R_TDO_LSB 1
7814#define R_RDY 1
7815
7816static int qib_r_grab(struct qib_devdata *dd)
7817{
7818 u64 val;
7819 val = SJA_EN;
7820 qib_write_kreg(dd, kr_r_access, val);
7821 qib_read_kreg32(dd, kr_scratch);
7822 return 0;
7823}
7824
7825/* qib_r_wait_for_rdy() not only waits for the ready bit, it
7826 * returns the current state of R_TDO
7827 */
7828static int qib_r_wait_for_rdy(struct qib_devdata *dd)
7829{
7830 u64 val;
7831 int timeout;
7832 for (timeout = 0; timeout < 100 ; ++timeout) {
7833 val = qib_read_kreg32(dd, kr_r_access);
7834 if (val & R_RDY)
7835 return (val >> R_TDO_LSB) & 1;
7836 }
7837 return -1;
7838}
7839
7840static int qib_r_shift(struct qib_devdata *dd, int bisten,
7841 int len, u8 *inp, u8 *outp)
7842{
7843 u64 valbase, val;
7844 int ret, pos;
7845
7846 valbase = SJA_EN | (bisten << BISTEN_LSB) |
7847 (R_OP_SHIFT << R_OPCODE_LSB);
7848 ret = qib_r_wait_for_rdy(dd);
7849 if (ret < 0)
7850 goto bail;
7851 for (pos = 0; pos < len; ++pos) {
7852 val = valbase;
7853 if (outp) {
7854 outp[pos >> 3] &= ~(1 << (pos & 7));
7855 outp[pos >> 3] |= (ret << (pos & 7));
7856 }
7857 if (inp) {
7858 int tdi = inp[pos >> 3] >> (pos & 7);
7859 val |= ((tdi & 1) << R_TDI_LSB);
7860 }
7861 qib_write_kreg(dd, kr_r_access, val);
7862 qib_read_kreg32(dd, kr_scratch);
7863 ret = qib_r_wait_for_rdy(dd);
7864 if (ret < 0)
7865 break;
7866 }
7867 /* Restore to NOP between operations. */
7868 val = SJA_EN | (bisten << BISTEN_LSB);
7869 qib_write_kreg(dd, kr_r_access, val);
7870 qib_read_kreg32(dd, kr_scratch);
7871 ret = qib_r_wait_for_rdy(dd);
7872
7873 if (ret >= 0)
7874 ret = pos;
7875bail:
7876 return ret;
7877}
7878
7879static int qib_r_update(struct qib_devdata *dd, int bisten)
7880{
7881 u64 val;
7882 int ret;
7883
7884 val = SJA_EN | (bisten << BISTEN_LSB) | (R_OP_UPDATE << R_OPCODE_LSB);
7885 ret = qib_r_wait_for_rdy(dd);
7886 if (ret >= 0) {
7887 qib_write_kreg(dd, kr_r_access, val);
7888 qib_read_kreg32(dd, kr_scratch);
7889 }
7890 return ret;
7891}
7892
7893#define BISTEN_PORT_SEL 15
7894#define LEN_PORT_SEL 625
7895#define BISTEN_AT 17
7896#define LEN_AT 156
7897#define BISTEN_ETM 16
7898#define LEN_ETM 632
7899
7900#define BIT2BYTE(x) (((x) + BITS_PER_BYTE - 1) / BITS_PER_BYTE)
7901
7902/* these are common for all IB port use cases. */
7903static u8 reset_at[BIT2BYTE(LEN_AT)] = {
7904 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7905 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x20, 0x00,
7906};
7907static u8 reset_atetm[BIT2BYTE(LEN_ETM)] = {
7908 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7909 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7910 0x00, 0x00, 0x00, 0x80, 0xe3, 0x81, 0x73, 0x3c, 0x70, 0x8e,
7911 0x07, 0xce, 0xf1, 0xc0, 0x39, 0x1e, 0x38, 0xc7, 0x03, 0xe7,
7912 0x78, 0xe0, 0x1c, 0x0f, 0x9c, 0x7f, 0x80, 0x73, 0x0f, 0x70,
7913 0xde, 0x01, 0xce, 0x39, 0xc0, 0xf9, 0x06, 0x38, 0xd7, 0x00,
7914 0xe7, 0x19, 0xe0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7915 0x00, 0xff, 0xff, 0xff, 0xff, 0x00, 0x00, 0x00, 0x00,
7916};
7917static u8 at[BIT2BYTE(LEN_AT)] = {
7918 0x00, 0x00, 0x18, 0x00, 0x00, 0x00, 0x18, 0x00, 0x00, 0x00,
7919 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x20, 0x00,
7920};
7921
7922/* used for IB1 or IB2, only one in use */
7923static u8 atetm_1port[BIT2BYTE(LEN_ETM)] = {
7924 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7925 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7926 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7927 0x00, 0x10, 0xf2, 0x80, 0x83, 0x1e, 0x38, 0x00, 0x00, 0x00,
7928 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7929 0x00, 0x00, 0x50, 0xf4, 0x41, 0x00, 0x18, 0x78, 0xc8, 0x03,
7930 0x07, 0x7b, 0xa0, 0x3e, 0x00, 0x02, 0x00, 0x00, 0x18, 0x00,
7931 0x18, 0x00, 0x00, 0x00, 0x00, 0x4b, 0x00, 0x00, 0x00,
7932};
7933
7934/* used when both IB1 and IB2 are in use */
7935static u8 atetm_2port[BIT2BYTE(LEN_ETM)] = {
7936 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7937 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x79,
7938 0xc0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7939 0x00, 0x00, 0xf8, 0x80, 0x83, 0x1e, 0x38, 0xe0, 0x03, 0x05,
7940 0x7b, 0xa0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80,
7941 0xa2, 0x0f, 0x50, 0xf4, 0x41, 0x00, 0x18, 0x78, 0xd1, 0x07,
7942 0x02, 0x7c, 0x80, 0x3e, 0x00, 0x02, 0x00, 0x00, 0x3e, 0x00,
7943 0x02, 0x00, 0x00, 0x00, 0x00, 0x64, 0x00, 0x00, 0x00,
7944};
7945
7946/* used when only IB1 is in use */
7947static u8 portsel_port1[BIT2BYTE(LEN_PORT_SEL)] = {
7948 0x32, 0x65, 0xa4, 0x7b, 0x10, 0x98, 0xdc, 0xfe, 0x13, 0x13,
7949 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x73, 0x0c, 0x0c, 0x0c,
7950 0x0c, 0x0c, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7951 0x13, 0x78, 0x78, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7952 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x74, 0x32,
7953 0x32, 0x32, 0x32, 0x32, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
7954 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
7955 0x14, 0x14, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00,
7956};
7957
7958/* used when only IB2 is in use */
7959static u8 portsel_port2[BIT2BYTE(LEN_PORT_SEL)] = {
7960 0x32, 0x65, 0xa4, 0x7b, 0x10, 0x98, 0xdc, 0xfe, 0x39, 0x39,
7961 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x73, 0x32, 0x32, 0x32,
7962 0x32, 0x32, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39,
7963 0x39, 0x78, 0x78, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39,
7964 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x74, 0x32,
7965 0x32, 0x32, 0x32, 0x32, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a,
7966 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a,
7967 0x3a, 0x3a, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x01,
7968};
7969
7970/* used when both IB1 and IB2 are in use */
7971static u8 portsel_2port[BIT2BYTE(LEN_PORT_SEL)] = {
7972 0x32, 0xba, 0x54, 0x76, 0x10, 0x98, 0xdc, 0xfe, 0x13, 0x13,
7973 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x73, 0x0c, 0x0c, 0x0c,
7974 0x0c, 0x0c, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7975 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7976 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x74, 0x32,
7977 0x32, 0x32, 0x32, 0x32, 0x14, 0x14, 0x14, 0x14, 0x14, 0x3a,
7978 0x3a, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
7979 0x14, 0x14, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00,
7980};
7981
7982/*
7983 * Do setup to properly handle IB link recovery; if port is zero, we
7984 * are initializing to cover both ports; otherwise we are initializing
7985 * to cover a single port card, or the port has reached INIT and we may
7986 * need to switch coverage types.
7987 */
7988static void setup_7322_link_recovery(struct qib_pportdata *ppd, u32 both)
7989{
7990 u8 *portsel, *etm;
7991 struct qib_devdata *dd = ppd->dd;
7992
7993 if (!ppd->dd->cspec->r1)
7994 return;
7995 if (!both) {
7996 dd->cspec->recovery_ports_initted++;
7997 ppd->cpspec->recovery_init = 1;
7998 }
7999 if (!both && dd->cspec->recovery_ports_initted == 1) {
8000 portsel = ppd->port == 1 ? portsel_port1 : portsel_port2;
8001 etm = atetm_1port;
8002 } else {
8003 portsel = portsel_2port;
8004 etm = atetm_2port;
8005 }
8006
8007 if (qib_r_grab(dd) < 0 ||
8008 qib_r_shift(dd, BISTEN_ETM, LEN_ETM, reset_atetm, NULL) < 0 ||
8009 qib_r_update(dd, BISTEN_ETM) < 0 ||
8010 qib_r_shift(dd, BISTEN_AT, LEN_AT, reset_at, NULL) < 0 ||
8011 qib_r_update(dd, BISTEN_AT) < 0 ||
8012 qib_r_shift(dd, BISTEN_PORT_SEL, LEN_PORT_SEL,
8013 portsel, NULL) < 0 ||
8014 qib_r_update(dd, BISTEN_PORT_SEL) < 0 ||
8015 qib_r_shift(dd, BISTEN_AT, LEN_AT, at, NULL) < 0 ||
8016 qib_r_update(dd, BISTEN_AT) < 0 ||
8017 qib_r_shift(dd, BISTEN_ETM, LEN_ETM, etm, NULL) < 0 ||
8018 qib_r_update(dd, BISTEN_ETM) < 0)
8019 qib_dev_err(dd, "Failed IB link recovery setup\n");
8020}
8021
8022static void check_7322_rxe_status(struct qib_pportdata *ppd)
8023{
8024 struct qib_devdata *dd = ppd->dd;
8025 u64 fmask;
8026
8027 if (dd->cspec->recovery_ports_initted != 1)
8028 return; /* rest doesn't apply to dualport */
8029 qib_write_kreg(dd, kr_control, dd->control |
8030 SYM_MASK(Control, FreezeMode));
8031 (void)qib_read_kreg64(dd, kr_scratch);
8032 udelay(3); /* ibcreset asserted 400ns, be sure that's over */
8033 fmask = qib_read_kreg64(dd, kr_act_fmask);
8034 if (!fmask) {
8035 /*
8036 * require a powercycle before we'll work again, and make
8037 * sure we get no more interrupts, and don't turn off
8038 * freeze.
8039 */
8040 ppd->dd->cspec->stay_in_freeze = 1;
8041 qib_7322_set_intr_state(ppd->dd, 0);
8042 qib_write_kreg(dd, kr_fmask, 0ULL);
8043 qib_dev_err(dd, "HCA unusable until powercycled\n");
8044 return; /* eventually reset */
8045 }
8046
8047 qib_write_kreg(ppd->dd, kr_hwerrclear,
8048 SYM_MASK(HwErrClear, IBSerdesPClkNotDetectClear_1));
8049
8050 /* don't do the full clear_freeze(), not needed for this */
8051 qib_write_kreg(dd, kr_control, dd->control);
8052 qib_read_kreg32(dd, kr_scratch);
8053 /* take IBC out of reset */
8054 if (ppd->link_speed_supported) {
8055 ppd->cpspec->ibcctrl_a &=
8056 ~SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
8057 qib_write_kreg_port(ppd, krp_ibcctrl_a,
8058 ppd->cpspec->ibcctrl_a);
8059 qib_read_kreg32(dd, kr_scratch);
8060 if (ppd->lflags & QIBL_IB_LINK_DISABLED)
8061 qib_set_ib_7322_lstate(ppd, 0,
8062 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
8063 }
8064}
This page took 0.469115 seconds and 5 git commands to generate.