amd_iommu: do not dereference a NULL pointer address.
[deliverable/linux.git] / drivers / iommu / amd_iommu_init.c
CommitLineData
f6e2e6b6 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
f6e2e6b6
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
f6e2e6b6 22#include <linux/list.h>
5a0e3ad6 23#include <linux/slab.h>
f3c6ea1b 24#include <linux/syscore_ops.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
403f81d8 27#include <linux/amd-iommu.h>
400a28a0 28#include <linux/export.h>
066f2e98 29#include <linux/iommu.h>
f6e2e6b6 30#include <asm/pci-direct.h>
46a7fa27 31#include <asm/iommu.h>
1d9b16d1 32#include <asm/gart.h>
ea1b0d39 33#include <asm/x86_init.h>
22e6daf4 34#include <asm/iommu_table.h>
eb1eb7ae 35#include <asm/io_apic.h>
6b474b82 36#include <asm/irq_remapping.h>
403f81d8
JR
37
38#include "amd_iommu_proto.h"
39#include "amd_iommu_types.h"
05152a04 40#include "irq_remapping.h"
403f81d8 41
f6e2e6b6
JR
42/*
43 * definitions for the ACPI scanning code
44 */
f6e2e6b6 45#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
46
47#define ACPI_IVHD_TYPE 0x10
48#define ACPI_IVMD_TYPE_ALL 0x20
49#define ACPI_IVMD_TYPE 0x21
50#define ACPI_IVMD_TYPE_RANGE 0x22
51
52#define IVHD_DEV_ALL 0x01
53#define IVHD_DEV_SELECT 0x02
54#define IVHD_DEV_SELECT_RANGE_START 0x03
55#define IVHD_DEV_RANGE_END 0x04
56#define IVHD_DEV_ALIAS 0x42
57#define IVHD_DEV_ALIAS_RANGE 0x43
58#define IVHD_DEV_EXT_SELECT 0x46
59#define IVHD_DEV_EXT_SELECT_RANGE 0x47
6efed63b
JR
60#define IVHD_DEV_SPECIAL 0x48
61
62#define IVHD_SPECIAL_IOAPIC 1
63#define IVHD_SPECIAL_HPET 2
f6e2e6b6 64
6da7342f
JR
65#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
66#define IVHD_FLAG_PASSPW_EN_MASK 0x02
67#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
68#define IVHD_FLAG_ISOC_EN_MASK 0x08
f6e2e6b6
JR
69
70#define IVMD_FLAG_EXCL_RANGE 0x08
71#define IVMD_FLAG_UNITY_MAP 0x01
72
73#define ACPI_DEVFLAG_INITPASS 0x01
74#define ACPI_DEVFLAG_EXTINT 0x02
75#define ACPI_DEVFLAG_NMI 0x04
76#define ACPI_DEVFLAG_SYSMGT1 0x10
77#define ACPI_DEVFLAG_SYSMGT2 0x20
78#define ACPI_DEVFLAG_LINT0 0x40
79#define ACPI_DEVFLAG_LINT1 0x80
80#define ACPI_DEVFLAG_ATSDIS 0x10000000
81
b65233a9
JR
82/*
83 * ACPI table definitions
84 *
85 * These data structures are laid over the table to parse the important values
86 * out of it.
87 */
88
89/*
90 * structure describing one IOMMU in the ACPI table. Typically followed by one
91 * or more ivhd_entrys.
92 */
f6e2e6b6
JR
93struct ivhd_header {
94 u8 type;
95 u8 flags;
96 u16 length;
97 u16 devid;
98 u16 cap_ptr;
99 u64 mmio_phys;
100 u16 pci_seg;
101 u16 info;
30861ddc 102 u32 efr;
f6e2e6b6
JR
103} __attribute__((packed));
104
b65233a9
JR
105/*
106 * A device entry describing which devices a specific IOMMU translates and
107 * which requestor ids they use.
108 */
f6e2e6b6
JR
109struct ivhd_entry {
110 u8 type;
111 u16 devid;
112 u8 flags;
113 u32 ext;
114} __attribute__((packed));
115
b65233a9
JR
116/*
117 * An AMD IOMMU memory definition structure. It defines things like exclusion
118 * ranges for devices and regions that should be unity mapped.
119 */
f6e2e6b6
JR
120struct ivmd_header {
121 u8 type;
122 u8 flags;
123 u16 length;
124 u16 devid;
125 u16 aux;
126 u64 resv;
127 u64 range_start;
128 u64 range_length;
129} __attribute__((packed));
130
fefda117 131bool amd_iommu_dump;
05152a04 132bool amd_iommu_irq_remap __read_mostly;
fefda117 133
02f3b3f5 134static bool amd_iommu_detected;
a5235725 135static bool __initdata amd_iommu_disabled;
c1cbebee 136
b65233a9
JR
137u16 amd_iommu_last_bdf; /* largest PCI device id we have
138 to handle */
2e22847f 139LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9 140 we find in ACPI */
3775d481 141u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 142
2e22847f 143LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 144 system */
928abd25 145
bb52777e
JR
146/* Array to assign indices to IOMMUs*/
147struct amd_iommu *amd_iommus[MAX_IOMMUS];
148int amd_iommus_present;
149
318afd41
JR
150/* IOMMUs have a non-present cache? */
151bool amd_iommu_np_cache __read_mostly;
60f723b4 152bool amd_iommu_iotlb_sup __read_mostly = true;
318afd41 153
a919a018 154u32 amd_iommu_max_pasid __read_mostly = ~0;
62f71abb 155
400a28a0 156bool amd_iommu_v2_present __read_mostly;
30861ddc 157bool amd_iommu_pc_present __read_mostly;
400a28a0 158
5abcdba4
JR
159bool amd_iommu_force_isolation __read_mostly;
160
aeb26f55
JR
161/*
162 * List of protection domains - used during resume
163 */
164LIST_HEAD(amd_iommu_pd_list);
165spinlock_t amd_iommu_pd_lock;
166
b65233a9
JR
167/*
168 * Pointer to the device table which is shared by all AMD IOMMUs
169 * it is indexed by the PCI device id or the HT unit id and contains
170 * information about the domain the device belongs to as well as the
171 * page table root pointer.
172 */
928abd25 173struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
174
175/*
176 * The alias table is a driver specific data structure which contains the
177 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
178 * More than one device can share the same requestor id.
179 */
928abd25 180u16 *amd_iommu_alias_table;
b65233a9
JR
181
182/*
183 * The rlookup table is used to find the IOMMU which is responsible
184 * for a specific device. It is also indexed by the PCI device id.
185 */
928abd25 186struct amd_iommu **amd_iommu_rlookup_table;
b65233a9 187
b65233a9 188/*
0ea2c422
JR
189 * This table is used to find the irq remapping table for a given device id
190 * quickly.
191 */
192struct irq_remap_table **irq_lookup_table;
193
b65233a9 194/*
df805abb 195 * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap
b65233a9
JR
196 * to know which ones are already in use.
197 */
928abd25
JR
198unsigned long *amd_iommu_pd_alloc_bitmap;
199
b65233a9
JR
200static u32 dev_table_size; /* size of the device table */
201static u32 alias_table_size; /* size of the alias table */
202static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 203
2c0ae172
JR
204enum iommu_init_state {
205 IOMMU_START_STATE,
206 IOMMU_IVRS_DETECTED,
207 IOMMU_ACPI_FINISHED,
208 IOMMU_ENABLED,
209 IOMMU_PCI_INIT,
210 IOMMU_INTERRUPTS_EN,
211 IOMMU_DMA_OPS,
212 IOMMU_INITIALIZED,
213 IOMMU_NOT_FOUND,
214 IOMMU_INIT_ERROR,
215};
216
235dacbc
JR
217/* Early ioapic and hpet maps from kernel command line */
218#define EARLY_MAP_SIZE 4
219static struct devid_map __initdata early_ioapic_map[EARLY_MAP_SIZE];
220static struct devid_map __initdata early_hpet_map[EARLY_MAP_SIZE];
221static int __initdata early_ioapic_map_size;
222static int __initdata early_hpet_map_size;
dfbb6d47 223static bool __initdata cmdline_maps;
235dacbc 224
2c0ae172
JR
225static enum iommu_init_state init_state = IOMMU_START_STATE;
226
ae295142 227static int amd_iommu_enable_interrupts(void);
2c0ae172 228static int __init iommu_go_to_state(enum iommu_init_state state);
3d9761e7 229
208ec8c9
JR
230static inline void update_last_devid(u16 devid)
231{
232 if (devid > amd_iommu_last_bdf)
233 amd_iommu_last_bdf = devid;
234}
235
c571484e
JR
236static inline unsigned long tbl_size(int entry_size)
237{
238 unsigned shift = PAGE_SHIFT +
421f909c 239 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
c571484e
JR
240
241 return 1UL << shift;
242}
243
5bcd757f
MG
244/* Access to l1 and l2 indexed register spaces */
245
246static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
247{
248 u32 val;
249
250 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
251 pci_read_config_dword(iommu->dev, 0xfc, &val);
252 return val;
253}
254
255static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
256{
257 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
258 pci_write_config_dword(iommu->dev, 0xfc, val);
259 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
260}
261
262static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
263{
264 u32 val;
265
266 pci_write_config_dword(iommu->dev, 0xf0, address);
267 pci_read_config_dword(iommu->dev, 0xf4, &val);
268 return val;
269}
270
271static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
272{
273 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
274 pci_write_config_dword(iommu->dev, 0xf4, val);
275}
276
b65233a9
JR
277/****************************************************************************
278 *
279 * AMD IOMMU MMIO register space handling functions
280 *
281 * These functions are used to program the IOMMU device registers in
282 * MMIO space required for that driver.
283 *
284 ****************************************************************************/
3e8064ba 285
b65233a9
JR
286/*
287 * This function set the exclusion range in the IOMMU. DMA accesses to the
288 * exclusion range are passed through untranslated
289 */
05f92db9 290static void iommu_set_exclusion_range(struct amd_iommu *iommu)
b2026aa2
JR
291{
292 u64 start = iommu->exclusion_start & PAGE_MASK;
293 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
294 u64 entry;
295
296 if (!iommu->exclusion_start)
297 return;
298
299 entry = start | MMIO_EXCL_ENABLE_MASK;
300 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
301 &entry, sizeof(entry));
302
303 entry = limit;
304 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
305 &entry, sizeof(entry));
306}
307
b65233a9 308/* Programs the physical address of the device table into the IOMMU hardware */
6b7f000e 309static void iommu_set_device_table(struct amd_iommu *iommu)
b2026aa2 310{
f609891f 311 u64 entry;
b2026aa2
JR
312
313 BUG_ON(iommu->mmio_base == NULL);
314
315 entry = virt_to_phys(amd_iommu_dev_table);
316 entry |= (dev_table_size >> 12) - 1;
317 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
318 &entry, sizeof(entry));
319}
320
b65233a9 321/* Generic functions to enable/disable certain features of the IOMMU. */
05f92db9 322static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
323{
324 u32 ctrl;
325
326 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
327 ctrl |= (1 << bit);
328 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
329}
330
ca020711 331static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
332{
333 u32 ctrl;
334
199d0d50 335 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
336 ctrl &= ~(1 << bit);
337 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
338}
339
1456e9d2
JR
340static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
341{
342 u32 ctrl;
343
344 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
345 ctrl &= ~CTRL_INV_TO_MASK;
346 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
347 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
348}
349
b65233a9 350/* Function to enable the hardware */
05f92db9 351static void iommu_enable(struct amd_iommu *iommu)
b2026aa2 352{
b2026aa2 353 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
354}
355
92ac4320 356static void iommu_disable(struct amd_iommu *iommu)
126c52be 357{
a8c485bb
CW
358 /* Disable command buffer */
359 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
360
361 /* Disable event logging and event interrupts */
362 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
363 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
364
365 /* Disable IOMMU hardware itself */
92ac4320 366 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
126c52be
JR
367}
368
b65233a9
JR
369/*
370 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
371 * the system has one.
372 */
30861ddc 373static u8 __iomem * __init iommu_map_mmio_space(u64 address, u64 end)
6c56747b 374{
30861ddc
SK
375 if (!request_mem_region(address, end, "amd_iommu")) {
376 pr_err("AMD-Vi: Can not reserve memory region %llx-%llx for mmio\n",
377 address, end);
e82752d8 378 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
6c56747b 379 return NULL;
e82752d8 380 }
6c56747b 381
30861ddc 382 return (u8 __iomem *)ioremap_nocache(address, end);
6c56747b
JR
383}
384
385static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
386{
387 if (iommu->mmio_base)
388 iounmap(iommu->mmio_base);
30861ddc 389 release_mem_region(iommu->mmio_phys, iommu->mmio_phys_end);
6c56747b
JR
390}
391
b65233a9
JR
392/****************************************************************************
393 *
394 * The functions below belong to the first pass of AMD IOMMU ACPI table
395 * parsing. In this pass we try to find out the highest device id this
396 * code has to handle. Upon this information the size of the shared data
397 * structures is determined later.
398 *
399 ****************************************************************************/
400
b514e555
JR
401/*
402 * This function calculates the length of a given IVHD entry
403 */
404static inline int ivhd_entry_length(u8 *ivhd)
405{
406 return 0x04 << (*ivhd >> 6);
407}
408
b65233a9
JR
409/*
410 * This function reads the last device id the IOMMU has to handle from the PCI
411 * capability header for this IOMMU
412 */
3e8064ba
JR
413static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
414{
415 u32 cap;
416
417 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
6f2729ba 418 update_last_devid(PCI_DEVID(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
419
420 return 0;
421}
422
b65233a9
JR
423/*
424 * After reading the highest device id from the IOMMU PCI capability header
425 * this function looks if there is a higher device id defined in the ACPI table
426 */
3e8064ba
JR
427static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
428{
429 u8 *p = (void *)h, *end = (void *)h;
430 struct ivhd_entry *dev;
431
432 p += sizeof(*h);
433 end += h->length;
434
c5081cd7 435 find_last_devid_on_pci(PCI_BUS_NUM(h->devid),
3e8064ba
JR
436 PCI_SLOT(h->devid),
437 PCI_FUNC(h->devid),
438 h->cap_ptr);
439
440 while (p < end) {
441 dev = (struct ivhd_entry *)p;
442 switch (dev->type) {
443 case IVHD_DEV_SELECT:
444 case IVHD_DEV_RANGE_END:
445 case IVHD_DEV_ALIAS:
446 case IVHD_DEV_EXT_SELECT:
b65233a9 447 /* all the above subfield types refer to device ids */
208ec8c9 448 update_last_devid(dev->devid);
3e8064ba
JR
449 break;
450 default:
451 break;
452 }
b514e555 453 p += ivhd_entry_length(p);
3e8064ba
JR
454 }
455
456 WARN_ON(p != end);
457
458 return 0;
459}
460
b65233a9
JR
461/*
462 * Iterate over all IVHD entries in the ACPI table and find the highest device
463 * id which we need to handle. This is the first of three functions which parse
464 * the ACPI table. So we check the checksum here.
465 */
3e8064ba
JR
466static int __init find_last_devid_acpi(struct acpi_table_header *table)
467{
468 int i;
469 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
470 struct ivhd_header *h;
471
472 /*
473 * Validate checksum here so we don't need to do it when
474 * we actually parse the table
475 */
476 for (i = 0; i < table->length; ++i)
477 checksum += p[i];
02f3b3f5 478 if (checksum != 0)
3e8064ba 479 /* ACPI table corrupt */
02f3b3f5 480 return -ENODEV;
3e8064ba
JR
481
482 p += IVRS_HEADER_LENGTH;
483
484 end += table->length;
485 while (p < end) {
486 h = (struct ivhd_header *)p;
487 switch (h->type) {
488 case ACPI_IVHD_TYPE:
489 find_last_devid_from_ivhd(h);
490 break;
491 default:
492 break;
493 }
494 p += h->length;
495 }
496 WARN_ON(p != end);
497
498 return 0;
499}
500
b65233a9
JR
501/****************************************************************************
502 *
df805abb 503 * The following functions belong to the code path which parses the ACPI table
b65233a9
JR
504 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
505 * data structures, initialize the device/alias/rlookup table and also
506 * basically initialize the hardware.
507 *
508 ****************************************************************************/
509
510/*
511 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
512 * write commands to that buffer later and the IOMMU will execute them
513 * asynchronously
514 */
b36ca91e
JR
515static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
516{
d0312b21 517 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 518 get_order(CMD_BUFFER_SIZE));
b36ca91e
JR
519
520 if (cmd_buf == NULL)
521 return NULL;
522
549c90dc 523 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
b36ca91e 524
58492e12
JR
525 return cmd_buf;
526}
527
93f1cc67
JR
528/*
529 * This function resets the command buffer if the IOMMU stopped fetching
530 * commands from it.
531 */
532void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
533{
534 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
535
536 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
537 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
538
539 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
540}
541
58492e12
JR
542/*
543 * This function writes the command buffer address to the hardware and
544 * enables it.
545 */
546static void iommu_enable_command_buffer(struct amd_iommu *iommu)
547{
548 u64 entry;
549
550 BUG_ON(iommu->cmd_buf == NULL);
551
552 entry = (u64)virt_to_phys(iommu->cmd_buf);
b36ca91e 553 entry |= MMIO_CMD_SIZE_512;
58492e12 554
b36ca91e 555 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
58492e12 556 &entry, sizeof(entry));
b36ca91e 557
93f1cc67 558 amd_iommu_reset_cmd_buffer(iommu);
549c90dc 559 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
b36ca91e
JR
560}
561
562static void __init free_command_buffer(struct amd_iommu *iommu)
563{
23c1713f 564 free_pages((unsigned long)iommu->cmd_buf,
549c90dc 565 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
b36ca91e
JR
566}
567
335503e5
JR
568/* allocates the memory where the IOMMU will log its events to */
569static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
570{
335503e5
JR
571 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
572 get_order(EVT_BUFFER_SIZE));
573
574 if (iommu->evt_buf == NULL)
575 return NULL;
576
1bc6f838
JR
577 iommu->evt_buf_size = EVT_BUFFER_SIZE;
578
58492e12
JR
579 return iommu->evt_buf;
580}
581
582static void iommu_enable_event_buffer(struct amd_iommu *iommu)
583{
584 u64 entry;
585
586 BUG_ON(iommu->evt_buf == NULL);
587
335503e5 588 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
58492e12 589
335503e5
JR
590 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
591 &entry, sizeof(entry));
592
09067207
JR
593 /* set head and tail to zero manually */
594 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
595 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
596
58492e12 597 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
335503e5
JR
598}
599
600static void __init free_event_buffer(struct amd_iommu *iommu)
601{
602 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
603}
604
1a29ac01
JR
605/* allocates the memory where the IOMMU will log its events to */
606static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
607{
608 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
609 get_order(PPR_LOG_SIZE));
610
611 if (iommu->ppr_log == NULL)
612 return NULL;
613
614 return iommu->ppr_log;
615}
616
617static void iommu_enable_ppr_log(struct amd_iommu *iommu)
618{
619 u64 entry;
620
621 if (iommu->ppr_log == NULL)
622 return;
623
624 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
625
626 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
627 &entry, sizeof(entry));
628
629 /* set head and tail to zero manually */
630 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
631 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
632
633 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
634 iommu_feature_enable(iommu, CONTROL_PPR_EN);
635}
636
637static void __init free_ppr_log(struct amd_iommu *iommu)
638{
639 if (iommu->ppr_log == NULL)
640 return;
641
642 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
643}
644
cbc33a90
JR
645static void iommu_enable_gt(struct amd_iommu *iommu)
646{
647 if (!iommu_feature(iommu, FEATURE_GT))
648 return;
649
650 iommu_feature_enable(iommu, CONTROL_GT_EN);
651}
652
b65233a9 653/* sets a specific bit in the device table entry. */
3566b778
JR
654static void set_dev_entry_bit(u16 devid, u8 bit)
655{
ee6c2868
JR
656 int i = (bit >> 6) & 0x03;
657 int _bit = bit & 0x3f;
3566b778 658
ee6c2868 659 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
3566b778
JR
660}
661
c5cca146
JR
662static int get_dev_entry_bit(u16 devid, u8 bit)
663{
ee6c2868
JR
664 int i = (bit >> 6) & 0x03;
665 int _bit = bit & 0x3f;
c5cca146 666
ee6c2868 667 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
c5cca146
JR
668}
669
670
671void amd_iommu_apply_erratum_63(u16 devid)
672{
673 int sysmgt;
674
675 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
676 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
677
678 if (sysmgt == 0x01)
679 set_dev_entry_bit(devid, DEV_ENTRY_IW);
680}
681
5ff4789d
JR
682/* Writes the specific IOMMU for a device into the rlookup table */
683static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
684{
685 amd_iommu_rlookup_table[devid] = iommu;
686}
687
b65233a9
JR
688/*
689 * This function takes the device specific flags read from the ACPI
690 * table and sets up the device table entry with that information
691 */
5ff4789d
JR
692static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
693 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
694{
695 if (flags & ACPI_DEVFLAG_INITPASS)
696 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
697 if (flags & ACPI_DEVFLAG_EXTINT)
698 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
699 if (flags & ACPI_DEVFLAG_NMI)
700 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
701 if (flags & ACPI_DEVFLAG_SYSMGT1)
702 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
703 if (flags & ACPI_DEVFLAG_SYSMGT2)
704 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
705 if (flags & ACPI_DEVFLAG_LINT0)
706 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
707 if (flags & ACPI_DEVFLAG_LINT1)
708 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 709
c5cca146
JR
710 amd_iommu_apply_erratum_63(devid);
711
5ff4789d 712 set_iommu_for_device(iommu, devid);
3566b778
JR
713}
714
31cff67f 715static int __init add_special_device(u8 type, u8 id, u16 devid, bool cmd_line)
6efed63b
JR
716{
717 struct devid_map *entry;
718 struct list_head *list;
719
31cff67f
JR
720 if (type == IVHD_SPECIAL_IOAPIC)
721 list = &ioapic_map;
722 else if (type == IVHD_SPECIAL_HPET)
723 list = &hpet_map;
724 else
6efed63b
JR
725 return -EINVAL;
726
31cff67f
JR
727 list_for_each_entry(entry, list, list) {
728 if (!(entry->id == id && entry->cmd_line))
729 continue;
730
731 pr_info("AMD-Vi: Command-line override present for %s id %d - ignoring\n",
732 type == IVHD_SPECIAL_IOAPIC ? "IOAPIC" : "HPET", id);
733
734 return 0;
735 }
736
6efed63b
JR
737 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
738 if (!entry)
739 return -ENOMEM;
740
31cff67f
JR
741 entry->id = id;
742 entry->devid = devid;
743 entry->cmd_line = cmd_line;
6efed63b
JR
744
745 list_add_tail(&entry->list, list);
746
747 return 0;
748}
749
235dacbc
JR
750static int __init add_early_maps(void)
751{
752 int i, ret;
753
754 for (i = 0; i < early_ioapic_map_size; ++i) {
755 ret = add_special_device(IVHD_SPECIAL_IOAPIC,
756 early_ioapic_map[i].id,
757 early_ioapic_map[i].devid,
758 early_ioapic_map[i].cmd_line);
759 if (ret)
760 return ret;
761 }
762
763 for (i = 0; i < early_hpet_map_size; ++i) {
764 ret = add_special_device(IVHD_SPECIAL_HPET,
765 early_hpet_map[i].id,
766 early_hpet_map[i].devid,
767 early_hpet_map[i].cmd_line);
768 if (ret)
769 return ret;
770 }
771
772 return 0;
773}
774
b65233a9 775/*
df805abb 776 * Reads the device exclusion range from ACPI and initializes the IOMMU with
b65233a9
JR
777 * it
778 */
3566b778
JR
779static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
780{
781 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
782
783 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
784 return;
785
786 if (iommu) {
b65233a9
JR
787 /*
788 * We only can configure exclusion ranges per IOMMU, not
789 * per device. But we can enable the exclusion range per
790 * device. This is done here
791 */
2c16c9fd 792 set_dev_entry_bit(devid, DEV_ENTRY_EX);
3566b778
JR
793 iommu->exclusion_start = m->range_start;
794 iommu->exclusion_length = m->range_length;
795 }
796}
797
b65233a9
JR
798/*
799 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
800 * initializes the hardware and our data structures with it.
801 */
6efed63b 802static int __init init_iommu_from_acpi(struct amd_iommu *iommu,
5d0c8e49
JR
803 struct ivhd_header *h)
804{
805 u8 *p = (u8 *)h;
806 u8 *end = p, flags = 0;
0de66d5b
JR
807 u16 devid = 0, devid_start = 0, devid_to = 0;
808 u32 dev_i, ext_flags = 0;
58a3bee5 809 bool alias = false;
5d0c8e49 810 struct ivhd_entry *e;
235dacbc
JR
811 int ret;
812
813
814 ret = add_early_maps();
815 if (ret)
816 return ret;
5d0c8e49
JR
817
818 /*
e9bf5197 819 * First save the recommended feature enable bits from ACPI
5d0c8e49 820 */
e9bf5197 821 iommu->acpi_flags = h->flags;
5d0c8e49
JR
822
823 /*
824 * Done. Now parse the device entries
825 */
826 p += sizeof(struct ivhd_header);
827 end += h->length;
828
42a698f4 829
5d0c8e49
JR
830 while (p < end) {
831 e = (struct ivhd_entry *)p;
832 switch (e->type) {
833 case IVHD_DEV_ALL:
42a698f4
JR
834
835 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
836 " last device %02x:%02x.%x flags: %02x\n",
c5081cd7 837 PCI_BUS_NUM(iommu->first_device),
42a698f4
JR
838 PCI_SLOT(iommu->first_device),
839 PCI_FUNC(iommu->first_device),
c5081cd7 840 PCI_BUS_NUM(iommu->last_device),
42a698f4
JR
841 PCI_SLOT(iommu->last_device),
842 PCI_FUNC(iommu->last_device),
843 e->flags);
844
5d0c8e49
JR
845 for (dev_i = iommu->first_device;
846 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
847 set_dev_entry_from_acpi(iommu, dev_i,
848 e->flags, 0);
5d0c8e49
JR
849 break;
850 case IVHD_DEV_SELECT:
42a698f4
JR
851
852 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
853 "flags: %02x\n",
c5081cd7 854 PCI_BUS_NUM(e->devid),
42a698f4
JR
855 PCI_SLOT(e->devid),
856 PCI_FUNC(e->devid),
857 e->flags);
858
5d0c8e49 859 devid = e->devid;
5ff4789d 860 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
861 break;
862 case IVHD_DEV_SELECT_RANGE_START:
42a698f4
JR
863
864 DUMP_printk(" DEV_SELECT_RANGE_START\t "
865 "devid: %02x:%02x.%x flags: %02x\n",
c5081cd7 866 PCI_BUS_NUM(e->devid),
42a698f4
JR
867 PCI_SLOT(e->devid),
868 PCI_FUNC(e->devid),
869 e->flags);
870
5d0c8e49
JR
871 devid_start = e->devid;
872 flags = e->flags;
873 ext_flags = 0;
58a3bee5 874 alias = false;
5d0c8e49
JR
875 break;
876 case IVHD_DEV_ALIAS:
42a698f4
JR
877
878 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
879 "flags: %02x devid_to: %02x:%02x.%x\n",
c5081cd7 880 PCI_BUS_NUM(e->devid),
42a698f4
JR
881 PCI_SLOT(e->devid),
882 PCI_FUNC(e->devid),
883 e->flags,
c5081cd7 884 PCI_BUS_NUM(e->ext >> 8),
42a698f4
JR
885 PCI_SLOT(e->ext >> 8),
886 PCI_FUNC(e->ext >> 8));
887
5d0c8e49
JR
888 devid = e->devid;
889 devid_to = e->ext >> 8;
7a6a3a08 890 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
7455aab1 891 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
5d0c8e49
JR
892 amd_iommu_alias_table[devid] = devid_to;
893 break;
894 case IVHD_DEV_ALIAS_RANGE:
42a698f4
JR
895
896 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
897 "devid: %02x:%02x.%x flags: %02x "
898 "devid_to: %02x:%02x.%x\n",
c5081cd7 899 PCI_BUS_NUM(e->devid),
42a698f4
JR
900 PCI_SLOT(e->devid),
901 PCI_FUNC(e->devid),
902 e->flags,
c5081cd7 903 PCI_BUS_NUM(e->ext >> 8),
42a698f4
JR
904 PCI_SLOT(e->ext >> 8),
905 PCI_FUNC(e->ext >> 8));
906
5d0c8e49
JR
907 devid_start = e->devid;
908 flags = e->flags;
909 devid_to = e->ext >> 8;
910 ext_flags = 0;
58a3bee5 911 alias = true;
5d0c8e49
JR
912 break;
913 case IVHD_DEV_EXT_SELECT:
42a698f4
JR
914
915 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
916 "flags: %02x ext: %08x\n",
c5081cd7 917 PCI_BUS_NUM(e->devid),
42a698f4
JR
918 PCI_SLOT(e->devid),
919 PCI_FUNC(e->devid),
920 e->flags, e->ext);
921
5d0c8e49 922 devid = e->devid;
5ff4789d
JR
923 set_dev_entry_from_acpi(iommu, devid, e->flags,
924 e->ext);
5d0c8e49
JR
925 break;
926 case IVHD_DEV_EXT_SELECT_RANGE:
42a698f4
JR
927
928 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
929 "%02x:%02x.%x flags: %02x ext: %08x\n",
c5081cd7 930 PCI_BUS_NUM(e->devid),
42a698f4
JR
931 PCI_SLOT(e->devid),
932 PCI_FUNC(e->devid),
933 e->flags, e->ext);
934
5d0c8e49
JR
935 devid_start = e->devid;
936 flags = e->flags;
937 ext_flags = e->ext;
58a3bee5 938 alias = false;
5d0c8e49
JR
939 break;
940 case IVHD_DEV_RANGE_END:
42a698f4
JR
941
942 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
c5081cd7 943 PCI_BUS_NUM(e->devid),
42a698f4
JR
944 PCI_SLOT(e->devid),
945 PCI_FUNC(e->devid));
946
5d0c8e49
JR
947 devid = e->devid;
948 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
7a6a3a08 949 if (alias) {
5d0c8e49 950 amd_iommu_alias_table[dev_i] = devid_to;
7a6a3a08
JR
951 set_dev_entry_from_acpi(iommu,
952 devid_to, flags, ext_flags);
953 }
954 set_dev_entry_from_acpi(iommu, dev_i,
955 flags, ext_flags);
5d0c8e49
JR
956 }
957 break;
6efed63b
JR
958 case IVHD_DEV_SPECIAL: {
959 u8 handle, type;
960 const char *var;
961 u16 devid;
962 int ret;
963
964 handle = e->ext & 0xff;
965 devid = (e->ext >> 8) & 0xffff;
966 type = (e->ext >> 24) & 0xff;
967
968 if (type == IVHD_SPECIAL_IOAPIC)
969 var = "IOAPIC";
970 else if (type == IVHD_SPECIAL_HPET)
971 var = "HPET";
972 else
973 var = "UNKNOWN";
974
975 DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n",
976 var, (int)handle,
c5081cd7 977 PCI_BUS_NUM(devid),
6efed63b
JR
978 PCI_SLOT(devid),
979 PCI_FUNC(devid));
980
981 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
31cff67f 982 ret = add_special_device(type, handle, devid, false);
6efed63b
JR
983 if (ret)
984 return ret;
985 break;
986 }
5d0c8e49
JR
987 default:
988 break;
989 }
990
b514e555 991 p += ivhd_entry_length(p);
5d0c8e49 992 }
6efed63b
JR
993
994 return 0;
5d0c8e49
JR
995}
996
b65233a9 997/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
998static int __init init_iommu_devices(struct amd_iommu *iommu)
999{
0de66d5b 1000 u32 i;
5d0c8e49
JR
1001
1002 for (i = iommu->first_device; i <= iommu->last_device; ++i)
1003 set_iommu_for_device(iommu, i);
1004
1005 return 0;
1006}
1007
e47d402d
JR
1008static void __init free_iommu_one(struct amd_iommu *iommu)
1009{
1010 free_command_buffer(iommu);
335503e5 1011 free_event_buffer(iommu);
1a29ac01 1012 free_ppr_log(iommu);
e47d402d
JR
1013 iommu_unmap_mmio_space(iommu);
1014}
1015
1016static void __init free_iommu_all(void)
1017{
1018 struct amd_iommu *iommu, *next;
1019
3bd22172 1020 for_each_iommu_safe(iommu, next) {
e47d402d
JR
1021 list_del(&iommu->list);
1022 free_iommu_one(iommu);
1023 kfree(iommu);
1024 }
1025}
1026
318fe782
SS
1027/*
1028 * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations)
1029 * Workaround:
1030 * BIOS should disable L2B micellaneous clock gating by setting
1031 * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b
1032 */
e2f1a3bd 1033static void amd_iommu_erratum_746_workaround(struct amd_iommu *iommu)
318fe782
SS
1034{
1035 u32 value;
1036
1037 if ((boot_cpu_data.x86 != 0x15) ||
1038 (boot_cpu_data.x86_model < 0x10) ||
1039 (boot_cpu_data.x86_model > 0x1f))
1040 return;
1041
1042 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1043 pci_read_config_dword(iommu->dev, 0xf4, &value);
1044
1045 if (value & BIT(2))
1046 return;
1047
1048 /* Select NB indirect register 0x90 and enable writing */
1049 pci_write_config_dword(iommu->dev, 0xf0, 0x90 | (1 << 8));
1050
1051 pci_write_config_dword(iommu->dev, 0xf4, value | 0x4);
1052 pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n",
1053 dev_name(&iommu->dev->dev));
1054
1055 /* Clear the enable writing bit */
1056 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1057}
1058
b65233a9
JR
1059/*
1060 * This function clues the initialization function for one IOMMU
1061 * together and also allocates the command buffer and programs the
1062 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1063 */
e47d402d
JR
1064static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
1065{
6efed63b
JR
1066 int ret;
1067
e47d402d 1068 spin_lock_init(&iommu->lock);
bb52777e
JR
1069
1070 /* Add IOMMU to internal data structures */
e47d402d 1071 list_add_tail(&iommu->list, &amd_iommu_list);
bb52777e
JR
1072 iommu->index = amd_iommus_present++;
1073
1074 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1075 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1076 return -ENOSYS;
1077 }
1078
1079 /* Index is fine - add IOMMU to the array */
1080 amd_iommus[iommu->index] = iommu;
e47d402d
JR
1081
1082 /*
1083 * Copy data from ACPI table entry to the iommu struct
1084 */
23c742db 1085 iommu->devid = h->devid;
e47d402d 1086 iommu->cap_ptr = h->cap_ptr;
ee893c24 1087 iommu->pci_seg = h->pci_seg;
e47d402d 1088 iommu->mmio_phys = h->mmio_phys;
30861ddc
SK
1089
1090 /* Check if IVHD EFR contains proper max banks/counters */
1091 if ((h->efr != 0) &&
1092 ((h->efr & (0xF << 13)) != 0) &&
1093 ((h->efr & (0x3F << 17)) != 0)) {
1094 iommu->mmio_phys_end = MMIO_REG_END_OFFSET;
1095 } else {
1096 iommu->mmio_phys_end = MMIO_CNTR_CONF_OFFSET;
1097 }
1098
1099 iommu->mmio_base = iommu_map_mmio_space(iommu->mmio_phys,
1100 iommu->mmio_phys_end);
e47d402d
JR
1101 if (!iommu->mmio_base)
1102 return -ENOMEM;
1103
e47d402d
JR
1104 iommu->cmd_buf = alloc_command_buffer(iommu);
1105 if (!iommu->cmd_buf)
1106 return -ENOMEM;
1107
335503e5
JR
1108 iommu->evt_buf = alloc_event_buffer(iommu);
1109 if (!iommu->evt_buf)
1110 return -ENOMEM;
1111
a80dc3e0
JR
1112 iommu->int_enabled = false;
1113
6efed63b
JR
1114 ret = init_iommu_from_acpi(iommu, h);
1115 if (ret)
1116 return ret;
f6fec00a
JR
1117
1118 /*
1119 * Make sure IOMMU is not considered to translate itself. The IVRS
1120 * table tells us so, but this is a lie!
1121 */
1122 amd_iommu_rlookup_table[iommu->devid] = NULL;
1123
e47d402d
JR
1124 init_iommu_devices(iommu);
1125
23c742db 1126 return 0;
e47d402d
JR
1127}
1128
b65233a9
JR
1129/*
1130 * Iterates over all IOMMU entries in the ACPI table, allocates the
1131 * IOMMU structure and initializes it with init_iommu_one()
1132 */
e47d402d
JR
1133static int __init init_iommu_all(struct acpi_table_header *table)
1134{
1135 u8 *p = (u8 *)table, *end = (u8 *)table;
1136 struct ivhd_header *h;
1137 struct amd_iommu *iommu;
1138 int ret;
1139
e47d402d
JR
1140 end += table->length;
1141 p += IVRS_HEADER_LENGTH;
1142
1143 while (p < end) {
1144 h = (struct ivhd_header *)p;
1145 switch (*p) {
1146 case ACPI_IVHD_TYPE:
9c72041f 1147
ae908c22 1148 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
9c72041f 1149 "seg: %d flags: %01x info %04x\n",
c5081cd7 1150 PCI_BUS_NUM(h->devid), PCI_SLOT(h->devid),
9c72041f
JR
1151 PCI_FUNC(h->devid), h->cap_ptr,
1152 h->pci_seg, h->flags, h->info);
1153 DUMP_printk(" mmio-addr: %016llx\n",
1154 h->mmio_phys);
1155
e47d402d 1156 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
02f3b3f5
JR
1157 if (iommu == NULL)
1158 return -ENOMEM;
3551a708 1159
e47d402d 1160 ret = init_iommu_one(iommu, h);
02f3b3f5
JR
1161 if (ret)
1162 return ret;
e47d402d
JR
1163 break;
1164 default:
1165 break;
1166 }
1167 p += h->length;
1168
1169 }
1170 WARN_ON(p != end);
1171
1172 return 0;
1173}
1174
30861ddc
SK
1175
1176static void init_iommu_perf_ctr(struct amd_iommu *iommu)
1177{
1178 u64 val = 0xabcd, val2 = 0;
1179
1180 if (!iommu_feature(iommu, FEATURE_PC))
1181 return;
1182
1183 amd_iommu_pc_present = true;
1184
1185 /* Check if the performance counters can be written to */
1186 if ((0 != amd_iommu_pc_get_set_reg_val(0, 0, 0, 0, &val, true)) ||
1187 (0 != amd_iommu_pc_get_set_reg_val(0, 0, 0, 0, &val2, false)) ||
1188 (val != val2)) {
1189 pr_err("AMD-Vi: Unable to write to IOMMU perf counter.\n");
1190 amd_iommu_pc_present = false;
1191 return;
1192 }
1193
1194 pr_info("AMD-Vi: IOMMU performance counters supported\n");
1195
1196 val = readl(iommu->mmio_base + MMIO_CNTR_CONF_OFFSET);
1197 iommu->max_banks = (u8) ((val >> 12) & 0x3f);
1198 iommu->max_counters = (u8) ((val >> 7) & 0xf);
1199}
1200
066f2e98
AW
1201static ssize_t amd_iommu_show_cap(struct device *dev,
1202 struct device_attribute *attr,
1203 char *buf)
1204{
1205 struct amd_iommu *iommu = dev_get_drvdata(dev);
1206 return sprintf(buf, "%x\n", iommu->cap);
1207}
1208static DEVICE_ATTR(cap, S_IRUGO, amd_iommu_show_cap, NULL);
1209
1210static ssize_t amd_iommu_show_features(struct device *dev,
1211 struct device_attribute *attr,
1212 char *buf)
1213{
1214 struct amd_iommu *iommu = dev_get_drvdata(dev);
1215 return sprintf(buf, "%llx\n", iommu->features);
1216}
1217static DEVICE_ATTR(features, S_IRUGO, amd_iommu_show_features, NULL);
1218
1219static struct attribute *amd_iommu_attrs[] = {
1220 &dev_attr_cap.attr,
1221 &dev_attr_features.attr,
1222 NULL,
1223};
1224
1225static struct attribute_group amd_iommu_group = {
1226 .name = "amd-iommu",
1227 .attrs = amd_iommu_attrs,
1228};
1229
1230static const struct attribute_group *amd_iommu_groups[] = {
1231 &amd_iommu_group,
1232 NULL,
1233};
30861ddc 1234
23c742db
JR
1235static int iommu_init_pci(struct amd_iommu *iommu)
1236{
1237 int cap_ptr = iommu->cap_ptr;
1238 u32 range, misc, low, high;
1239
c5081cd7 1240 iommu->dev = pci_get_bus_and_slot(PCI_BUS_NUM(iommu->devid),
23c742db
JR
1241 iommu->devid & 0xff);
1242 if (!iommu->dev)
1243 return -ENODEV;
1244
1245 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
1246 &iommu->cap);
1247 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
1248 &range);
1249 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
1250 &misc);
1251
6f2729ba 1252 iommu->first_device = PCI_DEVID(MMIO_GET_BUS(range),
23c742db 1253 MMIO_GET_FD(range));
6f2729ba 1254 iommu->last_device = PCI_DEVID(MMIO_GET_BUS(range),
23c742db
JR
1255 MMIO_GET_LD(range));
1256
1257 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
1258 amd_iommu_iotlb_sup = false;
1259
1260 /* read extended feature bits */
1261 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
1262 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
1263
1264 iommu->features = ((u64)high << 32) | low;
1265
1266 if (iommu_feature(iommu, FEATURE_GT)) {
1267 int glxval;
a919a018
SS
1268 u32 max_pasid;
1269 u64 pasmax;
23c742db 1270
a919a018
SS
1271 pasmax = iommu->features & FEATURE_PASID_MASK;
1272 pasmax >>= FEATURE_PASID_SHIFT;
1273 max_pasid = (1 << (pasmax + 1)) - 1;
23c742db 1274
a919a018
SS
1275 amd_iommu_max_pasid = min(amd_iommu_max_pasid, max_pasid);
1276
1277 BUG_ON(amd_iommu_max_pasid & ~PASID_MASK);
23c742db
JR
1278
1279 glxval = iommu->features & FEATURE_GLXVAL_MASK;
1280 glxval >>= FEATURE_GLXVAL_SHIFT;
1281
1282 if (amd_iommu_max_glx_val == -1)
1283 amd_iommu_max_glx_val = glxval;
1284 else
1285 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
1286 }
1287
1288 if (iommu_feature(iommu, FEATURE_GT) &&
1289 iommu_feature(iommu, FEATURE_PPR)) {
1290 iommu->is_iommu_v2 = true;
1291 amd_iommu_v2_present = true;
1292 }
1293
1294 if (iommu_feature(iommu, FEATURE_PPR)) {
1295 iommu->ppr_log = alloc_ppr_log(iommu);
1296 if (!iommu->ppr_log)
1297 return -ENOMEM;
1298 }
1299
1300 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1301 amd_iommu_np_cache = true;
1302
30861ddc
SK
1303 init_iommu_perf_ctr(iommu);
1304
23c742db
JR
1305 if (is_rd890_iommu(iommu->dev)) {
1306 int i, j;
1307
1308 iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number,
1309 PCI_DEVFN(0, 0));
1310
1311 /*
1312 * Some rd890 systems may not be fully reconfigured by the
1313 * BIOS, so it's necessary for us to store this information so
1314 * it can be reprogrammed on resume
1315 */
1316 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
1317 &iommu->stored_addr_lo);
1318 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
1319 &iommu->stored_addr_hi);
1320
1321 /* Low bit locks writes to configuration space */
1322 iommu->stored_addr_lo &= ~1;
1323
1324 for (i = 0; i < 6; i++)
1325 for (j = 0; j < 0x12; j++)
1326 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
1327
1328 for (i = 0; i < 0x83; i++)
1329 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
1330 }
1331
318fe782
SS
1332 amd_iommu_erratum_746_workaround(iommu);
1333
066f2e98
AW
1334 iommu->iommu_dev = iommu_device_create(&iommu->dev->dev, iommu,
1335 amd_iommu_groups, "ivhd%d",
1336 iommu->index);
1337
23c742db
JR
1338 return pci_enable_device(iommu->dev);
1339}
1340
4d121c32
JR
1341static void print_iommu_info(void)
1342{
1343 static const char * const feat_str[] = {
1344 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1345 "IA", "GA", "HE", "PC"
1346 };
1347 struct amd_iommu *iommu;
1348
1349 for_each_iommu(iommu) {
1350 int i;
1351
1352 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1353 dev_name(&iommu->dev->dev), iommu->cap_ptr);
1354
1355 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
1356 pr_info("AMD-Vi: Extended features: ");
2bd5ed00 1357 for (i = 0; i < ARRAY_SIZE(feat_str); ++i) {
4d121c32
JR
1358 if (iommu_feature(iommu, (1ULL << i)))
1359 pr_cont(" %s", feat_str[i]);
1360 }
30861ddc 1361 pr_cont("\n");
500c25ed 1362 }
4d121c32 1363 }
ebe60bbf
JR
1364 if (irq_remapping_enabled)
1365 pr_info("AMD-Vi: Interrupt remapping enabled\n");
4d121c32
JR
1366}
1367
2c0ae172 1368static int __init amd_iommu_init_pci(void)
23c742db
JR
1369{
1370 struct amd_iommu *iommu;
1371 int ret = 0;
1372
1373 for_each_iommu(iommu) {
1374 ret = iommu_init_pci(iommu);
1375 if (ret)
1376 break;
1377 }
1378
23c742db
JR
1379 ret = amd_iommu_init_devices();
1380
4d121c32
JR
1381 print_iommu_info();
1382
23c742db
JR
1383 return ret;
1384}
1385
a80dc3e0
JR
1386/****************************************************************************
1387 *
1388 * The following functions initialize the MSI interrupts for all IOMMUs
df805abb 1389 * in the system. It's a bit challenging because there could be multiple
a80dc3e0
JR
1390 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1391 * pci_dev.
1392 *
1393 ****************************************************************************/
1394
9f800de3 1395static int iommu_setup_msi(struct amd_iommu *iommu)
a80dc3e0
JR
1396{
1397 int r;
a80dc3e0 1398
9ddd592a
JR
1399 r = pci_enable_msi(iommu->dev);
1400 if (r)
1401 return r;
a80dc3e0 1402
72fe00f0
JR
1403 r = request_threaded_irq(iommu->dev->irq,
1404 amd_iommu_int_handler,
1405 amd_iommu_int_thread,
1406 0, "AMD-Vi",
3f398bc7 1407 iommu);
a80dc3e0
JR
1408
1409 if (r) {
1410 pci_disable_msi(iommu->dev);
9ddd592a 1411 return r;
a80dc3e0
JR
1412 }
1413
fab6afa3 1414 iommu->int_enabled = true;
1a29ac01 1415
a80dc3e0
JR
1416 return 0;
1417}
1418
05f92db9 1419static int iommu_init_msi(struct amd_iommu *iommu)
a80dc3e0 1420{
9ddd592a
JR
1421 int ret;
1422
a80dc3e0 1423 if (iommu->int_enabled)
9ddd592a 1424 goto enable_faults;
a80dc3e0 1425
82fcfc67 1426 if (iommu->dev->msi_cap)
9ddd592a
JR
1427 ret = iommu_setup_msi(iommu);
1428 else
1429 ret = -ENODEV;
1430
1431 if (ret)
1432 return ret;
a80dc3e0 1433
9ddd592a
JR
1434enable_faults:
1435 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
a80dc3e0 1436
9ddd592a
JR
1437 if (iommu->ppr_log != NULL)
1438 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1439
1440 return 0;
a80dc3e0
JR
1441}
1442
b65233a9
JR
1443/****************************************************************************
1444 *
1445 * The next functions belong to the third pass of parsing the ACPI
1446 * table. In this last pass the memory mapping requirements are
df805abb 1447 * gathered (like exclusion and unity mapping ranges).
b65233a9
JR
1448 *
1449 ****************************************************************************/
1450
be2a022c
JR
1451static void __init free_unity_maps(void)
1452{
1453 struct unity_map_entry *entry, *next;
1454
1455 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1456 list_del(&entry->list);
1457 kfree(entry);
1458 }
1459}
1460
b65233a9 1461/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
1462static int __init init_exclusion_range(struct ivmd_header *m)
1463{
1464 int i;
1465
1466 switch (m->type) {
1467 case ACPI_IVMD_TYPE:
1468 set_device_exclusion_range(m->devid, m);
1469 break;
1470 case ACPI_IVMD_TYPE_ALL:
3a61ec38 1471 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
1472 set_device_exclusion_range(i, m);
1473 break;
1474 case ACPI_IVMD_TYPE_RANGE:
1475 for (i = m->devid; i <= m->aux; ++i)
1476 set_device_exclusion_range(i, m);
1477 break;
1478 default:
1479 break;
1480 }
1481
1482 return 0;
1483}
1484
b65233a9 1485/* called for unity map ACPI definition */
be2a022c
JR
1486static int __init init_unity_map_range(struct ivmd_header *m)
1487{
98f1ad25 1488 struct unity_map_entry *e = NULL;
02acc43a 1489 char *s;
be2a022c
JR
1490
1491 e = kzalloc(sizeof(*e), GFP_KERNEL);
1492 if (e == NULL)
1493 return -ENOMEM;
1494
1495 switch (m->type) {
1496 default:
0bc252f4
JR
1497 kfree(e);
1498 return 0;
be2a022c 1499 case ACPI_IVMD_TYPE:
02acc43a 1500 s = "IVMD_TYPEi\t\t\t";
be2a022c
JR
1501 e->devid_start = e->devid_end = m->devid;
1502 break;
1503 case ACPI_IVMD_TYPE_ALL:
02acc43a 1504 s = "IVMD_TYPE_ALL\t\t";
be2a022c
JR
1505 e->devid_start = 0;
1506 e->devid_end = amd_iommu_last_bdf;
1507 break;
1508 case ACPI_IVMD_TYPE_RANGE:
02acc43a 1509 s = "IVMD_TYPE_RANGE\t\t";
be2a022c
JR
1510 e->devid_start = m->devid;
1511 e->devid_end = m->aux;
1512 break;
1513 }
1514 e->address_start = PAGE_ALIGN(m->range_start);
1515 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1516 e->prot = m->flags >> 1;
1517
02acc43a
JR
1518 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1519 " range_start: %016llx range_end: %016llx flags: %x\n", s,
c5081cd7
SK
1520 PCI_BUS_NUM(e->devid_start), PCI_SLOT(e->devid_start),
1521 PCI_FUNC(e->devid_start), PCI_BUS_NUM(e->devid_end),
02acc43a
JR
1522 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1523 e->address_start, e->address_end, m->flags);
1524
be2a022c
JR
1525 list_add_tail(&e->list, &amd_iommu_unity_map);
1526
1527 return 0;
1528}
1529
b65233a9 1530/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
1531static int __init init_memory_definitions(struct acpi_table_header *table)
1532{
1533 u8 *p = (u8 *)table, *end = (u8 *)table;
1534 struct ivmd_header *m;
1535
be2a022c
JR
1536 end += table->length;
1537 p += IVRS_HEADER_LENGTH;
1538
1539 while (p < end) {
1540 m = (struct ivmd_header *)p;
1541 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1542 init_exclusion_range(m);
1543 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1544 init_unity_map_range(m);
1545
1546 p += m->length;
1547 }
1548
1549 return 0;
1550}
1551
9f5f5fb3
JR
1552/*
1553 * Init the device table to not allow DMA access for devices and
1554 * suppress all page faults
1555 */
33f28c59 1556static void init_device_table_dma(void)
9f5f5fb3 1557{
0de66d5b 1558 u32 devid;
9f5f5fb3
JR
1559
1560 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1561 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1562 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
1563 }
1564}
1565
d04e0ba3
JR
1566static void __init uninit_device_table_dma(void)
1567{
1568 u32 devid;
1569
1570 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1571 amd_iommu_dev_table[devid].data[0] = 0ULL;
1572 amd_iommu_dev_table[devid].data[1] = 0ULL;
1573 }
1574}
1575
33f28c59
JR
1576static void init_device_table(void)
1577{
1578 u32 devid;
1579
1580 if (!amd_iommu_irq_remap)
1581 return;
1582
1583 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1584 set_dev_entry_bit(devid, DEV_ENTRY_IRQ_TBL_EN);
1585}
1586
e9bf5197
JR
1587static void iommu_init_flags(struct amd_iommu *iommu)
1588{
1589 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1590 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1591 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1592
1593 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1594 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1595 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1596
1597 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1598 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1599 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1600
1601 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1602 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1603 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1604
1605 /*
1606 * make IOMMU memory accesses cache coherent
1607 */
1608 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
1456e9d2
JR
1609
1610 /* Set IOTLB invalidation timeout to 1s */
1611 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
e9bf5197
JR
1612}
1613
5bcd757f 1614static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
4c894f47 1615{
5bcd757f
MG
1616 int i, j;
1617 u32 ioc_feature_control;
c1bf94ec 1618 struct pci_dev *pdev = iommu->root_pdev;
5bcd757f
MG
1619
1620 /* RD890 BIOSes may not have completely reconfigured the iommu */
c1bf94ec 1621 if (!is_rd890_iommu(iommu->dev) || !pdev)
5bcd757f
MG
1622 return;
1623
1624 /*
1625 * First, we need to ensure that the iommu is enabled. This is
1626 * controlled by a register in the northbridge
1627 */
5bcd757f
MG
1628
1629 /* Select Northbridge indirect register 0x75 and enable writing */
1630 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1631 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1632
1633 /* Enable the iommu */
1634 if (!(ioc_feature_control & 0x1))
1635 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1636
5bcd757f
MG
1637 /* Restore the iommu BAR */
1638 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1639 iommu->stored_addr_lo);
1640 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1641 iommu->stored_addr_hi);
1642
1643 /* Restore the l1 indirect regs for each of the 6 l1s */
1644 for (i = 0; i < 6; i++)
1645 for (j = 0; j < 0x12; j++)
1646 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1647
1648 /* Restore the l2 indirect regs */
1649 for (i = 0; i < 0x83; i++)
1650 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1651
1652 /* Lock PCI setup registers */
1653 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1654 iommu->stored_addr_lo | 1);
4c894f47
JR
1655}
1656
b65233a9
JR
1657/*
1658 * This function finally enables all IOMMUs found in the system after
1659 * they have been initialized
1660 */
11ee5ac4 1661static void early_enable_iommus(void)
8736197b
JR
1662{
1663 struct amd_iommu *iommu;
1664
3bd22172 1665 for_each_iommu(iommu) {
a8c485bb 1666 iommu_disable(iommu);
e9bf5197 1667 iommu_init_flags(iommu);
58492e12
JR
1668 iommu_set_device_table(iommu);
1669 iommu_enable_command_buffer(iommu);
1670 iommu_enable_event_buffer(iommu);
8736197b
JR
1671 iommu_set_exclusion_range(iommu);
1672 iommu_enable(iommu);
7d0c5cc5 1673 iommu_flush_all_caches(iommu);
8736197b
JR
1674 }
1675}
1676
11ee5ac4
JR
1677static void enable_iommus_v2(void)
1678{
1679 struct amd_iommu *iommu;
1680
1681 for_each_iommu(iommu) {
1682 iommu_enable_ppr_log(iommu);
1683 iommu_enable_gt(iommu);
1684 }
1685}
1686
1687static void enable_iommus(void)
1688{
1689 early_enable_iommus();
1690
1691 enable_iommus_v2();
1692}
1693
92ac4320
JR
1694static void disable_iommus(void)
1695{
1696 struct amd_iommu *iommu;
1697
1698 for_each_iommu(iommu)
1699 iommu_disable(iommu);
1700}
1701
7441e9cb
JR
1702/*
1703 * Suspend/Resume support
1704 * disable suspend until real resume implemented
1705 */
1706
f3c6ea1b 1707static void amd_iommu_resume(void)
7441e9cb 1708{
5bcd757f
MG
1709 struct amd_iommu *iommu;
1710
1711 for_each_iommu(iommu)
1712 iommu_apply_resume_quirks(iommu);
1713
736501ee
JR
1714 /* re-load the hardware */
1715 enable_iommus();
3d9761e7
JR
1716
1717 amd_iommu_enable_interrupts();
7441e9cb
JR
1718}
1719
f3c6ea1b 1720static int amd_iommu_suspend(void)
7441e9cb 1721{
736501ee
JR
1722 /* disable IOMMUs to go out of the way for BIOS */
1723 disable_iommus();
1724
1725 return 0;
7441e9cb
JR
1726}
1727
f3c6ea1b 1728static struct syscore_ops amd_iommu_syscore_ops = {
7441e9cb
JR
1729 .suspend = amd_iommu_suspend,
1730 .resume = amd_iommu_resume,
1731};
1732
8704a1ba
JR
1733static void __init free_on_init_error(void)
1734{
0ea2c422
JR
1735 free_pages((unsigned long)irq_lookup_table,
1736 get_order(rlookup_table_size));
8704a1ba 1737
05152a04
JR
1738 if (amd_iommu_irq_cache) {
1739 kmem_cache_destroy(amd_iommu_irq_cache);
1740 amd_iommu_irq_cache = NULL;
0ea2c422 1741
05152a04 1742 }
8704a1ba
JR
1743
1744 free_pages((unsigned long)amd_iommu_rlookup_table,
1745 get_order(rlookup_table_size));
1746
1747 free_pages((unsigned long)amd_iommu_alias_table,
1748 get_order(alias_table_size));
1749
1750 free_pages((unsigned long)amd_iommu_dev_table,
1751 get_order(dev_table_size));
1752
1753 free_iommu_all();
1754
8704a1ba
JR
1755#ifdef CONFIG_GART_IOMMU
1756 /*
1757 * We failed to initialize the AMD IOMMU - try fallback to GART
1758 * if possible.
1759 */
1760 gart_iommu_init();
1761
1762#endif
1763}
1764
c2ff5cf5
JR
1765/* SB IOAPIC is always on this device in AMD systems */
1766#define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0))
1767
eb1eb7ae
JR
1768static bool __init check_ioapic_information(void)
1769{
dfbb6d47 1770 const char *fw_bug = FW_BUG;
c2ff5cf5 1771 bool ret, has_sb_ioapic;
eb1eb7ae
JR
1772 int idx;
1773
c2ff5cf5
JR
1774 has_sb_ioapic = false;
1775 ret = false;
eb1eb7ae 1776
dfbb6d47
JR
1777 /*
1778 * If we have map overrides on the kernel command line the
1779 * messages in this function might not describe firmware bugs
1780 * anymore - so be careful
1781 */
1782 if (cmdline_maps)
1783 fw_bug = "";
1784
c2ff5cf5
JR
1785 for (idx = 0; idx < nr_ioapics; idx++) {
1786 int devid, id = mpc_ioapic_id(idx);
1787
1788 devid = get_ioapic_devid(id);
1789 if (devid < 0) {
dfbb6d47
JR
1790 pr_err("%sAMD-Vi: IOAPIC[%d] not in IVRS table\n",
1791 fw_bug, id);
c2ff5cf5
JR
1792 ret = false;
1793 } else if (devid == IOAPIC_SB_DEVID) {
1794 has_sb_ioapic = true;
1795 ret = true;
eb1eb7ae
JR
1796 }
1797 }
1798
c2ff5cf5
JR
1799 if (!has_sb_ioapic) {
1800 /*
1801 * We expect the SB IOAPIC to be listed in the IVRS
1802 * table. The system timer is connected to the SB IOAPIC
1803 * and if we don't have it in the list the system will
1804 * panic at boot time. This situation usually happens
1805 * when the BIOS is buggy and provides us the wrong
1806 * device id for the IOAPIC in the system.
1807 */
dfbb6d47 1808 pr_err("%sAMD-Vi: No southbridge IOAPIC found\n", fw_bug);
c2ff5cf5
JR
1809 }
1810
1811 if (!ret)
dfbb6d47 1812 pr_err("AMD-Vi: Disabling interrupt remapping\n");
c2ff5cf5
JR
1813
1814 return ret;
eb1eb7ae
JR
1815}
1816
d04e0ba3
JR
1817static void __init free_dma_resources(void)
1818{
1819 amd_iommu_uninit_devices();
1820
1821 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1822 get_order(MAX_DOMAIN_ID/8));
1823
1824 free_unity_maps();
1825}
1826
b65233a9 1827/*
8704a1ba
JR
1828 * This is the hardware init function for AMD IOMMU in the system.
1829 * This function is called either from amd_iommu_init or from the interrupt
1830 * remapping setup code.
b65233a9
JR
1831 *
1832 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1833 * three times:
1834 *
1835 * 1 pass) Find the highest PCI device id the driver has to handle.
1836 * Upon this information the size of the data structures is
1837 * determined that needs to be allocated.
1838 *
1839 * 2 pass) Initialize the data structures just allocated with the
1840 * information in the ACPI table about available AMD IOMMUs
1841 * in the system. It also maps the PCI devices in the
1842 * system to specific IOMMUs
1843 *
1844 * 3 pass) After the basic data structures are allocated and
1845 * initialized we update them with information about memory
1846 * remapping requirements parsed out of the ACPI table in
1847 * this last pass.
1848 *
8704a1ba
JR
1849 * After everything is set up the IOMMUs are enabled and the necessary
1850 * hotplug and suspend notifiers are registered.
b65233a9 1851 */
643511b3 1852static int __init early_amd_iommu_init(void)
fe74c9cf 1853{
02f3b3f5
JR
1854 struct acpi_table_header *ivrs_base;
1855 acpi_size ivrs_size;
1856 acpi_status status;
fe74c9cf
JR
1857 int i, ret = 0;
1858
643511b3 1859 if (!amd_iommu_detected)
8704a1ba
JR
1860 return -ENODEV;
1861
02f3b3f5
JR
1862 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1863 if (status == AE_NOT_FOUND)
1864 return -ENODEV;
1865 else if (ACPI_FAILURE(status)) {
1866 const char *err = acpi_format_exception(status);
1867 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1868 return -EINVAL;
1869 }
1870
fe74c9cf
JR
1871 /*
1872 * First parse ACPI tables to find the largest Bus/Dev/Func
1873 * we need to handle. Upon this information the shared data
1874 * structures for the IOMMUs in the system will be allocated
1875 */
2c0ae172
JR
1876 ret = find_last_devid_acpi(ivrs_base);
1877 if (ret)
3551a708
JR
1878 goto out;
1879
c571484e
JR
1880 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1881 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1882 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf 1883
fe74c9cf 1884 /* Device table - directly used by all IOMMUs */
8704a1ba 1885 ret = -ENOMEM;
5dc8bff0 1886 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1887 get_order(dev_table_size));
1888 if (amd_iommu_dev_table == NULL)
1889 goto out;
1890
1891 /*
1892 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1893 * IOMMU see for that device
1894 */
1895 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1896 get_order(alias_table_size));
1897 if (amd_iommu_alias_table == NULL)
2c0ae172 1898 goto out;
fe74c9cf
JR
1899
1900 /* IOMMU rlookup table - find the IOMMU for a specific device */
83fd5cc6
JR
1901 amd_iommu_rlookup_table = (void *)__get_free_pages(
1902 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1903 get_order(rlookup_table_size));
1904 if (amd_iommu_rlookup_table == NULL)
2c0ae172 1905 goto out;
fe74c9cf 1906
5dc8bff0
JR
1907 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1908 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1909 get_order(MAX_DOMAIN_ID/8));
1910 if (amd_iommu_pd_alloc_bitmap == NULL)
2c0ae172 1911 goto out;
fe74c9cf
JR
1912
1913 /*
5dc8bff0 1914 * let all alias entries point to itself
fe74c9cf 1915 */
3a61ec38 1916 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1917 amd_iommu_alias_table[i] = i;
1918
fe74c9cf
JR
1919 /*
1920 * never allocate domain 0 because its used as the non-allocated and
1921 * error value placeholder
1922 */
1923 amd_iommu_pd_alloc_bitmap[0] = 1;
1924
aeb26f55
JR
1925 spin_lock_init(&amd_iommu_pd_lock);
1926
fe74c9cf
JR
1927 /*
1928 * now the data structures are allocated and basically initialized
1929 * start the real acpi table scan
1930 */
02f3b3f5
JR
1931 ret = init_iommu_all(ivrs_base);
1932 if (ret)
2c0ae172 1933 goto out;
fe74c9cf 1934
eb1eb7ae
JR
1935 if (amd_iommu_irq_remap)
1936 amd_iommu_irq_remap = check_ioapic_information();
1937
05152a04
JR
1938 if (amd_iommu_irq_remap) {
1939 /*
1940 * Interrupt remapping enabled, create kmem_cache for the
1941 * remapping tables.
1942 */
83ed9c13 1943 ret = -ENOMEM;
05152a04
JR
1944 amd_iommu_irq_cache = kmem_cache_create("irq_remap_cache",
1945 MAX_IRQS_PER_TABLE * sizeof(u32),
1946 IRQ_TABLE_ALIGNMENT,
1947 0, NULL);
1948 if (!amd_iommu_irq_cache)
1949 goto out;
0ea2c422
JR
1950
1951 irq_lookup_table = (void *)__get_free_pages(
1952 GFP_KERNEL | __GFP_ZERO,
1953 get_order(rlookup_table_size));
1954 if (!irq_lookup_table)
1955 goto out;
05152a04
JR
1956 }
1957
02f3b3f5
JR
1958 ret = init_memory_definitions(ivrs_base);
1959 if (ret)
2c0ae172 1960 goto out;
3551a708 1961
eb1eb7ae
JR
1962 /* init the device table */
1963 init_device_table();
1964
8704a1ba 1965out:
02f3b3f5
JR
1966 /* Don't leak any ACPI memory */
1967 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1968 ivrs_base = NULL;
1969
643511b3
JR
1970 return ret;
1971}
1972
ae295142 1973static int amd_iommu_enable_interrupts(void)
3d9761e7
JR
1974{
1975 struct amd_iommu *iommu;
1976 int ret = 0;
1977
1978 for_each_iommu(iommu) {
1979 ret = iommu_init_msi(iommu);
1980 if (ret)
1981 goto out;
1982 }
1983
1984out:
1985 return ret;
1986}
1987
02f3b3f5
JR
1988static bool detect_ivrs(void)
1989{
1990 struct acpi_table_header *ivrs_base;
1991 acpi_size ivrs_size;
1992 acpi_status status;
1993
1994 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1995 if (status == AE_NOT_FOUND)
1996 return false;
1997 else if (ACPI_FAILURE(status)) {
1998 const char *err = acpi_format_exception(status);
1999 pr_err("AMD-Vi: IVRS table error: %s\n", err);
2000 return false;
2001 }
2002
2003 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
2004
1adb7d31
JR
2005 /* Make sure ACS will be enabled during PCI probe */
2006 pci_request_acs();
2007
05152a04
JR
2008 if (!disable_irq_remap)
2009 amd_iommu_irq_remap = true;
2010
02f3b3f5
JR
2011 return true;
2012}
2013
b9b1ce70
JR
2014static int amd_iommu_init_dma(void)
2015{
33f28c59 2016 struct amd_iommu *iommu;
b9b1ce70
JR
2017 int ret;
2018
2019 if (iommu_pass_through)
2020 ret = amd_iommu_init_passthrough();
2021 else
2022 ret = amd_iommu_init_dma_ops();
2023
2024 if (ret)
2025 return ret;
2026
f528d980
JR
2027 init_device_table_dma();
2028
2029 for_each_iommu(iommu)
2030 iommu_flush_all_caches(iommu);
2031
b9b1ce70
JR
2032 amd_iommu_init_api();
2033
2034 amd_iommu_init_notifier();
2035
2036 return 0;
2037}
2038
2c0ae172 2039/****************************************************************************
8704a1ba 2040 *
2c0ae172
JR
2041 * AMD IOMMU Initialization State Machine
2042 *
2043 ****************************************************************************/
2044
2045static int __init state_next(void)
8704a1ba
JR
2046{
2047 int ret = 0;
2048
2c0ae172
JR
2049 switch (init_state) {
2050 case IOMMU_START_STATE:
2051 if (!detect_ivrs()) {
2052 init_state = IOMMU_NOT_FOUND;
2053 ret = -ENODEV;
2054 } else {
2055 init_state = IOMMU_IVRS_DETECTED;
2056 }
2057 break;
2058 case IOMMU_IVRS_DETECTED:
2059 ret = early_amd_iommu_init();
2060 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED;
2061 break;
2062 case IOMMU_ACPI_FINISHED:
2063 early_enable_iommus();
2064 register_syscore_ops(&amd_iommu_syscore_ops);
2065 x86_platform.iommu_shutdown = disable_iommus;
2066 init_state = IOMMU_ENABLED;
2067 break;
2068 case IOMMU_ENABLED:
2069 ret = amd_iommu_init_pci();
2070 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT;
2071 enable_iommus_v2();
2072 break;
2073 case IOMMU_PCI_INIT:
2074 ret = amd_iommu_enable_interrupts();
2075 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN;
2076 break;
2077 case IOMMU_INTERRUPTS_EN:
2078 ret = amd_iommu_init_dma();
2079 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS;
2080 break;
2081 case IOMMU_DMA_OPS:
2082 init_state = IOMMU_INITIALIZED;
2083 break;
2084 case IOMMU_INITIALIZED:
2085 /* Nothing to do */
2086 break;
2087 case IOMMU_NOT_FOUND:
2088 case IOMMU_INIT_ERROR:
2089 /* Error states => do nothing */
2090 ret = -EINVAL;
2091 break;
2092 default:
2093 /* Unknown state */
2094 BUG();
2095 }
3d9761e7 2096
2c0ae172
JR
2097 return ret;
2098}
7441e9cb 2099
2c0ae172
JR
2100static int __init iommu_go_to_state(enum iommu_init_state state)
2101{
2102 int ret = 0;
f5325094 2103
2c0ae172
JR
2104 while (init_state != state) {
2105 ret = state_next();
2106 if (init_state == IOMMU_NOT_FOUND ||
2107 init_state == IOMMU_INIT_ERROR)
2108 break;
2109 }
f2f12b6f 2110
fe74c9cf 2111 return ret;
2c0ae172 2112}
fe74c9cf 2113
6b474b82
JR
2114#ifdef CONFIG_IRQ_REMAP
2115int __init amd_iommu_prepare(void)
2116{
2117 return iommu_go_to_state(IOMMU_ACPI_FINISHED);
2118}
d7f07769 2119
6b474b82
JR
2120int __init amd_iommu_supported(void)
2121{
2122 return amd_iommu_irq_remap ? 1 : 0;
2123}
2124
2125int __init amd_iommu_enable(void)
2126{
2127 int ret;
2128
2129 ret = iommu_go_to_state(IOMMU_ENABLED);
2130 if (ret)
2131 return ret;
d7f07769 2132
6b474b82 2133 irq_remapping_enabled = 1;
d7f07769 2134
6b474b82
JR
2135 return 0;
2136}
2137
2138void amd_iommu_disable(void)
2139{
2140 amd_iommu_suspend();
2141}
2142
2143int amd_iommu_reenable(int mode)
2144{
2145 amd_iommu_resume();
2146
2147 return 0;
2148}
d7f07769 2149
6b474b82
JR
2150int __init amd_iommu_enable_faulting(void)
2151{
2152 /* We enable MSI later when PCI is initialized */
2153 return 0;
2154}
2155#endif
d7f07769 2156
2c0ae172
JR
2157/*
2158 * This is the core init function for AMD IOMMU hardware in the system.
2159 * This function is called from the generic x86 DMA layer initialization
2160 * code.
2161 */
2162static int __init amd_iommu_init(void)
2163{
2164 int ret;
2165
2166 ret = iommu_go_to_state(IOMMU_INITIALIZED);
2167 if (ret) {
d04e0ba3
JR
2168 free_dma_resources();
2169 if (!irq_remapping_enabled) {
2170 disable_iommus();
2171 free_on_init_error();
2172 } else {
2173 struct amd_iommu *iommu;
2174
2175 uninit_device_table_dma();
2176 for_each_iommu(iommu)
2177 iommu_flush_all_caches(iommu);
2178 }
2c0ae172
JR
2179 }
2180
2181 return ret;
fe74c9cf
JR
2182}
2183
b65233a9
JR
2184/****************************************************************************
2185 *
2186 * Early detect code. This code runs at IOMMU detection time in the DMA
2187 * layer. It just looks if there is an IVRS ACPI table to detect AMD
2188 * IOMMUs
2189 *
2190 ****************************************************************************/
480125ba 2191int __init amd_iommu_detect(void)
ae7877de 2192{
2c0ae172 2193 int ret;
02f3b3f5 2194
75f1cdf1 2195 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
480125ba 2196 return -ENODEV;
ae7877de 2197
a5235725 2198 if (amd_iommu_disabled)
480125ba 2199 return -ENODEV;
a5235725 2200
2c0ae172
JR
2201 ret = iommu_go_to_state(IOMMU_IVRS_DETECTED);
2202 if (ret)
2203 return ret;
11bd04f6 2204
02f3b3f5
JR
2205 amd_iommu_detected = true;
2206 iommu_detected = 1;
2207 x86_init.iommu.iommu_init = amd_iommu_init;
2208
02f3b3f5 2209 return 0;
ae7877de
JR
2210}
2211
b65233a9
JR
2212/****************************************************************************
2213 *
2214 * Parsing functions for the AMD IOMMU specific kernel command line
2215 * options.
2216 *
2217 ****************************************************************************/
2218
fefda117
JR
2219static int __init parse_amd_iommu_dump(char *str)
2220{
2221 amd_iommu_dump = true;
2222
2223 return 1;
2224}
2225
918ad6c5
JR
2226static int __init parse_amd_iommu_options(char *str)
2227{
2228 for (; *str; ++str) {
695b5676 2229 if (strncmp(str, "fullflush", 9) == 0)
afa9fdc2 2230 amd_iommu_unmap_flush = true;
a5235725
JR
2231 if (strncmp(str, "off", 3) == 0)
2232 amd_iommu_disabled = true;
5abcdba4
JR
2233 if (strncmp(str, "force_isolation", 15) == 0)
2234 amd_iommu_force_isolation = true;
918ad6c5
JR
2235 }
2236
2237 return 1;
2238}
2239
440e8998
JR
2240static int __init parse_ivrs_ioapic(char *str)
2241{
2242 unsigned int bus, dev, fn;
2243 int ret, id, i;
2244 u16 devid;
2245
2246 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2247
2248 if (ret != 4) {
2249 pr_err("AMD-Vi: Invalid command line: ivrs_ioapic%s\n", str);
2250 return 1;
2251 }
2252
2253 if (early_ioapic_map_size == EARLY_MAP_SIZE) {
2254 pr_err("AMD-Vi: Early IOAPIC map overflow - ignoring ivrs_ioapic%s\n",
2255 str);
2256 return 1;
2257 }
2258
2259 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2260
dfbb6d47 2261 cmdline_maps = true;
440e8998
JR
2262 i = early_ioapic_map_size++;
2263 early_ioapic_map[i].id = id;
2264 early_ioapic_map[i].devid = devid;
2265 early_ioapic_map[i].cmd_line = true;
2266
2267 return 1;
2268}
2269
2270static int __init parse_ivrs_hpet(char *str)
2271{
2272 unsigned int bus, dev, fn;
2273 int ret, id, i;
2274 u16 devid;
2275
2276 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2277
2278 if (ret != 4) {
2279 pr_err("AMD-Vi: Invalid command line: ivrs_hpet%s\n", str);
2280 return 1;
2281 }
2282
2283 if (early_hpet_map_size == EARLY_MAP_SIZE) {
2284 pr_err("AMD-Vi: Early HPET map overflow - ignoring ivrs_hpet%s\n",
2285 str);
2286 return 1;
2287 }
2288
2289 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2290
dfbb6d47 2291 cmdline_maps = true;
440e8998
JR
2292 i = early_hpet_map_size++;
2293 early_hpet_map[i].id = id;
2294 early_hpet_map[i].devid = devid;
2295 early_hpet_map[i].cmd_line = true;
2296
2297 return 1;
2298}
2299
2300__setup("amd_iommu_dump", parse_amd_iommu_dump);
2301__setup("amd_iommu=", parse_amd_iommu_options);
2302__setup("ivrs_ioapic", parse_ivrs_ioapic);
2303__setup("ivrs_hpet", parse_ivrs_hpet);
22e6daf4
KRW
2304
2305IOMMU_INIT_FINISH(amd_iommu_detect,
2306 gart_iommu_hole_init,
98f1ad25
JR
2307 NULL,
2308 NULL);
400a28a0
JR
2309
2310bool amd_iommu_v2_supported(void)
2311{
2312 return amd_iommu_v2_present;
2313}
2314EXPORT_SYMBOL(amd_iommu_v2_supported);
30861ddc
SK
2315
2316/****************************************************************************
2317 *
2318 * IOMMU EFR Performance Counter support functionality. This code allows
2319 * access to the IOMMU PC functionality.
2320 *
2321 ****************************************************************************/
2322
2323u8 amd_iommu_pc_get_max_banks(u16 devid)
2324{
2325 struct amd_iommu *iommu;
2326 u8 ret = 0;
2327
2328 /* locate the iommu governing the devid */
2329 iommu = amd_iommu_rlookup_table[devid];
2330 if (iommu)
2331 ret = iommu->max_banks;
2332
2333 return ret;
2334}
2335EXPORT_SYMBOL(amd_iommu_pc_get_max_banks);
2336
2337bool amd_iommu_pc_supported(void)
2338{
2339 return amd_iommu_pc_present;
2340}
2341EXPORT_SYMBOL(amd_iommu_pc_supported);
2342
2343u8 amd_iommu_pc_get_max_counters(u16 devid)
2344{
2345 struct amd_iommu *iommu;
2346 u8 ret = 0;
2347
2348 /* locate the iommu governing the devid */
2349 iommu = amd_iommu_rlookup_table[devid];
2350 if (iommu)
2351 ret = iommu->max_counters;
2352
2353 return ret;
2354}
2355EXPORT_SYMBOL(amd_iommu_pc_get_max_counters);
2356
2357int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn,
2358 u64 *value, bool is_write)
2359{
2360 struct amd_iommu *iommu;
2361 u32 offset;
2362 u32 max_offset_lim;
2363
2364 /* Make sure the IOMMU PC resource is available */
2365 if (!amd_iommu_pc_present)
2366 return -ENODEV;
2367
2368 /* Locate the iommu associated with the device ID */
2369 iommu = amd_iommu_rlookup_table[devid];
2370
2371 /* Check for valid iommu and pc register indexing */
2372 if (WARN_ON((iommu == NULL) || (fxn > 0x28) || (fxn & 7)))
2373 return -ENODEV;
2374
2375 offset = (u32)(((0x40|bank) << 12) | (cntr << 8) | fxn);
2376
2377 /* Limit the offset to the hw defined mmio region aperture */
2378 max_offset_lim = (u32)(((0x40|iommu->max_banks) << 12) |
2379 (iommu->max_counters << 8) | 0x28);
2380 if ((offset < MMIO_CNTR_REG_OFFSET) ||
2381 (offset > max_offset_lim))
2382 return -EINVAL;
2383
2384 if (is_write) {
2385 writel((u32)*value, iommu->mmio_base + offset);
2386 writel((*value >> 32), iommu->mmio_base + offset + 4);
2387 } else {
2388 *value = readl(iommu->mmio_base + offset + 4);
2389 *value <<= 32;
2390 *value = readl(iommu->mmio_base + offset);
2391 }
2392
2393 return 0;
2394}
2395EXPORT_SYMBOL(amd_iommu_pc_get_set_reg_val);
This page took 0.576666 seconds and 5 git commands to generate.