irqchip: gicv3-its: Iterate over PCI aliases to generate ITS configuration
[deliverable/linux.git] / drivers / irqchip / irq-gic-v3-its.c
CommitLineData
cc2d3216
MZ
1/*
2 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include <linux/bitmap.h>
19#include <linux/cpu.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/log2.h>
23#include <linux/mm.h>
24#include <linux/msi.h>
25#include <linux/of.h>
26#include <linux/of_address.h>
27#include <linux/of_irq.h>
28#include <linux/of_pci.h>
29#include <linux/of_platform.h>
30#include <linux/percpu.h>
31#include <linux/slab.h>
32
33#include <linux/irqchip/arm-gic-v3.h>
34
35#include <asm/cacheflush.h>
36#include <asm/cputype.h>
37#include <asm/exception.h>
38
39#include "irqchip.h"
40
41#define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1 << 0)
42
c48ed51c
MZ
43#define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0)
44
cc2d3216
MZ
45/*
46 * Collection structure - just an ID, and a redistributor address to
47 * ping. We use one per CPU as a bag of interrupts assigned to this
48 * CPU.
49 */
50struct its_collection {
51 u64 target_address;
52 u16 col_id;
53};
54
55/*
56 * The ITS structure - contains most of the infrastructure, with the
57 * msi_controller, the command queue, the collections, and the list of
58 * devices writing to it.
59 */
60struct its_node {
61 raw_spinlock_t lock;
62 struct list_head entry;
63 struct msi_controller msi_chip;
64 struct irq_domain *domain;
65 void __iomem *base;
66 unsigned long phys_base;
67 struct its_cmd_block *cmd_base;
68 struct its_cmd_block *cmd_write;
69 void *tables[GITS_BASER_NR_REGS];
70 struct its_collection *collections;
71 struct list_head its_device_list;
72 u64 flags;
73 u32 ite_size;
74};
75
76#define ITS_ITT_ALIGN SZ_256
77
78/*
79 * The ITS view of a device - belongs to an ITS, a collection, owns an
80 * interrupt translation table, and a list of interrupts.
81 */
82struct its_device {
83 struct list_head entry;
84 struct its_node *its;
85 struct its_collection *collection;
86 void *itt;
87 unsigned long *lpi_map;
88 irq_hw_number_t lpi_base;
89 int nr_lpis;
90 u32 nr_ites;
91 u32 device_id;
92};
93
1ac19ca6
MZ
94static LIST_HEAD(its_nodes);
95static DEFINE_SPINLOCK(its_lock);
96static struct device_node *gic_root_node;
97static struct rdists *gic_rdists;
98
99#define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist))
100#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
101
cc2d3216
MZ
102/*
103 * ITS command descriptors - parameters to be encoded in a command
104 * block.
105 */
106struct its_cmd_desc {
107 union {
108 struct {
109 struct its_device *dev;
110 u32 event_id;
111 } its_inv_cmd;
112
113 struct {
114 struct its_device *dev;
115 u32 event_id;
116 } its_int_cmd;
117
118 struct {
119 struct its_device *dev;
120 int valid;
121 } its_mapd_cmd;
122
123 struct {
124 struct its_collection *col;
125 int valid;
126 } its_mapc_cmd;
127
128 struct {
129 struct its_device *dev;
130 u32 phys_id;
131 u32 event_id;
132 } its_mapvi_cmd;
133
134 struct {
135 struct its_device *dev;
136 struct its_collection *col;
137 u32 id;
138 } its_movi_cmd;
139
140 struct {
141 struct its_device *dev;
142 u32 event_id;
143 } its_discard_cmd;
144
145 struct {
146 struct its_collection *col;
147 } its_invall_cmd;
148 };
149};
150
151/*
152 * The ITS command block, which is what the ITS actually parses.
153 */
154struct its_cmd_block {
155 u64 raw_cmd[4];
156};
157
158#define ITS_CMD_QUEUE_SZ SZ_64K
159#define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))
160
161typedef struct its_collection *(*its_cmd_builder_t)(struct its_cmd_block *,
162 struct its_cmd_desc *);
163
164static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
165{
166 cmd->raw_cmd[0] &= ~0xffUL;
167 cmd->raw_cmd[0] |= cmd_nr;
168}
169
170static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
171{
172 cmd->raw_cmd[0] &= ~(0xffffUL << 32);
173 cmd->raw_cmd[0] |= ((u64)devid) << 32;
174}
175
176static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
177{
178 cmd->raw_cmd[1] &= ~0xffffffffUL;
179 cmd->raw_cmd[1] |= id;
180}
181
182static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
183{
184 cmd->raw_cmd[1] &= 0xffffffffUL;
185 cmd->raw_cmd[1] |= ((u64)phys_id) << 32;
186}
187
188static void its_encode_size(struct its_cmd_block *cmd, u8 size)
189{
190 cmd->raw_cmd[1] &= ~0x1fUL;
191 cmd->raw_cmd[1] |= size & 0x1f;
192}
193
194static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
195{
196 cmd->raw_cmd[2] &= ~0xffffffffffffUL;
197 cmd->raw_cmd[2] |= itt_addr & 0xffffffffff00UL;
198}
199
200static void its_encode_valid(struct its_cmd_block *cmd, int valid)
201{
202 cmd->raw_cmd[2] &= ~(1UL << 63);
203 cmd->raw_cmd[2] |= ((u64)!!valid) << 63;
204}
205
206static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
207{
208 cmd->raw_cmd[2] &= ~(0xffffffffUL << 16);
209 cmd->raw_cmd[2] |= (target_addr & (0xffffffffUL << 16));
210}
211
212static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
213{
214 cmd->raw_cmd[2] &= ~0xffffUL;
215 cmd->raw_cmd[2] |= col;
216}
217
218static inline void its_fixup_cmd(struct its_cmd_block *cmd)
219{
220 /* Let's fixup BE commands */
221 cmd->raw_cmd[0] = cpu_to_le64(cmd->raw_cmd[0]);
222 cmd->raw_cmd[1] = cpu_to_le64(cmd->raw_cmd[1]);
223 cmd->raw_cmd[2] = cpu_to_le64(cmd->raw_cmd[2]);
224 cmd->raw_cmd[3] = cpu_to_le64(cmd->raw_cmd[3]);
225}
226
227static struct its_collection *its_build_mapd_cmd(struct its_cmd_block *cmd,
228 struct its_cmd_desc *desc)
229{
230 unsigned long itt_addr;
c8481267 231 u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
cc2d3216
MZ
232
233 itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
234 itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);
235
236 its_encode_cmd(cmd, GITS_CMD_MAPD);
237 its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
238 its_encode_size(cmd, size - 1);
239 its_encode_itt(cmd, itt_addr);
240 its_encode_valid(cmd, desc->its_mapd_cmd.valid);
241
242 its_fixup_cmd(cmd);
243
244 return desc->its_mapd_cmd.dev->collection;
245}
246
247static struct its_collection *its_build_mapc_cmd(struct its_cmd_block *cmd,
248 struct its_cmd_desc *desc)
249{
250 its_encode_cmd(cmd, GITS_CMD_MAPC);
251 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
252 its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
253 its_encode_valid(cmd, desc->its_mapc_cmd.valid);
254
255 its_fixup_cmd(cmd);
256
257 return desc->its_mapc_cmd.col;
258}
259
260static struct its_collection *its_build_mapvi_cmd(struct its_cmd_block *cmd,
261 struct its_cmd_desc *desc)
262{
263 its_encode_cmd(cmd, GITS_CMD_MAPVI);
264 its_encode_devid(cmd, desc->its_mapvi_cmd.dev->device_id);
265 its_encode_event_id(cmd, desc->its_mapvi_cmd.event_id);
266 its_encode_phys_id(cmd, desc->its_mapvi_cmd.phys_id);
267 its_encode_collection(cmd, desc->its_mapvi_cmd.dev->collection->col_id);
268
269 its_fixup_cmd(cmd);
270
271 return desc->its_mapvi_cmd.dev->collection;
272}
273
274static struct its_collection *its_build_movi_cmd(struct its_cmd_block *cmd,
275 struct its_cmd_desc *desc)
276{
277 its_encode_cmd(cmd, GITS_CMD_MOVI);
278 its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
279 its_encode_event_id(cmd, desc->its_movi_cmd.id);
280 its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);
281
282 its_fixup_cmd(cmd);
283
284 return desc->its_movi_cmd.dev->collection;
285}
286
287static struct its_collection *its_build_discard_cmd(struct its_cmd_block *cmd,
288 struct its_cmd_desc *desc)
289{
290 its_encode_cmd(cmd, GITS_CMD_DISCARD);
291 its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
292 its_encode_event_id(cmd, desc->its_discard_cmd.event_id);
293
294 its_fixup_cmd(cmd);
295
296 return desc->its_discard_cmd.dev->collection;
297}
298
299static struct its_collection *its_build_inv_cmd(struct its_cmd_block *cmd,
300 struct its_cmd_desc *desc)
301{
302 its_encode_cmd(cmd, GITS_CMD_INV);
303 its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
304 its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
305
306 its_fixup_cmd(cmd);
307
308 return desc->its_inv_cmd.dev->collection;
309}
310
311static struct its_collection *its_build_invall_cmd(struct its_cmd_block *cmd,
312 struct its_cmd_desc *desc)
313{
314 its_encode_cmd(cmd, GITS_CMD_INVALL);
315 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
316
317 its_fixup_cmd(cmd);
318
319 return NULL;
320}
321
322static u64 its_cmd_ptr_to_offset(struct its_node *its,
323 struct its_cmd_block *ptr)
324{
325 return (ptr - its->cmd_base) * sizeof(*ptr);
326}
327
328static int its_queue_full(struct its_node *its)
329{
330 int widx;
331 int ridx;
332
333 widx = its->cmd_write - its->cmd_base;
334 ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);
335
336 /* This is incredibly unlikely to happen, unless the ITS locks up. */
337 if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
338 return 1;
339
340 return 0;
341}
342
343static struct its_cmd_block *its_allocate_entry(struct its_node *its)
344{
345 struct its_cmd_block *cmd;
346 u32 count = 1000000; /* 1s! */
347
348 while (its_queue_full(its)) {
349 count--;
350 if (!count) {
351 pr_err_ratelimited("ITS queue not draining\n");
352 return NULL;
353 }
354 cpu_relax();
355 udelay(1);
356 }
357
358 cmd = its->cmd_write++;
359
360 /* Handle queue wrapping */
361 if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
362 its->cmd_write = its->cmd_base;
363
364 return cmd;
365}
366
367static struct its_cmd_block *its_post_commands(struct its_node *its)
368{
369 u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);
370
371 writel_relaxed(wr, its->base + GITS_CWRITER);
372
373 return its->cmd_write;
374}
375
376static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
377{
378 /*
379 * Make sure the commands written to memory are observable by
380 * the ITS.
381 */
382 if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
383 __flush_dcache_area(cmd, sizeof(*cmd));
384 else
385 dsb(ishst);
386}
387
388static void its_wait_for_range_completion(struct its_node *its,
389 struct its_cmd_block *from,
390 struct its_cmd_block *to)
391{
392 u64 rd_idx, from_idx, to_idx;
393 u32 count = 1000000; /* 1s! */
394
395 from_idx = its_cmd_ptr_to_offset(its, from);
396 to_idx = its_cmd_ptr_to_offset(its, to);
397
398 while (1) {
399 rd_idx = readl_relaxed(its->base + GITS_CREADR);
400 if (rd_idx >= to_idx || rd_idx < from_idx)
401 break;
402
403 count--;
404 if (!count) {
405 pr_err_ratelimited("ITS queue timeout\n");
406 return;
407 }
408 cpu_relax();
409 udelay(1);
410 }
411}
412
413static void its_send_single_command(struct its_node *its,
414 its_cmd_builder_t builder,
415 struct its_cmd_desc *desc)
416{
417 struct its_cmd_block *cmd, *sync_cmd, *next_cmd;
418 struct its_collection *sync_col;
419
420 raw_spin_lock(&its->lock);
421
422 cmd = its_allocate_entry(its);
423 if (!cmd) { /* We're soooooo screewed... */
424 pr_err_ratelimited("ITS can't allocate, dropping command\n");
425 raw_spin_unlock(&its->lock);
426 return;
427 }
428 sync_col = builder(cmd, desc);
429 its_flush_cmd(its, cmd);
430
431 if (sync_col) {
432 sync_cmd = its_allocate_entry(its);
433 if (!sync_cmd) {
434 pr_err_ratelimited("ITS can't SYNC, skipping\n");
435 goto post;
436 }
437 its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
438 its_encode_target(sync_cmd, sync_col->target_address);
439 its_fixup_cmd(sync_cmd);
440 its_flush_cmd(its, sync_cmd);
441 }
442
443post:
444 next_cmd = its_post_commands(its);
445 raw_spin_unlock(&its->lock);
446
447 its_wait_for_range_completion(its, cmd, next_cmd);
448}
449
450static void its_send_inv(struct its_device *dev, u32 event_id)
451{
452 struct its_cmd_desc desc;
453
454 desc.its_inv_cmd.dev = dev;
455 desc.its_inv_cmd.event_id = event_id;
456
457 its_send_single_command(dev->its, its_build_inv_cmd, &desc);
458}
459
460static void its_send_mapd(struct its_device *dev, int valid)
461{
462 struct its_cmd_desc desc;
463
464 desc.its_mapd_cmd.dev = dev;
465 desc.its_mapd_cmd.valid = !!valid;
466
467 its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
468}
469
470static void its_send_mapc(struct its_node *its, struct its_collection *col,
471 int valid)
472{
473 struct its_cmd_desc desc;
474
475 desc.its_mapc_cmd.col = col;
476 desc.its_mapc_cmd.valid = !!valid;
477
478 its_send_single_command(its, its_build_mapc_cmd, &desc);
479}
480
481static void its_send_mapvi(struct its_device *dev, u32 irq_id, u32 id)
482{
483 struct its_cmd_desc desc;
484
485 desc.its_mapvi_cmd.dev = dev;
486 desc.its_mapvi_cmd.phys_id = irq_id;
487 desc.its_mapvi_cmd.event_id = id;
488
489 its_send_single_command(dev->its, its_build_mapvi_cmd, &desc);
490}
491
492static void its_send_movi(struct its_device *dev,
493 struct its_collection *col, u32 id)
494{
495 struct its_cmd_desc desc;
496
497 desc.its_movi_cmd.dev = dev;
498 desc.its_movi_cmd.col = col;
499 desc.its_movi_cmd.id = id;
500
501 its_send_single_command(dev->its, its_build_movi_cmd, &desc);
502}
503
504static void its_send_discard(struct its_device *dev, u32 id)
505{
506 struct its_cmd_desc desc;
507
508 desc.its_discard_cmd.dev = dev;
509 desc.its_discard_cmd.event_id = id;
510
511 its_send_single_command(dev->its, its_build_discard_cmd, &desc);
512}
513
514static void its_send_invall(struct its_node *its, struct its_collection *col)
515{
516 struct its_cmd_desc desc;
517
518 desc.its_invall_cmd.col = col;
519
520 its_send_single_command(its, its_build_invall_cmd, &desc);
521}
c48ed51c
MZ
522
523/*
524 * irqchip functions - assumes MSI, mostly.
525 */
526
527static inline u32 its_get_event_id(struct irq_data *d)
528{
529 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
530 return d->hwirq - its_dev->lpi_base;
531}
532
533static void lpi_set_config(struct irq_data *d, bool enable)
534{
535 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
536 irq_hw_number_t hwirq = d->hwirq;
537 u32 id = its_get_event_id(d);
538 u8 *cfg = page_address(gic_rdists->prop_page) + hwirq - 8192;
539
540 if (enable)
541 *cfg |= LPI_PROP_ENABLED;
542 else
543 *cfg &= ~LPI_PROP_ENABLED;
544
545 /*
546 * Make the above write visible to the redistributors.
547 * And yes, we're flushing exactly: One. Single. Byte.
548 * Humpf...
549 */
550 if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
551 __flush_dcache_area(cfg, sizeof(*cfg));
552 else
553 dsb(ishst);
554 its_send_inv(its_dev, id);
555}
556
557static void its_mask_irq(struct irq_data *d)
558{
559 lpi_set_config(d, false);
560}
561
562static void its_unmask_irq(struct irq_data *d)
563{
564 lpi_set_config(d, true);
565}
566
567static void its_eoi_irq(struct irq_data *d)
568{
569 gic_write_eoir(d->hwirq);
570}
571
572static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
573 bool force)
574{
575 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
576 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
577 struct its_collection *target_col;
578 u32 id = its_get_event_id(d);
579
580 if (cpu >= nr_cpu_ids)
581 return -EINVAL;
582
583 target_col = &its_dev->its->collections[cpu];
584 its_send_movi(its_dev, target_col, id);
585 its_dev->collection = target_col;
586
587 return IRQ_SET_MASK_OK_DONE;
588}
589
b48ac83d
MZ
590static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
591{
592 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
593 struct its_node *its;
594 u64 addr;
595
596 its = its_dev->its;
597 addr = its->phys_base + GITS_TRANSLATER;
598
599 msg->address_lo = addr & ((1UL << 32) - 1);
600 msg->address_hi = addr >> 32;
601 msg->data = its_get_event_id(d);
602}
603
c48ed51c
MZ
604static struct irq_chip its_irq_chip = {
605 .name = "ITS",
606 .irq_mask = its_mask_irq,
607 .irq_unmask = its_unmask_irq,
608 .irq_eoi = its_eoi_irq,
609 .irq_set_affinity = its_set_affinity,
b48ac83d
MZ
610 .irq_compose_msi_msg = its_irq_compose_msi_msg,
611};
612
613static void its_mask_msi_irq(struct irq_data *d)
614{
615 pci_msi_mask_irq(d);
616 irq_chip_mask_parent(d);
617}
618
619static void its_unmask_msi_irq(struct irq_data *d)
620{
621 pci_msi_unmask_irq(d);
622 irq_chip_unmask_parent(d);
623}
624
625static struct irq_chip its_msi_irq_chip = {
626 .name = "ITS-MSI",
627 .irq_unmask = its_unmask_msi_irq,
628 .irq_mask = its_mask_msi_irq,
629 .irq_eoi = irq_chip_eoi_parent,
630 .irq_write_msi_msg = pci_msi_domain_write_msg,
c48ed51c 631};
bf9529f8
MZ
632
633/*
634 * How we allocate LPIs:
635 *
636 * The GIC has id_bits bits for interrupt identifiers. From there, we
637 * must subtract 8192 which are reserved for SGIs/PPIs/SPIs. Then, as
638 * we allocate LPIs by chunks of 32, we can shift the whole thing by 5
639 * bits to the right.
640 *
641 * This gives us (((1UL << id_bits) - 8192) >> 5) possible allocations.
642 */
643#define IRQS_PER_CHUNK_SHIFT 5
644#define IRQS_PER_CHUNK (1 << IRQS_PER_CHUNK_SHIFT)
645
646static unsigned long *lpi_bitmap;
647static u32 lpi_chunks;
648static DEFINE_SPINLOCK(lpi_lock);
649
650static int its_lpi_to_chunk(int lpi)
651{
652 return (lpi - 8192) >> IRQS_PER_CHUNK_SHIFT;
653}
654
655static int its_chunk_to_lpi(int chunk)
656{
657 return (chunk << IRQS_PER_CHUNK_SHIFT) + 8192;
658}
659
660static int its_lpi_init(u32 id_bits)
661{
662 lpi_chunks = its_lpi_to_chunk(1UL << id_bits);
663
664 lpi_bitmap = kzalloc(BITS_TO_LONGS(lpi_chunks) * sizeof(long),
665 GFP_KERNEL);
666 if (!lpi_bitmap) {
667 lpi_chunks = 0;
668 return -ENOMEM;
669 }
670
671 pr_info("ITS: Allocated %d chunks for LPIs\n", (int)lpi_chunks);
672 return 0;
673}
674
675static unsigned long *its_lpi_alloc_chunks(int nr_irqs, int *base, int *nr_ids)
676{
677 unsigned long *bitmap = NULL;
678 int chunk_id;
679 int nr_chunks;
680 int i;
681
682 nr_chunks = DIV_ROUND_UP(nr_irqs, IRQS_PER_CHUNK);
683
684 spin_lock(&lpi_lock);
685
686 do {
687 chunk_id = bitmap_find_next_zero_area(lpi_bitmap, lpi_chunks,
688 0, nr_chunks, 0);
689 if (chunk_id < lpi_chunks)
690 break;
691
692 nr_chunks--;
693 } while (nr_chunks > 0);
694
695 if (!nr_chunks)
696 goto out;
697
698 bitmap = kzalloc(BITS_TO_LONGS(nr_chunks * IRQS_PER_CHUNK) * sizeof (long),
699 GFP_ATOMIC);
700 if (!bitmap)
701 goto out;
702
703 for (i = 0; i < nr_chunks; i++)
704 set_bit(chunk_id + i, lpi_bitmap);
705
706 *base = its_chunk_to_lpi(chunk_id);
707 *nr_ids = nr_chunks * IRQS_PER_CHUNK;
708
709out:
710 spin_unlock(&lpi_lock);
711
712 return bitmap;
713}
714
715static void its_lpi_free(unsigned long *bitmap, int base, int nr_ids)
716{
717 int lpi;
718
719 spin_lock(&lpi_lock);
720
721 for (lpi = base; lpi < (base + nr_ids); lpi += IRQS_PER_CHUNK) {
722 int chunk = its_lpi_to_chunk(lpi);
723 BUG_ON(chunk > lpi_chunks);
724 if (test_bit(chunk, lpi_bitmap)) {
725 clear_bit(chunk, lpi_bitmap);
726 } else {
727 pr_err("Bad LPI chunk %d\n", chunk);
728 }
729 }
730
731 spin_unlock(&lpi_lock);
732
733 kfree(bitmap);
734}
1ac19ca6
MZ
735
736/*
737 * We allocate 64kB for PROPBASE. That gives us at most 64K LPIs to
738 * deal with (one configuration byte per interrupt). PENDBASE has to
739 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
740 */
741#define LPI_PROPBASE_SZ SZ_64K
742#define LPI_PENDBASE_SZ (LPI_PROPBASE_SZ / 8 + SZ_1K)
743
744/*
745 * This is how many bits of ID we need, including the useless ones.
746 */
747#define LPI_NRBITS ilog2(LPI_PROPBASE_SZ + SZ_8K)
748
749#define LPI_PROP_DEFAULT_PRIO 0xa0
750
751static int __init its_alloc_lpi_tables(void)
752{
753 phys_addr_t paddr;
754
755 gic_rdists->prop_page = alloc_pages(GFP_NOWAIT,
756 get_order(LPI_PROPBASE_SZ));
757 if (!gic_rdists->prop_page) {
758 pr_err("Failed to allocate PROPBASE\n");
759 return -ENOMEM;
760 }
761
762 paddr = page_to_phys(gic_rdists->prop_page);
763 pr_info("GIC: using LPI property table @%pa\n", &paddr);
764
765 /* Priority 0xa0, Group-1, disabled */
766 memset(page_address(gic_rdists->prop_page),
767 LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1,
768 LPI_PROPBASE_SZ);
769
770 /* Make sure the GIC will observe the written configuration */
771 __flush_dcache_area(page_address(gic_rdists->prop_page), LPI_PROPBASE_SZ);
772
773 return 0;
774}
775
776static const char *its_base_type_string[] = {
777 [GITS_BASER_TYPE_DEVICE] = "Devices",
778 [GITS_BASER_TYPE_VCPU] = "Virtual CPUs",
779 [GITS_BASER_TYPE_CPU] = "Physical CPUs",
780 [GITS_BASER_TYPE_COLLECTION] = "Interrupt Collections",
781 [GITS_BASER_TYPE_RESERVED5] = "Reserved (5)",
782 [GITS_BASER_TYPE_RESERVED6] = "Reserved (6)",
783 [GITS_BASER_TYPE_RESERVED7] = "Reserved (7)",
784};
785
786static void its_free_tables(struct its_node *its)
787{
788 int i;
789
790 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
791 if (its->tables[i]) {
792 free_page((unsigned long)its->tables[i]);
793 its->tables[i] = NULL;
794 }
795 }
796}
797
798static int its_alloc_tables(struct its_node *its)
799{
800 int err;
801 int i;
802 int psz = PAGE_SIZE;
803 u64 shr = GITS_BASER_InnerShareable;
804
805 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
806 u64 val = readq_relaxed(its->base + GITS_BASER + i * 8);
807 u64 type = GITS_BASER_TYPE(val);
808 u64 entry_size = GITS_BASER_ENTRY_SIZE(val);
f54b97ed
MZ
809 int order = 0;
810 int alloc_size;
1ac19ca6
MZ
811 u64 tmp;
812 void *base;
813
814 if (type == GITS_BASER_TYPE_NONE)
815 continue;
816
f54b97ed
MZ
817 /*
818 * Allocate as many entries as required to fit the
819 * range of device IDs that the ITS can grok... The ID
820 * space being incredibly sparse, this results in a
821 * massive waste of memory.
822 *
823 * For other tables, only allocate a single page.
824 */
825 if (type == GITS_BASER_TYPE_DEVICE) {
826 u64 typer = readq_relaxed(its->base + GITS_TYPER);
827 u32 ids = GITS_TYPER_DEVBITS(typer);
828
829 order = get_order((1UL << ids) * entry_size);
830 }
831
832 alloc_size = (1 << order) * PAGE_SIZE;
833 base = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, order);
1ac19ca6
MZ
834 if (!base) {
835 err = -ENOMEM;
836 goto out_free;
837 }
838
839 its->tables[i] = base;
840
841retry_baser:
842 val = (virt_to_phys(base) |
843 (type << GITS_BASER_TYPE_SHIFT) |
844 ((entry_size - 1) << GITS_BASER_ENTRY_SIZE_SHIFT) |
845 GITS_BASER_WaWb |
846 shr |
847 GITS_BASER_VALID);
848
849 switch (psz) {
850 case SZ_4K:
851 val |= GITS_BASER_PAGE_SIZE_4K;
852 break;
853 case SZ_16K:
854 val |= GITS_BASER_PAGE_SIZE_16K;
855 break;
856 case SZ_64K:
857 val |= GITS_BASER_PAGE_SIZE_64K;
858 break;
859 }
860
f54b97ed 861 val |= (alloc_size / psz) - 1;
1ac19ca6
MZ
862
863 writeq_relaxed(val, its->base + GITS_BASER + i * 8);
864 tmp = readq_relaxed(its->base + GITS_BASER + i * 8);
865
866 if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
867 /*
868 * Shareability didn't stick. Just use
869 * whatever the read reported, which is likely
870 * to be the only thing this redistributor
871 * supports.
872 */
873 shr = tmp & GITS_BASER_SHAREABILITY_MASK;
874 goto retry_baser;
875 }
876
877 if ((val ^ tmp) & GITS_BASER_PAGE_SIZE_MASK) {
878 /*
879 * Page size didn't stick. Let's try a smaller
880 * size and retry. If we reach 4K, then
881 * something is horribly wrong...
882 */
883 switch (psz) {
884 case SZ_16K:
885 psz = SZ_4K;
886 goto retry_baser;
887 case SZ_64K:
888 psz = SZ_16K;
889 goto retry_baser;
890 }
891 }
892
893 if (val != tmp) {
894 pr_err("ITS: %s: GITS_BASER%d doesn't stick: %lx %lx\n",
895 its->msi_chip.of_node->full_name, i,
896 (unsigned long) val, (unsigned long) tmp);
897 err = -ENXIO;
898 goto out_free;
899 }
900
901 pr_info("ITS: allocated %d %s @%lx (psz %dK, shr %d)\n",
f54b97ed 902 (int)(alloc_size / entry_size),
1ac19ca6
MZ
903 its_base_type_string[type],
904 (unsigned long)virt_to_phys(base),
905 psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);
906 }
907
908 return 0;
909
910out_free:
911 its_free_tables(its);
912
913 return err;
914}
915
916static int its_alloc_collections(struct its_node *its)
917{
918 its->collections = kzalloc(nr_cpu_ids * sizeof(*its->collections),
919 GFP_KERNEL);
920 if (!its->collections)
921 return -ENOMEM;
922
923 return 0;
924}
925
926static void its_cpu_init_lpis(void)
927{
928 void __iomem *rbase = gic_data_rdist_rd_base();
929 struct page *pend_page;
930 u64 val, tmp;
931
932 /* If we didn't allocate the pending table yet, do it now */
933 pend_page = gic_data_rdist()->pend_page;
934 if (!pend_page) {
935 phys_addr_t paddr;
936 /*
937 * The pending pages have to be at least 64kB aligned,
938 * hence the 'max(LPI_PENDBASE_SZ, SZ_64K)' below.
939 */
940 pend_page = alloc_pages(GFP_NOWAIT | __GFP_ZERO,
941 get_order(max(LPI_PENDBASE_SZ, SZ_64K)));
942 if (!pend_page) {
943 pr_err("Failed to allocate PENDBASE for CPU%d\n",
944 smp_processor_id());
945 return;
946 }
947
948 /* Make sure the GIC will observe the zero-ed page */
949 __flush_dcache_area(page_address(pend_page), LPI_PENDBASE_SZ);
950
951 paddr = page_to_phys(pend_page);
952 pr_info("CPU%d: using LPI pending table @%pa\n",
953 smp_processor_id(), &paddr);
954 gic_data_rdist()->pend_page = pend_page;
955 }
956
957 /* Disable LPIs */
958 val = readl_relaxed(rbase + GICR_CTLR);
959 val &= ~GICR_CTLR_ENABLE_LPIS;
960 writel_relaxed(val, rbase + GICR_CTLR);
961
962 /*
963 * Make sure any change to the table is observable by the GIC.
964 */
965 dsb(sy);
966
967 /* set PROPBASE */
968 val = (page_to_phys(gic_rdists->prop_page) |
969 GICR_PROPBASER_InnerShareable |
970 GICR_PROPBASER_WaWb |
971 ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));
972
973 writeq_relaxed(val, rbase + GICR_PROPBASER);
974 tmp = readq_relaxed(rbase + GICR_PROPBASER);
975
976 if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
977 pr_info_once("GIC: using cache flushing for LPI property table\n");
978 gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
979 }
980
981 /* set PENDBASE */
982 val = (page_to_phys(pend_page) |
983 GICR_PROPBASER_InnerShareable |
984 GICR_PROPBASER_WaWb);
985
986 writeq_relaxed(val, rbase + GICR_PENDBASER);
987
988 /* Enable LPIs */
989 val = readl_relaxed(rbase + GICR_CTLR);
990 val |= GICR_CTLR_ENABLE_LPIS;
991 writel_relaxed(val, rbase + GICR_CTLR);
992
993 /* Make sure the GIC has seen the above */
994 dsb(sy);
995}
996
997static void its_cpu_init_collection(void)
998{
999 struct its_node *its;
1000 int cpu;
1001
1002 spin_lock(&its_lock);
1003 cpu = smp_processor_id();
1004
1005 list_for_each_entry(its, &its_nodes, entry) {
1006 u64 target;
1007
1008 /*
1009 * We now have to bind each collection to its target
1010 * redistributor.
1011 */
1012 if (readq_relaxed(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
1013 /*
1014 * This ITS wants the physical address of the
1015 * redistributor.
1016 */
1017 target = gic_data_rdist()->phys_base;
1018 } else {
1019 /*
1020 * This ITS wants a linear CPU number.
1021 */
1022 target = readq_relaxed(gic_data_rdist_rd_base() + GICR_TYPER);
1023 target = GICR_TYPER_CPU_NUMBER(target);
1024 }
1025
1026 /* Perform collection mapping */
1027 its->collections[cpu].target_address = target;
1028 its->collections[cpu].col_id = cpu;
1029
1030 its_send_mapc(its, &its->collections[cpu], 1);
1031 its_send_invall(its, &its->collections[cpu]);
1032 }
1033
1034 spin_unlock(&its_lock);
1035}
84a6a2e7
MZ
1036
1037static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
1038{
1039 struct its_device *its_dev = NULL, *tmp;
1040
1041 raw_spin_lock(&its->lock);
1042
1043 list_for_each_entry(tmp, &its->its_device_list, entry) {
1044 if (tmp->device_id == dev_id) {
1045 its_dev = tmp;
1046 break;
1047 }
1048 }
1049
1050 raw_spin_unlock(&its->lock);
1051
1052 return its_dev;
1053}
1054
1055static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
1056 int nvecs)
1057{
1058 struct its_device *dev;
1059 unsigned long *lpi_map;
1060 void *itt;
1061 int lpi_base;
1062 int nr_lpis;
c8481267 1063 int nr_ites;
84a6a2e7
MZ
1064 int cpu;
1065 int sz;
1066
1067 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
c8481267
MZ
1068 /*
1069 * At least one bit of EventID is being used, hence a minimum
1070 * of two entries. No, the architecture doesn't let you
1071 * express an ITT with a single entry.
1072 */
96555c47 1073 nr_ites = max(2UL, roundup_pow_of_two(nvecs));
c8481267 1074 sz = nr_ites * its->ite_size;
84a6a2e7
MZ
1075 sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
1076 itt = kmalloc(sz, GFP_KERNEL);
1077 lpi_map = its_lpi_alloc_chunks(nvecs, &lpi_base, &nr_lpis);
1078
1079 if (!dev || !itt || !lpi_map) {
1080 kfree(dev);
1081 kfree(itt);
1082 kfree(lpi_map);
1083 return NULL;
1084 }
1085
1086 dev->its = its;
1087 dev->itt = itt;
c8481267 1088 dev->nr_ites = nr_ites;
84a6a2e7
MZ
1089 dev->lpi_map = lpi_map;
1090 dev->lpi_base = lpi_base;
1091 dev->nr_lpis = nr_lpis;
1092 dev->device_id = dev_id;
1093 INIT_LIST_HEAD(&dev->entry);
1094
1095 raw_spin_lock(&its->lock);
1096 list_add(&dev->entry, &its->its_device_list);
1097 raw_spin_unlock(&its->lock);
1098
1099 /* Bind the device to the first possible CPU */
1100 cpu = cpumask_first(cpu_online_mask);
1101 dev->collection = &its->collections[cpu];
1102
1103 /* Map device to its ITT */
1104 its_send_mapd(dev, 1);
1105
1106 return dev;
1107}
1108
1109static void its_free_device(struct its_device *its_dev)
1110{
1111 raw_spin_lock(&its_dev->its->lock);
1112 list_del(&its_dev->entry);
1113 raw_spin_unlock(&its_dev->its->lock);
1114 kfree(its_dev->itt);
1115 kfree(its_dev);
1116}
b48ac83d
MZ
1117
1118static int its_alloc_device_irq(struct its_device *dev, irq_hw_number_t *hwirq)
1119{
1120 int idx;
1121
1122 idx = find_first_zero_bit(dev->lpi_map, dev->nr_lpis);
1123 if (idx == dev->nr_lpis)
1124 return -ENOSPC;
1125
1126 *hwirq = dev->lpi_base + idx;
1127 set_bit(idx, dev->lpi_map);
1128
b48ac83d
MZ
1129 return 0;
1130}
1131
e8137f4f
MZ
1132struct its_pci_alias {
1133 struct pci_dev *pdev;
1134 u32 dev_id;
1135 u32 count;
1136};
1137
1138static int its_pci_msi_vec_count(struct pci_dev *pdev)
1139{
1140 int msi, msix;
1141
1142 msi = max(pci_msi_vec_count(pdev), 0);
1143 msix = max(pci_msix_vec_count(pdev), 0);
1144
1145 return max(msi, msix);
1146}
1147
1148static int its_get_pci_alias(struct pci_dev *pdev, u16 alias, void *data)
1149{
1150 struct its_pci_alias *dev_alias = data;
1151
1152 dev_alias->dev_id = alias;
1153 if (pdev != dev_alias->pdev)
1154 dev_alias->count += its_pci_msi_vec_count(dev_alias->pdev);
1155
1156 return 0;
1157}
1158
b48ac83d
MZ
1159static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
1160 int nvec, msi_alloc_info_t *info)
1161{
1162 struct pci_dev *pdev;
1163 struct its_node *its;
b48ac83d 1164 struct its_device *its_dev;
e8137f4f 1165 struct its_pci_alias dev_alias;
b48ac83d
MZ
1166
1167 if (!dev_is_pci(dev))
1168 return -EINVAL;
1169
1170 pdev = to_pci_dev(dev);
e8137f4f
MZ
1171 dev_alias.pdev = pdev;
1172 dev_alias.count = nvec;
1173
1174 pci_for_each_dma_alias(pdev, its_get_pci_alias, &dev_alias);
b48ac83d
MZ
1175 its = domain->parent->host_data;
1176
e8137f4f
MZ
1177 its_dev = its_find_device(its, dev_alias.dev_id);
1178 if (its_dev) {
1179 /*
1180 * We already have seen this ID, probably through
1181 * another alias (PCI bridge of some sort). No need to
1182 * create the device.
1183 */
1184 dev_dbg(dev, "Reusing ITT for devID %x\n", dev_alias.dev_id);
1185 goto out;
1186 }
b48ac83d 1187
e8137f4f 1188 its_dev = its_create_device(its, dev_alias.dev_id, dev_alias.count);
b48ac83d
MZ
1189 if (!its_dev)
1190 return -ENOMEM;
1191
e8137f4f
MZ
1192 dev_dbg(&pdev->dev, "ITT %d entries, %d bits\n",
1193 dev_alias.count, ilog2(dev_alias.count));
1194out:
b48ac83d
MZ
1195 info->scratchpad[0].ptr = its_dev;
1196 info->scratchpad[1].ptr = dev;
1197 return 0;
1198}
1199
1200static struct msi_domain_ops its_pci_msi_ops = {
1201 .msi_prepare = its_msi_prepare,
1202};
1203
1204static struct msi_domain_info its_pci_msi_domain_info = {
1205 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
1206 MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX),
1207 .ops = &its_pci_msi_ops,
1208 .chip = &its_msi_irq_chip,
1209};
1210
1211static int its_irq_gic_domain_alloc(struct irq_domain *domain,
1212 unsigned int virq,
1213 irq_hw_number_t hwirq)
1214{
1215 struct of_phandle_args args;
1216
1217 args.np = domain->parent->of_node;
1218 args.args_count = 3;
1219 args.args[0] = GIC_IRQ_TYPE_LPI;
1220 args.args[1] = hwirq;
1221 args.args[2] = IRQ_TYPE_EDGE_RISING;
1222
1223 return irq_domain_alloc_irqs_parent(domain, virq, 1, &args);
1224}
1225
1226static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1227 unsigned int nr_irqs, void *args)
1228{
1229 msi_alloc_info_t *info = args;
1230 struct its_device *its_dev = info->scratchpad[0].ptr;
1231 irq_hw_number_t hwirq;
1232 int err;
1233 int i;
1234
1235 for (i = 0; i < nr_irqs; i++) {
1236 err = its_alloc_device_irq(its_dev, &hwirq);
1237 if (err)
1238 return err;
1239
1240 err = its_irq_gic_domain_alloc(domain, virq + i, hwirq);
1241 if (err)
1242 return err;
1243
1244 irq_domain_set_hwirq_and_chip(domain, virq + i,
1245 hwirq, &its_irq_chip, its_dev);
1246 dev_dbg(info->scratchpad[1].ptr, "ID:%d pID:%d vID:%d\n",
1247 (int)(hwirq - its_dev->lpi_base), (int)hwirq, virq + i);
1248 }
1249
1250 return 0;
1251}
1252
aca268df
MZ
1253static void its_irq_domain_activate(struct irq_domain *domain,
1254 struct irq_data *d)
1255{
1256 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1257 u32 event = its_get_event_id(d);
1258
1259 /* Map the GIC IRQ and event to the device */
1260 its_send_mapvi(its_dev, d->hwirq, event);
1261}
1262
1263static void its_irq_domain_deactivate(struct irq_domain *domain,
1264 struct irq_data *d)
1265{
1266 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1267 u32 event = its_get_event_id(d);
1268
1269 /* Stop the delivery of interrupts */
1270 its_send_discard(its_dev, event);
1271}
1272
b48ac83d
MZ
1273static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
1274 unsigned int nr_irqs)
1275{
1276 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
1277 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1278 int i;
1279
1280 for (i = 0; i < nr_irqs; i++) {
1281 struct irq_data *data = irq_domain_get_irq_data(domain,
1282 virq + i);
aca268df 1283 u32 event = its_get_event_id(data);
b48ac83d
MZ
1284
1285 /* Mark interrupt index as unused */
1286 clear_bit(event, its_dev->lpi_map);
1287
1288 /* Nuke the entry in the domain */
2da39949 1289 irq_domain_reset_irq_data(data);
b48ac83d
MZ
1290 }
1291
1292 /* If all interrupts have been freed, start mopping the floor */
1293 if (bitmap_empty(its_dev->lpi_map, its_dev->nr_lpis)) {
1294 its_lpi_free(its_dev->lpi_map,
1295 its_dev->lpi_base,
1296 its_dev->nr_lpis);
1297
1298 /* Unmap device/itt */
1299 its_send_mapd(its_dev, 0);
1300 its_free_device(its_dev);
1301 }
1302
1303 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
1304}
1305
1306static const struct irq_domain_ops its_domain_ops = {
1307 .alloc = its_irq_domain_alloc,
1308 .free = its_irq_domain_free,
aca268df
MZ
1309 .activate = its_irq_domain_activate,
1310 .deactivate = its_irq_domain_deactivate,
b48ac83d 1311};
4c21f3c2
MZ
1312
1313static int its_probe(struct device_node *node, struct irq_domain *parent)
1314{
1315 struct resource res;
1316 struct its_node *its;
1317 void __iomem *its_base;
1318 u32 val;
1319 u64 baser, tmp;
1320 int err;
1321
1322 err = of_address_to_resource(node, 0, &res);
1323 if (err) {
1324 pr_warn("%s: no regs?\n", node->full_name);
1325 return -ENXIO;
1326 }
1327
1328 its_base = ioremap(res.start, resource_size(&res));
1329 if (!its_base) {
1330 pr_warn("%s: unable to map registers\n", node->full_name);
1331 return -ENOMEM;
1332 }
1333
1334 val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
1335 if (val != 0x30 && val != 0x40) {
1336 pr_warn("%s: no ITS detected, giving up\n", node->full_name);
1337 err = -ENODEV;
1338 goto out_unmap;
1339 }
1340
1341 pr_info("ITS: %s\n", node->full_name);
1342
1343 its = kzalloc(sizeof(*its), GFP_KERNEL);
1344 if (!its) {
1345 err = -ENOMEM;
1346 goto out_unmap;
1347 }
1348
1349 raw_spin_lock_init(&its->lock);
1350 INIT_LIST_HEAD(&its->entry);
1351 INIT_LIST_HEAD(&its->its_device_list);
1352 its->base = its_base;
1353 its->phys_base = res.start;
1354 its->msi_chip.of_node = node;
1355 its->ite_size = ((readl_relaxed(its_base + GITS_TYPER) >> 4) & 0xf) + 1;
1356
1357 its->cmd_base = kzalloc(ITS_CMD_QUEUE_SZ, GFP_KERNEL);
1358 if (!its->cmd_base) {
1359 err = -ENOMEM;
1360 goto out_free_its;
1361 }
1362 its->cmd_write = its->cmd_base;
1363
1364 err = its_alloc_tables(its);
1365 if (err)
1366 goto out_free_cmd;
1367
1368 err = its_alloc_collections(its);
1369 if (err)
1370 goto out_free_tables;
1371
1372 baser = (virt_to_phys(its->cmd_base) |
1373 GITS_CBASER_WaWb |
1374 GITS_CBASER_InnerShareable |
1375 (ITS_CMD_QUEUE_SZ / SZ_4K - 1) |
1376 GITS_CBASER_VALID);
1377
1378 writeq_relaxed(baser, its->base + GITS_CBASER);
1379 tmp = readq_relaxed(its->base + GITS_CBASER);
1380 writeq_relaxed(0, its->base + GITS_CWRITER);
1381 writel_relaxed(1, its->base + GITS_CTLR);
1382
1383 if ((tmp ^ baser) & GITS_BASER_SHAREABILITY_MASK) {
1384 pr_info("ITS: using cache flushing for cmd queue\n");
1385 its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
1386 }
1387
1388 if (of_property_read_bool(its->msi_chip.of_node, "msi-controller")) {
1389 its->domain = irq_domain_add_tree(NULL, &its_domain_ops, its);
1390 if (!its->domain) {
1391 err = -ENOMEM;
1392 goto out_free_tables;
1393 }
1394
1395 its->domain->parent = parent;
1396
1397 its->msi_chip.domain = pci_msi_create_irq_domain(node,
1398 &its_pci_msi_domain_info,
1399 its->domain);
1400 if (!its->msi_chip.domain) {
1401 err = -ENOMEM;
1402 goto out_free_domains;
1403 }
1404
1405 err = of_pci_msi_chip_add(&its->msi_chip);
1406 if (err)
1407 goto out_free_domains;
1408 }
1409
1410 spin_lock(&its_lock);
1411 list_add(&its->entry, &its_nodes);
1412 spin_unlock(&its_lock);
1413
1414 return 0;
1415
1416out_free_domains:
1417 if (its->msi_chip.domain)
1418 irq_domain_remove(its->msi_chip.domain);
1419 if (its->domain)
1420 irq_domain_remove(its->domain);
1421out_free_tables:
1422 its_free_tables(its);
1423out_free_cmd:
1424 kfree(its->cmd_base);
1425out_free_its:
1426 kfree(its);
1427out_unmap:
1428 iounmap(its_base);
1429 pr_err("ITS: failed probing %s (%d)\n", node->full_name, err);
1430 return err;
1431}
1432
1433static bool gic_rdists_supports_plpis(void)
1434{
1435 return !!(readl_relaxed(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
1436}
1437
1438int its_cpu_init(void)
1439{
4c21f3c2 1440 if (!list_empty(&its_nodes)) {
16acae72
VM
1441 if (!gic_rdists_supports_plpis()) {
1442 pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
1443 return -ENXIO;
1444 }
4c21f3c2
MZ
1445 its_cpu_init_lpis();
1446 its_cpu_init_collection();
1447 }
1448
1449 return 0;
1450}
1451
1452static struct of_device_id its_device_id[] = {
1453 { .compatible = "arm,gic-v3-its", },
1454 {},
1455};
1456
1457int its_init(struct device_node *node, struct rdists *rdists,
1458 struct irq_domain *parent_domain)
1459{
1460 struct device_node *np;
1461
1462 for (np = of_find_matching_node(node, its_device_id); np;
1463 np = of_find_matching_node(np, its_device_id)) {
1464 its_probe(np, parent_domain);
1465 }
1466
1467 if (list_empty(&its_nodes)) {
1468 pr_warn("ITS: No ITS available, not enabling LPIs\n");
1469 return -ENXIO;
1470 }
1471
1472 gic_rdists = rdists;
1473 gic_root_node = node;
1474
1475 its_alloc_lpi_tables();
1476 its_lpi_init(rdists->id_bits);
1477
1478 return 0;
1479}
This page took 0.09646 seconds and 5 git commands to generate.