irqchip: fix typo when moving gic_raise_softirq()
[deliverable/linux.git] / drivers / irqchip / irq-gic.c
CommitLineData
f27ecacc
RK
1/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
b3a1bde4
CM
17 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
f27ecacc
RK
20 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
f37a53cc 27#include <linux/err.h>
7e1efcf5 28#include <linux/module.h>
f27ecacc
RK
29#include <linux/list.h>
30#include <linux/smp.h>
254056f3 31#include <linux/cpu_pm.h>
dcb86e8c 32#include <linux/cpumask.h>
fced80c7 33#include <linux/io.h>
b3f7ed03
RH
34#include <linux/of.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
4294f8ba 37#include <linux/irqdomain.h>
292b293c
MZ
38#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
520f7bd7 41#include <linux/irqchip/arm-gic.h>
f27ecacc
RK
42
43#include <asm/irq.h>
562e0027 44#include <asm/exception.h>
eb50439b 45#include <asm/smp_plat.h>
f27ecacc 46#include <asm/mach/irq.h>
f27ecacc 47
81243e44 48#include "irqchip.h"
f27ecacc 49
db0d4db2
MZ
50union gic_base {
51 void __iomem *common_base;
52 void __percpu __iomem **percpu_base;
53};
54
55struct gic_chip_data {
db0d4db2
MZ
56 union gic_base dist_base;
57 union gic_base cpu_base;
58#ifdef CONFIG_CPU_PM
59 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
60 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
61 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
62 u32 __percpu *saved_ppi_enable;
63 u32 __percpu *saved_ppi_conf;
64#endif
75294957 65 struct irq_domain *domain;
db0d4db2
MZ
66 unsigned int gic_irqs;
67#ifdef CONFIG_GIC_NON_BANKED
68 void __iomem *(*get_base)(union gic_base *);
69#endif
70};
71
bd31b859 72static DEFINE_RAW_SPINLOCK(irq_controller_lock);
f27ecacc 73
384a2902
NP
74/*
75 * The GIC mapping of CPU interfaces does not necessarily match
76 * the logical CPU numbering. Let's use a mapping as returned
77 * by the GIC itself.
78 */
79#define NR_GIC_CPU_IF 8
80static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
81
d7ed36a4
SS
82/*
83 * Supported arch specific GIC irq extension.
84 * Default make them NULL.
85 */
86struct irq_chip gic_arch_extn = {
1a01753e 87 .irq_eoi = NULL,
d7ed36a4
SS
88 .irq_mask = NULL,
89 .irq_unmask = NULL,
90 .irq_retrigger = NULL,
91 .irq_set_type = NULL,
92 .irq_set_wake = NULL,
93};
94
b3a1bde4
CM
95#ifndef MAX_GIC_NR
96#define MAX_GIC_NR 1
97#endif
98
bef8f9ee 99static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
b3a1bde4 100
db0d4db2
MZ
101#ifdef CONFIG_GIC_NON_BANKED
102static void __iomem *gic_get_percpu_base(union gic_base *base)
103{
104 return *__this_cpu_ptr(base->percpu_base);
105}
106
107static void __iomem *gic_get_common_base(union gic_base *base)
108{
109 return base->common_base;
110}
111
112static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
113{
114 return data->get_base(&data->dist_base);
115}
116
117static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
118{
119 return data->get_base(&data->cpu_base);
120}
121
122static inline void gic_set_base_accessor(struct gic_chip_data *data,
123 void __iomem *(*f)(union gic_base *))
124{
125 data->get_base = f;
126}
127#else
128#define gic_data_dist_base(d) ((d)->dist_base.common_base)
129#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
130#define gic_set_base_accessor(d,f)
131#endif
132
7d1f4288 133static inline void __iomem *gic_dist_base(struct irq_data *d)
b3a1bde4 134{
7d1f4288 135 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 136 return gic_data_dist_base(gic_data);
b3a1bde4
CM
137}
138
7d1f4288 139static inline void __iomem *gic_cpu_base(struct irq_data *d)
b3a1bde4 140{
7d1f4288 141 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 142 return gic_data_cpu_base(gic_data);
b3a1bde4
CM
143}
144
7d1f4288 145static inline unsigned int gic_irq(struct irq_data *d)
b3a1bde4 146{
4294f8ba 147 return d->hwirq;
b3a1bde4
CM
148}
149
f27ecacc
RK
150/*
151 * Routines to acknowledge, disable and enable interrupts
f27ecacc 152 */
7d1f4288 153static void gic_mask_irq(struct irq_data *d)
f27ecacc 154{
4294f8ba 155 u32 mask = 1 << (gic_irq(d) % 32);
c4bfa28a 156
bd31b859 157 raw_spin_lock(&irq_controller_lock);
6ac77e46 158 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
d7ed36a4
SS
159 if (gic_arch_extn.irq_mask)
160 gic_arch_extn.irq_mask(d);
bd31b859 161 raw_spin_unlock(&irq_controller_lock);
f27ecacc
RK
162}
163
7d1f4288 164static void gic_unmask_irq(struct irq_data *d)
f27ecacc 165{
4294f8ba 166 u32 mask = 1 << (gic_irq(d) % 32);
c4bfa28a 167
bd31b859 168 raw_spin_lock(&irq_controller_lock);
d7ed36a4
SS
169 if (gic_arch_extn.irq_unmask)
170 gic_arch_extn.irq_unmask(d);
6ac77e46 171 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
bd31b859 172 raw_spin_unlock(&irq_controller_lock);
f27ecacc
RK
173}
174
1a01753e
WD
175static void gic_eoi_irq(struct irq_data *d)
176{
177 if (gic_arch_extn.irq_eoi) {
bd31b859 178 raw_spin_lock(&irq_controller_lock);
1a01753e 179 gic_arch_extn.irq_eoi(d);
bd31b859 180 raw_spin_unlock(&irq_controller_lock);
1a01753e
WD
181 }
182
6ac77e46 183 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
1a01753e
WD
184}
185
7d1f4288 186static int gic_set_type(struct irq_data *d, unsigned int type)
5c0c1f08 187{
7d1f4288
LB
188 void __iomem *base = gic_dist_base(d);
189 unsigned int gicirq = gic_irq(d);
5c0c1f08
RV
190 u32 enablemask = 1 << (gicirq % 32);
191 u32 enableoff = (gicirq / 32) * 4;
192 u32 confmask = 0x2 << ((gicirq % 16) * 2);
193 u32 confoff = (gicirq / 16) * 4;
194 bool enabled = false;
195 u32 val;
196
197 /* Interrupt configuration for SGIs can't be changed */
198 if (gicirq < 16)
199 return -EINVAL;
200
201 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
202 return -EINVAL;
203
bd31b859 204 raw_spin_lock(&irq_controller_lock);
5c0c1f08 205
d7ed36a4
SS
206 if (gic_arch_extn.irq_set_type)
207 gic_arch_extn.irq_set_type(d, type);
208
6ac77e46 209 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
5c0c1f08
RV
210 if (type == IRQ_TYPE_LEVEL_HIGH)
211 val &= ~confmask;
212 else if (type == IRQ_TYPE_EDGE_RISING)
213 val |= confmask;
214
215 /*
216 * As recommended by the spec, disable the interrupt before changing
217 * the configuration
218 */
6ac77e46
SS
219 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
220 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
5c0c1f08
RV
221 enabled = true;
222 }
223
6ac77e46 224 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
5c0c1f08
RV
225
226 if (enabled)
6ac77e46 227 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
5c0c1f08 228
bd31b859 229 raw_spin_unlock(&irq_controller_lock);
5c0c1f08
RV
230
231 return 0;
232}
233
d7ed36a4
SS
234static int gic_retrigger(struct irq_data *d)
235{
236 if (gic_arch_extn.irq_retrigger)
237 return gic_arch_extn.irq_retrigger(d);
238
239 return -ENXIO;
240}
241
a06f5466 242#ifdef CONFIG_SMP
c191789c
RK
243static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
244 bool force)
f27ecacc 245{
7d1f4288 246 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
4294f8ba 247 unsigned int shift = (gic_irq(d) % 4) * 8;
5dfc54e0 248 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
c191789c 249 u32 val, mask, bit;
f27ecacc 250
384a2902 251 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
87507500 252 return -EINVAL;
c191789c
RK
253
254 mask = 0xff << shift;
384a2902 255 bit = gic_cpu_map[cpu] << shift;
c191789c 256
bd31b859 257 raw_spin_lock(&irq_controller_lock);
6ac77e46
SS
258 val = readl_relaxed(reg) & ~mask;
259 writel_relaxed(val | bit, reg);
bd31b859 260 raw_spin_unlock(&irq_controller_lock);
d5dedd45 261
5dfc54e0 262 return IRQ_SET_MASK_OK;
f27ecacc 263}
a06f5466 264#endif
f27ecacc 265
d7ed36a4
SS
266#ifdef CONFIG_PM
267static int gic_set_wake(struct irq_data *d, unsigned int on)
268{
269 int ret = -ENXIO;
270
271 if (gic_arch_extn.irq_set_wake)
272 ret = gic_arch_extn.irq_set_wake(d, on);
273
274 return ret;
275}
276
277#else
278#define gic_set_wake NULL
279#endif
280
1d5cc604 281static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
562e0027
MZ
282{
283 u32 irqstat, irqnr;
284 struct gic_chip_data *gic = &gic_data[0];
285 void __iomem *cpu_base = gic_data_cpu_base(gic);
286
287 do {
288 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
289 irqnr = irqstat & ~0x1c00;
290
291 if (likely(irqnr > 15 && irqnr < 1021)) {
75294957 292 irqnr = irq_find_mapping(gic->domain, irqnr);
562e0027
MZ
293 handle_IRQ(irqnr, regs);
294 continue;
295 }
296 if (irqnr < 16) {
297 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
298#ifdef CONFIG_SMP
299 handle_IPI(irqnr, regs);
300#endif
301 continue;
302 }
303 break;
304 } while (1);
305}
306
0f347bb9 307static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
b3a1bde4 308{
6845664a
TG
309 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
310 struct irq_chip *chip = irq_get_chip(irq);
0f347bb9 311 unsigned int cascade_irq, gic_irq;
b3a1bde4
CM
312 unsigned long status;
313
1a01753e 314 chained_irq_enter(chip, desc);
b3a1bde4 315
bd31b859 316 raw_spin_lock(&irq_controller_lock);
db0d4db2 317 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
bd31b859 318 raw_spin_unlock(&irq_controller_lock);
b3a1bde4 319
0f347bb9
RK
320 gic_irq = (status & 0x3ff);
321 if (gic_irq == 1023)
b3a1bde4 322 goto out;
b3a1bde4 323
75294957
GL
324 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
325 if (unlikely(gic_irq < 32 || gic_irq > 1020))
0f347bb9
RK
326 do_bad_IRQ(cascade_irq, desc);
327 else
328 generic_handle_irq(cascade_irq);
b3a1bde4
CM
329
330 out:
1a01753e 331 chained_irq_exit(chip, desc);
b3a1bde4
CM
332}
333
38c677cb 334static struct irq_chip gic_chip = {
7d1f4288 335 .name = "GIC",
7d1f4288
LB
336 .irq_mask = gic_mask_irq,
337 .irq_unmask = gic_unmask_irq,
1a01753e 338 .irq_eoi = gic_eoi_irq,
7d1f4288 339 .irq_set_type = gic_set_type,
d7ed36a4 340 .irq_retrigger = gic_retrigger,
f27ecacc 341#ifdef CONFIG_SMP
c191789c 342 .irq_set_affinity = gic_set_affinity,
f27ecacc 343#endif
d7ed36a4 344 .irq_set_wake = gic_set_wake,
f27ecacc
RK
345};
346
b3a1bde4
CM
347void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
348{
349 if (gic_nr >= MAX_GIC_NR)
350 BUG();
6845664a 351 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
b3a1bde4 352 BUG();
6845664a 353 irq_set_chained_handler(irq, gic_handle_cascade_irq);
b3a1bde4
CM
354}
355
2bb31351
RK
356static u8 gic_get_cpumask(struct gic_chip_data *gic)
357{
358 void __iomem *base = gic_data_dist_base(gic);
359 u32 mask, i;
360
361 for (i = mask = 0; i < 32; i += 4) {
362 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
363 mask |= mask >> 16;
364 mask |= mask >> 8;
365 if (mask)
366 break;
367 }
368
369 if (!mask)
370 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
371
372 return mask;
373}
374
4294f8ba 375static void __init gic_dist_init(struct gic_chip_data *gic)
f27ecacc 376{
75294957 377 unsigned int i;
267840f3 378 u32 cpumask;
4294f8ba 379 unsigned int gic_irqs = gic->gic_irqs;
db0d4db2 380 void __iomem *base = gic_data_dist_base(gic);
f27ecacc 381
6ac77e46 382 writel_relaxed(0, base + GIC_DIST_CTRL);
f27ecacc 383
f27ecacc
RK
384 /*
385 * Set all global interrupts to be level triggered, active low.
386 */
e6afec9b 387 for (i = 32; i < gic_irqs; i += 16)
6ac77e46 388 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
f27ecacc
RK
389
390 /*
391 * Set all global interrupts to this CPU only.
392 */
2bb31351
RK
393 cpumask = gic_get_cpumask(gic);
394 cpumask |= cpumask << 8;
395 cpumask |= cpumask << 16;
e6afec9b 396 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 397 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
f27ecacc
RK
398
399 /*
9395f6ea 400 * Set priority on all global interrupts.
f27ecacc 401 */
e6afec9b 402 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 403 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
f27ecacc
RK
404
405 /*
9395f6ea
RK
406 * Disable all interrupts. Leave the PPI and SGIs alone
407 * as these enables are banked registers.
f27ecacc 408 */
e6afec9b 409 for (i = 32; i < gic_irqs; i += 32)
6ac77e46 410 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
f27ecacc 411
6ac77e46 412 writel_relaxed(1, base + GIC_DIST_CTRL);
f27ecacc
RK
413}
414
bef8f9ee 415static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
f27ecacc 416{
db0d4db2
MZ
417 void __iomem *dist_base = gic_data_dist_base(gic);
418 void __iomem *base = gic_data_cpu_base(gic);
384a2902 419 unsigned int cpu_mask, cpu = smp_processor_id();
9395f6ea
RK
420 int i;
421
384a2902
NP
422 /*
423 * Get what the GIC says our CPU mask is.
424 */
425 BUG_ON(cpu >= NR_GIC_CPU_IF);
2bb31351 426 cpu_mask = gic_get_cpumask(gic);
384a2902
NP
427 gic_cpu_map[cpu] = cpu_mask;
428
429 /*
430 * Clear our mask from the other map entries in case they're
431 * still undefined.
432 */
433 for (i = 0; i < NR_GIC_CPU_IF; i++)
434 if (i != cpu)
435 gic_cpu_map[i] &= ~cpu_mask;
436
9395f6ea
RK
437 /*
438 * Deal with the banked PPI and SGI interrupts - disable all
439 * PPI interrupts, ensure all SGI interrupts are enabled.
440 */
6ac77e46
SS
441 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
442 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
9395f6ea
RK
443
444 /*
445 * Set priority on PPI and SGI interrupts
446 */
447 for (i = 0; i < 32; i += 4)
6ac77e46 448 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
9395f6ea 449
6ac77e46
SS
450 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
451 writel_relaxed(1, base + GIC_CPU_CTRL);
f27ecacc
RK
452}
453
254056f3
CC
454#ifdef CONFIG_CPU_PM
455/*
456 * Saves the GIC distributor registers during suspend or idle. Must be called
457 * with interrupts disabled but before powering down the GIC. After calling
458 * this function, no interrupts will be delivered by the GIC, and another
459 * platform-specific wakeup source must be enabled.
460 */
461static void gic_dist_save(unsigned int gic_nr)
462{
463 unsigned int gic_irqs;
464 void __iomem *dist_base;
465 int i;
466
467 if (gic_nr >= MAX_GIC_NR)
468 BUG();
469
470 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 471 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
472
473 if (!dist_base)
474 return;
475
476 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
477 gic_data[gic_nr].saved_spi_conf[i] =
478 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
479
480 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
481 gic_data[gic_nr].saved_spi_target[i] =
482 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
483
484 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
485 gic_data[gic_nr].saved_spi_enable[i] =
486 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
487}
488
489/*
490 * Restores the GIC distributor registers during resume or when coming out of
491 * idle. Must be called before enabling interrupts. If a level interrupt
492 * that occured while the GIC was suspended is still present, it will be
493 * handled normally, but any edge interrupts that occured will not be seen by
494 * the GIC and need to be handled by the platform-specific wakeup source.
495 */
496static void gic_dist_restore(unsigned int gic_nr)
497{
498 unsigned int gic_irqs;
499 unsigned int i;
500 void __iomem *dist_base;
501
502 if (gic_nr >= MAX_GIC_NR)
503 BUG();
504
505 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 506 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
507
508 if (!dist_base)
509 return;
510
511 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
512
513 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
514 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
515 dist_base + GIC_DIST_CONFIG + i * 4);
516
517 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
518 writel_relaxed(0xa0a0a0a0,
519 dist_base + GIC_DIST_PRI + i * 4);
520
521 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
522 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
523 dist_base + GIC_DIST_TARGET + i * 4);
524
525 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
526 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
527 dist_base + GIC_DIST_ENABLE_SET + i * 4);
528
529 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
530}
531
532static void gic_cpu_save(unsigned int gic_nr)
533{
534 int i;
535 u32 *ptr;
536 void __iomem *dist_base;
537 void __iomem *cpu_base;
538
539 if (gic_nr >= MAX_GIC_NR)
540 BUG();
541
db0d4db2
MZ
542 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
543 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
544
545 if (!dist_base || !cpu_base)
546 return;
547
548 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
549 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
550 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
551
552 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
553 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
554 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
555
556}
557
558static void gic_cpu_restore(unsigned int gic_nr)
559{
560 int i;
561 u32 *ptr;
562 void __iomem *dist_base;
563 void __iomem *cpu_base;
564
565 if (gic_nr >= MAX_GIC_NR)
566 BUG();
567
db0d4db2
MZ
568 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
569 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
570
571 if (!dist_base || !cpu_base)
572 return;
573
574 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
575 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
576 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
577
578 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
579 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
580 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
581
582 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
583 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
584
585 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
586 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
587}
588
589static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
590{
591 int i;
592
593 for (i = 0; i < MAX_GIC_NR; i++) {
db0d4db2
MZ
594#ifdef CONFIG_GIC_NON_BANKED
595 /* Skip over unused GICs */
596 if (!gic_data[i].get_base)
597 continue;
598#endif
254056f3
CC
599 switch (cmd) {
600 case CPU_PM_ENTER:
601 gic_cpu_save(i);
602 break;
603 case CPU_PM_ENTER_FAILED:
604 case CPU_PM_EXIT:
605 gic_cpu_restore(i);
606 break;
607 case CPU_CLUSTER_PM_ENTER:
608 gic_dist_save(i);
609 break;
610 case CPU_CLUSTER_PM_ENTER_FAILED:
611 case CPU_CLUSTER_PM_EXIT:
612 gic_dist_restore(i);
613 break;
614 }
615 }
616
617 return NOTIFY_OK;
618}
619
620static struct notifier_block gic_notifier_block = {
621 .notifier_call = gic_notifier,
622};
623
624static void __init gic_pm_init(struct gic_chip_data *gic)
625{
626 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
627 sizeof(u32));
628 BUG_ON(!gic->saved_ppi_enable);
629
630 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
631 sizeof(u32));
632 BUG_ON(!gic->saved_ppi_conf);
633
abdd7b91
MZ
634 if (gic == &gic_data[0])
635 cpu_pm_register_notifier(&gic_notifier_block);
254056f3
CC
636}
637#else
638static void __init gic_pm_init(struct gic_chip_data *gic)
639{
640}
641#endif
642
b1cffebf
RH
643#ifdef CONFIG_SMP
644void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
645{
646 int cpu;
647 unsigned long map = 0;
648
649 /* Convert our logical CPU mask into a physical one. */
650 for_each_cpu(cpu, mask)
91bdf0d0 651 map |= gic_cpu_map[cpu];
b1cffebf
RH
652
653 /*
654 * Ensure that stores to Normal memory are visible to the
655 * other CPUs before issuing the IPI.
656 */
657 dsb();
658
659 /* this always happens on GIC0 */
660 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
661}
662#endif
663
75294957
GL
664static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
665 irq_hw_number_t hw)
666{
667 if (hw < 32) {
668 irq_set_percpu_devid(irq);
669 irq_set_chip_and_handler(irq, &gic_chip,
670 handle_percpu_devid_irq);
671 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
672 } else {
673 irq_set_chip_and_handler(irq, &gic_chip,
674 handle_fasteoi_irq);
675 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
676 }
677 irq_set_chip_data(irq, d->host_data);
678 return 0;
679}
680
7bb69bad
GL
681static int gic_irq_domain_xlate(struct irq_domain *d,
682 struct device_node *controller,
683 const u32 *intspec, unsigned int intsize,
684 unsigned long *out_hwirq, unsigned int *out_type)
b3f7ed03
RH
685{
686 if (d->of_node != controller)
687 return -EINVAL;
688 if (intsize < 3)
689 return -EINVAL;
690
691 /* Get the interrupt number and add 16 to skip over SGIs */
692 *out_hwirq = intspec[1] + 16;
693
694 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
695 if (!intspec[0])
696 *out_hwirq += 16;
697
698 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
699 return 0;
700}
b3f7ed03 701
15a25980 702const struct irq_domain_ops gic_irq_domain_ops = {
75294957 703 .map = gic_irq_domain_map,
7bb69bad 704 .xlate = gic_irq_domain_xlate,
4294f8ba
RH
705};
706
db0d4db2
MZ
707void __init gic_init_bases(unsigned int gic_nr, int irq_start,
708 void __iomem *dist_base, void __iomem *cpu_base,
75294957 709 u32 percpu_offset, struct device_node *node)
b580b899 710{
75294957 711 irq_hw_number_t hwirq_base;
bef8f9ee 712 struct gic_chip_data *gic;
384a2902 713 int gic_irqs, irq_base, i;
bef8f9ee
RK
714
715 BUG_ON(gic_nr >= MAX_GIC_NR);
716
717 gic = &gic_data[gic_nr];
db0d4db2
MZ
718#ifdef CONFIG_GIC_NON_BANKED
719 if (percpu_offset) { /* Frankein-GIC without banked registers... */
720 unsigned int cpu;
721
722 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
723 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
724 if (WARN_ON(!gic->dist_base.percpu_base ||
725 !gic->cpu_base.percpu_base)) {
726 free_percpu(gic->dist_base.percpu_base);
727 free_percpu(gic->cpu_base.percpu_base);
728 return;
729 }
730
731 for_each_possible_cpu(cpu) {
732 unsigned long offset = percpu_offset * cpu_logical_map(cpu);
733 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
734 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
735 }
736
737 gic_set_base_accessor(gic, gic_get_percpu_base);
738 } else
739#endif
740 { /* Normal, sane GIC... */
741 WARN(percpu_offset,
742 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
743 percpu_offset);
744 gic->dist_base.common_base = dist_base;
745 gic->cpu_base.common_base = cpu_base;
746 gic_set_base_accessor(gic, gic_get_common_base);
747 }
bef8f9ee 748
384a2902
NP
749 /*
750 * Initialize the CPU interface map to all CPUs.
751 * It will be refined as each CPU probes its ID.
752 */
753 for (i = 0; i < NR_GIC_CPU_IF; i++)
754 gic_cpu_map[i] = 0xff;
755
4294f8ba
RH
756 /*
757 * For primary GICs, skip over SGIs.
758 * For secondary GICs, skip over PPIs, too.
759 */
e0b823e9 760 if (gic_nr == 0 && (irq_start & 31) > 0) {
12679a2d 761 hwirq_base = 16;
e0b823e9
WD
762 if (irq_start != -1)
763 irq_start = (irq_start & ~31) + 16;
764 } else {
12679a2d 765 hwirq_base = 32;
fe41db7b 766 }
4294f8ba
RH
767
768 /*
769 * Find out how many interrupts are supported.
770 * The GIC only supports up to 1020 interrupt sources.
771 */
db0d4db2 772 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
4294f8ba
RH
773 gic_irqs = (gic_irqs + 1) * 32;
774 if (gic_irqs > 1020)
775 gic_irqs = 1020;
776 gic->gic_irqs = gic_irqs;
777
75294957
GL
778 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
779 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
780 if (IS_ERR_VALUE(irq_base)) {
f37a53cc
RH
781 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
782 irq_start);
75294957 783 irq_base = irq_start;
f37a53cc 784 }
75294957
GL
785 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
786 hwirq_base, &gic_irq_domain_ops, gic);
787 if (WARN_ON(!gic->domain))
788 return;
bef8f9ee 789
b1cffebf
RH
790#ifdef CONFIG_SMP
791 set_smp_cross_call(gic_raise_softirq);
792#endif
cfed7d60
RH
793
794 set_handle_irq(gic_handle_irq);
795
9c12845e 796 gic_chip.flags |= gic_arch_extn.flags;
4294f8ba 797 gic_dist_init(gic);
bef8f9ee 798 gic_cpu_init(gic);
254056f3 799 gic_pm_init(gic);
b580b899
RK
800}
801
38489533
RK
802void __cpuinit gic_secondary_init(unsigned int gic_nr)
803{
bef8f9ee
RK
804 BUG_ON(gic_nr >= MAX_GIC_NR);
805
806 gic_cpu_init(&gic_data[gic_nr]);
38489533
RK
807}
808
b3f7ed03
RH
809#ifdef CONFIG_OF
810static int gic_cnt __initdata = 0;
811
812int __init gic_of_init(struct device_node *node, struct device_node *parent)
813{
814 void __iomem *cpu_base;
815 void __iomem *dist_base;
db0d4db2 816 u32 percpu_offset;
b3f7ed03 817 int irq;
b3f7ed03
RH
818
819 if (WARN_ON(!node))
820 return -ENODEV;
821
822 dist_base = of_iomap(node, 0);
823 WARN(!dist_base, "unable to map gic dist registers\n");
824
825 cpu_base = of_iomap(node, 1);
826 WARN(!cpu_base, "unable to map gic cpu registers\n");
827
db0d4db2
MZ
828 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
829 percpu_offset = 0;
830
75294957 831 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
b3f7ed03
RH
832
833 if (parent) {
834 irq = irq_of_parse_and_map(node, 0);
835 gic_cascade_irq(gic_cnt, irq);
836 }
837 gic_cnt++;
838 return 0;
839}
81243e44
RH
840IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
841IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
842IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
843IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
844
b3f7ed03 845#endif
This page took 0.61833 seconds and 5 git commands to generate.