Commit | Line | Data |
---|---|---|
f938d2c8 RR |
1 | /*P:800 Interrupts (traps) are complicated enough to earn their own file. |
2 | * There are three classes of interrupts: | |
3 | * | |
4 | * 1) Real hardware interrupts which occur while we're running the Guest, | |
5 | * 2) Interrupts for virtual devices attached to the Guest, and | |
6 | * 3) Traps and faults from the Guest. | |
7 | * | |
8 | * Real hardware interrupts must be delivered to the Host, not the Guest. | |
9 | * Virtual interrupts must be delivered to the Guest, but we make them look | |
10 | * just like real hardware would deliver them. Traps from the Guest can be set | |
11 | * up to go directly back into the Guest, but sometimes the Host wants to see | |
12 | * them first, so we also have a way of "reflecting" them into the Guest as if | |
13 | * they had been delivered to it directly. :*/ | |
d7e28ffe | 14 | #include <linux/uaccess.h> |
c18acd73 RR |
15 | #include <linux/interrupt.h> |
16 | #include <linux/module.h> | |
d7e28ffe RR |
17 | #include "lg.h" |
18 | ||
c18acd73 RR |
19 | /* Allow Guests to use a non-128 (ie. non-Linux) syscall trap. */ |
20 | static unsigned int syscall_vector = SYSCALL_VECTOR; | |
21 | module_param(syscall_vector, uint, 0444); | |
22 | ||
bff672e6 | 23 | /* The address of the interrupt handler is split into two bits: */ |
d7e28ffe RR |
24 | static unsigned long idt_address(u32 lo, u32 hi) |
25 | { | |
26 | return (lo & 0x0000FFFF) | (hi & 0xFFFF0000); | |
27 | } | |
28 | ||
bff672e6 RR |
29 | /* The "type" of the interrupt handler is a 4 bit field: we only support a |
30 | * couple of types. */ | |
d7e28ffe RR |
31 | static int idt_type(u32 lo, u32 hi) |
32 | { | |
33 | return (hi >> 8) & 0xF; | |
34 | } | |
35 | ||
bff672e6 | 36 | /* An IDT entry can't be used unless the "present" bit is set. */ |
d7e28ffe RR |
37 | static int idt_present(u32 lo, u32 hi) |
38 | { | |
39 | return (hi & 0x8000); | |
40 | } | |
41 | ||
bff672e6 RR |
42 | /* We need a helper to "push" a value onto the Guest's stack, since that's a |
43 | * big part of what delivering an interrupt does. */ | |
382ac6b3 | 44 | static void push_guest_stack(struct lg_cpu *cpu, unsigned long *gstack, u32 val) |
d7e28ffe | 45 | { |
bff672e6 | 46 | /* Stack grows upwards: move stack then write value. */ |
d7e28ffe | 47 | *gstack -= 4; |
382ac6b3 | 48 | lgwrite(cpu, *gstack, u32, val); |
d7e28ffe RR |
49 | } |
50 | ||
bff672e6 RR |
51 | /*H:210 The set_guest_interrupt() routine actually delivers the interrupt or |
52 | * trap. The mechanics of delivering traps and interrupts to the Guest are the | |
53 | * same, except some traps have an "error code" which gets pushed onto the | |
54 | * stack as well: the caller tells us if this is one. | |
55 | * | |
56 | * "lo" and "hi" are the two parts of the Interrupt Descriptor Table for this | |
57 | * interrupt or trap. It's split into two parts for traditional reasons: gcc | |
58 | * on i386 used to be frightened by 64 bit numbers. | |
59 | * | |
60 | * We set up the stack just like the CPU does for a real interrupt, so it's | |
61 | * identical for the Guest (and the standard "iret" instruction will undo | |
62 | * it). */ | |
177e449d | 63 | static void set_guest_interrupt(struct lg_cpu *cpu, u32 lo, u32 hi, int has_err) |
d7e28ffe | 64 | { |
47436aa4 | 65 | unsigned long gstack, origstack; |
d7e28ffe | 66 | u32 eflags, ss, irq_enable; |
47436aa4 | 67 | unsigned long virtstack; |
d7e28ffe | 68 | |
bff672e6 RR |
69 | /* There are two cases for interrupts: one where the Guest is already |
70 | * in the kernel, and a more complex one where the Guest is in | |
71 | * userspace. We check the privilege level to find out. */ | |
a53a35a8 | 72 | if ((cpu->regs->ss&0x3) != GUEST_PL) { |
bff672e6 RR |
73 | /* The Guest told us their kernel stack with the SET_STACK |
74 | * hypercall: both the virtual address and the segment */ | |
4665ac8e GOC |
75 | virtstack = cpu->esp1; |
76 | ss = cpu->ss1; | |
47436aa4 | 77 | |
1713608f | 78 | origstack = gstack = guest_pa(cpu, virtstack); |
bff672e6 RR |
79 | /* We push the old stack segment and pointer onto the new |
80 | * stack: when the Guest does an "iret" back from the interrupt | |
81 | * handler the CPU will notice they're dropping privilege | |
82 | * levels and expect these here. */ | |
382ac6b3 GOC |
83 | push_guest_stack(cpu, &gstack, cpu->regs->ss); |
84 | push_guest_stack(cpu, &gstack, cpu->regs->esp); | |
d7e28ffe | 85 | } else { |
bff672e6 | 86 | /* We're staying on the same Guest (kernel) stack. */ |
a53a35a8 GOC |
87 | virtstack = cpu->regs->esp; |
88 | ss = cpu->regs->ss; | |
47436aa4 | 89 | |
1713608f | 90 | origstack = gstack = guest_pa(cpu, virtstack); |
d7e28ffe RR |
91 | } |
92 | ||
bff672e6 RR |
93 | /* Remember that we never let the Guest actually disable interrupts, so |
94 | * the "Interrupt Flag" bit is always set. We copy that bit from the | |
e1e72965 RR |
95 | * Guest's "irq_enabled" field into the eflags word: we saw the Guest |
96 | * copy it back in "lguest_iret". */ | |
a53a35a8 | 97 | eflags = cpu->regs->eflags; |
382ac6b3 | 98 | if (get_user(irq_enable, &cpu->lg->lguest_data->irq_enabled) == 0 |
e5faff45 RR |
99 | && !(irq_enable & X86_EFLAGS_IF)) |
100 | eflags &= ~X86_EFLAGS_IF; | |
d7e28ffe | 101 | |
bff672e6 RR |
102 | /* An interrupt is expected to push three things on the stack: the old |
103 | * "eflags" word, the old code segment, and the old instruction | |
104 | * pointer. */ | |
382ac6b3 GOC |
105 | push_guest_stack(cpu, &gstack, eflags); |
106 | push_guest_stack(cpu, &gstack, cpu->regs->cs); | |
107 | push_guest_stack(cpu, &gstack, cpu->regs->eip); | |
d7e28ffe | 108 | |
bff672e6 | 109 | /* For the six traps which supply an error code, we push that, too. */ |
d7e28ffe | 110 | if (has_err) |
382ac6b3 | 111 | push_guest_stack(cpu, &gstack, cpu->regs->errcode); |
d7e28ffe | 112 | |
bff672e6 RR |
113 | /* Now we've pushed all the old state, we change the stack, the code |
114 | * segment and the address to execute. */ | |
a53a35a8 GOC |
115 | cpu->regs->ss = ss; |
116 | cpu->regs->esp = virtstack + (gstack - origstack); | |
117 | cpu->regs->cs = (__KERNEL_CS|GUEST_PL); | |
118 | cpu->regs->eip = idt_address(lo, hi); | |
d7e28ffe | 119 | |
bff672e6 RR |
120 | /* There are two kinds of interrupt handlers: 0xE is an "interrupt |
121 | * gate" which expects interrupts to be disabled on entry. */ | |
d7e28ffe | 122 | if (idt_type(lo, hi) == 0xE) |
382ac6b3 GOC |
123 | if (put_user(0, &cpu->lg->lguest_data->irq_enabled)) |
124 | kill_guest(cpu, "Disabling interrupts"); | |
d7e28ffe RR |
125 | } |
126 | ||
e1e72965 | 127 | /*H:205 |
bff672e6 RR |
128 | * Virtual Interrupts. |
129 | * | |
130 | * maybe_do_interrupt() gets called before every entry to the Guest, to see if | |
131 | * we should divert the Guest to running an interrupt handler. */ | |
177e449d | 132 | void maybe_do_interrupt(struct lg_cpu *cpu) |
d7e28ffe RR |
133 | { |
134 | unsigned int irq; | |
135 | DECLARE_BITMAP(blk, LGUEST_IRQS); | |
136 | struct desc_struct *idt; | |
137 | ||
bff672e6 | 138 | /* If the Guest hasn't even initialized yet, we can do nothing. */ |
382ac6b3 | 139 | if (!cpu->lg->lguest_data) |
d7e28ffe RR |
140 | return; |
141 | ||
bff672e6 RR |
142 | /* Take our "irqs_pending" array and remove any interrupts the Guest |
143 | * wants blocked: the result ends up in "blk". */ | |
382ac6b3 | 144 | if (copy_from_user(&blk, cpu->lg->lguest_data->blocked_interrupts, |
d7e28ffe RR |
145 | sizeof(blk))) |
146 | return; | |
177e449d | 147 | bitmap_andnot(blk, cpu->irqs_pending, blk, LGUEST_IRQS); |
d7e28ffe | 148 | |
bff672e6 | 149 | /* Find the first interrupt. */ |
d7e28ffe | 150 | irq = find_first_bit(blk, LGUEST_IRQS); |
bff672e6 | 151 | /* None? Nothing to do */ |
d7e28ffe RR |
152 | if (irq >= LGUEST_IRQS) |
153 | return; | |
154 | ||
bff672e6 RR |
155 | /* They may be in the middle of an iret, where they asked us never to |
156 | * deliver interrupts. */ | |
382ac6b3 GOC |
157 | if (cpu->regs->eip >= cpu->lg->noirq_start && |
158 | (cpu->regs->eip < cpu->lg->noirq_end)) | |
d7e28ffe RR |
159 | return; |
160 | ||
bff672e6 | 161 | /* If they're halted, interrupts restart them. */ |
66686c2a | 162 | if (cpu->halted) { |
d7e28ffe | 163 | /* Re-enable interrupts. */ |
382ac6b3 GOC |
164 | if (put_user(X86_EFLAGS_IF, &cpu->lg->lguest_data->irq_enabled)) |
165 | kill_guest(cpu, "Re-enabling interrupts"); | |
66686c2a | 166 | cpu->halted = 0; |
d7e28ffe | 167 | } else { |
bff672e6 | 168 | /* Otherwise we check if they have interrupts disabled. */ |
d7e28ffe | 169 | u32 irq_enabled; |
382ac6b3 | 170 | if (get_user(irq_enabled, &cpu->lg->lguest_data->irq_enabled)) |
d7e28ffe RR |
171 | irq_enabled = 0; |
172 | if (!irq_enabled) | |
173 | return; | |
174 | } | |
175 | ||
bff672e6 RR |
176 | /* Look at the IDT entry the Guest gave us for this interrupt. The |
177 | * first 32 (FIRST_EXTERNAL_VECTOR) entries are for traps, so we skip | |
178 | * over them. */ | |
fc708b3e | 179 | idt = &cpu->arch.idt[FIRST_EXTERNAL_VECTOR+irq]; |
bff672e6 | 180 | /* If they don't have a handler (yet?), we just ignore it */ |
d7e28ffe | 181 | if (idt_present(idt->a, idt->b)) { |
bff672e6 | 182 | /* OK, mark it no longer pending and deliver it. */ |
177e449d | 183 | clear_bit(irq, cpu->irqs_pending); |
bff672e6 RR |
184 | /* set_guest_interrupt() takes the interrupt descriptor and a |
185 | * flag to say whether this interrupt pushes an error code onto | |
186 | * the stack as well: virtual interrupts never do. */ | |
177e449d | 187 | set_guest_interrupt(cpu, idt->a, idt->b, 0); |
d7e28ffe | 188 | } |
6c8dca5d RR |
189 | |
190 | /* Every time we deliver an interrupt, we update the timestamp in the | |
191 | * Guest's lguest_data struct. It would be better for the Guest if we | |
192 | * did this more often, but it can actually be quite slow: doing it | |
193 | * here is a compromise which means at least it gets updated every | |
194 | * timer interrupt. */ | |
382ac6b3 | 195 | write_timestamp(cpu); |
d7e28ffe | 196 | } |
c18acd73 RR |
197 | /*:*/ |
198 | ||
199 | /* Linux uses trap 128 for system calls. Plan9 uses 64, and Ron Minnich sent | |
200 | * me a patch, so we support that too. It'd be a big step for lguest if half | |
201 | * the Plan 9 user base were to start using it. | |
202 | * | |
203 | * Actually now I think of it, it's possible that Ron *is* half the Plan 9 | |
204 | * userbase. Oh well. */ | |
205 | static bool could_be_syscall(unsigned int num) | |
206 | { | |
207 | /* Normal Linux SYSCALL_VECTOR or reserved vector? */ | |
208 | return num == SYSCALL_VECTOR || num == syscall_vector; | |
209 | } | |
210 | ||
211 | /* The syscall vector it wants must be unused by Host. */ | |
212 | bool check_syscall_vector(struct lguest *lg) | |
213 | { | |
214 | u32 vector; | |
215 | ||
216 | if (get_user(vector, &lg->lguest_data->syscall_vec)) | |
217 | return false; | |
218 | ||
219 | return could_be_syscall(vector); | |
220 | } | |
221 | ||
222 | int init_interrupts(void) | |
223 | { | |
224 | /* If they want some strange system call vector, reserve it now */ | |
225 | if (syscall_vector != SYSCALL_VECTOR | |
226 | && test_and_set_bit(syscall_vector, used_vectors)) { | |
227 | printk("lg: couldn't reserve syscall %u\n", syscall_vector); | |
228 | return -EBUSY; | |
229 | } | |
230 | return 0; | |
231 | } | |
232 | ||
233 | void free_interrupts(void) | |
234 | { | |
235 | if (syscall_vector != SYSCALL_VECTOR) | |
236 | clear_bit(syscall_vector, used_vectors); | |
237 | } | |
d7e28ffe | 238 | |
a6bd8e13 RR |
239 | /*H:220 Now we've got the routines to deliver interrupts, delivering traps like |
240 | * page fault is easy. The only trick is that Intel decided that some traps | |
241 | * should have error codes: */ | |
d7e28ffe RR |
242 | static int has_err(unsigned int trap) |
243 | { | |
244 | return (trap == 8 || (trap >= 10 && trap <= 14) || trap == 17); | |
245 | } | |
246 | ||
bff672e6 | 247 | /* deliver_trap() returns true if it could deliver the trap. */ |
177e449d | 248 | int deliver_trap(struct lg_cpu *cpu, unsigned int num) |
d7e28ffe | 249 | { |
0d027c01 RR |
250 | /* Trap numbers are always 8 bit, but we set an impossible trap number |
251 | * for traps inside the Switcher, so check that here. */ | |
fc708b3e | 252 | if (num >= ARRAY_SIZE(cpu->arch.idt)) |
0d027c01 | 253 | return 0; |
d7e28ffe | 254 | |
bff672e6 RR |
255 | /* Early on the Guest hasn't set the IDT entries (or maybe it put a |
256 | * bogus one in): if we fail here, the Guest will be killed. */ | |
fc708b3e | 257 | if (!idt_present(cpu->arch.idt[num].a, cpu->arch.idt[num].b)) |
d7e28ffe | 258 | return 0; |
fc708b3e GOC |
259 | set_guest_interrupt(cpu, cpu->arch.idt[num].a, |
260 | cpu->arch.idt[num].b, has_err(num)); | |
d7e28ffe RR |
261 | return 1; |
262 | } | |
263 | ||
bff672e6 RR |
264 | /*H:250 Here's the hard part: returning to the Host every time a trap happens |
265 | * and then calling deliver_trap() and re-entering the Guest is slow. | |
e1e72965 RR |
266 | * Particularly because Guest userspace system calls are traps (usually trap |
267 | * 128). | |
bff672e6 RR |
268 | * |
269 | * So we'd like to set up the IDT to tell the CPU to deliver traps directly | |
270 | * into the Guest. This is possible, but the complexities cause the size of | |
271 | * this file to double! However, 150 lines of code is worth writing for taking | |
272 | * system calls down from 1750ns to 270ns. Plus, if lguest didn't do it, all | |
e1e72965 | 273 | * the other hypervisors would beat it up at lunchtime. |
bff672e6 | 274 | * |
56adbe9d RR |
275 | * This routine indicates if a particular trap number could be delivered |
276 | * directly. */ | |
277 | static int direct_trap(unsigned int num) | |
d7e28ffe | 278 | { |
bff672e6 RR |
279 | /* Hardware interrupts don't go to the Guest at all (except system |
280 | * call). */ | |
c18acd73 | 281 | if (num >= FIRST_EXTERNAL_VECTOR && !could_be_syscall(num)) |
d7e28ffe RR |
282 | return 0; |
283 | ||
bff672e6 RR |
284 | /* The Host needs to see page faults (for shadow paging and to save the |
285 | * fault address), general protection faults (in/out emulation) and | |
286 | * device not available (TS handling), and of course, the hypercall | |
287 | * trap. */ | |
56adbe9d | 288 | return num != 14 && num != 13 && num != 7 && num != LGUEST_TRAP_ENTRY; |
d7e28ffe | 289 | } |
f56a384e RR |
290 | /*:*/ |
291 | ||
292 | /*M:005 The Guest has the ability to turn its interrupt gates into trap gates, | |
293 | * if it is careful. The Host will let trap gates can go directly to the | |
294 | * Guest, but the Guest needs the interrupts atomically disabled for an | |
295 | * interrupt gate. It can do this by pointing the trap gate at instructions | |
296 | * within noirq_start and noirq_end, where it can safely disable interrupts. */ | |
297 | ||
298 | /*M:006 The Guests do not use the sysenter (fast system call) instruction, | |
299 | * because it's hardcoded to enter privilege level 0 and so can't go direct. | |
300 | * It's about twice as fast as the older "int 0x80" system call, so it might | |
301 | * still be worthwhile to handle it in the Switcher and lcall down to the | |
302 | * Guest. The sysenter semantics are hairy tho: search for that keyword in | |
303 | * entry.S :*/ | |
d7e28ffe | 304 | |
bff672e6 RR |
305 | /*H:260 When we make traps go directly into the Guest, we need to make sure |
306 | * the kernel stack is valid (ie. mapped in the page tables). Otherwise, the | |
307 | * CPU trying to deliver the trap will fault while trying to push the interrupt | |
308 | * words on the stack: this is called a double fault, and it forces us to kill | |
309 | * the Guest. | |
310 | * | |
311 | * Which is deeply unfair, because (literally!) it wasn't the Guests' fault. */ | |
4665ac8e | 312 | void pin_stack_pages(struct lg_cpu *cpu) |
d7e28ffe RR |
313 | { |
314 | unsigned int i; | |
315 | ||
bff672e6 RR |
316 | /* Depending on the CONFIG_4KSTACKS option, the Guest can have one or |
317 | * two pages of stack space. */ | |
382ac6b3 | 318 | for (i = 0; i < cpu->lg->stack_pages; i++) |
8057d763 RR |
319 | /* The stack grows *upwards*, so the address we're given is the |
320 | * start of the page after the kernel stack. Subtract one to | |
321 | * get back onto the first stack page, and keep subtracting to | |
322 | * get to the rest of the stack pages. */ | |
1713608f | 323 | pin_page(cpu, cpu->esp1 - 1 - i * PAGE_SIZE); |
d7e28ffe RR |
324 | } |
325 | ||
bff672e6 RR |
326 | /* Direct traps also mean that we need to know whenever the Guest wants to use |
327 | * a different kernel stack, so we can change the IDT entries to use that | |
328 | * stack. The IDT entries expect a virtual address, so unlike most addresses | |
329 | * the Guest gives us, the "esp" (stack pointer) value here is virtual, not | |
330 | * physical. | |
331 | * | |
332 | * In Linux each process has its own kernel stack, so this happens a lot: we | |
333 | * change stacks on each context switch. */ | |
4665ac8e | 334 | void guest_set_stack(struct lg_cpu *cpu, u32 seg, u32 esp, unsigned int pages) |
d7e28ffe | 335 | { |
e1e72965 | 336 | /* You are not allowed have a stack segment with privilege level 0: bad |
bff672e6 | 337 | * Guest! */ |
d7e28ffe | 338 | if ((seg & 0x3) != GUEST_PL) |
382ac6b3 | 339 | kill_guest(cpu, "bad stack segment %i", seg); |
bff672e6 | 340 | /* We only expect one or two stack pages. */ |
d7e28ffe | 341 | if (pages > 2) |
382ac6b3 | 342 | kill_guest(cpu, "bad stack pages %u", pages); |
bff672e6 | 343 | /* Save where the stack is, and how many pages */ |
4665ac8e GOC |
344 | cpu->ss1 = seg; |
345 | cpu->esp1 = esp; | |
346 | cpu->lg->stack_pages = pages; | |
bff672e6 | 347 | /* Make sure the new stack pages are mapped */ |
4665ac8e | 348 | pin_stack_pages(cpu); |
d7e28ffe RR |
349 | } |
350 | ||
bff672e6 RR |
351 | /* All this reference to mapping stacks leads us neatly into the other complex |
352 | * part of the Host: page table handling. */ | |
353 | ||
354 | /*H:235 This is the routine which actually checks the Guest's IDT entry and | |
e1e72965 | 355 | * transfers it into the entry in "struct lguest": */ |
382ac6b3 | 356 | static void set_trap(struct lg_cpu *cpu, struct desc_struct *trap, |
d7e28ffe RR |
357 | unsigned int num, u32 lo, u32 hi) |
358 | { | |
359 | u8 type = idt_type(lo, hi); | |
360 | ||
bff672e6 | 361 | /* We zero-out a not-present entry */ |
d7e28ffe RR |
362 | if (!idt_present(lo, hi)) { |
363 | trap->a = trap->b = 0; | |
364 | return; | |
365 | } | |
366 | ||
bff672e6 | 367 | /* We only support interrupt and trap gates. */ |
d7e28ffe | 368 | if (type != 0xE && type != 0xF) |
382ac6b3 | 369 | kill_guest(cpu, "bad IDT type %i", type); |
d7e28ffe | 370 | |
bff672e6 RR |
371 | /* We only copy the handler address, present bit, privilege level and |
372 | * type. The privilege level controls where the trap can be triggered | |
373 | * manually with an "int" instruction. This is usually GUEST_PL, | |
374 | * except for system calls which userspace can use. */ | |
d7e28ffe RR |
375 | trap->a = ((__KERNEL_CS|GUEST_PL)<<16) | (lo&0x0000FFFF); |
376 | trap->b = (hi&0xFFFFEF00); | |
377 | } | |
378 | ||
bff672e6 RR |
379 | /*H:230 While we're here, dealing with delivering traps and interrupts to the |
380 | * Guest, we might as well complete the picture: how the Guest tells us where | |
381 | * it wants them to go. This would be simple, except making traps fast | |
382 | * requires some tricks. | |
383 | * | |
384 | * We saw the Guest setting Interrupt Descriptor Table (IDT) entries with the | |
385 | * LHCALL_LOAD_IDT_ENTRY hypercall before: that comes here. */ | |
fc708b3e | 386 | void load_guest_idt_entry(struct lg_cpu *cpu, unsigned int num, u32 lo, u32 hi) |
d7e28ffe | 387 | { |
bff672e6 RR |
388 | /* Guest never handles: NMI, doublefault, spurious interrupt or |
389 | * hypercall. We ignore when it tries to set them. */ | |
d7e28ffe RR |
390 | if (num == 2 || num == 8 || num == 15 || num == LGUEST_TRAP_ENTRY) |
391 | return; | |
392 | ||
bff672e6 RR |
393 | /* Mark the IDT as changed: next time the Guest runs we'll know we have |
394 | * to copy this again. */ | |
ae3749dc | 395 | cpu->changed |= CHANGED_IDT; |
bff672e6 | 396 | |
56adbe9d | 397 | /* Check that the Guest doesn't try to step outside the bounds. */ |
fc708b3e | 398 | if (num >= ARRAY_SIZE(cpu->arch.idt)) |
382ac6b3 | 399 | kill_guest(cpu, "Setting idt entry %u", num); |
56adbe9d | 400 | else |
382ac6b3 | 401 | set_trap(cpu, &cpu->arch.idt[num], num, lo, hi); |
d7e28ffe RR |
402 | } |
403 | ||
bff672e6 RR |
404 | /* The default entry for each interrupt points into the Switcher routines which |
405 | * simply return to the Host. The run_guest() loop will then call | |
406 | * deliver_trap() to bounce it back into the Guest. */ | |
d7e28ffe RR |
407 | static void default_idt_entry(struct desc_struct *idt, |
408 | int trap, | |
0c12091d RR |
409 | const unsigned long handler, |
410 | const struct desc_struct *base) | |
d7e28ffe | 411 | { |
bff672e6 | 412 | /* A present interrupt gate. */ |
d7e28ffe RR |
413 | u32 flags = 0x8e00; |
414 | ||
bff672e6 RR |
415 | /* Set the privilege level on the entry for the hypercall: this allows |
416 | * the Guest to use the "int" instruction to trigger it. */ | |
d7e28ffe RR |
417 | if (trap == LGUEST_TRAP_ENTRY) |
418 | flags |= (GUEST_PL << 13); | |
0c12091d RR |
419 | else if (base) |
420 | /* Copy priv. level from what Guest asked for. This allows | |
421 | * debug (int 3) traps from Guest userspace, for example. */ | |
422 | flags |= (base->b & 0x6000); | |
d7e28ffe | 423 | |
bff672e6 | 424 | /* Now pack it into the IDT entry in its weird format. */ |
d7e28ffe RR |
425 | idt->a = (LGUEST_CS<<16) | (handler&0x0000FFFF); |
426 | idt->b = (handler&0xFFFF0000) | flags; | |
427 | } | |
428 | ||
bff672e6 | 429 | /* When the Guest first starts, we put default entries into the IDT. */ |
d7e28ffe RR |
430 | void setup_default_idt_entries(struct lguest_ro_state *state, |
431 | const unsigned long *def) | |
432 | { | |
433 | unsigned int i; | |
434 | ||
435 | for (i = 0; i < ARRAY_SIZE(state->guest_idt); i++) | |
0c12091d | 436 | default_idt_entry(&state->guest_idt[i], i, def[i], NULL); |
d7e28ffe RR |
437 | } |
438 | ||
bff672e6 RR |
439 | /*H:240 We don't use the IDT entries in the "struct lguest" directly, instead |
440 | * we copy them into the IDT which we've set up for Guests on this CPU, just | |
441 | * before we run the Guest. This routine does that copy. */ | |
fc708b3e | 442 | void copy_traps(const struct lg_cpu *cpu, struct desc_struct *idt, |
d7e28ffe RR |
443 | const unsigned long *def) |
444 | { | |
445 | unsigned int i; | |
446 | ||
bff672e6 RR |
447 | /* We can simply copy the direct traps, otherwise we use the default |
448 | * ones in the Switcher: they will return to the Host. */ | |
fc708b3e | 449 | for (i = 0; i < ARRAY_SIZE(cpu->arch.idt); i++) { |
0c12091d RR |
450 | const struct desc_struct *gidt = &cpu->arch.idt[i]; |
451 | ||
56adbe9d RR |
452 | /* If no Guest can ever override this trap, leave it alone. */ |
453 | if (!direct_trap(i)) | |
454 | continue; | |
455 | ||
456 | /* Only trap gates (type 15) can go direct to the Guest. | |
457 | * Interrupt gates (type 14) disable interrupts as they are | |
458 | * entered, which we never let the Guest do. Not present | |
0c12091d RR |
459 | * entries (type 0x0) also can't go direct, of course. |
460 | * | |
461 | * If it can't go direct, we still need to copy the priv. level: | |
462 | * they might want to give userspace access to a software | |
463 | * interrupt. */ | |
464 | if (idt_type(gidt->a, gidt->b) == 0xF) | |
465 | idt[i] = *gidt; | |
d7e28ffe | 466 | else |
0c12091d | 467 | default_idt_entry(&idt[i], i, def[i], gidt); |
d7e28ffe | 468 | } |
d7e28ffe RR |
469 | } |
470 | ||
e1e72965 RR |
471 | /*H:200 |
472 | * The Guest Clock. | |
473 | * | |
474 | * There are two sources of virtual interrupts. We saw one in lguest_user.c: | |
475 | * the Launcher sending interrupts for virtual devices. The other is the Guest | |
476 | * timer interrupt. | |
477 | * | |
478 | * The Guest uses the LHCALL_SET_CLOCKEVENT hypercall to tell us how long to | |
479 | * the next timer interrupt (in nanoseconds). We use the high-resolution timer | |
480 | * infrastructure to set a callback at that time. | |
481 | * | |
482 | * 0 means "turn off the clock". */ | |
ad8d8f3b | 483 | void guest_set_clockevent(struct lg_cpu *cpu, unsigned long delta) |
d7e28ffe RR |
484 | { |
485 | ktime_t expires; | |
486 | ||
487 | if (unlikely(delta == 0)) { | |
488 | /* Clock event device is shutting down. */ | |
ad8d8f3b | 489 | hrtimer_cancel(&cpu->hrt); |
d7e28ffe RR |
490 | return; |
491 | } | |
492 | ||
e1e72965 RR |
493 | /* We use wallclock time here, so the Guest might not be running for |
494 | * all the time between now and the timer interrupt it asked for. This | |
495 | * is almost always the right thing to do. */ | |
d7e28ffe | 496 | expires = ktime_add_ns(ktime_get_real(), delta); |
ad8d8f3b | 497 | hrtimer_start(&cpu->hrt, expires, HRTIMER_MODE_ABS); |
d7e28ffe RR |
498 | } |
499 | ||
e1e72965 | 500 | /* This is the function called when the Guest's timer expires. */ |
d7e28ffe RR |
501 | static enum hrtimer_restart clockdev_fn(struct hrtimer *timer) |
502 | { | |
ad8d8f3b | 503 | struct lg_cpu *cpu = container_of(timer, struct lg_cpu, hrt); |
d7e28ffe | 504 | |
e1e72965 | 505 | /* Remember the first interrupt is the timer interrupt. */ |
177e449d | 506 | set_bit(0, cpu->irqs_pending); |
e1e72965 | 507 | /* If the Guest is actually stopped, we need to wake it up. */ |
66686c2a GOC |
508 | if (cpu->halted) |
509 | wake_up_process(cpu->tsk); | |
d7e28ffe RR |
510 | return HRTIMER_NORESTART; |
511 | } | |
512 | ||
e1e72965 | 513 | /* This sets up the timer for this Guest. */ |
ad8d8f3b | 514 | void init_clockdev(struct lg_cpu *cpu) |
d7e28ffe | 515 | { |
ad8d8f3b GOC |
516 | hrtimer_init(&cpu->hrt, CLOCK_REALTIME, HRTIMER_MODE_ABS); |
517 | cpu->hrt.function = clockdev_fn; | |
d7e28ffe | 518 | } |