Merge branch 'for-linus-4.8' of git://git.kernel.org/pub/scm/linux/kernel/git/mason...
[deliverable/linux.git] / drivers / media / dvb-frontends / cx24123.c
CommitLineData
b79cb653 1/*
ca06fa79
PB
2 * Conexant cx24123/cx24109 - DVB QPSK Satellite demod/tuner driver
3 *
6d897616 4 * Copyright (C) 2005 Steven Toth <stoth@linuxtv.org>
ca06fa79
PB
5 *
6 * Support for KWorld DVB-S 100 by Vadim Catana <skystar@moldova.cc>
7 *
8 * Support for CX24123/CX24113-NIM by Patrick Boettcher <pb@linuxtv.org>
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
b79cb653
ST
24
25#include <linux/slab.h>
26#include <linux/kernel.h>
27#include <linux/module.h>
b79cb653 28#include <linux/init.h>
752a62b2 29#include <asm/div64.h>
b79cb653
ST
30
31#include "dvb_frontend.h"
32#include "cx24123.h"
33
a74b51fc
VC
34#define XTAL 10111000
35
70047f9c 36static int force_band;
93504abf
ST
37module_param(force_band, int, 0644);
38MODULE_PARM_DESC(force_band, "Force a specific band select "\
39 "(1-9, default:off).");
40
b79cb653 41static int debug;
93504abf
ST
42module_param(debug, int, 0644);
43MODULE_PARM_DESC(debug, "Activates frontend debugging (default:0)");
ca06fa79
PB
44
45#define info(args...) do { printk(KERN_INFO "CX24123: " args); } while (0)
46#define err(args...) do { printk(KERN_ERR "CX24123: " args); } while (0)
47
b79cb653
ST
48#define dprintk(args...) \
49 do { \
ca06fa79
PB
50 if (debug) { \
51 printk(KERN_DEBUG "CX24123: %s: ", __func__); \
52 printk(args); \
53 } \
b79cb653
ST
54 } while (0)
55
93504abf
ST
56struct cx24123_state {
57 struct i2c_adapter *i2c;
58 const struct cx24123_config *config;
b79cb653
ST
59
60 struct dvb_frontend frontend;
61
b79cb653
ST
62 /* Some PLL specifics for tuning */
63 u32 VCAarg;
64 u32 VGAarg;
65 u32 bandselectarg;
66 u32 pllarg;
a74b51fc 67 u32 FILTune;
b79cb653 68
ca06fa79
PB
69 struct i2c_adapter tuner_i2c_adapter;
70
71 u8 demod_rev;
72
b79cb653
ST
73 /* The Demod/Tuner can't easily provide these, we cache them */
74 u32 currentfreq;
75 u32 currentsymbolrate;
76};
77
e3b152bc 78/* Various tuner defaults need to be established for a given symbol rate Sps */
93504abf 79static struct cx24123_AGC_val {
e3b152bc
JS
80 u32 symbolrate_low;
81 u32 symbolrate_high;
e3b152bc
JS
82 u32 VCAprogdata;
83 u32 VGAprogdata;
a74b51fc 84 u32 FILTune;
e3b152bc
JS
85} cx24123_AGC_vals[] =
86{
87 {
88 .symbolrate_low = 1000000,
89 .symbolrate_high = 4999999,
a74b51fc
VC
90 /* the specs recommend other values for VGA offsets,
91 but tests show they are wrong */
0e4558ab
YP
92 .VGAprogdata = (1 << 19) | (0x180 << 9) | 0x1e0,
93 .VCAprogdata = (2 << 19) | (0x07 << 9) | 0x07,
94 .FILTune = 0x27f /* 0.41 V */
e3b152bc
JS
95 },
96 {
97 .symbolrate_low = 5000000,
98 .symbolrate_high = 14999999,
0e4558ab
YP
99 .VGAprogdata = (1 << 19) | (0x180 << 9) | 0x1e0,
100 .VCAprogdata = (2 << 19) | (0x07 << 9) | 0x1f,
a74b51fc 101 .FILTune = 0x317 /* 0.90 V */
e3b152bc
JS
102 },
103 {
104 .symbolrate_low = 15000000,
105 .symbolrate_high = 45000000,
0e4558ab
YP
106 .VGAprogdata = (1 << 19) | (0x100 << 9) | 0x180,
107 .VCAprogdata = (2 << 19) | (0x07 << 9) | 0x3f,
108 .FILTune = 0x145 /* 2.70 V */
e3b152bc
JS
109 },
110};
111
112/*
113 * Various tuner defaults need to be established for a given frequency kHz.
114 * fixme: The bounds on the bands do not match the doc in real life.
115 * fixme: Some of them have been moved, other might need adjustment.
116 */
93504abf 117static struct cx24123_bandselect_val {
e3b152bc
JS
118 u32 freq_low;
119 u32 freq_high;
e3b152bc 120 u32 VCOdivider;
e3b152bc
JS
121 u32 progdata;
122} cx24123_bandselect_vals[] =
123{
70047f9c 124 /* band 1 */
e3b152bc
JS
125 {
126 .freq_low = 950000,
e3b152bc 127 .freq_high = 1074999,
e3b152bc 128 .VCOdivider = 4,
70047f9c 129 .progdata = (0 << 19) | (0 << 9) | 0x40,
e3b152bc 130 },
70047f9c
YP
131
132 /* band 2 */
e3b152bc
JS
133 {
134 .freq_low = 1075000,
70047f9c
YP
135 .freq_high = 1177999,
136 .VCOdivider = 4,
137 .progdata = (0 << 19) | (0 << 9) | 0x80,
e3b152bc 138 },
70047f9c
YP
139
140 /* band 3 */
e3b152bc 141 {
70047f9c
YP
142 .freq_low = 1178000,
143 .freq_high = 1295999,
e3b152bc 144 .VCOdivider = 2,
70047f9c 145 .progdata = (0 << 19) | (1 << 9) | 0x01,
e3b152bc 146 },
70047f9c
YP
147
148 /* band 4 */
e3b152bc 149 {
70047f9c
YP
150 .freq_low = 1296000,
151 .freq_high = 1431999,
e3b152bc 152 .VCOdivider = 2,
70047f9c 153 .progdata = (0 << 19) | (1 << 9) | 0x02,
e3b152bc 154 },
70047f9c
YP
155
156 /* band 5 */
e3b152bc 157 {
70047f9c
YP
158 .freq_low = 1432000,
159 .freq_high = 1575999,
e3b152bc 160 .VCOdivider = 2,
70047f9c 161 .progdata = (0 << 19) | (1 << 9) | 0x04,
e3b152bc 162 },
70047f9c
YP
163
164 /* band 6 */
e3b152bc 165 {
70047f9c 166 .freq_low = 1576000,
e3b152bc 167 .freq_high = 1717999,
e3b152bc 168 .VCOdivider = 2,
70047f9c 169 .progdata = (0 << 19) | (1 << 9) | 0x08,
e3b152bc 170 },
70047f9c
YP
171
172 /* band 7 */
e3b152bc
JS
173 {
174 .freq_low = 1718000,
175 .freq_high = 1855999,
e3b152bc 176 .VCOdivider = 2,
70047f9c 177 .progdata = (0 << 19) | (1 << 9) | 0x10,
e3b152bc 178 },
70047f9c
YP
179
180 /* band 8 */
e3b152bc
JS
181 {
182 .freq_low = 1856000,
183 .freq_high = 2035999,
e3b152bc 184 .VCOdivider = 2,
70047f9c 185 .progdata = (0 << 19) | (1 << 9) | 0x20,
e3b152bc 186 },
70047f9c
YP
187
188 /* band 9 */
e3b152bc
JS
189 {
190 .freq_low = 2036000,
70047f9c 191 .freq_high = 2150000,
e3b152bc 192 .VCOdivider = 2,
70047f9c 193 .progdata = (0 << 19) | (1 << 9) | 0x40,
e3b152bc
JS
194 },
195};
196
b79cb653
ST
197static struct {
198 u8 reg;
199 u8 data;
200} cx24123_regdata[] =
201{
202 {0x00, 0x03}, /* Reset system */
203 {0x00, 0x00}, /* Clear reset */
0e4558ab
YP
204 {0x03, 0x07}, /* QPSK, DVB, Auto Acquisition (default) */
205 {0x04, 0x10}, /* MPEG */
206 {0x05, 0x04}, /* MPEG */
207 {0x06, 0x31}, /* MPEG (default) */
208 {0x0b, 0x00}, /* Freq search start point (default) */
209 {0x0c, 0x00}, /* Demodulator sample gain (default) */
d93f8860 210 {0x0d, 0x7f}, /* Force driver to shift until the maximum (+-10 MHz) */
0e4558ab
YP
211 {0x0e, 0x03}, /* Default non-inverted, FEC 3/4 (default) */
212 {0x0f, 0xfe}, /* FEC search mask (all supported codes) */
213 {0x10, 0x01}, /* Default search inversion, no repeat (default) */
214 {0x16, 0x00}, /* Enable reading of frequency */
215 {0x17, 0x01}, /* Enable EsNO Ready Counter */
216 {0x1c, 0x80}, /* Enable error counter */
217 {0x20, 0x00}, /* Tuner burst clock rate = 500KHz */
218 {0x21, 0x15}, /* Tuner burst mode, word length = 0x15 */
219 {0x28, 0x00}, /* Enable FILTERV with positive pol., DiSEqC 2.x off */
220 {0x29, 0x00}, /* DiSEqC LNB_DC off */
221 {0x2a, 0xb0}, /* DiSEqC Parameters (default) */
222 {0x2b, 0x73}, /* DiSEqC Tone Frequency (default) */
223 {0x2c, 0x00}, /* DiSEqC Message (0x2c - 0x31) */
b79cb653
ST
224 {0x2d, 0x00},
225 {0x2e, 0x00},
226 {0x2f, 0x00},
227 {0x30, 0x00},
228 {0x31, 0x00},
0e4558ab
YP
229 {0x32, 0x8c}, /* DiSEqC Parameters (default) */
230 {0x33, 0x00}, /* Interrupts off (0x33 - 0x34) */
b79cb653 231 {0x34, 0x00},
0e4558ab
YP
232 {0x35, 0x03}, /* DiSEqC Tone Amplitude (default) */
233 {0x36, 0x02}, /* DiSEqC Parameters (default) */
234 {0x37, 0x3a}, /* DiSEqC Parameters (default) */
235 {0x3a, 0x00}, /* Enable AGC accumulator (for signal strength) */
236 {0x44, 0x00}, /* Constellation (default) */
237 {0x45, 0x00}, /* Symbol count (default) */
238 {0x46, 0x0d}, /* Symbol rate estimator on (default) */
18c053b3 239 {0x56, 0xc1}, /* Error Counter = Viterbi BER */
0e4558ab 240 {0x57, 0xff}, /* Error Counter Window (default) */
d93f8860 241 {0x5c, 0x20}, /* Acquisition AFC Expiration window (default is 0x10) */
0e4558ab 242 {0x67, 0x83}, /* Non-DCII symbol clock */
b79cb653
ST
243};
244
ca06fa79
PB
245static int cx24123_i2c_writereg(struct cx24123_state *state,
246 u8 i2c_addr, int reg, int data)
b79cb653
ST
247{
248 u8 buf[] = { reg, data };
ca06fa79
PB
249 struct i2c_msg msg = {
250 .addr = i2c_addr, .flags = 0, .buf = buf, .len = 2
251 };
b79cb653
ST
252 int err;
253
ca06fa79 254 /* printk(KERN_DEBUG "wr(%02x): %02x %02x\n", i2c_addr, reg, data); */
caf970e0 255
93504abf
ST
256 err = i2c_transfer(state->i2c, &msg, 1);
257 if (err != 1) {
b79cb653 258 printk("%s: writereg error(err == %i, reg == 0x%02x,"
ca06fa79
PB
259 " data == 0x%02x)\n", __func__, err, reg, data);
260 return err;
b79cb653
ST
261 }
262
263 return 0;
264}
265
ca06fa79 266static int cx24123_i2c_readreg(struct cx24123_state *state, u8 i2c_addr, u8 reg)
b79cb653
ST
267{
268 int ret;
ca06fa79 269 u8 b = 0;
b79cb653 270 struct i2c_msg msg[] = {
ca06fa79
PB
271 { .addr = i2c_addr, .flags = 0, .buf = &reg, .len = 1 },
272 { .addr = i2c_addr, .flags = I2C_M_RD, .buf = &b, .len = 1 }
b79cb653
ST
273 };
274
275 ret = i2c_transfer(state->i2c, msg, 2);
276
277 if (ret != 2) {
ca06fa79 278 err("%s: reg=0x%x (error=%d)\n", __func__, reg, ret);
b79cb653
ST
279 return ret;
280 }
281
ca06fa79 282 /* printk(KERN_DEBUG "rd(%02x): %02x %02x\n", i2c_addr, reg, b); */
caf970e0 283
ca06fa79 284 return b;
b79cb653
ST
285}
286
ca06fa79
PB
287#define cx24123_readreg(state, reg) \
288 cx24123_i2c_readreg(state, state->config->demod_address, reg)
289#define cx24123_writereg(state, reg, val) \
290 cx24123_i2c_writereg(state, state->config->demod_address, reg, val)
291
93504abf 292static int cx24123_set_inversion(struct cx24123_state *state,
0df289a2 293 enum fe_spectral_inversion inversion)
b79cb653 294{
0e4558ab
YP
295 u8 nom_reg = cx24123_readreg(state, 0x0e);
296 u8 auto_reg = cx24123_readreg(state, 0x10);
297
b79cb653
ST
298 switch (inversion) {
299 case INVERSION_OFF:
ca06fa79 300 dprintk("inversion off\n");
0e4558ab
YP
301 cx24123_writereg(state, 0x0e, nom_reg & ~0x80);
302 cx24123_writereg(state, 0x10, auto_reg | 0x80);
b79cb653
ST
303 break;
304 case INVERSION_ON:
ca06fa79 305 dprintk("inversion on\n");
0e4558ab
YP
306 cx24123_writereg(state, 0x0e, nom_reg | 0x80);
307 cx24123_writereg(state, 0x10, auto_reg | 0x80);
b79cb653
ST
308 break;
309 case INVERSION_AUTO:
ca06fa79 310 dprintk("inversion auto\n");
0e4558ab 311 cx24123_writereg(state, 0x10, auto_reg & ~0x80);
b79cb653
ST
312 break;
313 default:
314 return -EINVAL;
315 }
316
317 return 0;
318}
319
93504abf 320static int cx24123_get_inversion(struct cx24123_state *state,
0df289a2 321 enum fe_spectral_inversion *inversion)
b79cb653
ST
322{
323 u8 val;
324
325 val = cx24123_readreg(state, 0x1b) >> 7;
326
caf970e0 327 if (val == 0) {
ca06fa79 328 dprintk("read inversion off\n");
e3b152bc 329 *inversion = INVERSION_OFF;
caf970e0 330 } else {
ca06fa79 331 dprintk("read inversion on\n");
e3b152bc 332 *inversion = INVERSION_ON;
caf970e0 333 }
b79cb653
ST
334
335 return 0;
336}
337
0df289a2 338static int cx24123_set_fec(struct cx24123_state *state, enum fe_code_rate fec)
b79cb653 339{
0e4558ab
YP
340 u8 nom_reg = cx24123_readreg(state, 0x0e) & ~0x07;
341
830e4b55 342 if (((int)fec < FEC_NONE) || (fec > FEC_AUTO))
e3b152bc 343 fec = FEC_AUTO;
b79cb653 344
d12a9b91 345 /* Set the soft decision threshold */
93504abf
ST
346 if (fec == FEC_1_2)
347 cx24123_writereg(state, 0x43,
348 cx24123_readreg(state, 0x43) | 0x01);
d12a9b91 349 else
93504abf
ST
350 cx24123_writereg(state, 0x43,
351 cx24123_readreg(state, 0x43) & ~0x01);
d12a9b91 352
b79cb653 353 switch (fec) {
b79cb653 354 case FEC_1_2:
ca06fa79 355 dprintk("set FEC to 1/2\n");
0e4558ab
YP
356 cx24123_writereg(state, 0x0e, nom_reg | 0x01);
357 cx24123_writereg(state, 0x0f, 0x02);
358 break;
b79cb653 359 case FEC_2_3:
ca06fa79 360 dprintk("set FEC to 2/3\n");
0e4558ab
YP
361 cx24123_writereg(state, 0x0e, nom_reg | 0x02);
362 cx24123_writereg(state, 0x0f, 0x04);
363 break;
b79cb653 364 case FEC_3_4:
ca06fa79 365 dprintk("set FEC to 3/4\n");
0e4558ab
YP
366 cx24123_writereg(state, 0x0e, nom_reg | 0x03);
367 cx24123_writereg(state, 0x0f, 0x08);
368 break;
369 case FEC_4_5:
ca06fa79 370 dprintk("set FEC to 4/5\n");
0e4558ab
YP
371 cx24123_writereg(state, 0x0e, nom_reg | 0x04);
372 cx24123_writereg(state, 0x0f, 0x10);
373 break;
374 case FEC_5_6:
ca06fa79 375 dprintk("set FEC to 5/6\n");
0e4558ab
YP
376 cx24123_writereg(state, 0x0e, nom_reg | 0x05);
377 cx24123_writereg(state, 0x0f, 0x20);
378 break;
379 case FEC_6_7:
ca06fa79 380 dprintk("set FEC to 6/7\n");
0e4558ab
YP
381 cx24123_writereg(state, 0x0e, nom_reg | 0x06);
382 cx24123_writereg(state, 0x0f, 0x40);
383 break;
384 case FEC_7_8:
ca06fa79 385 dprintk("set FEC to 7/8\n");
0e4558ab
YP
386 cx24123_writereg(state, 0x0e, nom_reg | 0x07);
387 cx24123_writereg(state, 0x0f, 0x80);
388 break;
b79cb653 389 case FEC_AUTO:
ca06fa79 390 dprintk("set FEC to auto\n");
0e4558ab
YP
391 cx24123_writereg(state, 0x0f, 0xfe);
392 break;
b79cb653
ST
393 default:
394 return -EOPNOTSUPP;
395 }
0e4558ab
YP
396
397 return 0;
b79cb653
ST
398}
399
0df289a2 400static int cx24123_get_fec(struct cx24123_state *state, enum fe_code_rate *fec)
b79cb653 401{
e3b152bc 402 int ret;
b79cb653 403
93504abf 404 ret = cx24123_readreg(state, 0x1b);
e3b152bc
JS
405 if (ret < 0)
406 return ret;
a74b51fc
VC
407 ret = ret & 0x07;
408
409 switch (ret) {
b79cb653 410 case 1:
e3b152bc
JS
411 *fec = FEC_1_2;
412 break;
a74b51fc 413 case 2:
e3b152bc
JS
414 *fec = FEC_2_3;
415 break;
a74b51fc 416 case 3:
e3b152bc
JS
417 *fec = FEC_3_4;
418 break;
a74b51fc 419 case 4:
e3b152bc
JS
420 *fec = FEC_4_5;
421 break;
a74b51fc 422 case 5:
e3b152bc
JS
423 *fec = FEC_5_6;
424 break;
a74b51fc
VC
425 case 6:
426 *fec = FEC_6_7;
427 break;
b79cb653 428 case 7:
e3b152bc
JS
429 *fec = FEC_7_8;
430 break;
b79cb653 431 default:
0e4558ab
YP
432 /* this can happen when there's no lock */
433 *fec = FEC_NONE;
b79cb653
ST
434 }
435
e3b152bc 436 return 0;
b79cb653
ST
437}
438
0e4558ab
YP
439/* Approximation of closest integer of log2(a/b). It actually gives the
440 lowest integer i such that 2^i >= round(a/b) */
441static u32 cx24123_int_log2(u32 a, u32 b)
442{
443 u32 exp, nearest = 0;
444 u32 div = a / b;
93504abf
ST
445 if (a % b >= b / 2)
446 ++div;
447 if (div < (1 << 31)) {
448 for (exp = 1; div > exp; nearest++)
0e4558ab
YP
449 exp += exp;
450 }
451 return nearest;
452}
453
93504abf 454static int cx24123_set_symbolrate(struct cx24123_state *state, u32 srate)
b79cb653 455{
752a62b2
MCC
456 u64 tmp;
457 u32 sample_rate, ratio, sample_gain;
a74b51fc
VC
458 u8 pll_mult;
459
460 /* check if symbol rate is within limits */
dea74869
PB
461 if ((srate > state->frontend.ops.info.symbol_rate_max) ||
462 (srate < state->frontend.ops.info.symbol_rate_min))
1ebcad77 463 return -EOPNOTSUPP;
a74b51fc
VC
464
465 /* choose the sampling rate high enough for the required operation,
466 while optimizing the power consumed by the demodulator */
467 if (srate < (XTAL*2)/2)
468 pll_mult = 2;
469 else if (srate < (XTAL*3)/2)
470 pll_mult = 3;
471 else if (srate < (XTAL*4)/2)
472 pll_mult = 4;
473 else if (srate < (XTAL*5)/2)
474 pll_mult = 5;
475 else if (srate < (XTAL*6)/2)
476 pll_mult = 6;
477 else if (srate < (XTAL*7)/2)
478 pll_mult = 7;
479 else if (srate < (XTAL*8)/2)
480 pll_mult = 8;
481 else
482 pll_mult = 9;
483
484
485 sample_rate = pll_mult * XTAL;
b79cb653 486
752a62b2 487 /* SYSSymbolRate[21:0] = (srate << 23) / sample_rate */
a74b51fc 488
752a62b2
MCC
489 tmp = ((u64)srate) << 23;
490 do_div(tmp, sample_rate);
491 ratio = (u32) tmp;
a74b51fc
VC
492
493 cx24123_writereg(state, 0x01, pll_mult * 6);
494
93504abf
ST
495 cx24123_writereg(state, 0x08, (ratio >> 16) & 0x3f);
496 cx24123_writereg(state, 0x09, (ratio >> 8) & 0xff);
497 cx24123_writereg(state, 0x0a, ratio & 0xff);
a74b51fc 498
0e4558ab
YP
499 /* also set the demodulator sample gain */
500 sample_gain = cx24123_int_log2(sample_rate, srate);
501 tmp = cx24123_readreg(state, 0x0c) & ~0xe0;
502 cx24123_writereg(state, 0x0c, tmp | sample_gain << 5);
503
ca06fa79
PB
504 dprintk("srate=%d, ratio=0x%08x, sample_rate=%i sample_gain=%d\n",
505 srate, ratio, sample_rate, sample_gain);
b79cb653
ST
506
507 return 0;
508}
509
510/*
93504abf
ST
511 * Based on the required frequency and symbolrate, the tuner AGC has
512 * to be configured and the correct band selected.
513 * Calculate those values.
b79cb653 514 */
a73efc05 515static int cx24123_pll_calculate(struct dvb_frontend *fe)
b79cb653 516{
a73efc05 517 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
b79cb653 518 struct cx24123_state *state = fe->demodulator_priv;
e3b152bc
JS
519 u32 ndiv = 0, adiv = 0, vco_div = 0;
520 int i = 0;
a74b51fc 521 int pump = 2;
70047f9c 522 int band = 0;
0496daa7 523 int num_bands = ARRAY_SIZE(cx24123_bandselect_vals);
93504abf
ST
524 struct cx24123_bandselect_val *bsv = NULL;
525 struct cx24123_AGC_val *agcv = NULL;
b79cb653
ST
526
527 /* Defaults for low freq, low rate */
528 state->VCAarg = cx24123_AGC_vals[0].VCAprogdata;
529 state->VGAarg = cx24123_AGC_vals[0].VGAprogdata;
530 state->bandselectarg = cx24123_bandselect_vals[0].progdata;
531 vco_div = cx24123_bandselect_vals[0].VCOdivider;
532
93504abf
ST
533 /* For the given symbol rate, determine the VCA, VGA and
534 * FILTUNE programming bits */
535 for (i = 0; i < ARRAY_SIZE(cx24123_AGC_vals); i++) {
536 agcv = &cx24123_AGC_vals[i];
a73efc05
MCC
537 if ((agcv->symbolrate_low <= p->symbol_rate) &&
538 (agcv->symbolrate_high >= p->symbol_rate)) {
93504abf
ST
539 state->VCAarg = agcv->VCAprogdata;
540 state->VGAarg = agcv->VGAprogdata;
541 state->FILTune = agcv->FILTune;
b79cb653
ST
542 }
543 }
544
70047f9c 545 /* determine the band to use */
93504abf
ST
546 if (force_band < 1 || force_band > num_bands) {
547 for (i = 0; i < num_bands; i++) {
548 bsv = &cx24123_bandselect_vals[i];
549 if ((bsv->freq_low <= p->frequency) &&
550 (bsv->freq_high >= p->frequency))
70047f9c 551 band = i;
b79cb653 552 }
93504abf 553 } else
70047f9c
YP
554 band = force_band - 1;
555
556 state->bandselectarg = cx24123_bandselect_vals[band].progdata;
557 vco_div = cx24123_bandselect_vals[band].VCOdivider;
558
559 /* determine the charge pump current */
93504abf
ST
560 if (p->frequency < (cx24123_bandselect_vals[band].freq_low +
561 cx24123_bandselect_vals[band].freq_high) / 2)
70047f9c
YP
562 pump = 0x01;
563 else
564 pump = 0x02;
b79cb653
ST
565
566 /* Determine the N/A dividers for the requested lband freq (in kHz). */
93504abf
ST
567 /* Note: the reference divider R=10, frequency is in KHz,
568 * XTAL is in Hz */
569 ndiv = (((p->frequency * vco_div * 10) /
570 (2 * XTAL / 1000)) / 32) & 0x1ff;
571 adiv = (((p->frequency * vco_div * 10) /
572 (2 * XTAL / 1000)) % 32) & 0x1f;
b79cb653 573
9b5a4a67
ST
574 if (adiv == 0 && ndiv > 0)
575 ndiv--;
b79cb653 576
93504abf
ST
577 /* control bits 11, refdiv 11, charge pump polarity 1,
578 * charge pump current, ndiv, adiv */
579 state->pllarg = (3 << 19) | (3 << 17) | (1 << 16) |
580 (pump << 14) | (ndiv << 5) | adiv;
b79cb653
ST
581
582 return 0;
583}
584
585/*
586 * Tuner data is 21 bits long, must be left-aligned in data.
93504abf
ST
587 * Tuner cx24109 is written through a dedicated 3wire interface
588 * on the demod chip.
b79cb653 589 */
31b4f32c 590static int cx24123_pll_writereg(struct dvb_frontend *fe, u32 data)
b79cb653
ST
591{
592 struct cx24123_state *state = fe->demodulator_priv;
0144f314 593 unsigned long timeout;
b79cb653 594
ca06fa79 595 dprintk("pll writereg called, data=0x%08x\n", data);
caf970e0 596
b79cb653
ST
597 /* align the 21 bytes into to bit23 boundary */
598 data = data << 3;
599
600 /* Reset the demod pll word length to 0x15 bits */
601 cx24123_writereg(state, 0x21, 0x15);
602
b79cb653 603 /* write the msb 8 bits, wait for the send to be completed */
0144f314 604 timeout = jiffies + msecs_to_jiffies(40);
e3b152bc 605 cx24123_writereg(state, 0x22, (data >> 16) & 0xff);
0144f314
ST
606 while ((cx24123_readreg(state, 0x20) & 0x40) == 0) {
607 if (time_after(jiffies, timeout)) {
ca06fa79
PB
608 err("%s: demodulator is not responding, "\
609 "possibly hung, aborting.\n", __func__);
b79cb653
ST
610 return -EREMOTEIO;
611 }
0144f314 612 msleep(10);
b79cb653
ST
613 }
614
b79cb653 615 /* send another 8 bytes, wait for the send to be completed */
0144f314 616 timeout = jiffies + msecs_to_jiffies(40);
93504abf 617 cx24123_writereg(state, 0x22, (data >> 8) & 0xff);
0144f314
ST
618 while ((cx24123_readreg(state, 0x20) & 0x40) == 0) {
619 if (time_after(jiffies, timeout)) {
ca06fa79
PB
620 err("%s: demodulator is not responding, "\
621 "possibly hung, aborting.\n", __func__);
b79cb653
ST
622 return -EREMOTEIO;
623 }
0144f314 624 msleep(10);
b79cb653
ST
625 }
626
93504abf
ST
627 /* send the lower 5 bits of this byte, padded with 3 LBB,
628 * wait for the send to be completed */
0144f314 629 timeout = jiffies + msecs_to_jiffies(40);
93504abf 630 cx24123_writereg(state, 0x22, (data) & 0xff);
0144f314
ST
631 while ((cx24123_readreg(state, 0x20) & 0x80)) {
632 if (time_after(jiffies, timeout)) {
ca06fa79
PB
633 err("%s: demodulator is not responding," \
634 "possibly hung, aborting.\n", __func__);
b79cb653
ST
635 return -EREMOTEIO;
636 }
0144f314 637 msleep(10);
b79cb653
ST
638 }
639
640 /* Trigger the demod to configure the tuner */
641 cx24123_writereg(state, 0x20, cx24123_readreg(state, 0x20) | 2);
642 cx24123_writereg(state, 0x20, cx24123_readreg(state, 0x20) & 0xfd);
643
644 return 0;
645}
646
a73efc05 647static int cx24123_pll_tune(struct dvb_frontend *fe)
b79cb653 648{
a73efc05 649 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
b79cb653 650 struct cx24123_state *state = fe->demodulator_priv;
a74b51fc
VC
651 u8 val;
652
653 dprintk("frequency=%i\n", p->frequency);
b79cb653 654
a73efc05 655 if (cx24123_pll_calculate(fe) != 0) {
ca06fa79 656 err("%s: cx24123_pll_calcutate failed\n", __func__);
b79cb653
ST
657 return -EINVAL;
658 }
659
660 /* Write the new VCO/VGA */
31b4f32c
MCC
661 cx24123_pll_writereg(fe, state->VCAarg);
662 cx24123_pll_writereg(fe, state->VGAarg);
b79cb653
ST
663
664 /* Write the new bandselect and pll args */
31b4f32c
MCC
665 cx24123_pll_writereg(fe, state->bandselectarg);
666 cx24123_pll_writereg(fe, state->pllarg);
b79cb653 667
a74b51fc
VC
668 /* set the FILTUNE voltage */
669 val = cx24123_readreg(state, 0x28) & ~0x3;
670 cx24123_writereg(state, 0x27, state->FILTune >> 2);
671 cx24123_writereg(state, 0x28, val | (state->FILTune & 0x3));
672
ca06fa79
PB
673 dprintk("pll tune VCA=%d, band=%d, pll=%d\n", state->VCAarg,
674 state->bandselectarg, state->pllarg);
caf970e0 675
b79cb653
ST
676 return 0;
677}
678
ca06fa79
PB
679
680/*
681 * 0x23:
682 * [7:7] = BTI enabled
683 * [6:6] = I2C repeater enabled
684 * [5:5] = I2C repeater start
685 * [0:0] = BTI start
686 */
687
688/* mode == 1 -> i2c-repeater, 0 -> bti */
689static int cx24123_repeater_mode(struct cx24123_state *state, u8 mode, u8 start)
690{
691 u8 r = cx24123_readreg(state, 0x23) & 0x1e;
692 if (mode)
693 r |= (1 << 6) | (start << 5);
694 else
695 r |= (1 << 7) | (start);
696 return cx24123_writereg(state, 0x23, r);
697}
698
93504abf 699static int cx24123_initfe(struct dvb_frontend *fe)
b79cb653
ST
700{
701 struct cx24123_state *state = fe->demodulator_priv;
702 int i;
703
ca06fa79 704 dprintk("init frontend\n");
caf970e0 705
b79cb653 706 /* Configure the demod to a good set of defaults */
0496daa7 707 for (i = 0; i < ARRAY_SIZE(cx24123_regdata); i++)
93504abf
ST
708 cx24123_writereg(state, cx24123_regdata[i].reg,
709 cx24123_regdata[i].data);
b79cb653 710
ef76856d 711 /* Set the LNB polarity */
93504abf
ST
712 if (state->config->lnb_polarity)
713 cx24123_writereg(state, 0x32,
714 cx24123_readreg(state, 0x32) | 0x02);
ef76856d 715
ca06fa79 716 if (state->config->dont_use_pll)
93504abf 717 cx24123_repeater_mode(state, 1, 0);
ca06fa79 718
b79cb653
ST
719 return 0;
720}
721
93504abf 722static int cx24123_set_voltage(struct dvb_frontend *fe,
0df289a2 723 enum fe_sec_voltage voltage)
b79cb653
ST
724{
725 struct cx24123_state *state = fe->demodulator_priv;
726 u8 val;
727
cd20ca9f 728 val = cx24123_readreg(state, 0x29) & ~0x40;
1c956a3a 729
cd20ca9f
AQ
730 switch (voltage) {
731 case SEC_VOLTAGE_13:
ca06fa79 732 dprintk("setting voltage 13V\n");
ccd214b2 733 return cx24123_writereg(state, 0x29, val & 0x7f);
cd20ca9f 734 case SEC_VOLTAGE_18:
ca06fa79 735 dprintk("setting voltage 18V\n");
ccd214b2 736 return cx24123_writereg(state, 0x29, val | 0x80);
ef76856d
YP
737 case SEC_VOLTAGE_OFF:
738 /* already handled in cx88-dvb */
739 return 0;
cd20ca9f
AQ
740 default:
741 return -EINVAL;
2028c71d 742 }
1c956a3a
VC
743
744 return 0;
b79cb653
ST
745}
746
dce1dfc2
YP
747/* wait for diseqc queue to become ready (or timeout) */
748static void cx24123_wait_for_diseqc(struct cx24123_state *state)
749{
750 unsigned long timeout = jiffies + msecs_to_jiffies(200);
751 while (!(cx24123_readreg(state, 0x29) & 0x40)) {
93504abf 752 if (time_after(jiffies, timeout)) {
ca06fa79
PB
753 err("%s: diseqc queue not ready, " \
754 "command may be lost.\n", __func__);
dce1dfc2
YP
755 break;
756 }
757 msleep(10);
758 }
759}
760
93504abf
ST
761static int cx24123_send_diseqc_msg(struct dvb_frontend *fe,
762 struct dvb_diseqc_master_cmd *cmd)
b79cb653 763{
a74b51fc 764 struct cx24123_state *state = fe->demodulator_priv;
cd20ca9f 765 int i, val, tone;
a74b51fc 766
ca06fa79 767 dprintk("\n");
b79cb653 768
cd20ca9f
AQ
769 /* stop continuous tone if enabled */
770 tone = cx24123_readreg(state, 0x29);
771 if (tone & 0x10)
772 cx24123_writereg(state, 0x29, tone & ~0x50);
a74b51fc 773
dce1dfc2
YP
774 /* wait for diseqc queue ready */
775 cx24123_wait_for_diseqc(state);
776
a74b51fc 777 /* select tone mode */
cd20ca9f 778 cx24123_writereg(state, 0x2a, cx24123_readreg(state, 0x2a) & 0xfb);
a74b51fc
VC
779
780 for (i = 0; i < cmd->msg_len; i++)
781 cx24123_writereg(state, 0x2C + i, cmd->msg[i]);
782
783 val = cx24123_readreg(state, 0x29);
93504abf
ST
784 cx24123_writereg(state, 0x29, ((val & 0x90) | 0x40) |
785 ((cmd->msg_len-3) & 3));
a74b51fc 786
dce1dfc2
YP
787 /* wait for diseqc message to finish sending */
788 cx24123_wait_for_diseqc(state);
a74b51fc 789
cd20ca9f 790 /* restart continuous tone if enabled */
93504abf 791 if (tone & 0x10)
cd20ca9f 792 cx24123_writereg(state, 0x29, tone & ~0x40);
cd20ca9f 793
a74b51fc
VC
794 return 0;
795}
796
93504abf 797static int cx24123_diseqc_send_burst(struct dvb_frontend *fe,
0df289a2 798 enum fe_sec_mini_cmd burst)
a74b51fc
VC
799{
800 struct cx24123_state *state = fe->demodulator_priv;
cd20ca9f 801 int val, tone;
a74b51fc 802
ca06fa79 803 dprintk("\n");
a74b51fc 804
cd20ca9f
AQ
805 /* stop continuous tone if enabled */
806 tone = cx24123_readreg(state, 0x29);
807 if (tone & 0x10)
808 cx24123_writereg(state, 0x29, tone & ~0x50);
a74b51fc 809
cd20ca9f 810 /* wait for diseqc queue ready */
dce1dfc2
YP
811 cx24123_wait_for_diseqc(state);
812
a74b51fc 813 /* select tone mode */
cd20ca9f
AQ
814 cx24123_writereg(state, 0x2a, cx24123_readreg(state, 0x2a) | 0x4);
815 msleep(30);
a74b51fc 816 val = cx24123_readreg(state, 0x29);
a74b51fc
VC
817 if (burst == SEC_MINI_A)
818 cx24123_writereg(state, 0x29, ((val & 0x90) | 0x40 | 0x00));
819 else if (burst == SEC_MINI_B)
820 cx24123_writereg(state, 0x29, ((val & 0x90) | 0x40 | 0x08));
821 else
822 return -EINVAL;
823
dce1dfc2 824 cx24123_wait_for_diseqc(state);
cd20ca9f 825 cx24123_writereg(state, 0x2a, cx24123_readreg(state, 0x2a) & 0xfb);
a74b51fc 826
cd20ca9f 827 /* restart continuous tone if enabled */
93504abf 828 if (tone & 0x10)
cd20ca9f 829 cx24123_writereg(state, 0x29, tone & ~0x40);
93504abf 830
a74b51fc 831 return 0;
b79cb653
ST
832}
833
0df289a2 834static int cx24123_read_status(struct dvb_frontend *fe, enum fe_status *status)
b79cb653
ST
835{
836 struct cx24123_state *state = fe->demodulator_priv;
b79cb653 837 int sync = cx24123_readreg(state, 0x14);
b79cb653
ST
838
839 *status = 0;
ca06fa79
PB
840 if (state->config->dont_use_pll) {
841 u32 tun_status = 0;
842 if (fe->ops.tuner_ops.get_status)
843 fe->ops.tuner_ops.get_status(fe, &tun_status);
844 if (tun_status & TUNER_STATUS_LOCKED)
845 *status |= FE_HAS_SIGNAL;
846 } else {
847 int lock = cx24123_readreg(state, 0x20);
848 if (lock & 0x01)
849 *status |= FE_HAS_SIGNAL;
850 }
851
a74b51fc 852 if (sync & 0x02)
d93f8860 853 *status |= FE_HAS_CARRIER; /* Phase locked */
b79cb653
ST
854 if (sync & 0x04)
855 *status |= FE_HAS_VITERBI;
d93f8860
MCC
856
857 /* Reed-Solomon Status */
b79cb653 858 if (sync & 0x08)
a74b51fc 859 *status |= FE_HAS_SYNC;
b79cb653 860 if (sync & 0x80)
d93f8860 861 *status |= FE_HAS_LOCK; /*Full Sync */
b79cb653
ST
862
863 return 0;
864}
865
866/*
93504abf
ST
867 * Configured to return the measurement of errors in blocks,
868 * because no UCBLOCKS value is available, so this value doubles up
869 * to satisfy both measurements.
b79cb653 870 */
ca06fa79 871static int cx24123_read_ber(struct dvb_frontend *fe, u32 *ber)
b79cb653
ST
872{
873 struct cx24123_state *state = fe->demodulator_priv;
874
18c053b3
YP
875 /* The true bit error rate is this value divided by
876 the window size (set as 256 * 255) */
877 *ber = ((cx24123_readreg(state, 0x1c) & 0x3f) << 16) |
b79cb653 878 (cx24123_readreg(state, 0x1d) << 8 |
18c053b3 879 cx24123_readreg(state, 0x1e));
caf970e0 880
ca06fa79 881 dprintk("BER = %d\n", *ber);
b79cb653
ST
882
883 return 0;
884}
885
ca06fa79
PB
886static int cx24123_read_signal_strength(struct dvb_frontend *fe,
887 u16 *signal_strength)
b79cb653
ST
888{
889 struct cx24123_state *state = fe->demodulator_priv;
d93f8860 890
93504abf
ST
891 /* larger = better */
892 *signal_strength = cx24123_readreg(state, 0x3b) << 8;
b79cb653 893
ca06fa79 894 dprintk("Signal strength = %d\n", *signal_strength);
caf970e0 895
b79cb653
ST
896 return 0;
897}
898
ca06fa79 899static int cx24123_read_snr(struct dvb_frontend *fe, u16 *snr)
b79cb653
ST
900{
901 struct cx24123_state *state = fe->demodulator_priv;
b79cb653 902
18c053b3
YP
903 /* Inverted raw Es/N0 count, totally bogus but better than the
904 BER threshold. */
905 *snr = 65535 - (((u16)cx24123_readreg(state, 0x18) << 8) |
906 (u16)cx24123_readreg(state, 0x19));
caf970e0 907
ca06fa79 908 dprintk("read S/N index = %d\n", *snr);
caf970e0 909
b79cb653
ST
910 return 0;
911}
912
a73efc05 913static int cx24123_set_frontend(struct dvb_frontend *fe)
b79cb653
ST
914{
915 struct cx24123_state *state = fe->demodulator_priv;
a73efc05 916 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
b79cb653 917
ca06fa79 918 dprintk("\n");
caf970e0 919
b79cb653
ST
920 if (state->config->set_ts_params)
921 state->config->set_ts_params(fe, 0);
922
93504abf 923 state->currentfreq = p->frequency;
a73efc05 924 state->currentsymbolrate = p->symbol_rate;
b79cb653
ST
925
926 cx24123_set_inversion(state, p->inversion);
a73efc05
MCC
927 cx24123_set_fec(state, p->fec_inner);
928 cx24123_set_symbolrate(state, p->symbol_rate);
ca06fa79
PB
929
930 if (!state->config->dont_use_pll)
a73efc05 931 cx24123_pll_tune(fe);
ca06fa79 932 else if (fe->ops.tuner_ops.set_params)
14d24d14 933 fe->ops.tuner_ops.set_params(fe);
ca06fa79
PB
934 else
935 err("it seems I don't have a tuner...");
b79cb653 936
25985edc 937 /* Enable automatic acquisition and reset cycle */
e3b152bc 938 cx24123_writereg(state, 0x03, (cx24123_readreg(state, 0x03) | 0x07));
b79cb653
ST
939 cx24123_writereg(state, 0x00, 0x10);
940 cx24123_writereg(state, 0x00, 0);
941
ca06fa79
PB
942 if (state->config->agc_callback)
943 state->config->agc_callback(fe);
944
b79cb653
ST
945 return 0;
946}
947
7e3e68bc
MCC
948static int cx24123_get_frontend(struct dvb_frontend *fe,
949 struct dtv_frontend_properties *p)
b79cb653
ST
950{
951 struct cx24123_state *state = fe->demodulator_priv;
952
ca06fa79 953 dprintk("\n");
caf970e0 954
b79cb653 955 if (cx24123_get_inversion(state, &p->inversion) != 0) {
ca06fa79 956 err("%s: Failed to get inversion status\n", __func__);
b79cb653
ST
957 return -EREMOTEIO;
958 }
a73efc05 959 if (cx24123_get_fec(state, &p->fec_inner) != 0) {
ca06fa79 960 err("%s: Failed to get fec status\n", __func__);
b79cb653
ST
961 return -EREMOTEIO;
962 }
963 p->frequency = state->currentfreq;
a73efc05 964 p->symbol_rate = state->currentsymbolrate;
b79cb653
ST
965
966 return 0;
967}
968
0df289a2 969static int cx24123_set_tone(struct dvb_frontend *fe, enum fe_sec_tone_mode tone)
b79cb653
ST
970{
971 struct cx24123_state *state = fe->demodulator_priv;
972 u8 val;
973
cd20ca9f
AQ
974 /* wait for diseqc queue ready */
975 cx24123_wait_for_diseqc(state);
1c956a3a 976
cd20ca9f 977 val = cx24123_readreg(state, 0x29) & ~0x40;
1c956a3a 978
cd20ca9f
AQ
979 switch (tone) {
980 case SEC_TONE_ON:
ca06fa79 981 dprintk("setting tone on\n");
cd20ca9f
AQ
982 return cx24123_writereg(state, 0x29, val | 0x10);
983 case SEC_TONE_OFF:
ca06fa79 984 dprintk("setting tone off\n");
cd20ca9f
AQ
985 return cx24123_writereg(state, 0x29, val & 0xef);
986 default:
ca06fa79 987 err("CASE reached default with tone=%d\n", tone);
cd20ca9f 988 return -EINVAL;
b79cb653 989 }
1c956a3a
VC
990
991 return 0;
b79cb653
ST
992}
993
93504abf 994static int cx24123_tune(struct dvb_frontend *fe,
7e072221 995 bool re_tune,
174ff219 996 unsigned int mode_flags,
3ea96615 997 unsigned int *delay,
0df289a2 998 enum fe_status *status)
174ff219
YP
999{
1000 int retval = 0;
1001
7e072221 1002 if (re_tune)
a73efc05 1003 retval = cx24123_set_frontend(fe);
174ff219
YP
1004
1005 if (!(mode_flags & FE_TUNE_MODE_ONESHOT))
1006 cx24123_read_status(fe, status);
1007 *delay = HZ/10;
1008
1009 return retval;
1010}
1011
1012static int cx24123_get_algo(struct dvb_frontend *fe)
1013{
27460adc 1014 return DVBFE_ALGO_HW;
174ff219
YP
1015}
1016
93504abf 1017static void cx24123_release(struct dvb_frontend *fe)
b79cb653 1018{
93504abf 1019 struct cx24123_state *state = fe->demodulator_priv;
ca06fa79
PB
1020 dprintk("\n");
1021 i2c_del_adapter(&state->tuner_i2c_adapter);
b79cb653
ST
1022 kfree(state);
1023}
1024
ca06fa79
PB
1025static int cx24123_tuner_i2c_tuner_xfer(struct i2c_adapter *i2c_adap,
1026 struct i2c_msg msg[], int num)
1027{
1028 struct cx24123_state *state = i2c_get_adapdata(i2c_adap);
1029 /* this repeater closes after the first stop */
93504abf 1030 cx24123_repeater_mode(state, 1, 1);
ca06fa79
PB
1031 return i2c_transfer(state->i2c, msg, num);
1032}
1033
1034static u32 cx24123_tuner_i2c_func(struct i2c_adapter *adapter)
1035{
1036 return I2C_FUNC_I2C;
1037}
1038
1039static struct i2c_algorithm cx24123_tuner_i2c_algo = {
1040 .master_xfer = cx24123_tuner_i2c_tuner_xfer,
1041 .functionality = cx24123_tuner_i2c_func,
1042};
1043
1044struct i2c_adapter *
1045 cx24123_get_tuner_i2c_adapter(struct dvb_frontend *fe)
1046{
1047 struct cx24123_state *state = fe->demodulator_priv;
1048 return &state->tuner_i2c_adapter;
1049}
1050EXPORT_SYMBOL(cx24123_get_tuner_i2c_adapter);
1051
b79cb653
ST
1052static struct dvb_frontend_ops cx24123_ops;
1053
93504abf
ST
1054struct dvb_frontend *cx24123_attach(const struct cx24123_config *config,
1055 struct i2c_adapter *i2c)
b79cb653 1056{
8420fa7e 1057 /* allocate memory for the internal state */
ca06fa79
PB
1058 struct cx24123_state *state =
1059 kzalloc(sizeof(struct cx24123_state), GFP_KERNEL);
b79cb653 1060
ca06fa79 1061 dprintk("\n");
b79cb653 1062 if (state == NULL) {
8420fa7e 1063 err("Unable to kzalloc\n");
b79cb653
ST
1064 goto error;
1065 }
1066
1067 /* setup the state */
1068 state->config = config;
1069 state->i2c = i2c;
b79cb653
ST
1070
1071 /* check if the demod is there */
ca06fa79
PB
1072 state->demod_rev = cx24123_readreg(state, 0x00);
1073 switch (state->demod_rev) {
93504abf
ST
1074 case 0xe1:
1075 info("detected CX24123C\n");
1076 break;
1077 case 0xd1:
1078 info("detected CX24123\n");
1079 break;
ca06fa79
PB
1080 default:
1081 err("wrong demod revision: %x\n", state->demod_rev);
b79cb653
ST
1082 goto error;
1083 }
1084
1085 /* create dvb_frontend */
93504abf
ST
1086 memcpy(&state->frontend.ops, &cx24123_ops,
1087 sizeof(struct dvb_frontend_ops));
b79cb653 1088 state->frontend.demodulator_priv = state;
ca06fa79 1089
93504abf
ST
1090 /* create tuner i2c adapter */
1091 if (config->dont_use_pll)
1092 cx24123_repeater_mode(state, 1, 0);
ca06fa79 1093
1d434012
JD
1094 strlcpy(state->tuner_i2c_adapter.name, "CX24123 tuner I2C bus",
1095 sizeof(state->tuner_i2c_adapter.name));
ca06fa79
PB
1096 state->tuner_i2c_adapter.algo = &cx24123_tuner_i2c_algo;
1097 state->tuner_i2c_adapter.algo_data = NULL;
fdc6b388 1098 state->tuner_i2c_adapter.dev.parent = i2c->dev.parent;
ca06fa79
PB
1099 i2c_set_adapdata(&state->tuner_i2c_adapter, state);
1100 if (i2c_add_adapter(&state->tuner_i2c_adapter) < 0) {
93504abf 1101 err("tuner i2c bus could not be initialized\n");
ca06fa79
PB
1102 goto error;
1103 }
1104
b79cb653
ST
1105 return &state->frontend;
1106
1107error:
1108 kfree(state);
1109
1110 return NULL;
1111}
93504abf 1112EXPORT_SYMBOL(cx24123_attach);
b79cb653
ST
1113
1114static struct dvb_frontend_ops cx24123_ops = {
a73efc05 1115 .delsys = { SYS_DVBS },
b79cb653
ST
1116 .info = {
1117 .name = "Conexant CX24123/CX24109",
b79cb653
ST
1118 .frequency_min = 950000,
1119 .frequency_max = 2150000,
1120 .frequency_stepsize = 1011, /* kHz for QPSK frontends */
0e4558ab 1121 .frequency_tolerance = 5000,
b79cb653
ST
1122 .symbol_rate_min = 1000000,
1123 .symbol_rate_max = 45000000,
1124 .caps = FE_CAN_INVERSION_AUTO |
1125 FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
0e4558ab
YP
1126 FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
1127 FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
b79cb653
ST
1128 FE_CAN_QPSK | FE_CAN_RECOVER
1129 },
1130
1131 .release = cx24123_release,
1132
1133 .init = cx24123_initfe,
a73efc05
MCC
1134 .set_frontend = cx24123_set_frontend,
1135 .get_frontend = cx24123_get_frontend,
b79cb653
ST
1136 .read_status = cx24123_read_status,
1137 .read_ber = cx24123_read_ber,
1138 .read_signal_strength = cx24123_read_signal_strength,
1139 .read_snr = cx24123_read_snr,
b79cb653 1140 .diseqc_send_master_cmd = cx24123_send_diseqc_msg,
a74b51fc 1141 .diseqc_send_burst = cx24123_diseqc_send_burst,
b79cb653
ST
1142 .set_tone = cx24123_set_tone,
1143 .set_voltage = cx24123_set_voltage,
174ff219
YP
1144 .tune = cx24123_tune,
1145 .get_frontend_algo = cx24123_get_algo,
b79cb653
ST
1146};
1147
ca06fa79
PB
1148MODULE_DESCRIPTION("DVB Frontend module for Conexant " \
1149 "CX24123/CX24109/CX24113 hardware");
b79cb653
ST
1150MODULE_AUTHOR("Steven Toth");
1151MODULE_LICENSE("GPL");
1152
This page took 0.889738 seconds and 5 git commands to generate.