Commit | Line | Data |
---|---|---|
d19770e5 ST |
1 | /* |
2 | * Driver for the Conexant CX23885 PCIe bridge | |
3 | * | |
6d897616 | 4 | * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org> |
d19770e5 ST |
5 | * |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License as published by | |
8 | * the Free Software Foundation; either version 2 of the License, or | |
9 | * (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, write to the Free Software | |
19 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
20 | */ | |
21 | ||
22 | #include <linux/init.h> | |
23 | #include <linux/module.h> | |
24 | #include <linux/pci.h> | |
25 | #include <linux/delay.h> | |
7b888014 | 26 | #include <media/cx25840.h> |
78db8547 IL |
27 | #include <linux/firmware.h> |
28 | #include <staging/altera.h> | |
d19770e5 ST |
29 | |
30 | #include "cx23885.h" | |
90a71b1c | 31 | #include "tuner-xc2028.h" |
5a23b076 | 32 | #include "netup-init.h" |
78db8547 IL |
33 | #include "altera-ci.h" |
34 | #include "xc5000.h" | |
29f8a0a5 | 35 | #include "cx23888-ir.h" |
d19770e5 | 36 | |
fa647f24 AW |
37 | static unsigned int enable_885_ir; |
38 | module_param(enable_885_ir, int, 0644); | |
39 | MODULE_PARM_DESC(enable_885_ir, | |
40 | "Enable integrated IR controller for supported\n" | |
41 | "\t\t CX2388[57] boards that are wired for it:\n" | |
42 | "\t\t\tHVR-1250 (reported safe)\n" | |
43 | "\t\t\tTeVii S470 (reported unsafe)\n" | |
44 | "\t\t This can cause an interrupt storm with some cards.\n" | |
45 | "\t\t Default: 0 [Disabled]"); | |
46 | ||
d19770e5 ST |
47 | /* ------------------------------------------------------------------ */ |
48 | /* board config info */ | |
49 | ||
50 | struct cx23885_board cx23885_boards[] = { | |
51 | [CX23885_BOARD_UNKNOWN] = { | |
52 | .name = "UNKNOWN/GENERIC", | |
c7712613 ST |
53 | /* Ensure safe default for unknown boards */ |
54 | .clk_freq = 0, | |
d19770e5 ST |
55 | .input = {{ |
56 | .type = CX23885_VMUX_COMPOSITE1, | |
57 | .vmux = 0, | |
9c8ced51 | 58 | }, { |
d19770e5 ST |
59 | .type = CX23885_VMUX_COMPOSITE2, |
60 | .vmux = 1, | |
9c8ced51 | 61 | }, { |
d19770e5 ST |
62 | .type = CX23885_VMUX_COMPOSITE3, |
63 | .vmux = 2, | |
9c8ced51 | 64 | }, { |
d19770e5 ST |
65 | .type = CX23885_VMUX_COMPOSITE4, |
66 | .vmux = 3, | |
9c8ced51 | 67 | } }, |
d19770e5 ST |
68 | }, |
69 | [CX23885_BOARD_HAUPPAUGE_HVR1800lp] = { | |
70 | .name = "Hauppauge WinTV-HVR1800lp", | |
d19770e5 ST |
71 | .portc = CX23885_MPEG_DVB, |
72 | .input = {{ | |
73 | .type = CX23885_VMUX_TELEVISION, | |
74 | .vmux = 0, | |
75 | .gpio0 = 0xff00, | |
9c8ced51 | 76 | }, { |
d19770e5 ST |
77 | .type = CX23885_VMUX_DEBUG, |
78 | .vmux = 0, | |
79 | .gpio0 = 0xff01, | |
9c8ced51 | 80 | }, { |
d19770e5 ST |
81 | .type = CX23885_VMUX_COMPOSITE1, |
82 | .vmux = 1, | |
83 | .gpio0 = 0xff02, | |
9c8ced51 | 84 | }, { |
d19770e5 ST |
85 | .type = CX23885_VMUX_SVIDEO, |
86 | .vmux = 2, | |
87 | .gpio0 = 0xff02, | |
9c8ced51 | 88 | } }, |
d19770e5 ST |
89 | }, |
90 | [CX23885_BOARD_HAUPPAUGE_HVR1800] = { | |
91 | .name = "Hauppauge WinTV-HVR1800", | |
7b888014 | 92 | .porta = CX23885_ANALOG_VIDEO, |
a589b665 | 93 | .portb = CX23885_MPEG_ENCODER, |
d19770e5 | 94 | .portc = CX23885_MPEG_DVB, |
7b888014 ST |
95 | .tuner_type = TUNER_PHILIPS_TDA8290, |
96 | .tuner_addr = 0x42, /* 0x84 >> 1 */ | |
557f48d5 | 97 | .tuner_bus = 1, |
d19770e5 ST |
98 | .input = {{ |
99 | .type = CX23885_VMUX_TELEVISION, | |
7b888014 ST |
100 | .vmux = CX25840_VIN7_CH3 | |
101 | CX25840_VIN5_CH2 | | |
102 | CX25840_VIN2_CH1, | |
103 | .gpio0 = 0, | |
9c8ced51 | 104 | }, { |
d19770e5 | 105 | .type = CX23885_VMUX_COMPOSITE1, |
7b888014 ST |
106 | .vmux = CX25840_VIN7_CH3 | |
107 | CX25840_VIN4_CH2 | | |
108 | CX25840_VIN6_CH1, | |
109 | .gpio0 = 0, | |
9c8ced51 | 110 | }, { |
d19770e5 | 111 | .type = CX23885_VMUX_SVIDEO, |
7b888014 ST |
112 | .vmux = CX25840_VIN7_CH3 | |
113 | CX25840_VIN4_CH2 | | |
114 | CX25840_VIN8_CH1 | | |
115 | CX25840_SVIDEO_ON, | |
116 | .gpio0 = 0, | |
9c8ced51 | 117 | } }, |
d19770e5 | 118 | }, |
a77743bc ST |
119 | [CX23885_BOARD_HAUPPAUGE_HVR1250] = { |
120 | .name = "Hauppauge WinTV-HVR1250", | |
121 | .portc = CX23885_MPEG_DVB, | |
122 | .input = {{ | |
123 | .type = CX23885_VMUX_TELEVISION, | |
124 | .vmux = 0, | |
125 | .gpio0 = 0xff00, | |
9c8ced51 | 126 | }, { |
a77743bc ST |
127 | .type = CX23885_VMUX_DEBUG, |
128 | .vmux = 0, | |
129 | .gpio0 = 0xff01, | |
9c8ced51 | 130 | }, { |
a77743bc ST |
131 | .type = CX23885_VMUX_COMPOSITE1, |
132 | .vmux = 1, | |
133 | .gpio0 = 0xff02, | |
9c8ced51 | 134 | }, { |
a77743bc ST |
135 | .type = CX23885_VMUX_SVIDEO, |
136 | .vmux = 2, | |
137 | .gpio0 = 0xff02, | |
9c8ced51 | 138 | } }, |
a77743bc | 139 | }, |
9bc37caa MK |
140 | [CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP] = { |
141 | .name = "DViCO FusionHDTV5 Express", | |
a6a3f140 | 142 | .portb = CX23885_MPEG_DVB, |
9bc37caa | 143 | }, |
d1987d55 ST |
144 | [CX23885_BOARD_HAUPPAUGE_HVR1500Q] = { |
145 | .name = "Hauppauge WinTV-HVR1500Q", | |
146 | .portc = CX23885_MPEG_DVB, | |
147 | }, | |
07b4a835 MK |
148 | [CX23885_BOARD_HAUPPAUGE_HVR1500] = { |
149 | .name = "Hauppauge WinTV-HVR1500", | |
150 | .portc = CX23885_MPEG_DVB, | |
151 | }, | |
b3ea0166 ST |
152 | [CX23885_BOARD_HAUPPAUGE_HVR1200] = { |
153 | .name = "Hauppauge WinTV-HVR1200", | |
154 | .portc = CX23885_MPEG_DVB, | |
155 | }, | |
a780a31c ST |
156 | [CX23885_BOARD_HAUPPAUGE_HVR1700] = { |
157 | .name = "Hauppauge WinTV-HVR1700", | |
158 | .portc = CX23885_MPEG_DVB, | |
159 | }, | |
66762373 ST |
160 | [CX23885_BOARD_HAUPPAUGE_HVR1400] = { |
161 | .name = "Hauppauge WinTV-HVR1400", | |
162 | .portc = CX23885_MPEG_DVB, | |
163 | }, | |
335377b7 MK |
164 | [CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP] = { |
165 | .name = "DViCO FusionHDTV7 Dual Express", | |
aaadeac8 | 166 | .portb = CX23885_MPEG_DVB, |
335377b7 MK |
167 | .portc = CX23885_MPEG_DVB, |
168 | }, | |
aef2d186 ST |
169 | [CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP] = { |
170 | .name = "DViCO FusionHDTV DVB-T Dual Express", | |
171 | .portb = CX23885_MPEG_DVB, | |
172 | .portc = CX23885_MPEG_DVB, | |
173 | }, | |
4c56b04a ST |
174 | [CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H] = { |
175 | .name = "Leadtek Winfast PxDVR3200 H", | |
176 | .portc = CX23885_MPEG_DVB, | |
177 | }, | |
9bb1b7e8 IL |
178 | [CX23885_BOARD_COMPRO_VIDEOMATE_E650F] = { |
179 | .name = "Compro VideoMate E650F", | |
180 | .portc = CX23885_MPEG_DVB, | |
181 | }, | |
96318d0c IL |
182 | [CX23885_BOARD_TBS_6920] = { |
183 | .name = "TurboSight TBS 6920", | |
184 | .portb = CX23885_MPEG_DVB, | |
185 | }, | |
579943f5 IL |
186 | [CX23885_BOARD_TEVII_S470] = { |
187 | .name = "TeVii S470", | |
188 | .portb = CX23885_MPEG_DVB, | |
189 | }, | |
c9b8b04b IL |
190 | [CX23885_BOARD_DVBWORLD_2005] = { |
191 | .name = "DVBWorld DVB-S2 2005", | |
192 | .portb = CX23885_MPEG_DVB, | |
193 | }, | |
5a23b076 | 194 | [CX23885_BOARD_NETUP_DUAL_DVBS2_CI] = { |
78db8547 | 195 | .ci_type = 1, |
5a23b076 IL |
196 | .name = "NetUP Dual DVB-S2 CI", |
197 | .portb = CX23885_MPEG_DVB, | |
198 | .portc = CX23885_MPEG_DVB, | |
199 | }, | |
2074dffa ST |
200 | [CX23885_BOARD_HAUPPAUGE_HVR1270] = { |
201 | .name = "Hauppauge WinTV-HVR1270", | |
a5dbf457 | 202 | .portc = CX23885_MPEG_DVB, |
2074dffa | 203 | }, |
d099becb MK |
204 | [CX23885_BOARD_HAUPPAUGE_HVR1275] = { |
205 | .name = "Hauppauge WinTV-HVR1275", | |
206 | .portc = CX23885_MPEG_DVB, | |
207 | }, | |
19bc5796 MK |
208 | [CX23885_BOARD_HAUPPAUGE_HVR1255] = { |
209 | .name = "Hauppauge WinTV-HVR1255", | |
210 | .portc = CX23885_MPEG_DVB, | |
211 | }, | |
6b926eca MK |
212 | [CX23885_BOARD_HAUPPAUGE_HVR1210] = { |
213 | .name = "Hauppauge WinTV-HVR1210", | |
214 | .portc = CX23885_MPEG_DVB, | |
215 | }, | |
493b7127 DW |
216 | [CX23885_BOARD_MYGICA_X8506] = { |
217 | .name = "Mygica X8506 DMB-TH", | |
6f0d8c02 DW |
218 | .tuner_type = TUNER_XC5000, |
219 | .tuner_addr = 0x61, | |
557f48d5 | 220 | .tuner_bus = 1, |
bc1548ad | 221 | .porta = CX23885_ANALOG_VIDEO, |
493b7127 | 222 | .portb = CX23885_MPEG_DVB, |
bc1548ad | 223 | .input = { |
6f0d8c02 DW |
224 | { |
225 | .type = CX23885_VMUX_TELEVISION, | |
226 | .vmux = CX25840_COMPOSITE2, | |
227 | }, | |
bc1548ad DW |
228 | { |
229 | .type = CX23885_VMUX_COMPOSITE1, | |
230 | .vmux = CX25840_COMPOSITE8, | |
231 | }, | |
232 | { | |
233 | .type = CX23885_VMUX_SVIDEO, | |
234 | .vmux = CX25840_SVIDEO_LUMA3 | | |
235 | CX25840_SVIDEO_CHROMA4, | |
236 | }, | |
237 | { | |
238 | .type = CX23885_VMUX_COMPONENT, | |
239 | .vmux = CX25840_COMPONENT_ON | | |
240 | CX25840_VIN1_CH1 | | |
241 | CX25840_VIN6_CH2 | | |
242 | CX25840_VIN7_CH3, | |
243 | }, | |
244 | }, | |
493b7127 | 245 | }, |
2365b2d3 DW |
246 | [CX23885_BOARD_MAGICPRO_PROHDTVE2] = { |
247 | .name = "Magic-Pro ProHDTV Extreme 2", | |
6f0d8c02 DW |
248 | .tuner_type = TUNER_XC5000, |
249 | .tuner_addr = 0x61, | |
557f48d5 | 250 | .tuner_bus = 1, |
bc1548ad | 251 | .porta = CX23885_ANALOG_VIDEO, |
2365b2d3 | 252 | .portb = CX23885_MPEG_DVB, |
bc1548ad | 253 | .input = { |
6f0d8c02 DW |
254 | { |
255 | .type = CX23885_VMUX_TELEVISION, | |
256 | .vmux = CX25840_COMPOSITE2, | |
257 | }, | |
bc1548ad DW |
258 | { |
259 | .type = CX23885_VMUX_COMPOSITE1, | |
260 | .vmux = CX25840_COMPOSITE8, | |
261 | }, | |
262 | { | |
263 | .type = CX23885_VMUX_SVIDEO, | |
264 | .vmux = CX25840_SVIDEO_LUMA3 | | |
265 | CX25840_SVIDEO_CHROMA4, | |
266 | }, | |
267 | { | |
268 | .type = CX23885_VMUX_COMPONENT, | |
269 | .vmux = CX25840_COMPONENT_ON | | |
270 | CX25840_VIN1_CH1 | | |
271 | CX25840_VIN6_CH2 | | |
272 | CX25840_VIN7_CH3, | |
273 | }, | |
274 | }, | |
2365b2d3 | 275 | }, |
13697380 ST |
276 | [CX23885_BOARD_HAUPPAUGE_HVR1850] = { |
277 | .name = "Hauppauge WinTV-HVR1850", | |
278 | .portb = CX23885_MPEG_ENCODER, | |
279 | .portc = CX23885_MPEG_DVB, | |
280 | }, | |
34e383dd VG |
281 | [CX23885_BOARD_COMPRO_VIDEOMATE_E800] = { |
282 | .name = "Compro VideoMate E800", | |
283 | .portc = CX23885_MPEG_DVB, | |
284 | }, | |
aee0b24c MK |
285 | [CX23885_BOARD_HAUPPAUGE_HVR1290] = { |
286 | .name = "Hauppauge WinTV-HVR1290", | |
287 | .portc = CX23885_MPEG_DVB, | |
288 | }, | |
ea5697fe DW |
289 | [CX23885_BOARD_MYGICA_X8558PRO] = { |
290 | .name = "Mygica X8558 PRO DMB-TH", | |
291 | .portb = CX23885_MPEG_DVB, | |
292 | .portc = CX23885_MPEG_DVB, | |
293 | }, | |
0b32d65c KK |
294 | [CX23885_BOARD_LEADTEK_WINFAST_PXTV1200] = { |
295 | .name = "LEADTEK WinFast PxTV1200", | |
296 | .porta = CX23885_ANALOG_VIDEO, | |
297 | .tuner_type = TUNER_XC2028, | |
298 | .tuner_addr = 0x61, | |
557f48d5 | 299 | .tuner_bus = 1, |
0b32d65c KK |
300 | .input = {{ |
301 | .type = CX23885_VMUX_TELEVISION, | |
302 | .vmux = CX25840_VIN2_CH1 | | |
303 | CX25840_VIN5_CH2 | | |
304 | CX25840_NONE0_CH3, | |
305 | }, { | |
306 | .type = CX23885_VMUX_COMPOSITE1, | |
307 | .vmux = CX25840_COMPOSITE1, | |
308 | }, { | |
309 | .type = CX23885_VMUX_SVIDEO, | |
310 | .vmux = CX25840_SVIDEO_LUMA3 | | |
311 | CX25840_SVIDEO_CHROMA4, | |
312 | }, { | |
313 | .type = CX23885_VMUX_COMPONENT, | |
314 | .vmux = CX25840_VIN7_CH1 | | |
315 | CX25840_VIN6_CH2 | | |
316 | CX25840_VIN8_CH3 | | |
317 | CX25840_COMPONENT_ON, | |
318 | } }, | |
319 | }, | |
9028f58f AC |
320 | [CX23885_BOARD_GOTVIEW_X5_3D_HYBRID] = { |
321 | .name = "GoTView X5 3D Hybrid", | |
322 | .tuner_type = TUNER_XC5000, | |
323 | .tuner_addr = 0x64, | |
557f48d5 | 324 | .tuner_bus = 1, |
9028f58f AC |
325 | .porta = CX23885_ANALOG_VIDEO, |
326 | .portb = CX23885_MPEG_DVB, | |
327 | .input = {{ | |
328 | .type = CX23885_VMUX_TELEVISION, | |
329 | .vmux = CX25840_VIN2_CH1 | | |
330 | CX25840_VIN5_CH2, | |
331 | .gpio0 = 0x02, | |
332 | }, { | |
333 | .type = CX23885_VMUX_COMPOSITE1, | |
334 | .vmux = CX23885_VMUX_COMPOSITE1, | |
335 | }, { | |
336 | .type = CX23885_VMUX_SVIDEO, | |
337 | .vmux = CX25840_SVIDEO_LUMA3 | | |
338 | CX25840_SVIDEO_CHROMA4, | |
339 | } }, | |
340 | }, | |
78db8547 IL |
341 | [CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF] = { |
342 | .ci_type = 2, | |
343 | .name = "NetUP Dual DVB-T/C-CI RF", | |
344 | .porta = CX23885_ANALOG_VIDEO, | |
345 | .portb = CX23885_MPEG_DVB, | |
346 | .portc = CX23885_MPEG_DVB, | |
347 | .tuner_type = TUNER_XC5000, | |
348 | .tuner_addr = 0x64, | |
349 | .input = { { | |
350 | .type = CX23885_VMUX_TELEVISION, | |
351 | .vmux = CX25840_COMPOSITE1, | |
352 | } }, | |
353 | }, | |
d19770e5 ST |
354 | }; |
355 | const unsigned int cx23885_bcount = ARRAY_SIZE(cx23885_boards); | |
356 | ||
357 | /* ------------------------------------------------------------------ */ | |
358 | /* PCI subsystem IDs */ | |
359 | ||
360 | struct cx23885_subid cx23885_subids[] = { | |
361 | { | |
362 | .subvendor = 0x0070, | |
363 | .subdevice = 0x3400, | |
364 | .card = CX23885_BOARD_UNKNOWN, | |
9c8ced51 | 365 | }, { |
d19770e5 ST |
366 | .subvendor = 0x0070, |
367 | .subdevice = 0x7600, | |
368 | .card = CX23885_BOARD_HAUPPAUGE_HVR1800lp, | |
9c8ced51 | 369 | }, { |
d19770e5 ST |
370 | .subvendor = 0x0070, |
371 | .subdevice = 0x7800, | |
372 | .card = CX23885_BOARD_HAUPPAUGE_HVR1800, | |
9c8ced51 | 373 | }, { |
d19770e5 ST |
374 | .subvendor = 0x0070, |
375 | .subdevice = 0x7801, | |
376 | .card = CX23885_BOARD_HAUPPAUGE_HVR1800, | |
9c8ced51 | 377 | }, { |
6ccb8cfb MK |
378 | .subvendor = 0x0070, |
379 | .subdevice = 0x7809, | |
380 | .card = CX23885_BOARD_HAUPPAUGE_HVR1800, | |
9c8ced51 | 381 | }, { |
a77743bc ST |
382 | .subvendor = 0x0070, |
383 | .subdevice = 0x7911, | |
384 | .card = CX23885_BOARD_HAUPPAUGE_HVR1250, | |
9c8ced51 | 385 | }, { |
9bc37caa MK |
386 | .subvendor = 0x18ac, |
387 | .subdevice = 0xd500, | |
388 | .card = CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP, | |
9c8ced51 | 389 | }, { |
b00fff0b MK |
390 | .subvendor = 0x0070, |
391 | .subdevice = 0x7790, | |
392 | .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q, | |
9c8ced51 | 393 | }, { |
d1987d55 ST |
394 | .subvendor = 0x0070, |
395 | .subdevice = 0x7797, | |
396 | .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q, | |
9c8ced51 | 397 | }, { |
b00fff0b MK |
398 | .subvendor = 0x0070, |
399 | .subdevice = 0x7710, | |
400 | .card = CX23885_BOARD_HAUPPAUGE_HVR1500, | |
9c8ced51 | 401 | }, { |
07b4a835 MK |
402 | .subvendor = 0x0070, |
403 | .subdevice = 0x7717, | |
404 | .card = CX23885_BOARD_HAUPPAUGE_HVR1500, | |
b3ea0166 ST |
405 | }, { |
406 | .subvendor = 0x0070, | |
407 | .subdevice = 0x71d1, | |
408 | .card = CX23885_BOARD_HAUPPAUGE_HVR1200, | |
3c3852cd MK |
409 | }, { |
410 | .subvendor = 0x0070, | |
411 | .subdevice = 0x71d3, | |
412 | .card = CX23885_BOARD_HAUPPAUGE_HVR1200, | |
a780a31c ST |
413 | }, { |
414 | .subvendor = 0x0070, | |
415 | .subdevice = 0x8101, | |
416 | .card = CX23885_BOARD_HAUPPAUGE_HVR1700, | |
66762373 ST |
417 | }, { |
418 | .subvendor = 0x0070, | |
419 | .subdevice = 0x8010, | |
420 | .card = CX23885_BOARD_HAUPPAUGE_HVR1400, | |
9c8ced51 | 421 | }, { |
335377b7 MK |
422 | .subvendor = 0x18ac, |
423 | .subdevice = 0xd618, | |
424 | .card = CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP, | |
9c8ced51 | 425 | }, { |
aef2d186 ST |
426 | .subvendor = 0x18ac, |
427 | .subdevice = 0xdb78, | |
428 | .card = CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP, | |
4c56b04a ST |
429 | }, { |
430 | .subvendor = 0x107d, | |
431 | .subdevice = 0x6681, | |
432 | .card = CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H, | |
9bb1b7e8 IL |
433 | }, { |
434 | .subvendor = 0x185b, | |
435 | .subdevice = 0xe800, | |
436 | .card = CX23885_BOARD_COMPRO_VIDEOMATE_E650F, | |
96318d0c IL |
437 | }, { |
438 | .subvendor = 0x6920, | |
439 | .subdevice = 0x8888, | |
440 | .card = CX23885_BOARD_TBS_6920, | |
579943f5 IL |
441 | }, { |
442 | .subvendor = 0xd470, | |
443 | .subdevice = 0x9022, | |
444 | .card = CX23885_BOARD_TEVII_S470, | |
c9b8b04b IL |
445 | }, { |
446 | .subvendor = 0x0001, | |
447 | .subdevice = 0x2005, | |
448 | .card = CX23885_BOARD_DVBWORLD_2005, | |
5a23b076 IL |
449 | }, { |
450 | .subvendor = 0x1b55, | |
451 | .subdevice = 0x2a2c, | |
452 | .card = CX23885_BOARD_NETUP_DUAL_DVBS2_CI, | |
2074dffa ST |
453 | }, { |
454 | .subvendor = 0x0070, | |
455 | .subdevice = 0x2211, | |
456 | .card = CX23885_BOARD_HAUPPAUGE_HVR1270, | |
d099becb MK |
457 | }, { |
458 | .subvendor = 0x0070, | |
459 | .subdevice = 0x2215, | |
460 | .card = CX23885_BOARD_HAUPPAUGE_HVR1275, | |
7d7b5284 MK |
461 | }, { |
462 | .subvendor = 0x0070, | |
463 | .subdevice = 0x221d, | |
464 | .card = CX23885_BOARD_HAUPPAUGE_HVR1275, | |
19bc5796 MK |
465 | }, { |
466 | .subvendor = 0x0070, | |
467 | .subdevice = 0x2251, | |
468 | .card = CX23885_BOARD_HAUPPAUGE_HVR1255, | |
7d7b5284 MK |
469 | }, { |
470 | .subvendor = 0x0070, | |
471 | .subdevice = 0x2259, | |
472 | .card = CX23885_BOARD_HAUPPAUGE_HVR1255, | |
6b926eca MK |
473 | }, { |
474 | .subvendor = 0x0070, | |
475 | .subdevice = 0x2291, | |
476 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, | |
477 | }, { | |
478 | .subvendor = 0x0070, | |
479 | .subdevice = 0x2295, | |
480 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, | |
7d7b5284 MK |
481 | }, { |
482 | .subvendor = 0x0070, | |
483 | .subdevice = 0x2299, | |
484 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, | |
485 | }, { | |
486 | .subvendor = 0x0070, | |
487 | .subdevice = 0x229d, | |
488 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */ | |
489 | }, { | |
490 | .subvendor = 0x0070, | |
491 | .subdevice = 0x22f0, | |
492 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, | |
493 | }, { | |
494 | .subvendor = 0x0070, | |
495 | .subdevice = 0x22f1, | |
496 | .card = CX23885_BOARD_HAUPPAUGE_HVR1255, | |
497 | }, { | |
498 | .subvendor = 0x0070, | |
499 | .subdevice = 0x22f2, | |
500 | .card = CX23885_BOARD_HAUPPAUGE_HVR1275, | |
501 | }, { | |
502 | .subvendor = 0x0070, | |
503 | .subdevice = 0x22f3, | |
504 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */ | |
505 | }, { | |
506 | .subvendor = 0x0070, | |
507 | .subdevice = 0x22f4, | |
508 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, | |
509 | }, { | |
510 | .subvendor = 0x0070, | |
511 | .subdevice = 0x22f5, | |
512 | .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */ | |
493b7127 DW |
513 | }, { |
514 | .subvendor = 0x14f1, | |
515 | .subdevice = 0x8651, | |
516 | .card = CX23885_BOARD_MYGICA_X8506, | |
2365b2d3 DW |
517 | }, { |
518 | .subvendor = 0x14f1, | |
519 | .subdevice = 0x8657, | |
520 | .card = CX23885_BOARD_MAGICPRO_PROHDTVE2, | |
13697380 ST |
521 | }, { |
522 | .subvendor = 0x0070, | |
523 | .subdevice = 0x8541, | |
524 | .card = CX23885_BOARD_HAUPPAUGE_HVR1850, | |
34e383dd VG |
525 | }, { |
526 | .subvendor = 0x1858, | |
527 | .subdevice = 0xe800, | |
528 | .card = CX23885_BOARD_COMPRO_VIDEOMATE_E800, | |
aee0b24c MK |
529 | }, { |
530 | .subvendor = 0x0070, | |
531 | .subdevice = 0x8551, | |
532 | .card = CX23885_BOARD_HAUPPAUGE_HVR1290, | |
ea5697fe DW |
533 | }, { |
534 | .subvendor = 0x14f1, | |
535 | .subdevice = 0x8578, | |
536 | .card = CX23885_BOARD_MYGICA_X8558PRO, | |
0b32d65c KK |
537 | }, { |
538 | .subvendor = 0x107d, | |
539 | .subdevice = 0x6f22, | |
540 | .card = CX23885_BOARD_LEADTEK_WINFAST_PXTV1200, | |
9028f58f AC |
541 | }, { |
542 | .subvendor = 0x5654, | |
543 | .subdevice = 0x2390, | |
544 | .card = CX23885_BOARD_GOTVIEW_X5_3D_HYBRID, | |
78db8547 IL |
545 | }, { |
546 | .subvendor = 0x1b55, | |
547 | .subdevice = 0xe2e4, | |
548 | .card = CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF, | |
d19770e5 ST |
549 | }, |
550 | }; | |
551 | const unsigned int cx23885_idcount = ARRAY_SIZE(cx23885_subids); | |
552 | ||
553 | void cx23885_card_list(struct cx23885_dev *dev) | |
554 | { | |
555 | int i; | |
556 | ||
557 | if (0 == dev->pci->subsystem_vendor && | |
558 | 0 == dev->pci->subsystem_device) { | |
9c8ced51 ST |
559 | printk(KERN_INFO |
560 | "%s: Board has no valid PCIe Subsystem ID and can't\n" | |
561 | "%s: be autodetected. Pass card=<n> insmod option\n" | |
562 | "%s: to workaround that. Redirect complaints to the\n" | |
563 | "%s: vendor of the TV card. Best regards,\n" | |
d19770e5 ST |
564 | "%s: -- tux\n", |
565 | dev->name, dev->name, dev->name, dev->name, dev->name); | |
566 | } else { | |
9c8ced51 ST |
567 | printk(KERN_INFO |
568 | "%s: Your board isn't known (yet) to the driver.\n" | |
569 | "%s: Try to pick one of the existing card configs via\n" | |
d19770e5 ST |
570 | "%s: card=<n> insmod option. Updating to the latest\n" |
571 | "%s: version might help as well.\n", | |
572 | dev->name, dev->name, dev->name, dev->name); | |
573 | } | |
9c8ced51 | 574 | printk(KERN_INFO "%s: Here is a list of valid choices for the card=<n> insmod option:\n", |
d19770e5 ST |
575 | dev->name); |
576 | for (i = 0; i < cx23885_bcount; i++) | |
9c8ced51 | 577 | printk(KERN_INFO "%s: card=%d -> %s\n", |
d19770e5 ST |
578 | dev->name, i, cx23885_boards[i].name); |
579 | } | |
580 | ||
581 | static void hauppauge_eeprom(struct cx23885_dev *dev, u8 *eeprom_data) | |
582 | { | |
583 | struct tveeprom tv; | |
584 | ||
9c8ced51 ST |
585 | tveeprom_hauppauge_analog(&dev->i2c_bus[0].i2c_client, &tv, |
586 | eeprom_data); | |
d19770e5 | 587 | |
d19770e5 | 588 | /* Make sure we support the board model */ |
9c8ced51 | 589 | switch (tv.model) { |
5308cf09 MK |
590 | case 22001: |
591 | /* WinTV-HVR1270 (PCIe, Retail, half height) | |
592 | * ATSC/QAM and basic analog, IR Blast */ | |
593 | case 22009: | |
594 | /* WinTV-HVR1210 (PCIe, Retail, half height) | |
595 | * DVB-T and basic analog, IR Blast */ | |
596 | case 22011: | |
597 | /* WinTV-HVR1270 (PCIe, Retail, half height) | |
598 | * ATSC/QAM and basic analog, IR Recv */ | |
599 | case 22019: | |
600 | /* WinTV-HVR1210 (PCIe, Retail, half height) | |
601 | * DVB-T and basic analog, IR Recv */ | |
602 | case 22021: | |
603 | /* WinTV-HVR1275 (PCIe, Retail, half height) | |
604 | * ATSC/QAM and basic analog, IR Recv */ | |
605 | case 22029: | |
606 | /* WinTV-HVR1210 (PCIe, Retail, half height) | |
607 | * DVB-T and basic analog, IR Recv */ | |
608 | case 22101: | |
609 | /* WinTV-HVR1270 (PCIe, Retail, full height) | |
610 | * ATSC/QAM and basic analog, IR Blast */ | |
611 | case 22109: | |
612 | /* WinTV-HVR1210 (PCIe, Retail, full height) | |
613 | * DVB-T and basic analog, IR Blast */ | |
614 | case 22111: | |
615 | /* WinTV-HVR1270 (PCIe, Retail, full height) | |
616 | * ATSC/QAM and basic analog, IR Recv */ | |
617 | case 22119: | |
618 | /* WinTV-HVR1210 (PCIe, Retail, full height) | |
619 | * DVB-T and basic analog, IR Recv */ | |
620 | case 22121: | |
621 | /* WinTV-HVR1275 (PCIe, Retail, full height) | |
622 | * ATSC/QAM and basic analog, IR Recv */ | |
623 | case 22129: | |
624 | /* WinTV-HVR1210 (PCIe, Retail, full height) | |
625 | * DVB-T and basic analog, IR Recv */ | |
36396c89 MK |
626 | case 71009: |
627 | /* WinTV-HVR1200 (PCIe, Retail, full height) | |
628 | * DVB-T and basic analog */ | |
629 | case 71359: | |
630 | /* WinTV-HVR1200 (PCIe, OEM, half height) | |
631 | * DVB-T and basic analog */ | |
632 | case 71439: | |
633 | /* WinTV-HVR1200 (PCIe, OEM, half height) | |
634 | * DVB-T and basic analog */ | |
635 | case 71449: | |
636 | /* WinTV-HVR1200 (PCIe, OEM, full height) | |
637 | * DVB-T and basic analog */ | |
638 | case 71939: | |
639 | /* WinTV-HVR1200 (PCIe, OEM, half height) | |
640 | * DVB-T and basic analog */ | |
641 | case 71949: | |
642 | /* WinTV-HVR1200 (PCIe, OEM, full height) | |
643 | * DVB-T and basic analog */ | |
644 | case 71959: | |
645 | /* WinTV-HVR1200 (PCIe, OEM, full height) | |
646 | * DVB-T and basic analog */ | |
647 | case 71979: | |
648 | /* WinTV-HVR1200 (PCIe, OEM, half height) | |
649 | * DVB-T and basic analog */ | |
650 | case 71999: | |
651 | /* WinTV-HVR1200 (PCIe, OEM, full height) | |
652 | * DVB-T and basic analog */ | |
9c8ced51 ST |
653 | case 76601: |
654 | /* WinTV-HVR1800lp (PCIe, Retail, No IR, Dual | |
655 | channel ATSC and MPEG2 HW Encoder */ | |
656 | case 77001: | |
657 | /* WinTV-HVR1500 (Express Card, OEM, No IR, ATSC | |
658 | and Basic analog */ | |
659 | case 77011: | |
660 | /* WinTV-HVR1500 (Express Card, Retail, No IR, ATSC | |
661 | and Basic analog */ | |
662 | case 77041: | |
663 | /* WinTV-HVR1500Q (Express Card, OEM, No IR, ATSC/QAM | |
664 | and Basic analog */ | |
665 | case 77051: | |
666 | /* WinTV-HVR1500Q (Express Card, Retail, No IR, ATSC/QAM | |
667 | and Basic analog */ | |
668 | case 78011: | |
669 | /* WinTV-HVR1800 (PCIe, Retail, 3.5mm in, IR, No FM, | |
670 | Dual channel ATSC and MPEG2 HW Encoder */ | |
671 | case 78501: | |
672 | /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM, | |
673 | Dual channel ATSC and MPEG2 HW Encoder */ | |
674 | case 78521: | |
675 | /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM, | |
676 | Dual channel ATSC and MPEG2 HW Encoder */ | |
677 | case 78531: | |
678 | /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, No FM, | |
679 | Dual channel ATSC and MPEG2 HW Encoder */ | |
680 | case 78631: | |
681 | /* WinTV-HVR1800 (PCIe, OEM, No IR, No FM, | |
682 | Dual channel ATSC and MPEG2 HW Encoder */ | |
683 | case 79001: | |
684 | /* WinTV-HVR1250 (PCIe, Retail, IR, full height, | |
685 | ATSC and Basic analog */ | |
686 | case 79101: | |
687 | /* WinTV-HVR1250 (PCIe, Retail, IR, half height, | |
688 | ATSC and Basic analog */ | |
ebbeb460 AW |
689 | case 79501: |
690 | /* WinTV-HVR1250 (PCIe, No IR, half height, | |
691 | ATSC [at least] and Basic analog) */ | |
9c8ced51 ST |
692 | case 79561: |
693 | /* WinTV-HVR1250 (PCIe, OEM, No IR, half height, | |
694 | ATSC and Basic analog */ | |
695 | case 79571: | |
696 | /* WinTV-HVR1250 (PCIe, OEM, No IR, full height, | |
697 | ATSC and Basic analog */ | |
698 | case 79671: | |
699 | /* WinTV-HVR1250 (PCIe, OEM, No IR, half height, | |
700 | ATSC and Basic analog */ | |
66762373 ST |
701 | case 80019: |
702 | /* WinTV-HVR1400 (Express Card, Retail, IR, | |
703 | * DVB-T and Basic analog */ | |
36396c89 MK |
704 | case 81509: |
705 | /* WinTV-HVR1700 (PCIe, OEM, No IR, half height) | |
706 | * DVB-T and MPEG2 HW Encoder */ | |
a780a31c | 707 | case 81519: |
36396c89 | 708 | /* WinTV-HVR1700 (PCIe, OEM, No IR, full height) |
a780a31c | 709 | * DVB-T and MPEG2 HW Encoder */ |
d19770e5 | 710 | break; |
13697380 | 711 | case 85021: |
73a5f419 | 712 | /* WinTV-HVR1850 (PCIe, Retail, 3.5mm in, IR, FM, |
13697380 ST |
713 | Dual channel ATSC and MPEG2 HW Encoder */ |
714 | break; | |
73a5f419 MK |
715 | case 85721: |
716 | /* WinTV-HVR1290 (PCIe, OEM, RCA in, IR, | |
717 | Dual channel ATSC and Basic analog */ | |
718 | break; | |
d19770e5 | 719 | default: |
13697380 ST |
720 | printk(KERN_WARNING "%s: warning: " |
721 | "unknown hauppauge model #%d\n", | |
9c8ced51 | 722 | dev->name, tv.model); |
d19770e5 ST |
723 | break; |
724 | } | |
725 | ||
726 | printk(KERN_INFO "%s: hauppauge eeprom: model=%d\n", | |
727 | dev->name, tv.model); | |
728 | } | |
729 | ||
d7cba043 | 730 | int cx23885_tuner_callback(void *priv, int component, int command, int arg) |
8c70017f | 731 | { |
89ce2216 ST |
732 | struct cx23885_tsport *port = priv; |
733 | struct cx23885_dev *dev = port->dev; | |
6df51690 ST |
734 | u32 bitmask = 0; |
735 | ||
89ce2216 ST |
736 | if (command == XC2028_RESET_CLK) |
737 | return 0; | |
738 | ||
6df51690 ST |
739 | if (command != 0) { |
740 | printk(KERN_ERR "%s(): Unknown command 0x%x.\n", | |
741 | __func__, command); | |
742 | return -EINVAL; | |
743 | } | |
8c70017f | 744 | |
9c8ced51 | 745 | switch (dev->board) { |
90a71b1c ST |
746 | case CX23885_BOARD_HAUPPAUGE_HVR1400: |
747 | case CX23885_BOARD_HAUPPAUGE_HVR1500: | |
8c70017f | 748 | case CX23885_BOARD_HAUPPAUGE_HVR1500Q: |
4c56b04a | 749 | case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H: |
9bb1b7e8 | 750 | case CX23885_BOARD_COMPRO_VIDEOMATE_E650F: |
34e383dd | 751 | case CX23885_BOARD_COMPRO_VIDEOMATE_E800: |
0b32d65c | 752 | case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200: |
90a71b1c | 753 | /* Tuner Reset Command */ |
4c56b04a | 754 | bitmask = 0x04; |
6df51690 ST |
755 | break; |
756 | case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP: | |
aef2d186 | 757 | case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP: |
4c56b04a ST |
758 | /* Two identical tuners on two different i2c buses, |
759 | * we need to reset the correct gpio. */ | |
d4dc673d | 760 | if (port->nr == 1) |
4c56b04a | 761 | bitmask = 0x01; |
d4dc673d | 762 | else if (port->nr == 2) |
4c56b04a | 763 | bitmask = 0x04; |
8c70017f | 764 | break; |
9028f58f AC |
765 | case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID: |
766 | /* Tuner Reset Command */ | |
767 | bitmask = 0x02; | |
768 | break; | |
78db8547 IL |
769 | case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: |
770 | altera_ci_tuner_reset(dev, port->nr); | |
771 | break; | |
8c70017f ST |
772 | } |
773 | ||
6df51690 ST |
774 | if (bitmask) { |
775 | /* Drive the tuner into reset and back out */ | |
776 | cx_clear(GP0_IO, bitmask); | |
777 | mdelay(200); | |
778 | cx_set(GP0_IO, bitmask); | |
779 | } | |
780 | ||
781 | return 0; | |
8c70017f | 782 | } |
73c993a8 | 783 | |
a6a3f140 ST |
784 | void cx23885_gpio_setup(struct cx23885_dev *dev) |
785 | { | |
9c8ced51 | 786 | switch (dev->board) { |
a6a3f140 ST |
787 | case CX23885_BOARD_HAUPPAUGE_HVR1250: |
788 | /* GPIO-0 cx24227 demodulator reset */ | |
789 | cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */ | |
790 | break; | |
07b4a835 MK |
791 | case CX23885_BOARD_HAUPPAUGE_HVR1500: |
792 | /* GPIO-0 cx24227 demodulator */ | |
793 | /* GPIO-2 xc3028 tuner */ | |
794 | ||
795 | /* Put the parts into reset */ | |
796 | cx_set(GP0_IO, 0x00050000); | |
797 | cx_clear(GP0_IO, 0x00000005); | |
798 | msleep(5); | |
799 | ||
800 | /* Bring the parts out of reset */ | |
801 | cx_set(GP0_IO, 0x00050005); | |
802 | break; | |
d1987d55 ST |
803 | case CX23885_BOARD_HAUPPAUGE_HVR1500Q: |
804 | /* GPIO-0 cx24227 demodulator reset */ | |
805 | /* GPIO-2 xc5000 tuner reset */ | |
806 | cx_set(GP0_IO, 0x00050005); /* Bring the part out of reset */ | |
807 | break; | |
a6a3f140 ST |
808 | case CX23885_BOARD_HAUPPAUGE_HVR1800: |
809 | /* GPIO-0 656_CLK */ | |
810 | /* GPIO-1 656_D0 */ | |
811 | /* GPIO-2 8295A Reset */ | |
812 | /* GPIO-3-10 cx23417 data0-7 */ | |
813 | /* GPIO-11-14 cx23417 addr0-3 */ | |
814 | /* GPIO-15-18 cx23417 READY, CS, RD, WR */ | |
815 | /* GPIO-19 IR_RX */ | |
3ba71d21 | 816 | |
a589b665 ST |
817 | /* CX23417 GPIO's */ |
818 | /* EIO15 Zilog Reset */ | |
819 | /* EIO14 S5H1409/CX24227 Reset */ | |
f659c513 ST |
820 | mc417_gpio_enable(dev, GPIO_15 | GPIO_14, 1); |
821 | ||
822 | /* Put the demod into reset and protect the eeprom */ | |
823 | mc417_gpio_clear(dev, GPIO_15 | GPIO_14); | |
824 | mdelay(100); | |
825 | ||
826 | /* Bring the demod and blaster out of reset */ | |
827 | mc417_gpio_set(dev, GPIO_15 | GPIO_14); | |
828 | mdelay(100); | |
a589b665 | 829 | |
5206d6ec | 830 | /* Force the TDA8295A into reset and back */ |
21ff3e4f ST |
831 | cx23885_gpio_enable(dev, GPIO_2, 1); |
832 | cx23885_gpio_set(dev, GPIO_2); | |
5206d6ec | 833 | mdelay(20); |
21ff3e4f | 834 | cx23885_gpio_clear(dev, GPIO_2); |
5206d6ec | 835 | mdelay(20); |
21ff3e4f | 836 | cx23885_gpio_set(dev, GPIO_2); |
5206d6ec | 837 | mdelay(20); |
a6a3f140 | 838 | break; |
b3ea0166 ST |
839 | case CX23885_BOARD_HAUPPAUGE_HVR1200: |
840 | /* GPIO-0 tda10048 demodulator reset */ | |
841 | /* GPIO-2 tda18271 tuner reset */ | |
842 | ||
a780a31c ST |
843 | /* Put the parts into reset and back */ |
844 | cx_set(GP0_IO, 0x00050000); | |
845 | mdelay(20); | |
846 | cx_clear(GP0_IO, 0x00000005); | |
847 | mdelay(20); | |
848 | cx_set(GP0_IO, 0x00050005); | |
849 | break; | |
850 | case CX23885_BOARD_HAUPPAUGE_HVR1700: | |
851 | /* GPIO-0 TDA10048 demodulator reset */ | |
852 | /* GPIO-2 TDA8295A Reset */ | |
853 | /* GPIO-3-10 cx23417 data0-7 */ | |
854 | /* GPIO-11-14 cx23417 addr0-3 */ | |
855 | /* GPIO-15-18 cx23417 READY, CS, RD, WR */ | |
856 | ||
857 | /* The following GPIO's are on the interna AVCore (cx25840) */ | |
858 | /* GPIO-19 IR_RX */ | |
859 | /* GPIO-20 IR_TX 416/DVBT Select */ | |
860 | /* GPIO-21 IIS DAT */ | |
861 | /* GPIO-22 IIS WCLK */ | |
862 | /* GPIO-23 IIS BCLK */ | |
863 | ||
66762373 ST |
864 | /* Put the parts into reset and back */ |
865 | cx_set(GP0_IO, 0x00050000); | |
866 | mdelay(20); | |
867 | cx_clear(GP0_IO, 0x00000005); | |
868 | mdelay(20); | |
869 | cx_set(GP0_IO, 0x00050005); | |
870 | break; | |
871 | case CX23885_BOARD_HAUPPAUGE_HVR1400: | |
872 | /* GPIO-0 Dibcom7000p demodulator reset */ | |
873 | /* GPIO-2 xc3028L tuner reset */ | |
874 | /* GPIO-13 LED */ | |
875 | ||
b3ea0166 ST |
876 | /* Put the parts into reset and back */ |
877 | cx_set(GP0_IO, 0x00050000); | |
878 | mdelay(20); | |
879 | cx_clear(GP0_IO, 0x00000005); | |
880 | mdelay(20); | |
881 | cx_set(GP0_IO, 0x00050005); | |
882 | break; | |
1ecc5aed ST |
883 | case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP: |
884 | /* GPIO-0 xc5000 tuner reset i2c bus 0 */ | |
885 | /* GPIO-1 s5h1409 demod reset i2c bus 0 */ | |
886 | /* GPIO-2 xc5000 tuner reset i2c bus 1 */ | |
887 | /* GPIO-3 s5h1409 demod reset i2c bus 0 */ | |
888 | ||
aef2d186 ST |
889 | /* Put the parts into reset and back */ |
890 | cx_set(GP0_IO, 0x000f0000); | |
891 | mdelay(20); | |
892 | cx_clear(GP0_IO, 0x0000000f); | |
893 | mdelay(20); | |
894 | cx_set(GP0_IO, 0x000f000f); | |
895 | break; | |
896 | case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP: | |
897 | /* GPIO-0 portb xc3028 reset */ | |
898 | /* GPIO-1 portb zl10353 reset */ | |
899 | /* GPIO-2 portc xc3028 reset */ | |
900 | /* GPIO-3 portc zl10353 reset */ | |
901 | ||
1ecc5aed ST |
902 | /* Put the parts into reset and back */ |
903 | cx_set(GP0_IO, 0x000f0000); | |
904 | mdelay(20); | |
905 | cx_clear(GP0_IO, 0x0000000f); | |
906 | mdelay(20); | |
907 | cx_set(GP0_IO, 0x000f000f); | |
908 | break; | |
4c56b04a | 909 | case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H: |
9bb1b7e8 | 910 | case CX23885_BOARD_COMPRO_VIDEOMATE_E650F: |
34e383dd | 911 | case CX23885_BOARD_COMPRO_VIDEOMATE_E800: |
0b32d65c | 912 | case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200: |
4c56b04a ST |
913 | /* GPIO-2 xc3028 tuner reset */ |
914 | ||
915 | /* The following GPIO's are on the internal AVCore (cx25840) */ | |
916 | /* GPIO-? zl10353 demod reset */ | |
917 | ||
918 | /* Put the parts into reset and back */ | |
919 | cx_set(GP0_IO, 0x00040000); | |
920 | mdelay(20); | |
921 | cx_clear(GP0_IO, 0x00000004); | |
922 | mdelay(20); | |
923 | cx_set(GP0_IO, 0x00040004); | |
924 | break; | |
96318d0c IL |
925 | case CX23885_BOARD_TBS_6920: |
926 | cx_write(MC417_CTL, 0x00000036); | |
927 | cx_write(MC417_OEN, 0x00001000); | |
09ea33e5 IL |
928 | cx_set(MC417_RWD, 0x00000002); |
929 | mdelay(200); | |
930 | cx_clear(MC417_RWD, 0x00000800); | |
931 | mdelay(200); | |
932 | cx_set(MC417_RWD, 0x00000800); | |
933 | mdelay(200); | |
96318d0c | 934 | break; |
5a23b076 IL |
935 | case CX23885_BOARD_NETUP_DUAL_DVBS2_CI: |
936 | /* GPIO-0 INTA from CiMax1 | |
937 | GPIO-1 INTB from CiMax2 | |
938 | GPIO-2 reset chips | |
939 | GPIO-3 to GPIO-10 data/addr for CA | |
940 | GPIO-11 ~CS0 to CiMax1 | |
941 | GPIO-12 ~CS1 to CiMax2 | |
942 | GPIO-13 ADL0 load LSB addr | |
943 | GPIO-14 ADL1 load MSB addr | |
944 | GPIO-15 ~RDY from CiMax | |
945 | GPIO-17 ~RD to CiMax | |
946 | GPIO-18 ~WR to CiMax | |
947 | */ | |
948 | cx_set(GP0_IO, 0x00040000); /* GPIO as out */ | |
949 | /* GPIO1 and GPIO2 as INTA and INTB from CiMaxes, reset low */ | |
950 | cx_clear(GP0_IO, 0x00030004); | |
951 | mdelay(100);/* reset delay */ | |
952 | cx_set(GP0_IO, 0x00040004); /* GPIO as out, reset high */ | |
953 | cx_write(MC417_CTL, 0x00000037);/* enable GPIO3-18 pins */ | |
954 | /* GPIO-15 IN as ~ACK, rest as OUT */ | |
955 | cx_write(MC417_OEN, 0x00001000); | |
956 | /* ~RD, ~WR high; ADL0, ADL1 low; ~CS0, ~CS1 high */ | |
957 | cx_write(MC417_RWD, 0x0000c300); | |
958 | /* enable irq */ | |
959 | cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/ | |
960 | break; | |
2074dffa | 961 | case CX23885_BOARD_HAUPPAUGE_HVR1270: |
d099becb | 962 | case CX23885_BOARD_HAUPPAUGE_HVR1275: |
19bc5796 | 963 | case CX23885_BOARD_HAUPPAUGE_HVR1255: |
6b926eca | 964 | case CX23885_BOARD_HAUPPAUGE_HVR1210: |
d099becb | 965 | /* GPIO-5 RF Control: 0 = RF1 Terrestrial, 1 = RF2 Cable */ |
6b926eca MK |
966 | /* GPIO-6 I2C Gate which can isolate the demod from the bus */ |
967 | /* GPIO-9 Demod reset */ | |
2074dffa ST |
968 | |
969 | /* Put the parts into reset and back */ | |
d099becb MK |
970 | cx23885_gpio_enable(dev, GPIO_9 | GPIO_6 | GPIO_5, 1); |
971 | cx23885_gpio_set(dev, GPIO_9 | GPIO_6 | GPIO_5); | |
2074dffa ST |
972 | cx23885_gpio_clear(dev, GPIO_9); |
973 | mdelay(20); | |
974 | cx23885_gpio_set(dev, GPIO_9); | |
975 | break; | |
493b7127 | 976 | case CX23885_BOARD_MYGICA_X8506: |
2365b2d3 | 977 | case CX23885_BOARD_MAGICPRO_PROHDTVE2: |
8e069bb9 | 978 | /* GPIO-0 (0)Analog / (1)Digital TV */ |
493b7127 | 979 | /* GPIO-1 reset XC5000 */ |
2365b2d3 | 980 | /* GPIO-2 reset LGS8GL5 / LGS8G75 */ |
8e069bb9 DW |
981 | cx23885_gpio_enable(dev, GPIO_0 | GPIO_1 | GPIO_2, 1); |
982 | cx23885_gpio_clear(dev, GPIO_1 | GPIO_2); | |
493b7127 | 983 | mdelay(100); |
8e069bb9 | 984 | cx23885_gpio_set(dev, GPIO_0 | GPIO_1 | GPIO_2); |
493b7127 DW |
985 | mdelay(100); |
986 | break; | |
ea5697fe DW |
987 | case CX23885_BOARD_MYGICA_X8558PRO: |
988 | /* GPIO-0 reset first ATBM8830 */ | |
989 | /* GPIO-1 reset second ATBM8830 */ | |
990 | cx23885_gpio_enable(dev, GPIO_0 | GPIO_1, 1); | |
991 | cx23885_gpio_clear(dev, GPIO_0 | GPIO_1); | |
992 | mdelay(100); | |
993 | cx23885_gpio_set(dev, GPIO_0 | GPIO_1); | |
994 | mdelay(100); | |
995 | break; | |
13697380 | 996 | case CX23885_BOARD_HAUPPAUGE_HVR1850: |
aee0b24c | 997 | case CX23885_BOARD_HAUPPAUGE_HVR1290: |
13697380 ST |
998 | /* GPIO-0 656_CLK */ |
999 | /* GPIO-1 656_D0 */ | |
1000 | /* GPIO-2 Wake# */ | |
1001 | /* GPIO-3-10 cx23417 data0-7 */ | |
1002 | /* GPIO-11-14 cx23417 addr0-3 */ | |
1003 | /* GPIO-15-18 cx23417 READY, CS, RD, WR */ | |
1004 | /* GPIO-19 IR_RX */ | |
1005 | /* GPIO-20 C_IR_TX */ | |
1006 | /* GPIO-21 I2S DAT */ | |
1007 | /* GPIO-22 I2S WCLK */ | |
1008 | /* GPIO-23 I2S BCLK */ | |
1009 | /* ALT GPIO: EXP GPIO LATCH */ | |
1010 | ||
1011 | /* CX23417 GPIO's */ | |
1012 | /* GPIO-14 S5H1411/CX24228 Reset */ | |
1013 | /* GPIO-13 EEPROM write protect */ | |
1014 | mc417_gpio_enable(dev, GPIO_14 | GPIO_13, 1); | |
1015 | ||
1016 | /* Put the demod into reset and protect the eeprom */ | |
1017 | mc417_gpio_clear(dev, GPIO_14 | GPIO_13); | |
1018 | mdelay(100); | |
1019 | ||
1020 | /* Bring the demod out of reset */ | |
1021 | mc417_gpio_set(dev, GPIO_14); | |
1022 | mdelay(100); | |
1023 | ||
1024 | /* CX24228 GPIO */ | |
1025 | /* Connected to IF / Mux */ | |
1026 | break; | |
9028f58f AC |
1027 | case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID: |
1028 | cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */ | |
1029 | break; | |
78db8547 IL |
1030 | case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: |
1031 | /* GPIO-0 ~INT in | |
1032 | GPIO-1 TMS out | |
1033 | GPIO-2 ~reset chips out | |
1034 | GPIO-3 to GPIO-10 data/addr for CA in/out | |
1035 | GPIO-11 ~CS out | |
1036 | GPIO-12 ADDR out | |
1037 | GPIO-13 ~WR out | |
1038 | GPIO-14 ~RD out | |
1039 | GPIO-15 ~RDY in | |
1040 | GPIO-16 TCK out | |
1041 | GPIO-17 TDO in | |
1042 | GPIO-18 TDI out | |
1043 | */ | |
1044 | cx_set(GP0_IO, 0x00060000); /* GPIO-1,2 as out */ | |
1045 | /* GPIO-0 as INT, reset & TMS low */ | |
1046 | cx_clear(GP0_IO, 0x00010006); | |
1047 | mdelay(100);/* reset delay */ | |
1048 | cx_set(GP0_IO, 0x00000004); /* reset high */ | |
1049 | cx_write(MC417_CTL, 0x00000037);/* enable GPIO-3..18 pins */ | |
1050 | /* GPIO-17 is TDO in, GPIO-15 is ~RDY in, rest is out */ | |
1051 | cx_write(MC417_OEN, 0x00005000); | |
1052 | /* ~RD, ~WR high; ADDR low; ~CS high */ | |
1053 | cx_write(MC417_RWD, 0x00000d00); | |
1054 | /* enable irq */ | |
1055 | cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/ | |
1056 | break; | |
a6a3f140 ST |
1057 | } |
1058 | } | |
1059 | ||
1060 | int cx23885_ir_init(struct cx23885_dev *dev) | |
1061 | { | |
98d109f9 | 1062 | static struct v4l2_subdev_io_pin_config ir_rxtx_pin_cfg[] = { |
81f287da AW |
1063 | { |
1064 | .flags = V4L2_SUBDEV_IO_PIN_INPUT, | |
1065 | .pin = CX23885_PIN_IR_RX_GPIO19, | |
1066 | .function = CX23885_PAD_IR_RX, | |
1067 | .value = 0, | |
1068 | .strength = CX25840_PIN_DRIVE_MEDIUM, | |
1069 | }, { | |
1070 | .flags = V4L2_SUBDEV_IO_PIN_OUTPUT, | |
1071 | .pin = CX23885_PIN_IR_TX_GPIO20, | |
1072 | .function = CX23885_PAD_IR_TX, | |
1073 | .value = 0, | |
1074 | .strength = CX25840_PIN_DRIVE_MEDIUM, | |
1075 | } | |
1076 | }; | |
98d109f9 AW |
1077 | const size_t ir_rxtx_pin_cfg_count = ARRAY_SIZE(ir_rxtx_pin_cfg); |
1078 | ||
1079 | static struct v4l2_subdev_io_pin_config ir_rx_pin_cfg[] = { | |
1080 | { | |
1081 | .flags = V4L2_SUBDEV_IO_PIN_INPUT, | |
1082 | .pin = CX23885_PIN_IR_RX_GPIO19, | |
1083 | .function = CX23885_PAD_IR_RX, | |
1084 | .value = 0, | |
1085 | .strength = CX25840_PIN_DRIVE_MEDIUM, | |
1086 | } | |
1087 | }; | |
1088 | const size_t ir_rx_pin_cfg_count = ARRAY_SIZE(ir_rx_pin_cfg); | |
81f287da AW |
1089 | |
1090 | struct v4l2_subdev_ir_parameters params; | |
29f8a0a5 | 1091 | int ret = 0; |
a6a3f140 | 1092 | switch (dev->board) { |
07b4a835 | 1093 | case CX23885_BOARD_HAUPPAUGE_HVR1500: |
d1987d55 | 1094 | case CX23885_BOARD_HAUPPAUGE_HVR1500Q: |
a6a3f140 | 1095 | case CX23885_BOARD_HAUPPAUGE_HVR1800: |
b3ea0166 | 1096 | case CX23885_BOARD_HAUPPAUGE_HVR1200: |
66762373 | 1097 | case CX23885_BOARD_HAUPPAUGE_HVR1400: |
2074dffa | 1098 | case CX23885_BOARD_HAUPPAUGE_HVR1270: |
d099becb | 1099 | case CX23885_BOARD_HAUPPAUGE_HVR1275: |
19bc5796 | 1100 | case CX23885_BOARD_HAUPPAUGE_HVR1255: |
6b926eca | 1101 | case CX23885_BOARD_HAUPPAUGE_HVR1210: |
a6a3f140 ST |
1102 | /* FIXME: Implement me */ |
1103 | break; | |
29f8a0a5 | 1104 | case CX23885_BOARD_HAUPPAUGE_HVR1850: |
7fec6fee | 1105 | case CX23885_BOARD_HAUPPAUGE_HVR1290: |
29f8a0a5 AW |
1106 | ret = cx23888_ir_probe(dev); |
1107 | if (ret) | |
1108 | break; | |
1109 | dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_888_IR); | |
81f287da | 1110 | v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config, |
98d109f9 | 1111 | ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg); |
81f287da AW |
1112 | /* |
1113 | * For these boards we need to invert the Tx output via the | |
1114 | * IR controller to have the LED off while idle | |
1115 | */ | |
1116 | v4l2_subdev_call(dev->sd_ir, ir, tx_g_parameters, ¶ms); | |
1117 | params.enable = false; | |
1118 | params.shutdown = false; | |
1119 | params.invert_level = true; | |
1120 | v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, ¶ms); | |
1121 | params.shutdown = true; | |
1122 | v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, ¶ms); | |
29f8a0a5 | 1123 | break; |
98d109f9 | 1124 | case CX23885_BOARD_TEVII_S470: |
fa647f24 AW |
1125 | if (!enable_885_ir) |
1126 | break; | |
98d109f9 AW |
1127 | dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE); |
1128 | if (dev->sd_ir == NULL) { | |
1129 | ret = -ENODEV; | |
1130 | break; | |
1131 | } | |
1132 | v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config, | |
1133 | ir_rx_pin_cfg_count, ir_rx_pin_cfg); | |
98d109f9 AW |
1134 | break; |
1135 | case CX23885_BOARD_HAUPPAUGE_HVR1250: | |
fa647f24 AW |
1136 | if (!enable_885_ir) |
1137 | break; | |
98d109f9 AW |
1138 | dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE); |
1139 | if (dev->sd_ir == NULL) { | |
1140 | ret = -ENODEV; | |
1141 | break; | |
1142 | } | |
1143 | v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config, | |
1144 | ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg); | |
98d109f9 | 1145 | break; |
12886871 ST |
1146 | case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP: |
1147 | request_module("ir-kbd-i2c"); | |
1148 | break; | |
a6a3f140 ST |
1149 | } |
1150 | ||
29f8a0a5 | 1151 | return ret; |
a6a3f140 ST |
1152 | } |
1153 | ||
f59ad611 AW |
1154 | void cx23885_ir_fini(struct cx23885_dev *dev) |
1155 | { | |
1156 | switch (dev->board) { | |
1157 | case CX23885_BOARD_HAUPPAUGE_HVR1850: | |
7fec6fee | 1158 | case CX23885_BOARD_HAUPPAUGE_HVR1290: |
dbe83a3b | 1159 | cx23885_irq_remove(dev, PCI_MSK_IR); |
f59ad611 AW |
1160 | cx23888_ir_remove(dev); |
1161 | dev->sd_ir = NULL; | |
1162 | break; | |
98d109f9 AW |
1163 | case CX23885_BOARD_TEVII_S470: |
1164 | case CX23885_BOARD_HAUPPAUGE_HVR1250: | |
dbe83a3b | 1165 | cx23885_irq_remove(dev, PCI_MSK_AV_CORE); |
98d109f9 AW |
1166 | /* sd_ir is a duplicate pointer to the AV Core, just clear it */ |
1167 | dev->sd_ir = NULL; | |
1168 | break; | |
f59ad611 AW |
1169 | } |
1170 | } | |
1171 | ||
78db8547 IL |
1172 | int netup_jtag_io(void *device, int tms, int tdi, int read_tdo) |
1173 | { | |
1174 | int data; | |
1175 | int tdo = 0; | |
1176 | struct cx23885_dev *dev = (struct cx23885_dev *)device; | |
1177 | /*TMS*/ | |
1178 | data = ((cx_read(GP0_IO)) & (~0x00000002)); | |
1179 | data |= (tms ? 0x00020002 : 0x00020000); | |
1180 | cx_write(GP0_IO, data); | |
1181 | ||
1182 | /*TDI*/ | |
1183 | data = ((cx_read(MC417_RWD)) & (~0x0000a000)); | |
1184 | data |= (tdi ? 0x00008000 : 0); | |
1185 | cx_write(MC417_RWD, data); | |
1186 | if (read_tdo) | |
1187 | tdo = (data & 0x00004000) ? 1 : 0; /*TDO*/ | |
1188 | ||
1189 | cx_write(MC417_RWD, data | 0x00002000); | |
1190 | udelay(1); | |
1191 | /*TCK*/ | |
1192 | cx_write(MC417_RWD, data); | |
1193 | ||
1194 | return tdo; | |
1195 | } | |
1196 | ||
f59ad611 AW |
1197 | void cx23885_ir_pci_int_enable(struct cx23885_dev *dev) |
1198 | { | |
1199 | switch (dev->board) { | |
1200 | case CX23885_BOARD_HAUPPAUGE_HVR1850: | |
7fec6fee | 1201 | case CX23885_BOARD_HAUPPAUGE_HVR1290: |
dbe83a3b AW |
1202 | if (dev->sd_ir) |
1203 | cx23885_irq_add_enable(dev, PCI_MSK_IR); | |
f59ad611 | 1204 | break; |
98d109f9 AW |
1205 | case CX23885_BOARD_TEVII_S470: |
1206 | case CX23885_BOARD_HAUPPAUGE_HVR1250: | |
dbe83a3b AW |
1207 | if (dev->sd_ir) |
1208 | cx23885_irq_add_enable(dev, PCI_MSK_AV_CORE); | |
98d109f9 | 1209 | break; |
f59ad611 AW |
1210 | } |
1211 | } | |
1212 | ||
d19770e5 ST |
1213 | void cx23885_card_setup(struct cx23885_dev *dev) |
1214 | { | |
a6a3f140 ST |
1215 | struct cx23885_tsport *ts1 = &dev->ts1; |
1216 | struct cx23885_tsport *ts2 = &dev->ts2; | |
1217 | ||
d19770e5 ST |
1218 | static u8 eeprom[256]; |
1219 | ||
1220 | if (dev->i2c_bus[0].i2c_rc == 0) { | |
1221 | dev->i2c_bus[0].i2c_client.addr = 0xa0 >> 1; | |
44a6481d MK |
1222 | tveeprom_read(&dev->i2c_bus[0].i2c_client, |
1223 | eeprom, sizeof(eeprom)); | |
d19770e5 ST |
1224 | } |
1225 | ||
1226 | switch (dev->board) { | |
a77743bc | 1227 | case CX23885_BOARD_HAUPPAUGE_HVR1250: |
ebbeb460 AW |
1228 | if (dev->i2c_bus[0].i2c_rc == 0) { |
1229 | if (eeprom[0x80] != 0x84) | |
1230 | hauppauge_eeprom(dev, eeprom+0xc0); | |
1231 | else | |
1232 | hauppauge_eeprom(dev, eeprom+0x80); | |
1233 | } | |
1234 | break; | |
07b4a835 | 1235 | case CX23885_BOARD_HAUPPAUGE_HVR1500: |
d1987d55 | 1236 | case CX23885_BOARD_HAUPPAUGE_HVR1500Q: |
66762373 | 1237 | case CX23885_BOARD_HAUPPAUGE_HVR1400: |
c88133ec ST |
1238 | if (dev->i2c_bus[0].i2c_rc == 0) |
1239 | hauppauge_eeprom(dev, eeprom+0x80); | |
1240 | break; | |
d19770e5 ST |
1241 | case CX23885_BOARD_HAUPPAUGE_HVR1800: |
1242 | case CX23885_BOARD_HAUPPAUGE_HVR1800lp: | |
b3ea0166 | 1243 | case CX23885_BOARD_HAUPPAUGE_HVR1200: |
a780a31c | 1244 | case CX23885_BOARD_HAUPPAUGE_HVR1700: |
2074dffa | 1245 | case CX23885_BOARD_HAUPPAUGE_HVR1270: |
d099becb | 1246 | case CX23885_BOARD_HAUPPAUGE_HVR1275: |
19bc5796 | 1247 | case CX23885_BOARD_HAUPPAUGE_HVR1255: |
6b926eca | 1248 | case CX23885_BOARD_HAUPPAUGE_HVR1210: |
13697380 | 1249 | case CX23885_BOARD_HAUPPAUGE_HVR1850: |
aee0b24c | 1250 | case CX23885_BOARD_HAUPPAUGE_HVR1290: |
d19770e5 | 1251 | if (dev->i2c_bus[0].i2c_rc == 0) |
c88133ec | 1252 | hauppauge_eeprom(dev, eeprom+0xc0); |
d19770e5 ST |
1253 | break; |
1254 | } | |
a6a3f140 ST |
1255 | |
1256 | switch (dev->board) { | |
335377b7 | 1257 | case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP: |
aef2d186 | 1258 | case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP: |
335377b7 MK |
1259 | ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */ |
1260 | ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1261 | ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1262 | /* break omitted intentionally */ | |
a6a3f140 ST |
1263 | case CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP: |
1264 | ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */ | |
1265 | ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1266 | ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1267 | break; | |
a589b665 ST |
1268 | case CX23885_BOARD_HAUPPAUGE_HVR1800: |
1269 | /* Defaults for VID B - Analog encoder */ | |
1270 | /* DREQ_POL, SMODE, PUNC_CLK, MCLK_POL Serial bus + punc clk */ | |
1271 | ts1->gen_ctrl_val = 0x10e; | |
1272 | ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1273 | ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1274 | ||
1275 | /* APB_TSVALERR_POL (active low)*/ | |
1276 | ts1->vld_misc_val = 0x2000; | |
1277 | ts1->hw_sop_ctrl_val = (0x47 << 16 | 188 << 4 | 0xc); | |
1278 | ||
1279 | /* Defaults for VID C */ | |
1280 | ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */ | |
1281 | ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1282 | ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
96318d0c IL |
1283 | break; |
1284 | case CX23885_BOARD_TBS_6920: | |
09ea33e5 IL |
1285 | ts1->gen_ctrl_val = 0x4; /* Parallel */ |
1286 | ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1287 | ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1288 | break; | |
1289 | case CX23885_BOARD_TEVII_S470: | |
c9b8b04b | 1290 | case CX23885_BOARD_DVBWORLD_2005: |
96318d0c IL |
1291 | ts1->gen_ctrl_val = 0x5; /* Parallel */ |
1292 | ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1293 | ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
a589b665 | 1294 | break; |
5a23b076 | 1295 | case CX23885_BOARD_NETUP_DUAL_DVBS2_CI: |
78db8547 | 1296 | case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: |
5a23b076 IL |
1297 | ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */ |
1298 | ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1299 | ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1300 | ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */ | |
1301 | ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1302 | ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1303 | break; | |
493b7127 | 1304 | case CX23885_BOARD_MYGICA_X8506: |
2365b2d3 | 1305 | case CX23885_BOARD_MAGICPRO_PROHDTVE2: |
493b7127 DW |
1306 | ts1->gen_ctrl_val = 0x5; /* Parallel */ |
1307 | ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1308 | ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1309 | break; | |
ea5697fe DW |
1310 | case CX23885_BOARD_MYGICA_X8558PRO: |
1311 | ts1->gen_ctrl_val = 0x5; /* Parallel */ | |
1312 | ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1313 | ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1314 | ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */ | |
1315 | ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1316 | ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1317 | break; | |
a6a3f140 | 1318 | case CX23885_BOARD_HAUPPAUGE_HVR1250: |
07b4a835 | 1319 | case CX23885_BOARD_HAUPPAUGE_HVR1500: |
d1987d55 | 1320 | case CX23885_BOARD_HAUPPAUGE_HVR1500Q: |
a6a3f140 | 1321 | case CX23885_BOARD_HAUPPAUGE_HVR1800lp: |
b3ea0166 | 1322 | case CX23885_BOARD_HAUPPAUGE_HVR1200: |
a780a31c | 1323 | case CX23885_BOARD_HAUPPAUGE_HVR1700: |
66762373 | 1324 | case CX23885_BOARD_HAUPPAUGE_HVR1400: |
4c56b04a | 1325 | case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H: |
9bb1b7e8 | 1326 | case CX23885_BOARD_COMPRO_VIDEOMATE_E650F: |
2074dffa | 1327 | case CX23885_BOARD_HAUPPAUGE_HVR1270: |
d099becb | 1328 | case CX23885_BOARD_HAUPPAUGE_HVR1275: |
19bc5796 | 1329 | case CX23885_BOARD_HAUPPAUGE_HVR1255: |
6b926eca | 1330 | case CX23885_BOARD_HAUPPAUGE_HVR1210: |
13697380 | 1331 | case CX23885_BOARD_HAUPPAUGE_HVR1850: |
34e383dd | 1332 | case CX23885_BOARD_COMPRO_VIDEOMATE_E800: |
aee0b24c | 1333 | case CX23885_BOARD_HAUPPAUGE_HVR1290: |
9028f58f | 1334 | case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID: |
a6a3f140 ST |
1335 | default: |
1336 | ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */ | |
1337 | ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */ | |
1338 | ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO; | |
1339 | } | |
1340 | ||
ce89cfb4 ST |
1341 | /* Certain boards support analog, or require the avcore to be |
1342 | * loaded, ensure this happens. | |
1343 | */ | |
1344 | switch (dev->board) { | |
fa647f24 AW |
1345 | case CX23885_BOARD_TEVII_S470: |
1346 | case CX23885_BOARD_HAUPPAUGE_HVR1250: | |
1347 | /* Currently only enabled for the integrated IR controller */ | |
1348 | if (!enable_885_ir) | |
1349 | break; | |
ce89cfb4 ST |
1350 | case CX23885_BOARD_HAUPPAUGE_HVR1800: |
1351 | case CX23885_BOARD_HAUPPAUGE_HVR1800lp: | |
1352 | case CX23885_BOARD_HAUPPAUGE_HVR1700: | |
4c56b04a | 1353 | case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H: |
9bb1b7e8 | 1354 | case CX23885_BOARD_COMPRO_VIDEOMATE_E650F: |
5a23b076 | 1355 | case CX23885_BOARD_NETUP_DUAL_DVBS2_CI: |
78db8547 | 1356 | case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: |
34e383dd | 1357 | case CX23885_BOARD_COMPRO_VIDEOMATE_E800: |
c6b7053b | 1358 | case CX23885_BOARD_HAUPPAUGE_HVR1850: |
bc1548ad DW |
1359 | case CX23885_BOARD_MYGICA_X8506: |
1360 | case CX23885_BOARD_MAGICPRO_PROHDTVE2: | |
aee0b24c | 1361 | case CX23885_BOARD_HAUPPAUGE_HVR1290: |
0b32d65c | 1362 | case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200: |
9028f58f | 1363 | case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID: |
e6574f2f HV |
1364 | dev->sd_cx25840 = v4l2_i2c_new_subdev(&dev->v4l2_dev, |
1365 | &dev->i2c_bus[2].i2c_adap, | |
9a1f8b34 | 1366 | "cx25840", 0x88 >> 1, NULL); |
d6b1850d AW |
1367 | if (dev->sd_cx25840) { |
1368 | dev->sd_cx25840->grp_id = CX23885_HW_AV_CORE; | |
1369 | v4l2_subdev_call(dev->sd_cx25840, core, load_fw); | |
1370 | } | |
ce89cfb4 ST |
1371 | break; |
1372 | } | |
5a23b076 IL |
1373 | |
1374 | /* AUX-PLL 27MHz CLK */ | |
1375 | switch (dev->board) { | |
1376 | case CX23885_BOARD_NETUP_DUAL_DVBS2_CI: | |
1377 | netup_initialize(dev); | |
1378 | break; | |
78db8547 IL |
1379 | case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: { |
1380 | int ret; | |
1381 | const struct firmware *fw; | |
1382 | const char *filename = "dvb-netup-altera-01.fw"; | |
1383 | char *action = "configure"; | |
1384 | struct altera_config netup_config = { | |
1385 | .dev = dev, | |
1386 | .action = action, | |
1387 | .jtag_io = netup_jtag_io, | |
1388 | }; | |
1389 | ||
1390 | netup_initialize(dev); | |
1391 | ||
1392 | ret = request_firmware(&fw, filename, &dev->pci->dev); | |
1393 | if (ret != 0) | |
1394 | printk(KERN_ERR "did not find the firmware file. (%s) " | |
1395 | "Please see linux/Documentation/dvb/ for more details " | |
1396 | "on firmware-problems.", filename); | |
1397 | else | |
1398 | altera_init(&netup_config, fw); | |
1399 | ||
1400 | break; | |
1401 | } | |
5a23b076 | 1402 | } |
d19770e5 ST |
1403 | } |
1404 | ||
1405 | /* ------------------------------------------------------------------ */ |