mfd: Drop twl4030-irq's mask_work
[deliverable/linux.git] / drivers / mfd / twl4030-irq.c
CommitLineData
a30d46c0
DB
1/*
2 * twl4030-irq.c - TWL4030/TPS659x0 irq support
3 *
4 * Copyright (C) 2005-2006 Texas Instruments, Inc.
5 *
6 * Modifications to defer interrupt handling to a kernel thread:
7 * Copyright (C) 2006 MontaVista Software, Inc.
8 *
9 * Based on tlv320aic23.c:
10 * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
11 *
12 * Code cleanup and modifications to IRQ handler.
13 * by syed khasim <x0khasim@ti.com>
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 */
29
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/irq.h>
5a0e3ad6 33#include <linux/slab.h>
a30d46c0 34
b07682b6 35#include <linux/i2c/twl.h>
a30d46c0 36
b0b4a7c2 37#include "twl-core.h"
a30d46c0
DB
38
39/*
40 * TWL4030 IRQ handling has two stages in hardware, and thus in software.
41 * The Primary Interrupt Handler (PIH) stage exposes status bits saying
42 * which Secondary Interrupt Handler (SIH) stage is raising an interrupt.
43 * SIH modules are more traditional IRQ components, which support per-IRQ
44 * enable/disable and trigger controls; they do most of the work.
45 *
46 * These chips are designed to support IRQ handling from two different
47 * I2C masters. Each has a dedicated IRQ line, and dedicated IRQ status
48 * and mask registers in the PIH and SIH modules.
49 *
50 * We set up IRQs starting at a platform-specified base, always starting
51 * with PIH and the SIH for PWR_INT and then usually adding GPIO:
52 * base + 0 .. base + 7 PIH
53 * base + 8 .. base + 15 SIH for PWR_INT
54 * base + 16 .. base + 33 SIH for GPIO
55 */
56
57/* PIH register offsets */
58#define REG_PIH_ISR_P1 0x01
59#define REG_PIH_ISR_P2 0x02
60#define REG_PIH_SIR 0x03 /* for testing */
61
62
63/* Linux could (eventually) use either IRQ line */
64static int irq_line;
65
66struct sih {
67 char name[8];
68 u8 module; /* module id */
69 u8 control_offset; /* for SIH_CTRL */
70 bool set_cor;
71
72 u8 bits; /* valid in isr/imr */
73 u8 bytes_ixr; /* bytelen of ISR/IMR/SIR */
74
75 u8 edr_offset;
76 u8 bytes_edr; /* bytelen of EDR */
77
1920a61e
IK
78 u8 irq_lines; /* number of supported irq lines */
79
a30d46c0 80 /* SIR ignored -- set interrupt, for testing only */
35a27e8e 81 struct sih_irq_data {
a30d46c0
DB
82 u8 isr_offset;
83 u8 imr_offset;
84 } mask[2];
85 /* + 2 bytes padding */
86};
87
1920a61e
IK
88static const struct sih *sih_modules;
89static int nr_sih_modules;
90
a30d46c0
DB
91#define SIH_INITIALIZER(modname, nbits) \
92 .module = TWL4030_MODULE_ ## modname, \
93 .control_offset = TWL4030_ ## modname ## _SIH_CTRL, \
94 .bits = nbits, \
95 .bytes_ixr = DIV_ROUND_UP(nbits, 8), \
96 .edr_offset = TWL4030_ ## modname ## _EDR, \
97 .bytes_edr = DIV_ROUND_UP((2*(nbits)), 8), \
1920a61e 98 .irq_lines = 2, \
a30d46c0
DB
99 .mask = { { \
100 .isr_offset = TWL4030_ ## modname ## _ISR1, \
101 .imr_offset = TWL4030_ ## modname ## _IMR1, \
102 }, \
103 { \
104 .isr_offset = TWL4030_ ## modname ## _ISR2, \
105 .imr_offset = TWL4030_ ## modname ## _IMR2, \
106 }, },
107
108/* register naming policies are inconsistent ... */
109#define TWL4030_INT_PWR_EDR TWL4030_INT_PWR_EDR1
110#define TWL4030_MODULE_KEYPAD_KEYP TWL4030_MODULE_KEYPAD
111#define TWL4030_MODULE_INT_PWR TWL4030_MODULE_INT
112
113
114/* Order in this table matches order in PIH_ISR. That is,
115 * BIT(n) in PIH_ISR is sih_modules[n].
116 */
1920a61e
IK
117/* sih_modules_twl4030 is used both in twl4030 and twl5030 */
118static const struct sih sih_modules_twl4030[6] = {
a30d46c0
DB
119 [0] = {
120 .name = "gpio",
121 .module = TWL4030_MODULE_GPIO,
122 .control_offset = REG_GPIO_SIH_CTRL,
123 .set_cor = true,
124 .bits = TWL4030_GPIO_MAX,
125 .bytes_ixr = 3,
126 /* Note: *all* of these IRQs default to no-trigger */
127 .edr_offset = REG_GPIO_EDR1,
128 .bytes_edr = 5,
1920a61e 129 .irq_lines = 2,
a30d46c0
DB
130 .mask = { {
131 .isr_offset = REG_GPIO_ISR1A,
132 .imr_offset = REG_GPIO_IMR1A,
133 }, {
134 .isr_offset = REG_GPIO_ISR1B,
135 .imr_offset = REG_GPIO_IMR1B,
136 }, },
137 },
138 [1] = {
139 .name = "keypad",
140 .set_cor = true,
141 SIH_INITIALIZER(KEYPAD_KEYP, 4)
142 },
143 [2] = {
144 .name = "bci",
145 .module = TWL4030_MODULE_INTERRUPTS,
146 .control_offset = TWL4030_INTERRUPTS_BCISIHCTRL,
8e52e279 147 .set_cor = true,
a30d46c0
DB
148 .bits = 12,
149 .bytes_ixr = 2,
150 .edr_offset = TWL4030_INTERRUPTS_BCIEDR1,
151 /* Note: most of these IRQs default to no-trigger */
152 .bytes_edr = 3,
1920a61e 153 .irq_lines = 2,
a30d46c0
DB
154 .mask = { {
155 .isr_offset = TWL4030_INTERRUPTS_BCIISR1A,
156 .imr_offset = TWL4030_INTERRUPTS_BCIIMR1A,
157 }, {
158 .isr_offset = TWL4030_INTERRUPTS_BCIISR1B,
159 .imr_offset = TWL4030_INTERRUPTS_BCIIMR1B,
160 }, },
161 },
162 [3] = {
163 .name = "madc",
164 SIH_INITIALIZER(MADC, 4)
165 },
166 [4] = {
167 /* USB doesn't use the same SIH organization */
168 .name = "usb",
169 },
170 [5] = {
171 .name = "power",
172 .set_cor = true,
173 SIH_INITIALIZER(INT_PWR, 8)
174 },
175 /* there are no SIH modules #6 or #7 ... */
176};
177
1920a61e
IK
178static const struct sih sih_modules_twl5031[8] = {
179 [0] = {
180 .name = "gpio",
181 .module = TWL4030_MODULE_GPIO,
182 .control_offset = REG_GPIO_SIH_CTRL,
183 .set_cor = true,
184 .bits = TWL4030_GPIO_MAX,
185 .bytes_ixr = 3,
186 /* Note: *all* of these IRQs default to no-trigger */
187 .edr_offset = REG_GPIO_EDR1,
188 .bytes_edr = 5,
189 .irq_lines = 2,
190 .mask = { {
191 .isr_offset = REG_GPIO_ISR1A,
192 .imr_offset = REG_GPIO_IMR1A,
193 }, {
194 .isr_offset = REG_GPIO_ISR1B,
195 .imr_offset = REG_GPIO_IMR1B,
196 }, },
197 },
198 [1] = {
199 .name = "keypad",
200 .set_cor = true,
201 SIH_INITIALIZER(KEYPAD_KEYP, 4)
202 },
203 [2] = {
204 .name = "bci",
205 .module = TWL5031_MODULE_INTERRUPTS,
206 .control_offset = TWL5031_INTERRUPTS_BCISIHCTRL,
207 .bits = 7,
208 .bytes_ixr = 1,
209 .edr_offset = TWL5031_INTERRUPTS_BCIEDR1,
210 /* Note: most of these IRQs default to no-trigger */
211 .bytes_edr = 2,
212 .irq_lines = 2,
213 .mask = { {
214 .isr_offset = TWL5031_INTERRUPTS_BCIISR1,
215 .imr_offset = TWL5031_INTERRUPTS_BCIIMR1,
216 }, {
217 .isr_offset = TWL5031_INTERRUPTS_BCIISR2,
218 .imr_offset = TWL5031_INTERRUPTS_BCIIMR2,
219 }, },
220 },
221 [3] = {
222 .name = "madc",
223 SIH_INITIALIZER(MADC, 4)
224 },
225 [4] = {
226 /* USB doesn't use the same SIH organization */
227 .name = "usb",
228 },
229 [5] = {
230 .name = "power",
231 .set_cor = true,
232 SIH_INITIALIZER(INT_PWR, 8)
233 },
234 [6] = {
235 /*
191211f5
IK
236 * ECI/DBI doesn't use the same SIH organization.
237 * For example, it supports only one interrupt output line.
238 * That is, the interrupts are seen on both INT1 and INT2 lines.
1920a61e 239 */
191211f5 240 .name = "eci_dbi",
1920a61e
IK
241 .module = TWL5031_MODULE_ACCESSORY,
242 .bits = 9,
243 .bytes_ixr = 2,
244 .irq_lines = 1,
245 .mask = { {
246 .isr_offset = TWL5031_ACIIDR_LSB,
247 .imr_offset = TWL5031_ACIIMR_LSB,
248 }, },
249
250 },
251 [7] = {
191211f5
IK
252 /* Audio accessory */
253 .name = "audio",
1920a61e
IK
254 .module = TWL5031_MODULE_ACCESSORY,
255 .control_offset = TWL5031_ACCSIHCTRL,
256 .bits = 2,
257 .bytes_ixr = 1,
258 .edr_offset = TWL5031_ACCEDR1,
259 /* Note: most of these IRQs default to no-trigger */
260 .bytes_edr = 1,
261 .irq_lines = 2,
262 .mask = { {
263 .isr_offset = TWL5031_ACCISR1,
264 .imr_offset = TWL5031_ACCIMR1,
265 }, {
266 .isr_offset = TWL5031_ACCISR2,
267 .imr_offset = TWL5031_ACCIMR2,
268 }, },
269 },
270};
271
a30d46c0
DB
272#undef TWL4030_MODULE_KEYPAD_KEYP
273#undef TWL4030_MODULE_INT_PWR
274#undef TWL4030_INT_PWR_EDR
275
276/*----------------------------------------------------------------------*/
277
278static unsigned twl4030_irq_base;
279
a30d46c0
DB
280/*
281 * handle_twl4030_pih() is the desc->handle method for the twl4030 interrupt.
282 * This is a chained interrupt, so there is no desc->action method for it.
283 * Now we need to query the interrupt controller in the twl4030 to determine
284 * which module is generating the interrupt request. However, we can't do i2c
285 * transactions in interrupt context, so we must defer that work to a kernel
286 * thread. All we do here is acknowledge and mask the interrupt and wakeup
287 * the kernel thread.
288 */
1cef8e41 289static irqreturn_t handle_twl4030_pih(int irq, void *devid)
a30d46c0 290{
7750c9b0
FB
291 int module_irq;
292 irqreturn_t ret;
293 u8 pih_isr;
294
295 ret = twl_i2c_read_u8(TWL4030_MODULE_PIH, &pih_isr,
296 REG_PIH_ISR_P1);
297 if (ret) {
298 pr_warning("twl4030: I2C error %d reading PIH ISR\n", ret);
299 return IRQ_NONE;
300 }
301
302 /* these handlers deal with the relevant SIH irq status */
303 for (module_irq = twl4030_irq_base;
304 pih_isr;
305 pih_isr >>= 1, module_irq++) {
306 if (pih_isr & 0x1)
307 generic_handle_irq(module_irq);
308 }
309
1cef8e41 310 return IRQ_HANDLED;
a30d46c0 311}
a30d46c0
DB
312/*----------------------------------------------------------------------*/
313
314/*
315 * twl4030_init_sih_modules() ... start from a known state where no
316 * IRQs will be coming in, and where we can quickly enable them then
317 * handle them as they arrive. Mask all IRQs: maybe init SIH_CTRL.
318 *
319 * NOTE: we don't touch EDR registers here; they stay with hardware
320 * defaults or whatever the last value was. Note that when both EDR
321 * bits for an IRQ are clear, that's as if its IMR bit is set...
322 */
323static int twl4030_init_sih_modules(unsigned line)
324{
325 const struct sih *sih;
326 u8 buf[4];
327 int i;
328 int status;
329
330 /* line 0 == int1_n signal; line 1 == int2_n signal */
331 if (line > 1)
332 return -EINVAL;
333
334 irq_line = line;
335
336 /* disable all interrupts on our line */
337 memset(buf, 0xff, sizeof buf);
338 sih = sih_modules;
1920a61e 339 for (i = 0; i < nr_sih_modules; i++, sih++) {
a30d46c0
DB
340
341 /* skip USB -- it's funky */
342 if (!sih->bytes_ixr)
343 continue;
344
1920a61e
IK
345 /* Not all the SIH modules support multiple interrupt lines */
346 if (sih->irq_lines <= line)
347 continue;
348
fc7b92fc 349 status = twl_i2c_write(sih->module, buf,
a30d46c0
DB
350 sih->mask[line].imr_offset, sih->bytes_ixr);
351 if (status < 0)
352 pr_err("twl4030: err %d initializing %s %s\n",
353 status, sih->name, "IMR");
354
355 /* Maybe disable "exclusive" mode; buffer second pending irq;
356 * set Clear-On-Read (COR) bit.
357 *
358 * NOTE that sometimes COR polarity is documented as being
8e52e279 359 * inverted: for MADC, COR=1 means "clear on write".
a30d46c0
DB
360 * And for PWR_INT it's not documented...
361 */
362 if (sih->set_cor) {
fc7b92fc 363 status = twl_i2c_write_u8(sih->module,
a30d46c0
DB
364 TWL4030_SIH_CTRL_COR_MASK,
365 sih->control_offset);
366 if (status < 0)
367 pr_err("twl4030: err %d initializing %s %s\n",
368 status, sih->name, "SIH_CTRL");
369 }
370 }
371
372 sih = sih_modules;
1920a61e 373 for (i = 0; i < nr_sih_modules; i++, sih++) {
a30d46c0
DB
374 u8 rxbuf[4];
375 int j;
376
377 /* skip USB */
378 if (!sih->bytes_ixr)
379 continue;
380
1920a61e
IK
381 /* Not all the SIH modules support multiple interrupt lines */
382 if (sih->irq_lines <= line)
383 continue;
384
a30d46c0
DB
385 /* Clear pending interrupt status. Either the read was
386 * enough, or we need to write those bits. Repeat, in
387 * case an IRQ is pending (PENDDIS=0) ... that's not
388 * uncommon with PWR_INT.PWRON.
389 */
390 for (j = 0; j < 2; j++) {
fc7b92fc 391 status = twl_i2c_read(sih->module, rxbuf,
a30d46c0
DB
392 sih->mask[line].isr_offset, sih->bytes_ixr);
393 if (status < 0)
394 pr_err("twl4030: err %d initializing %s %s\n",
395 status, sih->name, "ISR");
396
397 if (!sih->set_cor)
fc7b92fc 398 status = twl_i2c_write(sih->module, buf,
a30d46c0
DB
399 sih->mask[line].isr_offset,
400 sih->bytes_ixr);
401 /* else COR=1 means read sufficed.
402 * (for most SIH modules...)
403 */
404 }
405 }
406
407 return 0;
408}
409
410static inline void activate_irq(int irq)
411{
412#ifdef CONFIG_ARM
413 /* ARM requires an extra step to clear IRQ_NOREQUEST, which it
414 * sets on behalf of every irq_chip. Also sets IRQ_NOPROBE.
415 */
416 set_irq_flags(irq, IRQF_VALID);
417#else
418 /* same effect on other architectures */
d5bb1221 419 irq_set_noprobe(irq);
a30d46c0
DB
420#endif
421}
422
423/*----------------------------------------------------------------------*/
424
a30d46c0
DB
425static struct workqueue_struct *wq;
426
427struct sih_agent {
428 int irq_base;
429 const struct sih *sih;
430
431 u32 imr;
432 bool imr_change_pending;
a30d46c0
DB
433
434 u32 edge_change;
435 struct work_struct edge_work;
91e3569f
FB
436
437 struct mutex irq_lock;
a30d46c0
DB
438};
439
a30d46c0
DB
440static void twl4030_sih_do_edge(struct work_struct *work)
441{
442 struct sih_agent *agent;
443 const struct sih *sih;
444 u8 bytes[6];
445 u32 edge_change;
446 int status;
447
448 agent = container_of(work, struct sih_agent, edge_work);
449
450 /* see what work we have */
a30d46c0 451 edge_change = agent->edge_change;
df10d646 452 agent->edge_change = 0;
a30d46c0 453 sih = edge_change ? agent->sih : NULL;
a30d46c0
DB
454 if (!sih)
455 return;
456
457 /* Read, reserving first byte for write scratch. Yes, this
458 * could be cached for some speedup ... but be careful about
459 * any processor on the other IRQ line, EDR registers are
460 * shared.
461 */
fc7b92fc 462 status = twl_i2c_read(sih->module, bytes + 1,
a30d46c0
DB
463 sih->edr_offset, sih->bytes_edr);
464 if (status) {
465 pr_err("twl4030: %s, %s --> %d\n", __func__,
466 "read", status);
467 return;
468 }
469
470 /* Modify only the bits we know must change */
471 while (edge_change) {
472 int i = fls(edge_change) - 1;
d740f452 473 struct irq_data *idata = irq_get_irq_data(i + agent->irq_base);
a30d46c0
DB
474 int byte = 1 + (i >> 2);
475 int off = (i & 0x3) * 2;
d740f452 476 unsigned int type;
94964f96 477
a30d46c0
DB
478 bytes[byte] &= ~(0x03 << off);
479
d740f452
TG
480 type = irqd_get_trigger_type(idata);
481 if (type & IRQ_TYPE_EDGE_RISING)
a30d46c0 482 bytes[byte] |= BIT(off + 1);
d740f452 483 if (type & IRQ_TYPE_EDGE_FALLING)
a30d46c0 484 bytes[byte] |= BIT(off + 0);
a30d46c0
DB
485
486 edge_change &= ~BIT(i);
487 }
488
489 /* Write */
fc7b92fc 490 status = twl_i2c_write(sih->module, bytes,
a30d46c0
DB
491 sih->edr_offset, sih->bytes_edr);
492 if (status)
493 pr_err("twl4030: %s, %s --> %d\n", __func__,
494 "write", status);
495}
496
497/*----------------------------------------------------------------------*/
498
499/*
500 * All irq_chip methods get issued from code holding irq_desc[irq].lock,
501 * which can't perform the underlying I2C operations (because they sleep).
502 * So we must hand them off to a thread (workqueue) and cope with asynch
503 * completion, potentially including some re-ordering, of these requests.
504 */
505
845aeab5 506static void twl4030_sih_mask(struct irq_data *data)
a30d46c0 507{
84868424 508 struct sih_agent *agent = irq_data_get_irq_chip_data(data);
a30d46c0 509
84868424
FB
510 agent->imr |= BIT(data->irq - agent->irq_base);
511 agent->imr_change_pending = true;
a30d46c0
DB
512}
513
845aeab5 514static void twl4030_sih_unmask(struct irq_data *data)
a30d46c0 515{
84868424 516 struct sih_agent *agent = irq_data_get_irq_chip_data(data);
a30d46c0 517
84868424
FB
518 agent->imr &= ~BIT(data->irq - agent->irq_base);
519 agent->imr_change_pending = true;
a30d46c0
DB
520}
521
845aeab5 522static int twl4030_sih_set_type(struct irq_data *data, unsigned trigger)
a30d46c0 523{
84868424 524 struct sih_agent *agent = irq_data_get_irq_chip_data(data);
a30d46c0
DB
525
526 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
527 return -EINVAL;
528
d740f452 529 if (irqd_get_trigger_type(data) != trigger) {
84868424
FB
530 agent->edge_change |= BIT(data->irq - agent->irq_base);
531 queue_work(wq, &agent->edge_work);
a30d46c0 532 }
91e3569f 533
a30d46c0
DB
534 return 0;
535}
536
91e3569f
FB
537static void twl4030_sih_bus_lock(struct irq_data *data)
538{
84868424 539 struct sih_agent *agent = irq_data_get_irq_chip_data(data);
91e3569f 540
84868424 541 mutex_lock(&agent->irq_lock);
91e3569f
FB
542}
543
544static void twl4030_sih_bus_sync_unlock(struct irq_data *data)
545{
84868424
FB
546 struct sih_agent *agent = irq_data_get_irq_chip_data(data);
547 const struct sih *sih = agent->sih;
548 int status;
549
550 if (agent->imr_change_pending) {
551 union {
552 u32 word;
553 u8 bytes[4];
554 } imr;
555
556 /* byte[0] gets overwriten as we write ... */
557 imr.word = cpu_to_le32(agent->imr << 8);
558 agent->imr_change_pending = false;
559
560 /* write the whole mask ... simpler than subsetting it */
561 status = twl_i2c_write(sih->module, imr.bytes,
562 sih->mask[irq_line].imr_offset,
563 sih->bytes_ixr);
564 if (status)
565 pr_err("twl4030: %s, %s --> %d\n", __func__,
566 "write", status);
567 }
91e3569f 568
84868424 569 mutex_unlock(&agent->irq_lock);
91e3569f
FB
570}
571
a30d46c0
DB
572static struct irq_chip twl4030_sih_irq_chip = {
573 .name = "twl4030",
8cd6af29 574 .irq_mask = twl4030_sih_mask,
845aeab5
MB
575 .irq_unmask = twl4030_sih_unmask,
576 .irq_set_type = twl4030_sih_set_type,
91e3569f
FB
577 .irq_bus_lock = twl4030_sih_bus_lock,
578 .irq_bus_sync_unlock = twl4030_sih_bus_sync_unlock,
a30d46c0
DB
579};
580
581/*----------------------------------------------------------------------*/
582
583static inline int sih_read_isr(const struct sih *sih)
584{
585 int status;
586 union {
587 u8 bytes[4];
588 u32 word;
589 } isr;
590
591 /* FIXME need retry-on-error ... */
592
593 isr.word = 0;
fc7b92fc 594 status = twl_i2c_read(sih->module, isr.bytes,
a30d46c0
DB
595 sih->mask[irq_line].isr_offset, sih->bytes_ixr);
596
597 return (status < 0) ? status : le32_to_cpu(isr.word);
598}
599
600/*
601 * Generic handler for SIH interrupts ... we "know" this is called
602 * in task context, with IRQs enabled.
603 */
604static void handle_twl4030_sih(unsigned irq, struct irq_desc *desc)
605{
d5bb1221 606 struct sih_agent *agent = irq_get_handler_data(irq);
a30d46c0
DB
607 const struct sih *sih = agent->sih;
608 int isr;
609
610 /* reading ISR acks the IRQs, using clear-on-read mode */
611 local_irq_enable();
612 isr = sih_read_isr(sih);
613 local_irq_disable();
614
615 if (isr < 0) {
616 pr_err("twl4030: %s SIH, read ISR error %d\n",
617 sih->name, isr);
618 /* REVISIT: recover; eventually mask it all, etc */
619 return;
620 }
621
622 while (isr) {
623 irq = fls(isr);
624 irq--;
625 isr &= ~BIT(irq);
626
627 if (irq < sih->bits)
628 generic_handle_irq(agent->irq_base + irq);
629 else
630 pr_err("twl4030: %s SIH, invalid ISR bit %d\n",
631 sih->name, irq);
632 }
633}
634
635static unsigned twl4030_irq_next;
636
637/* returns the first IRQ used by this SIH bank,
638 * or negative errno
639 */
640int twl4030_sih_setup(int module)
641{
642 int sih_mod;
643 const struct sih *sih = NULL;
644 struct sih_agent *agent;
645 int i, irq;
646 int status = -EINVAL;
647 unsigned irq_base = twl4030_irq_next;
648
649 /* only support modules with standard clear-on-read for now */
650 for (sih_mod = 0, sih = sih_modules;
1920a61e 651 sih_mod < nr_sih_modules;
a30d46c0
DB
652 sih_mod++, sih++) {
653 if (sih->module == module && sih->set_cor) {
654 if (!WARN((irq_base + sih->bits) > NR_IRQS,
655 "irq %d for %s too big\n",
656 irq_base + sih->bits,
657 sih->name))
658 status = 0;
659 break;
660 }
661 }
662 if (status < 0)
663 return status;
664
665 agent = kzalloc(sizeof *agent, GFP_KERNEL);
666 if (!agent)
667 return -ENOMEM;
668
669 status = 0;
670
671 agent->irq_base = irq_base;
672 agent->sih = sih;
673 agent->imr = ~0;
91e3569f 674 mutex_init(&agent->irq_lock);
a30d46c0
DB
675 INIT_WORK(&agent->edge_work, twl4030_sih_do_edge);
676
677 for (i = 0; i < sih->bits; i++) {
678 irq = irq_base + i;
679
91e3569f 680 irq_set_chip_data(irq, agent);
d5bb1221
TG
681 irq_set_chip_and_handler(irq, &twl4030_sih_irq_chip,
682 handle_edge_irq);
a30d46c0
DB
683 activate_irq(irq);
684 }
685
686 status = irq_base;
687 twl4030_irq_next += i;
688
689 /* replace generic PIH handler (handle_simple_irq) */
690 irq = sih_mod + twl4030_irq_base;
d5bb1221
TG
691 irq_set_handler_data(irq, agent);
692 irq_set_chained_handler(irq, handle_twl4030_sih);
a30d46c0
DB
693
694 pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", sih->name,
695 irq, irq_base, twl4030_irq_next - 1);
696
697 return status;
698}
699
700/* FIXME need a call to reverse twl4030_sih_setup() ... */
701
702
703/*----------------------------------------------------------------------*/
704
705/* FIXME pass in which interrupt line we'll use ... */
706#define twl_irq_line 0
707
e8deb28c 708int twl4030_init_irq(int irq_num, unsigned irq_base, unsigned irq_end)
a30d46c0
DB
709{
710 static struct irq_chip twl4030_irq_chip;
711
712 int status;
713 int i;
a30d46c0
DB
714
715 /*
716 * Mask and clear all TWL4030 interrupts since initially we do
717 * not have any TWL4030 module interrupt handlers present
718 */
719 status = twl4030_init_sih_modules(twl_irq_line);
720 if (status < 0)
721 return status;
722
723 wq = create_singlethread_workqueue("twl4030-irqchip");
724 if (!wq) {
725 pr_err("twl4030: workqueue FAIL\n");
726 return -ESRCH;
727 }
728
729 twl4030_irq_base = irq_base;
730
731 /* install an irq handler for each of the SIH modules;
732 * clone dummy irq_chip since PIH can't *do* anything
733 */
734 twl4030_irq_chip = dummy_irq_chip;
735 twl4030_irq_chip.name = "twl4030";
736
fe212213 737 twl4030_sih_irq_chip.irq_ack = dummy_irq_chip.irq_ack;
a30d46c0
DB
738
739 for (i = irq_base; i < irq_end; i++) {
d5bb1221
TG
740 irq_set_chip_and_handler(i, &twl4030_irq_chip,
741 handle_simple_irq);
a30d46c0
DB
742 activate_irq(i);
743 }
744 twl4030_irq_next = i;
745 pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", "PIH",
746 irq_num, irq_base, twl4030_irq_next - 1);
747
748 /* ... and the PWR_INT module ... */
749 status = twl4030_sih_setup(TWL4030_MODULE_INT);
750 if (status < 0) {
751 pr_err("twl4030: sih_setup PWR INT --> %d\n", status);
752 goto fail;
753 }
754
755 /* install an irq handler to demultiplex the TWL4030 interrupt */
7750c9b0
FB
756 status = request_threaded_irq(irq_num, NULL, handle_twl4030_pih,
757 IRQF_DISABLED, "TWL4030-PIH", NULL);
1cef8e41
RK
758 if (status < 0) {
759 pr_err("twl4030: could not claim irq%d: %d\n", irq_num, status);
760 goto fail_rqirq;
761 }
762
1cef8e41 763 return status;
1cef8e41
RK
764fail_rqirq:
765 /* clean up twl4030_sih_setup */
a30d46c0
DB
766fail:
767 for (i = irq_base; i < irq_end; i++)
d5bb1221 768 irq_set_chip_and_handler(i, NULL, NULL);
a30d46c0
DB
769 destroy_workqueue(wq);
770 wq = NULL;
771 return status;
772}
773
e8deb28c 774int twl4030_exit_irq(void)
a30d46c0
DB
775{
776 /* FIXME undo twl_init_irq() */
777 if (twl4030_irq_base) {
778 pr_err("twl4030: can't yet clean up IRQs?\n");
779 return -ENOSYS;
780 }
781 return 0;
782}
1920a61e 783
e8deb28c 784int twl4030_init_chip_irq(const char *chip)
1920a61e
IK
785{
786 if (!strcmp(chip, "twl5031")) {
787 sih_modules = sih_modules_twl5031;
788 nr_sih_modules = ARRAY_SIZE(sih_modules_twl5031);
789 } else {
790 sih_modules = sih_modules_twl4030;
791 nr_sih_modules = ARRAY_SIZE(sih_modules_twl4030);
792 }
793
794 return 0;
795}
This page took 0.275979 seconds and 5 git commands to generate.