mtd: nand: omap: ecc.hwctl: rename omap3_enable_hwecc_bch to omap_enable_hwecc_bch
[deliverable/linux.git] / drivers / mtd / nand / omap2.c
CommitLineData
67ce04bf
VS
1/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
763e7359 12#include <linux/dmaengine.h>
67ce04bf
VS
13#include <linux/dma-mapping.h>
14#include <linux/delay.h>
a0e5cc58 15#include <linux/module.h>
4e070376 16#include <linux/interrupt.h>
c276aca4 17#include <linux/jiffies.h>
18#include <linux/sched.h>
67ce04bf
VS
19#include <linux/mtd/mtd.h>
20#include <linux/mtd/nand.h>
21#include <linux/mtd/partitions.h>
763e7359 22#include <linux/omap-dma.h>
67ce04bf 23#include <linux/io.h>
5a0e3ad6 24#include <linux/slab.h>
62116e51
PA
25#include <linux/of.h>
26#include <linux/of_device.h>
67ce04bf 27
32d42a85 28#include <linux/mtd/nand_bch.h>
62116e51 29#include <linux/platform_data/elm.h>
0e618ef0 30
2203747c 31#include <linux/platform_data/mtd-nand-omap2.h>
67ce04bf 32
67ce04bf 33#define DRIVER_NAME "omap2-nand"
4e070376 34#define OMAP_NAND_TIMEOUT_MS 5000
67ce04bf 35
67ce04bf
VS
36#define NAND_Ecc_P1e (1 << 0)
37#define NAND_Ecc_P2e (1 << 1)
38#define NAND_Ecc_P4e (1 << 2)
39#define NAND_Ecc_P8e (1 << 3)
40#define NAND_Ecc_P16e (1 << 4)
41#define NAND_Ecc_P32e (1 << 5)
42#define NAND_Ecc_P64e (1 << 6)
43#define NAND_Ecc_P128e (1 << 7)
44#define NAND_Ecc_P256e (1 << 8)
45#define NAND_Ecc_P512e (1 << 9)
46#define NAND_Ecc_P1024e (1 << 10)
47#define NAND_Ecc_P2048e (1 << 11)
48
49#define NAND_Ecc_P1o (1 << 16)
50#define NAND_Ecc_P2o (1 << 17)
51#define NAND_Ecc_P4o (1 << 18)
52#define NAND_Ecc_P8o (1 << 19)
53#define NAND_Ecc_P16o (1 << 20)
54#define NAND_Ecc_P32o (1 << 21)
55#define NAND_Ecc_P64o (1 << 22)
56#define NAND_Ecc_P128o (1 << 23)
57#define NAND_Ecc_P256o (1 << 24)
58#define NAND_Ecc_P512o (1 << 25)
59#define NAND_Ecc_P1024o (1 << 26)
60#define NAND_Ecc_P2048o (1 << 27)
61
62#define TF(value) (value ? 1 : 0)
63
64#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
65#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
66#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
67#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
68#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
69#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
70#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
71#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
72
73#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
74#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
75#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
76#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
77#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
78#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
79#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
80#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
81
82#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
83#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
84#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
85#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
86#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
87#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
88#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
89#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
90
91#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
92#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
93#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
94#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
95#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
96#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
97#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
98#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
99
100#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
101#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
102
65b97cf6
AM
103#define PREFETCH_CONFIG1_CS_SHIFT 24
104#define ECC_CONFIG_CS_SHIFT 1
105#define CS_MASK 0x7
106#define ENABLE_PREFETCH (0x1 << 7)
107#define DMA_MPU_MODE_SHIFT 2
2ef9f3dd 108#define ECCSIZE0_SHIFT 12
65b97cf6
AM
109#define ECCSIZE1_SHIFT 22
110#define ECC1RESULTSIZE 0x1
111#define ECCCLEAR 0x100
112#define ECC1 0x1
47f88af4
AM
113#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
114#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
115#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
116#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
117#define STATUS_BUFF_EMPTY 0x00000001
65b97cf6 118
d5e7c864
LV
119#define OMAP24XX_DMA_GPMC 4
120
62116e51
PA
121#define SECTOR_BYTES 512
122/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
123#define BCH4_BIT_PAD 4
62116e51
PA
124
125/* GPMC ecc engine settings for read */
126#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
127#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
128#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
129#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
130#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
131
132/* GPMC ecc engine settings for write */
133#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
134#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
135#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
136
b491da72 137#define BADBLOCK_MARKER_LENGTH 2
a919e511 138
62116e51
PA
139#ifdef CONFIG_MTD_NAND_OMAP_BCH
140static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
141 0xac, 0x6b, 0xff, 0x99, 0x7b};
142static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
143#endif
144
f040d332
SG
145/* oob info generated runtime depending on ecc algorithm and layout selected */
146static struct nand_ecclayout omap_oobinfo;
59e9c5ae 147
67ce04bf
VS
148struct omap_nand_info {
149 struct nand_hw_control controller;
150 struct omap_nand_platform_data *pdata;
151 struct mtd_info mtd;
67ce04bf
VS
152 struct nand_chip nand;
153 struct platform_device *pdev;
154
155 int gpmc_cs;
156 unsigned long phys_base;
9c4c2f8b 157 unsigned long mem_size;
4e558072 158 enum omap_ecc ecc_opt;
dfe32893 159 struct completion comp;
763e7359 160 struct dma_chan *dma;
5c468455
AM
161 int gpmc_irq_fifo;
162 int gpmc_irq_count;
4e070376
SG
163 enum {
164 OMAP_NAND_IO_READ = 0, /* read */
165 OMAP_NAND_IO_WRITE, /* write */
166 } iomode;
167 u_char *buf;
168 int buf_len;
65b97cf6 169 struct gpmc_nand_regs reg;
a919e511 170 /* fields specific for BCHx_HW ECC scheme */
62116e51
PA
171 bool is_elm_used;
172 struct device *elm_dev;
173 struct device_node *of_node;
67ce04bf
VS
174};
175
65b97cf6
AM
176/**
177 * omap_prefetch_enable - configures and starts prefetch transfer
178 * @cs: cs (chip select) number
179 * @fifo_th: fifo threshold to be used for read/ write
180 * @dma_mode: dma mode enable (1) or disable (0)
181 * @u32_count: number of bytes to be transferred
182 * @is_write: prefetch read(0) or write post(1) mode
183 */
184static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
185 unsigned int u32_count, int is_write, struct omap_nand_info *info)
186{
187 u32 val;
188
189 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
190 return -1;
191
192 if (readl(info->reg.gpmc_prefetch_control))
193 return -EBUSY;
194
195 /* Set the amount of bytes to be prefetched */
196 writel(u32_count, info->reg.gpmc_prefetch_config2);
197
198 /* Set dma/mpu mode, the prefetch read / post write and
199 * enable the engine. Set which cs is has requested for.
200 */
201 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
202 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
203 (dma_mode << DMA_MPU_MODE_SHIFT) | (0x1 & is_write));
204 writel(val, info->reg.gpmc_prefetch_config1);
205
206 /* Start the prefetch engine */
207 writel(0x1, info->reg.gpmc_prefetch_control);
208
209 return 0;
210}
211
212/**
213 * omap_prefetch_reset - disables and stops the prefetch engine
214 */
215static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
216{
217 u32 config1;
218
219 /* check if the same module/cs is trying to reset */
220 config1 = readl(info->reg.gpmc_prefetch_config1);
221 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
222 return -EINVAL;
223
224 /* Stop the PFPW engine */
225 writel(0x0, info->reg.gpmc_prefetch_control);
226
227 /* Reset/disable the PFPW engine */
228 writel(0x0, info->reg.gpmc_prefetch_config1);
229
230 return 0;
231}
232
67ce04bf
VS
233/**
234 * omap_hwcontrol - hardware specific access to control-lines
235 * @mtd: MTD device structure
236 * @cmd: command to device
237 * @ctrl:
238 * NAND_NCE: bit 0 -> don't care
239 * NAND_CLE: bit 1 -> Command Latch
240 * NAND_ALE: bit 2 -> Address Latch
241 *
242 * NOTE: boards may use different bits for these!!
243 */
244static void omap_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
245{
246 struct omap_nand_info *info = container_of(mtd,
247 struct omap_nand_info, mtd);
67ce04bf 248
2c01946c
SG
249 if (cmd != NAND_CMD_NONE) {
250 if (ctrl & NAND_CLE)
65b97cf6 251 writeb(cmd, info->reg.gpmc_nand_command);
2c01946c
SG
252
253 else if (ctrl & NAND_ALE)
65b97cf6 254 writeb(cmd, info->reg.gpmc_nand_address);
2c01946c
SG
255
256 else /* NAND_NCE */
65b97cf6 257 writeb(cmd, info->reg.gpmc_nand_data);
2c01946c 258 }
67ce04bf
VS
259}
260
59e9c5ae 261/**
262 * omap_read_buf8 - read data from NAND controller into buffer
263 * @mtd: MTD device structure
264 * @buf: buffer to store date
265 * @len: number of bytes to read
266 */
267static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
268{
269 struct nand_chip *nand = mtd->priv;
270
271 ioread8_rep(nand->IO_ADDR_R, buf, len);
272}
273
274/**
275 * omap_write_buf8 - write buffer to NAND controller
276 * @mtd: MTD device structure
277 * @buf: data buffer
278 * @len: number of bytes to write
279 */
280static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
281{
282 struct omap_nand_info *info = container_of(mtd,
283 struct omap_nand_info, mtd);
284 u_char *p = (u_char *)buf;
2c01946c 285 u32 status = 0;
59e9c5ae 286
287 while (len--) {
288 iowrite8(*p++, info->nand.IO_ADDR_W);
2c01946c
SG
289 /* wait until buffer is available for write */
290 do {
65b97cf6 291 status = readl(info->reg.gpmc_status) &
47f88af4 292 STATUS_BUFF_EMPTY;
2c01946c 293 } while (!status);
59e9c5ae 294 }
295}
296
67ce04bf
VS
297/**
298 * omap_read_buf16 - read data from NAND controller into buffer
299 * @mtd: MTD device structure
300 * @buf: buffer to store date
301 * @len: number of bytes to read
302 */
303static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
304{
305 struct nand_chip *nand = mtd->priv;
306
59e9c5ae 307 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
67ce04bf
VS
308}
309
310/**
311 * omap_write_buf16 - write buffer to NAND controller
312 * @mtd: MTD device structure
313 * @buf: data buffer
314 * @len: number of bytes to write
315 */
316static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
317{
318 struct omap_nand_info *info = container_of(mtd,
319 struct omap_nand_info, mtd);
320 u16 *p = (u16 *) buf;
2c01946c 321 u32 status = 0;
67ce04bf
VS
322 /* FIXME try bursts of writesw() or DMA ... */
323 len >>= 1;
324
325 while (len--) {
59e9c5ae 326 iowrite16(*p++, info->nand.IO_ADDR_W);
2c01946c
SG
327 /* wait until buffer is available for write */
328 do {
65b97cf6 329 status = readl(info->reg.gpmc_status) &
47f88af4 330 STATUS_BUFF_EMPTY;
2c01946c 331 } while (!status);
67ce04bf
VS
332 }
333}
59e9c5ae 334
335/**
336 * omap_read_buf_pref - read data from NAND controller into buffer
337 * @mtd: MTD device structure
338 * @buf: buffer to store date
339 * @len: number of bytes to read
340 */
341static void omap_read_buf_pref(struct mtd_info *mtd, u_char *buf, int len)
342{
343 struct omap_nand_info *info = container_of(mtd,
344 struct omap_nand_info, mtd);
2c01946c 345 uint32_t r_count = 0;
59e9c5ae 346 int ret = 0;
347 u32 *p = (u32 *)buf;
348
349 /* take care of subpage reads */
c3341d0c
VS
350 if (len % 4) {
351 if (info->nand.options & NAND_BUSWIDTH_16)
352 omap_read_buf16(mtd, buf, len % 4);
353 else
354 omap_read_buf8(mtd, buf, len % 4);
355 p = (u32 *) (buf + len % 4);
356 len -= len % 4;
59e9c5ae 357 }
59e9c5ae 358
359 /* configure and start prefetch transfer */
65b97cf6
AM
360 ret = omap_prefetch_enable(info->gpmc_cs,
361 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
59e9c5ae 362 if (ret) {
363 /* PFPW engine is busy, use cpu copy method */
364 if (info->nand.options & NAND_BUSWIDTH_16)
c5d8c0ca 365 omap_read_buf16(mtd, (u_char *)p, len);
59e9c5ae 366 else
c5d8c0ca 367 omap_read_buf8(mtd, (u_char *)p, len);
59e9c5ae 368 } else {
369 do {
65b97cf6 370 r_count = readl(info->reg.gpmc_prefetch_status);
47f88af4 371 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
2c01946c
SG
372 r_count = r_count >> 2;
373 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
59e9c5ae 374 p += r_count;
375 len -= r_count << 2;
376 } while (len);
59e9c5ae 377 /* disable and stop the PFPW engine */
65b97cf6 378 omap_prefetch_reset(info->gpmc_cs, info);
59e9c5ae 379 }
380}
381
382/**
383 * omap_write_buf_pref - write buffer to NAND controller
384 * @mtd: MTD device structure
385 * @buf: data buffer
386 * @len: number of bytes to write
387 */
388static void omap_write_buf_pref(struct mtd_info *mtd,
389 const u_char *buf, int len)
390{
391 struct omap_nand_info *info = container_of(mtd,
392 struct omap_nand_info, mtd);
4e070376 393 uint32_t w_count = 0;
59e9c5ae 394 int i = 0, ret = 0;
c5d8c0ca 395 u16 *p = (u16 *)buf;
4e070376 396 unsigned long tim, limit;
65b97cf6 397 u32 val;
59e9c5ae 398
399 /* take care of subpage writes */
400 if (len % 2 != 0) {
2c01946c 401 writeb(*buf, info->nand.IO_ADDR_W);
59e9c5ae 402 p = (u16 *)(buf + 1);
403 len--;
404 }
405
406 /* configure and start prefetch transfer */
65b97cf6
AM
407 ret = omap_prefetch_enable(info->gpmc_cs,
408 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
59e9c5ae 409 if (ret) {
410 /* PFPW engine is busy, use cpu copy method */
411 if (info->nand.options & NAND_BUSWIDTH_16)
c5d8c0ca 412 omap_write_buf16(mtd, (u_char *)p, len);
59e9c5ae 413 else
c5d8c0ca 414 omap_write_buf8(mtd, (u_char *)p, len);
59e9c5ae 415 } else {
2c01946c 416 while (len) {
65b97cf6 417 w_count = readl(info->reg.gpmc_prefetch_status);
47f88af4 418 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
2c01946c 419 w_count = w_count >> 1;
59e9c5ae 420 for (i = 0; (i < w_count) && len; i++, len -= 2)
2c01946c 421 iowrite16(*p++, info->nand.IO_ADDR_W);
59e9c5ae 422 }
2c01946c 423 /* wait for data to flushed-out before reset the prefetch */
4e070376
SG
424 tim = 0;
425 limit = (loops_per_jiffy *
426 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
65b97cf6 427 do {
4e070376 428 cpu_relax();
65b97cf6 429 val = readl(info->reg.gpmc_prefetch_status);
47f88af4 430 val = PREFETCH_STATUS_COUNT(val);
65b97cf6 431 } while (val && (tim++ < limit));
4e070376 432
59e9c5ae 433 /* disable and stop the PFPW engine */
65b97cf6 434 omap_prefetch_reset(info->gpmc_cs, info);
59e9c5ae 435 }
436}
437
dfe32893 438/*
2df41d05 439 * omap_nand_dma_callback: callback on the completion of dma transfer
dfe32893 440 * @data: pointer to completion data structure
441 */
763e7359
RK
442static void omap_nand_dma_callback(void *data)
443{
444 complete((struct completion *) data);
445}
dfe32893 446
447/*
4cacbe22 448 * omap_nand_dma_transfer: configure and start dma transfer
dfe32893 449 * @mtd: MTD device structure
450 * @addr: virtual address in RAM of source/destination
451 * @len: number of data bytes to be transferred
452 * @is_write: flag for read/write operation
453 */
454static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
455 unsigned int len, int is_write)
456{
457 struct omap_nand_info *info = container_of(mtd,
458 struct omap_nand_info, mtd);
2df41d05 459 struct dma_async_tx_descriptor *tx;
dfe32893 460 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
461 DMA_FROM_DEVICE;
2df41d05 462 struct scatterlist sg;
4e070376 463 unsigned long tim, limit;
2df41d05
RK
464 unsigned n;
465 int ret;
65b97cf6 466 u32 val;
dfe32893 467
468 if (addr >= high_memory) {
469 struct page *p1;
470
471 if (((size_t)addr & PAGE_MASK) !=
472 ((size_t)(addr + len - 1) & PAGE_MASK))
473 goto out_copy;
474 p1 = vmalloc_to_page(addr);
475 if (!p1)
476 goto out_copy;
477 addr = page_address(p1) + ((size_t)addr & ~PAGE_MASK);
478 }
479
2df41d05
RK
480 sg_init_one(&sg, addr, len);
481 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
482 if (n == 0) {
dfe32893 483 dev_err(&info->pdev->dev,
484 "Couldn't DMA map a %d byte buffer\n", len);
485 goto out_copy;
486 }
487
2df41d05
RK
488 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
489 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
490 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
491 if (!tx)
492 goto out_copy_unmap;
493
494 tx->callback = omap_nand_dma_callback;
495 tx->callback_param = &info->comp;
496 dmaengine_submit(tx);
497
65b97cf6
AM
498 /* configure and start prefetch transfer */
499 ret = omap_prefetch_enable(info->gpmc_cs,
500 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
dfe32893 501 if (ret)
4e070376 502 /* PFPW engine is busy, use cpu copy method */
d7efe228 503 goto out_copy_unmap;
dfe32893 504
505 init_completion(&info->comp);
2df41d05 506 dma_async_issue_pending(info->dma);
dfe32893 507
508 /* setup and start DMA using dma_addr */
509 wait_for_completion(&info->comp);
4e070376
SG
510 tim = 0;
511 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
65b97cf6
AM
512
513 do {
4e070376 514 cpu_relax();
65b97cf6 515 val = readl(info->reg.gpmc_prefetch_status);
47f88af4 516 val = PREFETCH_STATUS_COUNT(val);
65b97cf6 517 } while (val && (tim++ < limit));
dfe32893 518
dfe32893 519 /* disable and stop the PFPW engine */
65b97cf6 520 omap_prefetch_reset(info->gpmc_cs, info);
dfe32893 521
2df41d05 522 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
dfe32893 523 return 0;
524
d7efe228 525out_copy_unmap:
2df41d05 526 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
dfe32893 527out_copy:
528 if (info->nand.options & NAND_BUSWIDTH_16)
529 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
530 : omap_write_buf16(mtd, (u_char *) addr, len);
531 else
532 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
533 : omap_write_buf8(mtd, (u_char *) addr, len);
534 return 0;
535}
dfe32893 536
537/**
538 * omap_read_buf_dma_pref - read data from NAND controller into buffer
539 * @mtd: MTD device structure
540 * @buf: buffer to store date
541 * @len: number of bytes to read
542 */
543static void omap_read_buf_dma_pref(struct mtd_info *mtd, u_char *buf, int len)
544{
545 if (len <= mtd->oobsize)
546 omap_read_buf_pref(mtd, buf, len);
547 else
548 /* start transfer in DMA mode */
549 omap_nand_dma_transfer(mtd, buf, len, 0x0);
550}
551
552/**
553 * omap_write_buf_dma_pref - write buffer to NAND controller
554 * @mtd: MTD device structure
555 * @buf: data buffer
556 * @len: number of bytes to write
557 */
558static void omap_write_buf_dma_pref(struct mtd_info *mtd,
559 const u_char *buf, int len)
560{
561 if (len <= mtd->oobsize)
562 omap_write_buf_pref(mtd, buf, len);
563 else
564 /* start transfer in DMA mode */
bdaefc41 565 omap_nand_dma_transfer(mtd, (u_char *) buf, len, 0x1);
dfe32893 566}
567
4e070376 568/*
4cacbe22 569 * omap_nand_irq - GPMC irq handler
4e070376
SG
570 * @this_irq: gpmc irq number
571 * @dev: omap_nand_info structure pointer is passed here
572 */
573static irqreturn_t omap_nand_irq(int this_irq, void *dev)
574{
575 struct omap_nand_info *info = (struct omap_nand_info *) dev;
576 u32 bytes;
4e070376 577
65b97cf6 578 bytes = readl(info->reg.gpmc_prefetch_status);
47f88af4 579 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
4e070376
SG
580 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
581 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
5c468455 582 if (this_irq == info->gpmc_irq_count)
4e070376
SG
583 goto done;
584
585 if (info->buf_len && (info->buf_len < bytes))
586 bytes = info->buf_len;
587 else if (!info->buf_len)
588 bytes = 0;
589 iowrite32_rep(info->nand.IO_ADDR_W,
590 (u32 *)info->buf, bytes >> 2);
591 info->buf = info->buf + bytes;
592 info->buf_len -= bytes;
593
594 } else {
595 ioread32_rep(info->nand.IO_ADDR_R,
596 (u32 *)info->buf, bytes >> 2);
597 info->buf = info->buf + bytes;
598
5c468455 599 if (this_irq == info->gpmc_irq_count)
4e070376
SG
600 goto done;
601 }
4e070376
SG
602
603 return IRQ_HANDLED;
604
605done:
606 complete(&info->comp);
4e070376 607
5c468455
AM
608 disable_irq_nosync(info->gpmc_irq_fifo);
609 disable_irq_nosync(info->gpmc_irq_count);
4e070376
SG
610
611 return IRQ_HANDLED;
612}
613
614/*
615 * omap_read_buf_irq_pref - read data from NAND controller into buffer
616 * @mtd: MTD device structure
617 * @buf: buffer to store date
618 * @len: number of bytes to read
619 */
620static void omap_read_buf_irq_pref(struct mtd_info *mtd, u_char *buf, int len)
621{
622 struct omap_nand_info *info = container_of(mtd,
623 struct omap_nand_info, mtd);
624 int ret = 0;
625
626 if (len <= mtd->oobsize) {
627 omap_read_buf_pref(mtd, buf, len);
628 return;
629 }
630
631 info->iomode = OMAP_NAND_IO_READ;
632 info->buf = buf;
633 init_completion(&info->comp);
634
635 /* configure and start prefetch transfer */
65b97cf6
AM
636 ret = omap_prefetch_enable(info->gpmc_cs,
637 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
4e070376
SG
638 if (ret)
639 /* PFPW engine is busy, use cpu copy method */
640 goto out_copy;
641
642 info->buf_len = len;
5c468455
AM
643
644 enable_irq(info->gpmc_irq_count);
645 enable_irq(info->gpmc_irq_fifo);
4e070376
SG
646
647 /* waiting for read to complete */
648 wait_for_completion(&info->comp);
649
650 /* disable and stop the PFPW engine */
65b97cf6 651 omap_prefetch_reset(info->gpmc_cs, info);
4e070376
SG
652 return;
653
654out_copy:
655 if (info->nand.options & NAND_BUSWIDTH_16)
656 omap_read_buf16(mtd, buf, len);
657 else
658 omap_read_buf8(mtd, buf, len);
659}
660
661/*
662 * omap_write_buf_irq_pref - write buffer to NAND controller
663 * @mtd: MTD device structure
664 * @buf: data buffer
665 * @len: number of bytes to write
666 */
667static void omap_write_buf_irq_pref(struct mtd_info *mtd,
668 const u_char *buf, int len)
669{
670 struct omap_nand_info *info = container_of(mtd,
671 struct omap_nand_info, mtd);
672 int ret = 0;
673 unsigned long tim, limit;
65b97cf6 674 u32 val;
4e070376
SG
675
676 if (len <= mtd->oobsize) {
677 omap_write_buf_pref(mtd, buf, len);
678 return;
679 }
680
681 info->iomode = OMAP_NAND_IO_WRITE;
682 info->buf = (u_char *) buf;
683 init_completion(&info->comp);
684
317379a9 685 /* configure and start prefetch transfer : size=24 */
65b97cf6
AM
686 ret = omap_prefetch_enable(info->gpmc_cs,
687 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
4e070376
SG
688 if (ret)
689 /* PFPW engine is busy, use cpu copy method */
690 goto out_copy;
691
692 info->buf_len = len;
5c468455
AM
693
694 enable_irq(info->gpmc_irq_count);
695 enable_irq(info->gpmc_irq_fifo);
4e070376
SG
696
697 /* waiting for write to complete */
698 wait_for_completion(&info->comp);
5c468455 699
4e070376
SG
700 /* wait for data to flushed-out before reset the prefetch */
701 tim = 0;
702 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
65b97cf6
AM
703 do {
704 val = readl(info->reg.gpmc_prefetch_status);
47f88af4 705 val = PREFETCH_STATUS_COUNT(val);
4e070376 706 cpu_relax();
65b97cf6 707 } while (val && (tim++ < limit));
4e070376
SG
708
709 /* disable and stop the PFPW engine */
65b97cf6 710 omap_prefetch_reset(info->gpmc_cs, info);
4e070376
SG
711 return;
712
713out_copy:
714 if (info->nand.options & NAND_BUSWIDTH_16)
715 omap_write_buf16(mtd, buf, len);
716 else
717 omap_write_buf8(mtd, buf, len);
718}
719
67ce04bf
VS
720/**
721 * gen_true_ecc - This function will generate true ECC value
722 * @ecc_buf: buffer to store ecc code
723 *
724 * This generated true ECC value can be used when correcting
725 * data read from NAND flash memory core
726 */
727static void gen_true_ecc(u8 *ecc_buf)
728{
729 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
730 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
731
732 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
733 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
734 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
735 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
736 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
737 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
738}
739
740/**
741 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
742 * @ecc_data1: ecc code from nand spare area
743 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
744 * @page_data: page data
745 *
746 * This function compares two ECC's and indicates if there is an error.
747 * If the error can be corrected it will be corrected to the buffer.
74f1b724
JO
748 * If there is no error, %0 is returned. If there is an error but it
749 * was corrected, %1 is returned. Otherwise, %-1 is returned.
67ce04bf
VS
750 */
751static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
752 u8 *ecc_data2, /* read from register */
753 u8 *page_data)
754{
755 uint i;
756 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
757 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
758 u8 ecc_bit[24];
759 u8 ecc_sum = 0;
760 u8 find_bit = 0;
761 uint find_byte = 0;
762 int isEccFF;
763
764 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
765
766 gen_true_ecc(ecc_data1);
767 gen_true_ecc(ecc_data2);
768
769 for (i = 0; i <= 2; i++) {
770 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
771 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
772 }
773
774 for (i = 0; i < 8; i++) {
775 tmp0_bit[i] = *ecc_data1 % 2;
776 *ecc_data1 = *ecc_data1 / 2;
777 }
778
779 for (i = 0; i < 8; i++) {
780 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
781 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
782 }
783
784 for (i = 0; i < 8; i++) {
785 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
786 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
787 }
788
789 for (i = 0; i < 8; i++) {
790 comp0_bit[i] = *ecc_data2 % 2;
791 *ecc_data2 = *ecc_data2 / 2;
792 }
793
794 for (i = 0; i < 8; i++) {
795 comp1_bit[i] = *(ecc_data2 + 1) % 2;
796 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
797 }
798
799 for (i = 0; i < 8; i++) {
800 comp2_bit[i] = *(ecc_data2 + 2) % 2;
801 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
802 }
803
804 for (i = 0; i < 6; i++)
805 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
806
807 for (i = 0; i < 8; i++)
808 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
809
810 for (i = 0; i < 8; i++)
811 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
812
813 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
814 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
815
816 for (i = 0; i < 24; i++)
817 ecc_sum += ecc_bit[i];
818
819 switch (ecc_sum) {
820 case 0:
821 /* Not reached because this function is not called if
822 * ECC values are equal
823 */
824 return 0;
825
826 case 1:
827 /* Uncorrectable error */
289c0522 828 pr_debug("ECC UNCORRECTED_ERROR 1\n");
67ce04bf
VS
829 return -1;
830
831 case 11:
832 /* UN-Correctable error */
289c0522 833 pr_debug("ECC UNCORRECTED_ERROR B\n");
67ce04bf
VS
834 return -1;
835
836 case 12:
837 /* Correctable error */
838 find_byte = (ecc_bit[23] << 8) +
839 (ecc_bit[21] << 7) +
840 (ecc_bit[19] << 6) +
841 (ecc_bit[17] << 5) +
842 (ecc_bit[15] << 4) +
843 (ecc_bit[13] << 3) +
844 (ecc_bit[11] << 2) +
845 (ecc_bit[9] << 1) +
846 ecc_bit[7];
847
848 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
849
0a32a102
BN
850 pr_debug("Correcting single bit ECC error at offset: "
851 "%d, bit: %d\n", find_byte, find_bit);
67ce04bf
VS
852
853 page_data[find_byte] ^= (1 << find_bit);
854
74f1b724 855 return 1;
67ce04bf
VS
856 default:
857 if (isEccFF) {
858 if (ecc_data2[0] == 0 &&
859 ecc_data2[1] == 0 &&
860 ecc_data2[2] == 0)
861 return 0;
862 }
289c0522 863 pr_debug("UNCORRECTED_ERROR default\n");
67ce04bf
VS
864 return -1;
865 }
866}
867
868/**
869 * omap_correct_data - Compares the ECC read with HW generated ECC
870 * @mtd: MTD device structure
871 * @dat: page data
872 * @read_ecc: ecc read from nand flash
873 * @calc_ecc: ecc read from HW ECC registers
874 *
875 * Compares the ecc read from nand spare area with ECC registers values
74f1b724
JO
876 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
877 * detection and correction. If there are no errors, %0 is returned. If
878 * there were errors and all of the errors were corrected, the number of
879 * corrected errors is returned. If uncorrectable errors exist, %-1 is
880 * returned.
67ce04bf
VS
881 */
882static int omap_correct_data(struct mtd_info *mtd, u_char *dat,
883 u_char *read_ecc, u_char *calc_ecc)
884{
885 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
886 mtd);
887 int blockCnt = 0, i = 0, ret = 0;
74f1b724 888 int stat = 0;
67ce04bf
VS
889
890 /* Ex NAND_ECC_HW12_2048 */
891 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
892 (info->nand.ecc.size == 2048))
893 blockCnt = 4;
894 else
895 blockCnt = 1;
896
897 for (i = 0; i < blockCnt; i++) {
898 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
899 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
900 if (ret < 0)
901 return ret;
74f1b724
JO
902 /* keep track of the number of corrected errors */
903 stat += ret;
67ce04bf
VS
904 }
905 read_ecc += 3;
906 calc_ecc += 3;
907 dat += 512;
908 }
74f1b724 909 return stat;
67ce04bf
VS
910}
911
912/**
913 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
914 * @mtd: MTD device structure
915 * @dat: The pointer to data on which ecc is computed
916 * @ecc_code: The ecc_code buffer
917 *
918 * Using noninverted ECC can be considered ugly since writing a blank
919 * page ie. padding will clear the ECC bytes. This is no problem as long
920 * nobody is trying to write data on the seemingly unused page. Reading
921 * an erased page will produce an ECC mismatch between generated and read
922 * ECC bytes that has to be dealt with separately.
923 */
924static int omap_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
925 u_char *ecc_code)
926{
927 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
928 mtd);
65b97cf6
AM
929 u32 val;
930
931 val = readl(info->reg.gpmc_ecc_config);
932 if (((val >> ECC_CONFIG_CS_SHIFT) & ~CS_MASK) != info->gpmc_cs)
933 return -EINVAL;
934
935 /* read ecc result */
936 val = readl(info->reg.gpmc_ecc1_result);
937 *ecc_code++ = val; /* P128e, ..., P1e */
938 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
939 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
940 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
941
942 return 0;
67ce04bf
VS
943}
944
945/**
946 * omap_enable_hwecc - This function enables the hardware ecc functionality
947 * @mtd: MTD device structure
948 * @mode: Read/Write mode
949 */
950static void omap_enable_hwecc(struct mtd_info *mtd, int mode)
951{
952 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
953 mtd);
954 struct nand_chip *chip = mtd->priv;
955 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
65b97cf6
AM
956 u32 val;
957
958 /* clear ecc and enable bits */
959 val = ECCCLEAR | ECC1;
960 writel(val, info->reg.gpmc_ecc_control);
67ce04bf 961
65b97cf6
AM
962 /* program ecc and result sizes */
963 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
964 ECC1RESULTSIZE);
965 writel(val, info->reg.gpmc_ecc_size_config);
966
967 switch (mode) {
968 case NAND_ECC_READ:
969 case NAND_ECC_WRITE:
970 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
971 break;
972 case NAND_ECC_READSYN:
973 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
974 break;
975 default:
976 dev_info(&info->pdev->dev,
977 "error: unrecognized Mode[%d]!\n", mode);
978 break;
979 }
67ce04bf 980
65b97cf6
AM
981 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
982 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
983 writel(val, info->reg.gpmc_ecc_config);
67ce04bf 984}
2c01946c 985
67ce04bf
VS
986/**
987 * omap_wait - wait until the command is done
988 * @mtd: MTD device structure
989 * @chip: NAND Chip structure
990 *
991 * Wait function is called during Program and erase operations and
992 * the way it is called from MTD layer, we should wait till the NAND
993 * chip is ready after the programming/erase operation has completed.
994 *
995 * Erase can take up to 400ms and program up to 20ms according to
996 * general NAND and SmartMedia specs
997 */
998static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
999{
1000 struct nand_chip *this = mtd->priv;
1001 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
1002 mtd);
1003 unsigned long timeo = jiffies;
a9c465f0 1004 int status, state = this->state;
67ce04bf
VS
1005
1006 if (state == FL_ERASING)
4ff6772b 1007 timeo += msecs_to_jiffies(400);
67ce04bf 1008 else
4ff6772b 1009 timeo += msecs_to_jiffies(20);
67ce04bf 1010
65b97cf6 1011 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
67ce04bf 1012 while (time_before(jiffies, timeo)) {
65b97cf6 1013 status = readb(info->reg.gpmc_nand_data);
c276aca4 1014 if (status & NAND_STATUS_READY)
67ce04bf 1015 break;
c276aca4 1016 cond_resched();
67ce04bf 1017 }
a9c465f0 1018
4ea1e4ba 1019 status = readb(info->reg.gpmc_nand_data);
67ce04bf
VS
1020 return status;
1021}
1022
1023/**
1024 * omap_dev_ready - calls the platform specific dev_ready function
1025 * @mtd: MTD device structure
1026 */
1027static int omap_dev_ready(struct mtd_info *mtd)
1028{
2c01946c 1029 unsigned int val = 0;
67ce04bf
VS
1030 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
1031 mtd);
67ce04bf 1032
65b97cf6
AM
1033 val = readl(info->reg.gpmc_status);
1034
67ce04bf 1035 if ((val & 0x100) == 0x100) {
65b97cf6 1036 return 1;
67ce04bf 1037 } else {
65b97cf6 1038 return 0;
67ce04bf 1039 }
67ce04bf
VS
1040}
1041
0e618ef0 1042/**
7c977c3e 1043 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
0e618ef0
ID
1044 * @mtd: MTD device structure
1045 * @mode: Read/Write mode
62116e51
PA
1046 *
1047 * When using BCH, sector size is hardcoded to 512 bytes.
1048 * Using wrapping mode 6 both for reading and writing if ELM module not uses
1049 * for error correction.
1050 * On writing,
1051 * eccsize0 = 0 (no additional protected byte in spare area)
1052 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
0e618ef0 1053 */
7c977c3e 1054static void __maybe_unused omap_enable_hwecc_bch(struct mtd_info *mtd, int mode)
0e618ef0
ID
1055{
1056 int nerrors;
2ef9f3dd 1057 unsigned int dev_width, nsectors;
0e618ef0
ID
1058 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
1059 mtd);
1060 struct nand_chip *chip = mtd->priv;
62116e51
PA
1061 u32 val, wr_mode;
1062 unsigned int ecc_size1, ecc_size0;
1063
1064 /* Using wrapping mode 6 for writing */
1065 wr_mode = BCH_WRAPMODE_6;
0e618ef0 1066
0e618ef0 1067 /*
62116e51
PA
1068 * ECC engine enabled for valid ecc_size0 nibbles
1069 * and disabled for ecc_size1 nibbles.
0e618ef0 1070 */
62116e51
PA
1071 ecc_size0 = BCH_ECC_SIZE0;
1072 ecc_size1 = BCH_ECC_SIZE1;
1073
1074 /* Perform ecc calculation on 512-byte sector */
1075 nsectors = 1;
1076
1077 /* Update number of error correction */
1078 nerrors = info->nand.ecc.strength;
1079
1080 /* Multi sector reading/writing for NAND flash with page size < 4096 */
1081 if (info->is_elm_used && (mtd->writesize <= 4096)) {
1082 if (mode == NAND_ECC_READ) {
1083 /* Using wrapping mode 1 for reading */
1084 wr_mode = BCH_WRAPMODE_1;
1085
1086 /*
1087 * ECC engine enabled for ecc_size0 nibbles
1088 * and disabled for ecc_size1 nibbles.
1089 */
1090 ecc_size0 = (nerrors == 8) ?
1091 BCH8R_ECC_SIZE0 : BCH4R_ECC_SIZE0;
1092 ecc_size1 = (nerrors == 8) ?
1093 BCH8R_ECC_SIZE1 : BCH4R_ECC_SIZE1;
1094 }
1095
1096 /* Perform ecc calculation for one page (< 4096) */
1097 nsectors = info->nand.ecc.steps;
1098 }
2ef9f3dd
AM
1099
1100 writel(ECC1, info->reg.gpmc_ecc_control);
1101
62116e51
PA
1102 /* Configure ecc size for BCH */
1103 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
2ef9f3dd
AM
1104 writel(val, info->reg.gpmc_ecc_size_config);
1105
62116e51
PA
1106 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1107
2ef9f3dd
AM
1108 /* BCH configuration */
1109 val = ((1 << 16) | /* enable BCH */
1110 (((nerrors == 8) ? 1 : 0) << 12) | /* 8 or 4 bits */
62116e51 1111 (wr_mode << 8) | /* wrap mode */
2ef9f3dd
AM
1112 (dev_width << 7) | /* bus width */
1113 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1114 (info->gpmc_cs << 1) | /* ECC CS */
1115 (0x1)); /* enable ECC */
1116
1117 writel(val, info->reg.gpmc_ecc_config);
1118
62116e51 1119 /* Clear ecc and enable bits */
2ef9f3dd 1120 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
0e618ef0 1121}
7c977c3e 1122
2c9f2365 1123static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
7bcd1dca
PG
1124static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1125 0x97, 0x79, 0xe5, 0x24, 0xb5};
0e618ef0 1126
62116e51 1127/**
a4c7ca00 1128 * omap_calculate_ecc_bch - Generate bytes of ECC bytes
62116e51
PA
1129 * @mtd: MTD device structure
1130 * @dat: The pointer to data on which ecc is computed
1131 * @ecc_code: The ecc_code buffer
1132 *
1133 * Support calculating of BCH4/8 ecc vectors for the page
1134 */
a4c7ca00 1135static int __maybe_unused omap_calculate_ecc_bch(struct mtd_info *mtd,
f5dc06fb 1136 const u_char *dat, u_char *ecc_calc)
62116e51
PA
1137{
1138 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
1139 mtd);
f5dc06fb
PG
1140 int eccbytes = info->nand.ecc.bytes;
1141 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1142 u8 *ecc_code;
62116e51 1143 unsigned long nsectors, bch_val1, bch_val2, bch_val3, bch_val4;
f5dc06fb 1144 int i;
62116e51
PA
1145
1146 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
62116e51 1147 for (i = 0; i < nsectors; i++) {
f5dc06fb
PG
1148 ecc_code = ecc_calc;
1149 switch (info->ecc_opt) {
7bcd1dca 1150 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
f5dc06fb
PG
1151 case OMAP_ECC_BCH8_CODE_HW:
1152 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1153 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1154 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1155 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
62116e51
PA
1156 *ecc_code++ = (bch_val4 & 0xFF);
1157 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1158 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1159 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1160 *ecc_code++ = (bch_val3 & 0xFF);
1161 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1162 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1163 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1164 *ecc_code++ = (bch_val2 & 0xFF);
1165 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1166 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1167 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1168 *ecc_code++ = (bch_val1 & 0xFF);
f5dc06fb 1169 break;
2c9f2365 1170 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
f5dc06fb
PG
1171 case OMAP_ECC_BCH4_CODE_HW:
1172 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1173 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
62116e51
PA
1174 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1175 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1176 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1177 ((bch_val1 >> 28) & 0xF);
1178 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1179 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1180 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1181 *ecc_code++ = ((bch_val1 & 0xF) << 4);
f5dc06fb
PG
1182 break;
1183 default:
1184 return -EINVAL;
62116e51 1185 }
f5dc06fb
PG
1186
1187 /* ECC scheme specific syndrome customizations */
1188 switch (info->ecc_opt) {
2c9f2365
PG
1189 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1190 /* Add constant polynomial to remainder, so that
1191 * ECC of blank pages results in 0x0 on reading back */
1192 for (i = 0; i < eccbytes; i++)
1193 ecc_calc[i] ^= bch4_polynomial[i];
1194 break;
f5dc06fb
PG
1195 case OMAP_ECC_BCH4_CODE_HW:
1196 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1197 ecc_calc[eccbytes - 1] = 0x0;
1198 break;
7bcd1dca
PG
1199 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1200 /* Add constant polynomial to remainder, so that
1201 * ECC of blank pages results in 0x0 on reading back */
1202 for (i = 0; i < eccbytes; i++)
1203 ecc_calc[i] ^= bch8_polynomial[i];
1204 break;
f5dc06fb
PG
1205 case OMAP_ECC_BCH8_CODE_HW:
1206 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1207 ecc_calc[eccbytes - 1] = 0x0;
1208 break;
1209 default:
1210 return -EINVAL;
1211 }
1212
1213 ecc_calc += eccbytes;
62116e51
PA
1214 }
1215
1216 return 0;
1217}
1218
1219/**
1220 * erased_sector_bitflips - count bit flips
1221 * @data: data sector buffer
1222 * @oob: oob buffer
1223 * @info: omap_nand_info
1224 *
1225 * Check the bit flips in erased page falls below correctable level.
1226 * If falls below, report the page as erased with correctable bit
1227 * flip, else report as uncorrectable page.
1228 */
1229static int erased_sector_bitflips(u_char *data, u_char *oob,
1230 struct omap_nand_info *info)
1231{
1232 int flip_bits = 0, i;
1233
1234 for (i = 0; i < info->nand.ecc.size; i++) {
1235 flip_bits += hweight8(~data[i]);
1236 if (flip_bits > info->nand.ecc.strength)
1237 return 0;
1238 }
1239
1240 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1241 flip_bits += hweight8(~oob[i]);
1242 if (flip_bits > info->nand.ecc.strength)
1243 return 0;
1244 }
1245
1246 /*
1247 * Bit flips falls in correctable level.
1248 * Fill data area with 0xFF
1249 */
1250 if (flip_bits) {
1251 memset(data, 0xFF, info->nand.ecc.size);
1252 memset(oob, 0xFF, info->nand.ecc.bytes);
1253 }
1254
1255 return flip_bits;
1256}
1257
2c9f2365 1258#ifdef CONFIG_MTD_NAND_OMAP_BCH
62116e51
PA
1259/**
1260 * omap_elm_correct_data - corrects page data area in case error reported
1261 * @mtd: MTD device structure
1262 * @data: page data
1263 * @read_ecc: ecc read from nand flash
1264 * @calc_ecc: ecc read from HW ECC registers
1265 *
1266 * Calculated ecc vector reported as zero in case of non-error pages.
78f43c53
PG
1267 * In case of non-zero ecc vector, first filter out erased-pages, and
1268 * then process data via ELM to detect bit-flips.
62116e51
PA
1269 */
1270static int omap_elm_correct_data(struct mtd_info *mtd, u_char *data,
1271 u_char *read_ecc, u_char *calc_ecc)
1272{
1273 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
1274 mtd);
de0a4d69 1275 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
62116e51
PA
1276 int eccsteps = info->nand.ecc.steps;
1277 int i , j, stat = 0;
de0a4d69 1278 int eccflag, actual_eccbytes;
62116e51
PA
1279 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1280 u_char *ecc_vec = calc_ecc;
1281 u_char *spare_ecc = read_ecc;
1282 u_char *erased_ecc_vec;
78f43c53
PG
1283 u_char *buf;
1284 int bitflip_count;
62116e51 1285 bool is_error_reported = false;
b08e1f63 1286 u32 bit_pos, byte_pos, error_max, pos;
13fbe064 1287 int err;
62116e51 1288
de0a4d69
PG
1289 switch (info->ecc_opt) {
1290 case OMAP_ECC_BCH4_CODE_HW:
1291 /* omit 7th ECC byte reserved for ROM code compatibility */
1292 actual_eccbytes = ecc->bytes - 1;
78f43c53 1293 erased_ecc_vec = bch4_vector;
de0a4d69
PG
1294 break;
1295 case OMAP_ECC_BCH8_CODE_HW:
1296 /* omit 14th ECC byte reserved for ROM code compatibility */
1297 actual_eccbytes = ecc->bytes - 1;
78f43c53 1298 erased_ecc_vec = bch8_vector;
de0a4d69
PG
1299 break;
1300 default:
1301 pr_err("invalid driver configuration\n");
1302 return -EINVAL;
1303 }
1304
62116e51
PA
1305 /* Initialize elm error vector to zero */
1306 memset(err_vec, 0, sizeof(err_vec));
1307
62116e51
PA
1308 for (i = 0; i < eccsteps ; i++) {
1309 eccflag = 0; /* initialize eccflag */
1310
1311 /*
1312 * Check any error reported,
1313 * In case of error, non zero ecc reported.
1314 */
de0a4d69 1315 for (j = 0; j < actual_eccbytes; j++) {
62116e51
PA
1316 if (calc_ecc[j] != 0) {
1317 eccflag = 1; /* non zero ecc, error present */
1318 break;
1319 }
1320 }
1321
1322 if (eccflag == 1) {
78f43c53
PG
1323 if (memcmp(calc_ecc, erased_ecc_vec,
1324 actual_eccbytes) == 0) {
62116e51 1325 /*
78f43c53
PG
1326 * calc_ecc[] matches pattern for ECC(all 0xff)
1327 * so this is definitely an erased-page
62116e51 1328 */
62116e51 1329 } else {
78f43c53
PG
1330 buf = &data[info->nand.ecc.size * i];
1331 /*
1332 * count number of 0-bits in read_buf.
1333 * This check can be removed once a similar
1334 * check is introduced in generic NAND driver
1335 */
1336 bitflip_count = erased_sector_bitflips(
1337 buf, read_ecc, info);
1338 if (bitflip_count) {
1339 /*
1340 * number of 0-bits within ECC limits
1341 * So this may be an erased-page
1342 */
1343 stat += bitflip_count;
1344 } else {
1345 /*
1346 * Too many 0-bits. It may be a
1347 * - programmed-page, OR
1348 * - erased-page with many bit-flips
1349 * So this page requires check by ELM
1350 */
1351 err_vec[i].error_reported = true;
1352 is_error_reported = true;
62116e51
PA
1353 }
1354 }
1355 }
1356
1357 /* Update the ecc vector */
de0a4d69
PG
1358 calc_ecc += ecc->bytes;
1359 read_ecc += ecc->bytes;
62116e51
PA
1360 }
1361
1362 /* Check if any error reported */
1363 if (!is_error_reported)
1364 return 0;
1365
1366 /* Decode BCH error using ELM module */
1367 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1368
13fbe064 1369 err = 0;
62116e51 1370 for (i = 0; i < eccsteps; i++) {
13fbe064
PG
1371 if (err_vec[i].error_uncorrectable) {
1372 pr_err("nand: uncorrectable bit-flips found\n");
1373 err = -EBADMSG;
1374 } else if (err_vec[i].error_reported) {
62116e51 1375 for (j = 0; j < err_vec[i].error_count; j++) {
b08e1f63
PG
1376 switch (info->ecc_opt) {
1377 case OMAP_ECC_BCH4_CODE_HW:
1378 /* Add 4 bits to take care of padding */
62116e51
PA
1379 pos = err_vec[i].error_loc[j] +
1380 BCH4_BIT_PAD;
b08e1f63
PG
1381 break;
1382 case OMAP_ECC_BCH8_CODE_HW:
1383 pos = err_vec[i].error_loc[j];
1384 break;
1385 default:
1386 return -EINVAL;
1387 }
1388 error_max = (ecc->size + actual_eccbytes) * 8;
62116e51
PA
1389 /* Calculate bit position of error */
1390 bit_pos = pos % 8;
1391
1392 /* Calculate byte position of error */
1393 byte_pos = (error_max - pos - 1) / 8;
1394
1395 if (pos < error_max) {
13fbe064
PG
1396 if (byte_pos < 512) {
1397 pr_debug("bitflip@dat[%d]=%x\n",
1398 byte_pos, data[byte_pos]);
62116e51 1399 data[byte_pos] ^= 1 << bit_pos;
13fbe064
PG
1400 } else {
1401 pr_debug("bitflip@oob[%d]=%x\n",
1402 (byte_pos - 512),
1403 spare_ecc[byte_pos - 512]);
62116e51
PA
1404 spare_ecc[byte_pos - 512] ^=
1405 1 << bit_pos;
13fbe064
PG
1406 }
1407 } else {
1408 pr_err("invalid bit-flip @ %d:%d\n",
1409 byte_pos, bit_pos);
1410 err = -EBADMSG;
62116e51 1411 }
62116e51
PA
1412 }
1413 }
1414
1415 /* Update number of correctable errors */
1416 stat += err_vec[i].error_count;
1417
1418 /* Update page data with sector size */
b08e1f63 1419 data += ecc->size;
de0a4d69 1420 spare_ecc += ecc->bytes;
62116e51
PA
1421 }
1422
13fbe064 1423 return (err) ? err : stat;
62116e51
PA
1424}
1425
62116e51
PA
1426/**
1427 * omap_write_page_bch - BCH ecc based write page function for entire page
1428 * @mtd: mtd info structure
1429 * @chip: nand chip info structure
1430 * @buf: data buffer
1431 * @oob_required: must write chip->oob_poi to OOB
1432 *
1433 * Custom write page method evolved to support multi sector writing in one shot
1434 */
1435static int omap_write_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
1436 const uint8_t *buf, int oob_required)
1437{
1438 int i;
1439 uint8_t *ecc_calc = chip->buffers->ecccalc;
1440 uint32_t *eccpos = chip->ecc.layout->eccpos;
1441
1442 /* Enable GPMC ecc engine */
1443 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1444
1445 /* Write data */
1446 chip->write_buf(mtd, buf, mtd->writesize);
1447
1448 /* Update ecc vector from GPMC result registers */
1449 chip->ecc.calculate(mtd, buf, &ecc_calc[0]);
1450
1451 for (i = 0; i < chip->ecc.total; i++)
1452 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1453
1454 /* Write ecc vector to OOB area */
1455 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1456 return 0;
1457}
1458
1459/**
1460 * omap_read_page_bch - BCH ecc based page read function for entire page
1461 * @mtd: mtd info structure
1462 * @chip: nand chip info structure
1463 * @buf: buffer to store read data
1464 * @oob_required: caller requires OOB data read to chip->oob_poi
1465 * @page: page number to read
1466 *
1467 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1468 * used for error correction.
1469 * Custom method evolved to support ELM error correction & multi sector
1470 * reading. On reading page data area is read along with OOB data with
1471 * ecc engine enabled. ecc vector updated after read of OOB data.
1472 * For non error pages ecc vector reported as zero.
1473 */
1474static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
1475 uint8_t *buf, int oob_required, int page)
1476{
1477 uint8_t *ecc_calc = chip->buffers->ecccalc;
1478 uint8_t *ecc_code = chip->buffers->ecccode;
1479 uint32_t *eccpos = chip->ecc.layout->eccpos;
1480 uint8_t *oob = &chip->oob_poi[eccpos[0]];
1481 uint32_t oob_pos = mtd->writesize + chip->ecc.layout->eccpos[0];
1482 int stat;
1483 unsigned int max_bitflips = 0;
1484
1485 /* Enable GPMC ecc engine */
1486 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1487
1488 /* Read data */
1489 chip->read_buf(mtd, buf, mtd->writesize);
1490
1491 /* Read oob bytes */
1492 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, oob_pos, -1);
1493 chip->read_buf(mtd, oob, chip->ecc.total);
1494
1495 /* Calculate ecc bytes */
1496 chip->ecc.calculate(mtd, buf, ecc_calc);
1497
1498 memcpy(ecc_code, &chip->oob_poi[eccpos[0]], chip->ecc.total);
1499
1500 stat = chip->ecc.correct(mtd, buf, ecc_code, ecc_calc);
1501
1502 if (stat < 0) {
1503 mtd->ecc_stats.failed++;
1504 } else {
1505 mtd->ecc_stats.corrected += stat;
1506 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1507 }
1508
1509 return max_bitflips;
1510}
1511
0e618ef0 1512/**
a919e511
PG
1513 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1514 * @omap_nand_info: NAND device structure containing platform data
1515 * @bch_type: 0x0=BCH4, 0x1=BCH8, 0x2=BCH16
0e618ef0 1516 */
a919e511
PG
1517static int is_elm_present(struct omap_nand_info *info,
1518 struct device_node *elm_node, enum bch_ecc bch_type)
0e618ef0 1519{
a919e511
PG
1520 struct platform_device *pdev;
1521 info->is_elm_used = false;
1522 /* check whether elm-id is passed via DT */
1523 if (!elm_node) {
1524 pr_err("nand: error: ELM DT node not found\n");
1525 return -ENODEV;
1526 }
1527 pdev = of_find_device_by_node(elm_node);
1528 /* check whether ELM device is registered */
1529 if (!pdev) {
1530 pr_err("nand: error: ELM device not found\n");
1531 return -ENODEV;
0e618ef0 1532 }
a919e511
PG
1533 /* ELM module available, now configure it */
1534 info->elm_dev = &pdev->dev;
1535 if (elm_config(info->elm_dev, bch_type))
1536 return -ENODEV;
1537 info->is_elm_used = true;
1538 return 0;
0e618ef0 1539}
a919e511 1540#endif /* CONFIG_MTD_NAND_ECC_BCH */
0e618ef0 1541
06f25510 1542static int omap_nand_probe(struct platform_device *pdev)
67ce04bf
VS
1543{
1544 struct omap_nand_info *info;
1545 struct omap_nand_platform_data *pdata;
633deb58
PG
1546 struct mtd_info *mtd;
1547 struct nand_chip *nand_chip;
b491da72 1548 struct nand_ecclayout *ecclayout;
67ce04bf 1549 int err;
b491da72 1550 int i;
633deb58
PG
1551 dma_cap_mask_t mask;
1552 unsigned sig;
eae39cb4 1553 unsigned oob_index;
9c4c2f8b 1554 struct resource *res;
ccf04c51 1555 struct mtd_part_parser_data ppdata = {};
67ce04bf 1556
453810b7 1557 pdata = dev_get_platdata(&pdev->dev);
67ce04bf
VS
1558 if (pdata == NULL) {
1559 dev_err(&pdev->dev, "platform data missing\n");
1560 return -ENODEV;
1561 }
1562
70ba6d71
PG
1563 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
1564 GFP_KERNEL);
67ce04bf
VS
1565 if (!info)
1566 return -ENOMEM;
1567
1568 platform_set_drvdata(pdev, info);
1569
1570 spin_lock_init(&info->controller.lock);
1571 init_waitqueue_head(&info->controller.wq);
1572
633deb58 1573 info->pdev = pdev;
67ce04bf 1574 info->gpmc_cs = pdata->cs;
65b97cf6 1575 info->reg = pdata->reg;
a919e511 1576 info->of_node = pdata->of_node;
4e558072 1577 info->ecc_opt = pdata->ecc_opt;
633deb58
PG
1578 mtd = &info->mtd;
1579 mtd->priv = &info->nand;
1580 mtd->name = dev_name(&pdev->dev);
1581 mtd->owner = THIS_MODULE;
1582 nand_chip = &info->nand;
32d42a85 1583 nand_chip->ecc.priv = NULL;
633deb58 1584 nand_chip->options |= NAND_SKIP_BBTSCAN;
67ce04bf 1585
9c4c2f8b
AM
1586 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1587 if (res == NULL) {
1588 err = -EINVAL;
1589 dev_err(&pdev->dev, "error getting memory resource\n");
70ba6d71 1590 goto return_error;
9c4c2f8b 1591 }
67ce04bf 1592
9c4c2f8b
AM
1593 info->phys_base = res->start;
1594 info->mem_size = resource_size(res);
1595
70ba6d71
PG
1596 if (!devm_request_mem_region(&pdev->dev, info->phys_base,
1597 info->mem_size, pdev->dev.driver->name)) {
67ce04bf 1598 err = -EBUSY;
70ba6d71 1599 goto return_error;
67ce04bf
VS
1600 }
1601
70ba6d71
PG
1602 nand_chip->IO_ADDR_R = devm_ioremap(&pdev->dev, info->phys_base,
1603 info->mem_size);
633deb58 1604 if (!nand_chip->IO_ADDR_R) {
67ce04bf 1605 err = -ENOMEM;
70ba6d71 1606 goto return_error;
67ce04bf 1607 }
59e9c5ae 1608
633deb58 1609 nand_chip->controller = &info->controller;
67ce04bf 1610
633deb58
PG
1611 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
1612 nand_chip->cmd_ctrl = omap_hwcontrol;
67ce04bf 1613
67ce04bf
VS
1614 /*
1615 * If RDY/BSY line is connected to OMAP then use the omap ready
4cacbe22
PM
1616 * function and the generic nand_wait function which reads the status
1617 * register after monitoring the RDY/BSY line. Otherwise use a standard
67ce04bf
VS
1618 * chip delay which is slightly more than tR (AC Timing) of the NAND
1619 * device and read status register until you get a failure or success
1620 */
1621 if (pdata->dev_ready) {
633deb58
PG
1622 nand_chip->dev_ready = omap_dev_ready;
1623 nand_chip->chip_delay = 0;
67ce04bf 1624 } else {
633deb58
PG
1625 nand_chip->waitfunc = omap_wait;
1626 nand_chip->chip_delay = 50;
67ce04bf
VS
1627 }
1628
f18befb5
PG
1629 /* scan NAND device connected to chip controller */
1630 nand_chip->options |= pdata->devsize & NAND_BUSWIDTH_16;
1631 if (nand_scan_ident(mtd, 1, NULL)) {
1632 pr_err("nand device scan failed, may be bus-width mismatch\n");
1633 err = -ENXIO;
70ba6d71 1634 goto return_error;
f18befb5
PG
1635 }
1636
b491da72
PG
1637 /* check for small page devices */
1638 if ((mtd->oobsize < 64) && (pdata->ecc_opt != OMAP_ECC_HAM1_CODE_HW)) {
1639 pr_err("small page devices are not supported\n");
1640 err = -EINVAL;
70ba6d71 1641 goto return_error;
b491da72
PG
1642 }
1643
f18befb5 1644 /* re-populate low-level callbacks based on xfer modes */
1b0b323c
SG
1645 switch (pdata->xfer_type) {
1646 case NAND_OMAP_PREFETCH_POLLED:
633deb58
PG
1647 nand_chip->read_buf = omap_read_buf_pref;
1648 nand_chip->write_buf = omap_write_buf_pref;
1b0b323c
SG
1649 break;
1650
1651 case NAND_OMAP_POLLED:
cf0e4d2b 1652 /* Use nand_base defaults for {read,write}_buf */
1b0b323c
SG
1653 break;
1654
1655 case NAND_OMAP_PREFETCH_DMA:
763e7359
RK
1656 dma_cap_zero(mask);
1657 dma_cap_set(DMA_SLAVE, mask);
1658 sig = OMAP24XX_DMA_GPMC;
1659 info->dma = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1660 if (!info->dma) {
2df41d05
RK
1661 dev_err(&pdev->dev, "DMA engine request failed\n");
1662 err = -ENXIO;
70ba6d71 1663 goto return_error;
763e7359
RK
1664 } else {
1665 struct dma_slave_config cfg;
763e7359
RK
1666
1667 memset(&cfg, 0, sizeof(cfg));
1668 cfg.src_addr = info->phys_base;
1669 cfg.dst_addr = info->phys_base;
1670 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1671 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1672 cfg.src_maxburst = 16;
1673 cfg.dst_maxburst = 16;
d680e2c1
AB
1674 err = dmaengine_slave_config(info->dma, &cfg);
1675 if (err) {
763e7359 1676 dev_err(&pdev->dev, "DMA engine slave config failed: %d\n",
d680e2c1 1677 err);
70ba6d71 1678 goto return_error;
763e7359 1679 }
633deb58
PG
1680 nand_chip->read_buf = omap_read_buf_dma_pref;
1681 nand_chip->write_buf = omap_write_buf_dma_pref;
1b0b323c
SG
1682 }
1683 break;
1684
4e070376 1685 case NAND_OMAP_PREFETCH_IRQ:
5c468455
AM
1686 info->gpmc_irq_fifo = platform_get_irq(pdev, 0);
1687 if (info->gpmc_irq_fifo <= 0) {
1688 dev_err(&pdev->dev, "error getting fifo irq\n");
1689 err = -ENODEV;
70ba6d71 1690 goto return_error;
5c468455 1691 }
70ba6d71
PG
1692 err = devm_request_irq(&pdev->dev, info->gpmc_irq_fifo,
1693 omap_nand_irq, IRQF_SHARED,
1694 "gpmc-nand-fifo", info);
4e070376
SG
1695 if (err) {
1696 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
5c468455
AM
1697 info->gpmc_irq_fifo, err);
1698 info->gpmc_irq_fifo = 0;
70ba6d71 1699 goto return_error;
5c468455
AM
1700 }
1701
1702 info->gpmc_irq_count = platform_get_irq(pdev, 1);
1703 if (info->gpmc_irq_count <= 0) {
1704 dev_err(&pdev->dev, "error getting count irq\n");
1705 err = -ENODEV;
70ba6d71 1706 goto return_error;
5c468455 1707 }
70ba6d71
PG
1708 err = devm_request_irq(&pdev->dev, info->gpmc_irq_count,
1709 omap_nand_irq, IRQF_SHARED,
1710 "gpmc-nand-count", info);
5c468455
AM
1711 if (err) {
1712 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
1713 info->gpmc_irq_count, err);
1714 info->gpmc_irq_count = 0;
70ba6d71 1715 goto return_error;
4e070376 1716 }
5c468455 1717
633deb58
PG
1718 nand_chip->read_buf = omap_read_buf_irq_pref;
1719 nand_chip->write_buf = omap_write_buf_irq_pref;
5c468455 1720
4e070376
SG
1721 break;
1722
1b0b323c
SG
1723 default:
1724 dev_err(&pdev->dev,
1725 "xfer_type(%d) not supported!\n", pdata->xfer_type);
1726 err = -EINVAL;
70ba6d71 1727 goto return_error;
59e9c5ae 1728 }
59e9c5ae 1729
a919e511 1730 /* populate MTD interface based on ECC scheme */
b491da72
PG
1731 nand_chip->ecc.layout = &omap_oobinfo;
1732 ecclayout = &omap_oobinfo;
4e558072 1733 switch (info->ecc_opt) {
a919e511
PG
1734 case OMAP_ECC_HAM1_CODE_HW:
1735 pr_info("nand: using OMAP_ECC_HAM1_CODE_HW\n");
1736 nand_chip->ecc.mode = NAND_ECC_HW;
633deb58
PG
1737 nand_chip->ecc.bytes = 3;
1738 nand_chip->ecc.size = 512;
1739 nand_chip->ecc.strength = 1;
1740 nand_chip->ecc.calculate = omap_calculate_ecc;
1741 nand_chip->ecc.hwctl = omap_enable_hwecc;
1742 nand_chip->ecc.correct = omap_correct_data;
b491da72
PG
1743 /* define ECC layout */
1744 ecclayout->eccbytes = nand_chip->ecc.bytes *
1745 (mtd->writesize /
1746 nand_chip->ecc.size);
1747 if (nand_chip->options & NAND_BUSWIDTH_16)
eae39cb4 1748 oob_index = BADBLOCK_MARKER_LENGTH;
b491da72 1749 else
eae39cb4
PG
1750 oob_index = 1;
1751 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1752 ecclayout->eccpos[i] = oob_index;
aa6092f9
PG
1753 /* no reserved-marker in ecclayout for this ecc-scheme */
1754 ecclayout->oobfree->offset =
1755 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
a919e511
PG
1756 break;
1757
1758 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1759#ifdef CONFIG_MTD_NAND_ECC_BCH
1760 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
1761 nand_chip->ecc.mode = NAND_ECC_HW;
1762 nand_chip->ecc.size = 512;
1763 nand_chip->ecc.bytes = 7;
1764 nand_chip->ecc.strength = 4;
7c977c3e 1765 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
32d42a85 1766 nand_chip->ecc.correct = nand_bch_correct_data;
2c9f2365 1767 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
b491da72
PG
1768 /* define ECC layout */
1769 ecclayout->eccbytes = nand_chip->ecc.bytes *
1770 (mtd->writesize /
1771 nand_chip->ecc.size);
eae39cb4
PG
1772 oob_index = BADBLOCK_MARKER_LENGTH;
1773 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
1774 ecclayout->eccpos[i] = oob_index;
1775 if (((i + 1) % nand_chip->ecc.bytes) == 0)
1776 oob_index++;
1777 }
aa6092f9
PG
1778 /* include reserved-marker in ecclayout->oobfree calculation */
1779 ecclayout->oobfree->offset = 1 +
1780 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
a919e511 1781 /* software bch library is used for locating errors */
32d42a85
PG
1782 nand_chip->ecc.priv = nand_bch_init(mtd,
1783 nand_chip->ecc.size,
1784 nand_chip->ecc.bytes,
1785 &nand_chip->ecc.layout);
1786 if (!nand_chip->ecc.priv) {
a919e511 1787 pr_err("nand: error: unable to use s/w BCH library\n");
0e618ef0 1788 err = -EINVAL;
a919e511
PG
1789 }
1790 break;
1791#else
1792 pr_err("nand: error: CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1793 err = -EINVAL;
70ba6d71 1794 goto return_error;
a919e511
PG
1795#endif
1796
1797 case OMAP_ECC_BCH4_CODE_HW:
1798#ifdef CONFIG_MTD_NAND_OMAP_BCH
1799 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
1800 nand_chip->ecc.mode = NAND_ECC_HW;
1801 nand_chip->ecc.size = 512;
1802 /* 14th bit is kept reserved for ROM-code compatibility */
1803 nand_chip->ecc.bytes = 7 + 1;
1804 nand_chip->ecc.strength = 4;
7c977c3e 1805 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
a919e511 1806 nand_chip->ecc.correct = omap_elm_correct_data;
a4c7ca00 1807 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
a919e511
PG
1808 nand_chip->ecc.read_page = omap_read_page_bch;
1809 nand_chip->ecc.write_page = omap_write_page_bch;
b491da72
PG
1810 /* define ECC layout */
1811 ecclayout->eccbytes = nand_chip->ecc.bytes *
1812 (mtd->writesize /
1813 nand_chip->ecc.size);
eae39cb4
PG
1814 oob_index = BADBLOCK_MARKER_LENGTH;
1815 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1816 ecclayout->eccpos[i] = oob_index;
aa6092f9
PG
1817 /* reserved marker already included in ecclayout->eccbytes */
1818 ecclayout->oobfree->offset =
1819 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
a919e511
PG
1820 /* This ECC scheme requires ELM H/W block */
1821 if (is_elm_present(info, pdata->elm_of_node, BCH4_ECC) < 0) {
1822 pr_err("nand: error: could not initialize ELM\n");
1823 err = -ENODEV;
70ba6d71 1824 goto return_error;
0e618ef0 1825 }
a919e511
PG
1826 break;
1827#else
1828 pr_err("nand: error: CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1829 err = -EINVAL;
70ba6d71 1830 goto return_error;
a919e511
PG
1831#endif
1832
1833 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1834#ifdef CONFIG_MTD_NAND_ECC_BCH
1835 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
1836 nand_chip->ecc.mode = NAND_ECC_HW;
1837 nand_chip->ecc.size = 512;
1838 nand_chip->ecc.bytes = 13;
1839 nand_chip->ecc.strength = 8;
7c977c3e 1840 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
32d42a85 1841 nand_chip->ecc.correct = nand_bch_correct_data;
7bcd1dca 1842 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
b491da72
PG
1843 /* define ECC layout */
1844 ecclayout->eccbytes = nand_chip->ecc.bytes *
1845 (mtd->writesize /
1846 nand_chip->ecc.size);
eae39cb4
PG
1847 oob_index = BADBLOCK_MARKER_LENGTH;
1848 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
1849 ecclayout->eccpos[i] = oob_index;
1850 if (((i + 1) % nand_chip->ecc.bytes) == 0)
1851 oob_index++;
1852 }
aa6092f9
PG
1853 /* include reserved-marker in ecclayout->oobfree calculation */
1854 ecclayout->oobfree->offset = 1 +
1855 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
a919e511 1856 /* software bch library is used for locating errors */
32d42a85
PG
1857 nand_chip->ecc.priv = nand_bch_init(mtd,
1858 nand_chip->ecc.size,
1859 nand_chip->ecc.bytes,
1860 &nand_chip->ecc.layout);
1861 if (!nand_chip->ecc.priv) {
a919e511
PG
1862 pr_err("nand: error: unable to use s/w BCH library\n");
1863 err = -EINVAL;
70ba6d71 1864 goto return_error;
a919e511
PG
1865 }
1866 break;
1867#else
1868 pr_err("nand: error: CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1869 err = -EINVAL;
70ba6d71 1870 goto return_error;
a919e511
PG
1871#endif
1872
1873 case OMAP_ECC_BCH8_CODE_HW:
1874#ifdef CONFIG_MTD_NAND_OMAP_BCH
1875 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
1876 nand_chip->ecc.mode = NAND_ECC_HW;
1877 nand_chip->ecc.size = 512;
1878 /* 14th bit is kept reserved for ROM-code compatibility */
1879 nand_chip->ecc.bytes = 13 + 1;
1880 nand_chip->ecc.strength = 8;
7c977c3e 1881 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
a919e511 1882 nand_chip->ecc.correct = omap_elm_correct_data;
a4c7ca00 1883 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
a919e511
PG
1884 nand_chip->ecc.read_page = omap_read_page_bch;
1885 nand_chip->ecc.write_page = omap_write_page_bch;
1886 /* This ECC scheme requires ELM H/W block */
9211439b
WY
1887 err = is_elm_present(info, pdata->elm_of_node, BCH8_ECC);
1888 if (err < 0) {
a919e511 1889 pr_err("nand: error: could not initialize ELM\n");
70ba6d71 1890 goto return_error;
a919e511 1891 }
b491da72
PG
1892 /* define ECC layout */
1893 ecclayout->eccbytes = nand_chip->ecc.bytes *
1894 (mtd->writesize /
1895 nand_chip->ecc.size);
eae39cb4
PG
1896 oob_index = BADBLOCK_MARKER_LENGTH;
1897 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1898 ecclayout->eccpos[i] = oob_index;
aa6092f9
PG
1899 /* reserved marker already included in ecclayout->eccbytes */
1900 ecclayout->oobfree->offset =
1901 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
a919e511
PG
1902 break;
1903#else
1904 pr_err("nand: error: CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1905 err = -EINVAL;
70ba6d71 1906 goto return_error;
a919e511
PG
1907#endif
1908
1909 default:
1910 pr_err("nand: error: invalid or unsupported ECC scheme\n");
1911 err = -EINVAL;
70ba6d71 1912 goto return_error;
f3d73f36 1913 }
67ce04bf 1914
bb38eefb
PG
1915 /* all OOB bytes from oobfree->offset till end off OOB are free */
1916 ecclayout->oobfree->length = mtd->oobsize - ecclayout->oobfree->offset;
b491da72
PG
1917 /* check if NAND device's OOB is enough to store ECC signatures */
1918 if (mtd->oobsize < (ecclayout->eccbytes + BADBLOCK_MARKER_LENGTH)) {
1919 pr_err("not enough OOB bytes required = %d, available=%d\n",
1920 ecclayout->eccbytes, mtd->oobsize);
1921 err = -EINVAL;
70ba6d71 1922 goto return_error;
f040d332 1923 }
1b0b323c 1924
a80f1c1f 1925 /* second phase scan */
633deb58 1926 if (nand_scan_tail(mtd)) {
a80f1c1f 1927 err = -ENXIO;
70ba6d71 1928 goto return_error;
a80f1c1f
JW
1929 }
1930
ccf04c51 1931 ppdata.of_node = pdata->of_node;
633deb58 1932 mtd_device_parse_register(mtd, NULL, &ppdata, pdata->parts,
42d7fbe2 1933 pdata->nr_parts);
67ce04bf 1934
633deb58 1935 platform_set_drvdata(pdev, mtd);
67ce04bf
VS
1936
1937 return 0;
1938
70ba6d71 1939return_error:
763e7359
RK
1940 if (info->dma)
1941 dma_release_channel(info->dma);
32d42a85
PG
1942 if (nand_chip->ecc.priv) {
1943 nand_bch_free(nand_chip->ecc.priv);
1944 nand_chip->ecc.priv = NULL;
1945 }
67ce04bf
VS
1946 return err;
1947}
1948
1949static int omap_nand_remove(struct platform_device *pdev)
1950{
1951 struct mtd_info *mtd = platform_get_drvdata(pdev);
633deb58 1952 struct nand_chip *nand_chip = mtd->priv;
f35b6eda
VS
1953 struct omap_nand_info *info = container_of(mtd, struct omap_nand_info,
1954 mtd);
32d42a85
PG
1955 if (nand_chip->ecc.priv) {
1956 nand_bch_free(nand_chip->ecc.priv);
1957 nand_chip->ecc.priv = NULL;
1958 }
763e7359
RK
1959 if (info->dma)
1960 dma_release_channel(info->dma);
633deb58 1961 nand_release(mtd);
67ce04bf
VS
1962 return 0;
1963}
1964
1965static struct platform_driver omap_nand_driver = {
1966 .probe = omap_nand_probe,
1967 .remove = omap_nand_remove,
1968 .driver = {
1969 .name = DRIVER_NAME,
1970 .owner = THIS_MODULE,
1971 },
1972};
1973
f99640de 1974module_platform_driver(omap_nand_driver);
67ce04bf 1975
c804c733 1976MODULE_ALIAS("platform:" DRIVER_NAME);
67ce04bf
VS
1977MODULE_LICENSE("GPL");
1978MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");
This page took 0.358466 seconds and 5 git commands to generate.