net: usb: cdc_eem: fix mtu
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
9e056c03 7 * Copyright (C) 2005-2012 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
7ae52890 92#define TG3_MIN_NUM 123
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
7ae52890 95#define DRV_MODULE_RELDATE "March 21, 2012"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
1da177e4
LT
145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
2c49a44d
MC
149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
1da177e4
LT
157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
287be12e
MC
159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 168
2c49a44d
MC
169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 171
2c49a44d
MC
172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 174
d2757fc4
MC
175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
81389f57
MC
193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
9205fd9c 196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
197#endif
198
1da177e4 199/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 201#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 202#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436 206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 207#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 208
077f849d
JSR
209#define FIRMWARE_TG3 "tigon/tg3.bin"
210#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
211#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
212
1da177e4 213static char version[] __devinitdata =
05dbe005 214 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
215
216MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
217MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
218MODULE_LICENSE("GPL");
219MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
220MODULE_FIRMWARE(FIRMWARE_TG3);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO);
222MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
223
1da177e4
LT
224static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
225module_param(tg3_debug, int, 0);
226MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
227
a3aa1884 228static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
307 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
308 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 309 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 310 {}
1da177e4
LT
311};
312
313MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
314
50da859d 315static const struct {
1da177e4 316 const char string[ETH_GSTRING_LEN];
48fa55a0 317} ethtool_stats_keys[] = {
1da177e4
LT
318 { "rx_octets" },
319 { "rx_fragments" },
320 { "rx_ucast_packets" },
321 { "rx_mcast_packets" },
322 { "rx_bcast_packets" },
323 { "rx_fcs_errors" },
324 { "rx_align_errors" },
325 { "rx_xon_pause_rcvd" },
326 { "rx_xoff_pause_rcvd" },
327 { "rx_mac_ctrl_rcvd" },
328 { "rx_xoff_entered" },
329 { "rx_frame_too_long_errors" },
330 { "rx_jabbers" },
331 { "rx_undersize_packets" },
332 { "rx_in_length_errors" },
333 { "rx_out_length_errors" },
334 { "rx_64_or_less_octet_packets" },
335 { "rx_65_to_127_octet_packets" },
336 { "rx_128_to_255_octet_packets" },
337 { "rx_256_to_511_octet_packets" },
338 { "rx_512_to_1023_octet_packets" },
339 { "rx_1024_to_1522_octet_packets" },
340 { "rx_1523_to_2047_octet_packets" },
341 { "rx_2048_to_4095_octet_packets" },
342 { "rx_4096_to_8191_octet_packets" },
343 { "rx_8192_to_9022_octet_packets" },
344
345 { "tx_octets" },
346 { "tx_collisions" },
347
348 { "tx_xon_sent" },
349 { "tx_xoff_sent" },
350 { "tx_flow_control" },
351 { "tx_mac_errors" },
352 { "tx_single_collisions" },
353 { "tx_mult_collisions" },
354 { "tx_deferred" },
355 { "tx_excessive_collisions" },
356 { "tx_late_collisions" },
357 { "tx_collide_2times" },
358 { "tx_collide_3times" },
359 { "tx_collide_4times" },
360 { "tx_collide_5times" },
361 { "tx_collide_6times" },
362 { "tx_collide_7times" },
363 { "tx_collide_8times" },
364 { "tx_collide_9times" },
365 { "tx_collide_10times" },
366 { "tx_collide_11times" },
367 { "tx_collide_12times" },
368 { "tx_collide_13times" },
369 { "tx_collide_14times" },
370 { "tx_collide_15times" },
371 { "tx_ucast_packets" },
372 { "tx_mcast_packets" },
373 { "tx_bcast_packets" },
374 { "tx_carrier_sense_errors" },
375 { "tx_discards" },
376 { "tx_errors" },
377
378 { "dma_writeq_full" },
379 { "dma_write_prioq_full" },
380 { "rxbds_empty" },
381 { "rx_discards" },
382 { "rx_errors" },
383 { "rx_threshold_hit" },
384
385 { "dma_readq_full" },
386 { "dma_read_prioq_full" },
387 { "tx_comp_queue_full" },
388
389 { "ring_set_send_prod_index" },
390 { "ring_status_update" },
391 { "nic_irqs" },
392 { "nic_avoided_irqs" },
4452d099
MC
393 { "nic_tx_threshold_hit" },
394
395 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
396};
397
48fa55a0
MC
398#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
399
400
50da859d 401static const struct {
4cafd3f5 402 const char string[ETH_GSTRING_LEN];
48fa55a0 403} ethtool_test_keys[] = {
28a45957
MC
404 { "nvram test (online) " },
405 { "link test (online) " },
406 { "register test (offline)" },
407 { "memory test (offline)" },
408 { "mac loopback test (offline)" },
409 { "phy loopback test (offline)" },
941ec90f 410 { "ext loopback test (offline)" },
28a45957 411 { "interrupt test (offline)" },
4cafd3f5
MC
412};
413
48fa55a0
MC
414#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
415
416
b401e9e2
MC
417static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
418{
419 writel(val, tp->regs + off);
420}
421
422static u32 tg3_read32(struct tg3 *tp, u32 off)
423{
de6f31eb 424 return readl(tp->regs + off);
b401e9e2
MC
425}
426
0d3031d9
MC
427static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
428{
429 writel(val, tp->aperegs + off);
430}
431
432static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
433{
de6f31eb 434 return readl(tp->aperegs + off);
0d3031d9
MC
435}
436
1da177e4
LT
437static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
438{
6892914f
MC
439 unsigned long flags;
440
441 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
443 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 444 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
445}
446
447static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
448{
449 writel(val, tp->regs + off);
450 readl(tp->regs + off);
1da177e4
LT
451}
452
6892914f 453static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 454{
6892914f
MC
455 unsigned long flags;
456 u32 val;
457
458 spin_lock_irqsave(&tp->indirect_lock, flags);
459 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
460 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
461 spin_unlock_irqrestore(&tp->indirect_lock, flags);
462 return val;
463}
464
465static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
466{
467 unsigned long flags;
468
469 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
470 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
471 TG3_64BIT_REG_LOW, val);
472 return;
473 }
66711e66 474 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
475 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
476 TG3_64BIT_REG_LOW, val);
477 return;
1da177e4 478 }
6892914f
MC
479
480 spin_lock_irqsave(&tp->indirect_lock, flags);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
482 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
483 spin_unlock_irqrestore(&tp->indirect_lock, flags);
484
485 /* In indirect mode when disabling interrupts, we also need
486 * to clear the interrupt bit in the GRC local ctrl register.
487 */
488 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
489 (val == 0x1)) {
490 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
491 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
492 }
493}
494
495static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
496{
497 unsigned long flags;
498 u32 val;
499
500 spin_lock_irqsave(&tp->indirect_lock, flags);
501 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
502 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
503 spin_unlock_irqrestore(&tp->indirect_lock, flags);
504 return val;
505}
506
b401e9e2
MC
507/* usec_wait specifies the wait time in usec when writing to certain registers
508 * where it is unsafe to read back the register without some delay.
509 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
510 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
511 */
512static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 513{
63c3a66f 514 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
515 /* Non-posted methods */
516 tp->write32(tp, off, val);
517 else {
518 /* Posted method */
519 tg3_write32(tp, off, val);
520 if (usec_wait)
521 udelay(usec_wait);
522 tp->read32(tp, off);
523 }
524 /* Wait again after the read for the posted method to guarantee that
525 * the wait time is met.
526 */
527 if (usec_wait)
528 udelay(usec_wait);
1da177e4
LT
529}
530
09ee929c
MC
531static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
532{
533 tp->write32_mbox(tp, off, val);
63c3a66f 534 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 535 tp->read32_mbox(tp, off);
09ee929c
MC
536}
537
20094930 538static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
539{
540 void __iomem *mbox = tp->regs + off;
541 writel(val, mbox);
63c3a66f 542 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 543 writel(val, mbox);
63c3a66f 544 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
545 readl(mbox);
546}
547
b5d3772c
MC
548static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
549{
de6f31eb 550 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
551}
552
553static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
554{
555 writel(val, tp->regs + off + GRCMBOX_BASE);
556}
557
c6cdf436 558#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 559#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
560#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
561#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
562#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 563
c6cdf436
MC
564#define tw32(reg, val) tp->write32(tp, reg, val)
565#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
566#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
567#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
568
569static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
570{
6892914f
MC
571 unsigned long flags;
572
6ff6f81d 573 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
574 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
575 return;
576
6892914f 577 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 578 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
580 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 581
bbadf503
MC
582 /* Always leave this as zero. */
583 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
584 } else {
585 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
586 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 587
bbadf503
MC
588 /* Always leave this as zero. */
589 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
590 }
591 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
592}
593
1da177e4
LT
594static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
595{
6892914f
MC
596 unsigned long flags;
597
6ff6f81d 598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
599 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
600 *val = 0;
601 return;
602 }
603
6892914f 604 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 605 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
606 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
607 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 608
bbadf503
MC
609 /* Always leave this as zero. */
610 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
611 } else {
612 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
613 *val = tr32(TG3PCI_MEM_WIN_DATA);
614
615 /* Always leave this as zero. */
616 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
617 }
6892914f 618 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
619}
620
0d3031d9
MC
621static void tg3_ape_lock_init(struct tg3 *tp)
622{
623 int i;
6f5c8f83 624 u32 regbase, bit;
f92d9dc1
MC
625
626 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
627 regbase = TG3_APE_LOCK_GRANT;
628 else
629 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
630
631 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
632 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
633 switch (i) {
634 case TG3_APE_LOCK_PHY0:
635 case TG3_APE_LOCK_PHY1:
636 case TG3_APE_LOCK_PHY2:
637 case TG3_APE_LOCK_PHY3:
638 bit = APE_LOCK_GRANT_DRIVER;
639 break;
640 default:
641 if (!tp->pci_fn)
642 bit = APE_LOCK_GRANT_DRIVER;
643 else
644 bit = 1 << tp->pci_fn;
645 }
646 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
647 }
648
0d3031d9
MC
649}
650
651static int tg3_ape_lock(struct tg3 *tp, int locknum)
652{
653 int i, off;
654 int ret = 0;
6f5c8f83 655 u32 status, req, gnt, bit;
0d3031d9 656
63c3a66f 657 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
658 return 0;
659
660 switch (locknum) {
6f5c8f83
MC
661 case TG3_APE_LOCK_GPIO:
662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
663 return 0;
33f401ae
MC
664 case TG3_APE_LOCK_GRC:
665 case TG3_APE_LOCK_MEM:
78f94dc7
MC
666 if (!tp->pci_fn)
667 bit = APE_LOCK_REQ_DRIVER;
668 else
669 bit = 1 << tp->pci_fn;
33f401ae
MC
670 break;
671 default:
672 return -EINVAL;
0d3031d9
MC
673 }
674
f92d9dc1
MC
675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
676 req = TG3_APE_LOCK_REQ;
677 gnt = TG3_APE_LOCK_GRANT;
678 } else {
679 req = TG3_APE_PER_LOCK_REQ;
680 gnt = TG3_APE_PER_LOCK_GRANT;
681 }
682
0d3031d9
MC
683 off = 4 * locknum;
684
6f5c8f83 685 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
686
687 /* Wait for up to 1 millisecond to acquire lock. */
688 for (i = 0; i < 100; i++) {
f92d9dc1 689 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 690 if (status == bit)
0d3031d9
MC
691 break;
692 udelay(10);
693 }
694
6f5c8f83 695 if (status != bit) {
0d3031d9 696 /* Revoke the lock request. */
6f5c8f83 697 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
698 ret = -EBUSY;
699 }
700
701 return ret;
702}
703
704static void tg3_ape_unlock(struct tg3 *tp, int locknum)
705{
6f5c8f83 706 u32 gnt, bit;
0d3031d9 707
63c3a66f 708 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
709 return;
710
711 switch (locknum) {
6f5c8f83
MC
712 case TG3_APE_LOCK_GPIO:
713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
714 return;
33f401ae
MC
715 case TG3_APE_LOCK_GRC:
716 case TG3_APE_LOCK_MEM:
78f94dc7
MC
717 if (!tp->pci_fn)
718 bit = APE_LOCK_GRANT_DRIVER;
719 else
720 bit = 1 << tp->pci_fn;
33f401ae
MC
721 break;
722 default:
723 return;
0d3031d9
MC
724 }
725
f92d9dc1
MC
726 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
727 gnt = TG3_APE_LOCK_GRANT;
728 else
729 gnt = TG3_APE_PER_LOCK_GRANT;
730
6f5c8f83 731 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
732}
733
fd6d3f0e
MC
734static void tg3_ape_send_event(struct tg3 *tp, u32 event)
735{
736 int i;
737 u32 apedata;
738
739 /* NCSI does not support APE events */
740 if (tg3_flag(tp, APE_HAS_NCSI))
741 return;
742
743 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
744 if (apedata != APE_SEG_SIG_MAGIC)
745 return;
746
747 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
748 if (!(apedata & APE_FW_STATUS_READY))
749 return;
750
751 /* Wait for up to 1 millisecond for APE to service previous event. */
752 for (i = 0; i < 10; i++) {
753 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
754 return;
755
756 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
757
758 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
759 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
760 event | APE_EVENT_STATUS_EVENT_PENDING);
761
762 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
763
764 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
765 break;
766
767 udelay(100);
768 }
769
770 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
771 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
772}
773
774static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
775{
776 u32 event;
777 u32 apedata;
778
779 if (!tg3_flag(tp, ENABLE_APE))
780 return;
781
782 switch (kind) {
783 case RESET_KIND_INIT:
784 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
785 APE_HOST_SEG_SIG_MAGIC);
786 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
787 APE_HOST_SEG_LEN_MAGIC);
788 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
789 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
790 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
791 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
792 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
793 APE_HOST_BEHAV_NO_PHYLOCK);
794 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
795 TG3_APE_HOST_DRVR_STATE_START);
796
797 event = APE_EVENT_STATUS_STATE_START;
798 break;
799 case RESET_KIND_SHUTDOWN:
800 /* With the interface we are currently using,
801 * APE does not track driver state. Wiping
802 * out the HOST SEGMENT SIGNATURE forces
803 * the APE to assume OS absent status.
804 */
805 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
806
807 if (device_may_wakeup(&tp->pdev->dev) &&
808 tg3_flag(tp, WOL_ENABLE)) {
809 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
810 TG3_APE_HOST_WOL_SPEED_AUTO);
811 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
812 } else
813 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
814
815 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
816
817 event = APE_EVENT_STATUS_STATE_UNLOAD;
818 break;
819 case RESET_KIND_SUSPEND:
820 event = APE_EVENT_STATUS_STATE_SUSPEND;
821 break;
822 default:
823 return;
824 }
825
826 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
827
828 tg3_ape_send_event(tp, event);
829}
830
1da177e4
LT
831static void tg3_disable_ints(struct tg3 *tp)
832{
89aeb3bc
MC
833 int i;
834
1da177e4
LT
835 tw32(TG3PCI_MISC_HOST_CTRL,
836 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
837 for (i = 0; i < tp->irq_max; i++)
838 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
839}
840
1da177e4
LT
841static void tg3_enable_ints(struct tg3 *tp)
842{
89aeb3bc 843 int i;
89aeb3bc 844
bbe832c0
MC
845 tp->irq_sync = 0;
846 wmb();
847
1da177e4
LT
848 tw32(TG3PCI_MISC_HOST_CTRL,
849 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 850
f89f38b8 851 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
852 for (i = 0; i < tp->irq_cnt; i++) {
853 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 854
898a56f8 855 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 856 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 857 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 858
f89f38b8 859 tp->coal_now |= tnapi->coal_now;
89aeb3bc 860 }
f19af9c2
MC
861
862 /* Force an initial interrupt */
63c3a66f 863 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
864 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
865 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
866 else
f89f38b8
MC
867 tw32(HOSTCC_MODE, tp->coal_now);
868
869 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
870}
871
17375d25 872static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 873{
17375d25 874 struct tg3 *tp = tnapi->tp;
898a56f8 875 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
876 unsigned int work_exists = 0;
877
878 /* check for phy events */
63c3a66f 879 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
880 if (sblk->status & SD_STATUS_LINK_CHG)
881 work_exists = 1;
882 }
883 /* check for RX/TX work to do */
f3f3f27e 884 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 885 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
886 work_exists = 1;
887
888 return work_exists;
889}
890
17375d25 891/* tg3_int_reenable
04237ddd
MC
892 * similar to tg3_enable_ints, but it accurately determines whether there
893 * is new work pending and can return without flushing the PIO write
6aa20a22 894 * which reenables interrupts
1da177e4 895 */
17375d25 896static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 897{
17375d25
MC
898 struct tg3 *tp = tnapi->tp;
899
898a56f8 900 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
901 mmiowb();
902
fac9b83e
DM
903 /* When doing tagged status, this work check is unnecessary.
904 * The last_tag we write above tells the chip which piece of
905 * work we've completed.
906 */
63c3a66f 907 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 908 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 909 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
910}
911
1da177e4
LT
912static void tg3_switch_clocks(struct tg3 *tp)
913{
f6eb9b1f 914 u32 clock_ctrl;
1da177e4
LT
915 u32 orig_clock_ctrl;
916
63c3a66f 917 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
918 return;
919
f6eb9b1f
MC
920 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
921
1da177e4
LT
922 orig_clock_ctrl = clock_ctrl;
923 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
924 CLOCK_CTRL_CLKRUN_OENABLE |
925 0x1f);
926 tp->pci_clock_ctrl = clock_ctrl;
927
63c3a66f 928 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 929 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
930 tw32_wait_f(TG3PCI_CLOCK_CTRL,
931 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
932 }
933 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
934 tw32_wait_f(TG3PCI_CLOCK_CTRL,
935 clock_ctrl |
936 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
937 40);
938 tw32_wait_f(TG3PCI_CLOCK_CTRL,
939 clock_ctrl | (CLOCK_CTRL_ALTCLK),
940 40);
1da177e4 941 }
b401e9e2 942 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
943}
944
945#define PHY_BUSY_LOOPS 5000
946
947static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
948{
949 u32 frame_val;
950 unsigned int loops;
951 int ret;
952
953 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
954 tw32_f(MAC_MI_MODE,
955 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
956 udelay(80);
957 }
958
959 *val = 0x0;
960
882e9793 961 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
962 MI_COM_PHY_ADDR_MASK);
963 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
964 MI_COM_REG_ADDR_MASK);
965 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 966
1da177e4
LT
967 tw32_f(MAC_MI_COM, frame_val);
968
969 loops = PHY_BUSY_LOOPS;
970 while (loops != 0) {
971 udelay(10);
972 frame_val = tr32(MAC_MI_COM);
973
974 if ((frame_val & MI_COM_BUSY) == 0) {
975 udelay(5);
976 frame_val = tr32(MAC_MI_COM);
977 break;
978 }
979 loops -= 1;
980 }
981
982 ret = -EBUSY;
983 if (loops != 0) {
984 *val = frame_val & MI_COM_DATA_MASK;
985 ret = 0;
986 }
987
988 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
989 tw32_f(MAC_MI_MODE, tp->mi_mode);
990 udelay(80);
991 }
992
993 return ret;
994}
995
996static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
997{
998 u32 frame_val;
999 unsigned int loops;
1000 int ret;
1001
f07e9af3 1002 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1003 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1004 return 0;
1005
1da177e4
LT
1006 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1007 tw32_f(MAC_MI_MODE,
1008 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1009 udelay(80);
1010 }
1011
882e9793 1012 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1013 MI_COM_PHY_ADDR_MASK);
1014 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1015 MI_COM_REG_ADDR_MASK);
1016 frame_val |= (val & MI_COM_DATA_MASK);
1017 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1018
1da177e4
LT
1019 tw32_f(MAC_MI_COM, frame_val);
1020
1021 loops = PHY_BUSY_LOOPS;
1022 while (loops != 0) {
1023 udelay(10);
1024 frame_val = tr32(MAC_MI_COM);
1025 if ((frame_val & MI_COM_BUSY) == 0) {
1026 udelay(5);
1027 frame_val = tr32(MAC_MI_COM);
1028 break;
1029 }
1030 loops -= 1;
1031 }
1032
1033 ret = -EBUSY;
1034 if (loops != 0)
1035 ret = 0;
1036
1037 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1038 tw32_f(MAC_MI_MODE, tp->mi_mode);
1039 udelay(80);
1040 }
1041
1042 return ret;
1043}
1044
b0988c15
MC
1045static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1046{
1047 int err;
1048
1049 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1050 if (err)
1051 goto done;
1052
1053 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1054 if (err)
1055 goto done;
1056
1057 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1058 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1059 if (err)
1060 goto done;
1061
1062 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1063
1064done:
1065 return err;
1066}
1067
1068static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1069{
1070 int err;
1071
1072 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1073 if (err)
1074 goto done;
1075
1076 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1077 if (err)
1078 goto done;
1079
1080 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1081 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1082 if (err)
1083 goto done;
1084
1085 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1086
1087done:
1088 return err;
1089}
1090
1091static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1092{
1093 int err;
1094
1095 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1096 if (!err)
1097 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1098
1099 return err;
1100}
1101
1102static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1103{
1104 int err;
1105
1106 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1107 if (!err)
1108 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1109
1110 return err;
1111}
1112
15ee95c3
MC
1113static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1114{
1115 int err;
1116
1117 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1118 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1119 MII_TG3_AUXCTL_SHDWSEL_MISC);
1120 if (!err)
1121 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1122
1123 return err;
1124}
1125
b4bd2929
MC
1126static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1127{
1128 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1129 set |= MII_TG3_AUXCTL_MISC_WREN;
1130
1131 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1132}
1133
1d36ba45
MC
1134#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1135 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1136 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1137 MII_TG3_AUXCTL_ACTL_TX_6DB)
1138
1139#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1140 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1141 MII_TG3_AUXCTL_ACTL_TX_6DB);
1142
95e2869a
MC
1143static int tg3_bmcr_reset(struct tg3 *tp)
1144{
1145 u32 phy_control;
1146 int limit, err;
1147
1148 /* OK, reset it, and poll the BMCR_RESET bit until it
1149 * clears or we time out.
1150 */
1151 phy_control = BMCR_RESET;
1152 err = tg3_writephy(tp, MII_BMCR, phy_control);
1153 if (err != 0)
1154 return -EBUSY;
1155
1156 limit = 5000;
1157 while (limit--) {
1158 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1159 if (err != 0)
1160 return -EBUSY;
1161
1162 if ((phy_control & BMCR_RESET) == 0) {
1163 udelay(40);
1164 break;
1165 }
1166 udelay(10);
1167 }
d4675b52 1168 if (limit < 0)
95e2869a
MC
1169 return -EBUSY;
1170
1171 return 0;
1172}
1173
158d7abd
MC
1174static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1175{
3d16543d 1176 struct tg3 *tp = bp->priv;
158d7abd
MC
1177 u32 val;
1178
24bb4fb6 1179 spin_lock_bh(&tp->lock);
158d7abd
MC
1180
1181 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1182 val = -EIO;
1183
1184 spin_unlock_bh(&tp->lock);
158d7abd
MC
1185
1186 return val;
1187}
1188
1189static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1190{
3d16543d 1191 struct tg3 *tp = bp->priv;
24bb4fb6 1192 u32 ret = 0;
158d7abd 1193
24bb4fb6 1194 spin_lock_bh(&tp->lock);
158d7abd
MC
1195
1196 if (tg3_writephy(tp, reg, val))
24bb4fb6 1197 ret = -EIO;
158d7abd 1198
24bb4fb6
MC
1199 spin_unlock_bh(&tp->lock);
1200
1201 return ret;
158d7abd
MC
1202}
1203
1204static int tg3_mdio_reset(struct mii_bus *bp)
1205{
1206 return 0;
1207}
1208
9c61d6bc 1209static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1210{
1211 u32 val;
fcb389df 1212 struct phy_device *phydev;
a9daf367 1213
3f0e3ad7 1214 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1215 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1216 case PHY_ID_BCM50610:
1217 case PHY_ID_BCM50610M:
fcb389df
MC
1218 val = MAC_PHYCFG2_50610_LED_MODES;
1219 break;
6a443a0f 1220 case PHY_ID_BCMAC131:
fcb389df
MC
1221 val = MAC_PHYCFG2_AC131_LED_MODES;
1222 break;
6a443a0f 1223 case PHY_ID_RTL8211C:
fcb389df
MC
1224 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1225 break;
6a443a0f 1226 case PHY_ID_RTL8201E:
fcb389df
MC
1227 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1228 break;
1229 default:
a9daf367 1230 return;
fcb389df
MC
1231 }
1232
1233 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1234 tw32(MAC_PHYCFG2, val);
1235
1236 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1237 val &= ~(MAC_PHYCFG1_RGMII_INT |
1238 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1239 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1240 tw32(MAC_PHYCFG1, val);
1241
1242 return;
1243 }
1244
63c3a66f 1245 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1246 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1247 MAC_PHYCFG2_FMODE_MASK_MASK |
1248 MAC_PHYCFG2_GMODE_MASK_MASK |
1249 MAC_PHYCFG2_ACT_MASK_MASK |
1250 MAC_PHYCFG2_QUAL_MASK_MASK |
1251 MAC_PHYCFG2_INBAND_ENABLE;
1252
1253 tw32(MAC_PHYCFG2, val);
a9daf367 1254
bb85fbb6
MC
1255 val = tr32(MAC_PHYCFG1);
1256 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1257 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1258 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1259 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1260 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1261 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1262 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1263 }
bb85fbb6
MC
1264 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1265 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1266 tw32(MAC_PHYCFG1, val);
a9daf367 1267
a9daf367
MC
1268 val = tr32(MAC_EXT_RGMII_MODE);
1269 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1270 MAC_RGMII_MODE_RX_QUALITY |
1271 MAC_RGMII_MODE_RX_ACTIVITY |
1272 MAC_RGMII_MODE_RX_ENG_DET |
1273 MAC_RGMII_MODE_TX_ENABLE |
1274 MAC_RGMII_MODE_TX_LOWPWR |
1275 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1276 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1277 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1278 val |= MAC_RGMII_MODE_RX_INT_B |
1279 MAC_RGMII_MODE_RX_QUALITY |
1280 MAC_RGMII_MODE_RX_ACTIVITY |
1281 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1282 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1283 val |= MAC_RGMII_MODE_TX_ENABLE |
1284 MAC_RGMII_MODE_TX_LOWPWR |
1285 MAC_RGMII_MODE_TX_RESET;
1286 }
1287 tw32(MAC_EXT_RGMII_MODE, val);
1288}
1289
158d7abd
MC
1290static void tg3_mdio_start(struct tg3 *tp)
1291{
158d7abd
MC
1292 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1293 tw32_f(MAC_MI_MODE, tp->mi_mode);
1294 udelay(80);
a9daf367 1295
63c3a66f 1296 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1298 tg3_mdio_config_5785(tp);
1299}
1300
1301static int tg3_mdio_init(struct tg3 *tp)
1302{
1303 int i;
1304 u32 reg;
1305 struct phy_device *phydev;
1306
63c3a66f 1307 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1308 u32 is_serdes;
882e9793 1309
69f11c99 1310 tp->phy_addr = tp->pci_fn + 1;
882e9793 1311
d1ec96af
MC
1312 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1313 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1314 else
1315 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1316 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1317 if (is_serdes)
1318 tp->phy_addr += 7;
1319 } else
3f0e3ad7 1320 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1321
158d7abd
MC
1322 tg3_mdio_start(tp);
1323
63c3a66f 1324 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1325 return 0;
1326
298cf9be
LB
1327 tp->mdio_bus = mdiobus_alloc();
1328 if (tp->mdio_bus == NULL)
1329 return -ENOMEM;
158d7abd 1330
298cf9be
LB
1331 tp->mdio_bus->name = "tg3 mdio bus";
1332 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1333 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1334 tp->mdio_bus->priv = tp;
1335 tp->mdio_bus->parent = &tp->pdev->dev;
1336 tp->mdio_bus->read = &tg3_mdio_read;
1337 tp->mdio_bus->write = &tg3_mdio_write;
1338 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1339 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1340 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1341
1342 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1343 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1344
1345 /* The bus registration will look for all the PHYs on the mdio bus.
1346 * Unfortunately, it does not ensure the PHY is powered up before
1347 * accessing the PHY ID registers. A chip reset is the
1348 * quickest way to bring the device back to an operational state..
1349 */
1350 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1351 tg3_bmcr_reset(tp);
1352
298cf9be 1353 i = mdiobus_register(tp->mdio_bus);
a9daf367 1354 if (i) {
ab96b241 1355 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1356 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1357 return i;
1358 }
158d7abd 1359
3f0e3ad7 1360 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1361
9c61d6bc 1362 if (!phydev || !phydev->drv) {
ab96b241 1363 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1364 mdiobus_unregister(tp->mdio_bus);
1365 mdiobus_free(tp->mdio_bus);
1366 return -ENODEV;
1367 }
1368
1369 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1370 case PHY_ID_BCM57780:
321d32a0 1371 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1372 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1373 break;
6a443a0f
MC
1374 case PHY_ID_BCM50610:
1375 case PHY_ID_BCM50610M:
32e5a8d6 1376 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1377 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1378 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1379 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1380 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1381 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1382 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1383 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1384 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1385 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1386 /* fallthru */
6a443a0f 1387 case PHY_ID_RTL8211C:
fcb389df 1388 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1389 break;
6a443a0f
MC
1390 case PHY_ID_RTL8201E:
1391 case PHY_ID_BCMAC131:
a9daf367 1392 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1393 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1394 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1395 break;
1396 }
1397
63c3a66f 1398 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1399
1400 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1401 tg3_mdio_config_5785(tp);
a9daf367
MC
1402
1403 return 0;
158d7abd
MC
1404}
1405
1406static void tg3_mdio_fini(struct tg3 *tp)
1407{
63c3a66f
JP
1408 if (tg3_flag(tp, MDIOBUS_INITED)) {
1409 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1410 mdiobus_unregister(tp->mdio_bus);
1411 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1412 }
1413}
1414
4ba526ce
MC
1415/* tp->lock is held. */
1416static inline void tg3_generate_fw_event(struct tg3 *tp)
1417{
1418 u32 val;
1419
1420 val = tr32(GRC_RX_CPU_EVENT);
1421 val |= GRC_RX_CPU_DRIVER_EVENT;
1422 tw32_f(GRC_RX_CPU_EVENT, val);
1423
1424 tp->last_event_jiffies = jiffies;
1425}
1426
1427#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1428
95e2869a
MC
1429/* tp->lock is held. */
1430static void tg3_wait_for_event_ack(struct tg3 *tp)
1431{
1432 int i;
4ba526ce
MC
1433 unsigned int delay_cnt;
1434 long time_remain;
1435
1436 /* If enough time has passed, no wait is necessary. */
1437 time_remain = (long)(tp->last_event_jiffies + 1 +
1438 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1439 (long)jiffies;
1440 if (time_remain < 0)
1441 return;
1442
1443 /* Check if we can shorten the wait time. */
1444 delay_cnt = jiffies_to_usecs(time_remain);
1445 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1446 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1447 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1448
4ba526ce 1449 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1450 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1451 break;
4ba526ce 1452 udelay(8);
95e2869a
MC
1453 }
1454}
1455
1456/* tp->lock is held. */
b28f389d 1457static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1458{
b28f389d 1459 u32 reg, val;
95e2869a
MC
1460
1461 val = 0;
1462 if (!tg3_readphy(tp, MII_BMCR, &reg))
1463 val = reg << 16;
1464 if (!tg3_readphy(tp, MII_BMSR, &reg))
1465 val |= (reg & 0xffff);
b28f389d 1466 *data++ = val;
95e2869a
MC
1467
1468 val = 0;
1469 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1470 val = reg << 16;
1471 if (!tg3_readphy(tp, MII_LPA, &reg))
1472 val |= (reg & 0xffff);
b28f389d 1473 *data++ = val;
95e2869a
MC
1474
1475 val = 0;
f07e9af3 1476 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1477 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1478 val = reg << 16;
1479 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1480 val |= (reg & 0xffff);
1481 }
b28f389d 1482 *data++ = val;
95e2869a
MC
1483
1484 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1485 val = reg << 16;
1486 else
1487 val = 0;
b28f389d
MC
1488 *data++ = val;
1489}
1490
1491/* tp->lock is held. */
1492static void tg3_ump_link_report(struct tg3 *tp)
1493{
1494 u32 data[4];
1495
1496 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1497 return;
1498
1499 tg3_phy_gather_ump_data(tp, data);
1500
1501 tg3_wait_for_event_ack(tp);
1502
1503 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1504 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1505 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1506 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1507 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1508 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1509
4ba526ce 1510 tg3_generate_fw_event(tp);
95e2869a
MC
1511}
1512
8d5a89b3
MC
1513/* tp->lock is held. */
1514static void tg3_stop_fw(struct tg3 *tp)
1515{
1516 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1517 /* Wait for RX cpu to ACK the previous event. */
1518 tg3_wait_for_event_ack(tp);
1519
1520 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1521
1522 tg3_generate_fw_event(tp);
1523
1524 /* Wait for RX cpu to ACK this event. */
1525 tg3_wait_for_event_ack(tp);
1526 }
1527}
1528
fd6d3f0e
MC
1529/* tp->lock is held. */
1530static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1531{
1532 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1533 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1534
1535 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1536 switch (kind) {
1537 case RESET_KIND_INIT:
1538 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1539 DRV_STATE_START);
1540 break;
1541
1542 case RESET_KIND_SHUTDOWN:
1543 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1544 DRV_STATE_UNLOAD);
1545 break;
1546
1547 case RESET_KIND_SUSPEND:
1548 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1549 DRV_STATE_SUSPEND);
1550 break;
1551
1552 default:
1553 break;
1554 }
1555 }
1556
1557 if (kind == RESET_KIND_INIT ||
1558 kind == RESET_KIND_SUSPEND)
1559 tg3_ape_driver_state_change(tp, kind);
1560}
1561
1562/* tp->lock is held. */
1563static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1564{
1565 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1566 switch (kind) {
1567 case RESET_KIND_INIT:
1568 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1569 DRV_STATE_START_DONE);
1570 break;
1571
1572 case RESET_KIND_SHUTDOWN:
1573 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1574 DRV_STATE_UNLOAD_DONE);
1575 break;
1576
1577 default:
1578 break;
1579 }
1580 }
1581
1582 if (kind == RESET_KIND_SHUTDOWN)
1583 tg3_ape_driver_state_change(tp, kind);
1584}
1585
1586/* tp->lock is held. */
1587static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1588{
1589 if (tg3_flag(tp, ENABLE_ASF)) {
1590 switch (kind) {
1591 case RESET_KIND_INIT:
1592 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1593 DRV_STATE_START);
1594 break;
1595
1596 case RESET_KIND_SHUTDOWN:
1597 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1598 DRV_STATE_UNLOAD);
1599 break;
1600
1601 case RESET_KIND_SUSPEND:
1602 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1603 DRV_STATE_SUSPEND);
1604 break;
1605
1606 default:
1607 break;
1608 }
1609 }
1610}
1611
1612static int tg3_poll_fw(struct tg3 *tp)
1613{
1614 int i;
1615 u32 val;
1616
1617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1618 /* Wait up to 20ms for init done. */
1619 for (i = 0; i < 200; i++) {
1620 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1621 return 0;
1622 udelay(100);
1623 }
1624 return -ENODEV;
1625 }
1626
1627 /* Wait for firmware initialization to complete. */
1628 for (i = 0; i < 100000; i++) {
1629 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1630 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1631 break;
1632 udelay(10);
1633 }
1634
1635 /* Chip might not be fitted with firmware. Some Sun onboard
1636 * parts are configured like that. So don't signal the timeout
1637 * of the above loop as an error, but do report the lack of
1638 * running firmware once.
1639 */
1640 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1641 tg3_flag_set(tp, NO_FWARE_REPORTED);
1642
1643 netdev_info(tp->dev, "No firmware running\n");
1644 }
1645
1646 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1647 /* The 57765 A0 needs a little more
1648 * time to do some important work.
1649 */
1650 mdelay(10);
1651 }
1652
1653 return 0;
1654}
1655
95e2869a
MC
1656static void tg3_link_report(struct tg3 *tp)
1657{
1658 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1659 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1660 tg3_ump_link_report(tp);
1661 } else if (netif_msg_link(tp)) {
05dbe005
JP
1662 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1663 (tp->link_config.active_speed == SPEED_1000 ?
1664 1000 :
1665 (tp->link_config.active_speed == SPEED_100 ?
1666 100 : 10)),
1667 (tp->link_config.active_duplex == DUPLEX_FULL ?
1668 "full" : "half"));
1669
1670 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1671 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1672 "on" : "off",
1673 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1674 "on" : "off");
47007831
MC
1675
1676 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1677 netdev_info(tp->dev, "EEE is %s\n",
1678 tp->setlpicnt ? "enabled" : "disabled");
1679
95e2869a
MC
1680 tg3_ump_link_report(tp);
1681 }
1682}
1683
95e2869a
MC
1684static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1685{
1686 u16 miireg;
1687
e18ce346 1688 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1689 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1690 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1691 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1692 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1693 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1694 else
1695 miireg = 0;
1696
1697 return miireg;
1698}
1699
95e2869a
MC
1700static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1701{
1702 u8 cap = 0;
1703
f3791cdf
MC
1704 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1705 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1706 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1707 if (lcladv & ADVERTISE_1000XPAUSE)
1708 cap = FLOW_CTRL_RX;
1709 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1710 cap = FLOW_CTRL_TX;
95e2869a
MC
1711 }
1712
1713 return cap;
1714}
1715
f51f3562 1716static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1717{
b02fd9e3 1718 u8 autoneg;
f51f3562 1719 u8 flowctrl = 0;
95e2869a
MC
1720 u32 old_rx_mode = tp->rx_mode;
1721 u32 old_tx_mode = tp->tx_mode;
1722
63c3a66f 1723 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1724 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1725 else
1726 autoneg = tp->link_config.autoneg;
1727
63c3a66f 1728 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1729 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1730 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1731 else
bc02ff95 1732 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1733 } else
1734 flowctrl = tp->link_config.flowctrl;
95e2869a 1735
f51f3562 1736 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1737
e18ce346 1738 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1739 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1740 else
1741 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1742
f51f3562 1743 if (old_rx_mode != tp->rx_mode)
95e2869a 1744 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1745
e18ce346 1746 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1747 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1748 else
1749 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1750
f51f3562 1751 if (old_tx_mode != tp->tx_mode)
95e2869a 1752 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1753}
1754
b02fd9e3
MC
1755static void tg3_adjust_link(struct net_device *dev)
1756{
1757 u8 oldflowctrl, linkmesg = 0;
1758 u32 mac_mode, lcl_adv, rmt_adv;
1759 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1760 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1761
24bb4fb6 1762 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1763
1764 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1765 MAC_MODE_HALF_DUPLEX);
1766
1767 oldflowctrl = tp->link_config.active_flowctrl;
1768
1769 if (phydev->link) {
1770 lcl_adv = 0;
1771 rmt_adv = 0;
1772
1773 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1774 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1775 else if (phydev->speed == SPEED_1000 ||
1776 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1777 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1778 else
1779 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1780
1781 if (phydev->duplex == DUPLEX_HALF)
1782 mac_mode |= MAC_MODE_HALF_DUPLEX;
1783 else {
f88788f0 1784 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1785 tp->link_config.flowctrl);
1786
1787 if (phydev->pause)
1788 rmt_adv = LPA_PAUSE_CAP;
1789 if (phydev->asym_pause)
1790 rmt_adv |= LPA_PAUSE_ASYM;
1791 }
1792
1793 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1794 } else
1795 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1796
1797 if (mac_mode != tp->mac_mode) {
1798 tp->mac_mode = mac_mode;
1799 tw32_f(MAC_MODE, tp->mac_mode);
1800 udelay(40);
1801 }
1802
fcb389df
MC
1803 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1804 if (phydev->speed == SPEED_10)
1805 tw32(MAC_MI_STAT,
1806 MAC_MI_STAT_10MBPS_MODE |
1807 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1808 else
1809 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1810 }
1811
b02fd9e3
MC
1812 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1813 tw32(MAC_TX_LENGTHS,
1814 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1815 (6 << TX_LENGTHS_IPG_SHIFT) |
1816 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1817 else
1818 tw32(MAC_TX_LENGTHS,
1819 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1820 (6 << TX_LENGTHS_IPG_SHIFT) |
1821 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1822
34655ad6 1823 if (phydev->link != tp->old_link ||
b02fd9e3
MC
1824 phydev->speed != tp->link_config.active_speed ||
1825 phydev->duplex != tp->link_config.active_duplex ||
1826 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1827 linkmesg = 1;
b02fd9e3 1828
34655ad6 1829 tp->old_link = phydev->link;
b02fd9e3
MC
1830 tp->link_config.active_speed = phydev->speed;
1831 tp->link_config.active_duplex = phydev->duplex;
1832
24bb4fb6 1833 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1834
1835 if (linkmesg)
1836 tg3_link_report(tp);
1837}
1838
1839static int tg3_phy_init(struct tg3 *tp)
1840{
1841 struct phy_device *phydev;
1842
f07e9af3 1843 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1844 return 0;
1845
1846 /* Bring the PHY back to a known state. */
1847 tg3_bmcr_reset(tp);
1848
3f0e3ad7 1849 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1850
1851 /* Attach the MAC to the PHY. */
fb28ad35 1852 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1853 phydev->dev_flags, phydev->interface);
b02fd9e3 1854 if (IS_ERR(phydev)) {
ab96b241 1855 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1856 return PTR_ERR(phydev);
1857 }
1858
b02fd9e3 1859 /* Mask with MAC supported features. */
9c61d6bc
MC
1860 switch (phydev->interface) {
1861 case PHY_INTERFACE_MODE_GMII:
1862 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1863 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1864 phydev->supported &= (PHY_GBIT_FEATURES |
1865 SUPPORTED_Pause |
1866 SUPPORTED_Asym_Pause);
1867 break;
1868 }
1869 /* fallthru */
9c61d6bc
MC
1870 case PHY_INTERFACE_MODE_MII:
1871 phydev->supported &= (PHY_BASIC_FEATURES |
1872 SUPPORTED_Pause |
1873 SUPPORTED_Asym_Pause);
1874 break;
1875 default:
3f0e3ad7 1876 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1877 return -EINVAL;
1878 }
1879
f07e9af3 1880 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1881
1882 phydev->advertising = phydev->supported;
1883
b02fd9e3
MC
1884 return 0;
1885}
1886
1887static void tg3_phy_start(struct tg3 *tp)
1888{
1889 struct phy_device *phydev;
1890
f07e9af3 1891 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1892 return;
1893
3f0e3ad7 1894 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1895
80096068
MC
1896 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1897 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
1898 phydev->speed = tp->link_config.speed;
1899 phydev->duplex = tp->link_config.duplex;
1900 phydev->autoneg = tp->link_config.autoneg;
1901 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
1902 }
1903
1904 phy_start(phydev);
1905
1906 phy_start_aneg(phydev);
1907}
1908
1909static void tg3_phy_stop(struct tg3 *tp)
1910{
f07e9af3 1911 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1912 return;
1913
3f0e3ad7 1914 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1915}
1916
1917static void tg3_phy_fini(struct tg3 *tp)
1918{
f07e9af3 1919 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1920 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1921 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1922 }
1923}
1924
941ec90f
MC
1925static int tg3_phy_set_extloopbk(struct tg3 *tp)
1926{
1927 int err;
1928 u32 val;
1929
1930 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1931 return 0;
1932
1933 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1934 /* Cannot do read-modify-write on 5401 */
1935 err = tg3_phy_auxctl_write(tp,
1936 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1937 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1938 0x4c20);
1939 goto done;
1940 }
1941
1942 err = tg3_phy_auxctl_read(tp,
1943 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1944 if (err)
1945 return err;
1946
1947 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1948 err = tg3_phy_auxctl_write(tp,
1949 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1950
1951done:
1952 return err;
1953}
1954
7f97a4bd
MC
1955static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1956{
1957 u32 phytest;
1958
1959 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1960 u32 phy;
1961
1962 tg3_writephy(tp, MII_TG3_FET_TEST,
1963 phytest | MII_TG3_FET_SHADOW_EN);
1964 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1965 if (enable)
1966 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1967 else
1968 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1969 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1970 }
1971 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1972 }
1973}
1974
6833c043
MC
1975static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1976{
1977 u32 reg;
1978
63c3a66f
JP
1979 if (!tg3_flag(tp, 5705_PLUS) ||
1980 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1981 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1982 return;
1983
f07e9af3 1984 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1985 tg3_phy_fet_toggle_apd(tp, enable);
1986 return;
1987 }
1988
6833c043
MC
1989 reg = MII_TG3_MISC_SHDW_WREN |
1990 MII_TG3_MISC_SHDW_SCR5_SEL |
1991 MII_TG3_MISC_SHDW_SCR5_LPED |
1992 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1993 MII_TG3_MISC_SHDW_SCR5_SDTL |
1994 MII_TG3_MISC_SHDW_SCR5_C125OE;
1995 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1996 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1997
1998 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1999
2000
2001 reg = MII_TG3_MISC_SHDW_WREN |
2002 MII_TG3_MISC_SHDW_APD_SEL |
2003 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2004 if (enable)
2005 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2006
2007 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2008}
2009
9ef8ca99
MC
2010static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2011{
2012 u32 phy;
2013
63c3a66f 2014 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2015 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2016 return;
2017
f07e9af3 2018 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2019 u32 ephy;
2020
535ef6e1
MC
2021 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2022 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2023
2024 tg3_writephy(tp, MII_TG3_FET_TEST,
2025 ephy | MII_TG3_FET_SHADOW_EN);
2026 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2027 if (enable)
535ef6e1 2028 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2029 else
535ef6e1
MC
2030 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2031 tg3_writephy(tp, reg, phy);
9ef8ca99 2032 }
535ef6e1 2033 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2034 }
2035 } else {
15ee95c3
MC
2036 int ret;
2037
2038 ret = tg3_phy_auxctl_read(tp,
2039 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2040 if (!ret) {
9ef8ca99
MC
2041 if (enable)
2042 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2043 else
2044 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2045 tg3_phy_auxctl_write(tp,
2046 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2047 }
2048 }
2049}
2050
1da177e4
LT
2051static void tg3_phy_set_wirespeed(struct tg3 *tp)
2052{
15ee95c3 2053 int ret;
1da177e4
LT
2054 u32 val;
2055
f07e9af3 2056 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2057 return;
2058
15ee95c3
MC
2059 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2060 if (!ret)
b4bd2929
MC
2061 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2062 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2063}
2064
b2a5c19c
MC
2065static void tg3_phy_apply_otp(struct tg3 *tp)
2066{
2067 u32 otp, phy;
2068
2069 if (!tp->phy_otp)
2070 return;
2071
2072 otp = tp->phy_otp;
2073
1d36ba45
MC
2074 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2075 return;
b2a5c19c
MC
2076
2077 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2078 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2079 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2080
2081 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2082 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2083 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2084
2085 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2086 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2087 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2088
2089 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2090 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2091
2092 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2093 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2094
2095 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2096 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2097 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2098
1d36ba45 2099 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2100}
2101
52b02d04
MC
2102static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2103{
2104 u32 val;
2105
2106 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2107 return;
2108
2109 tp->setlpicnt = 0;
2110
2111 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2112 current_link_up == 1 &&
a6b68dab
MC
2113 tp->link_config.active_duplex == DUPLEX_FULL &&
2114 (tp->link_config.active_speed == SPEED_100 ||
2115 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2116 u32 eeectl;
2117
2118 if (tp->link_config.active_speed == SPEED_1000)
2119 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2120 else
2121 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2122
2123 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2124
3110f5f5
MC
2125 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2126 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2127
b0c5943f
MC
2128 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2129 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2130 tp->setlpicnt = 2;
2131 }
2132
2133 if (!tp->setlpicnt) {
b715ce94
MC
2134 if (current_link_up == 1 &&
2135 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2136 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2137 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2138 }
2139
52b02d04
MC
2140 val = tr32(TG3_CPMU_EEE_MODE);
2141 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2142 }
2143}
2144
b0c5943f
MC
2145static void tg3_phy_eee_enable(struct tg3 *tp)
2146{
2147 u32 val;
2148
2149 if (tp->link_config.active_speed == SPEED_1000 &&
2150 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2151 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2152 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2153 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2154 val = MII_TG3_DSP_TAP26_ALNOKO |
2155 MII_TG3_DSP_TAP26_RMRXSTO;
2156 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2157 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2158 }
2159
2160 val = tr32(TG3_CPMU_EEE_MODE);
2161 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2162}
2163
1da177e4
LT
2164static int tg3_wait_macro_done(struct tg3 *tp)
2165{
2166 int limit = 100;
2167
2168 while (limit--) {
2169 u32 tmp32;
2170
f08aa1a8 2171 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2172 if ((tmp32 & 0x1000) == 0)
2173 break;
2174 }
2175 }
d4675b52 2176 if (limit < 0)
1da177e4
LT
2177 return -EBUSY;
2178
2179 return 0;
2180}
2181
2182static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2183{
2184 static const u32 test_pat[4][6] = {
2185 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2186 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2187 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2188 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2189 };
2190 int chan;
2191
2192 for (chan = 0; chan < 4; chan++) {
2193 int i;
2194
2195 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2196 (chan * 0x2000) | 0x0200);
f08aa1a8 2197 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2198
2199 for (i = 0; i < 6; i++)
2200 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2201 test_pat[chan][i]);
2202
f08aa1a8 2203 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2204 if (tg3_wait_macro_done(tp)) {
2205 *resetp = 1;
2206 return -EBUSY;
2207 }
2208
2209 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2210 (chan * 0x2000) | 0x0200);
f08aa1a8 2211 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2212 if (tg3_wait_macro_done(tp)) {
2213 *resetp = 1;
2214 return -EBUSY;
2215 }
2216
f08aa1a8 2217 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2218 if (tg3_wait_macro_done(tp)) {
2219 *resetp = 1;
2220 return -EBUSY;
2221 }
2222
2223 for (i = 0; i < 6; i += 2) {
2224 u32 low, high;
2225
2226 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2227 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2228 tg3_wait_macro_done(tp)) {
2229 *resetp = 1;
2230 return -EBUSY;
2231 }
2232 low &= 0x7fff;
2233 high &= 0x000f;
2234 if (low != test_pat[chan][i] ||
2235 high != test_pat[chan][i+1]) {
2236 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2237 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2238 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2239
2240 return -EBUSY;
2241 }
2242 }
2243 }
2244
2245 return 0;
2246}
2247
2248static int tg3_phy_reset_chanpat(struct tg3 *tp)
2249{
2250 int chan;
2251
2252 for (chan = 0; chan < 4; chan++) {
2253 int i;
2254
2255 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2256 (chan * 0x2000) | 0x0200);
f08aa1a8 2257 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2258 for (i = 0; i < 6; i++)
2259 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2260 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2261 if (tg3_wait_macro_done(tp))
2262 return -EBUSY;
2263 }
2264
2265 return 0;
2266}
2267
2268static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2269{
2270 u32 reg32, phy9_orig;
2271 int retries, do_phy_reset, err;
2272
2273 retries = 10;
2274 do_phy_reset = 1;
2275 do {
2276 if (do_phy_reset) {
2277 err = tg3_bmcr_reset(tp);
2278 if (err)
2279 return err;
2280 do_phy_reset = 0;
2281 }
2282
2283 /* Disable transmitter and interrupt. */
2284 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2285 continue;
2286
2287 reg32 |= 0x3000;
2288 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2289
2290 /* Set full-duplex, 1000 mbps. */
2291 tg3_writephy(tp, MII_BMCR,
221c5637 2292 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2293
2294 /* Set to master mode. */
221c5637 2295 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2296 continue;
2297
221c5637
MC
2298 tg3_writephy(tp, MII_CTRL1000,
2299 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2300
1d36ba45
MC
2301 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2302 if (err)
2303 return err;
1da177e4
LT
2304
2305 /* Block the PHY control access. */
6ee7c0a0 2306 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2307
2308 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2309 if (!err)
2310 break;
2311 } while (--retries);
2312
2313 err = tg3_phy_reset_chanpat(tp);
2314 if (err)
2315 return err;
2316
6ee7c0a0 2317 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2318
2319 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2320 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2321
1d36ba45 2322 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2323
221c5637 2324 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2325
2326 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2327 reg32 &= ~0x3000;
2328 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2329 } else if (!err)
2330 err = -EBUSY;
2331
2332 return err;
2333}
2334
2335/* This will reset the tigon3 PHY if there is no valid
2336 * link unless the FORCE argument is non-zero.
2337 */
2338static int tg3_phy_reset(struct tg3 *tp)
2339{
f833c4c1 2340 u32 val, cpmuctrl;
1da177e4
LT
2341 int err;
2342
60189ddf 2343 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2344 val = tr32(GRC_MISC_CFG);
2345 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2346 udelay(40);
2347 }
f833c4c1
MC
2348 err = tg3_readphy(tp, MII_BMSR, &val);
2349 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2350 if (err != 0)
2351 return -EBUSY;
2352
c8e1e82b
MC
2353 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2354 netif_carrier_off(tp->dev);
2355 tg3_link_report(tp);
2356 }
2357
1da177e4
LT
2358 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2359 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2360 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2361 err = tg3_phy_reset_5703_4_5(tp);
2362 if (err)
2363 return err;
2364 goto out;
2365 }
2366
b2a5c19c
MC
2367 cpmuctrl = 0;
2368 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2369 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2370 cpmuctrl = tr32(TG3_CPMU_CTRL);
2371 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2372 tw32(TG3_CPMU_CTRL,
2373 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2374 }
2375
1da177e4
LT
2376 err = tg3_bmcr_reset(tp);
2377 if (err)
2378 return err;
2379
b2a5c19c 2380 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2381 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2382 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2383
2384 tw32(TG3_CPMU_CTRL, cpmuctrl);
2385 }
2386
bcb37f6c
MC
2387 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2388 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2389 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2390 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2391 CPMU_LSPD_1000MB_MACCLK_12_5) {
2392 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2393 udelay(40);
2394 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2395 }
2396 }
2397
63c3a66f 2398 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2399 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2400 return 0;
2401
b2a5c19c
MC
2402 tg3_phy_apply_otp(tp);
2403
f07e9af3 2404 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2405 tg3_phy_toggle_apd(tp, true);
2406 else
2407 tg3_phy_toggle_apd(tp, false);
2408
1da177e4 2409out:
1d36ba45
MC
2410 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2411 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2412 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2413 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2414 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2415 }
1d36ba45 2416
f07e9af3 2417 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2418 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2419 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2420 }
1d36ba45 2421
f07e9af3 2422 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2423 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2424 tg3_phydsp_write(tp, 0x000a, 0x310b);
2425 tg3_phydsp_write(tp, 0x201f, 0x9506);
2426 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2427 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2428 }
f07e9af3 2429 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2430 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2431 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2432 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2433 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2434 tg3_writephy(tp, MII_TG3_TEST1,
2435 MII_TG3_TEST1_TRIM_EN | 0x4);
2436 } else
2437 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2438
2439 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2440 }
c424cb24 2441 }
1d36ba45 2442
1da177e4
LT
2443 /* Set Extended packet length bit (bit 14) on all chips that */
2444 /* support jumbo frames */
79eb6904 2445 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2446 /* Cannot do read-modify-write on 5401 */
b4bd2929 2447 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2448 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2449 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2450 err = tg3_phy_auxctl_read(tp,
2451 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2452 if (!err)
b4bd2929
MC
2453 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2454 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2455 }
2456
2457 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2458 * jumbo frames transmission.
2459 */
63c3a66f 2460 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2461 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2462 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2463 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2464 }
2465
715116a1 2466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2467 /* adjust output voltage */
535ef6e1 2468 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2469 }
2470
9ef8ca99 2471 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2472 tg3_phy_set_wirespeed(tp);
2473 return 0;
2474}
2475
3a1e19d3
MC
2476#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2477#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2478#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2479 TG3_GPIO_MSG_NEED_VAUX)
2480#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2481 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2482 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2483 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2484 (TG3_GPIO_MSG_DRVR_PRES << 12))
2485
2486#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2487 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2488 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2489 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2490 (TG3_GPIO_MSG_NEED_VAUX << 12))
2491
2492static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2493{
2494 u32 status, shift;
2495
2496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2497 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2498 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2499 else
2500 status = tr32(TG3_CPMU_DRV_STATUS);
2501
2502 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2503 status &= ~(TG3_GPIO_MSG_MASK << shift);
2504 status |= (newstat << shift);
2505
2506 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2507 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2508 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2509 else
2510 tw32(TG3_CPMU_DRV_STATUS, status);
2511
2512 return status >> TG3_APE_GPIO_MSG_SHIFT;
2513}
2514
520b2756
MC
2515static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2516{
2517 if (!tg3_flag(tp, IS_NIC))
2518 return 0;
2519
3a1e19d3
MC
2520 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2521 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2522 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2523 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2524 return -EIO;
520b2756 2525
3a1e19d3
MC
2526 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2527
2528 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2529 TG3_GRC_LCLCTL_PWRSW_DELAY);
2530
2531 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2532 } else {
2533 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2534 TG3_GRC_LCLCTL_PWRSW_DELAY);
2535 }
6f5c8f83 2536
520b2756
MC
2537 return 0;
2538}
2539
2540static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2541{
2542 u32 grc_local_ctrl;
2543
2544 if (!tg3_flag(tp, IS_NIC) ||
2545 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2546 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2547 return;
2548
2549 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2550
2551 tw32_wait_f(GRC_LOCAL_CTRL,
2552 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2553 TG3_GRC_LCLCTL_PWRSW_DELAY);
2554
2555 tw32_wait_f(GRC_LOCAL_CTRL,
2556 grc_local_ctrl,
2557 TG3_GRC_LCLCTL_PWRSW_DELAY);
2558
2559 tw32_wait_f(GRC_LOCAL_CTRL,
2560 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2561 TG3_GRC_LCLCTL_PWRSW_DELAY);
2562}
2563
2564static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2565{
2566 if (!tg3_flag(tp, IS_NIC))
2567 return;
2568
2569 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2570 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2571 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2572 (GRC_LCLCTRL_GPIO_OE0 |
2573 GRC_LCLCTRL_GPIO_OE1 |
2574 GRC_LCLCTRL_GPIO_OE2 |
2575 GRC_LCLCTRL_GPIO_OUTPUT0 |
2576 GRC_LCLCTRL_GPIO_OUTPUT1),
2577 TG3_GRC_LCLCTL_PWRSW_DELAY);
2578 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2579 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2580 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2581 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2582 GRC_LCLCTRL_GPIO_OE1 |
2583 GRC_LCLCTRL_GPIO_OE2 |
2584 GRC_LCLCTRL_GPIO_OUTPUT0 |
2585 GRC_LCLCTRL_GPIO_OUTPUT1 |
2586 tp->grc_local_ctrl;
2587 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2588 TG3_GRC_LCLCTL_PWRSW_DELAY);
2589
2590 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2591 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2592 TG3_GRC_LCLCTL_PWRSW_DELAY);
2593
2594 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2595 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2596 TG3_GRC_LCLCTL_PWRSW_DELAY);
2597 } else {
2598 u32 no_gpio2;
2599 u32 grc_local_ctrl = 0;
2600
2601 /* Workaround to prevent overdrawing Amps. */
2602 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2603 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2604 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2605 grc_local_ctrl,
2606 TG3_GRC_LCLCTL_PWRSW_DELAY);
2607 }
2608
2609 /* On 5753 and variants, GPIO2 cannot be used. */
2610 no_gpio2 = tp->nic_sram_data_cfg &
2611 NIC_SRAM_DATA_CFG_NO_GPIO2;
2612
2613 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2614 GRC_LCLCTRL_GPIO_OE1 |
2615 GRC_LCLCTRL_GPIO_OE2 |
2616 GRC_LCLCTRL_GPIO_OUTPUT1 |
2617 GRC_LCLCTRL_GPIO_OUTPUT2;
2618 if (no_gpio2) {
2619 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2620 GRC_LCLCTRL_GPIO_OUTPUT2);
2621 }
2622 tw32_wait_f(GRC_LOCAL_CTRL,
2623 tp->grc_local_ctrl | grc_local_ctrl,
2624 TG3_GRC_LCLCTL_PWRSW_DELAY);
2625
2626 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2627
2628 tw32_wait_f(GRC_LOCAL_CTRL,
2629 tp->grc_local_ctrl | grc_local_ctrl,
2630 TG3_GRC_LCLCTL_PWRSW_DELAY);
2631
2632 if (!no_gpio2) {
2633 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2634 tw32_wait_f(GRC_LOCAL_CTRL,
2635 tp->grc_local_ctrl | grc_local_ctrl,
2636 TG3_GRC_LCLCTL_PWRSW_DELAY);
2637 }
2638 }
3a1e19d3
MC
2639}
2640
cd0d7228 2641static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2642{
2643 u32 msg = 0;
2644
2645 /* Serialize power state transitions */
2646 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2647 return;
2648
cd0d7228 2649 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2650 msg = TG3_GPIO_MSG_NEED_VAUX;
2651
2652 msg = tg3_set_function_status(tp, msg);
2653
2654 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2655 goto done;
6f5c8f83 2656
3a1e19d3
MC
2657 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2658 tg3_pwrsrc_switch_to_vaux(tp);
2659 else
2660 tg3_pwrsrc_die_with_vmain(tp);
2661
2662done:
6f5c8f83 2663 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2664}
2665
cd0d7228 2666static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2667{
683644b7 2668 bool need_vaux = false;
1da177e4 2669
334355aa 2670 /* The GPIOs do something completely different on 57765. */
55086ad9 2671 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2672 return;
2673
3a1e19d3
MC
2674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2676 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2677 tg3_frob_aux_power_5717(tp, include_wol ?
2678 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2679 return;
2680 }
2681
2682 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2683 struct net_device *dev_peer;
2684
2685 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2686
bc1c7567 2687 /* remove_one() may have been run on the peer. */
683644b7
MC
2688 if (dev_peer) {
2689 struct tg3 *tp_peer = netdev_priv(dev_peer);
2690
63c3a66f 2691 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2692 return;
2693
cd0d7228 2694 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2695 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2696 need_vaux = true;
2697 }
1da177e4
LT
2698 }
2699
cd0d7228
MC
2700 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2701 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2702 need_vaux = true;
2703
520b2756
MC
2704 if (need_vaux)
2705 tg3_pwrsrc_switch_to_vaux(tp);
2706 else
2707 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2708}
2709
e8f3f6ca
MC
2710static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2711{
2712 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2713 return 1;
79eb6904 2714 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2715 if (speed != SPEED_10)
2716 return 1;
2717 } else if (speed == SPEED_10)
2718 return 1;
2719
2720 return 0;
2721}
2722
0a459aac 2723static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2724{
ce057f01
MC
2725 u32 val;
2726
f07e9af3 2727 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2728 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2729 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2730 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2731
2732 sg_dig_ctrl |=
2733 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2734 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2735 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2736 }
3f7045c1 2737 return;
5129724a 2738 }
3f7045c1 2739
60189ddf 2740 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2741 tg3_bmcr_reset(tp);
2742 val = tr32(GRC_MISC_CFG);
2743 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2744 udelay(40);
2745 return;
f07e9af3 2746 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2747 u32 phytest;
2748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2749 u32 phy;
2750
2751 tg3_writephy(tp, MII_ADVERTISE, 0);
2752 tg3_writephy(tp, MII_BMCR,
2753 BMCR_ANENABLE | BMCR_ANRESTART);
2754
2755 tg3_writephy(tp, MII_TG3_FET_TEST,
2756 phytest | MII_TG3_FET_SHADOW_EN);
2757 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2758 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2759 tg3_writephy(tp,
2760 MII_TG3_FET_SHDW_AUXMODE4,
2761 phy);
2762 }
2763 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2764 }
2765 return;
0a459aac 2766 } else if (do_low_power) {
715116a1
MC
2767 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2768 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2769
b4bd2929
MC
2770 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2771 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2772 MII_TG3_AUXCTL_PCTL_VREG_11V;
2773 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2774 }
3f7045c1 2775
15c3b696
MC
2776 /* The PHY should not be powered down on some chips because
2777 * of bugs.
2778 */
2779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2780 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2781 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2782 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2783 return;
ce057f01 2784
bcb37f6c
MC
2785 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2786 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2787 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2788 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2789 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2790 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2791 }
2792
15c3b696
MC
2793 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2794}
2795
ffbcfed4
MC
2796/* tp->lock is held. */
2797static int tg3_nvram_lock(struct tg3 *tp)
2798{
63c3a66f 2799 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2800 int i;
2801
2802 if (tp->nvram_lock_cnt == 0) {
2803 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2804 for (i = 0; i < 8000; i++) {
2805 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2806 break;
2807 udelay(20);
2808 }
2809 if (i == 8000) {
2810 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2811 return -ENODEV;
2812 }
2813 }
2814 tp->nvram_lock_cnt++;
2815 }
2816 return 0;
2817}
2818
2819/* tp->lock is held. */
2820static void tg3_nvram_unlock(struct tg3 *tp)
2821{
63c3a66f 2822 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2823 if (tp->nvram_lock_cnt > 0)
2824 tp->nvram_lock_cnt--;
2825 if (tp->nvram_lock_cnt == 0)
2826 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2827 }
2828}
2829
2830/* tp->lock is held. */
2831static void tg3_enable_nvram_access(struct tg3 *tp)
2832{
63c3a66f 2833 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2834 u32 nvaccess = tr32(NVRAM_ACCESS);
2835
2836 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2837 }
2838}
2839
2840/* tp->lock is held. */
2841static void tg3_disable_nvram_access(struct tg3 *tp)
2842{
63c3a66f 2843 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2844 u32 nvaccess = tr32(NVRAM_ACCESS);
2845
2846 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2847 }
2848}
2849
2850static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2851 u32 offset, u32 *val)
2852{
2853 u32 tmp;
2854 int i;
2855
2856 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2857 return -EINVAL;
2858
2859 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2860 EEPROM_ADDR_DEVID_MASK |
2861 EEPROM_ADDR_READ);
2862 tw32(GRC_EEPROM_ADDR,
2863 tmp |
2864 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2865 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2866 EEPROM_ADDR_ADDR_MASK) |
2867 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2868
2869 for (i = 0; i < 1000; i++) {
2870 tmp = tr32(GRC_EEPROM_ADDR);
2871
2872 if (tmp & EEPROM_ADDR_COMPLETE)
2873 break;
2874 msleep(1);
2875 }
2876 if (!(tmp & EEPROM_ADDR_COMPLETE))
2877 return -EBUSY;
2878
62cedd11
MC
2879 tmp = tr32(GRC_EEPROM_DATA);
2880
2881 /*
2882 * The data will always be opposite the native endian
2883 * format. Perform a blind byteswap to compensate.
2884 */
2885 *val = swab32(tmp);
2886
ffbcfed4
MC
2887 return 0;
2888}
2889
2890#define NVRAM_CMD_TIMEOUT 10000
2891
2892static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2893{
2894 int i;
2895
2896 tw32(NVRAM_CMD, nvram_cmd);
2897 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2898 udelay(10);
2899 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2900 udelay(10);
2901 break;
2902 }
2903 }
2904
2905 if (i == NVRAM_CMD_TIMEOUT)
2906 return -EBUSY;
2907
2908 return 0;
2909}
2910
2911static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2912{
63c3a66f
JP
2913 if (tg3_flag(tp, NVRAM) &&
2914 tg3_flag(tp, NVRAM_BUFFERED) &&
2915 tg3_flag(tp, FLASH) &&
2916 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2917 (tp->nvram_jedecnum == JEDEC_ATMEL))
2918
2919 addr = ((addr / tp->nvram_pagesize) <<
2920 ATMEL_AT45DB0X1B_PAGE_POS) +
2921 (addr % tp->nvram_pagesize);
2922
2923 return addr;
2924}
2925
2926static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2927{
63c3a66f
JP
2928 if (tg3_flag(tp, NVRAM) &&
2929 tg3_flag(tp, NVRAM_BUFFERED) &&
2930 tg3_flag(tp, FLASH) &&
2931 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2932 (tp->nvram_jedecnum == JEDEC_ATMEL))
2933
2934 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2935 tp->nvram_pagesize) +
2936 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2937
2938 return addr;
2939}
2940
e4f34110
MC
2941/* NOTE: Data read in from NVRAM is byteswapped according to
2942 * the byteswapping settings for all other register accesses.
2943 * tg3 devices are BE devices, so on a BE machine, the data
2944 * returned will be exactly as it is seen in NVRAM. On a LE
2945 * machine, the 32-bit value will be byteswapped.
2946 */
ffbcfed4
MC
2947static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2948{
2949 int ret;
2950
63c3a66f 2951 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2952 return tg3_nvram_read_using_eeprom(tp, offset, val);
2953
2954 offset = tg3_nvram_phys_addr(tp, offset);
2955
2956 if (offset > NVRAM_ADDR_MSK)
2957 return -EINVAL;
2958
2959 ret = tg3_nvram_lock(tp);
2960 if (ret)
2961 return ret;
2962
2963 tg3_enable_nvram_access(tp);
2964
2965 tw32(NVRAM_ADDR, offset);
2966 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2967 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2968
2969 if (ret == 0)
e4f34110 2970 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2971
2972 tg3_disable_nvram_access(tp);
2973
2974 tg3_nvram_unlock(tp);
2975
2976 return ret;
2977}
2978
a9dc529d
MC
2979/* Ensures NVRAM data is in bytestream format. */
2980static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2981{
2982 u32 v;
a9dc529d 2983 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2984 if (!res)
a9dc529d 2985 *val = cpu_to_be32(v);
ffbcfed4
MC
2986 return res;
2987}
2988
dbe9b92a
MC
2989static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
2990 u32 offset, u32 len, u8 *buf)
2991{
2992 int i, j, rc = 0;
2993 u32 val;
2994
2995 for (i = 0; i < len; i += 4) {
2996 u32 addr;
2997 __be32 data;
2998
2999 addr = offset + i;
3000
3001 memcpy(&data, buf + i, 4);
3002
3003 /*
3004 * The SEEPROM interface expects the data to always be opposite
3005 * the native endian format. We accomplish this by reversing
3006 * all the operations that would have been performed on the
3007 * data from a call to tg3_nvram_read_be32().
3008 */
3009 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3010
3011 val = tr32(GRC_EEPROM_ADDR);
3012 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3013
3014 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3015 EEPROM_ADDR_READ);
3016 tw32(GRC_EEPROM_ADDR, val |
3017 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3018 (addr & EEPROM_ADDR_ADDR_MASK) |
3019 EEPROM_ADDR_START |
3020 EEPROM_ADDR_WRITE);
3021
3022 for (j = 0; j < 1000; j++) {
3023 val = tr32(GRC_EEPROM_ADDR);
3024
3025 if (val & EEPROM_ADDR_COMPLETE)
3026 break;
3027 msleep(1);
3028 }
3029 if (!(val & EEPROM_ADDR_COMPLETE)) {
3030 rc = -EBUSY;
3031 break;
3032 }
3033 }
3034
3035 return rc;
3036}
3037
3038/* offset and length are dword aligned */
3039static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3040 u8 *buf)
3041{
3042 int ret = 0;
3043 u32 pagesize = tp->nvram_pagesize;
3044 u32 pagemask = pagesize - 1;
3045 u32 nvram_cmd;
3046 u8 *tmp;
3047
3048 tmp = kmalloc(pagesize, GFP_KERNEL);
3049 if (tmp == NULL)
3050 return -ENOMEM;
3051
3052 while (len) {
3053 int j;
3054 u32 phy_addr, page_off, size;
3055
3056 phy_addr = offset & ~pagemask;
3057
3058 for (j = 0; j < pagesize; j += 4) {
3059 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3060 (__be32 *) (tmp + j));
3061 if (ret)
3062 break;
3063 }
3064 if (ret)
3065 break;
3066
3067 page_off = offset & pagemask;
3068 size = pagesize;
3069 if (len < size)
3070 size = len;
3071
3072 len -= size;
3073
3074 memcpy(tmp + page_off, buf, size);
3075
3076 offset = offset + (pagesize - page_off);
3077
3078 tg3_enable_nvram_access(tp);
3079
3080 /*
3081 * Before we can erase the flash page, we need
3082 * to issue a special "write enable" command.
3083 */
3084 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3085
3086 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3087 break;
3088
3089 /* Erase the target page */
3090 tw32(NVRAM_ADDR, phy_addr);
3091
3092 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3093 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3094
3095 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3096 break;
3097
3098 /* Issue another write enable to start the write. */
3099 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3100
3101 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3102 break;
3103
3104 for (j = 0; j < pagesize; j += 4) {
3105 __be32 data;
3106
3107 data = *((__be32 *) (tmp + j));
3108
3109 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3110
3111 tw32(NVRAM_ADDR, phy_addr + j);
3112
3113 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3114 NVRAM_CMD_WR;
3115
3116 if (j == 0)
3117 nvram_cmd |= NVRAM_CMD_FIRST;
3118 else if (j == (pagesize - 4))
3119 nvram_cmd |= NVRAM_CMD_LAST;
3120
3121 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3122 if (ret)
3123 break;
3124 }
3125 if (ret)
3126 break;
3127 }
3128
3129 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3130 tg3_nvram_exec_cmd(tp, nvram_cmd);
3131
3132 kfree(tmp);
3133
3134 return ret;
3135}
3136
3137/* offset and length are dword aligned */
3138static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3139 u8 *buf)
3140{
3141 int i, ret = 0;
3142
3143 for (i = 0; i < len; i += 4, offset += 4) {
3144 u32 page_off, phy_addr, nvram_cmd;
3145 __be32 data;
3146
3147 memcpy(&data, buf + i, 4);
3148 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3149
3150 page_off = offset % tp->nvram_pagesize;
3151
3152 phy_addr = tg3_nvram_phys_addr(tp, offset);
3153
dbe9b92a
MC
3154 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3155
3156 if (page_off == 0 || i == 0)
3157 nvram_cmd |= NVRAM_CMD_FIRST;
3158 if (page_off == (tp->nvram_pagesize - 4))
3159 nvram_cmd |= NVRAM_CMD_LAST;
3160
3161 if (i == (len - 4))
3162 nvram_cmd |= NVRAM_CMD_LAST;
3163
42278224
MC
3164 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3165 !tg3_flag(tp, FLASH) ||
3166 !tg3_flag(tp, 57765_PLUS))
3167 tw32(NVRAM_ADDR, phy_addr);
3168
dbe9b92a
MC
3169 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3170 !tg3_flag(tp, 5755_PLUS) &&
3171 (tp->nvram_jedecnum == JEDEC_ST) &&
3172 (nvram_cmd & NVRAM_CMD_FIRST)) {
3173 u32 cmd;
3174
3175 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3176 ret = tg3_nvram_exec_cmd(tp, cmd);
3177 if (ret)
3178 break;
3179 }
3180 if (!tg3_flag(tp, FLASH)) {
3181 /* We always do complete word writes to eeprom. */
3182 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3183 }
3184
3185 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3186 if (ret)
3187 break;
3188 }
3189 return ret;
3190}
3191
3192/* offset and length are dword aligned */
3193static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3194{
3195 int ret;
3196
3197 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3198 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3199 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3200 udelay(40);
3201 }
3202
3203 if (!tg3_flag(tp, NVRAM)) {
3204 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3205 } else {
3206 u32 grc_mode;
3207
3208 ret = tg3_nvram_lock(tp);
3209 if (ret)
3210 return ret;
3211
3212 tg3_enable_nvram_access(tp);
3213 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3214 tw32(NVRAM_WRITE1, 0x406);
3215
3216 grc_mode = tr32(GRC_MODE);
3217 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3218
3219 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3220 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3221 buf);
3222 } else {
3223 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3224 buf);
3225 }
3226
3227 grc_mode = tr32(GRC_MODE);
3228 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3229
3230 tg3_disable_nvram_access(tp);
3231 tg3_nvram_unlock(tp);
3232 }
3233
3234 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3235 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3236 udelay(40);
3237 }
3238
3239 return ret;
3240}
3241
997b4f13
MC
3242#define RX_CPU_SCRATCH_BASE 0x30000
3243#define RX_CPU_SCRATCH_SIZE 0x04000
3244#define TX_CPU_SCRATCH_BASE 0x34000
3245#define TX_CPU_SCRATCH_SIZE 0x04000
3246
3247/* tp->lock is held. */
3248static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3249{
3250 int i;
3251
3252 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3253
3254 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3255 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3256
3257 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3258 return 0;
3259 }
3260 if (offset == RX_CPU_BASE) {
3261 for (i = 0; i < 10000; i++) {
3262 tw32(offset + CPU_STATE, 0xffffffff);
3263 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3264 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3265 break;
3266 }
3267
3268 tw32(offset + CPU_STATE, 0xffffffff);
3269 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3270 udelay(10);
3271 } else {
3272 for (i = 0; i < 10000; i++) {
3273 tw32(offset + CPU_STATE, 0xffffffff);
3274 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3275 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3276 break;
3277 }
3278 }
3279
3280 if (i >= 10000) {
3281 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3282 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3283 return -ENODEV;
3284 }
3285
3286 /* Clear firmware's nvram arbitration. */
3287 if (tg3_flag(tp, NVRAM))
3288 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3289 return 0;
3290}
3291
3292struct fw_info {
3293 unsigned int fw_base;
3294 unsigned int fw_len;
3295 const __be32 *fw_data;
3296};
3297
3298/* tp->lock is held. */
3299static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3300 u32 cpu_scratch_base, int cpu_scratch_size,
3301 struct fw_info *info)
3302{
3303 int err, lock_err, i;
3304 void (*write_op)(struct tg3 *, u32, u32);
3305
3306 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3307 netdev_err(tp->dev,
3308 "%s: Trying to load TX cpu firmware which is 5705\n",
3309 __func__);
3310 return -EINVAL;
3311 }
3312
3313 if (tg3_flag(tp, 5705_PLUS))
3314 write_op = tg3_write_mem;
3315 else
3316 write_op = tg3_write_indirect_reg32;
3317
3318 /* It is possible that bootcode is still loading at this point.
3319 * Get the nvram lock first before halting the cpu.
3320 */
3321 lock_err = tg3_nvram_lock(tp);
3322 err = tg3_halt_cpu(tp, cpu_base);
3323 if (!lock_err)
3324 tg3_nvram_unlock(tp);
3325 if (err)
3326 goto out;
3327
3328 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3329 write_op(tp, cpu_scratch_base + i, 0);
3330 tw32(cpu_base + CPU_STATE, 0xffffffff);
3331 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3332 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3333 write_op(tp, (cpu_scratch_base +
3334 (info->fw_base & 0xffff) +
3335 (i * sizeof(u32))),
3336 be32_to_cpu(info->fw_data[i]));
3337
3338 err = 0;
3339
3340out:
3341 return err;
3342}
3343
3344/* tp->lock is held. */
3345static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3346{
3347 struct fw_info info;
3348 const __be32 *fw_data;
3349 int err, i;
3350
3351 fw_data = (void *)tp->fw->data;
3352
3353 /* Firmware blob starts with version numbers, followed by
3354 start address and length. We are setting complete length.
3355 length = end_address_of_bss - start_address_of_text.
3356 Remainder is the blob to be loaded contiguously
3357 from start address. */
3358
3359 info.fw_base = be32_to_cpu(fw_data[1]);
3360 info.fw_len = tp->fw->size - 12;
3361 info.fw_data = &fw_data[3];
3362
3363 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3364 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3365 &info);
3366 if (err)
3367 return err;
3368
3369 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3370 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3371 &info);
3372 if (err)
3373 return err;
3374
3375 /* Now startup only the RX cpu. */
3376 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3377 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3378
3379 for (i = 0; i < 5; i++) {
3380 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3381 break;
3382 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3383 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3384 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3385 udelay(1000);
3386 }
3387 if (i >= 5) {
3388 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3389 "should be %08x\n", __func__,
3390 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3391 return -ENODEV;
3392 }
3393 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3394 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3395
3396 return 0;
3397}
3398
3399/* tp->lock is held. */
3400static int tg3_load_tso_firmware(struct tg3 *tp)
3401{
3402 struct fw_info info;
3403 const __be32 *fw_data;
3404 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3405 int err, i;
3406
3407 if (tg3_flag(tp, HW_TSO_1) ||
3408 tg3_flag(tp, HW_TSO_2) ||
3409 tg3_flag(tp, HW_TSO_3))
3410 return 0;
3411
3412 fw_data = (void *)tp->fw->data;
3413
3414 /* Firmware blob starts with version numbers, followed by
3415 start address and length. We are setting complete length.
3416 length = end_address_of_bss - start_address_of_text.
3417 Remainder is the blob to be loaded contiguously
3418 from start address. */
3419
3420 info.fw_base = be32_to_cpu(fw_data[1]);
3421 cpu_scratch_size = tp->fw_len;
3422 info.fw_len = tp->fw->size - 12;
3423 info.fw_data = &fw_data[3];
3424
3425 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3426 cpu_base = RX_CPU_BASE;
3427 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3428 } else {
3429 cpu_base = TX_CPU_BASE;
3430 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3431 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3432 }
3433
3434 err = tg3_load_firmware_cpu(tp, cpu_base,
3435 cpu_scratch_base, cpu_scratch_size,
3436 &info);
3437 if (err)
3438 return err;
3439
3440 /* Now startup the cpu. */
3441 tw32(cpu_base + CPU_STATE, 0xffffffff);
3442 tw32_f(cpu_base + CPU_PC, info.fw_base);
3443
3444 for (i = 0; i < 5; i++) {
3445 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3446 break;
3447 tw32(cpu_base + CPU_STATE, 0xffffffff);
3448 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3449 tw32_f(cpu_base + CPU_PC, info.fw_base);
3450 udelay(1000);
3451 }
3452 if (i >= 5) {
3453 netdev_err(tp->dev,
3454 "%s fails to set CPU PC, is %08x should be %08x\n",
3455 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3456 return -ENODEV;
3457 }
3458 tw32(cpu_base + CPU_STATE, 0xffffffff);
3459 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3460 return 0;
3461}
3462
3463
3f007891
MC
3464/* tp->lock is held. */
3465static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3466{
3467 u32 addr_high, addr_low;
3468 int i;
3469
3470 addr_high = ((tp->dev->dev_addr[0] << 8) |
3471 tp->dev->dev_addr[1]);
3472 addr_low = ((tp->dev->dev_addr[2] << 24) |
3473 (tp->dev->dev_addr[3] << 16) |
3474 (tp->dev->dev_addr[4] << 8) |
3475 (tp->dev->dev_addr[5] << 0));
3476 for (i = 0; i < 4; i++) {
3477 if (i == 1 && skip_mac_1)
3478 continue;
3479 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3480 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3481 }
3482
3483 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3484 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3485 for (i = 0; i < 12; i++) {
3486 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3487 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3488 }
3489 }
3490
3491 addr_high = (tp->dev->dev_addr[0] +
3492 tp->dev->dev_addr[1] +
3493 tp->dev->dev_addr[2] +
3494 tp->dev->dev_addr[3] +
3495 tp->dev->dev_addr[4] +
3496 tp->dev->dev_addr[5]) &
3497 TX_BACKOFF_SEED_MASK;
3498 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3499}
3500
c866b7ea 3501static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3502{
c866b7ea
RW
3503 /*
3504 * Make sure register accesses (indirect or otherwise) will function
3505 * correctly.
1da177e4
LT
3506 */
3507 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3508 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3509}
1da177e4 3510
c866b7ea
RW
3511static int tg3_power_up(struct tg3 *tp)
3512{
bed9829f 3513 int err;
8c6bda1a 3514
bed9829f 3515 tg3_enable_register_access(tp);
1da177e4 3516
bed9829f
MC
3517 err = pci_set_power_state(tp->pdev, PCI_D0);
3518 if (!err) {
3519 /* Switch out of Vaux if it is a NIC */
3520 tg3_pwrsrc_switch_to_vmain(tp);
3521 } else {
3522 netdev_err(tp->dev, "Transition to D0 failed\n");
3523 }
1da177e4 3524
bed9829f 3525 return err;
c866b7ea 3526}
1da177e4 3527
4b409522
MC
3528static int tg3_setup_phy(struct tg3 *, int);
3529
c866b7ea
RW
3530static int tg3_power_down_prepare(struct tg3 *tp)
3531{
3532 u32 misc_host_ctrl;
3533 bool device_should_wake, do_low_power;
3534
3535 tg3_enable_register_access(tp);
5e7dfd0f
MC
3536
3537 /* Restore the CLKREQ setting. */
63c3a66f 3538 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3539 u16 lnkctl;
3540
3541 pci_read_config_word(tp->pdev,
708ebb3a 3542 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3543 &lnkctl);
3544 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3545 pci_write_config_word(tp->pdev,
708ebb3a 3546 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3547 lnkctl);
3548 }
3549
1da177e4
LT
3550 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3551 tw32(TG3PCI_MISC_HOST_CTRL,
3552 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3553
c866b7ea 3554 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3555 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3556
63c3a66f 3557 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3558 do_low_power = false;
f07e9af3 3559 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3560 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3561 struct phy_device *phydev;
0a459aac 3562 u32 phyid, advertising;
b02fd9e3 3563
3f0e3ad7 3564 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3565
80096068 3566 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3567
c6700ce2
MC
3568 tp->link_config.speed = phydev->speed;
3569 tp->link_config.duplex = phydev->duplex;
3570 tp->link_config.autoneg = phydev->autoneg;
3571 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3572
3573 advertising = ADVERTISED_TP |
3574 ADVERTISED_Pause |
3575 ADVERTISED_Autoneg |
3576 ADVERTISED_10baseT_Half;
3577
63c3a66f
JP
3578 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3579 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3580 advertising |=
3581 ADVERTISED_100baseT_Half |
3582 ADVERTISED_100baseT_Full |
3583 ADVERTISED_10baseT_Full;
3584 else
3585 advertising |= ADVERTISED_10baseT_Full;
3586 }
3587
3588 phydev->advertising = advertising;
3589
3590 phy_start_aneg(phydev);
0a459aac
MC
3591
3592 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3593 if (phyid != PHY_ID_BCMAC131) {
3594 phyid &= PHY_BCM_OUI_MASK;
3595 if (phyid == PHY_BCM_OUI_1 ||
3596 phyid == PHY_BCM_OUI_2 ||
3597 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3598 do_low_power = true;
3599 }
b02fd9e3 3600 }
dd477003 3601 } else {
2023276e 3602 do_low_power = true;
0a459aac 3603
c6700ce2 3604 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3605 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3606
2855b9fe 3607 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3608 tg3_setup_phy(tp, 0);
1da177e4
LT
3609 }
3610
b5d3772c
MC
3611 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3612 u32 val;
3613
3614 val = tr32(GRC_VCPU_EXT_CTRL);
3615 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3616 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3617 int i;
3618 u32 val;
3619
3620 for (i = 0; i < 200; i++) {
3621 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3622 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3623 break;
3624 msleep(1);
3625 }
3626 }
63c3a66f 3627 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3628 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3629 WOL_DRV_STATE_SHUTDOWN |
3630 WOL_DRV_WOL |
3631 WOL_SET_MAGIC_PKT);
6921d201 3632
05ac4cb7 3633 if (device_should_wake) {
1da177e4
LT
3634 u32 mac_mode;
3635
f07e9af3 3636 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3637 if (do_low_power &&
3638 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3639 tg3_phy_auxctl_write(tp,
3640 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3641 MII_TG3_AUXCTL_PCTL_WOL_EN |
3642 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3643 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3644 udelay(40);
3645 }
1da177e4 3646
f07e9af3 3647 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3648 mac_mode = MAC_MODE_PORT_MODE_GMII;
3649 else
3650 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3651
e8f3f6ca
MC
3652 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3653 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3654 ASIC_REV_5700) {
63c3a66f 3655 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3656 SPEED_100 : SPEED_10;
3657 if (tg3_5700_link_polarity(tp, speed))
3658 mac_mode |= MAC_MODE_LINK_POLARITY;
3659 else
3660 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3661 }
1da177e4
LT
3662 } else {
3663 mac_mode = MAC_MODE_PORT_MODE_TBI;
3664 }
3665
63c3a66f 3666 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3667 tw32(MAC_LED_CTRL, tp->led_ctrl);
3668
05ac4cb7 3669 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3670 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3671 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3672 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3673
63c3a66f 3674 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3675 mac_mode |= MAC_MODE_APE_TX_EN |
3676 MAC_MODE_APE_RX_EN |
3677 MAC_MODE_TDE_ENABLE;
3bda1258 3678
1da177e4
LT
3679 tw32_f(MAC_MODE, mac_mode);
3680 udelay(100);
3681
3682 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3683 udelay(10);
3684 }
3685
63c3a66f 3686 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3687 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3689 u32 base_val;
3690
3691 base_val = tp->pci_clock_ctrl;
3692 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3693 CLOCK_CTRL_TXCLK_DISABLE);
3694
b401e9e2
MC
3695 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3696 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3697 } else if (tg3_flag(tp, 5780_CLASS) ||
3698 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3699 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3700 /* do nothing */
63c3a66f 3701 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3702 u32 newbits1, newbits2;
3703
3704 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3705 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3706 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3707 CLOCK_CTRL_TXCLK_DISABLE |
3708 CLOCK_CTRL_ALTCLK);
3709 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3710 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3711 newbits1 = CLOCK_CTRL_625_CORE;
3712 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3713 } else {
3714 newbits1 = CLOCK_CTRL_ALTCLK;
3715 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3716 }
3717
b401e9e2
MC
3718 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3719 40);
1da177e4 3720
b401e9e2
MC
3721 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3722 40);
1da177e4 3723
63c3a66f 3724 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3725 u32 newbits3;
3726
3727 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3728 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3729 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3730 CLOCK_CTRL_TXCLK_DISABLE |
3731 CLOCK_CTRL_44MHZ_CORE);
3732 } else {
3733 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3734 }
3735
b401e9e2
MC
3736 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3737 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3738 }
3739 }
3740
63c3a66f 3741 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3742 tg3_power_down_phy(tp, do_low_power);
6921d201 3743
cd0d7228 3744 tg3_frob_aux_power(tp, true);
1da177e4
LT
3745
3746 /* Workaround for unstable PLL clock */
3747 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3748 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3749 u32 val = tr32(0x7d00);
3750
3751 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3752 tw32(0x7d00, val);
63c3a66f 3753 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3754 int err;
3755
3756 err = tg3_nvram_lock(tp);
1da177e4 3757 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3758 if (!err)
3759 tg3_nvram_unlock(tp);
6921d201 3760 }
1da177e4
LT
3761 }
3762
bbadf503
MC
3763 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3764
c866b7ea
RW
3765 return 0;
3766}
12dac075 3767
c866b7ea
RW
3768static void tg3_power_down(struct tg3 *tp)
3769{
3770 tg3_power_down_prepare(tp);
1da177e4 3771
63c3a66f 3772 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3773 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3774}
3775
1da177e4
LT
3776static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3777{
3778 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3779 case MII_TG3_AUX_STAT_10HALF:
3780 *speed = SPEED_10;
3781 *duplex = DUPLEX_HALF;
3782 break;
3783
3784 case MII_TG3_AUX_STAT_10FULL:
3785 *speed = SPEED_10;
3786 *duplex = DUPLEX_FULL;
3787 break;
3788
3789 case MII_TG3_AUX_STAT_100HALF:
3790 *speed = SPEED_100;
3791 *duplex = DUPLEX_HALF;
3792 break;
3793
3794 case MII_TG3_AUX_STAT_100FULL:
3795 *speed = SPEED_100;
3796 *duplex = DUPLEX_FULL;
3797 break;
3798
3799 case MII_TG3_AUX_STAT_1000HALF:
3800 *speed = SPEED_1000;
3801 *duplex = DUPLEX_HALF;
3802 break;
3803
3804 case MII_TG3_AUX_STAT_1000FULL:
3805 *speed = SPEED_1000;
3806 *duplex = DUPLEX_FULL;
3807 break;
3808
3809 default:
f07e9af3 3810 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3811 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3812 SPEED_10;
3813 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3814 DUPLEX_HALF;
3815 break;
3816 }
e740522e
MC
3817 *speed = SPEED_UNKNOWN;
3818 *duplex = DUPLEX_UNKNOWN;
1da177e4 3819 break;
855e1111 3820 }
1da177e4
LT
3821}
3822
42b64a45 3823static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3824{
42b64a45
MC
3825 int err = 0;
3826 u32 val, new_adv;
1da177e4 3827
42b64a45 3828 new_adv = ADVERTISE_CSMA;
202ff1c2 3829 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3830 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3831
42b64a45
MC
3832 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3833 if (err)
3834 goto done;
ba4d07a8 3835
4f272096
MC
3836 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3837 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3838
4f272096
MC
3839 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3840 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3841 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3842
4f272096
MC
3843 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3844 if (err)
3845 goto done;
3846 }
1da177e4 3847
42b64a45
MC
3848 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3849 goto done;
52b02d04 3850
42b64a45
MC
3851 tw32(TG3_CPMU_EEE_MODE,
3852 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3853
42b64a45
MC
3854 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3855 if (!err) {
3856 u32 err2;
52b02d04 3857
b715ce94
MC
3858 val = 0;
3859 /* Advertise 100-BaseTX EEE ability */
3860 if (advertise & ADVERTISED_100baseT_Full)
3861 val |= MDIO_AN_EEE_ADV_100TX;
3862 /* Advertise 1000-BaseT EEE ability */
3863 if (advertise & ADVERTISED_1000baseT_Full)
3864 val |= MDIO_AN_EEE_ADV_1000T;
3865 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3866 if (err)
3867 val = 0;
3868
21a00ab2
MC
3869 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3870 case ASIC_REV_5717:
3871 case ASIC_REV_57765:
55086ad9 3872 case ASIC_REV_57766:
21a00ab2 3873 case ASIC_REV_5719:
b715ce94
MC
3874 /* If we advertised any eee advertisements above... */
3875 if (val)
3876 val = MII_TG3_DSP_TAP26_ALNOKO |
3877 MII_TG3_DSP_TAP26_RMRXSTO |
3878 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3879 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3880 /* Fall through */
3881 case ASIC_REV_5720:
3882 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3883 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3884 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3885 }
52b02d04 3886
42b64a45
MC
3887 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3888 if (!err)
3889 err = err2;
3890 }
3891
3892done:
3893 return err;
3894}
3895
3896static void tg3_phy_copper_begin(struct tg3 *tp)
3897{
d13ba512
MC
3898 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
3899 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3900 u32 adv, fc;
3901
3902 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3903 adv = ADVERTISED_10baseT_Half |
3904 ADVERTISED_10baseT_Full;
3905 if (tg3_flag(tp, WOL_SPEED_100MB))
3906 adv |= ADVERTISED_100baseT_Half |
3907 ADVERTISED_100baseT_Full;
3908
3909 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 3910 } else {
d13ba512
MC
3911 adv = tp->link_config.advertising;
3912 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3913 adv &= ~(ADVERTISED_1000baseT_Half |
3914 ADVERTISED_1000baseT_Full);
3915
3916 fc = tp->link_config.flowctrl;
52b02d04 3917 }
52b02d04 3918
d13ba512 3919 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 3920
d13ba512
MC
3921 tg3_writephy(tp, MII_BMCR,
3922 BMCR_ANENABLE | BMCR_ANRESTART);
3923 } else {
3924 int i;
1da177e4
LT
3925 u32 bmcr, orig_bmcr;
3926
3927 tp->link_config.active_speed = tp->link_config.speed;
3928 tp->link_config.active_duplex = tp->link_config.duplex;
3929
3930 bmcr = 0;
3931 switch (tp->link_config.speed) {
3932 default:
3933 case SPEED_10:
3934 break;
3935
3936 case SPEED_100:
3937 bmcr |= BMCR_SPEED100;
3938 break;
3939
3940 case SPEED_1000:
221c5637 3941 bmcr |= BMCR_SPEED1000;
1da177e4 3942 break;
855e1111 3943 }
1da177e4
LT
3944
3945 if (tp->link_config.duplex == DUPLEX_FULL)
3946 bmcr |= BMCR_FULLDPLX;
3947
3948 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3949 (bmcr != orig_bmcr)) {
3950 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3951 for (i = 0; i < 1500; i++) {
3952 u32 tmp;
3953
3954 udelay(10);
3955 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3956 tg3_readphy(tp, MII_BMSR, &tmp))
3957 continue;
3958 if (!(tmp & BMSR_LSTATUS)) {
3959 udelay(40);
3960 break;
3961 }
3962 }
3963 tg3_writephy(tp, MII_BMCR, bmcr);
3964 udelay(40);
3965 }
1da177e4
LT
3966 }
3967}
3968
3969static int tg3_init_5401phy_dsp(struct tg3 *tp)
3970{
3971 int err;
3972
3973 /* Turn off tap power management. */
3974 /* Set Extended packet length bit */
b4bd2929 3975 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3976
6ee7c0a0
MC
3977 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3978 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3979 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3980 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3981 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3982
3983 udelay(40);
3984
3985 return err;
3986}
3987
e2bf73e7 3988static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 3989{
e2bf73e7 3990 u32 advmsk, tgtadv, advertising;
3600d918 3991
e2bf73e7
MC
3992 advertising = tp->link_config.advertising;
3993 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 3994
e2bf73e7
MC
3995 advmsk = ADVERTISE_ALL;
3996 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 3997 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
3998 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3999 }
1da177e4 4000
e2bf73e7
MC
4001 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4002 return false;
4003
4004 if ((*lcladv & advmsk) != tgtadv)
4005 return false;
b99d2a57 4006
f07e9af3 4007 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4008 u32 tg3_ctrl;
4009
e2bf73e7 4010 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4011
221c5637 4012 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4013 return false;
1da177e4 4014
3198e07f
MC
4015 if (tgtadv &&
4016 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4017 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
4018 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4019 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4020 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4021 } else {
4022 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4023 }
4024
e2bf73e7
MC
4025 if (tg3_ctrl != tgtadv)
4026 return false;
ef167e27
MC
4027 }
4028
e2bf73e7 4029 return true;
ef167e27
MC
4030}
4031
859edb26
MC
4032static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4033{
4034 u32 lpeth = 0;
4035
4036 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4037 u32 val;
4038
4039 if (tg3_readphy(tp, MII_STAT1000, &val))
4040 return false;
4041
4042 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4043 }
4044
4045 if (tg3_readphy(tp, MII_LPA, rmtadv))
4046 return false;
4047
4048 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4049 tp->link_config.rmt_adv = lpeth;
4050
4051 return true;
4052}
4053
1da177e4
LT
4054static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4055{
4056 int current_link_up;
f833c4c1 4057 u32 bmsr, val;
ef167e27 4058 u32 lcl_adv, rmt_adv;
1da177e4
LT
4059 u16 current_speed;
4060 u8 current_duplex;
4061 int i, err;
4062
4063 tw32(MAC_EVENT, 0);
4064
4065 tw32_f(MAC_STATUS,
4066 (MAC_STATUS_SYNC_CHANGED |
4067 MAC_STATUS_CFG_CHANGED |
4068 MAC_STATUS_MI_COMPLETION |
4069 MAC_STATUS_LNKSTATE_CHANGED));
4070 udelay(40);
4071
8ef21428
MC
4072 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4073 tw32_f(MAC_MI_MODE,
4074 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4075 udelay(80);
4076 }
1da177e4 4077
b4bd2929 4078 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4079
4080 /* Some third-party PHYs need to be reset on link going
4081 * down.
4082 */
4083 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4086 netif_carrier_ok(tp->dev)) {
4087 tg3_readphy(tp, MII_BMSR, &bmsr);
4088 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4089 !(bmsr & BMSR_LSTATUS))
4090 force_reset = 1;
4091 }
4092 if (force_reset)
4093 tg3_phy_reset(tp);
4094
79eb6904 4095 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4096 tg3_readphy(tp, MII_BMSR, &bmsr);
4097 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4098 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4099 bmsr = 0;
4100
4101 if (!(bmsr & BMSR_LSTATUS)) {
4102 err = tg3_init_5401phy_dsp(tp);
4103 if (err)
4104 return err;
4105
4106 tg3_readphy(tp, MII_BMSR, &bmsr);
4107 for (i = 0; i < 1000; i++) {
4108 udelay(10);
4109 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4110 (bmsr & BMSR_LSTATUS)) {
4111 udelay(40);
4112 break;
4113 }
4114 }
4115
79eb6904
MC
4116 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4117 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4118 !(bmsr & BMSR_LSTATUS) &&
4119 tp->link_config.active_speed == SPEED_1000) {
4120 err = tg3_phy_reset(tp);
4121 if (!err)
4122 err = tg3_init_5401phy_dsp(tp);
4123 if (err)
4124 return err;
4125 }
4126 }
4127 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4128 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4129 /* 5701 {A0,B0} CRC bug workaround */
4130 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4131 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4132 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4133 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4134 }
4135
4136 /* Clear pending interrupts... */
f833c4c1
MC
4137 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4138 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4139
f07e9af3 4140 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4141 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4142 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4143 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4144
4145 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4146 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4147 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4148 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4149 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4150 else
4151 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4152 }
4153
4154 current_link_up = 0;
e740522e
MC
4155 current_speed = SPEED_UNKNOWN;
4156 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4157 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4158 tp->link_config.rmt_adv = 0;
1da177e4 4159
f07e9af3 4160 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4161 err = tg3_phy_auxctl_read(tp,
4162 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4163 &val);
4164 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4165 tg3_phy_auxctl_write(tp,
4166 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4167 val | (1 << 10));
1da177e4
LT
4168 goto relink;
4169 }
4170 }
4171
4172 bmsr = 0;
4173 for (i = 0; i < 100; i++) {
4174 tg3_readphy(tp, MII_BMSR, &bmsr);
4175 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4176 (bmsr & BMSR_LSTATUS))
4177 break;
4178 udelay(40);
4179 }
4180
4181 if (bmsr & BMSR_LSTATUS) {
4182 u32 aux_stat, bmcr;
4183
4184 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4185 for (i = 0; i < 2000; i++) {
4186 udelay(10);
4187 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4188 aux_stat)
4189 break;
4190 }
4191
4192 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4193 &current_speed,
4194 &current_duplex);
4195
4196 bmcr = 0;
4197 for (i = 0; i < 200; i++) {
4198 tg3_readphy(tp, MII_BMCR, &bmcr);
4199 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4200 continue;
4201 if (bmcr && bmcr != 0x7fff)
4202 break;
4203 udelay(10);
4204 }
4205
ef167e27
MC
4206 lcl_adv = 0;
4207 rmt_adv = 0;
1da177e4 4208
ef167e27
MC
4209 tp->link_config.active_speed = current_speed;
4210 tp->link_config.active_duplex = current_duplex;
4211
4212 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4213 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4214 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4215 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4216 current_link_up = 1;
1da177e4
LT
4217 } else {
4218 if (!(bmcr & BMCR_ANENABLE) &&
4219 tp->link_config.speed == current_speed &&
ef167e27
MC
4220 tp->link_config.duplex == current_duplex &&
4221 tp->link_config.flowctrl ==
4222 tp->link_config.active_flowctrl) {
1da177e4 4223 current_link_up = 1;
1da177e4
LT
4224 }
4225 }
4226
ef167e27 4227 if (current_link_up == 1 &&
e348c5e7
MC
4228 tp->link_config.active_duplex == DUPLEX_FULL) {
4229 u32 reg, bit;
4230
4231 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4232 reg = MII_TG3_FET_GEN_STAT;
4233 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4234 } else {
4235 reg = MII_TG3_EXT_STAT;
4236 bit = MII_TG3_EXT_STAT_MDIX;
4237 }
4238
4239 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4240 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4241
ef167e27 4242 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4243 }
1da177e4
LT
4244 }
4245
1da177e4 4246relink:
80096068 4247 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4248 tg3_phy_copper_begin(tp);
4249
f833c4c1 4250 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4251 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4252 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4253 current_link_up = 1;
4254 }
4255
4256 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4257 if (current_link_up == 1) {
4258 if (tp->link_config.active_speed == SPEED_100 ||
4259 tp->link_config.active_speed == SPEED_10)
4260 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4261 else
4262 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4263 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4264 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4265 else
1da177e4
LT
4266 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4267
4268 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4269 if (tp->link_config.active_duplex == DUPLEX_HALF)
4270 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4271
1da177e4 4272 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4273 if (current_link_up == 1 &&
4274 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4275 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4276 else
4277 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4278 }
4279
4280 /* ??? Without this setting Netgear GA302T PHY does not
4281 * ??? send/receive packets...
4282 */
79eb6904 4283 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4284 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4285 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4286 tw32_f(MAC_MI_MODE, tp->mi_mode);
4287 udelay(80);
4288 }
4289
4290 tw32_f(MAC_MODE, tp->mac_mode);
4291 udelay(40);
4292
52b02d04
MC
4293 tg3_phy_eee_adjust(tp, current_link_up);
4294
63c3a66f 4295 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4296 /* Polled via timer. */
4297 tw32_f(MAC_EVENT, 0);
4298 } else {
4299 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4300 }
4301 udelay(40);
4302
4303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4304 current_link_up == 1 &&
4305 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4306 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4307 udelay(120);
4308 tw32_f(MAC_STATUS,
4309 (MAC_STATUS_SYNC_CHANGED |
4310 MAC_STATUS_CFG_CHANGED));
4311 udelay(40);
4312 tg3_write_mem(tp,
4313 NIC_SRAM_FIRMWARE_MBOX,
4314 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4315 }
4316
5e7dfd0f 4317 /* Prevent send BD corruption. */
63c3a66f 4318 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4319 u16 oldlnkctl, newlnkctl;
4320
4321 pci_read_config_word(tp->pdev,
708ebb3a 4322 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4323 &oldlnkctl);
4324 if (tp->link_config.active_speed == SPEED_100 ||
4325 tp->link_config.active_speed == SPEED_10)
4326 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4327 else
4328 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4329 if (newlnkctl != oldlnkctl)
4330 pci_write_config_word(tp->pdev,
93a700a9
MC
4331 pci_pcie_cap(tp->pdev) +
4332 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4333 }
4334
1da177e4
LT
4335 if (current_link_up != netif_carrier_ok(tp->dev)) {
4336 if (current_link_up)
4337 netif_carrier_on(tp->dev);
4338 else
4339 netif_carrier_off(tp->dev);
4340 tg3_link_report(tp);
4341 }
4342
4343 return 0;
4344}
4345
4346struct tg3_fiber_aneginfo {
4347 int state;
4348#define ANEG_STATE_UNKNOWN 0
4349#define ANEG_STATE_AN_ENABLE 1
4350#define ANEG_STATE_RESTART_INIT 2
4351#define ANEG_STATE_RESTART 3
4352#define ANEG_STATE_DISABLE_LINK_OK 4
4353#define ANEG_STATE_ABILITY_DETECT_INIT 5
4354#define ANEG_STATE_ABILITY_DETECT 6
4355#define ANEG_STATE_ACK_DETECT_INIT 7
4356#define ANEG_STATE_ACK_DETECT 8
4357#define ANEG_STATE_COMPLETE_ACK_INIT 9
4358#define ANEG_STATE_COMPLETE_ACK 10
4359#define ANEG_STATE_IDLE_DETECT_INIT 11
4360#define ANEG_STATE_IDLE_DETECT 12
4361#define ANEG_STATE_LINK_OK 13
4362#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4363#define ANEG_STATE_NEXT_PAGE_WAIT 15
4364
4365 u32 flags;
4366#define MR_AN_ENABLE 0x00000001
4367#define MR_RESTART_AN 0x00000002
4368#define MR_AN_COMPLETE 0x00000004
4369#define MR_PAGE_RX 0x00000008
4370#define MR_NP_LOADED 0x00000010
4371#define MR_TOGGLE_TX 0x00000020
4372#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4373#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4374#define MR_LP_ADV_SYM_PAUSE 0x00000100
4375#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4376#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4377#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4378#define MR_LP_ADV_NEXT_PAGE 0x00001000
4379#define MR_TOGGLE_RX 0x00002000
4380#define MR_NP_RX 0x00004000
4381
4382#define MR_LINK_OK 0x80000000
4383
4384 unsigned long link_time, cur_time;
4385
4386 u32 ability_match_cfg;
4387 int ability_match_count;
4388
4389 char ability_match, idle_match, ack_match;
4390
4391 u32 txconfig, rxconfig;
4392#define ANEG_CFG_NP 0x00000080
4393#define ANEG_CFG_ACK 0x00000040
4394#define ANEG_CFG_RF2 0x00000020
4395#define ANEG_CFG_RF1 0x00000010
4396#define ANEG_CFG_PS2 0x00000001
4397#define ANEG_CFG_PS1 0x00008000
4398#define ANEG_CFG_HD 0x00004000
4399#define ANEG_CFG_FD 0x00002000
4400#define ANEG_CFG_INVAL 0x00001f06
4401
4402};
4403#define ANEG_OK 0
4404#define ANEG_DONE 1
4405#define ANEG_TIMER_ENAB 2
4406#define ANEG_FAILED -1
4407
4408#define ANEG_STATE_SETTLE_TIME 10000
4409
4410static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4411 struct tg3_fiber_aneginfo *ap)
4412{
5be73b47 4413 u16 flowctrl;
1da177e4
LT
4414 unsigned long delta;
4415 u32 rx_cfg_reg;
4416 int ret;
4417
4418 if (ap->state == ANEG_STATE_UNKNOWN) {
4419 ap->rxconfig = 0;
4420 ap->link_time = 0;
4421 ap->cur_time = 0;
4422 ap->ability_match_cfg = 0;
4423 ap->ability_match_count = 0;
4424 ap->ability_match = 0;
4425 ap->idle_match = 0;
4426 ap->ack_match = 0;
4427 }
4428 ap->cur_time++;
4429
4430 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4431 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4432
4433 if (rx_cfg_reg != ap->ability_match_cfg) {
4434 ap->ability_match_cfg = rx_cfg_reg;
4435 ap->ability_match = 0;
4436 ap->ability_match_count = 0;
4437 } else {
4438 if (++ap->ability_match_count > 1) {
4439 ap->ability_match = 1;
4440 ap->ability_match_cfg = rx_cfg_reg;
4441 }
4442 }
4443 if (rx_cfg_reg & ANEG_CFG_ACK)
4444 ap->ack_match = 1;
4445 else
4446 ap->ack_match = 0;
4447
4448 ap->idle_match = 0;
4449 } else {
4450 ap->idle_match = 1;
4451 ap->ability_match_cfg = 0;
4452 ap->ability_match_count = 0;
4453 ap->ability_match = 0;
4454 ap->ack_match = 0;
4455
4456 rx_cfg_reg = 0;
4457 }
4458
4459 ap->rxconfig = rx_cfg_reg;
4460 ret = ANEG_OK;
4461
33f401ae 4462 switch (ap->state) {
1da177e4
LT
4463 case ANEG_STATE_UNKNOWN:
4464 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4465 ap->state = ANEG_STATE_AN_ENABLE;
4466
4467 /* fallthru */
4468 case ANEG_STATE_AN_ENABLE:
4469 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4470 if (ap->flags & MR_AN_ENABLE) {
4471 ap->link_time = 0;
4472 ap->cur_time = 0;
4473 ap->ability_match_cfg = 0;
4474 ap->ability_match_count = 0;
4475 ap->ability_match = 0;
4476 ap->idle_match = 0;
4477 ap->ack_match = 0;
4478
4479 ap->state = ANEG_STATE_RESTART_INIT;
4480 } else {
4481 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4482 }
4483 break;
4484
4485 case ANEG_STATE_RESTART_INIT:
4486 ap->link_time = ap->cur_time;
4487 ap->flags &= ~(MR_NP_LOADED);
4488 ap->txconfig = 0;
4489 tw32(MAC_TX_AUTO_NEG, 0);
4490 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4491 tw32_f(MAC_MODE, tp->mac_mode);
4492 udelay(40);
4493
4494 ret = ANEG_TIMER_ENAB;
4495 ap->state = ANEG_STATE_RESTART;
4496
4497 /* fallthru */
4498 case ANEG_STATE_RESTART:
4499 delta = ap->cur_time - ap->link_time;
859a5887 4500 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4501 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4502 else
1da177e4 4503 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4504 break;
4505
4506 case ANEG_STATE_DISABLE_LINK_OK:
4507 ret = ANEG_DONE;
4508 break;
4509
4510 case ANEG_STATE_ABILITY_DETECT_INIT:
4511 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4512 ap->txconfig = ANEG_CFG_FD;
4513 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4514 if (flowctrl & ADVERTISE_1000XPAUSE)
4515 ap->txconfig |= ANEG_CFG_PS1;
4516 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4517 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4518 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4519 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4520 tw32_f(MAC_MODE, tp->mac_mode);
4521 udelay(40);
4522
4523 ap->state = ANEG_STATE_ABILITY_DETECT;
4524 break;
4525
4526 case ANEG_STATE_ABILITY_DETECT:
859a5887 4527 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4528 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4529 break;
4530
4531 case ANEG_STATE_ACK_DETECT_INIT:
4532 ap->txconfig |= ANEG_CFG_ACK;
4533 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4534 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4535 tw32_f(MAC_MODE, tp->mac_mode);
4536 udelay(40);
4537
4538 ap->state = ANEG_STATE_ACK_DETECT;
4539
4540 /* fallthru */
4541 case ANEG_STATE_ACK_DETECT:
4542 if (ap->ack_match != 0) {
4543 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4544 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4545 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4546 } else {
4547 ap->state = ANEG_STATE_AN_ENABLE;
4548 }
4549 } else if (ap->ability_match != 0 &&
4550 ap->rxconfig == 0) {
4551 ap->state = ANEG_STATE_AN_ENABLE;
4552 }
4553 break;
4554
4555 case ANEG_STATE_COMPLETE_ACK_INIT:
4556 if (ap->rxconfig & ANEG_CFG_INVAL) {
4557 ret = ANEG_FAILED;
4558 break;
4559 }
4560 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4561 MR_LP_ADV_HALF_DUPLEX |
4562 MR_LP_ADV_SYM_PAUSE |
4563 MR_LP_ADV_ASYM_PAUSE |
4564 MR_LP_ADV_REMOTE_FAULT1 |
4565 MR_LP_ADV_REMOTE_FAULT2 |
4566 MR_LP_ADV_NEXT_PAGE |
4567 MR_TOGGLE_RX |
4568 MR_NP_RX);
4569 if (ap->rxconfig & ANEG_CFG_FD)
4570 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4571 if (ap->rxconfig & ANEG_CFG_HD)
4572 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4573 if (ap->rxconfig & ANEG_CFG_PS1)
4574 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4575 if (ap->rxconfig & ANEG_CFG_PS2)
4576 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4577 if (ap->rxconfig & ANEG_CFG_RF1)
4578 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4579 if (ap->rxconfig & ANEG_CFG_RF2)
4580 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4581 if (ap->rxconfig & ANEG_CFG_NP)
4582 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4583
4584 ap->link_time = ap->cur_time;
4585
4586 ap->flags ^= (MR_TOGGLE_TX);
4587 if (ap->rxconfig & 0x0008)
4588 ap->flags |= MR_TOGGLE_RX;
4589 if (ap->rxconfig & ANEG_CFG_NP)
4590 ap->flags |= MR_NP_RX;
4591 ap->flags |= MR_PAGE_RX;
4592
4593 ap->state = ANEG_STATE_COMPLETE_ACK;
4594 ret = ANEG_TIMER_ENAB;
4595 break;
4596
4597 case ANEG_STATE_COMPLETE_ACK:
4598 if (ap->ability_match != 0 &&
4599 ap->rxconfig == 0) {
4600 ap->state = ANEG_STATE_AN_ENABLE;
4601 break;
4602 }
4603 delta = ap->cur_time - ap->link_time;
4604 if (delta > ANEG_STATE_SETTLE_TIME) {
4605 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4606 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4607 } else {
4608 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4609 !(ap->flags & MR_NP_RX)) {
4610 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4611 } else {
4612 ret = ANEG_FAILED;
4613 }
4614 }
4615 }
4616 break;
4617
4618 case ANEG_STATE_IDLE_DETECT_INIT:
4619 ap->link_time = ap->cur_time;
4620 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4621 tw32_f(MAC_MODE, tp->mac_mode);
4622 udelay(40);
4623
4624 ap->state = ANEG_STATE_IDLE_DETECT;
4625 ret = ANEG_TIMER_ENAB;
4626 break;
4627
4628 case ANEG_STATE_IDLE_DETECT:
4629 if (ap->ability_match != 0 &&
4630 ap->rxconfig == 0) {
4631 ap->state = ANEG_STATE_AN_ENABLE;
4632 break;
4633 }
4634 delta = ap->cur_time - ap->link_time;
4635 if (delta > ANEG_STATE_SETTLE_TIME) {
4636 /* XXX another gem from the Broadcom driver :( */
4637 ap->state = ANEG_STATE_LINK_OK;
4638 }
4639 break;
4640
4641 case ANEG_STATE_LINK_OK:
4642 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4643 ret = ANEG_DONE;
4644 break;
4645
4646 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4647 /* ??? unimplemented */
4648 break;
4649
4650 case ANEG_STATE_NEXT_PAGE_WAIT:
4651 /* ??? unimplemented */
4652 break;
4653
4654 default:
4655 ret = ANEG_FAILED;
4656 break;
855e1111 4657 }
1da177e4
LT
4658
4659 return ret;
4660}
4661
5be73b47 4662static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4663{
4664 int res = 0;
4665 struct tg3_fiber_aneginfo aninfo;
4666 int status = ANEG_FAILED;
4667 unsigned int tick;
4668 u32 tmp;
4669
4670 tw32_f(MAC_TX_AUTO_NEG, 0);
4671
4672 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4673 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4674 udelay(40);
4675
4676 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4677 udelay(40);
4678
4679 memset(&aninfo, 0, sizeof(aninfo));
4680 aninfo.flags |= MR_AN_ENABLE;
4681 aninfo.state = ANEG_STATE_UNKNOWN;
4682 aninfo.cur_time = 0;
4683 tick = 0;
4684 while (++tick < 195000) {
4685 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4686 if (status == ANEG_DONE || status == ANEG_FAILED)
4687 break;
4688
4689 udelay(1);
4690 }
4691
4692 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4693 tw32_f(MAC_MODE, tp->mac_mode);
4694 udelay(40);
4695
5be73b47
MC
4696 *txflags = aninfo.txconfig;
4697 *rxflags = aninfo.flags;
1da177e4
LT
4698
4699 if (status == ANEG_DONE &&
4700 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4701 MR_LP_ADV_FULL_DUPLEX)))
4702 res = 1;
4703
4704 return res;
4705}
4706
4707static void tg3_init_bcm8002(struct tg3 *tp)
4708{
4709 u32 mac_status = tr32(MAC_STATUS);
4710 int i;
4711
4712 /* Reset when initting first time or we have a link. */
63c3a66f 4713 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4714 !(mac_status & MAC_STATUS_PCS_SYNCED))
4715 return;
4716
4717 /* Set PLL lock range. */
4718 tg3_writephy(tp, 0x16, 0x8007);
4719
4720 /* SW reset */
4721 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4722
4723 /* Wait for reset to complete. */
4724 /* XXX schedule_timeout() ... */
4725 for (i = 0; i < 500; i++)
4726 udelay(10);
4727
4728 /* Config mode; select PMA/Ch 1 regs. */
4729 tg3_writephy(tp, 0x10, 0x8411);
4730
4731 /* Enable auto-lock and comdet, select txclk for tx. */
4732 tg3_writephy(tp, 0x11, 0x0a10);
4733
4734 tg3_writephy(tp, 0x18, 0x00a0);
4735 tg3_writephy(tp, 0x16, 0x41ff);
4736
4737 /* Assert and deassert POR. */
4738 tg3_writephy(tp, 0x13, 0x0400);
4739 udelay(40);
4740 tg3_writephy(tp, 0x13, 0x0000);
4741
4742 tg3_writephy(tp, 0x11, 0x0a50);
4743 udelay(40);
4744 tg3_writephy(tp, 0x11, 0x0a10);
4745
4746 /* Wait for signal to stabilize */
4747 /* XXX schedule_timeout() ... */
4748 for (i = 0; i < 15000; i++)
4749 udelay(10);
4750
4751 /* Deselect the channel register so we can read the PHYID
4752 * later.
4753 */
4754 tg3_writephy(tp, 0x10, 0x8011);
4755}
4756
4757static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4758{
82cd3d11 4759 u16 flowctrl;
1da177e4
LT
4760 u32 sg_dig_ctrl, sg_dig_status;
4761 u32 serdes_cfg, expected_sg_dig_ctrl;
4762 int workaround, port_a;
4763 int current_link_up;
4764
4765 serdes_cfg = 0;
4766 expected_sg_dig_ctrl = 0;
4767 workaround = 0;
4768 port_a = 1;
4769 current_link_up = 0;
4770
4771 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4772 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4773 workaround = 1;
4774 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4775 port_a = 0;
4776
4777 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4778 /* preserve bits 20-23 for voltage regulator */
4779 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4780 }
4781
4782 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4783
4784 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4785 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4786 if (workaround) {
4787 u32 val = serdes_cfg;
4788
4789 if (port_a)
4790 val |= 0xc010000;
4791 else
4792 val |= 0x4010000;
4793 tw32_f(MAC_SERDES_CFG, val);
4794 }
c98f6e3b
MC
4795
4796 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4797 }
4798 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4799 tg3_setup_flow_control(tp, 0, 0);
4800 current_link_up = 1;
4801 }
4802 goto out;
4803 }
4804
4805 /* Want auto-negotiation. */
c98f6e3b 4806 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4807
82cd3d11
MC
4808 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4809 if (flowctrl & ADVERTISE_1000XPAUSE)
4810 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4811 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4812 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4813
4814 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4815 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4816 tp->serdes_counter &&
4817 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4818 MAC_STATUS_RCVD_CFG)) ==
4819 MAC_STATUS_PCS_SYNCED)) {
4820 tp->serdes_counter--;
4821 current_link_up = 1;
4822 goto out;
4823 }
4824restart_autoneg:
1da177e4
LT
4825 if (workaround)
4826 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4827 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4828 udelay(5);
4829 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4830
3d3ebe74 4831 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4832 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4833 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4834 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4835 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4836 mac_status = tr32(MAC_STATUS);
4837
c98f6e3b 4838 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4839 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4840 u32 local_adv = 0, remote_adv = 0;
4841
4842 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4843 local_adv |= ADVERTISE_1000XPAUSE;
4844 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4845 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4846
c98f6e3b 4847 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4848 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4849 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4850 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4851
859edb26
MC
4852 tp->link_config.rmt_adv =
4853 mii_adv_to_ethtool_adv_x(remote_adv);
4854
1da177e4
LT
4855 tg3_setup_flow_control(tp, local_adv, remote_adv);
4856 current_link_up = 1;
3d3ebe74 4857 tp->serdes_counter = 0;
f07e9af3 4858 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4859 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4860 if (tp->serdes_counter)
4861 tp->serdes_counter--;
1da177e4
LT
4862 else {
4863 if (workaround) {
4864 u32 val = serdes_cfg;
4865
4866 if (port_a)
4867 val |= 0xc010000;
4868 else
4869 val |= 0x4010000;
4870
4871 tw32_f(MAC_SERDES_CFG, val);
4872 }
4873
c98f6e3b 4874 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4875 udelay(40);
4876
4877 /* Link parallel detection - link is up */
4878 /* only if we have PCS_SYNC and not */
4879 /* receiving config code words */
4880 mac_status = tr32(MAC_STATUS);
4881 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4882 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4883 tg3_setup_flow_control(tp, 0, 0);
4884 current_link_up = 1;
f07e9af3
MC
4885 tp->phy_flags |=
4886 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4887 tp->serdes_counter =
4888 SERDES_PARALLEL_DET_TIMEOUT;
4889 } else
4890 goto restart_autoneg;
1da177e4
LT
4891 }
4892 }
3d3ebe74
MC
4893 } else {
4894 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4895 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4896 }
4897
4898out:
4899 return current_link_up;
4900}
4901
4902static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4903{
4904 int current_link_up = 0;
4905
5cf64b8a 4906 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4907 goto out;
1da177e4
LT
4908
4909 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4910 u32 txflags, rxflags;
1da177e4 4911 int i;
6aa20a22 4912
5be73b47
MC
4913 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4914 u32 local_adv = 0, remote_adv = 0;
1da177e4 4915
5be73b47
MC
4916 if (txflags & ANEG_CFG_PS1)
4917 local_adv |= ADVERTISE_1000XPAUSE;
4918 if (txflags & ANEG_CFG_PS2)
4919 local_adv |= ADVERTISE_1000XPSE_ASYM;
4920
4921 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4922 remote_adv |= LPA_1000XPAUSE;
4923 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4924 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4925
859edb26
MC
4926 tp->link_config.rmt_adv =
4927 mii_adv_to_ethtool_adv_x(remote_adv);
4928
1da177e4
LT
4929 tg3_setup_flow_control(tp, local_adv, remote_adv);
4930
1da177e4
LT
4931 current_link_up = 1;
4932 }
4933 for (i = 0; i < 30; i++) {
4934 udelay(20);
4935 tw32_f(MAC_STATUS,
4936 (MAC_STATUS_SYNC_CHANGED |
4937 MAC_STATUS_CFG_CHANGED));
4938 udelay(40);
4939 if ((tr32(MAC_STATUS) &
4940 (MAC_STATUS_SYNC_CHANGED |
4941 MAC_STATUS_CFG_CHANGED)) == 0)
4942 break;
4943 }
4944
4945 mac_status = tr32(MAC_STATUS);
4946 if (current_link_up == 0 &&
4947 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4948 !(mac_status & MAC_STATUS_RCVD_CFG))
4949 current_link_up = 1;
4950 } else {
5be73b47
MC
4951 tg3_setup_flow_control(tp, 0, 0);
4952
1da177e4
LT
4953 /* Forcing 1000FD link up. */
4954 current_link_up = 1;
1da177e4
LT
4955
4956 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4957 udelay(40);
e8f3f6ca
MC
4958
4959 tw32_f(MAC_MODE, tp->mac_mode);
4960 udelay(40);
1da177e4
LT
4961 }
4962
4963out:
4964 return current_link_up;
4965}
4966
4967static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4968{
4969 u32 orig_pause_cfg;
4970 u16 orig_active_speed;
4971 u8 orig_active_duplex;
4972 u32 mac_status;
4973 int current_link_up;
4974 int i;
4975
8d018621 4976 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4977 orig_active_speed = tp->link_config.active_speed;
4978 orig_active_duplex = tp->link_config.active_duplex;
4979
63c3a66f 4980 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4981 netif_carrier_ok(tp->dev) &&
63c3a66f 4982 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4983 mac_status = tr32(MAC_STATUS);
4984 mac_status &= (MAC_STATUS_PCS_SYNCED |
4985 MAC_STATUS_SIGNAL_DET |
4986 MAC_STATUS_CFG_CHANGED |
4987 MAC_STATUS_RCVD_CFG);
4988 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4989 MAC_STATUS_SIGNAL_DET)) {
4990 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4991 MAC_STATUS_CFG_CHANGED));
4992 return 0;
4993 }
4994 }
4995
4996 tw32_f(MAC_TX_AUTO_NEG, 0);
4997
4998 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4999 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5000 tw32_f(MAC_MODE, tp->mac_mode);
5001 udelay(40);
5002
79eb6904 5003 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5004 tg3_init_bcm8002(tp);
5005
5006 /* Enable link change event even when serdes polling. */
5007 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5008 udelay(40);
5009
5010 current_link_up = 0;
859edb26 5011 tp->link_config.rmt_adv = 0;
1da177e4
LT
5012 mac_status = tr32(MAC_STATUS);
5013
63c3a66f 5014 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5015 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5016 else
5017 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5018
898a56f8 5019 tp->napi[0].hw_status->status =
1da177e4 5020 (SD_STATUS_UPDATED |
898a56f8 5021 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5022
5023 for (i = 0; i < 100; i++) {
5024 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5025 MAC_STATUS_CFG_CHANGED));
5026 udelay(5);
5027 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5028 MAC_STATUS_CFG_CHANGED |
5029 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5030 break;
5031 }
5032
5033 mac_status = tr32(MAC_STATUS);
5034 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5035 current_link_up = 0;
3d3ebe74
MC
5036 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5037 tp->serdes_counter == 0) {
1da177e4
LT
5038 tw32_f(MAC_MODE, (tp->mac_mode |
5039 MAC_MODE_SEND_CONFIGS));
5040 udelay(1);
5041 tw32_f(MAC_MODE, tp->mac_mode);
5042 }
5043 }
5044
5045 if (current_link_up == 1) {
5046 tp->link_config.active_speed = SPEED_1000;
5047 tp->link_config.active_duplex = DUPLEX_FULL;
5048 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5049 LED_CTRL_LNKLED_OVERRIDE |
5050 LED_CTRL_1000MBPS_ON));
5051 } else {
e740522e
MC
5052 tp->link_config.active_speed = SPEED_UNKNOWN;
5053 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5054 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5055 LED_CTRL_LNKLED_OVERRIDE |
5056 LED_CTRL_TRAFFIC_OVERRIDE));
5057 }
5058
5059 if (current_link_up != netif_carrier_ok(tp->dev)) {
5060 if (current_link_up)
5061 netif_carrier_on(tp->dev);
5062 else
5063 netif_carrier_off(tp->dev);
5064 tg3_link_report(tp);
5065 } else {
8d018621 5066 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5067 if (orig_pause_cfg != now_pause_cfg ||
5068 orig_active_speed != tp->link_config.active_speed ||
5069 orig_active_duplex != tp->link_config.active_duplex)
5070 tg3_link_report(tp);
5071 }
5072
5073 return 0;
5074}
5075
747e8f8b
MC
5076static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5077{
5078 int current_link_up, err = 0;
5079 u32 bmsr, bmcr;
5080 u16 current_speed;
5081 u8 current_duplex;
ef167e27 5082 u32 local_adv, remote_adv;
747e8f8b
MC
5083
5084 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5085 tw32_f(MAC_MODE, tp->mac_mode);
5086 udelay(40);
5087
5088 tw32(MAC_EVENT, 0);
5089
5090 tw32_f(MAC_STATUS,
5091 (MAC_STATUS_SYNC_CHANGED |
5092 MAC_STATUS_CFG_CHANGED |
5093 MAC_STATUS_MI_COMPLETION |
5094 MAC_STATUS_LNKSTATE_CHANGED));
5095 udelay(40);
5096
5097 if (force_reset)
5098 tg3_phy_reset(tp);
5099
5100 current_link_up = 0;
e740522e
MC
5101 current_speed = SPEED_UNKNOWN;
5102 current_duplex = DUPLEX_UNKNOWN;
859edb26 5103 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5104
5105 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5106 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5108 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5109 bmsr |= BMSR_LSTATUS;
5110 else
5111 bmsr &= ~BMSR_LSTATUS;
5112 }
747e8f8b
MC
5113
5114 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5115
5116 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5117 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5118 /* do nothing, just check for link up at the end */
5119 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5120 u32 adv, newadv;
747e8f8b
MC
5121
5122 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5123 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5124 ADVERTISE_1000XPAUSE |
5125 ADVERTISE_1000XPSE_ASYM |
5126 ADVERTISE_SLCT);
747e8f8b 5127
28011cf1 5128 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5129 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5130
28011cf1
MC
5131 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5132 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5133 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5134 tg3_writephy(tp, MII_BMCR, bmcr);
5135
5136 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5137 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5138 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5139
5140 return err;
5141 }
5142 } else {
5143 u32 new_bmcr;
5144
5145 bmcr &= ~BMCR_SPEED1000;
5146 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5147
5148 if (tp->link_config.duplex == DUPLEX_FULL)
5149 new_bmcr |= BMCR_FULLDPLX;
5150
5151 if (new_bmcr != bmcr) {
5152 /* BMCR_SPEED1000 is a reserved bit that needs
5153 * to be set on write.
5154 */
5155 new_bmcr |= BMCR_SPEED1000;
5156
5157 /* Force a linkdown */
5158 if (netif_carrier_ok(tp->dev)) {
5159 u32 adv;
5160
5161 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5162 adv &= ~(ADVERTISE_1000XFULL |
5163 ADVERTISE_1000XHALF |
5164 ADVERTISE_SLCT);
5165 tg3_writephy(tp, MII_ADVERTISE, adv);
5166 tg3_writephy(tp, MII_BMCR, bmcr |
5167 BMCR_ANRESTART |
5168 BMCR_ANENABLE);
5169 udelay(10);
5170 netif_carrier_off(tp->dev);
5171 }
5172 tg3_writephy(tp, MII_BMCR, new_bmcr);
5173 bmcr = new_bmcr;
5174 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5175 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5176 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5177 ASIC_REV_5714) {
5178 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5179 bmsr |= BMSR_LSTATUS;
5180 else
5181 bmsr &= ~BMSR_LSTATUS;
5182 }
f07e9af3 5183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5184 }
5185 }
5186
5187 if (bmsr & BMSR_LSTATUS) {
5188 current_speed = SPEED_1000;
5189 current_link_up = 1;
5190 if (bmcr & BMCR_FULLDPLX)
5191 current_duplex = DUPLEX_FULL;
5192 else
5193 current_duplex = DUPLEX_HALF;
5194
ef167e27
MC
5195 local_adv = 0;
5196 remote_adv = 0;
5197
747e8f8b 5198 if (bmcr & BMCR_ANENABLE) {
ef167e27 5199 u32 common;
747e8f8b
MC
5200
5201 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5202 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5203 common = local_adv & remote_adv;
5204 if (common & (ADVERTISE_1000XHALF |
5205 ADVERTISE_1000XFULL)) {
5206 if (common & ADVERTISE_1000XFULL)
5207 current_duplex = DUPLEX_FULL;
5208 else
5209 current_duplex = DUPLEX_HALF;
859edb26
MC
5210
5211 tp->link_config.rmt_adv =
5212 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5213 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5214 /* Link is up via parallel detect */
859a5887 5215 } else {
747e8f8b 5216 current_link_up = 0;
859a5887 5217 }
747e8f8b
MC
5218 }
5219 }
5220
ef167e27
MC
5221 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5222 tg3_setup_flow_control(tp, local_adv, remote_adv);
5223
747e8f8b
MC
5224 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5225 if (tp->link_config.active_duplex == DUPLEX_HALF)
5226 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5227
5228 tw32_f(MAC_MODE, tp->mac_mode);
5229 udelay(40);
5230
5231 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5232
5233 tp->link_config.active_speed = current_speed;
5234 tp->link_config.active_duplex = current_duplex;
5235
5236 if (current_link_up != netif_carrier_ok(tp->dev)) {
5237 if (current_link_up)
5238 netif_carrier_on(tp->dev);
5239 else {
5240 netif_carrier_off(tp->dev);
f07e9af3 5241 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5242 }
5243 tg3_link_report(tp);
5244 }
5245 return err;
5246}
5247
5248static void tg3_serdes_parallel_detect(struct tg3 *tp)
5249{
3d3ebe74 5250 if (tp->serdes_counter) {
747e8f8b 5251 /* Give autoneg time to complete. */
3d3ebe74 5252 tp->serdes_counter--;
747e8f8b
MC
5253 return;
5254 }
c6cdf436 5255
747e8f8b
MC
5256 if (!netif_carrier_ok(tp->dev) &&
5257 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5258 u32 bmcr;
5259
5260 tg3_readphy(tp, MII_BMCR, &bmcr);
5261 if (bmcr & BMCR_ANENABLE) {
5262 u32 phy1, phy2;
5263
5264 /* Select shadow register 0x1f */
f08aa1a8
MC
5265 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5266 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5267
5268 /* Select expansion interrupt status register */
f08aa1a8
MC
5269 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5270 MII_TG3_DSP_EXP1_INT_STAT);
5271 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5272 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5273
5274 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5275 /* We have signal detect and not receiving
5276 * config code words, link is up by parallel
5277 * detection.
5278 */
5279
5280 bmcr &= ~BMCR_ANENABLE;
5281 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5282 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5283 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5284 }
5285 }
859a5887
MC
5286 } else if (netif_carrier_ok(tp->dev) &&
5287 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5288 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5289 u32 phy2;
5290
5291 /* Select expansion interrupt status register */
f08aa1a8
MC
5292 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5293 MII_TG3_DSP_EXP1_INT_STAT);
5294 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5295 if (phy2 & 0x20) {
5296 u32 bmcr;
5297
5298 /* Config code words received, turn on autoneg. */
5299 tg3_readphy(tp, MII_BMCR, &bmcr);
5300 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5301
f07e9af3 5302 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5303
5304 }
5305 }
5306}
5307
1da177e4
LT
5308static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5309{
f2096f94 5310 u32 val;
1da177e4
LT
5311 int err;
5312
f07e9af3 5313 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5314 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5315 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5316 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5317 else
1da177e4 5318 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5319
bcb37f6c 5320 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5321 u32 scale;
aa6c91fe
MC
5322
5323 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5324 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5325 scale = 65;
5326 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5327 scale = 6;
5328 else
5329 scale = 12;
5330
5331 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5332 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5333 tw32(GRC_MISC_CFG, val);
5334 }
5335
f2096f94
MC
5336 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5337 (6 << TX_LENGTHS_IPG_SHIFT);
5338 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5339 val |= tr32(MAC_TX_LENGTHS) &
5340 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5341 TX_LENGTHS_CNT_DWN_VAL_MSK);
5342
1da177e4
LT
5343 if (tp->link_config.active_speed == SPEED_1000 &&
5344 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5345 tw32(MAC_TX_LENGTHS, val |
5346 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5347 else
f2096f94
MC
5348 tw32(MAC_TX_LENGTHS, val |
5349 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5350
63c3a66f 5351 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5352 if (netif_carrier_ok(tp->dev)) {
5353 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5354 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5355 } else {
5356 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5357 }
5358 }
5359
63c3a66f 5360 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5361 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5362 if (!netif_carrier_ok(tp->dev))
5363 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5364 tp->pwrmgmt_thresh;
5365 else
5366 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5367 tw32(PCIE_PWR_MGMT_THRESH, val);
5368 }
5369
1da177e4
LT
5370 return err;
5371}
5372
66cfd1bd
MC
5373static inline int tg3_irq_sync(struct tg3 *tp)
5374{
5375 return tp->irq_sync;
5376}
5377
97bd8e49
MC
5378static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5379{
5380 int i;
5381
5382 dst = (u32 *)((u8 *)dst + off);
5383 for (i = 0; i < len; i += sizeof(u32))
5384 *dst++ = tr32(off + i);
5385}
5386
5387static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5388{
5389 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5390 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5391 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5392 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5393 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5394 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5395 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5396 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5397 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5398 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5399 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5400 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5401 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5402 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5403 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5404 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5405 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5406 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5407 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5408
63c3a66f 5409 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5410 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5411
5412 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5413 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5414 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5415 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5416 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5417 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5418 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5419 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5420
63c3a66f 5421 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5422 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5423 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5424 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5425 }
5426
5427 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5428 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5429 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5430 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5431 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5432
63c3a66f 5433 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5434 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5435}
5436
5437static void tg3_dump_state(struct tg3 *tp)
5438{
5439 int i;
5440 u32 *regs;
5441
5442 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5443 if (!regs) {
5444 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5445 return;
5446 }
5447
63c3a66f 5448 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5449 /* Read up to but not including private PCI registers */
5450 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5451 regs[i / sizeof(u32)] = tr32(i);
5452 } else
5453 tg3_dump_legacy_regs(tp, regs);
5454
5455 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5456 if (!regs[i + 0] && !regs[i + 1] &&
5457 !regs[i + 2] && !regs[i + 3])
5458 continue;
5459
5460 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5461 i * 4,
5462 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5463 }
5464
5465 kfree(regs);
5466
5467 for (i = 0; i < tp->irq_cnt; i++) {
5468 struct tg3_napi *tnapi = &tp->napi[i];
5469
5470 /* SW status block */
5471 netdev_err(tp->dev,
5472 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5473 i,
5474 tnapi->hw_status->status,
5475 tnapi->hw_status->status_tag,
5476 tnapi->hw_status->rx_jumbo_consumer,
5477 tnapi->hw_status->rx_consumer,
5478 tnapi->hw_status->rx_mini_consumer,
5479 tnapi->hw_status->idx[0].rx_producer,
5480 tnapi->hw_status->idx[0].tx_consumer);
5481
5482 netdev_err(tp->dev,
5483 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5484 i,
5485 tnapi->last_tag, tnapi->last_irq_tag,
5486 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5487 tnapi->rx_rcb_ptr,
5488 tnapi->prodring.rx_std_prod_idx,
5489 tnapi->prodring.rx_std_cons_idx,
5490 tnapi->prodring.rx_jmb_prod_idx,
5491 tnapi->prodring.rx_jmb_cons_idx);
5492 }
5493}
5494
df3e6548
MC
5495/* This is called whenever we suspect that the system chipset is re-
5496 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5497 * is bogus tx completions. We try to recover by setting the
5498 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5499 * in the workqueue.
5500 */
5501static void tg3_tx_recover(struct tg3 *tp)
5502{
63c3a66f 5503 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5504 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5505
5129c3a3
MC
5506 netdev_warn(tp->dev,
5507 "The system may be re-ordering memory-mapped I/O "
5508 "cycles to the network device, attempting to recover. "
5509 "Please report the problem to the driver maintainer "
5510 "and include system chipset information.\n");
df3e6548
MC
5511
5512 spin_lock(&tp->lock);
63c3a66f 5513 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5514 spin_unlock(&tp->lock);
5515}
5516
f3f3f27e 5517static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5518{
f65aac16
MC
5519 /* Tell compiler to fetch tx indices from memory. */
5520 barrier();
f3f3f27e
MC
5521 return tnapi->tx_pending -
5522 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5523}
5524
1da177e4
LT
5525/* Tigon3 never reports partial packet sends. So we do not
5526 * need special logic to handle SKBs that have not had all
5527 * of their frags sent yet, like SunGEM does.
5528 */
17375d25 5529static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5530{
17375d25 5531 struct tg3 *tp = tnapi->tp;
898a56f8 5532 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5533 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5534 struct netdev_queue *txq;
5535 int index = tnapi - tp->napi;
298376d3 5536 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5537
63c3a66f 5538 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5539 index--;
5540
5541 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5542
5543 while (sw_idx != hw_idx) {
df8944cf 5544 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5545 struct sk_buff *skb = ri->skb;
df3e6548
MC
5546 int i, tx_bug = 0;
5547
5548 if (unlikely(skb == NULL)) {
5549 tg3_tx_recover(tp);
5550 return;
5551 }
1da177e4 5552
f4188d8a 5553 pci_unmap_single(tp->pdev,
4e5e4f0d 5554 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5555 skb_headlen(skb),
5556 PCI_DMA_TODEVICE);
1da177e4
LT
5557
5558 ri->skb = NULL;
5559
e01ee14d
MC
5560 while (ri->fragmented) {
5561 ri->fragmented = false;
5562 sw_idx = NEXT_TX(sw_idx);
5563 ri = &tnapi->tx_buffers[sw_idx];
5564 }
5565
1da177e4
LT
5566 sw_idx = NEXT_TX(sw_idx);
5567
5568 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5569 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5570 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5571 tx_bug = 1;
f4188d8a
AD
5572
5573 pci_unmap_page(tp->pdev,
4e5e4f0d 5574 dma_unmap_addr(ri, mapping),
9e903e08 5575 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5576 PCI_DMA_TODEVICE);
e01ee14d
MC
5577
5578 while (ri->fragmented) {
5579 ri->fragmented = false;
5580 sw_idx = NEXT_TX(sw_idx);
5581 ri = &tnapi->tx_buffers[sw_idx];
5582 }
5583
1da177e4
LT
5584 sw_idx = NEXT_TX(sw_idx);
5585 }
5586
298376d3
TH
5587 pkts_compl++;
5588 bytes_compl += skb->len;
5589
f47c11ee 5590 dev_kfree_skb(skb);
df3e6548
MC
5591
5592 if (unlikely(tx_bug)) {
5593 tg3_tx_recover(tp);
5594 return;
5595 }
1da177e4
LT
5596 }
5597
5cb917bc 5598 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 5599
f3f3f27e 5600 tnapi->tx_cons = sw_idx;
1da177e4 5601
1b2a7205
MC
5602 /* Need to make the tx_cons update visible to tg3_start_xmit()
5603 * before checking for netif_queue_stopped(). Without the
5604 * memory barrier, there is a small possibility that tg3_start_xmit()
5605 * will miss it and cause the queue to be stopped forever.
5606 */
5607 smp_mb();
5608
fe5f5787 5609 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5610 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5611 __netif_tx_lock(txq, smp_processor_id());
5612 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5613 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5614 netif_tx_wake_queue(txq);
5615 __netif_tx_unlock(txq);
51b91468 5616 }
1da177e4
LT
5617}
5618
9205fd9c 5619static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5620{
9205fd9c 5621 if (!ri->data)
2b2cdb65
MC
5622 return;
5623
4e5e4f0d 5624 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5625 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5626 kfree(ri->data);
5627 ri->data = NULL;
2b2cdb65
MC
5628}
5629
1da177e4
LT
5630/* Returns size of skb allocated or < 0 on error.
5631 *
5632 * We only need to fill in the address because the other members
5633 * of the RX descriptor are invariant, see tg3_init_rings.
5634 *
5635 * Note the purposeful assymetry of cpu vs. chip accesses. For
5636 * posting buffers we only dirty the first cache line of the RX
5637 * descriptor (containing the address). Whereas for the RX status
5638 * buffers the cpu only reads the last cacheline of the RX descriptor
5639 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5640 */
9205fd9c 5641static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5642 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5643{
5644 struct tg3_rx_buffer_desc *desc;
f94e290e 5645 struct ring_info *map;
9205fd9c 5646 u8 *data;
1da177e4 5647 dma_addr_t mapping;
9205fd9c 5648 int skb_size, data_size, dest_idx;
1da177e4 5649
1da177e4
LT
5650 switch (opaque_key) {
5651 case RXD_OPAQUE_RING_STD:
2c49a44d 5652 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5653 desc = &tpr->rx_std[dest_idx];
5654 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5655 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5656 break;
5657
5658 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5659 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5660 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5661 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5662 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5663 break;
5664
5665 default:
5666 return -EINVAL;
855e1111 5667 }
1da177e4
LT
5668
5669 /* Do not overwrite any of the map or rp information
5670 * until we are sure we can commit to a new buffer.
5671 *
5672 * Callers depend upon this behavior and assume that
5673 * we leave everything unchanged if we fail.
5674 */
9205fd9c
ED
5675 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5676 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5677 data = kmalloc(skb_size, GFP_ATOMIC);
5678 if (!data)
1da177e4
LT
5679 return -ENOMEM;
5680
9205fd9c
ED
5681 mapping = pci_map_single(tp->pdev,
5682 data + TG3_RX_OFFSET(tp),
5683 data_size,
1da177e4 5684 PCI_DMA_FROMDEVICE);
a21771dd 5685 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5686 kfree(data);
a21771dd
MC
5687 return -EIO;
5688 }
1da177e4 5689
9205fd9c 5690 map->data = data;
4e5e4f0d 5691 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5692
1da177e4
LT
5693 desc->addr_hi = ((u64)mapping >> 32);
5694 desc->addr_lo = ((u64)mapping & 0xffffffff);
5695
9205fd9c 5696 return data_size;
1da177e4
LT
5697}
5698
5699/* We only need to move over in the address because the other
5700 * members of the RX descriptor are invariant. See notes above
9205fd9c 5701 * tg3_alloc_rx_data for full details.
1da177e4 5702 */
a3896167
MC
5703static void tg3_recycle_rx(struct tg3_napi *tnapi,
5704 struct tg3_rx_prodring_set *dpr,
5705 u32 opaque_key, int src_idx,
5706 u32 dest_idx_unmasked)
1da177e4 5707{
17375d25 5708 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5709 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5710 struct ring_info *src_map, *dest_map;
8fea32b9 5711 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5712 int dest_idx;
1da177e4
LT
5713
5714 switch (opaque_key) {
5715 case RXD_OPAQUE_RING_STD:
2c49a44d 5716 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5717 dest_desc = &dpr->rx_std[dest_idx];
5718 dest_map = &dpr->rx_std_buffers[dest_idx];
5719 src_desc = &spr->rx_std[src_idx];
5720 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5721 break;
5722
5723 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5724 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5725 dest_desc = &dpr->rx_jmb[dest_idx].std;
5726 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5727 src_desc = &spr->rx_jmb[src_idx].std;
5728 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5729 break;
5730
5731 default:
5732 return;
855e1111 5733 }
1da177e4 5734
9205fd9c 5735 dest_map->data = src_map->data;
4e5e4f0d
FT
5736 dma_unmap_addr_set(dest_map, mapping,
5737 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5738 dest_desc->addr_hi = src_desc->addr_hi;
5739 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5740
5741 /* Ensure that the update to the skb happens after the physical
5742 * addresses have been transferred to the new BD location.
5743 */
5744 smp_wmb();
5745
9205fd9c 5746 src_map->data = NULL;
1da177e4
LT
5747}
5748
1da177e4
LT
5749/* The RX ring scheme is composed of multiple rings which post fresh
5750 * buffers to the chip, and one special ring the chip uses to report
5751 * status back to the host.
5752 *
5753 * The special ring reports the status of received packets to the
5754 * host. The chip does not write into the original descriptor the
5755 * RX buffer was obtained from. The chip simply takes the original
5756 * descriptor as provided by the host, updates the status and length
5757 * field, then writes this into the next status ring entry.
5758 *
5759 * Each ring the host uses to post buffers to the chip is described
5760 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5761 * it is first placed into the on-chip ram. When the packet's length
5762 * is known, it walks down the TG3_BDINFO entries to select the ring.
5763 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5764 * which is within the range of the new packet's length is chosen.
5765 *
5766 * The "separate ring for rx status" scheme may sound queer, but it makes
5767 * sense from a cache coherency perspective. If only the host writes
5768 * to the buffer post rings, and only the chip writes to the rx status
5769 * rings, then cache lines never move beyond shared-modified state.
5770 * If both the host and chip were to write into the same ring, cache line
5771 * eviction could occur since both entities want it in an exclusive state.
5772 */
17375d25 5773static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5774{
17375d25 5775 struct tg3 *tp = tnapi->tp;
f92905de 5776 u32 work_mask, rx_std_posted = 0;
4361935a 5777 u32 std_prod_idx, jmb_prod_idx;
72334482 5778 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5779 u16 hw_idx;
1da177e4 5780 int received;
8fea32b9 5781 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5782
8d9d7cfc 5783 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5784 /*
5785 * We need to order the read of hw_idx and the read of
5786 * the opaque cookie.
5787 */
5788 rmb();
1da177e4
LT
5789 work_mask = 0;
5790 received = 0;
4361935a
MC
5791 std_prod_idx = tpr->rx_std_prod_idx;
5792 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5793 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5794 struct ring_info *ri;
72334482 5795 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5796 unsigned int len;
5797 struct sk_buff *skb;
5798 dma_addr_t dma_addr;
5799 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5800 u8 *data;
1da177e4
LT
5801
5802 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5803 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5804 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5805 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5806 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5807 data = ri->data;
4361935a 5808 post_ptr = &std_prod_idx;
f92905de 5809 rx_std_posted++;
1da177e4 5810 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5811 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5812 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5813 data = ri->data;
4361935a 5814 post_ptr = &jmb_prod_idx;
21f581a5 5815 } else
1da177e4 5816 goto next_pkt_nopost;
1da177e4
LT
5817
5818 work_mask |= opaque_key;
5819
5820 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5821 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5822 drop_it:
a3896167 5823 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5824 desc_idx, *post_ptr);
5825 drop_it_no_recycle:
5826 /* Other statistics kept track of by card. */
b0057c51 5827 tp->rx_dropped++;
1da177e4
LT
5828 goto next_pkt;
5829 }
5830
9205fd9c 5831 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5832 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5833 ETH_FCS_LEN;
1da177e4 5834
d2757fc4 5835 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5836 int skb_size;
5837
9205fd9c 5838 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5839 *post_ptr);
1da177e4
LT
5840 if (skb_size < 0)
5841 goto drop_it;
5842
287be12e 5843 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5844 PCI_DMA_FROMDEVICE);
5845
9205fd9c
ED
5846 skb = build_skb(data);
5847 if (!skb) {
5848 kfree(data);
5849 goto drop_it_no_recycle;
5850 }
5851 skb_reserve(skb, TG3_RX_OFFSET(tp));
5852 /* Ensure that the update to the data happens
61e800cf
MC
5853 * after the usage of the old DMA mapping.
5854 */
5855 smp_wmb();
5856
9205fd9c 5857 ri->data = NULL;
61e800cf 5858
1da177e4 5859 } else {
a3896167 5860 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5861 desc_idx, *post_ptr);
5862
9205fd9c
ED
5863 skb = netdev_alloc_skb(tp->dev,
5864 len + TG3_RAW_IP_ALIGN);
5865 if (skb == NULL)
1da177e4
LT
5866 goto drop_it_no_recycle;
5867
9205fd9c 5868 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5869 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5870 memcpy(skb->data,
5871 data + TG3_RX_OFFSET(tp),
5872 len);
1da177e4 5873 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5874 }
5875
9205fd9c 5876 skb_put(skb, len);
dc668910 5877 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5878 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5879 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5880 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5881 skb->ip_summed = CHECKSUM_UNNECESSARY;
5882 else
bc8acf2c 5883 skb_checksum_none_assert(skb);
1da177e4
LT
5884
5885 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5886
5887 if (len > (tp->dev->mtu + ETH_HLEN) &&
5888 skb->protocol != htons(ETH_P_8021Q)) {
5889 dev_kfree_skb(skb);
b0057c51 5890 goto drop_it_no_recycle;
f7b493e0
MC
5891 }
5892
9dc7a113 5893 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5894 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5895 __vlan_hwaccel_put_tag(skb,
5896 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5897
bf933c80 5898 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5899
1da177e4
LT
5900 received++;
5901 budget--;
5902
5903next_pkt:
5904 (*post_ptr)++;
f92905de
MC
5905
5906 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5907 tpr->rx_std_prod_idx = std_prod_idx &
5908 tp->rx_std_ring_mask;
86cfe4ff
MC
5909 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5910 tpr->rx_std_prod_idx);
f92905de
MC
5911 work_mask &= ~RXD_OPAQUE_RING_STD;
5912 rx_std_posted = 0;
5913 }
1da177e4 5914next_pkt_nopost:
483ba50b 5915 sw_idx++;
7cb32cf2 5916 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5917
5918 /* Refresh hw_idx to see if there is new work */
5919 if (sw_idx == hw_idx) {
8d9d7cfc 5920 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5921 rmb();
5922 }
1da177e4
LT
5923 }
5924
5925 /* ACK the status ring. */
72334482
MC
5926 tnapi->rx_rcb_ptr = sw_idx;
5927 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5928
5929 /* Refill RX ring(s). */
63c3a66f 5930 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
5931 /* Sync BD data before updating mailbox */
5932 wmb();
5933
b196c7e4 5934 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5935 tpr->rx_std_prod_idx = std_prod_idx &
5936 tp->rx_std_ring_mask;
b196c7e4
MC
5937 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5938 tpr->rx_std_prod_idx);
5939 }
5940 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5941 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5942 tp->rx_jmb_ring_mask;
b196c7e4
MC
5943 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5944 tpr->rx_jmb_prod_idx);
5945 }
5946 mmiowb();
5947 } else if (work_mask) {
5948 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5949 * updated before the producer indices can be updated.
5950 */
5951 smp_wmb();
5952
2c49a44d
MC
5953 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5954 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5955
7ae52890
MC
5956 if (tnapi != &tp->napi[1]) {
5957 tp->rx_refill = true;
e4af1af9 5958 napi_schedule(&tp->napi[1].napi);
7ae52890 5959 }
1da177e4 5960 }
1da177e4
LT
5961
5962 return received;
5963}
5964
35f2d7d0 5965static void tg3_poll_link(struct tg3 *tp)
1da177e4 5966{
1da177e4 5967 /* handle link change and other phy events */
63c3a66f 5968 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5969 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5970
1da177e4
LT
5971 if (sblk->status & SD_STATUS_LINK_CHG) {
5972 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5973 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5974 spin_lock(&tp->lock);
63c3a66f 5975 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5976 tw32_f(MAC_STATUS,
5977 (MAC_STATUS_SYNC_CHANGED |
5978 MAC_STATUS_CFG_CHANGED |
5979 MAC_STATUS_MI_COMPLETION |
5980 MAC_STATUS_LNKSTATE_CHANGED));
5981 udelay(40);
5982 } else
5983 tg3_setup_phy(tp, 0);
f47c11ee 5984 spin_unlock(&tp->lock);
1da177e4
LT
5985 }
5986 }
35f2d7d0
MC
5987}
5988
f89f38b8
MC
5989static int tg3_rx_prodring_xfer(struct tg3 *tp,
5990 struct tg3_rx_prodring_set *dpr,
5991 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5992{
5993 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5994 int i, err = 0;
b196c7e4
MC
5995
5996 while (1) {
5997 src_prod_idx = spr->rx_std_prod_idx;
5998
5999 /* Make sure updates to the rx_std_buffers[] entries and the
6000 * standard producer index are seen in the correct order.
6001 */
6002 smp_rmb();
6003
6004 if (spr->rx_std_cons_idx == src_prod_idx)
6005 break;
6006
6007 if (spr->rx_std_cons_idx < src_prod_idx)
6008 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6009 else
2c49a44d
MC
6010 cpycnt = tp->rx_std_ring_mask + 1 -
6011 spr->rx_std_cons_idx;
b196c7e4 6012
2c49a44d
MC
6013 cpycnt = min(cpycnt,
6014 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6015
6016 si = spr->rx_std_cons_idx;
6017 di = dpr->rx_std_prod_idx;
6018
e92967bf 6019 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6020 if (dpr->rx_std_buffers[i].data) {
e92967bf 6021 cpycnt = i - di;
f89f38b8 6022 err = -ENOSPC;
e92967bf
MC
6023 break;
6024 }
6025 }
6026
6027 if (!cpycnt)
6028 break;
6029
6030 /* Ensure that updates to the rx_std_buffers ring and the
6031 * shadowed hardware producer ring from tg3_recycle_skb() are
6032 * ordered correctly WRT the skb check above.
6033 */
6034 smp_rmb();
6035
b196c7e4
MC
6036 memcpy(&dpr->rx_std_buffers[di],
6037 &spr->rx_std_buffers[si],
6038 cpycnt * sizeof(struct ring_info));
6039
6040 for (i = 0; i < cpycnt; i++, di++, si++) {
6041 struct tg3_rx_buffer_desc *sbd, *dbd;
6042 sbd = &spr->rx_std[si];
6043 dbd = &dpr->rx_std[di];
6044 dbd->addr_hi = sbd->addr_hi;
6045 dbd->addr_lo = sbd->addr_lo;
6046 }
6047
2c49a44d
MC
6048 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6049 tp->rx_std_ring_mask;
6050 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6051 tp->rx_std_ring_mask;
b196c7e4
MC
6052 }
6053
6054 while (1) {
6055 src_prod_idx = spr->rx_jmb_prod_idx;
6056
6057 /* Make sure updates to the rx_jmb_buffers[] entries and
6058 * the jumbo producer index are seen in the correct order.
6059 */
6060 smp_rmb();
6061
6062 if (spr->rx_jmb_cons_idx == src_prod_idx)
6063 break;
6064
6065 if (spr->rx_jmb_cons_idx < src_prod_idx)
6066 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6067 else
2c49a44d
MC
6068 cpycnt = tp->rx_jmb_ring_mask + 1 -
6069 spr->rx_jmb_cons_idx;
b196c7e4
MC
6070
6071 cpycnt = min(cpycnt,
2c49a44d 6072 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6073
6074 si = spr->rx_jmb_cons_idx;
6075 di = dpr->rx_jmb_prod_idx;
6076
e92967bf 6077 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6078 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6079 cpycnt = i - di;
f89f38b8 6080 err = -ENOSPC;
e92967bf
MC
6081 break;
6082 }
6083 }
6084
6085 if (!cpycnt)
6086 break;
6087
6088 /* Ensure that updates to the rx_jmb_buffers ring and the
6089 * shadowed hardware producer ring from tg3_recycle_skb() are
6090 * ordered correctly WRT the skb check above.
6091 */
6092 smp_rmb();
6093
b196c7e4
MC
6094 memcpy(&dpr->rx_jmb_buffers[di],
6095 &spr->rx_jmb_buffers[si],
6096 cpycnt * sizeof(struct ring_info));
6097
6098 for (i = 0; i < cpycnt; i++, di++, si++) {
6099 struct tg3_rx_buffer_desc *sbd, *dbd;
6100 sbd = &spr->rx_jmb[si].std;
6101 dbd = &dpr->rx_jmb[di].std;
6102 dbd->addr_hi = sbd->addr_hi;
6103 dbd->addr_lo = sbd->addr_lo;
6104 }
6105
2c49a44d
MC
6106 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6107 tp->rx_jmb_ring_mask;
6108 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6109 tp->rx_jmb_ring_mask;
b196c7e4 6110 }
f89f38b8
MC
6111
6112 return err;
b196c7e4
MC
6113}
6114
35f2d7d0
MC
6115static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6116{
6117 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6118
6119 /* run TX completion thread */
f3f3f27e 6120 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6121 tg3_tx(tnapi);
63c3a66f 6122 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6123 return work_done;
1da177e4
LT
6124 }
6125
1da177e4
LT
6126 /* run RX thread, within the bounds set by NAPI.
6127 * All RX "locking" is done by ensuring outside
bea3348e 6128 * code synchronizes with tg3->napi.poll()
1da177e4 6129 */
8d9d7cfc 6130 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6131 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6132
63c3a66f 6133 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6134 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6135 int i, err = 0;
e4af1af9
MC
6136 u32 std_prod_idx = dpr->rx_std_prod_idx;
6137 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6138
7ae52890 6139 tp->rx_refill = false;
e4af1af9 6140 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 6141 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6142 &tp->napi[i].prodring);
b196c7e4
MC
6143
6144 wmb();
6145
e4af1af9
MC
6146 if (std_prod_idx != dpr->rx_std_prod_idx)
6147 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6148 dpr->rx_std_prod_idx);
b196c7e4 6149
e4af1af9
MC
6150 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6151 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6152 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6153
6154 mmiowb();
f89f38b8
MC
6155
6156 if (err)
6157 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6158 }
6159
6f535763
DM
6160 return work_done;
6161}
6162
db219973
MC
6163static inline void tg3_reset_task_schedule(struct tg3 *tp)
6164{
6165 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6166 schedule_work(&tp->reset_task);
6167}
6168
6169static inline void tg3_reset_task_cancel(struct tg3 *tp)
6170{
6171 cancel_work_sync(&tp->reset_task);
6172 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6173 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6174}
6175
35f2d7d0
MC
6176static int tg3_poll_msix(struct napi_struct *napi, int budget)
6177{
6178 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6179 struct tg3 *tp = tnapi->tp;
6180 int work_done = 0;
6181 struct tg3_hw_status *sblk = tnapi->hw_status;
6182
6183 while (1) {
6184 work_done = tg3_poll_work(tnapi, work_done, budget);
6185
63c3a66f 6186 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6187 goto tx_recovery;
6188
6189 if (unlikely(work_done >= budget))
6190 break;
6191
c6cdf436 6192 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6193 * to tell the hw how much work has been processed,
6194 * so we must read it before checking for more work.
6195 */
6196 tnapi->last_tag = sblk->status_tag;
6197 tnapi->last_irq_tag = tnapi->last_tag;
6198 rmb();
6199
6200 /* check for RX/TX work to do */
6d40db7b
MC
6201 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6202 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
6203
6204 /* This test here is not race free, but will reduce
6205 * the number of interrupts by looping again.
6206 */
6207 if (tnapi == &tp->napi[1] && tp->rx_refill)
6208 continue;
6209
35f2d7d0
MC
6210 napi_complete(napi);
6211 /* Reenable interrupts. */
6212 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
6213
6214 /* This test here is synchronized by napi_schedule()
6215 * and napi_complete() to close the race condition.
6216 */
6217 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
6218 tw32(HOSTCC_MODE, tp->coalesce_mode |
6219 HOSTCC_MODE_ENABLE |
6220 tnapi->coal_now);
6221 }
35f2d7d0
MC
6222 mmiowb();
6223 break;
6224 }
6225 }
6226
6227 return work_done;
6228
6229tx_recovery:
6230 /* work_done is guaranteed to be less than budget. */
6231 napi_complete(napi);
db219973 6232 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6233 return work_done;
6234}
6235
e64de4e6
MC
6236static void tg3_process_error(struct tg3 *tp)
6237{
6238 u32 val;
6239 bool real_error = false;
6240
63c3a66f 6241 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6242 return;
6243
6244 /* Check Flow Attention register */
6245 val = tr32(HOSTCC_FLOW_ATTN);
6246 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6247 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6248 real_error = true;
6249 }
6250
6251 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6252 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6253 real_error = true;
6254 }
6255
6256 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6257 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6258 real_error = true;
6259 }
6260
6261 if (!real_error)
6262 return;
6263
6264 tg3_dump_state(tp);
6265
63c3a66f 6266 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6267 tg3_reset_task_schedule(tp);
e64de4e6
MC
6268}
6269
6f535763
DM
6270static int tg3_poll(struct napi_struct *napi, int budget)
6271{
8ef0442f
MC
6272 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6273 struct tg3 *tp = tnapi->tp;
6f535763 6274 int work_done = 0;
898a56f8 6275 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6276
6277 while (1) {
e64de4e6
MC
6278 if (sblk->status & SD_STATUS_ERROR)
6279 tg3_process_error(tp);
6280
35f2d7d0
MC
6281 tg3_poll_link(tp);
6282
17375d25 6283 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6284
63c3a66f 6285 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6286 goto tx_recovery;
6287
6288 if (unlikely(work_done >= budget))
6289 break;
6290
63c3a66f 6291 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6292 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6293 * to tell the hw how much work has been processed,
6294 * so we must read it before checking for more work.
6295 */
898a56f8
MC
6296 tnapi->last_tag = sblk->status_tag;
6297 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6298 rmb();
6299 } else
6300 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6301
17375d25 6302 if (likely(!tg3_has_work(tnapi))) {
288379f0 6303 napi_complete(napi);
17375d25 6304 tg3_int_reenable(tnapi);
6f535763
DM
6305 break;
6306 }
1da177e4
LT
6307 }
6308
bea3348e 6309 return work_done;
6f535763
DM
6310
6311tx_recovery:
4fd7ab59 6312 /* work_done is guaranteed to be less than budget. */
288379f0 6313 napi_complete(napi);
db219973 6314 tg3_reset_task_schedule(tp);
4fd7ab59 6315 return work_done;
1da177e4
LT
6316}
6317
66cfd1bd
MC
6318static void tg3_napi_disable(struct tg3 *tp)
6319{
6320 int i;
6321
6322 for (i = tp->irq_cnt - 1; i >= 0; i--)
6323 napi_disable(&tp->napi[i].napi);
6324}
6325
6326static void tg3_napi_enable(struct tg3 *tp)
6327{
6328 int i;
6329
6330 for (i = 0; i < tp->irq_cnt; i++)
6331 napi_enable(&tp->napi[i].napi);
6332}
6333
6334static void tg3_napi_init(struct tg3 *tp)
6335{
6336 int i;
6337
6338 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6339 for (i = 1; i < tp->irq_cnt; i++)
6340 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6341}
6342
6343static void tg3_napi_fini(struct tg3 *tp)
6344{
6345 int i;
6346
6347 for (i = 0; i < tp->irq_cnt; i++)
6348 netif_napi_del(&tp->napi[i].napi);
6349}
6350
6351static inline void tg3_netif_stop(struct tg3 *tp)
6352{
6353 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6354 tg3_napi_disable(tp);
6355 netif_tx_disable(tp->dev);
6356}
6357
6358static inline void tg3_netif_start(struct tg3 *tp)
6359{
6360 /* NOTE: unconditional netif_tx_wake_all_queues is only
6361 * appropriate so long as all callers are assured to
6362 * have free tx slots (such as after tg3_init_hw)
6363 */
6364 netif_tx_wake_all_queues(tp->dev);
6365
6366 tg3_napi_enable(tp);
6367 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6368 tg3_enable_ints(tp);
6369}
6370
f47c11ee
DM
6371static void tg3_irq_quiesce(struct tg3 *tp)
6372{
4f125f42
MC
6373 int i;
6374
f47c11ee
DM
6375 BUG_ON(tp->irq_sync);
6376
6377 tp->irq_sync = 1;
6378 smp_mb();
6379
4f125f42
MC
6380 for (i = 0; i < tp->irq_cnt; i++)
6381 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6382}
6383
f47c11ee
DM
6384/* Fully shutdown all tg3 driver activity elsewhere in the system.
6385 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6386 * with as well. Most of the time, this is not necessary except when
6387 * shutting down the device.
6388 */
6389static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6390{
46966545 6391 spin_lock_bh(&tp->lock);
f47c11ee
DM
6392 if (irq_sync)
6393 tg3_irq_quiesce(tp);
f47c11ee
DM
6394}
6395
6396static inline void tg3_full_unlock(struct tg3 *tp)
6397{
f47c11ee
DM
6398 spin_unlock_bh(&tp->lock);
6399}
6400
fcfa0a32
MC
6401/* One-shot MSI handler - Chip automatically disables interrupt
6402 * after sending MSI so driver doesn't have to do it.
6403 */
7d12e780 6404static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6405{
09943a18
MC
6406 struct tg3_napi *tnapi = dev_id;
6407 struct tg3 *tp = tnapi->tp;
fcfa0a32 6408
898a56f8 6409 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6410 if (tnapi->rx_rcb)
6411 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6412
6413 if (likely(!tg3_irq_sync(tp)))
09943a18 6414 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6415
6416 return IRQ_HANDLED;
6417}
6418
88b06bc2
MC
6419/* MSI ISR - No need to check for interrupt sharing and no need to
6420 * flush status block and interrupt mailbox. PCI ordering rules
6421 * guarantee that MSI will arrive after the status block.
6422 */
7d12e780 6423static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6424{
09943a18
MC
6425 struct tg3_napi *tnapi = dev_id;
6426 struct tg3 *tp = tnapi->tp;
88b06bc2 6427
898a56f8 6428 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6429 if (tnapi->rx_rcb)
6430 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6431 /*
fac9b83e 6432 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6433 * chip-internal interrupt pending events.
fac9b83e 6434 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6435 * NIC to stop sending us irqs, engaging "in-intr-handler"
6436 * event coalescing.
6437 */
5b39de91 6438 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6439 if (likely(!tg3_irq_sync(tp)))
09943a18 6440 napi_schedule(&tnapi->napi);
61487480 6441
88b06bc2
MC
6442 return IRQ_RETVAL(1);
6443}
6444
7d12e780 6445static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6446{
09943a18
MC
6447 struct tg3_napi *tnapi = dev_id;
6448 struct tg3 *tp = tnapi->tp;
898a56f8 6449 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6450 unsigned int handled = 1;
6451
1da177e4
LT
6452 /* In INTx mode, it is possible for the interrupt to arrive at
6453 * the CPU before the status block posted prior to the interrupt.
6454 * Reading the PCI State register will confirm whether the
6455 * interrupt is ours and will flush the status block.
6456 */
d18edcb2 6457 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6458 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6459 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6460 handled = 0;
f47c11ee 6461 goto out;
fac9b83e 6462 }
d18edcb2
MC
6463 }
6464
6465 /*
6466 * Writing any value to intr-mbox-0 clears PCI INTA# and
6467 * chip-internal interrupt pending events.
6468 * Writing non-zero to intr-mbox-0 additional tells the
6469 * NIC to stop sending us irqs, engaging "in-intr-handler"
6470 * event coalescing.
c04cb347
MC
6471 *
6472 * Flush the mailbox to de-assert the IRQ immediately to prevent
6473 * spurious interrupts. The flush impacts performance but
6474 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6475 */
c04cb347 6476 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6477 if (tg3_irq_sync(tp))
6478 goto out;
6479 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6480 if (likely(tg3_has_work(tnapi))) {
72334482 6481 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6482 napi_schedule(&tnapi->napi);
d18edcb2
MC
6483 } else {
6484 /* No work, shared interrupt perhaps? re-enable
6485 * interrupts, and flush that PCI write
6486 */
6487 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6488 0x00000000);
fac9b83e 6489 }
f47c11ee 6490out:
fac9b83e
DM
6491 return IRQ_RETVAL(handled);
6492}
6493
7d12e780 6494static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6495{
09943a18
MC
6496 struct tg3_napi *tnapi = dev_id;
6497 struct tg3 *tp = tnapi->tp;
898a56f8 6498 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6499 unsigned int handled = 1;
6500
fac9b83e
DM
6501 /* In INTx mode, it is possible for the interrupt to arrive at
6502 * the CPU before the status block posted prior to the interrupt.
6503 * Reading the PCI State register will confirm whether the
6504 * interrupt is ours and will flush the status block.
6505 */
898a56f8 6506 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6507 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6508 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6509 handled = 0;
f47c11ee 6510 goto out;
1da177e4 6511 }
d18edcb2
MC
6512 }
6513
6514 /*
6515 * writing any value to intr-mbox-0 clears PCI INTA# and
6516 * chip-internal interrupt pending events.
6517 * writing non-zero to intr-mbox-0 additional tells the
6518 * NIC to stop sending us irqs, engaging "in-intr-handler"
6519 * event coalescing.
c04cb347
MC
6520 *
6521 * Flush the mailbox to de-assert the IRQ immediately to prevent
6522 * spurious interrupts. The flush impacts performance but
6523 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6524 */
c04cb347 6525 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6526
6527 /*
6528 * In a shared interrupt configuration, sometimes other devices'
6529 * interrupts will scream. We record the current status tag here
6530 * so that the above check can report that the screaming interrupts
6531 * are unhandled. Eventually they will be silenced.
6532 */
898a56f8 6533 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6534
d18edcb2
MC
6535 if (tg3_irq_sync(tp))
6536 goto out;
624f8e50 6537
72334482 6538 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6539
09943a18 6540 napi_schedule(&tnapi->napi);
624f8e50 6541
f47c11ee 6542out:
1da177e4
LT
6543 return IRQ_RETVAL(handled);
6544}
6545
7938109f 6546/* ISR for interrupt test */
7d12e780 6547static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6548{
09943a18
MC
6549 struct tg3_napi *tnapi = dev_id;
6550 struct tg3 *tp = tnapi->tp;
898a56f8 6551 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6552
f9804ddb
MC
6553 if ((sblk->status & SD_STATUS_UPDATED) ||
6554 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6555 tg3_disable_ints(tp);
7938109f
MC
6556 return IRQ_RETVAL(1);
6557 }
6558 return IRQ_RETVAL(0);
6559}
6560
1da177e4
LT
6561#ifdef CONFIG_NET_POLL_CONTROLLER
6562static void tg3_poll_controller(struct net_device *dev)
6563{
4f125f42 6564 int i;
88b06bc2
MC
6565 struct tg3 *tp = netdev_priv(dev);
6566
4f125f42 6567 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6568 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6569}
6570#endif
6571
1da177e4
LT
6572static void tg3_tx_timeout(struct net_device *dev)
6573{
6574 struct tg3 *tp = netdev_priv(dev);
6575
b0408751 6576 if (netif_msg_tx_err(tp)) {
05dbe005 6577 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6578 tg3_dump_state(tp);
b0408751 6579 }
1da177e4 6580
db219973 6581 tg3_reset_task_schedule(tp);
1da177e4
LT
6582}
6583
c58ec932
MC
6584/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6585static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6586{
6587 u32 base = (u32) mapping & 0xffffffff;
6588
807540ba 6589 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6590}
6591
72f2afb8
MC
6592/* Test for DMA addresses > 40-bit */
6593static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6594 int len)
6595{
6596#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6597 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6598 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6599 return 0;
6600#else
6601 return 0;
6602#endif
6603}
6604
d1a3b737 6605static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6606 dma_addr_t mapping, u32 len, u32 flags,
6607 u32 mss, u32 vlan)
2ffcc981 6608{
92cd3a17
MC
6609 txbd->addr_hi = ((u64) mapping >> 32);
6610 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6611 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6612 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6613}
1da177e4 6614
84b67b27 6615static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6616 dma_addr_t map, u32 len, u32 flags,
6617 u32 mss, u32 vlan)
6618{
6619 struct tg3 *tp = tnapi->tp;
6620 bool hwbug = false;
6621
6622 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6623 hwbug = true;
d1a3b737
MC
6624
6625 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6626 hwbug = true;
d1a3b737
MC
6627
6628 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6629 hwbug = true;
d1a3b737 6630
a4cb428d 6631 if (tp->dma_limit) {
b9e45482 6632 u32 prvidx = *entry;
e31aa987 6633 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6634 while (len > tp->dma_limit && *budget) {
6635 u32 frag_len = tp->dma_limit;
6636 len -= tp->dma_limit;
e31aa987 6637
b9e45482
MC
6638 /* Avoid the 8byte DMA problem */
6639 if (len <= 8) {
a4cb428d
MC
6640 len += tp->dma_limit / 2;
6641 frag_len = tp->dma_limit / 2;
e31aa987
MC
6642 }
6643
b9e45482
MC
6644 tnapi->tx_buffers[*entry].fragmented = true;
6645
6646 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6647 frag_len, tmp_flag, mss, vlan);
6648 *budget -= 1;
6649 prvidx = *entry;
6650 *entry = NEXT_TX(*entry);
6651
e31aa987
MC
6652 map += frag_len;
6653 }
6654
6655 if (len) {
6656 if (*budget) {
6657 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6658 len, flags, mss, vlan);
b9e45482 6659 *budget -= 1;
e31aa987
MC
6660 *entry = NEXT_TX(*entry);
6661 } else {
3db1cd5c 6662 hwbug = true;
b9e45482 6663 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6664 }
6665 }
6666 } else {
84b67b27
MC
6667 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6668 len, flags, mss, vlan);
e31aa987
MC
6669 *entry = NEXT_TX(*entry);
6670 }
d1a3b737
MC
6671
6672 return hwbug;
6673}
6674
0d681b27 6675static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6676{
6677 int i;
0d681b27 6678 struct sk_buff *skb;
df8944cf 6679 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6680
0d681b27
MC
6681 skb = txb->skb;
6682 txb->skb = NULL;
6683
432aa7ed
MC
6684 pci_unmap_single(tnapi->tp->pdev,
6685 dma_unmap_addr(txb, mapping),
6686 skb_headlen(skb),
6687 PCI_DMA_TODEVICE);
e01ee14d
MC
6688
6689 while (txb->fragmented) {
6690 txb->fragmented = false;
6691 entry = NEXT_TX(entry);
6692 txb = &tnapi->tx_buffers[entry];
6693 }
6694
ba1142e4 6695 for (i = 0; i <= last; i++) {
9e903e08 6696 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6697
6698 entry = NEXT_TX(entry);
6699 txb = &tnapi->tx_buffers[entry];
6700
6701 pci_unmap_page(tnapi->tp->pdev,
6702 dma_unmap_addr(txb, mapping),
9e903e08 6703 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6704
6705 while (txb->fragmented) {
6706 txb->fragmented = false;
6707 entry = NEXT_TX(entry);
6708 txb = &tnapi->tx_buffers[entry];
6709 }
432aa7ed
MC
6710 }
6711}
6712
72f2afb8 6713/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6714static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6715 struct sk_buff **pskb,
84b67b27 6716 u32 *entry, u32 *budget,
92cd3a17 6717 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6718{
24f4efd4 6719 struct tg3 *tp = tnapi->tp;
f7ff1987 6720 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6721 dma_addr_t new_addr = 0;
432aa7ed 6722 int ret = 0;
1da177e4 6723
41588ba1
MC
6724 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6725 new_skb = skb_copy(skb, GFP_ATOMIC);
6726 else {
6727 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6728
6729 new_skb = skb_copy_expand(skb,
6730 skb_headroom(skb) + more_headroom,
6731 skb_tailroom(skb), GFP_ATOMIC);
6732 }
6733
1da177e4 6734 if (!new_skb) {
c58ec932
MC
6735 ret = -1;
6736 } else {
6737 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6738 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6739 PCI_DMA_TODEVICE);
6740 /* Make sure the mapping succeeded */
6741 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6742 dev_kfree_skb(new_skb);
c58ec932 6743 ret = -1;
c58ec932 6744 } else {
b9e45482
MC
6745 u32 save_entry = *entry;
6746
92cd3a17
MC
6747 base_flags |= TXD_FLAG_END;
6748
84b67b27
MC
6749 tnapi->tx_buffers[*entry].skb = new_skb;
6750 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6751 mapping, new_addr);
6752
84b67b27 6753 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6754 new_skb->len, base_flags,
6755 mss, vlan)) {
ba1142e4 6756 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6757 dev_kfree_skb(new_skb);
6758 ret = -1;
6759 }
f4188d8a 6760 }
1da177e4
LT
6761 }
6762
6763 dev_kfree_skb(skb);
f7ff1987 6764 *pskb = new_skb;
c58ec932 6765 return ret;
1da177e4
LT
6766}
6767
2ffcc981 6768static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6769
6770/* Use GSO to workaround a rare TSO bug that may be triggered when the
6771 * TSO header is greater than 80 bytes.
6772 */
6773static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6774{
6775 struct sk_buff *segs, *nskb;
f3f3f27e 6776 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6777
6778 /* Estimate the number of fragments in the worst case */
f3f3f27e 6779 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6780 netif_stop_queue(tp->dev);
f65aac16
MC
6781
6782 /* netif_tx_stop_queue() must be done before checking
6783 * checking tx index in tg3_tx_avail() below, because in
6784 * tg3_tx(), we update tx index before checking for
6785 * netif_tx_queue_stopped().
6786 */
6787 smp_mb();
f3f3f27e 6788 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6789 return NETDEV_TX_BUSY;
6790
6791 netif_wake_queue(tp->dev);
52c0fd83
MC
6792 }
6793
6794 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6795 if (IS_ERR(segs))
52c0fd83
MC
6796 goto tg3_tso_bug_end;
6797
6798 do {
6799 nskb = segs;
6800 segs = segs->next;
6801 nskb->next = NULL;
2ffcc981 6802 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6803 } while (segs);
6804
6805tg3_tso_bug_end:
6806 dev_kfree_skb(skb);
6807
6808 return NETDEV_TX_OK;
6809}
52c0fd83 6810
5a6f3074 6811/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6812 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6813 */
2ffcc981 6814static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6815{
6816 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6817 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6818 u32 budget;
432aa7ed 6819 int i = -1, would_hit_hwbug;
90079ce8 6820 dma_addr_t mapping;
24f4efd4
MC
6821 struct tg3_napi *tnapi;
6822 struct netdev_queue *txq;
432aa7ed 6823 unsigned int last;
f4188d8a 6824
24f4efd4
MC
6825 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6826 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6827 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6828 tnapi++;
1da177e4 6829
84b67b27
MC
6830 budget = tg3_tx_avail(tnapi);
6831
00b70504 6832 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6833 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6834 * interrupt. Furthermore, IRQ processing runs lockless so we have
6835 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6836 */
84b67b27 6837 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6838 if (!netif_tx_queue_stopped(txq)) {
6839 netif_tx_stop_queue(txq);
1f064a87
SH
6840
6841 /* This is a hard error, log it. */
5129c3a3
MC
6842 netdev_err(dev,
6843 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6844 }
1da177e4
LT
6845 return NETDEV_TX_BUSY;
6846 }
6847
f3f3f27e 6848 entry = tnapi->tx_prod;
1da177e4 6849 base_flags = 0;
84fa7933 6850 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6851 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6852
be98da6a
MC
6853 mss = skb_shinfo(skb)->gso_size;
6854 if (mss) {
eddc9ec5 6855 struct iphdr *iph;
34195c3d 6856 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6857
6858 if (skb_header_cloned(skb) &&
48855432
ED
6859 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6860 goto drop;
1da177e4 6861
34195c3d 6862 iph = ip_hdr(skb);
ab6a5bb6 6863 tcp_opt_len = tcp_optlen(skb);
1da177e4 6864
a5a11955 6865 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6866
a5a11955 6867 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6868 iph->check = 0;
6869 iph->tot_len = htons(mss + hdr_len);
6870 }
6871
52c0fd83 6872 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6873 tg3_flag(tp, TSO_BUG))
de6f31eb 6874 return tg3_tso_bug(tp, skb);
52c0fd83 6875
1da177e4
LT
6876 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6877 TXD_FLAG_CPU_POST_DMA);
6878
63c3a66f
JP
6879 if (tg3_flag(tp, HW_TSO_1) ||
6880 tg3_flag(tp, HW_TSO_2) ||
6881 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6882 tcp_hdr(skb)->check = 0;
1da177e4 6883 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6884 } else
6885 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6886 iph->daddr, 0,
6887 IPPROTO_TCP,
6888 0);
1da177e4 6889
63c3a66f 6890 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6891 mss |= (hdr_len & 0xc) << 12;
6892 if (hdr_len & 0x10)
6893 base_flags |= 0x00000010;
6894 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6895 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6896 mss |= hdr_len << 9;
63c3a66f 6897 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6898 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6899 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6900 int tsflags;
6901
eddc9ec5 6902 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6903 mss |= (tsflags << 11);
6904 }
6905 } else {
eddc9ec5 6906 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6907 int tsflags;
6908
eddc9ec5 6909 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6910 base_flags |= tsflags << 12;
6911 }
6912 }
6913 }
bf933c80 6914
93a700a9
MC
6915 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6916 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6917 base_flags |= TXD_FLAG_JMB_PKT;
6918
92cd3a17
MC
6919 if (vlan_tx_tag_present(skb)) {
6920 base_flags |= TXD_FLAG_VLAN;
6921 vlan = vlan_tx_tag_get(skb);
6922 }
1da177e4 6923
f4188d8a
AD
6924 len = skb_headlen(skb);
6925
6926 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6927 if (pci_dma_mapping_error(tp->pdev, mapping))
6928 goto drop;
6929
90079ce8 6930
f3f3f27e 6931 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6932 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6933
6934 would_hit_hwbug = 0;
6935
63c3a66f 6936 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6937 would_hit_hwbug = 1;
1da177e4 6938
84b67b27 6939 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6940 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6941 mss, vlan)) {
d1a3b737 6942 would_hit_hwbug = 1;
ba1142e4 6943 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6944 u32 tmp_mss = mss;
6945
6946 if (!tg3_flag(tp, HW_TSO_1) &&
6947 !tg3_flag(tp, HW_TSO_2) &&
6948 !tg3_flag(tp, HW_TSO_3))
6949 tmp_mss = 0;
6950
c5665a53
MC
6951 /* Now loop through additional data
6952 * fragments, and queue them.
6953 */
1da177e4
LT
6954 last = skb_shinfo(skb)->nr_frags - 1;
6955 for (i = 0; i <= last; i++) {
6956 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6957
9e903e08 6958 len = skb_frag_size(frag);
dc234d0b 6959 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6960 len, DMA_TO_DEVICE);
1da177e4 6961
f3f3f27e 6962 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6963 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6964 mapping);
5d6bcdfe 6965 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6966 goto dma_error;
1da177e4 6967
b9e45482
MC
6968 if (!budget ||
6969 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6970 len, base_flags |
6971 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6972 tmp_mss, vlan)) {
72f2afb8 6973 would_hit_hwbug = 1;
b9e45482
MC
6974 break;
6975 }
1da177e4
LT
6976 }
6977 }
6978
6979 if (would_hit_hwbug) {
0d681b27 6980 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6981
6982 /* If the workaround fails due to memory/mapping
6983 * failure, silently drop this packet.
6984 */
84b67b27
MC
6985 entry = tnapi->tx_prod;
6986 budget = tg3_tx_avail(tnapi);
f7ff1987 6987 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6988 base_flags, mss, vlan))
48855432 6989 goto drop_nofree;
1da177e4
LT
6990 }
6991
d515b450 6992 skb_tx_timestamp(skb);
5cb917bc 6993 netdev_tx_sent_queue(txq, skb->len);
d515b450 6994
6541b806
MC
6995 /* Sync BD data before updating mailbox */
6996 wmb();
6997
1da177e4 6998 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6999 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7000
f3f3f27e
MC
7001 tnapi->tx_prod = entry;
7002 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7003 netif_tx_stop_queue(txq);
f65aac16
MC
7004
7005 /* netif_tx_stop_queue() must be done before checking
7006 * checking tx index in tg3_tx_avail() below, because in
7007 * tg3_tx(), we update tx index before checking for
7008 * netif_tx_queue_stopped().
7009 */
7010 smp_mb();
f3f3f27e 7011 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7012 netif_tx_wake_queue(txq);
51b91468 7013 }
1da177e4 7014
cdd0db05 7015 mmiowb();
1da177e4 7016 return NETDEV_TX_OK;
f4188d8a
AD
7017
7018dma_error:
ba1142e4 7019 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7020 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7021drop:
7022 dev_kfree_skb(skb);
7023drop_nofree:
7024 tp->tx_dropped++;
f4188d8a 7025 return NETDEV_TX_OK;
1da177e4
LT
7026}
7027
6e01b20b
MC
7028static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7029{
7030 if (enable) {
7031 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7032 MAC_MODE_PORT_MODE_MASK);
7033
7034 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7035
7036 if (!tg3_flag(tp, 5705_PLUS))
7037 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7038
7039 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7040 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7041 else
7042 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7043 } else {
7044 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7045
7046 if (tg3_flag(tp, 5705_PLUS) ||
7047 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7048 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7049 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7050 }
7051
7052 tw32(MAC_MODE, tp->mac_mode);
7053 udelay(40);
7054}
7055
941ec90f 7056static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7057{
941ec90f 7058 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7059
7060 tg3_phy_toggle_apd(tp, false);
7061 tg3_phy_toggle_automdix(tp, 0);
7062
941ec90f
MC
7063 if (extlpbk && tg3_phy_set_extloopbk(tp))
7064 return -EIO;
7065
7066 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7067 switch (speed) {
7068 case SPEED_10:
7069 break;
7070 case SPEED_100:
7071 bmcr |= BMCR_SPEED100;
7072 break;
7073 case SPEED_1000:
7074 default:
7075 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7076 speed = SPEED_100;
7077 bmcr |= BMCR_SPEED100;
7078 } else {
7079 speed = SPEED_1000;
7080 bmcr |= BMCR_SPEED1000;
7081 }
7082 }
7083
941ec90f
MC
7084 if (extlpbk) {
7085 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7086 tg3_readphy(tp, MII_CTRL1000, &val);
7087 val |= CTL1000_AS_MASTER |
7088 CTL1000_ENABLE_MASTER;
7089 tg3_writephy(tp, MII_CTRL1000, val);
7090 } else {
7091 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7092 MII_TG3_FET_PTEST_TRIM_2;
7093 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7094 }
7095 } else
7096 bmcr |= BMCR_LOOPBACK;
7097
5e5a7f37
MC
7098 tg3_writephy(tp, MII_BMCR, bmcr);
7099
7100 /* The write needs to be flushed for the FETs */
7101 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7102 tg3_readphy(tp, MII_BMCR, &bmcr);
7103
7104 udelay(40);
7105
7106 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7107 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7108 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7109 MII_TG3_FET_PTEST_FRC_TX_LINK |
7110 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7111
7112 /* The write needs to be flushed for the AC131 */
7113 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7114 }
7115
7116 /* Reset to prevent losing 1st rx packet intermittently */
7117 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7118 tg3_flag(tp, 5780_CLASS)) {
7119 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7120 udelay(10);
7121 tw32_f(MAC_RX_MODE, tp->rx_mode);
7122 }
7123
7124 mac_mode = tp->mac_mode &
7125 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7126 if (speed == SPEED_1000)
7127 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7128 else
7129 mac_mode |= MAC_MODE_PORT_MODE_MII;
7130
7131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7132 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7133
7134 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7135 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7136 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7137 mac_mode |= MAC_MODE_LINK_POLARITY;
7138
7139 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7140 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7141 }
7142
7143 tw32(MAC_MODE, mac_mode);
7144 udelay(40);
941ec90f
MC
7145
7146 return 0;
5e5a7f37
MC
7147}
7148
c8f44aff 7149static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7150{
7151 struct tg3 *tp = netdev_priv(dev);
7152
7153 if (features & NETIF_F_LOOPBACK) {
7154 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7155 return;
7156
06c03c02 7157 spin_lock_bh(&tp->lock);
6e01b20b 7158 tg3_mac_loopback(tp, true);
06c03c02
MB
7159 netif_carrier_on(tp->dev);
7160 spin_unlock_bh(&tp->lock);
7161 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7162 } else {
7163 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7164 return;
7165
06c03c02 7166 spin_lock_bh(&tp->lock);
6e01b20b 7167 tg3_mac_loopback(tp, false);
06c03c02
MB
7168 /* Force link status check */
7169 tg3_setup_phy(tp, 1);
7170 spin_unlock_bh(&tp->lock);
7171 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7172 }
7173}
7174
c8f44aff
MM
7175static netdev_features_t tg3_fix_features(struct net_device *dev,
7176 netdev_features_t features)
dc668910
MM
7177{
7178 struct tg3 *tp = netdev_priv(dev);
7179
63c3a66f 7180 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7181 features &= ~NETIF_F_ALL_TSO;
7182
7183 return features;
7184}
7185
c8f44aff 7186static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7187{
c8f44aff 7188 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7189
7190 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7191 tg3_set_loopback(dev, features);
7192
7193 return 0;
7194}
7195
21f581a5
MC
7196static void tg3_rx_prodring_free(struct tg3 *tp,
7197 struct tg3_rx_prodring_set *tpr)
1da177e4 7198{
1da177e4
LT
7199 int i;
7200
8fea32b9 7201 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7202 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7203 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7204 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7205 tp->rx_pkt_map_sz);
7206
63c3a66f 7207 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7208 for (i = tpr->rx_jmb_cons_idx;
7209 i != tpr->rx_jmb_prod_idx;
2c49a44d 7210 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7211 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7212 TG3_RX_JMB_MAP_SZ);
7213 }
7214 }
7215
2b2cdb65 7216 return;
b196c7e4 7217 }
1da177e4 7218
2c49a44d 7219 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7220 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7221 tp->rx_pkt_map_sz);
1da177e4 7222
63c3a66f 7223 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7224 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7225 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7226 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7227 }
7228}
7229
c6cdf436 7230/* Initialize rx rings for packet processing.
1da177e4
LT
7231 *
7232 * The chip has been shut down and the driver detached from
7233 * the networking, so no interrupts or new tx packets will
7234 * end up in the driver. tp->{tx,}lock are held and thus
7235 * we may not sleep.
7236 */
21f581a5
MC
7237static int tg3_rx_prodring_alloc(struct tg3 *tp,
7238 struct tg3_rx_prodring_set *tpr)
1da177e4 7239{
287be12e 7240 u32 i, rx_pkt_dma_sz;
1da177e4 7241
b196c7e4
MC
7242 tpr->rx_std_cons_idx = 0;
7243 tpr->rx_std_prod_idx = 0;
7244 tpr->rx_jmb_cons_idx = 0;
7245 tpr->rx_jmb_prod_idx = 0;
7246
8fea32b9 7247 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7248 memset(&tpr->rx_std_buffers[0], 0,
7249 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7250 if (tpr->rx_jmb_buffers)
2b2cdb65 7251 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7252 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7253 goto done;
7254 }
7255
1da177e4 7256 /* Zero out all descriptors. */
2c49a44d 7257 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7258
287be12e 7259 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7260 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7261 tp->dev->mtu > ETH_DATA_LEN)
7262 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7263 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7264
1da177e4
LT
7265 /* Initialize invariants of the rings, we only set this
7266 * stuff once. This works because the card does not
7267 * write into the rx buffer posting rings.
7268 */
2c49a44d 7269 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7270 struct tg3_rx_buffer_desc *rxd;
7271
21f581a5 7272 rxd = &tpr->rx_std[i];
287be12e 7273 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7274 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7275 rxd->opaque = (RXD_OPAQUE_RING_STD |
7276 (i << RXD_OPAQUE_INDEX_SHIFT));
7277 }
7278
1da177e4
LT
7279 /* Now allocate fresh SKBs for each rx ring. */
7280 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7281 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7282 netdev_warn(tp->dev,
7283 "Using a smaller RX standard ring. Only "
7284 "%d out of %d buffers were allocated "
7285 "successfully\n", i, tp->rx_pending);
32d8c572 7286 if (i == 0)
cf7a7298 7287 goto initfail;
32d8c572 7288 tp->rx_pending = i;
1da177e4 7289 break;
32d8c572 7290 }
1da177e4
LT
7291 }
7292
63c3a66f 7293 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7294 goto done;
7295
2c49a44d 7296 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7297
63c3a66f 7298 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7299 goto done;
cf7a7298 7300
2c49a44d 7301 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7302 struct tg3_rx_buffer_desc *rxd;
7303
7304 rxd = &tpr->rx_jmb[i].std;
7305 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7306 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7307 RXD_FLAG_JUMBO;
7308 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7309 (i << RXD_OPAQUE_INDEX_SHIFT));
7310 }
7311
7312 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7313 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7314 netdev_warn(tp->dev,
7315 "Using a smaller RX jumbo ring. Only %d "
7316 "out of %d buffers were allocated "
7317 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7318 if (i == 0)
7319 goto initfail;
7320 tp->rx_jumbo_pending = i;
7321 break;
1da177e4
LT
7322 }
7323 }
cf7a7298
MC
7324
7325done:
32d8c572 7326 return 0;
cf7a7298
MC
7327
7328initfail:
21f581a5 7329 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7330 return -ENOMEM;
1da177e4
LT
7331}
7332
21f581a5
MC
7333static void tg3_rx_prodring_fini(struct tg3 *tp,
7334 struct tg3_rx_prodring_set *tpr)
1da177e4 7335{
21f581a5
MC
7336 kfree(tpr->rx_std_buffers);
7337 tpr->rx_std_buffers = NULL;
7338 kfree(tpr->rx_jmb_buffers);
7339 tpr->rx_jmb_buffers = NULL;
7340 if (tpr->rx_std) {
4bae65c8
MC
7341 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7342 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7343 tpr->rx_std = NULL;
1da177e4 7344 }
21f581a5 7345 if (tpr->rx_jmb) {
4bae65c8
MC
7346 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7347 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7348 tpr->rx_jmb = NULL;
1da177e4 7349 }
cf7a7298
MC
7350}
7351
21f581a5
MC
7352static int tg3_rx_prodring_init(struct tg3 *tp,
7353 struct tg3_rx_prodring_set *tpr)
cf7a7298 7354{
2c49a44d
MC
7355 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7356 GFP_KERNEL);
21f581a5 7357 if (!tpr->rx_std_buffers)
cf7a7298
MC
7358 return -ENOMEM;
7359
4bae65c8
MC
7360 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7361 TG3_RX_STD_RING_BYTES(tp),
7362 &tpr->rx_std_mapping,
7363 GFP_KERNEL);
21f581a5 7364 if (!tpr->rx_std)
cf7a7298
MC
7365 goto err_out;
7366
63c3a66f 7367 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7368 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7369 GFP_KERNEL);
7370 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7371 goto err_out;
7372
4bae65c8
MC
7373 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7374 TG3_RX_JMB_RING_BYTES(tp),
7375 &tpr->rx_jmb_mapping,
7376 GFP_KERNEL);
21f581a5 7377 if (!tpr->rx_jmb)
cf7a7298
MC
7378 goto err_out;
7379 }
7380
7381 return 0;
7382
7383err_out:
21f581a5 7384 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7385 return -ENOMEM;
7386}
7387
7388/* Free up pending packets in all rx/tx rings.
7389 *
7390 * The chip has been shut down and the driver detached from
7391 * the networking, so no interrupts or new tx packets will
7392 * end up in the driver. tp->{tx,}lock is not held and we are not
7393 * in an interrupt context and thus may sleep.
7394 */
7395static void tg3_free_rings(struct tg3 *tp)
7396{
f77a6a8e 7397 int i, j;
cf7a7298 7398
f77a6a8e
MC
7399 for (j = 0; j < tp->irq_cnt; j++) {
7400 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7401
8fea32b9 7402 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7403
0c1d0e2b
MC
7404 if (!tnapi->tx_buffers)
7405 continue;
7406
0d681b27
MC
7407 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7408 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7409
0d681b27 7410 if (!skb)
f77a6a8e 7411 continue;
cf7a7298 7412
ba1142e4
MC
7413 tg3_tx_skb_unmap(tnapi, i,
7414 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7415
7416 dev_kfree_skb_any(skb);
7417 }
5cb917bc 7418 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 7419 }
cf7a7298
MC
7420}
7421
7422/* Initialize tx/rx rings for packet processing.
7423 *
7424 * The chip has been shut down and the driver detached from
7425 * the networking, so no interrupts or new tx packets will
7426 * end up in the driver. tp->{tx,}lock are held and thus
7427 * we may not sleep.
7428 */
7429static int tg3_init_rings(struct tg3 *tp)
7430{
f77a6a8e 7431 int i;
72334482 7432
cf7a7298
MC
7433 /* Free up all the SKBs. */
7434 tg3_free_rings(tp);
7435
f77a6a8e
MC
7436 for (i = 0; i < tp->irq_cnt; i++) {
7437 struct tg3_napi *tnapi = &tp->napi[i];
7438
7439 tnapi->last_tag = 0;
7440 tnapi->last_irq_tag = 0;
7441 tnapi->hw_status->status = 0;
7442 tnapi->hw_status->status_tag = 0;
7443 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7444
f77a6a8e
MC
7445 tnapi->tx_prod = 0;
7446 tnapi->tx_cons = 0;
0c1d0e2b
MC
7447 if (tnapi->tx_ring)
7448 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7449
7450 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7451 if (tnapi->rx_rcb)
7452 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7453
8fea32b9 7454 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7455 tg3_free_rings(tp);
2b2cdb65 7456 return -ENOMEM;
e4af1af9 7457 }
f77a6a8e 7458 }
72334482 7459
2b2cdb65 7460 return 0;
cf7a7298
MC
7461}
7462
7463/*
7464 * Must not be invoked with interrupt sources disabled and
7465 * the hardware shutdown down.
7466 */
7467static void tg3_free_consistent(struct tg3 *tp)
7468{
f77a6a8e 7469 int i;
898a56f8 7470
f77a6a8e
MC
7471 for (i = 0; i < tp->irq_cnt; i++) {
7472 struct tg3_napi *tnapi = &tp->napi[i];
7473
7474 if (tnapi->tx_ring) {
4bae65c8 7475 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7476 tnapi->tx_ring, tnapi->tx_desc_mapping);
7477 tnapi->tx_ring = NULL;
7478 }
7479
7480 kfree(tnapi->tx_buffers);
7481 tnapi->tx_buffers = NULL;
7482
7483 if (tnapi->rx_rcb) {
4bae65c8
MC
7484 dma_free_coherent(&tp->pdev->dev,
7485 TG3_RX_RCB_RING_BYTES(tp),
7486 tnapi->rx_rcb,
7487 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7488 tnapi->rx_rcb = NULL;
7489 }
7490
8fea32b9
MC
7491 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7492
f77a6a8e 7493 if (tnapi->hw_status) {
4bae65c8
MC
7494 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7495 tnapi->hw_status,
7496 tnapi->status_mapping);
f77a6a8e
MC
7497 tnapi->hw_status = NULL;
7498 }
1da177e4 7499 }
f77a6a8e 7500
1da177e4 7501 if (tp->hw_stats) {
4bae65c8
MC
7502 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7503 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7504 tp->hw_stats = NULL;
7505 }
7506}
7507
7508/*
7509 * Must not be invoked with interrupt sources disabled and
7510 * the hardware shutdown down. Can sleep.
7511 */
7512static int tg3_alloc_consistent(struct tg3 *tp)
7513{
f77a6a8e 7514 int i;
898a56f8 7515
4bae65c8
MC
7516 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7517 sizeof(struct tg3_hw_stats),
7518 &tp->stats_mapping,
7519 GFP_KERNEL);
f77a6a8e 7520 if (!tp->hw_stats)
1da177e4
LT
7521 goto err_out;
7522
f77a6a8e 7523 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7524
f77a6a8e
MC
7525 for (i = 0; i < tp->irq_cnt; i++) {
7526 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7527 struct tg3_hw_status *sblk;
1da177e4 7528
4bae65c8
MC
7529 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7530 TG3_HW_STATUS_SIZE,
7531 &tnapi->status_mapping,
7532 GFP_KERNEL);
f77a6a8e
MC
7533 if (!tnapi->hw_status)
7534 goto err_out;
898a56f8 7535
f77a6a8e 7536 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7537 sblk = tnapi->hw_status;
7538
8fea32b9
MC
7539 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7540 goto err_out;
7541
19cfaecc
MC
7542 /* If multivector TSS is enabled, vector 0 does not handle
7543 * tx interrupts. Don't allocate any resources for it.
7544 */
63c3a66f
JP
7545 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7546 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7547 tnapi->tx_buffers = kzalloc(
7548 sizeof(struct tg3_tx_ring_info) *
7549 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7550 if (!tnapi->tx_buffers)
7551 goto err_out;
7552
4bae65c8
MC
7553 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7554 TG3_TX_RING_BYTES,
7555 &tnapi->tx_desc_mapping,
7556 GFP_KERNEL);
19cfaecc
MC
7557 if (!tnapi->tx_ring)
7558 goto err_out;
7559 }
7560
8d9d7cfc
MC
7561 /*
7562 * When RSS is enabled, the status block format changes
7563 * slightly. The "rx_jumbo_consumer", "reserved",
7564 * and "rx_mini_consumer" members get mapped to the
7565 * other three rx return ring producer indexes.
7566 */
7567 switch (i) {
7568 default:
7569 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7570 break;
7571 case 2:
7572 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7573 break;
7574 case 3:
7575 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7576 break;
7577 case 4:
7578 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7579 break;
7580 }
72334482 7581
0c1d0e2b
MC
7582 /*
7583 * If multivector RSS is enabled, vector 0 does not handle
7584 * rx or tx interrupts. Don't allocate any resources for it.
7585 */
63c3a66f 7586 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7587 continue;
7588
4bae65c8
MC
7589 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7590 TG3_RX_RCB_RING_BYTES(tp),
7591 &tnapi->rx_rcb_mapping,
7592 GFP_KERNEL);
f77a6a8e
MC
7593 if (!tnapi->rx_rcb)
7594 goto err_out;
72334482 7595
f77a6a8e 7596 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7597 }
1da177e4
LT
7598
7599 return 0;
7600
7601err_out:
7602 tg3_free_consistent(tp);
7603 return -ENOMEM;
7604}
7605
7606#define MAX_WAIT_CNT 1000
7607
7608/* To stop a block, clear the enable bit and poll till it
7609 * clears. tp->lock is held.
7610 */
b3b7d6be 7611static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7612{
7613 unsigned int i;
7614 u32 val;
7615
63c3a66f 7616 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7617 switch (ofs) {
7618 case RCVLSC_MODE:
7619 case DMAC_MODE:
7620 case MBFREE_MODE:
7621 case BUFMGR_MODE:
7622 case MEMARB_MODE:
7623 /* We can't enable/disable these bits of the
7624 * 5705/5750, just say success.
7625 */
7626 return 0;
7627
7628 default:
7629 break;
855e1111 7630 }
1da177e4
LT
7631 }
7632
7633 val = tr32(ofs);
7634 val &= ~enable_bit;
7635 tw32_f(ofs, val);
7636
7637 for (i = 0; i < MAX_WAIT_CNT; i++) {
7638 udelay(100);
7639 val = tr32(ofs);
7640 if ((val & enable_bit) == 0)
7641 break;
7642 }
7643
b3b7d6be 7644 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7645 dev_err(&tp->pdev->dev,
7646 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7647 ofs, enable_bit);
1da177e4
LT
7648 return -ENODEV;
7649 }
7650
7651 return 0;
7652}
7653
7654/* tp->lock is held. */
b3b7d6be 7655static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7656{
7657 int i, err;
7658
7659 tg3_disable_ints(tp);
7660
7661 tp->rx_mode &= ~RX_MODE_ENABLE;
7662 tw32_f(MAC_RX_MODE, tp->rx_mode);
7663 udelay(10);
7664
b3b7d6be
DM
7665 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7666 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7667 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7668 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7669 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7670 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7671
7672 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7673 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7674 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7675 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7676 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7677 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7678 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7679
7680 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7681 tw32_f(MAC_MODE, tp->mac_mode);
7682 udelay(40);
7683
7684 tp->tx_mode &= ~TX_MODE_ENABLE;
7685 tw32_f(MAC_TX_MODE, tp->tx_mode);
7686
7687 for (i = 0; i < MAX_WAIT_CNT; i++) {
7688 udelay(100);
7689 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7690 break;
7691 }
7692 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7693 dev_err(&tp->pdev->dev,
7694 "%s timed out, TX_MODE_ENABLE will not clear "
7695 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7696 err |= -ENODEV;
1da177e4
LT
7697 }
7698
e6de8ad1 7699 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7700 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7701 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7702
7703 tw32(FTQ_RESET, 0xffffffff);
7704 tw32(FTQ_RESET, 0x00000000);
7705
b3b7d6be
DM
7706 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7707 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7708
f77a6a8e
MC
7709 for (i = 0; i < tp->irq_cnt; i++) {
7710 struct tg3_napi *tnapi = &tp->napi[i];
7711 if (tnapi->hw_status)
7712 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7713 }
1da177e4 7714
1da177e4
LT
7715 return err;
7716}
7717
ee6a99b5
MC
7718/* Save PCI command register before chip reset */
7719static void tg3_save_pci_state(struct tg3 *tp)
7720{
8a6eac90 7721 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7722}
7723
7724/* Restore PCI state after chip reset */
7725static void tg3_restore_pci_state(struct tg3 *tp)
7726{
7727 u32 val;
7728
7729 /* Re-enable indirect register accesses. */
7730 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7731 tp->misc_host_ctrl);
7732
7733 /* Set MAX PCI retry to zero. */
7734 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7735 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7736 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7737 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7738 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7739 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7740 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7741 PCISTATE_ALLOW_APE_SHMEM_WR |
7742 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7743 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7744
8a6eac90 7745 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7746
2c55a3d0
MC
7747 if (!tg3_flag(tp, PCI_EXPRESS)) {
7748 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7749 tp->pci_cacheline_sz);
7750 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7751 tp->pci_lat_timer);
114342f2 7752 }
5f5c51e3 7753
ee6a99b5 7754 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7755 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7756 u16 pcix_cmd;
7757
7758 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7759 &pcix_cmd);
7760 pcix_cmd &= ~PCI_X_CMD_ERO;
7761 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7762 pcix_cmd);
7763 }
ee6a99b5 7764
63c3a66f 7765 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7766
7767 /* Chip reset on 5780 will reset MSI enable bit,
7768 * so need to restore it.
7769 */
63c3a66f 7770 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7771 u16 ctrl;
7772
7773 pci_read_config_word(tp->pdev,
7774 tp->msi_cap + PCI_MSI_FLAGS,
7775 &ctrl);
7776 pci_write_config_word(tp->pdev,
7777 tp->msi_cap + PCI_MSI_FLAGS,
7778 ctrl | PCI_MSI_FLAGS_ENABLE);
7779 val = tr32(MSGINT_MODE);
7780 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7781 }
7782 }
7783}
7784
1da177e4
LT
7785/* tp->lock is held. */
7786static int tg3_chip_reset(struct tg3 *tp)
7787{
7788 u32 val;
1ee582d8 7789 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7790 int i, err;
1da177e4 7791
f49639e6
DM
7792 tg3_nvram_lock(tp);
7793
77b483f1
MC
7794 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7795
f49639e6
DM
7796 /* No matching tg3_nvram_unlock() after this because
7797 * chip reset below will undo the nvram lock.
7798 */
7799 tp->nvram_lock_cnt = 0;
1da177e4 7800
ee6a99b5
MC
7801 /* GRC_MISC_CFG core clock reset will clear the memory
7802 * enable bit in PCI register 4 and the MSI enable bit
7803 * on some chips, so we save relevant registers here.
7804 */
7805 tg3_save_pci_state(tp);
7806
d9ab5ad1 7807 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7808 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7809 tw32(GRC_FASTBOOT_PC, 0);
7810
1da177e4
LT
7811 /*
7812 * We must avoid the readl() that normally takes place.
7813 * It locks machines, causes machine checks, and other
7814 * fun things. So, temporarily disable the 5701
7815 * hardware workaround, while we do the reset.
7816 */
1ee582d8
MC
7817 write_op = tp->write32;
7818 if (write_op == tg3_write_flush_reg32)
7819 tp->write32 = tg3_write32;
1da177e4 7820
d18edcb2
MC
7821 /* Prevent the irq handler from reading or writing PCI registers
7822 * during chip reset when the memory enable bit in the PCI command
7823 * register may be cleared. The chip does not generate interrupt
7824 * at this time, but the irq handler may still be called due to irq
7825 * sharing or irqpoll.
7826 */
63c3a66f 7827 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7828 for (i = 0; i < tp->irq_cnt; i++) {
7829 struct tg3_napi *tnapi = &tp->napi[i];
7830 if (tnapi->hw_status) {
7831 tnapi->hw_status->status = 0;
7832 tnapi->hw_status->status_tag = 0;
7833 }
7834 tnapi->last_tag = 0;
7835 tnapi->last_irq_tag = 0;
b8fa2f3a 7836 }
d18edcb2 7837 smp_mb();
4f125f42
MC
7838
7839 for (i = 0; i < tp->irq_cnt; i++)
7840 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7841
255ca311
MC
7842 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7843 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7844 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7845 }
7846
1da177e4
LT
7847 /* do the reset */
7848 val = GRC_MISC_CFG_CORECLK_RESET;
7849
63c3a66f 7850 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7851 /* Force PCIe 1.0a mode */
7852 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7853 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7854 tr32(TG3_PCIE_PHY_TSTCTL) ==
7855 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7856 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7857
1da177e4
LT
7858 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7859 tw32(GRC_MISC_CFG, (1 << 29));
7860 val |= (1 << 29);
7861 }
7862 }
7863
b5d3772c
MC
7864 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7865 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7866 tw32(GRC_VCPU_EXT_CTRL,
7867 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7868 }
7869
f37500d3 7870 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7871 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7872 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7873
1da177e4
LT
7874 tw32(GRC_MISC_CFG, val);
7875
1ee582d8
MC
7876 /* restore 5701 hardware bug workaround write method */
7877 tp->write32 = write_op;
1da177e4
LT
7878
7879 /* Unfortunately, we have to delay before the PCI read back.
7880 * Some 575X chips even will not respond to a PCI cfg access
7881 * when the reset command is given to the chip.
7882 *
7883 * How do these hardware designers expect things to work
7884 * properly if the PCI write is posted for a long period
7885 * of time? It is always necessary to have some method by
7886 * which a register read back can occur to push the write
7887 * out which does the reset.
7888 *
7889 * For most tg3 variants the trick below was working.
7890 * Ho hum...
7891 */
7892 udelay(120);
7893
7894 /* Flush PCI posted writes. The normal MMIO registers
7895 * are inaccessible at this time so this is the only
7896 * way to make this reliably (actually, this is no longer
7897 * the case, see above). I tried to use indirect
7898 * register read/write but this upset some 5701 variants.
7899 */
7900 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7901
7902 udelay(120);
7903
708ebb3a 7904 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7905 u16 val16;
7906
1da177e4
LT
7907 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7908 int i;
7909 u32 cfg_val;
7910
7911 /* Wait for link training to complete. */
7912 for (i = 0; i < 5000; i++)
7913 udelay(100);
7914
7915 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7916 pci_write_config_dword(tp->pdev, 0xc4,
7917 cfg_val | (1 << 15));
7918 }
5e7dfd0f 7919
e7126997
MC
7920 /* Clear the "no snoop" and "relaxed ordering" bits. */
7921 pci_read_config_word(tp->pdev,
708ebb3a 7922 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7923 &val16);
7924 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7925 PCI_EXP_DEVCTL_NOSNOOP_EN);
7926 /*
7927 * Older PCIe devices only support the 128 byte
7928 * MPS setting. Enforce the restriction.
5e7dfd0f 7929 */
63c3a66f 7930 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7931 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7932 pci_write_config_word(tp->pdev,
708ebb3a 7933 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7934 val16);
5e7dfd0f 7935
5e7dfd0f
MC
7936 /* Clear error status */
7937 pci_write_config_word(tp->pdev,
708ebb3a 7938 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7939 PCI_EXP_DEVSTA_CED |
7940 PCI_EXP_DEVSTA_NFED |
7941 PCI_EXP_DEVSTA_FED |
7942 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7943 }
7944
ee6a99b5 7945 tg3_restore_pci_state(tp);
1da177e4 7946
63c3a66f
JP
7947 tg3_flag_clear(tp, CHIP_RESETTING);
7948 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7949
ee6a99b5 7950 val = 0;
63c3a66f 7951 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7952 val = tr32(MEMARB_MODE);
ee6a99b5 7953 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7954
7955 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7956 tg3_stop_fw(tp);
7957 tw32(0x5000, 0x400);
7958 }
7959
7960 tw32(GRC_MODE, tp->grc_mode);
7961
7962 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7963 val = tr32(0xc4);
1da177e4
LT
7964
7965 tw32(0xc4, val | (1 << 15));
7966 }
7967
7968 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7970 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7971 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7972 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7973 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7974 }
7975
f07e9af3 7976 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7977 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7978 val = tp->mac_mode;
f07e9af3 7979 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7980 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7981 val = tp->mac_mode;
1da177e4 7982 } else
d2394e6b
MC
7983 val = 0;
7984
7985 tw32_f(MAC_MODE, val);
1da177e4
LT
7986 udelay(40);
7987
77b483f1
MC
7988 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7989
7a6f4369
MC
7990 err = tg3_poll_fw(tp);
7991 if (err)
7992 return err;
1da177e4 7993
0a9140cf
MC
7994 tg3_mdio_start(tp);
7995
63c3a66f 7996 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7997 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7998 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7999 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8000 val = tr32(0x7c00);
1da177e4
LT
8001
8002 tw32(0x7c00, val | (1 << 25));
8003 }
8004
d78b59f5
MC
8005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8006 val = tr32(TG3_CPMU_CLCK_ORIDE);
8007 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8008 }
8009
1da177e4 8010 /* Reprobe ASF enable state. */
63c3a66f
JP
8011 tg3_flag_clear(tp, ENABLE_ASF);
8012 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8013 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8014 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8015 u32 nic_cfg;
8016
8017 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8018 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8019 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8020 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8021 if (tg3_flag(tp, 5750_PLUS))
8022 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8023 }
8024 }
8025
8026 return 0;
8027}
8028
65ec698d
MC
8029static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
8030static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 8031
1da177e4 8032/* tp->lock is held. */
944d980e 8033static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8034{
8035 int err;
8036
8037 tg3_stop_fw(tp);
8038
944d980e 8039 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8040
b3b7d6be 8041 tg3_abort_hw(tp, silent);
1da177e4
LT
8042 err = tg3_chip_reset(tp);
8043
daba2a63
MC
8044 __tg3_set_mac_addr(tp, 0);
8045
944d980e
MC
8046 tg3_write_sig_legacy(tp, kind);
8047 tg3_write_sig_post_reset(tp, kind);
1da177e4 8048
92feeabf
MC
8049 if (tp->hw_stats) {
8050 /* Save the stats across chip resets... */
b4017c53 8051 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
8052 tg3_get_estats(tp, &tp->estats_prev);
8053
8054 /* And make sure the next sample is new data */
8055 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8056 }
8057
1da177e4
LT
8058 if (err)
8059 return err;
8060
8061 return 0;
8062}
8063
1da177e4
LT
8064static int tg3_set_mac_addr(struct net_device *dev, void *p)
8065{
8066 struct tg3 *tp = netdev_priv(dev);
8067 struct sockaddr *addr = p;
986e0aeb 8068 int err = 0, skip_mac_1 = 0;
1da177e4 8069
f9804ddb 8070 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 8071 return -EADDRNOTAVAIL;
f9804ddb 8072
1da177e4
LT
8073 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8074
e75f7c90
MC
8075 if (!netif_running(dev))
8076 return 0;
8077
63c3a66f 8078 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8079 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8080
986e0aeb
MC
8081 addr0_high = tr32(MAC_ADDR_0_HIGH);
8082 addr0_low = tr32(MAC_ADDR_0_LOW);
8083 addr1_high = tr32(MAC_ADDR_1_HIGH);
8084 addr1_low = tr32(MAC_ADDR_1_LOW);
8085
8086 /* Skip MAC addr 1 if ASF is using it. */
8087 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8088 !(addr1_high == 0 && addr1_low == 0))
8089 skip_mac_1 = 1;
58712ef9 8090 }
986e0aeb
MC
8091 spin_lock_bh(&tp->lock);
8092 __tg3_set_mac_addr(tp, skip_mac_1);
8093 spin_unlock_bh(&tp->lock);
1da177e4 8094
b9ec6c1b 8095 return err;
1da177e4
LT
8096}
8097
8098/* tp->lock is held. */
8099static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8100 dma_addr_t mapping, u32 maxlen_flags,
8101 u32 nic_addr)
8102{
8103 tg3_write_mem(tp,
8104 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8105 ((u64) mapping >> 32));
8106 tg3_write_mem(tp,
8107 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8108 ((u64) mapping & 0xffffffff));
8109 tg3_write_mem(tp,
8110 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8111 maxlen_flags);
8112
63c3a66f 8113 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8114 tg3_write_mem(tp,
8115 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8116 nic_addr);
8117}
8118
d244c892 8119static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8120{
b6080e12
MC
8121 int i;
8122
63c3a66f 8123 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8124 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8125 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8126 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8127 } else {
8128 tw32(HOSTCC_TXCOL_TICKS, 0);
8129 tw32(HOSTCC_TXMAX_FRAMES, 0);
8130 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8131 }
b6080e12 8132
63c3a66f 8133 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8134 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8135 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8136 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8137 } else {
b6080e12
MC
8138 tw32(HOSTCC_RXCOL_TICKS, 0);
8139 tw32(HOSTCC_RXMAX_FRAMES, 0);
8140 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8141 }
b6080e12 8142
63c3a66f 8143 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8144 u32 val = ec->stats_block_coalesce_usecs;
8145
b6080e12
MC
8146 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8147 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8148
15f9850d
DM
8149 if (!netif_carrier_ok(tp->dev))
8150 val = 0;
8151
8152 tw32(HOSTCC_STAT_COAL_TICKS, val);
8153 }
b6080e12
MC
8154
8155 for (i = 0; i < tp->irq_cnt - 1; i++) {
8156 u32 reg;
8157
8158 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8159 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8160 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8161 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8162 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8163 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8164
63c3a66f 8165 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8166 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8167 tw32(reg, ec->tx_coalesce_usecs);
8168 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8169 tw32(reg, ec->tx_max_coalesced_frames);
8170 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8171 tw32(reg, ec->tx_max_coalesced_frames_irq);
8172 }
b6080e12
MC
8173 }
8174
8175 for (; i < tp->irq_max - 1; i++) {
8176 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8177 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8178 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8179
63c3a66f 8180 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8181 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8182 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8183 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8184 }
b6080e12 8185 }
15f9850d 8186}
1da177e4 8187
2d31ecaf
MC
8188/* tp->lock is held. */
8189static void tg3_rings_reset(struct tg3 *tp)
8190{
8191 int i;
f77a6a8e 8192 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8193 struct tg3_napi *tnapi = &tp->napi[0];
8194
8195 /* Disable all transmit rings but the first. */
63c3a66f 8196 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8197 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8198 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8199 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8200 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8201 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8202 else
8203 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8204
8205 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8206 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8207 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8208 BDINFO_FLAGS_DISABLED);
8209
8210
8211 /* Disable all receive return rings but the first. */
63c3a66f 8212 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8213 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8214 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8215 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8216 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8217 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8218 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8219 else
8220 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8221
8222 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8223 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8224 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8225 BDINFO_FLAGS_DISABLED);
8226
8227 /* Disable interrupts */
8228 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8229 tp->napi[0].chk_msi_cnt = 0;
8230 tp->napi[0].last_rx_cons = 0;
8231 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8232
8233 /* Zero mailbox registers. */
63c3a66f 8234 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8235 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8236 tp->napi[i].tx_prod = 0;
8237 tp->napi[i].tx_cons = 0;
63c3a66f 8238 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8239 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8240 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8241 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8242 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8243 tp->napi[i].last_rx_cons = 0;
8244 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8245 }
63c3a66f 8246 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8247 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8248 } else {
8249 tp->napi[0].tx_prod = 0;
8250 tp->napi[0].tx_cons = 0;
8251 tw32_mailbox(tp->napi[0].prodmbox, 0);
8252 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8253 }
2d31ecaf
MC
8254
8255 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8256 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8257 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8258 for (i = 0; i < 16; i++)
8259 tw32_tx_mbox(mbox + i * 8, 0);
8260 }
8261
8262 txrcb = NIC_SRAM_SEND_RCB;
8263 rxrcb = NIC_SRAM_RCV_RET_RCB;
8264
8265 /* Clear status block in ram. */
8266 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8267
8268 /* Set status block DMA address */
8269 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8270 ((u64) tnapi->status_mapping >> 32));
8271 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8272 ((u64) tnapi->status_mapping & 0xffffffff));
8273
f77a6a8e
MC
8274 if (tnapi->tx_ring) {
8275 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8276 (TG3_TX_RING_SIZE <<
8277 BDINFO_FLAGS_MAXLEN_SHIFT),
8278 NIC_SRAM_TX_BUFFER_DESC);
8279 txrcb += TG3_BDINFO_SIZE;
8280 }
8281
8282 if (tnapi->rx_rcb) {
8283 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8284 (tp->rx_ret_ring_mask + 1) <<
8285 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8286 rxrcb += TG3_BDINFO_SIZE;
8287 }
8288
8289 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8290
f77a6a8e
MC
8291 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8292 u64 mapping = (u64)tnapi->status_mapping;
8293 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8294 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8295
8296 /* Clear status block in ram. */
8297 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8298
19cfaecc
MC
8299 if (tnapi->tx_ring) {
8300 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8301 (TG3_TX_RING_SIZE <<
8302 BDINFO_FLAGS_MAXLEN_SHIFT),
8303 NIC_SRAM_TX_BUFFER_DESC);
8304 txrcb += TG3_BDINFO_SIZE;
8305 }
f77a6a8e
MC
8306
8307 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8308 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8309 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8310
8311 stblk += 8;
f77a6a8e
MC
8312 rxrcb += TG3_BDINFO_SIZE;
8313 }
2d31ecaf
MC
8314}
8315
eb07a940
MC
8316static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8317{
8318 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8319
63c3a66f
JP
8320 if (!tg3_flag(tp, 5750_PLUS) ||
8321 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8322 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8323 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8324 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8325 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8326 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8327 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8328 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8329 else
8330 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8331
8332 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8333 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8334
8335 val = min(nic_rep_thresh, host_rep_thresh);
8336 tw32(RCVBDI_STD_THRESH, val);
8337
63c3a66f 8338 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8339 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8340
63c3a66f 8341 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8342 return;
8343
513aa6ea 8344 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8345
8346 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8347
8348 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8349 tw32(RCVBDI_JUMBO_THRESH, val);
8350
63c3a66f 8351 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8352 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8353}
8354
ccd5ba9d
MC
8355static inline u32 calc_crc(unsigned char *buf, int len)
8356{
8357 u32 reg;
8358 u32 tmp;
8359 int j, k;
8360
8361 reg = 0xffffffff;
8362
8363 for (j = 0; j < len; j++) {
8364 reg ^= buf[j];
8365
8366 for (k = 0; k < 8; k++) {
8367 tmp = reg & 0x01;
8368
8369 reg >>= 1;
8370
8371 if (tmp)
8372 reg ^= 0xedb88320;
8373 }
8374 }
8375
8376 return ~reg;
8377}
8378
8379static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8380{
8381 /* accept or reject all multicast frames */
8382 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8383 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8384 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8385 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8386}
8387
8388static void __tg3_set_rx_mode(struct net_device *dev)
8389{
8390 struct tg3 *tp = netdev_priv(dev);
8391 u32 rx_mode;
8392
8393 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8394 RX_MODE_KEEP_VLAN_TAG);
8395
8396#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8397 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8398 * flag clear.
8399 */
8400 if (!tg3_flag(tp, ENABLE_ASF))
8401 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8402#endif
8403
8404 if (dev->flags & IFF_PROMISC) {
8405 /* Promiscuous mode. */
8406 rx_mode |= RX_MODE_PROMISC;
8407 } else if (dev->flags & IFF_ALLMULTI) {
8408 /* Accept all multicast. */
8409 tg3_set_multi(tp, 1);
8410 } else if (netdev_mc_empty(dev)) {
8411 /* Reject all multicast. */
8412 tg3_set_multi(tp, 0);
8413 } else {
8414 /* Accept one or more multicast(s). */
8415 struct netdev_hw_addr *ha;
8416 u32 mc_filter[4] = { 0, };
8417 u32 regidx;
8418 u32 bit;
8419 u32 crc;
8420
8421 netdev_for_each_mc_addr(ha, dev) {
8422 crc = calc_crc(ha->addr, ETH_ALEN);
8423 bit = ~crc & 0x7f;
8424 regidx = (bit & 0x60) >> 5;
8425 bit &= 0x1f;
8426 mc_filter[regidx] |= (1 << bit);
8427 }
8428
8429 tw32(MAC_HASH_REG_0, mc_filter[0]);
8430 tw32(MAC_HASH_REG_1, mc_filter[1]);
8431 tw32(MAC_HASH_REG_2, mc_filter[2]);
8432 tw32(MAC_HASH_REG_3, mc_filter[3]);
8433 }
8434
8435 if (rx_mode != tp->rx_mode) {
8436 tp->rx_mode = rx_mode;
8437 tw32_f(MAC_RX_MODE, rx_mode);
8438 udelay(10);
8439 }
8440}
8441
90415477
MC
8442static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8443{
8444 int i;
8445
8446 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8447 tp->rss_ind_tbl[i] =
8448 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8449}
8450
8451static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8452{
8453 int i;
8454
8455 if (!tg3_flag(tp, SUPPORT_MSIX))
8456 return;
8457
90415477 8458 if (tp->irq_cnt <= 2) {
bcebcc46 8459 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8460 return;
8461 }
8462
8463 /* Validate table against current IRQ count */
8464 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8465 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8466 break;
8467 }
8468
8469 if (i != TG3_RSS_INDIR_TBL_SIZE)
8470 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8471}
8472
90415477 8473static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8474{
8475 int i = 0;
8476 u32 reg = MAC_RSS_INDIR_TBL_0;
8477
8478 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8479 u32 val = tp->rss_ind_tbl[i];
8480 i++;
8481 for (; i % 8; i++) {
8482 val <<= 4;
8483 val |= tp->rss_ind_tbl[i];
8484 }
8485 tw32(reg, val);
8486 reg += 4;
8487 }
8488}
8489
1da177e4 8490/* tp->lock is held. */
8e7a22e3 8491static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8492{
8493 u32 val, rdmac_mode;
8494 int i, err, limit;
8fea32b9 8495 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8496
8497 tg3_disable_ints(tp);
8498
8499 tg3_stop_fw(tp);
8500
8501 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8502
63c3a66f 8503 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8504 tg3_abort_hw(tp, 1);
1da177e4 8505
699c0193
MC
8506 /* Enable MAC control of LPI */
8507 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8508 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8509 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8510 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8511
8512 tw32_f(TG3_CPMU_EEE_CTRL,
8513 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8514
a386b901
MC
8515 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8516 TG3_CPMU_EEEMD_LPI_IN_TX |
8517 TG3_CPMU_EEEMD_LPI_IN_RX |
8518 TG3_CPMU_EEEMD_EEE_ENABLE;
8519
8520 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8521 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8522
63c3a66f 8523 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8524 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8525
8526 tw32_f(TG3_CPMU_EEE_MODE, val);
8527
8528 tw32_f(TG3_CPMU_EEE_DBTMR1,
8529 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8530 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8531
8532 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8533 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8534 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8535 }
8536
603f1173 8537 if (reset_phy)
d4d2c558
MC
8538 tg3_phy_reset(tp);
8539
1da177e4
LT
8540 err = tg3_chip_reset(tp);
8541 if (err)
8542 return err;
8543
8544 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8545
bcb37f6c 8546 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8547 val = tr32(TG3_CPMU_CTRL);
8548 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8549 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8550
8551 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8552 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8553 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8554 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8555
8556 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8557 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8558 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8559 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8560
8561 val = tr32(TG3_CPMU_HST_ACC);
8562 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8563 val |= CPMU_HST_ACC_MACCLK_6_25;
8564 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8565 }
8566
33466d93
MC
8567 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8568 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8569 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8570 PCIE_PWR_MGMT_L1_THRESH_4MS;
8571 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8572
8573 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8574 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8575
8576 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8577
f40386c8
MC
8578 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8579 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8580 }
8581
63c3a66f 8582 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8583 u32 grc_mode = tr32(GRC_MODE);
8584
8585 /* Access the lower 1K of PL PCIE block registers. */
8586 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8587 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8588
8589 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8590 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8591 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8592
8593 tw32(GRC_MODE, grc_mode);
8594 }
8595
55086ad9 8596 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8597 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8598 u32 grc_mode = tr32(GRC_MODE);
cea46462 8599
5093eedc
MC
8600 /* Access the lower 1K of PL PCIE block registers. */
8601 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8602 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8603
5093eedc
MC
8604 val = tr32(TG3_PCIE_TLDLPL_PORT +
8605 TG3_PCIE_PL_LO_PHYCTL5);
8606 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8607 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8608
5093eedc
MC
8609 tw32(GRC_MODE, grc_mode);
8610 }
a977dbe8 8611
1ff30a59
MC
8612 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8613 u32 grc_mode = tr32(GRC_MODE);
8614
8615 /* Access the lower 1K of DL PCIE block registers. */
8616 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8617 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8618
8619 val = tr32(TG3_PCIE_TLDLPL_PORT +
8620 TG3_PCIE_DL_LO_FTSMAX);
8621 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8622 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8623 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8624
8625 tw32(GRC_MODE, grc_mode);
8626 }
8627
a977dbe8
MC
8628 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8629 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8630 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8631 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8632 }
8633
1da177e4
LT
8634 /* This works around an issue with Athlon chipsets on
8635 * B3 tigon3 silicon. This bit has no effect on any
8636 * other revision. But do not set this on PCI Express
795d01c5 8637 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8638 */
63c3a66f
JP
8639 if (!tg3_flag(tp, CPMU_PRESENT)) {
8640 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8641 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8642 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8643 }
1da177e4
LT
8644
8645 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8646 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8647 val = tr32(TG3PCI_PCISTATE);
8648 val |= PCISTATE_RETRY_SAME_DMA;
8649 tw32(TG3PCI_PCISTATE, val);
8650 }
8651
63c3a66f 8652 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8653 /* Allow reads and writes to the
8654 * APE register and memory space.
8655 */
8656 val = tr32(TG3PCI_PCISTATE);
8657 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8658 PCISTATE_ALLOW_APE_SHMEM_WR |
8659 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8660 tw32(TG3PCI_PCISTATE, val);
8661 }
8662
1da177e4
LT
8663 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8664 /* Enable some hw fixes. */
8665 val = tr32(TG3PCI_MSI_DATA);
8666 val |= (1 << 26) | (1 << 28) | (1 << 29);
8667 tw32(TG3PCI_MSI_DATA, val);
8668 }
8669
8670 /* Descriptor ring init may make accesses to the
8671 * NIC SRAM area to setup the TX descriptors, so we
8672 * can only do this after the hardware has been
8673 * successfully reset.
8674 */
32d8c572
MC
8675 err = tg3_init_rings(tp);
8676 if (err)
8677 return err;
1da177e4 8678
63c3a66f 8679 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8680 val = tr32(TG3PCI_DMA_RW_CTRL) &
8681 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8682 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8683 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8684 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8685 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8686 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8687 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8688 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8689 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8690 /* This value is determined during the probe time DMA
8691 * engine test, tg3_test_dma.
8692 */
8693 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8694 }
1da177e4
LT
8695
8696 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8697 GRC_MODE_4X_NIC_SEND_RINGS |
8698 GRC_MODE_NO_TX_PHDR_CSUM |
8699 GRC_MODE_NO_RX_PHDR_CSUM);
8700 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8701
8702 /* Pseudo-header checksum is done by hardware logic and not
8703 * the offload processers, so make the chip do the pseudo-
8704 * header checksums on receive. For transmit it is more
8705 * convenient to do the pseudo-header checksum in software
8706 * as Linux does that on transmit for us in all cases.
8707 */
8708 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8709
8710 tw32(GRC_MODE,
8711 tp->grc_mode |
8712 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8713
8714 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8715 val = tr32(GRC_MISC_CFG);
8716 val &= ~0xff;
8717 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8718 tw32(GRC_MISC_CFG, val);
8719
8720 /* Initialize MBUF/DESC pool. */
63c3a66f 8721 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8722 /* Do nothing. */
8723 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8724 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8726 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8727 else
8728 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8729 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8730 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8731 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8732 int fw_len;
8733
077f849d 8734 fw_len = tp->fw_len;
1da177e4
LT
8735 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8736 tw32(BUFMGR_MB_POOL_ADDR,
8737 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8738 tw32(BUFMGR_MB_POOL_SIZE,
8739 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8740 }
1da177e4 8741
0f893dc6 8742 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8743 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8744 tp->bufmgr_config.mbuf_read_dma_low_water);
8745 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8746 tp->bufmgr_config.mbuf_mac_rx_low_water);
8747 tw32(BUFMGR_MB_HIGH_WATER,
8748 tp->bufmgr_config.mbuf_high_water);
8749 } else {
8750 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8751 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8752 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8753 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8754 tw32(BUFMGR_MB_HIGH_WATER,
8755 tp->bufmgr_config.mbuf_high_water_jumbo);
8756 }
8757 tw32(BUFMGR_DMA_LOW_WATER,
8758 tp->bufmgr_config.dma_low_water);
8759 tw32(BUFMGR_DMA_HIGH_WATER,
8760 tp->bufmgr_config.dma_high_water);
8761
d309a46e
MC
8762 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8763 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8764 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8765 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8766 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8767 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8768 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8769 tw32(BUFMGR_MODE, val);
1da177e4
LT
8770 for (i = 0; i < 2000; i++) {
8771 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8772 break;
8773 udelay(10);
8774 }
8775 if (i >= 2000) {
05dbe005 8776 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8777 return -ENODEV;
8778 }
8779
eb07a940
MC
8780 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8781 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8782
eb07a940 8783 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8784
8785 /* Initialize TG3_BDINFO's at:
8786 * RCVDBDI_STD_BD: standard eth size rx ring
8787 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8788 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8789 *
8790 * like so:
8791 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8792 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8793 * ring attribute flags
8794 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8795 *
8796 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8797 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8798 *
8799 * The size of each ring is fixed in the firmware, but the location is
8800 * configurable.
8801 */
8802 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8803 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8804 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8805 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8806 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8807 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8808 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8809
fdb72b38 8810 /* Disable the mini ring */
63c3a66f 8811 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8812 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8813 BDINFO_FLAGS_DISABLED);
8814
fdb72b38
MC
8815 /* Program the jumbo buffer descriptor ring control
8816 * blocks on those devices that have them.
8817 */
a0512944 8818 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8819 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8820
63c3a66f 8821 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8822 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8823 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8824 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8825 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8826 val = TG3_RX_JMB_RING_SIZE(tp) <<
8827 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8828 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8829 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8830 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8831 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8832 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8833 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8834 } else {
8835 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8836 BDINFO_FLAGS_DISABLED);
8837 }
8838
63c3a66f 8839 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8840 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8841 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8842 val |= (TG3_RX_STD_DMA_SZ << 2);
8843 } else
04380d40 8844 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8845 } else
de9f5230 8846 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8847
8848 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8849
411da640 8850 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8851 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8852
63c3a66f
JP
8853 tpr->rx_jmb_prod_idx =
8854 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8855 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8856
2d31ecaf
MC
8857 tg3_rings_reset(tp);
8858
1da177e4 8859 /* Initialize MAC address and backoff seed. */
986e0aeb 8860 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8861
8862 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8863 tw32(MAC_RX_MTU_SIZE,
8864 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8865
8866 /* The slot time is changed by tg3_setup_phy if we
8867 * run at gigabit with half duplex.
8868 */
f2096f94
MC
8869 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8870 (6 << TX_LENGTHS_IPG_SHIFT) |
8871 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8872
8873 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8874 val |= tr32(MAC_TX_LENGTHS) &
8875 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8876 TX_LENGTHS_CNT_DWN_VAL_MSK);
8877
8878 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8879
8880 /* Receive rules. */
8881 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8882 tw32(RCVLPC_CONFIG, 0x0181);
8883
8884 /* Calculate RDMAC_MODE setting early, we need it to determine
8885 * the RCVLPC_STATE_ENABLE mask.
8886 */
8887 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8888 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8889 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8890 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8891 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8892
deabaac8 8893 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8894 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8895
57e6983c 8896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8897 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8898 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8899 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8900 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8901 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8902
c5908939
MC
8903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8904 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8905 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8907 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8908 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8909 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8910 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8911 }
8912 }
8913
63c3a66f 8914 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8915 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8916
63c3a66f
JP
8917 if (tg3_flag(tp, HW_TSO_1) ||
8918 tg3_flag(tp, HW_TSO_2) ||
8919 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8920 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8921
108a6c16 8922 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8925 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8926
f2096f94
MC
8927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8928 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8929
41a8a7ee
MC
8930 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8932 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8933 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8934 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8935 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8936 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8938 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8939 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8940 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8941 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8942 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8943 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8944 }
41a8a7ee
MC
8945 tw32(TG3_RDMA_RSRVCTRL_REG,
8946 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8947 }
8948
d78b59f5
MC
8949 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8951 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8952 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8953 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8954 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8955 }
8956
1da177e4 8957 /* Receive/send statistics. */
63c3a66f 8958 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8959 val = tr32(RCVLPC_STATS_ENABLE);
8960 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8961 tw32(RCVLPC_STATS_ENABLE, val);
8962 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8963 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8964 val = tr32(RCVLPC_STATS_ENABLE);
8965 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8966 tw32(RCVLPC_STATS_ENABLE, val);
8967 } else {
8968 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8969 }
8970 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8971 tw32(SNDDATAI_STATSENAB, 0xffffff);
8972 tw32(SNDDATAI_STATSCTRL,
8973 (SNDDATAI_SCTRL_ENABLE |
8974 SNDDATAI_SCTRL_FASTUPD));
8975
8976 /* Setup host coalescing engine. */
8977 tw32(HOSTCC_MODE, 0);
8978 for (i = 0; i < 2000; i++) {
8979 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8980 break;
8981 udelay(10);
8982 }
8983
d244c892 8984 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8985
63c3a66f 8986 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8987 /* Status/statistics block address. See tg3_timer,
8988 * the tg3_periodic_fetch_stats call there, and
8989 * tg3_get_stats to see how this works for 5705/5750 chips.
8990 */
1da177e4
LT
8991 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8992 ((u64) tp->stats_mapping >> 32));
8993 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8994 ((u64) tp->stats_mapping & 0xffffffff));
8995 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8996
1da177e4 8997 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8998
8999 /* Clear statistics and status block memory areas */
9000 for (i = NIC_SRAM_STATS_BLK;
9001 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9002 i += sizeof(u32)) {
9003 tg3_write_mem(tp, i, 0);
9004 udelay(40);
9005 }
1da177e4
LT
9006 }
9007
9008 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9009
9010 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9011 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9012 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9013 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9014
f07e9af3
MC
9015 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9016 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9017 /* reset to prevent losing 1st rx packet intermittently */
9018 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9019 udelay(10);
9020 }
9021
3bda1258 9022 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9023 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9024 MAC_MODE_FHDE_ENABLE;
9025 if (tg3_flag(tp, ENABLE_APE))
9026 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9027 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9028 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9029 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9030 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9031 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9032 udelay(40);
9033
314fba34 9034 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9035 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9036 * register to preserve the GPIO settings for LOMs. The GPIOs,
9037 * whether used as inputs or outputs, are set by boot code after
9038 * reset.
9039 */
63c3a66f 9040 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9041 u32 gpio_mask;
9042
9d26e213
MC
9043 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9044 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9045 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9046
9047 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9048 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9049 GRC_LCLCTRL_GPIO_OUTPUT3;
9050
af36e6b6
MC
9051 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9052 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9053
aaf84465 9054 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9055 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9056
9057 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9058 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9059 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9060 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9061 }
1da177e4
LT
9062 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9063 udelay(100);
9064
c3b5003b 9065 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9066 val = tr32(MSGINT_MODE);
c3b5003b
MC
9067 val |= MSGINT_MODE_ENABLE;
9068 if (tp->irq_cnt > 1)
9069 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9070 if (!tg3_flag(tp, 1SHOT_MSI))
9071 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9072 tw32(MSGINT_MODE, val);
9073 }
9074
63c3a66f 9075 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9076 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9077 udelay(40);
9078 }
9079
9080 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9081 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9082 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9083 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9084 WDMAC_MODE_LNGREAD_ENAB);
9085
c5908939
MC
9086 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9087 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9088 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9089 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9090 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9091 /* nothing */
9092 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9093 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9094 val |= WDMAC_MODE_RX_ACCEL;
9095 }
9096 }
9097
d9ab5ad1 9098 /* Enable host coalescing bug fix */
63c3a66f 9099 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9100 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9101
788a035e
MC
9102 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9103 val |= WDMAC_MODE_BURST_ALL_DATA;
9104
1da177e4
LT
9105 tw32_f(WDMAC_MODE, val);
9106 udelay(40);
9107
63c3a66f 9108 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9109 u16 pcix_cmd;
9110
9111 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9112 &pcix_cmd);
1da177e4 9113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9114 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9115 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9116 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9117 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9118 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9119 }
9974a356
MC
9120 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9121 pcix_cmd);
1da177e4
LT
9122 }
9123
9124 tw32_f(RDMAC_MODE, rdmac_mode);
9125 udelay(40);
9126
9127 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9128 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9129 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9130
9131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9132 tw32(SNDDATAC_MODE,
9133 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9134 else
9135 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9136
1da177e4
LT
9137 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9138 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9139 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9140 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9141 val |= RCVDBDI_MODE_LRG_RING_SZ;
9142 tw32(RCVDBDI_MODE, val);
1da177e4 9143 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9144 if (tg3_flag(tp, HW_TSO_1) ||
9145 tg3_flag(tp, HW_TSO_2) ||
9146 tg3_flag(tp, HW_TSO_3))
1da177e4 9147 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9148 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9149 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9150 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9151 tw32(SNDBDI_MODE, val);
1da177e4
LT
9152 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9153
9154 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9155 err = tg3_load_5701_a0_firmware_fix(tp);
9156 if (err)
9157 return err;
9158 }
9159
63c3a66f 9160 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9161 err = tg3_load_tso_firmware(tp);
9162 if (err)
9163 return err;
9164 }
1da177e4
LT
9165
9166 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9167
63c3a66f 9168 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9169 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9170 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9171
9172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9173 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9174 tp->tx_mode &= ~val;
9175 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9176 }
9177
1da177e4
LT
9178 tw32_f(MAC_TX_MODE, tp->tx_mode);
9179 udelay(100);
9180
63c3a66f 9181 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9182 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9183
9184 /* Setup the "secret" hash key. */
9185 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9186 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9187 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9188 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9189 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9190 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9191 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9192 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9193 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9194 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9195 }
9196
1da177e4 9197 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9198 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9199 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9200
63c3a66f 9201 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9202 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9203 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9204 RX_MODE_RSS_IPV6_HASH_EN |
9205 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9206 RX_MODE_RSS_IPV4_HASH_EN |
9207 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9208
1da177e4
LT
9209 tw32_f(MAC_RX_MODE, tp->rx_mode);
9210 udelay(10);
9211
1da177e4
LT
9212 tw32(MAC_LED_CTRL, tp->led_ctrl);
9213
9214 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9215 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9216 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9217 udelay(10);
9218 }
9219 tw32_f(MAC_RX_MODE, tp->rx_mode);
9220 udelay(10);
9221
f07e9af3 9222 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9223 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9224 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9225 /* Set drive transmission level to 1.2V */
9226 /* only if the signal pre-emphasis bit is not set */
9227 val = tr32(MAC_SERDES_CFG);
9228 val &= 0xfffff000;
9229 val |= 0x880;
9230 tw32(MAC_SERDES_CFG, val);
9231 }
9232 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9233 tw32(MAC_SERDES_CFG, 0x616000);
9234 }
9235
9236 /* Prevent chip from dropping frames when flow control
9237 * is enabled.
9238 */
55086ad9 9239 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9240 val = 1;
9241 else
9242 val = 2;
9243 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9244
9245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9246 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9247 /* Use hardware link auto-negotiation */
63c3a66f 9248 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9249 }
9250
f07e9af3 9251 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9252 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9253 u32 tmp;
9254
9255 tmp = tr32(SERDES_RX_CTRL);
9256 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9257 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9258 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9259 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9260 }
9261
63c3a66f 9262 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 9263 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 9264 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 9265
dd477003
MC
9266 err = tg3_setup_phy(tp, 0);
9267 if (err)
9268 return err;
1da177e4 9269
f07e9af3
MC
9270 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9271 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9272 u32 tmp;
9273
9274 /* Clear CRC stats. */
9275 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9276 tg3_writephy(tp, MII_TG3_TEST1,
9277 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9278 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9279 }
1da177e4
LT
9280 }
9281 }
9282
9283 __tg3_set_rx_mode(tp->dev);
9284
9285 /* Initialize receive rules. */
9286 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9287 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9288 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9289 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9290
63c3a66f 9291 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9292 limit = 8;
9293 else
9294 limit = 16;
63c3a66f 9295 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9296 limit -= 4;
9297 switch (limit) {
9298 case 16:
9299 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9300 case 15:
9301 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9302 case 14:
9303 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9304 case 13:
9305 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9306 case 12:
9307 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9308 case 11:
9309 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9310 case 10:
9311 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9312 case 9:
9313 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9314 case 8:
9315 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9316 case 7:
9317 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9318 case 6:
9319 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9320 case 5:
9321 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9322 case 4:
9323 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9324 case 3:
9325 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9326 case 2:
9327 case 1:
9328
9329 default:
9330 break;
855e1111 9331 }
1da177e4 9332
63c3a66f 9333 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9334 /* Write our heartbeat update interval to APE. */
9335 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9336 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9337
1da177e4
LT
9338 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9339
1da177e4
LT
9340 return 0;
9341}
9342
9343/* Called at device open time to get the chip ready for
9344 * packet processing. Invoked with tp->lock held.
9345 */
8e7a22e3 9346static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9347{
1da177e4
LT
9348 tg3_switch_clocks(tp);
9349
9350 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9351
2f751b67 9352 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9353}
9354
9355#define TG3_STAT_ADD32(PSTAT, REG) \
9356do { u32 __val = tr32(REG); \
9357 (PSTAT)->low += __val; \
9358 if ((PSTAT)->low < __val) \
9359 (PSTAT)->high += 1; \
9360} while (0)
9361
9362static void tg3_periodic_fetch_stats(struct tg3 *tp)
9363{
9364 struct tg3_hw_stats *sp = tp->hw_stats;
9365
9366 if (!netif_carrier_ok(tp->dev))
9367 return;
9368
9369 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9370 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9371 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9372 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9373 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9374 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9375 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9376 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9377 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9378 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9379 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9380 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9381 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9382
9383 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9384 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9385 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9386 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9387 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9388 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9389 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9390 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9391 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9392 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9393 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9394 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9395 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9396 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9397
9398 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9399 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9400 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9401 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9402 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9403 } else {
9404 u32 val = tr32(HOSTCC_FLOW_ATTN);
9405 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9406 if (val) {
9407 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9408 sp->rx_discards.low += val;
9409 if (sp->rx_discards.low < val)
9410 sp->rx_discards.high += 1;
9411 }
9412 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9413 }
463d305b 9414 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9415}
9416
0e6cf6a9
MC
9417static void tg3_chk_missed_msi(struct tg3 *tp)
9418{
9419 u32 i;
9420
9421 for (i = 0; i < tp->irq_cnt; i++) {
9422 struct tg3_napi *tnapi = &tp->napi[i];
9423
9424 if (tg3_has_work(tnapi)) {
9425 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9426 tnapi->last_tx_cons == tnapi->tx_cons) {
9427 if (tnapi->chk_msi_cnt < 1) {
9428 tnapi->chk_msi_cnt++;
9429 return;
9430 }
7f230735 9431 tg3_msi(0, tnapi);
0e6cf6a9
MC
9432 }
9433 }
9434 tnapi->chk_msi_cnt = 0;
9435 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9436 tnapi->last_tx_cons = tnapi->tx_cons;
9437 }
9438}
9439
1da177e4
LT
9440static void tg3_timer(unsigned long __opaque)
9441{
9442 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9443
5b190624 9444 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9445 goto restart_timer;
9446
f47c11ee 9447 spin_lock(&tp->lock);
1da177e4 9448
0e6cf6a9 9449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9450 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9451 tg3_chk_missed_msi(tp);
9452
63c3a66f 9453 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9454 /* All of this garbage is because when using non-tagged
9455 * IRQ status the mailbox/status_block protocol the chip
9456 * uses with the cpu is race prone.
9457 */
898a56f8 9458 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9459 tw32(GRC_LOCAL_CTRL,
9460 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9461 } else {
9462 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9463 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9464 }
1da177e4 9465
fac9b83e 9466 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9467 spin_unlock(&tp->lock);
db219973 9468 tg3_reset_task_schedule(tp);
5b190624 9469 goto restart_timer;
fac9b83e 9470 }
1da177e4
LT
9471 }
9472
1da177e4
LT
9473 /* This part only runs once per second. */
9474 if (!--tp->timer_counter) {
63c3a66f 9475 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9476 tg3_periodic_fetch_stats(tp);
9477
b0c5943f
MC
9478 if (tp->setlpicnt && !--tp->setlpicnt)
9479 tg3_phy_eee_enable(tp);
52b02d04 9480
63c3a66f 9481 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9482 u32 mac_stat;
9483 int phy_event;
9484
9485 mac_stat = tr32(MAC_STATUS);
9486
9487 phy_event = 0;
f07e9af3 9488 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9489 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9490 phy_event = 1;
9491 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9492 phy_event = 1;
9493
9494 if (phy_event)
9495 tg3_setup_phy(tp, 0);
63c3a66f 9496 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9497 u32 mac_stat = tr32(MAC_STATUS);
9498 int need_setup = 0;
9499
9500 if (netif_carrier_ok(tp->dev) &&
9501 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9502 need_setup = 1;
9503 }
be98da6a 9504 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9505 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9506 MAC_STATUS_SIGNAL_DET))) {
9507 need_setup = 1;
9508 }
9509 if (need_setup) {
3d3ebe74
MC
9510 if (!tp->serdes_counter) {
9511 tw32_f(MAC_MODE,
9512 (tp->mac_mode &
9513 ~MAC_MODE_PORT_MODE_MASK));
9514 udelay(40);
9515 tw32_f(MAC_MODE, tp->mac_mode);
9516 udelay(40);
9517 }
1da177e4
LT
9518 tg3_setup_phy(tp, 0);
9519 }
f07e9af3 9520 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9521 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9522 tg3_serdes_parallel_detect(tp);
57d8b880 9523 }
1da177e4
LT
9524
9525 tp->timer_counter = tp->timer_multiplier;
9526 }
9527
130b8e4d
MC
9528 /* Heartbeat is only sent once every 2 seconds.
9529 *
9530 * The heartbeat is to tell the ASF firmware that the host
9531 * driver is still alive. In the event that the OS crashes,
9532 * ASF needs to reset the hardware to free up the FIFO space
9533 * that may be filled with rx packets destined for the host.
9534 * If the FIFO is full, ASF will no longer function properly.
9535 *
9536 * Unintended resets have been reported on real time kernels
9537 * where the timer doesn't run on time. Netpoll will also have
9538 * same problem.
9539 *
9540 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9541 * to check the ring condition when the heartbeat is expiring
9542 * before doing the reset. This will prevent most unintended
9543 * resets.
9544 */
1da177e4 9545 if (!--tp->asf_counter) {
63c3a66f 9546 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9547 tg3_wait_for_event_ack(tp);
9548
bbadf503 9549 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9550 FWCMD_NICDRV_ALIVE3);
bbadf503 9551 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9552 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9553 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9554
9555 tg3_generate_fw_event(tp);
1da177e4
LT
9556 }
9557 tp->asf_counter = tp->asf_multiplier;
9558 }
9559
f47c11ee 9560 spin_unlock(&tp->lock);
1da177e4 9561
f475f163 9562restart_timer:
1da177e4
LT
9563 tp->timer.expires = jiffies + tp->timer_offset;
9564 add_timer(&tp->timer);
9565}
9566
21f7638e
MC
9567static void __devinit tg3_timer_init(struct tg3 *tp)
9568{
9569 if (tg3_flag(tp, TAGGED_STATUS) &&
9570 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9571 !tg3_flag(tp, 57765_CLASS))
9572 tp->timer_offset = HZ;
9573 else
9574 tp->timer_offset = HZ / 10;
9575
9576 BUG_ON(tp->timer_offset > HZ);
9577
9578 tp->timer_multiplier = (HZ / tp->timer_offset);
9579 tp->asf_multiplier = (HZ / tp->timer_offset) *
9580 TG3_FW_UPDATE_FREQ_SEC;
9581
9582 init_timer(&tp->timer);
9583 tp->timer.data = (unsigned long) tp;
9584 tp->timer.function = tg3_timer;
9585}
9586
9587static void tg3_timer_start(struct tg3 *tp)
9588{
9589 tp->asf_counter = tp->asf_multiplier;
9590 tp->timer_counter = tp->timer_multiplier;
9591
9592 tp->timer.expires = jiffies + tp->timer_offset;
9593 add_timer(&tp->timer);
9594}
9595
9596static void tg3_timer_stop(struct tg3 *tp)
9597{
9598 del_timer_sync(&tp->timer);
9599}
9600
9601/* Restart hardware after configuration changes, self-test, etc.
9602 * Invoked with tp->lock held.
9603 */
9604static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9605 __releases(tp->lock)
9606 __acquires(tp->lock)
9607{
9608 int err;
9609
9610 err = tg3_init_hw(tp, reset_phy);
9611 if (err) {
9612 netdev_err(tp->dev,
9613 "Failed to re-initialize device, aborting\n");
9614 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9615 tg3_full_unlock(tp);
9616 tg3_timer_stop(tp);
9617 tp->irq_sync = 0;
9618 tg3_napi_enable(tp);
9619 dev_close(tp->dev);
9620 tg3_full_lock(tp, 0);
9621 }
9622 return err;
9623}
9624
9625static void tg3_reset_task(struct work_struct *work)
9626{
9627 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9628 int err;
9629
9630 tg3_full_lock(tp, 0);
9631
9632 if (!netif_running(tp->dev)) {
9633 tg3_flag_clear(tp, RESET_TASK_PENDING);
9634 tg3_full_unlock(tp);
9635 return;
9636 }
9637
9638 tg3_full_unlock(tp);
9639
9640 tg3_phy_stop(tp);
9641
9642 tg3_netif_stop(tp);
9643
9644 tg3_full_lock(tp, 1);
9645
9646 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9647 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9648 tp->write32_rx_mbox = tg3_write_flush_reg32;
9649 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9650 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9651 }
9652
9653 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9654 err = tg3_init_hw(tp, 1);
9655 if (err)
9656 goto out;
9657
9658 tg3_netif_start(tp);
9659
9660out:
9661 tg3_full_unlock(tp);
9662
9663 if (!err)
9664 tg3_phy_start(tp);
9665
9666 tg3_flag_clear(tp, RESET_TASK_PENDING);
9667}
9668
4f125f42 9669static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9670{
7d12e780 9671 irq_handler_t fn;
fcfa0a32 9672 unsigned long flags;
4f125f42
MC
9673 char *name;
9674 struct tg3_napi *tnapi = &tp->napi[irq_num];
9675
9676 if (tp->irq_cnt == 1)
9677 name = tp->dev->name;
9678 else {
9679 name = &tnapi->irq_lbl[0];
9680 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9681 name[IFNAMSIZ-1] = 0;
9682 }
fcfa0a32 9683
63c3a66f 9684 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9685 fn = tg3_msi;
63c3a66f 9686 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9687 fn = tg3_msi_1shot;
ab392d2d 9688 flags = 0;
fcfa0a32
MC
9689 } else {
9690 fn = tg3_interrupt;
63c3a66f 9691 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9692 fn = tg3_interrupt_tagged;
ab392d2d 9693 flags = IRQF_SHARED;
fcfa0a32 9694 }
4f125f42
MC
9695
9696 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9697}
9698
7938109f
MC
9699static int tg3_test_interrupt(struct tg3 *tp)
9700{
09943a18 9701 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9702 struct net_device *dev = tp->dev;
b16250e3 9703 int err, i, intr_ok = 0;
f6eb9b1f 9704 u32 val;
7938109f 9705
d4bc3927
MC
9706 if (!netif_running(dev))
9707 return -ENODEV;
9708
7938109f
MC
9709 tg3_disable_ints(tp);
9710
4f125f42 9711 free_irq(tnapi->irq_vec, tnapi);
7938109f 9712
f6eb9b1f
MC
9713 /*
9714 * Turn off MSI one shot mode. Otherwise this test has no
9715 * observable way to know whether the interrupt was delivered.
9716 */
3aa1cdf8 9717 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9718 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9719 tw32(MSGINT_MODE, val);
9720 }
9721
4f125f42 9722 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 9723 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
9724 if (err)
9725 return err;
9726
898a56f8 9727 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9728 tg3_enable_ints(tp);
9729
9730 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9731 tnapi->coal_now);
7938109f
MC
9732
9733 for (i = 0; i < 5; i++) {
b16250e3
MC
9734 u32 int_mbox, misc_host_ctrl;
9735
898a56f8 9736 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9737 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9738
9739 if ((int_mbox != 0) ||
9740 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9741 intr_ok = 1;
7938109f 9742 break;
b16250e3
MC
9743 }
9744
3aa1cdf8
MC
9745 if (tg3_flag(tp, 57765_PLUS) &&
9746 tnapi->hw_status->status_tag != tnapi->last_tag)
9747 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9748
7938109f
MC
9749 msleep(10);
9750 }
9751
9752 tg3_disable_ints(tp);
9753
4f125f42 9754 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9755
4f125f42 9756 err = tg3_request_irq(tp, 0);
7938109f
MC
9757
9758 if (err)
9759 return err;
9760
f6eb9b1f
MC
9761 if (intr_ok) {
9762 /* Reenable MSI one shot mode. */
5b39de91 9763 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9764 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9765 tw32(MSGINT_MODE, val);
9766 }
7938109f 9767 return 0;
f6eb9b1f 9768 }
7938109f
MC
9769
9770 return -EIO;
9771}
9772
9773/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9774 * successfully restored
9775 */
9776static int tg3_test_msi(struct tg3 *tp)
9777{
7938109f
MC
9778 int err;
9779 u16 pci_cmd;
9780
63c3a66f 9781 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9782 return 0;
9783
9784 /* Turn off SERR reporting in case MSI terminates with Master
9785 * Abort.
9786 */
9787 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9788 pci_write_config_word(tp->pdev, PCI_COMMAND,
9789 pci_cmd & ~PCI_COMMAND_SERR);
9790
9791 err = tg3_test_interrupt(tp);
9792
9793 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9794
9795 if (!err)
9796 return 0;
9797
9798 /* other failures */
9799 if (err != -EIO)
9800 return err;
9801
9802 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9803 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9804 "to INTx mode. Please report this failure to the PCI "
9805 "maintainer and include system chipset information\n");
7938109f 9806
4f125f42 9807 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9808
7938109f
MC
9809 pci_disable_msi(tp->pdev);
9810
63c3a66f 9811 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9812 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9813
4f125f42 9814 err = tg3_request_irq(tp, 0);
7938109f
MC
9815 if (err)
9816 return err;
9817
9818 /* Need to reset the chip because the MSI cycle may have terminated
9819 * with Master Abort.
9820 */
f47c11ee 9821 tg3_full_lock(tp, 1);
7938109f 9822
944d980e 9823 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9824 err = tg3_init_hw(tp, 1);
7938109f 9825
f47c11ee 9826 tg3_full_unlock(tp);
7938109f
MC
9827
9828 if (err)
4f125f42 9829 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9830
9831 return err;
9832}
9833
9e9fd12d
MC
9834static int tg3_request_firmware(struct tg3 *tp)
9835{
9836 const __be32 *fw_data;
9837
9838 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9839 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9840 tp->fw_needed);
9e9fd12d
MC
9841 return -ENOENT;
9842 }
9843
9844 fw_data = (void *)tp->fw->data;
9845
9846 /* Firmware blob starts with version numbers, followed by
9847 * start address and _full_ length including BSS sections
9848 * (which must be longer than the actual data, of course
9849 */
9850
9851 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9852 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9853 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9854 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9855 release_firmware(tp->fw);
9856 tp->fw = NULL;
9857 return -EINVAL;
9858 }
9859
9860 /* We no longer need firmware; we have it. */
9861 tp->fw_needed = NULL;
9862 return 0;
9863}
9864
679563f4
MC
9865static bool tg3_enable_msix(struct tg3 *tp)
9866{
c3b5003b 9867 int i, rc;
679563f4
MC
9868 struct msix_entry msix_ent[tp->irq_max];
9869
c3b5003b
MC
9870 tp->irq_cnt = num_online_cpus();
9871 if (tp->irq_cnt > 1) {
9872 /* We want as many rx rings enabled as there are cpus.
9873 * In multiqueue MSI-X mode, the first MSI-X vector
9874 * only deals with link interrupts, etc, so we add
9875 * one to the number of vectors we are requesting.
9876 */
9877 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9878 }
679563f4
MC
9879
9880 for (i = 0; i < tp->irq_max; i++) {
9881 msix_ent[i].entry = i;
9882 msix_ent[i].vector = 0;
9883 }
9884
9885 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9886 if (rc < 0) {
9887 return false;
9888 } else if (rc != 0) {
679563f4
MC
9889 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9890 return false;
05dbe005
JP
9891 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9892 tp->irq_cnt, rc);
679563f4
MC
9893 tp->irq_cnt = rc;
9894 }
9895
9896 for (i = 0; i < tp->irq_max; i++)
9897 tp->napi[i].irq_vec = msix_ent[i].vector;
9898
2ddaad39
BH
9899 netif_set_real_num_tx_queues(tp->dev, 1);
9900 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9901 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9902 pci_disable_msix(tp->pdev);
9903 return false;
9904 }
b92b9040
MC
9905
9906 if (tp->irq_cnt > 1) {
63c3a66f 9907 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9908
9909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9910 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9911 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9912 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9913 }
9914 }
2430b031 9915
679563f4
MC
9916 return true;
9917}
9918
07b0173c
MC
9919static void tg3_ints_init(struct tg3 *tp)
9920{
63c3a66f
JP
9921 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9922 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9923 /* All MSI supporting chips should support tagged
9924 * status. Assert that this is the case.
9925 */
5129c3a3
MC
9926 netdev_warn(tp->dev,
9927 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9928 goto defcfg;
07b0173c 9929 }
4f125f42 9930
63c3a66f
JP
9931 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9932 tg3_flag_set(tp, USING_MSIX);
9933 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9934 tg3_flag_set(tp, USING_MSI);
679563f4 9935
63c3a66f 9936 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9937 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9938 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9939 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9940 if (!tg3_flag(tp, 1SHOT_MSI))
9941 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9942 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9943 }
9944defcfg:
63c3a66f 9945 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9946 tp->irq_cnt = 1;
9947 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9948 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9949 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9950 }
07b0173c
MC
9951}
9952
9953static void tg3_ints_fini(struct tg3 *tp)
9954{
63c3a66f 9955 if (tg3_flag(tp, USING_MSIX))
679563f4 9956 pci_disable_msix(tp->pdev);
63c3a66f 9957 else if (tg3_flag(tp, USING_MSI))
679563f4 9958 pci_disable_msi(tp->pdev);
63c3a66f
JP
9959 tg3_flag_clear(tp, USING_MSI);
9960 tg3_flag_clear(tp, USING_MSIX);
9961 tg3_flag_clear(tp, ENABLE_RSS);
9962 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9963}
9964
1da177e4
LT
9965static int tg3_open(struct net_device *dev)
9966{
9967 struct tg3 *tp = netdev_priv(dev);
4f125f42 9968 int i, err;
1da177e4 9969
9e9fd12d
MC
9970 if (tp->fw_needed) {
9971 err = tg3_request_firmware(tp);
9972 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9973 if (err)
9974 return err;
9975 } else if (err) {
05dbe005 9976 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9977 tg3_flag_clear(tp, TSO_CAPABLE);
9978 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9979 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9980 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9981 }
9982 }
9983
c49a1561
MC
9984 netif_carrier_off(tp->dev);
9985
c866b7ea 9986 err = tg3_power_up(tp);
2f751b67 9987 if (err)
bc1c7567 9988 return err;
2f751b67
MC
9989
9990 tg3_full_lock(tp, 0);
bc1c7567 9991
1da177e4 9992 tg3_disable_ints(tp);
63c3a66f 9993 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9994
f47c11ee 9995 tg3_full_unlock(tp);
1da177e4 9996
679563f4
MC
9997 /*
9998 * Setup interrupts first so we know how
9999 * many NAPI resources to allocate
10000 */
10001 tg3_ints_init(tp);
10002
90415477 10003 tg3_rss_check_indir_tbl(tp);
bcebcc46 10004
1da177e4
LT
10005 /* The placement of this call is tied
10006 * to the setup and use of Host TX descriptors.
10007 */
10008 err = tg3_alloc_consistent(tp);
10009 if (err)
679563f4 10010 goto err_out1;
88b06bc2 10011
66cfd1bd
MC
10012 tg3_napi_init(tp);
10013
fed97810 10014 tg3_napi_enable(tp);
1da177e4 10015
4f125f42
MC
10016 for (i = 0; i < tp->irq_cnt; i++) {
10017 struct tg3_napi *tnapi = &tp->napi[i];
10018 err = tg3_request_irq(tp, i);
10019 if (err) {
5bc09186
MC
10020 for (i--; i >= 0; i--) {
10021 tnapi = &tp->napi[i];
4f125f42 10022 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
10023 }
10024 goto err_out2;
4f125f42
MC
10025 }
10026 }
1da177e4 10027
f47c11ee 10028 tg3_full_lock(tp, 0);
1da177e4 10029
8e7a22e3 10030 err = tg3_init_hw(tp, 1);
1da177e4 10031 if (err) {
944d980e 10032 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10033 tg3_free_rings(tp);
1da177e4
LT
10034 }
10035
f47c11ee 10036 tg3_full_unlock(tp);
1da177e4 10037
07b0173c 10038 if (err)
679563f4 10039 goto err_out3;
1da177e4 10040
63c3a66f 10041 if (tg3_flag(tp, USING_MSI)) {
7938109f 10042 err = tg3_test_msi(tp);
fac9b83e 10043
7938109f 10044 if (err) {
f47c11ee 10045 tg3_full_lock(tp, 0);
944d980e 10046 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10047 tg3_free_rings(tp);
f47c11ee 10048 tg3_full_unlock(tp);
7938109f 10049
679563f4 10050 goto err_out2;
7938109f 10051 }
fcfa0a32 10052
63c3a66f 10053 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10054 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10055
f6eb9b1f
MC
10056 tw32(PCIE_TRANSACTION_CFG,
10057 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10058 }
7938109f
MC
10059 }
10060
b02fd9e3
MC
10061 tg3_phy_start(tp);
10062
f47c11ee 10063 tg3_full_lock(tp, 0);
1da177e4 10064
21f7638e 10065 tg3_timer_start(tp);
63c3a66f 10066 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10067 tg3_enable_ints(tp);
10068
f47c11ee 10069 tg3_full_unlock(tp);
1da177e4 10070
fe5f5787 10071 netif_tx_start_all_queues(dev);
1da177e4 10072
06c03c02
MB
10073 /*
10074 * Reset loopback feature if it was turned on while the device was down
10075 * make sure that it's installed properly now.
10076 */
10077 if (dev->features & NETIF_F_LOOPBACK)
10078 tg3_set_loopback(dev, dev->features);
10079
1da177e4 10080 return 0;
07b0173c 10081
679563f4 10082err_out3:
4f125f42
MC
10083 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10084 struct tg3_napi *tnapi = &tp->napi[i];
10085 free_irq(tnapi->irq_vec, tnapi);
10086 }
07b0173c 10087
679563f4 10088err_out2:
fed97810 10089 tg3_napi_disable(tp);
66cfd1bd 10090 tg3_napi_fini(tp);
07b0173c 10091 tg3_free_consistent(tp);
679563f4
MC
10092
10093err_out1:
10094 tg3_ints_fini(tp);
cd0d7228
MC
10095 tg3_frob_aux_power(tp, false);
10096 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 10097 return err;
1da177e4
LT
10098}
10099
1da177e4
LT
10100static int tg3_close(struct net_device *dev)
10101{
4f125f42 10102 int i;
1da177e4
LT
10103 struct tg3 *tp = netdev_priv(dev);
10104
fed97810 10105 tg3_napi_disable(tp);
db219973 10106 tg3_reset_task_cancel(tp);
7faa006f 10107
fe5f5787 10108 netif_tx_stop_all_queues(dev);
1da177e4 10109
21f7638e 10110 tg3_timer_stop(tp);
1da177e4 10111
24bb4fb6
MC
10112 tg3_phy_stop(tp);
10113
f47c11ee 10114 tg3_full_lock(tp, 1);
1da177e4
LT
10115
10116 tg3_disable_ints(tp);
10117
944d980e 10118 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10119 tg3_free_rings(tp);
63c3a66f 10120 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10121
f47c11ee 10122 tg3_full_unlock(tp);
1da177e4 10123
4f125f42
MC
10124 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10125 struct tg3_napi *tnapi = &tp->napi[i];
10126 free_irq(tnapi->irq_vec, tnapi);
10127 }
07b0173c
MC
10128
10129 tg3_ints_fini(tp);
1da177e4 10130
92feeabf
MC
10131 /* Clear stats across close / open calls */
10132 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10133 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10134
66cfd1bd
MC
10135 tg3_napi_fini(tp);
10136
1da177e4
LT
10137 tg3_free_consistent(tp);
10138
c866b7ea 10139 tg3_power_down(tp);
bc1c7567
MC
10140
10141 netif_carrier_off(tp->dev);
10142
1da177e4
LT
10143 return 0;
10144}
10145
511d2224 10146static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10147{
10148 return ((u64)val->high << 32) | ((u64)val->low);
10149}
10150
65ec698d 10151static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10152{
10153 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10154
f07e9af3 10155 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10156 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10158 u32 val;
10159
569a5df8
MC
10160 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10161 tg3_writephy(tp, MII_TG3_TEST1,
10162 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10163 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10164 } else
10165 val = 0;
1da177e4
LT
10166
10167 tp->phy_crc_errors += val;
10168
10169 return tp->phy_crc_errors;
10170 }
10171
10172 return get_stat64(&hw_stats->rx_fcs_errors);
10173}
10174
10175#define ESTAT_ADD(member) \
10176 estats->member = old_estats->member + \
511d2224 10177 get_stat64(&hw_stats->member)
1da177e4 10178
65ec698d 10179static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 10180{
1da177e4
LT
10181 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10182 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10183
1da177e4
LT
10184 ESTAT_ADD(rx_octets);
10185 ESTAT_ADD(rx_fragments);
10186 ESTAT_ADD(rx_ucast_packets);
10187 ESTAT_ADD(rx_mcast_packets);
10188 ESTAT_ADD(rx_bcast_packets);
10189 ESTAT_ADD(rx_fcs_errors);
10190 ESTAT_ADD(rx_align_errors);
10191 ESTAT_ADD(rx_xon_pause_rcvd);
10192 ESTAT_ADD(rx_xoff_pause_rcvd);
10193 ESTAT_ADD(rx_mac_ctrl_rcvd);
10194 ESTAT_ADD(rx_xoff_entered);
10195 ESTAT_ADD(rx_frame_too_long_errors);
10196 ESTAT_ADD(rx_jabbers);
10197 ESTAT_ADD(rx_undersize_packets);
10198 ESTAT_ADD(rx_in_length_errors);
10199 ESTAT_ADD(rx_out_length_errors);
10200 ESTAT_ADD(rx_64_or_less_octet_packets);
10201 ESTAT_ADD(rx_65_to_127_octet_packets);
10202 ESTAT_ADD(rx_128_to_255_octet_packets);
10203 ESTAT_ADD(rx_256_to_511_octet_packets);
10204 ESTAT_ADD(rx_512_to_1023_octet_packets);
10205 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10206 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10207 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10208 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10209 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10210
10211 ESTAT_ADD(tx_octets);
10212 ESTAT_ADD(tx_collisions);
10213 ESTAT_ADD(tx_xon_sent);
10214 ESTAT_ADD(tx_xoff_sent);
10215 ESTAT_ADD(tx_flow_control);
10216 ESTAT_ADD(tx_mac_errors);
10217 ESTAT_ADD(tx_single_collisions);
10218 ESTAT_ADD(tx_mult_collisions);
10219 ESTAT_ADD(tx_deferred);
10220 ESTAT_ADD(tx_excessive_collisions);
10221 ESTAT_ADD(tx_late_collisions);
10222 ESTAT_ADD(tx_collide_2times);
10223 ESTAT_ADD(tx_collide_3times);
10224 ESTAT_ADD(tx_collide_4times);
10225 ESTAT_ADD(tx_collide_5times);
10226 ESTAT_ADD(tx_collide_6times);
10227 ESTAT_ADD(tx_collide_7times);
10228 ESTAT_ADD(tx_collide_8times);
10229 ESTAT_ADD(tx_collide_9times);
10230 ESTAT_ADD(tx_collide_10times);
10231 ESTAT_ADD(tx_collide_11times);
10232 ESTAT_ADD(tx_collide_12times);
10233 ESTAT_ADD(tx_collide_13times);
10234 ESTAT_ADD(tx_collide_14times);
10235 ESTAT_ADD(tx_collide_15times);
10236 ESTAT_ADD(tx_ucast_packets);
10237 ESTAT_ADD(tx_mcast_packets);
10238 ESTAT_ADD(tx_bcast_packets);
10239 ESTAT_ADD(tx_carrier_sense_errors);
10240 ESTAT_ADD(tx_discards);
10241 ESTAT_ADD(tx_errors);
10242
10243 ESTAT_ADD(dma_writeq_full);
10244 ESTAT_ADD(dma_write_prioq_full);
10245 ESTAT_ADD(rxbds_empty);
10246 ESTAT_ADD(rx_discards);
10247 ESTAT_ADD(rx_errors);
10248 ESTAT_ADD(rx_threshold_hit);
10249
10250 ESTAT_ADD(dma_readq_full);
10251 ESTAT_ADD(dma_read_prioq_full);
10252 ESTAT_ADD(tx_comp_queue_full);
10253
10254 ESTAT_ADD(ring_set_send_prod_index);
10255 ESTAT_ADD(ring_status_update);
10256 ESTAT_ADD(nic_irqs);
10257 ESTAT_ADD(nic_avoided_irqs);
10258 ESTAT_ADD(nic_tx_threshold_hit);
10259
4452d099 10260 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
10261}
10262
65ec698d 10263static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 10264{
511d2224 10265 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10266 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10267
1da177e4
LT
10268 stats->rx_packets = old_stats->rx_packets +
10269 get_stat64(&hw_stats->rx_ucast_packets) +
10270 get_stat64(&hw_stats->rx_mcast_packets) +
10271 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10272
1da177e4
LT
10273 stats->tx_packets = old_stats->tx_packets +
10274 get_stat64(&hw_stats->tx_ucast_packets) +
10275 get_stat64(&hw_stats->tx_mcast_packets) +
10276 get_stat64(&hw_stats->tx_bcast_packets);
10277
10278 stats->rx_bytes = old_stats->rx_bytes +
10279 get_stat64(&hw_stats->rx_octets);
10280 stats->tx_bytes = old_stats->tx_bytes +
10281 get_stat64(&hw_stats->tx_octets);
10282
10283 stats->rx_errors = old_stats->rx_errors +
4f63b877 10284 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10285 stats->tx_errors = old_stats->tx_errors +
10286 get_stat64(&hw_stats->tx_errors) +
10287 get_stat64(&hw_stats->tx_mac_errors) +
10288 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10289 get_stat64(&hw_stats->tx_discards);
10290
10291 stats->multicast = old_stats->multicast +
10292 get_stat64(&hw_stats->rx_mcast_packets);
10293 stats->collisions = old_stats->collisions +
10294 get_stat64(&hw_stats->tx_collisions);
10295
10296 stats->rx_length_errors = old_stats->rx_length_errors +
10297 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10298 get_stat64(&hw_stats->rx_undersize_packets);
10299
10300 stats->rx_over_errors = old_stats->rx_over_errors +
10301 get_stat64(&hw_stats->rxbds_empty);
10302 stats->rx_frame_errors = old_stats->rx_frame_errors +
10303 get_stat64(&hw_stats->rx_align_errors);
10304 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10305 get_stat64(&hw_stats->tx_discards);
10306 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10307 get_stat64(&hw_stats->tx_carrier_sense_errors);
10308
10309 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 10310 tg3_calc_crc_errors(tp);
1da177e4 10311
4f63b877
JL
10312 stats->rx_missed_errors = old_stats->rx_missed_errors +
10313 get_stat64(&hw_stats->rx_discards);
10314
b0057c51 10315 stats->rx_dropped = tp->rx_dropped;
48855432 10316 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
10317}
10318
1da177e4
LT
10319static int tg3_get_regs_len(struct net_device *dev)
10320{
97bd8e49 10321 return TG3_REG_BLK_SIZE;
1da177e4
LT
10322}
10323
10324static void tg3_get_regs(struct net_device *dev,
10325 struct ethtool_regs *regs, void *_p)
10326{
1da177e4 10327 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10328
10329 regs->version = 0;
10330
97bd8e49 10331 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10332
80096068 10333 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10334 return;
10335
f47c11ee 10336 tg3_full_lock(tp, 0);
1da177e4 10337
97bd8e49 10338 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10339
f47c11ee 10340 tg3_full_unlock(tp);
1da177e4
LT
10341}
10342
10343static int tg3_get_eeprom_len(struct net_device *dev)
10344{
10345 struct tg3 *tp = netdev_priv(dev);
10346
10347 return tp->nvram_size;
10348}
10349
1da177e4
LT
10350static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10351{
10352 struct tg3 *tp = netdev_priv(dev);
10353 int ret;
10354 u8 *pd;
b9fc7dc5 10355 u32 i, offset, len, b_offset, b_count;
a9dc529d 10356 __be32 val;
1da177e4 10357
63c3a66f 10358 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10359 return -EINVAL;
10360
80096068 10361 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10362 return -EAGAIN;
10363
1da177e4
LT
10364 offset = eeprom->offset;
10365 len = eeprom->len;
10366 eeprom->len = 0;
10367
10368 eeprom->magic = TG3_EEPROM_MAGIC;
10369
10370 if (offset & 3) {
10371 /* adjustments to start on required 4 byte boundary */
10372 b_offset = offset & 3;
10373 b_count = 4 - b_offset;
10374 if (b_count > len) {
10375 /* i.e. offset=1 len=2 */
10376 b_count = len;
10377 }
a9dc529d 10378 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10379 if (ret)
10380 return ret;
be98da6a 10381 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10382 len -= b_count;
10383 offset += b_count;
c6cdf436 10384 eeprom->len += b_count;
1da177e4
LT
10385 }
10386
25985edc 10387 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10388 pd = &data[eeprom->len];
10389 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10390 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10391 if (ret) {
10392 eeprom->len += i;
10393 return ret;
10394 }
1da177e4
LT
10395 memcpy(pd + i, &val, 4);
10396 }
10397 eeprom->len += i;
10398
10399 if (len & 3) {
10400 /* read last bytes not ending on 4 byte boundary */
10401 pd = &data[eeprom->len];
10402 b_count = len & 3;
10403 b_offset = offset + len - b_count;
a9dc529d 10404 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10405 if (ret)
10406 return ret;
b9fc7dc5 10407 memcpy(pd, &val, b_count);
1da177e4
LT
10408 eeprom->len += b_count;
10409 }
10410 return 0;
10411}
10412
1da177e4
LT
10413static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10414{
10415 struct tg3 *tp = netdev_priv(dev);
10416 int ret;
b9fc7dc5 10417 u32 offset, len, b_offset, odd_len;
1da177e4 10418 u8 *buf;
a9dc529d 10419 __be32 start, end;
1da177e4 10420
80096068 10421 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10422 return -EAGAIN;
10423
63c3a66f 10424 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10425 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10426 return -EINVAL;
10427
10428 offset = eeprom->offset;
10429 len = eeprom->len;
10430
10431 if ((b_offset = (offset & 3))) {
10432 /* adjustments to start on required 4 byte boundary */
a9dc529d 10433 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10434 if (ret)
10435 return ret;
1da177e4
LT
10436 len += b_offset;
10437 offset &= ~3;
1c8594b4
MC
10438 if (len < 4)
10439 len = 4;
1da177e4
LT
10440 }
10441
10442 odd_len = 0;
1c8594b4 10443 if (len & 3) {
1da177e4
LT
10444 /* adjustments to end on required 4 byte boundary */
10445 odd_len = 1;
10446 len = (len + 3) & ~3;
a9dc529d 10447 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10448 if (ret)
10449 return ret;
1da177e4
LT
10450 }
10451
10452 buf = data;
10453 if (b_offset || odd_len) {
10454 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10455 if (!buf)
1da177e4
LT
10456 return -ENOMEM;
10457 if (b_offset)
10458 memcpy(buf, &start, 4);
10459 if (odd_len)
10460 memcpy(buf+len-4, &end, 4);
10461 memcpy(buf + b_offset, data, eeprom->len);
10462 }
10463
10464 ret = tg3_nvram_write_block(tp, offset, len, buf);
10465
10466 if (buf != data)
10467 kfree(buf);
10468
10469 return ret;
10470}
10471
10472static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10473{
b02fd9e3
MC
10474 struct tg3 *tp = netdev_priv(dev);
10475
63c3a66f 10476 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10477 struct phy_device *phydev;
f07e9af3 10478 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10479 return -EAGAIN;
3f0e3ad7
MC
10480 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10481 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10482 }
6aa20a22 10483
1da177e4
LT
10484 cmd->supported = (SUPPORTED_Autoneg);
10485
f07e9af3 10486 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10487 cmd->supported |= (SUPPORTED_1000baseT_Half |
10488 SUPPORTED_1000baseT_Full);
10489
f07e9af3 10490 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10491 cmd->supported |= (SUPPORTED_100baseT_Half |
10492 SUPPORTED_100baseT_Full |
10493 SUPPORTED_10baseT_Half |
10494 SUPPORTED_10baseT_Full |
3bebab59 10495 SUPPORTED_TP);
ef348144
KK
10496 cmd->port = PORT_TP;
10497 } else {
1da177e4 10498 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10499 cmd->port = PORT_FIBRE;
10500 }
6aa20a22 10501
1da177e4 10502 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10503 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10504 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10505 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10506 cmd->advertising |= ADVERTISED_Pause;
10507 } else {
10508 cmd->advertising |= ADVERTISED_Pause |
10509 ADVERTISED_Asym_Pause;
10510 }
10511 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10512 cmd->advertising |= ADVERTISED_Asym_Pause;
10513 }
10514 }
859edb26 10515 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10516 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10517 cmd->duplex = tp->link_config.active_duplex;
859edb26 10518 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10519 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10520 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10521 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10522 else
10523 cmd->eth_tp_mdix = ETH_TP_MDI;
10524 }
64c22182 10525 } else {
e740522e
MC
10526 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
10527 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 10528 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10529 }
882e9793 10530 cmd->phy_address = tp->phy_addr;
7e5856bd 10531 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10532 cmd->autoneg = tp->link_config.autoneg;
10533 cmd->maxtxpkt = 0;
10534 cmd->maxrxpkt = 0;
10535 return 0;
10536}
6aa20a22 10537
1da177e4
LT
10538static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10539{
10540 struct tg3 *tp = netdev_priv(dev);
25db0338 10541 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10542
63c3a66f 10543 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10544 struct phy_device *phydev;
f07e9af3 10545 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10546 return -EAGAIN;
3f0e3ad7
MC
10547 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10548 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10549 }
10550
7e5856bd
MC
10551 if (cmd->autoneg != AUTONEG_ENABLE &&
10552 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10553 return -EINVAL;
7e5856bd
MC
10554
10555 if (cmd->autoneg == AUTONEG_DISABLE &&
10556 cmd->duplex != DUPLEX_FULL &&
10557 cmd->duplex != DUPLEX_HALF)
37ff238d 10558 return -EINVAL;
1da177e4 10559
7e5856bd
MC
10560 if (cmd->autoneg == AUTONEG_ENABLE) {
10561 u32 mask = ADVERTISED_Autoneg |
10562 ADVERTISED_Pause |
10563 ADVERTISED_Asym_Pause;
10564
f07e9af3 10565 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10566 mask |= ADVERTISED_1000baseT_Half |
10567 ADVERTISED_1000baseT_Full;
10568
f07e9af3 10569 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10570 mask |= ADVERTISED_100baseT_Half |
10571 ADVERTISED_100baseT_Full |
10572 ADVERTISED_10baseT_Half |
10573 ADVERTISED_10baseT_Full |
10574 ADVERTISED_TP;
10575 else
10576 mask |= ADVERTISED_FIBRE;
10577
10578 if (cmd->advertising & ~mask)
10579 return -EINVAL;
10580
10581 mask &= (ADVERTISED_1000baseT_Half |
10582 ADVERTISED_1000baseT_Full |
10583 ADVERTISED_100baseT_Half |
10584 ADVERTISED_100baseT_Full |
10585 ADVERTISED_10baseT_Half |
10586 ADVERTISED_10baseT_Full);
10587
10588 cmd->advertising &= mask;
10589 } else {
f07e9af3 10590 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10591 if (speed != SPEED_1000)
7e5856bd
MC
10592 return -EINVAL;
10593
10594 if (cmd->duplex != DUPLEX_FULL)
10595 return -EINVAL;
10596 } else {
25db0338
DD
10597 if (speed != SPEED_100 &&
10598 speed != SPEED_10)
7e5856bd
MC
10599 return -EINVAL;
10600 }
10601 }
10602
f47c11ee 10603 tg3_full_lock(tp, 0);
1da177e4
LT
10604
10605 tp->link_config.autoneg = cmd->autoneg;
10606 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10607 tp->link_config.advertising = (cmd->advertising |
10608 ADVERTISED_Autoneg);
e740522e
MC
10609 tp->link_config.speed = SPEED_UNKNOWN;
10610 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
10611 } else {
10612 tp->link_config.advertising = 0;
25db0338 10613 tp->link_config.speed = speed;
1da177e4 10614 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10615 }
6aa20a22 10616
1da177e4
LT
10617 if (netif_running(dev))
10618 tg3_setup_phy(tp, 1);
10619
f47c11ee 10620 tg3_full_unlock(tp);
6aa20a22 10621
1da177e4
LT
10622 return 0;
10623}
6aa20a22 10624
1da177e4
LT
10625static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10626{
10627 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10628
68aad78c
RJ
10629 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10630 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10631 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10632 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10633}
6aa20a22 10634
1da177e4
LT
10635static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10636{
10637 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10638
63c3a66f 10639 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10640 wol->supported = WAKE_MAGIC;
10641 else
10642 wol->supported = 0;
1da177e4 10643 wol->wolopts = 0;
63c3a66f 10644 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10645 wol->wolopts = WAKE_MAGIC;
10646 memset(&wol->sopass, 0, sizeof(wol->sopass));
10647}
6aa20a22 10648
1da177e4
LT
10649static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10650{
10651 struct tg3 *tp = netdev_priv(dev);
12dac075 10652 struct device *dp = &tp->pdev->dev;
6aa20a22 10653
1da177e4
LT
10654 if (wol->wolopts & ~WAKE_MAGIC)
10655 return -EINVAL;
10656 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10657 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10658 return -EINVAL;
6aa20a22 10659
f2dc0d18
RW
10660 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10661
f47c11ee 10662 spin_lock_bh(&tp->lock);
f2dc0d18 10663 if (device_may_wakeup(dp))
63c3a66f 10664 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10665 else
63c3a66f 10666 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10667 spin_unlock_bh(&tp->lock);
6aa20a22 10668
1da177e4
LT
10669 return 0;
10670}
6aa20a22 10671
1da177e4
LT
10672static u32 tg3_get_msglevel(struct net_device *dev)
10673{
10674 struct tg3 *tp = netdev_priv(dev);
10675 return tp->msg_enable;
10676}
6aa20a22 10677
1da177e4
LT
10678static void tg3_set_msglevel(struct net_device *dev, u32 value)
10679{
10680 struct tg3 *tp = netdev_priv(dev);
10681 tp->msg_enable = value;
10682}
6aa20a22 10683
1da177e4
LT
10684static int tg3_nway_reset(struct net_device *dev)
10685{
10686 struct tg3 *tp = netdev_priv(dev);
1da177e4 10687 int r;
6aa20a22 10688
1da177e4
LT
10689 if (!netif_running(dev))
10690 return -EAGAIN;
10691
f07e9af3 10692 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10693 return -EINVAL;
10694
63c3a66f 10695 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10696 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10697 return -EAGAIN;
3f0e3ad7 10698 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10699 } else {
10700 u32 bmcr;
10701
10702 spin_lock_bh(&tp->lock);
10703 r = -EINVAL;
10704 tg3_readphy(tp, MII_BMCR, &bmcr);
10705 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10706 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10707 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10708 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10709 BMCR_ANENABLE);
10710 r = 0;
10711 }
10712 spin_unlock_bh(&tp->lock);
1da177e4 10713 }
6aa20a22 10714
1da177e4
LT
10715 return r;
10716}
6aa20a22 10717
1da177e4
LT
10718static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10719{
10720 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10721
2c49a44d 10722 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10723 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10724 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10725 else
10726 ering->rx_jumbo_max_pending = 0;
10727
10728 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10729
10730 ering->rx_pending = tp->rx_pending;
63c3a66f 10731 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10732 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10733 else
10734 ering->rx_jumbo_pending = 0;
10735
f3f3f27e 10736 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10737}
6aa20a22 10738
1da177e4
LT
10739static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10740{
10741 struct tg3 *tp = netdev_priv(dev);
646c9edd 10742 int i, irq_sync = 0, err = 0;
6aa20a22 10743
2c49a44d
MC
10744 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10745 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10746 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10747 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10748 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10749 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10750 return -EINVAL;
6aa20a22 10751
bbe832c0 10752 if (netif_running(dev)) {
b02fd9e3 10753 tg3_phy_stop(tp);
1da177e4 10754 tg3_netif_stop(tp);
bbe832c0
MC
10755 irq_sync = 1;
10756 }
1da177e4 10757
bbe832c0 10758 tg3_full_lock(tp, irq_sync);
6aa20a22 10759
1da177e4
LT
10760 tp->rx_pending = ering->rx_pending;
10761
63c3a66f 10762 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10763 tp->rx_pending > 63)
10764 tp->rx_pending = 63;
10765 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10766
6fd45cb8 10767 for (i = 0; i < tp->irq_max; i++)
646c9edd 10768 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10769
10770 if (netif_running(dev)) {
944d980e 10771 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10772 err = tg3_restart_hw(tp, 1);
10773 if (!err)
10774 tg3_netif_start(tp);
1da177e4
LT
10775 }
10776
f47c11ee 10777 tg3_full_unlock(tp);
6aa20a22 10778
b02fd9e3
MC
10779 if (irq_sync && !err)
10780 tg3_phy_start(tp);
10781
b9ec6c1b 10782 return err;
1da177e4 10783}
6aa20a22 10784
1da177e4
LT
10785static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10786{
10787 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10788
63c3a66f 10789 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10790
4a2db503 10791 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10792 epause->rx_pause = 1;
10793 else
10794 epause->rx_pause = 0;
10795
4a2db503 10796 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10797 epause->tx_pause = 1;
10798 else
10799 epause->tx_pause = 0;
1da177e4 10800}
6aa20a22 10801
1da177e4
LT
10802static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10803{
10804 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10805 int err = 0;
6aa20a22 10806
63c3a66f 10807 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10808 u32 newadv;
10809 struct phy_device *phydev;
1da177e4 10810
2712168f 10811 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10812
2712168f
MC
10813 if (!(phydev->supported & SUPPORTED_Pause) ||
10814 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10815 (epause->rx_pause != epause->tx_pause)))
2712168f 10816 return -EINVAL;
1da177e4 10817
2712168f
MC
10818 tp->link_config.flowctrl = 0;
10819 if (epause->rx_pause) {
10820 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10821
10822 if (epause->tx_pause) {
10823 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10824 newadv = ADVERTISED_Pause;
b02fd9e3 10825 } else
2712168f
MC
10826 newadv = ADVERTISED_Pause |
10827 ADVERTISED_Asym_Pause;
10828 } else if (epause->tx_pause) {
10829 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10830 newadv = ADVERTISED_Asym_Pause;
10831 } else
10832 newadv = 0;
10833
10834 if (epause->autoneg)
63c3a66f 10835 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10836 else
63c3a66f 10837 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10838
f07e9af3 10839 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10840 u32 oldadv = phydev->advertising &
10841 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10842 if (oldadv != newadv) {
10843 phydev->advertising &=
10844 ~(ADVERTISED_Pause |
10845 ADVERTISED_Asym_Pause);
10846 phydev->advertising |= newadv;
10847 if (phydev->autoneg) {
10848 /*
10849 * Always renegotiate the link to
10850 * inform our link partner of our
10851 * flow control settings, even if the
10852 * flow control is forced. Let
10853 * tg3_adjust_link() do the final
10854 * flow control setup.
10855 */
10856 return phy_start_aneg(phydev);
b02fd9e3 10857 }
b02fd9e3 10858 }
b02fd9e3 10859
2712168f 10860 if (!epause->autoneg)
b02fd9e3 10861 tg3_setup_flow_control(tp, 0, 0);
2712168f 10862 } else {
c6700ce2 10863 tp->link_config.advertising &=
2712168f
MC
10864 ~(ADVERTISED_Pause |
10865 ADVERTISED_Asym_Pause);
c6700ce2 10866 tp->link_config.advertising |= newadv;
b02fd9e3
MC
10867 }
10868 } else {
10869 int irq_sync = 0;
10870
10871 if (netif_running(dev)) {
10872 tg3_netif_stop(tp);
10873 irq_sync = 1;
10874 }
10875
10876 tg3_full_lock(tp, irq_sync);
10877
10878 if (epause->autoneg)
63c3a66f 10879 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10880 else
63c3a66f 10881 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10882 if (epause->rx_pause)
e18ce346 10883 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10884 else
e18ce346 10885 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10886 if (epause->tx_pause)
e18ce346 10887 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10888 else
e18ce346 10889 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10890
10891 if (netif_running(dev)) {
10892 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10893 err = tg3_restart_hw(tp, 1);
10894 if (!err)
10895 tg3_netif_start(tp);
10896 }
10897
10898 tg3_full_unlock(tp);
10899 }
6aa20a22 10900
b9ec6c1b 10901 return err;
1da177e4 10902}
6aa20a22 10903
de6f31eb 10904static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10905{
b9f2c044
JG
10906 switch (sset) {
10907 case ETH_SS_TEST:
10908 return TG3_NUM_TEST;
10909 case ETH_SS_STATS:
10910 return TG3_NUM_STATS;
10911 default:
10912 return -EOPNOTSUPP;
10913 }
4cafd3f5
MC
10914}
10915
90415477
MC
10916static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10917 u32 *rules __always_unused)
10918{
10919 struct tg3 *tp = netdev_priv(dev);
10920
10921 if (!tg3_flag(tp, SUPPORT_MSIX))
10922 return -EOPNOTSUPP;
10923
10924 switch (info->cmd) {
10925 case ETHTOOL_GRXRINGS:
10926 if (netif_running(tp->dev))
10927 info->data = tp->irq_cnt;
10928 else {
10929 info->data = num_online_cpus();
10930 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10931 info->data = TG3_IRQ_MAX_VECS_RSS;
10932 }
10933
10934 /* The first interrupt vector only
10935 * handles link interrupts.
10936 */
10937 info->data -= 1;
10938 return 0;
10939
10940 default:
10941 return -EOPNOTSUPP;
10942 }
10943}
10944
10945static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10946{
10947 u32 size = 0;
10948 struct tg3 *tp = netdev_priv(dev);
10949
10950 if (tg3_flag(tp, SUPPORT_MSIX))
10951 size = TG3_RSS_INDIR_TBL_SIZE;
10952
10953 return size;
10954}
10955
10956static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10957{
10958 struct tg3 *tp = netdev_priv(dev);
10959 int i;
10960
10961 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10962 indir[i] = tp->rss_ind_tbl[i];
10963
10964 return 0;
10965}
10966
10967static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10968{
10969 struct tg3 *tp = netdev_priv(dev);
10970 size_t i;
10971
10972 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10973 tp->rss_ind_tbl[i] = indir[i];
10974
10975 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10976 return 0;
10977
10978 /* It is legal to write the indirection
10979 * table while the device is running.
10980 */
10981 tg3_full_lock(tp, 0);
10982 tg3_rss_write_indir_tbl(tp);
10983 tg3_full_unlock(tp);
10984
10985 return 0;
10986}
10987
de6f31eb 10988static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10989{
10990 switch (stringset) {
10991 case ETH_SS_STATS:
10992 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10993 break;
4cafd3f5
MC
10994 case ETH_SS_TEST:
10995 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10996 break;
1da177e4
LT
10997 default:
10998 WARN_ON(1); /* we need a WARN() */
10999 break;
11000 }
11001}
11002
81b8709c 11003static int tg3_set_phys_id(struct net_device *dev,
11004 enum ethtool_phys_id_state state)
4009a93d
MC
11005{
11006 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
11007
11008 if (!netif_running(tp->dev))
11009 return -EAGAIN;
11010
81b8709c 11011 switch (state) {
11012 case ETHTOOL_ID_ACTIVE:
fce55922 11013 return 1; /* cycle on/off once per second */
4009a93d 11014
81b8709c 11015 case ETHTOOL_ID_ON:
11016 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11017 LED_CTRL_1000MBPS_ON |
11018 LED_CTRL_100MBPS_ON |
11019 LED_CTRL_10MBPS_ON |
11020 LED_CTRL_TRAFFIC_OVERRIDE |
11021 LED_CTRL_TRAFFIC_BLINK |
11022 LED_CTRL_TRAFFIC_LED);
11023 break;
6aa20a22 11024
81b8709c 11025 case ETHTOOL_ID_OFF:
11026 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11027 LED_CTRL_TRAFFIC_OVERRIDE);
11028 break;
4009a93d 11029
81b8709c 11030 case ETHTOOL_ID_INACTIVE:
11031 tw32(MAC_LED_CTRL, tp->led_ctrl);
11032 break;
4009a93d 11033 }
81b8709c 11034
4009a93d
MC
11035 return 0;
11036}
11037
de6f31eb 11038static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11039 struct ethtool_stats *estats, u64 *tmp_stats)
11040{
11041 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11042
b546e46f
MC
11043 if (tp->hw_stats)
11044 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11045 else
11046 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11047}
11048
535a490e 11049static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11050{
11051 int i;
11052 __be32 *buf;
11053 u32 offset = 0, len = 0;
11054 u32 magic, val;
11055
63c3a66f 11056 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11057 return NULL;
11058
11059 if (magic == TG3_EEPROM_MAGIC) {
11060 for (offset = TG3_NVM_DIR_START;
11061 offset < TG3_NVM_DIR_END;
11062 offset += TG3_NVM_DIRENT_SIZE) {
11063 if (tg3_nvram_read(tp, offset, &val))
11064 return NULL;
11065
11066 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11067 TG3_NVM_DIRTYPE_EXTVPD)
11068 break;
11069 }
11070
11071 if (offset != TG3_NVM_DIR_END) {
11072 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11073 if (tg3_nvram_read(tp, offset + 4, &offset))
11074 return NULL;
11075
11076 offset = tg3_nvram_logical_addr(tp, offset);
11077 }
11078 }
11079
11080 if (!offset || !len) {
11081 offset = TG3_NVM_VPD_OFF;
11082 len = TG3_NVM_VPD_LEN;
11083 }
11084
11085 buf = kmalloc(len, GFP_KERNEL);
11086 if (buf == NULL)
11087 return NULL;
11088
11089 if (magic == TG3_EEPROM_MAGIC) {
11090 for (i = 0; i < len; i += 4) {
11091 /* The data is in little-endian format in NVRAM.
11092 * Use the big-endian read routines to preserve
11093 * the byte order as it exists in NVRAM.
11094 */
11095 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11096 goto error;
11097 }
11098 } else {
11099 u8 *ptr;
11100 ssize_t cnt;
11101 unsigned int pos = 0;
11102
11103 ptr = (u8 *)&buf[0];
11104 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11105 cnt = pci_read_vpd(tp->pdev, pos,
11106 len - pos, ptr);
11107 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11108 cnt = 0;
11109 else if (cnt < 0)
11110 goto error;
11111 }
11112 if (pos != len)
11113 goto error;
11114 }
11115
535a490e
MC
11116 *vpdlen = len;
11117
c3e94500
MC
11118 return buf;
11119
11120error:
11121 kfree(buf);
11122 return NULL;
11123}
11124
566f86ad 11125#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11126#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11127#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11128#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11129#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11130#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11131#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11132#define NVRAM_SELFBOOT_HW_SIZE 0x20
11133#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11134
11135static int tg3_test_nvram(struct tg3 *tp)
11136{
535a490e 11137 u32 csum, magic, len;
a9dc529d 11138 __be32 *buf;
ab0049b4 11139 int i, j, k, err = 0, size;
566f86ad 11140
63c3a66f 11141 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11142 return 0;
11143
e4f34110 11144 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11145 return -EIO;
11146
1b27777a
MC
11147 if (magic == TG3_EEPROM_MAGIC)
11148 size = NVRAM_TEST_SIZE;
b16250e3 11149 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11150 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11151 TG3_EEPROM_SB_FORMAT_1) {
11152 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11153 case TG3_EEPROM_SB_REVISION_0:
11154 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11155 break;
11156 case TG3_EEPROM_SB_REVISION_2:
11157 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11158 break;
11159 case TG3_EEPROM_SB_REVISION_3:
11160 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11161 break;
727a6d9f
MC
11162 case TG3_EEPROM_SB_REVISION_4:
11163 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11164 break;
11165 case TG3_EEPROM_SB_REVISION_5:
11166 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11167 break;
11168 case TG3_EEPROM_SB_REVISION_6:
11169 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11170 break;
a5767dec 11171 default:
727a6d9f 11172 return -EIO;
a5767dec
MC
11173 }
11174 } else
1b27777a 11175 return 0;
b16250e3
MC
11176 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11177 size = NVRAM_SELFBOOT_HW_SIZE;
11178 else
1b27777a
MC
11179 return -EIO;
11180
11181 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11182 if (buf == NULL)
11183 return -ENOMEM;
11184
1b27777a
MC
11185 err = -EIO;
11186 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11187 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11188 if (err)
566f86ad 11189 break;
566f86ad 11190 }
1b27777a 11191 if (i < size)
566f86ad
MC
11192 goto out;
11193
1b27777a 11194 /* Selfboot format */
a9dc529d 11195 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11196 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11197 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11198 u8 *buf8 = (u8 *) buf, csum8 = 0;
11199
b9fc7dc5 11200 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11201 TG3_EEPROM_SB_REVISION_2) {
11202 /* For rev 2, the csum doesn't include the MBA. */
11203 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11204 csum8 += buf8[i];
11205 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11206 csum8 += buf8[i];
11207 } else {
11208 for (i = 0; i < size; i++)
11209 csum8 += buf8[i];
11210 }
1b27777a 11211
ad96b485
AB
11212 if (csum8 == 0) {
11213 err = 0;
11214 goto out;
11215 }
11216
11217 err = -EIO;
11218 goto out;
1b27777a 11219 }
566f86ad 11220
b9fc7dc5 11221 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11222 TG3_EEPROM_MAGIC_HW) {
11223 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11224 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11225 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11226
11227 /* Separate the parity bits and the data bytes. */
11228 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11229 if ((i == 0) || (i == 8)) {
11230 int l;
11231 u8 msk;
11232
11233 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11234 parity[k++] = buf8[i] & msk;
11235 i++;
859a5887 11236 } else if (i == 16) {
b16250e3
MC
11237 int l;
11238 u8 msk;
11239
11240 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11241 parity[k++] = buf8[i] & msk;
11242 i++;
11243
11244 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11245 parity[k++] = buf8[i] & msk;
11246 i++;
11247 }
11248 data[j++] = buf8[i];
11249 }
11250
11251 err = -EIO;
11252 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11253 u8 hw8 = hweight8(data[i]);
11254
11255 if ((hw8 & 0x1) && parity[i])
11256 goto out;
11257 else if (!(hw8 & 0x1) && !parity[i])
11258 goto out;
11259 }
11260 err = 0;
11261 goto out;
11262 }
11263
01c3a392
MC
11264 err = -EIO;
11265
566f86ad
MC
11266 /* Bootstrap checksum at offset 0x10 */
11267 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11268 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11269 goto out;
11270
11271 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11272 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11273 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11274 goto out;
566f86ad 11275
c3e94500
MC
11276 kfree(buf);
11277
535a490e 11278 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11279 if (!buf)
11280 return -ENOMEM;
d4894f3e 11281
535a490e 11282 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11283 if (i > 0) {
11284 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11285 if (j < 0)
11286 goto out;
11287
535a490e 11288 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11289 goto out;
11290
11291 i += PCI_VPD_LRDT_TAG_SIZE;
11292 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11293 PCI_VPD_RO_KEYWORD_CHKSUM);
11294 if (j > 0) {
11295 u8 csum8 = 0;
11296
11297 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11298
11299 for (i = 0; i <= j; i++)
11300 csum8 += ((u8 *)buf)[i];
11301
11302 if (csum8)
11303 goto out;
11304 }
11305 }
11306
566f86ad
MC
11307 err = 0;
11308
11309out:
11310 kfree(buf);
11311 return err;
11312}
11313
ca43007a
MC
11314#define TG3_SERDES_TIMEOUT_SEC 2
11315#define TG3_COPPER_TIMEOUT_SEC 6
11316
11317static int tg3_test_link(struct tg3 *tp)
11318{
11319 int i, max;
11320
11321 if (!netif_running(tp->dev))
11322 return -ENODEV;
11323
f07e9af3 11324 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11325 max = TG3_SERDES_TIMEOUT_SEC;
11326 else
11327 max = TG3_COPPER_TIMEOUT_SEC;
11328
11329 for (i = 0; i < max; i++) {
11330 if (netif_carrier_ok(tp->dev))
11331 return 0;
11332
11333 if (msleep_interruptible(1000))
11334 break;
11335 }
11336
11337 return -EIO;
11338}
11339
a71116d1 11340/* Only test the commonly used registers */
30ca3e37 11341static int tg3_test_registers(struct tg3 *tp)
a71116d1 11342{
b16250e3 11343 int i, is_5705, is_5750;
a71116d1
MC
11344 u32 offset, read_mask, write_mask, val, save_val, read_val;
11345 static struct {
11346 u16 offset;
11347 u16 flags;
11348#define TG3_FL_5705 0x1
11349#define TG3_FL_NOT_5705 0x2
11350#define TG3_FL_NOT_5788 0x4
b16250e3 11351#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11352 u32 read_mask;
11353 u32 write_mask;
11354 } reg_tbl[] = {
11355 /* MAC Control Registers */
11356 { MAC_MODE, TG3_FL_NOT_5705,
11357 0x00000000, 0x00ef6f8c },
11358 { MAC_MODE, TG3_FL_5705,
11359 0x00000000, 0x01ef6b8c },
11360 { MAC_STATUS, TG3_FL_NOT_5705,
11361 0x03800107, 0x00000000 },
11362 { MAC_STATUS, TG3_FL_5705,
11363 0x03800100, 0x00000000 },
11364 { MAC_ADDR_0_HIGH, 0x0000,
11365 0x00000000, 0x0000ffff },
11366 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11367 0x00000000, 0xffffffff },
a71116d1
MC
11368 { MAC_RX_MTU_SIZE, 0x0000,
11369 0x00000000, 0x0000ffff },
11370 { MAC_TX_MODE, 0x0000,
11371 0x00000000, 0x00000070 },
11372 { MAC_TX_LENGTHS, 0x0000,
11373 0x00000000, 0x00003fff },
11374 { MAC_RX_MODE, TG3_FL_NOT_5705,
11375 0x00000000, 0x000007fc },
11376 { MAC_RX_MODE, TG3_FL_5705,
11377 0x00000000, 0x000007dc },
11378 { MAC_HASH_REG_0, 0x0000,
11379 0x00000000, 0xffffffff },
11380 { MAC_HASH_REG_1, 0x0000,
11381 0x00000000, 0xffffffff },
11382 { MAC_HASH_REG_2, 0x0000,
11383 0x00000000, 0xffffffff },
11384 { MAC_HASH_REG_3, 0x0000,
11385 0x00000000, 0xffffffff },
11386
11387 /* Receive Data and Receive BD Initiator Control Registers. */
11388 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11389 0x00000000, 0xffffffff },
11390 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11391 0x00000000, 0xffffffff },
11392 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11393 0x00000000, 0x00000003 },
11394 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11395 0x00000000, 0xffffffff },
11396 { RCVDBDI_STD_BD+0, 0x0000,
11397 0x00000000, 0xffffffff },
11398 { RCVDBDI_STD_BD+4, 0x0000,
11399 0x00000000, 0xffffffff },
11400 { RCVDBDI_STD_BD+8, 0x0000,
11401 0x00000000, 0xffff0002 },
11402 { RCVDBDI_STD_BD+0xc, 0x0000,
11403 0x00000000, 0xffffffff },
6aa20a22 11404
a71116d1
MC
11405 /* Receive BD Initiator Control Registers. */
11406 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11407 0x00000000, 0xffffffff },
11408 { RCVBDI_STD_THRESH, TG3_FL_5705,
11409 0x00000000, 0x000003ff },
11410 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11411 0x00000000, 0xffffffff },
6aa20a22 11412
a71116d1
MC
11413 /* Host Coalescing Control Registers. */
11414 { HOSTCC_MODE, TG3_FL_NOT_5705,
11415 0x00000000, 0x00000004 },
11416 { HOSTCC_MODE, TG3_FL_5705,
11417 0x00000000, 0x000000f6 },
11418 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11419 0x00000000, 0xffffffff },
11420 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11421 0x00000000, 0x000003ff },
11422 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11423 0x00000000, 0xffffffff },
11424 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11425 0x00000000, 0x000003ff },
11426 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11427 0x00000000, 0xffffffff },
11428 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11429 0x00000000, 0x000000ff },
11430 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11431 0x00000000, 0xffffffff },
11432 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11433 0x00000000, 0x000000ff },
11434 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11435 0x00000000, 0xffffffff },
11436 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11437 0x00000000, 0xffffffff },
11438 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11439 0x00000000, 0xffffffff },
11440 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11441 0x00000000, 0x000000ff },
11442 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11443 0x00000000, 0xffffffff },
11444 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11445 0x00000000, 0x000000ff },
11446 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11447 0x00000000, 0xffffffff },
11448 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11449 0x00000000, 0xffffffff },
11450 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11451 0x00000000, 0xffffffff },
11452 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11453 0x00000000, 0xffffffff },
11454 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11455 0x00000000, 0xffffffff },
11456 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11457 0xffffffff, 0x00000000 },
11458 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11459 0xffffffff, 0x00000000 },
11460
11461 /* Buffer Manager Control Registers. */
b16250e3 11462 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11463 0x00000000, 0x007fff80 },
b16250e3 11464 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11465 0x00000000, 0x007fffff },
11466 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11467 0x00000000, 0x0000003f },
11468 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11469 0x00000000, 0x000001ff },
11470 { BUFMGR_MB_HIGH_WATER, 0x0000,
11471 0x00000000, 0x000001ff },
11472 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11473 0xffffffff, 0x00000000 },
11474 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11475 0xffffffff, 0x00000000 },
6aa20a22 11476
a71116d1
MC
11477 /* Mailbox Registers */
11478 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11479 0x00000000, 0x000001ff },
11480 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11481 0x00000000, 0x000001ff },
11482 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11483 0x00000000, 0x000007ff },
11484 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11485 0x00000000, 0x000001ff },
11486
11487 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11488 };
11489
b16250e3 11490 is_5705 = is_5750 = 0;
63c3a66f 11491 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11492 is_5705 = 1;
63c3a66f 11493 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11494 is_5750 = 1;
11495 }
a71116d1
MC
11496
11497 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11498 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11499 continue;
11500
11501 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11502 continue;
11503
63c3a66f 11504 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11505 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11506 continue;
11507
b16250e3
MC
11508 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11509 continue;
11510
a71116d1
MC
11511 offset = (u32) reg_tbl[i].offset;
11512 read_mask = reg_tbl[i].read_mask;
11513 write_mask = reg_tbl[i].write_mask;
11514
11515 /* Save the original register content */
11516 save_val = tr32(offset);
11517
11518 /* Determine the read-only value. */
11519 read_val = save_val & read_mask;
11520
11521 /* Write zero to the register, then make sure the read-only bits
11522 * are not changed and the read/write bits are all zeros.
11523 */
11524 tw32(offset, 0);
11525
11526 val = tr32(offset);
11527
11528 /* Test the read-only and read/write bits. */
11529 if (((val & read_mask) != read_val) || (val & write_mask))
11530 goto out;
11531
11532 /* Write ones to all the bits defined by RdMask and WrMask, then
11533 * make sure the read-only bits are not changed and the
11534 * read/write bits are all ones.
11535 */
11536 tw32(offset, read_mask | write_mask);
11537
11538 val = tr32(offset);
11539
11540 /* Test the read-only bits. */
11541 if ((val & read_mask) != read_val)
11542 goto out;
11543
11544 /* Test the read/write bits. */
11545 if ((val & write_mask) != write_mask)
11546 goto out;
11547
11548 tw32(offset, save_val);
11549 }
11550
11551 return 0;
11552
11553out:
9f88f29f 11554 if (netif_msg_hw(tp))
2445e461
MC
11555 netdev_err(tp->dev,
11556 "Register test failed at offset %x\n", offset);
a71116d1
MC
11557 tw32(offset, save_val);
11558 return -EIO;
11559}
11560
7942e1db
MC
11561static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11562{
f71e1309 11563 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11564 int i;
11565 u32 j;
11566
e9edda69 11567 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11568 for (j = 0; j < len; j += 4) {
11569 u32 val;
11570
11571 tg3_write_mem(tp, offset + j, test_pattern[i]);
11572 tg3_read_mem(tp, offset + j, &val);
11573 if (val != test_pattern[i])
11574 return -EIO;
11575 }
11576 }
11577 return 0;
11578}
11579
11580static int tg3_test_memory(struct tg3 *tp)
11581{
11582 static struct mem_entry {
11583 u32 offset;
11584 u32 len;
11585 } mem_tbl_570x[] = {
38690194 11586 { 0x00000000, 0x00b50},
7942e1db
MC
11587 { 0x00002000, 0x1c000},
11588 { 0xffffffff, 0x00000}
11589 }, mem_tbl_5705[] = {
11590 { 0x00000100, 0x0000c},
11591 { 0x00000200, 0x00008},
7942e1db
MC
11592 { 0x00004000, 0x00800},
11593 { 0x00006000, 0x01000},
11594 { 0x00008000, 0x02000},
11595 { 0x00010000, 0x0e000},
11596 { 0xffffffff, 0x00000}
79f4d13a
MC
11597 }, mem_tbl_5755[] = {
11598 { 0x00000200, 0x00008},
11599 { 0x00004000, 0x00800},
11600 { 0x00006000, 0x00800},
11601 { 0x00008000, 0x02000},
11602 { 0x00010000, 0x0c000},
11603 { 0xffffffff, 0x00000}
b16250e3
MC
11604 }, mem_tbl_5906[] = {
11605 { 0x00000200, 0x00008},
11606 { 0x00004000, 0x00400},
11607 { 0x00006000, 0x00400},
11608 { 0x00008000, 0x01000},
11609 { 0x00010000, 0x01000},
11610 { 0xffffffff, 0x00000}
8b5a6c42
MC
11611 }, mem_tbl_5717[] = {
11612 { 0x00000200, 0x00008},
11613 { 0x00010000, 0x0a000},
11614 { 0x00020000, 0x13c00},
11615 { 0xffffffff, 0x00000}
11616 }, mem_tbl_57765[] = {
11617 { 0x00000200, 0x00008},
11618 { 0x00004000, 0x00800},
11619 { 0x00006000, 0x09800},
11620 { 0x00010000, 0x0a000},
11621 { 0xffffffff, 0x00000}
7942e1db
MC
11622 };
11623 struct mem_entry *mem_tbl;
11624 int err = 0;
11625 int i;
11626
63c3a66f 11627 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11628 mem_tbl = mem_tbl_5717;
55086ad9 11629 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11630 mem_tbl = mem_tbl_57765;
63c3a66f 11631 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11632 mem_tbl = mem_tbl_5755;
11633 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11634 mem_tbl = mem_tbl_5906;
63c3a66f 11635 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11636 mem_tbl = mem_tbl_5705;
11637 else
7942e1db
MC
11638 mem_tbl = mem_tbl_570x;
11639
11640 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11641 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11642 if (err)
7942e1db
MC
11643 break;
11644 }
6aa20a22 11645
7942e1db
MC
11646 return err;
11647}
11648
bb158d69
MC
11649#define TG3_TSO_MSS 500
11650
11651#define TG3_TSO_IP_HDR_LEN 20
11652#define TG3_TSO_TCP_HDR_LEN 20
11653#define TG3_TSO_TCP_OPT_LEN 12
11654
11655static const u8 tg3_tso_header[] = {
116560x08, 0x00,
116570x45, 0x00, 0x00, 0x00,
116580x00, 0x00, 0x40, 0x00,
116590x40, 0x06, 0x00, 0x00,
116600x0a, 0x00, 0x00, 0x01,
116610x0a, 0x00, 0x00, 0x02,
116620x0d, 0x00, 0xe0, 0x00,
116630x00, 0x00, 0x01, 0x00,
116640x00, 0x00, 0x02, 0x00,
116650x80, 0x10, 0x10, 0x00,
116660x14, 0x09, 0x00, 0x00,
116670x01, 0x01, 0x08, 0x0a,
116680x11, 0x11, 0x11, 0x11,
116690x11, 0x11, 0x11, 0x11,
11670};
9f40dead 11671
28a45957 11672static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11673{
5e5a7f37 11674 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11675 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11676 u32 budget;
9205fd9c
ED
11677 struct sk_buff *skb;
11678 u8 *tx_data, *rx_data;
c76949a6
MC
11679 dma_addr_t map;
11680 int num_pkts, tx_len, rx_len, i, err;
11681 struct tg3_rx_buffer_desc *desc;
898a56f8 11682 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11683 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11684
c8873405
MC
11685 tnapi = &tp->napi[0];
11686 rnapi = &tp->napi[0];
0c1d0e2b 11687 if (tp->irq_cnt > 1) {
63c3a66f 11688 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11689 rnapi = &tp->napi[1];
63c3a66f 11690 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11691 tnapi = &tp->napi[1];
0c1d0e2b 11692 }
fd2ce37f 11693 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11694
c76949a6
MC
11695 err = -EIO;
11696
4852a861 11697 tx_len = pktsz;
a20e9c62 11698 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11699 if (!skb)
11700 return -ENOMEM;
11701
c76949a6
MC
11702 tx_data = skb_put(skb, tx_len);
11703 memcpy(tx_data, tp->dev->dev_addr, 6);
11704 memset(tx_data + 6, 0x0, 8);
11705
4852a861 11706 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11707
28a45957 11708 if (tso_loopback) {
bb158d69
MC
11709 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11710
11711 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11712 TG3_TSO_TCP_OPT_LEN;
11713
11714 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11715 sizeof(tg3_tso_header));
11716 mss = TG3_TSO_MSS;
11717
11718 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11719 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11720
11721 /* Set the total length field in the IP header */
11722 iph->tot_len = htons((u16)(mss + hdr_len));
11723
11724 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11725 TXD_FLAG_CPU_POST_DMA);
11726
63c3a66f
JP
11727 if (tg3_flag(tp, HW_TSO_1) ||
11728 tg3_flag(tp, HW_TSO_2) ||
11729 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11730 struct tcphdr *th;
11731 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11732 th = (struct tcphdr *)&tx_data[val];
11733 th->check = 0;
11734 } else
11735 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11736
63c3a66f 11737 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11738 mss |= (hdr_len & 0xc) << 12;
11739 if (hdr_len & 0x10)
11740 base_flags |= 0x00000010;
11741 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11742 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11743 mss |= hdr_len << 9;
63c3a66f 11744 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11745 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11746 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11747 } else {
11748 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11749 }
11750
11751 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11752 } else {
11753 num_pkts = 1;
11754 data_off = ETH_HLEN;
c441b456
MC
11755
11756 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
11757 tx_len > VLAN_ETH_FRAME_LEN)
11758 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
11759 }
11760
11761 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11762 tx_data[i] = (u8) (i & 0xff);
11763
f4188d8a
AD
11764 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11765 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11766 dev_kfree_skb(skb);
11767 return -EIO;
11768 }
c76949a6 11769
0d681b27
MC
11770 val = tnapi->tx_prod;
11771 tnapi->tx_buffers[val].skb = skb;
11772 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11773
c76949a6 11774 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11775 rnapi->coal_now);
c76949a6
MC
11776
11777 udelay(10);
11778
898a56f8 11779 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11780
84b67b27
MC
11781 budget = tg3_tx_avail(tnapi);
11782 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11783 base_flags | TXD_FLAG_END, mss, 0)) {
11784 tnapi->tx_buffers[val].skb = NULL;
11785 dev_kfree_skb(skb);
11786 return -EIO;
11787 }
c76949a6 11788
f3f3f27e 11789 tnapi->tx_prod++;
c76949a6 11790
6541b806
MC
11791 /* Sync BD data before updating mailbox */
11792 wmb();
11793
f3f3f27e
MC
11794 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11795 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11796
11797 udelay(10);
11798
303fc921
MC
11799 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11800 for (i = 0; i < 35; i++) {
c76949a6 11801 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11802 coal_now);
c76949a6
MC
11803
11804 udelay(10);
11805
898a56f8
MC
11806 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11807 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11808 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11809 (rx_idx == (rx_start_idx + num_pkts)))
11810 break;
11811 }
11812
ba1142e4 11813 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11814 dev_kfree_skb(skb);
11815
f3f3f27e 11816 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11817 goto out;
11818
11819 if (rx_idx != rx_start_idx + num_pkts)
11820 goto out;
11821
bb158d69
MC
11822 val = data_off;
11823 while (rx_idx != rx_start_idx) {
11824 desc = &rnapi->rx_rcb[rx_start_idx++];
11825 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11826 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11827
bb158d69
MC
11828 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11829 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11830 goto out;
c76949a6 11831
bb158d69
MC
11832 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11833 - ETH_FCS_LEN;
c76949a6 11834
28a45957 11835 if (!tso_loopback) {
bb158d69
MC
11836 if (rx_len != tx_len)
11837 goto out;
4852a861 11838
bb158d69
MC
11839 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11840 if (opaque_key != RXD_OPAQUE_RING_STD)
11841 goto out;
11842 } else {
11843 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11844 goto out;
11845 }
11846 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11847 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11848 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11849 goto out;
bb158d69 11850 }
4852a861 11851
bb158d69 11852 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11853 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11854 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11855 mapping);
11856 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11857 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11858 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11859 mapping);
11860 } else
11861 goto out;
c76949a6 11862
bb158d69
MC
11863 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11864 PCI_DMA_FROMDEVICE);
c76949a6 11865
9205fd9c 11866 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11867 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11868 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11869 goto out;
11870 }
c76949a6 11871 }
bb158d69 11872
c76949a6 11873 err = 0;
6aa20a22 11874
9205fd9c 11875 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11876out:
11877 return err;
11878}
11879
00c266b7
MC
11880#define TG3_STD_LOOPBACK_FAILED 1
11881#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11882#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11883#define TG3_LOOPBACK_FAILED \
11884 (TG3_STD_LOOPBACK_FAILED | \
11885 TG3_JMB_LOOPBACK_FAILED | \
11886 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11887
941ec90f 11888static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11889{
28a45957 11890 int err = -EIO;
2215e24c 11891 u32 eee_cap;
c441b456
MC
11892 u32 jmb_pkt_sz = 9000;
11893
11894 if (tp->dma_limit)
11895 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 11896
ab789046
MC
11897 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11898 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11899
28a45957
MC
11900 if (!netif_running(tp->dev)) {
11901 data[0] = TG3_LOOPBACK_FAILED;
11902 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11903 if (do_extlpbk)
11904 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11905 goto done;
11906 }
11907
b9ec6c1b 11908 err = tg3_reset_hw(tp, 1);
ab789046 11909 if (err) {
28a45957
MC
11910 data[0] = TG3_LOOPBACK_FAILED;
11911 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11912 if (do_extlpbk)
11913 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11914 goto done;
11915 }
9f40dead 11916
63c3a66f 11917 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11918 int i;
11919
11920 /* Reroute all rx packets to the 1st queue */
11921 for (i = MAC_RSS_INDIR_TBL_0;
11922 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11923 tw32(i, 0x0);
11924 }
11925
6e01b20b
MC
11926 /* HW errata - mac loopback fails in some cases on 5780.
11927 * Normal traffic and PHY loopback are not affected by
11928 * errata. Also, the MAC loopback test is deprecated for
11929 * all newer ASIC revisions.
11930 */
11931 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11932 !tg3_flag(tp, CPMU_PRESENT)) {
11933 tg3_mac_loopback(tp, true);
9936bcf6 11934
28a45957
MC
11935 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11936 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11937
11938 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 11939 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
28a45957 11940 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11941
11942 tg3_mac_loopback(tp, false);
11943 }
4852a861 11944
f07e9af3 11945 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11946 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11947 int i;
11948
941ec90f 11949 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11950
11951 /* Wait for link */
11952 for (i = 0; i < 100; i++) {
11953 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11954 break;
11955 mdelay(1);
11956 }
11957
28a45957
MC
11958 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11959 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11960 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11961 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11962 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11963 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 11964 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
28a45957 11965 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11966
941ec90f
MC
11967 if (do_extlpbk) {
11968 tg3_phy_lpbk_set(tp, 0, true);
11969
11970 /* All link indications report up, but the hardware
11971 * isn't really ready for about 20 msec. Double it
11972 * to be sure.
11973 */
11974 mdelay(40);
11975
11976 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11977 data[2] |= TG3_STD_LOOPBACK_FAILED;
11978 if (tg3_flag(tp, TSO_CAPABLE) &&
11979 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11980 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11981 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 11982 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
941ec90f
MC
11983 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11984 }
11985
5e5a7f37
MC
11986 /* Re-enable gphy autopowerdown. */
11987 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11988 tg3_phy_toggle_apd(tp, true);
11989 }
6833c043 11990
941ec90f 11991 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11992
ab789046
MC
11993done:
11994 tp->phy_flags |= eee_cap;
11995
9f40dead
MC
11996 return err;
11997}
11998
4cafd3f5
MC
11999static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
12000 u64 *data)
12001{
566f86ad 12002 struct tg3 *tp = netdev_priv(dev);
941ec90f 12003 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 12004
bed9829f
MC
12005 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
12006 tg3_power_up(tp)) {
12007 etest->flags |= ETH_TEST_FL_FAILED;
12008 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
12009 return;
12010 }
bc1c7567 12011
566f86ad
MC
12012 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
12013
12014 if (tg3_test_nvram(tp) != 0) {
12015 etest->flags |= ETH_TEST_FL_FAILED;
12016 data[0] = 1;
12017 }
941ec90f 12018 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
12019 etest->flags |= ETH_TEST_FL_FAILED;
12020 data[1] = 1;
12021 }
a71116d1 12022 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12023 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12024
12025 if (netif_running(dev)) {
b02fd9e3 12026 tg3_phy_stop(tp);
a71116d1 12027 tg3_netif_stop(tp);
bbe832c0
MC
12028 irq_sync = 1;
12029 }
a71116d1 12030
bbe832c0 12031 tg3_full_lock(tp, irq_sync);
a71116d1
MC
12032
12033 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12034 err = tg3_nvram_lock(tp);
a71116d1 12035 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12036 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12037 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12038 if (!err)
12039 tg3_nvram_unlock(tp);
a71116d1 12040
f07e9af3 12041 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12042 tg3_phy_reset(tp);
12043
a71116d1
MC
12044 if (tg3_test_registers(tp) != 0) {
12045 etest->flags |= ETH_TEST_FL_FAILED;
12046 data[2] = 1;
12047 }
28a45957 12048
7942e1db
MC
12049 if (tg3_test_memory(tp) != 0) {
12050 etest->flags |= ETH_TEST_FL_FAILED;
12051 data[3] = 1;
12052 }
28a45957 12053
941ec90f
MC
12054 if (doextlpbk)
12055 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12056
12057 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12058 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12059
f47c11ee
DM
12060 tg3_full_unlock(tp);
12061
d4bc3927
MC
12062 if (tg3_test_interrupt(tp) != 0) {
12063 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12064 data[7] = 1;
d4bc3927 12065 }
f47c11ee
DM
12066
12067 tg3_full_lock(tp, 0);
d4bc3927 12068
a71116d1
MC
12069 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12070 if (netif_running(dev)) {
63c3a66f 12071 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12072 err2 = tg3_restart_hw(tp, 1);
12073 if (!err2)
b9ec6c1b 12074 tg3_netif_start(tp);
a71116d1 12075 }
f47c11ee
DM
12076
12077 tg3_full_unlock(tp);
b02fd9e3
MC
12078
12079 if (irq_sync && !err2)
12080 tg3_phy_start(tp);
a71116d1 12081 }
80096068 12082 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12083 tg3_power_down(tp);
bc1c7567 12084
4cafd3f5
MC
12085}
12086
1da177e4
LT
12087static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12088{
12089 struct mii_ioctl_data *data = if_mii(ifr);
12090 struct tg3 *tp = netdev_priv(dev);
12091 int err;
12092
63c3a66f 12093 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12094 struct phy_device *phydev;
f07e9af3 12095 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12096 return -EAGAIN;
3f0e3ad7 12097 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12098 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12099 }
12100
33f401ae 12101 switch (cmd) {
1da177e4 12102 case SIOCGMIIPHY:
882e9793 12103 data->phy_id = tp->phy_addr;
1da177e4
LT
12104
12105 /* fallthru */
12106 case SIOCGMIIREG: {
12107 u32 mii_regval;
12108
f07e9af3 12109 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12110 break; /* We have no PHY */
12111
34eea5ac 12112 if (!netif_running(dev))
bc1c7567
MC
12113 return -EAGAIN;
12114
f47c11ee 12115 spin_lock_bh(&tp->lock);
1da177e4 12116 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12117 spin_unlock_bh(&tp->lock);
1da177e4
LT
12118
12119 data->val_out = mii_regval;
12120
12121 return err;
12122 }
12123
12124 case SIOCSMIIREG:
f07e9af3 12125 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12126 break; /* We have no PHY */
12127
34eea5ac 12128 if (!netif_running(dev))
bc1c7567
MC
12129 return -EAGAIN;
12130
f47c11ee 12131 spin_lock_bh(&tp->lock);
1da177e4 12132 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12133 spin_unlock_bh(&tp->lock);
1da177e4
LT
12134
12135 return err;
12136
12137 default:
12138 /* do nothing */
12139 break;
12140 }
12141 return -EOPNOTSUPP;
12142}
12143
15f9850d
DM
12144static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12145{
12146 struct tg3 *tp = netdev_priv(dev);
12147
12148 memcpy(ec, &tp->coal, sizeof(*ec));
12149 return 0;
12150}
12151
d244c892
MC
12152static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12153{
12154 struct tg3 *tp = netdev_priv(dev);
12155 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12156 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12157
63c3a66f 12158 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12159 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12160 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12161 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12162 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12163 }
12164
12165 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12166 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12167 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12168 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12169 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12170 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12171 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12172 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12173 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12174 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12175 return -EINVAL;
12176
12177 /* No rx interrupts will be generated if both are zero */
12178 if ((ec->rx_coalesce_usecs == 0) &&
12179 (ec->rx_max_coalesced_frames == 0))
12180 return -EINVAL;
12181
12182 /* No tx interrupts will be generated if both are zero */
12183 if ((ec->tx_coalesce_usecs == 0) &&
12184 (ec->tx_max_coalesced_frames == 0))
12185 return -EINVAL;
12186
12187 /* Only copy relevant parameters, ignore all others. */
12188 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12189 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12190 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12191 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12192 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12193 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12194 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12195 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12196 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12197
12198 if (netif_running(dev)) {
12199 tg3_full_lock(tp, 0);
12200 __tg3_set_coalesce(tp, &tp->coal);
12201 tg3_full_unlock(tp);
12202 }
12203 return 0;
12204}
12205
7282d491 12206static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12207 .get_settings = tg3_get_settings,
12208 .set_settings = tg3_set_settings,
12209 .get_drvinfo = tg3_get_drvinfo,
12210 .get_regs_len = tg3_get_regs_len,
12211 .get_regs = tg3_get_regs,
12212 .get_wol = tg3_get_wol,
12213 .set_wol = tg3_set_wol,
12214 .get_msglevel = tg3_get_msglevel,
12215 .set_msglevel = tg3_set_msglevel,
12216 .nway_reset = tg3_nway_reset,
12217 .get_link = ethtool_op_get_link,
12218 .get_eeprom_len = tg3_get_eeprom_len,
12219 .get_eeprom = tg3_get_eeprom,
12220 .set_eeprom = tg3_set_eeprom,
12221 .get_ringparam = tg3_get_ringparam,
12222 .set_ringparam = tg3_set_ringparam,
12223 .get_pauseparam = tg3_get_pauseparam,
12224 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12225 .self_test = tg3_self_test,
1da177e4 12226 .get_strings = tg3_get_strings,
81b8709c 12227 .set_phys_id = tg3_set_phys_id,
1da177e4 12228 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12229 .get_coalesce = tg3_get_coalesce,
d244c892 12230 .set_coalesce = tg3_set_coalesce,
b9f2c044 12231 .get_sset_count = tg3_get_sset_count,
90415477
MC
12232 .get_rxnfc = tg3_get_rxnfc,
12233 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12234 .get_rxfh_indir = tg3_get_rxfh_indir,
12235 .set_rxfh_indir = tg3_set_rxfh_indir,
1da177e4
LT
12236};
12237
b4017c53
DM
12238static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
12239 struct rtnl_link_stats64 *stats)
12240{
12241 struct tg3 *tp = netdev_priv(dev);
12242
12243 if (!tp->hw_stats)
12244 return &tp->net_stats_prev;
12245
12246 spin_lock_bh(&tp->lock);
12247 tg3_get_nstats(tp, stats);
12248 spin_unlock_bh(&tp->lock);
12249
12250 return stats;
12251}
12252
ccd5ba9d
MC
12253static void tg3_set_rx_mode(struct net_device *dev)
12254{
12255 struct tg3 *tp = netdev_priv(dev);
12256
12257 if (!netif_running(dev))
12258 return;
12259
12260 tg3_full_lock(tp, 0);
12261 __tg3_set_rx_mode(dev);
12262 tg3_full_unlock(tp);
12263}
12264
faf1627a
MC
12265static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12266 int new_mtu)
12267{
12268 dev->mtu = new_mtu;
12269
12270 if (new_mtu > ETH_DATA_LEN) {
12271 if (tg3_flag(tp, 5780_CLASS)) {
12272 netdev_update_features(dev);
12273 tg3_flag_clear(tp, TSO_CAPABLE);
12274 } else {
12275 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12276 }
12277 } else {
12278 if (tg3_flag(tp, 5780_CLASS)) {
12279 tg3_flag_set(tp, TSO_CAPABLE);
12280 netdev_update_features(dev);
12281 }
12282 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12283 }
12284}
12285
12286static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12287{
12288 struct tg3 *tp = netdev_priv(dev);
2fae5e36 12289 int err, reset_phy = 0;
faf1627a
MC
12290
12291 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12292 return -EINVAL;
12293
12294 if (!netif_running(dev)) {
12295 /* We'll just catch it later when the
12296 * device is up'd.
12297 */
12298 tg3_set_mtu(dev, tp, new_mtu);
12299 return 0;
12300 }
12301
12302 tg3_phy_stop(tp);
12303
12304 tg3_netif_stop(tp);
12305
12306 tg3_full_lock(tp, 1);
12307
12308 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12309
12310 tg3_set_mtu(dev, tp, new_mtu);
12311
2fae5e36
MC
12312 /* Reset PHY, otherwise the read DMA engine will be in a mode that
12313 * breaks all requests to 256 bytes.
12314 */
12315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
12316 reset_phy = 1;
12317
12318 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
12319
12320 if (!err)
12321 tg3_netif_start(tp);
12322
12323 tg3_full_unlock(tp);
12324
12325 if (!err)
12326 tg3_phy_start(tp);
12327
12328 return err;
12329}
12330
12331static const struct net_device_ops tg3_netdev_ops = {
12332 .ndo_open = tg3_open,
12333 .ndo_stop = tg3_close,
12334 .ndo_start_xmit = tg3_start_xmit,
12335 .ndo_get_stats64 = tg3_get_stats64,
12336 .ndo_validate_addr = eth_validate_addr,
12337 .ndo_set_rx_mode = tg3_set_rx_mode,
12338 .ndo_set_mac_address = tg3_set_mac_addr,
12339 .ndo_do_ioctl = tg3_ioctl,
12340 .ndo_tx_timeout = tg3_tx_timeout,
12341 .ndo_change_mtu = tg3_change_mtu,
12342 .ndo_fix_features = tg3_fix_features,
12343 .ndo_set_features = tg3_set_features,
12344#ifdef CONFIG_NET_POLL_CONTROLLER
12345 .ndo_poll_controller = tg3_poll_controller,
12346#endif
12347};
12348
1da177e4
LT
12349static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12350{
1b27777a 12351 u32 cursize, val, magic;
1da177e4
LT
12352
12353 tp->nvram_size = EEPROM_CHIP_SIZE;
12354
e4f34110 12355 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12356 return;
12357
b16250e3
MC
12358 if ((magic != TG3_EEPROM_MAGIC) &&
12359 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12360 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12361 return;
12362
12363 /*
12364 * Size the chip by reading offsets at increasing powers of two.
12365 * When we encounter our validation signature, we know the addressing
12366 * has wrapped around, and thus have our chip size.
12367 */
1b27777a 12368 cursize = 0x10;
1da177e4
LT
12369
12370 while (cursize < tp->nvram_size) {
e4f34110 12371 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12372 return;
12373
1820180b 12374 if (val == magic)
1da177e4
LT
12375 break;
12376
12377 cursize <<= 1;
12378 }
12379
12380 tp->nvram_size = cursize;
12381}
6aa20a22 12382
1da177e4
LT
12383static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12384{
12385 u32 val;
12386
63c3a66f 12387 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12388 return;
12389
12390 /* Selfboot format */
1820180b 12391 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12392 tg3_get_eeprom_size(tp);
12393 return;
12394 }
12395
6d348f2c 12396 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12397 if (val != 0) {
6d348f2c
MC
12398 /* This is confusing. We want to operate on the
12399 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12400 * call will read from NVRAM and byteswap the data
12401 * according to the byteswapping settings for all
12402 * other register accesses. This ensures the data we
12403 * want will always reside in the lower 16-bits.
12404 * However, the data in NVRAM is in LE format, which
12405 * means the data from the NVRAM read will always be
12406 * opposite the endianness of the CPU. The 16-bit
12407 * byteswap then brings the data to CPU endianness.
12408 */
12409 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12410 return;
12411 }
12412 }
fd1122a2 12413 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12414}
12415
12416static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12417{
12418 u32 nvcfg1;
12419
12420 nvcfg1 = tr32(NVRAM_CFG1);
12421 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12422 tg3_flag_set(tp, FLASH);
8590a603 12423 } else {
1da177e4
LT
12424 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12425 tw32(NVRAM_CFG1, nvcfg1);
12426 }
12427
6ff6f81d 12428 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12429 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12430 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12431 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12432 tp->nvram_jedecnum = JEDEC_ATMEL;
12433 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12434 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12435 break;
12436 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12437 tp->nvram_jedecnum = JEDEC_ATMEL;
12438 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12439 break;
12440 case FLASH_VENDOR_ATMEL_EEPROM:
12441 tp->nvram_jedecnum = JEDEC_ATMEL;
12442 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12443 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12444 break;
12445 case FLASH_VENDOR_ST:
12446 tp->nvram_jedecnum = JEDEC_ST;
12447 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12448 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12449 break;
12450 case FLASH_VENDOR_SAIFUN:
12451 tp->nvram_jedecnum = JEDEC_SAIFUN;
12452 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12453 break;
12454 case FLASH_VENDOR_SST_SMALL:
12455 case FLASH_VENDOR_SST_LARGE:
12456 tp->nvram_jedecnum = JEDEC_SST;
12457 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12458 break;
1da177e4 12459 }
8590a603 12460 } else {
1da177e4
LT
12461 tp->nvram_jedecnum = JEDEC_ATMEL;
12462 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12463 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12464 }
12465}
12466
a1b950d5
MC
12467static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12468{
12469 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12470 case FLASH_5752PAGE_SIZE_256:
12471 tp->nvram_pagesize = 256;
12472 break;
12473 case FLASH_5752PAGE_SIZE_512:
12474 tp->nvram_pagesize = 512;
12475 break;
12476 case FLASH_5752PAGE_SIZE_1K:
12477 tp->nvram_pagesize = 1024;
12478 break;
12479 case FLASH_5752PAGE_SIZE_2K:
12480 tp->nvram_pagesize = 2048;
12481 break;
12482 case FLASH_5752PAGE_SIZE_4K:
12483 tp->nvram_pagesize = 4096;
12484 break;
12485 case FLASH_5752PAGE_SIZE_264:
12486 tp->nvram_pagesize = 264;
12487 break;
12488 case FLASH_5752PAGE_SIZE_528:
12489 tp->nvram_pagesize = 528;
12490 break;
12491 }
12492}
12493
361b4ac2
MC
12494static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12495{
12496 u32 nvcfg1;
12497
12498 nvcfg1 = tr32(NVRAM_CFG1);
12499
e6af301b
MC
12500 /* NVRAM protection for TPM */
12501 if (nvcfg1 & (1 << 27))
63c3a66f 12502 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12503
361b4ac2 12504 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12505 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12506 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12507 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12508 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12509 break;
12510 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12511 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12512 tg3_flag_set(tp, NVRAM_BUFFERED);
12513 tg3_flag_set(tp, FLASH);
8590a603
MC
12514 break;
12515 case FLASH_5752VENDOR_ST_M45PE10:
12516 case FLASH_5752VENDOR_ST_M45PE20:
12517 case FLASH_5752VENDOR_ST_M45PE40:
12518 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12519 tg3_flag_set(tp, NVRAM_BUFFERED);
12520 tg3_flag_set(tp, FLASH);
8590a603 12521 break;
361b4ac2
MC
12522 }
12523
63c3a66f 12524 if (tg3_flag(tp, FLASH)) {
a1b950d5 12525 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12526 } else {
361b4ac2
MC
12527 /* For eeprom, set pagesize to maximum eeprom size */
12528 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12529
12530 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12531 tw32(NVRAM_CFG1, nvcfg1);
12532 }
12533}
12534
d3c7b886
MC
12535static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12536{
989a9d23 12537 u32 nvcfg1, protect = 0;
d3c7b886
MC
12538
12539 nvcfg1 = tr32(NVRAM_CFG1);
12540
12541 /* NVRAM protection for TPM */
989a9d23 12542 if (nvcfg1 & (1 << 27)) {
63c3a66f 12543 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12544 protect = 1;
12545 }
d3c7b886 12546
989a9d23
MC
12547 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12548 switch (nvcfg1) {
8590a603
MC
12549 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12550 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12551 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12552 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12553 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12554 tg3_flag_set(tp, NVRAM_BUFFERED);
12555 tg3_flag_set(tp, FLASH);
8590a603
MC
12556 tp->nvram_pagesize = 264;
12557 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12558 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12559 tp->nvram_size = (protect ? 0x3e200 :
12560 TG3_NVRAM_SIZE_512KB);
12561 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12562 tp->nvram_size = (protect ? 0x1f200 :
12563 TG3_NVRAM_SIZE_256KB);
12564 else
12565 tp->nvram_size = (protect ? 0x1f200 :
12566 TG3_NVRAM_SIZE_128KB);
12567 break;
12568 case FLASH_5752VENDOR_ST_M45PE10:
12569 case FLASH_5752VENDOR_ST_M45PE20:
12570 case FLASH_5752VENDOR_ST_M45PE40:
12571 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12572 tg3_flag_set(tp, NVRAM_BUFFERED);
12573 tg3_flag_set(tp, FLASH);
8590a603
MC
12574 tp->nvram_pagesize = 256;
12575 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12576 tp->nvram_size = (protect ?
12577 TG3_NVRAM_SIZE_64KB :
12578 TG3_NVRAM_SIZE_128KB);
12579 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12580 tp->nvram_size = (protect ?
12581 TG3_NVRAM_SIZE_64KB :
12582 TG3_NVRAM_SIZE_256KB);
12583 else
12584 tp->nvram_size = (protect ?
12585 TG3_NVRAM_SIZE_128KB :
12586 TG3_NVRAM_SIZE_512KB);
12587 break;
d3c7b886
MC
12588 }
12589}
12590
1b27777a
MC
12591static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12592{
12593 u32 nvcfg1;
12594
12595 nvcfg1 = tr32(NVRAM_CFG1);
12596
12597 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12598 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12599 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12600 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12601 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12602 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12603 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12604 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12605
8590a603
MC
12606 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12607 tw32(NVRAM_CFG1, nvcfg1);
12608 break;
12609 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12610 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12611 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12612 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12613 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12614 tg3_flag_set(tp, NVRAM_BUFFERED);
12615 tg3_flag_set(tp, FLASH);
8590a603
MC
12616 tp->nvram_pagesize = 264;
12617 break;
12618 case FLASH_5752VENDOR_ST_M45PE10:
12619 case FLASH_5752VENDOR_ST_M45PE20:
12620 case FLASH_5752VENDOR_ST_M45PE40:
12621 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12622 tg3_flag_set(tp, NVRAM_BUFFERED);
12623 tg3_flag_set(tp, FLASH);
8590a603
MC
12624 tp->nvram_pagesize = 256;
12625 break;
1b27777a
MC
12626 }
12627}
12628
6b91fa02
MC
12629static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12630{
12631 u32 nvcfg1, protect = 0;
12632
12633 nvcfg1 = tr32(NVRAM_CFG1);
12634
12635 /* NVRAM protection for TPM */
12636 if (nvcfg1 & (1 << 27)) {
63c3a66f 12637 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12638 protect = 1;
12639 }
12640
12641 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12642 switch (nvcfg1) {
8590a603
MC
12643 case FLASH_5761VENDOR_ATMEL_ADB021D:
12644 case FLASH_5761VENDOR_ATMEL_ADB041D:
12645 case FLASH_5761VENDOR_ATMEL_ADB081D:
12646 case FLASH_5761VENDOR_ATMEL_ADB161D:
12647 case FLASH_5761VENDOR_ATMEL_MDB021D:
12648 case FLASH_5761VENDOR_ATMEL_MDB041D:
12649 case FLASH_5761VENDOR_ATMEL_MDB081D:
12650 case FLASH_5761VENDOR_ATMEL_MDB161D:
12651 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12652 tg3_flag_set(tp, NVRAM_BUFFERED);
12653 tg3_flag_set(tp, FLASH);
12654 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12655 tp->nvram_pagesize = 256;
12656 break;
12657 case FLASH_5761VENDOR_ST_A_M45PE20:
12658 case FLASH_5761VENDOR_ST_A_M45PE40:
12659 case FLASH_5761VENDOR_ST_A_M45PE80:
12660 case FLASH_5761VENDOR_ST_A_M45PE16:
12661 case FLASH_5761VENDOR_ST_M_M45PE20:
12662 case FLASH_5761VENDOR_ST_M_M45PE40:
12663 case FLASH_5761VENDOR_ST_M_M45PE80:
12664 case FLASH_5761VENDOR_ST_M_M45PE16:
12665 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12666 tg3_flag_set(tp, NVRAM_BUFFERED);
12667 tg3_flag_set(tp, FLASH);
8590a603
MC
12668 tp->nvram_pagesize = 256;
12669 break;
6b91fa02
MC
12670 }
12671
12672 if (protect) {
12673 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12674 } else {
12675 switch (nvcfg1) {
8590a603
MC
12676 case FLASH_5761VENDOR_ATMEL_ADB161D:
12677 case FLASH_5761VENDOR_ATMEL_MDB161D:
12678 case FLASH_5761VENDOR_ST_A_M45PE16:
12679 case FLASH_5761VENDOR_ST_M_M45PE16:
12680 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12681 break;
12682 case FLASH_5761VENDOR_ATMEL_ADB081D:
12683 case FLASH_5761VENDOR_ATMEL_MDB081D:
12684 case FLASH_5761VENDOR_ST_A_M45PE80:
12685 case FLASH_5761VENDOR_ST_M_M45PE80:
12686 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12687 break;
12688 case FLASH_5761VENDOR_ATMEL_ADB041D:
12689 case FLASH_5761VENDOR_ATMEL_MDB041D:
12690 case FLASH_5761VENDOR_ST_A_M45PE40:
12691 case FLASH_5761VENDOR_ST_M_M45PE40:
12692 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12693 break;
12694 case FLASH_5761VENDOR_ATMEL_ADB021D:
12695 case FLASH_5761VENDOR_ATMEL_MDB021D:
12696 case FLASH_5761VENDOR_ST_A_M45PE20:
12697 case FLASH_5761VENDOR_ST_M_M45PE20:
12698 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12699 break;
6b91fa02
MC
12700 }
12701 }
12702}
12703
b5d3772c
MC
12704static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12705{
12706 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12707 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12708 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12709}
12710
321d32a0
MC
12711static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12712{
12713 u32 nvcfg1;
12714
12715 nvcfg1 = tr32(NVRAM_CFG1);
12716
12717 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12718 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12719 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12720 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12721 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12722 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12723
12724 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12725 tw32(NVRAM_CFG1, nvcfg1);
12726 return;
12727 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12728 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12729 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12730 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12731 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12732 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12733 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12734 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12735 tg3_flag_set(tp, NVRAM_BUFFERED);
12736 tg3_flag_set(tp, FLASH);
321d32a0
MC
12737
12738 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12739 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12740 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12741 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12742 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12743 break;
12744 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12745 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12746 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12747 break;
12748 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12749 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12750 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12751 break;
12752 }
12753 break;
12754 case FLASH_5752VENDOR_ST_M45PE10:
12755 case FLASH_5752VENDOR_ST_M45PE20:
12756 case FLASH_5752VENDOR_ST_M45PE40:
12757 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12758 tg3_flag_set(tp, NVRAM_BUFFERED);
12759 tg3_flag_set(tp, FLASH);
321d32a0
MC
12760
12761 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12762 case FLASH_5752VENDOR_ST_M45PE10:
12763 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12764 break;
12765 case FLASH_5752VENDOR_ST_M45PE20:
12766 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12767 break;
12768 case FLASH_5752VENDOR_ST_M45PE40:
12769 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12770 break;
12771 }
12772 break;
12773 default:
63c3a66f 12774 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12775 return;
12776 }
12777
a1b950d5
MC
12778 tg3_nvram_get_pagesize(tp, nvcfg1);
12779 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12780 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12781}
12782
12783
12784static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12785{
12786 u32 nvcfg1;
12787
12788 nvcfg1 = tr32(NVRAM_CFG1);
12789
12790 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12791 case FLASH_5717VENDOR_ATMEL_EEPROM:
12792 case FLASH_5717VENDOR_MICRO_EEPROM:
12793 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12794 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12795 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12796
12797 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12798 tw32(NVRAM_CFG1, nvcfg1);
12799 return;
12800 case FLASH_5717VENDOR_ATMEL_MDB011D:
12801 case FLASH_5717VENDOR_ATMEL_ADB011B:
12802 case FLASH_5717VENDOR_ATMEL_ADB011D:
12803 case FLASH_5717VENDOR_ATMEL_MDB021D:
12804 case FLASH_5717VENDOR_ATMEL_ADB021B:
12805 case FLASH_5717VENDOR_ATMEL_ADB021D:
12806 case FLASH_5717VENDOR_ATMEL_45USPT:
12807 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12808 tg3_flag_set(tp, NVRAM_BUFFERED);
12809 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12810
12811 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12812 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12813 /* Detect size with tg3_nvram_get_size() */
12814 break;
a1b950d5
MC
12815 case FLASH_5717VENDOR_ATMEL_ADB021B:
12816 case FLASH_5717VENDOR_ATMEL_ADB021D:
12817 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12818 break;
12819 default:
12820 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12821 break;
12822 }
321d32a0 12823 break;
a1b950d5
MC
12824 case FLASH_5717VENDOR_ST_M_M25PE10:
12825 case FLASH_5717VENDOR_ST_A_M25PE10:
12826 case FLASH_5717VENDOR_ST_M_M45PE10:
12827 case FLASH_5717VENDOR_ST_A_M45PE10:
12828 case FLASH_5717VENDOR_ST_M_M25PE20:
12829 case FLASH_5717VENDOR_ST_A_M25PE20:
12830 case FLASH_5717VENDOR_ST_M_M45PE20:
12831 case FLASH_5717VENDOR_ST_A_M45PE20:
12832 case FLASH_5717VENDOR_ST_25USPT:
12833 case FLASH_5717VENDOR_ST_45USPT:
12834 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12835 tg3_flag_set(tp, NVRAM_BUFFERED);
12836 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12837
12838 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12839 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12840 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12841 /* Detect size with tg3_nvram_get_size() */
12842 break;
12843 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12844 case FLASH_5717VENDOR_ST_A_M45PE20:
12845 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12846 break;
12847 default:
12848 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12849 break;
12850 }
321d32a0 12851 break;
a1b950d5 12852 default:
63c3a66f 12853 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12854 return;
321d32a0 12855 }
a1b950d5
MC
12856
12857 tg3_nvram_get_pagesize(tp, nvcfg1);
12858 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12859 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12860}
12861
9b91b5f1
MC
12862static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12863{
12864 u32 nvcfg1, nvmpinstrp;
12865
12866 nvcfg1 = tr32(NVRAM_CFG1);
12867 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12868
12869 switch (nvmpinstrp) {
12870 case FLASH_5720_EEPROM_HD:
12871 case FLASH_5720_EEPROM_LD:
12872 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12873 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12874
12875 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12876 tw32(NVRAM_CFG1, nvcfg1);
12877 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12878 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12879 else
12880 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12881 return;
12882 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12883 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12884 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12885 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12886 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12887 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12888 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12889 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12890 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12891 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12892 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12893 case FLASH_5720VENDOR_ATMEL_45USPT:
12894 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12895 tg3_flag_set(tp, NVRAM_BUFFERED);
12896 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12897
12898 switch (nvmpinstrp) {
12899 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12900 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12901 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12902 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12903 break;
12904 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12905 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12906 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12907 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12908 break;
12909 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12910 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12911 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12912 break;
12913 default:
12914 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12915 break;
12916 }
12917 break;
12918 case FLASH_5720VENDOR_M_ST_M25PE10:
12919 case FLASH_5720VENDOR_M_ST_M45PE10:
12920 case FLASH_5720VENDOR_A_ST_M25PE10:
12921 case FLASH_5720VENDOR_A_ST_M45PE10:
12922 case FLASH_5720VENDOR_M_ST_M25PE20:
12923 case FLASH_5720VENDOR_M_ST_M45PE20:
12924 case FLASH_5720VENDOR_A_ST_M25PE20:
12925 case FLASH_5720VENDOR_A_ST_M45PE20:
12926 case FLASH_5720VENDOR_M_ST_M25PE40:
12927 case FLASH_5720VENDOR_M_ST_M45PE40:
12928 case FLASH_5720VENDOR_A_ST_M25PE40:
12929 case FLASH_5720VENDOR_A_ST_M45PE40:
12930 case FLASH_5720VENDOR_M_ST_M25PE80:
12931 case FLASH_5720VENDOR_M_ST_M45PE80:
12932 case FLASH_5720VENDOR_A_ST_M25PE80:
12933 case FLASH_5720VENDOR_A_ST_M45PE80:
12934 case FLASH_5720VENDOR_ST_25USPT:
12935 case FLASH_5720VENDOR_ST_45USPT:
12936 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12937 tg3_flag_set(tp, NVRAM_BUFFERED);
12938 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12939
12940 switch (nvmpinstrp) {
12941 case FLASH_5720VENDOR_M_ST_M25PE20:
12942 case FLASH_5720VENDOR_M_ST_M45PE20:
12943 case FLASH_5720VENDOR_A_ST_M25PE20:
12944 case FLASH_5720VENDOR_A_ST_M45PE20:
12945 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12946 break;
12947 case FLASH_5720VENDOR_M_ST_M25PE40:
12948 case FLASH_5720VENDOR_M_ST_M45PE40:
12949 case FLASH_5720VENDOR_A_ST_M25PE40:
12950 case FLASH_5720VENDOR_A_ST_M45PE40:
12951 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12952 break;
12953 case FLASH_5720VENDOR_M_ST_M25PE80:
12954 case FLASH_5720VENDOR_M_ST_M45PE80:
12955 case FLASH_5720VENDOR_A_ST_M25PE80:
12956 case FLASH_5720VENDOR_A_ST_M45PE80:
12957 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12958 break;
12959 default:
12960 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12961 break;
12962 }
12963 break;
12964 default:
63c3a66f 12965 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12966 return;
12967 }
12968
12969 tg3_nvram_get_pagesize(tp, nvcfg1);
12970 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12971 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12972}
12973
1da177e4
LT
12974/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12975static void __devinit tg3_nvram_init(struct tg3 *tp)
12976{
1da177e4
LT
12977 tw32_f(GRC_EEPROM_ADDR,
12978 (EEPROM_ADDR_FSM_RESET |
12979 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12980 EEPROM_ADDR_CLKPERD_SHIFT)));
12981
9d57f01c 12982 msleep(1);
1da177e4
LT
12983
12984 /* Enable seeprom accesses. */
12985 tw32_f(GRC_LOCAL_CTRL,
12986 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12987 udelay(100);
12988
12989 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12990 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12991 tg3_flag_set(tp, NVRAM);
1da177e4 12992
ec41c7df 12993 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12994 netdev_warn(tp->dev,
12995 "Cannot get nvram lock, %s failed\n",
05dbe005 12996 __func__);
ec41c7df
MC
12997 return;
12998 }
e6af301b 12999 tg3_enable_nvram_access(tp);
1da177e4 13000
989a9d23
MC
13001 tp->nvram_size = 0;
13002
361b4ac2
MC
13003 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13004 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
13005 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13006 tg3_get_5755_nvram_info(tp);
d30cdd28 13007 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
13008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13009 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 13010 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
13011 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
13012 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
13013 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13014 tg3_get_5906_nvram_info(tp);
b703df6f 13015 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 13016 tg3_flag(tp, 57765_CLASS))
321d32a0 13017 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
13018 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13019 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 13020 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
13021 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13022 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
13023 else
13024 tg3_get_nvram_info(tp);
13025
989a9d23
MC
13026 if (tp->nvram_size == 0)
13027 tg3_get_nvram_size(tp);
1da177e4 13028
e6af301b 13029 tg3_disable_nvram_access(tp);
381291b7 13030 tg3_nvram_unlock(tp);
1da177e4
LT
13031
13032 } else {
63c3a66f
JP
13033 tg3_flag_clear(tp, NVRAM);
13034 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
13035
13036 tg3_get_eeprom_size(tp);
13037 }
13038}
13039
1da177e4
LT
13040struct subsys_tbl_ent {
13041 u16 subsys_vendor, subsys_devid;
13042 u32 phy_id;
13043};
13044
24daf2b0 13045static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 13046 /* Broadcom boards. */
24daf2b0 13047 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13048 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 13049 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13050 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 13051 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13052 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
13053 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13054 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13055 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13056 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 13057 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13058 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13059 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13060 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13061 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13062 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13063 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13064 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13065 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13066 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13067 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13068 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13069
13070 /* 3com boards. */
24daf2b0 13071 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13072 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13073 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13074 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13075 { TG3PCI_SUBVENDOR_ID_3COM,
13076 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13077 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13078 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13079 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13080 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13081
13082 /* DELL boards. */
24daf2b0 13083 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13084 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13085 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13086 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13087 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13088 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13089 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13090 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13091
13092 /* Compaq boards. */
24daf2b0 13093 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13094 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13095 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13096 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13097 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13098 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13099 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13100 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13101 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13102 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13103
13104 /* IBM boards. */
24daf2b0
MC
13105 { TG3PCI_SUBVENDOR_ID_IBM,
13106 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13107};
13108
24daf2b0 13109static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13110{
13111 int i;
13112
13113 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13114 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13115 tp->pdev->subsystem_vendor) &&
13116 (subsys_id_to_phy_id[i].subsys_devid ==
13117 tp->pdev->subsystem_device))
13118 return &subsys_id_to_phy_id[i];
13119 }
13120 return NULL;
13121}
13122
7d0c41ef 13123static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13124{
1da177e4 13125 u32 val;
f49639e6 13126
79eb6904 13127 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13128 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13129
a85feb8c 13130 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13131 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13132 tg3_flag_set(tp, WOL_CAP);
72b845e0 13133
b5d3772c 13134 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13135 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13136 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13137 tg3_flag_set(tp, IS_NIC);
9d26e213 13138 }
0527ba35
MC
13139 val = tr32(VCPU_CFGSHDW);
13140 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13141 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13142 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13143 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13144 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13145 device_set_wakeup_enable(&tp->pdev->dev, true);
13146 }
05ac4cb7 13147 goto done;
b5d3772c
MC
13148 }
13149
1da177e4
LT
13150 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13151 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13152 u32 nic_cfg, led_cfg;
a9daf367 13153 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13154 int eeprom_phy_serdes = 0;
1da177e4
LT
13155
13156 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13157 tp->nic_sram_data_cfg = nic_cfg;
13158
13159 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13160 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13161 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13162 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13163 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13164 (ver > 0) && (ver < 0x100))
13165 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13166
a9daf367
MC
13167 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13168 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13169
1da177e4
LT
13170 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13171 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13172 eeprom_phy_serdes = 1;
13173
13174 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13175 if (nic_phy_id != 0) {
13176 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13177 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13178
13179 eeprom_phy_id = (id1 >> 16) << 10;
13180 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13181 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13182 } else
13183 eeprom_phy_id = 0;
13184
7d0c41ef 13185 tp->phy_id = eeprom_phy_id;
747e8f8b 13186 if (eeprom_phy_serdes) {
63c3a66f 13187 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13188 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13189 else
f07e9af3 13190 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13191 }
7d0c41ef 13192
63c3a66f 13193 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13194 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13195 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13196 else
1da177e4
LT
13197 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13198
13199 switch (led_cfg) {
13200 default:
13201 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13202 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13203 break;
13204
13205 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13206 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13207 break;
13208
13209 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13210 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13211
13212 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13213 * read on some older 5700/5701 bootcode.
13214 */
13215 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13216 ASIC_REV_5700 ||
13217 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13218 ASIC_REV_5701)
13219 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13220
1da177e4
LT
13221 break;
13222
13223 case SHASTA_EXT_LED_SHARED:
13224 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13225 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13226 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13227 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13228 LED_CTRL_MODE_PHY_2);
13229 break;
13230
13231 case SHASTA_EXT_LED_MAC:
13232 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13233 break;
13234
13235 case SHASTA_EXT_LED_COMBO:
13236 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13237 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13238 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13239 LED_CTRL_MODE_PHY_2);
13240 break;
13241
855e1111 13242 }
1da177e4
LT
13243
13244 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13245 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13246 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13247 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13248
b2a5c19c
MC
13249 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13250 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13251
9d26e213 13252 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13253 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13254 if ((tp->pdev->subsystem_vendor ==
13255 PCI_VENDOR_ID_ARIMA) &&
13256 (tp->pdev->subsystem_device == 0x205a ||
13257 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13258 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13259 } else {
63c3a66f
JP
13260 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13261 tg3_flag_set(tp, IS_NIC);
9d26e213 13262 }
1da177e4
LT
13263
13264 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13265 tg3_flag_set(tp, ENABLE_ASF);
13266 if (tg3_flag(tp, 5750_PLUS))
13267 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13268 }
b2b98d4a
MC
13269
13270 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13271 tg3_flag(tp, 5750_PLUS))
13272 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13273
f07e9af3 13274 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13275 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13276 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13277
63c3a66f 13278 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13279 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13280 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13281 device_set_wakeup_enable(&tp->pdev->dev, true);
13282 }
0527ba35 13283
1da177e4 13284 if (cfg2 & (1 << 17))
f07e9af3 13285 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13286
13287 /* serdes signal pre-emphasis in register 0x590 set by */
13288 /* bootcode if bit 18 is set */
13289 if (cfg2 & (1 << 18))
f07e9af3 13290 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13291
63c3a66f
JP
13292 if ((tg3_flag(tp, 57765_PLUS) ||
13293 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13294 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13295 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13296 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13297
63c3a66f 13298 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13299 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13300 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13301 u32 cfg3;
13302
13303 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13304 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13305 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13306 }
a9daf367 13307
14417063 13308 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13309 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13310 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13311 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13312 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13313 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13314 }
05ac4cb7 13315done:
63c3a66f 13316 if (tg3_flag(tp, WOL_CAP))
43067ed8 13317 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13318 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13319 else
13320 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13321}
13322
b2a5c19c
MC
13323static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13324{
13325 int i;
13326 u32 val;
13327
13328 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13329 tw32(OTP_CTRL, cmd);
13330
13331 /* Wait for up to 1 ms for command to execute. */
13332 for (i = 0; i < 100; i++) {
13333 val = tr32(OTP_STATUS);
13334 if (val & OTP_STATUS_CMD_DONE)
13335 break;
13336 udelay(10);
13337 }
13338
13339 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13340}
13341
13342/* Read the gphy configuration from the OTP region of the chip. The gphy
13343 * configuration is a 32-bit value that straddles the alignment boundary.
13344 * We do two 32-bit reads and then shift and merge the results.
13345 */
13346static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13347{
13348 u32 bhalf_otp, thalf_otp;
13349
13350 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13351
13352 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13353 return 0;
13354
13355 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13356
13357 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13358 return 0;
13359
13360 thalf_otp = tr32(OTP_READ_DATA);
13361
13362 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13363
13364 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13365 return 0;
13366
13367 bhalf_otp = tr32(OTP_READ_DATA);
13368
13369 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13370}
13371
e256f8a3
MC
13372static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13373{
202ff1c2 13374 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13375
13376 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13377 adv |= ADVERTISED_1000baseT_Half |
13378 ADVERTISED_1000baseT_Full;
13379
13380 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13381 adv |= ADVERTISED_100baseT_Half |
13382 ADVERTISED_100baseT_Full |
13383 ADVERTISED_10baseT_Half |
13384 ADVERTISED_10baseT_Full |
13385 ADVERTISED_TP;
13386 else
13387 adv |= ADVERTISED_FIBRE;
13388
13389 tp->link_config.advertising = adv;
e740522e
MC
13390 tp->link_config.speed = SPEED_UNKNOWN;
13391 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 13392 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
13393 tp->link_config.active_speed = SPEED_UNKNOWN;
13394 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
13395
13396 tp->old_link = -1;
e256f8a3
MC
13397}
13398
7d0c41ef
MC
13399static int __devinit tg3_phy_probe(struct tg3 *tp)
13400{
13401 u32 hw_phy_id_1, hw_phy_id_2;
13402 u32 hw_phy_id, hw_phy_id_masked;
13403 int err;
1da177e4 13404
e256f8a3 13405 /* flow control autonegotiation is default behavior */
63c3a66f 13406 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13407 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13408
63c3a66f 13409 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13410 return tg3_phy_init(tp);
13411
1da177e4 13412 /* Reading the PHY ID register can conflict with ASF
877d0310 13413 * firmware access to the PHY hardware.
1da177e4
LT
13414 */
13415 err = 0;
63c3a66f 13416 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13417 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13418 } else {
13419 /* Now read the physical PHY_ID from the chip and verify
13420 * that it is sane. If it doesn't look good, we fall back
13421 * to either the hard-coded table based PHY_ID and failing
13422 * that the value found in the eeprom area.
13423 */
13424 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13425 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13426
13427 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13428 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13429 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13430
79eb6904 13431 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13432 }
13433
79eb6904 13434 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13435 tp->phy_id = hw_phy_id;
79eb6904 13436 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13437 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13438 else
f07e9af3 13439 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13440 } else {
79eb6904 13441 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13442 /* Do nothing, phy ID already set up in
13443 * tg3_get_eeprom_hw_cfg().
13444 */
1da177e4
LT
13445 } else {
13446 struct subsys_tbl_ent *p;
13447
13448 /* No eeprom signature? Try the hardcoded
13449 * subsys device table.
13450 */
24daf2b0 13451 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13452 if (!p)
13453 return -ENODEV;
13454
13455 tp->phy_id = p->phy_id;
13456 if (!tp->phy_id ||
79eb6904 13457 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13458 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13459 }
13460 }
13461
a6b68dab 13462 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13463 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13464 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13465 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13466 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13467 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13468 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13469 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13470
e256f8a3
MC
13471 tg3_phy_init_link_config(tp);
13472
f07e9af3 13473 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13474 !tg3_flag(tp, ENABLE_APE) &&
13475 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13476 u32 bmsr, dummy;
1da177e4
LT
13477
13478 tg3_readphy(tp, MII_BMSR, &bmsr);
13479 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13480 (bmsr & BMSR_LSTATUS))
13481 goto skip_phy_reset;
6aa20a22 13482
1da177e4
LT
13483 err = tg3_phy_reset(tp);
13484 if (err)
13485 return err;
13486
42b64a45 13487 tg3_phy_set_wirespeed(tp);
1da177e4 13488
e2bf73e7 13489 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13490 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13491 tp->link_config.flowctrl);
1da177e4
LT
13492
13493 tg3_writephy(tp, MII_BMCR,
13494 BMCR_ANENABLE | BMCR_ANRESTART);
13495 }
1da177e4
LT
13496 }
13497
13498skip_phy_reset:
79eb6904 13499 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13500 err = tg3_init_5401phy_dsp(tp);
13501 if (err)
13502 return err;
1da177e4 13503
1da177e4
LT
13504 err = tg3_init_5401phy_dsp(tp);
13505 }
13506
1da177e4
LT
13507 return err;
13508}
13509
184b8904 13510static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13511{
a4a8bb15 13512 u8 *vpd_data;
4181b2c8 13513 unsigned int block_end, rosize, len;
535a490e 13514 u32 vpdlen;
184b8904 13515 int j, i = 0;
a4a8bb15 13516
535a490e 13517 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13518 if (!vpd_data)
13519 goto out_no_vpd;
1da177e4 13520
535a490e 13521 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13522 if (i < 0)
13523 goto out_not_found;
1da177e4 13524
4181b2c8
MC
13525 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13526 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13527 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13528
535a490e 13529 if (block_end > vpdlen)
4181b2c8 13530 goto out_not_found;
af2c6a4a 13531
184b8904
MC
13532 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13533 PCI_VPD_RO_KEYWORD_MFR_ID);
13534 if (j > 0) {
13535 len = pci_vpd_info_field_size(&vpd_data[j]);
13536
13537 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13538 if (j + len > block_end || len != 4 ||
13539 memcmp(&vpd_data[j], "1028", 4))
13540 goto partno;
13541
13542 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13543 PCI_VPD_RO_KEYWORD_VENDOR0);
13544 if (j < 0)
13545 goto partno;
13546
13547 len = pci_vpd_info_field_size(&vpd_data[j]);
13548
13549 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13550 if (j + len > block_end)
13551 goto partno;
13552
13553 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13554 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13555 }
13556
13557partno:
4181b2c8
MC
13558 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13559 PCI_VPD_RO_KEYWORD_PARTNO);
13560 if (i < 0)
13561 goto out_not_found;
af2c6a4a 13562
4181b2c8 13563 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13564
4181b2c8
MC
13565 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13566 if (len > TG3_BPN_SIZE ||
535a490e 13567 (len + i) > vpdlen)
4181b2c8 13568 goto out_not_found;
1da177e4 13569
4181b2c8 13570 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13571
1da177e4 13572out_not_found:
a4a8bb15 13573 kfree(vpd_data);
37a949c5 13574 if (tp->board_part_number[0])
a4a8bb15
MC
13575 return;
13576
13577out_no_vpd:
37a949c5
MC
13578 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13579 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13580 strcpy(tp->board_part_number, "BCM5717");
13581 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13582 strcpy(tp->board_part_number, "BCM5718");
13583 else
13584 goto nomatch;
13585 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13586 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13587 strcpy(tp->board_part_number, "BCM57780");
13588 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13589 strcpy(tp->board_part_number, "BCM57760");
13590 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13591 strcpy(tp->board_part_number, "BCM57790");
13592 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13593 strcpy(tp->board_part_number, "BCM57788");
13594 else
13595 goto nomatch;
13596 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13597 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13598 strcpy(tp->board_part_number, "BCM57761");
13599 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13600 strcpy(tp->board_part_number, "BCM57765");
13601 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13602 strcpy(tp->board_part_number, "BCM57781");
13603 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13604 strcpy(tp->board_part_number, "BCM57785");
13605 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13606 strcpy(tp->board_part_number, "BCM57791");
13607 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13608 strcpy(tp->board_part_number, "BCM57795");
13609 else
13610 goto nomatch;
55086ad9
MC
13611 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13612 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13613 strcpy(tp->board_part_number, "BCM57762");
13614 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13615 strcpy(tp->board_part_number, "BCM57766");
13616 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13617 strcpy(tp->board_part_number, "BCM57782");
13618 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13619 strcpy(tp->board_part_number, "BCM57786");
13620 else
13621 goto nomatch;
37a949c5 13622 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13623 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13624 } else {
13625nomatch:
b5d3772c 13626 strcpy(tp->board_part_number, "none");
37a949c5 13627 }
1da177e4
LT
13628}
13629
9c8a620e
MC
13630static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13631{
13632 u32 val;
13633
e4f34110 13634 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13635 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13636 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13637 val != 0)
13638 return 0;
13639
13640 return 1;
13641}
13642
acd9c119
MC
13643static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13644{
ff3a7cb2 13645 u32 val, offset, start, ver_offset;
75f9936e 13646 int i, dst_off;
ff3a7cb2 13647 bool newver = false;
acd9c119
MC
13648
13649 if (tg3_nvram_read(tp, 0xc, &offset) ||
13650 tg3_nvram_read(tp, 0x4, &start))
13651 return;
13652
13653 offset = tg3_nvram_logical_addr(tp, offset);
13654
ff3a7cb2 13655 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13656 return;
13657
ff3a7cb2
MC
13658 if ((val & 0xfc000000) == 0x0c000000) {
13659 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13660 return;
13661
ff3a7cb2
MC
13662 if (val == 0)
13663 newver = true;
13664 }
13665
75f9936e
MC
13666 dst_off = strlen(tp->fw_ver);
13667
ff3a7cb2 13668 if (newver) {
75f9936e
MC
13669 if (TG3_VER_SIZE - dst_off < 16 ||
13670 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13671 return;
13672
13673 offset = offset + ver_offset - start;
13674 for (i = 0; i < 16; i += 4) {
13675 __be32 v;
13676 if (tg3_nvram_read_be32(tp, offset + i, &v))
13677 return;
13678
75f9936e 13679 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13680 }
13681 } else {
13682 u32 major, minor;
13683
13684 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13685 return;
13686
13687 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13688 TG3_NVM_BCVER_MAJSFT;
13689 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13690 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13691 "v%d.%02d", major, minor);
acd9c119
MC
13692 }
13693}
13694
a6f6cb1c
MC
13695static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13696{
13697 u32 val, major, minor;
13698
13699 /* Use native endian representation */
13700 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13701 return;
13702
13703 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13704 TG3_NVM_HWSB_CFG1_MAJSFT;
13705 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13706 TG3_NVM_HWSB_CFG1_MINSFT;
13707
13708 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13709}
13710
dfe00d7d
MC
13711static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13712{
13713 u32 offset, major, minor, build;
13714
75f9936e 13715 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13716
13717 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13718 return;
13719
13720 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13721 case TG3_EEPROM_SB_REVISION_0:
13722 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13723 break;
13724 case TG3_EEPROM_SB_REVISION_2:
13725 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13726 break;
13727 case TG3_EEPROM_SB_REVISION_3:
13728 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13729 break;
a4153d40
MC
13730 case TG3_EEPROM_SB_REVISION_4:
13731 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13732 break;
13733 case TG3_EEPROM_SB_REVISION_5:
13734 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13735 break;
bba226ac
MC
13736 case TG3_EEPROM_SB_REVISION_6:
13737 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13738 break;
dfe00d7d
MC
13739 default:
13740 return;
13741 }
13742
e4f34110 13743 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13744 return;
13745
13746 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13747 TG3_EEPROM_SB_EDH_BLD_SHFT;
13748 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13749 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13750 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13751
13752 if (minor > 99 || build > 26)
13753 return;
13754
75f9936e
MC
13755 offset = strlen(tp->fw_ver);
13756 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13757 " v%d.%02d", major, minor);
dfe00d7d
MC
13758
13759 if (build > 0) {
75f9936e
MC
13760 offset = strlen(tp->fw_ver);
13761 if (offset < TG3_VER_SIZE - 1)
13762 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13763 }
13764}
13765
acd9c119 13766static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13767{
13768 u32 val, offset, start;
acd9c119 13769 int i, vlen;
9c8a620e
MC
13770
13771 for (offset = TG3_NVM_DIR_START;
13772 offset < TG3_NVM_DIR_END;
13773 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13774 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13775 return;
13776
9c8a620e
MC
13777 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13778 break;
13779 }
13780
13781 if (offset == TG3_NVM_DIR_END)
13782 return;
13783
63c3a66f 13784 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13785 start = 0x08000000;
e4f34110 13786 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13787 return;
13788
e4f34110 13789 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13790 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13791 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13792 return;
13793
13794 offset += val - start;
13795
acd9c119 13796 vlen = strlen(tp->fw_ver);
9c8a620e 13797
acd9c119
MC
13798 tp->fw_ver[vlen++] = ',';
13799 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13800
13801 for (i = 0; i < 4; i++) {
a9dc529d
MC
13802 __be32 v;
13803 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13804 return;
13805
b9fc7dc5 13806 offset += sizeof(v);
c4e6575c 13807
acd9c119
MC
13808 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13809 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13810 break;
c4e6575c 13811 }
9c8a620e 13812
acd9c119
MC
13813 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13814 vlen += sizeof(v);
c4e6575c 13815 }
acd9c119
MC
13816}
13817
7fd76445
MC
13818static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13819{
13820 int vlen;
13821 u32 apedata;
ecc79648 13822 char *fwtype;
7fd76445 13823
63c3a66f 13824 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13825 return;
13826
13827 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13828 if (apedata != APE_SEG_SIG_MAGIC)
13829 return;
13830
13831 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13832 if (!(apedata & APE_FW_STATUS_READY))
13833 return;
13834
13835 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13836
dc6d0744 13837 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13838 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13839 fwtype = "NCSI";
dc6d0744 13840 } else {
ecc79648 13841 fwtype = "DASH";
dc6d0744 13842 }
ecc79648 13843
7fd76445
MC
13844 vlen = strlen(tp->fw_ver);
13845
ecc79648
MC
13846 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13847 fwtype,
7fd76445
MC
13848 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13849 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13850 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13851 (apedata & APE_FW_VERSION_BLDMSK));
13852}
13853
acd9c119
MC
13854static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13855{
13856 u32 val;
75f9936e 13857 bool vpd_vers = false;
acd9c119 13858
75f9936e
MC
13859 if (tp->fw_ver[0] != 0)
13860 vpd_vers = true;
df259d8c 13861
63c3a66f 13862 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13863 strcat(tp->fw_ver, "sb");
df259d8c
MC
13864 return;
13865 }
13866
acd9c119
MC
13867 if (tg3_nvram_read(tp, 0, &val))
13868 return;
13869
13870 if (val == TG3_EEPROM_MAGIC)
13871 tg3_read_bc_ver(tp);
13872 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13873 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13874 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13875 tg3_read_hwsb_ver(tp);
acd9c119
MC
13876 else
13877 return;
13878
c9cab24e 13879 if (vpd_vers)
75f9936e 13880 goto done;
acd9c119 13881
c9cab24e
MC
13882 if (tg3_flag(tp, ENABLE_APE)) {
13883 if (tg3_flag(tp, ENABLE_ASF))
13884 tg3_read_dash_ver(tp);
13885 } else if (tg3_flag(tp, ENABLE_ASF)) {
13886 tg3_read_mgmtfw_ver(tp);
13887 }
9c8a620e 13888
75f9936e 13889done:
9c8a620e 13890 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13891}
13892
7cb32cf2
MC
13893static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13894{
63c3a66f 13895 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13896 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13897 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13898 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13899 else
de9f5230 13900 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13901}
13902
4143470c 13903static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13904 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13905 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13906 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13907 { },
13908};
13909
16c7fa7d
MC
13910static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
13911{
13912 struct pci_dev *peer;
13913 unsigned int func, devnr = tp->pdev->devfn & ~7;
13914
13915 for (func = 0; func < 8; func++) {
13916 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13917 if (peer && peer != tp->pdev)
13918 break;
13919 pci_dev_put(peer);
13920 }
13921 /* 5704 can be configured in single-port mode, set peer to
13922 * tp->pdev in that case.
13923 */
13924 if (!peer) {
13925 peer = tp->pdev;
13926 return peer;
13927 }
13928
13929 /*
13930 * We don't need to keep the refcount elevated; there's no way
13931 * to remove one half of this device without removing the other
13932 */
13933 pci_dev_put(peer);
13934
13935 return peer;
13936}
13937
42b123b1
MC
13938static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
13939{
13940 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
13941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13942 u32 reg;
13943
13944 /* All devices that use the alternate
13945 * ASIC REV location have a CPMU.
13946 */
13947 tg3_flag_set(tp, CPMU_PRESENT);
13948
13949 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13950 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
13951 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13952 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
13953 reg = TG3PCI_GEN2_PRODID_ASICREV;
13954 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13955 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13956 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13957 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13958 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13959 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13960 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13961 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13962 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13963 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13964 reg = TG3PCI_GEN15_PRODID_ASICREV;
13965 else
13966 reg = TG3PCI_PRODID_ASICREV;
13967
13968 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
13969 }
13970
13971 /* Wrong chip ID in 5752 A0. This code can be removed later
13972 * as A0 is not in production.
13973 */
13974 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13975 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13976
13977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13978 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13979 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13980 tg3_flag_set(tp, 5717_PLUS);
13981
13982 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13983 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
13984 tg3_flag_set(tp, 57765_CLASS);
13985
13986 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
13987 tg3_flag_set(tp, 57765_PLUS);
13988
13989 /* Intentionally exclude ASIC_REV_5906 */
13990 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
13991 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
13992 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13993 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
13994 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13996 tg3_flag(tp, 57765_PLUS))
13997 tg3_flag_set(tp, 5755_PLUS);
13998
13999 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
14001 tg3_flag_set(tp, 5780_CLASS);
14002
14003 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14004 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14005 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
14006 tg3_flag(tp, 5755_PLUS) ||
14007 tg3_flag(tp, 5780_CLASS))
14008 tg3_flag_set(tp, 5750_PLUS);
14009
14010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14011 tg3_flag(tp, 5750_PLUS))
14012 tg3_flag_set(tp, 5705_PLUS);
14013}
14014
1da177e4
LT
14015static int __devinit tg3_get_invariants(struct tg3 *tp)
14016{
1da177e4 14017 u32 misc_ctrl_reg;
1da177e4
LT
14018 u32 pci_state_reg, grc_misc_cfg;
14019 u32 val;
14020 u16 pci_cmd;
5e7dfd0f 14021 int err;
1da177e4 14022
1da177e4
LT
14023 /* Force memory write invalidate off. If we leave it on,
14024 * then on 5700_BX chips we have to enable a workaround.
14025 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
14026 * to match the cacheline size. The Broadcom driver have this
14027 * workaround but turns MWI off all the times so never uses
14028 * it. This seems to suggest that the workaround is insufficient.
14029 */
14030 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14031 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
14032 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14033
16821285
MC
14034 /* Important! -- Make sure register accesses are byteswapped
14035 * correctly. Also, for those chips that require it, make
14036 * sure that indirect register accesses are enabled before
14037 * the first operation.
1da177e4
LT
14038 */
14039 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14040 &misc_ctrl_reg);
16821285
MC
14041 tp->misc_host_ctrl |= (misc_ctrl_reg &
14042 MISC_HOST_CTRL_CHIPREV);
14043 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14044 tp->misc_host_ctrl);
1da177e4 14045
42b123b1 14046 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 14047
6892914f
MC
14048 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
14049 * we need to disable memory and use config. cycles
14050 * only to access all registers. The 5702/03 chips
14051 * can mistakenly decode the special cycles from the
14052 * ICH chipsets as memory write cycles, causing corruption
14053 * of register and memory space. Only certain ICH bridges
14054 * will drive special cycles with non-zero data during the
14055 * address phase which can fall within the 5703's address
14056 * range. This is not an ICH bug as the PCI spec allows
14057 * non-zero address during special cycles. However, only
14058 * these ICH bridges are known to drive non-zero addresses
14059 * during special cycles.
14060 *
14061 * Since special cycles do not cross PCI bridges, we only
14062 * enable this workaround if the 5703 is on the secondary
14063 * bus of these ICH bridges.
14064 */
14065 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
14066 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
14067 static struct tg3_dev_id {
14068 u32 vendor;
14069 u32 device;
14070 u32 rev;
14071 } ich_chipsets[] = {
14072 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
14073 PCI_ANY_ID },
14074 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
14075 PCI_ANY_ID },
14076 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
14077 0xa },
14078 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
14079 PCI_ANY_ID },
14080 { },
14081 };
14082 struct tg3_dev_id *pci_id = &ich_chipsets[0];
14083 struct pci_dev *bridge = NULL;
14084
14085 while (pci_id->vendor != 0) {
14086 bridge = pci_get_device(pci_id->vendor, pci_id->device,
14087 bridge);
14088 if (!bridge) {
14089 pci_id++;
14090 continue;
14091 }
14092 if (pci_id->rev != PCI_ANY_ID) {
44c10138 14093 if (bridge->revision > pci_id->rev)
6892914f
MC
14094 continue;
14095 }
14096 if (bridge->subordinate &&
14097 (bridge->subordinate->number ==
14098 tp->pdev->bus->number)) {
63c3a66f 14099 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
14100 pci_dev_put(bridge);
14101 break;
14102 }
14103 }
14104 }
14105
6ff6f81d 14106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
14107 static struct tg3_dev_id {
14108 u32 vendor;
14109 u32 device;
14110 } bridge_chipsets[] = {
14111 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14112 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14113 { },
14114 };
14115 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14116 struct pci_dev *bridge = NULL;
14117
14118 while (pci_id->vendor != 0) {
14119 bridge = pci_get_device(pci_id->vendor,
14120 pci_id->device,
14121 bridge);
14122 if (!bridge) {
14123 pci_id++;
14124 continue;
14125 }
14126 if (bridge->subordinate &&
14127 (bridge->subordinate->number <=
14128 tp->pdev->bus->number) &&
14129 (bridge->subordinate->subordinate >=
14130 tp->pdev->bus->number)) {
63c3a66f 14131 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14132 pci_dev_put(bridge);
14133 break;
14134 }
14135 }
14136 }
14137
4a29cc2e
MC
14138 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14139 * DMA addresses > 40-bit. This bridge may have other additional
14140 * 57xx devices behind it in some 4-port NIC designs for example.
14141 * Any tg3 device found behind the bridge will also need the 40-bit
14142 * DMA workaround.
14143 */
42b123b1 14144 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 14145 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14146 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14147 } else {
4a29cc2e
MC
14148 struct pci_dev *bridge = NULL;
14149
14150 do {
14151 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14152 PCI_DEVICE_ID_SERVERWORKS_EPB,
14153 bridge);
14154 if (bridge && bridge->subordinate &&
14155 (bridge->subordinate->number <=
14156 tp->pdev->bus->number) &&
14157 (bridge->subordinate->subordinate >=
14158 tp->pdev->bus->number)) {
63c3a66f 14159 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14160 pci_dev_put(bridge);
14161 break;
14162 }
14163 } while (bridge);
14164 }
4cf78e4f 14165
f6eb9b1f 14166 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14167 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14168 tp->pdev_peer = tg3_find_peer(tp);
14169
507399f1 14170 /* Determine TSO capabilities */
a0512944 14171 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14172 ; /* Do nothing. HW bug. */
63c3a66f
JP
14173 else if (tg3_flag(tp, 57765_PLUS))
14174 tg3_flag_set(tp, HW_TSO_3);
14175 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14176 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14177 tg3_flag_set(tp, HW_TSO_2);
14178 else if (tg3_flag(tp, 5750_PLUS)) {
14179 tg3_flag_set(tp, HW_TSO_1);
14180 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14182 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14183 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14184 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14185 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14186 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14187 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14188 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14189 tp->fw_needed = FIRMWARE_TG3TSO5;
14190 else
14191 tp->fw_needed = FIRMWARE_TG3TSO;
14192 }
14193
dabc5c67 14194 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14195 if (tg3_flag(tp, HW_TSO_1) ||
14196 tg3_flag(tp, HW_TSO_2) ||
14197 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14198 tp->fw_needed) {
14199 /* For firmware TSO, assume ASF is disabled.
14200 * We'll disable TSO later if we discover ASF
14201 * is enabled in tg3_get_eeprom_hw_cfg().
14202 */
dabc5c67 14203 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14204 } else {
dabc5c67
MC
14205 tg3_flag_clear(tp, TSO_CAPABLE);
14206 tg3_flag_clear(tp, TSO_BUG);
14207 tp->fw_needed = NULL;
14208 }
14209
14210 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14211 tp->fw_needed = FIRMWARE_TG3;
14212
507399f1
MC
14213 tp->irq_max = 1;
14214
63c3a66f
JP
14215 if (tg3_flag(tp, 5750_PLUS)) {
14216 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14217 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14218 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14219 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14220 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14221 tp->pdev_peer == tp->pdev))
63c3a66f 14222 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14223
63c3a66f 14224 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14225 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14226 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14227 }
4f125f42 14228
63c3a66f
JP
14229 if (tg3_flag(tp, 57765_PLUS)) {
14230 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14231 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14232 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14233 }
f6eb9b1f 14234 }
0e1406dd 14235
2ffcc981 14236 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14237 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14238
e31aa987 14239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14240 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 14241
fa6b2aae
MC
14242 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14243 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14244 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14245 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14246
63c3a66f 14247 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14248 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14249 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14250
63c3a66f
JP
14251 if (!tg3_flag(tp, 5705_PLUS) ||
14252 tg3_flag(tp, 5780_CLASS) ||
14253 tg3_flag(tp, USE_JUMBO_BDFLAG))
14254 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14255
52f4490c
MC
14256 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14257 &pci_state_reg);
14258
708ebb3a 14259 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14260 u16 lnkctl;
14261
63c3a66f 14262 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14263
5e7dfd0f 14264 pci_read_config_word(tp->pdev,
708ebb3a 14265 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14266 &lnkctl);
14267 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14268 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14269 ASIC_REV_5906) {
63c3a66f 14270 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14271 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14272 }
5e7dfd0f 14273 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14274 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14275 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14276 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14277 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14278 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14279 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14280 }
52f4490c 14281 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14282 /* BCM5785 devices are effectively PCIe devices, and should
14283 * follow PCIe codepaths, but do not have a PCIe capabilities
14284 * section.
93a700a9 14285 */
63c3a66f
JP
14286 tg3_flag_set(tp, PCI_EXPRESS);
14287 } else if (!tg3_flag(tp, 5705_PLUS) ||
14288 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14289 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14290 if (!tp->pcix_cap) {
2445e461
MC
14291 dev_err(&tp->pdev->dev,
14292 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14293 return -EIO;
14294 }
14295
14296 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14297 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14298 }
1da177e4 14299
399de50b
MC
14300 /* If we have an AMD 762 or VIA K8T800 chipset, write
14301 * reordering to the mailbox registers done by the host
14302 * controller can cause major troubles. We read back from
14303 * every mailbox register write to force the writes to be
14304 * posted to the chip in order.
14305 */
4143470c 14306 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14307 !tg3_flag(tp, PCI_EXPRESS))
14308 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14309
69fc4053
MC
14310 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14311 &tp->pci_cacheline_sz);
14312 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14313 &tp->pci_lat_timer);
1da177e4
LT
14314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14315 tp->pci_lat_timer < 64) {
14316 tp->pci_lat_timer = 64;
69fc4053
MC
14317 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14318 tp->pci_lat_timer);
1da177e4
LT
14319 }
14320
16821285
MC
14321 /* Important! -- It is critical that the PCI-X hw workaround
14322 * situation is decided before the first MMIO register access.
14323 */
52f4490c
MC
14324 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14325 /* 5700 BX chips need to have their TX producer index
14326 * mailboxes written twice to workaround a bug.
14327 */
63c3a66f 14328 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14329
52f4490c 14330 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14331 *
14332 * The workaround is to use indirect register accesses
14333 * for all chip writes not to mailbox registers.
14334 */
63c3a66f 14335 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14336 u32 pm_reg;
1da177e4 14337
63c3a66f 14338 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14339
14340 /* The chip can have it's power management PCI config
14341 * space registers clobbered due to this bug.
14342 * So explicitly force the chip into D0 here.
14343 */
9974a356
MC
14344 pci_read_config_dword(tp->pdev,
14345 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14346 &pm_reg);
14347 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14348 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14349 pci_write_config_dword(tp->pdev,
14350 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14351 pm_reg);
14352
14353 /* Also, force SERR#/PERR# in PCI command. */
14354 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14355 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14356 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14357 }
14358 }
14359
1da177e4 14360 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14361 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14362 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14363 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14364
14365 /* Chip-specific fixup from Broadcom driver */
14366 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14367 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14368 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14369 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14370 }
14371
1ee582d8 14372 /* Default fast path register access methods */
20094930 14373 tp->read32 = tg3_read32;
1ee582d8 14374 tp->write32 = tg3_write32;
09ee929c 14375 tp->read32_mbox = tg3_read32;
20094930 14376 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14377 tp->write32_tx_mbox = tg3_write32;
14378 tp->write32_rx_mbox = tg3_write32;
14379
14380 /* Various workaround register access methods */
63c3a66f 14381 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14382 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14383 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14384 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14385 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14386 /*
14387 * Back to back register writes can cause problems on these
14388 * chips, the workaround is to read back all reg writes
14389 * except those to mailbox regs.
14390 *
14391 * See tg3_write_indirect_reg32().
14392 */
1ee582d8 14393 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14394 }
14395
63c3a66f 14396 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14397 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14398 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14399 tp->write32_rx_mbox = tg3_write_flush_reg32;
14400 }
20094930 14401
63c3a66f 14402 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14403 tp->read32 = tg3_read_indirect_reg32;
14404 tp->write32 = tg3_write_indirect_reg32;
14405 tp->read32_mbox = tg3_read_indirect_mbox;
14406 tp->write32_mbox = tg3_write_indirect_mbox;
14407 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14408 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14409
14410 iounmap(tp->regs);
22abe310 14411 tp->regs = NULL;
6892914f
MC
14412
14413 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14414 pci_cmd &= ~PCI_COMMAND_MEMORY;
14415 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14416 }
b5d3772c
MC
14417 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14418 tp->read32_mbox = tg3_read32_mbox_5906;
14419 tp->write32_mbox = tg3_write32_mbox_5906;
14420 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14421 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14422 }
6892914f 14423
bbadf503 14424 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14425 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14426 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14427 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14428 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14429
16821285
MC
14430 /* The memory arbiter has to be enabled in order for SRAM accesses
14431 * to succeed. Normally on powerup the tg3 chip firmware will make
14432 * sure it is enabled, but other entities such as system netboot
14433 * code might disable it.
14434 */
14435 val = tr32(MEMARB_MODE);
14436 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14437
9dc5e342
MC
14438 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14439 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14440 tg3_flag(tp, 5780_CLASS)) {
14441 if (tg3_flag(tp, PCIX_MODE)) {
14442 pci_read_config_dword(tp->pdev,
14443 tp->pcix_cap + PCI_X_STATUS,
14444 &val);
14445 tp->pci_fn = val & 0x7;
14446 }
14447 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14448 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14449 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14450 NIC_SRAM_CPMUSTAT_SIG) {
14451 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14452 tp->pci_fn = tp->pci_fn ? 1 : 0;
14453 }
14454 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14456 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14457 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14458 NIC_SRAM_CPMUSTAT_SIG) {
14459 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14460 TG3_CPMU_STATUS_FSHFT_5719;
14461 }
69f11c99
MC
14462 }
14463
7d0c41ef 14464 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14465 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14466 * determined before calling tg3_set_power_state() so that
14467 * we know whether or not to switch out of Vaux power.
14468 * When the flag is set, it means that GPIO1 is used for eeprom
14469 * write protect and also implies that it is a LOM where GPIOs
14470 * are not used to switch power.
6aa20a22 14471 */
7d0c41ef
MC
14472 tg3_get_eeprom_hw_cfg(tp);
14473
cf9ecf4b
MC
14474 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14475 tg3_flag_clear(tp, TSO_CAPABLE);
14476 tg3_flag_clear(tp, TSO_BUG);
14477 tp->fw_needed = NULL;
14478 }
14479
63c3a66f 14480 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14481 /* Allow reads and writes to the
14482 * APE register and memory space.
14483 */
14484 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14485 PCISTATE_ALLOW_APE_SHMEM_WR |
14486 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14487 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14488 pci_state_reg);
c9cab24e
MC
14489
14490 tg3_ape_lock_init(tp);
0d3031d9
MC
14491 }
14492
16821285
MC
14493 /* Set up tp->grc_local_ctrl before calling
14494 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14495 * will bring 5700's external PHY out of reset.
314fba34
MC
14496 * It is also used as eeprom write protect on LOMs.
14497 */
14498 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14500 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14501 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14502 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14503 /* Unused GPIO3 must be driven as output on 5752 because there
14504 * are no pull-up resistors on unused GPIO pins.
14505 */
14506 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14507 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14508
321d32a0 14509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14511 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14512 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14513
8d519ab2
MC
14514 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14515 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14516 /* Turn off the debug UART. */
14517 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14518 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14519 /* Keep VMain power. */
14520 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14521 GRC_LCLCTRL_GPIO_OUTPUT0;
14522 }
14523
16821285
MC
14524 /* Switch out of Vaux if it is a NIC */
14525 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14526
1da177e4
LT
14527 /* Derive initial jumbo mode from MTU assigned in
14528 * ether_setup() via the alloc_etherdev() call
14529 */
63c3a66f
JP
14530 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14531 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14532
14533 /* Determine WakeOnLan speed to use. */
14534 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14535 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14536 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14537 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14538 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14539 } else {
63c3a66f 14540 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14541 }
14542
7f97a4bd 14543 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14544 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14545
1da177e4 14546 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14547 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14548 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14549 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14550 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14551 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14552 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14553 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14554
14555 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14556 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14557 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14558 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14559 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14560
63c3a66f 14561 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14562 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14563 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14564 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14565 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14566 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14567 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14568 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14569 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14570 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14571 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14572 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14573 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14574 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14575 } else
f07e9af3 14576 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14577 }
1da177e4 14578
b2a5c19c
MC
14579 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14580 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14581 tp->phy_otp = tg3_read_otp_phycfg(tp);
14582 if (tp->phy_otp == 0)
14583 tp->phy_otp = TG3_OTP_DEFAULT;
14584 }
14585
63c3a66f 14586 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14587 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14588 else
14589 tp->mi_mode = MAC_MI_MODE_BASE;
14590
1da177e4 14591 tp->coalesce_mode = 0;
1da177e4
LT
14592 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14593 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14594 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14595
4d958473
MC
14596 /* Set these bits to enable statistics workaround. */
14597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14598 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14599 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14600 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14601 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14602 }
14603
321d32a0
MC
14604 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14605 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14606 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14607
158d7abd
MC
14608 err = tg3_mdio_init(tp);
14609 if (err)
14610 return err;
1da177e4
LT
14611
14612 /* Initialize data/descriptor byte/word swapping. */
14613 val = tr32(GRC_MODE);
f2096f94
MC
14614 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14615 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14616 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14617 GRC_MODE_B2HRX_ENABLE |
14618 GRC_MODE_HTX2B_ENABLE |
14619 GRC_MODE_HOST_STACKUP);
14620 else
14621 val &= GRC_MODE_HOST_STACKUP;
14622
1da177e4
LT
14623 tw32(GRC_MODE, val | tp->grc_mode);
14624
14625 tg3_switch_clocks(tp);
14626
14627 /* Clear this out for sanity. */
14628 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14629
14630 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14631 &pci_state_reg);
14632 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14633 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14634 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14635
14636 if (chiprevid == CHIPREV_ID_5701_A0 ||
14637 chiprevid == CHIPREV_ID_5701_B0 ||
14638 chiprevid == CHIPREV_ID_5701_B2 ||
14639 chiprevid == CHIPREV_ID_5701_B5) {
14640 void __iomem *sram_base;
14641
14642 /* Write some dummy words into the SRAM status block
14643 * area, see if it reads back correctly. If the return
14644 * value is bad, force enable the PCIX workaround.
14645 */
14646 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14647
14648 writel(0x00000000, sram_base);
14649 writel(0x00000000, sram_base + 4);
14650 writel(0xffffffff, sram_base + 4);
14651 if (readl(sram_base) != 0x00000000)
63c3a66f 14652 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14653 }
14654 }
14655
14656 udelay(50);
14657 tg3_nvram_init(tp);
14658
14659 grc_misc_cfg = tr32(GRC_MISC_CFG);
14660 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14661
1da177e4
LT
14662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14663 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14664 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14665 tg3_flag_set(tp, IS_5788);
1da177e4 14666
63c3a66f 14667 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14668 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14669 tg3_flag_set(tp, TAGGED_STATUS);
14670 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14671 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14672 HOSTCC_MODE_CLRTICK_TXBD);
14673
14674 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14675 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14676 tp->misc_host_ctrl);
14677 }
14678
3bda1258 14679 /* Preserve the APE MAC_MODE bits */
63c3a66f 14680 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14681 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14682 else
6e01b20b 14683 tp->mac_mode = 0;
3bda1258 14684
1da177e4
LT
14685 /* these are limited to 10/100 only */
14686 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14687 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14688 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14689 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14690 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14691 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14692 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14693 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14694 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14695 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14696 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14697 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14698 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14699 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14700 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14701 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14702
14703 err = tg3_phy_probe(tp);
14704 if (err) {
2445e461 14705 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14706 /* ... but do not return immediately ... */
b02fd9e3 14707 tg3_mdio_fini(tp);
1da177e4
LT
14708 }
14709
184b8904 14710 tg3_read_vpd(tp);
c4e6575c 14711 tg3_read_fw_ver(tp);
1da177e4 14712
f07e9af3
MC
14713 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14714 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14715 } else {
14716 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14717 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14718 else
f07e9af3 14719 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14720 }
14721
14722 /* 5700 {AX,BX} chips have a broken status block link
14723 * change bit implementation, so we must use the
14724 * status register in those cases.
14725 */
14726 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14727 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14728 else
63c3a66f 14729 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14730
14731 /* The led_ctrl is set during tg3_phy_probe, here we might
14732 * have to force the link status polling mechanism based
14733 * upon subsystem IDs.
14734 */
14735 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14736 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14737 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14738 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14739 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14740 }
14741
14742 /* For all SERDES we poll the MAC status register. */
f07e9af3 14743 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14744 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14745 else
63c3a66f 14746 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14747
9205fd9c 14748 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14749 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14750 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14751 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14752 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14753#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14754 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14755#endif
14756 }
1da177e4 14757
2c49a44d
MC
14758 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14759 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14760 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14761
2c49a44d 14762 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14763
14764 /* Increment the rx prod index on the rx std ring by at most
14765 * 8 for these chips to workaround hw errata.
14766 */
14767 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14768 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14769 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14770 tp->rx_std_max_post = 8;
14771
63c3a66f 14772 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14773 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14774 PCIE_PWR_MGMT_L1_THRESH_MSK;
14775
1da177e4
LT
14776 return err;
14777}
14778
49b6e95f 14779#ifdef CONFIG_SPARC
1da177e4
LT
14780static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14781{
14782 struct net_device *dev = tp->dev;
14783 struct pci_dev *pdev = tp->pdev;
49b6e95f 14784 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14785 const unsigned char *addr;
49b6e95f
DM
14786 int len;
14787
14788 addr = of_get_property(dp, "local-mac-address", &len);
14789 if (addr && len == 6) {
14790 memcpy(dev->dev_addr, addr, 6);
14791 memcpy(dev->perm_addr, dev->dev_addr, 6);
14792 return 0;
1da177e4
LT
14793 }
14794 return -ENODEV;
14795}
14796
14797static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14798{
14799 struct net_device *dev = tp->dev;
14800
14801 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14802 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14803 return 0;
14804}
14805#endif
14806
14807static int __devinit tg3_get_device_address(struct tg3 *tp)
14808{
14809 struct net_device *dev = tp->dev;
14810 u32 hi, lo, mac_offset;
008652b3 14811 int addr_ok = 0;
1da177e4 14812
49b6e95f 14813#ifdef CONFIG_SPARC
1da177e4
LT
14814 if (!tg3_get_macaddr_sparc(tp))
14815 return 0;
14816#endif
14817
14818 mac_offset = 0x7c;
6ff6f81d 14819 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14820 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14821 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14822 mac_offset = 0xcc;
14823 if (tg3_nvram_lock(tp))
14824 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14825 else
14826 tg3_nvram_unlock(tp);
63c3a66f 14827 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14828 if (tp->pci_fn & 1)
a1b950d5 14829 mac_offset = 0xcc;
69f11c99 14830 if (tp->pci_fn > 1)
a50d0796 14831 mac_offset += 0x18c;
a1b950d5 14832 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14833 mac_offset = 0x10;
1da177e4
LT
14834
14835 /* First try to get it from MAC address mailbox. */
14836 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14837 if ((hi >> 16) == 0x484b) {
14838 dev->dev_addr[0] = (hi >> 8) & 0xff;
14839 dev->dev_addr[1] = (hi >> 0) & 0xff;
14840
14841 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14842 dev->dev_addr[2] = (lo >> 24) & 0xff;
14843 dev->dev_addr[3] = (lo >> 16) & 0xff;
14844 dev->dev_addr[4] = (lo >> 8) & 0xff;
14845 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14846
008652b3
MC
14847 /* Some old bootcode may report a 0 MAC address in SRAM */
14848 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14849 }
14850 if (!addr_ok) {
14851 /* Next, try NVRAM. */
63c3a66f 14852 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14853 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14854 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14855 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14856 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14857 }
14858 /* Finally just fetch it out of the MAC control regs. */
14859 else {
14860 hi = tr32(MAC_ADDR_0_HIGH);
14861 lo = tr32(MAC_ADDR_0_LOW);
14862
14863 dev->dev_addr[5] = lo & 0xff;
14864 dev->dev_addr[4] = (lo >> 8) & 0xff;
14865 dev->dev_addr[3] = (lo >> 16) & 0xff;
14866 dev->dev_addr[2] = (lo >> 24) & 0xff;
14867 dev->dev_addr[1] = hi & 0xff;
14868 dev->dev_addr[0] = (hi >> 8) & 0xff;
14869 }
1da177e4
LT
14870 }
14871
14872 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14873#ifdef CONFIG_SPARC
1da177e4
LT
14874 if (!tg3_get_default_macaddr_sparc(tp))
14875 return 0;
14876#endif
14877 return -EINVAL;
14878 }
2ff43697 14879 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14880 return 0;
14881}
14882
59e6b434
DM
14883#define BOUNDARY_SINGLE_CACHELINE 1
14884#define BOUNDARY_MULTI_CACHELINE 2
14885
14886static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14887{
14888 int cacheline_size;
14889 u8 byte;
14890 int goal;
14891
14892 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14893 if (byte == 0)
14894 cacheline_size = 1024;
14895 else
14896 cacheline_size = (int) byte * 4;
14897
14898 /* On 5703 and later chips, the boundary bits have no
14899 * effect.
14900 */
14901 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14902 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14903 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14904 goto out;
14905
14906#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14907 goal = BOUNDARY_MULTI_CACHELINE;
14908#else
14909#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14910 goal = BOUNDARY_SINGLE_CACHELINE;
14911#else
14912 goal = 0;
14913#endif
14914#endif
14915
63c3a66f 14916 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14917 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14918 goto out;
14919 }
14920
59e6b434
DM
14921 if (!goal)
14922 goto out;
14923
14924 /* PCI controllers on most RISC systems tend to disconnect
14925 * when a device tries to burst across a cache-line boundary.
14926 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14927 *
14928 * Unfortunately, for PCI-E there are only limited
14929 * write-side controls for this, and thus for reads
14930 * we will still get the disconnects. We'll also waste
14931 * these PCI cycles for both read and write for chips
14932 * other than 5700 and 5701 which do not implement the
14933 * boundary bits.
14934 */
63c3a66f 14935 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14936 switch (cacheline_size) {
14937 case 16:
14938 case 32:
14939 case 64:
14940 case 128:
14941 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14942 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14943 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14944 } else {
14945 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14946 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14947 }
14948 break;
14949
14950 case 256:
14951 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14952 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14953 break;
14954
14955 default:
14956 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14957 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14958 break;
855e1111 14959 }
63c3a66f 14960 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14961 switch (cacheline_size) {
14962 case 16:
14963 case 32:
14964 case 64:
14965 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14966 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14967 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14968 break;
14969 }
14970 /* fallthrough */
14971 case 128:
14972 default:
14973 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14974 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14975 break;
855e1111 14976 }
59e6b434
DM
14977 } else {
14978 switch (cacheline_size) {
14979 case 16:
14980 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14981 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14982 DMA_RWCTRL_WRITE_BNDRY_16);
14983 break;
14984 }
14985 /* fallthrough */
14986 case 32:
14987 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14988 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14989 DMA_RWCTRL_WRITE_BNDRY_32);
14990 break;
14991 }
14992 /* fallthrough */
14993 case 64:
14994 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14995 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14996 DMA_RWCTRL_WRITE_BNDRY_64);
14997 break;
14998 }
14999 /* fallthrough */
15000 case 128:
15001 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15002 val |= (DMA_RWCTRL_READ_BNDRY_128 |
15003 DMA_RWCTRL_WRITE_BNDRY_128);
15004 break;
15005 }
15006 /* fallthrough */
15007 case 256:
15008 val |= (DMA_RWCTRL_READ_BNDRY_256 |
15009 DMA_RWCTRL_WRITE_BNDRY_256);
15010 break;
15011 case 512:
15012 val |= (DMA_RWCTRL_READ_BNDRY_512 |
15013 DMA_RWCTRL_WRITE_BNDRY_512);
15014 break;
15015 case 1024:
15016 default:
15017 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
15018 DMA_RWCTRL_WRITE_BNDRY_1024);
15019 break;
855e1111 15020 }
59e6b434
DM
15021 }
15022
15023out:
15024 return val;
15025}
15026
1da177e4
LT
15027static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
15028{
15029 struct tg3_internal_buffer_desc test_desc;
15030 u32 sram_dma_descs;
15031 int i, ret;
15032
15033 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
15034
15035 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
15036 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
15037 tw32(RDMAC_STATUS, 0);
15038 tw32(WDMAC_STATUS, 0);
15039
15040 tw32(BUFMGR_MODE, 0);
15041 tw32(FTQ_RESET, 0);
15042
15043 test_desc.addr_hi = ((u64) buf_dma) >> 32;
15044 test_desc.addr_lo = buf_dma & 0xffffffff;
15045 test_desc.nic_mbuf = 0x00002100;
15046 test_desc.len = size;
15047
15048 /*
15049 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
15050 * the *second* time the tg3 driver was getting loaded after an
15051 * initial scan.
15052 *
15053 * Broadcom tells me:
15054 * ...the DMA engine is connected to the GRC block and a DMA
15055 * reset may affect the GRC block in some unpredictable way...
15056 * The behavior of resets to individual blocks has not been tested.
15057 *
15058 * Broadcom noted the GRC reset will also reset all sub-components.
15059 */
15060 if (to_device) {
15061 test_desc.cqid_sqid = (13 << 8) | 2;
15062
15063 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15064 udelay(40);
15065 } else {
15066 test_desc.cqid_sqid = (16 << 8) | 7;
15067
15068 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15069 udelay(40);
15070 }
15071 test_desc.flags = 0x00000005;
15072
15073 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15074 u32 val;
15075
15076 val = *(((u32 *)&test_desc) + i);
15077 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15078 sram_dma_descs + (i * sizeof(u32)));
15079 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15080 }
15081 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15082
859a5887 15083 if (to_device)
1da177e4 15084 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15085 else
1da177e4 15086 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15087
15088 ret = -ENODEV;
15089 for (i = 0; i < 40; i++) {
15090 u32 val;
15091
15092 if (to_device)
15093 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15094 else
15095 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15096 if ((val & 0xffff) == sram_dma_descs) {
15097 ret = 0;
15098 break;
15099 }
15100
15101 udelay(100);
15102 }
15103
15104 return ret;
15105}
15106
ded7340d 15107#define TEST_BUFFER_SIZE 0x2000
1da177e4 15108
4143470c 15109static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15110 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15111 { },
15112};
15113
1da177e4
LT
15114static int __devinit tg3_test_dma(struct tg3 *tp)
15115{
15116 dma_addr_t buf_dma;
59e6b434 15117 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15118 int ret = 0;
1da177e4 15119
4bae65c8
MC
15120 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15121 &buf_dma, GFP_KERNEL);
1da177e4
LT
15122 if (!buf) {
15123 ret = -ENOMEM;
15124 goto out_nofree;
15125 }
15126
15127 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15128 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15129
59e6b434 15130 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15131
63c3a66f 15132 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15133 goto out;
15134
63c3a66f 15135 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15136 /* DMA read watermark not used on PCIE */
15137 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15138 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15139 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15141 tp->dma_rwctrl |= 0x003f0000;
15142 else
15143 tp->dma_rwctrl |= 0x003f000f;
15144 } else {
15145 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15146 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15147 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15148 u32 read_water = 0x7;
1da177e4 15149
4a29cc2e
MC
15150 /* If the 5704 is behind the EPB bridge, we can
15151 * do the less restrictive ONE_DMA workaround for
15152 * better performance.
15153 */
63c3a66f 15154 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15155 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15156 tp->dma_rwctrl |= 0x8000;
15157 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15158 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15159
49afdeb6
MC
15160 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15161 read_water = 4;
59e6b434 15162 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15163 tp->dma_rwctrl |=
15164 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15165 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15166 (1 << 23);
4cf78e4f
MC
15167 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15168 /* 5780 always in PCIX mode */
15169 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15170 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15171 /* 5714 always in PCIX mode */
15172 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15173 } else {
15174 tp->dma_rwctrl |= 0x001b000f;
15175 }
15176 }
15177
15178 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15179 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15180 tp->dma_rwctrl &= 0xfffffff0;
15181
15182 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15183 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15184 /* Remove this if it causes problems for some boards. */
15185 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15186
15187 /* On 5700/5701 chips, we need to set this bit.
15188 * Otherwise the chip will issue cacheline transactions
15189 * to streamable DMA memory with not all the byte
15190 * enables turned on. This is an error on several
15191 * RISC PCI controllers, in particular sparc64.
15192 *
15193 * On 5703/5704 chips, this bit has been reassigned
15194 * a different meaning. In particular, it is used
15195 * on those chips to enable a PCI-X workaround.
15196 */
15197 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15198 }
15199
15200 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15201
15202#if 0
15203 /* Unneeded, already done by tg3_get_invariants. */
15204 tg3_switch_clocks(tp);
15205#endif
15206
1da177e4
LT
15207 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15208 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15209 goto out;
15210
59e6b434
DM
15211 /* It is best to perform DMA test with maximum write burst size
15212 * to expose the 5700/5701 write DMA bug.
15213 */
15214 saved_dma_rwctrl = tp->dma_rwctrl;
15215 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15216 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15217
1da177e4
LT
15218 while (1) {
15219 u32 *p = buf, i;
15220
15221 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15222 p[i] = i;
15223
15224 /* Send the buffer to the chip. */
15225 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15226 if (ret) {
2445e461
MC
15227 dev_err(&tp->pdev->dev,
15228 "%s: Buffer write failed. err = %d\n",
15229 __func__, ret);
1da177e4
LT
15230 break;
15231 }
15232
15233#if 0
15234 /* validate data reached card RAM correctly. */
15235 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15236 u32 val;
15237 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15238 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15239 dev_err(&tp->pdev->dev,
15240 "%s: Buffer corrupted on device! "
15241 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15242 /* ret = -ENODEV here? */
15243 }
15244 p[i] = 0;
15245 }
15246#endif
15247 /* Now read it back. */
15248 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15249 if (ret) {
5129c3a3
MC
15250 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15251 "err = %d\n", __func__, ret);
1da177e4
LT
15252 break;
15253 }
15254
15255 /* Verify it. */
15256 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15257 if (p[i] == i)
15258 continue;
15259
59e6b434
DM
15260 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15261 DMA_RWCTRL_WRITE_BNDRY_16) {
15262 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15263 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15264 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15265 break;
15266 } else {
2445e461
MC
15267 dev_err(&tp->pdev->dev,
15268 "%s: Buffer corrupted on read back! "
15269 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15270 ret = -ENODEV;
15271 goto out;
15272 }
15273 }
15274
15275 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15276 /* Success. */
15277 ret = 0;
15278 break;
15279 }
15280 }
59e6b434
DM
15281 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15282 DMA_RWCTRL_WRITE_BNDRY_16) {
15283 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15284 * now look for chipsets that are known to expose the
15285 * DMA bug without failing the test.
59e6b434 15286 */
4143470c 15287 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15288 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15289 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15290 } else {
6d1cfbab
MC
15291 /* Safe to use the calculated DMA boundary. */
15292 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15293 }
6d1cfbab 15294
59e6b434
DM
15295 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15296 }
1da177e4
LT
15297
15298out:
4bae65c8 15299 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15300out_nofree:
15301 return ret;
15302}
15303
1da177e4
LT
15304static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15305{
63c3a66f 15306 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15307 tp->bufmgr_config.mbuf_read_dma_low_water =
15308 DEFAULT_MB_RDMA_LOW_WATER_5705;
15309 tp->bufmgr_config.mbuf_mac_rx_low_water =
15310 DEFAULT_MB_MACRX_LOW_WATER_57765;
15311 tp->bufmgr_config.mbuf_high_water =
15312 DEFAULT_MB_HIGH_WATER_57765;
15313
15314 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15315 DEFAULT_MB_RDMA_LOW_WATER_5705;
15316 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15317 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15318 tp->bufmgr_config.mbuf_high_water_jumbo =
15319 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15320 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15321 tp->bufmgr_config.mbuf_read_dma_low_water =
15322 DEFAULT_MB_RDMA_LOW_WATER_5705;
15323 tp->bufmgr_config.mbuf_mac_rx_low_water =
15324 DEFAULT_MB_MACRX_LOW_WATER_5705;
15325 tp->bufmgr_config.mbuf_high_water =
15326 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15327 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15328 tp->bufmgr_config.mbuf_mac_rx_low_water =
15329 DEFAULT_MB_MACRX_LOW_WATER_5906;
15330 tp->bufmgr_config.mbuf_high_water =
15331 DEFAULT_MB_HIGH_WATER_5906;
15332 }
fdfec172
MC
15333
15334 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15335 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15336 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15337 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15338 tp->bufmgr_config.mbuf_high_water_jumbo =
15339 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15340 } else {
15341 tp->bufmgr_config.mbuf_read_dma_low_water =
15342 DEFAULT_MB_RDMA_LOW_WATER;
15343 tp->bufmgr_config.mbuf_mac_rx_low_water =
15344 DEFAULT_MB_MACRX_LOW_WATER;
15345 tp->bufmgr_config.mbuf_high_water =
15346 DEFAULT_MB_HIGH_WATER;
15347
15348 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15349 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15350 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15351 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15352 tp->bufmgr_config.mbuf_high_water_jumbo =
15353 DEFAULT_MB_HIGH_WATER_JUMBO;
15354 }
1da177e4
LT
15355
15356 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15357 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15358}
15359
15360static char * __devinit tg3_phy_string(struct tg3 *tp)
15361{
79eb6904
MC
15362 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15363 case TG3_PHY_ID_BCM5400: return "5400";
15364 case TG3_PHY_ID_BCM5401: return "5401";
15365 case TG3_PHY_ID_BCM5411: return "5411";
15366 case TG3_PHY_ID_BCM5701: return "5701";
15367 case TG3_PHY_ID_BCM5703: return "5703";
15368 case TG3_PHY_ID_BCM5704: return "5704";
15369 case TG3_PHY_ID_BCM5705: return "5705";
15370 case TG3_PHY_ID_BCM5750: return "5750";
15371 case TG3_PHY_ID_BCM5752: return "5752";
15372 case TG3_PHY_ID_BCM5714: return "5714";
15373 case TG3_PHY_ID_BCM5780: return "5780";
15374 case TG3_PHY_ID_BCM5755: return "5755";
15375 case TG3_PHY_ID_BCM5787: return "5787";
15376 case TG3_PHY_ID_BCM5784: return "5784";
15377 case TG3_PHY_ID_BCM5756: return "5722/5756";
15378 case TG3_PHY_ID_BCM5906: return "5906";
15379 case TG3_PHY_ID_BCM5761: return "5761";
15380 case TG3_PHY_ID_BCM5718C: return "5718C";
15381 case TG3_PHY_ID_BCM5718S: return "5718S";
15382 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15383 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15384 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15385 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15386 case 0: return "serdes";
15387 default: return "unknown";
855e1111 15388 }
1da177e4
LT
15389}
15390
f9804ddb
MC
15391static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15392{
63c3a66f 15393 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15394 strcpy(str, "PCI Express");
15395 return str;
63c3a66f 15396 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15397 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15398
15399 strcpy(str, "PCIX:");
15400
15401 if ((clock_ctrl == 7) ||
15402 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15403 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15404 strcat(str, "133MHz");
15405 else if (clock_ctrl == 0)
15406 strcat(str, "33MHz");
15407 else if (clock_ctrl == 2)
15408 strcat(str, "50MHz");
15409 else if (clock_ctrl == 4)
15410 strcat(str, "66MHz");
15411 else if (clock_ctrl == 6)
15412 strcat(str, "100MHz");
f9804ddb
MC
15413 } else {
15414 strcpy(str, "PCI:");
63c3a66f 15415 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15416 strcat(str, "66MHz");
15417 else
15418 strcat(str, "33MHz");
15419 }
63c3a66f 15420 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15421 strcat(str, ":32-bit");
15422 else
15423 strcat(str, ":64-bit");
15424 return str;
15425}
15426
15f9850d
DM
15427static void __devinit tg3_init_coal(struct tg3 *tp)
15428{
15429 struct ethtool_coalesce *ec = &tp->coal;
15430
15431 memset(ec, 0, sizeof(*ec));
15432 ec->cmd = ETHTOOL_GCOALESCE;
15433 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15434 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15435 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15436 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15437 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15438 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15439 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15440 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15441 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15442
15443 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15444 HOSTCC_MODE_CLRTICK_TXBD)) {
15445 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15446 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15447 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15448 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15449 }
d244c892 15450
63c3a66f 15451 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15452 ec->rx_coalesce_usecs_irq = 0;
15453 ec->tx_coalesce_usecs_irq = 0;
15454 ec->stats_block_coalesce_usecs = 0;
15455 }
15f9850d
DM
15456}
15457
1da177e4
LT
15458static int __devinit tg3_init_one(struct pci_dev *pdev,
15459 const struct pci_device_id *ent)
15460{
1da177e4
LT
15461 struct net_device *dev;
15462 struct tg3 *tp;
646c9edd
MC
15463 int i, err, pm_cap;
15464 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15465 char str[40];
72f2afb8 15466 u64 dma_mask, persist_dma_mask;
c8f44aff 15467 netdev_features_t features = 0;
1da177e4 15468
05dbe005 15469 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15470
15471 err = pci_enable_device(pdev);
15472 if (err) {
2445e461 15473 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15474 return err;
15475 }
15476
1da177e4
LT
15477 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15478 if (err) {
2445e461 15479 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15480 goto err_out_disable_pdev;
15481 }
15482
15483 pci_set_master(pdev);
15484
15485 /* Find power-management capability. */
15486 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15487 if (pm_cap == 0) {
2445e461
MC
15488 dev_err(&pdev->dev,
15489 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15490 err = -EIO;
15491 goto err_out_free_res;
15492 }
15493
16821285
MC
15494 err = pci_set_power_state(pdev, PCI_D0);
15495 if (err) {
15496 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15497 goto err_out_free_res;
15498 }
15499
fe5f5787 15500 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15501 if (!dev) {
1da177e4 15502 err = -ENOMEM;
16821285 15503 goto err_out_power_down;
1da177e4
LT
15504 }
15505
1da177e4
LT
15506 SET_NETDEV_DEV(dev, &pdev->dev);
15507
1da177e4
LT
15508 tp = netdev_priv(dev);
15509 tp->pdev = pdev;
15510 tp->dev = dev;
15511 tp->pm_cap = pm_cap;
1da177e4
LT
15512 tp->rx_mode = TG3_DEF_RX_MODE;
15513 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15514
1da177e4
LT
15515 if (tg3_debug > 0)
15516 tp->msg_enable = tg3_debug;
15517 else
15518 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15519
15520 /* The word/byte swap controls here control register access byte
15521 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15522 * setting below.
15523 */
15524 tp->misc_host_ctrl =
15525 MISC_HOST_CTRL_MASK_PCI_INT |
15526 MISC_HOST_CTRL_WORD_SWAP |
15527 MISC_HOST_CTRL_INDIR_ACCESS |
15528 MISC_HOST_CTRL_PCISTATE_RW;
15529
15530 /* The NONFRM (non-frame) byte/word swap controls take effect
15531 * on descriptor entries, anything which isn't packet data.
15532 *
15533 * The StrongARM chips on the board (one for tx, one for rx)
15534 * are running in big-endian mode.
15535 */
15536 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15537 GRC_MODE_WSWAP_NONFRM_DATA);
15538#ifdef __BIG_ENDIAN
15539 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15540#endif
15541 spin_lock_init(&tp->lock);
1da177e4 15542 spin_lock_init(&tp->indirect_lock);
c4028958 15543 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15544
d5fe488a 15545 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15546 if (!tp->regs) {
ab96b241 15547 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15548 err = -ENOMEM;
15549 goto err_out_free_dev;
15550 }
15551
c9cab24e
MC
15552 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15553 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15554 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15555 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15556 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15557 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15558 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15559 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15560 tg3_flag_set(tp, ENABLE_APE);
15561 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15562 if (!tp->aperegs) {
15563 dev_err(&pdev->dev,
15564 "Cannot map APE registers, aborting\n");
15565 err = -ENOMEM;
15566 goto err_out_iounmap;
15567 }
15568 }
15569
1da177e4
LT
15570 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15571 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15572
1da177e4 15573 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15574 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15575 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15576 dev->irq = pdev->irq;
1da177e4
LT
15577
15578 err = tg3_get_invariants(tp);
15579 if (err) {
ab96b241
MC
15580 dev_err(&pdev->dev,
15581 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15582 goto err_out_apeunmap;
1da177e4
LT
15583 }
15584
4a29cc2e
MC
15585 /* The EPB bridge inside 5714, 5715, and 5780 and any
15586 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15587 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15588 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15589 * do DMA address check in tg3_start_xmit().
15590 */
63c3a66f 15591 if (tg3_flag(tp, IS_5788))
284901a9 15592 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15593 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15594 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15595#ifdef CONFIG_HIGHMEM
6a35528a 15596 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15597#endif
4a29cc2e 15598 } else
6a35528a 15599 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15600
15601 /* Configure DMA attributes. */
284901a9 15602 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15603 err = pci_set_dma_mask(pdev, dma_mask);
15604 if (!err) {
0da0606f 15605 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15606 err = pci_set_consistent_dma_mask(pdev,
15607 persist_dma_mask);
15608 if (err < 0) {
ab96b241
MC
15609 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15610 "DMA for consistent allocations\n");
c9cab24e 15611 goto err_out_apeunmap;
72f2afb8
MC
15612 }
15613 }
15614 }
284901a9
YH
15615 if (err || dma_mask == DMA_BIT_MASK(32)) {
15616 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15617 if (err) {
ab96b241
MC
15618 dev_err(&pdev->dev,
15619 "No usable DMA configuration, aborting\n");
c9cab24e 15620 goto err_out_apeunmap;
72f2afb8
MC
15621 }
15622 }
15623
fdfec172 15624 tg3_init_bufmgr_config(tp);
1da177e4 15625
0da0606f
MC
15626 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15627
15628 /* 5700 B0 chips do not support checksumming correctly due
15629 * to hardware bugs.
15630 */
15631 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15632 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15633
15634 if (tg3_flag(tp, 5755_PLUS))
15635 features |= NETIF_F_IPV6_CSUM;
15636 }
15637
4e3a7aaa
MC
15638 /* TSO is on by default on chips that support hardware TSO.
15639 * Firmware TSO on older chips gives lower performance, so it
15640 * is off by default, but can be enabled using ethtool.
15641 */
63c3a66f
JP
15642 if ((tg3_flag(tp, HW_TSO_1) ||
15643 tg3_flag(tp, HW_TSO_2) ||
15644 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15645 (features & NETIF_F_IP_CSUM))
15646 features |= NETIF_F_TSO;
63c3a66f 15647 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15648 if (features & NETIF_F_IPV6_CSUM)
15649 features |= NETIF_F_TSO6;
63c3a66f 15650 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15651 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15652 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15653 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15654 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15655 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15656 features |= NETIF_F_TSO_ECN;
b0026624 15657 }
1da177e4 15658
d542fe27
MC
15659 dev->features |= features;
15660 dev->vlan_features |= features;
15661
06c03c02
MB
15662 /*
15663 * Add loopback capability only for a subset of devices that support
15664 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15665 * loopback for the remaining devices.
15666 */
15667 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15668 !tg3_flag(tp, CPMU_PRESENT))
15669 /* Add the loopback capability */
0da0606f
MC
15670 features |= NETIF_F_LOOPBACK;
15671
0da0606f 15672 dev->hw_features |= features;
06c03c02 15673
1da177e4 15674 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15675 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15676 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15677 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15678 tp->rx_pending = 63;
15679 }
15680
1da177e4
LT
15681 err = tg3_get_device_address(tp);
15682 if (err) {
ab96b241
MC
15683 dev_err(&pdev->dev,
15684 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15685 goto err_out_apeunmap;
c88864df
MC
15686 }
15687
1da177e4
LT
15688 /*
15689 * Reset chip in case UNDI or EFI driver did not shutdown
15690 * DMA self test will enable WDMAC and we'll see (spurious)
15691 * pending DMA on the PCI bus at that point.
15692 */
15693 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15694 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15695 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15696 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15697 }
15698
15699 err = tg3_test_dma(tp);
15700 if (err) {
ab96b241 15701 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15702 goto err_out_apeunmap;
1da177e4
LT
15703 }
15704
78f90dcf
MC
15705 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15706 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15707 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15708 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15709 struct tg3_napi *tnapi = &tp->napi[i];
15710
15711 tnapi->tp = tp;
15712 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15713
15714 tnapi->int_mbox = intmbx;
93a700a9 15715 if (i <= 4)
78f90dcf
MC
15716 intmbx += 0x8;
15717 else
15718 intmbx += 0x4;
15719
15720 tnapi->consmbox = rcvmbx;
15721 tnapi->prodmbox = sndmbx;
15722
66cfd1bd 15723 if (i)
78f90dcf 15724 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15725 else
78f90dcf 15726 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15727
63c3a66f 15728 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15729 break;
15730
15731 /*
15732 * If we support MSIX, we'll be using RSS. If we're using
15733 * RSS, the first vector only handles link interrupts and the
15734 * remaining vectors handle rx and tx interrupts. Reuse the
15735 * mailbox values for the next iteration. The values we setup
15736 * above are still useful for the single vectored mode.
15737 */
15738 if (!i)
15739 continue;
15740
15741 rcvmbx += 0x8;
15742
15743 if (sndmbx & 0x4)
15744 sndmbx -= 0x4;
15745 else
15746 sndmbx += 0xc;
15747 }
15748
15f9850d
DM
15749 tg3_init_coal(tp);
15750
c49a1561
MC
15751 pci_set_drvdata(pdev, dev);
15752
cd0d7228
MC
15753 if (tg3_flag(tp, 5717_PLUS)) {
15754 /* Resume a low-power mode */
15755 tg3_frob_aux_power(tp, false);
15756 }
15757
21f7638e
MC
15758 tg3_timer_init(tp);
15759
1da177e4
LT
15760 err = register_netdev(dev);
15761 if (err) {
ab96b241 15762 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15763 goto err_out_apeunmap;
1da177e4
LT
15764 }
15765
05dbe005
JP
15766 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15767 tp->board_part_number,
15768 tp->pci_chip_rev_id,
15769 tg3_bus_string(tp, str),
15770 dev->dev_addr);
1da177e4 15771
f07e9af3 15772 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15773 struct phy_device *phydev;
15774 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15775 netdev_info(dev,
15776 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15777 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15778 } else {
15779 char *ethtype;
15780
15781 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15782 ethtype = "10/100Base-TX";
15783 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15784 ethtype = "1000Base-SX";
15785 else
15786 ethtype = "10/100/1000Base-T";
15787
5129c3a3 15788 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15789 "(WireSpeed[%d], EEE[%d])\n",
15790 tg3_phy_string(tp), ethtype,
15791 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15792 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15793 }
05dbe005
JP
15794
15795 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15796 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15797 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15798 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15799 tg3_flag(tp, ENABLE_ASF) != 0,
15800 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15801 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15802 tp->dma_rwctrl,
15803 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15804 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15805
b45aa2f6
MC
15806 pci_save_state(pdev);
15807
1da177e4
LT
15808 return 0;
15809
0d3031d9
MC
15810err_out_apeunmap:
15811 if (tp->aperegs) {
15812 iounmap(tp->aperegs);
15813 tp->aperegs = NULL;
15814 }
15815
1da177e4 15816err_out_iounmap:
6892914f
MC
15817 if (tp->regs) {
15818 iounmap(tp->regs);
22abe310 15819 tp->regs = NULL;
6892914f 15820 }
1da177e4
LT
15821
15822err_out_free_dev:
15823 free_netdev(dev);
15824
16821285
MC
15825err_out_power_down:
15826 pci_set_power_state(pdev, PCI_D3hot);
15827
1da177e4
LT
15828err_out_free_res:
15829 pci_release_regions(pdev);
15830
15831err_out_disable_pdev:
15832 pci_disable_device(pdev);
15833 pci_set_drvdata(pdev, NULL);
15834 return err;
15835}
15836
15837static void __devexit tg3_remove_one(struct pci_dev *pdev)
15838{
15839 struct net_device *dev = pci_get_drvdata(pdev);
15840
15841 if (dev) {
15842 struct tg3 *tp = netdev_priv(dev);
15843
077f849d
JSR
15844 if (tp->fw)
15845 release_firmware(tp->fw);
15846
db219973 15847 tg3_reset_task_cancel(tp);
158d7abd 15848
e730c823 15849 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15850 tg3_phy_fini(tp);
158d7abd 15851 tg3_mdio_fini(tp);
b02fd9e3 15852 }
158d7abd 15853
1da177e4 15854 unregister_netdev(dev);
0d3031d9
MC
15855 if (tp->aperegs) {
15856 iounmap(tp->aperegs);
15857 tp->aperegs = NULL;
15858 }
6892914f
MC
15859 if (tp->regs) {
15860 iounmap(tp->regs);
22abe310 15861 tp->regs = NULL;
6892914f 15862 }
1da177e4
LT
15863 free_netdev(dev);
15864 pci_release_regions(pdev);
15865 pci_disable_device(pdev);
15866 pci_set_drvdata(pdev, NULL);
15867 }
15868}
15869
aa6027ca 15870#ifdef CONFIG_PM_SLEEP
c866b7ea 15871static int tg3_suspend(struct device *device)
1da177e4 15872{
c866b7ea 15873 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15874 struct net_device *dev = pci_get_drvdata(pdev);
15875 struct tg3 *tp = netdev_priv(dev);
15876 int err;
15877
15878 if (!netif_running(dev))
15879 return 0;
15880
db219973 15881 tg3_reset_task_cancel(tp);
b02fd9e3 15882 tg3_phy_stop(tp);
1da177e4
LT
15883 tg3_netif_stop(tp);
15884
21f7638e 15885 tg3_timer_stop(tp);
1da177e4 15886
f47c11ee 15887 tg3_full_lock(tp, 1);
1da177e4 15888 tg3_disable_ints(tp);
f47c11ee 15889 tg3_full_unlock(tp);
1da177e4
LT
15890
15891 netif_device_detach(dev);
15892
f47c11ee 15893 tg3_full_lock(tp, 0);
944d980e 15894 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15895 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15896 tg3_full_unlock(tp);
1da177e4 15897
c866b7ea 15898 err = tg3_power_down_prepare(tp);
1da177e4 15899 if (err) {
b02fd9e3
MC
15900 int err2;
15901
f47c11ee 15902 tg3_full_lock(tp, 0);
1da177e4 15903
63c3a66f 15904 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15905 err2 = tg3_restart_hw(tp, 1);
15906 if (err2)
b9ec6c1b 15907 goto out;
1da177e4 15908
21f7638e 15909 tg3_timer_start(tp);
1da177e4
LT
15910
15911 netif_device_attach(dev);
15912 tg3_netif_start(tp);
15913
b9ec6c1b 15914out:
f47c11ee 15915 tg3_full_unlock(tp);
b02fd9e3
MC
15916
15917 if (!err2)
15918 tg3_phy_start(tp);
1da177e4
LT
15919 }
15920
15921 return err;
15922}
15923
c866b7ea 15924static int tg3_resume(struct device *device)
1da177e4 15925{
c866b7ea 15926 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15927 struct net_device *dev = pci_get_drvdata(pdev);
15928 struct tg3 *tp = netdev_priv(dev);
15929 int err;
15930
15931 if (!netif_running(dev))
15932 return 0;
15933
1da177e4
LT
15934 netif_device_attach(dev);
15935
f47c11ee 15936 tg3_full_lock(tp, 0);
1da177e4 15937
63c3a66f 15938 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15939 err = tg3_restart_hw(tp, 1);
15940 if (err)
15941 goto out;
1da177e4 15942
21f7638e 15943 tg3_timer_start(tp);
1da177e4 15944
1da177e4
LT
15945 tg3_netif_start(tp);
15946
b9ec6c1b 15947out:
f47c11ee 15948 tg3_full_unlock(tp);
1da177e4 15949
b02fd9e3
MC
15950 if (!err)
15951 tg3_phy_start(tp);
15952
b9ec6c1b 15953 return err;
1da177e4
LT
15954}
15955
c866b7ea 15956static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15957#define TG3_PM_OPS (&tg3_pm_ops)
15958
15959#else
15960
15961#define TG3_PM_OPS NULL
15962
15963#endif /* CONFIG_PM_SLEEP */
c866b7ea 15964
b45aa2f6
MC
15965/**
15966 * tg3_io_error_detected - called when PCI error is detected
15967 * @pdev: Pointer to PCI device
15968 * @state: The current pci connection state
15969 *
15970 * This function is called after a PCI bus error affecting
15971 * this device has been detected.
15972 */
15973static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15974 pci_channel_state_t state)
15975{
15976 struct net_device *netdev = pci_get_drvdata(pdev);
15977 struct tg3 *tp = netdev_priv(netdev);
15978 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15979
15980 netdev_info(netdev, "PCI I/O error detected\n");
15981
15982 rtnl_lock();
15983
15984 if (!netif_running(netdev))
15985 goto done;
15986
15987 tg3_phy_stop(tp);
15988
15989 tg3_netif_stop(tp);
15990
21f7638e 15991 tg3_timer_stop(tp);
b45aa2f6
MC
15992
15993 /* Want to make sure that the reset task doesn't run */
db219973 15994 tg3_reset_task_cancel(tp);
b45aa2f6
MC
15995
15996 netif_device_detach(netdev);
15997
15998 /* Clean up software state, even if MMIO is blocked */
15999 tg3_full_lock(tp, 0);
16000 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
16001 tg3_full_unlock(tp);
16002
16003done:
16004 if (state == pci_channel_io_perm_failure)
16005 err = PCI_ERS_RESULT_DISCONNECT;
16006 else
16007 pci_disable_device(pdev);
16008
16009 rtnl_unlock();
16010
16011 return err;
16012}
16013
16014/**
16015 * tg3_io_slot_reset - called after the pci bus has been reset.
16016 * @pdev: Pointer to PCI device
16017 *
16018 * Restart the card from scratch, as if from a cold-boot.
16019 * At this point, the card has exprienced a hard reset,
16020 * followed by fixups by BIOS, and has its config space
16021 * set up identically to what it was at cold boot.
16022 */
16023static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
16024{
16025 struct net_device *netdev = pci_get_drvdata(pdev);
16026 struct tg3 *tp = netdev_priv(netdev);
16027 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
16028 int err;
16029
16030 rtnl_lock();
16031
16032 if (pci_enable_device(pdev)) {
16033 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16034 goto done;
16035 }
16036
16037 pci_set_master(pdev);
16038 pci_restore_state(pdev);
16039 pci_save_state(pdev);
16040
16041 if (!netif_running(netdev)) {
16042 rc = PCI_ERS_RESULT_RECOVERED;
16043 goto done;
16044 }
16045
16046 err = tg3_power_up(tp);
bed9829f 16047 if (err)
b45aa2f6 16048 goto done;
b45aa2f6
MC
16049
16050 rc = PCI_ERS_RESULT_RECOVERED;
16051
16052done:
16053 rtnl_unlock();
16054
16055 return rc;
16056}
16057
16058/**
16059 * tg3_io_resume - called when traffic can start flowing again.
16060 * @pdev: Pointer to PCI device
16061 *
16062 * This callback is called when the error recovery driver tells
16063 * us that its OK to resume normal operation.
16064 */
16065static void tg3_io_resume(struct pci_dev *pdev)
16066{
16067 struct net_device *netdev = pci_get_drvdata(pdev);
16068 struct tg3 *tp = netdev_priv(netdev);
16069 int err;
16070
16071 rtnl_lock();
16072
16073 if (!netif_running(netdev))
16074 goto done;
16075
16076 tg3_full_lock(tp, 0);
63c3a66f 16077 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16078 err = tg3_restart_hw(tp, 1);
16079 tg3_full_unlock(tp);
16080 if (err) {
16081 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16082 goto done;
16083 }
16084
16085 netif_device_attach(netdev);
16086
21f7638e 16087 tg3_timer_start(tp);
b45aa2f6
MC
16088
16089 tg3_netif_start(tp);
16090
16091 tg3_phy_start(tp);
16092
16093done:
16094 rtnl_unlock();
16095}
16096
16097static struct pci_error_handlers tg3_err_handler = {
16098 .error_detected = tg3_io_error_detected,
16099 .slot_reset = tg3_io_slot_reset,
16100 .resume = tg3_io_resume
16101};
16102
1da177e4
LT
16103static struct pci_driver tg3_driver = {
16104 .name = DRV_MODULE_NAME,
16105 .id_table = tg3_pci_tbl,
16106 .probe = tg3_init_one,
16107 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16108 .err_handler = &tg3_err_handler,
aa6027ca 16109 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16110};
16111
16112static int __init tg3_init(void)
16113{
29917620 16114 return pci_register_driver(&tg3_driver);
1da177e4
LT
16115}
16116
16117static void __exit tg3_cleanup(void)
16118{
16119 pci_unregister_driver(&tg3_driver);
16120}
16121
16122module_init(tg3_init);
16123module_exit(tg3_cleanup);
This page took 3.061149 seconds and 5 git commands to generate.