cxgb4/csiostor: Cleanup TP, MPS and TCAM related register defines
[deliverable/linux.git] / drivers / net / ethernet / chelsio / cxgb4 / t4_hw.c
CommitLineData
56d36be4
DM
1/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
ce100b8b 4 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
56d36be4
DM
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
56d36be4
DM
35#include <linux/delay.h>
36#include "cxgb4.h"
37#include "t4_regs.h"
f612b815 38#include "t4_values.h"
56d36be4
DM
39#include "t4fw_api.h"
40
41/**
42 * t4_wait_op_done_val - wait until an operation is completed
43 * @adapter: the adapter performing the operation
44 * @reg: the register to check for completion
45 * @mask: a single-bit field within @reg that indicates completion
46 * @polarity: the value of the field when the operation is completed
47 * @attempts: number of check iterations
48 * @delay: delay in usecs between iterations
49 * @valp: where to store the value of the register at completion time
50 *
51 * Wait until an operation is completed by checking a bit in a register
52 * up to @attempts times. If @valp is not NULL the value of the register
53 * at the time it indicated completion is stored there. Returns 0 if the
54 * operation completes and -EAGAIN otherwise.
55 */
de498c89
RD
56static int t4_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
57 int polarity, int attempts, int delay, u32 *valp)
56d36be4
DM
58{
59 while (1) {
60 u32 val = t4_read_reg(adapter, reg);
61
62 if (!!(val & mask) == polarity) {
63 if (valp)
64 *valp = val;
65 return 0;
66 }
67 if (--attempts == 0)
68 return -EAGAIN;
69 if (delay)
70 udelay(delay);
71 }
72}
73
74static inline int t4_wait_op_done(struct adapter *adapter, int reg, u32 mask,
75 int polarity, int attempts, int delay)
76{
77 return t4_wait_op_done_val(adapter, reg, mask, polarity, attempts,
78 delay, NULL);
79}
80
81/**
82 * t4_set_reg_field - set a register field to a value
83 * @adapter: the adapter to program
84 * @addr: the register address
85 * @mask: specifies the portion of the register to modify
86 * @val: the new value for the register field
87 *
88 * Sets a register field specified by the supplied mask to the
89 * given value.
90 */
91void t4_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
92 u32 val)
93{
94 u32 v = t4_read_reg(adapter, addr) & ~mask;
95
96 t4_write_reg(adapter, addr, v | val);
97 (void) t4_read_reg(adapter, addr); /* flush */
98}
99
100/**
101 * t4_read_indirect - read indirectly addressed registers
102 * @adap: the adapter
103 * @addr_reg: register holding the indirect address
104 * @data_reg: register holding the value of the indirect register
105 * @vals: where the read register values are stored
106 * @nregs: how many indirect registers to read
107 * @start_idx: index of first indirect register to read
108 *
109 * Reads registers that are accessed indirectly through an address/data
110 * register pair.
111 */
f2b7e78d 112void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
de498c89
RD
113 unsigned int data_reg, u32 *vals,
114 unsigned int nregs, unsigned int start_idx)
56d36be4
DM
115{
116 while (nregs--) {
117 t4_write_reg(adap, addr_reg, start_idx);
118 *vals++ = t4_read_reg(adap, data_reg);
119 start_idx++;
120 }
121}
122
13ee15d3
VP
123/**
124 * t4_write_indirect - write indirectly addressed registers
125 * @adap: the adapter
126 * @addr_reg: register holding the indirect addresses
127 * @data_reg: register holding the value for the indirect registers
128 * @vals: values to write
129 * @nregs: how many indirect registers to write
130 * @start_idx: address of first indirect register to write
131 *
132 * Writes a sequential block of registers that are accessed indirectly
133 * through an address/data register pair.
134 */
135void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
136 unsigned int data_reg, const u32 *vals,
137 unsigned int nregs, unsigned int start_idx)
138{
139 while (nregs--) {
140 t4_write_reg(adap, addr_reg, start_idx++);
141 t4_write_reg(adap, data_reg, *vals++);
142 }
143}
144
0abfd152
HS
145/*
146 * Read a 32-bit PCI Configuration Space register via the PCI-E backdoor
147 * mechanism. This guarantees that we get the real value even if we're
148 * operating within a Virtual Machine and the Hypervisor is trapping our
149 * Configuration Space accesses.
150 */
151void t4_hw_pci_read_cfg4(struct adapter *adap, int reg, u32 *val)
152{
f061de42 153 u32 req = ENABLE_F | FUNCTION_V(adap->fn) | REGISTER_V(reg);
0abfd152
HS
154
155 if (is_t4(adap->params.chip))
f061de42 156 req |= LOCALCFG_F;
0abfd152 157
f061de42
HS
158 t4_write_reg(adap, PCIE_CFG_SPACE_REQ_A, req);
159 *val = t4_read_reg(adap, PCIE_CFG_SPACE_DATA_A);
0abfd152
HS
160
161 /* Reset ENABLE to 0 so reads of PCIE_CFG_SPACE_DATA won't cause a
162 * Configuration Space read. (None of the other fields matter when
163 * ENABLE is 0 so a simple register write is easier than a
164 * read-modify-write via t4_set_reg_field().)
165 */
f061de42 166 t4_write_reg(adap, PCIE_CFG_SPACE_REQ_A, 0);
0abfd152
HS
167}
168
31d55c2d
HS
169/*
170 * t4_report_fw_error - report firmware error
171 * @adap: the adapter
172 *
173 * The adapter firmware can indicate error conditions to the host.
174 * If the firmware has indicated an error, print out the reason for
175 * the firmware error.
176 */
177static void t4_report_fw_error(struct adapter *adap)
178{
179 static const char *const reason[] = {
180 "Crash", /* PCIE_FW_EVAL_CRASH */
181 "During Device Preparation", /* PCIE_FW_EVAL_PREP */
182 "During Device Configuration", /* PCIE_FW_EVAL_CONF */
183 "During Device Initialization", /* PCIE_FW_EVAL_INIT */
184 "Unexpected Event", /* PCIE_FW_EVAL_UNEXPECTEDEVENT */
185 "Insufficient Airflow", /* PCIE_FW_EVAL_OVERHEAT */
186 "Device Shutdown", /* PCIE_FW_EVAL_DEVICESHUTDOWN */
187 "Reserved", /* reserved */
188 };
189 u32 pcie_fw;
190
f061de42
HS
191 pcie_fw = t4_read_reg(adap, PCIE_FW_A);
192 if (pcie_fw & PCIE_FW_ERR_F)
31d55c2d 193 dev_err(adap->pdev_dev, "Firmware reports adapter error: %s\n",
b2e1a3f0 194 reason[PCIE_FW_EVAL_G(pcie_fw)]);
31d55c2d
HS
195}
196
56d36be4
DM
197/*
198 * Get the reply to a mailbox command and store it in @rpl in big-endian order.
199 */
200static void get_mbox_rpl(struct adapter *adap, __be64 *rpl, int nflit,
201 u32 mbox_addr)
202{
203 for ( ; nflit; nflit--, mbox_addr += 8)
204 *rpl++ = cpu_to_be64(t4_read_reg64(adap, mbox_addr));
205}
206
207/*
208 * Handle a FW assertion reported in a mailbox.
209 */
210static void fw_asrt(struct adapter *adap, u32 mbox_addr)
211{
212 struct fw_debug_cmd asrt;
213
214 get_mbox_rpl(adap, (__be64 *)&asrt, sizeof(asrt) / 8, mbox_addr);
215 dev_alert(adap->pdev_dev,
216 "FW assertion at %.16s:%u, val0 %#x, val1 %#x\n",
217 asrt.u.assert.filename_0_7, ntohl(asrt.u.assert.line),
218 ntohl(asrt.u.assert.x), ntohl(asrt.u.assert.y));
219}
220
221static void dump_mbox(struct adapter *adap, int mbox, u32 data_reg)
222{
223 dev_err(adap->pdev_dev,
224 "mbox %d: %llx %llx %llx %llx %llx %llx %llx %llx\n", mbox,
225 (unsigned long long)t4_read_reg64(adap, data_reg),
226 (unsigned long long)t4_read_reg64(adap, data_reg + 8),
227 (unsigned long long)t4_read_reg64(adap, data_reg + 16),
228 (unsigned long long)t4_read_reg64(adap, data_reg + 24),
229 (unsigned long long)t4_read_reg64(adap, data_reg + 32),
230 (unsigned long long)t4_read_reg64(adap, data_reg + 40),
231 (unsigned long long)t4_read_reg64(adap, data_reg + 48),
232 (unsigned long long)t4_read_reg64(adap, data_reg + 56));
233}
234
235/**
236 * t4_wr_mbox_meat - send a command to FW through the given mailbox
237 * @adap: the adapter
238 * @mbox: index of the mailbox to use
239 * @cmd: the command to write
240 * @size: command length in bytes
241 * @rpl: where to optionally store the reply
242 * @sleep_ok: if true we may sleep while awaiting command completion
243 *
244 * Sends the given command to FW through the selected mailbox and waits
245 * for the FW to execute the command. If @rpl is not %NULL it is used to
246 * store the FW's reply to the command. The command and its optional
247 * reply are of the same length. FW can take up to %FW_CMD_MAX_TIMEOUT ms
248 * to respond. @sleep_ok determines whether we may sleep while awaiting
249 * the response. If sleeping is allowed we use progressive backoff
250 * otherwise we spin.
251 *
252 * The return value is 0 on success or a negative errno on failure. A
253 * failure can happen either because we are not able to execute the
254 * command or FW executes it but signals an error. In the latter case
255 * the return value is the error code indicated by FW (negated).
256 */
257int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
258 void *rpl, bool sleep_ok)
259{
005b5717 260 static const int delay[] = {
56d36be4
DM
261 1, 1, 3, 5, 10, 10, 20, 50, 100, 200
262 };
263
264 u32 v;
265 u64 res;
266 int i, ms, delay_idx;
267 const __be64 *p = cmd;
89c3a86c
HS
268 u32 data_reg = PF_REG(mbox, CIM_PF_MAILBOX_DATA_A);
269 u32 ctl_reg = PF_REG(mbox, CIM_PF_MAILBOX_CTRL_A);
56d36be4
DM
270
271 if ((size & 15) || size > MBOX_LEN)
272 return -EINVAL;
273
204dc3c0
DM
274 /*
275 * If the device is off-line, as in EEH, commands will time out.
276 * Fail them early so we don't waste time waiting.
277 */
278 if (adap->pdev->error_state != pci_channel_io_normal)
279 return -EIO;
280
89c3a86c 281 v = MBOWNER_G(t4_read_reg(adap, ctl_reg));
56d36be4 282 for (i = 0; v == MBOX_OWNER_NONE && i < 3; i++)
89c3a86c 283 v = MBOWNER_G(t4_read_reg(adap, ctl_reg));
56d36be4
DM
284
285 if (v != MBOX_OWNER_DRV)
286 return v ? -EBUSY : -ETIMEDOUT;
287
288 for (i = 0; i < size; i += 8)
289 t4_write_reg64(adap, data_reg + i, be64_to_cpu(*p++));
290
89c3a86c 291 t4_write_reg(adap, ctl_reg, MBMSGVALID_F | MBOWNER_V(MBOX_OWNER_FW));
56d36be4
DM
292 t4_read_reg(adap, ctl_reg); /* flush write */
293
294 delay_idx = 0;
295 ms = delay[0];
296
297 for (i = 0; i < FW_CMD_MAX_TIMEOUT; i += ms) {
298 if (sleep_ok) {
299 ms = delay[delay_idx]; /* last element may repeat */
300 if (delay_idx < ARRAY_SIZE(delay) - 1)
301 delay_idx++;
302 msleep(ms);
303 } else
304 mdelay(ms);
305
306 v = t4_read_reg(adap, ctl_reg);
89c3a86c
HS
307 if (MBOWNER_G(v) == MBOX_OWNER_DRV) {
308 if (!(v & MBMSGVALID_F)) {
56d36be4
DM
309 t4_write_reg(adap, ctl_reg, 0);
310 continue;
311 }
312
313 res = t4_read_reg64(adap, data_reg);
e2ac9628 314 if (FW_CMD_OP_G(res >> 32) == FW_DEBUG_CMD) {
56d36be4 315 fw_asrt(adap, data_reg);
e2ac9628
HS
316 res = FW_CMD_RETVAL_V(EIO);
317 } else if (rpl) {
56d36be4 318 get_mbox_rpl(adap, rpl, size / 8, data_reg);
e2ac9628 319 }
56d36be4 320
e2ac9628 321 if (FW_CMD_RETVAL_G((int)res))
56d36be4
DM
322 dump_mbox(adap, mbox, data_reg);
323 t4_write_reg(adap, ctl_reg, 0);
e2ac9628 324 return -FW_CMD_RETVAL_G((int)res);
56d36be4
DM
325 }
326 }
327
328 dump_mbox(adap, mbox, data_reg);
329 dev_err(adap->pdev_dev, "command %#x in mailbox %d timed out\n",
330 *(const u8 *)cmd, mbox);
31d55c2d 331 t4_report_fw_error(adap);
56d36be4
DM
332 return -ETIMEDOUT;
333}
334
335/**
336 * t4_mc_read - read from MC through backdoor accesses
337 * @adap: the adapter
338 * @addr: address of first byte requested
19dd37ba 339 * @idx: which MC to access
56d36be4
DM
340 * @data: 64 bytes of data containing the requested address
341 * @ecc: where to store the corresponding 64-bit ECC word
342 *
343 * Read 64 bytes of data from MC starting at a 64-byte-aligned address
344 * that covers the requested address @addr. If @parity is not %NULL it
345 * is assigned the 64-bit ECC word for the read data.
346 */
19dd37ba 347int t4_mc_read(struct adapter *adap, int idx, u32 addr, __be32 *data, u64 *ecc)
56d36be4
DM
348{
349 int i;
19dd37ba
SR
350 u32 mc_bist_cmd, mc_bist_cmd_addr, mc_bist_cmd_len;
351 u32 mc_bist_status_rdata, mc_bist_data_pattern;
56d36be4 352
d14807dd 353 if (is_t4(adap->params.chip)) {
89c3a86c
HS
354 mc_bist_cmd = MC_BIST_CMD_A;
355 mc_bist_cmd_addr = MC_BIST_CMD_ADDR_A;
356 mc_bist_cmd_len = MC_BIST_CMD_LEN_A;
357 mc_bist_status_rdata = MC_BIST_STATUS_RDATA_A;
358 mc_bist_data_pattern = MC_BIST_DATA_PATTERN_A;
19dd37ba 359 } else {
89c3a86c
HS
360 mc_bist_cmd = MC_REG(MC_P_BIST_CMD_A, idx);
361 mc_bist_cmd_addr = MC_REG(MC_P_BIST_CMD_ADDR_A, idx);
362 mc_bist_cmd_len = MC_REG(MC_P_BIST_CMD_LEN_A, idx);
363 mc_bist_status_rdata = MC_REG(MC_P_BIST_STATUS_RDATA_A, idx);
364 mc_bist_data_pattern = MC_REG(MC_P_BIST_DATA_PATTERN_A, idx);
19dd37ba
SR
365 }
366
89c3a86c 367 if (t4_read_reg(adap, mc_bist_cmd) & START_BIST_F)
56d36be4 368 return -EBUSY;
19dd37ba
SR
369 t4_write_reg(adap, mc_bist_cmd_addr, addr & ~0x3fU);
370 t4_write_reg(adap, mc_bist_cmd_len, 64);
371 t4_write_reg(adap, mc_bist_data_pattern, 0xc);
89c3a86c
HS
372 t4_write_reg(adap, mc_bist_cmd, BIST_OPCODE_V(1) | START_BIST_F |
373 BIST_CMD_GAP_V(1));
374 i = t4_wait_op_done(adap, mc_bist_cmd, START_BIST_F, 0, 10, 1);
56d36be4
DM
375 if (i)
376 return i;
377
19dd37ba 378#define MC_DATA(i) MC_BIST_STATUS_REG(mc_bist_status_rdata, i)
56d36be4
DM
379
380 for (i = 15; i >= 0; i--)
381 *data++ = htonl(t4_read_reg(adap, MC_DATA(i)));
382 if (ecc)
383 *ecc = t4_read_reg64(adap, MC_DATA(16));
384#undef MC_DATA
385 return 0;
386}
387
388/**
389 * t4_edc_read - read from EDC through backdoor accesses
390 * @adap: the adapter
391 * @idx: which EDC to access
392 * @addr: address of first byte requested
393 * @data: 64 bytes of data containing the requested address
394 * @ecc: where to store the corresponding 64-bit ECC word
395 *
396 * Read 64 bytes of data from EDC starting at a 64-byte-aligned address
397 * that covers the requested address @addr. If @parity is not %NULL it
398 * is assigned the 64-bit ECC word for the read data.
399 */
400int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data, u64 *ecc)
401{
402 int i;
19dd37ba
SR
403 u32 edc_bist_cmd, edc_bist_cmd_addr, edc_bist_cmd_len;
404 u32 edc_bist_cmd_data_pattern, edc_bist_status_rdata;
56d36be4 405
d14807dd 406 if (is_t4(adap->params.chip)) {
89c3a86c
HS
407 edc_bist_cmd = EDC_REG(EDC_BIST_CMD_A, idx);
408 edc_bist_cmd_addr = EDC_REG(EDC_BIST_CMD_ADDR_A, idx);
409 edc_bist_cmd_len = EDC_REG(EDC_BIST_CMD_LEN_A, idx);
410 edc_bist_cmd_data_pattern = EDC_REG(EDC_BIST_DATA_PATTERN_A,
19dd37ba 411 idx);
89c3a86c
HS
412 edc_bist_status_rdata = EDC_REG(EDC_BIST_STATUS_RDATA_A,
413 idx);
19dd37ba 414 } else {
89c3a86c
HS
415 edc_bist_cmd = EDC_REG_T5(EDC_H_BIST_CMD_A, idx);
416 edc_bist_cmd_addr = EDC_REG_T5(EDC_H_BIST_CMD_ADDR_A, idx);
417 edc_bist_cmd_len = EDC_REG_T5(EDC_H_BIST_CMD_LEN_A, idx);
19dd37ba 418 edc_bist_cmd_data_pattern =
89c3a86c 419 EDC_REG_T5(EDC_H_BIST_DATA_PATTERN_A, idx);
19dd37ba 420 edc_bist_status_rdata =
89c3a86c 421 EDC_REG_T5(EDC_H_BIST_STATUS_RDATA_A, idx);
19dd37ba
SR
422 }
423
89c3a86c 424 if (t4_read_reg(adap, edc_bist_cmd) & START_BIST_F)
56d36be4 425 return -EBUSY;
19dd37ba
SR
426 t4_write_reg(adap, edc_bist_cmd_addr, addr & ~0x3fU);
427 t4_write_reg(adap, edc_bist_cmd_len, 64);
428 t4_write_reg(adap, edc_bist_cmd_data_pattern, 0xc);
429 t4_write_reg(adap, edc_bist_cmd,
89c3a86c
HS
430 BIST_OPCODE_V(1) | BIST_CMD_GAP_V(1) | START_BIST_F);
431 i = t4_wait_op_done(adap, edc_bist_cmd, START_BIST_F, 0, 10, 1);
56d36be4
DM
432 if (i)
433 return i;
434
19dd37ba 435#define EDC_DATA(i) (EDC_BIST_STATUS_REG(edc_bist_status_rdata, i))
56d36be4
DM
436
437 for (i = 15; i >= 0; i--)
438 *data++ = htonl(t4_read_reg(adap, EDC_DATA(i)));
439 if (ecc)
440 *ecc = t4_read_reg64(adap, EDC_DATA(16));
441#undef EDC_DATA
442 return 0;
443}
444
5afc8b84
VP
445/**
446 * t4_memory_rw - read/write EDC 0, EDC 1 or MC via PCIE memory window
447 * @adap: the adapter
fc5ab020 448 * @win: PCI-E Memory Window to use
5afc8b84
VP
449 * @mtype: memory type: MEM_EDC0, MEM_EDC1 or MEM_MC
450 * @addr: address within indicated memory type
451 * @len: amount of memory to transfer
452 * @buf: host memory buffer
fc5ab020 453 * @dir: direction of transfer T4_MEMORY_READ (1) or T4_MEMORY_WRITE (0)
5afc8b84
VP
454 *
455 * Reads/writes an [almost] arbitrary memory region in the firmware: the
fc5ab020
HS
456 * firmware memory address and host buffer must be aligned on 32-bit
457 * boudaries; the length may be arbitrary. The memory is transferred as
458 * a raw byte sequence from/to the firmware's memory. If this memory
459 * contains data structures which contain multi-byte integers, it's the
460 * caller's responsibility to perform appropriate byte order conversions.
5afc8b84 461 */
fc5ab020
HS
462int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr,
463 u32 len, __be32 *buf, int dir)
5afc8b84 464{
fc5ab020
HS
465 u32 pos, offset, resid, memoffset;
466 u32 edc_size, mc_size, win_pf, mem_reg, mem_aperture, mem_base;
5afc8b84 467
fc5ab020 468 /* Argument sanity checks ...
5afc8b84 469 */
fc5ab020 470 if (addr & 0x3)
5afc8b84
VP
471 return -EINVAL;
472
fc5ab020
HS
473 /* It's convenient to be able to handle lengths which aren't a
474 * multiple of 32-bits because we often end up transferring files to
475 * the firmware. So we'll handle that by normalizing the length here
476 * and then handling any residual transfer at the end.
477 */
478 resid = len & 0x3;
479 len -= resid;
8c357ebd 480
19dd37ba 481 /* Offset into the region of memory which is being accessed
5afc8b84
VP
482 * MEM_EDC0 = 0
483 * MEM_EDC1 = 1
19dd37ba
SR
484 * MEM_MC = 2 -- T4
485 * MEM_MC0 = 2 -- For T5
486 * MEM_MC1 = 3 -- For T5
5afc8b84 487 */
6559a7e8 488 edc_size = EDRAM0_SIZE_G(t4_read_reg(adap, MA_EDRAM0_BAR_A));
19dd37ba
SR
489 if (mtype != MEM_MC1)
490 memoffset = (mtype * (edc_size * 1024 * 1024));
491 else {
6559a7e8
HS
492 mc_size = EXT_MEM0_SIZE_G(t4_read_reg(adap,
493 MA_EXT_MEMORY1_BAR_A));
19dd37ba
SR
494 memoffset = (MEM_MC0 * edc_size + mc_size) * 1024 * 1024;
495 }
5afc8b84
VP
496
497 /* Determine the PCIE_MEM_ACCESS_OFFSET */
498 addr = addr + memoffset;
499
fc5ab020
HS
500 /* Each PCI-E Memory Window is programmed with a window size -- or
501 * "aperture" -- which controls the granularity of its mapping onto
502 * adapter memory. We need to grab that aperture in order to know
503 * how to use the specified window. The window is also programmed
504 * with the base address of the Memory Window in BAR0's address
505 * space. For T4 this is an absolute PCI-E Bus Address. For T5
506 * the address is relative to BAR0.
5afc8b84 507 */
fc5ab020 508 mem_reg = t4_read_reg(adap,
f061de42 509 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A,
fc5ab020 510 win));
f061de42
HS
511 mem_aperture = 1 << (WINDOW_G(mem_reg) + WINDOW_SHIFT_X);
512 mem_base = PCIEOFST_G(mem_reg) << PCIEOFST_SHIFT_X;
fc5ab020
HS
513 if (is_t4(adap->params.chip))
514 mem_base -= adap->t4_bar0;
f061de42 515 win_pf = is_t4(adap->params.chip) ? 0 : PFNUM_V(adap->fn);
5afc8b84 516
fc5ab020
HS
517 /* Calculate our initial PCI-E Memory Window Position and Offset into
518 * that Window.
519 */
520 pos = addr & ~(mem_aperture-1);
521 offset = addr - pos;
5afc8b84 522
fc5ab020
HS
523 /* Set up initial PCI-E Memory Window to cover the start of our
524 * transfer. (Read it back to ensure that changes propagate before we
525 * attempt to use the new value.)
526 */
527 t4_write_reg(adap,
f061de42 528 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, win),
fc5ab020
HS
529 pos | win_pf);
530 t4_read_reg(adap,
f061de42 531 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, win));
fc5ab020
HS
532
533 /* Transfer data to/from the adapter as long as there's an integral
534 * number of 32-bit transfers to complete.
535 */
536 while (len > 0) {
537 if (dir == T4_MEMORY_READ)
538 *buf++ = (__force __be32) t4_read_reg(adap,
539 mem_base + offset);
540 else
541 t4_write_reg(adap, mem_base + offset,
542 (__force u32) *buf++);
543 offset += sizeof(__be32);
544 len -= sizeof(__be32);
545
546 /* If we've reached the end of our current window aperture,
547 * move the PCI-E Memory Window on to the next. Note that
548 * doing this here after "len" may be 0 allows us to set up
549 * the PCI-E Memory Window for a possible final residual
550 * transfer below ...
5afc8b84 551 */
fc5ab020
HS
552 if (offset == mem_aperture) {
553 pos += mem_aperture;
554 offset = 0;
555 t4_write_reg(adap,
f061de42
HS
556 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A,
557 win), pos | win_pf);
fc5ab020 558 t4_read_reg(adap,
f061de42
HS
559 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A,
560 win));
5afc8b84 561 }
5afc8b84
VP
562 }
563
fc5ab020
HS
564 /* If the original transfer had a length which wasn't a multiple of
565 * 32-bits, now's where we need to finish off the transfer of the
566 * residual amount. The PCI-E Memory Window has already been moved
567 * above (if necessary) to cover this final transfer.
568 */
569 if (resid) {
570 union {
571 __be32 word;
572 char byte[4];
573 } last;
574 unsigned char *bp;
575 int i;
576
c81576c2 577 if (dir == T4_MEMORY_READ) {
fc5ab020
HS
578 last.word = (__force __be32) t4_read_reg(adap,
579 mem_base + offset);
580 for (bp = (unsigned char *)buf, i = resid; i < 4; i++)
581 bp[i] = last.byte[i];
582 } else {
583 last.word = *buf;
584 for (i = resid; i < 4; i++)
585 last.byte[i] = 0;
586 t4_write_reg(adap, mem_base + offset,
587 (__force u32) last.word);
588 }
589 }
5afc8b84 590
fc5ab020 591 return 0;
5afc8b84
VP
592}
593
56d36be4 594#define EEPROM_STAT_ADDR 0x7bfc
47ce9c48
SR
595#define VPD_BASE 0x400
596#define VPD_BASE_OLD 0
0a57a536 597#define VPD_LEN 1024
63a92fe6 598#define CHELSIO_VPD_UNIQUE_ID 0x82
56d36be4
DM
599
600/**
601 * t4_seeprom_wp - enable/disable EEPROM write protection
602 * @adapter: the adapter
603 * @enable: whether to enable or disable write protection
604 *
605 * Enables or disables write protection on the serial EEPROM.
606 */
607int t4_seeprom_wp(struct adapter *adapter, bool enable)
608{
609 unsigned int v = enable ? 0xc : 0;
610 int ret = pci_write_vpd(adapter->pdev, EEPROM_STAT_ADDR, 4, &v);
611 return ret < 0 ? ret : 0;
612}
613
614/**
615 * get_vpd_params - read VPD parameters from VPD EEPROM
616 * @adapter: adapter to read
617 * @p: where to store the parameters
618 *
619 * Reads card parameters stored in VPD EEPROM.
620 */
636f9d37 621int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
56d36be4 622{
636f9d37 623 u32 cclk_param, cclk_val;
47ce9c48 624 int i, ret, addr;
a94cd705 625 int ec, sn, pn;
8c357ebd 626 u8 *vpd, csum;
23d88e1d 627 unsigned int vpdr_len, kw_offset, id_len;
56d36be4 628
8c357ebd
VP
629 vpd = vmalloc(VPD_LEN);
630 if (!vpd)
631 return -ENOMEM;
632
47ce9c48
SR
633 ret = pci_read_vpd(adapter->pdev, VPD_BASE, sizeof(u32), vpd);
634 if (ret < 0)
635 goto out;
63a92fe6
HS
636
637 /* The VPD shall have a unique identifier specified by the PCI SIG.
638 * For chelsio adapters, the identifier is 0x82. The first byte of a VPD
639 * shall be CHELSIO_VPD_UNIQUE_ID (0x82). The VPD programming software
640 * is expected to automatically put this entry at the
641 * beginning of the VPD.
642 */
643 addr = *vpd == CHELSIO_VPD_UNIQUE_ID ? VPD_BASE : VPD_BASE_OLD;
47ce9c48
SR
644
645 ret = pci_read_vpd(adapter->pdev, addr, VPD_LEN, vpd);
56d36be4 646 if (ret < 0)
8c357ebd 647 goto out;
56d36be4 648
23d88e1d
DM
649 if (vpd[0] != PCI_VPD_LRDT_ID_STRING) {
650 dev_err(adapter->pdev_dev, "missing VPD ID string\n");
8c357ebd
VP
651 ret = -EINVAL;
652 goto out;
23d88e1d
DM
653 }
654
655 id_len = pci_vpd_lrdt_size(vpd);
656 if (id_len > ID_LEN)
657 id_len = ID_LEN;
658
659 i = pci_vpd_find_tag(vpd, 0, VPD_LEN, PCI_VPD_LRDT_RO_DATA);
660 if (i < 0) {
661 dev_err(adapter->pdev_dev, "missing VPD-R section\n");
8c357ebd
VP
662 ret = -EINVAL;
663 goto out;
23d88e1d
DM
664 }
665
666 vpdr_len = pci_vpd_lrdt_size(&vpd[i]);
667 kw_offset = i + PCI_VPD_LRDT_TAG_SIZE;
668 if (vpdr_len + kw_offset > VPD_LEN) {
226ec5fd 669 dev_err(adapter->pdev_dev, "bad VPD-R length %u\n", vpdr_len);
8c357ebd
VP
670 ret = -EINVAL;
671 goto out;
226ec5fd
DM
672 }
673
674#define FIND_VPD_KW(var, name) do { \
23d88e1d 675 var = pci_vpd_find_info_keyword(vpd, kw_offset, vpdr_len, name); \
226ec5fd
DM
676 if (var < 0) { \
677 dev_err(adapter->pdev_dev, "missing VPD keyword " name "\n"); \
8c357ebd
VP
678 ret = -EINVAL; \
679 goto out; \
226ec5fd
DM
680 } \
681 var += PCI_VPD_INFO_FLD_HDR_SIZE; \
682} while (0)
683
684 FIND_VPD_KW(i, "RV");
685 for (csum = 0; i >= 0; i--)
686 csum += vpd[i];
56d36be4
DM
687
688 if (csum) {
689 dev_err(adapter->pdev_dev,
690 "corrupted VPD EEPROM, actual csum %u\n", csum);
8c357ebd
VP
691 ret = -EINVAL;
692 goto out;
56d36be4
DM
693 }
694
226ec5fd
DM
695 FIND_VPD_KW(ec, "EC");
696 FIND_VPD_KW(sn, "SN");
a94cd705 697 FIND_VPD_KW(pn, "PN");
226ec5fd
DM
698#undef FIND_VPD_KW
699
23d88e1d 700 memcpy(p->id, vpd + PCI_VPD_LRDT_TAG_SIZE, id_len);
56d36be4 701 strim(p->id);
226ec5fd 702 memcpy(p->ec, vpd + ec, EC_LEN);
56d36be4 703 strim(p->ec);
226ec5fd
DM
704 i = pci_vpd_info_field_size(vpd + sn - PCI_VPD_INFO_FLD_HDR_SIZE);
705 memcpy(p->sn, vpd + sn, min(i, SERNUM_LEN));
56d36be4 706 strim(p->sn);
63a92fe6 707 i = pci_vpd_info_field_size(vpd + pn - PCI_VPD_INFO_FLD_HDR_SIZE);
a94cd705
KS
708 memcpy(p->pn, vpd + pn, min(i, PN_LEN));
709 strim(p->pn);
636f9d37
VP
710
711 /*
712 * Ask firmware for the Core Clock since it knows how to translate the
713 * Reference Clock ('V2') VPD field into a Core Clock value ...
714 */
5167865a
HS
715 cclk_param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
716 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CCLK));
636f9d37
VP
717 ret = t4_query_params(adapter, adapter->mbox, 0, 0,
718 1, &cclk_param, &cclk_val);
8c357ebd
VP
719
720out:
721 vfree(vpd);
636f9d37
VP
722 if (ret)
723 return ret;
724 p->cclk = cclk_val;
725
56d36be4
DM
726 return 0;
727}
728
729/* serial flash and firmware constants */
730enum {
731 SF_ATTEMPTS = 10, /* max retries for SF operations */
732
733 /* flash command opcodes */
734 SF_PROG_PAGE = 2, /* program page */
735 SF_WR_DISABLE = 4, /* disable writes */
736 SF_RD_STATUS = 5, /* read status register */
737 SF_WR_ENABLE = 6, /* enable writes */
738 SF_RD_DATA_FAST = 0xb, /* read flash */
900a6596 739 SF_RD_ID = 0x9f, /* read ID */
56d36be4
DM
740 SF_ERASE_SECTOR = 0xd8, /* erase sector */
741
6f1d7210 742 FW_MAX_SIZE = 16 * SF_SEC_SIZE,
56d36be4
DM
743};
744
745/**
746 * sf1_read - read data from the serial flash
747 * @adapter: the adapter
748 * @byte_cnt: number of bytes to read
749 * @cont: whether another operation will be chained
750 * @lock: whether to lock SF for PL access only
751 * @valp: where to store the read data
752 *
753 * Reads up to 4 bytes of data from the serial flash. The location of
754 * the read needs to be specified prior to calling this by issuing the
755 * appropriate commands to the serial flash.
756 */
757static int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
758 int lock, u32 *valp)
759{
760 int ret;
761
762 if (!byte_cnt || byte_cnt > 4)
763 return -EINVAL;
ce91a923 764 if (t4_read_reg(adapter, SF_OP) & SF_BUSY)
56d36be4
DM
765 return -EBUSY;
766 cont = cont ? SF_CONT : 0;
767 lock = lock ? SF_LOCK : 0;
768 t4_write_reg(adapter, SF_OP, lock | cont | BYTECNT(byte_cnt - 1));
ce91a923 769 ret = t4_wait_op_done(adapter, SF_OP, SF_BUSY, 0, SF_ATTEMPTS, 5);
56d36be4
DM
770 if (!ret)
771 *valp = t4_read_reg(adapter, SF_DATA);
772 return ret;
773}
774
775/**
776 * sf1_write - write data to the serial flash
777 * @adapter: the adapter
778 * @byte_cnt: number of bytes to write
779 * @cont: whether another operation will be chained
780 * @lock: whether to lock SF for PL access only
781 * @val: value to write
782 *
783 * Writes up to 4 bytes of data to the serial flash. The location of
784 * the write needs to be specified prior to calling this by issuing the
785 * appropriate commands to the serial flash.
786 */
787static int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
788 int lock, u32 val)
789{
790 if (!byte_cnt || byte_cnt > 4)
791 return -EINVAL;
ce91a923 792 if (t4_read_reg(adapter, SF_OP) & SF_BUSY)
56d36be4
DM
793 return -EBUSY;
794 cont = cont ? SF_CONT : 0;
795 lock = lock ? SF_LOCK : 0;
796 t4_write_reg(adapter, SF_DATA, val);
797 t4_write_reg(adapter, SF_OP, lock |
798 cont | BYTECNT(byte_cnt - 1) | OP_WR);
ce91a923 799 return t4_wait_op_done(adapter, SF_OP, SF_BUSY, 0, SF_ATTEMPTS, 5);
56d36be4
DM
800}
801
802/**
803 * flash_wait_op - wait for a flash operation to complete
804 * @adapter: the adapter
805 * @attempts: max number of polls of the status register
806 * @delay: delay between polls in ms
807 *
808 * Wait for a flash operation to complete by polling the status register.
809 */
810static int flash_wait_op(struct adapter *adapter, int attempts, int delay)
811{
812 int ret;
813 u32 status;
814
815 while (1) {
816 if ((ret = sf1_write(adapter, 1, 1, 1, SF_RD_STATUS)) != 0 ||
817 (ret = sf1_read(adapter, 1, 0, 1, &status)) != 0)
818 return ret;
819 if (!(status & 1))
820 return 0;
821 if (--attempts == 0)
822 return -EAGAIN;
823 if (delay)
824 msleep(delay);
825 }
826}
827
828/**
829 * t4_read_flash - read words from serial flash
830 * @adapter: the adapter
831 * @addr: the start address for the read
832 * @nwords: how many 32-bit words to read
833 * @data: where to store the read data
834 * @byte_oriented: whether to store data as bytes or as words
835 *
836 * Read the specified number of 32-bit words from the serial flash.
837 * If @byte_oriented is set the read data is stored as a byte array
838 * (i.e., big-endian), otherwise as 32-bit words in the platform's
839 * natural endianess.
840 */
de498c89
RD
841static int t4_read_flash(struct adapter *adapter, unsigned int addr,
842 unsigned int nwords, u32 *data, int byte_oriented)
56d36be4
DM
843{
844 int ret;
845
900a6596 846 if (addr + nwords * sizeof(u32) > adapter->params.sf_size || (addr & 3))
56d36be4
DM
847 return -EINVAL;
848
849 addr = swab32(addr) | SF_RD_DATA_FAST;
850
851 if ((ret = sf1_write(adapter, 4, 1, 0, addr)) != 0 ||
852 (ret = sf1_read(adapter, 1, 1, 0, data)) != 0)
853 return ret;
854
855 for ( ; nwords; nwords--, data++) {
856 ret = sf1_read(adapter, 4, nwords > 1, nwords == 1, data);
857 if (nwords == 1)
858 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
859 if (ret)
860 return ret;
861 if (byte_oriented)
404d9e3f 862 *data = (__force __u32) (htonl(*data));
56d36be4
DM
863 }
864 return 0;
865}
866
867/**
868 * t4_write_flash - write up to a page of data to the serial flash
869 * @adapter: the adapter
870 * @addr: the start address to write
871 * @n: length of data to write in bytes
872 * @data: the data to write
873 *
874 * Writes up to a page of data (256 bytes) to the serial flash starting
875 * at the given address. All the data must be written to the same page.
876 */
877static int t4_write_flash(struct adapter *adapter, unsigned int addr,
878 unsigned int n, const u8 *data)
879{
880 int ret;
881 u32 buf[64];
882 unsigned int i, c, left, val, offset = addr & 0xff;
883
900a6596 884 if (addr >= adapter->params.sf_size || offset + n > SF_PAGE_SIZE)
56d36be4
DM
885 return -EINVAL;
886
887 val = swab32(addr) | SF_PROG_PAGE;
888
889 if ((ret = sf1_write(adapter, 1, 0, 1, SF_WR_ENABLE)) != 0 ||
890 (ret = sf1_write(adapter, 4, 1, 1, val)) != 0)
891 goto unlock;
892
893 for (left = n; left; left -= c) {
894 c = min(left, 4U);
895 for (val = 0, i = 0; i < c; ++i)
896 val = (val << 8) + *data++;
897
898 ret = sf1_write(adapter, c, c != left, 1, val);
899 if (ret)
900 goto unlock;
901 }
900a6596 902 ret = flash_wait_op(adapter, 8, 1);
56d36be4
DM
903 if (ret)
904 goto unlock;
905
906 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
907
908 /* Read the page to verify the write succeeded */
909 ret = t4_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
910 if (ret)
911 return ret;
912
913 if (memcmp(data - n, (u8 *)buf + offset, n)) {
914 dev_err(adapter->pdev_dev,
915 "failed to correctly write the flash page at %#x\n",
916 addr);
917 return -EIO;
918 }
919 return 0;
920
921unlock:
922 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
923 return ret;
924}
925
926/**
16e47624 927 * t4_get_fw_version - read the firmware version
56d36be4
DM
928 * @adapter: the adapter
929 * @vers: where to place the version
930 *
931 * Reads the FW version from flash.
932 */
16e47624 933int t4_get_fw_version(struct adapter *adapter, u32 *vers)
56d36be4 934{
16e47624
HS
935 return t4_read_flash(adapter, FLASH_FW_START +
936 offsetof(struct fw_hdr, fw_ver), 1,
937 vers, 0);
56d36be4
DM
938}
939
940/**
16e47624 941 * t4_get_tp_version - read the TP microcode version
56d36be4
DM
942 * @adapter: the adapter
943 * @vers: where to place the version
944 *
945 * Reads the TP microcode version from flash.
946 */
16e47624 947int t4_get_tp_version(struct adapter *adapter, u32 *vers)
56d36be4 948{
16e47624 949 return t4_read_flash(adapter, FLASH_FW_START +
900a6596 950 offsetof(struct fw_hdr, tp_microcode_ver),
56d36be4
DM
951 1, vers, 0);
952}
953
16e47624
HS
954/* Is the given firmware API compatible with the one the driver was compiled
955 * with?
56d36be4 956 */
16e47624 957static int fw_compatible(const struct fw_hdr *hdr1, const struct fw_hdr *hdr2)
56d36be4 958{
56d36be4 959
16e47624
HS
960 /* short circuit if it's the exact same firmware version */
961 if (hdr1->chip == hdr2->chip && hdr1->fw_ver == hdr2->fw_ver)
962 return 1;
56d36be4 963
16e47624
HS
964#define SAME_INTF(x) (hdr1->intfver_##x == hdr2->intfver_##x)
965 if (hdr1->chip == hdr2->chip && SAME_INTF(nic) && SAME_INTF(vnic) &&
966 SAME_INTF(ri) && SAME_INTF(iscsi) && SAME_INTF(fcoe))
967 return 1;
968#undef SAME_INTF
0a57a536 969
16e47624
HS
970 return 0;
971}
56d36be4 972
16e47624
HS
973/* The firmware in the filesystem is usable, but should it be installed?
974 * This routine explains itself in detail if it indicates the filesystem
975 * firmware should be installed.
976 */
977static int should_install_fs_fw(struct adapter *adap, int card_fw_usable,
978 int k, int c)
979{
980 const char *reason;
981
982 if (!card_fw_usable) {
983 reason = "incompatible or unusable";
984 goto install;
e69972f5
JH
985 }
986
16e47624
HS
987 if (k > c) {
988 reason = "older than the version supported with this driver";
989 goto install;
56d36be4
DM
990 }
991
16e47624
HS
992 return 0;
993
994install:
995 dev_err(adap->pdev_dev, "firmware on card (%u.%u.%u.%u) is %s, "
996 "installing firmware %u.%u.%u.%u on card.\n",
b2e1a3f0
HS
997 FW_HDR_FW_VER_MAJOR_G(c), FW_HDR_FW_VER_MINOR_G(c),
998 FW_HDR_FW_VER_MICRO_G(c), FW_HDR_FW_VER_BUILD_G(c), reason,
999 FW_HDR_FW_VER_MAJOR_G(k), FW_HDR_FW_VER_MINOR_G(k),
1000 FW_HDR_FW_VER_MICRO_G(k), FW_HDR_FW_VER_BUILD_G(k));
56d36be4 1001
56d36be4
DM
1002 return 1;
1003}
1004
16e47624
HS
1005int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
1006 const u8 *fw_data, unsigned int fw_size,
1007 struct fw_hdr *card_fw, enum dev_state state,
1008 int *reset)
1009{
1010 int ret, card_fw_usable, fs_fw_usable;
1011 const struct fw_hdr *fs_fw;
1012 const struct fw_hdr *drv_fw;
1013
1014 drv_fw = &fw_info->fw_hdr;
1015
1016 /* Read the header of the firmware on the card */
1017 ret = -t4_read_flash(adap, FLASH_FW_START,
1018 sizeof(*card_fw) / sizeof(uint32_t),
1019 (uint32_t *)card_fw, 1);
1020 if (ret == 0) {
1021 card_fw_usable = fw_compatible(drv_fw, (const void *)card_fw);
1022 } else {
1023 dev_err(adap->pdev_dev,
1024 "Unable to read card's firmware header: %d\n", ret);
1025 card_fw_usable = 0;
1026 }
1027
1028 if (fw_data != NULL) {
1029 fs_fw = (const void *)fw_data;
1030 fs_fw_usable = fw_compatible(drv_fw, fs_fw);
1031 } else {
1032 fs_fw = NULL;
1033 fs_fw_usable = 0;
1034 }
1035
1036 if (card_fw_usable && card_fw->fw_ver == drv_fw->fw_ver &&
1037 (!fs_fw_usable || fs_fw->fw_ver == drv_fw->fw_ver)) {
1038 /* Common case: the firmware on the card is an exact match and
1039 * the filesystem one is an exact match too, or the filesystem
1040 * one is absent/incompatible.
1041 */
1042 } else if (fs_fw_usable && state == DEV_STATE_UNINIT &&
1043 should_install_fs_fw(adap, card_fw_usable,
1044 be32_to_cpu(fs_fw->fw_ver),
1045 be32_to_cpu(card_fw->fw_ver))) {
1046 ret = -t4_fw_upgrade(adap, adap->mbox, fw_data,
1047 fw_size, 0);
1048 if (ret != 0) {
1049 dev_err(adap->pdev_dev,
1050 "failed to install firmware: %d\n", ret);
1051 goto bye;
1052 }
1053
1054 /* Installed successfully, update the cached header too. */
1055 memcpy(card_fw, fs_fw, sizeof(*card_fw));
1056 card_fw_usable = 1;
1057 *reset = 0; /* already reset as part of load_fw */
1058 }
1059
1060 if (!card_fw_usable) {
1061 uint32_t d, c, k;
1062
1063 d = be32_to_cpu(drv_fw->fw_ver);
1064 c = be32_to_cpu(card_fw->fw_ver);
1065 k = fs_fw ? be32_to_cpu(fs_fw->fw_ver) : 0;
1066
1067 dev_err(adap->pdev_dev, "Cannot find a usable firmware: "
1068 "chip state %d, "
1069 "driver compiled with %d.%d.%d.%d, "
1070 "card has %d.%d.%d.%d, filesystem has %d.%d.%d.%d\n",
1071 state,
b2e1a3f0
HS
1072 FW_HDR_FW_VER_MAJOR_G(d), FW_HDR_FW_VER_MINOR_G(d),
1073 FW_HDR_FW_VER_MICRO_G(d), FW_HDR_FW_VER_BUILD_G(d),
1074 FW_HDR_FW_VER_MAJOR_G(c), FW_HDR_FW_VER_MINOR_G(c),
1075 FW_HDR_FW_VER_MICRO_G(c), FW_HDR_FW_VER_BUILD_G(c),
1076 FW_HDR_FW_VER_MAJOR_G(k), FW_HDR_FW_VER_MINOR_G(k),
1077 FW_HDR_FW_VER_MICRO_G(k), FW_HDR_FW_VER_BUILD_G(k));
16e47624
HS
1078 ret = EINVAL;
1079 goto bye;
1080 }
1081
1082 /* We're using whatever's on the card and it's known to be good. */
1083 adap->params.fw_vers = be32_to_cpu(card_fw->fw_ver);
1084 adap->params.tp_vers = be32_to_cpu(card_fw->tp_microcode_ver);
1085
1086bye:
1087 return ret;
1088}
1089
56d36be4
DM
1090/**
1091 * t4_flash_erase_sectors - erase a range of flash sectors
1092 * @adapter: the adapter
1093 * @start: the first sector to erase
1094 * @end: the last sector to erase
1095 *
1096 * Erases the sectors in the given inclusive range.
1097 */
1098static int t4_flash_erase_sectors(struct adapter *adapter, int start, int end)
1099{
1100 int ret = 0;
1101
c0d5b8cf
HS
1102 if (end >= adapter->params.sf_nsec)
1103 return -EINVAL;
1104
56d36be4
DM
1105 while (start <= end) {
1106 if ((ret = sf1_write(adapter, 1, 0, 1, SF_WR_ENABLE)) != 0 ||
1107 (ret = sf1_write(adapter, 4, 0, 1,
1108 SF_ERASE_SECTOR | (start << 8))) != 0 ||
900a6596 1109 (ret = flash_wait_op(adapter, 14, 500)) != 0) {
56d36be4
DM
1110 dev_err(adapter->pdev_dev,
1111 "erase of flash sector %d failed, error %d\n",
1112 start, ret);
1113 break;
1114 }
1115 start++;
1116 }
1117 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
1118 return ret;
1119}
1120
636f9d37
VP
1121/**
1122 * t4_flash_cfg_addr - return the address of the flash configuration file
1123 * @adapter: the adapter
1124 *
1125 * Return the address within the flash where the Firmware Configuration
1126 * File is stored.
1127 */
1128unsigned int t4_flash_cfg_addr(struct adapter *adapter)
1129{
1130 if (adapter->params.sf_size == 0x100000)
1131 return FLASH_FPGA_CFG_START;
1132 else
1133 return FLASH_CFG_START;
1134}
1135
79af221d
HS
1136/* Return TRUE if the specified firmware matches the adapter. I.e. T4
1137 * firmware for T4 adapters, T5 firmware for T5 adapters, etc. We go ahead
1138 * and emit an error message for mismatched firmware to save our caller the
1139 * effort ...
1140 */
1141static bool t4_fw_matches_chip(const struct adapter *adap,
1142 const struct fw_hdr *hdr)
1143{
1144 /* The expression below will return FALSE for any unsupported adapter
1145 * which will keep us "honest" in the future ...
1146 */
1147 if ((is_t4(adap->params.chip) && hdr->chip == FW_HDR_CHIP_T4) ||
1148 (is_t5(adap->params.chip) && hdr->chip == FW_HDR_CHIP_T5))
1149 return true;
1150
1151 dev_err(adap->pdev_dev,
1152 "FW image (%d) is not suitable for this adapter (%d)\n",
1153 hdr->chip, CHELSIO_CHIP_VERSION(adap->params.chip));
1154 return false;
1155}
1156
56d36be4
DM
1157/**
1158 * t4_load_fw - download firmware
1159 * @adap: the adapter
1160 * @fw_data: the firmware image to write
1161 * @size: image size
1162 *
1163 * Write the supplied firmware image to the card's serial flash.
1164 */
1165int t4_load_fw(struct adapter *adap, const u8 *fw_data, unsigned int size)
1166{
1167 u32 csum;
1168 int ret, addr;
1169 unsigned int i;
1170 u8 first_page[SF_PAGE_SIZE];
404d9e3f 1171 const __be32 *p = (const __be32 *)fw_data;
56d36be4 1172 const struct fw_hdr *hdr = (const struct fw_hdr *)fw_data;
900a6596
DM
1173 unsigned int sf_sec_size = adap->params.sf_size / adap->params.sf_nsec;
1174 unsigned int fw_img_start = adap->params.sf_fw_start;
1175 unsigned int fw_start_sec = fw_img_start / sf_sec_size;
56d36be4
DM
1176
1177 if (!size) {
1178 dev_err(adap->pdev_dev, "FW image has no data\n");
1179 return -EINVAL;
1180 }
1181 if (size & 511) {
1182 dev_err(adap->pdev_dev,
1183 "FW image size not multiple of 512 bytes\n");
1184 return -EINVAL;
1185 }
1186 if (ntohs(hdr->len512) * 512 != size) {
1187 dev_err(adap->pdev_dev,
1188 "FW image size differs from size in FW header\n");
1189 return -EINVAL;
1190 }
1191 if (size > FW_MAX_SIZE) {
1192 dev_err(adap->pdev_dev, "FW image too large, max is %u bytes\n",
1193 FW_MAX_SIZE);
1194 return -EFBIG;
1195 }
79af221d
HS
1196 if (!t4_fw_matches_chip(adap, hdr))
1197 return -EINVAL;
56d36be4
DM
1198
1199 for (csum = 0, i = 0; i < size / sizeof(csum); i++)
1200 csum += ntohl(p[i]);
1201
1202 if (csum != 0xffffffff) {
1203 dev_err(adap->pdev_dev,
1204 "corrupted firmware image, checksum %#x\n", csum);
1205 return -EINVAL;
1206 }
1207
900a6596
DM
1208 i = DIV_ROUND_UP(size, sf_sec_size); /* # of sectors spanned */
1209 ret = t4_flash_erase_sectors(adap, fw_start_sec, fw_start_sec + i - 1);
56d36be4
DM
1210 if (ret)
1211 goto out;
1212
1213 /*
1214 * We write the correct version at the end so the driver can see a bad
1215 * version if the FW write fails. Start by writing a copy of the
1216 * first page with a bad version.
1217 */
1218 memcpy(first_page, fw_data, SF_PAGE_SIZE);
1219 ((struct fw_hdr *)first_page)->fw_ver = htonl(0xffffffff);
900a6596 1220 ret = t4_write_flash(adap, fw_img_start, SF_PAGE_SIZE, first_page);
56d36be4
DM
1221 if (ret)
1222 goto out;
1223
900a6596 1224 addr = fw_img_start;
56d36be4
DM
1225 for (size -= SF_PAGE_SIZE; size; size -= SF_PAGE_SIZE) {
1226 addr += SF_PAGE_SIZE;
1227 fw_data += SF_PAGE_SIZE;
1228 ret = t4_write_flash(adap, addr, SF_PAGE_SIZE, fw_data);
1229 if (ret)
1230 goto out;
1231 }
1232
1233 ret = t4_write_flash(adap,
900a6596 1234 fw_img_start + offsetof(struct fw_hdr, fw_ver),
56d36be4
DM
1235 sizeof(hdr->fw_ver), (const u8 *)&hdr->fw_ver);
1236out:
1237 if (ret)
1238 dev_err(adap->pdev_dev, "firmware download failed, error %d\n",
1239 ret);
dff04bce
HS
1240 else
1241 ret = t4_get_fw_version(adap, &adap->params.fw_vers);
56d36be4
DM
1242 return ret;
1243}
1244
1245#define ADVERT_MASK (FW_PORT_CAP_SPEED_100M | FW_PORT_CAP_SPEED_1G |\
72aca4bf
KS
1246 FW_PORT_CAP_SPEED_10G | FW_PORT_CAP_SPEED_40G | \
1247 FW_PORT_CAP_ANEG)
56d36be4
DM
1248
1249/**
1250 * t4_link_start - apply link configuration to MAC/PHY
1251 * @phy: the PHY to setup
1252 * @mac: the MAC to setup
1253 * @lc: the requested link configuration
1254 *
1255 * Set up a port's MAC and PHY according to a desired link configuration.
1256 * - If the PHY can auto-negotiate first decide what to advertise, then
1257 * enable/disable auto-negotiation as desired, and reset.
1258 * - If the PHY does not auto-negotiate just reset it.
1259 * - If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
1260 * otherwise do it later based on the outcome of auto-negotiation.
1261 */
1262int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
1263 struct link_config *lc)
1264{
1265 struct fw_port_cmd c;
2b5fb1f2 1266 unsigned int fc = 0, mdi = FW_PORT_CAP_MDI_V(FW_PORT_CAP_MDI_AUTO);
56d36be4
DM
1267
1268 lc->link_ok = 0;
1269 if (lc->requested_fc & PAUSE_RX)
1270 fc |= FW_PORT_CAP_FC_RX;
1271 if (lc->requested_fc & PAUSE_TX)
1272 fc |= FW_PORT_CAP_FC_TX;
1273
1274 memset(&c, 0, sizeof(c));
e2ac9628 1275 c.op_to_portid = htonl(FW_CMD_OP_V(FW_PORT_CMD) | FW_CMD_REQUEST_F |
2b5fb1f2
HS
1276 FW_CMD_EXEC_F | FW_PORT_CMD_PORTID_V(port));
1277 c.action_to_len16 = htonl(FW_PORT_CMD_ACTION_V(FW_PORT_ACTION_L1_CFG) |
56d36be4
DM
1278 FW_LEN16(c));
1279
1280 if (!(lc->supported & FW_PORT_CAP_ANEG)) {
1281 c.u.l1cfg.rcap = htonl((lc->supported & ADVERT_MASK) | fc);
1282 lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
1283 } else if (lc->autoneg == AUTONEG_DISABLE) {
1284 c.u.l1cfg.rcap = htonl(lc->requested_speed | fc | mdi);
1285 lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
1286 } else
1287 c.u.l1cfg.rcap = htonl(lc->advertising | fc | mdi);
1288
1289 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
1290}
1291
1292/**
1293 * t4_restart_aneg - restart autonegotiation
1294 * @adap: the adapter
1295 * @mbox: mbox to use for the FW command
1296 * @port: the port id
1297 *
1298 * Restarts autonegotiation for the selected port.
1299 */
1300int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port)
1301{
1302 struct fw_port_cmd c;
1303
1304 memset(&c, 0, sizeof(c));
e2ac9628 1305 c.op_to_portid = htonl(FW_CMD_OP_V(FW_PORT_CMD) | FW_CMD_REQUEST_F |
2b5fb1f2
HS
1306 FW_CMD_EXEC_F | FW_PORT_CMD_PORTID_V(port));
1307 c.action_to_len16 = htonl(FW_PORT_CMD_ACTION_V(FW_PORT_ACTION_L1_CFG) |
56d36be4
DM
1308 FW_LEN16(c));
1309 c.u.l1cfg.rcap = htonl(FW_PORT_CAP_ANEG);
1310 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
1311}
1312
8caa1e84
VP
1313typedef void (*int_handler_t)(struct adapter *adap);
1314
56d36be4
DM
1315struct intr_info {
1316 unsigned int mask; /* bits to check in interrupt status */
1317 const char *msg; /* message to print or NULL */
1318 short stat_idx; /* stat counter to increment or -1 */
1319 unsigned short fatal; /* whether the condition reported is fatal */
8caa1e84 1320 int_handler_t int_handler; /* platform-specific int handler */
56d36be4
DM
1321};
1322
1323/**
1324 * t4_handle_intr_status - table driven interrupt handler
1325 * @adapter: the adapter that generated the interrupt
1326 * @reg: the interrupt status register to process
1327 * @acts: table of interrupt actions
1328 *
1329 * A table driven interrupt handler that applies a set of masks to an
1330 * interrupt status word and performs the corresponding actions if the
25985edc 1331 * interrupts described by the mask have occurred. The actions include
56d36be4
DM
1332 * optionally emitting a warning or alert message. The table is terminated
1333 * by an entry specifying mask 0. Returns the number of fatal interrupt
1334 * conditions.
1335 */
1336static int t4_handle_intr_status(struct adapter *adapter, unsigned int reg,
1337 const struct intr_info *acts)
1338{
1339 int fatal = 0;
1340 unsigned int mask = 0;
1341 unsigned int status = t4_read_reg(adapter, reg);
1342
1343 for ( ; acts->mask; ++acts) {
1344 if (!(status & acts->mask))
1345 continue;
1346 if (acts->fatal) {
1347 fatal++;
1348 dev_alert(adapter->pdev_dev, "%s (0x%x)\n", acts->msg,
1349 status & acts->mask);
1350 } else if (acts->msg && printk_ratelimit())
1351 dev_warn(adapter->pdev_dev, "%s (0x%x)\n", acts->msg,
1352 status & acts->mask);
8caa1e84
VP
1353 if (acts->int_handler)
1354 acts->int_handler(adapter);
56d36be4
DM
1355 mask |= acts->mask;
1356 }
1357 status &= mask;
1358 if (status) /* clear processed interrupts */
1359 t4_write_reg(adapter, reg, status);
1360 return fatal;
1361}
1362
1363/*
1364 * Interrupt handler for the PCIE module.
1365 */
1366static void pcie_intr_handler(struct adapter *adapter)
1367{
005b5717 1368 static const struct intr_info sysbus_intr_info[] = {
f061de42
HS
1369 { RNPP_F, "RXNP array parity error", -1, 1 },
1370 { RPCP_F, "RXPC array parity error", -1, 1 },
1371 { RCIP_F, "RXCIF array parity error", -1, 1 },
1372 { RCCP_F, "Rx completions control array parity error", -1, 1 },
1373 { RFTP_F, "RXFT array parity error", -1, 1 },
56d36be4
DM
1374 { 0 }
1375 };
005b5717 1376 static const struct intr_info pcie_port_intr_info[] = {
f061de42
HS
1377 { TPCP_F, "TXPC array parity error", -1, 1 },
1378 { TNPP_F, "TXNP array parity error", -1, 1 },
1379 { TFTP_F, "TXFT array parity error", -1, 1 },
1380 { TCAP_F, "TXCA array parity error", -1, 1 },
1381 { TCIP_F, "TXCIF array parity error", -1, 1 },
1382 { RCAP_F, "RXCA array parity error", -1, 1 },
1383 { OTDD_F, "outbound request TLP discarded", -1, 1 },
1384 { RDPE_F, "Rx data parity error", -1, 1 },
1385 { TDUE_F, "Tx uncorrectable data error", -1, 1 },
56d36be4
DM
1386 { 0 }
1387 };
005b5717 1388 static const struct intr_info pcie_intr_info[] = {
f061de42
HS
1389 { MSIADDRLPERR_F, "MSI AddrL parity error", -1, 1 },
1390 { MSIADDRHPERR_F, "MSI AddrH parity error", -1, 1 },
1391 { MSIDATAPERR_F, "MSI data parity error", -1, 1 },
1392 { MSIXADDRLPERR_F, "MSI-X AddrL parity error", -1, 1 },
1393 { MSIXADDRHPERR_F, "MSI-X AddrH parity error", -1, 1 },
1394 { MSIXDATAPERR_F, "MSI-X data parity error", -1, 1 },
1395 { MSIXDIPERR_F, "MSI-X DI parity error", -1, 1 },
1396 { PIOCPLPERR_F, "PCI PIO completion FIFO parity error", -1, 1 },
1397 { PIOREQPERR_F, "PCI PIO request FIFO parity error", -1, 1 },
1398 { TARTAGPERR_F, "PCI PCI target tag FIFO parity error", -1, 1 },
1399 { CCNTPERR_F, "PCI CMD channel count parity error", -1, 1 },
1400 { CREQPERR_F, "PCI CMD channel request parity error", -1, 1 },
1401 { CRSPPERR_F, "PCI CMD channel response parity error", -1, 1 },
1402 { DCNTPERR_F, "PCI DMA channel count parity error", -1, 1 },
1403 { DREQPERR_F, "PCI DMA channel request parity error", -1, 1 },
1404 { DRSPPERR_F, "PCI DMA channel response parity error", -1, 1 },
1405 { HCNTPERR_F, "PCI HMA channel count parity error", -1, 1 },
1406 { HREQPERR_F, "PCI HMA channel request parity error", -1, 1 },
1407 { HRSPPERR_F, "PCI HMA channel response parity error", -1, 1 },
1408 { CFGSNPPERR_F, "PCI config snoop FIFO parity error", -1, 1 },
1409 { FIDPERR_F, "PCI FID parity error", -1, 1 },
1410 { INTXCLRPERR_F, "PCI INTx clear parity error", -1, 1 },
1411 { MATAGPERR_F, "PCI MA tag parity error", -1, 1 },
1412 { PIOTAGPERR_F, "PCI PIO tag parity error", -1, 1 },
1413 { RXCPLPERR_F, "PCI Rx completion parity error", -1, 1 },
1414 { RXWRPERR_F, "PCI Rx write parity error", -1, 1 },
1415 { RPLPERR_F, "PCI replay buffer parity error", -1, 1 },
1416 { PCIESINT_F, "PCI core secondary fault", -1, 1 },
1417 { PCIEPINT_F, "PCI core primary fault", -1, 1 },
1418 { UNXSPLCPLERR_F, "PCI unexpected split completion error",
1419 -1, 0 },
56d36be4
DM
1420 { 0 }
1421 };
1422
0a57a536 1423 static struct intr_info t5_pcie_intr_info[] = {
f061de42 1424 { MSTGRPPERR_F, "Master Response Read Queue parity error",
0a57a536 1425 -1, 1 },
f061de42
HS
1426 { MSTTIMEOUTPERR_F, "Master Timeout FIFO parity error", -1, 1 },
1427 { MSIXSTIPERR_F, "MSI-X STI SRAM parity error", -1, 1 },
1428 { MSIXADDRLPERR_F, "MSI-X AddrL parity error", -1, 1 },
1429 { MSIXADDRHPERR_F, "MSI-X AddrH parity error", -1, 1 },
1430 { MSIXDATAPERR_F, "MSI-X data parity error", -1, 1 },
1431 { MSIXDIPERR_F, "MSI-X DI parity error", -1, 1 },
1432 { PIOCPLGRPPERR_F, "PCI PIO completion Group FIFO parity error",
0a57a536 1433 -1, 1 },
f061de42 1434 { PIOREQGRPPERR_F, "PCI PIO request Group FIFO parity error",
0a57a536 1435 -1, 1 },
f061de42
HS
1436 { TARTAGPERR_F, "PCI PCI target tag FIFO parity error", -1, 1 },
1437 { MSTTAGQPERR_F, "PCI master tag queue parity error", -1, 1 },
1438 { CREQPERR_F, "PCI CMD channel request parity error", -1, 1 },
1439 { CRSPPERR_F, "PCI CMD channel response parity error", -1, 1 },
1440 { DREQWRPERR_F, "PCI DMA channel write request parity error",
0a57a536 1441 -1, 1 },
f061de42
HS
1442 { DREQPERR_F, "PCI DMA channel request parity error", -1, 1 },
1443 { DRSPPERR_F, "PCI DMA channel response parity error", -1, 1 },
1444 { HREQWRPERR_F, "PCI HMA channel count parity error", -1, 1 },
1445 { HREQPERR_F, "PCI HMA channel request parity error", -1, 1 },
1446 { HRSPPERR_F, "PCI HMA channel response parity error", -1, 1 },
1447 { CFGSNPPERR_F, "PCI config snoop FIFO parity error", -1, 1 },
1448 { FIDPERR_F, "PCI FID parity error", -1, 1 },
1449 { VFIDPERR_F, "PCI INTx clear parity error", -1, 1 },
1450 { MAGRPPERR_F, "PCI MA group FIFO parity error", -1, 1 },
1451 { PIOTAGPERR_F, "PCI PIO tag parity error", -1, 1 },
1452 { IPRXHDRGRPPERR_F, "PCI IP Rx header group parity error",
0a57a536 1453 -1, 1 },
f061de42
HS
1454 { IPRXDATAGRPPERR_F, "PCI IP Rx data group parity error",
1455 -1, 1 },
1456 { RPLPERR_F, "PCI IP replay buffer parity error", -1, 1 },
1457 { IPSOTPERR_F, "PCI IP SOT buffer parity error", -1, 1 },
1458 { TRGT1GRPPERR_F, "PCI TRGT1 group FIFOs parity error", -1, 1 },
1459 { READRSPERR_F, "Outbound read error", -1, 0 },
0a57a536
SR
1460 { 0 }
1461 };
1462
56d36be4
DM
1463 int fat;
1464
9bb59b96
HS
1465 if (is_t4(adapter->params.chip))
1466 fat = t4_handle_intr_status(adapter,
f061de42
HS
1467 PCIE_CORE_UTL_SYSTEM_BUS_AGENT_STATUS_A,
1468 sysbus_intr_info) +
9bb59b96 1469 t4_handle_intr_status(adapter,
f061de42
HS
1470 PCIE_CORE_UTL_PCI_EXPRESS_PORT_STATUS_A,
1471 pcie_port_intr_info) +
1472 t4_handle_intr_status(adapter, PCIE_INT_CAUSE_A,
9bb59b96
HS
1473 pcie_intr_info);
1474 else
f061de42 1475 fat = t4_handle_intr_status(adapter, PCIE_INT_CAUSE_A,
9bb59b96 1476 t5_pcie_intr_info);
0a57a536 1477
56d36be4
DM
1478 if (fat)
1479 t4_fatal_err(adapter);
1480}
1481
1482/*
1483 * TP interrupt handler.
1484 */
1485static void tp_intr_handler(struct adapter *adapter)
1486{
005b5717 1487 static const struct intr_info tp_intr_info[] = {
56d36be4 1488 { 0x3fffffff, "TP parity error", -1, 1 },
837e4a42 1489 { FLMTXFLSTEMPTY_F, "TP out of Tx pages", -1, 1 },
56d36be4
DM
1490 { 0 }
1491 };
1492
837e4a42 1493 if (t4_handle_intr_status(adapter, TP_INT_CAUSE_A, tp_intr_info))
56d36be4
DM
1494 t4_fatal_err(adapter);
1495}
1496
1497/*
1498 * SGE interrupt handler.
1499 */
1500static void sge_intr_handler(struct adapter *adapter)
1501{
1502 u64 v;
1503
005b5717 1504 static const struct intr_info sge_intr_info[] = {
f612b815 1505 { ERR_CPL_EXCEED_IQE_SIZE_F,
56d36be4 1506 "SGE received CPL exceeding IQE size", -1, 1 },
f612b815 1507 { ERR_INVALID_CIDX_INC_F,
56d36be4 1508 "SGE GTS CIDX increment too large", -1, 0 },
f612b815
HS
1509 { ERR_CPL_OPCODE_0_F, "SGE received 0-length CPL", -1, 0 },
1510 { DBFIFO_LP_INT_F, NULL, -1, 0, t4_db_full },
1511 { DBFIFO_HP_INT_F, NULL, -1, 0, t4_db_full },
1512 { ERR_DROPPED_DB_F, NULL, -1, 0, t4_db_dropped },
1513 { ERR_DATA_CPL_ON_HIGH_QID1_F | ERR_DATA_CPL_ON_HIGH_QID0_F,
56d36be4 1514 "SGE IQID > 1023 received CPL for FL", -1, 0 },
f612b815 1515 { ERR_BAD_DB_PIDX3_F, "SGE DBP 3 pidx increment too large", -1,
56d36be4 1516 0 },
f612b815 1517 { ERR_BAD_DB_PIDX2_F, "SGE DBP 2 pidx increment too large", -1,
56d36be4 1518 0 },
f612b815 1519 { ERR_BAD_DB_PIDX1_F, "SGE DBP 1 pidx increment too large", -1,
56d36be4 1520 0 },
f612b815 1521 { ERR_BAD_DB_PIDX0_F, "SGE DBP 0 pidx increment too large", -1,
56d36be4 1522 0 },
f612b815 1523 { ERR_ING_CTXT_PRIO_F,
56d36be4 1524 "SGE too many priority ingress contexts", -1, 0 },
f612b815 1525 { ERR_EGR_CTXT_PRIO_F,
56d36be4 1526 "SGE too many priority egress contexts", -1, 0 },
f612b815
HS
1527 { INGRESS_SIZE_ERR_F, "SGE illegal ingress QID", -1, 0 },
1528 { EGRESS_SIZE_ERR_F, "SGE illegal egress QID", -1, 0 },
56d36be4
DM
1529 { 0 }
1530 };
1531
f612b815
HS
1532 v = (u64)t4_read_reg(adapter, SGE_INT_CAUSE1_A) |
1533 ((u64)t4_read_reg(adapter, SGE_INT_CAUSE2_A) << 32);
56d36be4
DM
1534 if (v) {
1535 dev_alert(adapter->pdev_dev, "SGE parity error (%#llx)\n",
8caa1e84 1536 (unsigned long long)v);
f612b815
HS
1537 t4_write_reg(adapter, SGE_INT_CAUSE1_A, v);
1538 t4_write_reg(adapter, SGE_INT_CAUSE2_A, v >> 32);
56d36be4
DM
1539 }
1540
f612b815 1541 if (t4_handle_intr_status(adapter, SGE_INT_CAUSE3_A, sge_intr_info) ||
56d36be4
DM
1542 v != 0)
1543 t4_fatal_err(adapter);
1544}
1545
89c3a86c
HS
1546#define CIM_OBQ_INTR (OBQULP0PARERR_F | OBQULP1PARERR_F | OBQULP2PARERR_F |\
1547 OBQULP3PARERR_F | OBQSGEPARERR_F | OBQNCSIPARERR_F)
1548#define CIM_IBQ_INTR (IBQTP0PARERR_F | IBQTP1PARERR_F | IBQULPPARERR_F |\
1549 IBQSGEHIPARERR_F | IBQSGELOPARERR_F | IBQNCSIPARERR_F)
1550
56d36be4
DM
1551/*
1552 * CIM interrupt handler.
1553 */
1554static void cim_intr_handler(struct adapter *adapter)
1555{
005b5717 1556 static const struct intr_info cim_intr_info[] = {
89c3a86c
HS
1557 { PREFDROPINT_F, "CIM control register prefetch drop", -1, 1 },
1558 { CIM_OBQ_INTR, "CIM OBQ parity error", -1, 1 },
1559 { CIM_IBQ_INTR, "CIM IBQ parity error", -1, 1 },
1560 { MBUPPARERR_F, "CIM mailbox uP parity error", -1, 1 },
1561 { MBHOSTPARERR_F, "CIM mailbox host parity error", -1, 1 },
1562 { TIEQINPARERRINT_F, "CIM TIEQ outgoing parity error", -1, 1 },
1563 { TIEQOUTPARERRINT_F, "CIM TIEQ incoming parity error", -1, 1 },
56d36be4
DM
1564 { 0 }
1565 };
005b5717 1566 static const struct intr_info cim_upintr_info[] = {
89c3a86c
HS
1567 { RSVDSPACEINT_F, "CIM reserved space access", -1, 1 },
1568 { ILLTRANSINT_F, "CIM illegal transaction", -1, 1 },
1569 { ILLWRINT_F, "CIM illegal write", -1, 1 },
1570 { ILLRDINT_F, "CIM illegal read", -1, 1 },
1571 { ILLRDBEINT_F, "CIM illegal read BE", -1, 1 },
1572 { ILLWRBEINT_F, "CIM illegal write BE", -1, 1 },
1573 { SGLRDBOOTINT_F, "CIM single read from boot space", -1, 1 },
1574 { SGLWRBOOTINT_F, "CIM single write to boot space", -1, 1 },
1575 { BLKWRBOOTINT_F, "CIM block write to boot space", -1, 1 },
1576 { SGLRDFLASHINT_F, "CIM single read from flash space", -1, 1 },
1577 { SGLWRFLASHINT_F, "CIM single write to flash space", -1, 1 },
1578 { BLKWRFLASHINT_F, "CIM block write to flash space", -1, 1 },
1579 { SGLRDEEPROMINT_F, "CIM single EEPROM read", -1, 1 },
1580 { SGLWREEPROMINT_F, "CIM single EEPROM write", -1, 1 },
1581 { BLKRDEEPROMINT_F, "CIM block EEPROM read", -1, 1 },
1582 { BLKWREEPROMINT_F, "CIM block EEPROM write", -1, 1 },
1583 { SGLRDCTLINT_F, "CIM single read from CTL space", -1, 1 },
1584 { SGLWRCTLINT_F, "CIM single write to CTL space", -1, 1 },
1585 { BLKRDCTLINT_F, "CIM block read from CTL space", -1, 1 },
1586 { BLKWRCTLINT_F, "CIM block write to CTL space", -1, 1 },
1587 { SGLRDPLINT_F, "CIM single read from PL space", -1, 1 },
1588 { SGLWRPLINT_F, "CIM single write to PL space", -1, 1 },
1589 { BLKRDPLINT_F, "CIM block read from PL space", -1, 1 },
1590 { BLKWRPLINT_F, "CIM block write to PL space", -1, 1 },
1591 { REQOVRLOOKUPINT_F, "CIM request FIFO overwrite", -1, 1 },
1592 { RSPOVRLOOKUPINT_F, "CIM response FIFO overwrite", -1, 1 },
1593 { TIMEOUTINT_F, "CIM PIF timeout", -1, 1 },
1594 { TIMEOUTMAINT_F, "CIM PIF MA timeout", -1, 1 },
56d36be4
DM
1595 { 0 }
1596 };
1597
1598 int fat;
1599
f061de42 1600 if (t4_read_reg(adapter, PCIE_FW_A) & PCIE_FW_ERR_F)
31d55c2d
HS
1601 t4_report_fw_error(adapter);
1602
89c3a86c 1603 fat = t4_handle_intr_status(adapter, CIM_HOST_INT_CAUSE_A,
56d36be4 1604 cim_intr_info) +
89c3a86c 1605 t4_handle_intr_status(adapter, CIM_HOST_UPACC_INT_CAUSE_A,
56d36be4
DM
1606 cim_upintr_info);
1607 if (fat)
1608 t4_fatal_err(adapter);
1609}
1610
1611/*
1612 * ULP RX interrupt handler.
1613 */
1614static void ulprx_intr_handler(struct adapter *adapter)
1615{
005b5717 1616 static const struct intr_info ulprx_intr_info[] = {
91e9a1ec 1617 { 0x1800000, "ULPRX context error", -1, 1 },
56d36be4
DM
1618 { 0x7fffff, "ULPRX parity error", -1, 1 },
1619 { 0 }
1620 };
1621
1622 if (t4_handle_intr_status(adapter, ULP_RX_INT_CAUSE, ulprx_intr_info))
1623 t4_fatal_err(adapter);
1624}
1625
1626/*
1627 * ULP TX interrupt handler.
1628 */
1629static void ulptx_intr_handler(struct adapter *adapter)
1630{
005b5717 1631 static const struct intr_info ulptx_intr_info[] = {
837e4a42 1632 { PBL_BOUND_ERR_CH3_F, "ULPTX channel 3 PBL out of bounds", -1,
56d36be4 1633 0 },
837e4a42 1634 { PBL_BOUND_ERR_CH2_F, "ULPTX channel 2 PBL out of bounds", -1,
56d36be4 1635 0 },
837e4a42 1636 { PBL_BOUND_ERR_CH1_F, "ULPTX channel 1 PBL out of bounds", -1,
56d36be4 1637 0 },
837e4a42 1638 { PBL_BOUND_ERR_CH0_F, "ULPTX channel 0 PBL out of bounds", -1,
56d36be4
DM
1639 0 },
1640 { 0xfffffff, "ULPTX parity error", -1, 1 },
1641 { 0 }
1642 };
1643
837e4a42 1644 if (t4_handle_intr_status(adapter, ULP_TX_INT_CAUSE_A, ulptx_intr_info))
56d36be4
DM
1645 t4_fatal_err(adapter);
1646}
1647
1648/*
1649 * PM TX interrupt handler.
1650 */
1651static void pmtx_intr_handler(struct adapter *adapter)
1652{
005b5717 1653 static const struct intr_info pmtx_intr_info[] = {
837e4a42
HS
1654 { PCMD_LEN_OVFL0_F, "PMTX channel 0 pcmd too large", -1, 1 },
1655 { PCMD_LEN_OVFL1_F, "PMTX channel 1 pcmd too large", -1, 1 },
1656 { PCMD_LEN_OVFL2_F, "PMTX channel 2 pcmd too large", -1, 1 },
1657 { ZERO_C_CMD_ERROR_F, "PMTX 0-length pcmd", -1, 1 },
1658 { PMTX_FRAMING_ERROR_F, "PMTX framing error", -1, 1 },
1659 { OESPI_PAR_ERROR_F, "PMTX oespi parity error", -1, 1 },
1660 { DB_OPTIONS_PAR_ERROR_F, "PMTX db_options parity error",
1661 -1, 1 },
1662 { ICSPI_PAR_ERROR_F, "PMTX icspi parity error", -1, 1 },
1663 { PMTX_C_PCMD_PAR_ERROR_F, "PMTX c_pcmd parity error", -1, 1},
56d36be4
DM
1664 { 0 }
1665 };
1666
837e4a42 1667 if (t4_handle_intr_status(adapter, PM_TX_INT_CAUSE_A, pmtx_intr_info))
56d36be4
DM
1668 t4_fatal_err(adapter);
1669}
1670
1671/*
1672 * PM RX interrupt handler.
1673 */
1674static void pmrx_intr_handler(struct adapter *adapter)
1675{
005b5717 1676 static const struct intr_info pmrx_intr_info[] = {
837e4a42
HS
1677 { ZERO_E_CMD_ERROR_F, "PMRX 0-length pcmd", -1, 1 },
1678 { PMRX_FRAMING_ERROR_F, "PMRX framing error", -1, 1 },
1679 { OCSPI_PAR_ERROR_F, "PMRX ocspi parity error", -1, 1 },
1680 { DB_OPTIONS_PAR_ERROR_F, "PMRX db_options parity error",
1681 -1, 1 },
1682 { IESPI_PAR_ERROR_F, "PMRX iespi parity error", -1, 1 },
1683 { PMRX_E_PCMD_PAR_ERROR_F, "PMRX e_pcmd parity error", -1, 1},
56d36be4
DM
1684 { 0 }
1685 };
1686
837e4a42 1687 if (t4_handle_intr_status(adapter, PM_RX_INT_CAUSE_A, pmrx_intr_info))
56d36be4
DM
1688 t4_fatal_err(adapter);
1689}
1690
1691/*
1692 * CPL switch interrupt handler.
1693 */
1694static void cplsw_intr_handler(struct adapter *adapter)
1695{
005b5717 1696 static const struct intr_info cplsw_intr_info[] = {
56d36be4
DM
1697 { CIM_OP_MAP_PERR, "CPLSW CIM op_map parity error", -1, 1 },
1698 { CIM_OVFL_ERROR, "CPLSW CIM overflow", -1, 1 },
1699 { TP_FRAMING_ERROR, "CPLSW TP framing error", -1, 1 },
1700 { SGE_FRAMING_ERROR, "CPLSW SGE framing error", -1, 1 },
1701 { CIM_FRAMING_ERROR, "CPLSW CIM framing error", -1, 1 },
1702 { ZERO_SWITCH_ERROR, "CPLSW no-switch error", -1, 1 },
1703 { 0 }
1704 };
1705
1706 if (t4_handle_intr_status(adapter, CPL_INTR_CAUSE, cplsw_intr_info))
1707 t4_fatal_err(adapter);
1708}
1709
1710/*
1711 * LE interrupt handler.
1712 */
1713static void le_intr_handler(struct adapter *adap)
1714{
005b5717 1715 static const struct intr_info le_intr_info[] = {
56d36be4
DM
1716 { LIPMISS, "LE LIP miss", -1, 0 },
1717 { LIP0, "LE 0 LIP error", -1, 0 },
1718 { PARITYERR, "LE parity error", -1, 1 },
1719 { UNKNOWNCMD, "LE unknown command", -1, 1 },
1720 { REQQPARERR, "LE request queue parity error", -1, 1 },
1721 { 0 }
1722 };
1723
1724 if (t4_handle_intr_status(adap, LE_DB_INT_CAUSE, le_intr_info))
1725 t4_fatal_err(adap);
1726}
1727
1728/*
1729 * MPS interrupt handler.
1730 */
1731static void mps_intr_handler(struct adapter *adapter)
1732{
005b5717 1733 static const struct intr_info mps_rx_intr_info[] = {
56d36be4
DM
1734 { 0xffffff, "MPS Rx parity error", -1, 1 },
1735 { 0 }
1736 };
005b5717 1737 static const struct intr_info mps_tx_intr_info[] = {
837e4a42
HS
1738 { TPFIFO_V(TPFIFO_M), "MPS Tx TP FIFO parity error", -1, 1 },
1739 { NCSIFIFO_F, "MPS Tx NC-SI FIFO parity error", -1, 1 },
1740 { TXDATAFIFO_V(TXDATAFIFO_M), "MPS Tx data FIFO parity error",
1741 -1, 1 },
1742 { TXDESCFIFO_V(TXDESCFIFO_M), "MPS Tx desc FIFO parity error",
1743 -1, 1 },
1744 { BUBBLE_F, "MPS Tx underflow", -1, 1 },
1745 { SECNTERR_F, "MPS Tx SOP/EOP error", -1, 1 },
1746 { FRMERR_F, "MPS Tx framing error", -1, 1 },
56d36be4
DM
1747 { 0 }
1748 };
005b5717 1749 static const struct intr_info mps_trc_intr_info[] = {
837e4a42
HS
1750 { FILTMEM_V(FILTMEM_M), "MPS TRC filter parity error", -1, 1 },
1751 { PKTFIFO_V(PKTFIFO_M), "MPS TRC packet FIFO parity error",
1752 -1, 1 },
1753 { MISCPERR_F, "MPS TRC misc parity error", -1, 1 },
56d36be4
DM
1754 { 0 }
1755 };
005b5717 1756 static const struct intr_info mps_stat_sram_intr_info[] = {
56d36be4
DM
1757 { 0x1fffff, "MPS statistics SRAM parity error", -1, 1 },
1758 { 0 }
1759 };
005b5717 1760 static const struct intr_info mps_stat_tx_intr_info[] = {
56d36be4
DM
1761 { 0xfffff, "MPS statistics Tx FIFO parity error", -1, 1 },
1762 { 0 }
1763 };
005b5717 1764 static const struct intr_info mps_stat_rx_intr_info[] = {
56d36be4
DM
1765 { 0xffffff, "MPS statistics Rx FIFO parity error", -1, 1 },
1766 { 0 }
1767 };
005b5717 1768 static const struct intr_info mps_cls_intr_info[] = {
837e4a42
HS
1769 { MATCHSRAM_F, "MPS match SRAM parity error", -1, 1 },
1770 { MATCHTCAM_F, "MPS match TCAM parity error", -1, 1 },
1771 { HASHSRAM_F, "MPS hash SRAM parity error", -1, 1 },
56d36be4
DM
1772 { 0 }
1773 };
1774
1775 int fat;
1776
837e4a42 1777 fat = t4_handle_intr_status(adapter, MPS_RX_PERR_INT_CAUSE_A,
56d36be4 1778 mps_rx_intr_info) +
837e4a42 1779 t4_handle_intr_status(adapter, MPS_TX_INT_CAUSE_A,
56d36be4 1780 mps_tx_intr_info) +
837e4a42 1781 t4_handle_intr_status(adapter, MPS_TRC_INT_CAUSE_A,
56d36be4 1782 mps_trc_intr_info) +
837e4a42 1783 t4_handle_intr_status(adapter, MPS_STAT_PERR_INT_CAUSE_SRAM_A,
56d36be4 1784 mps_stat_sram_intr_info) +
837e4a42 1785 t4_handle_intr_status(adapter, MPS_STAT_PERR_INT_CAUSE_TX_FIFO_A,
56d36be4 1786 mps_stat_tx_intr_info) +
837e4a42 1787 t4_handle_intr_status(adapter, MPS_STAT_PERR_INT_CAUSE_RX_FIFO_A,
56d36be4 1788 mps_stat_rx_intr_info) +
837e4a42 1789 t4_handle_intr_status(adapter, MPS_CLS_INT_CAUSE_A,
56d36be4
DM
1790 mps_cls_intr_info);
1791
837e4a42
HS
1792 t4_write_reg(adapter, MPS_INT_CAUSE_A, 0);
1793 t4_read_reg(adapter, MPS_INT_CAUSE_A); /* flush */
56d36be4
DM
1794 if (fat)
1795 t4_fatal_err(adapter);
1796}
1797
89c3a86c
HS
1798#define MEM_INT_MASK (PERR_INT_CAUSE_F | ECC_CE_INT_CAUSE_F | \
1799 ECC_UE_INT_CAUSE_F)
56d36be4
DM
1800
1801/*
1802 * EDC/MC interrupt handler.
1803 */
1804static void mem_intr_handler(struct adapter *adapter, int idx)
1805{
822dd8a8 1806 static const char name[4][7] = { "EDC0", "EDC1", "MC/MC0", "MC1" };
56d36be4
DM
1807
1808 unsigned int addr, cnt_addr, v;
1809
1810 if (idx <= MEM_EDC1) {
89c3a86c
HS
1811 addr = EDC_REG(EDC_INT_CAUSE_A, idx);
1812 cnt_addr = EDC_REG(EDC_ECC_STATUS_A, idx);
822dd8a8
HS
1813 } else if (idx == MEM_MC) {
1814 if (is_t4(adapter->params.chip)) {
89c3a86c
HS
1815 addr = MC_INT_CAUSE_A;
1816 cnt_addr = MC_ECC_STATUS_A;
822dd8a8 1817 } else {
89c3a86c
HS
1818 addr = MC_P_INT_CAUSE_A;
1819 cnt_addr = MC_P_ECC_STATUS_A;
822dd8a8 1820 }
56d36be4 1821 } else {
89c3a86c
HS
1822 addr = MC_REG(MC_P_INT_CAUSE_A, 1);
1823 cnt_addr = MC_REG(MC_P_ECC_STATUS_A, 1);
56d36be4
DM
1824 }
1825
1826 v = t4_read_reg(adapter, addr) & MEM_INT_MASK;
89c3a86c 1827 if (v & PERR_INT_CAUSE_F)
56d36be4
DM
1828 dev_alert(adapter->pdev_dev, "%s FIFO parity error\n",
1829 name[idx]);
89c3a86c
HS
1830 if (v & ECC_CE_INT_CAUSE_F) {
1831 u32 cnt = ECC_CECNT_G(t4_read_reg(adapter, cnt_addr));
56d36be4 1832
89c3a86c 1833 t4_write_reg(adapter, cnt_addr, ECC_CECNT_V(ECC_CECNT_M));
56d36be4
DM
1834 if (printk_ratelimit())
1835 dev_warn(adapter->pdev_dev,
1836 "%u %s correctable ECC data error%s\n",
1837 cnt, name[idx], cnt > 1 ? "s" : "");
1838 }
89c3a86c 1839 if (v & ECC_UE_INT_CAUSE_F)
56d36be4
DM
1840 dev_alert(adapter->pdev_dev,
1841 "%s uncorrectable ECC data error\n", name[idx]);
1842
1843 t4_write_reg(adapter, addr, v);
89c3a86c 1844 if (v & (PERR_INT_CAUSE_F | ECC_UE_INT_CAUSE_F))
56d36be4
DM
1845 t4_fatal_err(adapter);
1846}
1847
1848/*
1849 * MA interrupt handler.
1850 */
1851static void ma_intr_handler(struct adapter *adap)
1852{
89c3a86c 1853 u32 v, status = t4_read_reg(adap, MA_INT_CAUSE_A);
56d36be4 1854
89c3a86c 1855 if (status & MEM_PERR_INT_CAUSE_F) {
56d36be4
DM
1856 dev_alert(adap->pdev_dev,
1857 "MA parity error, parity status %#x\n",
89c3a86c 1858 t4_read_reg(adap, MA_PARITY_ERROR_STATUS1_A));
9bb59b96
HS
1859 if (is_t5(adap->params.chip))
1860 dev_alert(adap->pdev_dev,
1861 "MA parity error, parity status %#x\n",
1862 t4_read_reg(adap,
89c3a86c 1863 MA_PARITY_ERROR_STATUS2_A));
9bb59b96 1864 }
89c3a86c
HS
1865 if (status & MEM_WRAP_INT_CAUSE_F) {
1866 v = t4_read_reg(adap, MA_INT_WRAP_STATUS_A);
56d36be4
DM
1867 dev_alert(adap->pdev_dev, "MA address wrap-around error by "
1868 "client %u to address %#x\n",
89c3a86c
HS
1869 MEM_WRAP_CLIENT_NUM_G(v),
1870 MEM_WRAP_ADDRESS_G(v) << 4);
56d36be4 1871 }
89c3a86c 1872 t4_write_reg(adap, MA_INT_CAUSE_A, status);
56d36be4
DM
1873 t4_fatal_err(adap);
1874}
1875
1876/*
1877 * SMB interrupt handler.
1878 */
1879static void smb_intr_handler(struct adapter *adap)
1880{
005b5717 1881 static const struct intr_info smb_intr_info[] = {
56d36be4
DM
1882 { MSTTXFIFOPARINT, "SMB master Tx FIFO parity error", -1, 1 },
1883 { MSTRXFIFOPARINT, "SMB master Rx FIFO parity error", -1, 1 },
1884 { SLVFIFOPARINT, "SMB slave FIFO parity error", -1, 1 },
1885 { 0 }
1886 };
1887
1888 if (t4_handle_intr_status(adap, SMB_INT_CAUSE, smb_intr_info))
1889 t4_fatal_err(adap);
1890}
1891
1892/*
1893 * NC-SI interrupt handler.
1894 */
1895static void ncsi_intr_handler(struct adapter *adap)
1896{
005b5717 1897 static const struct intr_info ncsi_intr_info[] = {
56d36be4
DM
1898 { CIM_DM_PRTY_ERR, "NC-SI CIM parity error", -1, 1 },
1899 { MPS_DM_PRTY_ERR, "NC-SI MPS parity error", -1, 1 },
1900 { TXFIFO_PRTY_ERR, "NC-SI Tx FIFO parity error", -1, 1 },
1901 { RXFIFO_PRTY_ERR, "NC-SI Rx FIFO parity error", -1, 1 },
1902 { 0 }
1903 };
1904
1905 if (t4_handle_intr_status(adap, NCSI_INT_CAUSE, ncsi_intr_info))
1906 t4_fatal_err(adap);
1907}
1908
1909/*
1910 * XGMAC interrupt handler.
1911 */
1912static void xgmac_intr_handler(struct adapter *adap, int port)
1913{
0a57a536
SR
1914 u32 v, int_cause_reg;
1915
d14807dd 1916 if (is_t4(adap->params.chip))
0a57a536
SR
1917 int_cause_reg = PORT_REG(port, XGMAC_PORT_INT_CAUSE);
1918 else
1919 int_cause_reg = T5_PORT_REG(port, MAC_PORT_INT_CAUSE);
1920
1921 v = t4_read_reg(adap, int_cause_reg);
56d36be4
DM
1922
1923 v &= TXFIFO_PRTY_ERR | RXFIFO_PRTY_ERR;
1924 if (!v)
1925 return;
1926
1927 if (v & TXFIFO_PRTY_ERR)
1928 dev_alert(adap->pdev_dev, "XGMAC %d Tx FIFO parity error\n",
1929 port);
1930 if (v & RXFIFO_PRTY_ERR)
1931 dev_alert(adap->pdev_dev, "XGMAC %d Rx FIFO parity error\n",
1932 port);
1933 t4_write_reg(adap, PORT_REG(port, XGMAC_PORT_INT_CAUSE), v);
1934 t4_fatal_err(adap);
1935}
1936
1937/*
1938 * PL interrupt handler.
1939 */
1940static void pl_intr_handler(struct adapter *adap)
1941{
005b5717 1942 static const struct intr_info pl_intr_info[] = {
56d36be4
DM
1943 { FATALPERR, "T4 fatal parity error", -1, 1 },
1944 { PERRVFID, "PL VFID_MAP parity error", -1, 1 },
1945 { 0 }
1946 };
1947
1948 if (t4_handle_intr_status(adap, PL_PL_INT_CAUSE, pl_intr_info))
1949 t4_fatal_err(adap);
1950}
1951
63bcceec 1952#define PF_INTR_MASK (PFSW)
56d36be4
DM
1953#define GLBL_INTR_MASK (CIM | MPS | PL | PCIE | MC | EDC0 | \
1954 EDC1 | LE | TP | MA | PM_TX | PM_RX | ULP_RX | \
1955 CPL_SWITCH | SGE | ULP_TX)
1956
1957/**
1958 * t4_slow_intr_handler - control path interrupt handler
1959 * @adapter: the adapter
1960 *
1961 * T4 interrupt handler for non-data global interrupt events, e.g., errors.
1962 * The designation 'slow' is because it involves register reads, while
1963 * data interrupts typically don't involve any MMIOs.
1964 */
1965int t4_slow_intr_handler(struct adapter *adapter)
1966{
1967 u32 cause = t4_read_reg(adapter, PL_INT_CAUSE);
1968
1969 if (!(cause & GLBL_INTR_MASK))
1970 return 0;
1971 if (cause & CIM)
1972 cim_intr_handler(adapter);
1973 if (cause & MPS)
1974 mps_intr_handler(adapter);
1975 if (cause & NCSI)
1976 ncsi_intr_handler(adapter);
1977 if (cause & PL)
1978 pl_intr_handler(adapter);
1979 if (cause & SMB)
1980 smb_intr_handler(adapter);
1981 if (cause & XGMAC0)
1982 xgmac_intr_handler(adapter, 0);
1983 if (cause & XGMAC1)
1984 xgmac_intr_handler(adapter, 1);
1985 if (cause & XGMAC_KR0)
1986 xgmac_intr_handler(adapter, 2);
1987 if (cause & XGMAC_KR1)
1988 xgmac_intr_handler(adapter, 3);
1989 if (cause & PCIE)
1990 pcie_intr_handler(adapter);
1991 if (cause & MC)
1992 mem_intr_handler(adapter, MEM_MC);
822dd8a8
HS
1993 if (!is_t4(adapter->params.chip) && (cause & MC1))
1994 mem_intr_handler(adapter, MEM_MC1);
56d36be4
DM
1995 if (cause & EDC0)
1996 mem_intr_handler(adapter, MEM_EDC0);
1997 if (cause & EDC1)
1998 mem_intr_handler(adapter, MEM_EDC1);
1999 if (cause & LE)
2000 le_intr_handler(adapter);
2001 if (cause & TP)
2002 tp_intr_handler(adapter);
2003 if (cause & MA)
2004 ma_intr_handler(adapter);
2005 if (cause & PM_TX)
2006 pmtx_intr_handler(adapter);
2007 if (cause & PM_RX)
2008 pmrx_intr_handler(adapter);
2009 if (cause & ULP_RX)
2010 ulprx_intr_handler(adapter);
2011 if (cause & CPL_SWITCH)
2012 cplsw_intr_handler(adapter);
2013 if (cause & SGE)
2014 sge_intr_handler(adapter);
2015 if (cause & ULP_TX)
2016 ulptx_intr_handler(adapter);
2017
2018 /* Clear the interrupts just processed for which we are the master. */
2019 t4_write_reg(adapter, PL_INT_CAUSE, cause & GLBL_INTR_MASK);
2020 (void) t4_read_reg(adapter, PL_INT_CAUSE); /* flush */
2021 return 1;
2022}
2023
2024/**
2025 * t4_intr_enable - enable interrupts
2026 * @adapter: the adapter whose interrupts should be enabled
2027 *
2028 * Enable PF-specific interrupts for the calling function and the top-level
2029 * interrupt concentrator for global interrupts. Interrupts are already
2030 * enabled at each module, here we just enable the roots of the interrupt
2031 * hierarchies.
2032 *
2033 * Note: this function should be called only when the driver manages
2034 * non PF-specific interrupts from the various HW modules. Only one PCI
2035 * function at a time should be doing this.
2036 */
2037void t4_intr_enable(struct adapter *adapter)
2038{
2039 u32 pf = SOURCEPF_GET(t4_read_reg(adapter, PL_WHOAMI));
2040
f612b815
HS
2041 t4_write_reg(adapter, SGE_INT_ENABLE3_A, ERR_CPL_EXCEED_IQE_SIZE_F |
2042 ERR_INVALID_CIDX_INC_F | ERR_CPL_OPCODE_0_F |
2043 ERR_DROPPED_DB_F | ERR_DATA_CPL_ON_HIGH_QID1_F |
2044 ERR_DATA_CPL_ON_HIGH_QID0_F | ERR_BAD_DB_PIDX3_F |
2045 ERR_BAD_DB_PIDX2_F | ERR_BAD_DB_PIDX1_F |
2046 ERR_BAD_DB_PIDX0_F | ERR_ING_CTXT_PRIO_F |
2047 ERR_EGR_CTXT_PRIO_F | INGRESS_SIZE_ERR_F |
2048 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F |
2049 EGRESS_SIZE_ERR_F);
56d36be4
DM
2050 t4_write_reg(adapter, MYPF_REG(PL_PF_INT_ENABLE), PF_INTR_MASK);
2051 t4_set_reg_field(adapter, PL_INT_MAP0, 0, 1 << pf);
2052}
2053
2054/**
2055 * t4_intr_disable - disable interrupts
2056 * @adapter: the adapter whose interrupts should be disabled
2057 *
2058 * Disable interrupts. We only disable the top-level interrupt
2059 * concentrators. The caller must be a PCI function managing global
2060 * interrupts.
2061 */
2062void t4_intr_disable(struct adapter *adapter)
2063{
2064 u32 pf = SOURCEPF_GET(t4_read_reg(adapter, PL_WHOAMI));
2065
2066 t4_write_reg(adapter, MYPF_REG(PL_PF_INT_ENABLE), 0);
2067 t4_set_reg_field(adapter, PL_INT_MAP0, 1 << pf, 0);
2068}
2069
56d36be4
DM
2070/**
2071 * hash_mac_addr - return the hash value of a MAC address
2072 * @addr: the 48-bit Ethernet MAC address
2073 *
2074 * Hashes a MAC address according to the hash function used by HW inexact
2075 * (hash) address matching.
2076 */
2077static int hash_mac_addr(const u8 *addr)
2078{
2079 u32 a = ((u32)addr[0] << 16) | ((u32)addr[1] << 8) | addr[2];
2080 u32 b = ((u32)addr[3] << 16) | ((u32)addr[4] << 8) | addr[5];
2081 a ^= b;
2082 a ^= (a >> 12);
2083 a ^= (a >> 6);
2084 return a & 0x3f;
2085}
2086
2087/**
2088 * t4_config_rss_range - configure a portion of the RSS mapping table
2089 * @adapter: the adapter
2090 * @mbox: mbox to use for the FW command
2091 * @viid: virtual interface whose RSS subtable is to be written
2092 * @start: start entry in the table to write
2093 * @n: how many table entries to write
2094 * @rspq: values for the response queue lookup table
2095 * @nrspq: number of values in @rspq
2096 *
2097 * Programs the selected part of the VI's RSS mapping table with the
2098 * provided values. If @nrspq < @n the supplied values are used repeatedly
2099 * until the full table range is populated.
2100 *
2101 * The caller must ensure the values in @rspq are in the range allowed for
2102 * @viid.
2103 */
2104int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
2105 int start, int n, const u16 *rspq, unsigned int nrspq)
2106{
2107 int ret;
2108 const u16 *rsp = rspq;
2109 const u16 *rsp_end = rspq + nrspq;
2110 struct fw_rss_ind_tbl_cmd cmd;
2111
2112 memset(&cmd, 0, sizeof(cmd));
e2ac9628
HS
2113 cmd.op_to_viid = htonl(FW_CMD_OP_V(FW_RSS_IND_TBL_CMD) |
2114 FW_CMD_REQUEST_F | FW_CMD_WRITE_F |
b2e1a3f0 2115 FW_RSS_IND_TBL_CMD_VIID_V(viid));
56d36be4
DM
2116 cmd.retval_len16 = htonl(FW_LEN16(cmd));
2117
2118 /* each fw_rss_ind_tbl_cmd takes up to 32 entries */
2119 while (n > 0) {
2120 int nq = min(n, 32);
2121 __be32 *qp = &cmd.iq0_to_iq2;
2122
2123 cmd.niqid = htons(nq);
2124 cmd.startidx = htons(start);
2125
2126 start += nq;
2127 n -= nq;
2128
2129 while (nq > 0) {
2130 unsigned int v;
2131
b2e1a3f0 2132 v = FW_RSS_IND_TBL_CMD_IQ0_V(*rsp);
56d36be4
DM
2133 if (++rsp >= rsp_end)
2134 rsp = rspq;
b2e1a3f0 2135 v |= FW_RSS_IND_TBL_CMD_IQ1_V(*rsp);
56d36be4
DM
2136 if (++rsp >= rsp_end)
2137 rsp = rspq;
b2e1a3f0 2138 v |= FW_RSS_IND_TBL_CMD_IQ2_V(*rsp);
56d36be4
DM
2139 if (++rsp >= rsp_end)
2140 rsp = rspq;
2141
2142 *qp++ = htonl(v);
2143 nq -= 3;
2144 }
2145
2146 ret = t4_wr_mbox(adapter, mbox, &cmd, sizeof(cmd), NULL);
2147 if (ret)
2148 return ret;
2149 }
2150 return 0;
2151}
2152
2153/**
2154 * t4_config_glbl_rss - configure the global RSS mode
2155 * @adapter: the adapter
2156 * @mbox: mbox to use for the FW command
2157 * @mode: global RSS mode
2158 * @flags: mode-specific flags
2159 *
2160 * Sets the global RSS mode.
2161 */
2162int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
2163 unsigned int flags)
2164{
2165 struct fw_rss_glb_config_cmd c;
2166
2167 memset(&c, 0, sizeof(c));
e2ac9628
HS
2168 c.op_to_write = htonl(FW_CMD_OP_V(FW_RSS_GLB_CONFIG_CMD) |
2169 FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
56d36be4
DM
2170 c.retval_len16 = htonl(FW_LEN16(c));
2171 if (mode == FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL) {
b2e1a3f0 2172 c.u.manual.mode_pkd = htonl(FW_RSS_GLB_CONFIG_CMD_MODE_V(mode));
56d36be4
DM
2173 } else if (mode == FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL) {
2174 c.u.basicvirtual.mode_pkd =
b2e1a3f0 2175 htonl(FW_RSS_GLB_CONFIG_CMD_MODE_V(mode));
56d36be4
DM
2176 c.u.basicvirtual.synmapen_to_hashtoeplitz = htonl(flags);
2177 } else
2178 return -EINVAL;
2179 return t4_wr_mbox(adapter, mbox, &c, sizeof(c), NULL);
2180}
2181
56d36be4
DM
2182/**
2183 * t4_tp_get_tcp_stats - read TP's TCP MIB counters
2184 * @adap: the adapter
2185 * @v4: holds the TCP/IP counter values
2186 * @v6: holds the TCP/IPv6 counter values
2187 *
2188 * Returns the values of TP's TCP/IP and TCP/IPv6 MIB counters.
2189 * Either @v4 or @v6 may be %NULL to skip the corresponding stats.
2190 */
2191void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
2192 struct tp_tcp_stats *v6)
2193{
837e4a42 2194 u32 val[TP_MIB_TCP_RXT_SEG_LO_A - TP_MIB_TCP_OUT_RST_A + 1];
56d36be4 2195
837e4a42 2196#define STAT_IDX(x) ((TP_MIB_TCP_##x##_A) - TP_MIB_TCP_OUT_RST_A)
56d36be4
DM
2197#define STAT(x) val[STAT_IDX(x)]
2198#define STAT64(x) (((u64)STAT(x##_HI) << 32) | STAT(x##_LO))
2199
2200 if (v4) {
837e4a42
HS
2201 t4_read_indirect(adap, TP_MIB_INDEX_A, TP_MIB_DATA_A, val,
2202 ARRAY_SIZE(val), TP_MIB_TCP_OUT_RST_A);
56d36be4
DM
2203 v4->tcpOutRsts = STAT(OUT_RST);
2204 v4->tcpInSegs = STAT64(IN_SEG);
2205 v4->tcpOutSegs = STAT64(OUT_SEG);
2206 v4->tcpRetransSegs = STAT64(RXT_SEG);
2207 }
2208 if (v6) {
837e4a42
HS
2209 t4_read_indirect(adap, TP_MIB_INDEX_A, TP_MIB_DATA_A, val,
2210 ARRAY_SIZE(val), TP_MIB_TCP_V6OUT_RST_A);
56d36be4
DM
2211 v6->tcpOutRsts = STAT(OUT_RST);
2212 v6->tcpInSegs = STAT64(IN_SEG);
2213 v6->tcpOutSegs = STAT64(OUT_SEG);
2214 v6->tcpRetransSegs = STAT64(RXT_SEG);
2215 }
2216#undef STAT64
2217#undef STAT
2218#undef STAT_IDX
2219}
2220
56d36be4
DM
2221/**
2222 * t4_read_mtu_tbl - returns the values in the HW path MTU table
2223 * @adap: the adapter
2224 * @mtus: where to store the MTU values
2225 * @mtu_log: where to store the MTU base-2 log (may be %NULL)
2226 *
2227 * Reads the HW path MTU table.
2228 */
2229void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log)
2230{
2231 u32 v;
2232 int i;
2233
2234 for (i = 0; i < NMTUS; ++i) {
837e4a42
HS
2235 t4_write_reg(adap, TP_MTU_TABLE_A,
2236 MTUINDEX_V(0xff) | MTUVALUE_V(i));
2237 v = t4_read_reg(adap, TP_MTU_TABLE_A);
2238 mtus[i] = MTUVALUE_G(v);
56d36be4 2239 if (mtu_log)
837e4a42 2240 mtu_log[i] = MTUWIDTH_G(v);
56d36be4
DM
2241 }
2242}
2243
636f9d37
VP
2244/**
2245 * t4_tp_wr_bits_indirect - set/clear bits in an indirect TP register
2246 * @adap: the adapter
2247 * @addr: the indirect TP register address
2248 * @mask: specifies the field within the register to modify
2249 * @val: new value for the field
2250 *
2251 * Sets a field of an indirect TP register to the given value.
2252 */
2253void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
2254 unsigned int mask, unsigned int val)
2255{
837e4a42
HS
2256 t4_write_reg(adap, TP_PIO_ADDR_A, addr);
2257 val |= t4_read_reg(adap, TP_PIO_DATA_A) & ~mask;
2258 t4_write_reg(adap, TP_PIO_DATA_A, val);
636f9d37
VP
2259}
2260
56d36be4
DM
2261/**
2262 * init_cong_ctrl - initialize congestion control parameters
2263 * @a: the alpha values for congestion control
2264 * @b: the beta values for congestion control
2265 *
2266 * Initialize the congestion control parameters.
2267 */
91744948 2268static void init_cong_ctrl(unsigned short *a, unsigned short *b)
56d36be4
DM
2269{
2270 a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
2271 a[9] = 2;
2272 a[10] = 3;
2273 a[11] = 4;
2274 a[12] = 5;
2275 a[13] = 6;
2276 a[14] = 7;
2277 a[15] = 8;
2278 a[16] = 9;
2279 a[17] = 10;
2280 a[18] = 14;
2281 a[19] = 17;
2282 a[20] = 21;
2283 a[21] = 25;
2284 a[22] = 30;
2285 a[23] = 35;
2286 a[24] = 45;
2287 a[25] = 60;
2288 a[26] = 80;
2289 a[27] = 100;
2290 a[28] = 200;
2291 a[29] = 300;
2292 a[30] = 400;
2293 a[31] = 500;
2294
2295 b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
2296 b[9] = b[10] = 1;
2297 b[11] = b[12] = 2;
2298 b[13] = b[14] = b[15] = b[16] = 3;
2299 b[17] = b[18] = b[19] = b[20] = b[21] = 4;
2300 b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
2301 b[28] = b[29] = 6;
2302 b[30] = b[31] = 7;
2303}
2304
2305/* The minimum additive increment value for the congestion control table */
2306#define CC_MIN_INCR 2U
2307
2308/**
2309 * t4_load_mtus - write the MTU and congestion control HW tables
2310 * @adap: the adapter
2311 * @mtus: the values for the MTU table
2312 * @alpha: the values for the congestion control alpha parameter
2313 * @beta: the values for the congestion control beta parameter
2314 *
2315 * Write the HW MTU table with the supplied MTUs and the high-speed
2316 * congestion control table with the supplied alpha, beta, and MTUs.
2317 * We write the two tables together because the additive increments
2318 * depend on the MTUs.
2319 */
2320void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
2321 const unsigned short *alpha, const unsigned short *beta)
2322{
2323 static const unsigned int avg_pkts[NCCTRL_WIN] = {
2324 2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
2325 896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
2326 28672, 40960, 57344, 81920, 114688, 163840, 229376
2327 };
2328
2329 unsigned int i, w;
2330
2331 for (i = 0; i < NMTUS; ++i) {
2332 unsigned int mtu = mtus[i];
2333 unsigned int log2 = fls(mtu);
2334
2335 if (!(mtu & ((1 << log2) >> 2))) /* round */
2336 log2--;
837e4a42
HS
2337 t4_write_reg(adap, TP_MTU_TABLE_A, MTUINDEX_V(i) |
2338 MTUWIDTH_V(log2) | MTUVALUE_V(mtu));
56d36be4
DM
2339
2340 for (w = 0; w < NCCTRL_WIN; ++w) {
2341 unsigned int inc;
2342
2343 inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
2344 CC_MIN_INCR);
2345
837e4a42 2346 t4_write_reg(adap, TP_CCTRL_TABLE_A, (i << 21) |
56d36be4
DM
2347 (w << 16) | (beta[w] << 13) | inc);
2348 }
2349 }
2350}
2351
56d36be4
DM
2352/**
2353 * get_mps_bg_map - return the buffer groups associated with a port
2354 * @adap: the adapter
2355 * @idx: the port index
2356 *
2357 * Returns a bitmap indicating which MPS buffer groups are associated
2358 * with the given port. Bit i is set if buffer group i is used by the
2359 * port.
2360 */
2361static unsigned int get_mps_bg_map(struct adapter *adap, int idx)
2362{
837e4a42 2363 u32 n = NUMPORTS_G(t4_read_reg(adap, MPS_CMN_CTL_A));
56d36be4
DM
2364
2365 if (n == 0)
2366 return idx == 0 ? 0xf : 0;
2367 if (n == 1)
2368 return idx < 2 ? (3 << (2 * idx)) : 0;
2369 return 1 << idx;
2370}
2371
72aca4bf
KS
2372/**
2373 * t4_get_port_type_description - return Port Type string description
2374 * @port_type: firmware Port Type enumeration
2375 */
2376const char *t4_get_port_type_description(enum fw_port_type port_type)
2377{
2378 static const char *const port_type_description[] = {
2379 "R XFI",
2380 "R XAUI",
2381 "T SGMII",
2382 "T XFI",
2383 "T XAUI",
2384 "KX4",
2385 "CX4",
2386 "KX",
2387 "KR",
2388 "R SFP+",
2389 "KR/KX",
2390 "KR/KX/KX4",
2391 "R QSFP_10G",
5aa80e51 2392 "R QSA",
72aca4bf
KS
2393 "R QSFP",
2394 "R BP40_BA",
2395 };
2396
2397 if (port_type < ARRAY_SIZE(port_type_description))
2398 return port_type_description[port_type];
2399 return "UNKNOWN";
2400}
2401
56d36be4
DM
2402/**
2403 * t4_get_port_stats - collect port statistics
2404 * @adap: the adapter
2405 * @idx: the port index
2406 * @p: the stats structure to fill
2407 *
2408 * Collect statistics related to the given port from HW.
2409 */
2410void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p)
2411{
2412 u32 bgmap = get_mps_bg_map(adap, idx);
2413
2414#define GET_STAT(name) \
0a57a536 2415 t4_read_reg64(adap, \
d14807dd 2416 (is_t4(adap->params.chip) ? PORT_REG(idx, MPS_PORT_STAT_##name##_L) : \
0a57a536 2417 T5_PORT_REG(idx, MPS_PORT_STAT_##name##_L)))
56d36be4
DM
2418#define GET_STAT_COM(name) t4_read_reg64(adap, MPS_STAT_##name##_L)
2419
2420 p->tx_octets = GET_STAT(TX_PORT_BYTES);
2421 p->tx_frames = GET_STAT(TX_PORT_FRAMES);
2422 p->tx_bcast_frames = GET_STAT(TX_PORT_BCAST);
2423 p->tx_mcast_frames = GET_STAT(TX_PORT_MCAST);
2424 p->tx_ucast_frames = GET_STAT(TX_PORT_UCAST);
2425 p->tx_error_frames = GET_STAT(TX_PORT_ERROR);
2426 p->tx_frames_64 = GET_STAT(TX_PORT_64B);
2427 p->tx_frames_65_127 = GET_STAT(TX_PORT_65B_127B);
2428 p->tx_frames_128_255 = GET_STAT(TX_PORT_128B_255B);
2429 p->tx_frames_256_511 = GET_STAT(TX_PORT_256B_511B);
2430 p->tx_frames_512_1023 = GET_STAT(TX_PORT_512B_1023B);
2431 p->tx_frames_1024_1518 = GET_STAT(TX_PORT_1024B_1518B);
2432 p->tx_frames_1519_max = GET_STAT(TX_PORT_1519B_MAX);
2433 p->tx_drop = GET_STAT(TX_PORT_DROP);
2434 p->tx_pause = GET_STAT(TX_PORT_PAUSE);
2435 p->tx_ppp0 = GET_STAT(TX_PORT_PPP0);
2436 p->tx_ppp1 = GET_STAT(TX_PORT_PPP1);
2437 p->tx_ppp2 = GET_STAT(TX_PORT_PPP2);
2438 p->tx_ppp3 = GET_STAT(TX_PORT_PPP3);
2439 p->tx_ppp4 = GET_STAT(TX_PORT_PPP4);
2440 p->tx_ppp5 = GET_STAT(TX_PORT_PPP5);
2441 p->tx_ppp6 = GET_STAT(TX_PORT_PPP6);
2442 p->tx_ppp7 = GET_STAT(TX_PORT_PPP7);
2443
2444 p->rx_octets = GET_STAT(RX_PORT_BYTES);
2445 p->rx_frames = GET_STAT(RX_PORT_FRAMES);
2446 p->rx_bcast_frames = GET_STAT(RX_PORT_BCAST);
2447 p->rx_mcast_frames = GET_STAT(RX_PORT_MCAST);
2448 p->rx_ucast_frames = GET_STAT(RX_PORT_UCAST);
2449 p->rx_too_long = GET_STAT(RX_PORT_MTU_ERROR);
2450 p->rx_jabber = GET_STAT(RX_PORT_MTU_CRC_ERROR);
2451 p->rx_fcs_err = GET_STAT(RX_PORT_CRC_ERROR);
2452 p->rx_len_err = GET_STAT(RX_PORT_LEN_ERROR);
2453 p->rx_symbol_err = GET_STAT(RX_PORT_SYM_ERROR);
2454 p->rx_runt = GET_STAT(RX_PORT_LESS_64B);
2455 p->rx_frames_64 = GET_STAT(RX_PORT_64B);
2456 p->rx_frames_65_127 = GET_STAT(RX_PORT_65B_127B);
2457 p->rx_frames_128_255 = GET_STAT(RX_PORT_128B_255B);
2458 p->rx_frames_256_511 = GET_STAT(RX_PORT_256B_511B);
2459 p->rx_frames_512_1023 = GET_STAT(RX_PORT_512B_1023B);
2460 p->rx_frames_1024_1518 = GET_STAT(RX_PORT_1024B_1518B);
2461 p->rx_frames_1519_max = GET_STAT(RX_PORT_1519B_MAX);
2462 p->rx_pause = GET_STAT(RX_PORT_PAUSE);
2463 p->rx_ppp0 = GET_STAT(RX_PORT_PPP0);
2464 p->rx_ppp1 = GET_STAT(RX_PORT_PPP1);
2465 p->rx_ppp2 = GET_STAT(RX_PORT_PPP2);
2466 p->rx_ppp3 = GET_STAT(RX_PORT_PPP3);
2467 p->rx_ppp4 = GET_STAT(RX_PORT_PPP4);
2468 p->rx_ppp5 = GET_STAT(RX_PORT_PPP5);
2469 p->rx_ppp6 = GET_STAT(RX_PORT_PPP6);
2470 p->rx_ppp7 = GET_STAT(RX_PORT_PPP7);
2471
2472 p->rx_ovflow0 = (bgmap & 1) ? GET_STAT_COM(RX_BG_0_MAC_DROP_FRAME) : 0;
2473 p->rx_ovflow1 = (bgmap & 2) ? GET_STAT_COM(RX_BG_1_MAC_DROP_FRAME) : 0;
2474 p->rx_ovflow2 = (bgmap & 4) ? GET_STAT_COM(RX_BG_2_MAC_DROP_FRAME) : 0;
2475 p->rx_ovflow3 = (bgmap & 8) ? GET_STAT_COM(RX_BG_3_MAC_DROP_FRAME) : 0;
2476 p->rx_trunc0 = (bgmap & 1) ? GET_STAT_COM(RX_BG_0_MAC_TRUNC_FRAME) : 0;
2477 p->rx_trunc1 = (bgmap & 2) ? GET_STAT_COM(RX_BG_1_MAC_TRUNC_FRAME) : 0;
2478 p->rx_trunc2 = (bgmap & 4) ? GET_STAT_COM(RX_BG_2_MAC_TRUNC_FRAME) : 0;
2479 p->rx_trunc3 = (bgmap & 8) ? GET_STAT_COM(RX_BG_3_MAC_TRUNC_FRAME) : 0;
2480
2481#undef GET_STAT
2482#undef GET_STAT_COM
2483}
2484
56d36be4
DM
2485/**
2486 * t4_wol_magic_enable - enable/disable magic packet WoL
2487 * @adap: the adapter
2488 * @port: the physical port index
2489 * @addr: MAC address expected in magic packets, %NULL to disable
2490 *
2491 * Enables/disables magic packet wake-on-LAN for the selected port.
2492 */
2493void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
2494 const u8 *addr)
2495{
0a57a536
SR
2496 u32 mag_id_reg_l, mag_id_reg_h, port_cfg_reg;
2497
d14807dd 2498 if (is_t4(adap->params.chip)) {
0a57a536
SR
2499 mag_id_reg_l = PORT_REG(port, XGMAC_PORT_MAGIC_MACID_LO);
2500 mag_id_reg_h = PORT_REG(port, XGMAC_PORT_MAGIC_MACID_HI);
2501 port_cfg_reg = PORT_REG(port, XGMAC_PORT_CFG2);
2502 } else {
2503 mag_id_reg_l = T5_PORT_REG(port, MAC_PORT_MAGIC_MACID_LO);
2504 mag_id_reg_h = T5_PORT_REG(port, MAC_PORT_MAGIC_MACID_HI);
837e4a42 2505 port_cfg_reg = T5_PORT_REG(port, MAC_PORT_CFG2_A);
0a57a536
SR
2506 }
2507
56d36be4 2508 if (addr) {
0a57a536 2509 t4_write_reg(adap, mag_id_reg_l,
56d36be4
DM
2510 (addr[2] << 24) | (addr[3] << 16) |
2511 (addr[4] << 8) | addr[5]);
0a57a536 2512 t4_write_reg(adap, mag_id_reg_h,
56d36be4
DM
2513 (addr[0] << 8) | addr[1]);
2514 }
0a57a536 2515 t4_set_reg_field(adap, port_cfg_reg, MAGICEN,
56d36be4
DM
2516 addr ? MAGICEN : 0);
2517}
2518
2519/**
2520 * t4_wol_pat_enable - enable/disable pattern-based WoL
2521 * @adap: the adapter
2522 * @port: the physical port index
2523 * @map: bitmap of which HW pattern filters to set
2524 * @mask0: byte mask for bytes 0-63 of a packet
2525 * @mask1: byte mask for bytes 64-127 of a packet
2526 * @crc: Ethernet CRC for selected bytes
2527 * @enable: enable/disable switch
2528 *
2529 * Sets the pattern filters indicated in @map to mask out the bytes
2530 * specified in @mask0/@mask1 in received packets and compare the CRC of
2531 * the resulting packet against @crc. If @enable is %true pattern-based
2532 * WoL is enabled, otherwise disabled.
2533 */
2534int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
2535 u64 mask0, u64 mask1, unsigned int crc, bool enable)
2536{
2537 int i;
0a57a536
SR
2538 u32 port_cfg_reg;
2539
d14807dd 2540 if (is_t4(adap->params.chip))
0a57a536
SR
2541 port_cfg_reg = PORT_REG(port, XGMAC_PORT_CFG2);
2542 else
837e4a42 2543 port_cfg_reg = T5_PORT_REG(port, MAC_PORT_CFG2_A);
56d36be4
DM
2544
2545 if (!enable) {
0a57a536 2546 t4_set_reg_field(adap, port_cfg_reg, PATEN, 0);
56d36be4
DM
2547 return 0;
2548 }
2549 if (map > 0xff)
2550 return -EINVAL;
2551
0a57a536 2552#define EPIO_REG(name) \
d14807dd 2553 (is_t4(adap->params.chip) ? PORT_REG(port, XGMAC_PORT_EPIO_##name) : \
837e4a42 2554 T5_PORT_REG(port, MAC_PORT_EPIO_##name##_A))
56d36be4
DM
2555
2556 t4_write_reg(adap, EPIO_REG(DATA1), mask0 >> 32);
2557 t4_write_reg(adap, EPIO_REG(DATA2), mask1);
2558 t4_write_reg(adap, EPIO_REG(DATA3), mask1 >> 32);
2559
2560 for (i = 0; i < NWOL_PAT; i++, map >>= 1) {
2561 if (!(map & 1))
2562 continue;
2563
2564 /* write byte masks */
2565 t4_write_reg(adap, EPIO_REG(DATA0), mask0);
2566 t4_write_reg(adap, EPIO_REG(OP), ADDRESS(i) | EPIOWR);
2567 t4_read_reg(adap, EPIO_REG(OP)); /* flush */
ce91a923 2568 if (t4_read_reg(adap, EPIO_REG(OP)) & SF_BUSY)
56d36be4
DM
2569 return -ETIMEDOUT;
2570
2571 /* write CRC */
2572 t4_write_reg(adap, EPIO_REG(DATA0), crc);
2573 t4_write_reg(adap, EPIO_REG(OP), ADDRESS(i + 32) | EPIOWR);
2574 t4_read_reg(adap, EPIO_REG(OP)); /* flush */
ce91a923 2575 if (t4_read_reg(adap, EPIO_REG(OP)) & SF_BUSY)
56d36be4
DM
2576 return -ETIMEDOUT;
2577 }
2578#undef EPIO_REG
2579
2580 t4_set_reg_field(adap, PORT_REG(port, XGMAC_PORT_CFG2), 0, PATEN);
2581 return 0;
2582}
2583
f2b7e78d
VP
2584/* t4_mk_filtdelwr - create a delete filter WR
2585 * @ftid: the filter ID
2586 * @wr: the filter work request to populate
2587 * @qid: ingress queue to receive the delete notification
2588 *
2589 * Creates a filter work request to delete the supplied filter. If @qid is
2590 * negative the delete notification is suppressed.
2591 */
2592void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid)
2593{
2594 memset(wr, 0, sizeof(*wr));
e2ac9628
HS
2595 wr->op_pkd = htonl(FW_WR_OP_V(FW_FILTER_WR));
2596 wr->len16_pkd = htonl(FW_WR_LEN16_V(sizeof(*wr) / 16));
77a80e23
HS
2597 wr->tid_to_iq = htonl(FW_FILTER_WR_TID_V(ftid) |
2598 FW_FILTER_WR_NOREPLY_V(qid < 0));
2599 wr->del_filter_to_l2tix = htonl(FW_FILTER_WR_DEL_FILTER_F);
f2b7e78d 2600 if (qid >= 0)
77a80e23 2601 wr->rx_chan_rx_rpl_iq = htons(FW_FILTER_WR_RX_RPL_IQ_V(qid));
f2b7e78d
VP
2602}
2603
56d36be4 2604#define INIT_CMD(var, cmd, rd_wr) do { \
e2ac9628
HS
2605 (var).op_to_write = htonl(FW_CMD_OP_V(FW_##cmd##_CMD) | \
2606 FW_CMD_REQUEST_F | FW_CMD_##rd_wr##_F); \
56d36be4
DM
2607 (var).retval_len16 = htonl(FW_LEN16(var)); \
2608} while (0)
2609
8caa1e84
VP
2610int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
2611 u32 addr, u32 val)
2612{
2613 struct fw_ldst_cmd c;
2614
2615 memset(&c, 0, sizeof(c));
e2ac9628
HS
2616 c.op_to_addrspace = htonl(FW_CMD_OP_V(FW_LDST_CMD) | FW_CMD_REQUEST_F |
2617 FW_CMD_WRITE_F |
5167865a 2618 FW_LDST_CMD_ADDRSPACE_V(FW_LDST_ADDRSPC_FIRMWARE));
8caa1e84
VP
2619 c.cycles_to_len16 = htonl(FW_LEN16(c));
2620 c.u.addrval.addr = htonl(addr);
2621 c.u.addrval.val = htonl(val);
2622
2623 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2624}
2625
56d36be4
DM
2626/**
2627 * t4_mdio_rd - read a PHY register through MDIO
2628 * @adap: the adapter
2629 * @mbox: mailbox to use for the FW command
2630 * @phy_addr: the PHY address
2631 * @mmd: the PHY MMD to access (0 for clause 22 PHYs)
2632 * @reg: the register to read
2633 * @valp: where to store the value
2634 *
2635 * Issues a FW command through the given mailbox to read a PHY register.
2636 */
2637int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
2638 unsigned int mmd, unsigned int reg, u16 *valp)
2639{
2640 int ret;
2641 struct fw_ldst_cmd c;
2642
2643 memset(&c, 0, sizeof(c));
e2ac9628 2644 c.op_to_addrspace = htonl(FW_CMD_OP_V(FW_LDST_CMD) | FW_CMD_REQUEST_F |
5167865a 2645 FW_CMD_READ_F | FW_LDST_CMD_ADDRSPACE_V(FW_LDST_ADDRSPC_MDIO));
56d36be4 2646 c.cycles_to_len16 = htonl(FW_LEN16(c));
5167865a
HS
2647 c.u.mdio.paddr_mmd = htons(FW_LDST_CMD_PADDR_V(phy_addr) |
2648 FW_LDST_CMD_MMD_V(mmd));
56d36be4
DM
2649 c.u.mdio.raddr = htons(reg);
2650
2651 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
2652 if (ret == 0)
2653 *valp = ntohs(c.u.mdio.rval);
2654 return ret;
2655}
2656
2657/**
2658 * t4_mdio_wr - write a PHY register through MDIO
2659 * @adap: the adapter
2660 * @mbox: mailbox to use for the FW command
2661 * @phy_addr: the PHY address
2662 * @mmd: the PHY MMD to access (0 for clause 22 PHYs)
2663 * @reg: the register to write
2664 * @valp: value to write
2665 *
2666 * Issues a FW command through the given mailbox to write a PHY register.
2667 */
2668int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
2669 unsigned int mmd, unsigned int reg, u16 val)
2670{
2671 struct fw_ldst_cmd c;
2672
2673 memset(&c, 0, sizeof(c));
e2ac9628 2674 c.op_to_addrspace = htonl(FW_CMD_OP_V(FW_LDST_CMD) | FW_CMD_REQUEST_F |
5167865a 2675 FW_CMD_WRITE_F | FW_LDST_CMD_ADDRSPACE_V(FW_LDST_ADDRSPC_MDIO));
56d36be4 2676 c.cycles_to_len16 = htonl(FW_LEN16(c));
5167865a
HS
2677 c.u.mdio.paddr_mmd = htons(FW_LDST_CMD_PADDR_V(phy_addr) |
2678 FW_LDST_CMD_MMD_V(mmd));
56d36be4
DM
2679 c.u.mdio.raddr = htons(reg);
2680 c.u.mdio.rval = htons(val);
2681
2682 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2683}
2684
68bce192
KS
2685/**
2686 * t4_sge_decode_idma_state - decode the idma state
2687 * @adap: the adapter
2688 * @state: the state idma is stuck in
2689 */
2690void t4_sge_decode_idma_state(struct adapter *adapter, int state)
2691{
2692 static const char * const t4_decode[] = {
2693 "IDMA_IDLE",
2694 "IDMA_PUSH_MORE_CPL_FIFO",
2695 "IDMA_PUSH_CPL_MSG_HEADER_TO_FIFO",
2696 "Not used",
2697 "IDMA_PHYSADDR_SEND_PCIEHDR",
2698 "IDMA_PHYSADDR_SEND_PAYLOAD_FIRST",
2699 "IDMA_PHYSADDR_SEND_PAYLOAD",
2700 "IDMA_SEND_FIFO_TO_IMSG",
2701 "IDMA_FL_REQ_DATA_FL_PREP",
2702 "IDMA_FL_REQ_DATA_FL",
2703 "IDMA_FL_DROP",
2704 "IDMA_FL_H_REQ_HEADER_FL",
2705 "IDMA_FL_H_SEND_PCIEHDR",
2706 "IDMA_FL_H_PUSH_CPL_FIFO",
2707 "IDMA_FL_H_SEND_CPL",
2708 "IDMA_FL_H_SEND_IP_HDR_FIRST",
2709 "IDMA_FL_H_SEND_IP_HDR",
2710 "IDMA_FL_H_REQ_NEXT_HEADER_FL",
2711 "IDMA_FL_H_SEND_NEXT_PCIEHDR",
2712 "IDMA_FL_H_SEND_IP_HDR_PADDING",
2713 "IDMA_FL_D_SEND_PCIEHDR",
2714 "IDMA_FL_D_SEND_CPL_AND_IP_HDR",
2715 "IDMA_FL_D_REQ_NEXT_DATA_FL",
2716 "IDMA_FL_SEND_PCIEHDR",
2717 "IDMA_FL_PUSH_CPL_FIFO",
2718 "IDMA_FL_SEND_CPL",
2719 "IDMA_FL_SEND_PAYLOAD_FIRST",
2720 "IDMA_FL_SEND_PAYLOAD",
2721 "IDMA_FL_REQ_NEXT_DATA_FL",
2722 "IDMA_FL_SEND_NEXT_PCIEHDR",
2723 "IDMA_FL_SEND_PADDING",
2724 "IDMA_FL_SEND_COMPLETION_TO_IMSG",
2725 "IDMA_FL_SEND_FIFO_TO_IMSG",
2726 "IDMA_FL_REQ_DATAFL_DONE",
2727 "IDMA_FL_REQ_HEADERFL_DONE",
2728 };
2729 static const char * const t5_decode[] = {
2730 "IDMA_IDLE",
2731 "IDMA_ALMOST_IDLE",
2732 "IDMA_PUSH_MORE_CPL_FIFO",
2733 "IDMA_PUSH_CPL_MSG_HEADER_TO_FIFO",
2734 "IDMA_SGEFLRFLUSH_SEND_PCIEHDR",
2735 "IDMA_PHYSADDR_SEND_PCIEHDR",
2736 "IDMA_PHYSADDR_SEND_PAYLOAD_FIRST",
2737 "IDMA_PHYSADDR_SEND_PAYLOAD",
2738 "IDMA_SEND_FIFO_TO_IMSG",
2739 "IDMA_FL_REQ_DATA_FL",
2740 "IDMA_FL_DROP",
2741 "IDMA_FL_DROP_SEND_INC",
2742 "IDMA_FL_H_REQ_HEADER_FL",
2743 "IDMA_FL_H_SEND_PCIEHDR",
2744 "IDMA_FL_H_PUSH_CPL_FIFO",
2745 "IDMA_FL_H_SEND_CPL",
2746 "IDMA_FL_H_SEND_IP_HDR_FIRST",
2747 "IDMA_FL_H_SEND_IP_HDR",
2748 "IDMA_FL_H_REQ_NEXT_HEADER_FL",
2749 "IDMA_FL_H_SEND_NEXT_PCIEHDR",
2750 "IDMA_FL_H_SEND_IP_HDR_PADDING",
2751 "IDMA_FL_D_SEND_PCIEHDR",
2752 "IDMA_FL_D_SEND_CPL_AND_IP_HDR",
2753 "IDMA_FL_D_REQ_NEXT_DATA_FL",
2754 "IDMA_FL_SEND_PCIEHDR",
2755 "IDMA_FL_PUSH_CPL_FIFO",
2756 "IDMA_FL_SEND_CPL",
2757 "IDMA_FL_SEND_PAYLOAD_FIRST",
2758 "IDMA_FL_SEND_PAYLOAD",
2759 "IDMA_FL_REQ_NEXT_DATA_FL",
2760 "IDMA_FL_SEND_NEXT_PCIEHDR",
2761 "IDMA_FL_SEND_PADDING",
2762 "IDMA_FL_SEND_COMPLETION_TO_IMSG",
2763 };
2764 static const u32 sge_regs[] = {
f061de42
HS
2765 SGE_DEBUG_DATA_LOW_INDEX_2_A,
2766 SGE_DEBUG_DATA_LOW_INDEX_3_A,
2767 SGE_DEBUG_DATA_HIGH_INDEX_10_A,
68bce192
KS
2768 };
2769 const char **sge_idma_decode;
2770 int sge_idma_decode_nstates;
2771 int i;
2772
2773 if (is_t4(adapter->params.chip)) {
2774 sge_idma_decode = (const char **)t4_decode;
2775 sge_idma_decode_nstates = ARRAY_SIZE(t4_decode);
2776 } else {
2777 sge_idma_decode = (const char **)t5_decode;
2778 sge_idma_decode_nstates = ARRAY_SIZE(t5_decode);
2779 }
2780
2781 if (state < sge_idma_decode_nstates)
2782 CH_WARN(adapter, "idma state %s\n", sge_idma_decode[state]);
2783 else
2784 CH_WARN(adapter, "idma state %d unknown\n", state);
2785
2786 for (i = 0; i < ARRAY_SIZE(sge_regs); i++)
2787 CH_WARN(adapter, "SGE register %#x value %#x\n",
2788 sge_regs[i], t4_read_reg(adapter, sge_regs[i]));
2789}
2790
56d36be4 2791/**
636f9d37
VP
2792 * t4_fw_hello - establish communication with FW
2793 * @adap: the adapter
2794 * @mbox: mailbox to use for the FW command
2795 * @evt_mbox: mailbox to receive async FW events
2796 * @master: specifies the caller's willingness to be the device master
2797 * @state: returns the current device state (if non-NULL)
56d36be4 2798 *
636f9d37
VP
2799 * Issues a command to establish communication with FW. Returns either
2800 * an error (negative integer) or the mailbox of the Master PF.
56d36be4
DM
2801 */
2802int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
2803 enum dev_master master, enum dev_state *state)
2804{
2805 int ret;
2806 struct fw_hello_cmd c;
636f9d37
VP
2807 u32 v;
2808 unsigned int master_mbox;
2809 int retries = FW_CMD_HELLO_RETRIES;
56d36be4 2810
636f9d37
VP
2811retry:
2812 memset(&c, 0, sizeof(c));
56d36be4 2813 INIT_CMD(c, HELLO, WRITE);
ce91a923 2814 c.err_to_clearinit = htonl(
5167865a
HS
2815 FW_HELLO_CMD_MASTERDIS_V(master == MASTER_CANT) |
2816 FW_HELLO_CMD_MASTERFORCE_V(master == MASTER_MUST) |
2817 FW_HELLO_CMD_MBMASTER_V(master == MASTER_MUST ? mbox :
2818 FW_HELLO_CMD_MBMASTER_M) |
2819 FW_HELLO_CMD_MBASYNCNOT_V(evt_mbox) |
2820 FW_HELLO_CMD_STAGE_V(fw_hello_cmd_stage_os) |
2821 FW_HELLO_CMD_CLEARINIT_F);
56d36be4 2822
636f9d37
VP
2823 /*
2824 * Issue the HELLO command to the firmware. If it's not successful
2825 * but indicates that we got a "busy" or "timeout" condition, retry
31d55c2d
HS
2826 * the HELLO until we exhaust our retry limit. If we do exceed our
2827 * retry limit, check to see if the firmware left us any error
2828 * information and report that if so.
636f9d37 2829 */
56d36be4 2830 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
636f9d37
VP
2831 if (ret < 0) {
2832 if ((ret == -EBUSY || ret == -ETIMEDOUT) && retries-- > 0)
2833 goto retry;
f061de42 2834 if (t4_read_reg(adap, PCIE_FW_A) & PCIE_FW_ERR_F)
31d55c2d 2835 t4_report_fw_error(adap);
636f9d37
VP
2836 return ret;
2837 }
2838
ce91a923 2839 v = ntohl(c.err_to_clearinit);
5167865a 2840 master_mbox = FW_HELLO_CMD_MBMASTER_G(v);
636f9d37 2841 if (state) {
5167865a 2842 if (v & FW_HELLO_CMD_ERR_F)
56d36be4 2843 *state = DEV_STATE_ERR;
5167865a 2844 else if (v & FW_HELLO_CMD_INIT_F)
636f9d37 2845 *state = DEV_STATE_INIT;
56d36be4
DM
2846 else
2847 *state = DEV_STATE_UNINIT;
2848 }
636f9d37
VP
2849
2850 /*
2851 * If we're not the Master PF then we need to wait around for the
2852 * Master PF Driver to finish setting up the adapter.
2853 *
2854 * Note that we also do this wait if we're a non-Master-capable PF and
2855 * there is no current Master PF; a Master PF may show up momentarily
2856 * and we wouldn't want to fail pointlessly. (This can happen when an
2857 * OS loads lots of different drivers rapidly at the same time). In
2858 * this case, the Master PF returned by the firmware will be
b2e1a3f0 2859 * PCIE_FW_MASTER_M so the test below will work ...
636f9d37 2860 */
5167865a 2861 if ((v & (FW_HELLO_CMD_ERR_F|FW_HELLO_CMD_INIT_F)) == 0 &&
636f9d37
VP
2862 master_mbox != mbox) {
2863 int waiting = FW_CMD_HELLO_TIMEOUT;
2864
2865 /*
2866 * Wait for the firmware to either indicate an error or
2867 * initialized state. If we see either of these we bail out
2868 * and report the issue to the caller. If we exhaust the
2869 * "hello timeout" and we haven't exhausted our retries, try
2870 * again. Otherwise bail with a timeout error.
2871 */
2872 for (;;) {
2873 u32 pcie_fw;
2874
2875 msleep(50);
2876 waiting -= 50;
2877
2878 /*
2879 * If neither Error nor Initialialized are indicated
2880 * by the firmware keep waiting till we exaust our
2881 * timeout ... and then retry if we haven't exhausted
2882 * our retries ...
2883 */
f061de42
HS
2884 pcie_fw = t4_read_reg(adap, PCIE_FW_A);
2885 if (!(pcie_fw & (PCIE_FW_ERR_F|PCIE_FW_INIT_F))) {
636f9d37
VP
2886 if (waiting <= 0) {
2887 if (retries-- > 0)
2888 goto retry;
2889
2890 return -ETIMEDOUT;
2891 }
2892 continue;
2893 }
2894
2895 /*
2896 * We either have an Error or Initialized condition
2897 * report errors preferentially.
2898 */
2899 if (state) {
f061de42 2900 if (pcie_fw & PCIE_FW_ERR_F)
636f9d37 2901 *state = DEV_STATE_ERR;
f061de42 2902 else if (pcie_fw & PCIE_FW_INIT_F)
636f9d37
VP
2903 *state = DEV_STATE_INIT;
2904 }
2905
2906 /*
2907 * If we arrived before a Master PF was selected and
2908 * there's not a valid Master PF, grab its identity
2909 * for our caller.
2910 */
b2e1a3f0 2911 if (master_mbox == PCIE_FW_MASTER_M &&
f061de42 2912 (pcie_fw & PCIE_FW_MASTER_VLD_F))
b2e1a3f0 2913 master_mbox = PCIE_FW_MASTER_G(pcie_fw);
636f9d37
VP
2914 break;
2915 }
2916 }
2917
2918 return master_mbox;
56d36be4
DM
2919}
2920
2921/**
2922 * t4_fw_bye - end communication with FW
2923 * @adap: the adapter
2924 * @mbox: mailbox to use for the FW command
2925 *
2926 * Issues a command to terminate communication with FW.
2927 */
2928int t4_fw_bye(struct adapter *adap, unsigned int mbox)
2929{
2930 struct fw_bye_cmd c;
2931
0062b15c 2932 memset(&c, 0, sizeof(c));
56d36be4
DM
2933 INIT_CMD(c, BYE, WRITE);
2934 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2935}
2936
2937/**
2938 * t4_init_cmd - ask FW to initialize the device
2939 * @adap: the adapter
2940 * @mbox: mailbox to use for the FW command
2941 *
2942 * Issues a command to FW to partially initialize the device. This
2943 * performs initialization that generally doesn't depend on user input.
2944 */
2945int t4_early_init(struct adapter *adap, unsigned int mbox)
2946{
2947 struct fw_initialize_cmd c;
2948
0062b15c 2949 memset(&c, 0, sizeof(c));
56d36be4
DM
2950 INIT_CMD(c, INITIALIZE, WRITE);
2951 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2952}
2953
2954/**
2955 * t4_fw_reset - issue a reset to FW
2956 * @adap: the adapter
2957 * @mbox: mailbox to use for the FW command
2958 * @reset: specifies the type of reset to perform
2959 *
2960 * Issues a reset command of the specified type to FW.
2961 */
2962int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset)
2963{
2964 struct fw_reset_cmd c;
2965
0062b15c 2966 memset(&c, 0, sizeof(c));
56d36be4
DM
2967 INIT_CMD(c, RESET, WRITE);
2968 c.val = htonl(reset);
2969 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2970}
2971
26f7cbc0
VP
2972/**
2973 * t4_fw_halt - issue a reset/halt to FW and put uP into RESET
2974 * @adap: the adapter
2975 * @mbox: mailbox to use for the FW RESET command (if desired)
2976 * @force: force uP into RESET even if FW RESET command fails
2977 *
2978 * Issues a RESET command to firmware (if desired) with a HALT indication
2979 * and then puts the microprocessor into RESET state. The RESET command
2980 * will only be issued if a legitimate mailbox is provided (mbox <=
b2e1a3f0 2981 * PCIE_FW_MASTER_M).
26f7cbc0
VP
2982 *
2983 * This is generally used in order for the host to safely manipulate the
2984 * adapter without fear of conflicting with whatever the firmware might
2985 * be doing. The only way out of this state is to RESTART the firmware
2986 * ...
2987 */
de5b8677 2988static int t4_fw_halt(struct adapter *adap, unsigned int mbox, int force)
26f7cbc0
VP
2989{
2990 int ret = 0;
2991
2992 /*
2993 * If a legitimate mailbox is provided, issue a RESET command
2994 * with a HALT indication.
2995 */
b2e1a3f0 2996 if (mbox <= PCIE_FW_MASTER_M) {
26f7cbc0
VP
2997 struct fw_reset_cmd c;
2998
2999 memset(&c, 0, sizeof(c));
3000 INIT_CMD(c, RESET, WRITE);
3001 c.val = htonl(PIORST | PIORSTMODE);
5167865a 3002 c.halt_pkd = htonl(FW_RESET_CMD_HALT_F);
26f7cbc0
VP
3003 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3004 }
3005
3006 /*
3007 * Normally we won't complete the operation if the firmware RESET
3008 * command fails but if our caller insists we'll go ahead and put the
3009 * uP into RESET. This can be useful if the firmware is hung or even
3010 * missing ... We'll have to take the risk of putting the uP into
3011 * RESET without the cooperation of firmware in that case.
3012 *
3013 * We also force the firmware's HALT flag to be on in case we bypassed
3014 * the firmware RESET command above or we're dealing with old firmware
3015 * which doesn't have the HALT capability. This will serve as a flag
3016 * for the incoming firmware to know that it's coming out of a HALT
3017 * rather than a RESET ... if it's new enough to understand that ...
3018 */
3019 if (ret == 0 || force) {
89c3a86c 3020 t4_set_reg_field(adap, CIM_BOOT_CFG_A, UPCRST_F, UPCRST_F);
f061de42 3021 t4_set_reg_field(adap, PCIE_FW_A, PCIE_FW_HALT_F,
b2e1a3f0 3022 PCIE_FW_HALT_F);
26f7cbc0
VP
3023 }
3024
3025 /*
3026 * And we always return the result of the firmware RESET command
3027 * even when we force the uP into RESET ...
3028 */
3029 return ret;
3030}
3031
3032/**
3033 * t4_fw_restart - restart the firmware by taking the uP out of RESET
3034 * @adap: the adapter
3035 * @reset: if we want to do a RESET to restart things
3036 *
3037 * Restart firmware previously halted by t4_fw_halt(). On successful
3038 * return the previous PF Master remains as the new PF Master and there
3039 * is no need to issue a new HELLO command, etc.
3040 *
3041 * We do this in two ways:
3042 *
3043 * 1. If we're dealing with newer firmware we'll simply want to take
3044 * the chip's microprocessor out of RESET. This will cause the
3045 * firmware to start up from its start vector. And then we'll loop
3046 * until the firmware indicates it's started again (PCIE_FW.HALT
3047 * reset to 0) or we timeout.
3048 *
3049 * 2. If we're dealing with older firmware then we'll need to RESET
3050 * the chip since older firmware won't recognize the PCIE_FW.HALT
3051 * flag and automatically RESET itself on startup.
3052 */
de5b8677 3053static int t4_fw_restart(struct adapter *adap, unsigned int mbox, int reset)
26f7cbc0
VP
3054{
3055 if (reset) {
3056 /*
3057 * Since we're directing the RESET instead of the firmware
3058 * doing it automatically, we need to clear the PCIE_FW.HALT
3059 * bit.
3060 */
f061de42 3061 t4_set_reg_field(adap, PCIE_FW_A, PCIE_FW_HALT_F, 0);
26f7cbc0
VP
3062
3063 /*
3064 * If we've been given a valid mailbox, first try to get the
3065 * firmware to do the RESET. If that works, great and we can
3066 * return success. Otherwise, if we haven't been given a
3067 * valid mailbox or the RESET command failed, fall back to
3068 * hitting the chip with a hammer.
3069 */
b2e1a3f0 3070 if (mbox <= PCIE_FW_MASTER_M) {
89c3a86c 3071 t4_set_reg_field(adap, CIM_BOOT_CFG_A, UPCRST_F, 0);
26f7cbc0
VP
3072 msleep(100);
3073 if (t4_fw_reset(adap, mbox,
3074 PIORST | PIORSTMODE) == 0)
3075 return 0;
3076 }
3077
3078 t4_write_reg(adap, PL_RST, PIORST | PIORSTMODE);
3079 msleep(2000);
3080 } else {
3081 int ms;
3082
89c3a86c 3083 t4_set_reg_field(adap, CIM_BOOT_CFG_A, UPCRST_F, 0);
26f7cbc0 3084 for (ms = 0; ms < FW_CMD_MAX_TIMEOUT; ) {
f061de42 3085 if (!(t4_read_reg(adap, PCIE_FW_A) & PCIE_FW_HALT_F))
26f7cbc0
VP
3086 return 0;
3087 msleep(100);
3088 ms += 100;
3089 }
3090 return -ETIMEDOUT;
3091 }
3092 return 0;
3093}
3094
3095/**
3096 * t4_fw_upgrade - perform all of the steps necessary to upgrade FW
3097 * @adap: the adapter
3098 * @mbox: mailbox to use for the FW RESET command (if desired)
3099 * @fw_data: the firmware image to write
3100 * @size: image size
3101 * @force: force upgrade even if firmware doesn't cooperate
3102 *
3103 * Perform all of the steps necessary for upgrading an adapter's
3104 * firmware image. Normally this requires the cooperation of the
3105 * existing firmware in order to halt all existing activities
3106 * but if an invalid mailbox token is passed in we skip that step
3107 * (though we'll still put the adapter microprocessor into RESET in
3108 * that case).
3109 *
3110 * On successful return the new firmware will have been loaded and
3111 * the adapter will have been fully RESET losing all previous setup
3112 * state. On unsuccessful return the adapter may be completely hosed ...
3113 * positive errno indicates that the adapter is ~probably~ intact, a
3114 * negative errno indicates that things are looking bad ...
3115 */
22c0b963
HS
3116int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
3117 const u8 *fw_data, unsigned int size, int force)
26f7cbc0
VP
3118{
3119 const struct fw_hdr *fw_hdr = (const struct fw_hdr *)fw_data;
3120 int reset, ret;
3121
79af221d
HS
3122 if (!t4_fw_matches_chip(adap, fw_hdr))
3123 return -EINVAL;
3124
26f7cbc0
VP
3125 ret = t4_fw_halt(adap, mbox, force);
3126 if (ret < 0 && !force)
3127 return ret;
3128
3129 ret = t4_load_fw(adap, fw_data, size);
3130 if (ret < 0)
3131 return ret;
3132
3133 /*
3134 * Older versions of the firmware don't understand the new
3135 * PCIE_FW.HALT flag and so won't know to perform a RESET when they
3136 * restart. So for newly loaded older firmware we'll have to do the
3137 * RESET for it so it starts up on a clean slate. We can tell if
3138 * the newly loaded firmware will handle this right by checking
3139 * its header flags to see if it advertises the capability.
3140 */
3141 reset = ((ntohl(fw_hdr->flags) & FW_HDR_FLAGS_RESET_HALT) == 0);
3142 return t4_fw_restart(adap, mbox, reset);
3143}
3144
636f9d37
VP
3145/**
3146 * t4_fixup_host_params - fix up host-dependent parameters
3147 * @adap: the adapter
3148 * @page_size: the host's Base Page Size
3149 * @cache_line_size: the host's Cache Line Size
3150 *
3151 * Various registers in T4 contain values which are dependent on the
3152 * host's Base Page and Cache Line Sizes. This function will fix all of
3153 * those registers with the appropriate values as passed in ...
3154 */
3155int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
3156 unsigned int cache_line_size)
3157{
3158 unsigned int page_shift = fls(page_size) - 1;
3159 unsigned int sge_hps = page_shift - 10;
3160 unsigned int stat_len = cache_line_size > 64 ? 128 : 64;
3161 unsigned int fl_align = cache_line_size < 32 ? 32 : cache_line_size;
3162 unsigned int fl_align_log = fls(fl_align) - 1;
3163
f612b815
HS
3164 t4_write_reg(adap, SGE_HOST_PAGE_SIZE_A,
3165 HOSTPAGESIZEPF0_V(sge_hps) |
3166 HOSTPAGESIZEPF1_V(sge_hps) |
3167 HOSTPAGESIZEPF2_V(sge_hps) |
3168 HOSTPAGESIZEPF3_V(sge_hps) |
3169 HOSTPAGESIZEPF4_V(sge_hps) |
3170 HOSTPAGESIZEPF5_V(sge_hps) |
3171 HOSTPAGESIZEPF6_V(sge_hps) |
3172 HOSTPAGESIZEPF7_V(sge_hps));
636f9d37 3173
ce8f407a 3174 if (is_t4(adap->params.chip)) {
f612b815
HS
3175 t4_set_reg_field(adap, SGE_CONTROL_A,
3176 INGPADBOUNDARY_V(INGPADBOUNDARY_M) |
3177 EGRSTATUSPAGESIZE_F,
3178 INGPADBOUNDARY_V(fl_align_log -
3179 INGPADBOUNDARY_SHIFT_X) |
3180 EGRSTATUSPAGESIZE_V(stat_len != 64));
ce8f407a
HS
3181 } else {
3182 /* T5 introduced the separation of the Free List Padding and
3183 * Packing Boundaries. Thus, we can select a smaller Padding
3184 * Boundary to avoid uselessly chewing up PCIe Link and Memory
3185 * Bandwidth, and use a Packing Boundary which is large enough
3186 * to avoid false sharing between CPUs, etc.
3187 *
3188 * For the PCI Link, the smaller the Padding Boundary the
3189 * better. For the Memory Controller, a smaller Padding
3190 * Boundary is better until we cross under the Memory Line
3191 * Size (the minimum unit of transfer to/from Memory). If we
3192 * have a Padding Boundary which is smaller than the Memory
3193 * Line Size, that'll involve a Read-Modify-Write cycle on the
3194 * Memory Controller which is never good. For T5 the smallest
3195 * Padding Boundary which we can select is 32 bytes which is
3196 * larger than any known Memory Controller Line Size so we'll
3197 * use that.
3198 *
3199 * T5 has a different interpretation of the "0" value for the
3200 * Packing Boundary. This corresponds to 16 bytes instead of
3201 * the expected 32 bytes. We never have a Packing Boundary
3202 * less than 32 bytes so we can't use that special value but
3203 * on the other hand, if we wanted 32 bytes, the best we can
3204 * really do is 64 bytes.
3205 */
3206 if (fl_align <= 32) {
3207 fl_align = 64;
3208 fl_align_log = 6;
3209 }
f612b815
HS
3210 t4_set_reg_field(adap, SGE_CONTROL_A,
3211 INGPADBOUNDARY_V(INGPADBOUNDARY_M) |
3212 EGRSTATUSPAGESIZE_F,
3213 INGPADBOUNDARY_V(INGPCIEBOUNDARY_32B_X) |
3214 EGRSTATUSPAGESIZE_V(stat_len != 64));
ce8f407a
HS
3215 t4_set_reg_field(adap, SGE_CONTROL2_A,
3216 INGPACKBOUNDARY_V(INGPACKBOUNDARY_M),
3217 INGPACKBOUNDARY_V(fl_align_log -
f612b815 3218 INGPACKBOUNDARY_SHIFT_X));
ce8f407a 3219 }
636f9d37
VP
3220 /*
3221 * Adjust various SGE Free List Host Buffer Sizes.
3222 *
3223 * This is something of a crock since we're using fixed indices into
3224 * the array which are also known by the sge.c code and the T4
3225 * Firmware Configuration File. We need to come up with a much better
3226 * approach to managing this array. For now, the first four entries
3227 * are:
3228 *
3229 * 0: Host Page Size
3230 * 1: 64KB
3231 * 2: Buffer size corresponding to 1500 byte MTU (unpacked mode)
3232 * 3: Buffer size corresponding to 9000 byte MTU (unpacked mode)
3233 *
3234 * For the single-MTU buffers in unpacked mode we need to include
3235 * space for the SGE Control Packet Shift, 14 byte Ethernet header,
3236 * possible 4 byte VLAN tag, all rounded up to the next Ingress Packet
3237 * Padding boundry. All of these are accommodated in the Factory
3238 * Default Firmware Configuration File but we need to adjust it for
3239 * this host's cache line size.
3240 */
f612b815
HS
3241 t4_write_reg(adap, SGE_FL_BUFFER_SIZE0_A, page_size);
3242 t4_write_reg(adap, SGE_FL_BUFFER_SIZE2_A,
3243 (t4_read_reg(adap, SGE_FL_BUFFER_SIZE2_A) + fl_align-1)
636f9d37 3244 & ~(fl_align-1));
f612b815
HS
3245 t4_write_reg(adap, SGE_FL_BUFFER_SIZE3_A,
3246 (t4_read_reg(adap, SGE_FL_BUFFER_SIZE3_A) + fl_align-1)
636f9d37
VP
3247 & ~(fl_align-1));
3248
3249 t4_write_reg(adap, ULP_RX_TDDP_PSZ, HPZ0(page_shift - 12));
3250
3251 return 0;
3252}
3253
3254/**
3255 * t4_fw_initialize - ask FW to initialize the device
3256 * @adap: the adapter
3257 * @mbox: mailbox to use for the FW command
3258 *
3259 * Issues a command to FW to partially initialize the device. This
3260 * performs initialization that generally doesn't depend on user input.
3261 */
3262int t4_fw_initialize(struct adapter *adap, unsigned int mbox)
3263{
3264 struct fw_initialize_cmd c;
3265
3266 memset(&c, 0, sizeof(c));
3267 INIT_CMD(c, INITIALIZE, WRITE);
3268 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3269}
3270
56d36be4
DM
3271/**
3272 * t4_query_params - query FW or device parameters
3273 * @adap: the adapter
3274 * @mbox: mailbox to use for the FW command
3275 * @pf: the PF
3276 * @vf: the VF
3277 * @nparams: the number of parameters
3278 * @params: the parameter names
3279 * @val: the parameter values
3280 *
3281 * Reads the value of FW or device parameters. Up to 7 parameters can be
3282 * queried at once.
3283 */
3284int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
3285 unsigned int vf, unsigned int nparams, const u32 *params,
3286 u32 *val)
3287{
3288 int i, ret;
3289 struct fw_params_cmd c;
3290 __be32 *p = &c.param[0].mnem;
3291
3292 if (nparams > 7)
3293 return -EINVAL;
3294
3295 memset(&c, 0, sizeof(c));
e2ac9628 3296 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_PARAMS_CMD) | FW_CMD_REQUEST_F |
5167865a
HS
3297 FW_CMD_READ_F | FW_PARAMS_CMD_PFN_V(pf) |
3298 FW_PARAMS_CMD_VFN_V(vf));
56d36be4
DM
3299 c.retval_len16 = htonl(FW_LEN16(c));
3300 for (i = 0; i < nparams; i++, p += 2)
3301 *p = htonl(*params++);
3302
3303 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
3304 if (ret == 0)
3305 for (i = 0, p = &c.param[0].val; i < nparams; i++, p += 2)
3306 *val++ = ntohl(*p);
3307 return ret;
3308}
3309
688848b1
AB
3310/**
3311 * t4_set_params_nosleep - sets FW or device parameters
3312 * @adap: the adapter
3313 * @mbox: mailbox to use for the FW command
3314 * @pf: the PF
3315 * @vf: the VF
3316 * @nparams: the number of parameters
3317 * @params: the parameter names
3318 * @val: the parameter values
3319 *
3320 * Does not ever sleep
3321 * Sets the value of FW or device parameters. Up to 7 parameters can be
3322 * specified at once.
3323 */
3324int t4_set_params_nosleep(struct adapter *adap, unsigned int mbox,
3325 unsigned int pf, unsigned int vf,
3326 unsigned int nparams, const u32 *params,
3327 const u32 *val)
3328{
3329 struct fw_params_cmd c;
3330 __be32 *p = &c.param[0].mnem;
3331
3332 if (nparams > 7)
3333 return -EINVAL;
3334
3335 memset(&c, 0, sizeof(c));
e2ac9628
HS
3336 c.op_to_vfn = cpu_to_be32(FW_CMD_OP_V(FW_PARAMS_CMD) |
3337 FW_CMD_REQUEST_F | FW_CMD_WRITE_F |
5167865a
HS
3338 FW_PARAMS_CMD_PFN_V(pf) |
3339 FW_PARAMS_CMD_VFN_V(vf));
688848b1
AB
3340 c.retval_len16 = cpu_to_be32(FW_LEN16(c));
3341
3342 while (nparams--) {
3343 *p++ = cpu_to_be32(*params++);
3344 *p++ = cpu_to_be32(*val++);
3345 }
3346
3347 return t4_wr_mbox_ns(adap, mbox, &c, sizeof(c), NULL);
3348}
3349
56d36be4
DM
3350/**
3351 * t4_set_params - sets FW or device parameters
3352 * @adap: the adapter
3353 * @mbox: mailbox to use for the FW command
3354 * @pf: the PF
3355 * @vf: the VF
3356 * @nparams: the number of parameters
3357 * @params: the parameter names
3358 * @val: the parameter values
3359 *
3360 * Sets the value of FW or device parameters. Up to 7 parameters can be
3361 * specified at once.
3362 */
3363int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
3364 unsigned int vf, unsigned int nparams, const u32 *params,
3365 const u32 *val)
3366{
3367 struct fw_params_cmd c;
3368 __be32 *p = &c.param[0].mnem;
3369
3370 if (nparams > 7)
3371 return -EINVAL;
3372
3373 memset(&c, 0, sizeof(c));
e2ac9628 3374 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_PARAMS_CMD) | FW_CMD_REQUEST_F |
5167865a
HS
3375 FW_CMD_WRITE_F | FW_PARAMS_CMD_PFN_V(pf) |
3376 FW_PARAMS_CMD_VFN_V(vf));
56d36be4
DM
3377 c.retval_len16 = htonl(FW_LEN16(c));
3378 while (nparams--) {
3379 *p++ = htonl(*params++);
3380 *p++ = htonl(*val++);
3381 }
3382
3383 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3384}
3385
3386/**
3387 * t4_cfg_pfvf - configure PF/VF resource limits
3388 * @adap: the adapter
3389 * @mbox: mailbox to use for the FW command
3390 * @pf: the PF being configured
3391 * @vf: the VF being configured
3392 * @txq: the max number of egress queues
3393 * @txq_eth_ctrl: the max number of egress Ethernet or control queues
3394 * @rxqi: the max number of interrupt-capable ingress queues
3395 * @rxq: the max number of interruptless ingress queues
3396 * @tc: the PCI traffic class
3397 * @vi: the max number of virtual interfaces
3398 * @cmask: the channel access rights mask for the PF/VF
3399 * @pmask: the port access rights mask for the PF/VF
3400 * @nexact: the maximum number of exact MPS filters
3401 * @rcaps: read capabilities
3402 * @wxcaps: write/execute capabilities
3403 *
3404 * Configures resource limits and capabilities for a physical or virtual
3405 * function.
3406 */
3407int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
3408 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
3409 unsigned int rxqi, unsigned int rxq, unsigned int tc,
3410 unsigned int vi, unsigned int cmask, unsigned int pmask,
3411 unsigned int nexact, unsigned int rcaps, unsigned int wxcaps)
3412{
3413 struct fw_pfvf_cmd c;
3414
3415 memset(&c, 0, sizeof(c));
e2ac9628 3416 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_PFVF_CMD) | FW_CMD_REQUEST_F |
5167865a
HS
3417 FW_CMD_WRITE_F | FW_PFVF_CMD_PFN_V(pf) |
3418 FW_PFVF_CMD_VFN_V(vf));
56d36be4 3419 c.retval_len16 = htonl(FW_LEN16(c));
5167865a
HS
3420 c.niqflint_niq = htonl(FW_PFVF_CMD_NIQFLINT_V(rxqi) |
3421 FW_PFVF_CMD_NIQ_V(rxq));
3422 c.type_to_neq = htonl(FW_PFVF_CMD_CMASK_V(cmask) |
3423 FW_PFVF_CMD_PMASK_V(pmask) |
3424 FW_PFVF_CMD_NEQ_V(txq));
3425 c.tc_to_nexactf = htonl(FW_PFVF_CMD_TC_V(tc) | FW_PFVF_CMD_NVI_V(vi) |
3426 FW_PFVF_CMD_NEXACTF_V(nexact));
3427 c.r_caps_to_nethctrl = htonl(FW_PFVF_CMD_R_CAPS_V(rcaps) |
3428 FW_PFVF_CMD_WX_CAPS_V(wxcaps) |
3429 FW_PFVF_CMD_NETHCTRL_V(txq_eth_ctrl));
56d36be4
DM
3430 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3431}
3432
3433/**
3434 * t4_alloc_vi - allocate a virtual interface
3435 * @adap: the adapter
3436 * @mbox: mailbox to use for the FW command
3437 * @port: physical port associated with the VI
3438 * @pf: the PF owning the VI
3439 * @vf: the VF owning the VI
3440 * @nmac: number of MAC addresses needed (1 to 5)
3441 * @mac: the MAC addresses of the VI
3442 * @rss_size: size of RSS table slice associated with this VI
3443 *
3444 * Allocates a virtual interface for the given physical port. If @mac is
3445 * not %NULL it contains the MAC addresses of the VI as assigned by FW.
3446 * @mac should be large enough to hold @nmac Ethernet addresses, they are
3447 * stored consecutively so the space needed is @nmac * 6 bytes.
3448 * Returns a negative error number or the non-negative VI id.
3449 */
3450int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
3451 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
3452 unsigned int *rss_size)
3453{
3454 int ret;
3455 struct fw_vi_cmd c;
3456
3457 memset(&c, 0, sizeof(c));
e2ac9628
HS
3458 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_VI_CMD) | FW_CMD_REQUEST_F |
3459 FW_CMD_WRITE_F | FW_CMD_EXEC_F |
2b5fb1f2
HS
3460 FW_VI_CMD_PFN_V(pf) | FW_VI_CMD_VFN_V(vf));
3461 c.alloc_to_len16 = htonl(FW_VI_CMD_ALLOC_F | FW_LEN16(c));
3462 c.portid_pkd = FW_VI_CMD_PORTID_V(port);
56d36be4
DM
3463 c.nmac = nmac - 1;
3464
3465 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
3466 if (ret)
3467 return ret;
3468
3469 if (mac) {
3470 memcpy(mac, c.mac, sizeof(c.mac));
3471 switch (nmac) {
3472 case 5:
3473 memcpy(mac + 24, c.nmac3, sizeof(c.nmac3));
3474 case 4:
3475 memcpy(mac + 18, c.nmac2, sizeof(c.nmac2));
3476 case 3:
3477 memcpy(mac + 12, c.nmac1, sizeof(c.nmac1));
3478 case 2:
3479 memcpy(mac + 6, c.nmac0, sizeof(c.nmac0));
3480 }
3481 }
3482 if (rss_size)
2b5fb1f2
HS
3483 *rss_size = FW_VI_CMD_RSSSIZE_G(ntohs(c.rsssize_pkd));
3484 return FW_VI_CMD_VIID_G(ntohs(c.type_viid));
56d36be4
DM
3485}
3486
56d36be4
DM
3487/**
3488 * t4_set_rxmode - set Rx properties of a virtual interface
3489 * @adap: the adapter
3490 * @mbox: mailbox to use for the FW command
3491 * @viid: the VI id
3492 * @mtu: the new MTU or -1
3493 * @promisc: 1 to enable promiscuous mode, 0 to disable it, -1 no change
3494 * @all_multi: 1 to enable all-multi mode, 0 to disable it, -1 no change
3495 * @bcast: 1 to enable broadcast Rx, 0 to disable it, -1 no change
f8f5aafa 3496 * @vlanex: 1 to enable HW VLAN extraction, 0 to disable it, -1 no change
56d36be4
DM
3497 * @sleep_ok: if true we may sleep while awaiting command completion
3498 *
3499 * Sets Rx properties of a virtual interface.
3500 */
3501int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
f8f5aafa
DM
3502 int mtu, int promisc, int all_multi, int bcast, int vlanex,
3503 bool sleep_ok)
56d36be4
DM
3504{
3505 struct fw_vi_rxmode_cmd c;
3506
3507 /* convert to FW values */
3508 if (mtu < 0)
3509 mtu = FW_RXMODE_MTU_NO_CHG;
3510 if (promisc < 0)
2b5fb1f2 3511 promisc = FW_VI_RXMODE_CMD_PROMISCEN_M;
56d36be4 3512 if (all_multi < 0)
2b5fb1f2 3513 all_multi = FW_VI_RXMODE_CMD_ALLMULTIEN_M;
56d36be4 3514 if (bcast < 0)
2b5fb1f2 3515 bcast = FW_VI_RXMODE_CMD_BROADCASTEN_M;
f8f5aafa 3516 if (vlanex < 0)
2b5fb1f2 3517 vlanex = FW_VI_RXMODE_CMD_VLANEXEN_M;
56d36be4
DM
3518
3519 memset(&c, 0, sizeof(c));
e2ac9628 3520 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_RXMODE_CMD) | FW_CMD_REQUEST_F |
2b5fb1f2 3521 FW_CMD_WRITE_F | FW_VI_RXMODE_CMD_VIID_V(viid));
56d36be4 3522 c.retval_len16 = htonl(FW_LEN16(c));
2b5fb1f2
HS
3523 c.mtu_to_vlanexen = htonl(FW_VI_RXMODE_CMD_MTU_V(mtu) |
3524 FW_VI_RXMODE_CMD_PROMISCEN_V(promisc) |
3525 FW_VI_RXMODE_CMD_ALLMULTIEN_V(all_multi) |
3526 FW_VI_RXMODE_CMD_BROADCASTEN_V(bcast) |
3527 FW_VI_RXMODE_CMD_VLANEXEN_V(vlanex));
56d36be4
DM
3528 return t4_wr_mbox_meat(adap, mbox, &c, sizeof(c), NULL, sleep_ok);
3529}
3530
3531/**
3532 * t4_alloc_mac_filt - allocates exact-match filters for MAC addresses
3533 * @adap: the adapter
3534 * @mbox: mailbox to use for the FW command
3535 * @viid: the VI id
3536 * @free: if true any existing filters for this VI id are first removed
3537 * @naddr: the number of MAC addresses to allocate filters for (up to 7)
3538 * @addr: the MAC address(es)
3539 * @idx: where to store the index of each allocated filter
3540 * @hash: pointer to hash address filter bitmap
3541 * @sleep_ok: call is allowed to sleep
3542 *
3543 * Allocates an exact-match filter for each of the supplied addresses and
3544 * sets it to the corresponding address. If @idx is not %NULL it should
3545 * have at least @naddr entries, each of which will be set to the index of
3546 * the filter allocated for the corresponding MAC address. If a filter
3547 * could not be allocated for an address its index is set to 0xffff.
3548 * If @hash is not %NULL addresses that fail to allocate an exact filter
3549 * are hashed and update the hash filter bitmap pointed at by @hash.
3550 *
3551 * Returns a negative error number or the number of filters allocated.
3552 */
3553int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
3554 unsigned int viid, bool free, unsigned int naddr,
3555 const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok)
3556{
3557 int i, ret;
3558 struct fw_vi_mac_cmd c;
3559 struct fw_vi_mac_exact *p;
d14807dd 3560 unsigned int max_naddr = is_t4(adap->params.chip) ?
0a57a536
SR
3561 NUM_MPS_CLS_SRAM_L_INSTANCES :
3562 NUM_MPS_T5_CLS_SRAM_L_INSTANCES;
56d36be4
DM
3563
3564 if (naddr > 7)
3565 return -EINVAL;
3566
3567 memset(&c, 0, sizeof(c));
e2ac9628
HS
3568 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_MAC_CMD) | FW_CMD_REQUEST_F |
3569 FW_CMD_WRITE_F | (free ? FW_CMD_EXEC_F : 0) |
2b5fb1f2
HS
3570 FW_VI_MAC_CMD_VIID_V(viid));
3571 c.freemacs_to_len16 = htonl(FW_VI_MAC_CMD_FREEMACS_V(free) |
e2ac9628 3572 FW_CMD_LEN16_V((naddr + 2) / 2));
56d36be4
DM
3573
3574 for (i = 0, p = c.u.exact; i < naddr; i++, p++) {
2b5fb1f2
HS
3575 p->valid_to_idx = htons(FW_VI_MAC_CMD_VALID_F |
3576 FW_VI_MAC_CMD_IDX_V(FW_VI_MAC_ADD_MAC));
56d36be4
DM
3577 memcpy(p->macaddr, addr[i], sizeof(p->macaddr));
3578 }
3579
3580 ret = t4_wr_mbox_meat(adap, mbox, &c, sizeof(c), &c, sleep_ok);
3581 if (ret)
3582 return ret;
3583
3584 for (i = 0, p = c.u.exact; i < naddr; i++, p++) {
2b5fb1f2 3585 u16 index = FW_VI_MAC_CMD_IDX_G(ntohs(p->valid_to_idx));
56d36be4
DM
3586
3587 if (idx)
0a57a536
SR
3588 idx[i] = index >= max_naddr ? 0xffff : index;
3589 if (index < max_naddr)
56d36be4
DM
3590 ret++;
3591 else if (hash)
ce9aeb58 3592 *hash |= (1ULL << hash_mac_addr(addr[i]));
56d36be4
DM
3593 }
3594 return ret;
3595}
3596
3597/**
3598 * t4_change_mac - modifies the exact-match filter for a MAC address
3599 * @adap: the adapter
3600 * @mbox: mailbox to use for the FW command
3601 * @viid: the VI id
3602 * @idx: index of existing filter for old value of MAC address, or -1
3603 * @addr: the new MAC address value
3604 * @persist: whether a new MAC allocation should be persistent
3605 * @add_smt: if true also add the address to the HW SMT
3606 *
3607 * Modifies an exact-match filter and sets it to the new MAC address.
3608 * Note that in general it is not possible to modify the value of a given
3609 * filter so the generic way to modify an address filter is to free the one
3610 * being used by the old address value and allocate a new filter for the
3611 * new address value. @idx can be -1 if the address is a new addition.
3612 *
3613 * Returns a negative error number or the index of the filter with the new
3614 * MAC value.
3615 */
3616int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
3617 int idx, const u8 *addr, bool persist, bool add_smt)
3618{
3619 int ret, mode;
3620 struct fw_vi_mac_cmd c;
3621 struct fw_vi_mac_exact *p = c.u.exact;
d14807dd 3622 unsigned int max_mac_addr = is_t4(adap->params.chip) ?
0a57a536
SR
3623 NUM_MPS_CLS_SRAM_L_INSTANCES :
3624 NUM_MPS_T5_CLS_SRAM_L_INSTANCES;
56d36be4
DM
3625
3626 if (idx < 0) /* new allocation */
3627 idx = persist ? FW_VI_MAC_ADD_PERSIST_MAC : FW_VI_MAC_ADD_MAC;
3628 mode = add_smt ? FW_VI_MAC_SMT_AND_MPSTCAM : FW_VI_MAC_MPS_TCAM_ENTRY;
3629
3630 memset(&c, 0, sizeof(c));
e2ac9628 3631 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_MAC_CMD) | FW_CMD_REQUEST_F |
2b5fb1f2 3632 FW_CMD_WRITE_F | FW_VI_MAC_CMD_VIID_V(viid));
e2ac9628 3633 c.freemacs_to_len16 = htonl(FW_CMD_LEN16_V(1));
2b5fb1f2
HS
3634 p->valid_to_idx = htons(FW_VI_MAC_CMD_VALID_F |
3635 FW_VI_MAC_CMD_SMAC_RESULT_V(mode) |
3636 FW_VI_MAC_CMD_IDX_V(idx));
56d36be4
DM
3637 memcpy(p->macaddr, addr, sizeof(p->macaddr));
3638
3639 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
3640 if (ret == 0) {
2b5fb1f2 3641 ret = FW_VI_MAC_CMD_IDX_G(ntohs(p->valid_to_idx));
0a57a536 3642 if (ret >= max_mac_addr)
56d36be4
DM
3643 ret = -ENOMEM;
3644 }
3645 return ret;
3646}
3647
3648/**
3649 * t4_set_addr_hash - program the MAC inexact-match hash filter
3650 * @adap: the adapter
3651 * @mbox: mailbox to use for the FW command
3652 * @viid: the VI id
3653 * @ucast: whether the hash filter should also match unicast addresses
3654 * @vec: the value to be written to the hash filter
3655 * @sleep_ok: call is allowed to sleep
3656 *
3657 * Sets the 64-bit inexact-match hash filter for a virtual interface.
3658 */
3659int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
3660 bool ucast, u64 vec, bool sleep_ok)
3661{
3662 struct fw_vi_mac_cmd c;
3663
3664 memset(&c, 0, sizeof(c));
e2ac9628 3665 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_MAC_CMD) | FW_CMD_REQUEST_F |
2b5fb1f2
HS
3666 FW_CMD_WRITE_F | FW_VI_ENABLE_CMD_VIID_V(viid));
3667 c.freemacs_to_len16 = htonl(FW_VI_MAC_CMD_HASHVECEN_F |
3668 FW_VI_MAC_CMD_HASHUNIEN_V(ucast) |
e2ac9628 3669 FW_CMD_LEN16_V(1));
56d36be4
DM
3670 c.u.hash.hashvec = cpu_to_be64(vec);
3671 return t4_wr_mbox_meat(adap, mbox, &c, sizeof(c), NULL, sleep_ok);
3672}
3673
688848b1
AB
3674/**
3675 * t4_enable_vi_params - enable/disable a virtual interface
3676 * @adap: the adapter
3677 * @mbox: mailbox to use for the FW command
3678 * @viid: the VI id
3679 * @rx_en: 1=enable Rx, 0=disable Rx
3680 * @tx_en: 1=enable Tx, 0=disable Tx
3681 * @dcb_en: 1=enable delivery of Data Center Bridging messages.
3682 *
3683 * Enables/disables a virtual interface. Note that setting DCB Enable
3684 * only makes sense when enabling a Virtual Interface ...
3685 */
3686int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
3687 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en)
3688{
3689 struct fw_vi_enable_cmd c;
3690
3691 memset(&c, 0, sizeof(c));
e2ac9628 3692 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_ENABLE_CMD) | FW_CMD_REQUEST_F |
2b5fb1f2 3693 FW_CMD_EXEC_F | FW_VI_ENABLE_CMD_VIID_V(viid));
688848b1 3694
2b5fb1f2
HS
3695 c.ien_to_len16 = htonl(FW_VI_ENABLE_CMD_IEN_V(rx_en) |
3696 FW_VI_ENABLE_CMD_EEN_V(tx_en) | FW_LEN16(c) |
3697 FW_VI_ENABLE_CMD_DCB_INFO_V(dcb_en));
30f00847 3698 return t4_wr_mbox_ns(adap, mbox, &c, sizeof(c), NULL);
688848b1
AB
3699}
3700
56d36be4
DM
3701/**
3702 * t4_enable_vi - enable/disable a virtual interface
3703 * @adap: the adapter
3704 * @mbox: mailbox to use for the FW command
3705 * @viid: the VI id
3706 * @rx_en: 1=enable Rx, 0=disable Rx
3707 * @tx_en: 1=enable Tx, 0=disable Tx
3708 *
3709 * Enables/disables a virtual interface.
3710 */
3711int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
3712 bool rx_en, bool tx_en)
3713{
688848b1 3714 return t4_enable_vi_params(adap, mbox, viid, rx_en, tx_en, 0);
56d36be4
DM
3715}
3716
3717/**
3718 * t4_identify_port - identify a VI's port by blinking its LED
3719 * @adap: the adapter
3720 * @mbox: mailbox to use for the FW command
3721 * @viid: the VI id
3722 * @nblinks: how many times to blink LED at 2.5 Hz
3723 *
3724 * Identifies a VI's port by blinking its LED.
3725 */
3726int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
3727 unsigned int nblinks)
3728{
3729 struct fw_vi_enable_cmd c;
3730
0062b15c 3731 memset(&c, 0, sizeof(c));
e2ac9628 3732 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_ENABLE_CMD) | FW_CMD_REQUEST_F |
2b5fb1f2
HS
3733 FW_CMD_EXEC_F | FW_VI_ENABLE_CMD_VIID_V(viid));
3734 c.ien_to_len16 = htonl(FW_VI_ENABLE_CMD_LED_F | FW_LEN16(c));
56d36be4
DM
3735 c.blinkdur = htons(nblinks);
3736 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
56d36be4
DM
3737}
3738
3739/**
3740 * t4_iq_free - free an ingress queue and its FLs
3741 * @adap: the adapter
3742 * @mbox: mailbox to use for the FW command
3743 * @pf: the PF owning the queues
3744 * @vf: the VF owning the queues
3745 * @iqtype: the ingress queue type
3746 * @iqid: ingress queue id
3747 * @fl0id: FL0 queue id or 0xffff if no attached FL0
3748 * @fl1id: FL1 queue id or 0xffff if no attached FL1
3749 *
3750 * Frees an ingress queue and its associated FLs, if any.
3751 */
3752int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3753 unsigned int vf, unsigned int iqtype, unsigned int iqid,
3754 unsigned int fl0id, unsigned int fl1id)
3755{
3756 struct fw_iq_cmd c;
3757
3758 memset(&c, 0, sizeof(c));
e2ac9628 3759 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_IQ_CMD) | FW_CMD_REQUEST_F |
6e4b51a6
HS
3760 FW_CMD_EXEC_F | FW_IQ_CMD_PFN_V(pf) |
3761 FW_IQ_CMD_VFN_V(vf));
3762 c.alloc_to_len16 = htonl(FW_IQ_CMD_FREE_F | FW_LEN16(c));
3763 c.type_to_iqandstindex = htonl(FW_IQ_CMD_TYPE_V(iqtype));
56d36be4
DM
3764 c.iqid = htons(iqid);
3765 c.fl0id = htons(fl0id);
3766 c.fl1id = htons(fl1id);
3767 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3768}
3769
3770/**
3771 * t4_eth_eq_free - free an Ethernet egress queue
3772 * @adap: the adapter
3773 * @mbox: mailbox to use for the FW command
3774 * @pf: the PF owning the queue
3775 * @vf: the VF owning the queue
3776 * @eqid: egress queue id
3777 *
3778 * Frees an Ethernet egress queue.
3779 */
3780int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3781 unsigned int vf, unsigned int eqid)
3782{
3783 struct fw_eq_eth_cmd c;
3784
3785 memset(&c, 0, sizeof(c));
e2ac9628 3786 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_ETH_CMD) | FW_CMD_REQUEST_F |
6e4b51a6
HS
3787 FW_CMD_EXEC_F | FW_EQ_ETH_CMD_PFN_V(pf) |
3788 FW_EQ_ETH_CMD_VFN_V(vf));
3789 c.alloc_to_len16 = htonl(FW_EQ_ETH_CMD_FREE_F | FW_LEN16(c));
3790 c.eqid_pkd = htonl(FW_EQ_ETH_CMD_EQID_V(eqid));
56d36be4
DM
3791 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3792}
3793
3794/**
3795 * t4_ctrl_eq_free - free a control egress queue
3796 * @adap: the adapter
3797 * @mbox: mailbox to use for the FW command
3798 * @pf: the PF owning the queue
3799 * @vf: the VF owning the queue
3800 * @eqid: egress queue id
3801 *
3802 * Frees a control egress queue.
3803 */
3804int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3805 unsigned int vf, unsigned int eqid)
3806{
3807 struct fw_eq_ctrl_cmd c;
3808
3809 memset(&c, 0, sizeof(c));
e2ac9628 3810 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_CTRL_CMD) | FW_CMD_REQUEST_F |
6e4b51a6
HS
3811 FW_CMD_EXEC_F | FW_EQ_CTRL_CMD_PFN_V(pf) |
3812 FW_EQ_CTRL_CMD_VFN_V(vf));
3813 c.alloc_to_len16 = htonl(FW_EQ_CTRL_CMD_FREE_F | FW_LEN16(c));
3814 c.cmpliqid_eqid = htonl(FW_EQ_CTRL_CMD_EQID_V(eqid));
56d36be4
DM
3815 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3816}
3817
3818/**
3819 * t4_ofld_eq_free - free an offload egress queue
3820 * @adap: the adapter
3821 * @mbox: mailbox to use for the FW command
3822 * @pf: the PF owning the queue
3823 * @vf: the VF owning the queue
3824 * @eqid: egress queue id
3825 *
3826 * Frees a control egress queue.
3827 */
3828int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3829 unsigned int vf, unsigned int eqid)
3830{
3831 struct fw_eq_ofld_cmd c;
3832
3833 memset(&c, 0, sizeof(c));
e2ac9628 3834 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_OFLD_CMD) | FW_CMD_REQUEST_F |
6e4b51a6
HS
3835 FW_CMD_EXEC_F | FW_EQ_OFLD_CMD_PFN_V(pf) |
3836 FW_EQ_OFLD_CMD_VFN_V(vf));
3837 c.alloc_to_len16 = htonl(FW_EQ_OFLD_CMD_FREE_F | FW_LEN16(c));
3838 c.eqid_pkd = htonl(FW_EQ_OFLD_CMD_EQID_V(eqid));
56d36be4
DM
3839 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3840}
3841
3842/**
3843 * t4_handle_fw_rpl - process a FW reply message
3844 * @adap: the adapter
3845 * @rpl: start of the FW message
3846 *
3847 * Processes a FW message, such as link state change messages.
3848 */
3849int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl)
3850{
3851 u8 opcode = *(const u8 *)rpl;
3852
3853 if (opcode == FW_PORT_CMD) { /* link/module state change message */
3854 int speed = 0, fc = 0;
3855 const struct fw_port_cmd *p = (void *)rpl;
2b5fb1f2 3856 int chan = FW_PORT_CMD_PORTID_G(ntohl(p->op_to_portid));
56d36be4
DM
3857 int port = adap->chan_map[chan];
3858 struct port_info *pi = adap2pinfo(adap, port);
3859 struct link_config *lc = &pi->link_cfg;
3860 u32 stat = ntohl(p->u.info.lstatus_to_modtype);
2b5fb1f2
HS
3861 int link_ok = (stat & FW_PORT_CMD_LSTATUS_F) != 0;
3862 u32 mod = FW_PORT_CMD_MODTYPE_G(stat);
56d36be4 3863
2b5fb1f2 3864 if (stat & FW_PORT_CMD_RXPAUSE_F)
56d36be4 3865 fc |= PAUSE_RX;
2b5fb1f2 3866 if (stat & FW_PORT_CMD_TXPAUSE_F)
56d36be4 3867 fc |= PAUSE_TX;
2b5fb1f2 3868 if (stat & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_100M))
e8b39015 3869 speed = 100;
2b5fb1f2 3870 else if (stat & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_1G))
e8b39015 3871 speed = 1000;
2b5fb1f2 3872 else if (stat & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_10G))
e8b39015 3873 speed = 10000;
2b5fb1f2 3874 else if (stat & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_40G))
e8b39015 3875 speed = 40000;
56d36be4
DM
3876
3877 if (link_ok != lc->link_ok || speed != lc->speed ||
3878 fc != lc->fc) { /* something changed */
3879 lc->link_ok = link_ok;
3880 lc->speed = speed;
3881 lc->fc = fc;
444018a7 3882 lc->supported = be16_to_cpu(p->u.info.pcap);
56d36be4
DM
3883 t4_os_link_changed(adap, port, link_ok);
3884 }
3885 if (mod != pi->mod_type) {
3886 pi->mod_type = mod;
3887 t4_os_portmod_changed(adap, port);
3888 }
3889 }
3890 return 0;
3891}
3892
1dd06ae8 3893static void get_pci_mode(struct adapter *adapter, struct pci_params *p)
56d36be4
DM
3894{
3895 u16 val;
56d36be4 3896
e5c8ae5f
JL
3897 if (pci_is_pcie(adapter->pdev)) {
3898 pcie_capability_read_word(adapter->pdev, PCI_EXP_LNKSTA, &val);
56d36be4
DM
3899 p->speed = val & PCI_EXP_LNKSTA_CLS;
3900 p->width = (val & PCI_EXP_LNKSTA_NLW) >> 4;
3901 }
3902}
3903
3904/**
3905 * init_link_config - initialize a link's SW state
3906 * @lc: structure holding the link state
3907 * @caps: link capabilities
3908 *
3909 * Initializes the SW state maintained for each link, including the link's
3910 * capabilities and default speed/flow-control/autonegotiation settings.
3911 */
1dd06ae8 3912static void init_link_config(struct link_config *lc, unsigned int caps)
56d36be4
DM
3913{
3914 lc->supported = caps;
3915 lc->requested_speed = 0;
3916 lc->speed = 0;
3917 lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
3918 if (lc->supported & FW_PORT_CAP_ANEG) {
3919 lc->advertising = lc->supported & ADVERT_MASK;
3920 lc->autoneg = AUTONEG_ENABLE;
3921 lc->requested_fc |= PAUSE_AUTONEG;
3922 } else {
3923 lc->advertising = 0;
3924 lc->autoneg = AUTONEG_DISABLE;
3925 }
3926}
3927
8203b509
HS
3928#define CIM_PF_NOACCESS 0xeeeeeeee
3929
3930int t4_wait_dev_ready(void __iomem *regs)
56d36be4 3931{
8203b509
HS
3932 u32 whoami;
3933
3934 whoami = readl(regs + PL_WHOAMI);
3935 if (whoami != 0xffffffff && whoami != CIM_PF_NOACCESS)
56d36be4 3936 return 0;
8203b509 3937
56d36be4 3938 msleep(500);
8203b509
HS
3939 whoami = readl(regs + PL_WHOAMI);
3940 return (whoami != 0xffffffff && whoami != CIM_PF_NOACCESS ? 0 : -EIO);
56d36be4
DM
3941}
3942
fe2ee139
HS
3943struct flash_desc {
3944 u32 vendor_and_model_id;
3945 u32 size_mb;
3946};
3947
91744948 3948static int get_flash_params(struct adapter *adap)
900a6596 3949{
fe2ee139
HS
3950 /* Table for non-Numonix supported flash parts. Numonix parts are left
3951 * to the preexisting code. All flash parts have 64KB sectors.
3952 */
3953 static struct flash_desc supported_flash[] = {
3954 { 0x150201, 4 << 20 }, /* Spansion 4MB S25FL032P */
3955 };
3956
900a6596
DM
3957 int ret;
3958 u32 info;
3959
3960 ret = sf1_write(adap, 1, 1, 0, SF_RD_ID);
3961 if (!ret)
3962 ret = sf1_read(adap, 3, 0, 1, &info);
3963 t4_write_reg(adap, SF_OP, 0); /* unlock SF */
3964 if (ret)
3965 return ret;
3966
fe2ee139
HS
3967 for (ret = 0; ret < ARRAY_SIZE(supported_flash); ++ret)
3968 if (supported_flash[ret].vendor_and_model_id == info) {
3969 adap->params.sf_size = supported_flash[ret].size_mb;
3970 adap->params.sf_nsec =
3971 adap->params.sf_size / SF_SEC_SIZE;
3972 return 0;
3973 }
3974
900a6596
DM
3975 if ((info & 0xff) != 0x20) /* not a Numonix flash */
3976 return -EINVAL;
3977 info >>= 16; /* log2 of size */
3978 if (info >= 0x14 && info < 0x18)
3979 adap->params.sf_nsec = 1 << (info - 16);
3980 else if (info == 0x18)
3981 adap->params.sf_nsec = 64;
3982 else
3983 return -EINVAL;
3984 adap->params.sf_size = 1 << info;
3985 adap->params.sf_fw_start =
89c3a86c 3986 t4_read_reg(adap, CIM_BOOT_CFG_A) & BOOTADDR_M;
c290607e
HS
3987
3988 if (adap->params.sf_size < FLASH_MIN_SIZE)
3989 dev_warn(adap->pdev_dev, "WARNING!!! FLASH size %#x < %#x!!!\n",
3990 adap->params.sf_size, FLASH_MIN_SIZE);
900a6596
DM
3991 return 0;
3992}
3993
56d36be4
DM
3994/**
3995 * t4_prep_adapter - prepare SW and HW for operation
3996 * @adapter: the adapter
3997 * @reset: if true perform a HW reset
3998 *
3999 * Initialize adapter SW state for the various HW modules, set initial
4000 * values for some adapter tunables, take PHYs out of reset, and
4001 * initialize the MDIO interface.
4002 */
91744948 4003int t4_prep_adapter(struct adapter *adapter)
56d36be4 4004{
0a57a536
SR
4005 int ret, ver;
4006 uint16_t device_id;
d14807dd 4007 u32 pl_rev;
56d36be4 4008
56d36be4 4009 get_pci_mode(adapter, &adapter->params.pci);
d14807dd 4010 pl_rev = G_REV(t4_read_reg(adapter, PL_REV));
56d36be4 4011
900a6596
DM
4012 ret = get_flash_params(adapter);
4013 if (ret < 0) {
4014 dev_err(adapter->pdev_dev, "error %d identifying flash\n", ret);
4015 return ret;
4016 }
4017
0a57a536
SR
4018 /* Retrieve adapter's device ID
4019 */
4020 pci_read_config_word(adapter->pdev, PCI_DEVICE_ID, &device_id);
4021 ver = device_id >> 12;
d14807dd 4022 adapter->params.chip = 0;
0a57a536
SR
4023 switch (ver) {
4024 case CHELSIO_T4:
d14807dd 4025 adapter->params.chip |= CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
0a57a536
SR
4026 break;
4027 case CHELSIO_T5:
d14807dd 4028 adapter->params.chip |= CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
0a57a536
SR
4029 break;
4030 default:
4031 dev_err(adapter->pdev_dev, "Device %d is not supported\n",
4032 device_id);
4033 return -EINVAL;
4034 }
4035
56d36be4
DM
4036 init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
4037
4038 /*
4039 * Default port for debugging in case we can't reach FW.
4040 */
4041 adapter->params.nports = 1;
4042 adapter->params.portvec = 1;
636f9d37 4043 adapter->params.vpd.cclk = 50000;
56d36be4
DM
4044 return 0;
4045}
4046
e85c9a7a 4047/**
dd0bcc0b 4048 * cxgb4_t4_bar2_sge_qregs - return BAR2 SGE Queue register information
e85c9a7a
HS
4049 * @adapter: the adapter
4050 * @qid: the Queue ID
4051 * @qtype: the Ingress or Egress type for @qid
4052 * @pbar2_qoffset: BAR2 Queue Offset
4053 * @pbar2_qid: BAR2 Queue ID or 0 for Queue ID inferred SGE Queues
4054 *
4055 * Returns the BAR2 SGE Queue Registers information associated with the
4056 * indicated Absolute Queue ID. These are passed back in return value
4057 * pointers. @qtype should be T4_BAR2_QTYPE_EGRESS for Egress Queue
4058 * and T4_BAR2_QTYPE_INGRESS for Ingress Queues.
4059 *
4060 * This may return an error which indicates that BAR2 SGE Queue
4061 * registers aren't available. If an error is not returned, then the
4062 * following values are returned:
4063 *
4064 * *@pbar2_qoffset: the BAR2 Offset of the @qid Registers
4065 * *@pbar2_qid: the BAR2 SGE Queue ID or 0 of @qid
4066 *
4067 * If the returned BAR2 Queue ID is 0, then BAR2 SGE registers which
4068 * require the "Inferred Queue ID" ability may be used. E.g. the
4069 * Write Combining Doorbell Buffer. If the BAR2 Queue ID is not 0,
4070 * then these "Inferred Queue ID" register may not be used.
4071 */
dd0bcc0b 4072int cxgb4_t4_bar2_sge_qregs(struct adapter *adapter,
e85c9a7a
HS
4073 unsigned int qid,
4074 enum t4_bar2_qtype qtype,
4075 u64 *pbar2_qoffset,
4076 unsigned int *pbar2_qid)
4077{
4078 unsigned int page_shift, page_size, qpp_shift, qpp_mask;
4079 u64 bar2_page_offset, bar2_qoffset;
4080 unsigned int bar2_qid, bar2_qid_offset, bar2_qinferred;
4081
4082 /* T4 doesn't support BAR2 SGE Queue registers.
4083 */
4084 if (is_t4(adapter->params.chip))
4085 return -EINVAL;
4086
4087 /* Get our SGE Page Size parameters.
4088 */
4089 page_shift = adapter->params.sge.hps + 10;
4090 page_size = 1 << page_shift;
4091
4092 /* Get the right Queues per Page parameters for our Queue.
4093 */
4094 qpp_shift = (qtype == T4_BAR2_QTYPE_EGRESS
4095 ? adapter->params.sge.eq_qpp
4096 : adapter->params.sge.iq_qpp);
4097 qpp_mask = (1 << qpp_shift) - 1;
4098
4099 /* Calculate the basics of the BAR2 SGE Queue register area:
4100 * o The BAR2 page the Queue registers will be in.
4101 * o The BAR2 Queue ID.
4102 * o The BAR2 Queue ID Offset into the BAR2 page.
4103 */
4104 bar2_page_offset = ((qid >> qpp_shift) << page_shift);
4105 bar2_qid = qid & qpp_mask;
4106 bar2_qid_offset = bar2_qid * SGE_UDB_SIZE;
4107
4108 /* If the BAR2 Queue ID Offset is less than the Page Size, then the
4109 * hardware will infer the Absolute Queue ID simply from the writes to
4110 * the BAR2 Queue ID Offset within the BAR2 Page (and we need to use a
4111 * BAR2 Queue ID of 0 for those writes). Otherwise, we'll simply
4112 * write to the first BAR2 SGE Queue Area within the BAR2 Page with
4113 * the BAR2 Queue ID and the hardware will infer the Absolute Queue ID
4114 * from the BAR2 Page and BAR2 Queue ID.
4115 *
4116 * One important censequence of this is that some BAR2 SGE registers
4117 * have a "Queue ID" field and we can write the BAR2 SGE Queue ID
4118 * there. But other registers synthesize the SGE Queue ID purely
4119 * from the writes to the registers -- the Write Combined Doorbell
4120 * Buffer is a good example. These BAR2 SGE Registers are only
4121 * available for those BAR2 SGE Register areas where the SGE Absolute
4122 * Queue ID can be inferred from simple writes.
4123 */
4124 bar2_qoffset = bar2_page_offset;
4125 bar2_qinferred = (bar2_qid_offset < page_size);
4126 if (bar2_qinferred) {
4127 bar2_qoffset += bar2_qid_offset;
4128 bar2_qid = 0;
4129 }
4130
4131 *pbar2_qoffset = bar2_qoffset;
4132 *pbar2_qid = bar2_qid;
4133 return 0;
4134}
4135
4136/**
4137 * t4_init_sge_params - initialize adap->params.sge
4138 * @adapter: the adapter
4139 *
4140 * Initialize various fields of the adapter's SGE Parameters structure.
4141 */
4142int t4_init_sge_params(struct adapter *adapter)
4143{
4144 struct sge_params *sge_params = &adapter->params.sge;
4145 u32 hps, qpp;
4146 unsigned int s_hps, s_qpp;
4147
4148 /* Extract the SGE Page Size for our PF.
4149 */
f612b815 4150 hps = t4_read_reg(adapter, SGE_HOST_PAGE_SIZE_A);
e85c9a7a
HS
4151 s_hps = (HOSTPAGESIZEPF0_S +
4152 (HOSTPAGESIZEPF1_S - HOSTPAGESIZEPF0_S) * adapter->fn);
4153 sge_params->hps = ((hps >> s_hps) & HOSTPAGESIZEPF0_M);
4154
4155 /* Extract the SGE Egress and Ingess Queues Per Page for our PF.
4156 */
4157 s_qpp = (QUEUESPERPAGEPF0_S +
4158 (QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) * adapter->fn);
f612b815
HS
4159 qpp = t4_read_reg(adapter, SGE_EGRESS_QUEUES_PER_PAGE_PF_A);
4160 sge_params->eq_qpp = ((qpp >> s_qpp) & QUEUESPERPAGEPF0_M);
f061de42 4161 qpp = t4_read_reg(adapter, SGE_INGRESS_QUEUES_PER_PAGE_PF_A);
f612b815 4162 sge_params->iq_qpp = ((qpp >> s_qpp) & QUEUESPERPAGEPF0_M);
e85c9a7a
HS
4163
4164 return 0;
4165}
4166
dcf7b6f5
KS
4167/**
4168 * t4_init_tp_params - initialize adap->params.tp
4169 * @adap: the adapter
4170 *
4171 * Initialize various fields of the adapter's TP Parameters structure.
4172 */
4173int t4_init_tp_params(struct adapter *adap)
4174{
4175 int chan;
4176 u32 v;
4177
837e4a42
HS
4178 v = t4_read_reg(adap, TP_TIMER_RESOLUTION_A);
4179 adap->params.tp.tre = TIMERRESOLUTION_G(v);
4180 adap->params.tp.dack_re = DELAYEDACKRESOLUTION_G(v);
dcf7b6f5
KS
4181
4182 /* MODQ_REQ_MAP defaults to setting queues 0-3 to chan 0-3 */
4183 for (chan = 0; chan < NCHAN; chan++)
4184 adap->params.tp.tx_modq[chan] = chan;
4185
4186 /* Cache the adapter's Compressed Filter Mode and global Incress
4187 * Configuration.
4188 */
837e4a42 4189 t4_read_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
dcf7b6f5 4190 &adap->params.tp.vlan_pri_map, 1,
837e4a42
HS
4191 TP_VLAN_PRI_MAP_A);
4192 t4_read_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
dcf7b6f5 4193 &adap->params.tp.ingress_config, 1,
837e4a42 4194 TP_INGRESS_CONFIG_A);
dcf7b6f5
KS
4195
4196 /* Now that we have TP_VLAN_PRI_MAP cached, we can calculate the field
4197 * shift positions of several elements of the Compressed Filter Tuple
4198 * for this adapter which we need frequently ...
4199 */
4200 adap->params.tp.vlan_shift = t4_filter_field_shift(adap, F_VLAN);
4201 adap->params.tp.vnic_shift = t4_filter_field_shift(adap, F_VNIC_ID);
4202 adap->params.tp.port_shift = t4_filter_field_shift(adap, F_PORT);
4203 adap->params.tp.protocol_shift = t4_filter_field_shift(adap,
4204 F_PROTOCOL);
4205
4206 /* If TP_INGRESS_CONFIG.VNID == 0, then TP_VLAN_PRI_MAP.VNIC_ID
4207 * represents the presense of an Outer VLAN instead of a VNIC ID.
4208 */
4209 if ((adap->params.tp.ingress_config & F_VNIC) == 0)
4210 adap->params.tp.vnic_shift = -1;
4211
4212 return 0;
4213}
4214
4215/**
4216 * t4_filter_field_shift - calculate filter field shift
4217 * @adap: the adapter
4218 * @filter_sel: the desired field (from TP_VLAN_PRI_MAP bits)
4219 *
4220 * Return the shift position of a filter field within the Compressed
4221 * Filter Tuple. The filter field is specified via its selection bit
4222 * within TP_VLAN_PRI_MAL (filter mode). E.g. F_VLAN.
4223 */
4224int t4_filter_field_shift(const struct adapter *adap, int filter_sel)
4225{
4226 unsigned int filter_mode = adap->params.tp.vlan_pri_map;
4227 unsigned int sel;
4228 int field_shift;
4229
4230 if ((filter_mode & filter_sel) == 0)
4231 return -1;
4232
4233 for (sel = 1, field_shift = 0; sel < filter_sel; sel <<= 1) {
4234 switch (filter_mode & sel) {
4235 case F_FCOE:
4236 field_shift += W_FT_FCOE;
4237 break;
4238 case F_PORT:
4239 field_shift += W_FT_PORT;
4240 break;
4241 case F_VNIC_ID:
4242 field_shift += W_FT_VNIC_ID;
4243 break;
4244 case F_VLAN:
4245 field_shift += W_FT_VLAN;
4246 break;
4247 case F_TOS:
4248 field_shift += W_FT_TOS;
4249 break;
4250 case F_PROTOCOL:
4251 field_shift += W_FT_PROTOCOL;
4252 break;
4253 case F_ETHERTYPE:
4254 field_shift += W_FT_ETHERTYPE;
4255 break;
4256 case F_MACMATCH:
4257 field_shift += W_FT_MACMATCH;
4258 break;
4259 case F_MPSHITTYPE:
4260 field_shift += W_FT_MPSHITTYPE;
4261 break;
4262 case F_FRAGMENTATION:
4263 field_shift += W_FT_FRAGMENTATION;
4264 break;
4265 }
4266 }
4267 return field_shift;
4268}
4269
91744948 4270int t4_port_init(struct adapter *adap, int mbox, int pf, int vf)
56d36be4
DM
4271{
4272 u8 addr[6];
4273 int ret, i, j = 0;
4274 struct fw_port_cmd c;
f796564a 4275 struct fw_rss_vi_config_cmd rvc;
56d36be4
DM
4276
4277 memset(&c, 0, sizeof(c));
f796564a 4278 memset(&rvc, 0, sizeof(rvc));
56d36be4
DM
4279
4280 for_each_port(adap, i) {
4281 unsigned int rss_size;
4282 struct port_info *p = adap2pinfo(adap, i);
4283
4284 while ((adap->params.portvec & (1 << j)) == 0)
4285 j++;
4286
e2ac9628
HS
4287 c.op_to_portid = htonl(FW_CMD_OP_V(FW_PORT_CMD) |
4288 FW_CMD_REQUEST_F | FW_CMD_READ_F |
2b5fb1f2 4289 FW_PORT_CMD_PORTID_V(j));
56d36be4 4290 c.action_to_len16 = htonl(
2b5fb1f2 4291 FW_PORT_CMD_ACTION_V(FW_PORT_ACTION_GET_PORT_INFO) |
56d36be4
DM
4292 FW_LEN16(c));
4293 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
4294 if (ret)
4295 return ret;
4296
4297 ret = t4_alloc_vi(adap, mbox, j, pf, vf, 1, addr, &rss_size);
4298 if (ret < 0)
4299 return ret;
4300
4301 p->viid = ret;
4302 p->tx_chan = j;
4303 p->lport = j;
4304 p->rss_size = rss_size;
4305 memcpy(adap->port[i]->dev_addr, addr, ETH_ALEN);
40c9f8ab 4306 adap->port[i]->dev_port = j;
56d36be4
DM
4307
4308 ret = ntohl(c.u.info.lstatus_to_modtype);
2b5fb1f2
HS
4309 p->mdio_addr = (ret & FW_PORT_CMD_MDIOCAP_F) ?
4310 FW_PORT_CMD_MDIOADDR_G(ret) : -1;
4311 p->port_type = FW_PORT_CMD_PTYPE_G(ret);
a0881cab 4312 p->mod_type = FW_PORT_MOD_TYPE_NA;
56d36be4 4313
e2ac9628
HS
4314 rvc.op_to_viid = htonl(FW_CMD_OP_V(FW_RSS_VI_CONFIG_CMD) |
4315 FW_CMD_REQUEST_F | FW_CMD_READ_F |
f796564a
DM
4316 FW_RSS_VI_CONFIG_CMD_VIID(p->viid));
4317 rvc.retval_len16 = htonl(FW_LEN16(rvc));
4318 ret = t4_wr_mbox(adap, mbox, &rvc, sizeof(rvc), &rvc);
4319 if (ret)
4320 return ret;
4321 p->rss_mode = ntohl(rvc.u.basicvirtual.defaultq_to_udpen);
4322
56d36be4
DM
4323 init_link_config(&p->link_cfg, ntohs(c.u.info.pcap));
4324 j++;
4325 }
4326 return 0;
4327}
This page took 0.625169 seconds and 5 git commands to generate.