drivers/net: Remove alloc_etherdev error messages
[deliverable/linux.git] / drivers / net / ethernet / realtek / 8139too.c
CommitLineData
1da177e4
LT
1/*
2
3 8139too.c: A RealTek RTL-8139 Fast Ethernet driver for Linux.
4
5 Maintained by Jeff Garzik <jgarzik@pobox.com>
6 Copyright 2000-2002 Jeff Garzik
7
8 Much code comes from Donald Becker's rtl8139.c driver,
9 versions 1.13 and older. This driver was originally based
10 on rtl8139.c version 1.07. Header of rtl8139.c version 1.13:
11
12 -----<snip>-----
13
14 Written 1997-2001 by Donald Becker.
15 This software may be used and distributed according to the
16 terms of the GNU General Public License (GPL), incorporated
17 herein by reference. Drivers based on or derived from this
18 code fall under the GPL and must retain the authorship,
19 copyright and license notice. This file is not a complete
20 program and may only be used when the entire operating
21 system is licensed under the GPL.
22
23 This driver is for boards based on the RTL8129 and RTL8139
24 PCI ethernet chips.
25
26 The author may be reached as becker@scyld.com, or C/O Scyld
27 Computing Corporation 410 Severn Ave., Suite 210 Annapolis
28 MD 21403
29
30 Support and updates available at
31 http://www.scyld.com/network/rtl8139.html
32
33 Twister-tuning table provided by Kinston
34 <shangh@realtek.com.tw>.
35
36 -----<snip>-----
37
38 This software may be used and distributed according to the terms
39 of the GNU General Public License, incorporated herein by reference.
40
41 Contributors:
42
43 Donald Becker - he wrote the original driver, kudos to him!
44 (but please don't e-mail him for support, this isn't his driver)
45
46 Tigran Aivazian - bug fixes, skbuff free cleanup
47
48 Martin Mares - suggestions for PCI cleanup
49
50 David S. Miller - PCI DMA and softnet updates
51
52 Ernst Gill - fixes ported from BSD driver
53
54 Daniel Kobras - identified specific locations of
55 posted MMIO write bugginess
56
57 Gerard Sharp - bug fix, testing and feedback
58
59 David Ford - Rx ring wrap fix
60
61 Dan DeMaggio - swapped RTL8139 cards with me, and allowed me
62 to find and fix a crucial bug on older chipsets.
63
64 Donald Becker/Chris Butterworth/Marcus Westergren -
65 Noticed various Rx packet size-related buglets.
66
67 Santiago Garcia Mantinan - testing and feedback
68
69 Jens David - 2.2.x kernel backports
70
71 Martin Dennett - incredibly helpful insight on undocumented
72 features of the 8139 chips
73
74 Jean-Jacques Michel - bug fix
75
96de0e25 76 Tobias Ringström - Rx interrupt status checking suggestion
1da177e4
LT
77
78 Andrew Morton - Clear blocked signals, avoid
79 buffer overrun setting current->comm.
80
81 Kalle Olavi Niemitalo - Wake-on-LAN ioctls
82
83 Robert Kuebel - Save kernel thread from dying on any signal.
84
85 Submitting bug reports:
86
87 "rtl8139-diag -mmmaaavvveefN" output
88 enable RTL8139_DEBUG below, and look at 'dmesg' or kernel log
89
90*/
91
497159af
JP
92#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
93
1da177e4 94#define DRV_NAME "8139too"
d5b20697 95#define DRV_VERSION "0.9.28"
1da177e4
LT
96
97
1da177e4
LT
98#include <linux/module.h>
99#include <linux/kernel.h>
100#include <linux/compiler.h>
101#include <linux/pci.h>
102#include <linux/init.h>
a6b7a407 103#include <linux/interrupt.h>
1da177e4
LT
104#include <linux/netdevice.h>
105#include <linux/etherdevice.h>
106#include <linux/rtnetlink.h>
107#include <linux/delay.h>
108#include <linux/ethtool.h>
109#include <linux/mii.h>
110#include <linux/completion.h>
111#include <linux/crc32.h>
a9879c4f
MN
112#include <linux/io.h>
113#include <linux/uaccess.h>
5a0e3ad6 114#include <linux/gfp.h>
1da177e4
LT
115#include <asm/irq.h>
116
117#define RTL8139_DRIVER_NAME DRV_NAME " Fast Ethernet driver " DRV_VERSION
1da177e4
LT
118
119/* Default Message level */
120#define RTL8139_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
121 NETIF_MSG_PROBE | \
122 NETIF_MSG_LINK)
123
124
44456d37
OH
125/* define to 1, 2 or 3 to enable copious debugging info */
126#define RTL8139_DEBUG 0
1da177e4
LT
127
128/* define to 1 to disable lightweight runtime debugging checks */
129#undef RTL8139_NDEBUG
130
131
1da177e4
LT
132#ifdef RTL8139_NDEBUG
133# define assert(expr) do {} while (0)
134#else
135# define assert(expr) \
497159af
JP
136 if (unlikely(!(expr))) { \
137 pr_err("Assertion failed! %s,%s,%s,line=%d\n", \
138 #expr, __FILE__, __func__, __LINE__); \
1da177e4
LT
139 }
140#endif
141
142
143/* A few user-configurable values. */
144/* media options */
145#define MAX_UNITS 8
146static int media[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
147static int full_duplex[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
148
eb581348
DJ
149/* Whether to use MMIO or PIO. Default to MMIO. */
150#ifdef CONFIG_8139TOO_PIO
151static int use_io = 1;
152#else
153static int use_io = 0;
154#endif
155
1da177e4
LT
156/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
157 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
158static int multicast_filter_limit = 32;
159
160/* bitmapped message enable number */
161static int debug = -1;
162
163/*
f3b197ac 164 * Receive ring size
1da177e4
LT
165 * Warning: 64K ring has hardware issues and may lock up.
166 */
167#if defined(CONFIG_SH_DREAMCAST)
2192f395 168#define RX_BUF_IDX 0 /* 8K ring */
1da177e4
LT
169#else
170#define RX_BUF_IDX 2 /* 32K ring */
171#endif
172#define RX_BUF_LEN (8192 << RX_BUF_IDX)
173#define RX_BUF_PAD 16
174#define RX_BUF_WRAP_PAD 2048 /* spare padding to handle lack of packet wrap */
175
176#if RX_BUF_LEN == 65536
177#define RX_BUF_TOT_LEN RX_BUF_LEN
178#else
179#define RX_BUF_TOT_LEN (RX_BUF_LEN + RX_BUF_PAD + RX_BUF_WRAP_PAD)
180#endif
181
182/* Number of Tx descriptor registers. */
183#define NUM_TX_DESC 4
184
185/* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
186#define MAX_ETH_FRAME_SIZE 1536
187
188/* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
189#define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
190#define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
191
192/* PCI Tuning Parameters
193 Threshold is bytes transferred to chip before transmission starts. */
194#define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */
195
196/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
197#define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
198#define RX_DMA_BURST 7 /* Maximum PCI burst, '6' is 1024 */
199#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
200#define TX_RETRY 8 /* 0-15. retries = 16 + (TX_RETRY * 16) */
201
202/* Operational parameters that usually are not changed. */
203/* Time in jiffies before concluding the transmitter is hung. */
204#define TX_TIMEOUT (6*HZ)
205
206
207enum {
208 HAS_MII_XCVR = 0x010000,
209 HAS_CHIP_XCVR = 0x020000,
210 HAS_LNK_CHNG = 0x040000,
211};
212
213#define RTL_NUM_STATS 4 /* number of ETHTOOL_GSTATS u64's */
214#define RTL_REGS_VER 1 /* version of reg. data in ETHTOOL_GREGS */
215#define RTL_MIN_IO_SIZE 0x80
216#define RTL8139B_IO_SIZE 256
217
218#define RTL8129_CAPS HAS_MII_XCVR
a9879c4f 219#define RTL8139_CAPS (HAS_CHIP_XCVR|HAS_LNK_CHNG)
1da177e4
LT
220
221typedef enum {
222 RTL8139 = 0,
223 RTL8129,
224} board_t;
225
226
227/* indexed by board_t, above */
f71e1309 228static const struct {
1da177e4
LT
229 const char *name;
230 u32 hw_flags;
231} board_info[] __devinitdata = {
232 { "RealTek RTL8139", RTL8139_CAPS },
233 { "RealTek RTL8129", RTL8129_CAPS },
234};
235
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(rtl8139_pci_tbl) = {
1da177e4
LT
238 {0x10ec, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
239 {0x10ec, 0x8138, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
240 {0x1113, 0x1211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
241 {0x1500, 0x1360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
242 {0x4033, 0x1360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
243 {0x1186, 0x1300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
244 {0x1186, 0x1340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
245 {0x13d1, 0xab06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
246 {0x1259, 0xa117, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
247 {0x1259, 0xa11e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
248 {0x14ea, 0xab06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
249 {0x14ea, 0xab07, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
250 {0x11db, 0x1234, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
251 {0x1432, 0x9130, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
252 {0x02ac, 0x1012, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
253 {0x018a, 0x0106, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
254 {0x126c, 0x1211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
255 {0x1743, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
f3b197ac 256 {0x021b, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
1da177e4
LT
257
258#ifdef CONFIG_SH_SECUREEDGE5410
259 /* Bogus 8139 silicon reports 8129 without external PROM :-( */
260 {0x10ec, 0x8129, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
261#endif
262#ifdef CONFIG_8139TOO_8129
263 {0x10ec, 0x8129, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8129 },
264#endif
265
266 /* some crazy cards report invalid vendor ids like
267 * 0x0001 here. The other ids are valid and constant,
268 * so we simply don't match on the main vendor id.
269 */
270 {PCI_ANY_ID, 0x8139, 0x10ec, 0x8139, 0, 0, RTL8139 },
271 {PCI_ANY_ID, 0x8139, 0x1186, 0x1300, 0, 0, RTL8139 },
272 {PCI_ANY_ID, 0x8139, 0x13d1, 0xab06, 0, 0, RTL8139 },
273
274 {0,}
275};
276MODULE_DEVICE_TABLE (pci, rtl8139_pci_tbl);
277
278static struct {
279 const char str[ETH_GSTRING_LEN];
280} ethtool_stats_keys[] = {
281 { "early_rx" },
282 { "tx_buf_mapped" },
283 { "tx_timeouts" },
284 { "rx_lost_in_ring" },
285};
286
287/* The rest of these values should never change. */
288
289/* Symbolic offsets to registers. */
290enum RTL8139_registers {
28006c65
JG
291 MAC0 = 0, /* Ethernet hardware address. */
292 MAR0 = 8, /* Multicast filter. */
293 TxStatus0 = 0x10, /* Transmit status (Four 32bit registers). */
294 TxAddr0 = 0x20, /* Tx descriptors (also four 32bit). */
295 RxBuf = 0x30,
296 ChipCmd = 0x37,
297 RxBufPtr = 0x38,
298 RxBufAddr = 0x3A,
299 IntrMask = 0x3C,
300 IntrStatus = 0x3E,
301 TxConfig = 0x40,
302 RxConfig = 0x44,
303 Timer = 0x48, /* A general-purpose counter. */
304 RxMissed = 0x4C, /* 24 bits valid, write clears. */
305 Cfg9346 = 0x50,
306 Config0 = 0x51,
307 Config1 = 0x52,
da8de392 308 TimerInt = 0x54,
28006c65
JG
309 MediaStatus = 0x58,
310 Config3 = 0x59,
311 Config4 = 0x5A, /* absent on RTL-8139A */
312 HltClk = 0x5B,
313 MultiIntr = 0x5C,
314 TxSummary = 0x60,
315 BasicModeCtrl = 0x62,
316 BasicModeStatus = 0x64,
317 NWayAdvert = 0x66,
318 NWayLPAR = 0x68,
319 NWayExpansion = 0x6A,
1da177e4 320 /* Undocumented registers, but required for proper operation. */
28006c65
JG
321 FIFOTMS = 0x70, /* FIFO Control and test. */
322 CSCR = 0x74, /* Chip Status and Configuration Register. */
323 PARA78 = 0x78,
da8de392 324 FlashReg = 0xD4, /* Communication with Flash ROM, four bytes. */
28006c65
JG
325 PARA7c = 0x7c, /* Magic transceiver parameter register. */
326 Config5 = 0xD8, /* absent on RTL-8139A */
1da177e4
LT
327};
328
329enum ClearBitMasks {
28006c65
JG
330 MultiIntrClear = 0xF000,
331 ChipCmdClear = 0xE2,
332 Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
1da177e4
LT
333};
334
335enum ChipCmdBits {
28006c65
JG
336 CmdReset = 0x10,
337 CmdRxEnb = 0x08,
338 CmdTxEnb = 0x04,
339 RxBufEmpty = 0x01,
1da177e4
LT
340};
341
342/* Interrupt register bits, using my own meaningful names. */
343enum IntrStatusBits {
28006c65
JG
344 PCIErr = 0x8000,
345 PCSTimeout = 0x4000,
346 RxFIFOOver = 0x40,
347 RxUnderrun = 0x20,
348 RxOverflow = 0x10,
349 TxErr = 0x08,
350 TxOK = 0x04,
351 RxErr = 0x02,
352 RxOK = 0x01,
353
354 RxAckBits = RxFIFOOver | RxOverflow | RxOK,
1da177e4
LT
355};
356
357enum TxStatusBits {
28006c65
JG
358 TxHostOwns = 0x2000,
359 TxUnderrun = 0x4000,
360 TxStatOK = 0x8000,
361 TxOutOfWindow = 0x20000000,
362 TxAborted = 0x40000000,
363 TxCarrierLost = 0x80000000,
1da177e4
LT
364};
365enum RxStatusBits {
28006c65
JG
366 RxMulticast = 0x8000,
367 RxPhysical = 0x4000,
368 RxBroadcast = 0x2000,
369 RxBadSymbol = 0x0020,
370 RxRunt = 0x0010,
371 RxTooLong = 0x0008,
372 RxCRCErr = 0x0004,
373 RxBadAlign = 0x0002,
374 RxStatusOK = 0x0001,
1da177e4
LT
375};
376
377/* Bits in RxConfig. */
378enum rx_mode_bits {
28006c65
JG
379 AcceptErr = 0x20,
380 AcceptRunt = 0x10,
381 AcceptBroadcast = 0x08,
382 AcceptMulticast = 0x04,
383 AcceptMyPhys = 0x02,
384 AcceptAllPhys = 0x01,
1da177e4
LT
385};
386
387/* Bits in TxConfig. */
388enum tx_config_bits {
1da177e4 389 /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
28006c65
JG
390 TxIFGShift = 24,
391 TxIFG84 = (0 << TxIFGShift), /* 8.4us / 840ns (10 / 100Mbps) */
392 TxIFG88 = (1 << TxIFGShift), /* 8.8us / 880ns (10 / 100Mbps) */
393 TxIFG92 = (2 << TxIFGShift), /* 9.2us / 920ns (10 / 100Mbps) */
394 TxIFG96 = (3 << TxIFGShift), /* 9.6us / 960ns (10 / 100Mbps) */
395
396 TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */
397 TxCRC = (1 << 16), /* DISABLE Tx pkt CRC append */
398 TxClearAbt = (1 << 0), /* Clear abort (WO) */
399 TxDMAShift = 8, /* DMA burst value (0-7) is shifted X many bits */
400 TxRetryShift = 4, /* TXRR value (0-15) is shifted X many bits */
401
402 TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */
1da177e4
LT
403};
404
405/* Bits in Config1 */
406enum Config1Bits {
28006c65
JG
407 Cfg1_PM_Enable = 0x01,
408 Cfg1_VPD_Enable = 0x02,
409 Cfg1_PIO = 0x04,
410 Cfg1_MMIO = 0x08,
411 LWAKE = 0x10, /* not on 8139, 8139A */
1da177e4 412 Cfg1_Driver_Load = 0x20,
28006c65
JG
413 Cfg1_LED0 = 0x40,
414 Cfg1_LED1 = 0x80,
415 SLEEP = (1 << 1), /* only on 8139, 8139A */
416 PWRDN = (1 << 0), /* only on 8139, 8139A */
1da177e4
LT
417};
418
419/* Bits in Config3 */
420enum Config3Bits {
28006c65
JG
421 Cfg3_FBtBEn = (1 << 0), /* 1 = Fast Back to Back */
422 Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */
423 Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */
424 Cfg3_CardB_En = (1 << 3), /* 1 = enable CardBus registers */
425 Cfg3_LinkUp = (1 << 4), /* 1 = wake up on link up */
426 Cfg3_Magic = (1 << 5), /* 1 = wake up on Magic Packet (tm) */
427 Cfg3_PARM_En = (1 << 6), /* 0 = software can set twister parameters */
428 Cfg3_GNTSel = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
1da177e4
LT
429};
430
431/* Bits in Config4 */
432enum Config4Bits {
28006c65 433 LWPTN = (1 << 2), /* not on 8139, 8139A */
1da177e4
LT
434};
435
436/* Bits in Config5 */
437enum Config5Bits {
28006c65
JG
438 Cfg5_PME_STS = (1 << 0), /* 1 = PCI reset resets PME_Status */
439 Cfg5_LANWake = (1 << 1), /* 1 = enable LANWake signal */
440 Cfg5_LDPS = (1 << 2), /* 0 = save power when link is down */
441 Cfg5_FIFOAddrPtr= (1 << 3), /* Realtek internal SRAM testing */
442 Cfg5_UWF = (1 << 4), /* 1 = accept unicast wakeup frame */
443 Cfg5_MWF = (1 << 5), /* 1 = accept multicast wakeup frame */
444 Cfg5_BWF = (1 << 6), /* 1 = accept broadcast wakeup frame */
1da177e4
LT
445};
446
447enum RxConfigBits {
448 /* rx fifo threshold */
28006c65
JG
449 RxCfgFIFOShift = 13,
450 RxCfgFIFONone = (7 << RxCfgFIFOShift),
1da177e4
LT
451
452 /* Max DMA burst */
28006c65 453 RxCfgDMAShift = 8,
1da177e4
LT
454 RxCfgDMAUnlimited = (7 << RxCfgDMAShift),
455
456 /* rx ring buffer length */
28006c65
JG
457 RxCfgRcv8K = 0,
458 RxCfgRcv16K = (1 << 11),
459 RxCfgRcv32K = (1 << 12),
460 RxCfgRcv64K = (1 << 11) | (1 << 12),
1da177e4
LT
461
462 /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
28006c65 463 RxNoWrap = (1 << 7),
1da177e4
LT
464};
465
466/* Twister tuning parameters from RealTek.
467 Completely undocumented, but required to tune bad links on some boards. */
468enum CSCRBits {
28006c65
JG
469 CSCR_LinkOKBit = 0x0400,
470 CSCR_LinkChangeBit = 0x0800,
471 CSCR_LinkStatusBits = 0x0f000,
472 CSCR_LinkDownOffCmd = 0x003c0,
473 CSCR_LinkDownCmd = 0x0f3c0,
1da177e4
LT
474};
475
476enum Cfg9346Bits {
28006c65
JG
477 Cfg9346_Lock = 0x00,
478 Cfg9346_Unlock = 0xC0,
1da177e4
LT
479};
480
481typedef enum {
28006c65 482 CH_8139 = 0,
1da177e4
LT
483 CH_8139_K,
484 CH_8139A,
485 CH_8139A_G,
486 CH_8139B,
487 CH_8130,
488 CH_8139C,
489 CH_8100,
490 CH_8100B_8139D,
491 CH_8101,
492} chip_t;
493
494enum chip_flags {
28006c65
JG
495 HasHltClk = (1 << 0),
496 HasLWake = (1 << 1),
1da177e4
LT
497};
498
499#define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
500 (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
501#define HW_REVID_MASK HW_REVID(1, 1, 1, 1, 1, 1, 1)
502
503/* directly indexed by chip_t, above */
3c6bee1d 504static const struct {
1da177e4
LT
505 const char *name;
506 u32 version; /* from RTL8139C/RTL8139D docs */
507 u32 flags;
508} rtl_chip_info[] = {
509 { "RTL-8139",
510 HW_REVID(1, 0, 0, 0, 0, 0, 0),
511 HasHltClk,
512 },
513
514 { "RTL-8139 rev K",
515 HW_REVID(1, 1, 0, 0, 0, 0, 0),
516 HasHltClk,
517 },
518
519 { "RTL-8139A",
520 HW_REVID(1, 1, 1, 0, 0, 0, 0),
521 HasHltClk, /* XXX undocumented? */
522 },
523
524 { "RTL-8139A rev G",
525 HW_REVID(1, 1, 1, 0, 0, 1, 0),
526 HasHltClk, /* XXX undocumented? */
527 },
528
529 { "RTL-8139B",
530 HW_REVID(1, 1, 1, 1, 0, 0, 0),
531 HasLWake,
532 },
533
534 { "RTL-8130",
535 HW_REVID(1, 1, 1, 1, 1, 0, 0),
536 HasLWake,
537 },
538
539 { "RTL-8139C",
540 HW_REVID(1, 1, 1, 0, 1, 0, 0),
541 HasLWake,
542 },
543
544 { "RTL-8100",
545 HW_REVID(1, 1, 1, 1, 0, 1, 0),
546 HasLWake,
547 },
548
549 { "RTL-8100B/8139D",
550 HW_REVID(1, 1, 1, 0, 1, 0, 1),
7645baec
JL
551 HasHltClk /* XXX undocumented? */
552 | HasLWake,
1da177e4
LT
553 },
554
555 { "RTL-8101",
556 HW_REVID(1, 1, 1, 0, 1, 1, 1),
557 HasLWake,
558 },
559};
560
561struct rtl_extra_stats {
562 unsigned long early_rx;
563 unsigned long tx_buf_mapped;
564 unsigned long tx_timeouts;
565 unsigned long rx_lost_in_ring;
566};
567
568struct rtl8139_private {
28006c65
JG
569 void __iomem *mmio_addr;
570 int drv_flags;
571 struct pci_dev *pci_dev;
572 u32 msg_enable;
573 struct napi_struct napi;
574 struct net_device *dev;
28006c65
JG
575
576 unsigned char *rx_ring;
577 unsigned int cur_rx; /* RX buf index of next pkt */
578 dma_addr_t rx_ring_dma;
579
580 unsigned int tx_flag;
581 unsigned long cur_tx;
582 unsigned long dirty_tx;
583 unsigned char *tx_buf[NUM_TX_DESC]; /* Tx bounce buffers */
584 unsigned char *tx_bufs; /* Tx bounce buffer region. */
585 dma_addr_t tx_bufs_dma;
586
587 signed char phys[4]; /* MII device addresses. */
588
589 /* Twister tune state. */
590 char twistie, twist_row, twist_col;
591
592 unsigned int watchdog_fired : 1;
593 unsigned int default_port : 4; /* Last dev->if_port value. */
594 unsigned int have_thread : 1;
595
596 spinlock_t lock;
597 spinlock_t rx_lock;
598
599 chip_t chipset;
600 u32 rx_config;
601 struct rtl_extra_stats xstats;
602
603 struct delayed_work thread;
604
605 struct mii_if_info mii;
606 unsigned int regs_len;
607 unsigned long fifo_copy_timeout;
1da177e4
LT
608};
609
610MODULE_AUTHOR ("Jeff Garzik <jgarzik@pobox.com>");
611MODULE_DESCRIPTION ("RealTek RTL-8139 Fast Ethernet driver");
612MODULE_LICENSE("GPL");
613MODULE_VERSION(DRV_VERSION);
614
eb581348
DJ
615module_param(use_io, int, 0);
616MODULE_PARM_DESC(use_io, "Force use of I/O access mode. 0=MMIO 1=PIO");
1da177e4
LT
617module_param(multicast_filter_limit, int, 0);
618module_param_array(media, int, NULL, 0);
619module_param_array(full_duplex, int, NULL, 0);
620module_param(debug, int, 0);
621MODULE_PARM_DESC (debug, "8139too bitmapped message enable number");
622MODULE_PARM_DESC (multicast_filter_limit, "8139too maximum number of filtered multicast addresses");
623MODULE_PARM_DESC (media, "8139too: Bits 4+9: force full duplex, bit 5: 100Mbps");
624MODULE_PARM_DESC (full_duplex, "8139too: Force full duplex for board(s) (1)");
625
22f714b6 626static int read_eeprom (void __iomem *ioaddr, int location, int addr_len);
1da177e4
LT
627static int rtl8139_open (struct net_device *dev);
628static int mdio_read (struct net_device *dev, int phy_id, int location);
629static void mdio_write (struct net_device *dev, int phy_id, int location,
630 int val);
a15e0384 631static void rtl8139_start_thread(struct rtl8139_private *tp);
1da177e4
LT
632static void rtl8139_tx_timeout (struct net_device *dev);
633static void rtl8139_init_ring (struct net_device *dev);
61357325
SH
634static netdev_tx_t rtl8139_start_xmit (struct sk_buff *skb,
635 struct net_device *dev);
1da177e4
LT
636#ifdef CONFIG_NET_POLL_CONTROLLER
637static void rtl8139_poll_controller(struct net_device *dev);
638#endif
bda6a15a 639static int rtl8139_set_mac_address(struct net_device *dev, void *p);
bea3348e 640static int rtl8139_poll(struct napi_struct *napi, int budget);
7d12e780 641static irqreturn_t rtl8139_interrupt (int irq, void *dev_instance);
1da177e4
LT
642static int rtl8139_close (struct net_device *dev);
643static int netdev_ioctl (struct net_device *dev, struct ifreq *rq, int cmd);
644static struct net_device_stats *rtl8139_get_stats (struct net_device *dev);
645static void rtl8139_set_rx_mode (struct net_device *dev);
646static void __set_rx_mode (struct net_device *dev);
647static void rtl8139_hw_start (struct net_device *dev);
c4028958
DH
648static void rtl8139_thread (struct work_struct *work);
649static void rtl8139_tx_timeout_task(struct work_struct *work);
7282d491 650static const struct ethtool_ops rtl8139_ethtool_ops;
1da177e4 651
1da177e4
LT
652/* write MMIO register, with flush */
653/* Flush avoids rtl8139 bug w/ posted MMIO writes */
22f714b6
PE
654#define RTL_W8_F(reg, val8) do { iowrite8 ((val8), ioaddr + (reg)); ioread8 (ioaddr + (reg)); } while (0)
655#define RTL_W16_F(reg, val16) do { iowrite16 ((val16), ioaddr + (reg)); ioread16 (ioaddr + (reg)); } while (0)
656#define RTL_W32_F(reg, val32) do { iowrite32 ((val32), ioaddr + (reg)); ioread32 (ioaddr + (reg)); } while (0)
1da177e4 657
1da177e4 658/* write MMIO register */
22f714b6
PE
659#define RTL_W8(reg, val8) iowrite8 ((val8), ioaddr + (reg))
660#define RTL_W16(reg, val16) iowrite16 ((val16), ioaddr + (reg))
661#define RTL_W32(reg, val32) iowrite32 ((val32), ioaddr + (reg))
1da177e4 662
1da177e4 663/* read MMIO register */
22f714b6
PE
664#define RTL_R8(reg) ioread8 (ioaddr + (reg))
665#define RTL_R16(reg) ioread16 (ioaddr + (reg))
b8b61171 666#define RTL_R32(reg) ioread32 (ioaddr + (reg))
1da177e4
LT
667
668
669static const u16 rtl8139_intr_mask =
670 PCIErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver |
671 TxErr | TxOK | RxErr | RxOK;
672
673static const u16 rtl8139_norx_intr_mask =
674 PCIErr | PCSTimeout | RxUnderrun |
675 TxErr | TxOK | RxErr ;
676
677#if RX_BUF_IDX == 0
678static const unsigned int rtl8139_rx_config =
679 RxCfgRcv8K | RxNoWrap |
680 (RX_FIFO_THRESH << RxCfgFIFOShift) |
681 (RX_DMA_BURST << RxCfgDMAShift);
682#elif RX_BUF_IDX == 1
683static const unsigned int rtl8139_rx_config =
684 RxCfgRcv16K | RxNoWrap |
685 (RX_FIFO_THRESH << RxCfgFIFOShift) |
686 (RX_DMA_BURST << RxCfgDMAShift);
687#elif RX_BUF_IDX == 2
688static const unsigned int rtl8139_rx_config =
689 RxCfgRcv32K | RxNoWrap |
690 (RX_FIFO_THRESH << RxCfgFIFOShift) |
691 (RX_DMA_BURST << RxCfgDMAShift);
692#elif RX_BUF_IDX == 3
693static const unsigned int rtl8139_rx_config =
694 RxCfgRcv64K |
695 (RX_FIFO_THRESH << RxCfgFIFOShift) |
696 (RX_DMA_BURST << RxCfgDMAShift);
697#else
698#error "Invalid configuration for 8139_RXBUF_IDX"
699#endif
700
701static const unsigned int rtl8139_tx_config =
702 TxIFG96 | (TX_DMA_BURST << TxDMAShift) | (TX_RETRY << TxRetryShift);
703
704static void __rtl8139_cleanup_dev (struct net_device *dev)
705{
706 struct rtl8139_private *tp = netdev_priv(dev);
707 struct pci_dev *pdev;
708
709 assert (dev != NULL);
710 assert (tp->pci_dev != NULL);
711 pdev = tp->pci_dev;
712
1da177e4 713 if (tp->mmio_addr)
22f714b6 714 pci_iounmap (pdev, tp->mmio_addr);
1da177e4
LT
715
716 /* it's ok to call this even if we have no regions to free */
717 pci_release_regions (pdev);
718
719 free_netdev(dev);
720 pci_set_drvdata (pdev, NULL);
721}
722
723
22f714b6 724static void rtl8139_chip_reset (void __iomem *ioaddr)
1da177e4
LT
725{
726 int i;
727
728 /* Soft reset the chip. */
729 RTL_W8 (ChipCmd, CmdReset);
730
731 /* Check that the chip has finished the reset. */
732 for (i = 1000; i > 0; i--) {
733 barrier();
734 if ((RTL_R8 (ChipCmd) & CmdReset) == 0)
735 break;
736 udelay (10);
737 }
738}
739
740
85920d43 741static __devinit struct net_device * rtl8139_init_board (struct pci_dev *pdev)
1da177e4 742{
22f714b6 743 void __iomem *ioaddr;
1da177e4
LT
744 struct net_device *dev;
745 struct rtl8139_private *tp;
746 u8 tmp8;
747 int rc, disable_dev_on_err = 0;
748 unsigned int i;
749 unsigned long pio_start, pio_end, pio_flags, pio_len;
750 unsigned long mmio_start, mmio_end, mmio_flags, mmio_len;
751 u32 version;
752
753 assert (pdev != NULL);
754
1da177e4
LT
755 /* dev and priv zeroed in alloc_etherdev */
756 dev = alloc_etherdev (sizeof (*tp));
41de8d4c 757 if (dev == NULL)
85920d43 758 return ERR_PTR(-ENOMEM);
41de8d4c 759
1da177e4
LT
760 SET_NETDEV_DEV(dev, &pdev->dev);
761
762 tp = netdev_priv(dev);
763 tp->pci_dev = pdev;
764
765 /* enable device (incl. PCI PM wakeup and hotplug setup) */
766 rc = pci_enable_device (pdev);
767 if (rc)
768 goto err_out;
769
770 pio_start = pci_resource_start (pdev, 0);
771 pio_end = pci_resource_end (pdev, 0);
772 pio_flags = pci_resource_flags (pdev, 0);
773 pio_len = pci_resource_len (pdev, 0);
774
775 mmio_start = pci_resource_start (pdev, 1);
776 mmio_end = pci_resource_end (pdev, 1);
777 mmio_flags = pci_resource_flags (pdev, 1);
778 mmio_len = pci_resource_len (pdev, 1);
779
780 /* set this immediately, we need to know before
781 * we talk to the chip directly */
b93d5847
AB
782 pr_debug("PIO region size == 0x%02lX\n", pio_len);
783 pr_debug("MMIO region size == 0x%02lX\n", mmio_len);
1da177e4 784
1a4dc68b 785retry:
eb581348
DJ
786 if (use_io) {
787 /* make sure PCI base addr 0 is PIO */
788 if (!(pio_flags & IORESOURCE_IO)) {
789 dev_err(&pdev->dev, "region #0 not a PIO resource, aborting\n");
790 rc = -ENODEV;
791 goto err_out;
792 }
793 /* check for weird/broken PCI region reporting */
794 if (pio_len < RTL_MIN_IO_SIZE) {
795 dev_err(&pdev->dev, "Invalid PCI I/O region size(s), aborting\n");
796 rc = -ENODEV;
797 goto err_out;
798 }
799 } else {
800 /* make sure PCI base addr 1 is MMIO */
801 if (!(mmio_flags & IORESOURCE_MEM)) {
802 dev_err(&pdev->dev, "region #1 not an MMIO resource, aborting\n");
803 rc = -ENODEV;
804 goto err_out;
805 }
806 if (mmio_len < RTL_MIN_IO_SIZE) {
807 dev_err(&pdev->dev, "Invalid PCI mem region size(s), aborting\n");
808 rc = -ENODEV;
809 goto err_out;
810 }
1da177e4 811 }
1da177e4 812
2e8a538d 813 rc = pci_request_regions (pdev, DRV_NAME);
1da177e4
LT
814 if (rc)
815 goto err_out;
816 disable_dev_on_err = 1;
817
818 /* enable PCI bus-mastering */
819 pci_set_master (pdev);
820
eb581348
DJ
821 if (use_io) {
822 ioaddr = pci_iomap(pdev, 0, 0);
823 if (!ioaddr) {
824 dev_err(&pdev->dev, "cannot map PIO, aborting\n");
825 rc = -EIO;
826 goto err_out;
827 }
828 dev->base_addr = pio_start;
829 tp->regs_len = pio_len;
830 } else {
831 /* ioremap MMIO region */
832 ioaddr = pci_iomap(pdev, 1, 0);
833 if (ioaddr == NULL) {
1a4dc68b
DJ
834 dev_err(&pdev->dev, "cannot remap MMIO, trying PIO\n");
835 pci_release_regions(pdev);
836 use_io = 1;
837 goto retry;
eb581348
DJ
838 }
839 dev->base_addr = (long) ioaddr;
840 tp->regs_len = mmio_len;
1da177e4 841 }
1da177e4 842 tp->mmio_addr = ioaddr;
1da177e4
LT
843
844 /* Bring old chips out of low-power mode. */
845 RTL_W8 (HltClk, 'R');
846
847 /* check for missing/broken hardware */
848 if (RTL_R32 (TxConfig) == 0xFFFFFFFF) {
9b91cf9d 849 dev_err(&pdev->dev, "Chip not responding, ignoring board\n");
1da177e4
LT
850 rc = -EIO;
851 goto err_out;
852 }
853
854 /* identify chip attached to board */
855 version = RTL_R32 (TxConfig) & HW_REVID_MASK;
856 for (i = 0; i < ARRAY_SIZE (rtl_chip_info); i++)
857 if (version == rtl_chip_info[i].version) {
858 tp->chipset = i;
859 goto match;
860 }
861
862 /* if unknown chip, assume array element #0, original RTL-8139 in this case */
3fd7fa4a 863 i = 0;
b93d5847 864 dev_dbg(&pdev->dev, "unknown chip version, assuming RTL-8139\n");
b8b61171 865 dev_dbg(&pdev->dev, "TxConfig = 0x%x\n", RTL_R32 (TxConfig));
1da177e4
LT
866 tp->chipset = 0;
867
868match:
b93d5847 869 pr_debug("chipset id (%d) == index %d, '%s'\n",
1da177e4
LT
870 version, i, rtl_chip_info[i].name);
871
872 if (tp->chipset >= CH_8139B) {
873 u8 new_tmp8 = tmp8 = RTL_R8 (Config1);
b93d5847 874 pr_debug("PCI PM wakeup\n");
1da177e4
LT
875 if ((rtl_chip_info[tp->chipset].flags & HasLWake) &&
876 (tmp8 & LWAKE))
877 new_tmp8 &= ~LWAKE;
878 new_tmp8 |= Cfg1_PM_Enable;
879 if (new_tmp8 != tmp8) {
880 RTL_W8 (Cfg9346, Cfg9346_Unlock);
881 RTL_W8 (Config1, tmp8);
882 RTL_W8 (Cfg9346, Cfg9346_Lock);
883 }
884 if (rtl_chip_info[tp->chipset].flags & HasLWake) {
885 tmp8 = RTL_R8 (Config4);
886 if (tmp8 & LWPTN) {
887 RTL_W8 (Cfg9346, Cfg9346_Unlock);
888 RTL_W8 (Config4, tmp8 & ~LWPTN);
889 RTL_W8 (Cfg9346, Cfg9346_Lock);
890 }
891 }
892 } else {
b93d5847 893 pr_debug("Old chip wakeup\n");
1da177e4
LT
894 tmp8 = RTL_R8 (Config1);
895 tmp8 &= ~(SLEEP | PWRDN);
896 RTL_W8 (Config1, tmp8);
897 }
898
899 rtl8139_chip_reset (ioaddr);
900
85920d43 901 return dev;
1da177e4
LT
902
903err_out:
904 __rtl8139_cleanup_dev (dev);
905 if (disable_dev_on_err)
906 pci_disable_device (pdev);
85920d43 907 return ERR_PTR(rc);
1da177e4
LT
908}
909
48dfcde4
SH
910static const struct net_device_ops rtl8139_netdev_ops = {
911 .ndo_open = rtl8139_open,
912 .ndo_stop = rtl8139_close,
913 .ndo_get_stats = rtl8139_get_stats,
635ecaa7 914 .ndo_change_mtu = eth_change_mtu,
48dfcde4 915 .ndo_validate_addr = eth_validate_addr,
bda6a15a 916 .ndo_set_mac_address = rtl8139_set_mac_address,
00829823 917 .ndo_start_xmit = rtl8139_start_xmit,
afc4b13d 918 .ndo_set_rx_mode = rtl8139_set_rx_mode,
48dfcde4
SH
919 .ndo_do_ioctl = netdev_ioctl,
920 .ndo_tx_timeout = rtl8139_tx_timeout,
921#ifdef CONFIG_NET_POLL_CONTROLLER
922 .ndo_poll_controller = rtl8139_poll_controller,
923#endif
48dfcde4 924};
1da177e4
LT
925
926static int __devinit rtl8139_init_one (struct pci_dev *pdev,
927 const struct pci_device_id *ent)
928{
929 struct net_device *dev = NULL;
930 struct rtl8139_private *tp;
931 int i, addr_len, option;
22f714b6 932 void __iomem *ioaddr;
1da177e4 933 static int board_idx = -1;
1da177e4
LT
934
935 assert (pdev != NULL);
936 assert (ent != NULL);
937
938 board_idx++;
939
940 /* when we're built into the kernel, the driver version message
941 * is only printed if at least one 8139 board has been found
942 */
943#ifndef MODULE
944 {
945 static int printed_version;
946 if (!printed_version++)
b93d5847 947 pr_info(RTL8139_DRIVER_NAME "\n");
1da177e4
LT
948 }
949#endif
950
1da177e4 951 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
44c10138 952 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision >= 0x20) {
9b91cf9d 953 dev_info(&pdev->dev,
de4549ca 954 "This (id %04x:%04x rev %02x) is an enhanced 8139C+ chip, use 8139cp\n",
44c10138 955 pdev->vendor, pdev->device, pdev->revision);
de4549ca 956 return -ENODEV;
1da177e4
LT
957 }
958
152151da
DJ
959 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
960 pdev->device == PCI_DEVICE_ID_REALTEK_8139 &&
961 pdev->subsystem_vendor == PCI_VENDOR_ID_ATHEROS &&
962 pdev->subsystem_device == PCI_DEVICE_ID_REALTEK_8139) {
497159af 963 pr_info("OQO Model 2 detected. Forcing PIO\n");
152151da
DJ
964 use_io = 1;
965 }
966
85920d43
SH
967 dev = rtl8139_init_board (pdev);
968 if (IS_ERR(dev))
969 return PTR_ERR(dev);
1da177e4
LT
970
971 assert (dev != NULL);
972 tp = netdev_priv(dev);
bea3348e 973 tp->dev = dev;
1da177e4
LT
974
975 ioaddr = tp->mmio_addr;
976 assert (ioaddr != NULL);
977
978 addr_len = read_eeprom (ioaddr, 0, 8) == 0x8129 ? 8 : 6;
979 for (i = 0; i < 3; i++)
eca1ad82
AV
980 ((__le16 *) (dev->dev_addr))[i] =
981 cpu_to_le16(read_eeprom (ioaddr, i + 7, addr_len));
62a720b8 982 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
983
984 /* The Rtl8139-specific entries in the device structure. */
48dfcde4 985 dev->netdev_ops = &rtl8139_netdev_ops;
1da177e4 986 dev->ethtool_ops = &rtl8139_ethtool_ops;
1da177e4 987 dev->watchdog_timeo = TX_TIMEOUT;
48dfcde4 988 netif_napi_add(dev, &tp->napi, rtl8139_poll, 64);
1da177e4
LT
989
990 /* note: the hardware is not capable of sg/csum/highdma, however
991 * through the use of skb_copy_and_csum_dev we enable these
992 * features
993 */
994 dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_HIGHDMA;
60b67703 995 dev->vlan_features = dev->features;
1da177e4
LT
996
997 dev->irq = pdev->irq;
998
999 /* tp zeroed and aligned in alloc_etherdev */
1000 tp = netdev_priv(dev);
1001
1002 /* note: tp->chipset set in rtl8139_init_board */
1003 tp->drv_flags = board_info[ent->driver_data].hw_flags;
1004 tp->mmio_addr = ioaddr;
1005 tp->msg_enable =
1006 (debug < 0 ? RTL8139_DEF_MSG_ENABLE : ((1 << debug) - 1));
1007 spin_lock_init (&tp->lock);
1008 spin_lock_init (&tp->rx_lock);
c4028958 1009 INIT_DELAYED_WORK(&tp->thread, rtl8139_thread);
1da177e4
LT
1010 tp->mii.dev = dev;
1011 tp->mii.mdio_read = mdio_read;
1012 tp->mii.mdio_write = mdio_write;
1013 tp->mii.phy_id_mask = 0x3f;
1014 tp->mii.reg_num_mask = 0x1f;
1015
1016 /* dev is fully set up and ready to use now */
497159af
JP
1017 pr_debug("about to register device named %s (%p)...\n",
1018 dev->name, dev);
1da177e4
LT
1019 i = register_netdev (dev);
1020 if (i) goto err_out;
1021
1022 pci_set_drvdata (pdev, dev);
1023
497159af
JP
1024 netdev_info(dev, "%s at 0x%lx, %pM, IRQ %d\n",
1025 board_info[ent->driver_data].name,
1026 dev->base_addr, dev->dev_addr, dev->irq);
1da177e4 1027
497159af
JP
1028 netdev_dbg(dev, "Identified 8139 chip type '%s'\n",
1029 rtl_chip_info[tp->chipset].name);
1da177e4
LT
1030
1031 /* Find the connected MII xcvrs.
1032 Doing this in open() would allow detecting external xcvrs later, but
1033 takes too much time. */
1034#ifdef CONFIG_8139TOO_8129
1035 if (tp->drv_flags & HAS_MII_XCVR) {
1036 int phy, phy_idx = 0;
1037 for (phy = 0; phy < 32 && phy_idx < sizeof(tp->phys); phy++) {
1038 int mii_status = mdio_read(dev, phy, 1);
1039 if (mii_status != 0xffff && mii_status != 0x0000) {
1040 u16 advertising = mdio_read(dev, phy, 4);
1041 tp->phys[phy_idx++] = phy;
497159af
JP
1042 netdev_info(dev, "MII transceiver %d status 0x%04x advertising %04x\n",
1043 phy, mii_status, advertising);
1da177e4
LT
1044 }
1045 }
1046 if (phy_idx == 0) {
497159af 1047 netdev_info(dev, "No MII transceivers found! Assuming SYM transceiver\n");
1da177e4
LT
1048 tp->phys[0] = 32;
1049 }
1050 } else
1051#endif
1052 tp->phys[0] = 32;
1053 tp->mii.phy_id = tp->phys[0];
1054
1055 /* The lower four bits are the media type. */
1056 option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx];
1057 if (option > 0) {
1058 tp->mii.full_duplex = (option & 0x210) ? 1 : 0;
1059 tp->default_port = option & 0xFF;
1060 if (tp->default_port)
1061 tp->mii.force_media = 1;
1062 }
1063 if (board_idx < MAX_UNITS && full_duplex[board_idx] > 0)
1064 tp->mii.full_duplex = full_duplex[board_idx];
1065 if (tp->mii.full_duplex) {
497159af 1066 netdev_info(dev, "Media type forced to Full Duplex\n");
1da177e4
LT
1067 /* Changing the MII-advertised media because might prevent
1068 re-connection. */
1069 tp->mii.force_media = 1;
1070 }
1071 if (tp->default_port) {
497159af
JP
1072 netdev_info(dev, " Forcing %dMbps %s-duplex operation\n",
1073 (option & 0x20 ? 100 : 10),
1074 (option & 0x10 ? "full" : "half"));
1da177e4
LT
1075 mdio_write(dev, tp->phys[0], 0,
1076 ((option & 0x20) ? 0x2000 : 0) | /* 100Mbps? */
1077 ((option & 0x10) ? 0x0100 : 0)); /* Full duplex? */
1078 }
1079
1080 /* Put the chip into low-power mode. */
1081 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
1082 RTL_W8 (HltClk, 'H'); /* 'R' would leave the clock running. */
1083
1084 return 0;
1085
1086err_out:
1087 __rtl8139_cleanup_dev (dev);
1088 pci_disable_device (pdev);
1089 return i;
1090}
1091
1092
1093static void __devexit rtl8139_remove_one (struct pci_dev *pdev)
1094{
1095 struct net_device *dev = pci_get_drvdata (pdev);
23f333a2 1096 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4
LT
1097
1098 assert (dev != NULL);
1099
23f333a2 1100 cancel_delayed_work_sync(&tp->thread);
83cbb4d2 1101
1da177e4
LT
1102 unregister_netdev (dev);
1103
1104 __rtl8139_cleanup_dev (dev);
1105 pci_disable_device (pdev);
1106}
1107
1108
1109/* Serial EEPROM section. */
1110
1111/* EEPROM_Ctrl bits. */
1112#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1113#define EE_CS 0x08 /* EEPROM chip select. */
1114#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1115#define EE_WRITE_0 0x00
1116#define EE_WRITE_1 0x02
1117#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1118#define EE_ENB (0x80 | EE_CS)
1119
1120/* Delay between EEPROM clock transitions.
1121 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1122 */
1123
7d03f5a4 1124#define eeprom_delay() (void)RTL_R8(Cfg9346)
1da177e4
LT
1125
1126/* The EEPROM commands include the alway-set leading bit. */
1127#define EE_WRITE_CMD (5)
1128#define EE_READ_CMD (6)
1129#define EE_ERASE_CMD (7)
1130
22f714b6 1131static int __devinit read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1da177e4
LT
1132{
1133 int i;
1134 unsigned retval = 0;
1da177e4
LT
1135 int read_cmd = location | (EE_READ_CMD << addr_len);
1136
22f714b6
PE
1137 RTL_W8 (Cfg9346, EE_ENB & ~EE_CS);
1138 RTL_W8 (Cfg9346, EE_ENB);
1da177e4
LT
1139 eeprom_delay ();
1140
1141 /* Shift the read command bits out. */
1142 for (i = 4 + addr_len; i >= 0; i--) {
1143 int dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
22f714b6 1144 RTL_W8 (Cfg9346, EE_ENB | dataval);
1da177e4 1145 eeprom_delay ();
22f714b6 1146 RTL_W8 (Cfg9346, EE_ENB | dataval | EE_SHIFT_CLK);
1da177e4
LT
1147 eeprom_delay ();
1148 }
22f714b6 1149 RTL_W8 (Cfg9346, EE_ENB);
1da177e4
LT
1150 eeprom_delay ();
1151
1152 for (i = 16; i > 0; i--) {
22f714b6 1153 RTL_W8 (Cfg9346, EE_ENB | EE_SHIFT_CLK);
1da177e4
LT
1154 eeprom_delay ();
1155 retval =
22f714b6 1156 (retval << 1) | ((RTL_R8 (Cfg9346) & EE_DATA_READ) ? 1 :
1da177e4 1157 0);
22f714b6 1158 RTL_W8 (Cfg9346, EE_ENB);
1da177e4
LT
1159 eeprom_delay ();
1160 }
1161
1162 /* Terminate the EEPROM access. */
22f714b6 1163 RTL_W8 (Cfg9346, ~EE_CS);
1da177e4
LT
1164 eeprom_delay ();
1165
1166 return retval;
1167}
1168
1169/* MII serial management: mostly bogus for now. */
1170/* Read and write the MII management registers using software-generated
1171 serial MDIO protocol.
1172 The maximum data clock rate is 2.5 Mhz. The minimum timing is usually
1173 met by back-to-back PCI I/O cycles, but we insert a delay to avoid
1174 "overclocking" issues. */
1175#define MDIO_DIR 0x80
1176#define MDIO_DATA_OUT 0x04
1177#define MDIO_DATA_IN 0x02
1178#define MDIO_CLK 0x01
1179#define MDIO_WRITE0 (MDIO_DIR)
1180#define MDIO_WRITE1 (MDIO_DIR | MDIO_DATA_OUT)
1181
22f714b6 1182#define mdio_delay() RTL_R8(Config4)
1da177e4
LT
1183
1184
f71e1309 1185static const char mii_2_8139_map[8] = {
1da177e4
LT
1186 BasicModeCtrl,
1187 BasicModeStatus,
1188 0,
1189 0,
1190 NWayAdvert,
1191 NWayLPAR,
1192 NWayExpansion,
1193 0
1194};
1195
1196
1197#ifdef CONFIG_8139TOO_8129
1198/* Syncronize the MII management interface by shifting 32 one bits out. */
22f714b6 1199static void mdio_sync (void __iomem *ioaddr)
1da177e4
LT
1200{
1201 int i;
1202
1203 for (i = 32; i >= 0; i--) {
22f714b6
PE
1204 RTL_W8 (Config4, MDIO_WRITE1);
1205 mdio_delay ();
1206 RTL_W8 (Config4, MDIO_WRITE1 | MDIO_CLK);
1207 mdio_delay ();
1da177e4
LT
1208 }
1209}
1210#endif
1211
1212static int mdio_read (struct net_device *dev, int phy_id, int location)
1213{
1214 struct rtl8139_private *tp = netdev_priv(dev);
1215 int retval = 0;
1216#ifdef CONFIG_8139TOO_8129
22f714b6 1217 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1218 int mii_cmd = (0xf6 << 10) | (phy_id << 5) | location;
1219 int i;
1220#endif
1221
1222 if (phy_id > 31) { /* Really a 8139. Use internal registers. */
22f714b6 1223 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 1224 return location < 8 && mii_2_8139_map[location] ?
22f714b6 1225 RTL_R16 (mii_2_8139_map[location]) : 0;
1da177e4
LT
1226 }
1227
1228#ifdef CONFIG_8139TOO_8129
22f714b6 1229 mdio_sync (ioaddr);
1da177e4
LT
1230 /* Shift the read command bits out. */
1231 for (i = 15; i >= 0; i--) {
1232 int dataval = (mii_cmd & (1 << i)) ? MDIO_DATA_OUT : 0;
1233
22f714b6
PE
1234 RTL_W8 (Config4, MDIO_DIR | dataval);
1235 mdio_delay ();
1236 RTL_W8 (Config4, MDIO_DIR | dataval | MDIO_CLK);
1237 mdio_delay ();
1da177e4
LT
1238 }
1239
1240 /* Read the two transition, 16 data, and wire-idle bits. */
1241 for (i = 19; i > 0; i--) {
22f714b6
PE
1242 RTL_W8 (Config4, 0);
1243 mdio_delay ();
1244 retval = (retval << 1) | ((RTL_R8 (Config4) & MDIO_DATA_IN) ? 1 : 0);
1245 RTL_W8 (Config4, MDIO_CLK);
1246 mdio_delay ();
1da177e4
LT
1247 }
1248#endif
1249
1250 return (retval >> 1) & 0xffff;
1251}
1252
1253
1254static void mdio_write (struct net_device *dev, int phy_id, int location,
1255 int value)
1256{
1257 struct rtl8139_private *tp = netdev_priv(dev);
1258#ifdef CONFIG_8139TOO_8129
22f714b6 1259 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1260 int mii_cmd = (0x5002 << 16) | (phy_id << 23) | (location << 18) | value;
1261 int i;
1262#endif
1263
1264 if (phy_id > 31) { /* Really a 8139. Use internal registers. */
22f714b6 1265 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1266 if (location == 0) {
1267 RTL_W8 (Cfg9346, Cfg9346_Unlock);
1268 RTL_W16 (BasicModeCtrl, value);
1269 RTL_W8 (Cfg9346, Cfg9346_Lock);
1270 } else if (location < 8 && mii_2_8139_map[location])
1271 RTL_W16 (mii_2_8139_map[location], value);
1272 return;
1273 }
1274
1275#ifdef CONFIG_8139TOO_8129
22f714b6 1276 mdio_sync (ioaddr);
1da177e4
LT
1277
1278 /* Shift the command bits out. */
1279 for (i = 31; i >= 0; i--) {
1280 int dataval =
1281 (mii_cmd & (1 << i)) ? MDIO_WRITE1 : MDIO_WRITE0;
22f714b6
PE
1282 RTL_W8 (Config4, dataval);
1283 mdio_delay ();
1284 RTL_W8 (Config4, dataval | MDIO_CLK);
1285 mdio_delay ();
1da177e4
LT
1286 }
1287 /* Clear out extra bits. */
1288 for (i = 2; i > 0; i--) {
22f714b6
PE
1289 RTL_W8 (Config4, 0);
1290 mdio_delay ();
1291 RTL_W8 (Config4, MDIO_CLK);
1292 mdio_delay ();
1da177e4
LT
1293 }
1294#endif
1295}
1296
1297
1298static int rtl8139_open (struct net_device *dev)
1299{
1300 struct rtl8139_private *tp = netdev_priv(dev);
1301 int retval;
22f714b6 1302 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 1303
1fb9df5d 1304 retval = request_irq (dev->irq, rtl8139_interrupt, IRQF_SHARED, dev->name, dev);
1da177e4
LT
1305 if (retval)
1306 return retval;
1307
6cc92cdd
JG
1308 tp->tx_bufs = dma_alloc_coherent(&tp->pci_dev->dev, TX_BUF_TOT_LEN,
1309 &tp->tx_bufs_dma, GFP_KERNEL);
1310 tp->rx_ring = dma_alloc_coherent(&tp->pci_dev->dev, RX_BUF_TOT_LEN,
1311 &tp->rx_ring_dma, GFP_KERNEL);
1da177e4
LT
1312 if (tp->tx_bufs == NULL || tp->rx_ring == NULL) {
1313 free_irq(dev->irq, dev);
1314
1315 if (tp->tx_bufs)
6cc92cdd 1316 dma_free_coherent(&tp->pci_dev->dev, TX_BUF_TOT_LEN,
1da177e4
LT
1317 tp->tx_bufs, tp->tx_bufs_dma);
1318 if (tp->rx_ring)
6cc92cdd 1319 dma_free_coherent(&tp->pci_dev->dev, RX_BUF_TOT_LEN,
1da177e4
LT
1320 tp->rx_ring, tp->rx_ring_dma);
1321
1322 return -ENOMEM;
1323
1324 }
1325
bea3348e
SH
1326 napi_enable(&tp->napi);
1327
1da177e4
LT
1328 tp->mii.full_duplex = tp->mii.force_media;
1329 tp->tx_flag = (TX_FIFO_THRESH << 11) & 0x003f0000;
1330
1331 rtl8139_init_ring (dev);
1332 rtl8139_hw_start (dev);
1333 netif_start_queue (dev);
1334
497159af
JP
1335 netif_dbg(tp, ifup, dev,
1336 "%s() ioaddr %#llx IRQ %d GP Pins %02x %s-duplex\n",
1337 __func__,
1338 (unsigned long long)pci_resource_start (tp->pci_dev, 1),
1339 dev->irq, RTL_R8 (MediaStatus),
1340 tp->mii.full_duplex ? "full" : "half");
1da177e4 1341
a15e0384 1342 rtl8139_start_thread(tp);
1da177e4
LT
1343
1344 return 0;
1345}
1346
1347
1348static void rtl_check_media (struct net_device *dev, unsigned int init_media)
1349{
1350 struct rtl8139_private *tp = netdev_priv(dev);
1351
1352 if (tp->phys[0] >= 0) {
1353 mii_check_media(&tp->mii, netif_msg_link(tp), init_media);
1354 }
1355}
1356
1357/* Start the hardware at open or resume. */
1358static void rtl8139_hw_start (struct net_device *dev)
1359{
1360 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 1361 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1362 u32 i;
1363 u8 tmp;
1364
1365 /* Bring old chips out of low-power mode. */
1366 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
1367 RTL_W8 (HltClk, 'R');
1368
1369 rtl8139_chip_reset (ioaddr);
1370
1371 /* unlock Config[01234] and BMCR register writes */
1372 RTL_W8_F (Cfg9346, Cfg9346_Unlock);
1373 /* Restore our idea of the MAC address. */
eca1ad82
AV
1374 RTL_W32_F (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1375 RTL_W32_F (MAC0 + 4, le16_to_cpu (*(__le16 *) (dev->dev_addr + 4)));
1da177e4 1376
3f9738f7
J
1377 tp->cur_rx = 0;
1378
1379 /* init Rx ring buffer DMA address */
1380 RTL_W32_F (RxBuf, tp->rx_ring_dma);
1381
1da177e4
LT
1382 /* Must enable Tx/Rx before setting transfer thresholds! */
1383 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1384
1385 tp->rx_config = rtl8139_rx_config | AcceptBroadcast | AcceptMyPhys;
1386 RTL_W32 (RxConfig, tp->rx_config);
1387 RTL_W32 (TxConfig, rtl8139_tx_config);
1388
1da177e4
LT
1389 rtl_check_media (dev, 1);
1390
1391 if (tp->chipset >= CH_8139B) {
1392 /* Disable magic packet scanning, which is enabled
1393 * when PM is enabled in Config1. It can be reenabled
1394 * via ETHTOOL_SWOL if desired. */
1395 RTL_W8 (Config3, RTL_R8 (Config3) & ~Cfg3_Magic);
1396 }
1397
497159af 1398 netdev_dbg(dev, "init buffer addresses\n");
1da177e4
LT
1399
1400 /* Lock Config[01234] and BMCR register writes */
1401 RTL_W8 (Cfg9346, Cfg9346_Lock);
1402
1da177e4
LT
1403 /* init Tx buffer DMA addresses */
1404 for (i = 0; i < NUM_TX_DESC; i++)
1405 RTL_W32_F (TxAddr0 + (i * 4), tp->tx_bufs_dma + (tp->tx_buf[i] - tp->tx_bufs));
1406
1407 RTL_W32 (RxMissed, 0);
1408
1409 rtl8139_set_rx_mode (dev);
1410
1411 /* no early-rx interrupts */
1412 RTL_W16 (MultiIntr, RTL_R16 (MultiIntr) & MultiIntrClear);
1413
1414 /* make sure RxTx has started */
1415 tmp = RTL_R8 (ChipCmd);
1416 if ((!(tmp & CmdRxEnb)) || (!(tmp & CmdTxEnb)))
1417 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1418
1419 /* Enable all known interrupts by setting the interrupt mask. */
1420 RTL_W16 (IntrMask, rtl8139_intr_mask);
1421}
1422
1423
1424/* Initialize the Rx and Tx rings, along with various 'dev' bits. */
1425static void rtl8139_init_ring (struct net_device *dev)
1426{
1427 struct rtl8139_private *tp = netdev_priv(dev);
1428 int i;
1429
1430 tp->cur_rx = 0;
1431 tp->cur_tx = 0;
1432 tp->dirty_tx = 0;
1433
1434 for (i = 0; i < NUM_TX_DESC; i++)
1435 tp->tx_buf[i] = &tp->tx_bufs[i * TX_BUF_SIZE];
1436}
1437
1438
1439/* This must be global for CONFIG_8139TOO_TUNE_TWISTER case */
1440static int next_tick = 3 * HZ;
1441
1442#ifndef CONFIG_8139TOO_TUNE_TWISTER
1443static inline void rtl8139_tune_twister (struct net_device *dev,
1444 struct rtl8139_private *tp) {}
1445#else
1446enum TwisterParamVals {
1447 PARA78_default = 0x78fa8388,
1448 PARA7c_default = 0xcb38de43, /* param[0][3] */
1449 PARA7c_xxx = 0xcb38de43,
1450};
1451
1452static const unsigned long param[4][4] = {
1453 {0xcb39de43, 0xcb39ce43, 0xfb38de03, 0xcb38de43},
1454 {0xcb39de43, 0xcb39ce43, 0xcb39ce83, 0xcb39ce83},
1455 {0xcb39de43, 0xcb39ce43, 0xcb39ce83, 0xcb39ce83},
1456 {0xbb39de43, 0xbb39ce43, 0xbb39ce83, 0xbb39ce83}
1457};
1458
1459static void rtl8139_tune_twister (struct net_device *dev,
1460 struct rtl8139_private *tp)
1461{
1462 int linkcase;
22f714b6 1463 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1464
1465 /* This is a complicated state machine to configure the "twister" for
1466 impedance/echos based on the cable length.
1467 All of this is magic and undocumented.
1468 */
1469 switch (tp->twistie) {
1470 case 1:
1471 if (RTL_R16 (CSCR) & CSCR_LinkOKBit) {
1472 /* We have link beat, let us tune the twister. */
1473 RTL_W16 (CSCR, CSCR_LinkDownOffCmd);
1474 tp->twistie = 2; /* Change to state 2. */
1475 next_tick = HZ / 10;
1476 } else {
1477 /* Just put in some reasonable defaults for when beat returns. */
1478 RTL_W16 (CSCR, CSCR_LinkDownCmd);
1479 RTL_W32 (FIFOTMS, 0x20); /* Turn on cable test mode. */
1480 RTL_W32 (PARA78, PARA78_default);
1481 RTL_W32 (PARA7c, PARA7c_default);
1482 tp->twistie = 0; /* Bail from future actions. */
1483 }
1484 break;
1485 case 2:
1486 /* Read how long it took to hear the echo. */
1487 linkcase = RTL_R16 (CSCR) & CSCR_LinkStatusBits;
1488 if (linkcase == 0x7000)
1489 tp->twist_row = 3;
1490 else if (linkcase == 0x3000)
1491 tp->twist_row = 2;
1492 else if (linkcase == 0x1000)
1493 tp->twist_row = 1;
1494 else
1495 tp->twist_row = 0;
1496 tp->twist_col = 0;
1497 tp->twistie = 3; /* Change to state 2. */
1498 next_tick = HZ / 10;
1499 break;
1500 case 3:
1501 /* Put out four tuning parameters, one per 100msec. */
1502 if (tp->twist_col == 0)
1503 RTL_W16 (FIFOTMS, 0);
1504 RTL_W32 (PARA7c, param[(int) tp->twist_row]
1505 [(int) tp->twist_col]);
1506 next_tick = HZ / 10;
1507 if (++tp->twist_col >= 4) {
1508 /* For short cables we are done.
1509 For long cables (row == 3) check for mistune. */
1510 tp->twistie =
1511 (tp->twist_row == 3) ? 4 : 0;
1512 }
1513 break;
1514 case 4:
1515 /* Special case for long cables: check for mistune. */
1516 if ((RTL_R16 (CSCR) &
1517 CSCR_LinkStatusBits) == 0x7000) {
1518 tp->twistie = 0;
1519 break;
1520 } else {
1521 RTL_W32 (PARA7c, 0xfb38de03);
1522 tp->twistie = 5;
1523 next_tick = HZ / 10;
1524 }
1525 break;
1526 case 5:
1527 /* Retune for shorter cable (column 2). */
1528 RTL_W32 (FIFOTMS, 0x20);
1529 RTL_W32 (PARA78, PARA78_default);
1530 RTL_W32 (PARA7c, PARA7c_default);
1531 RTL_W32 (FIFOTMS, 0x00);
1532 tp->twist_row = 2;
1533 tp->twist_col = 0;
1534 tp->twistie = 3;
1535 next_tick = HZ / 10;
1536 break;
1537
1538 default:
1539 /* do nothing */
1540 break;
1541 }
1542}
1543#endif /* CONFIG_8139TOO_TUNE_TWISTER */
1544
1545static inline void rtl8139_thread_iter (struct net_device *dev,
1546 struct rtl8139_private *tp,
22f714b6 1547 void __iomem *ioaddr)
1da177e4
LT
1548{
1549 int mii_lpa;
1550
1551 mii_lpa = mdio_read (dev, tp->phys[0], MII_LPA);
1552
1553 if (!tp->mii.force_media && mii_lpa != 0xffff) {
8e95a202
JP
1554 int duplex = ((mii_lpa & LPA_100FULL) ||
1555 (mii_lpa & 0x01C0) == 0x0040);
1da177e4
LT
1556 if (tp->mii.full_duplex != duplex) {
1557 tp->mii.full_duplex = duplex;
1558
1559 if (mii_lpa) {
497159af
JP
1560 netdev_info(dev, "Setting %s-duplex based on MII #%d link partner ability of %04x\n",
1561 tp->mii.full_duplex ? "full" : "half",
1562 tp->phys[0], mii_lpa);
1da177e4 1563 } else {
497159af 1564 netdev_info(dev, "media is unconnected, link down, or incompatible connection\n");
1da177e4
LT
1565 }
1566#if 0
1567 RTL_W8 (Cfg9346, Cfg9346_Unlock);
1568 RTL_W8 (Config1, tp->mii.full_duplex ? 0x60 : 0x20);
1569 RTL_W8 (Cfg9346, Cfg9346_Lock);
1570#endif
1571 }
1572 }
1573
1574 next_tick = HZ * 60;
1575
1576 rtl8139_tune_twister (dev, tp);
1577
497159af
JP
1578 netdev_dbg(dev, "Media selection tick, Link partner %04x\n",
1579 RTL_R16(NWayLPAR));
1580 netdev_dbg(dev, "Other registers are IntMask %04x IntStatus %04x\n",
1581 RTL_R16(IntrMask), RTL_R16(IntrStatus));
1582 netdev_dbg(dev, "Chip config %02x %02x\n",
1583 RTL_R8(Config0), RTL_R8(Config1));
1da177e4
LT
1584}
1585
c4028958 1586static void rtl8139_thread (struct work_struct *work)
1da177e4 1587{
c4028958
DH
1588 struct rtl8139_private *tp =
1589 container_of(work, struct rtl8139_private, thread.work);
1590 struct net_device *dev = tp->mii.dev;
371e8bc2 1591 unsigned long thr_delay = next_tick;
1da177e4 1592
83cbb4d2
FR
1593 rtnl_lock();
1594
1595 if (!netif_running(dev))
1596 goto out_unlock;
1597
371e8bc2
FR
1598 if (tp->watchdog_fired) {
1599 tp->watchdog_fired = 0;
c4028958 1600 rtl8139_tx_timeout_task(work);
83cbb4d2
FR
1601 } else
1602 rtl8139_thread_iter(dev, tp, tp->mmio_addr);
1da177e4 1603
83cbb4d2
FR
1604 if (tp->have_thread)
1605 schedule_delayed_work(&tp->thread, thr_delay);
1606out_unlock:
1607 rtnl_unlock ();
1da177e4
LT
1608}
1609
a15e0384 1610static void rtl8139_start_thread(struct rtl8139_private *tp)
1da177e4 1611{
1da177e4 1612 tp->twistie = 0;
1da177e4
LT
1613 if (tp->chipset == CH_8139_K)
1614 tp->twistie = 1;
1615 else if (tp->drv_flags & HAS_LNK_CHNG)
1616 return;
1617
38b492a2 1618 tp->have_thread = 1;
83cbb4d2 1619 tp->watchdog_fired = 0;
a15e0384
JG
1620
1621 schedule_delayed_work(&tp->thread, next_tick);
1622}
1623
1da177e4
LT
1624static inline void rtl8139_tx_clear (struct rtl8139_private *tp)
1625{
1626 tp->cur_tx = 0;
1627 tp->dirty_tx = 0;
1628
1629 /* XXX account for unsent Tx packets in tp->stats.tx_dropped */
1630}
1631
c4028958 1632static void rtl8139_tx_timeout_task (struct work_struct *work)
1da177e4 1633{
c4028958
DH
1634 struct rtl8139_private *tp =
1635 container_of(work, struct rtl8139_private, thread.work);
1636 struct net_device *dev = tp->mii.dev;
22f714b6 1637 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1638 int i;
1639 u8 tmp8;
1da177e4 1640
497159af
JP
1641 netdev_dbg(dev, "Transmit timeout, status %02x %04x %04x media %02x\n",
1642 RTL_R8(ChipCmd), RTL_R16(IntrStatus),
1643 RTL_R16(IntrMask), RTL_R8(MediaStatus));
1da177e4 1644 /* Emit info to figure out what went wrong. */
497159af
JP
1645 netdev_dbg(dev, "Tx queue start entry %ld dirty entry %ld\n",
1646 tp->cur_tx, tp->dirty_tx);
1da177e4 1647 for (i = 0; i < NUM_TX_DESC; i++)
b8b61171 1648 netdev_dbg(dev, "Tx descriptor %d is %08x%s\n",
497159af
JP
1649 i, RTL_R32(TxStatus0 + (i * 4)),
1650 i == tp->dirty_tx % NUM_TX_DESC ?
1651 " (queue head)" : "");
1da177e4
LT
1652
1653 tp->xstats.tx_timeouts++;
1654
1655 /* disable Tx ASAP, if not already */
1656 tmp8 = RTL_R8 (ChipCmd);
1657 if (tmp8 & CmdTxEnb)
1658 RTL_W8 (ChipCmd, CmdRxEnb);
1659
371e8bc2 1660 spin_lock_bh(&tp->rx_lock);
1da177e4
LT
1661 /* Disable interrupts by clearing the interrupt mask. */
1662 RTL_W16 (IntrMask, 0x0000);
1663
1664 /* Stop a shared interrupt from scavenging while we are. */
371e8bc2 1665 spin_lock_irq(&tp->lock);
1da177e4 1666 rtl8139_tx_clear (tp);
371e8bc2 1667 spin_unlock_irq(&tp->lock);
1da177e4
LT
1668
1669 /* ...and finally, reset everything */
1670 if (netif_running(dev)) {
1671 rtl8139_hw_start (dev);
1672 netif_wake_queue (dev);
1673 }
371e8bc2 1674 spin_unlock_bh(&tp->rx_lock);
1da177e4
LT
1675}
1676
371e8bc2
FR
1677static void rtl8139_tx_timeout (struct net_device *dev)
1678{
1679 struct rtl8139_private *tp = netdev_priv(dev);
1680
83cbb4d2 1681 tp->watchdog_fired = 1;
371e8bc2 1682 if (!tp->have_thread) {
83cbb4d2 1683 INIT_DELAYED_WORK(&tp->thread, rtl8139_thread);
371e8bc2 1684 schedule_delayed_work(&tp->thread, next_tick);
83cbb4d2 1685 }
371e8bc2 1686}
1da177e4 1687
61357325
SH
1688static netdev_tx_t rtl8139_start_xmit (struct sk_buff *skb,
1689 struct net_device *dev)
1da177e4
LT
1690{
1691 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 1692 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1693 unsigned int entry;
1694 unsigned int len = skb->len;
bce305f4 1695 unsigned long flags;
1da177e4
LT
1696
1697 /* Calculate the next Tx descriptor entry. */
1698 entry = tp->cur_tx % NUM_TX_DESC;
1699
1700 /* Note: the chip doesn't have auto-pad! */
1701 if (likely(len < TX_BUF_SIZE)) {
1702 if (len < ETH_ZLEN)
1703 memset(tp->tx_buf[entry], 0, ETH_ZLEN);
1704 skb_copy_and_csum_dev(skb, tp->tx_buf[entry]);
1705 dev_kfree_skb(skb);
1706 } else {
1707 dev_kfree_skb(skb);
e1eac92e 1708 dev->stats.tx_dropped++;
6ed10654 1709 return NETDEV_TX_OK;
1da177e4
LT
1710 }
1711
bce305f4 1712 spin_lock_irqsave(&tp->lock, flags);
176eaa58
AO
1713 /*
1714 * Writing to TxStatus triggers a DMA transfer of the data
1715 * copied to tp->tx_buf[entry] above. Use a memory barrier
1716 * to make sure that the device sees the updated data.
1717 */
1718 wmb();
1da177e4
LT
1719 RTL_W32_F (TxStatus0 + (entry * sizeof (u32)),
1720 tp->tx_flag | max(len, (unsigned int)ETH_ZLEN));
1721
1da177e4 1722 tp->cur_tx++;
1da177e4
LT
1723
1724 if ((tp->cur_tx - NUM_TX_DESC) == tp->dirty_tx)
1725 netif_stop_queue (dev);
bce305f4 1726 spin_unlock_irqrestore(&tp->lock, flags);
1da177e4 1727
497159af
JP
1728 netif_dbg(tp, tx_queued, dev, "Queued Tx packet size %u to slot %d\n",
1729 len, entry);
1da177e4 1730
6ed10654 1731 return NETDEV_TX_OK;
1da177e4
LT
1732}
1733
1734
1735static void rtl8139_tx_interrupt (struct net_device *dev,
1736 struct rtl8139_private *tp,
22f714b6 1737 void __iomem *ioaddr)
1da177e4
LT
1738{
1739 unsigned long dirty_tx, tx_left;
1740
1741 assert (dev != NULL);
1742 assert (ioaddr != NULL);
1743
1744 dirty_tx = tp->dirty_tx;
1745 tx_left = tp->cur_tx - dirty_tx;
1746 while (tx_left > 0) {
1747 int entry = dirty_tx % NUM_TX_DESC;
1748 int txstatus;
1749
1750 txstatus = RTL_R32 (TxStatus0 + (entry * sizeof (u32)));
1751
1752 if (!(txstatus & (TxStatOK | TxUnderrun | TxAborted)))
1753 break; /* It still hasn't been Txed */
1754
1755 /* Note: TxCarrierLost is always asserted at 100mbps. */
1756 if (txstatus & (TxOutOfWindow | TxAborted)) {
1757 /* There was an major error, log it. */
497159af
JP
1758 netif_dbg(tp, tx_err, dev, "Transmit error, Tx status %08x\n",
1759 txstatus);
e1eac92e 1760 dev->stats.tx_errors++;
1da177e4 1761 if (txstatus & TxAborted) {
e1eac92e 1762 dev->stats.tx_aborted_errors++;
1da177e4
LT
1763 RTL_W32 (TxConfig, TxClearAbt);
1764 RTL_W16 (IntrStatus, TxErr);
1765 wmb();
1766 }
1767 if (txstatus & TxCarrierLost)
e1eac92e 1768 dev->stats.tx_carrier_errors++;
1da177e4 1769 if (txstatus & TxOutOfWindow)
e1eac92e 1770 dev->stats.tx_window_errors++;
1da177e4
LT
1771 } else {
1772 if (txstatus & TxUnderrun) {
1773 /* Add 64 to the Tx FIFO threshold. */
1774 if (tp->tx_flag < 0x00300000)
1775 tp->tx_flag += 0x00020000;
e1eac92e 1776 dev->stats.tx_fifo_errors++;
1da177e4 1777 }
e1eac92e
PZ
1778 dev->stats.collisions += (txstatus >> 24) & 15;
1779 dev->stats.tx_bytes += txstatus & 0x7ff;
1780 dev->stats.tx_packets++;
1da177e4
LT
1781 }
1782
1783 dirty_tx++;
1784 tx_left--;
1785 }
1786
1787#ifndef RTL8139_NDEBUG
1788 if (tp->cur_tx - dirty_tx > NUM_TX_DESC) {
497159af
JP
1789 netdev_err(dev, "Out-of-sync dirty pointer, %ld vs. %ld\n",
1790 dirty_tx, tp->cur_tx);
1da177e4
LT
1791 dirty_tx += NUM_TX_DESC;
1792 }
1793#endif /* RTL8139_NDEBUG */
1794
1795 /* only wake the queue if we did work, and the queue is stopped */
1796 if (tp->dirty_tx != dirty_tx) {
1797 tp->dirty_tx = dirty_tx;
1798 mb();
1799 netif_wake_queue (dev);
1800 }
1801}
1802
1803
1804/* TODO: clean this up! Rx reset need not be this intensive */
1805static void rtl8139_rx_err (u32 rx_status, struct net_device *dev,
22f714b6 1806 struct rtl8139_private *tp, void __iomem *ioaddr)
1da177e4
LT
1807{
1808 u8 tmp8;
1809#ifdef CONFIG_8139_OLD_RX_RESET
1810 int tmp_work;
1811#endif
1812
497159af
JP
1813 netif_dbg(tp, rx_err, dev, "Ethernet frame had errors, status %08x\n",
1814 rx_status);
e1eac92e 1815 dev->stats.rx_errors++;
1da177e4
LT
1816 if (!(rx_status & RxStatusOK)) {
1817 if (rx_status & RxTooLong) {
497159af
JP
1818 netdev_dbg(dev, "Oversized Ethernet frame, status %04x!\n",
1819 rx_status);
1da177e4
LT
1820 /* A.C.: The chip hangs here. */
1821 }
1822 if (rx_status & (RxBadSymbol | RxBadAlign))
e1eac92e 1823 dev->stats.rx_frame_errors++;
1da177e4 1824 if (rx_status & (RxRunt | RxTooLong))
e1eac92e 1825 dev->stats.rx_length_errors++;
1da177e4 1826 if (rx_status & RxCRCErr)
e1eac92e 1827 dev->stats.rx_crc_errors++;
1da177e4
LT
1828 } else {
1829 tp->xstats.rx_lost_in_ring++;
1830 }
1831
1832#ifndef CONFIG_8139_OLD_RX_RESET
1833 tmp8 = RTL_R8 (ChipCmd);
1834 RTL_W8 (ChipCmd, tmp8 & ~CmdRxEnb);
1835 RTL_W8 (ChipCmd, tmp8);
1836 RTL_W32 (RxConfig, tp->rx_config);
1837 tp->cur_rx = 0;
1838#else
1839 /* Reset the receiver, based on RealTek recommendation. (Bug?) */
1840
1841 /* disable receive */
1842 RTL_W8_F (ChipCmd, CmdTxEnb);
1843 tmp_work = 200;
1844 while (--tmp_work > 0) {
1845 udelay(1);
1846 tmp8 = RTL_R8 (ChipCmd);
1847 if (!(tmp8 & CmdRxEnb))
1848 break;
1849 }
1850 if (tmp_work <= 0)
497159af 1851 netdev_warn(dev, "rx stop wait too long\n");
1da177e4
LT
1852 /* restart receive */
1853 tmp_work = 200;
1854 while (--tmp_work > 0) {
1855 RTL_W8_F (ChipCmd, CmdRxEnb | CmdTxEnb);
1856 udelay(1);
1857 tmp8 = RTL_R8 (ChipCmd);
1858 if ((tmp8 & CmdRxEnb) && (tmp8 & CmdTxEnb))
1859 break;
1860 }
1861 if (tmp_work <= 0)
497159af 1862 netdev_warn(dev, "tx/rx enable wait too long\n");
1da177e4
LT
1863
1864 /* and reinitialize all rx related registers */
1865 RTL_W8_F (Cfg9346, Cfg9346_Unlock);
1866 /* Must enable Tx/Rx before setting transfer thresholds! */
1867 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1868
1869 tp->rx_config = rtl8139_rx_config | AcceptBroadcast | AcceptMyPhys;
1870 RTL_W32 (RxConfig, tp->rx_config);
1871 tp->cur_rx = 0;
1872
497159af 1873 netdev_dbg(dev, "init buffer addresses\n");
1da177e4
LT
1874
1875 /* Lock Config[01234] and BMCR register writes */
1876 RTL_W8 (Cfg9346, Cfg9346_Lock);
1877
1878 /* init Rx ring buffer DMA address */
1879 RTL_W32_F (RxBuf, tp->rx_ring_dma);
1880
1881 /* A.C.: Reset the multicast list. */
1882 __set_rx_mode (dev);
1883#endif
1884}
1885
1886#if RX_BUF_IDX == 3
a9879c4f 1887static inline void wrap_copy(struct sk_buff *skb, const unsigned char *ring,
1da177e4
LT
1888 u32 offset, unsigned int size)
1889{
1890 u32 left = RX_BUF_LEN - offset;
1891
1892 if (size > left) {
27d7ff46
ACM
1893 skb_copy_to_linear_data(skb, ring + offset, left);
1894 skb_copy_to_linear_data_offset(skb, left, ring, size - left);
1da177e4 1895 } else
27d7ff46 1896 skb_copy_to_linear_data(skb, ring + offset, size);
1da177e4
LT
1897}
1898#endif
1899
1900static void rtl8139_isr_ack(struct rtl8139_private *tp)
1901{
22f714b6 1902 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1903 u16 status;
1904
1905 status = RTL_R16 (IntrStatus) & RxAckBits;
1906
1907 /* Clear out errors and receive interrupts */
1908 if (likely(status != 0)) {
1909 if (unlikely(status & (RxFIFOOver | RxOverflow))) {
e1eac92e 1910 tp->dev->stats.rx_errors++;
1da177e4 1911 if (status & RxFIFOOver)
e1eac92e 1912 tp->dev->stats.rx_fifo_errors++;
1da177e4
LT
1913 }
1914 RTL_W16_F (IntrStatus, RxAckBits);
1915 }
1916}
1917
1918static int rtl8139_rx(struct net_device *dev, struct rtl8139_private *tp,
1919 int budget)
1920{
22f714b6 1921 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1922 int received = 0;
1923 unsigned char *rx_ring = tp->rx_ring;
1924 unsigned int cur_rx = tp->cur_rx;
1925 unsigned int rx_size = 0;
1926
497159af
JP
1927 netdev_dbg(dev, "In %s(), current %04x BufAddr %04x, free to %04x, Cmd %02x\n",
1928 __func__, (u16)cur_rx,
1929 RTL_R16(RxBufAddr), RTL_R16(RxBufPtr), RTL_R8(ChipCmd));
1da177e4 1930
8e95a202
JP
1931 while (netif_running(dev) && received < budget &&
1932 (RTL_R8 (ChipCmd) & RxBufEmpty) == 0) {
1da177e4
LT
1933 u32 ring_offset = cur_rx % RX_BUF_LEN;
1934 u32 rx_status;
1935 unsigned int pkt_size;
1936 struct sk_buff *skb;
1937
1938 rmb();
1939
1940 /* read size+status of next frame from DMA ring buffer */
eca1ad82 1941 rx_status = le32_to_cpu (*(__le32 *) (rx_ring + ring_offset));
1da177e4
LT
1942 rx_size = rx_status >> 16;
1943 pkt_size = rx_size - 4;
1944
497159af
JP
1945 netif_dbg(tp, rx_status, dev, "%s() status %04x, size %04x, cur %04x\n",
1946 __func__, rx_status, rx_size, cur_rx);
1da177e4 1947#if RTL8139_DEBUG > 2
ef9e83c1 1948 print_hex_dump(KERN_DEBUG, "Frame contents: ",
497159af
JP
1949 DUMP_PREFIX_OFFSET, 16, 1,
1950 &rx_ring[ring_offset], 70, true);
1da177e4
LT
1951#endif
1952
1953 /* Packet copy from FIFO still in progress.
1954 * Theoretically, this should never happen
1955 * since EarlyRx is disabled.
1956 */
1957 if (unlikely(rx_size == 0xfff0)) {
1958 if (!tp->fifo_copy_timeout)
1959 tp->fifo_copy_timeout = jiffies + 2;
1960 else if (time_after(jiffies, tp->fifo_copy_timeout)) {
497159af 1961 netdev_dbg(dev, "hung FIFO. Reset\n");
1da177e4
LT
1962 rx_size = 0;
1963 goto no_early_rx;
1964 }
497159af 1965 netif_dbg(tp, intr, dev, "fifo copy in progress\n");
1da177e4
LT
1966 tp->xstats.early_rx++;
1967 break;
1968 }
1969
1970no_early_rx:
1971 tp->fifo_copy_timeout = 0;
1972
1973 /* If Rx err or invalid rx_size/rx_status received
1974 * (which happens if we get lost in the ring),
1975 * Rx process gets reset, so we abort any further
1976 * Rx processing.
1977 */
1978 if (unlikely((rx_size > (MAX_ETH_FRAME_SIZE+4)) ||
1979 (rx_size < 8) ||
1980 (!(rx_status & RxStatusOK)))) {
1981 rtl8139_rx_err (rx_status, dev, tp, ioaddr);
1982 received = -1;
1983 goto out;
1984 }
1985
1986 /* Malloc up new buffer, compatible with net-2e. */
1987 /* Omit the four octet CRC from the length. */
1988
89d71a66 1989 skb = netdev_alloc_skb_ip_align(dev, pkt_size);
1da177e4 1990 if (likely(skb)) {
1da177e4
LT
1991#if RX_BUF_IDX == 3
1992 wrap_copy(skb, rx_ring, ring_offset+4, pkt_size);
1993#else
8c7b7faa 1994 skb_copy_to_linear_data (skb, &rx_ring[ring_offset + 4], pkt_size);
1da177e4
LT
1995#endif
1996 skb_put (skb, pkt_size);
1997
1998 skb->protocol = eth_type_trans (skb, dev);
1999
e1eac92e
PZ
2000 dev->stats.rx_bytes += pkt_size;
2001 dev->stats.rx_packets++;
1da177e4
LT
2002
2003 netif_receive_skb (skb);
2004 } else {
f3b197ac 2005 if (net_ratelimit())
497159af 2006 netdev_warn(dev, "Memory squeeze, dropping packet\n");
e1eac92e 2007 dev->stats.rx_dropped++;
1da177e4
LT
2008 }
2009 received++;
2010
2011 cur_rx = (cur_rx + rx_size + 4 + 3) & ~3;
2012 RTL_W16 (RxBufPtr, (u16) (cur_rx - 16));
2013
2014 rtl8139_isr_ack(tp);
2015 }
2016
2017 if (unlikely(!received || rx_size == 0xfff0))
2018 rtl8139_isr_ack(tp);
2019
497159af
JP
2020 netdev_dbg(dev, "Done %s(), current %04x BufAddr %04x, free to %04x, Cmd %02x\n",
2021 __func__, cur_rx,
2022 RTL_R16(RxBufAddr), RTL_R16(RxBufPtr), RTL_R8(ChipCmd));
1da177e4
LT
2023
2024 tp->cur_rx = cur_rx;
2025
2026 /*
2027 * The receive buffer should be mostly empty.
2028 * Tell NAPI to reenable the Rx irq.
2029 */
2030 if (tp->fifo_copy_timeout)
2031 received = budget;
2032
2033out:
2034 return received;
2035}
2036
2037
2038static void rtl8139_weird_interrupt (struct net_device *dev,
2039 struct rtl8139_private *tp,
22f714b6 2040 void __iomem *ioaddr,
1da177e4
LT
2041 int status, int link_changed)
2042{
497159af 2043 netdev_dbg(dev, "Abnormal interrupt, status %08x\n", status);
1da177e4
LT
2044
2045 assert (dev != NULL);
2046 assert (tp != NULL);
2047 assert (ioaddr != NULL);
2048
2049 /* Update the error count. */
e1eac92e 2050 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2051 RTL_W32 (RxMissed, 0);
2052
2053 if ((status & RxUnderrun) && link_changed &&
2054 (tp->drv_flags & HAS_LNK_CHNG)) {
2055 rtl_check_media(dev, 0);
2056 status &= ~RxUnderrun;
2057 }
2058
2059 if (status & (RxUnderrun | RxErr))
e1eac92e 2060 dev->stats.rx_errors++;
1da177e4
LT
2061
2062 if (status & PCSTimeout)
e1eac92e 2063 dev->stats.rx_length_errors++;
1da177e4 2064 if (status & RxUnderrun)
e1eac92e 2065 dev->stats.rx_fifo_errors++;
1da177e4
LT
2066 if (status & PCIErr) {
2067 u16 pci_cmd_status;
2068 pci_read_config_word (tp->pci_dev, PCI_STATUS, &pci_cmd_status);
2069 pci_write_config_word (tp->pci_dev, PCI_STATUS, pci_cmd_status);
2070
497159af 2071 netdev_err(dev, "PCI Bus error %04x\n", pci_cmd_status);
1da177e4
LT
2072 }
2073}
2074
bea3348e 2075static int rtl8139_poll(struct napi_struct *napi, int budget)
1da177e4 2076{
bea3348e
SH
2077 struct rtl8139_private *tp = container_of(napi, struct rtl8139_private, napi);
2078 struct net_device *dev = tp->dev;
22f714b6 2079 void __iomem *ioaddr = tp->mmio_addr;
bea3348e 2080 int work_done;
1da177e4
LT
2081
2082 spin_lock(&tp->rx_lock);
bea3348e
SH
2083 work_done = 0;
2084 if (likely(RTL_R16(IntrStatus) & RxAckBits))
2085 work_done += rtl8139_rx(dev, tp, budget);
1da177e4 2086
bea3348e 2087 if (work_done < budget) {
b57bd066 2088 unsigned long flags;
1da177e4
LT
2089 /*
2090 * Order is important since data can get interrupted
2091 * again when we think we are done.
2092 */
bea3348e 2093 spin_lock_irqsave(&tp->lock, flags);
288379f0 2094 __napi_complete(napi);
349124a0 2095 RTL_W16_F(IntrMask, rtl8139_intr_mask);
bea3348e 2096 spin_unlock_irqrestore(&tp->lock, flags);
1da177e4
LT
2097 }
2098 spin_unlock(&tp->rx_lock);
2099
bea3348e 2100 return work_done;
1da177e4
LT
2101}
2102
2103/* The interrupt handler does all of the Rx thread work and cleans up
2104 after the Tx thread. */
7d12e780 2105static irqreturn_t rtl8139_interrupt (int irq, void *dev_instance)
1da177e4
LT
2106{
2107 struct net_device *dev = (struct net_device *) dev_instance;
2108 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2109 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2110 u16 status, ackstat;
2111 int link_changed = 0; /* avoid bogus "uninit" warning */
2112 int handled = 0;
2113
2114 spin_lock (&tp->lock);
2115 status = RTL_R16 (IntrStatus);
2116
2117 /* shared irq? */
f3b197ac 2118 if (unlikely((status & rtl8139_intr_mask) == 0))
1da177e4
LT
2119 goto out;
2120
2121 handled = 1;
2122
2123 /* h/w no longer present (hotplug?) or major error, bail */
f3b197ac 2124 if (unlikely(status == 0xFFFF))
1da177e4
LT
2125 goto out;
2126
2127 /* close possible race's with dev_close */
2128 if (unlikely(!netif_running(dev))) {
2129 RTL_W16 (IntrMask, 0);
2130 goto out;
2131 }
2132
2133 /* Acknowledge all of the current interrupt sources ASAP, but
2134 an first get an additional status bit from CSCR. */
2135 if (unlikely(status & RxUnderrun))
2136 link_changed = RTL_R16 (CSCR) & CSCR_LinkChangeBit;
2137
2138 ackstat = status & ~(RxAckBits | TxErr);
2139 if (ackstat)
2140 RTL_W16 (IntrStatus, ackstat);
2141
2142 /* Receive packets are processed by poll routine.
2143 If not running start it now. */
2144 if (status & RxAckBits){
288379f0 2145 if (napi_schedule_prep(&tp->napi)) {
1da177e4 2146 RTL_W16_F (IntrMask, rtl8139_norx_intr_mask);
288379f0 2147 __napi_schedule(&tp->napi);
1da177e4
LT
2148 }
2149 }
2150
2151 /* Check uncommon events with one test. */
2152 if (unlikely(status & (PCIErr | PCSTimeout | RxUnderrun | RxErr)))
2153 rtl8139_weird_interrupt (dev, tp, ioaddr,
2154 status, link_changed);
2155
2156 if (status & (TxOK | TxErr)) {
2157 rtl8139_tx_interrupt (dev, tp, ioaddr);
2158 if (status & TxErr)
2159 RTL_W16 (IntrStatus, TxErr);
2160 }
2161 out:
2162 spin_unlock (&tp->lock);
2163
497159af
JP
2164 netdev_dbg(dev, "exiting interrupt, intr_status=%#4.4x\n",
2165 RTL_R16(IntrStatus));
1da177e4
LT
2166 return IRQ_RETVAL(handled);
2167}
2168
2169#ifdef CONFIG_NET_POLL_CONTROLLER
2170/*
2171 * Polling receive - used by netconsole and other diagnostic tools
2172 * to allow network i/o with interrupts disabled.
2173 */
2174static void rtl8139_poll_controller(struct net_device *dev)
2175{
2176 disable_irq(dev->irq);
7d12e780 2177 rtl8139_interrupt(dev->irq, dev);
1da177e4
LT
2178 enable_irq(dev->irq);
2179}
2180#endif
2181
bda6a15a
JP
2182static int rtl8139_set_mac_address(struct net_device *dev, void *p)
2183{
2184 struct rtl8139_private *tp = netdev_priv(dev);
2185 void __iomem *ioaddr = tp->mmio_addr;
2186 struct sockaddr *addr = p;
2187
2188 if (!is_valid_ether_addr(addr->sa_data))
2189 return -EADDRNOTAVAIL;
2190
2191 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2192
2193 spin_lock_irq(&tp->lock);
2194
2195 RTL_W8_F(Cfg9346, Cfg9346_Unlock);
2196 RTL_W32_F(MAC0 + 0, cpu_to_le32 (*(u32 *) (dev->dev_addr + 0)));
2197 RTL_W32_F(MAC0 + 4, cpu_to_le32 (*(u32 *) (dev->dev_addr + 4)));
2198 RTL_W8_F(Cfg9346, Cfg9346_Lock);
2199
2200 spin_unlock_irq(&tp->lock);
2201
2202 return 0;
2203}
2204
1da177e4
LT
2205static int rtl8139_close (struct net_device *dev)
2206{
2207 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2208 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2209 unsigned long flags;
2210
bea3348e
SH
2211 netif_stop_queue(dev);
2212 napi_disable(&tp->napi);
1da177e4 2213
497159af
JP
2214 netif_dbg(tp, ifdown, dev, "Shutting down ethercard, status was 0x%04x\n",
2215 RTL_R16(IntrStatus));
1da177e4
LT
2216
2217 spin_lock_irqsave (&tp->lock, flags);
2218
2219 /* Stop the chip's Tx and Rx DMA processes. */
2220 RTL_W8 (ChipCmd, 0);
2221
2222 /* Disable interrupts by clearing the interrupt mask. */
2223 RTL_W16 (IntrMask, 0);
2224
2225 /* Update the error counts. */
e1eac92e 2226 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2227 RTL_W32 (RxMissed, 0);
2228
2229 spin_unlock_irqrestore (&tp->lock, flags);
2230
1da177e4
LT
2231 free_irq (dev->irq, dev);
2232
2233 rtl8139_tx_clear (tp);
2234
6cc92cdd
JG
2235 dma_free_coherent(&tp->pci_dev->dev, RX_BUF_TOT_LEN,
2236 tp->rx_ring, tp->rx_ring_dma);
2237 dma_free_coherent(&tp->pci_dev->dev, TX_BUF_TOT_LEN,
2238 tp->tx_bufs, tp->tx_bufs_dma);
1da177e4
LT
2239 tp->rx_ring = NULL;
2240 tp->tx_bufs = NULL;
2241
2242 /* Green! Put the chip in low-power mode. */
2243 RTL_W8 (Cfg9346, Cfg9346_Unlock);
2244
2245 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
2246 RTL_W8 (HltClk, 'H'); /* 'R' would leave the clock running. */
2247
2248 return 0;
2249}
2250
2251
2252/* Get the ethtool Wake-on-LAN settings. Assumes that wol points to
2253 kernel memory, *wol has been initialized as {ETHTOOL_GWOL}, and
2254 other threads or interrupts aren't messing with the 8139. */
2255static void rtl8139_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2256{
d035fbcc
JK
2257 struct rtl8139_private *tp = netdev_priv(dev);
2258 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 2259
d035fbcc
JK
2260 spin_lock_irq(&tp->lock);
2261 if (rtl_chip_info[tp->chipset].flags & HasLWake) {
1da177e4
LT
2262 u8 cfg3 = RTL_R8 (Config3);
2263 u8 cfg5 = RTL_R8 (Config5);
2264
2265 wol->supported = WAKE_PHY | WAKE_MAGIC
2266 | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
2267
2268 wol->wolopts = 0;
2269 if (cfg3 & Cfg3_LinkUp)
2270 wol->wolopts |= WAKE_PHY;
2271 if (cfg3 & Cfg3_Magic)
2272 wol->wolopts |= WAKE_MAGIC;
2273 /* (KON)FIXME: See how netdev_set_wol() handles the
2274 following constants. */
2275 if (cfg5 & Cfg5_UWF)
2276 wol->wolopts |= WAKE_UCAST;
2277 if (cfg5 & Cfg5_MWF)
2278 wol->wolopts |= WAKE_MCAST;
2279 if (cfg5 & Cfg5_BWF)
2280 wol->wolopts |= WAKE_BCAST;
2281 }
d035fbcc 2282 spin_unlock_irq(&tp->lock);
1da177e4
LT
2283}
2284
2285
2286/* Set the ethtool Wake-on-LAN settings. Return 0 or -errno. Assumes
2287 that wol points to kernel memory and other threads or interrupts
2288 aren't messing with the 8139. */
2289static int rtl8139_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2290{
d035fbcc
JK
2291 struct rtl8139_private *tp = netdev_priv(dev);
2292 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2293 u32 support;
2294 u8 cfg3, cfg5;
2295
d035fbcc 2296 support = ((rtl_chip_info[tp->chipset].flags & HasLWake)
1da177e4
LT
2297 ? (WAKE_PHY | WAKE_MAGIC
2298 | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST)
2299 : 0);
2300 if (wol->wolopts & ~support)
2301 return -EINVAL;
2302
d035fbcc 2303 spin_lock_irq(&tp->lock);
1da177e4
LT
2304 cfg3 = RTL_R8 (Config3) & ~(Cfg3_LinkUp | Cfg3_Magic);
2305 if (wol->wolopts & WAKE_PHY)
2306 cfg3 |= Cfg3_LinkUp;
2307 if (wol->wolopts & WAKE_MAGIC)
2308 cfg3 |= Cfg3_Magic;
2309 RTL_W8 (Cfg9346, Cfg9346_Unlock);
2310 RTL_W8 (Config3, cfg3);
2311 RTL_W8 (Cfg9346, Cfg9346_Lock);
2312
2313 cfg5 = RTL_R8 (Config5) & ~(Cfg5_UWF | Cfg5_MWF | Cfg5_BWF);
2314 /* (KON)FIXME: These are untested. We may have to set the
2315 CRC0, Wakeup0 and LSBCRC0 registers too, but I have no
2316 documentation. */
2317 if (wol->wolopts & WAKE_UCAST)
2318 cfg5 |= Cfg5_UWF;
2319 if (wol->wolopts & WAKE_MCAST)
2320 cfg5 |= Cfg5_MWF;
2321 if (wol->wolopts & WAKE_BCAST)
2322 cfg5 |= Cfg5_BWF;
2323 RTL_W8 (Config5, cfg5); /* need not unlock via Cfg9346 */
d035fbcc 2324 spin_unlock_irq(&tp->lock);
1da177e4
LT
2325
2326 return 0;
2327}
2328
2329static void rtl8139_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2330{
d035fbcc 2331 struct rtl8139_private *tp = netdev_priv(dev);
68aad78c
RJ
2332 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2333 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2334 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
d035fbcc 2335 info->regdump_len = tp->regs_len;
1da177e4
LT
2336}
2337
2338static int rtl8139_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2339{
d035fbcc
JK
2340 struct rtl8139_private *tp = netdev_priv(dev);
2341 spin_lock_irq(&tp->lock);
2342 mii_ethtool_gset(&tp->mii, cmd);
2343 spin_unlock_irq(&tp->lock);
1da177e4
LT
2344 return 0;
2345}
2346
2347static int rtl8139_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2348{
d035fbcc 2349 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4 2350 int rc;
d035fbcc
JK
2351 spin_lock_irq(&tp->lock);
2352 rc = mii_ethtool_sset(&tp->mii, cmd);
2353 spin_unlock_irq(&tp->lock);
1da177e4
LT
2354 return rc;
2355}
2356
2357static int rtl8139_nway_reset(struct net_device *dev)
2358{
d035fbcc
JK
2359 struct rtl8139_private *tp = netdev_priv(dev);
2360 return mii_nway_restart(&tp->mii);
1da177e4
LT
2361}
2362
2363static u32 rtl8139_get_link(struct net_device *dev)
2364{
d035fbcc
JK
2365 struct rtl8139_private *tp = netdev_priv(dev);
2366 return mii_link_ok(&tp->mii);
1da177e4
LT
2367}
2368
2369static u32 rtl8139_get_msglevel(struct net_device *dev)
2370{
d035fbcc
JK
2371 struct rtl8139_private *tp = netdev_priv(dev);
2372 return tp->msg_enable;
1da177e4
LT
2373}
2374
2375static void rtl8139_set_msglevel(struct net_device *dev, u32 datum)
2376{
d035fbcc
JK
2377 struct rtl8139_private *tp = netdev_priv(dev);
2378 tp->msg_enable = datum;
1da177e4
LT
2379}
2380
1da177e4
LT
2381static int rtl8139_get_regs_len(struct net_device *dev)
2382{
d035fbcc 2383 struct rtl8139_private *tp;
eb581348
DJ
2384 /* TODO: we are too slack to do reg dumping for pio, for now */
2385 if (use_io)
2386 return 0;
d035fbcc
JK
2387 tp = netdev_priv(dev);
2388 return tp->regs_len;
1da177e4
LT
2389}
2390
2391static void rtl8139_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *regbuf)
2392{
d035fbcc 2393 struct rtl8139_private *tp;
eb581348
DJ
2394
2395 /* TODO: we are too slack to do reg dumping for pio, for now */
2396 if (use_io)
2397 return;
d035fbcc 2398 tp = netdev_priv(dev);
1da177e4
LT
2399
2400 regs->version = RTL_REGS_VER;
2401
d035fbcc
JK
2402 spin_lock_irq(&tp->lock);
2403 memcpy_fromio(regbuf, tp->mmio_addr, regs->len);
2404 spin_unlock_irq(&tp->lock);
1da177e4 2405}
1da177e4 2406
b9f2c044 2407static int rtl8139_get_sset_count(struct net_device *dev, int sset)
1da177e4 2408{
b9f2c044
JG
2409 switch (sset) {
2410 case ETH_SS_STATS:
2411 return RTL_NUM_STATS;
2412 default:
2413 return -EOPNOTSUPP;
2414 }
1da177e4
LT
2415}
2416
2417static void rtl8139_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
2418{
d035fbcc 2419 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4 2420
d035fbcc
JK
2421 data[0] = tp->xstats.early_rx;
2422 data[1] = tp->xstats.tx_buf_mapped;
2423 data[2] = tp->xstats.tx_timeouts;
2424 data[3] = tp->xstats.rx_lost_in_ring;
1da177e4
LT
2425}
2426
2427static void rtl8139_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2428{
2429 memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
2430}
2431
7282d491 2432static const struct ethtool_ops rtl8139_ethtool_ops = {
1da177e4
LT
2433 .get_drvinfo = rtl8139_get_drvinfo,
2434 .get_settings = rtl8139_get_settings,
2435 .set_settings = rtl8139_set_settings,
2436 .get_regs_len = rtl8139_get_regs_len,
2437 .get_regs = rtl8139_get_regs,
2438 .nway_reset = rtl8139_nway_reset,
2439 .get_link = rtl8139_get_link,
2440 .get_msglevel = rtl8139_get_msglevel,
2441 .set_msglevel = rtl8139_set_msglevel,
2442 .get_wol = rtl8139_get_wol,
2443 .set_wol = rtl8139_set_wol,
2444 .get_strings = rtl8139_get_strings,
b9f2c044 2445 .get_sset_count = rtl8139_get_sset_count,
1da177e4
LT
2446 .get_ethtool_stats = rtl8139_get_ethtool_stats,
2447};
2448
2449static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2450{
d035fbcc 2451 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4
LT
2452 int rc;
2453
2454 if (!netif_running(dev))
2455 return -EINVAL;
2456
d035fbcc
JK
2457 spin_lock_irq(&tp->lock);
2458 rc = generic_mii_ioctl(&tp->mii, if_mii(rq), cmd, NULL);
2459 spin_unlock_irq(&tp->lock);
1da177e4
LT
2460
2461 return rc;
2462}
2463
2464
2465static struct net_device_stats *rtl8139_get_stats (struct net_device *dev)
2466{
2467 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2468 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2469 unsigned long flags;
2470
2471 if (netif_running(dev)) {
2472 spin_lock_irqsave (&tp->lock, flags);
e1eac92e 2473 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2474 RTL_W32 (RxMissed, 0);
2475 spin_unlock_irqrestore (&tp->lock, flags);
2476 }
2477
e1eac92e 2478 return &dev->stats;
1da177e4
LT
2479}
2480
2481/* Set or clear the multicast filter for this adaptor.
2482 This routine is not state sensitive and need not be SMP locked. */
2483
2484static void __set_rx_mode (struct net_device *dev)
2485{
2486 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2487 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 2488 u32 mc_filter[2]; /* Multicast hash filter */
6d55ad4a 2489 int rx_mode;
1da177e4
LT
2490 u32 tmp;
2491
b8b61171 2492 netdev_dbg(dev, "rtl8139_set_rx_mode(%04x) done -- Rx config %08x\n",
497159af 2493 dev->flags, RTL_R32(RxConfig));
1da177e4
LT
2494
2495 /* Note: do not reorder, GCC is clever about common statements. */
2496 if (dev->flags & IFF_PROMISC) {
1da177e4
LT
2497 rx_mode =
2498 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
2499 AcceptAllPhys;
2500 mc_filter[1] = mc_filter[0] = 0xffffffff;
6d55ad4a 2501 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
8e95a202 2502 (dev->flags & IFF_ALLMULTI)) {
1da177e4
LT
2503 /* Too many to filter perfectly -- accept all multicasts. */
2504 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
2505 mc_filter[1] = mc_filter[0] = 0xffffffff;
2506 } else {
22bedad3 2507 struct netdev_hw_addr *ha;
1da177e4
LT
2508 rx_mode = AcceptBroadcast | AcceptMyPhys;
2509 mc_filter[1] = mc_filter[0] = 0;
22bedad3
JP
2510 netdev_for_each_mc_addr(ha, dev) {
2511 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
1da177e4
LT
2512
2513 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2514 rx_mode |= AcceptMulticast;
2515 }
2516 }
2517
2518 /* We can safely update without stopping the chip. */
2519 tmp = rtl8139_rx_config | rx_mode;
2520 if (tp->rx_config != tmp) {
2521 RTL_W32_F (RxConfig, tmp);
2522 tp->rx_config = tmp;
2523 }
2524 RTL_W32_F (MAR0 + 0, mc_filter[0]);
2525 RTL_W32_F (MAR0 + 4, mc_filter[1]);
2526}
2527
2528static void rtl8139_set_rx_mode (struct net_device *dev)
2529{
2530 unsigned long flags;
2531 struct rtl8139_private *tp = netdev_priv(dev);
2532
2533 spin_lock_irqsave (&tp->lock, flags);
2534 __set_rx_mode(dev);
2535 spin_unlock_irqrestore (&tp->lock, flags);
2536}
2537
2538#ifdef CONFIG_PM
2539
2540static int rtl8139_suspend (struct pci_dev *pdev, pm_message_t state)
2541{
2542 struct net_device *dev = pci_get_drvdata (pdev);
2543 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2544 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2545 unsigned long flags;
2546
2547 pci_save_state (pdev);
2548
2549 if (!netif_running (dev))
2550 return 0;
2551
2552 netif_device_detach (dev);
2553
2554 spin_lock_irqsave (&tp->lock, flags);
2555
2556 /* Disable interrupts, stop Tx and Rx. */
2557 RTL_W16 (IntrMask, 0);
2558 RTL_W8 (ChipCmd, 0);
2559
2560 /* Update the error counts. */
e1eac92e 2561 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2562 RTL_W32 (RxMissed, 0);
2563
2564 spin_unlock_irqrestore (&tp->lock, flags);
2565
2566 pci_set_power_state (pdev, PCI_D3hot);
2567
2568 return 0;
2569}
2570
2571
2572static int rtl8139_resume (struct pci_dev *pdev)
2573{
2574 struct net_device *dev = pci_get_drvdata (pdev);
2575
2576 pci_restore_state (pdev);
2577 if (!netif_running (dev))
2578 return 0;
2579 pci_set_power_state (pdev, PCI_D0);
2580 rtl8139_init_ring (dev);
2581 rtl8139_hw_start (dev);
2582 netif_device_attach (dev);
2583 return 0;
2584}
2585
2586#endif /* CONFIG_PM */
2587
2588
2589static struct pci_driver rtl8139_pci_driver = {
2590 .name = DRV_NAME,
2591 .id_table = rtl8139_pci_tbl,
2592 .probe = rtl8139_init_one,
2593 .remove = __devexit_p(rtl8139_remove_one),
2594#ifdef CONFIG_PM
2595 .suspend = rtl8139_suspend,
2596 .resume = rtl8139_resume,
2597#endif /* CONFIG_PM */
2598};
2599
2600
2601static int __init rtl8139_init_module (void)
2602{
2603 /* when we're a module, we always print a version message,
2604 * even if no 8139 board is found.
2605 */
2606#ifdef MODULE
b93d5847 2607 pr_info(RTL8139_DRIVER_NAME "\n");
1da177e4
LT
2608#endif
2609
29917620 2610 return pci_register_driver(&rtl8139_pci_driver);
1da177e4
LT
2611}
2612
2613
2614static void __exit rtl8139_cleanup_module (void)
2615{
2616 pci_unregister_driver (&rtl8139_pci_driver);
2617}
2618
2619
2620module_init(rtl8139_init_module);
2621module_exit(rtl8139_cleanup_module);
This page took 1.233333 seconds and 5 git commands to generate.