ixgbe: Add FCoE feature register defines to 82599
[deliverable/linux.git] / drivers / net / ixgbe / ixgbe_type.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
3efac5a0 4 Copyright(c) 1999 - 2009 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_TYPE_H_
29#define _IXGBE_TYPE_H_
30
31#include <linux/types.h>
6b73e10d 32#include <linux/mdio.h>
9a799d71
AK
33
34/* Vendor ID */
35#define IXGBE_INTEL_VENDOR_ID 0x8086
36
37/* Device IDs */
1e336d0f 38#define IXGBE_DEV_ID_82598 0x10B6
2f21bdd3 39#define IXGBE_DEV_ID_82598_BX 0x1508
9a799d71
AK
40#define IXGBE_DEV_ID_82598AF_DUAL_PORT 0x10C6
41#define IXGBE_DEV_ID_82598AF_SINGLE_PORT 0x10C7
c4900be0 42#define IXGBE_DEV_ID_82598EB_SFP_LOM 0x10DB
0befdb3e 43#define IXGBE_DEV_ID_82598AT 0x10C8
9a799d71 44#define IXGBE_DEV_ID_82598EB_CX4 0x10DD
8d792cd9 45#define IXGBE_DEV_ID_82598_CX4_DUAL_PORT 0x10EC
c4900be0
DS
46#define IXGBE_DEV_ID_82598_DA_DUAL_PORT 0x10F1
47#define IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM 0x10E1
b95f5fcb 48#define IXGBE_DEV_ID_82598EB_XF_LR 0x10F4
11afc1b1
PW
49#define IXGBE_DEV_ID_82599 0x10D8
50#define IXGBE_DEV_ID_82599_KX4 0x10F7
51#define IXGBE_DEV_ID_82599_SFP 0x10FB
9a799d71
AK
52
53/* General Registers */
54#define IXGBE_CTRL 0x00000
55#define IXGBE_STATUS 0x00008
56#define IXGBE_CTRL_EXT 0x00018
57#define IXGBE_ESDP 0x00020
58#define IXGBE_EODSDP 0x00028
11afc1b1 59#define IXGBE_I2CCTL 0x00028
9a799d71
AK
60#define IXGBE_LEDCTL 0x00200
61#define IXGBE_FRTIMER 0x00048
62#define IXGBE_TCPTIMER 0x0004C
11afc1b1
PW
63#define IXGBE_CORESPARE 0x00600
64#define IXGBE_EXVET 0x05078
9a799d71
AK
65
66/* NVM Registers */
67#define IXGBE_EEC 0x10010
68#define IXGBE_EERD 0x10014
69#define IXGBE_FLA 0x1001C
70#define IXGBE_EEMNGCTL 0x10110
71#define IXGBE_EEMNGDATA 0x10114
72#define IXGBE_FLMNGCTL 0x10118
73#define IXGBE_FLMNGDATA 0x1011C
74#define IXGBE_FLMNGCNT 0x10120
75#define IXGBE_FLOP 0x1013C
76#define IXGBE_GRC 0x10200
77
11afc1b1
PW
78/* General Receive Control */
79#define IXGBE_GRC_MNG 0x00000001 /* Manageability Enable */
80#define IXGBE_GRC_APME 0x00000002 /* Advanced Power Management Enable */
81
82#define IXGBE_VPDDIAG0 0x10204
83#define IXGBE_VPDDIAG1 0x10208
84
85/* I2CCTL Bit Masks */
86#define IXGBE_I2C_CLK_IN 0x00000001
87#define IXGBE_I2C_CLK_OUT 0x00000002
88#define IXGBE_I2C_DATA_IN 0x00000004
89#define IXGBE_I2C_DATA_OUT 0x00000008
90
9a799d71
AK
91/* Interrupt Registers */
92#define IXGBE_EICR 0x00800
93#define IXGBE_EICS 0x00808
94#define IXGBE_EIMS 0x00880
95#define IXGBE_EIMC 0x00888
96#define IXGBE_EIAC 0x00810
97#define IXGBE_EIAM 0x00890
11afc1b1
PW
98#define IXGBE_EICS_EX(_i) (0x00A90 + (_i) * 4)
99#define IXGBE_EIMS_EX(_i) (0x00AA0 + (_i) * 4)
100#define IXGBE_EIMC_EX(_i) (0x00AB0 + (_i) * 4)
101#define IXGBE_EIAM_EX(_i) (0x00AD0 + (_i) * 4)
509ee935
JB
102/*
103 * 82598 EITR is 16 bits but set the limits based on the max
104 * supported by all ixgbe hardware. 82599 EITR is only 12 bits,
105 * with the lower 3 always zero.
106 */
107#define IXGBE_MAX_INT_RATE 488281
108#define IXGBE_MIN_INT_RATE 956
109#define IXGBE_MAX_EITR 0x00000FF8
110#define IXGBE_MIN_EITR 8
11afc1b1
PW
111#define IXGBE_EITR(_i) (((_i) <= 23) ? (0x00820 + ((_i) * 4)) : \
112 (0x012300 + (((_i) - 24) * 4)))
509ee935 113#define IXGBE_EITR_ITR_INT_MASK 0x00000FF8
11afc1b1
PW
114#define IXGBE_EITR_LLI_MOD 0x00008000
115#define IXGBE_EITR_CNT_WDIS 0x80000000
c44ade9e 116#define IXGBE_IVAR(_i) (0x00900 + ((_i) * 4)) /* 24 at 0x900-0x960 */
11afc1b1
PW
117#define IXGBE_IVAR_MISC 0x00A00 /* misc MSI-X interrupt causes */
118#define IXGBE_EITRSEL 0x00894
9a799d71
AK
119#define IXGBE_MSIXT 0x00000 /* MSI-X Table. 0x0000 - 0x01C */
120#define IXGBE_MSIXPBA 0x02000 /* MSI-X Pending bit array */
c44ade9e 121#define IXGBE_PBACL(_i) (((_i) == 0) ? (0x11068) : (0x110C0 + ((_i) * 4)))
9a799d71
AK
122#define IXGBE_GPIE 0x00898
123
124/* Flow Control Registers */
11afc1b1
PW
125#define IXGBE_FCADBUL 0x03210
126#define IXGBE_FCADBUH 0x03214
127#define IXGBE_FCAMACL 0x04328
128#define IXGBE_FCAMACH 0x0432C
129#define IXGBE_FCRTH_82599(_i) (0x03260 + ((_i) * 4)) /* 8 of these (0-7) */
130#define IXGBE_FCRTL_82599(_i) (0x03220 + ((_i) * 4)) /* 8 of these (0-7) */
9a799d71
AK
131#define IXGBE_PFCTOP 0x03008
132#define IXGBE_FCTTV(_i) (0x03200 + ((_i) * 4)) /* 4 of these (0-3) */
133#define IXGBE_FCRTL(_i) (0x03220 + ((_i) * 8)) /* 8 of these (0-7) */
134#define IXGBE_FCRTH(_i) (0x03260 + ((_i) * 8)) /* 8 of these (0-7) */
135#define IXGBE_FCRTV 0x032A0
11afc1b1 136#define IXGBE_FCCFG 0x03D00
9a799d71
AK
137#define IXGBE_TFCS 0x0CE00
138
139/* Receive DMA Registers */
11afc1b1
PW
140#define IXGBE_RDBAL(_i) (((_i) < 64) ? (0x01000 + ((_i) * 0x40)) : \
141 (0x0D000 + ((_i - 64) * 0x40)))
142#define IXGBE_RDBAH(_i) (((_i) < 64) ? (0x01004 + ((_i) * 0x40)) : \
143 (0x0D004 + ((_i - 64) * 0x40)))
144#define IXGBE_RDLEN(_i) (((_i) < 64) ? (0x01008 + ((_i) * 0x40)) : \
145 (0x0D008 + ((_i - 64) * 0x40)))
146#define IXGBE_RDH(_i) (((_i) < 64) ? (0x01010 + ((_i) * 0x40)) : \
147 (0x0D010 + ((_i - 64) * 0x40)))
148#define IXGBE_RDT(_i) (((_i) < 64) ? (0x01018 + ((_i) * 0x40)) : \
149 (0x0D018 + ((_i - 64) * 0x40)))
150#define IXGBE_RXDCTL(_i) (((_i) < 64) ? (0x01028 + ((_i) * 0x40)) : \
151 (0x0D028 + ((_i - 64) * 0x40)))
152#define IXGBE_RDDCC 0x02F20
153#define IXGBE_RXMEMWRAP 0x03190
154#define IXGBE_STARCTRL 0x03024
c44ade9e
JB
155/*
156 * Split and Replication Receive Control Registers
157 * 00-15 : 0x02100 + n*4
158 * 16-64 : 0x01014 + n*0x40
159 * 64-127: 0x0D014 + (n-64)*0x40
160 */
161#define IXGBE_SRRCTL(_i) (((_i) <= 15) ? (0x02100 + ((_i) * 4)) : \
162 (((_i) < 64) ? (0x01014 + ((_i) * 0x40)) : \
163 (0x0D014 + ((_i - 64) * 0x40))))
164/*
165 * Rx DCA Control Register:
166 * 00-15 : 0x02200 + n*4
167 * 16-64 : 0x0100C + n*0x40
168 * 64-127: 0x0D00C + (n-64)*0x40
169 */
170#define IXGBE_DCA_RXCTRL(_i) (((_i) <= 15) ? (0x02200 + ((_i) * 4)) : \
171 (((_i) < 64) ? (0x0100C + ((_i) * 0x40)) : \
172 (0x0D00C + ((_i - 64) * 0x40))))
173#define IXGBE_RDRXCTL 0x02F00
9a799d71 174#define IXGBE_RXPBSIZE(_i) (0x03C00 + ((_i) * 4))
c44ade9e 175 /* 8 of these 0x03C00 - 0x03C1C */
9a799d71
AK
176#define IXGBE_RXCTRL 0x03000
177#define IXGBE_DROPEN 0x03D04
178#define IXGBE_RXPBSIZE_SHIFT 10
179
180/* Receive Registers */
181#define IXGBE_RXCSUM 0x05000
182#define IXGBE_RFCTL 0x05008
c44ade9e
JB
183#define IXGBE_DRECCCTL 0x02F08
184#define IXGBE_DRECCCTL_DISABLE 0
185/* Multicast Table Array - 128 entries */
9a799d71 186#define IXGBE_MTA(_i) (0x05200 + ((_i) * 4))
11afc1b1
PW
187#define IXGBE_RAL(_i) (((_i) <= 15) ? (0x05400 + ((_i) * 8)) : \
188 (0x0A200 + ((_i) * 8)))
189#define IXGBE_RAH(_i) (((_i) <= 15) ? (0x05404 + ((_i) * 8)) : \
190 (0x0A204 + ((_i) * 8)))
191#define IXGBE_MPSAR_LO(_i) (0x0A600 + ((_i) * 8))
192#define IXGBE_MPSAR_HI(_i) (0x0A604 + ((_i) * 8))
c44ade9e 193/* Packet split receive type */
11afc1b1
PW
194#define IXGBE_PSRTYPE(_i) (((_i) <= 15) ? (0x05480 + ((_i) * 4)) : \
195 (0x0EA00 + ((_i) * 4)))
c44ade9e 196/* array of 4096 1-bit vlan filters */
9a799d71 197#define IXGBE_VFTA(_i) (0x0A000 + ((_i) * 4))
c44ade9e 198/*array of 4096 4-bit vlan vmdq indices */
9a799d71 199#define IXGBE_VFTAVIND(_j, _i) (0x0A200 + ((_j) * 0x200) + ((_i) * 4))
9a799d71
AK
200#define IXGBE_FCTRL 0x05080
201#define IXGBE_VLNCTRL 0x05088
202#define IXGBE_MCSTCTRL 0x05090
203#define IXGBE_MRQC 0x05818
11afc1b1
PW
204#define IXGBE_SAQF(_i) (0x0E000 + ((_i) * 4)) /* Source Address Queue Filter */
205#define IXGBE_DAQF(_i) (0x0E200 + ((_i) * 4)) /* Dest. Address Queue Filter */
206#define IXGBE_SDPQF(_i) (0x0E400 + ((_i) * 4)) /* Src Dest. Addr Queue Filter */
207#define IXGBE_FTQF(_i) (0x0E600 + ((_i) * 4)) /* Five Tuple Queue Filter */
208#define IXGBE_ETQF(_i) (0x05128 + ((_i) * 4)) /* EType Queue Filter */
209#define IXGBE_ETQS(_i) (0x0EC00 + ((_i) * 4)) /* EType Queue Select */
210#define IXGBE_SYNQF 0x0EC30 /* SYN Packet Queue Filter */
211#define IXGBE_RQTC 0x0EC70
212#define IXGBE_MTQC 0x08120
213#define IXGBE_VLVF(_i) (0x0F100 + ((_i) * 4)) /* 64 of these (0-63) */
214#define IXGBE_VLVFB(_i) (0x0F200 + ((_i) * 4)) /* 128 of these (0-127) */
215#define IXGBE_VT_CTL 0x051B0
216#define IXGBE_VFRE(_i) (0x051E0 + ((_i) * 4))
217#define IXGBE_VFTE(_i) (0x08110 + ((_i) * 4))
218#define IXGBE_QDE 0x2F04
219#define IXGBE_VMOLR(_i) (0x0F000 + ((_i) * 4)) /* 64 total */
220#define IXGBE_UTA(_i) (0x0F400 + ((_i) * 4))
221#define IXGBE_VMRCTL(_i) (0x0F600 + ((_i) * 4))
222#define IXGBE_VMRVLAN(_i) (0x0F610 + ((_i) * 4))
223#define IXGBE_VMRVM(_i) (0x0F630 + ((_i) * 4))
224#define IXGBE_L34T_IMIR(_i) (0x0E800 + ((_i) * 4)) /*128 of these (0-127)*/
225#define IXGBE_LLITHRESH 0x0EC90
9a799d71
AK
226#define IXGBE_IMIR(_i) (0x05A80 + ((_i) * 4)) /* 8 of these (0-7) */
227#define IXGBE_IMIREXT(_i) (0x05AA0 + ((_i) * 4)) /* 8 of these (0-7) */
228#define IXGBE_IMIRVP 0x05AC0
c44ade9e 229#define IXGBE_VMD_CTL 0x0581C
9a799d71
AK
230#define IXGBE_RETA(_i) (0x05C00 + ((_i) * 4)) /* 32 of these (0-31) */
231#define IXGBE_RSSRK(_i) (0x05C80 + ((_i) * 4)) /* 10 of these (0-9) */
232
233/* Transmit DMA registers */
c44ade9e 234#define IXGBE_TDBAL(_i) (0x06000 + ((_i) * 0x40)) /* 32 of these (0-31)*/
9a799d71
AK
235#define IXGBE_TDBAH(_i) (0x06004 + ((_i) * 0x40))
236#define IXGBE_TDLEN(_i) (0x06008 + ((_i) * 0x40))
237#define IXGBE_TDH(_i) (0x06010 + ((_i) * 0x40))
238#define IXGBE_TDT(_i) (0x06018 + ((_i) * 0x40))
239#define IXGBE_TXDCTL(_i) (0x06028 + ((_i) * 0x40))
240#define IXGBE_TDWBAL(_i) (0x06038 + ((_i) * 0x40))
241#define IXGBE_TDWBAH(_i) (0x0603C + ((_i) * 0x40))
242#define IXGBE_DTXCTL 0x07E00
c44ade9e 243
11afc1b1
PW
244#define IXGBE_DMATXCTL 0x04A80
245#define IXGBE_DTXMXSZRQ 0x08100
246#define IXGBE_DTXTCPFLGL 0x04A88
247#define IXGBE_DTXTCPFLGH 0x04A8C
248#define IXGBE_LBDRPEN 0x0CA00
249#define IXGBE_TXPBTHRESH(_i) (0x04950 + ((_i) * 4)) /* 8 of these 0 - 7 */
250
251#define IXGBE_DMATXCTL_TE 0x1 /* Transmit Enable */
252#define IXGBE_DMATXCTL_NS 0x2 /* No Snoop LSO hdr buffer */
253#define IXGBE_DMATXCTL_GDV 0x8 /* Global Double VLAN */
254#define IXGBE_DMATXCTL_VT_SHIFT 16 /* VLAN EtherType */
c44ade9e 255#define IXGBE_DCA_TXCTRL(_i) (0x07200 + ((_i) * 4)) /* 16 of these (0-15) */
11afc1b1
PW
256/* Tx DCA Control register : 128 of these (0-127) */
257#define IXGBE_DCA_TXCTRL_82599(_i) (0x0600C + ((_i) * 0x40))
9a799d71 258#define IXGBE_TIPG 0x0CB00
c44ade9e 259#define IXGBE_TXPBSIZE(_i) (0x0CC00 + ((_i) * 4)) /* 8 of these */
9a799d71
AK
260#define IXGBE_MNGTXMAP 0x0CD10
261#define IXGBE_TIPG_FIBER_DEFAULT 3
262#define IXGBE_TXPBSIZE_SHIFT 10
263
264/* Wake up registers */
265#define IXGBE_WUC 0x05800
266#define IXGBE_WUFC 0x05808
267#define IXGBE_WUS 0x05810
268#define IXGBE_IPAV 0x05838
269#define IXGBE_IP4AT 0x05840 /* IPv4 table 0x5840-0x5858 */
270#define IXGBE_IP6AT 0x05880 /* IPv6 table 0x5880-0x588F */
c44ade9e 271
9a799d71
AK
272#define IXGBE_WUPL 0x05900
273#define IXGBE_WUPM 0x05A00 /* wake up pkt memory 0x5A00-0x5A7C */
11afc1b1
PW
274#define IXGBE_FHFT(_n) (0x09000 + (_n * 0x100)) /* Flex host filter table */
275#define IXGBE_FHFT_EXT(_n) (0x09800 + (_n * 0x100)) /* Ext Flexible Host
276 * Filter Table */
277
278#define IXGBE_FLEXIBLE_FILTER_COUNT_MAX 4
279#define IXGBE_EXT_FLEXIBLE_FILTER_COUNT_MAX 2
280
281/* Each Flexible Filter is at most 128 (0x80) bytes in length */
282#define IXGBE_FLEXIBLE_FILTER_SIZE_MAX 128
283#define IXGBE_FHFT_LENGTH_OFFSET 0xFC /* Length byte in FHFT */
284#define IXGBE_FHFT_LENGTH_MASK 0x0FF /* Length in lower byte */
285
286/* Definitions for power management and wakeup registers */
287/* Wake Up Control */
288#define IXGBE_WUC_PME_EN 0x00000002 /* PME Enable */
289#define IXGBE_WUC_PME_STATUS 0x00000004 /* PME Status */
290#define IXGBE_WUC_ADVD3WUC 0x00000010 /* D3Cold wake up cap. enable*/
291
292/* Wake Up Filter Control */
293#define IXGBE_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
294#define IXGBE_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
295#define IXGBE_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
296#define IXGBE_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
297#define IXGBE_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
298#define IXGBE_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
299#define IXGBE_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
300#define IXGBE_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */
301#define IXGBE_WUFC_MNG 0x00000100 /* Directed Mgmt Packet Wakeup Enable */
302
303#define IXGBE_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */
304#define IXGBE_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */
305#define IXGBE_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */
306#define IXGBE_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */
307#define IXGBE_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */
308#define IXGBE_WUFC_FLX4 0x00100000 /* Flexible Filter 4 Enable */
309#define IXGBE_WUFC_FLX5 0x00200000 /* Flexible Filter 5 Enable */
310#define IXGBE_WUFC_FLX_FILTERS 0x000F0000 /* Mask for 4 flex filters */
311#define IXGBE_WUFC_EXT_FLX_FILTERS 0x00300000 /* Mask for Ext. flex filters */
312#define IXGBE_WUFC_ALL_FILTERS 0x003F00FF /* Mask for all 6 wakeup filters*/
313#define IXGBE_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */
314
315/* Wake Up Status */
316#define IXGBE_WUS_LNKC IXGBE_WUFC_LNKC
317#define IXGBE_WUS_MAG IXGBE_WUFC_MAG
318#define IXGBE_WUS_EX IXGBE_WUFC_EX
319#define IXGBE_WUS_MC IXGBE_WUFC_MC
320#define IXGBE_WUS_BC IXGBE_WUFC_BC
321#define IXGBE_WUS_ARP IXGBE_WUFC_ARP
322#define IXGBE_WUS_IPV4 IXGBE_WUFC_IPV4
323#define IXGBE_WUS_IPV6 IXGBE_WUFC_IPV6
324#define IXGBE_WUS_MNG IXGBE_WUFC_MNG
325#define IXGBE_WUS_FLX0 IXGBE_WUFC_FLX0
326#define IXGBE_WUS_FLX1 IXGBE_WUFC_FLX1
327#define IXGBE_WUS_FLX2 IXGBE_WUFC_FLX2
328#define IXGBE_WUS_FLX3 IXGBE_WUFC_FLX3
329#define IXGBE_WUS_FLX4 IXGBE_WUFC_FLX4
330#define IXGBE_WUS_FLX5 IXGBE_WUFC_FLX5
331#define IXGBE_WUS_FLX_FILTERS IXGBE_WUFC_FLX_FILTERS
332
333/* Wake Up Packet Length */
334#define IXGBE_WUPL_LENGTH_MASK 0xFFFF
335
336/* DCB registers */
9a799d71
AK
337#define IXGBE_RMCS 0x03D00
338#define IXGBE_DPMCS 0x07F40
339#define IXGBE_PDPMCS 0x0CD00
340#define IXGBE_RUPPBMR 0x050A0
341#define IXGBE_RT2CR(_i) (0x03C20 + ((_i) * 4)) /* 8 of these (0-7) */
342#define IXGBE_RT2SR(_i) (0x03C40 + ((_i) * 4)) /* 8 of these (0-7) */
343#define IXGBE_TDTQ2TCCR(_i) (0x0602C + ((_i) * 0x40)) /* 8 of these (0-7) */
344#define IXGBE_TDTQ2TCSR(_i) (0x0622C + ((_i) * 0x40)) /* 8 of these (0-7) */
345#define IXGBE_TDPT2TCCR(_i) (0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */
346#define IXGBE_TDPT2TCSR(_i) (0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */
347
c44ade9e 348
11afc1b1
PW
349/* Security Control Registers */
350#define IXGBE_SECTXCTRL 0x08800
351#define IXGBE_SECTXSTAT 0x08804
352#define IXGBE_SECTXBUFFAF 0x08808
353#define IXGBE_SECTXMINIFG 0x08810
354#define IXGBE_SECTXSTAT 0x08804
355#define IXGBE_SECRXCTRL 0x08D00
356#define IXGBE_SECRXSTAT 0x08D04
357
358/* Security Bit Fields and Masks */
359#define IXGBE_SECTXCTRL_SECTX_DIS 0x00000001
360#define IXGBE_SECTXCTRL_TX_DIS 0x00000002
361#define IXGBE_SECTXCTRL_STORE_FORWARD 0x00000004
362
363#define IXGBE_SECTXSTAT_SECTX_RDY 0x00000001
364#define IXGBE_SECTXSTAT_ECC_TXERR 0x00000002
365
366#define IXGBE_SECRXCTRL_SECRX_DIS 0x00000001
367#define IXGBE_SECRXCTRL_RX_DIS 0x00000002
368
369#define IXGBE_SECRXSTAT_SECRX_RDY 0x00000001
370#define IXGBE_SECRXSTAT_ECC_RXERR 0x00000002
371
372/* LinkSec (MacSec) Registers */
373#define IXGBE_LSECTXCAP 0x08A00
374#define IXGBE_LSECRXCAP 0x08F00
375#define IXGBE_LSECTXCTRL 0x08A04
376#define IXGBE_LSECTXSCL 0x08A08 /* SCI Low */
377#define IXGBE_LSECTXSCH 0x08A0C /* SCI High */
378#define IXGBE_LSECTXSA 0x08A10
379#define IXGBE_LSECTXPN0 0x08A14
380#define IXGBE_LSECTXPN1 0x08A18
381#define IXGBE_LSECTXKEY0(_n) (0x08A1C + (4 * (_n))) /* 4 of these (0-3) */
382#define IXGBE_LSECTXKEY1(_n) (0x08A2C + (4 * (_n))) /* 4 of these (0-3) */
383#define IXGBE_LSECRXCTRL 0x08F04
384#define IXGBE_LSECRXSCL 0x08F08
385#define IXGBE_LSECRXSCH 0x08F0C
386#define IXGBE_LSECRXSA(_i) (0x08F10 + (4 * (_i))) /* 2 of these (0-1) */
387#define IXGBE_LSECRXPN(_i) (0x08F18 + (4 * (_i))) /* 2 of these (0-1) */
388#define IXGBE_LSECRXKEY(_n, _m) (0x08F20 + ((0x10 * (_n)) + (4 * (_m))))
389#define IXGBE_LSECTXUT 0x08A3C /* OutPktsUntagged */
390#define IXGBE_LSECTXPKTE 0x08A40 /* OutPktsEncrypted */
391#define IXGBE_LSECTXPKTP 0x08A44 /* OutPktsProtected */
392#define IXGBE_LSECTXOCTE 0x08A48 /* OutOctetsEncrypted */
393#define IXGBE_LSECTXOCTP 0x08A4C /* OutOctetsProtected */
394#define IXGBE_LSECRXUT 0x08F40 /* InPktsUntagged/InPktsNoTag */
395#define IXGBE_LSECRXOCTD 0x08F44 /* InOctetsDecrypted */
396#define IXGBE_LSECRXOCTV 0x08F48 /* InOctetsValidated */
397#define IXGBE_LSECRXBAD 0x08F4C /* InPktsBadTag */
398#define IXGBE_LSECRXNOSCI 0x08F50 /* InPktsNoSci */
399#define IXGBE_LSECRXUNSCI 0x08F54 /* InPktsUnknownSci */
400#define IXGBE_LSECRXUNCH 0x08F58 /* InPktsUnchecked */
401#define IXGBE_LSECRXDELAY 0x08F5C /* InPktsDelayed */
402#define IXGBE_LSECRXLATE 0x08F60 /* InPktsLate */
403#define IXGBE_LSECRXOK(_n) (0x08F64 + (0x04 * (_n))) /* InPktsOk */
404#define IXGBE_LSECRXINV(_n) (0x08F6C + (0x04 * (_n))) /* InPktsInvalid */
405#define IXGBE_LSECRXNV(_n) (0x08F74 + (0x04 * (_n))) /* InPktsNotValid */
406#define IXGBE_LSECRXUNSA 0x08F7C /* InPktsUnusedSa */
407#define IXGBE_LSECRXNUSA 0x08F80 /* InPktsNotUsingSa */
408
409/* LinkSec (MacSec) Bit Fields and Masks */
410#define IXGBE_LSECTXCAP_SUM_MASK 0x00FF0000
411#define IXGBE_LSECTXCAP_SUM_SHIFT 16
412#define IXGBE_LSECRXCAP_SUM_MASK 0x00FF0000
413#define IXGBE_LSECRXCAP_SUM_SHIFT 16
414
415#define IXGBE_LSECTXCTRL_EN_MASK 0x00000003
416#define IXGBE_LSECTXCTRL_DISABLE 0x0
417#define IXGBE_LSECTXCTRL_AUTH 0x1
418#define IXGBE_LSECTXCTRL_AUTH_ENCRYPT 0x2
419#define IXGBE_LSECTXCTRL_AISCI 0x00000020
420#define IXGBE_LSECTXCTRL_PNTHRSH_MASK 0xFFFFFF00
421#define IXGBE_LSECTXCTRL_RSV_MASK 0x000000D8
422
423#define IXGBE_LSECRXCTRL_EN_MASK 0x0000000C
424#define IXGBE_LSECRXCTRL_EN_SHIFT 2
425#define IXGBE_LSECRXCTRL_DISABLE 0x0
426#define IXGBE_LSECRXCTRL_CHECK 0x1
427#define IXGBE_LSECRXCTRL_STRICT 0x2
428#define IXGBE_LSECRXCTRL_DROP 0x3
429#define IXGBE_LSECRXCTRL_PLSH 0x00000040
430#define IXGBE_LSECRXCTRL_RP 0x00000080
431#define IXGBE_LSECRXCTRL_RSV_MASK 0xFFFFFF33
432
433/* IpSec Registers */
434#define IXGBE_IPSTXIDX 0x08900
435#define IXGBE_IPSTXSALT 0x08904
436#define IXGBE_IPSTXKEY(_i) (0x08908 + (4 * (_i))) /* 4 of these (0-3) */
437#define IXGBE_IPSRXIDX 0x08E00
438#define IXGBE_IPSRXIPADDR(_i) (0x08E04 + (4 * (_i))) /* 4 of these (0-3) */
439#define IXGBE_IPSRXSPI 0x08E14
440#define IXGBE_IPSRXIPIDX 0x08E18
441#define IXGBE_IPSRXKEY(_i) (0x08E1C + (4 * (_i))) /* 4 of these (0-3) */
442#define IXGBE_IPSRXSALT 0x08E2C
443#define IXGBE_IPSRXMOD 0x08E30
444
445#define IXGBE_SECTXCTRL_STORE_FORWARD_ENABLE 0x4
446
f8212f97
AD
447/* HW RSC registers */
448#define IXGBE_RSCCTL(_i) (((_i) < 64) ? (0x0102C + ((_i) * 0x40)) : \
449 (0x0D02C + ((_i - 64) * 0x40)))
450#define IXGBE_RSCDBU 0x03028
451#define IXGBE_RSCCTL_RSCEN 0x01
452#define IXGBE_RSCCTL_MAXDESC_1 0x00
453#define IXGBE_RSCCTL_MAXDESC_4 0x04
454#define IXGBE_RSCCTL_MAXDESC_8 0x08
455#define IXGBE_RSCCTL_MAXDESC_16 0x0C
456#define IXGBE_RXDADV_RSCCNT_SHIFT 17
457#define IXGBE_GPIE_RSC_DELAY_SHIFT 11
458#define IXGBE_RXDADV_RSCCNT_MASK 0x001E0000
459#define IXGBE_RSCDBU_RSCACKDIS 0x00000080
460#define IXGBE_RDRXCTL_RSCFRSTSIZE 0x003E0000
461
11afc1b1
PW
462/* DCB registers */
463#define IXGBE_RTRPCS 0x02430
464#define IXGBE_RTTDCS 0x04900
465#define IXGBE_RTTPCS 0x0CD00
466#define IXGBE_RTRUP2TC 0x03020
467#define IXGBE_RTTUP2TC 0x0C800
468#define IXGBE_RTRPT4C(_i) (0x02140 + ((_i) * 4)) /* 8 of these (0-7) */
469#define IXGBE_RTRPT4S(_i) (0x02160 + ((_i) * 4)) /* 8 of these (0-7) */
470#define IXGBE_RTTDT2C(_i) (0x04910 + ((_i) * 4)) /* 8 of these (0-7) */
471#define IXGBE_RTTDT2S(_i) (0x04930 + ((_i) * 4)) /* 8 of these (0-7) */
472#define IXGBE_RTTPT2C(_i) (0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */
473#define IXGBE_RTTPT2S(_i) (0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */
474#define IXGBE_RTTDQSEL 0x04904
475#define IXGBE_RTTDT1C 0x04908
476#define IXGBE_RTTDT1S 0x0490C
477#define IXGBE_RTTDTECC 0x04990
478#define IXGBE_RTTDTECC_NO_BCN 0x00000100
479#define IXGBE_RTTBCNRC 0x04984
c44ade9e 480
bff66176
YZ
481/* FCoE registers */
482#define IXGBE_FCPTRL 0x02410 /* FC User Desc. PTR Low */
483#define IXGBE_FCPTRH 0x02414 /* FC USer Desc. PTR High */
484#define IXGBE_FCBUFF 0x02418 /* FC Buffer Control */
485#define IXGBE_FCDMARW 0x02420 /* FC Receive DMA RW */
486#define IXGBE_FCINVST0 0x03FC0 /* FC Invalid DMA Context Status Reg 0 */
487#define IXGBE_FCINVST(_i) (IXGBE_FCINVST0 + ((_i) * 4))
488#define IXGBE_FCBUFF_VALID (1 << 0) /* DMA Context Valid */
489#define IXGBE_FCBUFF_BUFFSIZE (3 << 3) /* User Buffer Size */
490#define IXGBE_FCBUFF_WRCONTX (1 << 7) /* 0: Initiator, 1: Target */
491#define IXGBE_FCBUFF_BUFFCNT 0x0000ff00 /* Number of User Buffers */
492#define IXGBE_FCBUFF_OFFSET 0xffff0000 /* User Buffer Offset */
493#define IXGBE_FCBUFF_BUFFSIZE_SHIFT 3
494#define IXGBE_FCBUFF_BUFFCNT_SHIFT 8
495#define IXGBE_FCBUFF_OFFSET_SHIFT 16
496#define IXGBE_FCDMARW_WE (1 << 14) /* Write enable */
497#define IXGBE_FCDMARW_RE (1 << 15) /* Read enable */
498#define IXGBE_FCDMARW_FCOESEL 0x000001ff /* FC X_ID: 11 bits */
499#define IXGBE_FCDMARW_LASTSIZE 0xffff0000 /* Last User Buffer Size */
500#define IXGBE_FCDMARW_LASTSIZE_SHIFT 16
501
502/* FCoE SOF/EOF */
503#define IXGBE_TEOFF 0x04A94 /* Tx FC EOF */
504#define IXGBE_TSOFF 0x04A98 /* Tx FC SOF */
505#define IXGBE_REOFF 0x05158 /* Rx FC EOF */
506#define IXGBE_RSOFF 0x051F8 /* Rx FC SOF */
507/* FCoE Filter Context Registers */
508#define IXGBE_FCFLT 0x05108 /* FC FLT Context */
509#define IXGBE_FCFLTRW 0x05110 /* FC Filter RW Control */
510#define IXGBE_FCPARAM 0x051d8 /* FC Offset Parameter */
511#define IXGBE_FCFLT_VALID (1 << 0) /* Filter Context Valid */
512#define IXGBE_FCFLT_FIRST (1 << 1) /* Filter First */
513#define IXGBE_FCFLT_SEQID 0x00ff0000 /* Sequence ID */
514#define IXGBE_FCFLT_SEQCNT 0xff000000 /* Sequence Count */
515#define IXGBE_FCFLTRW_RVALDT (1 << 13) /* Fast Re-Validation */
516#define IXGBE_FCFLTRW_WE (1 << 14) /* Write Enable */
517#define IXGBE_FCFLTRW_RE (1 << 15) /* Read Enable */
518/* FCoE Receive Control */
519#define IXGBE_FCRXCTRL 0x05100 /* FC Receive Control */
520#define IXGBE_FCRXCTRL_FCOELLI (1 << 0) /* Low latency interrupt */
521#define IXGBE_FCRXCTRL_SAVBAD (1 << 1) /* Save Bad Frames */
522#define IXGBE_FCRXCTRL_FRSTRDH (1 << 2) /* EN 1st Read Header */
523#define IXGBE_FCRXCTRL_LASTSEQH (1 << 3) /* EN Last Header in Seq */
524#define IXGBE_FCRXCTRL_ALLH (1 << 4) /* EN All Headers */
525#define IXGBE_FCRXCTRL_FRSTSEQH (1 << 5) /* EN 1st Seq. Header */
526#define IXGBE_FCRXCTRL_ICRC (1 << 6) /* Ignore Bad FC CRC */
527#define IXGBE_FCRXCTRL_FCCRCBO (1 << 7) /* FC CRC Byte Ordering */
528#define IXGBE_FCRXCTRL_FCOEVER 0x00000f00 /* FCoE Version: 4 bits */
529#define IXGBE_FCRXCTRL_FCOEVER_SHIFT 8
530/* FCoE Redirection */
531#define IXGBE_FCRECTL 0x0ED00 /* FC Redirection Control */
532#define IXGBE_FCRETA0 0x0ED10 /* FC Redirection Table 0 */
533#define IXGBE_FCRETA(_i) (IXGBE_FCRETA0 + ((_i) * 4)) /* FCoE Redir */
534#define IXGBE_FCRECTL_ENA 0x1 /* FCoE Redir Table Enable */
535#define IXGBE_FCRETA_SIZE 8 /* Max entries in FCRETA */
536#define IXGBE_FCRETA_ENTRY_MASK 0x0000007f /* 7 bits for the queue index */
537
9a799d71
AK
538/* Stats registers */
539#define IXGBE_CRCERRS 0x04000
540#define IXGBE_ILLERRC 0x04004
541#define IXGBE_ERRBC 0x04008
542#define IXGBE_MSPDC 0x04010
543#define IXGBE_MPC(_i) (0x03FA0 + ((_i) * 4)) /* 8 of these 3FA0-3FBC*/
544#define IXGBE_MLFC 0x04034
545#define IXGBE_MRFC 0x04038
546#define IXGBE_RLEC 0x04040
547#define IXGBE_LXONTXC 0x03F60
548#define IXGBE_LXONRXC 0x0CF60
549#define IXGBE_LXOFFTXC 0x03F68
550#define IXGBE_LXOFFRXC 0x0CF68
11afc1b1
PW
551#define IXGBE_LXONRXCNT 0x041A4
552#define IXGBE_LXOFFRXCNT 0x041A8
553#define IXGBE_PXONRXCNT(_i) (0x04140 + ((_i) * 4)) /* 8 of these */
554#define IXGBE_PXOFFRXCNT(_i) (0x04160 + ((_i) * 4)) /* 8 of these */
555#define IXGBE_PXON2OFFCNT(_i) (0x03240 + ((_i) * 4)) /* 8 of these */
9a799d71
AK
556#define IXGBE_PXONTXC(_i) (0x03F00 + ((_i) * 4)) /* 8 of these 3F00-3F1C*/
557#define IXGBE_PXONRXC(_i) (0x0CF00 + ((_i) * 4)) /* 8 of these CF00-CF1C*/
558#define IXGBE_PXOFFTXC(_i) (0x03F20 + ((_i) * 4)) /* 8 of these 3F20-3F3C*/
559#define IXGBE_PXOFFRXC(_i) (0x0CF20 + ((_i) * 4)) /* 8 of these CF20-CF3C*/
560#define IXGBE_PRC64 0x0405C
561#define IXGBE_PRC127 0x04060
562#define IXGBE_PRC255 0x04064
563#define IXGBE_PRC511 0x04068
564#define IXGBE_PRC1023 0x0406C
565#define IXGBE_PRC1522 0x04070
566#define IXGBE_GPRC 0x04074
567#define IXGBE_BPRC 0x04078
568#define IXGBE_MPRC 0x0407C
569#define IXGBE_GPTC 0x04080
570#define IXGBE_GORCL 0x04088
571#define IXGBE_GORCH 0x0408C
572#define IXGBE_GOTCL 0x04090
573#define IXGBE_GOTCH 0x04094
574#define IXGBE_RNBC(_i) (0x03FC0 + ((_i) * 4)) /* 8 of these 3FC0-3FDC*/
575#define IXGBE_RUC 0x040A4
576#define IXGBE_RFC 0x040A8
577#define IXGBE_ROC 0x040AC
578#define IXGBE_RJC 0x040B0
579#define IXGBE_MNGPRC 0x040B4
580#define IXGBE_MNGPDC 0x040B8
581#define IXGBE_MNGPTC 0x0CF90
582#define IXGBE_TORL 0x040C0
583#define IXGBE_TORH 0x040C4
584#define IXGBE_TPR 0x040D0
585#define IXGBE_TPT 0x040D4
586#define IXGBE_PTC64 0x040D8
587#define IXGBE_PTC127 0x040DC
588#define IXGBE_PTC255 0x040E0
589#define IXGBE_PTC511 0x040E4
590#define IXGBE_PTC1023 0x040E8
591#define IXGBE_PTC1522 0x040EC
592#define IXGBE_MPTC 0x040F0
593#define IXGBE_BPTC 0x040F4
594#define IXGBE_XEC 0x04120
11afc1b1 595#define IXGBE_SSVPC 0x08780
9a799d71 596
11afc1b1
PW
597#define IXGBE_RQSMR(_i) (0x02300 + ((_i) * 4))
598#define IXGBE_TQSMR(_i) (((_i) <= 7) ? (0x07300 + ((_i) * 4)) : \
599 (0x08600 + ((_i) * 4)))
600#define IXGBE_TQSM(_i) (0x08600 + ((_i) * 4))
9a799d71
AK
601
602#define IXGBE_QPRC(_i) (0x01030 + ((_i) * 0x40)) /* 16 of these */
603#define IXGBE_QPTC(_i) (0x06030 + ((_i) * 0x40)) /* 16 of these */
604#define IXGBE_QBRC(_i) (0x01034 + ((_i) * 0x40)) /* 16 of these */
605#define IXGBE_QBTC(_i) (0x06034 + ((_i) * 0x40)) /* 16 of these */
11afc1b1
PW
606#define IXGBE_QPRDC(_i) (0x01430 + ((_i) * 0x40)) /* 16 of these */
607#define IXGBE_QBTC_L(_i) (0x08700 + ((_i) * 0x8)) /* 16 of these */
608#define IXGBE_QBTC_H(_i) (0x08704 + ((_i) * 0x8)) /* 16 of these */
bff66176
YZ
609#define IXGBE_FCCRC 0x05118 /* Count of Good Eth CRC w/ Bad FC CRC */
610#define IXGBE_FCOERPDC 0x0241C /* FCoE Rx Packets Dropped Count */
611#define IXGBE_FCLAST 0x02424 /* FCoE Last Error Count */
612#define IXGBE_FCOEPRC 0x02428 /* Number of FCoE Packets Received */
613#define IXGBE_FCOEDWRC 0x0242C /* Number of FCoE DWords Received */
614#define IXGBE_FCOEPTC 0x08784 /* Number of FCoE Packets Transmitted */
615#define IXGBE_FCOEDWTC 0x08788 /* Number of FCoE DWords Transmitted */
9a799d71
AK
616
617/* Management */
618#define IXGBE_MAVTV(_i) (0x05010 + ((_i) * 4)) /* 8 of these (0-7) */
619#define IXGBE_MFUTP(_i) (0x05030 + ((_i) * 4)) /* 8 of these (0-7) */
620#define IXGBE_MANC 0x05820
621#define IXGBE_MFVAL 0x05824
622#define IXGBE_MANC2H 0x05860
623#define IXGBE_MDEF(_i) (0x05890 + ((_i) * 4)) /* 8 of these (0-7) */
624#define IXGBE_MIPAF 0x058B0
625#define IXGBE_MMAL(_i) (0x05910 + ((_i) * 8)) /* 4 of these (0-3) */
626#define IXGBE_MMAH(_i) (0x05914 + ((_i) * 8)) /* 4 of these (0-3) */
627#define IXGBE_FTFT 0x09400 /* 0x9400-0x97FC */
11afc1b1
PW
628#define IXGBE_METF(_i) (0x05190 + ((_i) * 4)) /* 4 of these (0-3) */
629#define IXGBE_MDEF_EXT(_i) (0x05160 + ((_i) * 4)) /* 8 of these (0-7) */
630#define IXGBE_LSWFW 0x15014
9a799d71
AK
631
632/* ARC Subsystem registers */
633#define IXGBE_HICR 0x15F00
634#define IXGBE_FWSTS 0x15F0C
635#define IXGBE_HSMC0R 0x15F04
636#define IXGBE_HSMC1R 0x15F08
637#define IXGBE_SWSR 0x15F10
638#define IXGBE_HFDR 0x15FE8
639#define IXGBE_FLEX_MNG 0x15800 /* 0x15800 - 0x15EFC */
640
641/* PCI-E registers */
642#define IXGBE_GCR 0x11000
643#define IXGBE_GTV 0x11004
644#define IXGBE_FUNCTAG 0x11008
645#define IXGBE_GLT 0x1100C
646#define IXGBE_GSCL_1 0x11010
647#define IXGBE_GSCL_2 0x11014
648#define IXGBE_GSCL_3 0x11018
649#define IXGBE_GSCL_4 0x1101C
650#define IXGBE_GSCN_0 0x11020
651#define IXGBE_GSCN_1 0x11024
652#define IXGBE_GSCN_2 0x11028
653#define IXGBE_GSCN_3 0x1102C
654#define IXGBE_FACTPS 0x10150
655#define IXGBE_PCIEANACTL 0x11040
656#define IXGBE_SWSM 0x10140
657#define IXGBE_FWSM 0x10148
658#define IXGBE_GSSR 0x10160
659#define IXGBE_MREVID 0x11064
660#define IXGBE_DCA_ID 0x11070
661#define IXGBE_DCA_CTRL 0x11074
662
11afc1b1
PW
663/* PCIe registers 82599-specific */
664#define IXGBE_GCR_EXT 0x11050
665#define IXGBE_GSCL_5_82599 0x11030
666#define IXGBE_GSCL_6_82599 0x11034
667#define IXGBE_GSCL_7_82599 0x11038
668#define IXGBE_GSCL_8_82599 0x1103C
669#define IXGBE_PHYADR_82599 0x11040
670#define IXGBE_PHYDAT_82599 0x11044
671#define IXGBE_PHYCTL_82599 0x11048
672#define IXGBE_PBACLR_82599 0x11068
673#define IXGBE_CIAA_82599 0x11088
674#define IXGBE_CIAD_82599 0x1108C
675#define IXGBE_PCIE_DIAG_0_82599 0x11090
676#define IXGBE_PCIE_DIAG_1_82599 0x11094
677#define IXGBE_PCIE_DIAG_2_82599 0x11098
678#define IXGBE_PCIE_DIAG_3_82599 0x1109C
679#define IXGBE_PCIE_DIAG_4_82599 0x110A0
680#define IXGBE_PCIE_DIAG_5_82599 0x110A4
681#define IXGBE_PCIE_DIAG_6_82599 0x110A8
682#define IXGBE_PCIE_DIAG_7_82599 0x110C0
683#define IXGBE_INTRPT_CSR_82599 0x110B0
684#define IXGBE_INTRPT_MASK_82599 0x110B8
685#define IXGBE_CDQ_MBR_82599 0x110B4
686#define IXGBE_MISC_REG_82599 0x110F0
687#define IXGBE_ECC_CTRL_0_82599 0x11100
688#define IXGBE_ECC_CTRL_1_82599 0x11104
689#define IXGBE_ECC_STATUS_82599 0x110E0
690#define IXGBE_BAR_CTRL_82599 0x110F4
691
692/* Time Sync Registers */
693#define IXGBE_TSYNCRXCTL 0x05188 /* Rx Time Sync Control register - RW */
694#define IXGBE_TSYNCTXCTL 0x08C00 /* Tx Time Sync Control register - RW */
695#define IXGBE_RXSTMPL 0x051E8 /* Rx timestamp Low - RO */
696#define IXGBE_RXSTMPH 0x051A4 /* Rx timestamp High - RO */
697#define IXGBE_RXSATRL 0x051A0 /* Rx timestamp attribute low - RO */
698#define IXGBE_RXSATRH 0x051A8 /* Rx timestamp attribute high - RO */
699#define IXGBE_RXMTRL 0x05120 /* RX message type register low - RW */
700#define IXGBE_TXSTMPL 0x08C04 /* Tx timestamp value Low - RO */
701#define IXGBE_TXSTMPH 0x08C08 /* Tx timestamp value High - RO */
702#define IXGBE_SYSTIML 0x08C0C /* System time register Low - RO */
703#define IXGBE_SYSTIMH 0x08C10 /* System time register High - RO */
704#define IXGBE_TIMINCA 0x08C14 /* Increment attributes register - RW */
705#define IXGBE_RXUDP 0x08C1C /* Time Sync Rx UDP Port - RW */
706
9a799d71 707/* Diagnostic Registers */
c44ade9e
JB
708#define IXGBE_RDSTATCTL 0x02C20
709#define IXGBE_RDSTAT(_i) (0x02C00 + ((_i) * 4)) /* 0x02C00-0x02C1C */
710#define IXGBE_RDHMPN 0x02F08
98c00a1c 711#define IXGBE_RIC_DW(_i) (0x02F10 + ((_i) * 4))
c44ade9e 712#define IXGBE_RDPROBE 0x02F20
11afc1b1
PW
713#define IXGBE_RDMAM 0x02F30
714#define IXGBE_RDMAD 0x02F34
c44ade9e
JB
715#define IXGBE_TDSTATCTL 0x07C20
716#define IXGBE_TDSTAT(_i) (0x07C00 + ((_i) * 4)) /* 0x07C00 - 0x07C1C */
717#define IXGBE_TDHMPN 0x07F08
11afc1b1
PW
718#define IXGBE_TDHMPN2 0x082FC
719#define IXGBE_TXDESCIC 0x082CC
98c00a1c 720#define IXGBE_TIC_DW(_i) (0x07F10 + ((_i) * 4))
11afc1b1 721#define IXGBE_TIC_DW2(_i) (0x082B0 + ((_i) * 4))
c44ade9e
JB
722#define IXGBE_TDPROBE 0x07F20
723#define IXGBE_TXBUFCTRL 0x0C600
9a799d71
AK
724#define IXGBE_TXBUFDATA0 0x0C610
725#define IXGBE_TXBUFDATA1 0x0C614
726#define IXGBE_TXBUFDATA2 0x0C618
727#define IXGBE_TXBUFDATA3 0x0C61C
728#define IXGBE_RXBUFCTRL 0x03600
729#define IXGBE_RXBUFDATA0 0x03610
730#define IXGBE_RXBUFDATA1 0x03614
731#define IXGBE_RXBUFDATA2 0x03618
732#define IXGBE_RXBUFDATA3 0x0361C
733#define IXGBE_PCIE_DIAG(_i) (0x11090 + ((_i) * 4)) /* 8 of these */
734#define IXGBE_RFVAL 0x050A4
735#define IXGBE_MDFTC1 0x042B8
736#define IXGBE_MDFTC2 0x042C0
737#define IXGBE_MDFTFIFO1 0x042C4
738#define IXGBE_MDFTFIFO2 0x042C8
739#define IXGBE_MDFTS 0x042CC
740#define IXGBE_RXDATAWRPTR(_i) (0x03700 + ((_i) * 4)) /* 8 of these 3700-370C*/
741#define IXGBE_RXDESCWRPTR(_i) (0x03710 + ((_i) * 4)) /* 8 of these 3710-371C*/
742#define IXGBE_RXDATARDPTR(_i) (0x03720 + ((_i) * 4)) /* 8 of these 3720-372C*/
743#define IXGBE_RXDESCRDPTR(_i) (0x03730 + ((_i) * 4)) /* 8 of these 3730-373C*/
744#define IXGBE_TXDATAWRPTR(_i) (0x0C700 + ((_i) * 4)) /* 8 of these C700-C70C*/
745#define IXGBE_TXDESCWRPTR(_i) (0x0C710 + ((_i) * 4)) /* 8 of these C710-C71C*/
746#define IXGBE_TXDATARDPTR(_i) (0x0C720 + ((_i) * 4)) /* 8 of these C720-C72C*/
747#define IXGBE_TXDESCRDPTR(_i) (0x0C730 + ((_i) * 4)) /* 8 of these C730-C73C*/
748#define IXGBE_PCIEECCCTL 0x1106C
11afc1b1
PW
749#define IXGBE_PCIEECCCTL0 0x11100
750#define IXGBE_PCIEECCCTL1 0x11104
9a799d71
AK
751#define IXGBE_PBTXECC 0x0C300
752#define IXGBE_PBRXECC 0x03300
753#define IXGBE_GHECCR 0x110B0
754
755/* MAC Registers */
756#define IXGBE_PCS1GCFIG 0x04200
757#define IXGBE_PCS1GLCTL 0x04208
758#define IXGBE_PCS1GLSTA 0x0420C
759#define IXGBE_PCS1GDBG0 0x04210
760#define IXGBE_PCS1GDBG1 0x04214
761#define IXGBE_PCS1GANA 0x04218
762#define IXGBE_PCS1GANLP 0x0421C
763#define IXGBE_PCS1GANNP 0x04220
764#define IXGBE_PCS1GANLPNP 0x04224
765#define IXGBE_HLREG0 0x04240
766#define IXGBE_HLREG1 0x04244
767#define IXGBE_PAP 0x04248
768#define IXGBE_MACA 0x0424C
769#define IXGBE_APAE 0x04250
770#define IXGBE_ARD 0x04254
771#define IXGBE_AIS 0x04258
772#define IXGBE_MSCA 0x0425C
773#define IXGBE_MSRWD 0x04260
774#define IXGBE_MLADD 0x04264
775#define IXGBE_MHADD 0x04268
11afc1b1 776#define IXGBE_MAXFRS 0x04268
9a799d71
AK
777#define IXGBE_TREG 0x0426C
778#define IXGBE_PCSS1 0x04288
779#define IXGBE_PCSS2 0x0428C
780#define IXGBE_XPCSS 0x04290
11afc1b1 781#define IXGBE_MFLCN 0x04294
9a799d71
AK
782#define IXGBE_SERDESC 0x04298
783#define IXGBE_MACS 0x0429C
784#define IXGBE_AUTOC 0x042A0
785#define IXGBE_LINKS 0x042A4
11afc1b1 786#define IXGBE_LINKS2 0x04324
9a799d71
AK
787#define IXGBE_AUTOC2 0x042A8
788#define IXGBE_AUTOC3 0x042AC
789#define IXGBE_ANLP1 0x042B0
790#define IXGBE_ANLP2 0x042B4
791#define IXGBE_ATLASCTL 0x04800
11afc1b1
PW
792#define IXGBE_MMNGC 0x042D0
793#define IXGBE_ANLPNP1 0x042D4
794#define IXGBE_ANLPNP2 0x042D8
795#define IXGBE_KRPCSFC 0x042E0
796#define IXGBE_KRPCSS 0x042E4
797#define IXGBE_FECS1 0x042E8
798#define IXGBE_FECS2 0x042EC
799#define IXGBE_SMADARCTL 0x14F10
800#define IXGBE_MPVC 0x04318
801#define IXGBE_SGMIIC 0x04314
802
803/* Omer CORECTL */
804#define IXGBE_CORECTL 0x014F00
805/* BARCTRL */
806#define IXGBE_BARCTRL 0x110F4
807#define IXGBE_BARCTRL_FLSIZE 0x0700
808#define IXGBE_BARCTRL_CSRSIZE 0x2000
9a799d71 809
cc41ac7c
JB
810/* RDRXCTL Bit Masks */
811#define IXGBE_RDRXCTL_RDMTS_1_2 0x00000000 /* Rx Desc Min Threshold Size */
11afc1b1 812#define IXGBE_RDRXCTL_CRCSTRIP 0x00000002 /* CRC Strip */
cc41ac7c
JB
813#define IXGBE_RDRXCTL_MVMEN 0x00000020
814#define IXGBE_RDRXCTL_DMAIDONE 0x00000008 /* DMA init cycle done */
11afc1b1
PW
815#define IXGBE_RDRXCTL_AGGDIS 0x00010000 /* Aggregation disable */
816
817/* RQTC Bit Masks and Shifts */
818#define IXGBE_RQTC_SHIFT_TC(_i) ((_i) * 4)
819#define IXGBE_RQTC_TC0_MASK (0x7 << 0)
820#define IXGBE_RQTC_TC1_MASK (0x7 << 4)
821#define IXGBE_RQTC_TC2_MASK (0x7 << 8)
822#define IXGBE_RQTC_TC3_MASK (0x7 << 12)
823#define IXGBE_RQTC_TC4_MASK (0x7 << 16)
824#define IXGBE_RQTC_TC5_MASK (0x7 << 20)
825#define IXGBE_RQTC_TC6_MASK (0x7 << 24)
826#define IXGBE_RQTC_TC7_MASK (0x7 << 28)
827
828/* PSRTYPE.RQPL Bit masks and shift */
829#define IXGBE_PSRTYPE_RQPL_MASK 0x7
830#define IXGBE_PSRTYPE_RQPL_SHIFT 29
9a799d71
AK
831
832/* CTRL Bit Masks */
833#define IXGBE_CTRL_GIO_DIS 0x00000004 /* Global IO Master Disable bit */
834#define IXGBE_CTRL_LNK_RST 0x00000008 /* Link Reset. Resets everything. */
835#define IXGBE_CTRL_RST 0x04000000 /* Reset (SW) */
836
837/* FACTPS */
838#define IXGBE_FACTPS_LFS 0x40000000 /* LAN Function Select */
839
840/* MHADD Bit Masks */
841#define IXGBE_MHADD_MFS_MASK 0xFFFF0000
842#define IXGBE_MHADD_MFS_SHIFT 16
843
844/* Extended Device Control */
11afc1b1 845#define IXGBE_CTRL_EXT_PFRSTD 0x00004000 /* Physical Function Reset Done */
9a799d71
AK
846#define IXGBE_CTRL_EXT_NS_DIS 0x00010000 /* No Snoop disable */
847#define IXGBE_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
848#define IXGBE_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
849
850/* Direct Cache Access (DCA) definitions */
851#define IXGBE_DCA_CTRL_DCA_ENABLE 0x00000000 /* DCA Enable */
852#define IXGBE_DCA_CTRL_DCA_DISABLE 0x00000001 /* DCA Disable */
853
854#define IXGBE_DCA_CTRL_DCA_MODE_CB1 0x00 /* DCA Mode CB1 */
855#define IXGBE_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */
856
857#define IXGBE_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
11afc1b1
PW
858#define IXGBE_DCA_RXCTRL_CPUID_MASK_82599 0xFF000000 /* Rx CPUID Mask */
859#define IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599 24 /* Rx CPUID Shift */
9a799d71
AK
860#define IXGBE_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */
861#define IXGBE_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */
862#define IXGBE_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */
15005a32
DS
863#define IXGBE_DCA_RXCTRL_DESC_RRO_EN (1 << 9) /* DCA Rx rd Desc Relax Order */
864#define IXGBE_DCA_RXCTRL_DESC_WRO_EN (1 << 13) /* DCA Rx wr Desc Relax Order */
865#define IXGBE_DCA_RXCTRL_DESC_HSRO_EN (1 << 15) /* DCA Rx Split Header RO */
9a799d71
AK
866
867#define IXGBE_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
11afc1b1
PW
868#define IXGBE_DCA_TXCTRL_CPUID_MASK_82599 0xFF000000 /* Tx CPUID Mask */
869#define IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599 24 /* Tx CPUID Shift */
9a799d71 870#define IXGBE_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */
c44ade9e 871#define IXGBE_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */
9a799d71
AK
872#define IXGBE_DCA_MAX_QUEUES_82598 16 /* DCA regs only on 16 queues */
873
874/* MSCA Bit Masks */
875#define IXGBE_MSCA_NP_ADDR_MASK 0x0000FFFF /* MDI Address (new protocol) */
876#define IXGBE_MSCA_NP_ADDR_SHIFT 0
877#define IXGBE_MSCA_DEV_TYPE_MASK 0x001F0000 /* Device Type (new protocol) */
878#define IXGBE_MSCA_DEV_TYPE_SHIFT 16 /* Register Address (old protocol */
879#define IXGBE_MSCA_PHY_ADDR_MASK 0x03E00000 /* PHY Address mask */
880#define IXGBE_MSCA_PHY_ADDR_SHIFT 21 /* PHY Address shift*/
881#define IXGBE_MSCA_OP_CODE_MASK 0x0C000000 /* OP CODE mask */
882#define IXGBE_MSCA_OP_CODE_SHIFT 26 /* OP CODE shift */
883#define IXGBE_MSCA_ADDR_CYCLE 0x00000000 /* OP CODE 00 (addr cycle) */
884#define IXGBE_MSCA_WRITE 0x04000000 /* OP CODE 01 (write) */
885#define IXGBE_MSCA_READ 0x08000000 /* OP CODE 10 (read) */
886#define IXGBE_MSCA_READ_AUTOINC 0x0C000000 /* OP CODE 11 (read, auto inc)*/
887#define IXGBE_MSCA_ST_CODE_MASK 0x30000000 /* ST Code mask */
888#define IXGBE_MSCA_ST_CODE_SHIFT 28 /* ST Code shift */
889#define IXGBE_MSCA_NEW_PROTOCOL 0x00000000 /* ST CODE 00 (new protocol) */
890#define IXGBE_MSCA_OLD_PROTOCOL 0x10000000 /* ST CODE 01 (old protocol) */
891#define IXGBE_MSCA_MDI_COMMAND 0x40000000 /* Initiate MDI command */
892#define IXGBE_MSCA_MDI_IN_PROG_EN 0x80000000 /* MDI in progress enable */
893
894/* MSRWD bit masks */
c44ade9e
JB
895#define IXGBE_MSRWD_WRITE_DATA_MASK 0x0000FFFF
896#define IXGBE_MSRWD_WRITE_DATA_SHIFT 0
897#define IXGBE_MSRWD_READ_DATA_MASK 0xFFFF0000
898#define IXGBE_MSRWD_READ_DATA_SHIFT 16
9a799d71
AK
899
900/* Atlas registers */
901#define IXGBE_ATLAS_PDN_LPBK 0x24
902#define IXGBE_ATLAS_PDN_10G 0xB
903#define IXGBE_ATLAS_PDN_1G 0xC
904#define IXGBE_ATLAS_PDN_AN 0xD
905
906/* Atlas bit masks */
907#define IXGBE_ATLASCTL_WRITE_CMD 0x00010000
908#define IXGBE_ATLAS_PDN_TX_REG_EN 0x10
909#define IXGBE_ATLAS_PDN_TX_10G_QL_ALL 0xF0
910#define IXGBE_ATLAS_PDN_TX_1G_QL_ALL 0xF0
911#define IXGBE_ATLAS_PDN_TX_AN_QL_ALL 0xF0
912
11afc1b1
PW
913/* Omer bit masks */
914#define IXGBE_CORECTL_WRITE_CMD 0x00010000
c44ade9e 915
6b73e10d 916/* MDIO definitions */
9a799d71 917
c44ade9e
JB
918#define IXGBE_MDIO_COMMAND_TIMEOUT 100 /* PHY Timeout for 1 GB mode */
919
9a799d71
AK
920#define IXGBE_MDIO_VENDOR_SPECIFIC_1_CONTROL 0x0 /* VS1 Control Reg */
921#define IXGBE_MDIO_VENDOR_SPECIFIC_1_STATUS 0x1 /* VS1 Status Reg */
922#define IXGBE_MDIO_VENDOR_SPECIFIC_1_LINK_STATUS 0x0008 /* 1 = Link Up */
923#define IXGBE_MDIO_VENDOR_SPECIFIC_1_SPEED_STATUS 0x0010 /* 0 - 10G, 1 - 1G */
924#define IXGBE_MDIO_VENDOR_SPECIFIC_1_10G_SPEED 0x0018
925#define IXGBE_MDIO_VENDOR_SPECIFIC_1_1G_SPEED 0x0010
926
11afc1b1 927#define IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR 0xC30A /* PHY_XS SDA/SCL Addr Reg */
c44ade9e
JB
928#define IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA 0xC30B /* PHY_XS SDA/SCL Data Reg */
929#define IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT 0xC30C /* PHY_XS SDA/SCL Status Reg */
930
9a799d71
AK
931#define IXGBE_PHY_REVISION_MASK 0xFFFFFFF0
932#define IXGBE_MAX_PHY_ADDR 32
933
11afc1b1 934/* PHY IDs*/
0befdb3e
JB
935#define TN1010_PHY_ID 0x00A19410
936#define TNX_FW_REV 0xB
9a799d71 937#define QT2022_PHY_ID 0x0043A400
c4900be0 938#define ATH_PHY_ID 0x03429050
9a799d71 939
c44ade9e
JB
940/* PHY Types */
941#define IXGBE_M88E1145_E_PHY_ID 0x01410CD0
942
c4900be0
DS
943/* Special PHY Init Routine */
944#define IXGBE_PHY_INIT_OFFSET_NL 0x002B
945#define IXGBE_PHY_INIT_END_NL 0xFFFF
946#define IXGBE_CONTROL_MASK_NL 0xF000
947#define IXGBE_DATA_MASK_NL 0x0FFF
948#define IXGBE_CONTROL_SHIFT_NL 12
949#define IXGBE_DELAY_NL 0
950#define IXGBE_DATA_NL 1
951#define IXGBE_CONTROL_NL 0x000F
952#define IXGBE_CONTROL_EOL_NL 0x0FFF
953#define IXGBE_CONTROL_SOL_NL 0x0000
954
9a799d71 955/* General purpose Interrupt Enable */
c44ade9e
JB
956#define IXGBE_SDP0_GPIEN 0x00000001 /* SDP0 */
957#define IXGBE_SDP1_GPIEN 0x00000002 /* SDP1 */
11afc1b1 958#define IXGBE_SDP2_GPIEN 0x00000004 /* SDP2 */
c44ade9e
JB
959#define IXGBE_GPIE_MSIX_MODE 0x00000010 /* MSI-X mode */
960#define IXGBE_GPIE_OCD 0x00000020 /* Other Clear Disable */
961#define IXGBE_GPIE_EIMEN 0x00000040 /* Immediate Interrupt Enable */
962#define IXGBE_GPIE_EIAME 0x40000000
963#define IXGBE_GPIE_PBA_SUPPORT 0x80000000
11afc1b1
PW
964#define IXGBE_GPIE_VTMODE_MASK 0x0000C000 /* VT Mode Mask */
965#define IXGBE_GPIE_VTMODE_16 0x00004000 /* 16 VFs 8 queues per VF */
966#define IXGBE_GPIE_VTMODE_32 0x00008000 /* 32 VFs 4 queues per VF */
967#define IXGBE_GPIE_VTMODE_64 0x0000C000 /* 64 VFs 2 queues per VF */
9a799d71
AK
968
969/* Transmit Flow Control status */
970#define IXGBE_TFCS_TXOFF 0x00000001
971#define IXGBE_TFCS_TXOFF0 0x00000100
972#define IXGBE_TFCS_TXOFF1 0x00000200
973#define IXGBE_TFCS_TXOFF2 0x00000400
974#define IXGBE_TFCS_TXOFF3 0x00000800
975#define IXGBE_TFCS_TXOFF4 0x00001000
976#define IXGBE_TFCS_TXOFF5 0x00002000
977#define IXGBE_TFCS_TXOFF6 0x00004000
978#define IXGBE_TFCS_TXOFF7 0x00008000
979
980/* TCP Timer */
981#define IXGBE_TCPTIMER_KS 0x00000100
982#define IXGBE_TCPTIMER_COUNT_ENABLE 0x00000200
983#define IXGBE_TCPTIMER_COUNT_FINISH 0x00000400
984#define IXGBE_TCPTIMER_LOOP 0x00000800
985#define IXGBE_TCPTIMER_DURATION_MASK 0x000000FF
986
987/* HLREG0 Bit Masks */
988#define IXGBE_HLREG0_TXCRCEN 0x00000001 /* bit 0 */
989#define IXGBE_HLREG0_RXCRCSTRP 0x00000002 /* bit 1 */
990#define IXGBE_HLREG0_JUMBOEN 0x00000004 /* bit 2 */
991#define IXGBE_HLREG0_TXPADEN 0x00000400 /* bit 10 */
992#define IXGBE_HLREG0_TXPAUSEEN 0x00001000 /* bit 12 */
993#define IXGBE_HLREG0_RXPAUSEEN 0x00004000 /* bit 14 */
994#define IXGBE_HLREG0_LPBK 0x00008000 /* bit 15 */
995#define IXGBE_HLREG0_MDCSPD 0x00010000 /* bit 16 */
996#define IXGBE_HLREG0_CONTMDC 0x00020000 /* bit 17 */
997#define IXGBE_HLREG0_CTRLFLTR 0x00040000 /* bit 18 */
998#define IXGBE_HLREG0_PREPEND 0x00F00000 /* bits 20-23 */
999#define IXGBE_HLREG0_PRIPAUSEEN 0x01000000 /* bit 24 */
1000#define IXGBE_HLREG0_RXPAUSERECDA 0x06000000 /* bits 25-26 */
1001#define IXGBE_HLREG0_RXLNGTHERREN 0x08000000 /* bit 27 */
1002#define IXGBE_HLREG0_RXPADSTRIPEN 0x10000000 /* bit 28 */
1003
1004/* VMD_CTL bitmasks */
1005#define IXGBE_VMD_CTL_VMDQ_EN 0x00000001
1006#define IXGBE_VMD_CTL_VMDQ_FILTER 0x00000002
1007
11afc1b1
PW
1008/* VT_CTL bitmasks */
1009#define IXGBE_VT_CTL_DIS_DEFPL 0x20000000 /* disable default pool */
1010#define IXGBE_VT_CTL_REPLEN 0x40000000 /* replication enabled */
1011#define IXGBE_VT_CTL_VT_ENABLE 0x00000001 /* Enable VT Mode */
6e4e87d6
DS
1012#define IXGBE_VT_CTL_POOL_SHIFT 7
1013#define IXGBE_VT_CTL_POOL_MASK (0x3F << IXGBE_VT_CTL_POOL_SHIFT)
11afc1b1
PW
1014
1015/* VMOLR bitmasks */
1016#define IXGBE_VMOLR_AUPE 0x01000000 /* accept untagged packets */
1017#define IXGBE_VMOLR_ROMPE 0x02000000 /* accept packets in MTA tbl */
1018#define IXGBE_VMOLR_ROPE 0x04000000 /* accept packets in UC tbl */
1019#define IXGBE_VMOLR_BAM 0x08000000 /* accept broadcast packets */
1020#define IXGBE_VMOLR_MPE 0x10000000 /* multicast promiscuous */
1021
1022/* VFRE bitmask */
1023#define IXGBE_VFRE_ENABLE_ALL 0xFFFFFFFF
1024
9a799d71
AK
1025/* RDHMPN and TDHMPN bitmasks */
1026#define IXGBE_RDHMPN_RDICADDR 0x007FF800
1027#define IXGBE_RDHMPN_RDICRDREQ 0x00800000
1028#define IXGBE_RDHMPN_RDICADDR_SHIFT 11
1029#define IXGBE_TDHMPN_TDICADDR 0x003FF800
1030#define IXGBE_TDHMPN_TDICRDREQ 0x00800000
1031#define IXGBE_TDHMPN_TDICADDR_SHIFT 11
1032
11afc1b1
PW
1033#define IXGBE_RDMAM_MEM_SEL_SHIFT 13
1034#define IXGBE_RDMAM_DWORD_SHIFT 9
1035#define IXGBE_RDMAM_DESC_COMP_FIFO 1
1036#define IXGBE_RDMAM_DFC_CMD_FIFO 2
1037#define IXGBE_RDMAM_TCN_STATUS_RAM 4
1038#define IXGBE_RDMAM_WB_COLL_FIFO 5
1039#define IXGBE_RDMAM_QSC_CNT_RAM 6
1040#define IXGBE_RDMAM_QSC_QUEUE_CNT 8
1041#define IXGBE_RDMAM_QSC_QUEUE_RAM 0xA
1042#define IXGBE_RDMAM_DESC_COM_FIFO_RANGE 135
1043#define IXGBE_RDMAM_DESC_COM_FIFO_COUNT 4
1044#define IXGBE_RDMAM_DFC_CMD_FIFO_RANGE 48
1045#define IXGBE_RDMAM_DFC_CMD_FIFO_COUNT 7
1046#define IXGBE_RDMAM_TCN_STATUS_RAM_RANGE 256
1047#define IXGBE_RDMAM_TCN_STATUS_RAM_COUNT 9
1048#define IXGBE_RDMAM_WB_COLL_FIFO_RANGE 8
1049#define IXGBE_RDMAM_WB_COLL_FIFO_COUNT 4
1050#define IXGBE_RDMAM_QSC_CNT_RAM_RANGE 64
1051#define IXGBE_RDMAM_QSC_CNT_RAM_COUNT 4
1052#define IXGBE_RDMAM_QSC_QUEUE_CNT_RANGE 32
1053#define IXGBE_RDMAM_QSC_QUEUE_CNT_COUNT 4
1054#define IXGBE_RDMAM_QSC_QUEUE_RAM_RANGE 128
1055#define IXGBE_RDMAM_QSC_QUEUE_RAM_COUNT 8
1056
1057#define IXGBE_TXDESCIC_READY 0x80000000
1058
9a799d71
AK
1059/* Receive Checksum Control */
1060#define IXGBE_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
1061#define IXGBE_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
1062
1063/* FCRTL Bit Masks */
11afc1b1
PW
1064#define IXGBE_FCRTL_XONE 0x80000000 /* XON enable */
1065#define IXGBE_FCRTH_FCEN 0x80000000 /* Packet buffer fc enable */
9a799d71
AK
1066
1067/* PAP bit masks*/
1068#define IXGBE_PAP_TXPAUSECNT_MASK 0x0000FFFF /* Pause counter mask */
1069
1070/* RMCS Bit Masks */
c44ade9e 1071#define IXGBE_RMCS_RRM 0x00000002 /* Receive Recycle Mode enable */
9a799d71
AK
1072/* Receive Arbitration Control: 0 Round Robin, 1 DFP */
1073#define IXGBE_RMCS_RAC 0x00000004
1074#define IXGBE_RMCS_DFP IXGBE_RMCS_RAC /* Deficit Fixed Priority ena */
11afc1b1
PW
1075#define IXGBE_RMCS_TFCE_802_3X 0x00000008 /* Tx Priority FC ena */
1076#define IXGBE_RMCS_TFCE_PRIORITY 0x00000010 /* Tx Priority FC ena */
9a799d71
AK
1077#define IXGBE_RMCS_ARBDIS 0x00000040 /* Arbitration disable bit */
1078
11afc1b1
PW
1079/* FCCFG Bit Masks */
1080#define IXGBE_FCCFG_TFCE_802_3X 0x00000008 /* Tx link FC enable */
1081#define IXGBE_FCCFG_TFCE_PRIORITY 0x00000010 /* Tx priority FC enable */
c44ade9e 1082
9a799d71
AK
1083/* Interrupt register bitmasks */
1084
1085/* Extended Interrupt Cause Read */
1086#define IXGBE_EICR_RTX_QUEUE 0x0000FFFF /* RTx Queue Interrupt */
11afc1b1
PW
1087#define IXGBE_EICR_FLOW_DIR 0x00010000 /* FDir Exception */
1088#define IXGBE_EICR_RX_MISS 0x00020000 /* Packet Buffer Overrun */
1089#define IXGBE_EICR_PCI 0x00040000 /* PCI Exception */
1090#define IXGBE_EICR_MAILBOX 0x00080000 /* VF to PF Mailbox Interrupt */
9a799d71 1091#define IXGBE_EICR_LSC 0x00100000 /* Link Status Change */
11afc1b1 1092#define IXGBE_EICR_LINKSEC 0x00200000 /* PN Threshold */
c44ade9e
JB
1093#define IXGBE_EICR_MNG 0x00400000 /* Manageability Event Interrupt */
1094#define IXGBE_EICR_GPI_SDP0 0x01000000 /* Gen Purpose Interrupt on SDP0 */
1095#define IXGBE_EICR_GPI_SDP1 0x02000000 /* Gen Purpose Interrupt on SDP1 */
11afc1b1
PW
1096#define IXGBE_EICR_GPI_SDP2 0x04000000 /* Gen Purpose Interrupt on SDP2 */
1097#define IXGBE_EICR_ECC 0x10000000 /* ECC Error */
9a799d71
AK
1098#define IXGBE_EICR_PBUR 0x10000000 /* Packet Buffer Handler Error */
1099#define IXGBE_EICR_DHER 0x20000000 /* Descriptor Handler Error */
1100#define IXGBE_EICR_TCP_TIMER 0x40000000 /* TCP Timer */
1101#define IXGBE_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
1102
1103/* Extended Interrupt Cause Set */
1104#define IXGBE_EICS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
11afc1b1
PW
1105#define IXGBE_EICS_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */
1106#define IXGBE_EICS_RX_MISS IXGBE_EICR_RX_MISS /* Pkt Buffer Overrun */
1107#define IXGBE_EICS_PCI IXGBE_EICR_PCI /* PCI Exception */
1108#define IXGBE_EICS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */
c44ade9e
JB
1109#define IXGBE_EICS_LSC IXGBE_EICR_LSC /* Link Status Change */
1110#define IXGBE_EICS_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */
1111#define IXGBE_EICS_GPI_SDP0 IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1112#define IXGBE_EICS_GPI_SDP1 IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
11afc1b1
PW
1113#define IXGBE_EICS_GPI_SDP2 IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1114#define IXGBE_EICS_ECC IXGBE_EICR_ECC /* ECC Error */
c44ade9e
JB
1115#define IXGBE_EICS_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
1116#define IXGBE_EICS_DHER IXGBE_EICR_DHER /* Desc Handler Error */
9a799d71
AK
1117#define IXGBE_EICS_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */
1118#define IXGBE_EICS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */
1119
1120/* Extended Interrupt Mask Set */
1121#define IXGBE_EIMS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
11afc1b1
PW
1122#define IXGBE_EIMS_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */
1123#define IXGBE_EIMS_RX_MISS IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */
1124#define IXGBE_EIMS_PCI IXGBE_EICR_PCI /* PCI Exception */
1125#define IXGBE_EIMS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */
9a799d71
AK
1126#define IXGBE_EIMS_LSC IXGBE_EICR_LSC /* Link Status Change */
1127#define IXGBE_EIMS_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */
c44ade9e
JB
1128#define IXGBE_EIMS_GPI_SDP0 IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1129#define IXGBE_EIMS_GPI_SDP1 IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
11afc1b1
PW
1130#define IXGBE_EIMS_GPI_SDP2 IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1131#define IXGBE_EIMS_ECC IXGBE_EICR_ECC /* ECC Error */
c44ade9e 1132#define IXGBE_EIMS_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
9a799d71
AK
1133#define IXGBE_EIMS_DHER IXGBE_EICR_DHER /* Descr Handler Error */
1134#define IXGBE_EIMS_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */
1135#define IXGBE_EIMS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */
1136
1137/* Extended Interrupt Mask Clear */
1138#define IXGBE_EIMC_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
11afc1b1
PW
1139#define IXGBE_EIMC_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */
1140#define IXGBE_EIMC_RX_MISS IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */
1141#define IXGBE_EIMC_PCI IXGBE_EICR_PCI /* PCI Exception */
1142#define IXGBE_EIMC_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */
9a799d71
AK
1143#define IXGBE_EIMC_LSC IXGBE_EICR_LSC /* Link Status Change */
1144#define IXGBE_EIMC_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */
c44ade9e
JB
1145#define IXGBE_EIMC_GPI_SDP0 IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1146#define IXGBE_EIMC_GPI_SDP1 IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
11afc1b1
PW
1147#define IXGBE_EIMC_GPI_SDP2 IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1148#define IXGBE_EIMC_ECC IXGBE_EICR_ECC /* ECC Error */
c44ade9e
JB
1149#define IXGBE_EIMC_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
1150#define IXGBE_EIMC_DHER IXGBE_EICR_DHER /* Desc Handler Err */
9a799d71
AK
1151#define IXGBE_EIMC_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */
1152#define IXGBE_EIMC_OTHER IXGBE_EICR_OTHER /* INT Cause Active */
1153
c44ade9e
JB
1154#define IXGBE_EIMS_ENABLE_MASK ( \
1155 IXGBE_EIMS_RTX_QUEUE | \
1156 IXGBE_EIMS_LSC | \
1157 IXGBE_EIMS_TCP_TIMER | \
1158 IXGBE_EIMS_OTHER)
9a799d71 1159
c44ade9e 1160/* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
9a799d71
AK
1161#define IXGBE_IMIR_PORT_IM_EN 0x00010000 /* TCP port enable */
1162#define IXGBE_IMIR_PORT_BP 0x00020000 /* TCP port check bypass */
1163#define IXGBE_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */
1164#define IXGBE_IMIREXT_CTRL_URG 0x00002000 /* Check URG bit in header */
1165#define IXGBE_IMIREXT_CTRL_ACK 0x00004000 /* Check ACK bit in header */
1166#define IXGBE_IMIREXT_CTRL_PSH 0x00008000 /* Check PSH bit in header */
1167#define IXGBE_IMIREXT_CTRL_RST 0x00010000 /* Check RST bit in header */
1168#define IXGBE_IMIREXT_CTRL_SYN 0x00020000 /* Check SYN bit in header */
1169#define IXGBE_IMIREXT_CTRL_FIN 0x00040000 /* Check FIN bit in header */
1170#define IXGBE_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of control bits */
11afc1b1
PW
1171#define IXGBE_IMIR_SIZE_BP_82599 0x00001000 /* Packet size bypass */
1172#define IXGBE_IMIR_CTRL_URG_82599 0x00002000 /* Check URG bit in header */
1173#define IXGBE_IMIR_CTRL_ACK_82599 0x00004000 /* Check ACK bit in header */
1174#define IXGBE_IMIR_CTRL_PSH_82599 0x00008000 /* Check PSH bit in header */
1175#define IXGBE_IMIR_CTRL_RST_82599 0x00010000 /* Check RST bit in header */
1176#define IXGBE_IMIR_CTRL_SYN_82599 0x00020000 /* Check SYN bit in header */
1177#define IXGBE_IMIR_CTRL_FIN_82599 0x00040000 /* Check FIN bit in header */
1178#define IXGBE_IMIR_CTRL_BP_82599 0x00080000 /* Bypass check of control bits */
1179#define IXGBE_IMIR_LLI_EN_82599 0x00100000 /* Enables low latency Int */
1180#define IXGBE_IMIR_RX_QUEUE_MASK_82599 0x0000007F /* Rx Queue Mask */
1181#define IXGBE_IMIR_RX_QUEUE_SHIFT_82599 21 /* Rx Queue Shift */
1182#define IXGBE_IMIRVP_PRIORITY_MASK 0x00000007 /* VLAN priority mask */
1183#define IXGBE_IMIRVP_PRIORITY_EN 0x00000008 /* VLAN priority enable */
1184
1185#define IXGBE_MAX_FTQF_FILTERS 128
1186#define IXGBE_FTQF_PROTOCOL_MASK 0x00000003
1187#define IXGBE_FTQF_PROTOCOL_TCP 0x00000000
1188#define IXGBE_FTQF_PROTOCOL_UDP 0x00000001
1189#define IXGBE_FTQF_PROTOCOL_SCTP 2
1190#define IXGBE_FTQF_PRIORITY_MASK 0x00000007
1191#define IXGBE_FTQF_PRIORITY_SHIFT 2
1192#define IXGBE_FTQF_POOL_MASK 0x0000003F
1193#define IXGBE_FTQF_POOL_SHIFT 8
1194#define IXGBE_FTQF_5TUPLE_MASK_MASK 0x0000001F
1195#define IXGBE_FTQF_5TUPLE_MASK_SHIFT 25
1196#define IXGBE_FTQF_POOL_MASK_EN 0x40000000
1197#define IXGBE_FTQF_QUEUE_ENABLE 0x80000000
9a799d71
AK
1198
1199/* Interrupt clear mask */
1200#define IXGBE_IRQ_CLEAR_MASK 0xFFFFFFFF
1201
1202/* Interrupt Vector Allocation Registers */
1203#define IXGBE_IVAR_REG_NUM 25
e80e887a 1204#define IXGBE_IVAR_REG_NUM_82599 64
9a799d71
AK
1205#define IXGBE_IVAR_TXRX_ENTRY 96
1206#define IXGBE_IVAR_RX_ENTRY 64
1207#define IXGBE_IVAR_RX_QUEUE(_i) (0 + (_i))
1208#define IXGBE_IVAR_TX_QUEUE(_i) (64 + (_i))
1209#define IXGBE_IVAR_TX_ENTRY 32
1210
1211#define IXGBE_IVAR_TCP_TIMER_INDEX 96 /* 0 based index */
1212#define IXGBE_IVAR_OTHER_CAUSES_INDEX 97 /* 0 based index */
1213
1214#define IXGBE_MSIX_VECTOR(_i) (0 + (_i))
1215
1216#define IXGBE_IVAR_ALLOC_VAL 0x80 /* Interrupt Allocation valid */
1217
11afc1b1
PW
1218/* ETYPE Queue Filter/Select Bit Masks */
1219#define IXGBE_MAX_ETQF_FILTERS 8
bff66176 1220#define IXGBE_ETQF_FCOE 0x08000000 /* bit 27 */
11afc1b1
PW
1221#define IXGBE_ETQF_BCN 0x10000000 /* bit 28 */
1222#define IXGBE_ETQF_1588 0x40000000 /* bit 30 */
1223#define IXGBE_ETQF_FILTER_EN 0x80000000 /* bit 31 */
1224#define IXGBE_ETQF_POOL_ENABLE (1 << 26) /* bit 26 */
1225
1226#define IXGBE_ETQS_RX_QUEUE 0x007F0000 /* bits 22:16 */
1227#define IXGBE_ETQS_RX_QUEUE_SHIFT 16
1228#define IXGBE_ETQS_LLI 0x20000000 /* bit 29 */
1229#define IXGBE_ETQS_QUEUE_EN 0x80000000 /* bit 31 */
1230
1231/*
1232 * ETQF filter list: one static filter per filter consumer. This is
1233 * to avoid filter collisions later. Add new filters
1234 * here!!
1235 *
1236 * Current filters:
1237 * EAPOL 802.1x (0x888e): Filter 0
1238 * BCN (0x8904): Filter 1
1239 * 1588 (0x88f7): Filter 3
1240 */
1241#define IXGBE_ETQF_FILTER_EAPOL 0
1242#define IXGBE_ETQF_FILTER_BCN 1
bff66176 1243#define IXGBE_ETQF_FILTER_FCOE 2
11afc1b1 1244#define IXGBE_ETQF_FILTER_1588 3
9a799d71
AK
1245/* VLAN Control Bit Masks */
1246#define IXGBE_VLNCTRL_VET 0x0000FFFF /* bits 0-15 */
1247#define IXGBE_VLNCTRL_CFI 0x10000000 /* bit 28 */
1248#define IXGBE_VLNCTRL_CFIEN 0x20000000 /* bit 29 */
1249#define IXGBE_VLNCTRL_VFE 0x40000000 /* bit 30 */
1250#define IXGBE_VLNCTRL_VME 0x80000000 /* bit 31 */
1251
11afc1b1
PW
1252/* VLAN pool filtering masks */
1253#define IXGBE_VLVF_VIEN 0x80000000 /* filter is valid */
1254#define IXGBE_VLVF_ENTRIES 64
c44ade9e 1255
9a799d71
AK
1256#define IXGBE_ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.1q protocol */
1257
1258/* STATUS Bit Masks */
11afc1b1
PW
1259#define IXGBE_STATUS_LAN_ID 0x0000000C /* LAN ID */
1260#define IXGBE_STATUS_LAN_ID_SHIFT 2 /* LAN ID Shift*/
1261#define IXGBE_STATUS_GIO 0x00080000 /* GIO Master Enable Status */
9a799d71
AK
1262
1263#define IXGBE_STATUS_LAN_ID_0 0x00000000 /* LAN ID 0 */
1264#define IXGBE_STATUS_LAN_ID_1 0x00000004 /* LAN ID 1 */
1265
1266/* ESDP Bit Masks */
11afc1b1
PW
1267#define IXGBE_ESDP_SDP0 0x00000001
1268#define IXGBE_ESDP_SDP1 0x00000002
1269#define IXGBE_ESDP_SDP4 0x00000010 /* SDP4 Data Value */
1270#define IXGBE_ESDP_SDP5 0x00000020 /* SDP5 Data Value */
1271#define IXGBE_ESDP_SDP6 0x00000040 /* SDP6 Data Value */
9a799d71 1272#define IXGBE_ESDP_SDP4_DIR 0x00000004 /* SDP4 IO direction */
11afc1b1 1273#define IXGBE_ESDP_SDP5_DIR 0x00002000 /* SDP5 IO direction */
9a799d71
AK
1274
1275/* LEDCTL Bit Masks */
1276#define IXGBE_LED_IVRT_BASE 0x00000040
1277#define IXGBE_LED_BLINK_BASE 0x00000080
1278#define IXGBE_LED_MODE_MASK_BASE 0x0000000F
1279#define IXGBE_LED_OFFSET(_base, _i) (_base << (8 * (_i)))
1280#define IXGBE_LED_MODE_SHIFT(_i) (8*(_i))
1281#define IXGBE_LED_IVRT(_i) IXGBE_LED_OFFSET(IXGBE_LED_IVRT_BASE, _i)
1282#define IXGBE_LED_BLINK(_i) IXGBE_LED_OFFSET(IXGBE_LED_BLINK_BASE, _i)
1283#define IXGBE_LED_MODE_MASK(_i) IXGBE_LED_OFFSET(IXGBE_LED_MODE_MASK_BASE, _i)
1284
1285/* LED modes */
1286#define IXGBE_LED_LINK_UP 0x0
1287#define IXGBE_LED_LINK_10G 0x1
1288#define IXGBE_LED_MAC 0x2
1289#define IXGBE_LED_FILTER 0x3
1290#define IXGBE_LED_LINK_ACTIVE 0x4
1291#define IXGBE_LED_LINK_1G 0x5
1292#define IXGBE_LED_ON 0xE
1293#define IXGBE_LED_OFF 0xF
1294
1295/* AUTOC Bit Masks */
3201d313 1296#define IXGBE_AUTOC_KX4_KX_SUPP_MASK 0xC0000000
9a799d71
AK
1297#define IXGBE_AUTOC_KX4_SUPP 0x80000000
1298#define IXGBE_AUTOC_KX_SUPP 0x40000000
1299#define IXGBE_AUTOC_PAUSE 0x30000000
1300#define IXGBE_AUTOC_RF 0x08000000
1301#define IXGBE_AUTOC_PD_TMR 0x06000000
1302#define IXGBE_AUTOC_AN_RX_LOOSE 0x01000000
1303#define IXGBE_AUTOC_AN_RX_DRIFT 0x00800000
1304#define IXGBE_AUTOC_AN_RX_ALIGN 0x007C0000
11afc1b1
PW
1305#define IXGBE_AUTOC_FECA 0x00040000
1306#define IXGBE_AUTOC_FECR 0x00020000
1307#define IXGBE_AUTOC_KR_SUPP 0x00010000
9a799d71
AK
1308#define IXGBE_AUTOC_AN_RESTART 0x00001000
1309#define IXGBE_AUTOC_FLU 0x00000001
1310#define IXGBE_AUTOC_LMS_SHIFT 13
11afc1b1
PW
1311#define IXGBE_AUTOC_LMS_10G_SERIAL (0x3 << IXGBE_AUTOC_LMS_SHIFT)
1312#define IXGBE_AUTOC_LMS_KX4_KX_KR (0x4 << IXGBE_AUTOC_LMS_SHIFT)
1313#define IXGBE_AUTOC_LMS_SGMII_1G_100M (0x5 << IXGBE_AUTOC_LMS_SHIFT)
1314#define IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN (0x6 << IXGBE_AUTOC_LMS_SHIFT)
1315#define IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII (0x7 << IXGBE_AUTOC_LMS_SHIFT)
c44ade9e
JB
1316#define IXGBE_AUTOC_LMS_MASK (0x7 << IXGBE_AUTOC_LMS_SHIFT)
1317#define IXGBE_AUTOC_LMS_1G_LINK_NO_AN (0x0 << IXGBE_AUTOC_LMS_SHIFT)
1318#define IXGBE_AUTOC_LMS_10G_LINK_NO_AN (0x1 << IXGBE_AUTOC_LMS_SHIFT)
1319#define IXGBE_AUTOC_LMS_1G_AN (0x2 << IXGBE_AUTOC_LMS_SHIFT)
1320#define IXGBE_AUTOC_LMS_KX4_AN (0x4 << IXGBE_AUTOC_LMS_SHIFT)
1321#define IXGBE_AUTOC_LMS_KX4_AN_1G_AN (0x6 << IXGBE_AUTOC_LMS_SHIFT)
1322#define IXGBE_AUTOC_LMS_ATTACH_TYPE (0x7 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1323
11afc1b1
PW
1324#define IXGBE_AUTOC_1G_PMA_PMD_MASK 0x00000200
1325#define IXGBE_AUTOC_1G_PMA_PMD_SHIFT 9
1326#define IXGBE_AUTOC_10G_PMA_PMD_MASK 0x00000180
1327#define IXGBE_AUTOC_10G_PMA_PMD_SHIFT 7
9a799d71
AK
1328#define IXGBE_AUTOC_10G_XAUI (0x0 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1329#define IXGBE_AUTOC_10G_KX4 (0x1 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1330#define IXGBE_AUTOC_10G_CX4 (0x2 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1331#define IXGBE_AUTOC_1G_BX (0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1332#define IXGBE_AUTOC_1G_KX (0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
11afc1b1
PW
1333#define IXGBE_AUTOC_1G_SFI (0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1334#define IXGBE_AUTOC_1G_KX_BX (0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1335
1336#define IXGBE_AUTOC2_UPPER_MASK 0xFFFF0000
1337#define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK 0x00030000
1338#define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT 16
1339#define IXGBE_AUTOC2_10G_KR (0x0 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
1340#define IXGBE_AUTOC2_10G_XFI (0x1 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
1341#define IXGBE_AUTOC2_10G_SFI (0x2 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
9a799d71
AK
1342
1343/* LINKS Bit Masks */
1344#define IXGBE_LINKS_KX_AN_COMP 0x80000000
1345#define IXGBE_LINKS_UP 0x40000000
1346#define IXGBE_LINKS_SPEED 0x20000000
1347#define IXGBE_LINKS_MODE 0x18000000
1348#define IXGBE_LINKS_RX_MODE 0x06000000
1349#define IXGBE_LINKS_TX_MODE 0x01800000
1350#define IXGBE_LINKS_XGXS_EN 0x00400000
11afc1b1 1351#define IXGBE_LINKS_SGMII_EN 0x02000000
9a799d71
AK
1352#define IXGBE_LINKS_PCS_1G_EN 0x00200000
1353#define IXGBE_LINKS_1G_AN_EN 0x00100000
1354#define IXGBE_LINKS_KX_AN_IDLE 0x00080000
1355#define IXGBE_LINKS_1G_SYNC 0x00040000
1356#define IXGBE_LINKS_10G_ALIGN 0x00020000
1357#define IXGBE_LINKS_10G_LANE_SYNC 0x00017000
1358#define IXGBE_LINKS_TL_FAULT 0x00001000
1359#define IXGBE_LINKS_SIGNAL 0x00000F00
1360
11afc1b1
PW
1361#define IXGBE_LINKS_SPEED_82599 0x30000000
1362#define IXGBE_LINKS_SPEED_10G_82599 0x30000000
1363#define IXGBE_LINKS_SPEED_1G_82599 0x20000000
1364#define IXGBE_LINKS_SPEED_100_82599 0x10000000
cf8280ee 1365#define IXGBE_LINK_UP_TIME 90 /* 9.0 Seconds */
9a799d71
AK
1366#define IXGBE_AUTO_NEG_TIME 45 /* 4.5 Seconds */
1367
0ecc061d
PWJ
1368#define FIBER_LINK_UP_LIMIT 50
1369
1370/* PCS1GLSTA Bit Masks */
1371#define IXGBE_PCS1GLSTA_LINK_OK 1
1372#define IXGBE_PCS1GLSTA_SYNK_OK 0x10
1373#define IXGBE_PCS1GLSTA_AN_COMPLETE 0x10000
1374#define IXGBE_PCS1GLSTA_AN_PAGE_RX 0x20000
1375#define IXGBE_PCS1GLSTA_AN_TIMED_OUT 0x40000
1376#define IXGBE_PCS1GLSTA_AN_REMOTE_FAULT 0x80000
1377#define IXGBE_PCS1GLSTA_AN_ERROR_RWS 0x100000
1378
1379#define IXGBE_PCS1GANA_SYM_PAUSE 0x80
1380#define IXGBE_PCS1GANA_ASM_PAUSE 0x100
1381
1382/* PCS1GLCTL Bit Masks */
1383#define IXGBE_PCS1GLCTL_AN_1G_TIMEOUT_EN 0x00040000 /* PCS 1G autoneg to en */
1384#define IXGBE_PCS1GLCTL_FLV_LINK_UP 1
1385#define IXGBE_PCS1GLCTL_FORCE_LINK 0x20
1386#define IXGBE_PCS1GLCTL_LOW_LINK_LATCH 0x40
1387#define IXGBE_PCS1GLCTL_AN_ENABLE 0x10000
1388#define IXGBE_PCS1GLCTL_AN_RESTART 0x20000
1389
9a799d71
AK
1390/* SW Semaphore Register bitmasks */
1391#define IXGBE_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
1392#define IXGBE_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
1393#define IXGBE_SWSM_WMNG 0x00000004 /* Wake MNG Clock */
1394
1395/* GSSR definitions */
1396#define IXGBE_GSSR_EEP_SM 0x0001
1397#define IXGBE_GSSR_PHY0_SM 0x0002
1398#define IXGBE_GSSR_PHY1_SM 0x0004
1399#define IXGBE_GSSR_MAC_CSR_SM 0x0008
1400#define IXGBE_GSSR_FLASH_SM 0x0010
1401
1402/* EEC Register */
1403#define IXGBE_EEC_SK 0x00000001 /* EEPROM Clock */
1404#define IXGBE_EEC_CS 0x00000002 /* EEPROM Chip Select */
1405#define IXGBE_EEC_DI 0x00000004 /* EEPROM Data In */
1406#define IXGBE_EEC_DO 0x00000008 /* EEPROM Data Out */
1407#define IXGBE_EEC_FWE_MASK 0x00000030 /* FLASH Write Enable */
1408#define IXGBE_EEC_FWE_DIS 0x00000010 /* Disable FLASH writes */
1409#define IXGBE_EEC_FWE_EN 0x00000020 /* Enable FLASH writes */
1410#define IXGBE_EEC_FWE_SHIFT 4
1411#define IXGBE_EEC_REQ 0x00000040 /* EEPROM Access Request */
1412#define IXGBE_EEC_GNT 0x00000080 /* EEPROM Access Grant */
1413#define IXGBE_EEC_PRES 0x00000100 /* EEPROM Present */
1414#define IXGBE_EEC_ARD 0x00000200 /* EEPROM Auto Read Done */
1415/* EEPROM Addressing bits based on type (0-small, 1-large) */
1416#define IXGBE_EEC_ADDR_SIZE 0x00000400
1417#define IXGBE_EEC_SIZE 0x00007800 /* EEPROM Size */
1418
1419#define IXGBE_EEC_SIZE_SHIFT 11
1420#define IXGBE_EEPROM_WORD_SIZE_SHIFT 6
1421#define IXGBE_EEPROM_OPCODE_BITS 8
1422
1423/* Checksum and EEPROM pointers */
1424#define IXGBE_EEPROM_CHECKSUM 0x3F
1425#define IXGBE_EEPROM_SUM 0xBABA
1426#define IXGBE_PCIE_ANALOG_PTR 0x03
1427#define IXGBE_ATLAS0_CONFIG_PTR 0x04
1428#define IXGBE_ATLAS1_CONFIG_PTR 0x05
1429#define IXGBE_PCIE_GENERAL_PTR 0x06
1430#define IXGBE_PCIE_CONFIG0_PTR 0x07
1431#define IXGBE_PCIE_CONFIG1_PTR 0x08
1432#define IXGBE_CORE0_PTR 0x09
1433#define IXGBE_CORE1_PTR 0x0A
1434#define IXGBE_MAC0_PTR 0x0B
1435#define IXGBE_MAC1_PTR 0x0C
1436#define IXGBE_CSR0_CONFIG_PTR 0x0D
1437#define IXGBE_CSR1_CONFIG_PTR 0x0E
1438#define IXGBE_FW_PTR 0x0F
1439#define IXGBE_PBANUM0_PTR 0x15
1440#define IXGBE_PBANUM1_PTR 0x16
04193058 1441#define IXGBE_DEVICE_CAPS 0x2C
11afc1b1 1442#define IXGBE_PCIE_MSIX_82599_CAPS 0x72
eb7f139c
PWJ
1443#define IXGBE_PCIE_MSIX_82598_CAPS 0x62
1444
1445/* MSI-X capability fields masks */
1446#define IXGBE_PCIE_MSIX_TBL_SZ_MASK 0x7FF
9a799d71 1447
c44ade9e
JB
1448/* Legacy EEPROM word offsets */
1449#define IXGBE_ISCSI_BOOT_CAPS 0x0033
1450#define IXGBE_ISCSI_SETUP_PORT_0 0x0030
1451#define IXGBE_ISCSI_SETUP_PORT_1 0x0034
1452
9a799d71
AK
1453/* EEPROM Commands - SPI */
1454#define IXGBE_EEPROM_MAX_RETRY_SPI 5000 /* Max wait 5ms for RDY signal */
1455#define IXGBE_EEPROM_STATUS_RDY_SPI 0x01
1456#define IXGBE_EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */
1457#define IXGBE_EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */
1458#define IXGBE_EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = addr bit-8 */
1459#define IXGBE_EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Ena latch */
c44ade9e 1460/* EEPROM reset Write Enable latch */
9a799d71
AK
1461#define IXGBE_EEPROM_WRDI_OPCODE_SPI 0x04
1462#define IXGBE_EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status reg */
1463#define IXGBE_EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status reg */
1464#define IXGBE_EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */
1465#define IXGBE_EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */
1466#define IXGBE_EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */
1467
1468/* EEPROM Read Register */
1469#define IXGBE_EEPROM_READ_REG_DATA 16 /* data offset in EEPROM read reg */
1470#define IXGBE_EEPROM_READ_REG_DONE 2 /* Offset to READ done bit */
1471#define IXGBE_EEPROM_READ_REG_START 1 /* First bit to start operation */
1472#define IXGBE_EEPROM_READ_ADDR_SHIFT 2 /* Shift to the address bits */
1473
1474#define IXGBE_ETH_LENGTH_OF_ADDRESS 6
1475
1476#ifndef IXGBE_EEPROM_GRANT_ATTEMPTS
1477#define IXGBE_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
1478#endif
1479
1480#ifndef IXGBE_EERD_ATTEMPTS
1481/* Number of 5 microseconds we wait for EERD read to complete */
1482#define IXGBE_EERD_ATTEMPTS 100000
1483#endif
1484
04193058
PWJ
1485#define IXGBE_DEVICE_CAPS_ALLOW_ANY_SFP 0x1
1486
9a799d71
AK
1487/* PCI Bus Info */
1488#define IXGBE_PCI_LINK_STATUS 0xB2
1489#define IXGBE_PCI_LINK_WIDTH 0x3F0
1490#define IXGBE_PCI_LINK_WIDTH_1 0x10
1491#define IXGBE_PCI_LINK_WIDTH_2 0x20
1492#define IXGBE_PCI_LINK_WIDTH_4 0x40
1493#define IXGBE_PCI_LINK_WIDTH_8 0x80
1494#define IXGBE_PCI_LINK_SPEED 0xF
1495#define IXGBE_PCI_LINK_SPEED_2500 0x1
1496#define IXGBE_PCI_LINK_SPEED_5000 0x2
11afc1b1
PW
1497#define IXGBE_PCI_HEADER_TYPE_REGISTER 0x0E
1498#define IXGBE_PCI_HEADER_TYPE_MULTIFUNC 0x80
9a799d71
AK
1499
1500/* Number of 100 microseconds we wait for PCI Express master disable */
1501#define IXGBE_PCI_MASTER_DISABLE_TIMEOUT 800
1502
9a799d71
AK
1503/* Check whether address is multicast. This is little-endian specific check.*/
1504#define IXGBE_IS_MULTICAST(Address) \
c44ade9e 1505 (bool)(((u8 *)(Address))[0] & ((u8)0x01))
9a799d71
AK
1506
1507/* Check whether an address is broadcast. */
1508#define IXGBE_IS_BROADCAST(Address) \
c44ade9e
JB
1509 ((((u8 *)(Address))[0] == ((u8)0xff)) && \
1510 (((u8 *)(Address))[1] == ((u8)0xff)))
9a799d71
AK
1511
1512/* RAH */
1513#define IXGBE_RAH_VIND_MASK 0x003C0000
1514#define IXGBE_RAH_VIND_SHIFT 18
1515#define IXGBE_RAH_AV 0x80000000
c44ade9e 1516#define IXGBE_CLEAR_VMDQ_ALL 0xFFFFFFFF
9a799d71 1517
9a799d71
AK
1518/* Header split receive */
1519#define IXGBE_RFCTL_ISCSI_DIS 0x00000001
1520#define IXGBE_RFCTL_ISCSI_DWC_MASK 0x0000003E
1521#define IXGBE_RFCTL_ISCSI_DWC_SHIFT 1
1522#define IXGBE_RFCTL_NFSW_DIS 0x00000040
1523#define IXGBE_RFCTL_NFSR_DIS 0x00000080
1524#define IXGBE_RFCTL_NFS_VER_MASK 0x00000300
1525#define IXGBE_RFCTL_NFS_VER_SHIFT 8
1526#define IXGBE_RFCTL_NFS_VER_2 0
1527#define IXGBE_RFCTL_NFS_VER_3 1
1528#define IXGBE_RFCTL_NFS_VER_4 2
1529#define IXGBE_RFCTL_IPV6_DIS 0x00000400
1530#define IXGBE_RFCTL_IPV6_XSUM_DIS 0x00000800
1531#define IXGBE_RFCTL_IPFRSP_DIS 0x00004000
1532#define IXGBE_RFCTL_IPV6_EX_DIS 0x00010000
1533#define IXGBE_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
1534
1535/* Transmit Config masks */
1536#define IXGBE_TXDCTL_ENABLE 0x02000000 /* Enable specific Tx Queue */
1537#define IXGBE_TXDCTL_SWFLSH 0x04000000 /* Tx Desc. write-back flushing */
1538/* Enable short packet padding to 64 bytes */
1539#define IXGBE_TX_PAD_ENABLE 0x00000400
1540#define IXGBE_JUMBO_FRAME_ENABLE 0x00000004 /* Allow jumbo frames */
1541/* This allows for 16K packets + 4k for vlan */
1542#define IXGBE_MAX_FRAME_SZ 0x40040000
1543
1544#define IXGBE_TDWBAL_HEAD_WB_ENABLE 0x1 /* Tx head write-back enable */
c44ade9e 1545#define IXGBE_TDWBAL_SEQNUM_WB_ENABLE 0x2 /* Tx seq# write-back enable */
9a799d71
AK
1546
1547/* Receive Config masks */
1548#define IXGBE_RXCTRL_RXEN 0x00000001 /* Enable Receiver */
1549#define IXGBE_RXCTRL_DMBYPS 0x00000002 /* Descriptor Monitor Bypass */
1550#define IXGBE_RXDCTL_ENABLE 0x02000000 /* Enable specific Rx Queue */
11afc1b1 1551#define IXGBE_RXDCTL_VME 0x40000000 /* VLAN mode enable */
9a799d71
AK
1552
1553#define IXGBE_FCTRL_SBP 0x00000002 /* Store Bad Packet */
1554#define IXGBE_FCTRL_MPE 0x00000100 /* Multicast Promiscuous Ena*/
1555#define IXGBE_FCTRL_UPE 0x00000200 /* Unicast Promiscuous Ena */
1556#define IXGBE_FCTRL_BAM 0x00000400 /* Broadcast Accept Mode */
1557#define IXGBE_FCTRL_PMCF 0x00001000 /* Pass MAC Control Frames */
1558#define IXGBE_FCTRL_DPF 0x00002000 /* Discard Pause Frame */
c44ade9e 1559/* Receive Priority Flow Control Enable */
9a799d71
AK
1560#define IXGBE_FCTRL_RPFCE 0x00004000
1561#define IXGBE_FCTRL_RFCE 0x00008000 /* Receive Flow Control Ena */
11afc1b1
PW
1562#define IXGBE_MFLCN_PMCF 0x00000001 /* Pass MAC Control Frames */
1563#define IXGBE_MFLCN_DPF 0x00000002 /* Discard Pause Frame */
1564#define IXGBE_MFLCN_RPFCE 0x00000004 /* Receive Priority FC Enable */
1565#define IXGBE_MFLCN_RFCE 0x00000008 /* Receive FC Enable */
9a799d71
AK
1566
1567/* Multiple Receive Queue Control */
1568#define IXGBE_MRQC_RSSEN 0x00000001 /* RSS Enable */
11afc1b1
PW
1569#define IXGBE_MRQC_MRQE_MASK 0xF /* Bits 3:0 */
1570#define IXGBE_MRQC_RT8TCEN 0x00000002 /* 8 TC no RSS */
1571#define IXGBE_MRQC_RT4TCEN 0x00000003 /* 4 TC no RSS */
1572#define IXGBE_MRQC_RTRSS8TCEN 0x00000004 /* 8 TC w/ RSS */
1573#define IXGBE_MRQC_RTRSS4TCEN 0x00000005 /* 4 TC w/ RSS */
1574#define IXGBE_MRQC_VMDQEN 0x00000008 /* VMDq2 64 pools no RSS */
1575#define IXGBE_MRQC_VMDQRSS32EN 0x0000000A /* VMDq2 32 pools w/ RSS */
1576#define IXGBE_MRQC_VMDQRSS64EN 0x0000000B /* VMDq2 64 pools w/ RSS */
1577#define IXGBE_MRQC_VMDQRT8TCEN 0x0000000C /* VMDq2/RT 16 pool 8 TC */
1578#define IXGBE_MRQC_VMDQRT4TCEN 0x0000000D /* VMDq2/RT 32 pool 4 TC */
9a799d71
AK
1579#define IXGBE_MRQC_RSS_FIELD_MASK 0xFFFF0000
1580#define IXGBE_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
1581#define IXGBE_MRQC_RSS_FIELD_IPV4 0x00020000
1582#define IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP 0x00040000
1583#define IXGBE_MRQC_RSS_FIELD_IPV6_EX 0x00080000
1584#define IXGBE_MRQC_RSS_FIELD_IPV6 0x00100000
1585#define IXGBE_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
1586#define IXGBE_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
1587#define IXGBE_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
1588#define IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP 0x01000000
11afc1b1
PW
1589#define IXGBE_MRQC_L3L4TXSWEN 0x00008000
1590
1591/* Queue Drop Enable */
1592#define IXGBE_QDE_ENABLE 0x00000001
1593#define IXGBE_QDE_IDX_MASK 0x00007F00
1594#define IXGBE_QDE_IDX_SHIFT 8
9a799d71
AK
1595
1596#define IXGBE_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
1597#define IXGBE_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
1598#define IXGBE_TXD_CMD_EOP 0x01000000 /* End of Packet */
1599#define IXGBE_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
1600#define IXGBE_TXD_CMD_IC 0x04000000 /* Insert Checksum */
1601#define IXGBE_TXD_CMD_RS 0x08000000 /* Report Status */
1602#define IXGBE_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
1603#define IXGBE_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
1604#define IXGBE_TXD_STAT_DD 0x00000001 /* Descriptor Done */
1605
11afc1b1
PW
1606#define IXGBE_RXDADV_IPSEC_STATUS_SECP 0x00020000
1607#define IXGBE_RXDADV_IPSEC_ERROR_INVALID_PROTOCOL 0x08000000
1608#define IXGBE_RXDADV_IPSEC_ERROR_INVALID_LENGTH 0x10000000
1609#define IXGBE_RXDADV_IPSEC_ERROR_AUTH_FAILED 0x18000000
1610#define IXGBE_RXDADV_IPSEC_ERROR_BIT_MASK 0x18000000
1611/* Multiple Transmit Queue Command Register */
1612#define IXGBE_MTQC_RT_ENA 0x1 /* DCB Enable */
1613#define IXGBE_MTQC_VT_ENA 0x2 /* VMDQ2 Enable */
1614#define IXGBE_MTQC_64Q_1PB 0x0 /* 64 queues 1 pack buffer */
d988eadb
DS
1615#define IXGBE_MTQC_32VF 0x8 /* 4 TX Queues per pool w/32VF's */
1616#define IXGBE_MTQC_64VF 0x4 /* 2 TX Queues per pool w/64VF's */
11afc1b1
PW
1617#define IXGBE_MTQC_8TC_8TQ 0xC /* 8 TC if RT_ENA or 8 TQ if VT_ENA */
1618
9a799d71
AK
1619/* Receive Descriptor bit definitions */
1620#define IXGBE_RXD_STAT_DD 0x01 /* Descriptor Done */
1621#define IXGBE_RXD_STAT_EOP 0x02 /* End of Packet */
11afc1b1 1622#define IXGBE_RXD_STAT_FLM 0x04 /* FDir Match */
9a799d71 1623#define IXGBE_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
11afc1b1
PW
1624#define IXGBE_RXDADV_NEXTP_MASK 0x000FFFF0 /* Next Descriptor Index */
1625#define IXGBE_RXDADV_NEXTP_SHIFT 0x00000004
c44ade9e 1626#define IXGBE_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
9a799d71
AK
1627#define IXGBE_RXD_STAT_L4CS 0x20 /* L4 xsum calculated */
1628#define IXGBE_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
1629#define IXGBE_RXD_STAT_PIF 0x80 /* passed in-exact filter */
1630#define IXGBE_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */
1631#define IXGBE_RXD_STAT_VEXT 0x200 /* 1st VLAN found */
1632#define IXGBE_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */
1633#define IXGBE_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */
11afc1b1
PW
1634#define IXGBE_RXD_STAT_LLINT 0x800 /* Pkt caused Low Latency Interrupt */
1635#define IXGBE_RXD_STAT_TS 0x10000 /* Time Stamp */
1636#define IXGBE_RXD_STAT_SECP 0x20000 /* Security Processing */
1637#define IXGBE_RXD_STAT_LB 0x40000 /* Loopback Status */
9a799d71
AK
1638#define IXGBE_RXD_STAT_ACK 0x8000 /* ACK Packet indication */
1639#define IXGBE_RXD_ERR_CE 0x01 /* CRC Error */
1640#define IXGBE_RXD_ERR_LE 0x02 /* Length Error */
1641#define IXGBE_RXD_ERR_PE 0x08 /* Packet Error */
1642#define IXGBE_RXD_ERR_OSE 0x10 /* Oversize Error */
1643#define IXGBE_RXD_ERR_USE 0x20 /* Undersize Error */
1644#define IXGBE_RXD_ERR_TCPE 0x40 /* TCP/UDP Checksum Error */
1645#define IXGBE_RXD_ERR_IPE 0x80 /* IP Checksum Error */
11afc1b1
PW
1646#define IXGBE_RXDADV_ERR_MASK 0xfff00000 /* RDESC.ERRORS mask */
1647#define IXGBE_RXDADV_ERR_SHIFT 20 /* RDESC.ERRORS shift */
bff66176
YZ
1648#define IXGBE_RXDADV_ERR_FCEOFE 0x80000000 /* FCoEFe/IPE */
1649#define IXGBE_RXDADV_ERR_FCERR 0x00700000 /* FCERR/FDIRERR */
c44ade9e 1650#define IXGBE_RXDADV_ERR_HBO 0x00800000 /*Header Buffer Overflow */
9a799d71
AK
1651#define IXGBE_RXDADV_ERR_CE 0x01000000 /* CRC Error */
1652#define IXGBE_RXDADV_ERR_LE 0x02000000 /* Length Error */
1653#define IXGBE_RXDADV_ERR_PE 0x08000000 /* Packet Error */
1654#define IXGBE_RXDADV_ERR_OSE 0x10000000 /* Oversize Error */
1655#define IXGBE_RXDADV_ERR_USE 0x20000000 /* Undersize Error */
1656#define IXGBE_RXDADV_ERR_TCPE 0x40000000 /* TCP/UDP Checksum Error */
1657#define IXGBE_RXDADV_ERR_IPE 0x80000000 /* IP Checksum Error */
1658#define IXGBE_RXD_VLAN_ID_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
1659#define IXGBE_RXD_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
1660#define IXGBE_RXD_PRI_SHIFT 13
1661#define IXGBE_RXD_CFI_MASK 0x1000 /* CFI is bit 12 */
1662#define IXGBE_RXD_CFI_SHIFT 12
1663
11afc1b1
PW
1664#define IXGBE_RXDADV_STAT_DD IXGBE_RXD_STAT_DD /* Done */
1665#define IXGBE_RXDADV_STAT_EOP IXGBE_RXD_STAT_EOP /* End of Packet */
1666#define IXGBE_RXDADV_STAT_FLM IXGBE_RXD_STAT_FLM /* FDir Match */
1667#define IXGBE_RXDADV_STAT_VP IXGBE_RXD_STAT_VP /* IEEE VLAN Pkt */
1668#define IXGBE_RXDADV_STAT_MASK 0x000fffff /* Stat/NEXTP: bit 0-19 */
bff66176
YZ
1669#define IXGBE_RXDADV_STAT_FCEOFS 0x00000040 /* FCoE EOF/SOF Stat */
1670#define IXGBE_RXDADV_STAT_FCSTAT 0x00000030 /* FCoE Pkt Stat */
1671#define IXGBE_RXDADV_STAT_FCSTAT_NOMTCH 0x00000000 /* 00: No Ctxt Match */
1672#define IXGBE_RXDADV_STAT_FCSTAT_NODDP 0x00000010 /* 01: Ctxt w/o DDP */
1673#define IXGBE_RXDADV_STAT_FCSTAT_FCPRSP 0x00000020 /* 10: Recv. FCP_RSP */
1674#define IXGBE_RXDADV_STAT_FCSTAT_DDP 0x00000030 /* 11: Ctxt w/ DDP */
11afc1b1
PW
1675
1676/* PSRTYPE bit definitions */
1677#define IXGBE_PSRTYPE_TCPHDR 0x00000010
1678#define IXGBE_PSRTYPE_UDPHDR 0x00000020
1679#define IXGBE_PSRTYPE_IPV4HDR 0x00000100
1680#define IXGBE_PSRTYPE_IPV6HDR 0x00000200
dfa12f05 1681#define IXGBE_PSRTYPE_L2HDR 0x00001000
c44ade9e 1682
9a799d71 1683/* SRRCTL bit definitions */
c44ade9e 1684#define IXGBE_SRRCTL_BSIZEPKT_SHIFT 10 /* so many KBs */
11afc1b1
PW
1685#define IXGBE_SRRCTL_RDMTS_SHIFT 22
1686#define IXGBE_SRRCTL_RDMTS_MASK 0x01C00000
1687#define IXGBE_SRRCTL_DROP_EN 0x10000000
c44ade9e
JB
1688#define IXGBE_SRRCTL_BSIZEPKT_MASK 0x0000007F
1689#define IXGBE_SRRCTL_BSIZEHDR_MASK 0x00003F00
1690#define IXGBE_SRRCTL_DESCTYPE_LEGACY 0x00000000
9a799d71
AK
1691#define IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
1692#define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT 0x04000000
1693#define IXGBE_SRRCTL_DESCTYPE_HDR_REPLICATION_LARGE_PKT 0x08000000
1694#define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
c44ade9e 1695#define IXGBE_SRRCTL_DESCTYPE_MASK 0x0E000000
9a799d71
AK
1696
1697#define IXGBE_RXDPS_HDRSTAT_HDRSP 0x00008000
1698#define IXGBE_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF
1699
1700#define IXGBE_RXDADV_RSSTYPE_MASK 0x0000000F
1701#define IXGBE_RXDADV_PKTTYPE_MASK 0x0000FFF0
11afc1b1 1702#define IXGBE_RXDADV_PKTTYPE_MASK_EX 0x0001FFF0
9a799d71
AK
1703#define IXGBE_RXDADV_HDRBUFLEN_MASK 0x00007FE0
1704#define IXGBE_RXDADV_HDRBUFLEN_SHIFT 5
1705#define IXGBE_RXDADV_SPLITHEADER_EN 0x00001000
1706#define IXGBE_RXDADV_SPH 0x8000
1707
1708/* RSS Hash results */
1709#define IXGBE_RXDADV_RSSTYPE_NONE 0x00000000
1710#define IXGBE_RXDADV_RSSTYPE_IPV4_TCP 0x00000001
1711#define IXGBE_RXDADV_RSSTYPE_IPV4 0x00000002
1712#define IXGBE_RXDADV_RSSTYPE_IPV6_TCP 0x00000003
1713#define IXGBE_RXDADV_RSSTYPE_IPV6_EX 0x00000004
1714#define IXGBE_RXDADV_RSSTYPE_IPV6 0x00000005
1715#define IXGBE_RXDADV_RSSTYPE_IPV6_TCP_EX 0x00000006
1716#define IXGBE_RXDADV_RSSTYPE_IPV4_UDP 0x00000007
1717#define IXGBE_RXDADV_RSSTYPE_IPV6_UDP 0x00000008
1718#define IXGBE_RXDADV_RSSTYPE_IPV6_UDP_EX 0x00000009
1719
1720/* RSS Packet Types as indicated in the receive descriptor. */
1721#define IXGBE_RXDADV_PKTTYPE_NONE 0x00000000
1722#define IXGBE_RXDADV_PKTTYPE_IPV4 0x00000010 /* IPv4 hdr present */
1723#define IXGBE_RXDADV_PKTTYPE_IPV4_EX 0x00000020 /* IPv4 hdr + extensions */
1724#define IXGBE_RXDADV_PKTTYPE_IPV6 0x00000040 /* IPv6 hdr present */
1725#define IXGBE_RXDADV_PKTTYPE_IPV6_EX 0x00000080 /* IPv6 hdr + extensions */
1726#define IXGBE_RXDADV_PKTTYPE_TCP 0x00000100 /* TCP hdr present */
1727#define IXGBE_RXDADV_PKTTYPE_UDP 0x00000200 /* UDP hdr present */
1728#define IXGBE_RXDADV_PKTTYPE_SCTP 0x00000400 /* SCTP hdr present */
1729#define IXGBE_RXDADV_PKTTYPE_NFS 0x00000800 /* NFS hdr present */
11afc1b1
PW
1730#define IXGBE_RXDADV_PKTTYPE_IPSEC_ESP 0x00001000 /* IPSec ESP */
1731#define IXGBE_RXDADV_PKTTYPE_IPSEC_AH 0x00002000 /* IPSec AH */
1732#define IXGBE_RXDADV_PKTTYPE_LINKSEC 0x00004000 /* LinkSec Encap */
1733#define IXGBE_RXDADV_PKTTYPE_ETQF 0x00008000 /* PKTTYPE is ETQF index */
1734#define IXGBE_RXDADV_PKTTYPE_ETQF_MASK 0x00000070 /* ETQF has 8 indices */
1735#define IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT 4 /* Right-shift 4 bits */
1736
1737/* Security Processing bit Indication */
1738#define IXGBE_RXDADV_LNKSEC_STATUS_SECP 0x00020000
1739#define IXGBE_RXDADV_LNKSEC_ERROR_NO_SA_MATCH 0x08000000
1740#define IXGBE_RXDADV_LNKSEC_ERROR_REPLAY_ERROR 0x10000000
1741#define IXGBE_RXDADV_LNKSEC_ERROR_BIT_MASK 0x18000000
1742#define IXGBE_RXDADV_LNKSEC_ERROR_BAD_SIG 0x18000000
1743
9a799d71 1744/* Masks to determine if packets should be dropped due to frame errors */
c44ade9e
JB
1745#define IXGBE_RXD_ERR_FRAME_ERR_MASK ( \
1746 IXGBE_RXD_ERR_CE | \
1747 IXGBE_RXD_ERR_LE | \
1748 IXGBE_RXD_ERR_PE | \
1749 IXGBE_RXD_ERR_OSE | \
1750 IXGBE_RXD_ERR_USE)
1751
1752#define IXGBE_RXDADV_ERR_FRAME_ERR_MASK ( \
1753 IXGBE_RXDADV_ERR_CE | \
1754 IXGBE_RXDADV_ERR_LE | \
1755 IXGBE_RXDADV_ERR_PE | \
1756 IXGBE_RXDADV_ERR_OSE | \
1757 IXGBE_RXDADV_ERR_USE)
9a799d71
AK
1758
1759/* Multicast bit mask */
1760#define IXGBE_MCSTCTRL_MFE 0x4
1761
1762/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
1763#define IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE 8
1764#define IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE 8
1765#define IXGBE_REQ_TX_BUFFER_GRANULARITY 1024
1766
1767/* Vlan-specific macros */
1768#define IXGBE_RX_DESC_SPECIAL_VLAN_MASK 0x0FFF /* VLAN ID in lower 12 bits */
1769#define IXGBE_RX_DESC_SPECIAL_PRI_MASK 0xE000 /* Priority in upper 3 bits */
1770#define IXGBE_RX_DESC_SPECIAL_PRI_SHIFT 0x000D /* Priority in upper 3 of 16 */
1771#define IXGBE_TX_DESC_SPECIAL_PRI_SHIFT IXGBE_RX_DESC_SPECIAL_PRI_SHIFT
1772
11afc1b1
PW
1773/* Little Endian defines */
1774#ifndef __le32
1775#define __le32 u32
1776#endif
1777#ifndef __le64
1778#define __le64 u64
1779
1780#endif
c44ade9e 1781
9a799d71
AK
1782/* Transmit Descriptor - Legacy */
1783struct ixgbe_legacy_tx_desc {
1784 u64 buffer_addr; /* Address of the descriptor's data buffer */
1785 union {
8327d000 1786 __le32 data;
9a799d71 1787 struct {
8327d000 1788 __le16 length; /* Data buffer length */
9da09bb1
JB
1789 u8 cso; /* Checksum offset */
1790 u8 cmd; /* Descriptor control */
9a799d71
AK
1791 } flags;
1792 } lower;
1793 union {
8327d000 1794 __le32 data;
9a799d71 1795 struct {
c44ade9e
JB
1796 u8 status; /* Descriptor status */
1797 u8 css; /* Checksum start */
8327d000 1798 __le16 vlan;
9a799d71
AK
1799 } fields;
1800 } upper;
1801};
1802
1803/* Transmit Descriptor - Advanced */
1804union ixgbe_adv_tx_desc {
1805 struct {
c44ade9e 1806 __le64 buffer_addr; /* Address of descriptor's data buf */
8327d000
AV
1807 __le32 cmd_type_len;
1808 __le32 olinfo_status;
9a799d71
AK
1809 } read;
1810 struct {
8327d000
AV
1811 __le64 rsvd; /* Reserved */
1812 __le32 nxtseq_seed;
1813 __le32 status;
9a799d71
AK
1814 } wb;
1815};
1816
1817/* Receive Descriptor - Legacy */
1818struct ixgbe_legacy_rx_desc {
8327d000
AV
1819 __le64 buffer_addr; /* Address of the descriptor's data buffer */
1820 __le16 length; /* Length of data DMAed into data buffer */
9da09bb1
JB
1821 __le16 csum; /* Packet checksum */
1822 u8 status; /* Descriptor status */
1823 u8 errors; /* Descriptor Errors */
8327d000 1824 __le16 vlan;
9a799d71
AK
1825};
1826
1827/* Receive Descriptor - Advanced */
1828union ixgbe_adv_rx_desc {
1829 struct {
8327d000
AV
1830 __le64 pkt_addr; /* Packet buffer address */
1831 __le64 hdr_addr; /* Header buffer address */
9a799d71
AK
1832 } read;
1833 struct {
1834 struct {
7c6e0a43
JB
1835 union {
1836 __le32 data;
1837 struct {
c44ade9e
JB
1838 __le16 pkt_info; /* RSS, Pkt type */
1839 __le16 hdr_info; /* Splithdr, hdrlen */
7c6e0a43 1840 } hs_rss;
9a799d71
AK
1841 } lo_dword;
1842 union {
8327d000 1843 __le32 rss; /* RSS Hash */
9a799d71 1844 struct {
8327d000 1845 __le16 ip_id; /* IP id */
9da09bb1 1846 __le16 csum; /* Packet Checksum */
9a799d71
AK
1847 } csum_ip;
1848 } hi_dword;
1849 } lower;
1850 struct {
8327d000
AV
1851 __le32 status_error; /* ext status/error */
1852 __le16 length; /* Packet length */
1853 __le16 vlan; /* VLAN tag */
9a799d71
AK
1854 } upper;
1855 } wb; /* writeback */
1856};
1857
1858/* Context descriptors */
1859struct ixgbe_adv_tx_context_desc {
8327d000
AV
1860 __le32 vlan_macip_lens;
1861 __le32 seqnum_seed;
1862 __le32 type_tucmd_mlhl;
1863 __le32 mss_l4len_idx;
9a799d71
AK
1864};
1865
1866/* Adv Transmit Descriptor Config Masks */
c44ade9e 1867#define IXGBE_ADVTXD_DTALEN_MASK 0x0000FFFF /* Data buf length(bytes) */
11afc1b1
PW
1868#define IXGBE_ADVTXD_MAC_LINKSEC 0x00040000 /* Insert LinkSec */
1869#define IXGBE_ADVTXD_IPSEC_SA_INDEX_MASK 0x000003FF /* IPSec SA index */
1870#define IXGBE_ADVTXD_IPSEC_ESP_LEN_MASK 0x000001FF /* IPSec ESP length */
9a799d71
AK
1871#define IXGBE_ADVTXD_DTYP_MASK 0x00F00000 /* DTYP mask */
1872#define IXGBE_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Desc */
1873#define IXGBE_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
1874#define IXGBE_ADVTXD_DCMD_EOP IXGBE_TXD_CMD_EOP /* End of Packet */
1875#define IXGBE_ADVTXD_DCMD_IFCS IXGBE_TXD_CMD_IFCS /* Insert FCS */
9a799d71 1876#define IXGBE_ADVTXD_DCMD_RS IXGBE_TXD_CMD_RS /* Report Status */
c44ade9e 1877#define IXGBE_ADVTXD_DCMD_DDTYP_ISCSI 0x10000000 /* DDP hdr type or iSCSI */
9a799d71
AK
1878#define IXGBE_ADVTXD_DCMD_DEXT IXGBE_TXD_CMD_DEXT /* Desc ext (1=Adv) */
1879#define IXGBE_ADVTXD_DCMD_VLE IXGBE_TXD_CMD_VLE /* VLAN pkt enable */
1880#define IXGBE_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
1881#define IXGBE_ADVTXD_STAT_DD IXGBE_TXD_STAT_DD /* Descriptor Done */
c44ade9e 1882#define IXGBE_ADVTXD_STAT_SN_CRC 0x00000002 /* NXTSEQ/SEED pres in WB */
9a799d71
AK
1883#define IXGBE_ADVTXD_STAT_RSV 0x0000000C /* STA Reserved */
1884#define IXGBE_ADVTXD_IDX_SHIFT 4 /* Adv desc Index shift */
c44ade9e 1885#define IXGBE_ADVTXD_CC 0x00000080 /* Check Context */
9a799d71
AK
1886#define IXGBE_ADVTXD_POPTS_SHIFT 8 /* Adv desc POPTS shift */
1887#define IXGBE_ADVTXD_POPTS_IXSM (IXGBE_TXD_POPTS_IXSM << \
c44ade9e 1888 IXGBE_ADVTXD_POPTS_SHIFT)
9a799d71 1889#define IXGBE_ADVTXD_POPTS_TXSM (IXGBE_TXD_POPTS_TXSM << \
c44ade9e
JB
1890 IXGBE_ADVTXD_POPTS_SHIFT)
1891#define IXGBE_ADVTXD_POPTS_ISCO_1ST 0x00000000 /* 1st TSO of iSCSI PDU */
1892#define IXGBE_ADVTXD_POPTS_ISCO_MDL 0x00000800 /* Middle TSO of iSCSI PDU */
1893#define IXGBE_ADVTXD_POPTS_ISCO_LAST 0x00001000 /* Last TSO of iSCSI PDU */
1894#define IXGBE_ADVTXD_POPTS_ISCO_FULL 0x00001800 /* 1st&Last TSO-full iSCSI PDU */
1895#define IXGBE_ADVTXD_POPTS_RSV 0x00002000 /* POPTS Reserved */
1896#define IXGBE_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
1897#define IXGBE_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
1898#define IXGBE_ADVTXD_VLAN_SHIFT 16 /* Adv ctxt vlan tag shift */
1899#define IXGBE_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
1900#define IXGBE_ADVTXD_TUCMD_IPV6 0x00000000 /* IP Packet Type: 0=IPv6 */
1901#define IXGBE_ADVTXD_TUCMD_L4T_UDP 0x00000000 /* L4 Packet TYPE of UDP */
1902#define IXGBE_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
1903#define IXGBE_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 Packet TYPE of SCTP */
1904#define IXGBE_ADVTXD_TUCMD_MKRREQ 0x00002000 /*Req requires Markers and CRC*/
11afc1b1
PW
1905#define IXGBE_ADVTXD_POPTS_IPSEC 0x00000400 /* IPSec offload request */
1906#define IXGBE_ADVTXD_TUCMD_IPSEC_TYPE_ESP 0x00002000 /* IPSec Type ESP */
1907#define IXGBE_ADVTXD_TUCMD_IPSEC_ENCRYPT_EN 0x00004000/* ESP Encrypt Enable */
bff66176
YZ
1908#define IXGBE_ADVTXT_TUCMD_FCOE 0x00008000 /* FCoE Frame Type */
1909#define IXGBE_ADVTXD_FCOEF_EOF_MASK (0x3 << 10) /* FC EOF index */
1910#define IXGBE_ADVTXD_FCOEF_SOF ((1 << 2) << 10) /* FC SOF index */
1911#define IXGBE_ADVTXD_FCOEF_PARINC ((1 << 3) << 10) /* Rel_Off in F_CTL */
1912#define IXGBE_ADVTXD_FCOEF_ORIE ((1 << 4) << 10) /* Orientation: End */
1913#define IXGBE_ADVTXD_FCOEF_ORIS ((1 << 5) << 10) /* Orientation: Start */
1914#define IXGBE_ADVTXD_FCOEF_EOF_N (0x0 << 10) /* 00: EOFn */
1915#define IXGBE_ADVTXD_FCOEF_EOF_T (0x1 << 10) /* 01: EOFt */
1916#define IXGBE_ADVTXD_FCOEF_EOF_NI (0x2 << 10) /* 10: EOFni */
1917#define IXGBE_ADVTXD_FCOEF_EOF_A (0x3 << 10) /* 11: EOFa */
c44ade9e
JB
1918#define IXGBE_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
1919#define IXGBE_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
1920
1921/* Autonegotiation advertised speeds */
1922typedef u32 ixgbe_autoneg_advertised;
9a799d71 1923/* Link speed */
c44ade9e 1924typedef u32 ixgbe_link_speed;
9a799d71
AK
1925#define IXGBE_LINK_SPEED_UNKNOWN 0
1926#define IXGBE_LINK_SPEED_100_FULL 0x0008
1927#define IXGBE_LINK_SPEED_1GB_FULL 0x0020
1928#define IXGBE_LINK_SPEED_10GB_FULL 0x0080
c44ade9e
JB
1929#define IXGBE_LINK_SPEED_82598_AUTONEG (IXGBE_LINK_SPEED_1GB_FULL | \
1930 IXGBE_LINK_SPEED_10GB_FULL)
11afc1b1
PW
1931#define IXGBE_LINK_SPEED_82599_AUTONEG (IXGBE_LINK_SPEED_100_FULL | \
1932 IXGBE_LINK_SPEED_1GB_FULL | \
1933 IXGBE_LINK_SPEED_10GB_FULL)
1934
1935#define IXGBE_PCIE_DEV_CTRL_2 0xC8
1936#define PCIE_COMPL_TO_VALUE 0x05
c44ade9e
JB
1937
1938/* Physical layer type */
1939typedef u32 ixgbe_physical_layer;
1940#define IXGBE_PHYSICAL_LAYER_UNKNOWN 0
1941#define IXGBE_PHYSICAL_LAYER_10GBASE_T 0x0001
1942#define IXGBE_PHYSICAL_LAYER_1000BASE_T 0x0002
04193058 1943#define IXGBE_PHYSICAL_LAYER_100BASE_TX 0x0004
c44ade9e
JB
1944#define IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU 0x0008
1945#define IXGBE_PHYSICAL_LAYER_10GBASE_LR 0x0010
1946#define IXGBE_PHYSICAL_LAYER_10GBASE_LRM 0x0020
1947#define IXGBE_PHYSICAL_LAYER_10GBASE_SR 0x0040
1948#define IXGBE_PHYSICAL_LAYER_10GBASE_KX4 0x0080
1949#define IXGBE_PHYSICAL_LAYER_10GBASE_CX4 0x0100
1950#define IXGBE_PHYSICAL_LAYER_1000BASE_KX 0x0200
1951#define IXGBE_PHYSICAL_LAYER_1000BASE_BX 0x0400
04193058 1952#define IXGBE_PHYSICAL_LAYER_10GBASE_KR 0x0800
9a799d71 1953
9a799d71
AK
1954enum ixgbe_eeprom_type {
1955 ixgbe_eeprom_uninitialized = 0,
1956 ixgbe_eeprom_spi,
1957 ixgbe_eeprom_none /* No NVM support */
1958};
1959
1960enum ixgbe_mac_type {
1961 ixgbe_mac_unknown = 0,
1962 ixgbe_mac_82598EB,
11afc1b1 1963 ixgbe_mac_82599EB,
9a799d71
AK
1964 ixgbe_num_macs
1965};
1966
1967enum ixgbe_phy_type {
1968 ixgbe_phy_unknown = 0,
0befdb3e 1969 ixgbe_phy_tn,
11afc1b1 1970 ixgbe_phy_cu_unknown,
9a799d71 1971 ixgbe_phy_qt,
c44ade9e 1972 ixgbe_phy_xaui,
c4900be0 1973 ixgbe_phy_nl,
c44ade9e
JB
1974 ixgbe_phy_tw_tyco,
1975 ixgbe_phy_tw_unknown,
1976 ixgbe_phy_sfp_avago,
1977 ixgbe_phy_sfp_ftl,
1978 ixgbe_phy_sfp_unknown,
11afc1b1 1979 ixgbe_phy_sfp_intel,
fa466e91 1980 ixgbe_phy_sfp_unsupported,
c44ade9e
JB
1981 ixgbe_phy_generic
1982};
1983
1984/*
1985 * SFP+ module type IDs:
1986 *
11afc1b1 1987 * ID Module Type
c44ade9e 1988 * =============
11afc1b1
PW
1989 * 0 SFP_DA_CU
1990 * 1 SFP_SR
1991 * 2 SFP_LR
1992 * 3 SFP_DA_CU_CORE0 - 82599-specific
1993 * 4 SFP_DA_CU_CORE1 - 82599-specific
1994 * 5 SFP_SR/LR_CORE0 - 82599-specific
1995 * 6 SFP_SR/LR_CORE1 - 82599-specific
c44ade9e
JB
1996 */
1997enum ixgbe_sfp_type {
1998 ixgbe_sfp_type_da_cu = 0,
1999 ixgbe_sfp_type_sr = 1,
2000 ixgbe_sfp_type_lr = 2,
11afc1b1
PW
2001 ixgbe_sfp_type_da_cu_core0 = 3,
2002 ixgbe_sfp_type_da_cu_core1 = 4,
2003 ixgbe_sfp_type_srlr_core0 = 5,
2004 ixgbe_sfp_type_srlr_core1 = 6,
c4900be0 2005 ixgbe_sfp_type_not_present = 0xFFFE,
c44ade9e 2006 ixgbe_sfp_type_unknown = 0xFFFF
9a799d71
AK
2007};
2008
2009enum ixgbe_media_type {
2010 ixgbe_media_type_unknown = 0,
2011 ixgbe_media_type_fiber,
2012 ixgbe_media_type_copper,
c44ade9e
JB
2013 ixgbe_media_type_backplane,
2014 ixgbe_media_type_virtual
9a799d71
AK
2015};
2016
2017/* Flow Control Settings */
0ecc061d 2018enum ixgbe_fc_mode {
9a799d71
AK
2019 ixgbe_fc_none = 0,
2020 ixgbe_fc_rx_pause,
2021 ixgbe_fc_tx_pause,
2022 ixgbe_fc_full,
bb3daa4a
PW
2023#ifdef CONFIG_DCB
2024 ixgbe_fc_pfc,
2025#endif
9a799d71
AK
2026 ixgbe_fc_default
2027};
2028
11afc1b1
PW
2029/* PCI bus types */
2030enum ixgbe_bus_type {
2031 ixgbe_bus_type_unknown = 0,
2032 ixgbe_bus_type_pci,
2033 ixgbe_bus_type_pcix,
2034 ixgbe_bus_type_pci_express,
2035 ixgbe_bus_type_reserved
2036};
2037
2038/* PCI bus speeds */
2039enum ixgbe_bus_speed {
2040 ixgbe_bus_speed_unknown = 0,
2041 ixgbe_bus_speed_33,
2042 ixgbe_bus_speed_66,
2043 ixgbe_bus_speed_100,
2044 ixgbe_bus_speed_120,
2045 ixgbe_bus_speed_133,
2046 ixgbe_bus_speed_2500,
2047 ixgbe_bus_speed_5000,
2048 ixgbe_bus_speed_reserved
2049};
2050
2051/* PCI bus widths */
2052enum ixgbe_bus_width {
2053 ixgbe_bus_width_unknown = 0,
2054 ixgbe_bus_width_pcie_x1,
2055 ixgbe_bus_width_pcie_x2,
2056 ixgbe_bus_width_pcie_x4 = 4,
2057 ixgbe_bus_width_pcie_x8 = 8,
2058 ixgbe_bus_width_32,
2059 ixgbe_bus_width_64,
2060 ixgbe_bus_width_reserved
2061};
2062
9a799d71
AK
2063struct ixgbe_addr_filter_info {
2064 u32 num_mc_addrs;
2065 u32 rar_used_count;
2066 u32 mc_addr_in_rar_count;
2067 u32 mta_in_use;
2c5645cf
CL
2068 u32 overflow_promisc;
2069 bool user_set_promisc;
9a799d71
AK
2070};
2071
11afc1b1
PW
2072/* Bus parameters */
2073struct ixgbe_bus_info {
2074 enum ixgbe_bus_speed speed;
2075 enum ixgbe_bus_width width;
2076 enum ixgbe_bus_type type;
2077
2078 u16 func;
2079 u16 lan_id;
2080};
2081
9a799d71
AK
2082/* Flow control parameters */
2083struct ixgbe_fc_info {
2084 u32 high_water; /* Flow Control High-water */
2085 u32 low_water; /* Flow Control Low-water */
2086 u16 pause_time; /* Flow Control Pause timer */
2087 bool send_xon; /* Flow control send XON */
2088 bool strict_ieee; /* Strict IEEE mode */
71fd570b 2089 bool disable_fc_autoneg; /* Turn off autoneg FC mode */
0ecc061d
PWJ
2090 enum ixgbe_fc_mode current_mode; /* FC mode in effect */
2091 enum ixgbe_fc_mode requested_mode; /* FC mode requested by caller */
9a799d71
AK
2092};
2093
2094/* Statistics counters collected by the MAC */
2095struct ixgbe_hw_stats {
2096 u64 crcerrs;
2097 u64 illerrc;
2098 u64 errbc;
2099 u64 mspdc;
2100 u64 mpctotal;
2101 u64 mpc[8];
2102 u64 mlfc;
2103 u64 mrfc;
2104 u64 rlec;
2105 u64 lxontxc;
2106 u64 lxonrxc;
2107 u64 lxofftxc;
2108 u64 lxoffrxc;
2109 u64 pxontxc[8];
2110 u64 pxonrxc[8];
2111 u64 pxofftxc[8];
2112 u64 pxoffrxc[8];
2113 u64 prc64;
2114 u64 prc127;
2115 u64 prc255;
2116 u64 prc511;
2117 u64 prc1023;
2118 u64 prc1522;
2119 u64 gprc;
2120 u64 bprc;
2121 u64 mprc;
2122 u64 gptc;
2123 u64 gorc;
2124 u64 gotc;
2125 u64 rnbc[8];
2126 u64 ruc;
2127 u64 rfc;
2128 u64 roc;
2129 u64 rjc;
2130 u64 mngprc;
2131 u64 mngpdc;
2132 u64 mngptc;
2133 u64 tor;
2134 u64 tpr;
2135 u64 tpt;
2136 u64 ptc64;
2137 u64 ptc127;
2138 u64 ptc255;
2139 u64 ptc511;
2140 u64 ptc1023;
2141 u64 ptc1522;
2142 u64 mptc;
2143 u64 bptc;
2144 u64 xec;
2145 u64 rqsmr[16];
2146 u64 tqsmr[8];
2147 u64 qprc[16];
2148 u64 qptc[16];
2149 u64 qbrc[16];
2150 u64 qbtc[16];
11afc1b1
PW
2151 u64 qprdc[16];
2152 u64 pxon2offc[8];
2153 u64 fdirustat_add;
2154 u64 fdirustat_remove;
2155 u64 fdirfstat_fadd;
2156 u64 fdirfstat_fremove;
2157 u64 fdirmatch;
2158 u64 fdirmiss;
9a799d71
AK
2159};
2160
2161/* forward declaration */
2162struct ixgbe_hw;
2163
2c5645cf
CL
2164/* iterator type for walking multicast address lists */
2165typedef u8* (*ixgbe_mc_addr_itr) (struct ixgbe_hw *hw, u8 **mc_addr_ptr,
2166 u32 *vmdq);
2167
c44ade9e
JB
2168/* Function pointer table */
2169struct ixgbe_eeprom_operations {
2170 s32 (*init_params)(struct ixgbe_hw *);
2171 s32 (*read)(struct ixgbe_hw *, u16, u16 *);
2172 s32 (*write)(struct ixgbe_hw *, u16, u16);
2173 s32 (*validate_checksum)(struct ixgbe_hw *, u16 *);
2174 s32 (*update_checksum)(struct ixgbe_hw *);
2175};
2176
9a799d71 2177struct ixgbe_mac_operations {
c44ade9e
JB
2178 s32 (*init_hw)(struct ixgbe_hw *);
2179 s32 (*reset_hw)(struct ixgbe_hw *);
2180 s32 (*start_hw)(struct ixgbe_hw *);
2181 s32 (*clear_hw_cntrs)(struct ixgbe_hw *);
9a799d71 2182 enum ixgbe_media_type (*get_media_type)(struct ixgbe_hw *);
11afc1b1 2183 u32 (*get_supported_physical_layer)(struct ixgbe_hw *);
c44ade9e 2184 s32 (*get_mac_addr)(struct ixgbe_hw *, u8 *);
04193058 2185 s32 (*get_device_caps)(struct ixgbe_hw *, u16 *);
c44ade9e
JB
2186 s32 (*stop_adapter)(struct ixgbe_hw *);
2187 s32 (*get_bus_info)(struct ixgbe_hw *);
11afc1b1 2188 void (*set_lan_id)(struct ixgbe_hw *);
c44ade9e
JB
2189 s32 (*read_analog_reg8)(struct ixgbe_hw*, u32, u8*);
2190 s32 (*write_analog_reg8)(struct ixgbe_hw*, u32, u8);
11afc1b1
PW
2191 s32 (*setup_sfp)(struct ixgbe_hw *);
2192 s32 (*enable_rx_dma)(struct ixgbe_hw *, u32);
c44ade9e
JB
2193
2194 /* Link */
3957d63d 2195 s32 (*setup_link)(struct ixgbe_hw *);
c44ade9e
JB
2196 s32 (*setup_link_speed)(struct ixgbe_hw *, ixgbe_link_speed, bool,
2197 bool);
2198 s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *, bool);
2199 s32 (*get_link_capabilities)(struct ixgbe_hw *, ixgbe_link_speed *,
2200 bool *);
2201
2202 /* LED */
2203 s32 (*led_on)(struct ixgbe_hw *, u32);
2204 s32 (*led_off)(struct ixgbe_hw *, u32);
2205 s32 (*blink_led_start)(struct ixgbe_hw *, u32);
2206 s32 (*blink_led_stop)(struct ixgbe_hw *, u32);
2207
2208 /* RAR, Multicast, VLAN */
2209 s32 (*set_rar)(struct ixgbe_hw *, u32, u8 *, u32, u32);
2210 s32 (*clear_rar)(struct ixgbe_hw *, u32);
2211 s32 (*set_vmdq)(struct ixgbe_hw *, u32, u32);
2212 s32 (*clear_vmdq)(struct ixgbe_hw *, u32, u32);
2213 s32 (*init_rx_addrs)(struct ixgbe_hw *);
2214 s32 (*update_uc_addr_list)(struct ixgbe_hw *, u8 *, u32,
2215 ixgbe_mc_addr_itr);
2216 s32 (*update_mc_addr_list)(struct ixgbe_hw *, u8 *, u32,
2217 ixgbe_mc_addr_itr);
2218 s32 (*enable_mc)(struct ixgbe_hw *);
2219 s32 (*disable_mc)(struct ixgbe_hw *);
2220 s32 (*clear_vfta)(struct ixgbe_hw *);
2221 s32 (*set_vfta)(struct ixgbe_hw *, u32, u32, bool);
2222 s32 (*init_uta_tables)(struct ixgbe_hw *);
2223
2224 /* Flow Control */
2225 s32 (*setup_fc)(struct ixgbe_hw *, s32);
9a799d71
AK
2226};
2227
2228struct ixgbe_phy_operations {
c44ade9e
JB
2229 s32 (*identify)(struct ixgbe_hw *);
2230 s32 (*identify_sfp)(struct ixgbe_hw *);
04f165ef 2231 s32 (*init)(struct ixgbe_hw *);
c44ade9e
JB
2232 s32 (*reset)(struct ixgbe_hw *);
2233 s32 (*read_reg)(struct ixgbe_hw *, u32, u32, u16 *);
2234 s32 (*write_reg)(struct ixgbe_hw *, u32, u32, u16);
3957d63d 2235 s32 (*setup_link)(struct ixgbe_hw *);
c44ade9e
JB
2236 s32 (*setup_link_speed)(struct ixgbe_hw *, ixgbe_link_speed, bool,
2237 bool);
0befdb3e
JB
2238 s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *);
2239 s32 (*get_firmware_version)(struct ixgbe_hw *, u16 *);
c44ade9e
JB
2240 s32 (*read_i2c_byte)(struct ixgbe_hw *, u8, u8, u8 *);
2241 s32 (*write_i2c_byte)(struct ixgbe_hw *, u8, u8, u8);
2242 s32 (*read_i2c_eeprom)(struct ixgbe_hw *, u8 , u8 *);
2243 s32 (*write_i2c_eeprom)(struct ixgbe_hw *, u8, u8);
9a799d71
AK
2244};
2245
9a799d71 2246struct ixgbe_eeprom_info {
c44ade9e
JB
2247 struct ixgbe_eeprom_operations ops;
2248 enum ixgbe_eeprom_type type;
11afc1b1 2249 u32 semaphore_delay;
c44ade9e
JB
2250 u16 word_size;
2251 u16 address_bits;
9a799d71
AK
2252};
2253
c44ade9e
JB
2254struct ixgbe_mac_info {
2255 struct ixgbe_mac_operations ops;
2256 enum ixgbe_mac_type type;
2257 u8 addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
2258 u8 perm_addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
2259 s32 mc_filter_type;
2260 u32 mcft_size;
2261 u32 vft_size;
2262 u32 num_rar_entries;
2263 u32 max_tx_queues;
2264 u32 max_rx_queues;
eb7f139c 2265 u32 max_msix_vectors;
3201d313
PWJ
2266 u32 orig_autoc;
2267 u32 orig_autoc2;
2268 bool orig_link_settings_stored;
c44ade9e 2269 bool autoneg;
3201d313 2270 bool autoneg_succeeded;
9a799d71
AK
2271};
2272
c44ade9e
JB
2273struct ixgbe_phy_info {
2274 struct ixgbe_phy_operations ops;
6b73e10d 2275 struct mdio_if_info mdio;
c44ade9e 2276 enum ixgbe_phy_type type;
c44ade9e
JB
2277 u32 id;
2278 enum ixgbe_sfp_type sfp_type;
553b4497 2279 bool sfp_setup_needed;
c44ade9e
JB
2280 u32 revision;
2281 enum ixgbe_media_type media_type;
2282 bool reset_disable;
2283 ixgbe_autoneg_advertised autoneg_advertised;
2284 bool autoneg_wait_to_complete;
0ecc061d 2285 bool multispeed_fiber;
9a799d71
AK
2286};
2287
2288struct ixgbe_hw {
2289 u8 __iomem *hw_addr;
2290 void *back;
2291 struct ixgbe_mac_info mac;
2292 struct ixgbe_addr_filter_info addr_ctrl;
2293 struct ixgbe_fc_info fc;
2294 struct ixgbe_phy_info phy;
2295 struct ixgbe_eeprom_info eeprom;
11afc1b1 2296 struct ixgbe_bus_info bus;
9a799d71
AK
2297 u16 device_id;
2298 u16 vendor_id;
2299 u16 subsystem_device_id;
2300 u16 subsystem_vendor_id;
2301 u8 revision_id;
2302 bool adapter_stopped;
2303};
2304
c44ade9e
JB
2305struct ixgbe_info {
2306 enum ixgbe_mac_type mac;
2307 s32 (*get_invariants)(struct ixgbe_hw *);
2308 struct ixgbe_mac_operations *mac_ops;
2309 struct ixgbe_eeprom_operations *eeprom_ops;
2310 struct ixgbe_phy_operations *phy_ops;
2311};
2312
2313
9a799d71
AK
2314/* Error Codes */
2315#define IXGBE_ERR_EEPROM -1
2316#define IXGBE_ERR_EEPROM_CHECKSUM -2
2317#define IXGBE_ERR_PHY -3
2318#define IXGBE_ERR_CONFIG -4
2319#define IXGBE_ERR_PARAM -5
2320#define IXGBE_ERR_MAC_TYPE -6
2321#define IXGBE_ERR_UNKNOWN_PHY -7
2322#define IXGBE_ERR_LINK_SETUP -8
2323#define IXGBE_ERR_ADAPTER_STOPPED -9
2324#define IXGBE_ERR_INVALID_MAC_ADDR -10
2325#define IXGBE_ERR_DEVICE_NOT_SUPPORTED -11
2326#define IXGBE_ERR_MASTER_REQUESTS_PENDING -12
2327#define IXGBE_ERR_INVALID_LINK_SETTINGS -13
2328#define IXGBE_ERR_AUTONEG_NOT_COMPLETE -14
2329#define IXGBE_ERR_RESET_FAILED -15
2330#define IXGBE_ERR_SWFW_SYNC -16
2331#define IXGBE_ERR_PHY_ADDR_INVALID -17
c44ade9e
JB
2332#define IXGBE_ERR_I2C -18
2333#define IXGBE_ERR_SFP_NOT_SUPPORTED -19
c4900be0 2334#define IXGBE_ERR_SFP_NOT_PRESENT -20
11afc1b1 2335#define IXGBE_ERR_SFP_NO_INIT_SEQ_PRESENT -21
9a799d71
AK
2336#define IXGBE_NOT_IMPLEMENTED 0x7FFFFFFF
2337
2338#endif /* _IXGBE_TYPE_H_ */
This page took 0.369576 seconds and 5 git commands to generate.