sfc: Turn pause frame generation on and off at the MAC, not the RX FIFO
[deliverable/linux.git] / drivers / net / sfc / falcon.c
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2006-2008 Solarflare Communications Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
37b5a603 16#include <linux/i2c.h>
f31a45d2 17#include <linux/mii.h>
8ceee660
BH
18#include "net_driver.h"
19#include "bitfield.h"
20#include "efx.h"
21#include "mac.h"
8ceee660
BH
22#include "spi.h"
23#include "falcon.h"
3e6c4538 24#include "regs.h"
12d00cad 25#include "io.h"
8ceee660
BH
26#include "mdio_10g.h"
27#include "phy.h"
8ceee660
BH
28#include "workarounds.h"
29
8986352a 30/* Hardware control for SFC4000 (aka Falcon). */
8ceee660 31
8ceee660
BH
32/**************************************************************************
33 *
34 * Configurable values
35 *
36 **************************************************************************
37 */
38
8ceee660
BH
39/* This is set to 16 for a good reason. In summary, if larger than
40 * 16, the descriptor cache holds more than a default socket
41 * buffer's worth of packets (for UDP we can only have at most one
42 * socket buffer's worth outstanding). This combined with the fact
43 * that we only get 1 TX event per descriptor cache means the NIC
44 * goes idle.
45 */
46#define TX_DC_ENTRIES 16
46e1ac0f 47#define TX_DC_ENTRIES_ORDER 1
8ceee660
BH
48
49#define RX_DC_ENTRIES 64
46e1ac0f 50#define RX_DC_ENTRIES_ORDER 3
8ceee660 51
2f7f5730
BH
52static const unsigned int
53/* "Large" EEPROM device: Atmel AT25640 or similar
54 * 8 KB, 16-bit address, 32 B write block */
55large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
56 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
57 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
58/* Default flash device: Atmel AT25F1024
59 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
60default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
61 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
62 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
63 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
64 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
65
8ceee660
BH
66/* RX FIFO XOFF watermark
67 *
68 * When the amount of the RX FIFO increases used increases past this
69 * watermark send XOFF. Only used if RX flow control is enabled (ethtool -A)
70 * This also has an effect on RX/TX arbitration
71 */
72static int rx_xoff_thresh_bytes = -1;
73module_param(rx_xoff_thresh_bytes, int, 0644);
74MODULE_PARM_DESC(rx_xoff_thresh_bytes, "RX fifo XOFF threshold");
75
76/* RX FIFO XON watermark
77 *
78 * When the amount of the RX FIFO used decreases below this
79 * watermark send XON. Only used if TX flow control is enabled (ethtool -A)
80 * This also has an effect on RX/TX arbitration
81 */
82static int rx_xon_thresh_bytes = -1;
83module_param(rx_xon_thresh_bytes, int, 0644);
84MODULE_PARM_DESC(rx_xon_thresh_bytes, "RX fifo XON threshold");
85
2c3c3d02
BH
86/* If FALCON_MAX_INT_ERRORS internal errors occur within
87 * FALCON_INT_ERROR_EXPIRE seconds, we consider the NIC broken and
88 * disable it.
89 */
90#define FALCON_INT_ERROR_EXPIRE 3600
91#define FALCON_MAX_INT_ERRORS 5
8ceee660 92
6bc5d3a9
BH
93/* We poll for events every FLUSH_INTERVAL ms, and check FLUSH_POLL_COUNT times
94 */
95#define FALCON_FLUSH_INTERVAL 10
96#define FALCON_FLUSH_POLL_COUNT 100
8ceee660
BH
97
98/**************************************************************************
99 *
100 * Falcon constants
101 *
102 **************************************************************************
103 */
104
8ceee660
BH
105/* Size and alignment of special buffers (4KB) */
106#define FALCON_BUF_SIZE 4096
107
127e6e10
BH
108/* Depth of RX flush request fifo */
109#define FALCON_RX_FLUSH_COUNT 4
110
8ceee660 111#define FALCON_IS_DUAL_FUNC(efx) \
daeda630 112 (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
8ceee660
BH
113
114/**************************************************************************
115 *
116 * Falcon hardware access
117 *
118 **************************************************************************/
119
12d00cad
BH
120static inline void falcon_write_buf_tbl(struct efx_nic *efx, efx_qword_t *value,
121 unsigned int index)
122{
123 efx_sram_writeq(efx, efx->membase + efx->type->buf_tbl_base,
124 value, index);
125}
126
8ceee660
BH
127/* Read the current event from the event queue */
128static inline efx_qword_t *falcon_event(struct efx_channel *channel,
129 unsigned int index)
130{
131 return (((efx_qword_t *) (channel->eventq.addr)) + index);
132}
133
134/* See if an event is present
135 *
136 * We check both the high and low dword of the event for all ones. We
137 * wrote all ones when we cleared the event, and no valid event can
138 * have all ones in either its high or low dwords. This approach is
139 * robust against reordering.
140 *
141 * Note that using a single 64-bit comparison is incorrect; even
142 * though the CPU read will be atomic, the DMA write may not be.
143 */
144static inline int falcon_event_present(efx_qword_t *event)
145{
146 return (!(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
147 EFX_DWORD_IS_ALL_ONES(event->dword[1])));
148}
149
150/**************************************************************************
151 *
152 * I2C bus - this is a bit-bashing interface using GPIO pins
153 * Note that it uses the output enables to tristate the outputs
154 * SDA is the data pin and SCL is the clock
155 *
156 **************************************************************************
157 */
37b5a603 158static void falcon_setsda(void *data, int state)
8ceee660 159{
37b5a603 160 struct efx_nic *efx = (struct efx_nic *)data;
8ceee660
BH
161 efx_oword_t reg;
162
12d00cad 163 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
3e6c4538 164 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
12d00cad 165 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
8ceee660
BH
166}
167
37b5a603 168static void falcon_setscl(void *data, int state)
8ceee660 169{
37b5a603 170 struct efx_nic *efx = (struct efx_nic *)data;
8ceee660
BH
171 efx_oword_t reg;
172
12d00cad 173 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
3e6c4538 174 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
12d00cad 175 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
37b5a603
BH
176}
177
178static int falcon_getsda(void *data)
179{
180 struct efx_nic *efx = (struct efx_nic *)data;
181 efx_oword_t reg;
182
12d00cad 183 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
3e6c4538 184 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
8ceee660
BH
185}
186
37b5a603 187static int falcon_getscl(void *data)
8ceee660 188{
37b5a603 189 struct efx_nic *efx = (struct efx_nic *)data;
8ceee660
BH
190 efx_oword_t reg;
191
12d00cad 192 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
3e6c4538 193 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
8ceee660
BH
194}
195
37b5a603
BH
196static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
197 .setsda = falcon_setsda,
198 .setscl = falcon_setscl,
8ceee660
BH
199 .getsda = falcon_getsda,
200 .getscl = falcon_getscl,
62c78329 201 .udelay = 5,
9dadae68
BH
202 /* Wait up to 50 ms for slave to let us pull SCL high */
203 .timeout = DIV_ROUND_UP(HZ, 20),
8ceee660
BH
204};
205
206/**************************************************************************
207 *
208 * Falcon special buffer handling
209 * Special buffers are used for event queues and the TX and RX
210 * descriptor rings.
211 *
212 *************************************************************************/
213
214/*
215 * Initialise a Falcon special buffer
216 *
217 * This will define a buffer (previously allocated via
218 * falcon_alloc_special_buffer()) in Falcon's buffer table, allowing
219 * it to be used for event queues, descriptor rings etc.
220 */
bc3c90a2 221static void
8ceee660
BH
222falcon_init_special_buffer(struct efx_nic *efx,
223 struct efx_special_buffer *buffer)
224{
225 efx_qword_t buf_desc;
226 int index;
227 dma_addr_t dma_addr;
228 int i;
229
230 EFX_BUG_ON_PARANOID(!buffer->addr);
231
232 /* Write buffer descriptors to NIC */
233 for (i = 0; i < buffer->entries; i++) {
234 index = buffer->index + i;
235 dma_addr = buffer->dma_addr + (i * 4096);
236 EFX_LOG(efx, "mapping special buffer %d at %llx\n",
237 index, (unsigned long long)dma_addr);
3e6c4538
BH
238 EFX_POPULATE_QWORD_3(buf_desc,
239 FRF_AZ_BUF_ADR_REGION, 0,
240 FRF_AZ_BUF_ADR_FBUF, dma_addr >> 12,
241 FRF_AZ_BUF_OWNER_ID_FBUF, 0);
12d00cad 242 falcon_write_buf_tbl(efx, &buf_desc, index);
8ceee660 243 }
8ceee660
BH
244}
245
246/* Unmaps a buffer from Falcon and clears the buffer table entries */
247static void
248falcon_fini_special_buffer(struct efx_nic *efx,
249 struct efx_special_buffer *buffer)
250{
251 efx_oword_t buf_tbl_upd;
252 unsigned int start = buffer->index;
253 unsigned int end = (buffer->index + buffer->entries - 1);
254
255 if (!buffer->entries)
256 return;
257
258 EFX_LOG(efx, "unmapping special buffers %d-%d\n",
259 buffer->index, buffer->index + buffer->entries - 1);
260
261 EFX_POPULATE_OWORD_4(buf_tbl_upd,
3e6c4538
BH
262 FRF_AZ_BUF_UPD_CMD, 0,
263 FRF_AZ_BUF_CLR_CMD, 1,
264 FRF_AZ_BUF_CLR_END_ID, end,
265 FRF_AZ_BUF_CLR_START_ID, start);
12d00cad 266 efx_writeo(efx, &buf_tbl_upd, FR_AZ_BUF_TBL_UPD);
8ceee660
BH
267}
268
269/*
270 * Allocate a new Falcon special buffer
271 *
272 * This allocates memory for a new buffer, clears it and allocates a
273 * new buffer ID range. It does not write into Falcon's buffer table.
274 *
275 * This call will allocate 4KB buffers, since Falcon can't use 8KB
276 * buffers for event queues and descriptor rings.
277 */
278static int falcon_alloc_special_buffer(struct efx_nic *efx,
279 struct efx_special_buffer *buffer,
280 unsigned int len)
281{
8ceee660
BH
282 len = ALIGN(len, FALCON_BUF_SIZE);
283
284 buffer->addr = pci_alloc_consistent(efx->pci_dev, len,
285 &buffer->dma_addr);
286 if (!buffer->addr)
287 return -ENOMEM;
288 buffer->len = len;
289 buffer->entries = len / FALCON_BUF_SIZE;
290 BUG_ON(buffer->dma_addr & (FALCON_BUF_SIZE - 1));
291
292 /* All zeros is a potentially valid event so memset to 0xff */
293 memset(buffer->addr, 0xff, len);
294
295 /* Select new buffer ID */
0484e0db
BH
296 buffer->index = efx->next_buffer_table;
297 efx->next_buffer_table += buffer->entries;
8ceee660
BH
298
299 EFX_LOG(efx, "allocating special buffers %d-%d at %llx+%x "
9c8976a1 300 "(virt %p phys %llx)\n", buffer->index,
8ceee660 301 buffer->index + buffer->entries - 1,
9c8976a1
JSR
302 (u64)buffer->dma_addr, len,
303 buffer->addr, (u64)virt_to_phys(buffer->addr));
8ceee660
BH
304
305 return 0;
306}
307
308static void falcon_free_special_buffer(struct efx_nic *efx,
309 struct efx_special_buffer *buffer)
310{
311 if (!buffer->addr)
312 return;
313
314 EFX_LOG(efx, "deallocating special buffers %d-%d at %llx+%x "
9c8976a1 315 "(virt %p phys %llx)\n", buffer->index,
8ceee660 316 buffer->index + buffer->entries - 1,
9c8976a1
JSR
317 (u64)buffer->dma_addr, buffer->len,
318 buffer->addr, (u64)virt_to_phys(buffer->addr));
8ceee660
BH
319
320 pci_free_consistent(efx->pci_dev, buffer->len, buffer->addr,
321 buffer->dma_addr);
322 buffer->addr = NULL;
323 buffer->entries = 0;
324}
325
326/**************************************************************************
327 *
328 * Falcon generic buffer handling
329 * These buffers are used for interrupt status and MAC stats
330 *
331 **************************************************************************/
332
333static int falcon_alloc_buffer(struct efx_nic *efx,
334 struct efx_buffer *buffer, unsigned int len)
335{
336 buffer->addr = pci_alloc_consistent(efx->pci_dev, len,
337 &buffer->dma_addr);
338 if (!buffer->addr)
339 return -ENOMEM;
340 buffer->len = len;
341 memset(buffer->addr, 0, len);
342 return 0;
343}
344
345static void falcon_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
346{
347 if (buffer->addr) {
348 pci_free_consistent(efx->pci_dev, buffer->len,
349 buffer->addr, buffer->dma_addr);
350 buffer->addr = NULL;
351 }
352}
353
354/**************************************************************************
355 *
356 * Falcon TX path
357 *
358 **************************************************************************/
359
360/* Returns a pointer to the specified transmit descriptor in the TX
361 * descriptor queue belonging to the specified channel.
362 */
363static inline efx_qword_t *falcon_tx_desc(struct efx_tx_queue *tx_queue,
364 unsigned int index)
365{
366 return (((efx_qword_t *) (tx_queue->txd.addr)) + index);
367}
368
369/* This writes to the TX_DESC_WPTR; write pointer for TX descriptor ring */
370static inline void falcon_notify_tx_desc(struct efx_tx_queue *tx_queue)
371{
372 unsigned write_ptr;
373 efx_dword_t reg;
374
3ffeabdd 375 write_ptr = tx_queue->write_count & EFX_TXQ_MASK;
3e6c4538 376 EFX_POPULATE_DWORD_1(reg, FRF_AZ_TX_DESC_WPTR_DWORD, write_ptr);
12d00cad
BH
377 efx_writed_page(tx_queue->efx, &reg,
378 FR_AZ_TX_DESC_UPD_DWORD_P0, tx_queue->queue);
8ceee660
BH
379}
380
381
382/* For each entry inserted into the software descriptor ring, create a
383 * descriptor in the hardware TX descriptor ring (in host memory), and
384 * write a doorbell.
385 */
386void falcon_push_buffers(struct efx_tx_queue *tx_queue)
387{
388
389 struct efx_tx_buffer *buffer;
390 efx_qword_t *txd;
391 unsigned write_ptr;
392
393 BUG_ON(tx_queue->write_count == tx_queue->insert_count);
394
395 do {
3ffeabdd 396 write_ptr = tx_queue->write_count & EFX_TXQ_MASK;
8ceee660
BH
397 buffer = &tx_queue->buffer[write_ptr];
398 txd = falcon_tx_desc(tx_queue, write_ptr);
399 ++tx_queue->write_count;
400
401 /* Create TX descriptor ring entry */
3e6c4538
BH
402 EFX_POPULATE_QWORD_4(*txd,
403 FSF_AZ_TX_KER_CONT, buffer->continuation,
404 FSF_AZ_TX_KER_BYTE_COUNT, buffer->len,
405 FSF_AZ_TX_KER_BUF_REGION, 0,
406 FSF_AZ_TX_KER_BUF_ADDR, buffer->dma_addr);
8ceee660
BH
407 } while (tx_queue->write_count != tx_queue->insert_count);
408
409 wmb(); /* Ensure descriptors are written before they are fetched */
410 falcon_notify_tx_desc(tx_queue);
411}
412
413/* Allocate hardware resources for a TX queue */
414int falcon_probe_tx(struct efx_tx_queue *tx_queue)
415{
416 struct efx_nic *efx = tx_queue->efx;
3ffeabdd
BH
417 BUILD_BUG_ON(EFX_TXQ_SIZE < 512 || EFX_TXQ_SIZE > 4096 ||
418 EFX_TXQ_SIZE & EFX_TXQ_MASK);
8ceee660 419 return falcon_alloc_special_buffer(efx, &tx_queue->txd,
3ffeabdd 420 EFX_TXQ_SIZE * sizeof(efx_qword_t));
8ceee660
BH
421}
422
bc3c90a2 423void falcon_init_tx(struct efx_tx_queue *tx_queue)
8ceee660
BH
424{
425 efx_oword_t tx_desc_ptr;
426 struct efx_nic *efx = tx_queue->efx;
8ceee660 427
127e6e10 428 tx_queue->flushed = FLUSH_NONE;
6bc5d3a9 429
8ceee660 430 /* Pin TX descriptor ring */
bc3c90a2 431 falcon_init_special_buffer(efx, &tx_queue->txd);
8ceee660
BH
432
433 /* Push TX descriptor ring to card */
434 EFX_POPULATE_OWORD_10(tx_desc_ptr,
3e6c4538
BH
435 FRF_AZ_TX_DESCQ_EN, 1,
436 FRF_AZ_TX_ISCSI_DDIG_EN, 0,
437 FRF_AZ_TX_ISCSI_HDIG_EN, 0,
438 FRF_AZ_TX_DESCQ_BUF_BASE_ID, tx_queue->txd.index,
439 FRF_AZ_TX_DESCQ_EVQ_ID,
440 tx_queue->channel->channel,
441 FRF_AZ_TX_DESCQ_OWNER_ID, 0,
442 FRF_AZ_TX_DESCQ_LABEL, tx_queue->queue,
3ffeabdd
BH
443 FRF_AZ_TX_DESCQ_SIZE,
444 __ffs(tx_queue->txd.entries),
3e6c4538
BH
445 FRF_AZ_TX_DESCQ_TYPE, 0,
446 FRF_BZ_TX_NON_IP_DROP_DIS, 1);
8ceee660 447
daeda630 448 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
60ac1065 449 int csum = tx_queue->queue == EFX_TX_QUEUE_OFFLOAD_CSUM;
3e6c4538
BH
450 EFX_SET_OWORD_FIELD(tx_desc_ptr, FRF_BZ_TX_IP_CHKSM_DIS, !csum);
451 EFX_SET_OWORD_FIELD(tx_desc_ptr, FRF_BZ_TX_TCP_CHKSM_DIS,
452 !csum);
8ceee660
BH
453 }
454
12d00cad
BH
455 efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
456 tx_queue->queue);
8ceee660 457
daeda630 458 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
8ceee660
BH
459 efx_oword_t reg;
460
60ac1065
BH
461 /* Only 128 bits in this register */
462 BUILD_BUG_ON(EFX_TX_QUEUE_COUNT >= 128);
8ceee660 463
12d00cad 464 efx_reado(efx, &reg, FR_AA_TX_CHKSM_CFG);
60ac1065 465 if (tx_queue->queue == EFX_TX_QUEUE_OFFLOAD_CSUM)
8ceee660
BH
466 clear_bit_le(tx_queue->queue, (void *)&reg);
467 else
468 set_bit_le(tx_queue->queue, (void *)&reg);
12d00cad 469 efx_writeo(efx, &reg, FR_AA_TX_CHKSM_CFG);
8ceee660 470 }
8ceee660
BH
471}
472
6bc5d3a9 473static void falcon_flush_tx_queue(struct efx_tx_queue *tx_queue)
8ceee660
BH
474{
475 struct efx_nic *efx = tx_queue->efx;
8ceee660 476 efx_oword_t tx_flush_descq;
8ceee660 477
127e6e10
BH
478 tx_queue->flushed = FLUSH_PENDING;
479
8ceee660
BH
480 /* Post a flush command */
481 EFX_POPULATE_OWORD_2(tx_flush_descq,
3e6c4538
BH
482 FRF_AZ_TX_FLUSH_DESCQ_CMD, 1,
483 FRF_AZ_TX_FLUSH_DESCQ, tx_queue->queue);
12d00cad 484 efx_writeo(efx, &tx_flush_descq, FR_AZ_TX_FLUSH_DESCQ);
8ceee660
BH
485}
486
487void falcon_fini_tx(struct efx_tx_queue *tx_queue)
488{
489 struct efx_nic *efx = tx_queue->efx;
490 efx_oword_t tx_desc_ptr;
491
6bc5d3a9 492 /* The queue should have been flushed */
127e6e10 493 WARN_ON(tx_queue->flushed != FLUSH_DONE);
8ceee660
BH
494
495 /* Remove TX descriptor ring from card */
496 EFX_ZERO_OWORD(tx_desc_ptr);
12d00cad
BH
497 efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
498 tx_queue->queue);
8ceee660
BH
499
500 /* Unpin TX descriptor ring */
501 falcon_fini_special_buffer(efx, &tx_queue->txd);
502}
503
504/* Free buffers backing TX queue */
505void falcon_remove_tx(struct efx_tx_queue *tx_queue)
506{
507 falcon_free_special_buffer(tx_queue->efx, &tx_queue->txd);
508}
509
510/**************************************************************************
511 *
512 * Falcon RX path
513 *
514 **************************************************************************/
515
516/* Returns a pointer to the specified descriptor in the RX descriptor queue */
517static inline efx_qword_t *falcon_rx_desc(struct efx_rx_queue *rx_queue,
518 unsigned int index)
519{
520 return (((efx_qword_t *) (rx_queue->rxd.addr)) + index);
521}
522
523/* This creates an entry in the RX descriptor queue */
524static inline void falcon_build_rx_desc(struct efx_rx_queue *rx_queue,
525 unsigned index)
526{
527 struct efx_rx_buffer *rx_buf;
528 efx_qword_t *rxd;
529
530 rxd = falcon_rx_desc(rx_queue, index);
531 rx_buf = efx_rx_buffer(rx_queue, index);
532 EFX_POPULATE_QWORD_3(*rxd,
3e6c4538 533 FSF_AZ_RX_KER_BUF_SIZE,
8ceee660
BH
534 rx_buf->len -
535 rx_queue->efx->type->rx_buffer_padding,
3e6c4538
BH
536 FSF_AZ_RX_KER_BUF_REGION, 0,
537 FSF_AZ_RX_KER_BUF_ADDR, rx_buf->dma_addr);
8ceee660
BH
538}
539
540/* This writes to the RX_DESC_WPTR register for the specified receive
541 * descriptor ring.
542 */
543void falcon_notify_rx_desc(struct efx_rx_queue *rx_queue)
544{
545 efx_dword_t reg;
546 unsigned write_ptr;
547
548 while (rx_queue->notified_count != rx_queue->added_count) {
549 falcon_build_rx_desc(rx_queue,
550 rx_queue->notified_count &
3ffeabdd 551 EFX_RXQ_MASK);
8ceee660
BH
552 ++rx_queue->notified_count;
553 }
554
555 wmb();
3ffeabdd 556 write_ptr = rx_queue->added_count & EFX_RXQ_MASK;
3e6c4538 557 EFX_POPULATE_DWORD_1(reg, FRF_AZ_RX_DESC_WPTR_DWORD, write_ptr);
12d00cad
BH
558 efx_writed_page(rx_queue->efx, &reg,
559 FR_AZ_RX_DESC_UPD_DWORD_P0, rx_queue->queue);
8ceee660
BH
560}
561
562int falcon_probe_rx(struct efx_rx_queue *rx_queue)
563{
564 struct efx_nic *efx = rx_queue->efx;
3ffeabdd
BH
565 BUILD_BUG_ON(EFX_RXQ_SIZE < 512 || EFX_RXQ_SIZE > 4096 ||
566 EFX_RXQ_SIZE & EFX_RXQ_MASK);
8ceee660 567 return falcon_alloc_special_buffer(efx, &rx_queue->rxd,
3ffeabdd 568 EFX_RXQ_SIZE * sizeof(efx_qword_t));
8ceee660
BH
569}
570
bc3c90a2 571void falcon_init_rx(struct efx_rx_queue *rx_queue)
8ceee660
BH
572{
573 efx_oword_t rx_desc_ptr;
574 struct efx_nic *efx = rx_queue->efx;
daeda630 575 bool is_b0 = efx_nic_rev(efx) >= EFX_REV_FALCON_B0;
dc8cfa55 576 bool iscsi_digest_en = is_b0;
8ceee660
BH
577
578 EFX_LOG(efx, "RX queue %d ring in special buffers %d-%d\n",
579 rx_queue->queue, rx_queue->rxd.index,
580 rx_queue->rxd.index + rx_queue->rxd.entries - 1);
581
127e6e10 582 rx_queue->flushed = FLUSH_NONE;
6bc5d3a9 583
8ceee660 584 /* Pin RX descriptor ring */
bc3c90a2 585 falcon_init_special_buffer(efx, &rx_queue->rxd);
8ceee660
BH
586
587 /* Push RX descriptor ring to card */
588 EFX_POPULATE_OWORD_10(rx_desc_ptr,
3e6c4538
BH
589 FRF_AZ_RX_ISCSI_DDIG_EN, iscsi_digest_en,
590 FRF_AZ_RX_ISCSI_HDIG_EN, iscsi_digest_en,
591 FRF_AZ_RX_DESCQ_BUF_BASE_ID, rx_queue->rxd.index,
592 FRF_AZ_RX_DESCQ_EVQ_ID,
593 rx_queue->channel->channel,
594 FRF_AZ_RX_DESCQ_OWNER_ID, 0,
595 FRF_AZ_RX_DESCQ_LABEL, rx_queue->queue,
3ffeabdd
BH
596 FRF_AZ_RX_DESCQ_SIZE,
597 __ffs(rx_queue->rxd.entries),
3e6c4538 598 FRF_AZ_RX_DESCQ_TYPE, 0 /* kernel queue */ ,
8ceee660 599 /* For >=B0 this is scatter so disable */
3e6c4538
BH
600 FRF_AZ_RX_DESCQ_JUMBO, !is_b0,
601 FRF_AZ_RX_DESCQ_EN, 1);
12d00cad
BH
602 efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
603 rx_queue->queue);
8ceee660
BH
604}
605
6bc5d3a9 606static void falcon_flush_rx_queue(struct efx_rx_queue *rx_queue)
8ceee660
BH
607{
608 struct efx_nic *efx = rx_queue->efx;
8ceee660
BH
609 efx_oword_t rx_flush_descq;
610
127e6e10
BH
611 rx_queue->flushed = FLUSH_PENDING;
612
8ceee660
BH
613 /* Post a flush command */
614 EFX_POPULATE_OWORD_2(rx_flush_descq,
3e6c4538
BH
615 FRF_AZ_RX_FLUSH_DESCQ_CMD, 1,
616 FRF_AZ_RX_FLUSH_DESCQ, rx_queue->queue);
12d00cad 617 efx_writeo(efx, &rx_flush_descq, FR_AZ_RX_FLUSH_DESCQ);
8ceee660
BH
618}
619
620void falcon_fini_rx(struct efx_rx_queue *rx_queue)
621{
622 efx_oword_t rx_desc_ptr;
623 struct efx_nic *efx = rx_queue->efx;
8ceee660 624
6bc5d3a9 625 /* The queue should already have been flushed */
127e6e10 626 WARN_ON(rx_queue->flushed != FLUSH_DONE);
8ceee660
BH
627
628 /* Remove RX descriptor ring from card */
629 EFX_ZERO_OWORD(rx_desc_ptr);
12d00cad
BH
630 efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
631 rx_queue->queue);
8ceee660
BH
632
633 /* Unpin RX descriptor ring */
634 falcon_fini_special_buffer(efx, &rx_queue->rxd);
635}
636
637/* Free buffers backing RX queue */
638void falcon_remove_rx(struct efx_rx_queue *rx_queue)
639{
640 falcon_free_special_buffer(rx_queue->efx, &rx_queue->rxd);
641}
642
643/**************************************************************************
644 *
645 * Falcon event queue processing
646 * Event queues are processed by per-channel tasklets.
647 *
648 **************************************************************************/
649
650/* Update a channel's event queue's read pointer (RPTR) register
651 *
652 * This writes the EVQ_RPTR_REG register for the specified channel's
653 * event queue.
654 *
655 * Note that EVQ_RPTR_REG contains the index of the "last read" event,
656 * whereas channel->eventq_read_ptr contains the index of the "next to
657 * read" event.
658 */
659void falcon_eventq_read_ack(struct efx_channel *channel)
660{
661 efx_dword_t reg;
662 struct efx_nic *efx = channel->efx;
663
3e6c4538 664 EFX_POPULATE_DWORD_1(reg, FRF_AZ_EVQ_RPTR, channel->eventq_read_ptr);
12d00cad 665 efx_writed_table(efx, &reg, efx->type->evq_rptr_tbl_base,
d3074025 666 channel->channel);
8ceee660
BH
667}
668
669/* Use HW to insert a SW defined event */
670void falcon_generate_event(struct efx_channel *channel, efx_qword_t *event)
671{
672 efx_oword_t drv_ev_reg;
673
3e6c4538
BH
674 BUILD_BUG_ON(FRF_AZ_DRV_EV_DATA_LBN != 0 ||
675 FRF_AZ_DRV_EV_DATA_WIDTH != 64);
676 drv_ev_reg.u32[0] = event->u32[0];
677 drv_ev_reg.u32[1] = event->u32[1];
678 drv_ev_reg.u32[2] = 0;
679 drv_ev_reg.u32[3] = 0;
680 EFX_SET_OWORD_FIELD(drv_ev_reg, FRF_AZ_DRV_EV_QID, channel->channel);
12d00cad 681 efx_writeo(channel->efx, &drv_ev_reg, FR_AZ_DRV_EV);
8ceee660
BH
682}
683
684/* Handle a transmit completion event
685 *
686 * Falcon batches TX completion events; the message we receive is of
687 * the form "complete all TX events up to this index".
688 */
4d566063
BH
689static void falcon_handle_tx_event(struct efx_channel *channel,
690 efx_qword_t *event)
8ceee660
BH
691{
692 unsigned int tx_ev_desc_ptr;
693 unsigned int tx_ev_q_label;
694 struct efx_tx_queue *tx_queue;
695 struct efx_nic *efx = channel->efx;
696
3e6c4538 697 if (likely(EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_COMP))) {
8ceee660 698 /* Transmit completion */
3e6c4538
BH
699 tx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_DESC_PTR);
700 tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
8ceee660 701 tx_queue = &efx->tx_queue[tx_ev_q_label];
6fb70fd1
BH
702 channel->irq_mod_score +=
703 (tx_ev_desc_ptr - tx_queue->read_count) &
3ffeabdd 704 EFX_TXQ_MASK;
8ceee660 705 efx_xmit_done(tx_queue, tx_ev_desc_ptr);
3e6c4538 706 } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_WQ_FF_FULL)) {
8ceee660 707 /* Rewrite the FIFO write pointer */
3e6c4538 708 tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
8ceee660
BH
709 tx_queue = &efx->tx_queue[tx_ev_q_label];
710
55668611 711 if (efx_dev_registered(efx))
8ceee660
BH
712 netif_tx_lock(efx->net_dev);
713 falcon_notify_tx_desc(tx_queue);
55668611 714 if (efx_dev_registered(efx))
8ceee660 715 netif_tx_unlock(efx->net_dev);
3e6c4538 716 } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_PKT_ERR) &&
8ceee660
BH
717 EFX_WORKAROUND_10727(efx)) {
718 efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
719 } else {
720 EFX_ERR(efx, "channel %d unexpected TX event "
721 EFX_QWORD_FMT"\n", channel->channel,
722 EFX_QWORD_VAL(*event));
723 }
724}
725
8ceee660
BH
726/* Detect errors included in the rx_evt_pkt_ok bit. */
727static void falcon_handle_rx_not_ok(struct efx_rx_queue *rx_queue,
728 const efx_qword_t *event,
dc8cfa55
BH
729 bool *rx_ev_pkt_ok,
730 bool *discard)
8ceee660
BH
731{
732 struct efx_nic *efx = rx_queue->efx;
dc8cfa55
BH
733 bool rx_ev_buf_owner_id_err, rx_ev_ip_hdr_chksum_err;
734 bool rx_ev_tcp_udp_chksum_err, rx_ev_eth_crc_err;
735 bool rx_ev_frm_trunc, rx_ev_drib_nib, rx_ev_tobe_disc;
736 bool rx_ev_other_err, rx_ev_pause_frm;
c1ac403b 737 bool rx_ev_hdr_type, rx_ev_mcast_pkt;
dc8cfa55 738 unsigned rx_ev_pkt_type;
8ceee660 739
3e6c4538
BH
740 rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
741 rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
742 rx_ev_tobe_disc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_TOBE_DISC);
743 rx_ev_pkt_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_TYPE);
8ceee660 744 rx_ev_buf_owner_id_err = EFX_QWORD_FIELD(*event,
3e6c4538 745 FSF_AZ_RX_EV_BUF_OWNER_ID_ERR);
8ceee660 746 rx_ev_ip_hdr_chksum_err = EFX_QWORD_FIELD(*event,
3e6c4538 747 FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR);
8ceee660 748 rx_ev_tcp_udp_chksum_err = EFX_QWORD_FIELD(*event,
3e6c4538
BH
749 FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR);
750 rx_ev_eth_crc_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_ETH_CRC_ERR);
751 rx_ev_frm_trunc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_FRM_TRUNC);
daeda630 752 rx_ev_drib_nib = ((efx_nic_rev(efx) >= EFX_REV_FALCON_B0) ?
3e6c4538
BH
753 0 : EFX_QWORD_FIELD(*event, FSF_AA_RX_EV_DRIB_NIB));
754 rx_ev_pause_frm = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PAUSE_FRM_ERR);
8ceee660
BH
755
756 /* Every error apart from tobe_disc and pause_frm */
757 rx_ev_other_err = (rx_ev_drib_nib | rx_ev_tcp_udp_chksum_err |
758 rx_ev_buf_owner_id_err | rx_ev_eth_crc_err |
759 rx_ev_frm_trunc | rx_ev_ip_hdr_chksum_err);
760
50050877
BH
761 /* Count errors that are not in MAC stats. Ignore expected
762 * checksum errors during self-test. */
8ceee660
BH
763 if (rx_ev_frm_trunc)
764 ++rx_queue->channel->n_rx_frm_trunc;
765 else if (rx_ev_tobe_disc)
766 ++rx_queue->channel->n_rx_tobe_disc;
50050877
BH
767 else if (!efx->loopback_selftest) {
768 if (rx_ev_ip_hdr_chksum_err)
769 ++rx_queue->channel->n_rx_ip_hdr_chksum_err;
770 else if (rx_ev_tcp_udp_chksum_err)
771 ++rx_queue->channel->n_rx_tcp_udp_chksum_err;
772 }
8ceee660
BH
773
774 /* The frame must be discarded if any of these are true. */
775 *discard = (rx_ev_eth_crc_err | rx_ev_frm_trunc | rx_ev_drib_nib |
776 rx_ev_tobe_disc | rx_ev_pause_frm);
777
778 /* TOBE_DISC is expected on unicast mismatches; don't print out an
779 * error message. FRM_TRUNC indicates RXDP dropped the packet due
780 * to a FIFO overflow.
781 */
782#ifdef EFX_ENABLE_DEBUG
783 if (rx_ev_other_err) {
784 EFX_INFO_RL(efx, " RX queue %d unexpected RX event "
5b39fe30 785 EFX_QWORD_FMT "%s%s%s%s%s%s%s%s\n",
8ceee660
BH
786 rx_queue->queue, EFX_QWORD_VAL(*event),
787 rx_ev_buf_owner_id_err ? " [OWNER_ID_ERR]" : "",
788 rx_ev_ip_hdr_chksum_err ?
789 " [IP_HDR_CHKSUM_ERR]" : "",
790 rx_ev_tcp_udp_chksum_err ?
791 " [TCP_UDP_CHKSUM_ERR]" : "",
792 rx_ev_eth_crc_err ? " [ETH_CRC_ERR]" : "",
793 rx_ev_frm_trunc ? " [FRM_TRUNC]" : "",
794 rx_ev_drib_nib ? " [DRIB_NIB]" : "",
795 rx_ev_tobe_disc ? " [TOBE_DISC]" : "",
5b39fe30 796 rx_ev_pause_frm ? " [PAUSE]" : "");
8ceee660
BH
797 }
798#endif
8ceee660
BH
799}
800
801/* Handle receive events that are not in-order. */
802static void falcon_handle_rx_bad_index(struct efx_rx_queue *rx_queue,
803 unsigned index)
804{
805 struct efx_nic *efx = rx_queue->efx;
806 unsigned expected, dropped;
807
3ffeabdd
BH
808 expected = rx_queue->removed_count & EFX_RXQ_MASK;
809 dropped = (index - expected) & EFX_RXQ_MASK;
8ceee660
BH
810 EFX_INFO(efx, "dropped %d events (index=%d expected=%d)\n",
811 dropped, index, expected);
812
813 efx_schedule_reset(efx, EFX_WORKAROUND_5676(efx) ?
814 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
815}
816
817/* Handle a packet received event
818 *
819 * Falcon silicon gives a "discard" flag if it's a unicast packet with the
820 * wrong destination address
821 * Also "is multicast" and "matches multicast filter" flags can be used to
822 * discard non-matching multicast packets.
823 */
42cbe2d7
BH
824static void falcon_handle_rx_event(struct efx_channel *channel,
825 const efx_qword_t *event)
8ceee660 826{
42cbe2d7 827 unsigned int rx_ev_desc_ptr, rx_ev_byte_cnt;
dc8cfa55 828 unsigned int rx_ev_hdr_type, rx_ev_mcast_pkt;
8ceee660 829 unsigned expected_ptr;
dc8cfa55 830 bool rx_ev_pkt_ok, discard = false, checksummed;
8ceee660
BH
831 struct efx_rx_queue *rx_queue;
832 struct efx_nic *efx = channel->efx;
833
834 /* Basic packet information */
3e6c4538
BH
835 rx_ev_byte_cnt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_BYTE_CNT);
836 rx_ev_pkt_ok = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_OK);
837 rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
838 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_JUMBO_CONT));
839 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_SOP) != 1);
840 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_Q_LABEL) !=
841 channel->channel);
8ceee660 842
42cbe2d7 843 rx_queue = &efx->rx_queue[channel->channel];
8ceee660 844
3e6c4538 845 rx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_DESC_PTR);
3ffeabdd 846 expected_ptr = rx_queue->removed_count & EFX_RXQ_MASK;
42cbe2d7 847 if (unlikely(rx_ev_desc_ptr != expected_ptr))
8ceee660 848 falcon_handle_rx_bad_index(rx_queue, rx_ev_desc_ptr);
8ceee660
BH
849
850 if (likely(rx_ev_pkt_ok)) {
851 /* If packet is marked as OK and packet type is TCP/IPv4 or
852 * UDP/IPv4, then we can rely on the hardware checksum.
853 */
3e6c4538 854 checksummed =
c1ac403b 855 likely(efx->rx_checksum_enabled) &&
9c1bbbaf
BH
856 (rx_ev_hdr_type == FSE_AB_RX_EV_HDR_TYPE_IPV4_TCP ||
857 rx_ev_hdr_type == FSE_AB_RX_EV_HDR_TYPE_IPV4_UDP);
8ceee660
BH
858 } else {
859 falcon_handle_rx_not_ok(rx_queue, event, &rx_ev_pkt_ok,
5b39fe30 860 &discard);
dc8cfa55 861 checksummed = false;
8ceee660
BH
862 }
863
864 /* Detect multicast packets that didn't match the filter */
3e6c4538 865 rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
8ceee660
BH
866 if (rx_ev_mcast_pkt) {
867 unsigned int rx_ev_mcast_hash_match =
3e6c4538 868 EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_HASH_MATCH);
8ceee660 869
c1ac403b
BH
870 if (unlikely(!rx_ev_mcast_hash_match)) {
871 ++channel->n_rx_mcast_mismatch;
dc8cfa55 872 discard = true;
c1ac403b 873 }
8ceee660
BH
874 }
875
6fb70fd1
BH
876 channel->irq_mod_score += 2;
877
8ceee660
BH
878 /* Handle received packet */
879 efx_rx_packet(rx_queue, rx_ev_desc_ptr, rx_ev_byte_cnt,
880 checksummed, discard);
8ceee660
BH
881}
882
883/* Global events are basically PHY events */
884static void falcon_handle_global_event(struct efx_channel *channel,
885 efx_qword_t *event)
886{
887 struct efx_nic *efx = channel->efx;
766ca0fa 888 bool handled = false;
8ceee660 889
3e6c4538
BH
890 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
891 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
892 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR)) {
fdaa9aed 893 /* Ignored */
766ca0fa
BH
894 handled = true;
895 }
8ceee660 896
daeda630 897 if ((efx_nic_rev(efx) >= EFX_REV_FALCON_B0) &&
3e6c4538 898 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
9007b9fa 899 efx->xmac_poll_required = true;
dc8cfa55 900 handled = true;
8ceee660
BH
901 }
902
daeda630 903 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1 ?
3e6c4538
BH
904 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
905 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
8ceee660
BH
906 EFX_ERR(efx, "channel %d seen global RX_RESET "
907 "event. Resetting.\n", channel->channel);
908
909 atomic_inc(&efx->rx_reset);
910 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
911 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
dc8cfa55 912 handled = true;
8ceee660
BH
913 }
914
915 if (!handled)
916 EFX_ERR(efx, "channel %d unknown global event "
917 EFX_QWORD_FMT "\n", channel->channel,
918 EFX_QWORD_VAL(*event));
919}
920
921static void falcon_handle_driver_event(struct efx_channel *channel,
922 efx_qword_t *event)
923{
924 struct efx_nic *efx = channel->efx;
925 unsigned int ev_sub_code;
926 unsigned int ev_sub_data;
927
3e6c4538
BH
928 ev_sub_code = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBCODE);
929 ev_sub_data = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
8ceee660
BH
930
931 switch (ev_sub_code) {
3e6c4538 932 case FSE_AZ_TX_DESCQ_FLS_DONE_EV:
8ceee660
BH
933 EFX_TRACE(efx, "channel %d TXQ %d flushed\n",
934 channel->channel, ev_sub_data);
935 break;
3e6c4538 936 case FSE_AZ_RX_DESCQ_FLS_DONE_EV:
8ceee660
BH
937 EFX_TRACE(efx, "channel %d RXQ %d flushed\n",
938 channel->channel, ev_sub_data);
939 break;
3e6c4538 940 case FSE_AZ_EVQ_INIT_DONE_EV:
8ceee660
BH
941 EFX_LOG(efx, "channel %d EVQ %d initialised\n",
942 channel->channel, ev_sub_data);
943 break;
3e6c4538 944 case FSE_AZ_SRM_UPD_DONE_EV:
8ceee660
BH
945 EFX_TRACE(efx, "channel %d SRAM update done\n",
946 channel->channel);
947 break;
3e6c4538 948 case FSE_AZ_WAKE_UP_EV:
8ceee660
BH
949 EFX_TRACE(efx, "channel %d RXQ %d wakeup event\n",
950 channel->channel, ev_sub_data);
951 break;
3e6c4538 952 case FSE_AZ_TIMER_EV:
8ceee660
BH
953 EFX_TRACE(efx, "channel %d RX queue %d timer expired\n",
954 channel->channel, ev_sub_data);
955 break;
3e6c4538 956 case FSE_AA_RX_RECOVER_EV:
8ceee660
BH
957 EFX_ERR(efx, "channel %d seen DRIVER RX_RESET event. "
958 "Resetting.\n", channel->channel);
05e3ec04 959 atomic_inc(&efx->rx_reset);
8ceee660
BH
960 efx_schedule_reset(efx,
961 EFX_WORKAROUND_6555(efx) ?
962 RESET_TYPE_RX_RECOVERY :
963 RESET_TYPE_DISABLE);
964 break;
3e6c4538 965 case FSE_BZ_RX_DSC_ERROR_EV:
8ceee660
BH
966 EFX_ERR(efx, "RX DMA Q %d reports descriptor fetch error."
967 " RX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
968 efx_schedule_reset(efx, RESET_TYPE_RX_DESC_FETCH);
969 break;
3e6c4538 970 case FSE_BZ_TX_DSC_ERROR_EV:
8ceee660
BH
971 EFX_ERR(efx, "TX DMA Q %d reports descriptor fetch error."
972 " TX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
973 efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
974 break;
975 default:
976 EFX_TRACE(efx, "channel %d unknown driver event code %d "
977 "data %04x\n", channel->channel, ev_sub_code,
978 ev_sub_data);
979 break;
980 }
981}
982
42cbe2d7 983int falcon_process_eventq(struct efx_channel *channel, int rx_quota)
8ceee660
BH
984{
985 unsigned int read_ptr;
986 efx_qword_t event, *p_event;
987 int ev_code;
42cbe2d7 988 int rx_packets = 0;
8ceee660
BH
989
990 read_ptr = channel->eventq_read_ptr;
991
992 do {
993 p_event = falcon_event(channel, read_ptr);
994 event = *p_event;
995
996 if (!falcon_event_present(&event))
997 /* End of events */
998 break;
999
1000 EFX_TRACE(channel->efx, "channel %d event is "EFX_QWORD_FMT"\n",
1001 channel->channel, EFX_QWORD_VAL(event));
1002
1003 /* Clear this event by marking it all ones */
1004 EFX_SET_QWORD(*p_event);
1005
3e6c4538 1006 ev_code = EFX_QWORD_FIELD(event, FSF_AZ_EV_CODE);
8ceee660
BH
1007
1008 switch (ev_code) {
3e6c4538 1009 case FSE_AZ_EV_CODE_RX_EV:
42cbe2d7
BH
1010 falcon_handle_rx_event(channel, &event);
1011 ++rx_packets;
8ceee660 1012 break;
3e6c4538 1013 case FSE_AZ_EV_CODE_TX_EV:
8ceee660
BH
1014 falcon_handle_tx_event(channel, &event);
1015 break;
3e6c4538
BH
1016 case FSE_AZ_EV_CODE_DRV_GEN_EV:
1017 channel->eventq_magic = EFX_QWORD_FIELD(
1018 event, FSF_AZ_DRV_GEN_EV_MAGIC);
8ceee660
BH
1019 EFX_LOG(channel->efx, "channel %d received generated "
1020 "event "EFX_QWORD_FMT"\n", channel->channel,
1021 EFX_QWORD_VAL(event));
1022 break;
3e6c4538 1023 case FSE_AZ_EV_CODE_GLOBAL_EV:
8ceee660
BH
1024 falcon_handle_global_event(channel, &event);
1025 break;
3e6c4538 1026 case FSE_AZ_EV_CODE_DRIVER_EV:
8ceee660
BH
1027 falcon_handle_driver_event(channel, &event);
1028 break;
1029 default:
1030 EFX_ERR(channel->efx, "channel %d unknown event type %d"
1031 " (data " EFX_QWORD_FMT ")\n", channel->channel,
1032 ev_code, EFX_QWORD_VAL(event));
1033 }
1034
1035 /* Increment read pointer */
3ffeabdd 1036 read_ptr = (read_ptr + 1) & EFX_EVQ_MASK;
8ceee660 1037
42cbe2d7 1038 } while (rx_packets < rx_quota);
8ceee660
BH
1039
1040 channel->eventq_read_ptr = read_ptr;
42cbe2d7 1041 return rx_packets;
8ceee660
BH
1042}
1043
1044void falcon_set_int_moderation(struct efx_channel *channel)
1045{
1046 efx_dword_t timer_cmd;
1047 struct efx_nic *efx = channel->efx;
1048
1049 /* Set timer register */
1050 if (channel->irq_moderation) {
8ceee660 1051 EFX_POPULATE_DWORD_2(timer_cmd,
3e6c4538
BH
1052 FRF_AB_TC_TIMER_MODE,
1053 FFE_BB_TIMER_MODE_INT_HLDOFF,
1054 FRF_AB_TC_TIMER_VAL,
0d86ebd8 1055 channel->irq_moderation - 1);
8ceee660
BH
1056 } else {
1057 EFX_POPULATE_DWORD_2(timer_cmd,
3e6c4538
BH
1058 FRF_AB_TC_TIMER_MODE,
1059 FFE_BB_TIMER_MODE_DIS,
1060 FRF_AB_TC_TIMER_VAL, 0);
8ceee660 1061 }
3e6c4538 1062 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
12d00cad
BH
1063 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
1064 channel->channel);
8ceee660
BH
1065
1066}
1067
1068/* Allocate buffer table entries for event queue */
1069int falcon_probe_eventq(struct efx_channel *channel)
1070{
1071 struct efx_nic *efx = channel->efx;
3ffeabdd
BH
1072 BUILD_BUG_ON(EFX_EVQ_SIZE < 512 || EFX_EVQ_SIZE > 32768 ||
1073 EFX_EVQ_SIZE & EFX_EVQ_MASK);
1074 return falcon_alloc_special_buffer(efx, &channel->eventq,
1075 EFX_EVQ_SIZE * sizeof(efx_qword_t));
8ceee660
BH
1076}
1077
bc3c90a2 1078void falcon_init_eventq(struct efx_channel *channel)
8ceee660
BH
1079{
1080 efx_oword_t evq_ptr;
1081 struct efx_nic *efx = channel->efx;
8ceee660
BH
1082
1083 EFX_LOG(efx, "channel %d event queue in special buffers %d-%d\n",
1084 channel->channel, channel->eventq.index,
1085 channel->eventq.index + channel->eventq.entries - 1);
1086
1087 /* Pin event queue buffer */
bc3c90a2 1088 falcon_init_special_buffer(efx, &channel->eventq);
8ceee660
BH
1089
1090 /* Fill event queue with all ones (i.e. empty events) */
1091 memset(channel->eventq.addr, 0xff, channel->eventq.len);
1092
1093 /* Push event queue to card */
1094 EFX_POPULATE_OWORD_3(evq_ptr,
3e6c4538 1095 FRF_AZ_EVQ_EN, 1,
3ffeabdd 1096 FRF_AZ_EVQ_SIZE, __ffs(channel->eventq.entries),
3e6c4538 1097 FRF_AZ_EVQ_BUF_BASE_ID, channel->eventq.index);
12d00cad
BH
1098 efx_writeo_table(efx, &evq_ptr, efx->type->evq_ptr_tbl_base,
1099 channel->channel);
8ceee660
BH
1100
1101 falcon_set_int_moderation(channel);
8ceee660
BH
1102}
1103
1104void falcon_fini_eventq(struct efx_channel *channel)
1105{
1106 efx_oword_t eventq_ptr;
1107 struct efx_nic *efx = channel->efx;
1108
1109 /* Remove event queue from card */
1110 EFX_ZERO_OWORD(eventq_ptr);
12d00cad
BH
1111 efx_writeo_table(efx, &eventq_ptr, efx->type->evq_ptr_tbl_base,
1112 channel->channel);
8ceee660
BH
1113
1114 /* Unpin event queue */
1115 falcon_fini_special_buffer(efx, &channel->eventq);
1116}
1117
1118/* Free buffers backing event queue */
1119void falcon_remove_eventq(struct efx_channel *channel)
1120{
1121 falcon_free_special_buffer(channel->efx, &channel->eventq);
1122}
1123
1124
1125/* Generates a test event on the event queue. A subsequent call to
1126 * process_eventq() should pick up the event and place the value of
1127 * "magic" into channel->eventq_magic;
1128 */
1129void falcon_generate_test_event(struct efx_channel *channel, unsigned int magic)
1130{
1131 efx_qword_t test_event;
1132
3e6c4538
BH
1133 EFX_POPULATE_QWORD_2(test_event, FSF_AZ_EV_CODE,
1134 FSE_AZ_EV_CODE_DRV_GEN_EV,
1135 FSF_AZ_DRV_GEN_EV_MAGIC, magic);
8ceee660
BH
1136 falcon_generate_event(channel, &test_event);
1137}
1138
6bc5d3a9
BH
1139/**************************************************************************
1140 *
1141 * Flush handling
1142 *
1143 **************************************************************************/
1144
1145
1146static void falcon_poll_flush_events(struct efx_nic *efx)
1147{
1148 struct efx_channel *channel = &efx->channel[0];
1149 struct efx_tx_queue *tx_queue;
1150 struct efx_rx_queue *rx_queue;
4720bc6c 1151 unsigned int read_ptr = channel->eventq_read_ptr;
3ffeabdd 1152 unsigned int end_ptr = (read_ptr - 1) & EFX_EVQ_MASK;
6bc5d3a9 1153
4720bc6c 1154 do {
6bc5d3a9
BH
1155 efx_qword_t *event = falcon_event(channel, read_ptr);
1156 int ev_code, ev_sub_code, ev_queue;
1157 bool ev_failed;
4720bc6c 1158
6bc5d3a9
BH
1159 if (!falcon_event_present(event))
1160 break;
1161
3e6c4538
BH
1162 ev_code = EFX_QWORD_FIELD(*event, FSF_AZ_EV_CODE);
1163 ev_sub_code = EFX_QWORD_FIELD(*event,
1164 FSF_AZ_DRIVER_EV_SUBCODE);
1165 if (ev_code == FSE_AZ_EV_CODE_DRIVER_EV &&
1166 ev_sub_code == FSE_AZ_TX_DESCQ_FLS_DONE_EV) {
6bc5d3a9 1167 ev_queue = EFX_QWORD_FIELD(*event,
3e6c4538 1168 FSF_AZ_DRIVER_EV_SUBDATA);
6bc5d3a9
BH
1169 if (ev_queue < EFX_TX_QUEUE_COUNT) {
1170 tx_queue = efx->tx_queue + ev_queue;
127e6e10 1171 tx_queue->flushed = FLUSH_DONE;
6bc5d3a9 1172 }
3e6c4538
BH
1173 } else if (ev_code == FSE_AZ_EV_CODE_DRIVER_EV &&
1174 ev_sub_code == FSE_AZ_RX_DESCQ_FLS_DONE_EV) {
1175 ev_queue = EFX_QWORD_FIELD(
1176 *event, FSF_AZ_DRIVER_EV_RX_DESCQ_ID);
1177 ev_failed = EFX_QWORD_FIELD(
1178 *event, FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL);
6bc5d3a9
BH
1179 if (ev_queue < efx->n_rx_queues) {
1180 rx_queue = efx->rx_queue + ev_queue;
127e6e10
BH
1181 rx_queue->flushed =
1182 ev_failed ? FLUSH_FAILED : FLUSH_DONE;
6bc5d3a9 1183 }
6bc5d3a9
BH
1184 }
1185
127e6e10
BH
1186 /* We're about to destroy the queue anyway, so
1187 * it's ok to throw away every non-flush event */
1188 EFX_SET_QWORD(*event);
1189
3ffeabdd 1190 read_ptr = (read_ptr + 1) & EFX_EVQ_MASK;
4720bc6c 1191 } while (read_ptr != end_ptr);
127e6e10
BH
1192
1193 channel->eventq_read_ptr = read_ptr;
1194}
1195
1196static void falcon_prepare_flush(struct efx_nic *efx)
1197{
1198 falcon_deconfigure_mac_wrapper(efx);
1199
1200 /* Wait for the tx and rx fifo's to get to the next packet boundary
1201 * (~1ms without back-pressure), then to drain the remainder of the
1202 * fifo's at data path speeds (negligible), with a healthy margin. */
1203 msleep(10);
6bc5d3a9
BH
1204}
1205
1206/* Handle tx and rx flushes at the same time, since they run in
1207 * parallel in the hardware and there's no reason for us to
1208 * serialise them */
1209int falcon_flush_queues(struct efx_nic *efx)
1210{
1211 struct efx_rx_queue *rx_queue;
1212 struct efx_tx_queue *tx_queue;
127e6e10 1213 int i, tx_pending, rx_pending;
6bc5d3a9 1214
127e6e10
BH
1215 falcon_prepare_flush(efx);
1216
1217 /* Flush all tx queues in parallel */
1218 efx_for_each_tx_queue(tx_queue, efx)
6bc5d3a9 1219 falcon_flush_tx_queue(tx_queue);
6bc5d3a9 1220
127e6e10
BH
1221 /* The hardware supports four concurrent rx flushes, each of which may
1222 * need to be retried if there is an outstanding descriptor fetch */
6bc5d3a9 1223 for (i = 0; i < FALCON_FLUSH_POLL_COUNT; ++i) {
127e6e10
BH
1224 rx_pending = tx_pending = 0;
1225 efx_for_each_rx_queue(rx_queue, efx) {
1226 if (rx_queue->flushed == FLUSH_PENDING)
1227 ++rx_pending;
1228 }
1229 efx_for_each_rx_queue(rx_queue, efx) {
1230 if (rx_pending == FALCON_RX_FLUSH_COUNT)
1231 break;
1232 if (rx_queue->flushed == FLUSH_FAILED ||
1233 rx_queue->flushed == FLUSH_NONE) {
1234 falcon_flush_rx_queue(rx_queue);
1235 ++rx_pending;
1236 }
1237 }
1238 efx_for_each_tx_queue(tx_queue, efx) {
1239 if (tx_queue->flushed != FLUSH_DONE)
1240 ++tx_pending;
1241 }
6bc5d3a9 1242
127e6e10 1243 if (rx_pending == 0 && tx_pending == 0)
6bc5d3a9 1244 return 0;
127e6e10
BH
1245
1246 msleep(FALCON_FLUSH_INTERVAL);
1247 falcon_poll_flush_events(efx);
6bc5d3a9
BH
1248 }
1249
1250 /* Mark the queues as all flushed. We're going to return failure
127e6e10 1251 * leading to a reset, or fake up success anyway */
6bc5d3a9 1252 efx_for_each_tx_queue(tx_queue, efx) {
127e6e10 1253 if (tx_queue->flushed != FLUSH_DONE)
6bc5d3a9
BH
1254 EFX_ERR(efx, "tx queue %d flush command timed out\n",
1255 tx_queue->queue);
127e6e10 1256 tx_queue->flushed = FLUSH_DONE;
6bc5d3a9
BH
1257 }
1258 efx_for_each_rx_queue(rx_queue, efx) {
127e6e10 1259 if (rx_queue->flushed != FLUSH_DONE)
6bc5d3a9
BH
1260 EFX_ERR(efx, "rx queue %d flush command timed out\n",
1261 rx_queue->queue);
127e6e10 1262 rx_queue->flushed = FLUSH_DONE;
6bc5d3a9
BH
1263 }
1264
1265 if (EFX_WORKAROUND_7803(efx))
1266 return 0;
1267
1268 return -ETIMEDOUT;
1269}
8ceee660
BH
1270
1271/**************************************************************************
1272 *
1273 * Falcon hardware interrupts
1274 * The hardware interrupt handler does very little work; all the event
1275 * queue processing is carried out by per-channel tasklets.
1276 *
1277 **************************************************************************/
1278
1279/* Enable/disable/generate Falcon interrupts */
1280static inline void falcon_interrupts(struct efx_nic *efx, int enabled,
1281 int force)
1282{
1283 efx_oword_t int_en_reg_ker;
1284
1285 EFX_POPULATE_OWORD_2(int_en_reg_ker,
3e6c4538
BH
1286 FRF_AZ_KER_INT_KER, force,
1287 FRF_AZ_DRV_INT_EN_KER, enabled);
12d00cad 1288 efx_writeo(efx, &int_en_reg_ker, FR_AZ_INT_EN_KER);
8ceee660
BH
1289}
1290
1291void falcon_enable_interrupts(struct efx_nic *efx)
1292{
8ceee660
BH
1293 struct efx_channel *channel;
1294
1295 EFX_ZERO_OWORD(*((efx_oword_t *) efx->irq_status.addr));
1296 wmb(); /* Ensure interrupt vector is clear before interrupts enabled */
1297
8ceee660
BH
1298 /* Enable interrupts */
1299 falcon_interrupts(efx, 1, 0);
1300
1301 /* Force processing of all the channels to get the EVQ RPTRs up to
1302 date */
64ee3120 1303 efx_for_each_channel(channel, efx)
8ceee660
BH
1304 efx_schedule_channel(channel);
1305}
1306
1307void falcon_disable_interrupts(struct efx_nic *efx)
1308{
1309 /* Disable interrupts */
1310 falcon_interrupts(efx, 0, 0);
1311}
1312
1313/* Generate a Falcon test interrupt
1314 * Interrupt must already have been enabled, otherwise nasty things
1315 * may happen.
1316 */
1317void falcon_generate_interrupt(struct efx_nic *efx)
1318{
1319 falcon_interrupts(efx, 1, 1);
1320}
1321
1322/* Acknowledge a legacy interrupt from Falcon
1323 *
1324 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
1325 *
1326 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
1327 * BIU. Interrupt acknowledge is read sensitive so must write instead
1328 * (then read to ensure the BIU collector is flushed)
1329 *
1330 * NB most hardware supports MSI interrupts
1331 */
1332static inline void falcon_irq_ack_a1(struct efx_nic *efx)
1333{
1334 efx_dword_t reg;
1335
3e6c4538 1336 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
12d00cad
BH
1337 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
1338 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
8ceee660
BH
1339}
1340
1341/* Process a fatal interrupt
1342 * Disable bus mastering ASAP and schedule a reset
1343 */
1344static irqreturn_t falcon_fatal_interrupt(struct efx_nic *efx)
1345{
1346 struct falcon_nic_data *nic_data = efx->nic_data;
d3208b5e 1347 efx_oword_t *int_ker = efx->irq_status.addr;
8ceee660
BH
1348 efx_oword_t fatal_intr;
1349 int error, mem_perr;
8ceee660 1350
12d00cad 1351 efx_reado(efx, &fatal_intr, FR_AZ_FATAL_INTR_KER);
3e6c4538 1352 error = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_FATAL_INTR);
8ceee660
BH
1353
1354 EFX_ERR(efx, "SYSTEM ERROR " EFX_OWORD_FMT " status "
1355 EFX_OWORD_FMT ": %s\n", EFX_OWORD_VAL(*int_ker),
1356 EFX_OWORD_VAL(fatal_intr),
1357 error ? "disabling bus mastering" : "no recognised error");
1358 if (error == 0)
1359 goto out;
1360
1361 /* If this is a memory parity error dump which blocks are offending */
3e6c4538 1362 mem_perr = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_MEM_PERR_INT_KER);
8ceee660
BH
1363 if (mem_perr) {
1364 efx_oword_t reg;
12d00cad 1365 efx_reado(efx, &reg, FR_AZ_MEM_STAT);
8ceee660
BH
1366 EFX_ERR(efx, "SYSTEM ERROR: memory parity error "
1367 EFX_OWORD_FMT "\n", EFX_OWORD_VAL(reg));
1368 }
1369
0a62f1a6 1370 /* Disable both devices */
ef1bba28 1371 pci_clear_master(efx->pci_dev);
8ceee660 1372 if (FALCON_IS_DUAL_FUNC(efx))
ef1bba28 1373 pci_clear_master(nic_data->pci_dev2);
0a62f1a6 1374 falcon_disable_interrupts(efx);
8ceee660 1375
2c3c3d02 1376 /* Count errors and reset or disable the NIC accordingly */
0484e0db
BH
1377 if (efx->int_error_count == 0 ||
1378 time_after(jiffies, efx->int_error_expire)) {
1379 efx->int_error_count = 0;
1380 efx->int_error_expire =
2c3c3d02
BH
1381 jiffies + FALCON_INT_ERROR_EXPIRE * HZ;
1382 }
0484e0db 1383 if (++efx->int_error_count < FALCON_MAX_INT_ERRORS) {
8ceee660
BH
1384 EFX_ERR(efx, "SYSTEM ERROR - reset scheduled\n");
1385 efx_schedule_reset(efx, RESET_TYPE_INT_ERROR);
1386 } else {
1387 EFX_ERR(efx, "SYSTEM ERROR - max number of errors seen."
1388 "NIC will be disabled\n");
1389 efx_schedule_reset(efx, RESET_TYPE_DISABLE);
1390 }
1391out:
1392 return IRQ_HANDLED;
1393}
1394
1395/* Handle a legacy interrupt from Falcon
1396 * Acknowledges the interrupt and schedule event queue processing.
1397 */
1398static irqreturn_t falcon_legacy_interrupt_b0(int irq, void *dev_id)
1399{
d3208b5e
BH
1400 struct efx_nic *efx = dev_id;
1401 efx_oword_t *int_ker = efx->irq_status.addr;
a9de9a74 1402 irqreturn_t result = IRQ_NONE;
8ceee660
BH
1403 struct efx_channel *channel;
1404 efx_dword_t reg;
1405 u32 queues;
1406 int syserr;
1407
1408 /* Read the ISR which also ACKs the interrupts */
12d00cad 1409 efx_readd(efx, &reg, FR_BZ_INT_ISR0);
8ceee660
BH
1410 queues = EFX_EXTRACT_DWORD(reg, 0, 31);
1411
1412 /* Check to see if we have a serious error condition */
3e6c4538 1413 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
8ceee660
BH
1414 if (unlikely(syserr))
1415 return falcon_fatal_interrupt(efx);
1416
8ceee660 1417 /* Schedule processing of any interrupting queues */
a9de9a74
BH
1418 efx_for_each_channel(channel, efx) {
1419 if ((queues & 1) ||
1420 falcon_event_present(
1421 falcon_event(channel, channel->eventq_read_ptr))) {
8ceee660 1422 efx_schedule_channel(channel);
a9de9a74
BH
1423 result = IRQ_HANDLED;
1424 }
8ceee660
BH
1425 queues >>= 1;
1426 }
1427
a9de9a74
BH
1428 if (result == IRQ_HANDLED) {
1429 efx->last_irq_cpu = raw_smp_processor_id();
1430 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_DWORD_FMT "\n",
1431 irq, raw_smp_processor_id(), EFX_DWORD_VAL(reg));
1432 }
1433
1434 return result;
8ceee660
BH
1435}
1436
1437
1438static irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
1439{
d3208b5e
BH
1440 struct efx_nic *efx = dev_id;
1441 efx_oword_t *int_ker = efx->irq_status.addr;
8ceee660
BH
1442 struct efx_channel *channel;
1443 int syserr;
1444 int queues;
1445
1446 /* Check to see if this is our interrupt. If it isn't, we
1447 * exit without having touched the hardware.
1448 */
1449 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
1450 EFX_TRACE(efx, "IRQ %d on CPU %d not for me\n", irq,
1451 raw_smp_processor_id());
1452 return IRQ_NONE;
1453 }
1454 efx->last_irq_cpu = raw_smp_processor_id();
1455 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
1456 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
1457
1458 /* Check to see if we have a serious error condition */
3e6c4538 1459 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
8ceee660
BH
1460 if (unlikely(syserr))
1461 return falcon_fatal_interrupt(efx);
1462
1463 /* Determine interrupting queues, clear interrupt status
1464 * register and acknowledge the device interrupt.
1465 */
674979d3
BH
1466 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
1467 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
8ceee660
BH
1468 EFX_ZERO_OWORD(*int_ker);
1469 wmb(); /* Ensure the vector is cleared before interrupt ack */
1470 falcon_irq_ack_a1(efx);
1471
1472 /* Schedule processing of any interrupting queues */
1473 channel = &efx->channel[0];
1474 while (queues) {
1475 if (queues & 0x01)
1476 efx_schedule_channel(channel);
1477 channel++;
1478 queues >>= 1;
1479 }
1480
1481 return IRQ_HANDLED;
1482}
1483
1484/* Handle an MSI interrupt from Falcon
1485 *
1486 * Handle an MSI hardware interrupt. This routine schedules event
1487 * queue processing. No interrupt acknowledgement cycle is necessary.
1488 * Also, we never need to check that the interrupt is for us, since
1489 * MSI interrupts cannot be shared.
1490 */
1491static irqreturn_t falcon_msi_interrupt(int irq, void *dev_id)
1492{
d3208b5e 1493 struct efx_channel *channel = dev_id;
8ceee660 1494 struct efx_nic *efx = channel->efx;
d3208b5e 1495 efx_oword_t *int_ker = efx->irq_status.addr;
8ceee660
BH
1496 int syserr;
1497
1498 efx->last_irq_cpu = raw_smp_processor_id();
1499 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
1500 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
1501
1502 /* Check to see if we have a serious error condition */
674979d3 1503 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
8ceee660
BH
1504 if (unlikely(syserr))
1505 return falcon_fatal_interrupt(efx);
1506
1507 /* Schedule processing of the channel */
1508 efx_schedule_channel(channel);
1509
1510 return IRQ_HANDLED;
1511}
1512
1513
1514/* Setup RSS indirection table.
1515 * This maps from the hash value of the packet to RXQ
1516 */
1517static void falcon_setup_rss_indir_table(struct efx_nic *efx)
1518{
1519 int i = 0;
1520 unsigned long offset;
1521 efx_dword_t dword;
1522
daeda630 1523 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
8ceee660
BH
1524 return;
1525
3e6c4538
BH
1526 for (offset = FR_BZ_RX_INDIRECTION_TBL;
1527 offset < FR_BZ_RX_INDIRECTION_TBL + 0x800;
8ceee660 1528 offset += 0x10) {
3e6c4538 1529 EFX_POPULATE_DWORD_1(dword, FRF_BZ_IT_QUEUE,
8831da7b 1530 i % efx->n_rx_queues);
12d00cad 1531 efx_writed(efx, &dword, offset);
8ceee660
BH
1532 i++;
1533 }
1534}
1535
1536/* Hook interrupt handler(s)
1537 * Try MSI and then legacy interrupts.
1538 */
1539int falcon_init_interrupt(struct efx_nic *efx)
1540{
1541 struct efx_channel *channel;
1542 int rc;
1543
1544 if (!EFX_INT_MODE_USE_MSI(efx)) {
1545 irq_handler_t handler;
daeda630 1546 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
8ceee660
BH
1547 handler = falcon_legacy_interrupt_b0;
1548 else
1549 handler = falcon_legacy_interrupt_a1;
1550
1551 rc = request_irq(efx->legacy_irq, handler, IRQF_SHARED,
1552 efx->name, efx);
1553 if (rc) {
1554 EFX_ERR(efx, "failed to hook legacy IRQ %d\n",
1555 efx->pci_dev->irq);
1556 goto fail1;
1557 }
1558 return 0;
1559 }
1560
1561 /* Hook MSI or MSI-X interrupt */
64ee3120 1562 efx_for_each_channel(channel, efx) {
8ceee660
BH
1563 rc = request_irq(channel->irq, falcon_msi_interrupt,
1564 IRQF_PROBE_SHARED, /* Not shared */
56536e9c 1565 channel->name, channel);
8ceee660
BH
1566 if (rc) {
1567 EFX_ERR(efx, "failed to hook IRQ %d\n", channel->irq);
1568 goto fail2;
1569 }
1570 }
1571
1572 return 0;
1573
1574 fail2:
64ee3120 1575 efx_for_each_channel(channel, efx)
8ceee660
BH
1576 free_irq(channel->irq, channel);
1577 fail1:
1578 return rc;
1579}
1580
1581void falcon_fini_interrupt(struct efx_nic *efx)
1582{
1583 struct efx_channel *channel;
1584 efx_oword_t reg;
1585
1586 /* Disable MSI/MSI-X interrupts */
64ee3120 1587 efx_for_each_channel(channel, efx) {
8ceee660
BH
1588 if (channel->irq)
1589 free_irq(channel->irq, channel);
b3475645 1590 }
8ceee660
BH
1591
1592 /* ACK legacy interrupt */
daeda630 1593 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
12d00cad 1594 efx_reado(efx, &reg, FR_BZ_INT_ISR0);
8ceee660
BH
1595 else
1596 falcon_irq_ack_a1(efx);
1597
1598 /* Disable legacy interrupt */
1599 if (efx->legacy_irq)
1600 free_irq(efx->legacy_irq, efx);
1601}
1602
1603/**************************************************************************
1604 *
1605 * EEPROM/flash
1606 *
1607 **************************************************************************
1608 */
1609
23d30f02 1610#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
8ceee660 1611
be4ea89c
BH
1612static int falcon_spi_poll(struct efx_nic *efx)
1613{
1614 efx_oword_t reg;
12d00cad 1615 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
3e6c4538 1616 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
be4ea89c
BH
1617}
1618
8ceee660
BH
1619/* Wait for SPI command completion */
1620static int falcon_spi_wait(struct efx_nic *efx)
1621{
be4ea89c
BH
1622 /* Most commands will finish quickly, so we start polling at
1623 * very short intervals. Sometimes the command may have to
1624 * wait for VPD or expansion ROM access outside of our
1625 * control, so we allow up to 100 ms. */
1626 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
1627 int i;
1628
1629 for (i = 0; i < 10; i++) {
1630 if (!falcon_spi_poll(efx))
1631 return 0;
1632 udelay(10);
1633 }
8ceee660 1634
4a5b504d 1635 for (;;) {
be4ea89c 1636 if (!falcon_spi_poll(efx))
8ceee660 1637 return 0;
4a5b504d
BH
1638 if (time_after_eq(jiffies, timeout)) {
1639 EFX_ERR(efx, "timed out waiting for SPI\n");
1640 return -ETIMEDOUT;
1641 }
be4ea89c 1642 schedule_timeout_uninterruptible(1);
4a5b504d 1643 }
8ceee660
BH
1644}
1645
f4150724
BH
1646int falcon_spi_cmd(const struct efx_spi_device *spi,
1647 unsigned int command, int address,
23d30f02 1648 const void *in, void *out, size_t len)
8ceee660 1649{
4a5b504d
BH
1650 struct efx_nic *efx = spi->efx;
1651 bool addressed = (address >= 0);
1652 bool reading = (out != NULL);
8ceee660
BH
1653 efx_oword_t reg;
1654 int rc;
1655
4a5b504d
BH
1656 /* Input validation */
1657 if (len > FALCON_SPI_MAX_LEN)
1658 return -EINVAL;
f4150724 1659 BUG_ON(!mutex_is_locked(&efx->spi_lock));
8ceee660 1660
be4ea89c
BH
1661 /* Check that previous command is not still running */
1662 rc = falcon_spi_poll(efx);
8ceee660
BH
1663 if (rc)
1664 return rc;
1665
4a5b504d
BH
1666 /* Program address register, if we have an address */
1667 if (addressed) {
3e6c4538 1668 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
12d00cad 1669 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
4a5b504d
BH
1670 }
1671
1672 /* Program data register, if we have data */
1673 if (in != NULL) {
1674 memcpy(&reg, in, len);
12d00cad 1675 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
4a5b504d 1676 }
8ceee660 1677
4a5b504d 1678 /* Issue read/write command */
8ceee660 1679 EFX_POPULATE_OWORD_7(reg,
3e6c4538
BH
1680 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
1681 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
1682 FRF_AB_EE_SPI_HCMD_DABCNT, len,
1683 FRF_AB_EE_SPI_HCMD_READ, reading,
1684 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
1685 FRF_AB_EE_SPI_HCMD_ADBCNT,
4a5b504d 1686 (addressed ? spi->addr_len : 0),
3e6c4538 1687 FRF_AB_EE_SPI_HCMD_ENC, command);
12d00cad 1688 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
8ceee660 1689
4a5b504d 1690 /* Wait for read/write to complete */
8ceee660
BH
1691 rc = falcon_spi_wait(efx);
1692 if (rc)
1693 return rc;
1694
1695 /* Read data */
4a5b504d 1696 if (out != NULL) {
12d00cad 1697 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
4a5b504d
BH
1698 memcpy(out, &reg, len);
1699 }
1700
8ceee660
BH
1701 return 0;
1702}
1703
23d30f02
BH
1704static size_t
1705falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
4a5b504d
BH
1706{
1707 return min(FALCON_SPI_MAX_LEN,
1708 (spi->block_size - (start & (spi->block_size - 1))));
1709}
1710
1711static inline u8
1712efx_spi_munge_command(const struct efx_spi_device *spi,
1713 const u8 command, const unsigned int address)
1714{
1715 return command | (((address >> 8) & spi->munge_address) << 3);
1716}
1717
be4ea89c
BH
1718/* Wait up to 10 ms for buffered write completion */
1719int falcon_spi_wait_write(const struct efx_spi_device *spi)
4a5b504d 1720{
be4ea89c
BH
1721 struct efx_nic *efx = spi->efx;
1722 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
4a5b504d 1723 u8 status;
be4ea89c 1724 int rc;
4a5b504d 1725
be4ea89c 1726 for (;;) {
4a5b504d
BH
1727 rc = falcon_spi_cmd(spi, SPI_RDSR, -1, NULL,
1728 &status, sizeof(status));
1729 if (rc)
1730 return rc;
1731 if (!(status & SPI_STATUS_NRDY))
1732 return 0;
be4ea89c
BH
1733 if (time_after_eq(jiffies, timeout)) {
1734 EFX_ERR(efx, "SPI write timeout on device %d"
1735 " last status=0x%02x\n",
1736 spi->device_id, status);
1737 return -ETIMEDOUT;
1738 }
1739 schedule_timeout_uninterruptible(1);
4a5b504d 1740 }
4a5b504d
BH
1741}
1742
1743int falcon_spi_read(const struct efx_spi_device *spi, loff_t start,
1744 size_t len, size_t *retlen, u8 *buffer)
1745{
23d30f02
BH
1746 size_t block_len, pos = 0;
1747 unsigned int command;
4a5b504d
BH
1748 int rc = 0;
1749
1750 while (pos < len) {
23d30f02 1751 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
4a5b504d
BH
1752
1753 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
1754 rc = falcon_spi_cmd(spi, command, start + pos, NULL,
1755 buffer + pos, block_len);
1756 if (rc)
1757 break;
1758 pos += block_len;
1759
1760 /* Avoid locking up the system */
1761 cond_resched();
1762 if (signal_pending(current)) {
1763 rc = -EINTR;
1764 break;
1765 }
1766 }
1767
1768 if (retlen)
1769 *retlen = pos;
1770 return rc;
1771}
1772
1773int falcon_spi_write(const struct efx_spi_device *spi, loff_t start,
1774 size_t len, size_t *retlen, const u8 *buffer)
1775{
1776 u8 verify_buffer[FALCON_SPI_MAX_LEN];
23d30f02
BH
1777 size_t block_len, pos = 0;
1778 unsigned int command;
4a5b504d
BH
1779 int rc = 0;
1780
1781 while (pos < len) {
1782 rc = falcon_spi_cmd(spi, SPI_WREN, -1, NULL, NULL, 0);
1783 if (rc)
1784 break;
1785
23d30f02 1786 block_len = min(len - pos,
4a5b504d
BH
1787 falcon_spi_write_limit(spi, start + pos));
1788 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
1789 rc = falcon_spi_cmd(spi, command, start + pos,
1790 buffer + pos, NULL, block_len);
1791 if (rc)
1792 break;
1793
be4ea89c 1794 rc = falcon_spi_wait_write(spi);
4a5b504d
BH
1795 if (rc)
1796 break;
1797
1798 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
1799 rc = falcon_spi_cmd(spi, command, start + pos,
1800 NULL, verify_buffer, block_len);
1801 if (memcmp(verify_buffer, buffer + pos, block_len)) {
1802 rc = -EIO;
1803 break;
1804 }
1805
1806 pos += block_len;
1807
1808 /* Avoid locking up the system */
1809 cond_resched();
1810 if (signal_pending(current)) {
1811 rc = -EINTR;
1812 break;
1813 }
1814 }
1815
1816 if (retlen)
1817 *retlen = pos;
1818 return rc;
1819}
1820
8ceee660
BH
1821/**************************************************************************
1822 *
1823 * MAC wrapper
1824 *
1825 **************************************************************************
1826 */
177dfcd8
BH
1827
1828static int falcon_reset_macs(struct efx_nic *efx)
8ceee660 1829{
177dfcd8 1830 efx_oword_t reg;
8ceee660
BH
1831 int count;
1832
daeda630 1833 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
177dfcd8
BH
1834 /* It's not safe to use GLB_CTL_REG to reset the
1835 * macs, so instead use the internal MAC resets
1836 */
1837 if (!EFX_IS10G(efx)) {
3e6c4538 1838 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 1);
12d00cad 1839 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
177dfcd8
BH
1840 udelay(1000);
1841
3e6c4538 1842 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 0);
12d00cad 1843 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
177dfcd8
BH
1844 udelay(1000);
1845 return 0;
1846 } else {
3e6c4538 1847 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
12d00cad 1848 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
177dfcd8
BH
1849
1850 for (count = 0; count < 10000; count++) {
12d00cad 1851 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
3e6c4538
BH
1852 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
1853 0)
177dfcd8
BH
1854 return 0;
1855 udelay(10);
1856 }
8ceee660 1857
177dfcd8
BH
1858 EFX_ERR(efx, "timed out waiting for XMAC core reset\n");
1859 return -ETIMEDOUT;
1860 }
1861 }
8ceee660
BH
1862
1863 /* MAC stats will fail whilst the TX fifo is draining. Serialise
1864 * the drain sequence with the statistics fetch */
55edc6e6 1865 falcon_stop_nic_stats(efx);
8ceee660 1866
12d00cad 1867 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
3e6c4538 1868 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN, 1);
12d00cad 1869 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
8ceee660 1870
12d00cad 1871 efx_reado(efx, &reg, FR_AB_GLB_CTL);
3e6c4538
BH
1872 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
1873 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
1874 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
12d00cad 1875 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
8ceee660
BH
1876
1877 count = 0;
1878 while (1) {
12d00cad 1879 efx_reado(efx, &reg, FR_AB_GLB_CTL);
3e6c4538
BH
1880 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
1881 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
1882 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
8ceee660
BH
1883 EFX_LOG(efx, "Completed MAC reset after %d loops\n",
1884 count);
1885 break;
1886 }
1887 if (count > 20) {
1888 EFX_ERR(efx, "MAC reset failed\n");
1889 break;
1890 }
1891 count++;
1892 udelay(10);
1893 }
1894
8ceee660
BH
1895 /* If we've reset the EM block and the link is up, then
1896 * we'll have to kick the XAUI link so the PHY can recover */
eb50c0d6 1897 if (efx->link_state.up && EFX_IS10G(efx) && EFX_WORKAROUND_5147(efx))
8ceee660 1898 falcon_reset_xaui(efx);
177dfcd8 1899
55edc6e6
BH
1900 falcon_start_nic_stats(efx);
1901
177dfcd8
BH
1902 return 0;
1903}
1904
1905void falcon_drain_tx_fifo(struct efx_nic *efx)
1906{
1907 efx_oword_t reg;
1908
daeda630 1909 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
177dfcd8
BH
1910 (efx->loopback_mode != LOOPBACK_NONE))
1911 return;
1912
12d00cad 1913 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
177dfcd8 1914 /* There is no point in draining more than once */
3e6c4538 1915 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
177dfcd8
BH
1916 return;
1917
1918 falcon_reset_macs(efx);
8ceee660
BH
1919}
1920
1921void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
1922{
177dfcd8 1923 efx_oword_t reg;
8ceee660 1924
daeda630 1925 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
8ceee660
BH
1926 return;
1927
1928 /* Isolate the MAC -> RX */
12d00cad 1929 efx_reado(efx, &reg, FR_AZ_RX_CFG);
3e6c4538 1930 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
12d00cad 1931 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
8ceee660 1932
eb50c0d6 1933 if (!efx->link_state.up)
8ceee660
BH
1934 falcon_drain_tx_fifo(efx);
1935}
1936
1937void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
1938{
eb50c0d6 1939 struct efx_link_state *link_state = &efx->link_state;
8ceee660
BH
1940 efx_oword_t reg;
1941 int link_speed;
8ceee660 1942
eb50c0d6 1943 switch (link_state->speed) {
f31a45d2
BH
1944 case 10000: link_speed = 3; break;
1945 case 1000: link_speed = 2; break;
1946 case 100: link_speed = 1; break;
1947 default: link_speed = 0; break;
1948 }
8ceee660
BH
1949 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
1950 * as advertised. Disable to ensure packets are not
1951 * indefinitely held and TX queue can be flushed at any point
1952 * while the link is down. */
1953 EFX_POPULATE_OWORD_5(reg,
3e6c4538
BH
1954 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
1955 FRF_AB_MAC_BCAD_ACPT, 1,
1956 FRF_AB_MAC_UC_PROM, efx->promiscuous,
1957 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
1958 FRF_AB_MAC_SPEED, link_speed);
8ceee660
BH
1959 /* On B0, MAC backpressure can be disabled and packets get
1960 * discarded. */
daeda630 1961 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
3e6c4538 1962 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
eb50c0d6 1963 !link_state->up);
8ceee660
BH
1964 }
1965
12d00cad 1966 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
8ceee660
BH
1967
1968 /* Restore the multicast hash registers. */
8be4f3e6 1969 falcon_push_multicast_hash(efx);
8ceee660 1970
12d00cad 1971 efx_reado(efx, &reg, FR_AZ_RX_CFG);
4b0d29dc
BH
1972 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
1973 * initialisation but it may read back as 0) */
1974 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
8ceee660 1975 /* Unisolate the MAC -> RX */
daeda630 1976 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
3e6c4538 1977 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
12d00cad 1978 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
8ceee660
BH
1979}
1980
55edc6e6 1981static void falcon_stats_request(struct efx_nic *efx)
8ceee660 1982{
55edc6e6 1983 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660 1984 efx_oword_t reg;
8ceee660 1985
55edc6e6
BH
1986 WARN_ON(nic_data->stats_pending);
1987 WARN_ON(nic_data->stats_disable_count);
8ceee660 1988
55edc6e6
BH
1989 if (nic_data->stats_dma_done == NULL)
1990 return; /* no mac selected */
8ceee660 1991
55edc6e6
BH
1992 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
1993 nic_data->stats_pending = true;
8ceee660
BH
1994 wmb(); /* ensure done flag is clear */
1995
1996 /* Initiate DMA transfer of stats */
1997 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
1998 FRF_AB_MAC_STAT_DMA_CMD, 1,
1999 FRF_AB_MAC_STAT_DMA_ADR,
8ceee660 2000 efx->stats_buffer.dma_addr);
12d00cad 2001 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
8ceee660 2002
55edc6e6
BH
2003 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
2004}
2005
2006static void falcon_stats_complete(struct efx_nic *efx)
2007{
2008 struct falcon_nic_data *nic_data = efx->nic_data;
2009
2010 if (!nic_data->stats_pending)
2011 return;
2012
2013 nic_data->stats_pending = 0;
2014 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
2015 rmb(); /* read the done flag before the stats */
2016 efx->mac_op->update_stats(efx);
2017 } else {
2018 EFX_ERR(efx, "timed out waiting for statistics\n");
8ceee660 2019 }
55edc6e6 2020}
8ceee660 2021
55edc6e6
BH
2022static void falcon_stats_timer_func(unsigned long context)
2023{
2024 struct efx_nic *efx = (struct efx_nic *)context;
2025 struct falcon_nic_data *nic_data = efx->nic_data;
2026
2027 spin_lock(&efx->stats_lock);
2028
2029 falcon_stats_complete(efx);
2030 if (nic_data->stats_disable_count == 0)
2031 falcon_stats_request(efx);
2032
2033 spin_unlock(&efx->stats_lock);
8ceee660
BH
2034}
2035
fdaa9aed
SH
2036static bool falcon_loopback_link_poll(struct efx_nic *efx)
2037{
2038 struct efx_link_state old_state = efx->link_state;
2039
2040 WARN_ON(!mutex_is_locked(&efx->mac_lock));
2041 WARN_ON(!LOOPBACK_INTERNAL(efx));
2042
2043 efx->link_state.fd = true;
2044 efx->link_state.fc = efx->wanted_fc;
2045 efx->link_state.up = true;
2046
2047 if (efx->loopback_mode == LOOPBACK_GMAC)
2048 efx->link_state.speed = 1000;
2049 else
2050 efx->link_state.speed = 10000;
2051
2052 return !efx_link_state_equal(&efx->link_state, &old_state);
2053}
2054
8ceee660
BH
2055/**************************************************************************
2056 *
2057 * PHY access via GMII
2058 *
2059 **************************************************************************
2060 */
2061
8ceee660
BH
2062/* Wait for GMII access to complete */
2063static int falcon_gmii_wait(struct efx_nic *efx)
2064{
80cb9a0f 2065 efx_oword_t md_stat;
8ceee660
BH
2066 int count;
2067
177dfcd8
BH
2068 /* wait upto 50ms - taken max from datasheet */
2069 for (count = 0; count < 5000; count++) {
80cb9a0f
BH
2070 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
2071 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
2072 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
2073 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
8ceee660 2074 EFX_ERR(efx, "error from GMII access "
80cb9a0f
BH
2075 EFX_OWORD_FMT"\n",
2076 EFX_OWORD_VAL(md_stat));
8ceee660
BH
2077 return -EIO;
2078 }
2079 return 0;
2080 }
2081 udelay(10);
2082 }
2083 EFX_ERR(efx, "timed out waiting for GMII\n");
2084 return -ETIMEDOUT;
2085}
2086
68e7f45e
BH
2087/* Write an MDIO register of a PHY connected to Falcon. */
2088static int falcon_mdio_write(struct net_device *net_dev,
2089 int prtad, int devad, u16 addr, u16 value)
8ceee660 2090{
767e468c 2091 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 2092 efx_oword_t reg;
68e7f45e 2093 int rc;
8ceee660 2094
68e7f45e
BH
2095 EFX_REGDUMP(efx, "writing MDIO %d register %d.%d with 0x%04x\n",
2096 prtad, devad, addr, value);
8ceee660 2097
ab867461 2098 mutex_lock(&efx->mdio_lock);
8ceee660 2099
68e7f45e
BH
2100 /* Check MDIO not currently being accessed */
2101 rc = falcon_gmii_wait(efx);
2102 if (rc)
8ceee660
BH
2103 goto out;
2104
2105 /* Write the address/ID register */
3e6c4538 2106 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
12d00cad 2107 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
8ceee660 2108
3e6c4538
BH
2109 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
2110 FRF_AB_MD_DEV_ADR, devad);
12d00cad 2111 efx_writeo(efx, &reg, FR_AB_MD_ID);
8ceee660
BH
2112
2113 /* Write data */
3e6c4538 2114 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
12d00cad 2115 efx_writeo(efx, &reg, FR_AB_MD_TXD);
8ceee660
BH
2116
2117 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
2118 FRF_AB_MD_WRC, 1,
2119 FRF_AB_MD_GC, 0);
12d00cad 2120 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660
BH
2121
2122 /* Wait for data to be written */
68e7f45e
BH
2123 rc = falcon_gmii_wait(efx);
2124 if (rc) {
8ceee660
BH
2125 /* Abort the write operation */
2126 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
2127 FRF_AB_MD_WRC, 0,
2128 FRF_AB_MD_GC, 1);
12d00cad 2129 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660
BH
2130 udelay(10);
2131 }
2132
ab867461
SH
2133out:
2134 mutex_unlock(&efx->mdio_lock);
68e7f45e 2135 return rc;
8ceee660
BH
2136}
2137
68e7f45e
BH
2138/* Read an MDIO register of a PHY connected to Falcon. */
2139static int falcon_mdio_read(struct net_device *net_dev,
2140 int prtad, int devad, u16 addr)
8ceee660 2141{
767e468c 2142 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 2143 efx_oword_t reg;
68e7f45e 2144 int rc;
8ceee660 2145
ab867461 2146 mutex_lock(&efx->mdio_lock);
8ceee660 2147
68e7f45e
BH
2148 /* Check MDIO not currently being accessed */
2149 rc = falcon_gmii_wait(efx);
2150 if (rc)
8ceee660
BH
2151 goto out;
2152
3e6c4538 2153 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
12d00cad 2154 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
8ceee660 2155
3e6c4538
BH
2156 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
2157 FRF_AB_MD_DEV_ADR, devad);
12d00cad 2158 efx_writeo(efx, &reg, FR_AB_MD_ID);
8ceee660
BH
2159
2160 /* Request data to be read */
3e6c4538 2161 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
12d00cad 2162 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660
BH
2163
2164 /* Wait for data to become available */
68e7f45e
BH
2165 rc = falcon_gmii_wait(efx);
2166 if (rc == 0) {
12d00cad 2167 efx_reado(efx, &reg, FR_AB_MD_RXD);
3e6c4538 2168 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
68e7f45e
BH
2169 EFX_REGDUMP(efx, "read from MDIO %d register %d.%d, got %04x\n",
2170 prtad, devad, addr, rc);
8ceee660
BH
2171 } else {
2172 /* Abort the read operation */
2173 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
2174 FRF_AB_MD_RIC, 0,
2175 FRF_AB_MD_GC, 1);
12d00cad 2176 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660 2177
68e7f45e
BH
2178 EFX_LOG(efx, "read from MDIO %d register %d.%d, got error %d\n",
2179 prtad, devad, addr, rc);
8ceee660
BH
2180 }
2181
ab867461
SH
2182out:
2183 mutex_unlock(&efx->mdio_lock);
68e7f45e 2184 return rc;
8ceee660
BH
2185}
2186
26deba50
SH
2187static void falcon_clock_mac(struct efx_nic *efx)
2188{
2189 unsigned strap_val;
2190 efx_oword_t nic_stat;
2191
2192 /* Configure the NIC generated MAC clock correctly */
2193 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
2194 strap_val = EFX_IS10G(efx) ? 5 : 3;
daeda630 2195 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
26deba50
SH
2196 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP_EN, 1);
2197 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP, strap_val);
2198 efx_writeo(efx, &nic_stat, FR_AB_NIC_STAT);
2199 } else {
2200 /* Falcon A1 does not support 1G/10G speed switching
2201 * and must not be used with a PHY that does. */
2202 BUG_ON(EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_PINS) !=
2203 strap_val);
2204 }
2205}
2206
177dfcd8
BH
2207int falcon_switch_mac(struct efx_nic *efx)
2208{
2209 struct efx_mac_operations *old_mac_op = efx->mac_op;
55edc6e6
BH
2210 struct falcon_nic_data *nic_data = efx->nic_data;
2211 unsigned int stats_done_offset;
1974cc20
BH
2212 int rc = 0;
2213
2214 /* Don't try to fetch MAC stats while we're switching MACs */
55edc6e6 2215 falcon_stop_nic_stats(efx);
177dfcd8 2216
0cc12838 2217 WARN_ON(!mutex_is_locked(&efx->mac_lock));
177dfcd8
BH
2218 efx->mac_op = (EFX_IS10G(efx) ?
2219 &falcon_xmac_operations : &falcon_gmac_operations);
177dfcd8 2220
55edc6e6
BH
2221 if (EFX_IS10G(efx))
2222 stats_done_offset = XgDmaDone_offset;
2223 else
2224 stats_done_offset = GDmaDone_offset;
2225 nic_data->stats_dma_done = efx->stats_buffer.addr + stats_done_offset;
2226
0cc12838 2227 if (old_mac_op == efx->mac_op)
1974cc20 2228 goto out;
177dfcd8 2229
26deba50
SH
2230 falcon_clock_mac(efx);
2231
177dfcd8 2232 EFX_LOG(efx, "selected %cMAC\n", EFX_IS10G(efx) ? 'X' : 'G');
0cc12838 2233 /* Not all macs support a mac-level link state */
9007b9fa 2234 efx->xmac_poll_required = false;
0cc12838 2235
1974cc20
BH
2236 rc = falcon_reset_macs(efx);
2237out:
55edc6e6 2238 falcon_start_nic_stats(efx);
1974cc20 2239 return rc;
177dfcd8
BH
2240}
2241
8ceee660
BH
2242/* This call is responsible for hooking in the MAC and PHY operations */
2243int falcon_probe_port(struct efx_nic *efx)
2244{
2245 int rc;
2246
96c45726
BH
2247 switch (efx->phy_type) {
2248 case PHY_TYPE_SFX7101:
2249 efx->phy_op = &falcon_sfx7101_phy_ops;
2250 break;
2251 case PHY_TYPE_SFT9001A:
2252 case PHY_TYPE_SFT9001B:
2253 efx->phy_op = &falcon_sft9001_phy_ops;
2254 break;
2255 case PHY_TYPE_QT2022C2:
2256 case PHY_TYPE_QT2025C:
b37b62fe 2257 efx->phy_op = &falcon_qt202x_phy_ops;
96c45726
BH
2258 break;
2259 default:
2260 EFX_ERR(efx, "Unknown PHY type %d\n",
2261 efx->phy_type);
2262 return -ENODEV;
2263 }
2264
2265 if (efx->phy_op->macs & EFX_XMAC)
2266 efx->loopback_modes |= ((1 << LOOPBACK_XGMII) |
2267 (1 << LOOPBACK_XGXS) |
2268 (1 << LOOPBACK_XAUI));
2269 if (efx->phy_op->macs & EFX_GMAC)
2270 efx->loopback_modes |= (1 << LOOPBACK_GMAC);
2271 efx->loopback_modes |= efx->phy_op->loopbacks;
8ceee660 2272
68e7f45e
BH
2273 /* Set up MDIO structure for PHY */
2274 efx->mdio.mmds = efx->phy_op->mmds;
2275 efx->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
2276 efx->mdio.mdio_read = falcon_mdio_read;
2277 efx->mdio.mdio_write = falcon_mdio_write;
8ceee660 2278
b895d73e
SH
2279 /* Initial assumption */
2280 efx->link_state.speed = 10000;
2281 efx->link_state.fd = true;
2282
8ceee660 2283 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
daeda630 2284 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
04cc8cac 2285 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
8ceee660 2286 else
04cc8cac 2287 efx->wanted_fc = EFX_FC_RX;
8ceee660
BH
2288
2289 /* Allocate buffer for stats */
2290 rc = falcon_alloc_buffer(efx, &efx->stats_buffer,
2291 FALCON_MAC_STATS_SIZE);
2292 if (rc)
2293 return rc;
9c8976a1
JSR
2294 EFX_LOG(efx, "stats buffer at %llx (virt %p phys %llx)\n",
2295 (u64)efx->stats_buffer.dma_addr,
8ceee660 2296 efx->stats_buffer.addr,
9c8976a1 2297 (u64)virt_to_phys(efx->stats_buffer.addr));
8ceee660
BH
2298
2299 return 0;
2300}
2301
2302void falcon_remove_port(struct efx_nic *efx)
2303{
2304 falcon_free_buffer(efx, &efx->stats_buffer);
2305}
2306
2307/**************************************************************************
2308 *
2309 * Multicast filtering
2310 *
2311 **************************************************************************
2312 */
2313
8be4f3e6 2314void falcon_push_multicast_hash(struct efx_nic *efx)
8ceee660
BH
2315{
2316 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
2317
8be4f3e6 2318 WARN_ON(!mutex_is_locked(&efx->mac_lock));
8ceee660 2319
12d00cad
BH
2320 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
2321 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
8ceee660
BH
2322}
2323
8c8661e4
BH
2324
2325/**************************************************************************
2326 *
2327 * Falcon test code
2328 *
2329 **************************************************************************/
2330
2331int falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
2332{
2333 struct falcon_nvconfig *nvconfig;
2334 struct efx_spi_device *spi;
2335 void *region;
2336 int rc, magic_num, struct_ver;
2337 __le16 *word, *limit;
2338 u32 csum;
2339
2f7f5730
BH
2340 spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom;
2341 if (!spi)
2342 return -EINVAL;
2343
0a95f563 2344 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
8c8661e4
BH
2345 if (!region)
2346 return -ENOMEM;
3e6c4538 2347 nvconfig = region + FALCON_NVCONFIG_OFFSET;
8c8661e4 2348
f4150724 2349 mutex_lock(&efx->spi_lock);
0a95f563 2350 rc = falcon_spi_read(spi, 0, FALCON_NVCONFIG_END, NULL, region);
f4150724 2351 mutex_unlock(&efx->spi_lock);
8c8661e4
BH
2352 if (rc) {
2353 EFX_ERR(efx, "Failed to read %s\n",
2354 efx->spi_flash ? "flash" : "EEPROM");
2355 rc = -EIO;
2356 goto out;
2357 }
2358
2359 magic_num = le16_to_cpu(nvconfig->board_magic_num);
2360 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
2361
2362 rc = -EINVAL;
3e6c4538 2363 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
8c8661e4
BH
2364 EFX_ERR(efx, "NVRAM bad magic 0x%x\n", magic_num);
2365 goto out;
2366 }
2367 if (struct_ver < 2) {
2368 EFX_ERR(efx, "NVRAM has ancient version 0x%x\n", struct_ver);
2369 goto out;
2370 } else if (struct_ver < 4) {
2371 word = &nvconfig->board_magic_num;
2372 limit = (__le16 *) (nvconfig + 1);
2373 } else {
2374 word = region;
0a95f563 2375 limit = region + FALCON_NVCONFIG_END;
8c8661e4
BH
2376 }
2377 for (csum = 0; word < limit; ++word)
2378 csum += le16_to_cpu(*word);
2379
2380 if (~csum & 0xffff) {
2381 EFX_ERR(efx, "NVRAM has incorrect checksum\n");
2382 goto out;
2383 }
2384
2385 rc = 0;
2386 if (nvconfig_out)
2387 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
2388
2389 out:
2390 kfree(region);
2391 return rc;
2392}
2393
2394/* Registers tested in the falcon register test */
2395static struct {
2396 unsigned address;
2397 efx_oword_t mask;
2398} efx_test_registers[] = {
3e6c4538 2399 { FR_AZ_ADR_REGION,
8c8661e4 2400 EFX_OWORD32(0x0001FFFF, 0x0001FFFF, 0x0001FFFF, 0x0001FFFF) },
3e6c4538 2401 { FR_AZ_RX_CFG,
8c8661e4 2402 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
3e6c4538 2403 { FR_AZ_TX_CFG,
8c8661e4 2404 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2405 { FR_AZ_TX_RESERVED,
8c8661e4 2406 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
3e6c4538 2407 { FR_AB_MAC_CTRL,
8c8661e4 2408 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2409 { FR_AZ_SRM_TX_DC_CFG,
8c8661e4 2410 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2411 { FR_AZ_RX_DC_CFG,
8c8661e4 2412 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2413 { FR_AZ_RX_DC_PF_WM,
8c8661e4 2414 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2415 { FR_BZ_DP_CTRL,
8c8661e4 2416 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2417 { FR_AB_GM_CFG2,
177dfcd8 2418 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2419 { FR_AB_GMF_CFG0,
177dfcd8 2420 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2421 { FR_AB_XM_GLB_CFG,
8c8661e4 2422 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2423 { FR_AB_XM_TX_CFG,
8c8661e4 2424 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2425 { FR_AB_XM_RX_CFG,
8c8661e4 2426 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2427 { FR_AB_XM_RX_PARAM,
8c8661e4 2428 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2429 { FR_AB_XM_FC,
8c8661e4 2430 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2431 { FR_AB_XM_ADR_LO,
8c8661e4 2432 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 2433 { FR_AB_XX_SD_CTL,
8c8661e4
BH
2434 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
2435};
2436
2437static bool efx_masked_compare_oword(const efx_oword_t *a, const efx_oword_t *b,
2438 const efx_oword_t *mask)
2439{
2440 return ((a->u64[0] ^ b->u64[0]) & mask->u64[0]) ||
2441 ((a->u64[1] ^ b->u64[1]) & mask->u64[1]);
2442}
2443
2444int falcon_test_registers(struct efx_nic *efx)
2445{
2446 unsigned address = 0, i, j;
2447 efx_oword_t mask, imask, original, reg, buf;
2448
2449 /* Falcon should be in loopback to isolate the XMAC from the PHY */
2450 WARN_ON(!LOOPBACK_INTERNAL(efx));
2451
2452 for (i = 0; i < ARRAY_SIZE(efx_test_registers); ++i) {
2453 address = efx_test_registers[i].address;
2454 mask = imask = efx_test_registers[i].mask;
2455 EFX_INVERT_OWORD(imask);
2456
12d00cad 2457 efx_reado(efx, &original, address);
8c8661e4
BH
2458
2459 /* bit sweep on and off */
2460 for (j = 0; j < 128; j++) {
2461 if (!EFX_EXTRACT_OWORD32(mask, j, j))
2462 continue;
2463
2464 /* Test this testable bit can be set in isolation */
2465 EFX_AND_OWORD(reg, original, mask);
2466 EFX_SET_OWORD32(reg, j, j, 1);
2467
12d00cad
BH
2468 efx_writeo(efx, &reg, address);
2469 efx_reado(efx, &buf, address);
8c8661e4
BH
2470
2471 if (efx_masked_compare_oword(&reg, &buf, &mask))
2472 goto fail;
2473
2474 /* Test this testable bit can be cleared in isolation */
2475 EFX_OR_OWORD(reg, original, mask);
2476 EFX_SET_OWORD32(reg, j, j, 0);
2477
12d00cad
BH
2478 efx_writeo(efx, &reg, address);
2479 efx_reado(efx, &buf, address);
8c8661e4
BH
2480
2481 if (efx_masked_compare_oword(&reg, &buf, &mask))
2482 goto fail;
2483 }
2484
12d00cad 2485 efx_writeo(efx, &original, address);
8c8661e4
BH
2486 }
2487
2488 return 0;
2489
2490fail:
2491 EFX_ERR(efx, "wrote "EFX_OWORD_FMT" read "EFX_OWORD_FMT
2492 " at address 0x%x mask "EFX_OWORD_FMT"\n", EFX_OWORD_VAL(reg),
2493 EFX_OWORD_VAL(buf), address, EFX_OWORD_VAL(mask));
2494 return -EIO;
2495}
2496
8ceee660
BH
2497/**************************************************************************
2498 *
2499 * Device reset
2500 *
2501 **************************************************************************
2502 */
2503
2504/* Resets NIC to known state. This routine must be called in process
2505 * context and is allowed to sleep. */
2506int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
2507{
2508 struct falcon_nic_data *nic_data = efx->nic_data;
2509 efx_oword_t glb_ctl_reg_ker;
2510 int rc;
2511
c459302d 2512 EFX_LOG(efx, "performing %s hardware reset\n", RESET_TYPE(method));
8ceee660
BH
2513
2514 /* Initiate device reset */
2515 if (method == RESET_TYPE_WORLD) {
2516 rc = pci_save_state(efx->pci_dev);
2517 if (rc) {
2518 EFX_ERR(efx, "failed to backup PCI state of primary "
2519 "function prior to hardware reset\n");
2520 goto fail1;
2521 }
2522 if (FALCON_IS_DUAL_FUNC(efx)) {
2523 rc = pci_save_state(nic_data->pci_dev2);
2524 if (rc) {
2525 EFX_ERR(efx, "failed to backup PCI state of "
2526 "secondary function prior to "
2527 "hardware reset\n");
2528 goto fail2;
2529 }
2530 }
2531
2532 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
3e6c4538
BH
2533 FRF_AB_EXT_PHY_RST_DUR,
2534 FFE_AB_EXT_PHY_RST_DUR_10240US,
2535 FRF_AB_SWRST, 1);
8ceee660 2536 } else {
8ceee660 2537 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
3e6c4538
BH
2538 /* exclude PHY from "invisible" reset */
2539 FRF_AB_EXT_PHY_RST_CTL,
2540 method == RESET_TYPE_INVISIBLE,
2541 /* exclude EEPROM/flash and PCIe */
2542 FRF_AB_PCIE_CORE_RST_CTL, 1,
2543 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
2544 FRF_AB_PCIE_SD_RST_CTL, 1,
2545 FRF_AB_EE_RST_CTL, 1,
2546 FRF_AB_EXT_PHY_RST_DUR,
2547 FFE_AB_EXT_PHY_RST_DUR_10240US,
2548 FRF_AB_SWRST, 1);
2549 }
12d00cad 2550 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
8ceee660
BH
2551
2552 EFX_LOG(efx, "waiting for hardware reset\n");
2553 schedule_timeout_uninterruptible(HZ / 20);
2554
2555 /* Restore PCI configuration if needed */
2556 if (method == RESET_TYPE_WORLD) {
2557 if (FALCON_IS_DUAL_FUNC(efx)) {
2558 rc = pci_restore_state(nic_data->pci_dev2);
2559 if (rc) {
2560 EFX_ERR(efx, "failed to restore PCI config for "
2561 "the secondary function\n");
2562 goto fail3;
2563 }
2564 }
2565 rc = pci_restore_state(efx->pci_dev);
2566 if (rc) {
2567 EFX_ERR(efx, "failed to restore PCI config for the "
2568 "primary function\n");
2569 goto fail4;
2570 }
2571 EFX_LOG(efx, "successfully restored PCI config\n");
2572 }
2573
2574 /* Assert that reset complete */
12d00cad 2575 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
3e6c4538 2576 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
8ceee660
BH
2577 rc = -ETIMEDOUT;
2578 EFX_ERR(efx, "timed out waiting for hardware reset\n");
2579 goto fail5;
2580 }
2581 EFX_LOG(efx, "hardware reset complete\n");
2582
2583 return 0;
2584
2585 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
2586fail2:
2587fail3:
2588 pci_restore_state(efx->pci_dev);
2589fail1:
2590fail4:
2591fail5:
2592 return rc;
2593}
2594
fe75820b
BH
2595void falcon_monitor(struct efx_nic *efx)
2596{
fdaa9aed 2597 bool link_changed;
fe75820b
BH
2598 int rc;
2599
fdaa9aed
SH
2600 BUG_ON(!mutex_is_locked(&efx->mac_lock));
2601
fe75820b
BH
2602 rc = falcon_board(efx)->type->monitor(efx);
2603 if (rc) {
2604 EFX_ERR(efx, "Board sensor %s; shutting down PHY\n",
2605 (rc == -ERANGE) ? "reported fault" : "failed");
2606 efx->phy_mode |= PHY_MODE_LOW_POWER;
fdaa9aed 2607 __efx_reconfigure_port(efx);
fe75820b 2608 }
fdaa9aed
SH
2609
2610 if (LOOPBACK_INTERNAL(efx))
2611 link_changed = falcon_loopback_link_poll(efx);
2612 else
2613 link_changed = efx->phy_op->poll(efx);
2614
2615 if (link_changed) {
2616 falcon_stop_nic_stats(efx);
2617 falcon_deconfigure_mac_wrapper(efx);
2618
2619 falcon_switch_mac(efx);
2620 efx->mac_op->reconfigure(efx);
2621
2622 falcon_start_nic_stats(efx);
2623
2624 efx_link_status_changed(efx);
2625 }
2626
9007b9fa
BH
2627 if (EFX_IS10G(efx))
2628 falcon_poll_xmac(efx);
fe75820b
BH
2629}
2630
8ceee660
BH
2631/* Zeroes out the SRAM contents. This routine must be called in
2632 * process context and is allowed to sleep.
2633 */
2634static int falcon_reset_sram(struct efx_nic *efx)
2635{
2636 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
2637 int count;
2638
2639 /* Set the SRAM wake/sleep GPIO appropriately. */
12d00cad 2640 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
3e6c4538
BH
2641 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
2642 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
12d00cad 2643 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
8ceee660
BH
2644
2645 /* Initiate SRAM reset */
2646 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
3e6c4538
BH
2647 FRF_AZ_SRM_INIT_EN, 1,
2648 FRF_AZ_SRM_NB_SZ, 0);
12d00cad 2649 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
8ceee660
BH
2650
2651 /* Wait for SRAM reset to complete */
2652 count = 0;
2653 do {
2654 EFX_LOG(efx, "waiting for SRAM reset (attempt %d)...\n", count);
2655
2656 /* SRAM reset is slow; expect around 16ms */
2657 schedule_timeout_uninterruptible(HZ / 50);
2658
2659 /* Check for reset complete */
12d00cad 2660 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
3e6c4538 2661 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
8ceee660
BH
2662 EFX_LOG(efx, "SRAM reset complete\n");
2663
2664 return 0;
2665 }
2666 } while (++count < 20); /* wait upto 0.4 sec */
2667
2668 EFX_ERR(efx, "timed out waiting for SRAM reset\n");
2669 return -ETIMEDOUT;
2670}
2671
4a5b504d
BH
2672static int falcon_spi_device_init(struct efx_nic *efx,
2673 struct efx_spi_device **spi_device_ret,
2674 unsigned int device_id, u32 device_type)
2675{
2676 struct efx_spi_device *spi_device;
2677
2678 if (device_type != 0) {
0c53d8c8 2679 spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL);
4a5b504d
BH
2680 if (!spi_device)
2681 return -ENOMEM;
2682 spi_device->device_id = device_id;
2683 spi_device->size =
2684 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
2685 spi_device->addr_len =
2686 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
2687 spi_device->munge_address = (spi_device->size == 1 << 9 &&
2688 spi_device->addr_len == 1);
f4150724
BH
2689 spi_device->erase_command =
2690 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
2691 spi_device->erase_size =
2692 1 << SPI_DEV_TYPE_FIELD(device_type,
2693 SPI_DEV_TYPE_ERASE_SIZE);
4a5b504d
BH
2694 spi_device->block_size =
2695 1 << SPI_DEV_TYPE_FIELD(device_type,
2696 SPI_DEV_TYPE_BLOCK_SIZE);
2697
2698 spi_device->efx = efx;
2699 } else {
2700 spi_device = NULL;
2701 }
2702
2703 kfree(*spi_device_ret);
2704 *spi_device_ret = spi_device;
2705 return 0;
2706}
2707
2708
2709static void falcon_remove_spi_devices(struct efx_nic *efx)
2710{
2711 kfree(efx->spi_eeprom);
2712 efx->spi_eeprom = NULL;
2713 kfree(efx->spi_flash);
2714 efx->spi_flash = NULL;
2715}
2716
8ceee660
BH
2717/* Extract non-volatile configuration */
2718static int falcon_probe_nvconfig(struct efx_nic *efx)
2719{
2720 struct falcon_nvconfig *nvconfig;
8c8661e4 2721 int board_rev;
8ceee660
BH
2722 int rc;
2723
8ceee660 2724 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
4a5b504d
BH
2725 if (!nvconfig)
2726 return -ENOMEM;
8ceee660 2727
8c8661e4
BH
2728 rc = falcon_read_nvram(efx, nvconfig);
2729 if (rc == -EINVAL) {
2730 EFX_ERR(efx, "NVRAM is invalid therefore using defaults\n");
8ceee660 2731 efx->phy_type = PHY_TYPE_NONE;
68e7f45e 2732 efx->mdio.prtad = MDIO_PRTAD_NONE;
8ceee660 2733 board_rev = 0;
8c8661e4
BH
2734 rc = 0;
2735 } else if (rc) {
2736 goto fail1;
8ceee660
BH
2737 } else {
2738 struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2;
4a5b504d 2739 struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3;
8ceee660
BH
2740
2741 efx->phy_type = v2->port0_phy_type;
68e7f45e 2742 efx->mdio.prtad = v2->port0_phy_addr;
8ceee660 2743 board_rev = le16_to_cpu(v2->board_revision);
4a5b504d 2744
8c8661e4 2745 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
3e6c4538
BH
2746 rc = falcon_spi_device_init(
2747 efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
2748 le32_to_cpu(v3->spi_device_type
2749 [FFE_AB_SPI_DEVICE_FLASH]));
4a5b504d
BH
2750 if (rc)
2751 goto fail2;
3e6c4538
BH
2752 rc = falcon_spi_device_init(
2753 efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
2754 le32_to_cpu(v3->spi_device_type
2755 [FFE_AB_SPI_DEVICE_EEPROM]));
4a5b504d
BH
2756 if (rc)
2757 goto fail2;
2758 }
8ceee660
BH
2759 }
2760
8c8661e4
BH
2761 /* Read the MAC addresses */
2762 memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);
2763
68e7f45e 2764 EFX_LOG(efx, "PHY is %d phy_id %d\n", efx->phy_type, efx->mdio.prtad);
8ceee660 2765
3473a5b1 2766 falcon_probe_board(efx, board_rev);
8ceee660 2767
4a5b504d
BH
2768 kfree(nvconfig);
2769 return 0;
2770
2771 fail2:
2772 falcon_remove_spi_devices(efx);
2773 fail1:
8ceee660
BH
2774 kfree(nvconfig);
2775 return rc;
2776}
2777
2778/* Probe the NIC variant (revision, ASIC vs FPGA, function count, port
2779 * count, port speed). Set workaround and feature flags accordingly.
2780 */
2781static int falcon_probe_nic_variant(struct efx_nic *efx)
2782{
2783 efx_oword_t altera_build;
177dfcd8 2784 efx_oword_t nic_stat;
8ceee660 2785
12d00cad 2786 efx_reado(efx, &altera_build, FR_AZ_ALTERA_BUILD);
3e6c4538 2787 if (EFX_OWORD_FIELD(altera_build, FRF_AZ_ALTERA_BUILD_VER)) {
8ceee660
BH
2788 EFX_ERR(efx, "Falcon FPGA not supported\n");
2789 return -ENODEV;
2790 }
2791
12d00cad 2792 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
177dfcd8 2793
daeda630
BH
2794 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
2795 u8 pci_rev = efx->pci_dev->revision;
8ceee660 2796
daeda630
BH
2797 if ((pci_rev == 0xff) || (pci_rev == 0)) {
2798 EFX_ERR(efx, "Falcon rev A0 not supported\n");
2799 return -ENODEV;
2800 }
b895d73e
SH
2801 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
2802 EFX_ERR(efx, "Falcon rev A1 1G not supported\n");
2803 return -ENODEV;
2804 }
3e6c4538 2805 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
8ceee660
BH
2806 EFX_ERR(efx, "Falcon rev A1 PCI-X not supported\n");
2807 return -ENODEV;
2808 }
8ceee660
BH
2809 }
2810
2811 return 0;
2812}
2813
4a5b504d
BH
2814/* Probe all SPI devices on the NIC */
2815static void falcon_probe_spi_devices(struct efx_nic *efx)
2816{
2817 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
2f7f5730 2818 int boot_dev;
4a5b504d 2819
12d00cad
BH
2820 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
2821 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
2822 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
4a5b504d 2823
3e6c4538
BH
2824 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
2825 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
2826 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
2f7f5730 2827 EFX_LOG(efx, "Booted from %s\n",
3e6c4538 2828 boot_dev == FFE_AB_SPI_DEVICE_FLASH ? "flash" : "EEPROM");
2f7f5730
BH
2829 } else {
2830 /* Disable VPD and set clock dividers to safe
2831 * values for initial programming. */
2832 boot_dev = -1;
2833 EFX_LOG(efx, "Booted from internal ASIC settings;"
2834 " setting SPI config\n");
3e6c4538 2835 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
2f7f5730 2836 /* 125 MHz / 7 ~= 20 MHz */
3e6c4538 2837 FRF_AB_EE_SF_CLOCK_DIV, 7,
2f7f5730 2838 /* 125 MHz / 63 ~= 2 MHz */
3e6c4538 2839 FRF_AB_EE_EE_CLOCK_DIV, 63);
12d00cad 2840 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
4a5b504d
BH
2841 }
2842
3e6c4538
BH
2843 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
2844 falcon_spi_device_init(efx, &efx->spi_flash,
2845 FFE_AB_SPI_DEVICE_FLASH,
2f7f5730 2846 default_flash_type);
3e6c4538
BH
2847 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
2848 falcon_spi_device_init(efx, &efx->spi_eeprom,
2849 FFE_AB_SPI_DEVICE_EEPROM,
2f7f5730 2850 large_eeprom_type);
4a5b504d
BH
2851}
2852
8ceee660
BH
2853int falcon_probe_nic(struct efx_nic *efx)
2854{
2855 struct falcon_nic_data *nic_data;
e775fb93 2856 struct falcon_board *board;
8ceee660
BH
2857 int rc;
2858
8ceee660
BH
2859 /* Allocate storage for hardware specific data */
2860 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
88c59425
BH
2861 if (!nic_data)
2862 return -ENOMEM;
5daab96d 2863 efx->nic_data = nic_data;
8ceee660
BH
2864
2865 /* Determine number of ports etc. */
2866 rc = falcon_probe_nic_variant(efx);
2867 if (rc)
2868 goto fail1;
2869
2870 /* Probe secondary function if expected */
2871 if (FALCON_IS_DUAL_FUNC(efx)) {
2872 struct pci_dev *dev = pci_dev_get(efx->pci_dev);
2873
2874 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
2875 dev))) {
2876 if (dev->bus == efx->pci_dev->bus &&
2877 dev->devfn == efx->pci_dev->devfn + 1) {
2878 nic_data->pci_dev2 = dev;
2879 break;
2880 }
2881 }
2882 if (!nic_data->pci_dev2) {
2883 EFX_ERR(efx, "failed to find secondary function\n");
2884 rc = -ENODEV;
2885 goto fail2;
2886 }
2887 }
2888
2889 /* Now we can reset the NIC */
2890 rc = falcon_reset_hw(efx, RESET_TYPE_ALL);
2891 if (rc) {
2892 EFX_ERR(efx, "failed to reset NIC\n");
2893 goto fail3;
2894 }
2895
2896 /* Allocate memory for INT_KER */
2897 rc = falcon_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
2898 if (rc)
2899 goto fail4;
2900 BUG_ON(efx->irq_status.dma_addr & 0x0f);
2901
9c8976a1
JSR
2902 EFX_LOG(efx, "INT_KER at %llx (virt %p phys %llx)\n",
2903 (u64)efx->irq_status.dma_addr,
2904 efx->irq_status.addr, (u64)virt_to_phys(efx->irq_status.addr));
8ceee660 2905
4a5b504d
BH
2906 falcon_probe_spi_devices(efx);
2907
8ceee660
BH
2908 /* Read in the non-volatile configuration */
2909 rc = falcon_probe_nvconfig(efx);
2910 if (rc)
2911 goto fail5;
2912
37b5a603 2913 /* Initialise I2C adapter */
e775fb93
BH
2914 board = falcon_board(efx);
2915 board->i2c_adap.owner = THIS_MODULE;
2916 board->i2c_data = falcon_i2c_bit_operations;
2917 board->i2c_data.data = efx;
2918 board->i2c_adap.algo_data = &board->i2c_data;
2919 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
2920 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
2921 sizeof(board->i2c_adap.name));
2922 rc = i2c_bit_add_bus(&board->i2c_adap);
37b5a603
BH
2923 if (rc)
2924 goto fail5;
2925
44838a44 2926 rc = falcon_board(efx)->type->init(efx);
278c0621
BH
2927 if (rc) {
2928 EFX_ERR(efx, "failed to initialise board\n");
2929 goto fail6;
2930 }
2931
55edc6e6
BH
2932 nic_data->stats_disable_count = 1;
2933 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
2934 (unsigned long)efx);
2935
8ceee660
BH
2936 return 0;
2937
278c0621 2938 fail6:
e775fb93
BH
2939 BUG_ON(i2c_del_adapter(&board->i2c_adap));
2940 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
8ceee660 2941 fail5:
4a5b504d 2942 falcon_remove_spi_devices(efx);
8ceee660
BH
2943 falcon_free_buffer(efx, &efx->irq_status);
2944 fail4:
8ceee660
BH
2945 fail3:
2946 if (nic_data->pci_dev2) {
2947 pci_dev_put(nic_data->pci_dev2);
2948 nic_data->pci_dev2 = NULL;
2949 }
2950 fail2:
8ceee660
BH
2951 fail1:
2952 kfree(efx->nic_data);
2953 return rc;
2954}
2955
56241ceb
BH
2956static void falcon_init_rx_cfg(struct efx_nic *efx)
2957{
2958 /* Prior to Siena the RX DMA engine will split each frame at
2959 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
2960 * be so large that that never happens. */
2961 const unsigned huge_buf_size = (3 * 4096) >> 5;
2962 /* RX control FIFO thresholds (32 entries) */
2963 const unsigned ctrl_xon_thr = 20;
2964 const unsigned ctrl_xoff_thr = 25;
2965 /* RX data FIFO thresholds (256-byte units; size varies) */
625b4514
BH
2966 int data_xon_thr = rx_xon_thresh_bytes >> 8;
2967 int data_xoff_thr = rx_xoff_thresh_bytes >> 8;
56241ceb
BH
2968 efx_oword_t reg;
2969
12d00cad 2970 efx_reado(efx, &reg, FR_AZ_RX_CFG);
daeda630 2971 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
625b4514
BH
2972 /* Data FIFO size is 5.5K */
2973 if (data_xon_thr < 0)
2974 data_xon_thr = 512 >> 8;
2975 if (data_xoff_thr < 0)
2976 data_xoff_thr = 2048 >> 8;
3e6c4538
BH
2977 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
2978 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
2979 huge_buf_size);
2980 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
2981 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
2982 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
2983 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
56241ceb 2984 } else {
625b4514
BH
2985 /* Data FIFO size is 80K; register fields moved */
2986 if (data_xon_thr < 0)
2987 data_xon_thr = 27648 >> 8; /* ~3*max MTU */
2988 if (data_xoff_thr < 0)
2989 data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
3e6c4538
BH
2990 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
2991 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
2992 huge_buf_size);
2993 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
2994 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
2995 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
2996 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
2997 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
56241ceb 2998 }
4b0d29dc
BH
2999 /* Always enable XOFF signal from RX FIFO. We enable
3000 * or disable transmission of pause frames at the MAC. */
3001 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
12d00cad 3002 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
56241ceb
BH
3003}
3004
8ceee660
BH
3005/* This call performs hardware-specific global initialisation, such as
3006 * defining the descriptor cache sizes and number of RSS channels.
3007 * It does not set up any buffers, descriptor rings or event queues.
3008 */
3009int falcon_init_nic(struct efx_nic *efx)
3010{
8ceee660 3011 efx_oword_t temp;
8ceee660
BH
3012 int rc;
3013
8ceee660 3014 /* Use on-chip SRAM */
12d00cad 3015 efx_reado(efx, &temp, FR_AB_NIC_STAT);
3e6c4538 3016 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
12d00cad 3017 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
8ceee660 3018
6f158d5f 3019 /* Set the source of the GMAC clock */
daeda630 3020 if (efx_nic_rev(efx) == EFX_REV_FALCON_B0) {
12d00cad 3021 efx_reado(efx, &temp, FR_AB_GPIO_CTL);
3e6c4538 3022 EFX_SET_OWORD_FIELD(temp, FRF_AB_USE_NIC_CLK, true);
12d00cad 3023 efx_writeo(efx, &temp, FR_AB_GPIO_CTL);
6f158d5f
BH
3024 }
3025
26deba50
SH
3026 /* Select the correct MAC */
3027 falcon_clock_mac(efx);
3028
8ceee660
BH
3029 rc = falcon_reset_sram(efx);
3030 if (rc)
3031 return rc;
3032
3033 /* Set positions of descriptor caches in SRAM. */
0228f5cd
BH
3034 EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_TX_DC_BASE_ADR,
3035 efx->type->tx_dc_base / 8);
12d00cad 3036 efx_writeo(efx, &temp, FR_AZ_SRM_TX_DC_CFG);
0228f5cd
BH
3037 EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_RX_DC_BASE_ADR,
3038 efx->type->rx_dc_base / 8);
12d00cad 3039 efx_writeo(efx, &temp, FR_AZ_SRM_RX_DC_CFG);
8ceee660
BH
3040
3041 /* Set TX descriptor cache size. */
46e1ac0f 3042 BUILD_BUG_ON(TX_DC_ENTRIES != (8 << TX_DC_ENTRIES_ORDER));
3e6c4538 3043 EFX_POPULATE_OWORD_1(temp, FRF_AZ_TX_DC_SIZE, TX_DC_ENTRIES_ORDER);
12d00cad 3044 efx_writeo(efx, &temp, FR_AZ_TX_DC_CFG);
8ceee660
BH
3045
3046 /* Set RX descriptor cache size. Set low watermark to size-8, as
3047 * this allows most efficient prefetching.
3048 */
46e1ac0f 3049 BUILD_BUG_ON(RX_DC_ENTRIES != (8 << RX_DC_ENTRIES_ORDER));
3e6c4538 3050 EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_SIZE, RX_DC_ENTRIES_ORDER);
12d00cad 3051 efx_writeo(efx, &temp, FR_AZ_RX_DC_CFG);
3e6c4538 3052 EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_PF_LWM, RX_DC_ENTRIES - 8);
12d00cad 3053 efx_writeo(efx, &temp, FR_AZ_RX_DC_PF_WM);
8ceee660 3054
39e60212
BH
3055 /* Program INT_KER address */
3056 EFX_POPULATE_OWORD_2(temp,
3057 FRF_AZ_NORM_INT_VEC_DIS_KER,
3058 EFX_INT_MODE_USE_MSI(efx),
3059 FRF_AZ_INT_ADR_KER, efx->irq_status.dma_addr);
3060 efx_writeo(efx, &temp, FR_AZ_INT_ADR_KER);
3061
8ceee660
BH
3062 /* Clear the parity enables on the TX data fifos as
3063 * they produce false parity errors because of timing issues
3064 */
3065 if (EFX_WORKAROUND_5129(efx)) {
12d00cad 3066 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
3e6c4538 3067 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
12d00cad 3068 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
8ceee660
BH
3069 }
3070
3071 /* Enable all the genuinely fatal interrupts. (They are still
3072 * masked by the overall interrupt mask, controlled by
3073 * falcon_interrupts()).
3074 *
3075 * Note: All other fatal interrupts are enabled
3076 */
3077 EFX_POPULATE_OWORD_3(temp,
3e6c4538
BH
3078 FRF_AZ_ILL_ADR_INT_KER_EN, 1,
3079 FRF_AZ_RBUF_OWN_INT_KER_EN, 1,
3080 FRF_AZ_TBUF_OWN_INT_KER_EN, 1);
8ceee660 3081 EFX_INVERT_OWORD(temp);
12d00cad 3082 efx_writeo(efx, &temp, FR_AZ_FATAL_INTR_KER);
8ceee660 3083
8ceee660 3084 if (EFX_WORKAROUND_7244(efx)) {
12d00cad 3085 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
3e6c4538
BH
3086 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
3087 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
3088 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
3089 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
12d00cad 3090 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
8ceee660 3091 }
8ceee660
BH
3092
3093 falcon_setup_rss_indir_table(efx);
3094
3e6c4538 3095 /* XXX This is documented only for Falcon A0/A1 */
8ceee660
BH
3096 /* Setup RX. Wait for descriptor is broken and must
3097 * be disabled. RXDP recovery shouldn't be needed, but is.
3098 */
12d00cad 3099 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
3e6c4538
BH
3100 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
3101 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
8ceee660 3102 if (EFX_WORKAROUND_5583(efx))
3e6c4538 3103 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
12d00cad 3104 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
8ceee660
BH
3105
3106 /* Disable the ugly timer-based TX DMA backoff and allow TX DMA to be
3107 * controlled by the RX FIFO fill level. Set arbitration to one pkt/Q.
3108 */
12d00cad 3109 efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
3e6c4538
BH
3110 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER, 0xfe);
3111 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER_EN, 1);
3112 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_ONE_PKT_PER_Q, 1);
3113 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PUSH_EN, 0);
3114 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_DIS_NON_IP_EV, 1);
8ceee660 3115 /* Enable SW_EV to inherit in char driver - assume harmless here */
3e6c4538 3116 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_SOFT_EVT_EN, 1);
8ceee660 3117 /* Prefetch threshold 2 => fetch when descriptor cache half empty */
3e6c4538 3118 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_THRESHOLD, 2);
8ceee660 3119 /* Squash TX of packets of 16 bytes or less */
daeda630 3120 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
3e6c4538 3121 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
12d00cad 3122 efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
8ceee660
BH
3123
3124 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
3125 * descriptors (which is bad).
3126 */
12d00cad 3127 efx_reado(efx, &temp, FR_AZ_TX_CFG);
3e6c4538 3128 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
12d00cad 3129 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
8ceee660 3130
56241ceb 3131 falcon_init_rx_cfg(efx);
8ceee660
BH
3132
3133 /* Set destination of both TX and RX Flush events */
daeda630 3134 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
3e6c4538 3135 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
12d00cad 3136 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
8ceee660
BH
3137 }
3138
3139 return 0;
3140}
3141
3142void falcon_remove_nic(struct efx_nic *efx)
3143{
3144 struct falcon_nic_data *nic_data = efx->nic_data;
e775fb93 3145 struct falcon_board *board = falcon_board(efx);
37b5a603
BH
3146 int rc;
3147
44838a44 3148 board->type->fini(efx);
278c0621 3149
8c870379 3150 /* Remove I2C adapter and clear it in preparation for a retry */
e775fb93 3151 rc = i2c_del_adapter(&board->i2c_adap);
37b5a603 3152 BUG_ON(rc);
e775fb93 3153 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
8ceee660 3154
4a5b504d 3155 falcon_remove_spi_devices(efx);
8ceee660
BH
3156 falcon_free_buffer(efx, &efx->irq_status);
3157
91ad757c 3158 falcon_reset_hw(efx, RESET_TYPE_ALL);
8ceee660
BH
3159
3160 /* Release the second function after the reset */
3161 if (nic_data->pci_dev2) {
3162 pci_dev_put(nic_data->pci_dev2);
3163 nic_data->pci_dev2 = NULL;
3164 }
3165
3166 /* Tear down the private nic state */
3167 kfree(efx->nic_data);
3168 efx->nic_data = NULL;
3169}
3170
3171void falcon_update_nic_stats(struct efx_nic *efx)
3172{
55edc6e6 3173 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660
BH
3174 efx_oword_t cnt;
3175
55edc6e6
BH
3176 if (nic_data->stats_disable_count)
3177 return;
3178
12d00cad 3179 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
3e6c4538
BH
3180 efx->n_rx_nodesc_drop_cnt +=
3181 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
55edc6e6
BH
3182
3183 if (nic_data->stats_pending &&
3184 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
3185 nic_data->stats_pending = false;
3186 rmb(); /* read the done flag before the stats */
3187 efx->mac_op->update_stats(efx);
3188 }
3189}
3190
3191void falcon_start_nic_stats(struct efx_nic *efx)
3192{
3193 struct falcon_nic_data *nic_data = efx->nic_data;
3194
3195 spin_lock_bh(&efx->stats_lock);
3196 if (--nic_data->stats_disable_count == 0)
3197 falcon_stats_request(efx);
3198 spin_unlock_bh(&efx->stats_lock);
3199}
3200
3201void falcon_stop_nic_stats(struct efx_nic *efx)
3202{
3203 struct falcon_nic_data *nic_data = efx->nic_data;
3204 int i;
3205
3206 might_sleep();
3207
3208 spin_lock_bh(&efx->stats_lock);
3209 ++nic_data->stats_disable_count;
3210 spin_unlock_bh(&efx->stats_lock);
3211
3212 del_timer_sync(&nic_data->stats_timer);
3213
3214 /* Wait enough time for the most recent transfer to
3215 * complete. */
3216 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
3217 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
3218 break;
3219 msleep(1);
3220 }
3221
3222 spin_lock_bh(&efx->stats_lock);
3223 falcon_stats_complete(efx);
3224 spin_unlock_bh(&efx->stats_lock);
8ceee660
BH
3225}
3226
3227/**************************************************************************
3228 *
3229 * Revision-dependent attributes used by efx.c
3230 *
3231 **************************************************************************
3232 */
3233
daeda630 3234struct efx_nic_type falcon_a1_nic_type = {
b895d73e
SH
3235 .default_mac_ops = &falcon_xmac_operations,
3236
daeda630 3237 .revision = EFX_REV_FALCON_A1,
8ceee660 3238 .mem_map_size = 0x20000,
3e6c4538
BH
3239 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
3240 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
3241 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
3242 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
3243 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
6d51d307 3244 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
8ceee660
BH
3245 .rx_buffer_padding = 0x24,
3246 .max_interrupt_mode = EFX_INT_MODE_MSI,
3247 .phys_addr_channels = 4,
0228f5cd
BH
3248 .tx_dc_base = 0x130000,
3249 .rx_dc_base = 0x100000,
8ceee660
BH
3250};
3251
daeda630 3252struct efx_nic_type falcon_b0_nic_type = {
b895d73e
SH
3253 .default_mac_ops = &falcon_xmac_operations,
3254
daeda630 3255 .revision = EFX_REV_FALCON_B0,
8ceee660
BH
3256 /* Map everything up to and including the RSS indirection
3257 * table. Don't map MSI-X table, MSI-X PBA since Linux
3258 * requires that they not be mapped. */
3e6c4538
BH
3259 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
3260 FR_BZ_RX_INDIRECTION_TBL_STEP *
3261 FR_BZ_RX_INDIRECTION_TBL_ROWS),
3262 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
3263 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
3264 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
3265 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
3266 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
6d51d307 3267 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
8ceee660
BH
3268 .rx_buffer_padding = 0,
3269 .max_interrupt_mode = EFX_INT_MODE_MSIX,
3270 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
3271 * interrupt handler only supports 32
3272 * channels */
0228f5cd
BH
3273 .tx_dc_base = 0x130000,
3274 .rx_dc_base = 0x100000,
8ceee660
BH
3275};
3276
This page took 0.489837 seconds and 5 git commands to generate.