ath9k: rework tx queue selection and fix queue stopping/waking
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / init.c
CommitLineData
55624204
S
1/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
5a0e3ad6
TH
17#include <linux/slab.h>
18
55624204
S
19#include "ath9k.h"
20
21static char *dev_info = "ath9k";
22
23MODULE_AUTHOR("Atheros Communications");
24MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
25MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
26MODULE_LICENSE("Dual BSD/GPL");
27
28static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
29module_param_named(debug, ath9k_debug, uint, 0);
30MODULE_PARM_DESC(debug, "Debugging mask");
31
32int modparam_nohwcrypt;
33module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
34MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
35
93dbbcc4 36int led_blink;
9a75c2ff
VN
37module_param_named(blink, led_blink, int, 0444);
38MODULE_PARM_DESC(blink, "Enable LED blink on activity");
39
55624204
S
40/* We use the hw_value as an index into our private channel structure */
41
42#define CHAN2G(_freq, _idx) { \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 20, \
46}
47
48#define CHAN5G(_freq, _idx) { \
49 .band = IEEE80211_BAND_5GHZ, \
50 .center_freq = (_freq), \
51 .hw_value = (_idx), \
52 .max_power = 20, \
53}
54
55/* Some 2 GHz radios are actually tunable on 2312-2732
56 * on 5 MHz steps, we support the channels which we know
57 * we have calibration data for all cards though to make
58 * this static */
f209f529 59static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
55624204
S
60 CHAN2G(2412, 0), /* Channel 1 */
61 CHAN2G(2417, 1), /* Channel 2 */
62 CHAN2G(2422, 2), /* Channel 3 */
63 CHAN2G(2427, 3), /* Channel 4 */
64 CHAN2G(2432, 4), /* Channel 5 */
65 CHAN2G(2437, 5), /* Channel 6 */
66 CHAN2G(2442, 6), /* Channel 7 */
67 CHAN2G(2447, 7), /* Channel 8 */
68 CHAN2G(2452, 8), /* Channel 9 */
69 CHAN2G(2457, 9), /* Channel 10 */
70 CHAN2G(2462, 10), /* Channel 11 */
71 CHAN2G(2467, 11), /* Channel 12 */
72 CHAN2G(2472, 12), /* Channel 13 */
73 CHAN2G(2484, 13), /* Channel 14 */
74};
75
76/* Some 5 GHz radios are actually tunable on XXXX-YYYY
77 * on 5 MHz steps, we support the channels which we know
78 * we have calibration data for all cards though to make
79 * this static */
f209f529 80static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
55624204
S
81 /* _We_ call this UNII 1 */
82 CHAN5G(5180, 14), /* Channel 36 */
83 CHAN5G(5200, 15), /* Channel 40 */
84 CHAN5G(5220, 16), /* Channel 44 */
85 CHAN5G(5240, 17), /* Channel 48 */
86 /* _We_ call this UNII 2 */
87 CHAN5G(5260, 18), /* Channel 52 */
88 CHAN5G(5280, 19), /* Channel 56 */
89 CHAN5G(5300, 20), /* Channel 60 */
90 CHAN5G(5320, 21), /* Channel 64 */
91 /* _We_ call this "Middle band" */
92 CHAN5G(5500, 22), /* Channel 100 */
93 CHAN5G(5520, 23), /* Channel 104 */
94 CHAN5G(5540, 24), /* Channel 108 */
95 CHAN5G(5560, 25), /* Channel 112 */
96 CHAN5G(5580, 26), /* Channel 116 */
97 CHAN5G(5600, 27), /* Channel 120 */
98 CHAN5G(5620, 28), /* Channel 124 */
99 CHAN5G(5640, 29), /* Channel 128 */
100 CHAN5G(5660, 30), /* Channel 132 */
101 CHAN5G(5680, 31), /* Channel 136 */
102 CHAN5G(5700, 32), /* Channel 140 */
103 /* _We_ call this UNII 3 */
104 CHAN5G(5745, 33), /* Channel 149 */
105 CHAN5G(5765, 34), /* Channel 153 */
106 CHAN5G(5785, 35), /* Channel 157 */
107 CHAN5G(5805, 36), /* Channel 161 */
108 CHAN5G(5825, 37), /* Channel 165 */
109};
110
111/* Atheros hardware rate code addition for short premble */
112#define SHPCHECK(__hw_rate, __flags) \
113 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
114
115#define RATE(_bitrate, _hw_rate, _flags) { \
116 .bitrate = (_bitrate), \
117 .flags = (_flags), \
118 .hw_value = (_hw_rate), \
119 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
120}
121
122static struct ieee80211_rate ath9k_legacy_rates[] = {
123 RATE(10, 0x1b, 0),
124 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
125 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
126 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
127 RATE(60, 0x0b, 0),
128 RATE(90, 0x0f, 0),
129 RATE(120, 0x0a, 0),
130 RATE(180, 0x0e, 0),
131 RATE(240, 0x09, 0),
132 RATE(360, 0x0d, 0),
133 RATE(480, 0x08, 0),
134 RATE(540, 0x0c, 0),
135};
136
285f2dda 137static void ath9k_deinit_softc(struct ath_softc *sc);
55624204
S
138
139/*
140 * Read and write, they both share the same lock. We do this to serialize
141 * reads and writes on Atheros 802.11n PCI devices only. This is required
142 * as the FIFO on these devices can only accept sanely 2 requests.
143 */
144
145static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
146{
147 struct ath_hw *ah = (struct ath_hw *) hw_priv;
148 struct ath_common *common = ath9k_hw_common(ah);
149 struct ath_softc *sc = (struct ath_softc *) common->priv;
150
151 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
152 unsigned long flags;
153 spin_lock_irqsave(&sc->sc_serial_rw, flags);
154 iowrite32(val, sc->mem + reg_offset);
155 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
156 } else
157 iowrite32(val, sc->mem + reg_offset);
158}
159
160static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
161{
162 struct ath_hw *ah = (struct ath_hw *) hw_priv;
163 struct ath_common *common = ath9k_hw_common(ah);
164 struct ath_softc *sc = (struct ath_softc *) common->priv;
165 u32 val;
166
167 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
168 unsigned long flags;
169 spin_lock_irqsave(&sc->sc_serial_rw, flags);
170 val = ioread32(sc->mem + reg_offset);
171 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
172 } else
173 val = ioread32(sc->mem + reg_offset);
174 return val;
175}
176
177static const struct ath_ops ath9k_common_ops = {
178 .read = ath9k_ioread32,
179 .write = ath9k_iowrite32,
180};
181
182/**************************/
183/* Initialization */
184/**************************/
185
186static void setup_ht_cap(struct ath_softc *sc,
187 struct ieee80211_sta_ht_cap *ht_info)
188{
3bb065a7
FF
189 struct ath_hw *ah = sc->sc_ah;
190 struct ath_common *common = ath9k_hw_common(ah);
55624204 191 u8 tx_streams, rx_streams;
3bb065a7 192 int i, max_streams;
55624204
S
193
194 ht_info->ht_supported = true;
195 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
196 IEEE80211_HT_CAP_SM_PS |
197 IEEE80211_HT_CAP_SGI_40 |
198 IEEE80211_HT_CAP_DSSSCCK40;
199
b0a33448
LR
200 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
201 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
202
6473d24d
VT
203 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
204 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
205
55624204
S
206 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
207 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
208
3bb065a7
FF
209 if (AR_SREV_9300_20_OR_LATER(ah))
210 max_streams = 3;
211 else
212 max_streams = 2;
213
7a37081e 214 if (AR_SREV_9280_20_OR_LATER(ah)) {
074a8c0d
FF
215 if (max_streams >= 2)
216 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
217 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
218 }
219
55624204
S
220 /* set up supported mcs set */
221 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
61389f3e
S
222 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
223 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
3bb065a7
FF
224
225 ath_print(common, ATH_DBG_CONFIG,
226 "TX streams %d, RX streams: %d\n",
227 tx_streams, rx_streams);
55624204
S
228
229 if (tx_streams != rx_streams) {
55624204
S
230 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
231 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
232 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
233 }
234
3bb065a7
FF
235 for (i = 0; i < rx_streams; i++)
236 ht_info->mcs.rx_mask[i] = 0xff;
55624204
S
237
238 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
239}
240
241static int ath9k_reg_notifier(struct wiphy *wiphy,
242 struct regulatory_request *request)
243{
244 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
245 struct ath_wiphy *aphy = hw->priv;
246 struct ath_softc *sc = aphy->sc;
247 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
248
249 return ath_reg_notifier_apply(wiphy, request, reg);
250}
251
252/*
253 * This function will allocate both the DMA descriptor structure, and the
254 * buffers it contains. These are used to contain the descriptors used
255 * by the system.
256*/
257int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
258 struct list_head *head, const char *name,
4adfcded 259 int nbuf, int ndesc, bool is_tx)
55624204
S
260{
261#define DS2PHYS(_dd, _ds) \
262 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
263#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
264#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
265 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
4adfcded 266 u8 *ds;
55624204 267 struct ath_buf *bf;
4adfcded 268 int i, bsize, error, desc_len;
55624204
S
269
270 ath_print(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
271 name, nbuf, ndesc);
272
273 INIT_LIST_HEAD(head);
4adfcded
VT
274
275 if (is_tx)
276 desc_len = sc->sc_ah->caps.tx_desc_len;
277 else
278 desc_len = sizeof(struct ath_desc);
279
55624204 280 /* ath_desc must be a multiple of DWORDs */
4adfcded 281 if ((desc_len % 4) != 0) {
55624204
S
282 ath_print(common, ATH_DBG_FATAL,
283 "ath_desc not DWORD aligned\n");
4adfcded 284 BUG_ON((desc_len % 4) != 0);
55624204
S
285 error = -ENOMEM;
286 goto fail;
287 }
288
4adfcded 289 dd->dd_desc_len = desc_len * nbuf * ndesc;
55624204
S
290
291 /*
292 * Need additional DMA memory because we can't use
293 * descriptors that cross the 4K page boundary. Assume
294 * one skipped descriptor per 4K page.
295 */
296 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
297 u32 ndesc_skipped =
298 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
299 u32 dma_len;
300
301 while (ndesc_skipped) {
4adfcded 302 dma_len = ndesc_skipped * desc_len;
55624204
S
303 dd->dd_desc_len += dma_len;
304
305 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
ee289b64 306 }
55624204
S
307 }
308
309 /* allocate descriptors */
310 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
311 &dd->dd_desc_paddr, GFP_KERNEL);
312 if (dd->dd_desc == NULL) {
313 error = -ENOMEM;
314 goto fail;
315 }
4adfcded 316 ds = (u8 *) dd->dd_desc;
55624204
S
317 ath_print(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
318 name, ds, (u32) dd->dd_desc_len,
319 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
320
321 /* allocate buffers */
322 bsize = sizeof(struct ath_buf) * nbuf;
323 bf = kzalloc(bsize, GFP_KERNEL);
324 if (bf == NULL) {
325 error = -ENOMEM;
326 goto fail2;
327 }
328 dd->dd_bufptr = bf;
329
4adfcded 330 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
55624204
S
331 bf->bf_desc = ds;
332 bf->bf_daddr = DS2PHYS(dd, ds);
333
334 if (!(sc->sc_ah->caps.hw_caps &
335 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
336 /*
337 * Skip descriptor addresses which can cause 4KB
338 * boundary crossing (addr + length) with a 32 dword
339 * descriptor fetch.
340 */
341 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
342 BUG_ON((caddr_t) bf->bf_desc >=
343 ((caddr_t) dd->dd_desc +
344 dd->dd_desc_len));
345
4adfcded 346 ds += (desc_len * ndesc);
55624204
S
347 bf->bf_desc = ds;
348 bf->bf_daddr = DS2PHYS(dd, ds);
349 }
350 }
351 list_add_tail(&bf->list, head);
352 }
353 return 0;
354fail2:
355 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
356 dd->dd_desc_paddr);
357fail:
358 memset(dd, 0, sizeof(*dd));
359 return error;
360#undef ATH_DESC_4KB_BOUND_CHECK
361#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
362#undef DS2PHYS
363}
364
285f2dda 365static void ath9k_init_crypto(struct ath_softc *sc)
55624204 366{
285f2dda
S
367 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
368 int i = 0;
55624204
S
369
370 /* Get the hardware key cache size. */
285f2dda 371 common->keymax = sc->sc_ah->caps.keycache_size;
55624204
S
372 if (common->keymax > ATH_KEYMAX) {
373 ath_print(common, ATH_DBG_ANY,
374 "Warning, using only %u entries in %u key cache\n",
375 ATH_KEYMAX, common->keymax);
376 common->keymax = ATH_KEYMAX;
377 }
378
379 /*
380 * Reset the key cache since some parts do not
381 * reset the contents on initial power up.
382 */
383 for (i = 0; i < common->keymax; i++)
040e539e 384 ath_hw_keyreset(common, (u16) i);
55624204 385
55624204 386 /*
285f2dda
S
387 * Check whether the separate key cache entries
388 * are required to handle both tx+rx MIC keys.
389 * With split mic keys the number of stations is limited
390 * to 27 otherwise 59.
55624204 391 */
117675d0
BR
392 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
393 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
285f2dda
S
394}
395
396static int ath9k_init_btcoex(struct ath_softc *sc)
397{
066dae93
FF
398 struct ath_txq *txq;
399 int r;
285f2dda
S
400
401 switch (sc->sc_ah->btcoex_hw.scheme) {
402 case ATH_BTCOEX_CFG_NONE:
403 break;
404 case ATH_BTCOEX_CFG_2WIRE:
405 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
406 break;
407 case ATH_BTCOEX_CFG_3WIRE:
408 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
409 r = ath_init_btcoex_timer(sc);
410 if (r)
411 return -1;
066dae93
FF
412 txq = sc->tx.txq_map[WME_AC_BE];
413 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
285f2dda
S
414 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
415 break;
416 default:
417 WARN_ON(1);
418 break;
419 }
420
421 return 0;
422}
423
424static int ath9k_init_queues(struct ath_softc *sc)
425{
285f2dda
S
426 int i = 0;
427
285f2dda 428 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
55624204 429 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
55624204
S
430
431 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
432 ath_cabq_update(sc);
433
066dae93
FF
434 for (i = 0; i < WME_NUM_AC; i++)
435 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
55624204 436
285f2dda 437 return 0;
285f2dda
S
438}
439
f209f529 440static int ath9k_init_channels_rates(struct ath_softc *sc)
285f2dda 441{
f209f529
FF
442 void *channels;
443
cac4220b
FF
444 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
445 ARRAY_SIZE(ath9k_5ghz_chantable) !=
446 ATH9K_NUM_CHANNELS);
447
d4659912 448 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
f209f529
FF
449 channels = kmemdup(ath9k_2ghz_chantable,
450 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
451 if (!channels)
452 return -ENOMEM;
453
454 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
285f2dda
S
455 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
456 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
457 ARRAY_SIZE(ath9k_2ghz_chantable);
458 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
459 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
460 ARRAY_SIZE(ath9k_legacy_rates);
55624204
S
461 }
462
d4659912 463 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
f209f529
FF
464 channels = kmemdup(ath9k_5ghz_chantable,
465 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
466 if (!channels) {
467 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
468 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
469 return -ENOMEM;
470 }
471
472 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
285f2dda
S
473 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
474 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
475 ARRAY_SIZE(ath9k_5ghz_chantable);
476 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
477 ath9k_legacy_rates + 4;
478 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
479 ARRAY_SIZE(ath9k_legacy_rates) - 4;
480 }
f209f529 481 return 0;
285f2dda 482}
55624204 483
285f2dda
S
484static void ath9k_init_misc(struct ath_softc *sc)
485{
486 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
487 int i = 0;
488
285f2dda 489 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
55624204
S
490
491 sc->config.txpowlimit = ATH_TXPOWER_MAX;
492
285f2dda 493 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
55624204
S
494 sc->sc_flags |= SC_OP_TXAGGR;
495 sc->sc_flags |= SC_OP_RXAGGR;
496 }
497
285f2dda
S
498 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
499 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
55624204 500
8fe65368 501 ath9k_hw_set_diversity(sc->sc_ah, true);
285f2dda 502 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
55624204 503
364734fa 504 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
55624204 505
285f2dda 506 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
55624204 507
55624204
S
508 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
509 sc->beacon.bslot[i] = NULL;
510 sc->beacon.bslot_aphy[i] = NULL;
511 }
102885a5
VT
512
513 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
514 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
285f2dda 515}
55624204 516
285f2dda
S
517static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
518 const struct ath_bus_ops *bus_ops)
519{
520 struct ath_hw *ah = NULL;
521 struct ath_common *common;
522 int ret = 0, i;
523 int csz = 0;
55624204 524
285f2dda
S
525 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
526 if (!ah)
527 return -ENOMEM;
528
529 ah->hw_version.devid = devid;
530 ah->hw_version.subsysid = subsysid;
531 sc->sc_ah = ah;
532
533 common = ath9k_hw_common(ah);
534 common->ops = &ath9k_common_ops;
535 common->bus_ops = bus_ops;
536 common->ah = ah;
537 common->hw = sc->hw;
538 common->priv = sc;
539 common->debug_mask = ath9k_debug;
20b25744 540 spin_lock_init(&common->cc_lock);
285f2dda
S
541
542 spin_lock_init(&sc->wiphy_lock);
285f2dda
S
543 spin_lock_init(&sc->sc_serial_rw);
544 spin_lock_init(&sc->sc_pm_lock);
545 mutex_init(&sc->mutex);
546 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
547 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
548 (unsigned long)sc);
549
550 /*
551 * Cache line size is used to size and align various
552 * structures used to communicate with the hardware.
553 */
554 ath_read_cachesize(common, &csz);
555 common->cachelsz = csz << 2; /* convert to bytes */
556
d70357d5 557 /* Initializes the hardware for all supported chipsets */
285f2dda 558 ret = ath9k_hw_init(ah);
d70357d5 559 if (ret)
285f2dda 560 goto err_hw;
55624204 561
285f2dda
S
562 ret = ath9k_init_debug(ah);
563 if (ret) {
564 ath_print(common, ATH_DBG_FATAL,
565 "Unable to create debugfs files\n");
566 goto err_debug;
55624204
S
567 }
568
285f2dda
S
569 ret = ath9k_init_queues(sc);
570 if (ret)
571 goto err_queues;
572
573 ret = ath9k_init_btcoex(sc);
574 if (ret)
575 goto err_btcoex;
576
f209f529
FF
577 ret = ath9k_init_channels_rates(sc);
578 if (ret)
579 goto err_btcoex;
580
285f2dda 581 ath9k_init_crypto(sc);
285f2dda
S
582 ath9k_init_misc(sc);
583
55624204 584 return 0;
285f2dda
S
585
586err_btcoex:
55624204
S
587 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
588 if (ATH_TXQ_SETUP(sc, i))
589 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
285f2dda
S
590err_queues:
591 ath9k_exit_debug(ah);
592err_debug:
593 ath9k_hw_deinit(ah);
594err_hw:
595 tasklet_kill(&sc->intr_tq);
596 tasklet_kill(&sc->bcon_tasklet);
55624204 597
285f2dda
S
598 kfree(ah);
599 sc->sc_ah = NULL;
600
601 return ret;
55624204
S
602}
603
babcbc29
FF
604static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
605{
606 struct ieee80211_supported_band *sband;
607 struct ieee80211_channel *chan;
608 struct ath_hw *ah = sc->sc_ah;
609 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
610 int i;
611
612 sband = &sc->sbands[band];
613 for (i = 0; i < sband->n_channels; i++) {
614 chan = &sband->channels[i];
615 ah->curchan = &ah->channels[chan->hw_value];
616 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
617 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
618 chan->max_power = reg->max_power_level / 2;
619 }
620}
621
622static void ath9k_init_txpower_limits(struct ath_softc *sc)
623{
624 struct ath_hw *ah = sc->sc_ah;
625 struct ath9k_channel *curchan = ah->curchan;
626
627 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
628 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
629 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
630 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
631
632 ah->curchan = curchan;
633}
634
285f2dda 635void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
55624204 636{
285f2dda
S
637 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
638
55624204
S
639 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
640 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
641 IEEE80211_HW_SIGNAL_DBM |
55624204
S
642 IEEE80211_HW_SUPPORTS_PS |
643 IEEE80211_HW_PS_NULLFUNC_STACK |
05df4986
VN
644 IEEE80211_HW_SPECTRUM_MGMT |
645 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
55624204 646
5ffaf8a3
LR
647 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
648 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
649
55624204
S
650 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
651 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
652
653 hw->wiphy->interface_modes =
654 BIT(NL80211_IFTYPE_AP) |
e51f3eff 655 BIT(NL80211_IFTYPE_WDS) |
55624204
S
656 BIT(NL80211_IFTYPE_STATION) |
657 BIT(NL80211_IFTYPE_ADHOC) |
658 BIT(NL80211_IFTYPE_MESH_POINT);
659
008443de
LR
660 if (AR_SREV_5416(sc->sc_ah))
661 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
55624204
S
662
663 hw->queues = 4;
664 hw->max_rates = 4;
665 hw->channel_change_time = 5000;
666 hw->max_listen_interval = 10;
65896510 667 hw->max_rate_tries = 10;
55624204
S
668 hw->sta_data_size = sizeof(struct ath_node);
669 hw->vif_data_size = sizeof(struct ath_vif);
670
6e5c2b4e 671#ifdef CONFIG_ATH9K_RATE_CONTROL
55624204 672 hw->rate_control_algorithm = "ath9k_rate_control";
6e5c2b4e 673#endif
55624204 674
d4659912 675 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
55624204
S
676 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
677 &sc->sbands[IEEE80211_BAND_2GHZ];
d4659912 678 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
55624204
S
679 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
680 &sc->sbands[IEEE80211_BAND_5GHZ];
285f2dda
S
681
682 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
d4659912 683 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
285f2dda 684 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
d4659912 685 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
285f2dda
S
686 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
687 }
688
689 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
55624204
S
690}
691
285f2dda 692int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
55624204
S
693 const struct ath_bus_ops *bus_ops)
694{
695 struct ieee80211_hw *hw = sc->hw;
9fa23e17 696 struct ath_wiphy *aphy = hw->priv;
55624204
S
697 struct ath_common *common;
698 struct ath_hw *ah;
285f2dda 699 int error = 0;
55624204
S
700 struct ath_regulatory *reg;
701
285f2dda
S
702 /* Bring up device */
703 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
55624204 704 if (error != 0)
285f2dda 705 goto error_init;
55624204
S
706
707 ah = sc->sc_ah;
708 common = ath9k_hw_common(ah);
285f2dda 709 ath9k_set_hw_capab(sc, hw);
55624204 710
285f2dda 711 /* Initialize regulatory */
55624204
S
712 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
713 ath9k_reg_notifier);
714 if (error)
285f2dda 715 goto error_regd;
55624204
S
716
717 reg = &common->regulatory;
718
285f2dda 719 /* Setup TX DMA */
55624204
S
720 error = ath_tx_init(sc, ATH_TXBUF);
721 if (error != 0)
285f2dda 722 goto error_tx;
55624204 723
285f2dda 724 /* Setup RX DMA */
55624204
S
725 error = ath_rx_init(sc, ATH_RXBUF);
726 if (error != 0)
285f2dda 727 goto error_rx;
55624204 728
babcbc29
FF
729 ath9k_init_txpower_limits(sc);
730
285f2dda 731 /* Register with mac80211 */
55624204 732 error = ieee80211_register_hw(hw);
285f2dda
S
733 if (error)
734 goto error_register;
55624204 735
285f2dda 736 /* Handle world regulatory */
55624204
S
737 if (!ath_is_world_regd(reg)) {
738 error = regulatory_hint(hw->wiphy, reg->alpha2);
739 if (error)
285f2dda 740 goto error_world;
55624204
S
741 }
742
347809fc 743 INIT_WORK(&sc->hw_check_work, ath_hw_check);
9f42c2b6 744 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
285f2dda
S
745 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
746 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
747 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
9fa23e17 748 aphy->last_rssi = ATH_RSSI_DUMMY_MARKER;
55624204 749
285f2dda 750 ath_init_leds(sc);
55624204
S
751 ath_start_rfkill_poll(sc);
752
753 return 0;
754
285f2dda
S
755error_world:
756 ieee80211_unregister_hw(hw);
757error_register:
758 ath_rx_cleanup(sc);
759error_rx:
760 ath_tx_cleanup(sc);
761error_tx:
762 /* Nothing */
763error_regd:
764 ath9k_deinit_softc(sc);
765error_init:
55624204
S
766 return error;
767}
768
769/*****************************/
770/* De-Initialization */
771/*****************************/
772
285f2dda 773static void ath9k_deinit_softc(struct ath_softc *sc)
55624204 774{
285f2dda 775 int i = 0;
55624204 776
f209f529
FF
777 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
778 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
779
780 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
781 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
782
285f2dda
S
783 if ((sc->btcoex.no_stomp_timer) &&
784 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
785 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
55624204 786
285f2dda
S
787 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
788 if (ATH_TXQ_SETUP(sc, i))
789 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
790
791 ath9k_exit_debug(sc->sc_ah);
792 ath9k_hw_deinit(sc->sc_ah);
793
794 tasklet_kill(&sc->intr_tq);
795 tasklet_kill(&sc->bcon_tasklet);
736b3a27
S
796
797 kfree(sc->sc_ah);
798 sc->sc_ah = NULL;
55624204
S
799}
800
285f2dda 801void ath9k_deinit_device(struct ath_softc *sc)
55624204
S
802{
803 struct ieee80211_hw *hw = sc->hw;
55624204
S
804 int i = 0;
805
806 ath9k_ps_wakeup(sc);
807
55624204 808 wiphy_rfkill_stop_polling(sc->hw->wiphy);
285f2dda 809 ath_deinit_leds(sc);
55624204
S
810
811 for (i = 0; i < sc->num_sec_wiphy; i++) {
812 struct ath_wiphy *aphy = sc->sec_wiphy[i];
813 if (aphy == NULL)
814 continue;
815 sc->sec_wiphy[i] = NULL;
816 ieee80211_unregister_hw(aphy->hw);
817 ieee80211_free_hw(aphy->hw);
818 }
285f2dda 819
55624204
S
820 ieee80211_unregister_hw(hw);
821 ath_rx_cleanup(sc);
822 ath_tx_cleanup(sc);
285f2dda 823 ath9k_deinit_softc(sc);
447a42c2 824 kfree(sc->sec_wiphy);
55624204
S
825}
826
827void ath_descdma_cleanup(struct ath_softc *sc,
828 struct ath_descdma *dd,
829 struct list_head *head)
830{
831 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
832 dd->dd_desc_paddr);
833
834 INIT_LIST_HEAD(head);
835 kfree(dd->dd_bufptr);
836 memset(dd, 0, sizeof(*dd));
837}
838
55624204
S
839/************************/
840/* Module Hooks */
841/************************/
842
843static int __init ath9k_init(void)
844{
845 int error;
846
847 /* Register rate control algorithm */
848 error = ath_rate_control_register();
849 if (error != 0) {
850 printk(KERN_ERR
851 "ath9k: Unable to register rate control "
852 "algorithm: %d\n",
853 error);
854 goto err_out;
855 }
856
857 error = ath9k_debug_create_root();
858 if (error) {
859 printk(KERN_ERR
860 "ath9k: Unable to create debugfs root: %d\n",
861 error);
862 goto err_rate_unregister;
863 }
864
865 error = ath_pci_init();
866 if (error < 0) {
867 printk(KERN_ERR
868 "ath9k: No PCI devices found, driver not installed.\n");
869 error = -ENODEV;
870 goto err_remove_root;
871 }
872
873 error = ath_ahb_init();
874 if (error < 0) {
875 error = -ENODEV;
876 goto err_pci_exit;
877 }
878
879 return 0;
880
881 err_pci_exit:
882 ath_pci_exit();
883
884 err_remove_root:
885 ath9k_debug_remove_root();
886 err_rate_unregister:
887 ath_rate_control_unregister();
888 err_out:
889 return error;
890}
891module_init(ath9k_init);
892
893static void __exit ath9k_exit(void)
894{
895 ath_ahb_exit();
896 ath_pci_exit();
897 ath9k_debug_remove_root();
898 ath_rate_control_unregister();
899 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
900}
901module_exit(ath9k_exit);
This page took 0.237944 seconds and 5 git commands to generate.