mac80211: Allow work items to use existing channel type.
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / main.c
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
f078f209 17#include <linux/nl80211.h>
394cf0a1 18#include "ath9k.h"
af03abec 19#include "btcoex.h"
f078f209 20
ff37e337
S
21static u8 parse_mpdudensity(u8 mpdudensity)
22{
23 /*
24 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
25 * 0 for no restriction
26 * 1 for 1/4 us
27 * 2 for 1/2 us
28 * 3 for 1 us
29 * 4 for 2 us
30 * 5 for 4 us
31 * 6 for 8 us
32 * 7 for 16 us
33 */
34 switch (mpdudensity) {
35 case 0:
36 return 0;
37 case 1:
38 case 2:
39 case 3:
40 /* Our lower layer calculations limit our precision to
41 1 microsecond */
42 return 1;
43 case 4:
44 return 2;
45 case 5:
46 return 4;
47 case 6:
48 return 8;
49 case 7:
50 return 16;
51 default:
52 return 0;
53 }
54}
55
55624204 56bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
8c77a569
LR
57{
58 unsigned long flags;
59 bool ret;
60
9ecdef4b
LR
61 spin_lock_irqsave(&sc->sc_pm_lock, flags);
62 ret = ath9k_hw_setpower(sc->sc_ah, mode);
63 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
8c77a569
LR
64
65 return ret;
66}
67
a91d75ae
LR
68void ath9k_ps_wakeup(struct ath_softc *sc)
69{
898c914a 70 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
a91d75ae 71 unsigned long flags;
fbb078fc 72 enum ath9k_power_mode power_mode;
a91d75ae
LR
73
74 spin_lock_irqsave(&sc->sc_pm_lock, flags);
75 if (++sc->ps_usecount != 1)
76 goto unlock;
77
fbb078fc 78 power_mode = sc->sc_ah->power_mode;
9ecdef4b 79 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
a91d75ae 80
898c914a
FF
81 /*
82 * While the hardware is asleep, the cycle counters contain no
83 * useful data. Better clear them now so that they don't mess up
84 * survey data results.
85 */
fbb078fc
FF
86 if (power_mode != ATH9K_PM_AWAKE) {
87 spin_lock(&common->cc_lock);
88 ath_hw_cycle_counters_update(common);
89 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
90 spin_unlock(&common->cc_lock);
91 }
898c914a 92
a91d75ae
LR
93 unlock:
94 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
95}
96
97void ath9k_ps_restore(struct ath_softc *sc)
98{
898c914a 99 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
a91d75ae
LR
100 unsigned long flags;
101
102 spin_lock_irqsave(&sc->sc_pm_lock, flags);
103 if (--sc->ps_usecount != 0)
104 goto unlock;
105
898c914a
FF
106 spin_lock(&common->cc_lock);
107 ath_hw_cycle_counters_update(common);
108 spin_unlock(&common->cc_lock);
109
1dbfd9d4
VN
110 if (sc->ps_idle)
111 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
112 else if (sc->ps_enabled &&
113 !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
1b04b930
S
114 PS_WAIT_FOR_CAB |
115 PS_WAIT_FOR_PSPOLL_DATA |
116 PS_WAIT_FOR_TX_ACK)))
9ecdef4b 117 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
a91d75ae
LR
118
119 unlock:
120 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
121}
122
5ee08656
FF
123static void ath_start_ani(struct ath_common *common)
124{
125 struct ath_hw *ah = common->ah;
126 unsigned long timestamp = jiffies_to_msecs(jiffies);
127 struct ath_softc *sc = (struct ath_softc *) common->priv;
128
129 if (!(sc->sc_flags & SC_OP_ANI_RUN))
130 return;
131
132 if (sc->sc_flags & SC_OP_OFFCHANNEL)
133 return;
134
135 common->ani.longcal_timer = timestamp;
136 common->ani.shortcal_timer = timestamp;
137 common->ani.checkani_timer = timestamp;
138
139 mod_timer(&common->ani.timer,
140 jiffies +
141 msecs_to_jiffies((u32)ah->config.ani_poll_interval));
142}
143
3430098a
FF
144static void ath_update_survey_nf(struct ath_softc *sc, int channel)
145{
146 struct ath_hw *ah = sc->sc_ah;
147 struct ath9k_channel *chan = &ah->channels[channel];
148 struct survey_info *survey = &sc->survey[channel];
149
150 if (chan->noisefloor) {
151 survey->filled |= SURVEY_INFO_NOISE_DBM;
152 survey->noise = chan->noisefloor;
153 }
154}
155
cb8d61de
FF
156/*
157 * Updates the survey statistics and returns the busy time since last
158 * update in %, if the measurement duration was long enough for the
159 * result to be useful, -1 otherwise.
160 */
161static int ath_update_survey_stats(struct ath_softc *sc)
3430098a
FF
162{
163 struct ath_hw *ah = sc->sc_ah;
164 struct ath_common *common = ath9k_hw_common(ah);
165 int pos = ah->curchan - &ah->channels[0];
166 struct survey_info *survey = &sc->survey[pos];
167 struct ath_cycle_counters *cc = &common->cc_survey;
168 unsigned int div = common->clockrate * 1000;
cb8d61de 169 int ret = 0;
3430098a 170
0845735e 171 if (!ah->curchan)
cb8d61de 172 return -1;
0845735e 173
898c914a
FF
174 if (ah->power_mode == ATH9K_PM_AWAKE)
175 ath_hw_cycle_counters_update(common);
3430098a
FF
176
177 if (cc->cycles > 0) {
178 survey->filled |= SURVEY_INFO_CHANNEL_TIME |
179 SURVEY_INFO_CHANNEL_TIME_BUSY |
180 SURVEY_INFO_CHANNEL_TIME_RX |
181 SURVEY_INFO_CHANNEL_TIME_TX;
182 survey->channel_time += cc->cycles / div;
183 survey->channel_time_busy += cc->rx_busy / div;
184 survey->channel_time_rx += cc->rx_frame / div;
185 survey->channel_time_tx += cc->tx_frame / div;
186 }
cb8d61de
FF
187
188 if (cc->cycles < div)
189 return -1;
190
191 if (cc->cycles > 0)
192 ret = cc->rx_busy * 100 / cc->cycles;
193
3430098a
FF
194 memset(cc, 0, sizeof(*cc));
195
196 ath_update_survey_nf(sc, pos);
cb8d61de
FF
197
198 return ret;
3430098a
FF
199}
200
ff37e337
S
201/*
202 * Set/change channels. If the channel is really being changed, it's done
203 * by reseting the chip. To accomplish this we must first cleanup any pending
204 * DMA, then restart stuff.
205*/
0e2dedf9
JM
206int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
207 struct ath9k_channel *hchan)
ff37e337 208{
cbe61d8a 209 struct ath_hw *ah = sc->sc_ah;
c46917bb 210 struct ath_common *common = ath9k_hw_common(ah);
25c56eec 211 struct ieee80211_conf *conf = &common->hw->conf;
ff37e337 212 bool fastcc = true, stopped;
ae8d2858 213 struct ieee80211_channel *channel = hw->conf.channel;
20bd2a09 214 struct ath9k_hw_cal_data *caldata = NULL;
ae8d2858 215 int r;
ff37e337
S
216
217 if (sc->sc_flags & SC_OP_INVALID)
218 return -EIO;
219
cb8d61de
FF
220 sc->hw_busy_count = 0;
221
5ee08656
FF
222 del_timer_sync(&common->ani.timer);
223 cancel_work_sync(&sc->paprd_work);
224 cancel_work_sync(&sc->hw_check_work);
225 cancel_delayed_work_sync(&sc->tx_complete_work);
181fb18d 226 cancel_delayed_work_sync(&sc->hw_pll_work);
5ee08656 227
3cbb5dd7
VN
228 ath9k_ps_wakeup(sc);
229
6a6733f2
LR
230 spin_lock_bh(&sc->sc_pcu_lock);
231
c0d7c7af
LR
232 /*
233 * This is only performed if the channel settings have
234 * actually changed.
235 *
236 * To switch channels clear any pending DMA operations;
237 * wait long enough for the RX fifo to drain, reset the
238 * hardware at the new frequency, and then re-enable
239 * the relevant bits of the h/w.
240 */
4df3071e 241 ath9k_hw_disable_interrupts(ah);
080e1a25 242 stopped = ath_drain_all_txq(sc, false);
5e848f78 243
080e1a25
FF
244 if (!ath_stoprecv(sc))
245 stopped = false;
ff37e337 246
8b3f4616
FF
247 if (!ath9k_hw_check_alive(ah))
248 stopped = false;
249
c0d7c7af
LR
250 /* XXX: do not flush receive queue here. We don't want
251 * to flush data frames already in queue because of
252 * changing channel. */
ff37e337 253
5ee08656 254 if (!stopped || !(sc->sc_flags & SC_OP_OFFCHANNEL))
c0d7c7af
LR
255 fastcc = false;
256
20bd2a09 257 if (!(sc->sc_flags & SC_OP_OFFCHANNEL))
9ac58615 258 caldata = &sc->caldata;
20bd2a09 259
226afe68
JP
260 ath_dbg(common, ATH_DBG_CONFIG,
261 "(%u MHz) -> (%u MHz), conf_is_ht40: %d fastcc: %d\n",
262 sc->sc_ah->curchan->channel,
263 channel->center_freq, conf_is_ht40(conf),
264 fastcc);
ff37e337 265
20bd2a09 266 r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
c0d7c7af 267 if (r) {
3800276a
JP
268 ath_err(common,
269 "Unable to reset channel (%u MHz), reset status %d\n",
270 channel->center_freq, r);
3989279c 271 goto ps_restore;
ff37e337 272 }
c0d7c7af 273
c0d7c7af 274 if (ath_startrecv(sc) != 0) {
3800276a 275 ath_err(common, "Unable to restart recv logic\n");
3989279c
GJ
276 r = -EIO;
277 goto ps_restore;
c0d7c7af
LR
278 }
279
5048e8c3
RM
280 ath9k_cmn_update_txpow(ah, sc->curtxpow,
281 sc->config.txpowlimit, &sc->curtxpow);
3069168c 282 ath9k_hw_set_interrupts(ah, ah->imask);
3989279c 283
48a6a468 284 if (!(sc->sc_flags & (SC_OP_OFFCHANNEL))) {
1186488b
RM
285 if (sc->sc_flags & SC_OP_BEACONS)
286 ath_beacon_config(sc, NULL);
5ee08656 287 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
181fb18d 288 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/2);
48a6a468 289 ath_start_ani(common);
5ee08656
FF
290 }
291
3989279c 292 ps_restore:
92460412
FF
293 ieee80211_wake_queues(hw);
294
6a6733f2
LR
295 spin_unlock_bh(&sc->sc_pcu_lock);
296
3cbb5dd7 297 ath9k_ps_restore(sc);
3989279c 298 return r;
ff37e337
S
299}
300
9f42c2b6
FF
301static void ath_paprd_activate(struct ath_softc *sc)
302{
303 struct ath_hw *ah = sc->sc_ah;
20bd2a09 304 struct ath9k_hw_cal_data *caldata = ah->caldata;
9094537c 305 struct ath_common *common = ath9k_hw_common(ah);
9f42c2b6
FF
306 int chain;
307
20bd2a09 308 if (!caldata || !caldata->paprd_done)
9f42c2b6
FF
309 return;
310
311 ath9k_ps_wakeup(sc);
ddfef792 312 ar9003_paprd_enable(ah, false);
9f42c2b6 313 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
9094537c 314 if (!(common->tx_chainmask & BIT(chain)))
9f42c2b6
FF
315 continue;
316
20bd2a09 317 ar9003_paprd_populate_single_table(ah, caldata, chain);
9f42c2b6
FF
318 }
319
320 ar9003_paprd_enable(ah, true);
321 ath9k_ps_restore(sc);
322}
323
7607cbe2
FF
324static bool ath_paprd_send_frame(struct ath_softc *sc, struct sk_buff *skb, int chain)
325{
326 struct ieee80211_hw *hw = sc->hw;
327 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
47960077
MSS
328 struct ath_hw *ah = sc->sc_ah;
329 struct ath_common *common = ath9k_hw_common(ah);
7607cbe2
FF
330 struct ath_tx_control txctl;
331 int time_left;
332
333 memset(&txctl, 0, sizeof(txctl));
334 txctl.txq = sc->tx.txq_map[WME_AC_BE];
335
336 memset(tx_info, 0, sizeof(*tx_info));
337 tx_info->band = hw->conf.channel->band;
338 tx_info->flags |= IEEE80211_TX_CTL_NO_ACK;
339 tx_info->control.rates[0].idx = 0;
340 tx_info->control.rates[0].count = 1;
341 tx_info->control.rates[0].flags = IEEE80211_TX_RC_MCS;
342 tx_info->control.rates[1].idx = -1;
343
344 init_completion(&sc->paprd_complete);
345 sc->paprd_pending = true;
346 txctl.paprd = BIT(chain);
47960077
MSS
347
348 if (ath_tx_start(hw, skb, &txctl) != 0) {
349 ath_dbg(common, ATH_DBG_XMIT, "PAPRD TX failed\n");
350 dev_kfree_skb_any(skb);
7607cbe2 351 return false;
47960077 352 }
7607cbe2
FF
353
354 time_left = wait_for_completion_timeout(&sc->paprd_complete,
355 msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
356 sc->paprd_pending = false;
357
358 if (!time_left)
359 ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_CALIBRATE,
360 "Timeout waiting for paprd training on TX chain %d\n",
361 chain);
362
363 return !!time_left;
364}
365
9f42c2b6
FF
366void ath_paprd_calibrate(struct work_struct *work)
367{
368 struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
369 struct ieee80211_hw *hw = sc->hw;
370 struct ath_hw *ah = sc->sc_ah;
371 struct ieee80211_hdr *hdr;
372 struct sk_buff *skb = NULL;
20bd2a09 373 struct ath9k_hw_cal_data *caldata = ah->caldata;
9094537c 374 struct ath_common *common = ath9k_hw_common(ah);
066dae93 375 int ftype;
9f42c2b6
FF
376 int chain_ok = 0;
377 int chain;
378 int len = 1800;
9f42c2b6 379
20bd2a09
FF
380 if (!caldata)
381 return;
382
1bf38661
FF
383 if (ar9003_paprd_init_table(ah) < 0)
384 return;
385
9f42c2b6
FF
386 skb = alloc_skb(len, GFP_KERNEL);
387 if (!skb)
388 return;
389
9f42c2b6
FF
390 skb_put(skb, len);
391 memset(skb->data, 0, len);
392 hdr = (struct ieee80211_hdr *)skb->data;
393 ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
394 hdr->frame_control = cpu_to_le16(ftype);
a3d3da14 395 hdr->duration_id = cpu_to_le16(10);
9f42c2b6
FF
396 memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
397 memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
398 memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
399
47399f1a 400 ath9k_ps_wakeup(sc);
9f42c2b6 401 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
9094537c 402 if (!(common->tx_chainmask & BIT(chain)))
9f42c2b6
FF
403 continue;
404
405 chain_ok = 0;
9f42c2b6 406
7607cbe2
FF
407 ath_dbg(common, ATH_DBG_CALIBRATE,
408 "Sending PAPRD frame for thermal measurement "
409 "on chain %d\n", chain);
410 if (!ath_paprd_send_frame(sc, skb, chain))
411 goto fail_paprd;
9f42c2b6 412
9f42c2b6 413 ar9003_paprd_setup_gain_table(ah, chain);
9f42c2b6 414
7607cbe2
FF
415 ath_dbg(common, ATH_DBG_CALIBRATE,
416 "Sending PAPRD training frame on chain %d\n", chain);
417 if (!ath_paprd_send_frame(sc, skb, chain))
ca369eb4 418 goto fail_paprd;
9f42c2b6
FF
419
420 if (!ar9003_paprd_is_done(ah))
421 break;
422
20bd2a09 423 if (ar9003_paprd_create_curve(ah, caldata, chain) != 0)
9f42c2b6
FF
424 break;
425
426 chain_ok = 1;
427 }
428 kfree_skb(skb);
429
430 if (chain_ok) {
20bd2a09 431 caldata->paprd_done = true;
9f42c2b6
FF
432 ath_paprd_activate(sc);
433 }
434
ca369eb4 435fail_paprd:
9f42c2b6
FF
436 ath9k_ps_restore(sc);
437}
438
ff37e337
S
439/*
440 * This routine performs the periodic noise floor calibration function
441 * that is used to adjust and optimize the chip performance. This
442 * takes environmental changes (location, temperature) into account.
443 * When the task is complete, it reschedules itself depending on the
444 * appropriate interval that was calculated.
445 */
55624204 446void ath_ani_calibrate(unsigned long data)
ff37e337 447{
20977d3e
S
448 struct ath_softc *sc = (struct ath_softc *)data;
449 struct ath_hw *ah = sc->sc_ah;
c46917bb 450 struct ath_common *common = ath9k_hw_common(ah);
ff37e337
S
451 bool longcal = false;
452 bool shortcal = false;
453 bool aniflag = false;
454 unsigned int timestamp = jiffies_to_msecs(jiffies);
6044474e 455 u32 cal_interval, short_cal_interval, long_cal_interval;
b5bfc568 456 unsigned long flags;
6044474e
FF
457
458 if (ah->caldata && ah->caldata->nfcal_interference)
459 long_cal_interval = ATH_LONG_CALINTERVAL_INT;
460 else
461 long_cal_interval = ATH_LONG_CALINTERVAL;
ff37e337 462
20977d3e
S
463 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
464 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
ff37e337 465
1ffc1c61
JM
466 /* Only calibrate if awake */
467 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
468 goto set_timer;
469
470 ath9k_ps_wakeup(sc);
471
ff37e337 472 /* Long calibration runs independently of short calibration. */
6044474e 473 if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
ff37e337 474 longcal = true;
226afe68 475 ath_dbg(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
3d536acf 476 common->ani.longcal_timer = timestamp;
ff37e337
S
477 }
478
17d7904d 479 /* Short calibration applies only while caldone is false */
3d536acf
LR
480 if (!common->ani.caldone) {
481 if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
ff37e337 482 shortcal = true;
226afe68
JP
483 ath_dbg(common, ATH_DBG_ANI,
484 "shortcal @%lu\n", jiffies);
3d536acf
LR
485 common->ani.shortcal_timer = timestamp;
486 common->ani.resetcal_timer = timestamp;
ff37e337
S
487 }
488 } else {
3d536acf 489 if ((timestamp - common->ani.resetcal_timer) >=
ff37e337 490 ATH_RESTART_CALINTERVAL) {
3d536acf
LR
491 common->ani.caldone = ath9k_hw_reset_calvalid(ah);
492 if (common->ani.caldone)
493 common->ani.resetcal_timer = timestamp;
ff37e337
S
494 }
495 }
496
497 /* Verify whether we must check ANI */
e36b27af
LR
498 if ((timestamp - common->ani.checkani_timer) >=
499 ah->config.ani_poll_interval) {
ff37e337 500 aniflag = true;
3d536acf 501 common->ani.checkani_timer = timestamp;
ff37e337
S
502 }
503
504 /* Skip all processing if there's nothing to do. */
505 if (longcal || shortcal || aniflag) {
506 /* Call ANI routine if necessary */
b5bfc568
FF
507 if (aniflag) {
508 spin_lock_irqsave(&common->cc_lock, flags);
22e66a4c 509 ath9k_hw_ani_monitor(ah, ah->curchan);
3430098a 510 ath_update_survey_stats(sc);
b5bfc568
FF
511 spin_unlock_irqrestore(&common->cc_lock, flags);
512 }
ff37e337
S
513
514 /* Perform calibration if necessary */
515 if (longcal || shortcal) {
3d536acf 516 common->ani.caldone =
43c27613
LR
517 ath9k_hw_calibrate(ah,
518 ah->curchan,
519 common->rx_chainmask,
520 longcal);
ff37e337
S
521 }
522 }
523
1ffc1c61
JM
524 ath9k_ps_restore(sc);
525
20977d3e 526set_timer:
ff37e337
S
527 /*
528 * Set timer interval based on previous results.
529 * The interval must be the shortest necessary to satisfy ANI,
530 * short calibration and long calibration.
531 */
aac9207e 532 cal_interval = ATH_LONG_CALINTERVAL;
2660b81a 533 if (sc->sc_ah->config.enable_ani)
e36b27af
LR
534 cal_interval = min(cal_interval,
535 (u32)ah->config.ani_poll_interval);
3d536acf 536 if (!common->ani.caldone)
20977d3e 537 cal_interval = min(cal_interval, (u32)short_cal_interval);
ff37e337 538
3d536acf 539 mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
20bd2a09
FF
540 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
541 if (!ah->caldata->paprd_done)
9f42c2b6 542 ieee80211_queue_work(sc->hw, &sc->paprd_work);
45ef6a0b 543 else if (!ah->paprd_table_write_done)
9f42c2b6
FF
544 ath_paprd_activate(sc);
545 }
ff37e337
S
546}
547
ff37e337
S
548static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
549{
550 struct ath_node *an;
ea066d5a 551 struct ath_hw *ah = sc->sc_ah;
ff37e337
S
552 an = (struct ath_node *)sta->drv_priv;
553
7f010c93
BG
554#ifdef CONFIG_ATH9K_DEBUGFS
555 spin_lock(&sc->nodes_lock);
556 list_add(&an->list, &sc->nodes);
557 spin_unlock(&sc->nodes_lock);
558 an->sta = sta;
559#endif
ea066d5a
MSS
560 if ((ah->caps.hw_caps) & ATH9K_HW_CAP_APM)
561 sc->sc_flags |= SC_OP_ENABLE_APM;
562
87792efc 563 if (sc->sc_flags & SC_OP_TXAGGR) {
ff37e337 564 ath_tx_node_init(sc, an);
9e98ac65 565 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
87792efc
S
566 sta->ht_cap.ampdu_factor);
567 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
568 }
ff37e337
S
569}
570
571static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
572{
573 struct ath_node *an = (struct ath_node *)sta->drv_priv;
574
7f010c93
BG
575#ifdef CONFIG_ATH9K_DEBUGFS
576 spin_lock(&sc->nodes_lock);
577 list_del(&an->list);
578 spin_unlock(&sc->nodes_lock);
579 an->sta = NULL;
580#endif
581
ff37e337
S
582 if (sc->sc_flags & SC_OP_TXAGGR)
583 ath_tx_node_cleanup(sc, an);
584}
585
347809fc
FF
586void ath_hw_check(struct work_struct *work)
587{
588 struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
cb8d61de
FF
589 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
590 unsigned long flags;
591 int busy;
347809fc
FF
592
593 ath9k_ps_wakeup(sc);
cb8d61de
FF
594 if (ath9k_hw_check_alive(sc->sc_ah))
595 goto out;
347809fc 596
cb8d61de
FF
597 spin_lock_irqsave(&common->cc_lock, flags);
598 busy = ath_update_survey_stats(sc);
599 spin_unlock_irqrestore(&common->cc_lock, flags);
347809fc 600
cb8d61de
FF
601 ath_dbg(common, ATH_DBG_RESET, "Possible baseband hang, "
602 "busy=%d (try %d)\n", busy, sc->hw_busy_count + 1);
603 if (busy >= 99) {
604 if (++sc->hw_busy_count >= 3)
605 ath_reset(sc, true);
606 } else if (busy >= 0)
607 sc->hw_busy_count = 0;
347809fc
FF
608
609out:
610 ath9k_ps_restore(sc);
611}
612
55624204 613void ath9k_tasklet(unsigned long data)
ff37e337
S
614{
615 struct ath_softc *sc = (struct ath_softc *)data;
af03abec 616 struct ath_hw *ah = sc->sc_ah;
c46917bb 617 struct ath_common *common = ath9k_hw_common(ah);
af03abec 618
17d7904d 619 u32 status = sc->intrstatus;
b5c80475 620 u32 rxmask;
ff37e337 621
347809fc 622 if (status & ATH9K_INT_FATAL) {
fac6b6a0 623 ath_reset(sc, true);
ff37e337 624 return;
063d8be3 625 }
ff37e337 626
783cd01e 627 ath9k_ps_wakeup(sc);
52671e43 628 spin_lock(&sc->sc_pcu_lock);
6a6733f2 629
8b3f4616
FF
630 /*
631 * Only run the baseband hang check if beacons stop working in AP or
632 * IBSS mode, because it has a high false positive rate. For station
633 * mode it should not be necessary, since the upper layers will detect
634 * this through a beacon miss automatically and the following channel
635 * change will trigger a hardware reset anyway
636 */
637 if (ath9k_hw_numtxpending(ah, sc->beacon.beaconq) != 0 &&
638 !ath9k_hw_check_alive(ah))
347809fc
FF
639 ieee80211_queue_work(sc->hw, &sc->hw_check_work);
640
b5c80475
FF
641 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
642 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
643 ATH9K_INT_RXORN);
644 else
645 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
646
647 if (status & rxmask) {
b5c80475
FF
648 /* Check for high priority Rx first */
649 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
650 (status & ATH9K_INT_RXHP))
651 ath_rx_tasklet(sc, 0, true);
652
653 ath_rx_tasklet(sc, 0, false);
ff37e337
S
654 }
655
e5003249
VT
656 if (status & ATH9K_INT_TX) {
657 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
658 ath_tx_edma_tasklet(sc);
659 else
660 ath_tx_tasklet(sc);
661 }
063d8be3 662
96148326 663 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
54ce846e
JM
664 /*
665 * TSF sync does not look correct; remain awake to sync with
666 * the next Beacon.
667 */
226afe68
JP
668 ath_dbg(common, ATH_DBG_PS,
669 "TSFOOR - Sync with next Beacon\n");
1b04b930 670 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
54ce846e
JM
671 }
672
766ec4a9 673 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
ebb8e1d7
VT
674 if (status & ATH9K_INT_GENTIMER)
675 ath_gen_timer_isr(sc->sc_ah);
676
ff37e337 677 /* re-enable hardware interrupt */
4df3071e 678 ath9k_hw_enable_interrupts(ah);
6a6733f2 679
52671e43 680 spin_unlock(&sc->sc_pcu_lock);
153e080d 681 ath9k_ps_restore(sc);
ff37e337
S
682}
683
6baff7f9 684irqreturn_t ath_isr(int irq, void *dev)
ff37e337 685{
063d8be3
S
686#define SCHED_INTR ( \
687 ATH9K_INT_FATAL | \
688 ATH9K_INT_RXORN | \
689 ATH9K_INT_RXEOL | \
690 ATH9K_INT_RX | \
b5c80475
FF
691 ATH9K_INT_RXLP | \
692 ATH9K_INT_RXHP | \
063d8be3
S
693 ATH9K_INT_TX | \
694 ATH9K_INT_BMISS | \
695 ATH9K_INT_CST | \
ebb8e1d7
VT
696 ATH9K_INT_TSFOOR | \
697 ATH9K_INT_GENTIMER)
063d8be3 698
ff37e337 699 struct ath_softc *sc = dev;
cbe61d8a 700 struct ath_hw *ah = sc->sc_ah;
b5bfc568 701 struct ath_common *common = ath9k_hw_common(ah);
ff37e337
S
702 enum ath9k_int status;
703 bool sched = false;
704
063d8be3
S
705 /*
706 * The hardware is not ready/present, don't
707 * touch anything. Note this can happen early
708 * on if the IRQ is shared.
709 */
710 if (sc->sc_flags & SC_OP_INVALID)
711 return IRQ_NONE;
ff37e337 712
063d8be3
S
713
714 /* shared irq, not for us */
715
153e080d 716 if (!ath9k_hw_intrpend(ah))
063d8be3 717 return IRQ_NONE;
063d8be3
S
718
719 /*
720 * Figure out the reason(s) for the interrupt. Note
721 * that the hal returns a pseudo-ISR that may include
722 * bits we haven't explicitly enabled so we mask the
723 * value to insure we only process bits we requested.
724 */
725 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
3069168c 726 status &= ah->imask; /* discard unasked-for bits */
ff37e337 727
063d8be3
S
728 /*
729 * If there are no status bits set, then this interrupt was not
730 * for me (should have been caught above).
731 */
153e080d 732 if (!status)
063d8be3 733 return IRQ_NONE;
ff37e337 734
063d8be3
S
735 /* Cache the status */
736 sc->intrstatus = status;
737
738 if (status & SCHED_INTR)
739 sched = true;
740
741 /*
742 * If a FATAL or RXORN interrupt is received, we have to reset the
743 * chip immediately.
744 */
b5c80475
FF
745 if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
746 !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
063d8be3
S
747 goto chip_reset;
748
08578b8f
LR
749 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
750 (status & ATH9K_INT_BB_WATCHDOG)) {
b5bfc568
FF
751
752 spin_lock(&common->cc_lock);
753 ath_hw_cycle_counters_update(common);
08578b8f 754 ar9003_hw_bb_watchdog_dbg_info(ah);
b5bfc568
FF
755 spin_unlock(&common->cc_lock);
756
08578b8f
LR
757 goto chip_reset;
758 }
759
063d8be3
S
760 if (status & ATH9K_INT_SWBA)
761 tasklet_schedule(&sc->bcon_tasklet);
762
763 if (status & ATH9K_INT_TXURN)
764 ath9k_hw_updatetxtriglevel(ah, true);
765
b5c80475
FF
766 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
767 if (status & ATH9K_INT_RXEOL) {
768 ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
769 ath9k_hw_set_interrupts(ah, ah->imask);
770 }
771 }
772
063d8be3 773 if (status & ATH9K_INT_MIB) {
ff37e337 774 /*
063d8be3
S
775 * Disable interrupts until we service the MIB
776 * interrupt; otherwise it will continue to
777 * fire.
ff37e337 778 */
4df3071e 779 ath9k_hw_disable_interrupts(ah);
063d8be3
S
780 /*
781 * Let the hal handle the event. We assume
782 * it will clear whatever condition caused
783 * the interrupt.
784 */
88eac2da 785 spin_lock(&common->cc_lock);
bfc472bb 786 ath9k_hw_proc_mib_event(ah);
88eac2da 787 spin_unlock(&common->cc_lock);
4df3071e 788 ath9k_hw_enable_interrupts(ah);
063d8be3 789 }
ff37e337 790
153e080d
VT
791 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
792 if (status & ATH9K_INT_TIM_TIMER) {
ff9f0b63
LR
793 if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle))
794 goto chip_reset;
063d8be3
S
795 /* Clear RxAbort bit so that we can
796 * receive frames */
9ecdef4b 797 ath9k_setpower(sc, ATH9K_PM_AWAKE);
153e080d 798 ath9k_hw_setrxabort(sc->sc_ah, 0);
1b04b930 799 sc->ps_flags |= PS_WAIT_FOR_BEACON;
ff37e337 800 }
063d8be3
S
801
802chip_reset:
ff37e337 803
817e11de
S
804 ath_debug_stat_interrupt(sc, status);
805
ff37e337 806 if (sched) {
4df3071e
FF
807 /* turn off every interrupt */
808 ath9k_hw_disable_interrupts(ah);
ff37e337
S
809 tasklet_schedule(&sc->intr_tq);
810 }
811
812 return IRQ_HANDLED;
063d8be3
S
813
814#undef SCHED_INTR
ff37e337
S
815}
816
8feceb67 817static void ath9k_bss_assoc_info(struct ath_softc *sc,
9fa23e17 818 struct ieee80211_hw *hw,
5640b08e 819 struct ieee80211_vif *vif,
8feceb67 820 struct ieee80211_bss_conf *bss_conf)
f078f209 821{
f2b2143e 822 struct ath_hw *ah = sc->sc_ah;
1510718d 823 struct ath_common *common = ath9k_hw_common(ah);
f078f209 824
8feceb67 825 if (bss_conf->assoc) {
226afe68
JP
826 ath_dbg(common, ATH_DBG_CONFIG,
827 "Bss Info ASSOC %d, bssid: %pM\n",
828 bss_conf->aid, common->curbssid);
f078f209 829
8feceb67 830 /* New association, store aid */
1510718d 831 common->curaid = bss_conf->aid;
f2b2143e 832 ath9k_hw_write_associd(ah);
2664f201
SB
833
834 /*
835 * Request a re-configuration of Beacon related timers
836 * on the receipt of the first Beacon frame (i.e.,
837 * after time sync with the AP).
838 */
1b04b930 839 sc->ps_flags |= PS_BEACON_SYNC;
f078f209 840
8feceb67 841 /* Configure the beacon */
2c3db3d5 842 ath_beacon_config(sc, vif);
f078f209 843
8feceb67 844 /* Reset rssi stats */
9ac58615 845 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
22e66a4c 846 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
f078f209 847
6c3118e2 848 sc->sc_flags |= SC_OP_ANI_RUN;
3d536acf 849 ath_start_ani(common);
8feceb67 850 } else {
226afe68 851 ath_dbg(common, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
1510718d 852 common->curaid = 0;
f38faa31 853 /* Stop ANI */
6c3118e2 854 sc->sc_flags &= ~SC_OP_ANI_RUN;
3d536acf 855 del_timer_sync(&common->ani.timer);
f078f209 856 }
8feceb67 857}
f078f209 858
68a89116 859void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
500c064d 860{
cbe61d8a 861 struct ath_hw *ah = sc->sc_ah;
c46917bb 862 struct ath_common *common = ath9k_hw_common(ah);
68a89116 863 struct ieee80211_channel *channel = hw->conf.channel;
ae8d2858 864 int r;
500c064d 865
3cbb5dd7 866 ath9k_ps_wakeup(sc);
6a6733f2
LR
867 spin_lock_bh(&sc->sc_pcu_lock);
868
93b1b37f 869 ath9k_hw_configpcipowersave(ah, 0, 0);
ae8d2858 870
159cd468 871 if (!ah->curchan)
c344c9cb 872 ah->curchan = ath9k_cmn_get_curchannel(sc->hw, ah);
159cd468 873
20bd2a09 874 r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
ae8d2858 875 if (r) {
3800276a
JP
876 ath_err(common,
877 "Unable to reset channel (%u MHz), reset status %d\n",
878 channel->center_freq, r);
500c064d 879 }
500c064d 880
5048e8c3
RM
881 ath9k_cmn_update_txpow(ah, sc->curtxpow,
882 sc->config.txpowlimit, &sc->curtxpow);
500c064d 883 if (ath_startrecv(sc) != 0) {
3800276a 884 ath_err(common, "Unable to restart recv logic\n");
c2731b81 885 goto out;
500c064d 886 }
500c064d 887 if (sc->sc_flags & SC_OP_BEACONS)
2c3db3d5 888 ath_beacon_config(sc, NULL); /* restart beacons */
500c064d
VT
889
890 /* Re-Enable interrupts */
3069168c 891 ath9k_hw_set_interrupts(ah, ah->imask);
500c064d
VT
892
893 /* Enable LED */
08fc5c1b 894 ath9k_hw_cfg_output(ah, ah->led_pin,
500c064d 895 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
08fc5c1b 896 ath9k_hw_set_gpio(ah, ah->led_pin, 0);
500c064d 897
68a89116 898 ieee80211_wake_queues(hw);
c2731b81 899out:
6a6733f2
LR
900 spin_unlock_bh(&sc->sc_pcu_lock);
901
3cbb5dd7 902 ath9k_ps_restore(sc);
500c064d
VT
903}
904
68a89116 905void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
500c064d 906{
cbe61d8a 907 struct ath_hw *ah = sc->sc_ah;
68a89116 908 struct ieee80211_channel *channel = hw->conf.channel;
ae8d2858 909 int r;
500c064d 910
3cbb5dd7 911 ath9k_ps_wakeup(sc);
6a6733f2
LR
912 spin_lock_bh(&sc->sc_pcu_lock);
913
68a89116 914 ieee80211_stop_queues(hw);
500c064d 915
982723df
VN
916 /*
917 * Keep the LED on when the radio is disabled
918 * during idle unassociated state.
919 */
920 if (!sc->ps_idle) {
921 ath9k_hw_set_gpio(ah, ah->led_pin, 1);
922 ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
923 }
500c064d
VT
924
925 /* Disable interrupts */
4df3071e 926 ath9k_hw_disable_interrupts(ah);
500c064d 927
043a0405 928 ath_drain_all_txq(sc, false); /* clear pending tx frames */
5e848f78 929
500c064d
VT
930 ath_stoprecv(sc); /* turn off frame recv */
931 ath_flushrecv(sc); /* flush recv queue */
932
159cd468 933 if (!ah->curchan)
c344c9cb 934 ah->curchan = ath9k_cmn_get_curchannel(hw, ah);
159cd468 935
20bd2a09 936 r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
ae8d2858 937 if (r) {
3800276a
JP
938 ath_err(ath9k_hw_common(sc->sc_ah),
939 "Unable to reset channel (%u MHz), reset status %d\n",
940 channel->center_freq, r);
500c064d 941 }
500c064d
VT
942
943 ath9k_hw_phy_disable(ah);
5e848f78 944
93b1b37f 945 ath9k_hw_configpcipowersave(ah, 1, 1);
6a6733f2
LR
946
947 spin_unlock_bh(&sc->sc_pcu_lock);
3cbb5dd7 948 ath9k_ps_restore(sc);
500c064d
VT
949}
950
ff37e337
S
951int ath_reset(struct ath_softc *sc, bool retry_tx)
952{
cbe61d8a 953 struct ath_hw *ah = sc->sc_ah;
c46917bb 954 struct ath_common *common = ath9k_hw_common(ah);
030bb495 955 struct ieee80211_hw *hw = sc->hw;
ae8d2858 956 int r;
ff37e337 957
cb8d61de
FF
958 sc->hw_busy_count = 0;
959
2ab81d4a
S
960 /* Stop ANI */
961 del_timer_sync(&common->ani.timer);
962
783cd01e 963 ath9k_ps_wakeup(sc);
6a6733f2
LR
964 spin_lock_bh(&sc->sc_pcu_lock);
965
cc9c378a
S
966 ieee80211_stop_queues(hw);
967
4df3071e 968 ath9k_hw_disable_interrupts(ah);
043a0405 969 ath_drain_all_txq(sc, retry_tx);
5e848f78 970
ff37e337
S
971 ath_stoprecv(sc);
972 ath_flushrecv(sc);
973
20bd2a09 974 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
ae8d2858 975 if (r)
3800276a
JP
976 ath_err(common,
977 "Unable to reset hardware; reset status %d\n", r);
ff37e337
S
978
979 if (ath_startrecv(sc) != 0)
3800276a 980 ath_err(common, "Unable to start recv logic\n");
ff37e337
S
981
982 /*
983 * We may be doing a reset in response to a request
984 * that changes the channel so update any state that
985 * might change as a result.
986 */
5048e8c3
RM
987 ath9k_cmn_update_txpow(ah, sc->curtxpow,
988 sc->config.txpowlimit, &sc->curtxpow);
ff37e337 989
52b8ac92 990 if ((sc->sc_flags & SC_OP_BEACONS) || !(sc->sc_flags & (SC_OP_OFFCHANNEL)))
2c3db3d5 991 ath_beacon_config(sc, NULL); /* restart beacons */
ff37e337 992
3069168c 993 ath9k_hw_set_interrupts(ah, ah->imask);
ff37e337
S
994
995 if (retry_tx) {
996 int i;
997 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
998 if (ATH_TXQ_SETUP(sc, i)) {
b77f483f
S
999 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1000 ath_txq_schedule(sc, &sc->tx.txq[i]);
1001 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
ff37e337
S
1002 }
1003 }
1004 }
1005
cc9c378a 1006 ieee80211_wake_queues(hw);
6a6733f2 1007 spin_unlock_bh(&sc->sc_pcu_lock);
cc9c378a 1008
2ab81d4a
S
1009 /* Start ANI */
1010 ath_start_ani(common);
783cd01e 1011 ath9k_ps_restore(sc);
2ab81d4a 1012
ae8d2858 1013 return r;
ff37e337
S
1014}
1015
ff37e337
S
1016/**********************/
1017/* mac80211 callbacks */
1018/**********************/
1019
8feceb67 1020static int ath9k_start(struct ieee80211_hw *hw)
f078f209 1021{
9ac58615 1022 struct ath_softc *sc = hw->priv;
af03abec 1023 struct ath_hw *ah = sc->sc_ah;
c46917bb 1024 struct ath_common *common = ath9k_hw_common(ah);
8feceb67 1025 struct ieee80211_channel *curchan = hw->conf.channel;
ff37e337 1026 struct ath9k_channel *init_channel;
82880a7c 1027 int r;
f078f209 1028
226afe68
JP
1029 ath_dbg(common, ATH_DBG_CONFIG,
1030 "Starting driver with initial channel: %d MHz\n",
1031 curchan->center_freq);
f078f209 1032
141b38b6
S
1033 mutex_lock(&sc->mutex);
1034
8feceb67 1035 /* setup initial channel */
82880a7c 1036 sc->chan_idx = curchan->hw_value;
f078f209 1037
c344c9cb 1038 init_channel = ath9k_cmn_get_curchannel(hw, ah);
ff37e337
S
1039
1040 /* Reset SERDES registers */
af03abec 1041 ath9k_hw_configpcipowersave(ah, 0, 0);
ff37e337
S
1042
1043 /*
1044 * The basic interface to setting the hardware in a good
1045 * state is ``reset''. On return the hardware is known to
1046 * be powered up and with interrupts disabled. This must
1047 * be followed by initialization of the appropriate bits
1048 * and then setup of the interrupt mask.
1049 */
4bdd1e97 1050 spin_lock_bh(&sc->sc_pcu_lock);
20bd2a09 1051 r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
ae8d2858 1052 if (r) {
3800276a
JP
1053 ath_err(common,
1054 "Unable to reset hardware; reset status %d (freq %u MHz)\n",
1055 r, curchan->center_freq);
4bdd1e97 1056 spin_unlock_bh(&sc->sc_pcu_lock);
141b38b6 1057 goto mutex_unlock;
ff37e337 1058 }
ff37e337
S
1059
1060 /*
1061 * This is needed only to setup initial state
1062 * but it's best done after a reset.
1063 */
5048e8c3
RM
1064 ath9k_cmn_update_txpow(ah, sc->curtxpow,
1065 sc->config.txpowlimit, &sc->curtxpow);
8feceb67 1066
ff37e337
S
1067 /*
1068 * Setup the hardware after reset:
1069 * The receive engine is set going.
1070 * Frame transmit is handled entirely
1071 * in the frame output path; there's nothing to do
1072 * here except setup the interrupt mask.
1073 */
1074 if (ath_startrecv(sc) != 0) {
3800276a 1075 ath_err(common, "Unable to start recv logic\n");
141b38b6 1076 r = -EIO;
4bdd1e97 1077 spin_unlock_bh(&sc->sc_pcu_lock);
141b38b6 1078 goto mutex_unlock;
f078f209 1079 }
4bdd1e97 1080 spin_unlock_bh(&sc->sc_pcu_lock);
8feceb67 1081
ff37e337 1082 /* Setup our intr mask. */
b5c80475
FF
1083 ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
1084 ATH9K_INT_RXORN | ATH9K_INT_FATAL |
1085 ATH9K_INT_GLOBAL;
1086
1087 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
08578b8f
LR
1088 ah->imask |= ATH9K_INT_RXHP |
1089 ATH9K_INT_RXLP |
1090 ATH9K_INT_BB_WATCHDOG;
b5c80475
FF
1091 else
1092 ah->imask |= ATH9K_INT_RX;
ff37e337 1093
364734fa 1094 ah->imask |= ATH9K_INT_GTT;
ff37e337 1095
af03abec 1096 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
3069168c 1097 ah->imask |= ATH9K_INT_CST;
ff37e337 1098
ff37e337 1099 sc->sc_flags &= ~SC_OP_INVALID;
5f841b41 1100 sc->sc_ah->is_monitoring = false;
ff37e337
S
1101
1102 /* Disable BMISS interrupt when we're not associated */
3069168c
PR
1103 ah->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1104 ath9k_hw_set_interrupts(ah, ah->imask);
ff37e337 1105
bce048d7 1106 ieee80211_wake_queues(hw);
ff37e337 1107
42935eca 1108 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
164ace38 1109
766ec4a9
LR
1110 if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
1111 !ah->btcoex_hw.enabled) {
5e197292
LR
1112 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1113 AR_STOMP_LOW_WLAN_WGHT);
af03abec 1114 ath9k_hw_btcoex_enable(ah);
f985ad12 1115
5bb12791
LR
1116 if (common->bus_ops->bt_coex_prep)
1117 common->bus_ops->bt_coex_prep(common);
766ec4a9 1118 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
75d7839f 1119 ath9k_btcoex_timer_resume(sc);
1773912b
VT
1120 }
1121
2b7e6bce
MSS
1122 /* User has the option to provide pm-qos value as a module
1123 * parameter rather than using the default value of
1124 * 'ATH9K_PM_QOS_DEFAULT_VALUE'.
1125 */
4dc3530d 1126 pm_qos_update_request(&sc->pm_qos_req, ath9k_pm_qos_value);
10598c12 1127
8060e169
VT
1128 if (ah->caps.pcie_lcr_extsync_en && common->bus_ops->extn_synch_en)
1129 common->bus_ops->extn_synch_en(common);
1130
141b38b6
S
1131mutex_unlock:
1132 mutex_unlock(&sc->mutex);
1133
ae8d2858 1134 return r;
f078f209
LR
1135}
1136
8feceb67
VT
1137static int ath9k_tx(struct ieee80211_hw *hw,
1138 struct sk_buff *skb)
f078f209 1139{
9ac58615 1140 struct ath_softc *sc = hw->priv;
c46917bb 1141 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
528f0c6b 1142 struct ath_tx_control txctl;
1bc14880 1143 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
528f0c6b 1144
96148326 1145 if (sc->ps_enabled) {
dc8c4585
JM
1146 /*
1147 * mac80211 does not set PM field for normal data frames, so we
1148 * need to update that based on the current PS mode.
1149 */
1150 if (ieee80211_is_data(hdr->frame_control) &&
1151 !ieee80211_is_nullfunc(hdr->frame_control) &&
1152 !ieee80211_has_pm(hdr->frame_control)) {
226afe68
JP
1153 ath_dbg(common, ATH_DBG_PS,
1154 "Add PM=1 for a TX frame while in PS mode\n");
dc8c4585
JM
1155 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1156 }
1157 }
1158
9a23f9ca
JM
1159 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
1160 /*
1161 * We are using PS-Poll and mac80211 can request TX while in
1162 * power save mode. Need to wake up hardware for the TX to be
1163 * completed and if needed, also for RX of buffered frames.
1164 */
9a23f9ca 1165 ath9k_ps_wakeup(sc);
fdf76622
VT
1166 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
1167 ath9k_hw_setrxabort(sc->sc_ah, 0);
9a23f9ca 1168 if (ieee80211_is_pspoll(hdr->frame_control)) {
226afe68
JP
1169 ath_dbg(common, ATH_DBG_PS,
1170 "Sending PS-Poll to pick a buffered frame\n");
1b04b930 1171 sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
9a23f9ca 1172 } else {
226afe68
JP
1173 ath_dbg(common, ATH_DBG_PS,
1174 "Wake up to complete TX\n");
1b04b930 1175 sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
9a23f9ca
JM
1176 }
1177 /*
1178 * The actual restore operation will happen only after
1179 * the sc_flags bit is cleared. We are just dropping
1180 * the ps_usecount here.
1181 */
1182 ath9k_ps_restore(sc);
1183 }
1184
528f0c6b 1185 memset(&txctl, 0, sizeof(struct ath_tx_control));
066dae93 1186 txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)];
528f0c6b 1187
226afe68 1188 ath_dbg(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
8feceb67 1189
c52f33d0 1190 if (ath_tx_start(hw, skb, &txctl) != 0) {
226afe68 1191 ath_dbg(common, ATH_DBG_XMIT, "TX failed\n");
528f0c6b 1192 goto exit;
8feceb67
VT
1193 }
1194
528f0c6b
S
1195 return 0;
1196exit:
1197 dev_kfree_skb_any(skb);
8feceb67 1198 return 0;
f078f209
LR
1199}
1200
8feceb67 1201static void ath9k_stop(struct ieee80211_hw *hw)
f078f209 1202{
9ac58615 1203 struct ath_softc *sc = hw->priv;
af03abec 1204 struct ath_hw *ah = sc->sc_ah;
c46917bb 1205 struct ath_common *common = ath9k_hw_common(ah);
f078f209 1206
4c483817
S
1207 mutex_lock(&sc->mutex);
1208
9a75c2ff
VN
1209 if (led_blink)
1210 cancel_delayed_work_sync(&sc->ath_led_blink_work);
1211
c94dbff7 1212 cancel_delayed_work_sync(&sc->tx_complete_work);
181fb18d 1213 cancel_delayed_work_sync(&sc->hw_pll_work);
9f42c2b6 1214 cancel_work_sync(&sc->paprd_work);
347809fc 1215 cancel_work_sync(&sc->hw_check_work);
c94dbff7 1216
9c84b797 1217 if (sc->sc_flags & SC_OP_INVALID) {
226afe68 1218 ath_dbg(common, ATH_DBG_ANY, "Device not present\n");
4c483817 1219 mutex_unlock(&sc->mutex);
9c84b797
S
1220 return;
1221 }
8feceb67 1222
3867cf6a
S
1223 /* Ensure HW is awake when we try to shut it down. */
1224 ath9k_ps_wakeup(sc);
1225
766ec4a9 1226 if (ah->btcoex_hw.enabled) {
af03abec 1227 ath9k_hw_btcoex_disable(ah);
766ec4a9 1228 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
75d7839f 1229 ath9k_btcoex_timer_pause(sc);
1773912b
VT
1230 }
1231
6a6733f2
LR
1232 spin_lock_bh(&sc->sc_pcu_lock);
1233
203043f5
SG
1234 /* prevent tasklets to enable interrupts once we disable them */
1235 ah->imask &= ~ATH9K_INT_GLOBAL;
1236
ff37e337
S
1237 /* make sure h/w will not generate any interrupt
1238 * before setting the invalid flag. */
4df3071e 1239 ath9k_hw_disable_interrupts(ah);
ff37e337
S
1240
1241 if (!(sc->sc_flags & SC_OP_INVALID)) {
043a0405 1242 ath_drain_all_txq(sc, false);
ff37e337 1243 ath_stoprecv(sc);
af03abec 1244 ath9k_hw_phy_disable(ah);
6a6733f2 1245 } else
b77f483f 1246 sc->rx.rxlink = NULL;
ff37e337 1247
0d95521e
FF
1248 if (sc->rx.frag) {
1249 dev_kfree_skb_any(sc->rx.frag);
1250 sc->rx.frag = NULL;
1251 }
1252
ff37e337 1253 /* disable HAL and put h/w to sleep */
af03abec
LR
1254 ath9k_hw_disable(ah);
1255 ath9k_hw_configpcipowersave(ah, 1, 1);
6a6733f2
LR
1256
1257 spin_unlock_bh(&sc->sc_pcu_lock);
1258
203043f5
SG
1259 /* we can now sync irq and kill any running tasklets, since we already
1260 * disabled interrupts and not holding a spin lock */
1261 synchronize_irq(sc->irq);
1262 tasklet_kill(&sc->intr_tq);
1263 tasklet_kill(&sc->bcon_tasklet);
1264
3867cf6a
S
1265 ath9k_ps_restore(sc);
1266
a08e7ade
LR
1267 sc->ps_idle = true;
1268 ath_radio_disable(sc, hw);
ff37e337
S
1269
1270 sc->sc_flags |= SC_OP_INVALID;
500c064d 1271
98c316e3 1272 pm_qos_update_request(&sc->pm_qos_req, PM_QOS_DEFAULT_VALUE);
10598c12 1273
141b38b6
S
1274 mutex_unlock(&sc->mutex);
1275
226afe68 1276 ath_dbg(common, ATH_DBG_CONFIG, "Driver halt\n");
f078f209
LR
1277}
1278
4801416c
BG
1279bool ath9k_uses_beacons(int type)
1280{
1281 switch (type) {
1282 case NL80211_IFTYPE_AP:
1283 case NL80211_IFTYPE_ADHOC:
1284 case NL80211_IFTYPE_MESH_POINT:
1285 return true;
1286 default:
1287 return false;
1288 }
1289}
1290
1291static void ath9k_reclaim_beacon(struct ath_softc *sc,
1292 struct ieee80211_vif *vif)
f078f209 1293{
1ed32e4f 1294 struct ath_vif *avp = (void *)vif->drv_priv;
8feceb67 1295
4801416c
BG
1296 /* Disable SWBA interrupt */
1297 sc->sc_ah->imask &= ~ATH9K_INT_SWBA;
1298 ath9k_ps_wakeup(sc);
1299 ath9k_hw_set_interrupts(sc->sc_ah, sc->sc_ah->imask);
1300 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1301 tasklet_kill(&sc->bcon_tasklet);
1302 ath9k_ps_restore(sc);
1303
1304 ath_beacon_return(sc, avp);
1305 sc->sc_flags &= ~SC_OP_BEACONS;
1306
1307 if (sc->nbcnvifs > 0) {
1308 /* Re-enable beaconing */
1309 sc->sc_ah->imask |= ATH9K_INT_SWBA;
1310 ath9k_ps_wakeup(sc);
1311 ath9k_hw_set_interrupts(sc->sc_ah, sc->sc_ah->imask);
1312 ath9k_ps_restore(sc);
1313 }
1314}
1315
1316static void ath9k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
1317{
1318 struct ath9k_vif_iter_data *iter_data = data;
1319 int i;
1320
1321 if (iter_data->hw_macaddr)
1322 for (i = 0; i < ETH_ALEN; i++)
1323 iter_data->mask[i] &=
1324 ~(iter_data->hw_macaddr[i] ^ mac[i]);
141b38b6 1325
1ed32e4f 1326 switch (vif->type) {
4801416c
BG
1327 case NL80211_IFTYPE_AP:
1328 iter_data->naps++;
f078f209 1329 break;
4801416c
BG
1330 case NL80211_IFTYPE_STATION:
1331 iter_data->nstations++;
e51f3eff 1332 break;
05c914fe 1333 case NL80211_IFTYPE_ADHOC:
4801416c
BG
1334 iter_data->nadhocs++;
1335 break;
9cb5412b 1336 case NL80211_IFTYPE_MESH_POINT:
4801416c
BG
1337 iter_data->nmeshes++;
1338 break;
1339 case NL80211_IFTYPE_WDS:
1340 iter_data->nwds++;
f078f209
LR
1341 break;
1342 default:
4801416c
BG
1343 iter_data->nothers++;
1344 break;
f078f209 1345 }
4801416c 1346}
f078f209 1347
4801416c
BG
1348/* Called with sc->mutex held. */
1349void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
1350 struct ieee80211_vif *vif,
1351 struct ath9k_vif_iter_data *iter_data)
1352{
9ac58615 1353 struct ath_softc *sc = hw->priv;
4801416c
BG
1354 struct ath_hw *ah = sc->sc_ah;
1355 struct ath_common *common = ath9k_hw_common(ah);
8feceb67 1356
4801416c
BG
1357 /*
1358 * Use the hardware MAC address as reference, the hardware uses it
1359 * together with the BSSID mask when matching addresses.
1360 */
1361 memset(iter_data, 0, sizeof(*iter_data));
1362 iter_data->hw_macaddr = common->macaddr;
1363 memset(&iter_data->mask, 0xff, ETH_ALEN);
5640b08e 1364
4801416c
BG
1365 if (vif)
1366 ath9k_vif_iter(iter_data, vif->addr, vif);
1367
1368 /* Get list of all active MAC addresses */
4801416c
BG
1369 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath9k_vif_iter,
1370 iter_data);
4801416c 1371}
8ca21f01 1372
4801416c
BG
1373/* Called with sc->mutex held. */
1374static void ath9k_calculate_summary_state(struct ieee80211_hw *hw,
1375 struct ieee80211_vif *vif)
1376{
9ac58615 1377 struct ath_softc *sc = hw->priv;
4801416c
BG
1378 struct ath_hw *ah = sc->sc_ah;
1379 struct ath_common *common = ath9k_hw_common(ah);
1380 struct ath9k_vif_iter_data iter_data;
8ca21f01 1381
4801416c 1382 ath9k_calculate_iter_data(hw, vif, &iter_data);
2c3db3d5 1383
4c89fe95 1384 ath9k_ps_wakeup(sc);
4801416c
BG
1385 /* Set BSSID mask. */
1386 memcpy(common->bssidmask, iter_data.mask, ETH_ALEN);
1387 ath_hw_setbssidmask(common);
1388
1389 /* Set op-mode & TSF */
1390 if (iter_data.naps > 0) {
3069168c 1391 ath9k_hw_set_tsfadjust(ah, 1);
b238e90e 1392 sc->sc_flags |= SC_OP_TSF_RESET;
4801416c
BG
1393 ah->opmode = NL80211_IFTYPE_AP;
1394 } else {
1395 ath9k_hw_set_tsfadjust(ah, 0);
1396 sc->sc_flags &= ~SC_OP_TSF_RESET;
5640b08e 1397
4801416c
BG
1398 if (iter_data.nwds + iter_data.nmeshes)
1399 ah->opmode = NL80211_IFTYPE_AP;
1400 else if (iter_data.nadhocs)
1401 ah->opmode = NL80211_IFTYPE_ADHOC;
1402 else
1403 ah->opmode = NL80211_IFTYPE_STATION;
1404 }
5640b08e 1405
4e30ffa2
VN
1406 /*
1407 * Enable MIB interrupts when there are hardware phy counters.
4e30ffa2 1408 */
4801416c 1409 if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0) {
3448f912
LR
1410 if (ah->config.enable_ani)
1411 ah->imask |= ATH9K_INT_MIB;
3069168c 1412 ah->imask |= ATH9K_INT_TSFOOR;
4801416c
BG
1413 } else {
1414 ah->imask &= ~ATH9K_INT_MIB;
1415 ah->imask &= ~ATH9K_INT_TSFOOR;
4af9cf4f
S
1416 }
1417
3069168c 1418 ath9k_hw_set_interrupts(ah, ah->imask);
4c89fe95 1419 ath9k_ps_restore(sc);
4e30ffa2 1420
4801416c
BG
1421 /* Set up ANI */
1422 if ((iter_data.naps + iter_data.nadhocs) > 0) {
6c3118e2 1423 sc->sc_flags |= SC_OP_ANI_RUN;
3d536acf 1424 ath_start_ani(common);
4801416c
BG
1425 } else {
1426 sc->sc_flags &= ~SC_OP_ANI_RUN;
1427 del_timer_sync(&common->ani.timer);
6c3118e2 1428 }
4801416c 1429}
6f255425 1430
4801416c
BG
1431/* Called with sc->mutex held, vif counts set up properly. */
1432static void ath9k_do_vif_add_setup(struct ieee80211_hw *hw,
1433 struct ieee80211_vif *vif)
1434{
9ac58615 1435 struct ath_softc *sc = hw->priv;
4801416c
BG
1436
1437 ath9k_calculate_summary_state(hw, vif);
1438
1439 if (ath9k_uses_beacons(vif->type)) {
1440 int error;
1441 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1442 /* This may fail because upper levels do not have beacons
1443 * properly configured yet. That's OK, we assume it
1444 * will be properly configured and then we will be notified
1445 * in the info_changed method and set up beacons properly
1446 * there.
1447 */
9ac58615 1448 error = ath_beacon_alloc(sc, vif);
391bd1c4 1449 if (!error)
4801416c
BG
1450 ath_beacon_config(sc, vif);
1451 }
f078f209
LR
1452}
1453
4801416c
BG
1454
1455static int ath9k_add_interface(struct ieee80211_hw *hw,
1456 struct ieee80211_vif *vif)
6b3b991d 1457{
9ac58615 1458 struct ath_softc *sc = hw->priv;
4801416c
BG
1459 struct ath_hw *ah = sc->sc_ah;
1460 struct ath_common *common = ath9k_hw_common(ah);
6b3b991d 1461 struct ath_vif *avp = (void *)vif->drv_priv;
4801416c 1462 int ret = 0;
6b3b991d 1463
4801416c 1464 mutex_lock(&sc->mutex);
6b3b991d 1465
4801416c
BG
1466 switch (vif->type) {
1467 case NL80211_IFTYPE_STATION:
1468 case NL80211_IFTYPE_WDS:
1469 case NL80211_IFTYPE_ADHOC:
1470 case NL80211_IFTYPE_AP:
1471 case NL80211_IFTYPE_MESH_POINT:
1472 break;
1473 default:
1474 ath_err(common, "Interface type %d not yet supported\n",
1475 vif->type);
1476 ret = -EOPNOTSUPP;
1477 goto out;
1478 }
6b3b991d 1479
4801416c
BG
1480 if (ath9k_uses_beacons(vif->type)) {
1481 if (sc->nbcnvifs >= ATH_BCBUF) {
1482 ath_err(common, "Not enough beacon buffers when adding"
1483 " new interface of type: %i\n",
1484 vif->type);
1485 ret = -ENOBUFS;
1486 goto out;
1487 }
1488 }
1489
1490 if ((vif->type == NL80211_IFTYPE_ADHOC) &&
1491 sc->nvifs > 0) {
1492 ath_err(common, "Cannot create ADHOC interface when other"
1493 " interfaces already exist.\n");
1494 ret = -EINVAL;
1495 goto out;
6b3b991d 1496 }
4801416c
BG
1497
1498 ath_dbg(common, ATH_DBG_CONFIG,
1499 "Attach a VIF of type: %d\n", vif->type);
1500
1501 /* Set the VIF opmode */
1502 avp->av_opmode = vif->type;
1503 avp->av_bslot = -1;
1504
1505 sc->nvifs++;
1506
1507 ath9k_do_vif_add_setup(hw, vif);
1508out:
1509 mutex_unlock(&sc->mutex);
1510 return ret;
6b3b991d
RM
1511}
1512
1513static int ath9k_change_interface(struct ieee80211_hw *hw,
1514 struct ieee80211_vif *vif,
1515 enum nl80211_iftype new_type,
1516 bool p2p)
1517{
9ac58615 1518 struct ath_softc *sc = hw->priv;
6b3b991d 1519 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
6dab55bf 1520 int ret = 0;
6b3b991d
RM
1521
1522 ath_dbg(common, ATH_DBG_CONFIG, "Change Interface\n");
1523 mutex_lock(&sc->mutex);
1524
4801416c
BG
1525 /* See if new interface type is valid. */
1526 if ((new_type == NL80211_IFTYPE_ADHOC) &&
1527 (sc->nvifs > 1)) {
1528 ath_err(common, "When using ADHOC, it must be the only"
1529 " interface.\n");
1530 ret = -EINVAL;
1531 goto out;
1532 }
1533
1534 if (ath9k_uses_beacons(new_type) &&
1535 !ath9k_uses_beacons(vif->type)) {
6b3b991d
RM
1536 if (sc->nbcnvifs >= ATH_BCBUF) {
1537 ath_err(common, "No beacon slot available\n");
6dab55bf
DC
1538 ret = -ENOBUFS;
1539 goto out;
6b3b991d 1540 }
6b3b991d 1541 }
4801416c
BG
1542
1543 /* Clean up old vif stuff */
1544 if (ath9k_uses_beacons(vif->type))
1545 ath9k_reclaim_beacon(sc, vif);
1546
1547 /* Add new settings */
6b3b991d
RM
1548 vif->type = new_type;
1549 vif->p2p = p2p;
1550
4801416c 1551 ath9k_do_vif_add_setup(hw, vif);
6dab55bf 1552out:
6b3b991d 1553 mutex_unlock(&sc->mutex);
6dab55bf 1554 return ret;
6b3b991d
RM
1555}
1556
8feceb67 1557static void ath9k_remove_interface(struct ieee80211_hw *hw,
1ed32e4f 1558 struct ieee80211_vif *vif)
f078f209 1559{
9ac58615 1560 struct ath_softc *sc = hw->priv;
c46917bb 1561 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
f078f209 1562
226afe68 1563 ath_dbg(common, ATH_DBG_CONFIG, "Detach Interface\n");
f078f209 1564
141b38b6
S
1565 mutex_lock(&sc->mutex);
1566
4801416c 1567 sc->nvifs--;
580f0b8a 1568
8feceb67 1569 /* Reclaim beacon resources */
4801416c 1570 if (ath9k_uses_beacons(vif->type))
6b3b991d 1571 ath9k_reclaim_beacon(sc, vif);
2c3db3d5 1572
4801416c 1573 ath9k_calculate_summary_state(hw, NULL);
141b38b6
S
1574
1575 mutex_unlock(&sc->mutex);
f078f209
LR
1576}
1577
fbab7390 1578static void ath9k_enable_ps(struct ath_softc *sc)
3f7c5c10 1579{
3069168c
PR
1580 struct ath_hw *ah = sc->sc_ah;
1581
3f7c5c10 1582 sc->ps_enabled = true;
3069168c
PR
1583 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1584 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
1585 ah->imask |= ATH9K_INT_TIM_TIMER;
1586 ath9k_hw_set_interrupts(ah, ah->imask);
3f7c5c10 1587 }
fdf76622 1588 ath9k_hw_setrxabort(ah, 1);
3f7c5c10 1589 }
3f7c5c10
SB
1590}
1591
845d708e
SB
1592static void ath9k_disable_ps(struct ath_softc *sc)
1593{
1594 struct ath_hw *ah = sc->sc_ah;
1595
1596 sc->ps_enabled = false;
1597 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
1598 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1599 ath9k_hw_setrxabort(ah, 0);
1600 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
1601 PS_WAIT_FOR_CAB |
1602 PS_WAIT_FOR_PSPOLL_DATA |
1603 PS_WAIT_FOR_TX_ACK);
1604 if (ah->imask & ATH9K_INT_TIM_TIMER) {
1605 ah->imask &= ~ATH9K_INT_TIM_TIMER;
1606 ath9k_hw_set_interrupts(ah, ah->imask);
1607 }
1608 }
1609
1610}
1611
e8975581 1612static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
f078f209 1613{
9ac58615 1614 struct ath_softc *sc = hw->priv;
3430098a
FF
1615 struct ath_hw *ah = sc->sc_ah;
1616 struct ath_common *common = ath9k_hw_common(ah);
e8975581 1617 struct ieee80211_conf *conf = &hw->conf;
7545daf4 1618 bool disable_radio = false;
f078f209 1619
aa33de09 1620 mutex_lock(&sc->mutex);
141b38b6 1621
194b7c13
LR
1622 /*
1623 * Leave this as the first check because we need to turn on the
1624 * radio if it was disabled before prior to processing the rest
1625 * of the changes. Likewise we must only disable the radio towards
1626 * the end.
1627 */
64839170 1628 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
7545daf4
FF
1629 sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE);
1630 if (!sc->ps_idle) {
68a89116 1631 ath_radio_enable(sc, hw);
226afe68
JP
1632 ath_dbg(common, ATH_DBG_CONFIG,
1633 "not-idle: enabling radio\n");
7545daf4
FF
1634 } else {
1635 disable_radio = true;
64839170
LR
1636 }
1637 }
1638
e7824a50
LR
1639 /*
1640 * We just prepare to enable PS. We have to wait until our AP has
1641 * ACK'd our null data frame to disable RX otherwise we'll ignore
1642 * those ACKs and end up retransmitting the same null data frames.
1643 * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
1644 */
3cbb5dd7 1645 if (changed & IEEE80211_CONF_CHANGE_PS) {
8ab2cd09
LR
1646 unsigned long flags;
1647 spin_lock_irqsave(&sc->sc_pm_lock, flags);
fbab7390
SB
1648 if (conf->flags & IEEE80211_CONF_PS)
1649 ath9k_enable_ps(sc);
845d708e
SB
1650 else
1651 ath9k_disable_ps(sc);
8ab2cd09 1652 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
3cbb5dd7
VN
1653 }
1654
199afd9d
S
1655 if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
1656 if (conf->flags & IEEE80211_CONF_MONITOR) {
226afe68
JP
1657 ath_dbg(common, ATH_DBG_CONFIG,
1658 "Monitor mode is enabled\n");
5f841b41
RM
1659 sc->sc_ah->is_monitoring = true;
1660 } else {
226afe68
JP
1661 ath_dbg(common, ATH_DBG_CONFIG,
1662 "Monitor mode is disabled\n");
5f841b41 1663 sc->sc_ah->is_monitoring = false;
199afd9d
S
1664 }
1665 }
1666
4797938c 1667 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
99405f93 1668 struct ieee80211_channel *curchan = hw->conf.channel;
5f8e077c 1669 int pos = curchan->hw_value;
3430098a
FF
1670 int old_pos = -1;
1671 unsigned long flags;
1672
1673 if (ah->curchan)
1674 old_pos = ah->curchan - &ah->channels[0];
ae5eb026 1675
5ee08656
FF
1676 if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
1677 sc->sc_flags |= SC_OP_OFFCHANNEL;
1678 else
1679 sc->sc_flags &= ~SC_OP_OFFCHANNEL;
0e2dedf9 1680
8c79a610
BG
1681 ath_dbg(common, ATH_DBG_CONFIG,
1682 "Set channel: %d MHz type: %d\n",
1683 curchan->center_freq, conf->channel_type);
f078f209 1684
de87f736
RM
1685 ath9k_cmn_update_ichannel(&sc->sc_ah->channels[pos],
1686 curchan, conf->channel_type);
e11602b7 1687
3430098a
FF
1688 /* update survey stats for the old channel before switching */
1689 spin_lock_irqsave(&common->cc_lock, flags);
1690 ath_update_survey_stats(sc);
1691 spin_unlock_irqrestore(&common->cc_lock, flags);
1692
1693 /*
1694 * If the operating channel changes, change the survey in-use flags
1695 * along with it.
1696 * Reset the survey data for the new channel, unless we're switching
1697 * back to the operating channel from an off-channel operation.
1698 */
1699 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) &&
1700 sc->cur_survey != &sc->survey[pos]) {
1701
1702 if (sc->cur_survey)
1703 sc->cur_survey->filled &= ~SURVEY_INFO_IN_USE;
1704
1705 sc->cur_survey = &sc->survey[pos];
1706
1707 memset(sc->cur_survey, 0, sizeof(struct survey_info));
1708 sc->cur_survey->filled |= SURVEY_INFO_IN_USE;
1709 } else if (!(sc->survey[pos].filled & SURVEY_INFO_IN_USE)) {
1710 memset(&sc->survey[pos], 0, sizeof(struct survey_info));
1711 }
1712
0e2dedf9 1713 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
3800276a 1714 ath_err(common, "Unable to set channel\n");
aa33de09 1715 mutex_unlock(&sc->mutex);
e11602b7
S
1716 return -EINVAL;
1717 }
3430098a
FF
1718
1719 /*
1720 * The most recent snapshot of channel->noisefloor for the old
1721 * channel is only available after the hardware reset. Copy it to
1722 * the survey stats now.
1723 */
1724 if (old_pos >= 0)
1725 ath_update_survey_nf(sc, old_pos);
094d05dc 1726 }
f078f209 1727
c9f6a656 1728 if (changed & IEEE80211_CONF_CHANGE_POWER) {
17d7904d 1729 sc->config.txpowlimit = 2 * conf->power_level;
783cd01e 1730 ath9k_ps_wakeup(sc);
5048e8c3
RM
1731 ath9k_cmn_update_txpow(ah, sc->curtxpow,
1732 sc->config.txpowlimit, &sc->curtxpow);
783cd01e 1733 ath9k_ps_restore(sc);
c9f6a656 1734 }
f078f209 1735
64839170 1736 if (disable_radio) {
226afe68 1737 ath_dbg(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
68a89116 1738 ath_radio_disable(sc, hw);
64839170
LR
1739 }
1740
aa33de09 1741 mutex_unlock(&sc->mutex);
141b38b6 1742
f078f209
LR
1743 return 0;
1744}
1745
8feceb67
VT
1746#define SUPPORTED_FILTERS \
1747 (FIF_PROMISC_IN_BSS | \
1748 FIF_ALLMULTI | \
1749 FIF_CONTROL | \
af6a3fc7 1750 FIF_PSPOLL | \
8feceb67
VT
1751 FIF_OTHER_BSS | \
1752 FIF_BCN_PRBRESP_PROMISC | \
9c1d8e4a 1753 FIF_PROBE_REQ | \
8feceb67 1754 FIF_FCSFAIL)
c83be688 1755
8feceb67
VT
1756/* FIXME: sc->sc_full_reset ? */
1757static void ath9k_configure_filter(struct ieee80211_hw *hw,
1758 unsigned int changed_flags,
1759 unsigned int *total_flags,
3ac64bee 1760 u64 multicast)
8feceb67 1761{
9ac58615 1762 struct ath_softc *sc = hw->priv;
8feceb67 1763 u32 rfilt;
f078f209 1764
8feceb67
VT
1765 changed_flags &= SUPPORTED_FILTERS;
1766 *total_flags &= SUPPORTED_FILTERS;
f078f209 1767
b77f483f 1768 sc->rx.rxfilter = *total_flags;
aa68aeaa 1769 ath9k_ps_wakeup(sc);
8feceb67
VT
1770 rfilt = ath_calcrxfilter(sc);
1771 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
aa68aeaa 1772 ath9k_ps_restore(sc);
f078f209 1773
226afe68
JP
1774 ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
1775 "Set HW RX filter: 0x%x\n", rfilt);
8feceb67 1776}
f078f209 1777
4ca77860
JB
1778static int ath9k_sta_add(struct ieee80211_hw *hw,
1779 struct ieee80211_vif *vif,
1780 struct ieee80211_sta *sta)
8feceb67 1781{
9ac58615 1782 struct ath_softc *sc = hw->priv;
f078f209 1783
4ca77860
JB
1784 ath_node_attach(sc, sta);
1785
1786 return 0;
1787}
1788
1789static int ath9k_sta_remove(struct ieee80211_hw *hw,
1790 struct ieee80211_vif *vif,
1791 struct ieee80211_sta *sta)
1792{
9ac58615 1793 struct ath_softc *sc = hw->priv;
4ca77860
JB
1794
1795 ath_node_detach(sc, sta);
1796
1797 return 0;
f078f209
LR
1798}
1799
141b38b6 1800static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
8feceb67 1801 const struct ieee80211_tx_queue_params *params)
f078f209 1802{
9ac58615 1803 struct ath_softc *sc = hw->priv;
c46917bb 1804 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
066dae93 1805 struct ath_txq *txq;
8feceb67 1806 struct ath9k_tx_queue_info qi;
066dae93 1807 int ret = 0;
f078f209 1808
8feceb67
VT
1809 if (queue >= WME_NUM_AC)
1810 return 0;
f078f209 1811
066dae93
FF
1812 txq = sc->tx.txq_map[queue];
1813
141b38b6
S
1814 mutex_lock(&sc->mutex);
1815
1ffb0610
S
1816 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
1817
8feceb67
VT
1818 qi.tqi_aifs = params->aifs;
1819 qi.tqi_cwmin = params->cw_min;
1820 qi.tqi_cwmax = params->cw_max;
1821 qi.tqi_burstTime = params->txop;
f078f209 1822
226afe68
JP
1823 ath_dbg(common, ATH_DBG_CONFIG,
1824 "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
1825 queue, txq->axq_qnum, params->aifs, params->cw_min,
1826 params->cw_max, params->txop);
f078f209 1827
066dae93 1828 ret = ath_txq_update(sc, txq->axq_qnum, &qi);
8feceb67 1829 if (ret)
3800276a 1830 ath_err(common, "TXQ Update failed\n");
f078f209 1831
94db2936 1832 if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
066dae93 1833 if (queue == WME_AC_BE && !ret)
94db2936
VN
1834 ath_beaconq_config(sc);
1835
141b38b6
S
1836 mutex_unlock(&sc->mutex);
1837
8feceb67
VT
1838 return ret;
1839}
f078f209 1840
8feceb67
VT
1841static int ath9k_set_key(struct ieee80211_hw *hw,
1842 enum set_key_cmd cmd,
dc822b5d
JB
1843 struct ieee80211_vif *vif,
1844 struct ieee80211_sta *sta,
8feceb67
VT
1845 struct ieee80211_key_conf *key)
1846{
9ac58615 1847 struct ath_softc *sc = hw->priv;
c46917bb 1848 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
8feceb67 1849 int ret = 0;
f078f209 1850
3e6109c5 1851 if (ath9k_modparam_nohwcrypt)
b3bd89ce
JM
1852 return -ENOSPC;
1853
141b38b6 1854 mutex_lock(&sc->mutex);
3cbb5dd7 1855 ath9k_ps_wakeup(sc);
226afe68 1856 ath_dbg(common, ATH_DBG_CONFIG, "Set HW Key\n");
f078f209 1857
8feceb67
VT
1858 switch (cmd) {
1859 case SET_KEY:
040e539e 1860 ret = ath_key_config(common, vif, sta, key);
6ace2891
JM
1861 if (ret >= 0) {
1862 key->hw_key_idx = ret;
8feceb67
VT
1863 /* push IV and Michael MIC generation to stack */
1864 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
97359d12 1865 if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
8feceb67 1866 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
97359d12
JB
1867 if (sc->sc_ah->sw_mgmt_crypto &&
1868 key->cipher == WLAN_CIPHER_SUITE_CCMP)
0ced0e17 1869 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
6ace2891 1870 ret = 0;
8feceb67
VT
1871 }
1872 break;
1873 case DISABLE_KEY:
040e539e 1874 ath_key_delete(common, key);
8feceb67
VT
1875 break;
1876 default:
1877 ret = -EINVAL;
1878 }
f078f209 1879
3cbb5dd7 1880 ath9k_ps_restore(sc);
141b38b6
S
1881 mutex_unlock(&sc->mutex);
1882
8feceb67
VT
1883 return ret;
1884}
f078f209 1885
8feceb67
VT
1886static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
1887 struct ieee80211_vif *vif,
1888 struct ieee80211_bss_conf *bss_conf,
1889 u32 changed)
1890{
9ac58615 1891 struct ath_softc *sc = hw->priv;
2d0ddec5 1892 struct ath_hw *ah = sc->sc_ah;
1510718d 1893 struct ath_common *common = ath9k_hw_common(ah);
2d0ddec5 1894 struct ath_vif *avp = (void *)vif->drv_priv;
0005baf4 1895 int slottime;
c6089ccc 1896 int error;
f078f209 1897
141b38b6
S
1898 mutex_lock(&sc->mutex);
1899
c6089ccc
S
1900 if (changed & BSS_CHANGED_BSSID) {
1901 /* Set BSSID */
1902 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1903 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
1510718d 1904 common->curaid = 0;
f2b2143e 1905 ath9k_hw_write_associd(ah);
2d0ddec5 1906
c6089ccc
S
1907 /* Set aggregation protection mode parameters */
1908 sc->config.ath_aggr_prot = 0;
2d0ddec5 1909
226afe68
JP
1910 ath_dbg(common, ATH_DBG_CONFIG, "BSSID: %pM aid: 0x%x\n",
1911 common->curbssid, common->curaid);
2d0ddec5 1912
c6089ccc
S
1913 /* need to reconfigure the beacon */
1914 sc->sc_flags &= ~SC_OP_BEACONS ;
1915 }
2d0ddec5 1916
c6089ccc
S
1917 /* Enable transmission of beacons (AP, IBSS, MESH) */
1918 if ((changed & BSS_CHANGED_BEACON) ||
1919 ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
1920 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
9ac58615 1921 error = ath_beacon_alloc(sc, vif);
c6089ccc
S
1922 if (!error)
1923 ath_beacon_config(sc, vif);
0005baf4
FF
1924 }
1925
1926 if (changed & BSS_CHANGED_ERP_SLOT) {
1927 if (bss_conf->use_short_slot)
1928 slottime = 9;
1929 else
1930 slottime = 20;
1931 if (vif->type == NL80211_IFTYPE_AP) {
1932 /*
1933 * Defer update, so that connected stations can adjust
1934 * their settings at the same time.
1935 * See beacon.c for more details
1936 */
1937 sc->beacon.slottime = slottime;
1938 sc->beacon.updateslot = UPDATE;
1939 } else {
1940 ah->slottime = slottime;
1941 ath9k_hw_init_global_settings(ah);
1942 }
2d0ddec5
JB
1943 }
1944
c6089ccc
S
1945 /* Disable transmission of beacons */
1946 if ((changed & BSS_CHANGED_BEACON_ENABLED) && !bss_conf->enable_beacon)
1947 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2d0ddec5 1948
c6089ccc
S
1949 if (changed & BSS_CHANGED_BEACON_INT) {
1950 sc->beacon_interval = bss_conf->beacon_int;
1951 /*
1952 * In case of AP mode, the HW TSF has to be reset
1953 * when the beacon interval changes.
1954 */
1955 if (vif->type == NL80211_IFTYPE_AP) {
1956 sc->sc_flags |= SC_OP_TSF_RESET;
1957 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
9ac58615 1958 error = ath_beacon_alloc(sc, vif);
2d0ddec5
JB
1959 if (!error)
1960 ath_beacon_config(sc, vif);
c6089ccc
S
1961 } else {
1962 ath_beacon_config(sc, vif);
2d0ddec5
JB
1963 }
1964 }
1965
8feceb67 1966 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
226afe68
JP
1967 ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
1968 bss_conf->use_short_preamble);
8feceb67
VT
1969 if (bss_conf->use_short_preamble)
1970 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
1971 else
1972 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
1973 }
f078f209 1974
8feceb67 1975 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
226afe68
JP
1976 ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
1977 bss_conf->use_cts_prot);
8feceb67
VT
1978 if (bss_conf->use_cts_prot &&
1979 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
1980 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
1981 else
1982 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
1983 }
f078f209 1984
8feceb67 1985 if (changed & BSS_CHANGED_ASSOC) {
226afe68 1986 ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
8feceb67 1987 bss_conf->assoc);
9fa23e17 1988 ath9k_bss_assoc_info(sc, hw, vif, bss_conf);
8feceb67 1989 }
141b38b6
S
1990
1991 mutex_unlock(&sc->mutex);
8feceb67 1992}
f078f209 1993
8feceb67
VT
1994static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
1995{
9ac58615 1996 struct ath_softc *sc = hw->priv;
8feceb67 1997 u64 tsf;
f078f209 1998
141b38b6 1999 mutex_lock(&sc->mutex);
9abbfb27 2000 ath9k_ps_wakeup(sc);
141b38b6 2001 tsf = ath9k_hw_gettsf64(sc->sc_ah);
9abbfb27 2002 ath9k_ps_restore(sc);
141b38b6 2003 mutex_unlock(&sc->mutex);
f078f209 2004
8feceb67
VT
2005 return tsf;
2006}
f078f209 2007
3b5d665b
AF
2008static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2009{
9ac58615 2010 struct ath_softc *sc = hw->priv;
3b5d665b 2011
141b38b6 2012 mutex_lock(&sc->mutex);
9abbfb27 2013 ath9k_ps_wakeup(sc);
141b38b6 2014 ath9k_hw_settsf64(sc->sc_ah, tsf);
9abbfb27 2015 ath9k_ps_restore(sc);
141b38b6 2016 mutex_unlock(&sc->mutex);
3b5d665b
AF
2017}
2018
8feceb67
VT
2019static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2020{
9ac58615 2021 struct ath_softc *sc = hw->priv;
c83be688 2022
141b38b6 2023 mutex_lock(&sc->mutex);
21526d57
LR
2024
2025 ath9k_ps_wakeup(sc);
141b38b6 2026 ath9k_hw_reset_tsf(sc->sc_ah);
21526d57
LR
2027 ath9k_ps_restore(sc);
2028
141b38b6 2029 mutex_unlock(&sc->mutex);
8feceb67 2030}
f078f209 2031
8feceb67 2032static int ath9k_ampdu_action(struct ieee80211_hw *hw,
c951ad35 2033 struct ieee80211_vif *vif,
141b38b6
S
2034 enum ieee80211_ampdu_mlme_action action,
2035 struct ieee80211_sta *sta,
0b01f030 2036 u16 tid, u16 *ssn, u8 buf_size)
8feceb67 2037{
9ac58615 2038 struct ath_softc *sc = hw->priv;
8feceb67 2039 int ret = 0;
f078f209 2040
85ad181e
JB
2041 local_bh_disable();
2042
8feceb67
VT
2043 switch (action) {
2044 case IEEE80211_AMPDU_RX_START:
dca3edb8
S
2045 if (!(sc->sc_flags & SC_OP_RXAGGR))
2046 ret = -ENOTSUPP;
8feceb67
VT
2047 break;
2048 case IEEE80211_AMPDU_RX_STOP:
8feceb67
VT
2049 break;
2050 case IEEE80211_AMPDU_TX_START:
71a3bf3e
FF
2051 if (!(sc->sc_flags & SC_OP_TXAGGR))
2052 return -EOPNOTSUPP;
2053
8b685ba9 2054 ath9k_ps_wakeup(sc);
231c3a1f
FF
2055 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
2056 if (!ret)
2057 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
8b685ba9 2058 ath9k_ps_restore(sc);
8feceb67
VT
2059 break;
2060 case IEEE80211_AMPDU_TX_STOP:
8b685ba9 2061 ath9k_ps_wakeup(sc);
f83da965 2062 ath_tx_aggr_stop(sc, sta, tid);
c951ad35 2063 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
8b685ba9 2064 ath9k_ps_restore(sc);
8feceb67 2065 break;
b1720231 2066 case IEEE80211_AMPDU_TX_OPERATIONAL:
8b685ba9 2067 ath9k_ps_wakeup(sc);
8469cdef 2068 ath_tx_aggr_resume(sc, sta, tid);
8b685ba9 2069 ath9k_ps_restore(sc);
8469cdef 2070 break;
8feceb67 2071 default:
3800276a 2072 ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n");
8feceb67
VT
2073 }
2074
85ad181e
JB
2075 local_bh_enable();
2076
8feceb67 2077 return ret;
f078f209
LR
2078}
2079
62dad5b0
BP
2080static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
2081 struct survey_info *survey)
2082{
9ac58615 2083 struct ath_softc *sc = hw->priv;
3430098a 2084 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
39162dbe 2085 struct ieee80211_supported_band *sband;
3430098a
FF
2086 struct ieee80211_channel *chan;
2087 unsigned long flags;
2088 int pos;
2089
2090 spin_lock_irqsave(&common->cc_lock, flags);
2091 if (idx == 0)
2092 ath_update_survey_stats(sc);
39162dbe
FF
2093
2094 sband = hw->wiphy->bands[IEEE80211_BAND_2GHZ];
2095 if (sband && idx >= sband->n_channels) {
2096 idx -= sband->n_channels;
2097 sband = NULL;
2098 }
62dad5b0 2099
39162dbe
FF
2100 if (!sband)
2101 sband = hw->wiphy->bands[IEEE80211_BAND_5GHZ];
62dad5b0 2102
3430098a
FF
2103 if (!sband || idx >= sband->n_channels) {
2104 spin_unlock_irqrestore(&common->cc_lock, flags);
2105 return -ENOENT;
4f1a5a4b 2106 }
62dad5b0 2107
3430098a
FF
2108 chan = &sband->channels[idx];
2109 pos = chan->hw_value;
2110 memcpy(survey, &sc->survey[pos], sizeof(*survey));
2111 survey->channel = chan;
2112 spin_unlock_irqrestore(&common->cc_lock, flags);
2113
62dad5b0
BP
2114 return 0;
2115}
2116
e239d859
FF
2117static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
2118{
9ac58615 2119 struct ath_softc *sc = hw->priv;
e239d859
FF
2120 struct ath_hw *ah = sc->sc_ah;
2121
2122 mutex_lock(&sc->mutex);
2123 ah->coverage_class = coverage_class;
2124 ath9k_hw_init_global_settings(ah);
2125 mutex_unlock(&sc->mutex);
2126}
2127
6baff7f9 2128struct ieee80211_ops ath9k_ops = {
8feceb67
VT
2129 .tx = ath9k_tx,
2130 .start = ath9k_start,
2131 .stop = ath9k_stop,
2132 .add_interface = ath9k_add_interface,
6b3b991d 2133 .change_interface = ath9k_change_interface,
8feceb67
VT
2134 .remove_interface = ath9k_remove_interface,
2135 .config = ath9k_config,
8feceb67 2136 .configure_filter = ath9k_configure_filter,
4ca77860
JB
2137 .sta_add = ath9k_sta_add,
2138 .sta_remove = ath9k_sta_remove,
8feceb67 2139 .conf_tx = ath9k_conf_tx,
8feceb67 2140 .bss_info_changed = ath9k_bss_info_changed,
8feceb67 2141 .set_key = ath9k_set_key,
8feceb67 2142 .get_tsf = ath9k_get_tsf,
3b5d665b 2143 .set_tsf = ath9k_set_tsf,
8feceb67 2144 .reset_tsf = ath9k_reset_tsf,
4233df6b 2145 .ampdu_action = ath9k_ampdu_action,
62dad5b0 2146 .get_survey = ath9k_get_survey,
3b319aae 2147 .rfkill_poll = ath9k_rfkill_poll_state,
e239d859 2148 .set_coverage_class = ath9k_set_coverage_class,
8feceb67 2149};
This page took 0.894432 seconds and 5 git commands to generate.