Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/sparc
[deliverable/linux.git] / drivers / net / wireless / brcm80211 / brcmfmac / chip.c
CommitLineData
a83369b6 1/*
cb7cf7be 2 * Copyright (c) 2014 Broadcom Corporation
a83369b6
FL
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
cb7cf7be
AS
16#include <linux/kernel.h>
17#include <linux/delay.h>
18#include <linux/list.h>
61213be4 19#include <linux/ssb/ssb_regs.h>
99ba15cd 20#include <linux/bcma/bcma.h>
cb7cf7be 21#include <linux/bcma/bcma_regs.h>
61213be4 22
cb7cf7be
AS
23#include <defs.h>
24#include <soc.h>
a83369b6 25#include <brcm_hw_ids.h>
a83369b6 26#include <brcmu_utils.h>
cb7cf7be 27#include <chipcommon.h>
a8e8ed34 28#include "debug.h"
20c9c9bc 29#include "chip.h"
a83369b6 30
cb7cf7be
AS
31/* SOC Interconnect types (aka chip types) */
32#define SOCI_SB 0
33#define SOCI_AI 1
34
4aa2c47c
AS
35/* PL-368 DMP definitions */
36#define DMP_DESC_TYPE_MSK 0x0000000F
37#define DMP_DESC_EMPTY 0x00000000
38#define DMP_DESC_VALID 0x00000001
39#define DMP_DESC_COMPONENT 0x00000001
40#define DMP_DESC_MASTER_PORT 0x00000003
41#define DMP_DESC_ADDRESS 0x00000005
42#define DMP_DESC_ADDRSIZE_GT32 0x00000008
43#define DMP_DESC_EOT 0x0000000F
44
45#define DMP_COMP_DESIGNER 0xFFF00000
46#define DMP_COMP_DESIGNER_S 20
47#define DMP_COMP_PARTNUM 0x000FFF00
48#define DMP_COMP_PARTNUM_S 8
49#define DMP_COMP_CLASS 0x000000F0
50#define DMP_COMP_CLASS_S 4
51#define DMP_COMP_REVISION 0xFF000000
52#define DMP_COMP_REVISION_S 24
53#define DMP_COMP_NUM_SWRAP 0x00F80000
54#define DMP_COMP_NUM_SWRAP_S 19
55#define DMP_COMP_NUM_MWRAP 0x0007C000
56#define DMP_COMP_NUM_MWRAP_S 14
57#define DMP_COMP_NUM_SPORT 0x00003E00
58#define DMP_COMP_NUM_SPORT_S 9
59#define DMP_COMP_NUM_MPORT 0x000001F0
60#define DMP_COMP_NUM_MPORT_S 4
61
62#define DMP_MASTER_PORT_UID 0x0000FF00
63#define DMP_MASTER_PORT_UID_S 8
64#define DMP_MASTER_PORT_NUM 0x000000F0
65#define DMP_MASTER_PORT_NUM_S 4
66
67#define DMP_SLAVE_ADDR_BASE 0xFFFFF000
68#define DMP_SLAVE_ADDR_BASE_S 12
69#define DMP_SLAVE_PORT_NUM 0x00000F00
70#define DMP_SLAVE_PORT_NUM_S 8
71#define DMP_SLAVE_TYPE 0x000000C0
72#define DMP_SLAVE_TYPE_S 6
73#define DMP_SLAVE_TYPE_SLAVE 0
74#define DMP_SLAVE_TYPE_BRIDGE 1
75#define DMP_SLAVE_TYPE_SWRAP 2
76#define DMP_SLAVE_TYPE_MWRAP 3
77#define DMP_SLAVE_SIZE_TYPE 0x00000030
78#define DMP_SLAVE_SIZE_TYPE_S 4
79#define DMP_SLAVE_SIZE_4K 0
80#define DMP_SLAVE_SIZE_8K 1
81#define DMP_SLAVE_SIZE_16K 2
82#define DMP_SLAVE_SIZE_DESC 3
83
cb7cf7be
AS
84/* EROM CompIdentB */
85#define CIB_REV_MASK 0xff000000
86#define CIB_REV_SHIFT 24
87
88/* ARM CR4 core specific control flag bits */
89#define ARMCR4_BCMA_IOCTL_CPUHALT 0x0020
90
91/* D11 core specific control flag bits */
92#define D11_BCMA_IOCTL_PHYCLOCKEN 0x0004
93#define D11_BCMA_IOCTL_PHYRESET 0x0008
94
a83369b6
FL
95/* chip core base & ramsize */
96/* bcm4329 */
97/* SDIO device core, ID 0x829 */
98#define BCM4329_CORE_BUS_BASE 0x18011000
99/* internal memory core, ID 0x80e */
100#define BCM4329_CORE_SOCRAM_BASE 0x18003000
101/* ARM Cortex M3 core, ID 0x82a */
102#define BCM4329_CORE_ARM_BASE 0x18002000
369508c5 103
07fe2e38
HM
104/* Max possibly supported memory size (limited by IO mapped memory) */
105#define BRCMF_CHIP_MAX_MEMSIZE (4 * 1024 * 1024)
106
cb7cf7be
AS
107#define CORE_SB(base, field) \
108 (base + SBCONFIGOFF + offsetof(struct sbconfig, field))
a83369b6 109#define SBCOREREV(sbidh) \
61213be4
FL
110 ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
111 ((sbidh) & SSB_IDHIGH_RCLO))
a83369b6 112
cb7cf7be
AS
113struct sbconfig {
114 u32 PAD[2];
115 u32 sbipsflag; /* initiator port ocp slave flag */
116 u32 PAD[3];
117 u32 sbtpsflag; /* target port ocp slave flag */
118 u32 PAD[11];
119 u32 sbtmerrloga; /* (sonics >= 2.3) */
120 u32 PAD;
121 u32 sbtmerrlog; /* (sonics >= 2.3) */
122 u32 PAD[3];
123 u32 sbadmatch3; /* address match3 */
124 u32 PAD;
125 u32 sbadmatch2; /* address match2 */
126 u32 PAD;
127 u32 sbadmatch1; /* address match1 */
128 u32 PAD[7];
129 u32 sbimstate; /* initiator agent state */
130 u32 sbintvec; /* interrupt mask */
131 u32 sbtmstatelow; /* target state */
132 u32 sbtmstatehigh; /* target state */
133 u32 sbbwa0; /* bandwidth allocation table0 */
134 u32 PAD;
135 u32 sbimconfiglow; /* initiator configuration */
136 u32 sbimconfighigh; /* initiator configuration */
137 u32 sbadmatch0; /* address match0 */
138 u32 PAD;
139 u32 sbtmconfiglow; /* target configuration */
140 u32 sbtmconfighigh; /* target configuration */
141 u32 sbbconfig; /* broadcast configuration */
142 u32 PAD;
143 u32 sbbstate; /* broadcast state */
144 u32 PAD[3];
145 u32 sbactcnfg; /* activate configuration */
146 u32 PAD[3];
147 u32 sbflagst; /* current sbflags */
148 u32 PAD[3];
149 u32 sbidlow; /* identification */
150 u32 sbidhigh; /* identification */
151};
152
0da32ba4
AS
153/* bankidx and bankinfo reg defines corerev >= 8 */
154#define SOCRAM_BANKINFO_RETNTRAM_MASK 0x00010000
155#define SOCRAM_BANKINFO_SZMASK 0x0000007f
156#define SOCRAM_BANKIDX_ROM_MASK 0x00000100
157
158#define SOCRAM_BANKIDX_MEMTYPE_SHIFT 8
159/* socram bankinfo memtype */
160#define SOCRAM_MEMTYPE_RAM 0
161#define SOCRAM_MEMTYPE_R0M 1
162#define SOCRAM_MEMTYPE_DEVRAM 2
163
164#define SOCRAM_BANKINFO_SZBASE 8192
165#define SRCI_LSS_MASK 0x00f00000
166#define SRCI_LSS_SHIFT 20
167#define SRCI_SRNB_MASK 0xf0
168#define SRCI_SRNB_SHIFT 4
169#define SRCI_SRBSZ_MASK 0xf
170#define SRCI_SRBSZ_SHIFT 0
171#define SR_BSZ_BASE 14
172
173struct sbsocramregs {
174 u32 coreinfo;
175 u32 bwalloc;
176 u32 extracoreinfo;
177 u32 biststat;
178 u32 bankidx;
179 u32 standbyctrl;
180
181 u32 errlogstatus; /* rev 6 */
182 u32 errlogaddr; /* rev 6 */
183 /* used for patching rev 3 & 5 */
184 u32 cambankidx;
185 u32 cambankstandbyctrl;
186 u32 cambankpatchctrl;
187 u32 cambankpatchtblbaseaddr;
188 u32 cambankcmdreg;
189 u32 cambankdatareg;
190 u32 cambankmaskreg;
191 u32 PAD[1];
192 u32 bankinfo; /* corev 8 */
193 u32 bankpda;
194 u32 PAD[14];
195 u32 extmemconfig;
196 u32 extmemparitycsr;
197 u32 extmemparityerrdata;
198 u32 extmemparityerrcnt;
199 u32 extmemwrctrlandsize;
200 u32 PAD[84];
201 u32 workaround;
202 u32 pwrctl; /* corerev >= 2 */
203 u32 PAD[133];
204 u32 sr_control; /* corerev >= 15 */
205 u32 sr_status; /* corerev >= 15 */
206 u32 sr_address; /* corerev >= 15 */
207 u32 sr_data; /* corerev >= 15 */
208};
209
210#define SOCRAMREGOFFS(_f) offsetof(struct sbsocramregs, _f)
55acca90 211#define SYSMEMREGOFFS(_f) offsetof(struct sbsocramregs, _f)
0da32ba4
AS
212
213#define ARMCR4_CAP (0x04)
214#define ARMCR4_BANKIDX (0x40)
215#define ARMCR4_BANKINFO (0x44)
216#define ARMCR4_BANKPDA (0x4C)
217
218#define ARMCR4_TCBBNB_MASK 0xf0
219#define ARMCR4_TCBBNB_SHIFT 4
220#define ARMCR4_TCBANB_MASK 0xf
221#define ARMCR4_TCBANB_SHIFT 0
222
223#define ARMCR4_BSZ_MASK 0x3f
224#define ARMCR4_BSZ_MULT 8192
225
cb7cf7be
AS
226struct brcmf_core_priv {
227 struct brcmf_core pub;
228 u32 wrapbase;
229 struct list_head list;
230 struct brcmf_chip_priv *chip;
231};
523894f2 232
cb7cf7be
AS
233struct brcmf_chip_priv {
234 struct brcmf_chip pub;
235 const struct brcmf_buscore_ops *ops;
236 void *ctx;
237 /* assured first core is chipcommon, second core is buscore */
238 struct list_head cores;
239 u16 num_cores;
240
241 bool (*iscoreup)(struct brcmf_core_priv *core);
242 void (*coredisable)(struct brcmf_core_priv *core, u32 prereset,
243 u32 reset);
244 void (*resetcore)(struct brcmf_core_priv *core, u32 prereset, u32 reset,
245 u32 postreset);
246};
247
248static void brcmf_chip_sb_corerev(struct brcmf_chip_priv *ci,
249 struct brcmf_core *core)
454d2a88
FL
250{
251 u32 regdata;
523894f2 252
cb7cf7be
AS
253 regdata = ci->ops->read32(ci->ctx, CORE_SB(core->base, sbidhigh));
254 core->rev = SBCOREREV(regdata);
454d2a88
FL
255}
256
cb7cf7be 257static bool brcmf_chip_sb_iscoreup(struct brcmf_core_priv *core)
d8f64a42 258{
cb7cf7be 259 struct brcmf_chip_priv *ci;
d8f64a42 260 u32 regdata;
cb7cf7be 261 u32 address;
d8f64a42 262
cb7cf7be
AS
263 ci = core->chip;
264 address = CORE_SB(core->pub.base, sbtmstatelow);
265 regdata = ci->ops->read32(ci->ctx, address);
61213be4
FL
266 regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
267 SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
20c9c9bc 268 return SSB_TMSLOW_CLOCK == regdata;
d8f64a42
FL
269}
270
cb7cf7be 271static bool brcmf_chip_ai_iscoreup(struct brcmf_core_priv *core)
6ca687d9 272{
cb7cf7be 273 struct brcmf_chip_priv *ci;
6ca687d9 274 u32 regdata;
6ca687d9
FL
275 bool ret;
276
cb7cf7be
AS
277 ci = core->chip;
278 regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
6ca687d9
FL
279 ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
280
cb7cf7be 281 regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL);
6ca687d9
FL
282 ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
283
284 return ret;
285}
286
cb7cf7be
AS
287static void brcmf_chip_sb_coredisable(struct brcmf_core_priv *core,
288 u32 prereset, u32 reset)
2d4a9af1 289{
cb7cf7be
AS
290 struct brcmf_chip_priv *ci;
291 u32 val, base;
086a2e0a 292
cb7cf7be
AS
293 ci = core->chip;
294 base = core->pub.base;
295 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
296 if (val & SSB_TMSLOW_RESET)
2d4a9af1
FL
297 return;
298
cb7cf7be
AS
299 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
300 if ((val & SSB_TMSLOW_CLOCK) != 0) {
2d4a9af1
FL
301 /*
302 * set target reject and spin until busy is clear
303 * (preserve core-specific bits)
304 */
cb7cf7be
AS
305 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
306 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
307 val | SSB_TMSLOW_REJECT);
2d4a9af1 308
cb7cf7be 309 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
2d4a9af1 310 udelay(1);
cb7cf7be
AS
311 SPINWAIT((ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh))
312 & SSB_TMSHIGH_BUSY), 100000);
313
314 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh));
315 if (val & SSB_TMSHIGH_BUSY)
5e8149f5 316 brcmf_err("core state still busy\n");
2d4a9af1 317
cb7cf7be
AS
318 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbidlow));
319 if (val & SSB_IDLOW_INITIATOR) {
320 val = ci->ops->read32(ci->ctx,
321 CORE_SB(base, sbimstate));
322 val |= SSB_IMSTATE_REJECT;
323 ci->ops->write32(ci->ctx,
324 CORE_SB(base, sbimstate), val);
325 val = ci->ops->read32(ci->ctx,
326 CORE_SB(base, sbimstate));
2d4a9af1 327 udelay(1);
cb7cf7be
AS
328 SPINWAIT((ci->ops->read32(ci->ctx,
329 CORE_SB(base, sbimstate)) &
a39be27b 330 SSB_IMSTATE_BUSY), 100000);
2d4a9af1
FL
331 }
332
333 /* set reset and reject while enabling the clocks */
cb7cf7be
AS
334 val = SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
335 SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET;
336 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), val);
337 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
2d4a9af1
FL
338 udelay(10);
339
340 /* clear the initiator reject bit */
cb7cf7be
AS
341 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbidlow));
342 if (val & SSB_IDLOW_INITIATOR) {
343 val = ci->ops->read32(ci->ctx,
344 CORE_SB(base, sbimstate));
345 val &= ~SSB_IMSTATE_REJECT;
346 ci->ops->write32(ci->ctx,
347 CORE_SB(base, sbimstate), val);
2d4a9af1
FL
348 }
349 }
350
351 /* leave reset and reject asserted */
cb7cf7be
AS
352 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
353 (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
2d4a9af1
FL
354 udelay(1);
355}
356
cb7cf7be
AS
357static void brcmf_chip_ai_coredisable(struct brcmf_core_priv *core,
358 u32 prereset, u32 reset)
086a2e0a 359{
cb7cf7be 360 struct brcmf_chip_priv *ci;
086a2e0a 361 u32 regdata;
086a2e0a 362
cb7cf7be 363 ci = core->chip;
53036261 364
ffa216bb 365 /* if core is already in reset, skip reset */
cb7cf7be 366 regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL);
086a2e0a 367 if ((regdata & BCMA_RESET_CTL_RESET) != 0)
ffa216bb 368 goto in_reset_configure;
086a2e0a 369
53036261 370 /* configure reset */
cb7cf7be
AS
371 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL,
372 prereset | BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
373 ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
086a2e0a 374
53036261 375 /* put in reset */
cb7cf7be
AS
376 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_RESET_CTL,
377 BCMA_RESET_CTL_RESET);
1640f28f
FL
378 usleep_range(10, 20);
379
53036261 380 /* wait till reset is 1 */
cb7cf7be 381 SPINWAIT(ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL) !=
53036261
HM
382 BCMA_RESET_CTL_RESET, 300);
383
ffa216bb 384in_reset_configure:
cb7cf7be
AS
385 /* in-reset configure */
386 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL,
387 reset | BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
388 ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
086a2e0a
FL
389}
390
cb7cf7be
AS
391static void brcmf_chip_sb_resetcore(struct brcmf_core_priv *core, u32 prereset,
392 u32 reset, u32 postreset)
2bc78e10 393{
cb7cf7be 394 struct brcmf_chip_priv *ci;
2bc78e10 395 u32 regdata;
cb7cf7be 396 u32 base;
2bc78e10 397
cb7cf7be
AS
398 ci = core->chip;
399 base = core->pub.base;
2bc78e10
FL
400 /*
401 * Must do the disable sequence first to work for
402 * arbitrary current core state.
403 */
cb7cf7be 404 brcmf_chip_sb_coredisable(core, 0, 0);
2bc78e10
FL
405
406 /*
407 * Now do the initialization sequence.
408 * set reset while enabling the clock and
409 * forcing them on throughout the core
410 */
cb7cf7be
AS
411 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
412 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
413 SSB_TMSLOW_RESET);
414 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
2bc78e10
FL
415 udelay(1);
416
d77e70ff 417 /* clear any serror */
cb7cf7be 418 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh));
61213be4 419 if (regdata & SSB_TMSHIGH_SERR)
cb7cf7be
AS
420 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatehigh), 0);
421
422 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbimstate));
423 if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
424 regdata &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
425 ci->ops->write32(ci->ctx, CORE_SB(base, sbimstate), regdata);
426 }
2bc78e10
FL
427
428 /* clear reset and allow it to propagate throughout the core */
cb7cf7be
AS
429 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
430 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
431 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
2bc78e10
FL
432 udelay(1);
433
434 /* leave clock enabled */
cb7cf7be
AS
435 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
436 SSB_TMSLOW_CLOCK);
437 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
d77e70ff
FL
438 udelay(1);
439}
440
cb7cf7be
AS
441static void brcmf_chip_ai_resetcore(struct brcmf_core_priv *core, u32 prereset,
442 u32 reset, u32 postreset)
d77e70ff 443{
cb7cf7be
AS
444 struct brcmf_chip_priv *ci;
445 int count;
d77e70ff 446
cb7cf7be 447 ci = core->chip;
53036261 448
d77e70ff 449 /* must disable first to work for arbitrary current core state */
cb7cf7be 450 brcmf_chip_ai_coredisable(core, prereset, reset);
d77e70ff 451
cb7cf7be
AS
452 count = 0;
453 while (ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL) &
53036261 454 BCMA_RESET_CTL_RESET) {
cb7cf7be
AS
455 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_RESET_CTL, 0);
456 count++;
457 if (count > 50)
458 break;
53036261
HM
459 usleep_range(40, 60);
460 }
d77e70ff 461
cb7cf7be
AS
462 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL,
463 postreset | BCMA_IOCTL_CLK);
464 ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
465}
466
467static char *brcmf_chip_name(uint chipid, char *buf, uint len)
468{
469 const char *fmt;
470
471 fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
472 snprintf(buf, len, fmt, chipid);
473 return buf;
474}
475
476static struct brcmf_core *brcmf_chip_add_core(struct brcmf_chip_priv *ci,
477 u16 coreid, u32 base,
478 u32 wrapbase)
479{
480 struct brcmf_core_priv *core;
481
482 core = kzalloc(sizeof(*core), GFP_KERNEL);
483 if (!core)
484 return ERR_PTR(-ENOMEM);
485
486 core->pub.id = coreid;
487 core->pub.base = base;
488 core->chip = ci;
489 core->wrapbase = wrapbase;
490
491 list_add_tail(&core->list, &ci->cores);
492 return &core->pub;
2bc78e10
FL
493}
494
1640f28f 495/* safety check for chipinfo */
cb7cf7be 496static int brcmf_chip_cores_check(struct brcmf_chip_priv *ci)
1640f28f 497{
cb7cf7be
AS
498 struct brcmf_core_priv *core;
499 bool need_socram = false;
500 bool has_socram = false;
5ded1c25 501 bool cpu_found = false;
cb7cf7be
AS
502 int idx = 1;
503
504 list_for_each_entry(core, &ci->cores, list) {
4aa2c47c
AS
505 brcmf_dbg(INFO, " [%-2d] core 0x%x:%-2d base 0x%08x wrap 0x%08x\n",
506 idx++, core->pub.id, core->pub.rev, core->pub.base,
507 core->wrapbase);
cb7cf7be
AS
508
509 switch (core->pub.id) {
510 case BCMA_CORE_ARM_CM3:
5ded1c25 511 cpu_found = true;
cb7cf7be
AS
512 need_socram = true;
513 break;
514 case BCMA_CORE_INTERNAL_MEM:
515 has_socram = true;
516 break;
517 case BCMA_CORE_ARM_CR4:
5ded1c25 518 cpu_found = true;
cb7cf7be 519 break;
55acca90
HM
520 case BCMA_CORE_ARM_CA7:
521 cpu_found = true;
522 break;
cb7cf7be
AS
523 default:
524 break;
1640f28f
FL
525 }
526 }
527
5ded1c25
AS
528 if (!cpu_found) {
529 brcmf_err("CPU core not detected\n");
530 return -ENXIO;
531 }
cb7cf7be
AS
532 /* check RAM core presence for ARM CM3 core */
533 if (need_socram && !has_socram) {
534 brcmf_err("RAM core not provided with ARM CM3 core\n");
535 return -ENODEV;
1640f28f 536 }
1640f28f
FL
537 return 0;
538}
1640f28f 539
0da32ba4 540static u32 brcmf_chip_core_read32(struct brcmf_core_priv *core, u16 reg)
a83369b6 541{
0da32ba4
AS
542 return core->chip->ops->read32(core->chip->ctx, core->pub.base + reg);
543}
544
545static void brcmf_chip_core_write32(struct brcmf_core_priv *core,
546 u16 reg, u32 val)
547{
548 core->chip->ops->write32(core->chip->ctx, core->pub.base + reg, val);
549}
550
551static bool brcmf_chip_socram_banksize(struct brcmf_core_priv *core, u8 idx,
552 u32 *banksize)
553{
554 u32 bankinfo;
555 u32 bankidx = (SOCRAM_MEMTYPE_RAM << SOCRAM_BANKIDX_MEMTYPE_SHIFT);
556
557 bankidx |= idx;
558 brcmf_chip_core_write32(core, SOCRAMREGOFFS(bankidx), bankidx);
559 bankinfo = brcmf_chip_core_read32(core, SOCRAMREGOFFS(bankinfo));
560 *banksize = (bankinfo & SOCRAM_BANKINFO_SZMASK) + 1;
561 *banksize *= SOCRAM_BANKINFO_SZBASE;
562 return !!(bankinfo & SOCRAM_BANKINFO_RETNTRAM_MASK);
563}
564
565static void brcmf_chip_socram_ramsize(struct brcmf_core_priv *sr, u32 *ramsize,
566 u32 *srsize)
567{
568 u32 coreinfo;
569 uint nb, banksize, lss;
570 bool retent;
571 int i;
572
573 *ramsize = 0;
574 *srsize = 0;
575
576 if (WARN_ON(sr->pub.rev < 4))
577 return;
578
579 if (!brcmf_chip_iscoreup(&sr->pub))
580 brcmf_chip_resetcore(&sr->pub, 0, 0, 0);
581
582 /* Get info for determining size */
583 coreinfo = brcmf_chip_core_read32(sr, SOCRAMREGOFFS(coreinfo));
584 nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT;
585
586 if ((sr->pub.rev <= 7) || (sr->pub.rev == 12)) {
587 banksize = (coreinfo & SRCI_SRBSZ_MASK);
588 lss = (coreinfo & SRCI_LSS_MASK) >> SRCI_LSS_SHIFT;
589 if (lss != 0)
590 nb--;
591 *ramsize = nb * (1 << (banksize + SR_BSZ_BASE));
592 if (lss != 0)
593 *ramsize += (1 << ((lss - 1) + SR_BSZ_BASE));
594 } else {
595 nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT;
596 for (i = 0; i < nb; i++) {
597 retent = brcmf_chip_socram_banksize(sr, i, &banksize);
598 *ramsize += banksize;
599 if (retent)
600 *srsize += banksize;
601 }
602 }
603
604 /* hardcoded save&restore memory sizes */
605 switch (sr->chip->pub.chip) {
5779ae6a 606 case BRCM_CC_4334_CHIP_ID:
0da32ba4
AS
607 if (sr->chip->pub.chiprev < 2)
608 *srsize = (32 * 1024);
cb7cf7be 609 break;
25911556
AS
610 case BRCM_CC_43430_CHIP_ID:
611 /* assume sr for now as we can not check
612 * firmware sr capability at this point.
613 */
614 *srsize = (64 * 1024);
615 break;
0da32ba4 616 default:
cb7cf7be 617 break;
0da32ba4
AS
618 }
619}
620
55acca90
HM
621/** Return the SYS MEM size */
622static u32 brcmf_chip_sysmem_ramsize(struct brcmf_core_priv *sysmem)
623{
624 u32 memsize = 0;
625 u32 coreinfo;
626 u32 idx;
627 u32 nb;
628 u32 banksize;
629
630 if (!brcmf_chip_iscoreup(&sysmem->pub))
631 brcmf_chip_resetcore(&sysmem->pub, 0, 0, 0);
632
633 coreinfo = brcmf_chip_core_read32(sysmem, SYSMEMREGOFFS(coreinfo));
634 nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT;
635
636 for (idx = 0; idx < nb; idx++) {
637 brcmf_chip_socram_banksize(sysmem, idx, &banksize);
638 memsize += banksize;
639 }
640
641 return memsize;
642}
643
0da32ba4
AS
644/** Return the TCM-RAM size of the ARMCR4 core. */
645static u32 brcmf_chip_tcm_ramsize(struct brcmf_core_priv *cr4)
646{
647 u32 corecap;
648 u32 memsize = 0;
649 u32 nab;
650 u32 nbb;
651 u32 totb;
652 u32 bxinfo;
653 u32 idx;
654
655 corecap = brcmf_chip_core_read32(cr4, ARMCR4_CAP);
656
657 nab = (corecap & ARMCR4_TCBANB_MASK) >> ARMCR4_TCBANB_SHIFT;
658 nbb = (corecap & ARMCR4_TCBBNB_MASK) >> ARMCR4_TCBBNB_SHIFT;
659 totb = nab + nbb;
660
661 for (idx = 0; idx < totb; idx++) {
662 brcmf_chip_core_write32(cr4, ARMCR4_BANKIDX, idx);
663 bxinfo = brcmf_chip_core_read32(cr4, ARMCR4_BANKINFO);
664 memsize += ((bxinfo & ARMCR4_BSZ_MASK) + 1) * ARMCR4_BSZ_MULT;
665 }
666
667 return memsize;
668}
669
670static u32 brcmf_chip_tcm_rambase(struct brcmf_chip_priv *ci)
671{
672 switch (ci->pub.chip) {
9c510265 673 case BRCM_CC_4345_CHIP_ID:
0da32ba4
AS
674 return 0x198000;
675 case BRCM_CC_4335_CHIP_ID:
5779ae6a 676 case BRCM_CC_4339_CHIP_ID:
e3c92cb2 677 case BRCM_CC_4350_CHIP_ID:
5779ae6a 678 case BRCM_CC_4354_CHIP_ID:
9e37f045
HM
679 case BRCM_CC_4356_CHIP_ID:
680 case BRCM_CC_43567_CHIP_ID:
681 case BRCM_CC_43569_CHIP_ID:
682 case BRCM_CC_43570_CHIP_ID:
67f3b6a3 683 case BRCM_CC_4358_CHIP_ID:
9e37f045 684 case BRCM_CC_43602_CHIP_ID:
f8273baf 685 case BRCM_CC_4371_CHIP_ID:
0da32ba4 686 return 0x180000;
55acca90
HM
687 case BRCM_CC_4365_CHIP_ID:
688 case BRCM_CC_4366_CHIP_ID:
689 return 0x200000;
cb7cf7be
AS
690 default:
691 brcmf_err("unknown chip: %s\n", ci->pub.name);
692 break;
693 }
0da32ba4
AS
694 return 0;
695}
696
697static int brcmf_chip_get_raminfo(struct brcmf_chip_priv *ci)
698{
699 struct brcmf_core_priv *mem_core;
700 struct brcmf_core *mem;
701
702 mem = brcmf_chip_get_core(&ci->pub, BCMA_CORE_ARM_CR4);
703 if (mem) {
704 mem_core = container_of(mem, struct brcmf_core_priv, pub);
705 ci->pub.ramsize = brcmf_chip_tcm_ramsize(mem_core);
706 ci->pub.rambase = brcmf_chip_tcm_rambase(ci);
707 if (!ci->pub.rambase) {
708 brcmf_err("RAM base not provided with ARM CR4 core\n");
709 return -EINVAL;
710 }
711 } else {
55acca90
HM
712 mem = brcmf_chip_get_core(&ci->pub, BCMA_CORE_SYS_MEM);
713 if (mem) {
714 mem_core = container_of(mem, struct brcmf_core_priv,
715 pub);
716 ci->pub.ramsize = brcmf_chip_sysmem_ramsize(mem_core);
717 ci->pub.rambase = brcmf_chip_tcm_rambase(ci);
718 if (!ci->pub.rambase) {
719 brcmf_err("RAM base not provided with ARM CA7 core\n");
720 return -EINVAL;
721 }
722 } else {
723 mem = brcmf_chip_get_core(&ci->pub,
724 BCMA_CORE_INTERNAL_MEM);
725 if (!mem) {
726 brcmf_err("No memory cores found\n");
727 return -ENOMEM;
728 }
729 mem_core = container_of(mem, struct brcmf_core_priv,
730 pub);
731 brcmf_chip_socram_ramsize(mem_core, &ci->pub.ramsize,
732 &ci->pub.srsize);
733 }
0da32ba4
AS
734 }
735 brcmf_dbg(INFO, "RAM: base=0x%x size=%d (0x%x) sr=%d (0x%x)\n",
736 ci->pub.rambase, ci->pub.ramsize, ci->pub.ramsize,
737 ci->pub.srsize, ci->pub.srsize);
738
739 if (!ci->pub.ramsize) {
740 brcmf_err("RAM size is undetermined\n");
741 return -ENOMEM;
742 }
07fe2e38
HM
743
744 if (ci->pub.ramsize > BRCMF_CHIP_MAX_MEMSIZE) {
745 brcmf_err("RAM size is incorrect\n");
746 return -ENOMEM;
747 }
748
0da32ba4 749 return 0;
cb7cf7be
AS
750}
751
4aa2c47c
AS
752static u32 brcmf_chip_dmp_get_desc(struct brcmf_chip_priv *ci, u32 *eromaddr,
753 u8 *type)
754{
755 u32 val;
756
757 /* read next descriptor */
758 val = ci->ops->read32(ci->ctx, *eromaddr);
759 *eromaddr += 4;
760
761 if (!type)
762 return val;
763
764 /* determine descriptor type */
765 *type = (val & DMP_DESC_TYPE_MSK);
766 if ((*type & ~DMP_DESC_ADDRSIZE_GT32) == DMP_DESC_ADDRESS)
767 *type = DMP_DESC_ADDRESS;
768
769 return val;
770}
771
772static int brcmf_chip_dmp_get_regaddr(struct brcmf_chip_priv *ci, u32 *eromaddr,
773 u32 *regbase, u32 *wrapbase)
774{
775 u8 desc;
776 u32 val;
777 u8 mpnum = 0;
778 u8 stype, sztype, wraptype;
779
780 *regbase = 0;
781 *wrapbase = 0;
782
783 val = brcmf_chip_dmp_get_desc(ci, eromaddr, &desc);
784 if (desc == DMP_DESC_MASTER_PORT) {
785 mpnum = (val & DMP_MASTER_PORT_NUM) >> DMP_MASTER_PORT_NUM_S;
786 wraptype = DMP_SLAVE_TYPE_MWRAP;
787 } else if (desc == DMP_DESC_ADDRESS) {
788 /* revert erom address */
789 *eromaddr -= 4;
790 wraptype = DMP_SLAVE_TYPE_SWRAP;
791 } else {
792 *eromaddr -= 4;
793 return -EILSEQ;
794 }
795
796 do {
797 /* locate address descriptor */
798 do {
799 val = brcmf_chip_dmp_get_desc(ci, eromaddr, &desc);
800 /* unexpected table end */
801 if (desc == DMP_DESC_EOT) {
802 *eromaddr -= 4;
803 return -EFAULT;
804 }
805 } while (desc != DMP_DESC_ADDRESS);
806
807 /* skip upper 32-bit address descriptor */
808 if (val & DMP_DESC_ADDRSIZE_GT32)
809 brcmf_chip_dmp_get_desc(ci, eromaddr, NULL);
810
811 sztype = (val & DMP_SLAVE_SIZE_TYPE) >> DMP_SLAVE_SIZE_TYPE_S;
812
813 /* next size descriptor can be skipped */
814 if (sztype == DMP_SLAVE_SIZE_DESC) {
815 val = brcmf_chip_dmp_get_desc(ci, eromaddr, NULL);
816 /* skip upper size descriptor if present */
817 if (val & DMP_DESC_ADDRSIZE_GT32)
818 brcmf_chip_dmp_get_desc(ci, eromaddr, NULL);
819 }
820
821 /* only look for 4K register regions */
822 if (sztype != DMP_SLAVE_SIZE_4K)
823 continue;
824
825 stype = (val & DMP_SLAVE_TYPE) >> DMP_SLAVE_TYPE_S;
826
827 /* only regular slave and wrapper */
828 if (*regbase == 0 && stype == DMP_SLAVE_TYPE_SLAVE)
829 *regbase = val & DMP_SLAVE_ADDR_BASE;
830 if (*wrapbase == 0 && stype == wraptype)
831 *wrapbase = val & DMP_SLAVE_ADDR_BASE;
832 } while (*regbase == 0 || *wrapbase == 0);
833
834 return 0;
835}
836
837static
838int brcmf_chip_dmp_erom_scan(struct brcmf_chip_priv *ci)
839{
840 struct brcmf_core *core;
841 u32 eromaddr;
842 u8 desc_type = 0;
843 u32 val;
844 u16 id;
845 u8 nmp, nsp, nmw, nsw, rev;
846 u32 base, wrap;
847 int err;
848
849 eromaddr = ci->ops->read32(ci->ctx, CORE_CC_REG(SI_ENUM_BASE, eromptr));
850
851 while (desc_type != DMP_DESC_EOT) {
852 val = brcmf_chip_dmp_get_desc(ci, &eromaddr, &desc_type);
853 if (!(val & DMP_DESC_VALID))
854 continue;
855
856 if (desc_type == DMP_DESC_EMPTY)
857 continue;
858
859 /* need a component descriptor */
860 if (desc_type != DMP_DESC_COMPONENT)
861 continue;
862
863 id = (val & DMP_COMP_PARTNUM) >> DMP_COMP_PARTNUM_S;
864
865 /* next descriptor must be component as well */
866 val = brcmf_chip_dmp_get_desc(ci, &eromaddr, &desc_type);
867 if (WARN_ON((val & DMP_DESC_TYPE_MSK) != DMP_DESC_COMPONENT))
868 return -EFAULT;
869
870 /* only look at cores with master port(s) */
871 nmp = (val & DMP_COMP_NUM_MPORT) >> DMP_COMP_NUM_MPORT_S;
872 nsp = (val & DMP_COMP_NUM_SPORT) >> DMP_COMP_NUM_SPORT_S;
873 nmw = (val & DMP_COMP_NUM_MWRAP) >> DMP_COMP_NUM_MWRAP_S;
874 nsw = (val & DMP_COMP_NUM_SWRAP) >> DMP_COMP_NUM_SWRAP_S;
875 rev = (val & DMP_COMP_REVISION) >> DMP_COMP_REVISION_S;
876
877 /* need core with ports */
878 if (nmw + nsw == 0)
879 continue;
880
881 /* try to obtain register address info */
882 err = brcmf_chip_dmp_get_regaddr(ci, &eromaddr, &base, &wrap);
883 if (err)
884 continue;
885
886 /* finally a core to be added */
887 core = brcmf_chip_add_core(ci, id, base, wrap);
888 if (IS_ERR(core))
889 return PTR_ERR(core);
890
891 core->rev = rev;
892 }
893
894 return 0;
895}
896
cb7cf7be
AS
897static int brcmf_chip_recognition(struct brcmf_chip_priv *ci)
898{
899 struct brcmf_core *core;
a83369b6 900 u32 regdata;
c805eeb7 901 u32 socitype;
0da32ba4 902 int ret;
a83369b6 903
069eddd9 904 /* Get CC core rev
c805eeb7 905 * Chipid is assume to be at offset 0 from SI_ENUM_BASE
a83369b6
FL
906 * For different chiptypes or old sdio hosts w/o chipcommon,
907 * other ways of recognition should be added here.
908 */
cb7cf7be
AS
909 regdata = ci->ops->read32(ci->ctx, CORE_CC_REG(SI_ENUM_BASE, chipid));
910 ci->pub.chip = regdata & CID_ID_MASK;
911 ci->pub.chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
c805eeb7 912 socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
a83369b6 913
cb7cf7be
AS
914 brcmf_chip_name(ci->pub.chip, ci->pub.name, sizeof(ci->pub.name));
915 brcmf_dbg(INFO, "found %s chip: BCM%s, rev=%d\n",
916 socitype == SOCI_SB ? "SB" : "AXI", ci->pub.name,
917 ci->pub.chiprev);
a83369b6 918
c805eeb7 919 if (socitype == SOCI_SB) {
5779ae6a 920 if (ci->pub.chip != BRCM_CC_4329_CHIP_ID) {
c805eeb7
AS
921 brcmf_err("SB chip is not supported\n");
922 return -ENODEV;
923 }
cb7cf7be
AS
924 ci->iscoreup = brcmf_chip_sb_iscoreup;
925 ci->coredisable = brcmf_chip_sb_coredisable;
926 ci->resetcore = brcmf_chip_sb_resetcore;
927
928 core = brcmf_chip_add_core(ci, BCMA_CORE_CHIPCOMMON,
929 SI_ENUM_BASE, 0);
930 brcmf_chip_sb_corerev(ci, core);
931 core = brcmf_chip_add_core(ci, BCMA_CORE_SDIO_DEV,
932 BCM4329_CORE_BUS_BASE, 0);
933 brcmf_chip_sb_corerev(ci, core);
934 core = brcmf_chip_add_core(ci, BCMA_CORE_INTERNAL_MEM,
935 BCM4329_CORE_SOCRAM_BASE, 0);
936 brcmf_chip_sb_corerev(ci, core);
937 core = brcmf_chip_add_core(ci, BCMA_CORE_ARM_CM3,
938 BCM4329_CORE_ARM_BASE, 0);
939 brcmf_chip_sb_corerev(ci, core);
4aa2c47c
AS
940
941 core = brcmf_chip_add_core(ci, BCMA_CORE_80211, 0x18001000, 0);
942 brcmf_chip_sb_corerev(ci, core);
c805eeb7 943 } else if (socitype == SOCI_AI) {
cb7cf7be
AS
944 ci->iscoreup = brcmf_chip_ai_iscoreup;
945 ci->coredisable = brcmf_chip_ai_coredisable;
946 ci->resetcore = brcmf_chip_ai_resetcore;
c805eeb7 947
4aa2c47c 948 brcmf_chip_dmp_erom_scan(ci);
c805eeb7
AS
949 } else {
950 brcmf_err("chip backplane type %u is not supported\n",
951 socitype);
6ca687d9
FL
952 return -ENODEV;
953 }
954
0da32ba4
AS
955 ret = brcmf_chip_cores_check(ci);
956 if (ret)
957 return ret;
cb7cf7be 958
0da32ba4
AS
959 /* assure chip is passive for core access */
960 brcmf_chip_set_passive(&ci->pub);
07fe2e38
HM
961
962 /* Call bus specific reset function now. Cores have been determined
963 * but further access may require a chip specific reset at this point.
964 */
965 if (ci->ops->reset) {
966 ci->ops->reset(ci->ctx, &ci->pub);
967 brcmf_chip_set_passive(&ci->pub);
968 }
969
0da32ba4 970 return brcmf_chip_get_raminfo(ci);
a83369b6
FL
971}
972
cb7cf7be 973static void brcmf_chip_disable_arm(struct brcmf_chip_priv *chip, u16 id)
5b45e54e 974{
cb7cf7be 975 struct brcmf_core *core;
55acca90 976 struct brcmf_core_priv *cpu;
cb7cf7be 977 u32 val;
79ae3957 978
cb7cf7be
AS
979
980 core = brcmf_chip_get_core(&chip->pub, id);
981 if (!core)
982 return;
983
984 switch (id) {
985 case BCMA_CORE_ARM_CM3:
986 brcmf_chip_coredisable(core, 0, 0);
987 break;
988 case BCMA_CORE_ARM_CR4:
55acca90
HM
989 case BCMA_CORE_ARM_CA7:
990 cpu = container_of(core, struct brcmf_core_priv, pub);
cb7cf7be
AS
991
992 /* clear all IOCTL bits except HALT bit */
55acca90 993 val = chip->ops->read32(chip->ctx, cpu->wrapbase + BCMA_IOCTL);
cb7cf7be
AS
994 val &= ARMCR4_BCMA_IOCTL_CPUHALT;
995 brcmf_chip_resetcore(core, val, ARMCR4_BCMA_IOCTL_CPUHALT,
996 ARMCR4_BCMA_IOCTL_CPUHALT);
997 break;
998 default:
999 brcmf_err("unknown id: %u\n", id);
1000 break;
1001 }
1002}
1003
1004static int brcmf_chip_setup(struct brcmf_chip_priv *chip)
1005{
1006 struct brcmf_chip *pub;
1007 struct brcmf_core_priv *cc;
cb7cf7be
AS
1008 u32 base;
1009 u32 val;
1010 int ret = 0;
1011
1012 pub = &chip->pub;
1013 cc = list_first_entry(&chip->cores, struct brcmf_core_priv, list);
1014 base = cc->pub.base;
5b45e54e
FL
1015
1016 /* get chipcommon capabilites */
cb7cf7be
AS
1017 pub->cc_caps = chip->ops->read32(chip->ctx,
1018 CORE_CC_REG(base, capabilities));
5b45e54e
FL
1019
1020 /* get pmu caps & rev */
cb7cf7be
AS
1021 if (pub->cc_caps & CC_CAP_PMU) {
1022 val = chip->ops->read32(chip->ctx,
1023 CORE_CC_REG(base, pmucapabilities));
1024 pub->pmurev = val & PCAP_REV_MASK;
1025 pub->pmucaps = val;
5b45e54e
FL
1026 }
1027
4aa2c47c
AS
1028 brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, pmucaps=0x%x\n",
1029 cc->pub.rev, pub->pmurev, pub->pmucaps);
cb7cf7be
AS
1030
1031 /* execute bus core specific setup */
1032 if (chip->ops->setup)
1033 ret = chip->ops->setup(chip->ctx, pub);
966414da 1034
cb7cf7be 1035 return ret;
5b45e54e
FL
1036}
1037
cb7cf7be
AS
1038struct brcmf_chip *brcmf_chip_attach(void *ctx,
1039 const struct brcmf_buscore_ops *ops)
a83369b6 1040{
cb7cf7be
AS
1041 struct brcmf_chip_priv *chip;
1042 int err = 0;
1043
1044 if (WARN_ON(!ops->read32))
1045 err = -EINVAL;
1046 if (WARN_ON(!ops->write32))
1047 err = -EINVAL;
1048 if (WARN_ON(!ops->prepare))
1049 err = -EINVAL;
d380ebc9 1050 if (WARN_ON(!ops->activate))
cb7cf7be
AS
1051 err = -EINVAL;
1052 if (err < 0)
1053 return ERR_PTR(-EINVAL);
1054
1055 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1056 if (!chip)
1057 return ERR_PTR(-ENOMEM);
1058
1059 INIT_LIST_HEAD(&chip->cores);
1060 chip->num_cores = 0;
1061 chip->ops = ops;
1062 chip->ctx = ctx;
1063
1064 err = ops->prepare(ctx);
1065 if (err < 0)
1066 goto fail;
1067
1068 err = brcmf_chip_recognition(chip);
1069 if (err < 0)
1070 goto fail;
1071
1072 err = brcmf_chip_setup(chip);
1073 if (err < 0)
1074 goto fail;
1075
1076 return &chip->pub;
1077
1078fail:
1079 brcmf_chip_detach(&chip->pub);
1080 return ERR_PTR(err);
1081}
a97e4fc5 1082
cb7cf7be
AS
1083void brcmf_chip_detach(struct brcmf_chip *pub)
1084{
1085 struct brcmf_chip_priv *chip;
1086 struct brcmf_core_priv *core;
1087 struct brcmf_core_priv *tmp;
1088
1089 chip = container_of(pub, struct brcmf_chip_priv, pub);
1090 list_for_each_entry_safe(core, tmp, &chip->cores, list) {
1091 list_del(&core->list);
1092 kfree(core);
1093 }
1094 kfree(chip);
1095}
a97e4fc5 1096
cb7cf7be
AS
1097struct brcmf_core *brcmf_chip_get_core(struct brcmf_chip *pub, u16 coreid)
1098{
1099 struct brcmf_chip_priv *chip;
1100 struct brcmf_core_priv *core;
a83369b6 1101
cb7cf7be
AS
1102 chip = container_of(pub, struct brcmf_chip_priv, pub);
1103 list_for_each_entry(core, &chip->cores, list)
1104 if (core->pub.id == coreid)
1105 return &core->pub;
e63ac6b8 1106
cb7cf7be
AS
1107 return NULL;
1108}
a83369b6 1109
cb7cf7be
AS
1110struct brcmf_core *brcmf_chip_get_chipcommon(struct brcmf_chip *pub)
1111{
1112 struct brcmf_chip_priv *chip;
1113 struct brcmf_core_priv *cc;
1114
1115 chip = container_of(pub, struct brcmf_chip_priv, pub);
1116 cc = list_first_entry(&chip->cores, struct brcmf_core_priv, list);
1117 if (WARN_ON(!cc || cc->pub.id != BCMA_CORE_CHIPCOMMON))
1118 return brcmf_chip_get_core(pub, BCMA_CORE_CHIPCOMMON);
1119 return &cc->pub;
1120}
5b45e54e 1121
cb7cf7be
AS
1122bool brcmf_chip_iscoreup(struct brcmf_core *pub)
1123{
1124 struct brcmf_core_priv *core;
960908dc 1125
cb7cf7be
AS
1126 core = container_of(pub, struct brcmf_core_priv, pub);
1127 return core->chip->iscoreup(core);
1128}
a97e4fc5 1129
cb7cf7be
AS
1130void brcmf_chip_coredisable(struct brcmf_core *pub, u32 prereset, u32 reset)
1131{
1132 struct brcmf_core_priv *core;
1133
1134 core = container_of(pub, struct brcmf_core_priv, pub);
1135 core->chip->coredisable(core, prereset, reset);
a83369b6 1136}
a8a6c045 1137
cb7cf7be
AS
1138void brcmf_chip_resetcore(struct brcmf_core *pub, u32 prereset, u32 reset,
1139 u32 postreset)
a8a6c045 1140{
cb7cf7be 1141 struct brcmf_core_priv *core;
a8a6c045 1142
cb7cf7be
AS
1143 core = container_of(pub, struct brcmf_core_priv, pub);
1144 core->chip->resetcore(core, prereset, reset, postreset);
a8a6c045 1145}
e12afb6c 1146
069eddd9 1147static void
d380ebc9 1148brcmf_chip_cm3_set_passive(struct brcmf_chip_priv *chip)
069eddd9 1149{
cb7cf7be 1150 struct brcmf_core *core;
25911556 1151 struct brcmf_core_priv *sr;
cb7cf7be
AS
1152
1153 brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CM3);
1154 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211);
1155 brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET |
1156 D11_BCMA_IOCTL_PHYCLOCKEN,
1157 D11_BCMA_IOCTL_PHYCLOCKEN,
1158 D11_BCMA_IOCTL_PHYCLOCKEN);
1159 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_INTERNAL_MEM);
1160 brcmf_chip_resetcore(core, 0, 0, 0);
25911556
AS
1161
1162 /* disable bank #3 remap for this device */
1163 if (chip->pub.chip == BRCM_CC_43430_CHIP_ID) {
1164 sr = container_of(core, struct brcmf_core_priv, pub);
1165 brcmf_chip_core_write32(sr, SOCRAMREGOFFS(bankidx), 3);
1166 brcmf_chip_core_write32(sr, SOCRAMREGOFFS(bankpda), 0);
1167 }
069eddd9
FL
1168}
1169
d380ebc9 1170static bool brcmf_chip_cm3_set_active(struct brcmf_chip_priv *chip)
069eddd9 1171{
cb7cf7be 1172 struct brcmf_core *core;
069eddd9 1173
cb7cf7be
AS
1174 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_INTERNAL_MEM);
1175 if (!brcmf_chip_iscoreup(core)) {
069eddd9
FL
1176 brcmf_err("SOCRAM core is down after reset?\n");
1177 return false;
1178 }
1179
d380ebc9 1180 chip->ops->activate(chip->ctx, &chip->pub, 0);
069eddd9 1181
cb7cf7be
AS
1182 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CM3);
1183 brcmf_chip_resetcore(core, 0, 0, 0);
1640f28f
FL
1184
1185 return true;
1186}
1187
1188static inline void
d380ebc9 1189brcmf_chip_cr4_set_passive(struct brcmf_chip_priv *chip)
1640f28f 1190{
cb7cf7be 1191 struct brcmf_core *core;
53036261 1192
cb7cf7be 1193 brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CR4);
53036261 1194
cb7cf7be
AS
1195 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211);
1196 brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET |
1197 D11_BCMA_IOCTL_PHYCLOCKEN,
1198 D11_BCMA_IOCTL_PHYCLOCKEN,
1199 D11_BCMA_IOCTL_PHYCLOCKEN);
1640f28f
FL
1200}
1201
d380ebc9 1202static bool brcmf_chip_cr4_set_active(struct brcmf_chip_priv *chip, u32 rstvec)
1640f28f 1203{
cb7cf7be 1204 struct brcmf_core *core;
1640f28f 1205
d380ebc9 1206 chip->ops->activate(chip->ctx, &chip->pub, rstvec);
1640f28f
FL
1207
1208 /* restore ARM */
cb7cf7be
AS
1209 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CR4);
1210 brcmf_chip_resetcore(core, ARMCR4_BCMA_IOCTL_CPUHALT, 0, 0);
069eddd9
FL
1211
1212 return true;
1213}
1214
55acca90
HM
1215static inline void
1216brcmf_chip_ca7_set_passive(struct brcmf_chip_priv *chip)
1217{
1218 struct brcmf_core *core;
1219
1220 brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CA7);
1221
1222 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211);
1223 brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET |
1224 D11_BCMA_IOCTL_PHYCLOCKEN,
1225 D11_BCMA_IOCTL_PHYCLOCKEN,
1226 D11_BCMA_IOCTL_PHYCLOCKEN);
1227}
1228
1229static bool brcmf_chip_ca7_set_active(struct brcmf_chip_priv *chip, u32 rstvec)
1230{
1231 struct brcmf_core *core;
1232
1233 chip->ops->activate(chip->ctx, &chip->pub, rstvec);
1234
1235 /* restore ARM */
1236 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CA7);
1237 brcmf_chip_resetcore(core, ARMCR4_BCMA_IOCTL_CPUHALT, 0, 0);
1238
1239 return true;
1240}
1241
d380ebc9 1242void brcmf_chip_set_passive(struct brcmf_chip *pub)
069eddd9 1243{
cb7cf7be
AS
1244 struct brcmf_chip_priv *chip;
1245 struct brcmf_core *arm;
1246
1247 brcmf_dbg(TRACE, "Enter\n");
1640f28f 1248
cb7cf7be 1249 chip = container_of(pub, struct brcmf_chip_priv, pub);
2da5cb29 1250 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CR4);
cb7cf7be 1251 if (arm) {
d380ebc9 1252 brcmf_chip_cr4_set_passive(chip);
1640f28f
FL
1253 return;
1254 }
55acca90
HM
1255 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CA7);
1256 if (arm) {
1257 brcmf_chip_ca7_set_passive(chip);
1258 return;
1259 }
1260 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CM3);
1261 if (arm) {
1262 brcmf_chip_cm3_set_passive(chip);
1263 return;
1264 }
cb7cf7be
AS
1265}
1266
d380ebc9 1267bool brcmf_chip_set_active(struct brcmf_chip *pub, u32 rstvec)
cb7cf7be
AS
1268{
1269 struct brcmf_chip_priv *chip;
1270 struct brcmf_core *arm;
1271
1272 brcmf_dbg(TRACE, "Enter\n");
1273
1274 chip = container_of(pub, struct brcmf_chip_priv, pub);
2da5cb29 1275 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CR4);
cb7cf7be 1276 if (arm)
d380ebc9 1277 return brcmf_chip_cr4_set_active(chip, rstvec);
55acca90
HM
1278 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CA7);
1279 if (arm)
1280 return brcmf_chip_ca7_set_active(chip, rstvec);
1281 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CM3);
1282 if (arm)
1283 return brcmf_chip_cm3_set_active(chip);
cb7cf7be 1284
55acca90 1285 return false;
069eddd9
FL
1286}
1287
cb7cf7be 1288bool brcmf_chip_sr_capable(struct brcmf_chip *pub)
069eddd9 1289{
cb7cf7be
AS
1290 u32 base, addr, reg, pmu_cc3_mask = ~0;
1291 struct brcmf_chip_priv *chip;
1640f28f 1292
cb7cf7be
AS
1293 brcmf_dbg(TRACE, "Enter\n");
1294
1295 /* old chips with PMU version less than 17 don't support save restore */
1296 if (pub->pmurev < 17)
1297 return false;
1640f28f 1298
cb7cf7be
AS
1299 base = brcmf_chip_get_chipcommon(pub)->base;
1300 chip = container_of(pub, struct brcmf_chip_priv, pub);
1301
1302 switch (pub->chip) {
5779ae6a 1303 case BRCM_CC_4354_CHIP_ID:
a797ca1e
FL
1304 /* explicitly check SR engine enable bit */
1305 pmu_cc3_mask = BIT(2);
1306 /* fall-through */
5779ae6a
HM
1307 case BRCM_CC_43241_CHIP_ID:
1308 case BRCM_CC_4335_CHIP_ID:
1309 case BRCM_CC_4339_CHIP_ID:
cb7cf7be
AS
1310 /* read PMU chipcontrol register 3 */
1311 addr = CORE_CC_REG(base, chipcontrol_addr);
1312 chip->ops->write32(chip->ctx, addr, 3);
1313 addr = CORE_CC_REG(base, chipcontrol_data);
1314 reg = chip->ops->read32(chip->ctx, addr);
1315 return (reg & pmu_cc3_mask) != 0;
25911556
AS
1316 case BRCM_CC_43430_CHIP_ID:
1317 addr = CORE_CC_REG(base, sr_control1);
1318 reg = chip->ops->read32(chip->ctx, addr);
1319 return reg != 0;
cb7cf7be
AS
1320 default:
1321 addr = CORE_CC_REG(base, pmucapabilities_ext);
1322 reg = chip->ops->read32(chip->ctx, addr);
1323 if ((reg & PCAPEXT_SR_SUPPORTED_MASK) == 0)
1324 return false;
1325
1326 addr = CORE_CC_REG(base, retention_ctl);
1327 reg = chip->ops->read32(chip->ctx, addr);
1328 return (reg & (PMU_RCTL_MACPHY_DISABLE_MASK |
1329 PMU_RCTL_LOGIC_DISABLE_MASK)) == 0;
1330 }
069eddd9 1331}
This page took 0.352693 seconds and 5 git commands to generate.