rtl8xxxu: convert rtl8723bu_init_bt() into rtl8723b_enable_rf()
[deliverable/linux.git] / drivers / net / wireless / realtek / rtl8xxxu / rtl8xxxu_regs.h
CommitLineData
26f1fad2
JS
1/*
2 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * Register definitions taken from original Realtek rtl8723au driver
14 */
15
16/* 0x0000 ~ 0x00FF System Configuration */
17#define REG_SYS_ISO_CTRL 0x0000
18#define SYS_ISO_MD2PP BIT(0)
19#define SYS_ISO_ANALOG_IPS BIT(5)
20#define SYS_ISO_DIOR BIT(9)
21#define SYS_ISO_PWC_EV25V BIT(14)
22#define SYS_ISO_PWC_EV12V BIT(15)
23
24#define REG_SYS_FUNC 0x0002
25#define SYS_FUNC_BBRSTB BIT(0)
26#define SYS_FUNC_BB_GLB_RSTN BIT(1)
27#define SYS_FUNC_USBA BIT(2)
28#define SYS_FUNC_UPLL BIT(3)
29#define SYS_FUNC_USBD BIT(4)
30#define SYS_FUNC_DIO_PCIE BIT(5)
31#define SYS_FUNC_PCIEA BIT(6)
32#define SYS_FUNC_PPLL BIT(7)
33#define SYS_FUNC_PCIED BIT(8)
34#define SYS_FUNC_DIOE BIT(9)
35#define SYS_FUNC_CPU_ENABLE BIT(10)
36#define SYS_FUNC_DCORE BIT(11)
37#define SYS_FUNC_ELDR BIT(12)
38#define SYS_FUNC_DIO_RF BIT(13)
39#define SYS_FUNC_HWPDN BIT(14)
40#define SYS_FUNC_MREGEN BIT(15)
41
42#define REG_APS_FSMCO 0x0004
43#define APS_FSMCO_PFM_ALDN BIT(1)
44#define APS_FSMCO_PFM_WOWL BIT(3)
45#define APS_FSMCO_ENABLE_POWERDOWN BIT(4)
46#define APS_FSMCO_MAC_ENABLE BIT(8)
47#define APS_FSMCO_MAC_OFF BIT(9)
5b22a111 48#define APS_FSMCO_SW_LPS BIT(10)
26f1fad2
JS
49#define APS_FSMCO_HW_SUSPEND BIT(11)
50#define APS_FSMCO_PCIE BIT(12)
51#define APS_FSMCO_HW_POWERDOWN BIT(15)
52#define APS_FSMCO_WLON_RESET BIT(16)
53
54#define REG_SYS_CLKR 0x0008
55#define SYS_CLK_ANAD16V_ENABLE BIT(0)
56#define SYS_CLK_ANA8M BIT(1)
57#define SYS_CLK_MACSLP BIT(4)
58#define SYS_CLK_LOADER_ENABLE BIT(5)
59#define SYS_CLK_80M_SSC_DISABLE BIT(7)
60#define SYS_CLK_80M_SSC_ENABLE_HO BIT(8)
61#define SYS_CLK_PHY_SSC_RSTB BIT(9)
62#define SYS_CLK_SEC_CLK_ENABLE BIT(10)
63#define SYS_CLK_MAC_CLK_ENABLE BIT(11)
64#define SYS_CLK_ENABLE BIT(12)
65#define SYS_CLK_RING_CLK_ENABLE BIT(13)
66
67#define REG_9346CR 0x000a
68#define EEPROM_BOOT BIT(4)
69#define EEPROM_ENABLE BIT(5)
70
71#define REG_EE_VPD 0x000c
72#define REG_AFE_MISC 0x0010
42836db1
JS
73#define AFE_MISC_WL_XTAL_CTRL BIT(6)
74
26f1fad2
JS
75#define REG_SPS0_CTRL 0x0011
76#define REG_SPS_OCP_CFG 0x0018
c05a9dbf 77#define REG_8192E_LDOV12_CTRL 0x0014
26f1fad2
JS
78#define REG_RSV_CTRL 0x001c
79
80#define REG_RF_CTRL 0x001f
81#define RF_ENABLE BIT(0)
82#define RF_RSTB BIT(1)
83#define RF_SDMRSTB BIT(2)
84
85#define REG_LDOA15_CTRL 0x0020
86#define LDOA15_ENABLE BIT(0)
87#define LDOA15_STANDBY BIT(1)
88#define LDOA15_OBUF BIT(2)
89#define LDOA15_REG_VOS BIT(3)
90#define LDOA15_VOADJ_SHIFT 4
91
92#define REG_LDOV12D_CTRL 0x0021
93#define LDOV12D_ENABLE BIT(0)
94#define LDOV12D_STANDBY BIT(1)
95#define LDOV12D_VADJ_SHIFT 4
96
97#define REG_LDOHCI12_CTRL 0x0022
98
99#define REG_LPLDO_CTRL 0x0023
100#define LPLDO_HSM BIT(2)
101#define LPLDO_LSM_DIS BIT(3)
102
103#define REG_AFE_XTAL_CTRL 0x0024
104#define AFE_XTAL_ENABLE BIT(0)
105#define AFE_XTAL_B_SELECT BIT(1)
106#define AFE_XTAL_GATE_USB BIT(8)
107#define AFE_XTAL_GATE_AFE BIT(11)
108#define AFE_XTAL_RF_GATE BIT(14)
109#define AFE_XTAL_GATE_DIG BIT(17)
110#define AFE_XTAL_BT_GATE BIT(20)
111
112#define REG_AFE_PLL_CTRL 0x0028
113#define AFE_PLL_ENABLE BIT(0)
114#define AFE_PLL_320_ENABLE BIT(1)
115#define APE_PLL_FREF_SELECT BIT(2)
116#define AFE_PLL_EDGE_SELECT BIT(3)
117#define AFE_PLL_WDOGB BIT(4)
118#define AFE_PLL_LPF_ENABLE BIT(5)
119
120#define REG_MAC_PHY_CTRL 0x002c
121
122#define REG_EFUSE_CTRL 0x0030
123#define REG_EFUSE_TEST 0x0034
124#define EFUSE_TRPT BIT(7)
125 /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */
126#define EFUSE_CELL_SEL (BIT(8) | BIT(9))
127#define EFUSE_LDOE25_ENABLE BIT(31)
128#define EFUSE_SELECT_MASK 0x0300
129#define EFUSE_WIFI_SELECT 0x0000
130#define EFUSE_BT0_SELECT 0x0100
131#define EFUSE_BT1_SELECT 0x0200
132#define EFUSE_BT2_SELECT 0x0300
133
134#define EFUSE_ACCESS_ENABLE 0x69 /* RTL8723 only */
135#define EFUSE_ACCESS_DISABLE 0x00 /* RTL8723 only */
136
137#define REG_PWR_DATA 0x0038
42836db1
JS
138#define PWR_DATA_EEPRPAD_RFE_CTRL_EN BIT(11)
139
26f1fad2
JS
140#define REG_CAL_TIMER 0x003c
141#define REG_ACLK_MON 0x003e
142#define REG_GPIO_MUXCFG 0x0040
143#define REG_GPIO_IO_SEL 0x0042
144#define REG_MAC_PINMUX_CFG 0x0043
145#define REG_GPIO_PIN_CTRL 0x0044
146#define REG_GPIO_INTM 0x0048
42836db1
JS
147#define GPIO_INTM_EDGE_TRIG_IRQ BIT(9)
148
26f1fad2 149#define REG_LEDCFG0 0x004c
42836db1 150#define LEDCFG0_DPDT_SELECT BIT(23)
26f1fad2
JS
151#define REG_LEDCFG1 0x004d
152#define REG_LEDCFG2 0x004e
153#define LEDCFG2_DPDT_SELECT BIT(7)
154#define REG_LEDCFG3 0x004f
155#define REG_LEDCFG REG_LEDCFG2
156#define REG_FSIMR 0x0050
157#define REG_FSISR 0x0054
158#define REG_HSIMR 0x0058
159#define REG_HSISR 0x005c
160/* RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control. */
161#define REG_GPIO_PIN_CTRL_2 0x0060
162/* RTL8723 WIFI/BT/GPS Multi-Function GPIO Select. */
163#define REG_GPIO_IO_SEL_2 0x0062
42836db1
JS
164#define GPIO_IO_SEL_2_GPIO09_INPUT BIT(1)
165#define GPIO_IO_SEL_2_GPIO09_IRQ BIT(9)
26f1fad2 166
14d88560
JS
167/* RTL8723B */
168#define REG_PAD_CTRL1 0x0064
42836db1
JS
169#define PAD_CTRL1_SW_DPDT_SEL_DATA BIT(0)
170
26f1fad2
JS
171/* RTL8723 only WIFI/BT/GPS Multi-Function control source. */
172#define REG_MULTI_FUNC_CTRL 0x0068
173
174#define MULTI_FN_WIFI_HW_PWRDOWN_EN BIT(0) /* Enable GPIO[9] as WiFi HW
175 powerdown source */
176#define MULTI_FN_WIFI_HW_PWRDOWN_SL BIT(1) /* WiFi HW powerdown polarity
177 control */
178#define MULTI_WIFI_FUNC_EN BIT(2) /* WiFi function enable */
179
180#define MULTI_WIFI_HW_ROF_EN BIT(3) /* Enable GPIO[9] as WiFi RF HW
181 powerdown source */
182#define MULTI_BT_HW_PWRDOWN_EN BIT(16) /* Enable GPIO[11] as BT HW
183 powerdown source */
184#define MULTI_BT_HW_PWRDOWN_SL BIT(17) /* BT HW powerdown polarity
185 control */
186#define MULTI_BT_FUNC_EN BIT(18) /* BT function enable */
187#define MULTI_BT_HW_ROF_EN BIT(19) /* Enable GPIO[11] as BT/GPS
188 RF HW powerdown source */
189#define MULTI_GPS_HW_PWRDOWN_EN BIT(20) /* Enable GPIO[10] as GPS HW
190 powerdown source */
191#define MULTI_GPS_HW_PWRDOWN_SL BIT(21) /* GPS HW powerdown polarity
192 control */
193#define MULTI_GPS_FUNC_EN BIT(22) /* GPS function enable */
194
c05a9dbf
JS
195#define REG_LDO_SW_CTRL 0x007c /* 8192eu */
196
26f1fad2
JS
197#define REG_MCU_FW_DL 0x0080
198#define MCU_FW_DL_ENABLE BIT(0)
199#define MCU_FW_DL_READY BIT(1)
200#define MCU_FW_DL_CSUM_REPORT BIT(2)
201#define MCU_MAC_INIT_READY BIT(3)
202#define MCU_BB_INIT_READY BIT(4)
203#define MCU_RF_INIT_READY BIT(5)
204#define MCU_WINT_INIT_READY BIT(6)
205#define MCU_FW_RAM_SEL BIT(7) /* 1: RAM, 0:ROM */
206#define MCU_CP_RESET BIT(23)
207
208#define REG_HMBOX_EXT_0 0x0088
209#define REG_HMBOX_EXT_1 0x008a
210#define REG_HMBOX_EXT_2 0x008c
211#define REG_HMBOX_EXT_3 0x008e
14d88560 212/* Interrupt registers for 8192e/8723bu/8812 */
99ad16cb 213#define REG_HIMR0 0x00b0
14d88560 214#define REG_HISR0 0x00b4
99ad16cb 215#define REG_HIMR1 0x00b8
14d88560 216#define REG_HISR1 0x00bc
99ad16cb 217
26f1fad2
JS
218/* Host suspend counter on FPGA platform */
219#define REG_HOST_SUSP_CNT 0x00bc
220/* Efuse access protection for RTL8723 */
221#define REG_EFUSE_ACCESS 0x00cf
222#define REG_BIST_SCAN 0x00d0
223#define REG_BIST_RPT 0x00d4
224#define REG_BIST_ROM_RPT 0x00d8
225#define REG_USB_SIE_INTF 0x00e0
226#define REG_PCIE_MIO_INTF 0x00e4
227#define REG_PCIE_MIO_INTD 0x00e8
228#define REG_HPON_FSM 0x00ec
229#define HPON_FSM_BONDING_MASK (BIT(22) | BIT(23))
230#define HPON_FSM_BONDING_1T2R BIT(22)
231#define REG_SYS_CFG 0x00f0
232#define SYS_CFG_XCLK_VLD BIT(0)
233#define SYS_CFG_ACLK_VLD BIT(1)
234#define SYS_CFG_UCLK_VLD BIT(2)
235#define SYS_CFG_PCLK_VLD BIT(3)
236#define SYS_CFG_PCIRSTB BIT(4)
237#define SYS_CFG_V15_VLD BIT(5)
238#define SYS_CFG_TRP_B15V_EN BIT(7)
f0769775 239#define SYS_CFG_SW_OFFLOAD_EN BIT(7) /* For chips with IOL support */
26f1fad2
JS
240#define SYS_CFG_SIC_IDLE BIT(8)
241#define SYS_CFG_BD_MAC2 BIT(9)
242#define SYS_CFG_BD_MAC1 BIT(10)
243#define SYS_CFG_IC_MACPHY_MODE BIT(11)
244#define SYS_CFG_CHIP_VER (BIT(12) | BIT(13) | BIT(14) | BIT(15))
245#define SYS_CFG_BT_FUNC BIT(16)
246#define SYS_CFG_VENDOR_ID BIT(19)
0e5d435a
JS
247#define SYS_CFG_VENDOR_EXT_MASK (BIT(18) | BIT(19))
248#define SYS_CFG_VENDOR_ID_TSMC 0
249#define SYS_CFG_VENDOR_ID_SMIC BIT(18)
250#define SYS_CFG_VENDOR_ID_UMC BIT(19)
26f1fad2
JS
251#define SYS_CFG_PAD_HWPD_IDN BIT(22)
252#define SYS_CFG_TRP_VAUX_EN BIT(23)
253#define SYS_CFG_TRP_BT_EN BIT(24)
c05a9dbf 254#define SYS_CFG_SPS_LDO_SEL BIT(24) /* 8192eu */
26f1fad2
JS
255#define SYS_CFG_BD_PKG_SEL BIT(25)
256#define SYS_CFG_BD_HCI_SEL BIT(26)
257#define SYS_CFG_TYPE_ID BIT(27)
258#define SYS_CFG_RTL_ID BIT(23) /* TestChip ID,
259 1:Test(RLE); 0:MP(RL) */
260#define SYS_CFG_SPS_SEL BIT(24) /* 1:LDO regulator mode;
261 0:Switching regulator mode*/
262#define SYS_CFG_CHIP_VERSION_MASK 0xf000 /* Bit 12 - 15 */
263#define SYS_CFG_CHIP_VERSION_SHIFT 12
264
265#define REG_GPIO_OUTSTS 0x00f4 /* For RTL8723 only. */
266#define GPIO_EFS_HCI_SEL (BIT(0) | BIT(1))
267#define GPIO_PAD_HCI_SEL (BIT(2) | BIT(3))
268#define GPIO_HCI_SEL (BIT(4) | BIT(5))
269#define GPIO_PKG_SEL_HCI BIT(6)
270#define GPIO_FEN_GPS BIT(7)
271#define GPIO_FEN_BT BIT(8)
272#define GPIO_FEN_WL BIT(9)
273#define GPIO_FEN_PCI BIT(10)
274#define GPIO_FEN_USB BIT(11)
275#define GPIO_BTRF_HWPDN_N BIT(12)
276#define GPIO_WLRF_HWPDN_N BIT(13)
277#define GPIO_PDN_BT_N BIT(14)
278#define GPIO_PDN_GPS_N BIT(15)
279#define GPIO_BT_CTL_HWPDN BIT(16)
280#define GPIO_GPS_CTL_HWPDN BIT(17)
281#define GPIO_PPHY_SUSB BIT(20)
282#define GPIO_UPHY_SUSB BIT(21)
283#define GPIO_PCI_SUSEN BIT(22)
284#define GPIO_USB_SUSEN BIT(23)
285#define GPIO_RF_RL_ID (BIT(31) | BIT(30) | BIT(29) | BIT(28))
286
c05a9dbf
JS
287#define REG_SYS_CFG2 0x00fc /* 8192eu */
288
26f1fad2
JS
289/* 0x0100 ~ 0x01FF MACTOP General Configuration */
290#define REG_CR 0x0100
291#define CR_HCI_TXDMA_ENABLE BIT(0)
292#define CR_HCI_RXDMA_ENABLE BIT(1)
293#define CR_TXDMA_ENABLE BIT(2)
294#define CR_RXDMA_ENABLE BIT(3)
295#define CR_PROTOCOL_ENABLE BIT(4)
296#define CR_SCHEDULE_ENABLE BIT(5)
297#define CR_MAC_TX_ENABLE BIT(6)
298#define CR_MAC_RX_ENABLE BIT(7)
299#define CR_SW_BEACON_ENABLE BIT(8)
300#define CR_SECURITY_ENABLE BIT(9)
301#define CR_CALTIMER_ENABLE BIT(10)
302
303/* Media Status Register */
304#define REG_MSR 0x0102
305#define MSR_LINKTYPE_MASK 0x3
306#define MSR_LINKTYPE_NONE 0x0
307#define MSR_LINKTYPE_ADHOC 0x1
308#define MSR_LINKTYPE_STATION 0x2
309#define MSR_LINKTYPE_AP 0x3
310
311#define REG_PBP 0x0104
312#define PBP_PAGE_SIZE_RX_SHIFT 0
313#define PBP_PAGE_SIZE_TX_SHIFT 4
314#define PBP_PAGE_SIZE_64 0x0
315#define PBP_PAGE_SIZE_128 0x1
316#define PBP_PAGE_SIZE_256 0x2
317#define PBP_PAGE_SIZE_512 0x3
318#define PBP_PAGE_SIZE_1024 0x4
319
320#define REG_TRXDMA_CTRL 0x010c
3e88ca44 321#define TRXDMA_CTRL_RXDMA_AGG_EN BIT(2)
26f1fad2
JS
322#define TRXDMA_CTRL_VOQ_SHIFT 4
323#define TRXDMA_CTRL_VIQ_SHIFT 6
324#define TRXDMA_CTRL_BEQ_SHIFT 8
325#define TRXDMA_CTRL_BKQ_SHIFT 10
326#define TRXDMA_CTRL_MGQ_SHIFT 12
327#define TRXDMA_CTRL_HIQ_SHIFT 14
328#define TRXDMA_QUEUE_LOW 1
329#define TRXDMA_QUEUE_NORMAL 2
330#define TRXDMA_QUEUE_HIGH 3
331
332#define REG_TRXFF_BNDY 0x0114
333#define REG_TRXFF_STATUS 0x0118
334#define REG_RXFF_PTR 0x011c
335#define REG_HIMR 0x0120
336#define REG_HISR 0x0124
337#define REG_HIMRE 0x0128
338#define REG_HISRE 0x012c
339#define REG_CPWM 0x012f
340#define REG_FWIMR 0x0130
341#define REG_FWISR 0x0134
342#define REG_PKTBUF_DBG_CTRL 0x0140
343#define REG_PKTBUF_DBG_DATA_L 0x0144
344#define REG_PKTBUF_DBG_DATA_H 0x0148
345
346#define REG_TC0_CTRL 0x0150
347#define REG_TC1_CTRL 0x0154
348#define REG_TC2_CTRL 0x0158
349#define REG_TC3_CTRL 0x015c
350#define REG_TC4_CTRL 0x0160
351#define REG_TCUNIT_BASE 0x0164
352#define REG_MBIST_START 0x0174
353#define REG_MBIST_DONE 0x0178
354#define REG_MBIST_FAIL 0x017c
355#define REG_C2HEVT_MSG_NORMAL 0x01a0
14d88560
JS
356/* 8192EU/8723BU/8812 */
357#define REG_C2HEVT_CMD_ID_8723B 0x01ae
26f1fad2
JS
358#define REG_C2HEVT_CLEAR 0x01af
359#define REG_C2HEVT_MSG_TEST 0x01b8
360#define REG_MCUTST_1 0x01c0
361#define REG_FMTHR 0x01c8
362#define REG_HMTFR 0x01cc
363#define REG_HMBOX_0 0x01d0
364#define REG_HMBOX_1 0x01d4
365#define REG_HMBOX_2 0x01d8
366#define REG_HMBOX_3 0x01dc
367
368#define REG_LLT_INIT 0x01e0
369#define LLT_OP_INACTIVE 0x0
370#define LLT_OP_WRITE (0x1 << 30)
371#define LLT_OP_READ (0x2 << 30)
372#define LLT_OP_MASK (0x3 << 30)
373
374#define REG_BB_ACCEESS_CTRL 0x01e8
375#define REG_BB_ACCESS_DATA 0x01ec
376
29c2139c
JS
377#define REG_HMBOX_EXT0_8723B 0x01f0
378#define REG_HMBOX_EXT1_8723B 0x01f4
379#define REG_HMBOX_EXT2_8723B 0x01f8
380#define REG_HMBOX_EXT3_8723B 0x01fc
381
26f1fad2
JS
382/* 0x0200 ~ 0x027F TXDMA Configuration */
383#define REG_RQPN 0x0200
384#define RQPN_HI_PQ_SHIFT 0
385#define RQPN_LO_PQ_SHIFT 8
386#define RQPN_NORM_PQ_SHIFT 16
387#define RQPN_LOAD BIT(31)
388
389#define REG_FIFOPAGE 0x0204
390#define REG_TDECTRL 0x0208
391#define REG_TXDMA_OFFSET_CHK 0x020c
b63d0aac 392#define TXDMA_OFFSET_DROP_DATA_EN BIT(9)
26f1fad2
JS
393#define REG_TXDMA_STATUS 0x0210
394#define REG_RQPN_NPQ 0x0214
0635f8ce
JS
395#define RQPN_NPQ_SHIFT 0
396#define RQPN_EPQ_SHIFT 16
26f1fad2 397
74b99bed
JS
398#define REG_AUTO_LLT 0x0224
399#define AUTO_LLT_INIT_LLT BIT(16)
400
7e9567ff
JS
401#define REG_DWBCN1_CTRL_8723B 0x0228
402
26f1fad2
JS
403/* 0x0280 ~ 0x02FF RXDMA Configuration */
404#define REG_RXDMA_AGG_PG_TH 0x0280
c6594ffd 405#define RXDMA_USB_AGG_ENABLE BIT(31)
26f1fad2
JS
406#define REG_RXPKT_NUM 0x0284
407#define REG_RXDMA_STATUS 0x0288
408
c6594ffd
JS
409/* Presumably only found on newer chips such as 8723bu */
410#define REG_RX_DMA_CTRL_8723B 0x0286
c3690604 411#define REG_RXDMA_PRO_8723B 0x0290
c6594ffd 412
26f1fad2
JS
413#define REG_RF_BB_CMD_ADDR 0x02c0
414#define REG_RF_BB_CMD_DATA 0x02c4
415
416/* spec version 11 */
417/* 0x0400 ~ 0x047F Protocol Configuration */
418#define REG_VOQ_INFORMATION 0x0400
419#define REG_VIQ_INFORMATION 0x0404
420#define REG_BEQ_INFORMATION 0x0408
421#define REG_BKQ_INFORMATION 0x040c
422#define REG_MGQ_INFORMATION 0x0410
423#define REG_HGQ_INFORMATION 0x0414
424#define REG_BCNQ_INFORMATION 0x0418
425
426#define REG_CPU_MGQ_INFORMATION 0x041c
427#define REG_FWHW_TXQ_CTRL 0x0420
428#define FWHW_TXQ_CTRL_AMPDU_RETRY BIT(7)
429#define FWHW_TXQ_CTRL_XMIT_MGMT_ACK BIT(12)
430
431#define REG_HWSEQ_CTRL 0x0423
432#define REG_TXPKTBUF_BCNQ_BDNY 0x0424
433#define REG_TXPKTBUF_MGQ_BDNY 0x0425
434#define REG_LIFETIME_EN 0x0426
435#define REG_MULTI_BCNQ_OFFSET 0x0427
436
437#define REG_SPEC_SIFS 0x0428
438#define SPEC_SIFS_CCK_MASK 0x00ff
439#define SPEC_SIFS_CCK_SHIFT 0
440#define SPEC_SIFS_OFDM_MASK 0xff00
441#define SPEC_SIFS_OFDM_SHIFT 8
442
443#define REG_RETRY_LIMIT 0x042a
444#define RETRY_LIMIT_LONG_SHIFT 0
445#define RETRY_LIMIT_LONG_MASK 0x003f
446#define RETRY_LIMIT_SHORT_SHIFT 8
447#define RETRY_LIMIT_SHORT_MASK 0x3f00
448
449#define REG_DARFRC 0x0430
450#define REG_RARFRC 0x0438
451#define REG_RESPONSE_RATE_SET 0x0440
452#define RESPONSE_RATE_BITMAP_ALL 0xfffff
453#define RESPONSE_RATE_RRSR_CCK_ONLY_1M 0xffff1
454#define RSR_1M BIT(0)
455#define RSR_2M BIT(1)
456#define RSR_5_5M BIT(2)
457#define RSR_11M BIT(3)
458#define RSR_6M BIT(4)
459#define RSR_9M BIT(5)
460#define RSR_12M BIT(6)
461#define RSR_18M BIT(7)
462#define RSR_24M BIT(8)
463#define RSR_36M BIT(9)
464#define RSR_48M BIT(10)
465#define RSR_54M BIT(11)
466#define RSR_MCS0 BIT(12)
467#define RSR_MCS1 BIT(13)
468#define RSR_MCS2 BIT(14)
469#define RSR_MCS3 BIT(15)
470#define RSR_MCS4 BIT(16)
471#define RSR_MCS5 BIT(17)
472#define RSR_MCS6 BIT(18)
473#define RSR_MCS7 BIT(19)
474#define RSR_RSC_LOWER_SUB_CHANNEL BIT(21) /* 0x200000 */
475#define RSR_RSC_UPPER_SUB_CHANNEL BIT(22) /* 0x400000 */
476#define RSR_RSC_BANDWIDTH_40M (RSR_RSC_UPPER_SUB_CHANNEL | \
477 RSR_RSC_LOWER_SUB_CHANNEL)
478#define RSR_ACK_SHORT_PREAMBLE BIT(23)
479
480#define REG_ARFR0 0x0444
481#define REG_ARFR1 0x0448
482#define REG_ARFR2 0x044c
483#define REG_ARFR3 0x0450
c3690604 484#define REG_AMPDU_MAX_TIME_8723B 0x0456
26f1fad2
JS
485#define REG_AGGLEN_LMT 0x0458
486#define REG_AMPDU_MIN_SPACE 0x045c
487#define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045d
488#define REG_FAST_EDCA_CTRL 0x0460
489#define REG_RD_RESP_PKT_TH 0x0463
490#define REG_INIRTS_RATE_SEL 0x0480
c3f9506f
JS
491/* 8723bu */
492#define REG_DATA_SUBCHANNEL 0x0483
493/* 8723au */
26f1fad2
JS
494#define REG_INIDATA_RATE_SEL 0x0484
495
496#define REG_POWER_STATUS 0x04a4
497#define REG_POWER_STAGE1 0x04b4
498#define REG_POWER_STAGE2 0x04b8
c6594ffd 499#define REG_AMPDU_BURST_MODE_8723B 0x04bc
26f1fad2
JS
500#define REG_PKT_VO_VI_LIFE_TIME 0x04c0
501#define REG_PKT_BE_BK_LIFE_TIME 0x04c2
502#define REG_STBC_SETTING 0x04c4
c3690604 503#define REG_HT_SINGLE_AMPDU_8723B 0x04c7
26f1fad2
JS
504#define REG_PROT_MODE_CTRL 0x04c8
505#define REG_MAX_AGGR_NUM 0x04ca
506#define REG_RTS_MAX_AGGR_NUM 0x04cb
507#define REG_BAR_MODE_CTRL 0x04cc
508#define REG_RA_TRY_RATE_AGG_LMT 0x04cf
509#define REG_NQOS_SEQ 0x04dc
510#define REG_QOS_SEQ 0x04de
511#define REG_NEED_CPU_HANDLE 0x04e0
512#define REG_PKT_LOSE_RPT 0x04e1
513#define REG_PTCL_ERR_STATUS 0x04e2
cecfd3cb
JS
514#define REG_TX_REPORT_CTRL 0x04ec
515#define REG_TX_REPORT_TIME 0x04f0
26f1fad2
JS
516#define REG_DUMMY 0x04fc
517
518/* 0x0500 ~ 0x05FF EDCA Configuration */
519#define REG_EDCA_VO_PARAM 0x0500
520#define REG_EDCA_VI_PARAM 0x0504
521#define REG_EDCA_BE_PARAM 0x0508
522#define REG_EDCA_BK_PARAM 0x050c
523#define EDCA_PARAM_ECW_MIN_SHIFT 8
524#define EDCA_PARAM_ECW_MAX_SHIFT 12
525#define EDCA_PARAM_TXOP_SHIFT 16
526#define REG_BEACON_TCFG 0x0510
527#define REG_PIFS 0x0512
528#define REG_RDG_PIFS 0x0513
529#define REG_SIFS_CCK 0x0514
530#define REG_SIFS_OFDM 0x0516
531#define REG_TSFTR_SYN_OFFSET 0x0518
532#define REG_AGGR_BREAK_TIME 0x051a
533#define REG_SLOT 0x051b
534#define REG_TX_PTCL_CTRL 0x0520
535#define REG_TXPAUSE 0x0522
536#define REG_DIS_TXREQ_CLR 0x0523
537#define REG_RD_CTRL 0x0524
538#define REG_TBTT_PROHIBIT 0x0540
539#define REG_RD_NAV_NXT 0x0544
540#define REG_NAV_PROT_LEN 0x0546
541
542#define REG_BEACON_CTRL 0x0550
543#define REG_BEACON_CTRL_1 0x0551
544#define BEACON_ATIM BIT(0)
545#define BEACON_CTRL_MBSSID BIT(1)
546#define BEACON_CTRL_TX_BEACON_RPT BIT(2)
547#define BEACON_FUNCTION_ENABLE BIT(3)
548#define BEACON_DISABLE_TSF_UPDATE BIT(4)
549
550#define REG_MBID_NUM 0x0552
551#define REG_DUAL_TSF_RST 0x0553
552#define DUAL_TSF_RESET_TSF0 BIT(0)
553#define DUAL_TSF_RESET_TSF1 BIT(1)
554#define DUAL_TSF_RESET_P2P BIT(4)
555#define DUAL_TSF_TX_OK BIT(5)
556
557/* The same as REG_MBSSID_BCN_SPACE */
558#define REG_BCN_INTERVAL 0x0554
559#define REG_MBSSID_BCN_SPACE 0x0554
560
561#define REG_DRIVER_EARLY_INT 0x0558
562#define DRIVER_EARLY_INT_TIME 5
563
564#define REG_BEACON_DMA_TIME 0x0559
565#define BEACON_DMA_ATIME_INT_TIME 2
566
567#define REG_ATIMWND 0x055a
c3690604 568#define REG_USTIME_TSF_8723B 0x055c
26f1fad2
JS
569#define REG_BCN_MAX_ERR 0x055d
570#define REG_RXTSF_OFFSET_CCK 0x055e
571#define REG_RXTSF_OFFSET_OFDM 0x055f
572#define REG_TSFTR 0x0560
573#define REG_TSFTR1 0x0568
574#define REG_INIT_TSFTR 0x0564
575#define REG_ATIMWND_1 0x0570
576#define REG_PSTIMER 0x0580
577#define REG_TIMER0 0x0584
578#define REG_TIMER1 0x0588
579#define REG_ACM_HW_CTRL 0x05c0
580#define ACM_HW_CTRL_BK BIT(0)
581#define ACM_HW_CTRL_BE BIT(1)
582#define ACM_HW_CTRL_VI BIT(2)
583#define ACM_HW_CTRL_VO BIT(3)
584#define REG_ACM_RST_CTRL 0x05c1
585#define REG_ACMAVG 0x05c2
586#define REG_VO_ADMTIME 0x05c4
587#define REG_VI_ADMTIME 0x05c6
588#define REG_BE_ADMTIME 0x05c8
589#define REG_EDCA_RANDOM_GEN 0x05cc
590#define REG_SCH_TXCMD 0x05d0
591
592/* define REG_FW_TSF_SYNC_CNT 0x04a0 */
593#define REG_FW_RESET_TSF_CNT_1 0x05fc
594#define REG_FW_RESET_TSF_CNT_0 0x05fd
595#define REG_FW_BCN_DIS_CNT 0x05fe
596
597/* 0x0600 ~ 0x07FF WMAC Configuration */
598#define REG_APSD_CTRL 0x0600
599#define APSD_CTRL_OFF BIT(6)
600#define APSD_CTRL_OFF_STATUS BIT(7)
601#define REG_BW_OPMODE 0x0603
602#define BW_OPMODE_20MHZ BIT(2)
603#define BW_OPMODE_5G BIT(1)
604#define BW_OPMODE_11J BIT(0)
605
606#define REG_TCR 0x0604
607
608/* Receive Configuration Register */
609#define REG_RCR 0x0608
610#define RCR_ACCEPT_AP BIT(0) /* Accept all unicast packet */
611#define RCR_ACCEPT_PHYS_MATCH BIT(1) /* Accept phys match packet */
612#define RCR_ACCEPT_MCAST BIT(2)
613#define RCR_ACCEPT_BCAST BIT(3)
614#define RCR_ACCEPT_ADDR3 BIT(4) /* Accept address 3 match
615 packet */
616#define RCR_ACCEPT_PM BIT(5) /* Accept power management
617 packet */
618#define RCR_CHECK_BSSID_MATCH BIT(6) /* Accept BSSID match packet */
619#define RCR_CHECK_BSSID_BEACON BIT(7) /* Accept BSSID match packet
620 (Rx beacon, probe rsp) */
621#define RCR_ACCEPT_CRC32 BIT(8) /* Accept CRC32 error packet */
622#define RCR_ACCEPT_ICV BIT(9) /* Accept ICV error packet */
b40027ba
BR
623#define RCR_ACCEPT_DATA_FRAME BIT(11) /* Accept all data pkt or use
624 REG_RXFLTMAP2 */
625#define RCR_ACCEPT_CTRL_FRAME BIT(12) /* Accept all control pkt or use
626 REG_RXFLTMAP1 */
627#define RCR_ACCEPT_MGMT_FRAME BIT(13) /* Accept all mgmt pkt or use
628 REG_RXFLTMAP0 */
26f1fad2 629#define RCR_HTC_LOC_CTRL BIT(14) /* MFC<--HTC=1 MFC-->HTC=0 */
22229fcb
JS
630#define RCR_UC_DATA_PKT_INT_ENABLE BIT(16) /* Enable unicast data packet
631 interrupt */
632#define RCR_BM_DATA_PKT_INT_ENABLE BIT(17) /* Enable broadcast data packet
633 interrupt */
634#define RCR_TIM_PARSER_ENABLE BIT(18) /* Enable RX beacon TIM parser*/
26f1fad2 635#define RCR_MFBEN BIT(22)
22229fcb
JS
636#define RCR_LSIG_ENABLE BIT(23) /* Enable LSIG TXOP Protection
637 function. Search KEYCAM for
638 each rx packet to check if
639 LSIGEN bit is set. */
26f1fad2 640#define RCR_MULTI_BSSID_ENABLE BIT(24) /* Enable Multiple BssId */
22229fcb 641#define RCR_FORCE_ACK BIT(26)
26f1fad2
JS
642#define RCR_ACCEPT_BA_SSN BIT(27) /* Accept BA SSN */
643#define RCR_APPEND_PHYSTAT BIT(28)
644#define RCR_APPEND_ICV BIT(29)
645#define RCR_APPEND_MIC BIT(30)
646#define RCR_APPEND_FCS BIT(31) /* WMAC append FCS after */
647
648#define REG_RX_PKT_LIMIT 0x060c
649#define REG_RX_DLK_TIME 0x060d
650#define REG_RX_DRVINFO_SZ 0x060f
651
652#define REG_MACID 0x0610
653#define REG_BSSID 0x0618
654#define REG_MAR 0x0620
655#define REG_MBIDCAMCFG 0x0628
656
657#define REG_USTIME_EDCA 0x0638
658#define REG_MAC_SPEC_SIFS 0x063a
659
660/* 20100719 Joseph: Hardware register definition change. (HW datasheet v54) */
661 /* [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */
662#define REG_R2T_SIFS 0x063c
663 /* [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */
664#define REG_T2T_SIFS 0x063e
665#define REG_ACKTO 0x0640
666#define REG_CTS2TO 0x0641
667#define REG_EIFS 0x0642
668
669/* WMA, BA, CCX */
670#define REG_NAV_CTRL 0x0650
671/* In units of 128us */
672#define REG_NAV_UPPER 0x0652
673#define NAV_UPPER_UNIT 128
674
675#define REG_BACAMCMD 0x0654
676#define REG_BACAMCONTENT 0x0658
677#define REG_LBDLY 0x0660
678#define REG_FWDLY 0x0661
679#define REG_RXERR_RPT 0x0664
680#define REG_WMAC_TRXPTCL_CTL 0x0668
c3f9506f
JS
681#define WMAC_TRXPTCL_CTL_BW_MASK (BIT(7) | BIT(8))
682#define WMAC_TRXPTCL_CTL_BW_20 0
683#define WMAC_TRXPTCL_CTL_BW_40 BIT(7)
684#define WMAC_TRXPTCL_CTL_BW_80 BIT(8)
26f1fad2
JS
685
686/* Security */
687#define REG_CAM_CMD 0x0670
688#define CAM_CMD_POLLING BIT(31)
689#define CAM_CMD_WRITE BIT(16)
690#define CAM_CMD_KEY_SHIFT 3
691#define REG_CAM_WRITE 0x0674
692#define CAM_WRITE_VALID BIT(15)
693#define REG_CAM_READ 0x0678
694#define REG_CAM_DEBUG 0x067c
695#define REG_SECURITY_CFG 0x0680
696#define SEC_CFG_TX_USE_DEFKEY BIT(0)
697#define SEC_CFG_RX_USE_DEFKEY BIT(1)
698#define SEC_CFG_TX_SEC_ENABLE BIT(2)
699#define SEC_CFG_RX_SEC_ENABLE BIT(3)
700#define SEC_CFG_SKBYA2 BIT(4)
701#define SEC_CFG_NO_SKMC BIT(5)
702#define SEC_CFG_TXBC_USE_DEFKEY BIT(6)
703#define SEC_CFG_RXBC_USE_DEFKEY BIT(7)
704
705/* Power */
706#define REG_WOW_CTRL 0x0690
707#define REG_PSSTATUS 0x0691
708#define REG_PS_RX_INFO 0x0692
709#define REG_LPNAV_CTRL 0x0694
710#define REG_WKFMCAM_CMD 0x0698
711#define REG_WKFMCAM_RWD 0x069c
b40027ba
BR
712
713/*
714 * RX Filters: each bit corresponds to the numerical value of the subtype.
715 * If it is set the subtype frame type is passed. The filter is only used when
716 * the RCR_ACCEPT_DATA_FRAME, RCR_ACCEPT_CTRL_FRAME, RCR_ACCEPT_MGMT_FRAME bit
717 * in the RCR are low.
718 *
719 * Example: Beacon subtype is binary 1000 which is decimal 8 so we have to set
720 * bit 8 (0x100) in REG_RXFLTMAP0 to enable reception.
721 */
722#define REG_RXFLTMAP0 0x06a0 /* Management frames */
723#define REG_RXFLTMAP1 0x06a2 /* Control frames */
724#define REG_RXFLTMAP2 0x06a4 /* Data frames */
725
26f1fad2
JS
726#define REG_BCN_PSR_RPT 0x06a8
727#define REG_CALB32K_CTRL 0x06ac
728#define REG_PKT_MON_CTRL 0x06b4
3ca7b32c
JS
729#define REG_BT_COEX_TABLE1 0x06c0
730#define REG_BT_COEX_TABLE2 0x06c4
731#define REG_BT_COEX_TABLE3 0x06c8
732#define REG_BT_COEX_TABLE4 0x06cc
26f1fad2
JS
733#define REG_WMAC_RESP_TXINFO 0x06d8
734
735#define REG_MACID1 0x0700
736#define REG_BSSID1 0x0708
737
e1547c53
JS
738/*
739 * This seems to be 8723bu specific
740 */
741#define REG_BT_CONTROL_8723BU 0x0764
742#define BT_CONTROL_BT_GRANT BIT(12)
743
f37e9228
JS
744#define REG_WLAN_ACT_CONTROL_8723B 0x076e
745
26f1fad2
JS
746#define REG_FPGA0_RF_MODE 0x0800
747#define FPGA_RF_MODE BIT(0)
748#define FPGA_RF_MODE_JAPAN BIT(1)
749#define FPGA_RF_MODE_CCK BIT(24)
750#define FPGA_RF_MODE_OFDM BIT(25)
751
752#define REG_FPGA0_TX_INFO 0x0804
753#define REG_FPGA0_PSD_FUNC 0x0808
754#define REG_FPGA0_TX_GAIN 0x080c
755#define REG_FPGA0_RF_TIMING1 0x0810
756#define REG_FPGA0_RF_TIMING2 0x0814
757#define REG_FPGA0_POWER_SAVE 0x0818
758#define FPGA0_PS_LOWER_CHANNEL BIT(26)
759#define FPGA0_PS_UPPER_CHANNEL BIT(27)
760
761#define REG_FPGA0_XA_HSSI_PARM1 0x0820 /* RF 3 wire register */
762#define FPGA0_HSSI_PARM1_PI BIT(8)
763#define REG_FPGA0_XA_HSSI_PARM2 0x0824
764#define REG_FPGA0_XB_HSSI_PARM1 0x0828
765#define REG_FPGA0_XB_HSSI_PARM2 0x082c
766#define FPGA0_HSSI_3WIRE_DATA_LEN 0x800
767#define FPGA0_HSSI_3WIRE_ADDR_LEN 0x400
768#define FPGA0_HSSI_PARM2_ADDR_SHIFT 23
769#define FPGA0_HSSI_PARM2_ADDR_MASK 0x7f800000 /* 0xff << 23 */
770#define FPGA0_HSSI_PARM2_CCK_HIGH_PWR BIT(9)
771#define FPGA0_HSSI_PARM2_EDGE_READ BIT(31)
772
773#define REG_TX_AGC_B_RATE18_06 0x0830
774#define REG_TX_AGC_B_RATE54_24 0x0834
775#define REG_TX_AGC_B_CCK1_55_MCS32 0x0838
776#define REG_TX_AGC_B_MCS03_MCS00 0x083c
777
778#define REG_FPGA0_XA_LSSI_PARM 0x0840
779#define REG_FPGA0_XB_LSSI_PARM 0x0844
780#define FPGA0_LSSI_PARM_ADDR_SHIFT 20
781#define FPGA0_LSSI_PARM_ADDR_MASK 0x0ff00000
782#define FPGA0_LSSI_PARM_DATA_MASK 0x000fffff
783
784#define REG_TX_AGC_B_MCS07_MCS04 0x0848
785#define REG_TX_AGC_B_MCS11_MCS08 0x084c
786
787#define REG_FPGA0_XCD_SWITCH_CTRL 0x085c
788
789#define REG_FPGA0_XA_RF_INT_OE 0x0860 /* RF Channel switch */
790#define REG_FPGA0_XB_RF_INT_OE 0x0864
791#define FPGA0_INT_OE_ANTENNA_AB_OPEN 0x000
792#define FPGA0_INT_OE_ANTENNA_A BIT(8)
793#define FPGA0_INT_OE_ANTENNA_B BIT(9)
794#define FPGA0_INT_OE_ANTENNA_MASK (FPGA0_INT_OE_ANTENNA_A | \
795 FPGA0_INT_OE_ANTENNA_B)
796
797#define REG_TX_AGC_B_MCS15_MCS12 0x0868
798#define REG_TX_AGC_B_CCK11_A_CCK2_11 0x086c
799
800#define REG_FPGA0_XAB_RF_SW_CTRL 0x0870
801#define REG_FPGA0_XA_RF_SW_CTRL 0x0870 /* 16 bit */
802#define REG_FPGA0_XB_RF_SW_CTRL 0x0872 /* 16 bit */
803#define REG_FPGA0_XCD_RF_SW_CTRL 0x0874
804#define REG_FPGA0_XC_RF_SW_CTRL 0x0874 /* 16 bit */
805#define REG_FPGA0_XD_RF_SW_CTRL 0x0876 /* 16 bit */
806#define FPGA0_RF_3WIRE_DATA BIT(0)
807#define FPGA0_RF_3WIRE_CLOC BIT(1)
808#define FPGA0_RF_3WIRE_LOAD BIT(2)
809#define FPGA0_RF_3WIRE_RW BIT(3)
810#define FPGA0_RF_3WIRE_MASK 0xf
811#define FPGA0_RF_RFENV BIT(4)
812#define FPGA0_RF_TRSW BIT(5) /* Useless now */
813#define FPGA0_RF_TRSWB BIT(6)
814#define FPGA0_RF_ANTSW BIT(8)
815#define FPGA0_RF_ANTSWB BIT(9)
816#define FPGA0_RF_PAPE BIT(10)
817#define FPGA0_RF_PAPE5G BIT(11)
818#define FPGA0_RF_BD_CTRL_SHIFT 16
819
820#define REG_FPGA0_XAB_RF_PARM 0x0878 /* Antenna select path in ODM */
821#define REG_FPGA0_XA_RF_PARM 0x0878 /* 16 bit */
822#define REG_FPGA0_XB_RF_PARM 0x087a /* 16 bit */
823#define REG_FPGA0_XCD_RF_PARM 0x087c
824#define REG_FPGA0_XC_RF_PARM 0x087c /* 16 bit */
825#define REG_FPGA0_XD_RF_PARM 0x087e /* 16 bit */
826#define FPGA0_RF_PARM_RFA_ENABLE BIT(1)
827#define FPGA0_RF_PARM_RFB_ENABLE BIT(17)
828#define FPGA0_RF_PARM_CLK_GATE BIT(31)
829
830#define REG_FPGA0_ANALOG1 0x0880
831#define REG_FPGA0_ANALOG2 0x0884
832#define FPGA0_ANALOG2_20MHZ BIT(10)
833#define REG_FPGA0_ANALOG3 0x0888
834#define REG_FPGA0_ANALOG4 0x088c
835
9c79bf95
JS
836#define REG_NHM_TH9_TH10_8723B 0x0890
837#define REG_NHM_TIMER_8723B 0x0894
838#define REG_NHM_TH3_TO_TH0_8723B 0x0898
839#define REG_NHM_TH7_TO_TH4_8723B 0x089c
840
26f1fad2
JS
841#define REG_FPGA0_XA_LSSI_READBACK 0x08a0 /* Tranceiver LSSI Readback */
842#define REG_FPGA0_XB_LSSI_READBACK 0x08a4
843#define REG_HSPI_XA_READBACK 0x08b8 /* Transceiver A HSPI read */
844#define REG_HSPI_XB_READBACK 0x08bc /* Transceiver B HSPI read */
845
846#define REG_FPGA1_RF_MODE 0x0900
847
848#define REG_FPGA1_TX_INFO 0x090c
af9e4d6d
JS
849#define REG_DPDT_CTRL 0x092c /* 8723BU */
850#define REG_RFE_CTRL_ANTA_SRC 0x0930 /* 8723BU */
851#define REG_RFE_PATH_SELECT 0x0940 /* 8723BU */
852#define REG_RFE_BUFFER 0x0944 /* 8723BU */
e1547c53 853#define REG_S0S1_PATH_SWITCH 0x0948 /* 8723BU */
26f1fad2
JS
854
855#define REG_CCK0_SYSTEM 0x0a00
856#define CCK0_SIDEBAND BIT(4)
857
858#define REG_CCK0_AFE_SETTING 0x0a04
859
860#define REG_CONFIG_ANT_A 0x0b68
861#define REG_CONFIG_ANT_B 0x0b6c
862
863#define REG_OFDM0_TRX_PATH_ENABLE 0x0c04
864#define OFDM_RF_PATH_RX_MASK 0x0f
865#define OFDM_RF_PATH_RX_A BIT(0)
866#define OFDM_RF_PATH_RX_B BIT(1)
867#define OFDM_RF_PATH_RX_C BIT(2)
868#define OFDM_RF_PATH_RX_D BIT(3)
869#define OFDM_RF_PATH_TX_MASK 0xf0
870#define OFDM_RF_PATH_TX_A BIT(4)
871#define OFDM_RF_PATH_TX_B BIT(5)
872#define OFDM_RF_PATH_TX_C BIT(6)
873#define OFDM_RF_PATH_TX_D BIT(7)
874
875#define REG_OFDM0_TR_MUX_PAR 0x0c08
876
9c79bf95
JS
877#define REG_OFDM0_FA_RSTC 0x0c0c
878
26f1fad2
JS
879#define REG_OFDM0_XA_RX_IQ_IMBALANCE 0x0c14
880#define REG_OFDM0_XB_RX_IQ_IMBALANCE 0x0c1c
881
882#define REG_OFDM0_ENERGY_CCA_THRES 0x0c4c
883
ce6f2e36
JS
884#define REG_OFDM0_RX_D_SYNC_PATH 0x0c40
885#define OFDM0_SYNC_PATH_NOTCH_FILTER BIT(1)
886
26f1fad2
JS
887#define REG_OFDM0_XA_AGC_CORE1 0x0c50
888#define REG_OFDM0_XA_AGC_CORE2 0x0c54
889#define REG_OFDM0_XB_AGC_CORE1 0x0c58
890#define REG_OFDM0_XB_AGC_CORE2 0x0c5c
891#define REG_OFDM0_XC_AGC_CORE1 0x0c60
892#define REG_OFDM0_XC_AGC_CORE2 0x0c64
893#define REG_OFDM0_XD_AGC_CORE1 0x0c68
894#define REG_OFDM0_XD_AGC_CORE2 0x0c6c
895#define OFDM0_X_AGC_CORE1_IGI_MASK 0x0000007F
896
897#define REG_OFDM0_AGC_PARM1 0x0c70
898
899#define REG_OFDM0_AGCR_SSI_TABLE 0x0c78
900
901#define REG_OFDM0_XA_TX_IQ_IMBALANCE 0x0c80
902#define REG_OFDM0_XB_TX_IQ_IMBALANCE 0x0c88
903#define REG_OFDM0_XC_TX_IQ_IMBALANCE 0x0c90
904#define REG_OFDM0_XD_TX_IQ_IMBALANCE 0x0c98
905
906#define REG_OFDM0_XC_TX_AFE 0x0c94
907#define REG_OFDM0_XD_TX_AFE 0x0c9c
908
909#define REG_OFDM0_RX_IQ_EXT_ANTA 0x0ca0
910
c3f9506f
JS
911/* 8723bu */
912#define REG_OFDM0_TX_PSDO_NOISE_WEIGHT 0x0ce4
913
26f1fad2
JS
914#define REG_OFDM1_LSTF 0x0d00
915#define OFDM_LSTF_PRIME_CH_LOW BIT(10)
916#define OFDM_LSTF_PRIME_CH_HIGH BIT(11)
917#define OFDM_LSTF_PRIME_CH_MASK (OFDM_LSTF_PRIME_CH_LOW | \
918 OFDM_LSTF_PRIME_CH_HIGH)
919#define OFDM_LSTF_CONTINUE_TX BIT(28)
920#define OFDM_LSTF_SINGLE_CARRIER BIT(29)
921#define OFDM_LSTF_SINGLE_TONE BIT(30)
922#define OFDM_LSTF_MASK 0x70000000
923
924#define REG_OFDM1_TRX_PATH_ENABLE 0x0d04
925
926#define REG_TX_AGC_A_RATE18_06 0x0e00
927#define REG_TX_AGC_A_RATE54_24 0x0e04
928#define REG_TX_AGC_A_CCK1_MCS32 0x0e08
929#define REG_TX_AGC_A_MCS03_MCS00 0x0e10
930#define REG_TX_AGC_A_MCS07_MCS04 0x0e14
931#define REG_TX_AGC_A_MCS11_MCS08 0x0e18
932#define REG_TX_AGC_A_MCS15_MCS12 0x0e1c
933
934#define REG_FPGA0_IQK 0x0e28
935
936#define REG_TX_IQK_TONE_A 0x0e30
937#define REG_RX_IQK_TONE_A 0x0e34
938#define REG_TX_IQK_PI_A 0x0e38
939#define REG_RX_IQK_PI_A 0x0e3c
940
941#define REG_TX_IQK 0x0e40
942#define REG_RX_IQK 0x0e44
943#define REG_IQK_AGC_PTS 0x0e48
944#define REG_IQK_AGC_RSP 0x0e4c
945#define REG_TX_IQK_TONE_B 0x0e50
946#define REG_RX_IQK_TONE_B 0x0e54
947#define REG_TX_IQK_PI_B 0x0e58
948#define REG_RX_IQK_PI_B 0x0e5c
949#define REG_IQK_AGC_CONT 0x0e60
950
951#define REG_BLUETOOTH 0x0e6c
952#define REG_RX_WAIT_CCA 0x0e70
953#define REG_TX_CCK_RFON 0x0e74
954#define REG_TX_CCK_BBON 0x0e78
955#define REG_TX_OFDM_RFON 0x0e7c
956#define REG_TX_OFDM_BBON 0x0e80
957#define REG_TX_TO_RX 0x0e84
958#define REG_TX_TO_TX 0x0e88
959#define REG_RX_CCK 0x0e8c
960
961#define REG_TX_POWER_BEFORE_IQK_A 0x0e94
962#define REG_TX_POWER_AFTER_IQK_A 0x0e9c
963
964#define REG_RX_POWER_BEFORE_IQK_A 0x0ea0
965#define REG_RX_POWER_BEFORE_IQK_A_2 0x0ea4
966#define REG_RX_POWER_AFTER_IQK_A 0x0ea8
967#define REG_RX_POWER_AFTER_IQK_A_2 0x0eac
968
969#define REG_TX_POWER_BEFORE_IQK_B 0x0eb4
970#define REG_TX_POWER_AFTER_IQK_B 0x0ebc
971
972#define REG_RX_POWER_BEFORE_IQK_B 0x0ec0
973#define REG_RX_POWER_BEFORE_IQK_B_2 0x0ec4
974#define REG_RX_POWER_AFTER_IQK_B 0x0ec8
975#define REG_RX_POWER_AFTER_IQK_B_2 0x0ecc
976
977#define REG_RX_OFDM 0x0ed0
978#define REG_RX_WAIT_RIFS 0x0ed4
979#define REG_RX_TO_RX 0x0ed8
980#define REG_STANDBY 0x0edc
981#define REG_SLEEP 0x0ee0
982#define REG_PMPD_ANAEN 0x0eec
983
984#define REG_FW_START_ADDRESS 0x1000
985
986#define REG_USB_INFO 0xfe17
987#define REG_USB_HIMR 0xfe38
988#define USB_HIMR_TIMEOUT2 BIT(31)
989#define USB_HIMR_TIMEOUT1 BIT(30)
990#define USB_HIMR_PSTIMEOUT BIT(29)
991#define USB_HIMR_GTINT4 BIT(28)
992#define USB_HIMR_GTINT3 BIT(27)
993#define USB_HIMR_TXBCNERR BIT(26)
994#define USB_HIMR_TXBCNOK BIT(25)
995#define USB_HIMR_TSF_BIT32_TOGGLE BIT(24)
996#define USB_HIMR_BCNDMAINT3 BIT(23)
997#define USB_HIMR_BCNDMAINT2 BIT(22)
998#define USB_HIMR_BCNDMAINT1 BIT(21)
999#define USB_HIMR_BCNDMAINT0 BIT(20)
1000#define USB_HIMR_BCNDOK3 BIT(19)
1001#define USB_HIMR_BCNDOK2 BIT(18)
1002#define USB_HIMR_BCNDOK1 BIT(17)
1003#define USB_HIMR_BCNDOK0 BIT(16)
1004#define USB_HIMR_HSISR_IND BIT(15)
1005#define USB_HIMR_BCNDMAINT_E BIT(14)
1006/* RSVD BIT(13) */
1007#define USB_HIMR_CTW_END BIT(12)
1008/* RSVD BIT(11) */
1009#define USB_HIMR_C2HCMD BIT(10)
1010#define USB_HIMR_CPWM2 BIT(9)
1011#define USB_HIMR_CPWM BIT(8)
1012#define USB_HIMR_HIGHDOK BIT(7) /* High Queue DMA OK
1013 Interrupt */
1014#define USB_HIMR_MGNTDOK BIT(6) /* Management Queue DMA OK
1015 Interrupt */
1016#define USB_HIMR_BKDOK BIT(5) /* AC_BK DMA OK Interrupt */
1017#define USB_HIMR_BEDOK BIT(4) /* AC_BE DMA OK Interrupt */
1018#define USB_HIMR_VIDOK BIT(3) /* AC_VI DMA OK Interrupt */
1019#define USB_HIMR_VODOK BIT(2) /* AC_VO DMA Interrupt */
1020#define USB_HIMR_RDU BIT(1) /* Receive Descriptor
1021 Unavailable */
1022#define USB_HIMR_ROK BIT(0) /* Receive DMA OK Interrupt */
1023
1024#define REG_USB_SPECIAL_OPTION 0xfe55
1025#define REG_USB_DMA_AGG_TO 0xfe5b
1026#define REG_USB_AGG_TO 0xfe5c
1027#define REG_USB_AGG_TH 0xfe5d
1028
1029#define REG_NORMAL_SIE_VID 0xfe60 /* 0xfe60 - 0xfe61 */
1030#define REG_NORMAL_SIE_PID 0xfe62 /* 0xfe62 - 0xfe63 */
1031#define REG_NORMAL_SIE_OPTIONAL 0xfe64
1032#define REG_NORMAL_SIE_EP 0xfe65 /* 0xfe65 - 0xfe67 */
1033#define REG_NORMAL_SIE_EP_TX 0xfe66
1034#define NORMAL_SIE_EP_TX_HIGH_MASK 0x000f
1035#define NORMAL_SIE_EP_TX_NORMAL_MASK 0x00f0
1036#define NORMAL_SIE_EP_TX_LOW_MASK 0x0f00
1037
1038#define REG_NORMAL_SIE_PHY 0xfe68 /* 0xfe68 - 0xfe6b */
1039#define REG_NORMAL_SIE_OPTIONAL2 0xfe6c
1040#define REG_NORMAL_SIE_GPS_EP 0xfe6d /* RTL8723 only */
1041#define REG_NORMAL_SIE_MAC_ADDR 0xfe70 /* 0xfe70 - 0xfe75 */
1042#define REG_NORMAL_SIE_STRING 0xfe80 /* 0xfe80 - 0xfedf */
1043
1044/* RF6052 registers */
1045#define RF6052_REG_AC 0x00
1046#define RF6052_REG_IQADJ_G1 0x01
1047#define RF6052_REG_IQADJ_G2 0x02
1048#define RF6052_REG_BS_PA_APSET_G1_G4 0x03
1049#define RF6052_REG_BS_PA_APSET_G5_G8 0x04
1050#define RF6052_REG_POW_TRSW 0x05
1051#define RF6052_REG_GAIN_RX 0x06
1052#define RF6052_REG_GAIN_TX 0x07
1053#define RF6052_REG_TXM_IDAC 0x08
1054#define RF6052_REG_IPA_G 0x09
1055#define RF6052_REG_TXBIAS_G 0x0a
1056#define RF6052_REG_TXPA_AG 0x0b
1057#define RF6052_REG_IPA_A 0x0c
1058#define RF6052_REG_TXBIAS_A 0x0d
1059#define RF6052_REG_BS_PA_APSET_G9_G11 0x0e
1060#define RF6052_REG_BS_IQGEN 0x0f
1061#define RF6052_REG_MODE1 0x10
1062#define RF6052_REG_MODE2 0x11
1063#define RF6052_REG_RX_AGC_HP 0x12
1064#define RF6052_REG_TX_AGC 0x13
1065#define RF6052_REG_BIAS 0x14
1066#define RF6052_REG_IPA 0x15
1067#define RF6052_REG_TXBIAS 0x16
1068#define RF6052_REG_POW_ABILITY 0x17
1069#define RF6052_REG_MODE_AG 0x18 /* RF channel and BW switch */
1070#define MODE_AG_CHANNEL_MASK 0x3ff
1071#define MODE_AG_CHANNEL_20MHZ BIT(10)
c3f9506f
JS
1072#define MODE_AG_BW_MASK (BIT(10) | BIT(11))
1073#define MODE_AG_BW_20MHZ_8723B (BIT(10) | BIT(11))
1074#define MODE_AG_BW_40MHZ_8723B BIT(10)
1075#define MODE_AG_BW_80MHZ_8723B 0
26f1fad2
JS
1076
1077#define RF6052_REG_TOP 0x19
1078#define RF6052_REG_RX_G1 0x1a
1079#define RF6052_REG_RX_G2 0x1b
1080#define RF6052_REG_RX_BB2 0x1c
1081#define RF6052_REG_RX_BB1 0x1d
1082#define RF6052_REG_RCK1 0x1e
1083#define RF6052_REG_RCK2 0x1f
1084#define RF6052_REG_TX_G1 0x20
1085#define RF6052_REG_TX_G2 0x21
1086#define RF6052_REG_TX_G3 0x22
1087#define RF6052_REG_TX_BB1 0x23
1088#define RF6052_REG_T_METER 0x24
1089#define RF6052_REG_SYN_G1 0x25 /* RF TX Power control */
1090#define RF6052_REG_SYN_G2 0x26 /* RF TX Power control */
1091#define RF6052_REG_SYN_G3 0x27 /* RF TX Power control */
1092#define RF6052_REG_SYN_G4 0x28 /* RF TX Power control */
1093#define RF6052_REG_SYN_G5 0x29 /* RF TX Power control */
1094#define RF6052_REG_SYN_G6 0x2a /* RF TX Power control */
1095#define RF6052_REG_SYN_G7 0x2b /* RF TX Power control */
1096#define RF6052_REG_SYN_G8 0x2c /* RF TX Power control */
1097
1098#define RF6052_REG_RCK_OS 0x30 /* RF TX PA control */
1099
1100#define RF6052_REG_TXPA_G1 0x31 /* RF TX PA control */
1101#define RF6052_REG_TXPA_G2 0x32 /* RF TX PA control */
1102#define RF6052_REG_TXPA_G3 0x33 /* RF TX PA control */
e1547c53
JS
1103
1104/*
1105 * NextGen regs: 8723BU
1106 */
541bca7f
JS
1107#define RF6052_REG_T_METER_8723B 0x42
1108#define RF6052_REG_UNKNOWN_43 0x43
1109#define RF6052_REG_UNKNOWN_55 0x55
1110#define RF6052_REG_S0S1 0xb0
1111#define RF6052_REG_UNKNOWN_DF 0xdf
1112#define RF6052_REG_UNKNOWN_ED 0xed
1113#define RF6052_REG_WE_LUT 0xef
This page took 0.133311 seconds and 5 git commands to generate.