rtl8xxxu: Kludge to drop incorrect USB OUT EP for 8192EU
[deliverable/linux.git] / drivers / net / wireless / realtek / rtl8xxxu / rtl8xxxu_regs.h
CommitLineData
26f1fad2
JS
1/*
2 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * Register definitions taken from original Realtek rtl8723au driver
14 */
15
16/* 0x0000 ~ 0x00FF System Configuration */
17#define REG_SYS_ISO_CTRL 0x0000
18#define SYS_ISO_MD2PP BIT(0)
19#define SYS_ISO_ANALOG_IPS BIT(5)
20#define SYS_ISO_DIOR BIT(9)
21#define SYS_ISO_PWC_EV25V BIT(14)
22#define SYS_ISO_PWC_EV12V BIT(15)
23
24#define REG_SYS_FUNC 0x0002
25#define SYS_FUNC_BBRSTB BIT(0)
26#define SYS_FUNC_BB_GLB_RSTN BIT(1)
27#define SYS_FUNC_USBA BIT(2)
28#define SYS_FUNC_UPLL BIT(3)
29#define SYS_FUNC_USBD BIT(4)
30#define SYS_FUNC_DIO_PCIE BIT(5)
31#define SYS_FUNC_PCIEA BIT(6)
32#define SYS_FUNC_PPLL BIT(7)
33#define SYS_FUNC_PCIED BIT(8)
34#define SYS_FUNC_DIOE BIT(9)
35#define SYS_FUNC_CPU_ENABLE BIT(10)
36#define SYS_FUNC_DCORE BIT(11)
37#define SYS_FUNC_ELDR BIT(12)
38#define SYS_FUNC_DIO_RF BIT(13)
39#define SYS_FUNC_HWPDN BIT(14)
40#define SYS_FUNC_MREGEN BIT(15)
41
42#define REG_APS_FSMCO 0x0004
43#define APS_FSMCO_PFM_ALDN BIT(1)
44#define APS_FSMCO_PFM_WOWL BIT(3)
45#define APS_FSMCO_ENABLE_POWERDOWN BIT(4)
46#define APS_FSMCO_MAC_ENABLE BIT(8)
47#define APS_FSMCO_MAC_OFF BIT(9)
5b22a111 48#define APS_FSMCO_SW_LPS BIT(10)
26f1fad2
JS
49#define APS_FSMCO_HW_SUSPEND BIT(11)
50#define APS_FSMCO_PCIE BIT(12)
51#define APS_FSMCO_HW_POWERDOWN BIT(15)
52#define APS_FSMCO_WLON_RESET BIT(16)
53
54#define REG_SYS_CLKR 0x0008
55#define SYS_CLK_ANAD16V_ENABLE BIT(0)
56#define SYS_CLK_ANA8M BIT(1)
57#define SYS_CLK_MACSLP BIT(4)
58#define SYS_CLK_LOADER_ENABLE BIT(5)
59#define SYS_CLK_80M_SSC_DISABLE BIT(7)
60#define SYS_CLK_80M_SSC_ENABLE_HO BIT(8)
61#define SYS_CLK_PHY_SSC_RSTB BIT(9)
62#define SYS_CLK_SEC_CLK_ENABLE BIT(10)
63#define SYS_CLK_MAC_CLK_ENABLE BIT(11)
64#define SYS_CLK_ENABLE BIT(12)
65#define SYS_CLK_RING_CLK_ENABLE BIT(13)
66
67#define REG_9346CR 0x000a
68#define EEPROM_BOOT BIT(4)
69#define EEPROM_ENABLE BIT(5)
70
71#define REG_EE_VPD 0x000c
72#define REG_AFE_MISC 0x0010
73#define REG_SPS0_CTRL 0x0011
74#define REG_SPS_OCP_CFG 0x0018
c05a9dbf 75#define REG_8192E_LDOV12_CTRL 0x0014
26f1fad2
JS
76#define REG_RSV_CTRL 0x001c
77
78#define REG_RF_CTRL 0x001f
79#define RF_ENABLE BIT(0)
80#define RF_RSTB BIT(1)
81#define RF_SDMRSTB BIT(2)
82
83#define REG_LDOA15_CTRL 0x0020
84#define LDOA15_ENABLE BIT(0)
85#define LDOA15_STANDBY BIT(1)
86#define LDOA15_OBUF BIT(2)
87#define LDOA15_REG_VOS BIT(3)
88#define LDOA15_VOADJ_SHIFT 4
89
90#define REG_LDOV12D_CTRL 0x0021
91#define LDOV12D_ENABLE BIT(0)
92#define LDOV12D_STANDBY BIT(1)
93#define LDOV12D_VADJ_SHIFT 4
94
95#define REG_LDOHCI12_CTRL 0x0022
96
97#define REG_LPLDO_CTRL 0x0023
98#define LPLDO_HSM BIT(2)
99#define LPLDO_LSM_DIS BIT(3)
100
101#define REG_AFE_XTAL_CTRL 0x0024
102#define AFE_XTAL_ENABLE BIT(0)
103#define AFE_XTAL_B_SELECT BIT(1)
104#define AFE_XTAL_GATE_USB BIT(8)
105#define AFE_XTAL_GATE_AFE BIT(11)
106#define AFE_XTAL_RF_GATE BIT(14)
107#define AFE_XTAL_GATE_DIG BIT(17)
108#define AFE_XTAL_BT_GATE BIT(20)
109
110#define REG_AFE_PLL_CTRL 0x0028
111#define AFE_PLL_ENABLE BIT(0)
112#define AFE_PLL_320_ENABLE BIT(1)
113#define APE_PLL_FREF_SELECT BIT(2)
114#define AFE_PLL_EDGE_SELECT BIT(3)
115#define AFE_PLL_WDOGB BIT(4)
116#define AFE_PLL_LPF_ENABLE BIT(5)
117
118#define REG_MAC_PHY_CTRL 0x002c
119
120#define REG_EFUSE_CTRL 0x0030
121#define REG_EFUSE_TEST 0x0034
122#define EFUSE_TRPT BIT(7)
123 /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */
124#define EFUSE_CELL_SEL (BIT(8) | BIT(9))
125#define EFUSE_LDOE25_ENABLE BIT(31)
126#define EFUSE_SELECT_MASK 0x0300
127#define EFUSE_WIFI_SELECT 0x0000
128#define EFUSE_BT0_SELECT 0x0100
129#define EFUSE_BT1_SELECT 0x0200
130#define EFUSE_BT2_SELECT 0x0300
131
132#define EFUSE_ACCESS_ENABLE 0x69 /* RTL8723 only */
133#define EFUSE_ACCESS_DISABLE 0x00 /* RTL8723 only */
134
135#define REG_PWR_DATA 0x0038
136#define REG_CAL_TIMER 0x003c
137#define REG_ACLK_MON 0x003e
138#define REG_GPIO_MUXCFG 0x0040
139#define REG_GPIO_IO_SEL 0x0042
140#define REG_MAC_PINMUX_CFG 0x0043
141#define REG_GPIO_PIN_CTRL 0x0044
142#define REG_GPIO_INTM 0x0048
143#define REG_LEDCFG0 0x004c
144#define REG_LEDCFG1 0x004d
145#define REG_LEDCFG2 0x004e
146#define LEDCFG2_DPDT_SELECT BIT(7)
147#define REG_LEDCFG3 0x004f
148#define REG_LEDCFG REG_LEDCFG2
149#define REG_FSIMR 0x0050
150#define REG_FSISR 0x0054
151#define REG_HSIMR 0x0058
152#define REG_HSISR 0x005c
153/* RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control. */
154#define REG_GPIO_PIN_CTRL_2 0x0060
155/* RTL8723 WIFI/BT/GPS Multi-Function GPIO Select. */
156#define REG_GPIO_IO_SEL_2 0x0062
157
158/* RTL8723 only WIFI/BT/GPS Multi-Function control source. */
159#define REG_MULTI_FUNC_CTRL 0x0068
160
161#define MULTI_FN_WIFI_HW_PWRDOWN_EN BIT(0) /* Enable GPIO[9] as WiFi HW
162 powerdown source */
163#define MULTI_FN_WIFI_HW_PWRDOWN_SL BIT(1) /* WiFi HW powerdown polarity
164 control */
165#define MULTI_WIFI_FUNC_EN BIT(2) /* WiFi function enable */
166
167#define MULTI_WIFI_HW_ROF_EN BIT(3) /* Enable GPIO[9] as WiFi RF HW
168 powerdown source */
169#define MULTI_BT_HW_PWRDOWN_EN BIT(16) /* Enable GPIO[11] as BT HW
170 powerdown source */
171#define MULTI_BT_HW_PWRDOWN_SL BIT(17) /* BT HW powerdown polarity
172 control */
173#define MULTI_BT_FUNC_EN BIT(18) /* BT function enable */
174#define MULTI_BT_HW_ROF_EN BIT(19) /* Enable GPIO[11] as BT/GPS
175 RF HW powerdown source */
176#define MULTI_GPS_HW_PWRDOWN_EN BIT(20) /* Enable GPIO[10] as GPS HW
177 powerdown source */
178#define MULTI_GPS_HW_PWRDOWN_SL BIT(21) /* GPS HW powerdown polarity
179 control */
180#define MULTI_GPS_FUNC_EN BIT(22) /* GPS function enable */
181
c05a9dbf
JS
182#define REG_LDO_SW_CTRL 0x007c /* 8192eu */
183
26f1fad2
JS
184#define REG_MCU_FW_DL 0x0080
185#define MCU_FW_DL_ENABLE BIT(0)
186#define MCU_FW_DL_READY BIT(1)
187#define MCU_FW_DL_CSUM_REPORT BIT(2)
188#define MCU_MAC_INIT_READY BIT(3)
189#define MCU_BB_INIT_READY BIT(4)
190#define MCU_RF_INIT_READY BIT(5)
191#define MCU_WINT_INIT_READY BIT(6)
192#define MCU_FW_RAM_SEL BIT(7) /* 1: RAM, 0:ROM */
193#define MCU_CP_RESET BIT(23)
194
195#define REG_HMBOX_EXT_0 0x0088
196#define REG_HMBOX_EXT_1 0x008a
197#define REG_HMBOX_EXT_2 0x008c
198#define REG_HMBOX_EXT_3 0x008e
199/* Host suspend counter on FPGA platform */
200#define REG_HOST_SUSP_CNT 0x00bc
201/* Efuse access protection for RTL8723 */
202#define REG_EFUSE_ACCESS 0x00cf
203#define REG_BIST_SCAN 0x00d0
204#define REG_BIST_RPT 0x00d4
205#define REG_BIST_ROM_RPT 0x00d8
206#define REG_USB_SIE_INTF 0x00e0
207#define REG_PCIE_MIO_INTF 0x00e4
208#define REG_PCIE_MIO_INTD 0x00e8
209#define REG_HPON_FSM 0x00ec
210#define HPON_FSM_BONDING_MASK (BIT(22) | BIT(23))
211#define HPON_FSM_BONDING_1T2R BIT(22)
212#define REG_SYS_CFG 0x00f0
213#define SYS_CFG_XCLK_VLD BIT(0)
214#define SYS_CFG_ACLK_VLD BIT(1)
215#define SYS_CFG_UCLK_VLD BIT(2)
216#define SYS_CFG_PCLK_VLD BIT(3)
217#define SYS_CFG_PCIRSTB BIT(4)
218#define SYS_CFG_V15_VLD BIT(5)
219#define SYS_CFG_TRP_B15V_EN BIT(7)
f0769775 220#define SYS_CFG_SW_OFFLOAD_EN BIT(7) /* For chips with IOL support */
26f1fad2
JS
221#define SYS_CFG_SIC_IDLE BIT(8)
222#define SYS_CFG_BD_MAC2 BIT(9)
223#define SYS_CFG_BD_MAC1 BIT(10)
224#define SYS_CFG_IC_MACPHY_MODE BIT(11)
225#define SYS_CFG_CHIP_VER (BIT(12) | BIT(13) | BIT(14) | BIT(15))
226#define SYS_CFG_BT_FUNC BIT(16)
227#define SYS_CFG_VENDOR_ID BIT(19)
0e5d435a
JS
228#define SYS_CFG_VENDOR_EXT_MASK (BIT(18) | BIT(19))
229#define SYS_CFG_VENDOR_ID_TSMC 0
230#define SYS_CFG_VENDOR_ID_SMIC BIT(18)
231#define SYS_CFG_VENDOR_ID_UMC BIT(19)
26f1fad2
JS
232#define SYS_CFG_PAD_HWPD_IDN BIT(22)
233#define SYS_CFG_TRP_VAUX_EN BIT(23)
234#define SYS_CFG_TRP_BT_EN BIT(24)
c05a9dbf 235#define SYS_CFG_SPS_LDO_SEL BIT(24) /* 8192eu */
26f1fad2
JS
236#define SYS_CFG_BD_PKG_SEL BIT(25)
237#define SYS_CFG_BD_HCI_SEL BIT(26)
238#define SYS_CFG_TYPE_ID BIT(27)
239#define SYS_CFG_RTL_ID BIT(23) /* TestChip ID,
240 1:Test(RLE); 0:MP(RL) */
241#define SYS_CFG_SPS_SEL BIT(24) /* 1:LDO regulator mode;
242 0:Switching regulator mode*/
243#define SYS_CFG_CHIP_VERSION_MASK 0xf000 /* Bit 12 - 15 */
244#define SYS_CFG_CHIP_VERSION_SHIFT 12
245
246#define REG_GPIO_OUTSTS 0x00f4 /* For RTL8723 only. */
247#define GPIO_EFS_HCI_SEL (BIT(0) | BIT(1))
248#define GPIO_PAD_HCI_SEL (BIT(2) | BIT(3))
249#define GPIO_HCI_SEL (BIT(4) | BIT(5))
250#define GPIO_PKG_SEL_HCI BIT(6)
251#define GPIO_FEN_GPS BIT(7)
252#define GPIO_FEN_BT BIT(8)
253#define GPIO_FEN_WL BIT(9)
254#define GPIO_FEN_PCI BIT(10)
255#define GPIO_FEN_USB BIT(11)
256#define GPIO_BTRF_HWPDN_N BIT(12)
257#define GPIO_WLRF_HWPDN_N BIT(13)
258#define GPIO_PDN_BT_N BIT(14)
259#define GPIO_PDN_GPS_N BIT(15)
260#define GPIO_BT_CTL_HWPDN BIT(16)
261#define GPIO_GPS_CTL_HWPDN BIT(17)
262#define GPIO_PPHY_SUSB BIT(20)
263#define GPIO_UPHY_SUSB BIT(21)
264#define GPIO_PCI_SUSEN BIT(22)
265#define GPIO_USB_SUSEN BIT(23)
266#define GPIO_RF_RL_ID (BIT(31) | BIT(30) | BIT(29) | BIT(28))
267
c05a9dbf
JS
268#define REG_SYS_CFG2 0x00fc /* 8192eu */
269
26f1fad2
JS
270/* 0x0100 ~ 0x01FF MACTOP General Configuration */
271#define REG_CR 0x0100
272#define CR_HCI_TXDMA_ENABLE BIT(0)
273#define CR_HCI_RXDMA_ENABLE BIT(1)
274#define CR_TXDMA_ENABLE BIT(2)
275#define CR_RXDMA_ENABLE BIT(3)
276#define CR_PROTOCOL_ENABLE BIT(4)
277#define CR_SCHEDULE_ENABLE BIT(5)
278#define CR_MAC_TX_ENABLE BIT(6)
279#define CR_MAC_RX_ENABLE BIT(7)
280#define CR_SW_BEACON_ENABLE BIT(8)
281#define CR_SECURITY_ENABLE BIT(9)
282#define CR_CALTIMER_ENABLE BIT(10)
283
284/* Media Status Register */
285#define REG_MSR 0x0102
286#define MSR_LINKTYPE_MASK 0x3
287#define MSR_LINKTYPE_NONE 0x0
288#define MSR_LINKTYPE_ADHOC 0x1
289#define MSR_LINKTYPE_STATION 0x2
290#define MSR_LINKTYPE_AP 0x3
291
292#define REG_PBP 0x0104
293#define PBP_PAGE_SIZE_RX_SHIFT 0
294#define PBP_PAGE_SIZE_TX_SHIFT 4
295#define PBP_PAGE_SIZE_64 0x0
296#define PBP_PAGE_SIZE_128 0x1
297#define PBP_PAGE_SIZE_256 0x2
298#define PBP_PAGE_SIZE_512 0x3
299#define PBP_PAGE_SIZE_1024 0x4
300
301#define REG_TRXDMA_CTRL 0x010c
302#define TRXDMA_CTRL_VOQ_SHIFT 4
303#define TRXDMA_CTRL_VIQ_SHIFT 6
304#define TRXDMA_CTRL_BEQ_SHIFT 8
305#define TRXDMA_CTRL_BKQ_SHIFT 10
306#define TRXDMA_CTRL_MGQ_SHIFT 12
307#define TRXDMA_CTRL_HIQ_SHIFT 14
308#define TRXDMA_QUEUE_LOW 1
309#define TRXDMA_QUEUE_NORMAL 2
310#define TRXDMA_QUEUE_HIGH 3
311
312#define REG_TRXFF_BNDY 0x0114
313#define REG_TRXFF_STATUS 0x0118
314#define REG_RXFF_PTR 0x011c
315#define REG_HIMR 0x0120
316#define REG_HISR 0x0124
317#define REG_HIMRE 0x0128
318#define REG_HISRE 0x012c
319#define REG_CPWM 0x012f
320#define REG_FWIMR 0x0130
321#define REG_FWISR 0x0134
322#define REG_PKTBUF_DBG_CTRL 0x0140
323#define REG_PKTBUF_DBG_DATA_L 0x0144
324#define REG_PKTBUF_DBG_DATA_H 0x0148
325
326#define REG_TC0_CTRL 0x0150
327#define REG_TC1_CTRL 0x0154
328#define REG_TC2_CTRL 0x0158
329#define REG_TC3_CTRL 0x015c
330#define REG_TC4_CTRL 0x0160
331#define REG_TCUNIT_BASE 0x0164
332#define REG_MBIST_START 0x0174
333#define REG_MBIST_DONE 0x0178
334#define REG_MBIST_FAIL 0x017c
335#define REG_C2HEVT_MSG_NORMAL 0x01a0
336#define REG_C2HEVT_CLEAR 0x01af
337#define REG_C2HEVT_MSG_TEST 0x01b8
338#define REG_MCUTST_1 0x01c0
339#define REG_FMTHR 0x01c8
340#define REG_HMTFR 0x01cc
341#define REG_HMBOX_0 0x01d0
342#define REG_HMBOX_1 0x01d4
343#define REG_HMBOX_2 0x01d8
344#define REG_HMBOX_3 0x01dc
345
346#define REG_LLT_INIT 0x01e0
347#define LLT_OP_INACTIVE 0x0
348#define LLT_OP_WRITE (0x1 << 30)
349#define LLT_OP_READ (0x2 << 30)
350#define LLT_OP_MASK (0x3 << 30)
351
352#define REG_BB_ACCEESS_CTRL 0x01e8
353#define REG_BB_ACCESS_DATA 0x01ec
354
29c2139c
JS
355#define REG_HMBOX_EXT0_8723B 0x01f0
356#define REG_HMBOX_EXT1_8723B 0x01f4
357#define REG_HMBOX_EXT2_8723B 0x01f8
358#define REG_HMBOX_EXT3_8723B 0x01fc
359
26f1fad2
JS
360/* 0x0200 ~ 0x027F TXDMA Configuration */
361#define REG_RQPN 0x0200
362#define RQPN_HI_PQ_SHIFT 0
363#define RQPN_LO_PQ_SHIFT 8
364#define RQPN_NORM_PQ_SHIFT 16
365#define RQPN_LOAD BIT(31)
366
367#define REG_FIFOPAGE 0x0204
368#define REG_TDECTRL 0x0208
369#define REG_TXDMA_OFFSET_CHK 0x020c
b63d0aac 370#define TXDMA_OFFSET_DROP_DATA_EN BIT(9)
26f1fad2
JS
371#define REG_TXDMA_STATUS 0x0210
372#define REG_RQPN_NPQ 0x0214
0635f8ce
JS
373#define RQPN_NPQ_SHIFT 0
374#define RQPN_EPQ_SHIFT 16
26f1fad2 375
74b99bed
JS
376#define REG_AUTO_LLT 0x0224
377#define AUTO_LLT_INIT_LLT BIT(16)
378
26f1fad2
JS
379/* 0x0280 ~ 0x02FF RXDMA Configuration */
380#define REG_RXDMA_AGG_PG_TH 0x0280
381#define REG_RXPKT_NUM 0x0284
382#define REG_RXDMA_STATUS 0x0288
383
384#define REG_RF_BB_CMD_ADDR 0x02c0
385#define REG_RF_BB_CMD_DATA 0x02c4
386
387/* spec version 11 */
388/* 0x0400 ~ 0x047F Protocol Configuration */
389#define REG_VOQ_INFORMATION 0x0400
390#define REG_VIQ_INFORMATION 0x0404
391#define REG_BEQ_INFORMATION 0x0408
392#define REG_BKQ_INFORMATION 0x040c
393#define REG_MGQ_INFORMATION 0x0410
394#define REG_HGQ_INFORMATION 0x0414
395#define REG_BCNQ_INFORMATION 0x0418
396
397#define REG_CPU_MGQ_INFORMATION 0x041c
398#define REG_FWHW_TXQ_CTRL 0x0420
399#define FWHW_TXQ_CTRL_AMPDU_RETRY BIT(7)
400#define FWHW_TXQ_CTRL_XMIT_MGMT_ACK BIT(12)
401
402#define REG_HWSEQ_CTRL 0x0423
403#define REG_TXPKTBUF_BCNQ_BDNY 0x0424
404#define REG_TXPKTBUF_MGQ_BDNY 0x0425
405#define REG_LIFETIME_EN 0x0426
406#define REG_MULTI_BCNQ_OFFSET 0x0427
407
408#define REG_SPEC_SIFS 0x0428
409#define SPEC_SIFS_CCK_MASK 0x00ff
410#define SPEC_SIFS_CCK_SHIFT 0
411#define SPEC_SIFS_OFDM_MASK 0xff00
412#define SPEC_SIFS_OFDM_SHIFT 8
413
414#define REG_RETRY_LIMIT 0x042a
415#define RETRY_LIMIT_LONG_SHIFT 0
416#define RETRY_LIMIT_LONG_MASK 0x003f
417#define RETRY_LIMIT_SHORT_SHIFT 8
418#define RETRY_LIMIT_SHORT_MASK 0x3f00
419
420#define REG_DARFRC 0x0430
421#define REG_RARFRC 0x0438
422#define REG_RESPONSE_RATE_SET 0x0440
423#define RESPONSE_RATE_BITMAP_ALL 0xfffff
424#define RESPONSE_RATE_RRSR_CCK_ONLY_1M 0xffff1
425#define RSR_1M BIT(0)
426#define RSR_2M BIT(1)
427#define RSR_5_5M BIT(2)
428#define RSR_11M BIT(3)
429#define RSR_6M BIT(4)
430#define RSR_9M BIT(5)
431#define RSR_12M BIT(6)
432#define RSR_18M BIT(7)
433#define RSR_24M BIT(8)
434#define RSR_36M BIT(9)
435#define RSR_48M BIT(10)
436#define RSR_54M BIT(11)
437#define RSR_MCS0 BIT(12)
438#define RSR_MCS1 BIT(13)
439#define RSR_MCS2 BIT(14)
440#define RSR_MCS3 BIT(15)
441#define RSR_MCS4 BIT(16)
442#define RSR_MCS5 BIT(17)
443#define RSR_MCS6 BIT(18)
444#define RSR_MCS7 BIT(19)
445#define RSR_RSC_LOWER_SUB_CHANNEL BIT(21) /* 0x200000 */
446#define RSR_RSC_UPPER_SUB_CHANNEL BIT(22) /* 0x400000 */
447#define RSR_RSC_BANDWIDTH_40M (RSR_RSC_UPPER_SUB_CHANNEL | \
448 RSR_RSC_LOWER_SUB_CHANNEL)
449#define RSR_ACK_SHORT_PREAMBLE BIT(23)
450
451#define REG_ARFR0 0x0444
452#define REG_ARFR1 0x0448
453#define REG_ARFR2 0x044c
454#define REG_ARFR3 0x0450
455#define REG_AGGLEN_LMT 0x0458
456#define REG_AMPDU_MIN_SPACE 0x045c
457#define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045d
458#define REG_FAST_EDCA_CTRL 0x0460
459#define REG_RD_RESP_PKT_TH 0x0463
460#define REG_INIRTS_RATE_SEL 0x0480
461#define REG_INIDATA_RATE_SEL 0x0484
462
463#define REG_POWER_STATUS 0x04a4
464#define REG_POWER_STAGE1 0x04b4
465#define REG_POWER_STAGE2 0x04b8
466#define REG_PKT_VO_VI_LIFE_TIME 0x04c0
467#define REG_PKT_BE_BK_LIFE_TIME 0x04c2
468#define REG_STBC_SETTING 0x04c4
469#define REG_PROT_MODE_CTRL 0x04c8
470#define REG_MAX_AGGR_NUM 0x04ca
471#define REG_RTS_MAX_AGGR_NUM 0x04cb
472#define REG_BAR_MODE_CTRL 0x04cc
473#define REG_RA_TRY_RATE_AGG_LMT 0x04cf
474#define REG_NQOS_SEQ 0x04dc
475#define REG_QOS_SEQ 0x04de
476#define REG_NEED_CPU_HANDLE 0x04e0
477#define REG_PKT_LOSE_RPT 0x04e1
478#define REG_PTCL_ERR_STATUS 0x04e2
cecfd3cb
JS
479#define REG_TX_REPORT_CTRL 0x04ec
480#define REG_TX_REPORT_TIME 0x04f0
26f1fad2
JS
481#define REG_DUMMY 0x04fc
482
483/* 0x0500 ~ 0x05FF EDCA Configuration */
484#define REG_EDCA_VO_PARAM 0x0500
485#define REG_EDCA_VI_PARAM 0x0504
486#define REG_EDCA_BE_PARAM 0x0508
487#define REG_EDCA_BK_PARAM 0x050c
488#define EDCA_PARAM_ECW_MIN_SHIFT 8
489#define EDCA_PARAM_ECW_MAX_SHIFT 12
490#define EDCA_PARAM_TXOP_SHIFT 16
491#define REG_BEACON_TCFG 0x0510
492#define REG_PIFS 0x0512
493#define REG_RDG_PIFS 0x0513
494#define REG_SIFS_CCK 0x0514
495#define REG_SIFS_OFDM 0x0516
496#define REG_TSFTR_SYN_OFFSET 0x0518
497#define REG_AGGR_BREAK_TIME 0x051a
498#define REG_SLOT 0x051b
499#define REG_TX_PTCL_CTRL 0x0520
500#define REG_TXPAUSE 0x0522
501#define REG_DIS_TXREQ_CLR 0x0523
502#define REG_RD_CTRL 0x0524
503#define REG_TBTT_PROHIBIT 0x0540
504#define REG_RD_NAV_NXT 0x0544
505#define REG_NAV_PROT_LEN 0x0546
506
507#define REG_BEACON_CTRL 0x0550
508#define REG_BEACON_CTRL_1 0x0551
509#define BEACON_ATIM BIT(0)
510#define BEACON_CTRL_MBSSID BIT(1)
511#define BEACON_CTRL_TX_BEACON_RPT BIT(2)
512#define BEACON_FUNCTION_ENABLE BIT(3)
513#define BEACON_DISABLE_TSF_UPDATE BIT(4)
514
515#define REG_MBID_NUM 0x0552
516#define REG_DUAL_TSF_RST 0x0553
517#define DUAL_TSF_RESET_TSF0 BIT(0)
518#define DUAL_TSF_RESET_TSF1 BIT(1)
519#define DUAL_TSF_RESET_P2P BIT(4)
520#define DUAL_TSF_TX_OK BIT(5)
521
522/* The same as REG_MBSSID_BCN_SPACE */
523#define REG_BCN_INTERVAL 0x0554
524#define REG_MBSSID_BCN_SPACE 0x0554
525
526#define REG_DRIVER_EARLY_INT 0x0558
527#define DRIVER_EARLY_INT_TIME 5
528
529#define REG_BEACON_DMA_TIME 0x0559
530#define BEACON_DMA_ATIME_INT_TIME 2
531
532#define REG_ATIMWND 0x055a
533#define REG_BCN_MAX_ERR 0x055d
534#define REG_RXTSF_OFFSET_CCK 0x055e
535#define REG_RXTSF_OFFSET_OFDM 0x055f
536#define REG_TSFTR 0x0560
537#define REG_TSFTR1 0x0568
538#define REG_INIT_TSFTR 0x0564
539#define REG_ATIMWND_1 0x0570
540#define REG_PSTIMER 0x0580
541#define REG_TIMER0 0x0584
542#define REG_TIMER1 0x0588
543#define REG_ACM_HW_CTRL 0x05c0
544#define ACM_HW_CTRL_BK BIT(0)
545#define ACM_HW_CTRL_BE BIT(1)
546#define ACM_HW_CTRL_VI BIT(2)
547#define ACM_HW_CTRL_VO BIT(3)
548#define REG_ACM_RST_CTRL 0x05c1
549#define REG_ACMAVG 0x05c2
550#define REG_VO_ADMTIME 0x05c4
551#define REG_VI_ADMTIME 0x05c6
552#define REG_BE_ADMTIME 0x05c8
553#define REG_EDCA_RANDOM_GEN 0x05cc
554#define REG_SCH_TXCMD 0x05d0
555
556/* define REG_FW_TSF_SYNC_CNT 0x04a0 */
557#define REG_FW_RESET_TSF_CNT_1 0x05fc
558#define REG_FW_RESET_TSF_CNT_0 0x05fd
559#define REG_FW_BCN_DIS_CNT 0x05fe
560
561/* 0x0600 ~ 0x07FF WMAC Configuration */
562#define REG_APSD_CTRL 0x0600
563#define APSD_CTRL_OFF BIT(6)
564#define APSD_CTRL_OFF_STATUS BIT(7)
565#define REG_BW_OPMODE 0x0603
566#define BW_OPMODE_20MHZ BIT(2)
567#define BW_OPMODE_5G BIT(1)
568#define BW_OPMODE_11J BIT(0)
569
570#define REG_TCR 0x0604
571
572/* Receive Configuration Register */
573#define REG_RCR 0x0608
574#define RCR_ACCEPT_AP BIT(0) /* Accept all unicast packet */
575#define RCR_ACCEPT_PHYS_MATCH BIT(1) /* Accept phys match packet */
576#define RCR_ACCEPT_MCAST BIT(2)
577#define RCR_ACCEPT_BCAST BIT(3)
578#define RCR_ACCEPT_ADDR3 BIT(4) /* Accept address 3 match
579 packet */
580#define RCR_ACCEPT_PM BIT(5) /* Accept power management
581 packet */
582#define RCR_CHECK_BSSID_MATCH BIT(6) /* Accept BSSID match packet */
583#define RCR_CHECK_BSSID_BEACON BIT(7) /* Accept BSSID match packet
584 (Rx beacon, probe rsp) */
585#define RCR_ACCEPT_CRC32 BIT(8) /* Accept CRC32 error packet */
586#define RCR_ACCEPT_ICV BIT(9) /* Accept ICV error packet */
b40027ba
BR
587#define RCR_ACCEPT_DATA_FRAME BIT(11) /* Accept all data pkt or use
588 REG_RXFLTMAP2 */
589#define RCR_ACCEPT_CTRL_FRAME BIT(12) /* Accept all control pkt or use
590 REG_RXFLTMAP1 */
591#define RCR_ACCEPT_MGMT_FRAME BIT(13) /* Accept all mgmt pkt or use
592 REG_RXFLTMAP0 */
26f1fad2 593#define RCR_HTC_LOC_CTRL BIT(14) /* MFC<--HTC=1 MFC-->HTC=0 */
22229fcb
JS
594#define RCR_UC_DATA_PKT_INT_ENABLE BIT(16) /* Enable unicast data packet
595 interrupt */
596#define RCR_BM_DATA_PKT_INT_ENABLE BIT(17) /* Enable broadcast data packet
597 interrupt */
598#define RCR_TIM_PARSER_ENABLE BIT(18) /* Enable RX beacon TIM parser*/
26f1fad2 599#define RCR_MFBEN BIT(22)
22229fcb
JS
600#define RCR_LSIG_ENABLE BIT(23) /* Enable LSIG TXOP Protection
601 function. Search KEYCAM for
602 each rx packet to check if
603 LSIGEN bit is set. */
26f1fad2 604#define RCR_MULTI_BSSID_ENABLE BIT(24) /* Enable Multiple BssId */
22229fcb 605#define RCR_FORCE_ACK BIT(26)
26f1fad2
JS
606#define RCR_ACCEPT_BA_SSN BIT(27) /* Accept BA SSN */
607#define RCR_APPEND_PHYSTAT BIT(28)
608#define RCR_APPEND_ICV BIT(29)
609#define RCR_APPEND_MIC BIT(30)
610#define RCR_APPEND_FCS BIT(31) /* WMAC append FCS after */
611
612#define REG_RX_PKT_LIMIT 0x060c
613#define REG_RX_DLK_TIME 0x060d
614#define REG_RX_DRVINFO_SZ 0x060f
615
616#define REG_MACID 0x0610
617#define REG_BSSID 0x0618
618#define REG_MAR 0x0620
619#define REG_MBIDCAMCFG 0x0628
620
621#define REG_USTIME_EDCA 0x0638
622#define REG_MAC_SPEC_SIFS 0x063a
623
624/* 20100719 Joseph: Hardware register definition change. (HW datasheet v54) */
625 /* [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */
626#define REG_R2T_SIFS 0x063c
627 /* [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */
628#define REG_T2T_SIFS 0x063e
629#define REG_ACKTO 0x0640
630#define REG_CTS2TO 0x0641
631#define REG_EIFS 0x0642
632
633/* WMA, BA, CCX */
634#define REG_NAV_CTRL 0x0650
635/* In units of 128us */
636#define REG_NAV_UPPER 0x0652
637#define NAV_UPPER_UNIT 128
638
639#define REG_BACAMCMD 0x0654
640#define REG_BACAMCONTENT 0x0658
641#define REG_LBDLY 0x0660
642#define REG_FWDLY 0x0661
643#define REG_RXERR_RPT 0x0664
644#define REG_WMAC_TRXPTCL_CTL 0x0668
645
646/* Security */
647#define REG_CAM_CMD 0x0670
648#define CAM_CMD_POLLING BIT(31)
649#define CAM_CMD_WRITE BIT(16)
650#define CAM_CMD_KEY_SHIFT 3
651#define REG_CAM_WRITE 0x0674
652#define CAM_WRITE_VALID BIT(15)
653#define REG_CAM_READ 0x0678
654#define REG_CAM_DEBUG 0x067c
655#define REG_SECURITY_CFG 0x0680
656#define SEC_CFG_TX_USE_DEFKEY BIT(0)
657#define SEC_CFG_RX_USE_DEFKEY BIT(1)
658#define SEC_CFG_TX_SEC_ENABLE BIT(2)
659#define SEC_CFG_RX_SEC_ENABLE BIT(3)
660#define SEC_CFG_SKBYA2 BIT(4)
661#define SEC_CFG_NO_SKMC BIT(5)
662#define SEC_CFG_TXBC_USE_DEFKEY BIT(6)
663#define SEC_CFG_RXBC_USE_DEFKEY BIT(7)
664
665/* Power */
666#define REG_WOW_CTRL 0x0690
667#define REG_PSSTATUS 0x0691
668#define REG_PS_RX_INFO 0x0692
669#define REG_LPNAV_CTRL 0x0694
670#define REG_WKFMCAM_CMD 0x0698
671#define REG_WKFMCAM_RWD 0x069c
b40027ba
BR
672
673/*
674 * RX Filters: each bit corresponds to the numerical value of the subtype.
675 * If it is set the subtype frame type is passed. The filter is only used when
676 * the RCR_ACCEPT_DATA_FRAME, RCR_ACCEPT_CTRL_FRAME, RCR_ACCEPT_MGMT_FRAME bit
677 * in the RCR are low.
678 *
679 * Example: Beacon subtype is binary 1000 which is decimal 8 so we have to set
680 * bit 8 (0x100) in REG_RXFLTMAP0 to enable reception.
681 */
682#define REG_RXFLTMAP0 0x06a0 /* Management frames */
683#define REG_RXFLTMAP1 0x06a2 /* Control frames */
684#define REG_RXFLTMAP2 0x06a4 /* Data frames */
685
26f1fad2
JS
686#define REG_BCN_PSR_RPT 0x06a8
687#define REG_CALB32K_CTRL 0x06ac
688#define REG_PKT_MON_CTRL 0x06b4
689#define REG_BT_COEX_TABLE 0x06c0
690#define REG_WMAC_RESP_TXINFO 0x06d8
691
692#define REG_MACID1 0x0700
693#define REG_BSSID1 0x0708
694
695#define REG_FPGA0_RF_MODE 0x0800
696#define FPGA_RF_MODE BIT(0)
697#define FPGA_RF_MODE_JAPAN BIT(1)
698#define FPGA_RF_MODE_CCK BIT(24)
699#define FPGA_RF_MODE_OFDM BIT(25)
700
701#define REG_FPGA0_TX_INFO 0x0804
702#define REG_FPGA0_PSD_FUNC 0x0808
703#define REG_FPGA0_TX_GAIN 0x080c
704#define REG_FPGA0_RF_TIMING1 0x0810
705#define REG_FPGA0_RF_TIMING2 0x0814
706#define REG_FPGA0_POWER_SAVE 0x0818
707#define FPGA0_PS_LOWER_CHANNEL BIT(26)
708#define FPGA0_PS_UPPER_CHANNEL BIT(27)
709
710#define REG_FPGA0_XA_HSSI_PARM1 0x0820 /* RF 3 wire register */
711#define FPGA0_HSSI_PARM1_PI BIT(8)
712#define REG_FPGA0_XA_HSSI_PARM2 0x0824
713#define REG_FPGA0_XB_HSSI_PARM1 0x0828
714#define REG_FPGA0_XB_HSSI_PARM2 0x082c
715#define FPGA0_HSSI_3WIRE_DATA_LEN 0x800
716#define FPGA0_HSSI_3WIRE_ADDR_LEN 0x400
717#define FPGA0_HSSI_PARM2_ADDR_SHIFT 23
718#define FPGA0_HSSI_PARM2_ADDR_MASK 0x7f800000 /* 0xff << 23 */
719#define FPGA0_HSSI_PARM2_CCK_HIGH_PWR BIT(9)
720#define FPGA0_HSSI_PARM2_EDGE_READ BIT(31)
721
722#define REG_TX_AGC_B_RATE18_06 0x0830
723#define REG_TX_AGC_B_RATE54_24 0x0834
724#define REG_TX_AGC_B_CCK1_55_MCS32 0x0838
725#define REG_TX_AGC_B_MCS03_MCS00 0x083c
726
727#define REG_FPGA0_XA_LSSI_PARM 0x0840
728#define REG_FPGA0_XB_LSSI_PARM 0x0844
729#define FPGA0_LSSI_PARM_ADDR_SHIFT 20
730#define FPGA0_LSSI_PARM_ADDR_MASK 0x0ff00000
731#define FPGA0_LSSI_PARM_DATA_MASK 0x000fffff
732
733#define REG_TX_AGC_B_MCS07_MCS04 0x0848
734#define REG_TX_AGC_B_MCS11_MCS08 0x084c
735
736#define REG_FPGA0_XCD_SWITCH_CTRL 0x085c
737
738#define REG_FPGA0_XA_RF_INT_OE 0x0860 /* RF Channel switch */
739#define REG_FPGA0_XB_RF_INT_OE 0x0864
740#define FPGA0_INT_OE_ANTENNA_AB_OPEN 0x000
741#define FPGA0_INT_OE_ANTENNA_A BIT(8)
742#define FPGA0_INT_OE_ANTENNA_B BIT(9)
743#define FPGA0_INT_OE_ANTENNA_MASK (FPGA0_INT_OE_ANTENNA_A | \
744 FPGA0_INT_OE_ANTENNA_B)
745
746#define REG_TX_AGC_B_MCS15_MCS12 0x0868
747#define REG_TX_AGC_B_CCK11_A_CCK2_11 0x086c
748
749#define REG_FPGA0_XAB_RF_SW_CTRL 0x0870
750#define REG_FPGA0_XA_RF_SW_CTRL 0x0870 /* 16 bit */
751#define REG_FPGA0_XB_RF_SW_CTRL 0x0872 /* 16 bit */
752#define REG_FPGA0_XCD_RF_SW_CTRL 0x0874
753#define REG_FPGA0_XC_RF_SW_CTRL 0x0874 /* 16 bit */
754#define REG_FPGA0_XD_RF_SW_CTRL 0x0876 /* 16 bit */
755#define FPGA0_RF_3WIRE_DATA BIT(0)
756#define FPGA0_RF_3WIRE_CLOC BIT(1)
757#define FPGA0_RF_3WIRE_LOAD BIT(2)
758#define FPGA0_RF_3WIRE_RW BIT(3)
759#define FPGA0_RF_3WIRE_MASK 0xf
760#define FPGA0_RF_RFENV BIT(4)
761#define FPGA0_RF_TRSW BIT(5) /* Useless now */
762#define FPGA0_RF_TRSWB BIT(6)
763#define FPGA0_RF_ANTSW BIT(8)
764#define FPGA0_RF_ANTSWB BIT(9)
765#define FPGA0_RF_PAPE BIT(10)
766#define FPGA0_RF_PAPE5G BIT(11)
767#define FPGA0_RF_BD_CTRL_SHIFT 16
768
769#define REG_FPGA0_XAB_RF_PARM 0x0878 /* Antenna select path in ODM */
770#define REG_FPGA0_XA_RF_PARM 0x0878 /* 16 bit */
771#define REG_FPGA0_XB_RF_PARM 0x087a /* 16 bit */
772#define REG_FPGA0_XCD_RF_PARM 0x087c
773#define REG_FPGA0_XC_RF_PARM 0x087c /* 16 bit */
774#define REG_FPGA0_XD_RF_PARM 0x087e /* 16 bit */
775#define FPGA0_RF_PARM_RFA_ENABLE BIT(1)
776#define FPGA0_RF_PARM_RFB_ENABLE BIT(17)
777#define FPGA0_RF_PARM_CLK_GATE BIT(31)
778
779#define REG_FPGA0_ANALOG1 0x0880
780#define REG_FPGA0_ANALOG2 0x0884
781#define FPGA0_ANALOG2_20MHZ BIT(10)
782#define REG_FPGA0_ANALOG3 0x0888
783#define REG_FPGA0_ANALOG4 0x088c
784
785#define REG_FPGA0_XA_LSSI_READBACK 0x08a0 /* Tranceiver LSSI Readback */
786#define REG_FPGA0_XB_LSSI_READBACK 0x08a4
787#define REG_HSPI_XA_READBACK 0x08b8 /* Transceiver A HSPI read */
788#define REG_HSPI_XB_READBACK 0x08bc /* Transceiver B HSPI read */
789
790#define REG_FPGA1_RF_MODE 0x0900
791
792#define REG_FPGA1_TX_INFO 0x090c
af9e4d6d
JS
793#define REG_DPDT_CTRL 0x092c /* 8723BU */
794#define REG_RFE_CTRL_ANTA_SRC 0x0930 /* 8723BU */
795#define REG_RFE_PATH_SELECT 0x0940 /* 8723BU */
796#define REG_RFE_BUFFER 0x0944 /* 8723BU */
26f1fad2
JS
797
798#define REG_CCK0_SYSTEM 0x0a00
799#define CCK0_SIDEBAND BIT(4)
800
801#define REG_CCK0_AFE_SETTING 0x0a04
802
803#define REG_CONFIG_ANT_A 0x0b68
804#define REG_CONFIG_ANT_B 0x0b6c
805
806#define REG_OFDM0_TRX_PATH_ENABLE 0x0c04
807#define OFDM_RF_PATH_RX_MASK 0x0f
808#define OFDM_RF_PATH_RX_A BIT(0)
809#define OFDM_RF_PATH_RX_B BIT(1)
810#define OFDM_RF_PATH_RX_C BIT(2)
811#define OFDM_RF_PATH_RX_D BIT(3)
812#define OFDM_RF_PATH_TX_MASK 0xf0
813#define OFDM_RF_PATH_TX_A BIT(4)
814#define OFDM_RF_PATH_TX_B BIT(5)
815#define OFDM_RF_PATH_TX_C BIT(6)
816#define OFDM_RF_PATH_TX_D BIT(7)
817
818#define REG_OFDM0_TR_MUX_PAR 0x0c08
819
820#define REG_OFDM0_XA_RX_IQ_IMBALANCE 0x0c14
821#define REG_OFDM0_XB_RX_IQ_IMBALANCE 0x0c1c
822
823#define REG_OFDM0_ENERGY_CCA_THRES 0x0c4c
824
ce6f2e36
JS
825#define REG_OFDM0_RX_D_SYNC_PATH 0x0c40
826#define OFDM0_SYNC_PATH_NOTCH_FILTER BIT(1)
827
26f1fad2
JS
828#define REG_OFDM0_XA_AGC_CORE1 0x0c50
829#define REG_OFDM0_XA_AGC_CORE2 0x0c54
830#define REG_OFDM0_XB_AGC_CORE1 0x0c58
831#define REG_OFDM0_XB_AGC_CORE2 0x0c5c
832#define REG_OFDM0_XC_AGC_CORE1 0x0c60
833#define REG_OFDM0_XC_AGC_CORE2 0x0c64
834#define REG_OFDM0_XD_AGC_CORE1 0x0c68
835#define REG_OFDM0_XD_AGC_CORE2 0x0c6c
836#define OFDM0_X_AGC_CORE1_IGI_MASK 0x0000007F
837
838#define REG_OFDM0_AGC_PARM1 0x0c70
839
840#define REG_OFDM0_AGCR_SSI_TABLE 0x0c78
841
842#define REG_OFDM0_XA_TX_IQ_IMBALANCE 0x0c80
843#define REG_OFDM0_XB_TX_IQ_IMBALANCE 0x0c88
844#define REG_OFDM0_XC_TX_IQ_IMBALANCE 0x0c90
845#define REG_OFDM0_XD_TX_IQ_IMBALANCE 0x0c98
846
847#define REG_OFDM0_XC_TX_AFE 0x0c94
848#define REG_OFDM0_XD_TX_AFE 0x0c9c
849
850#define REG_OFDM0_RX_IQ_EXT_ANTA 0x0ca0
851
852#define REG_OFDM1_LSTF 0x0d00
853#define OFDM_LSTF_PRIME_CH_LOW BIT(10)
854#define OFDM_LSTF_PRIME_CH_HIGH BIT(11)
855#define OFDM_LSTF_PRIME_CH_MASK (OFDM_LSTF_PRIME_CH_LOW | \
856 OFDM_LSTF_PRIME_CH_HIGH)
857#define OFDM_LSTF_CONTINUE_TX BIT(28)
858#define OFDM_LSTF_SINGLE_CARRIER BIT(29)
859#define OFDM_LSTF_SINGLE_TONE BIT(30)
860#define OFDM_LSTF_MASK 0x70000000
861
862#define REG_OFDM1_TRX_PATH_ENABLE 0x0d04
863
864#define REG_TX_AGC_A_RATE18_06 0x0e00
865#define REG_TX_AGC_A_RATE54_24 0x0e04
866#define REG_TX_AGC_A_CCK1_MCS32 0x0e08
867#define REG_TX_AGC_A_MCS03_MCS00 0x0e10
868#define REG_TX_AGC_A_MCS07_MCS04 0x0e14
869#define REG_TX_AGC_A_MCS11_MCS08 0x0e18
870#define REG_TX_AGC_A_MCS15_MCS12 0x0e1c
871
872#define REG_FPGA0_IQK 0x0e28
873
874#define REG_TX_IQK_TONE_A 0x0e30
875#define REG_RX_IQK_TONE_A 0x0e34
876#define REG_TX_IQK_PI_A 0x0e38
877#define REG_RX_IQK_PI_A 0x0e3c
878
879#define REG_TX_IQK 0x0e40
880#define REG_RX_IQK 0x0e44
881#define REG_IQK_AGC_PTS 0x0e48
882#define REG_IQK_AGC_RSP 0x0e4c
883#define REG_TX_IQK_TONE_B 0x0e50
884#define REG_RX_IQK_TONE_B 0x0e54
885#define REG_TX_IQK_PI_B 0x0e58
886#define REG_RX_IQK_PI_B 0x0e5c
887#define REG_IQK_AGC_CONT 0x0e60
888
889#define REG_BLUETOOTH 0x0e6c
890#define REG_RX_WAIT_CCA 0x0e70
891#define REG_TX_CCK_RFON 0x0e74
892#define REG_TX_CCK_BBON 0x0e78
893#define REG_TX_OFDM_RFON 0x0e7c
894#define REG_TX_OFDM_BBON 0x0e80
895#define REG_TX_TO_RX 0x0e84
896#define REG_TX_TO_TX 0x0e88
897#define REG_RX_CCK 0x0e8c
898
899#define REG_TX_POWER_BEFORE_IQK_A 0x0e94
900#define REG_TX_POWER_AFTER_IQK_A 0x0e9c
901
902#define REG_RX_POWER_BEFORE_IQK_A 0x0ea0
903#define REG_RX_POWER_BEFORE_IQK_A_2 0x0ea4
904#define REG_RX_POWER_AFTER_IQK_A 0x0ea8
905#define REG_RX_POWER_AFTER_IQK_A_2 0x0eac
906
907#define REG_TX_POWER_BEFORE_IQK_B 0x0eb4
908#define REG_TX_POWER_AFTER_IQK_B 0x0ebc
909
910#define REG_RX_POWER_BEFORE_IQK_B 0x0ec0
911#define REG_RX_POWER_BEFORE_IQK_B_2 0x0ec4
912#define REG_RX_POWER_AFTER_IQK_B 0x0ec8
913#define REG_RX_POWER_AFTER_IQK_B_2 0x0ecc
914
915#define REG_RX_OFDM 0x0ed0
916#define REG_RX_WAIT_RIFS 0x0ed4
917#define REG_RX_TO_RX 0x0ed8
918#define REG_STANDBY 0x0edc
919#define REG_SLEEP 0x0ee0
920#define REG_PMPD_ANAEN 0x0eec
921
922#define REG_FW_START_ADDRESS 0x1000
923
924#define REG_USB_INFO 0xfe17
925#define REG_USB_HIMR 0xfe38
926#define USB_HIMR_TIMEOUT2 BIT(31)
927#define USB_HIMR_TIMEOUT1 BIT(30)
928#define USB_HIMR_PSTIMEOUT BIT(29)
929#define USB_HIMR_GTINT4 BIT(28)
930#define USB_HIMR_GTINT3 BIT(27)
931#define USB_HIMR_TXBCNERR BIT(26)
932#define USB_HIMR_TXBCNOK BIT(25)
933#define USB_HIMR_TSF_BIT32_TOGGLE BIT(24)
934#define USB_HIMR_BCNDMAINT3 BIT(23)
935#define USB_HIMR_BCNDMAINT2 BIT(22)
936#define USB_HIMR_BCNDMAINT1 BIT(21)
937#define USB_HIMR_BCNDMAINT0 BIT(20)
938#define USB_HIMR_BCNDOK3 BIT(19)
939#define USB_HIMR_BCNDOK2 BIT(18)
940#define USB_HIMR_BCNDOK1 BIT(17)
941#define USB_HIMR_BCNDOK0 BIT(16)
942#define USB_HIMR_HSISR_IND BIT(15)
943#define USB_HIMR_BCNDMAINT_E BIT(14)
944/* RSVD BIT(13) */
945#define USB_HIMR_CTW_END BIT(12)
946/* RSVD BIT(11) */
947#define USB_HIMR_C2HCMD BIT(10)
948#define USB_HIMR_CPWM2 BIT(9)
949#define USB_HIMR_CPWM BIT(8)
950#define USB_HIMR_HIGHDOK BIT(7) /* High Queue DMA OK
951 Interrupt */
952#define USB_HIMR_MGNTDOK BIT(6) /* Management Queue DMA OK
953 Interrupt */
954#define USB_HIMR_BKDOK BIT(5) /* AC_BK DMA OK Interrupt */
955#define USB_HIMR_BEDOK BIT(4) /* AC_BE DMA OK Interrupt */
956#define USB_HIMR_VIDOK BIT(3) /* AC_VI DMA OK Interrupt */
957#define USB_HIMR_VODOK BIT(2) /* AC_VO DMA Interrupt */
958#define USB_HIMR_RDU BIT(1) /* Receive Descriptor
959 Unavailable */
960#define USB_HIMR_ROK BIT(0) /* Receive DMA OK Interrupt */
961
962#define REG_USB_SPECIAL_OPTION 0xfe55
963#define REG_USB_DMA_AGG_TO 0xfe5b
964#define REG_USB_AGG_TO 0xfe5c
965#define REG_USB_AGG_TH 0xfe5d
966
967#define REG_NORMAL_SIE_VID 0xfe60 /* 0xfe60 - 0xfe61 */
968#define REG_NORMAL_SIE_PID 0xfe62 /* 0xfe62 - 0xfe63 */
969#define REG_NORMAL_SIE_OPTIONAL 0xfe64
970#define REG_NORMAL_SIE_EP 0xfe65 /* 0xfe65 - 0xfe67 */
971#define REG_NORMAL_SIE_EP_TX 0xfe66
972#define NORMAL_SIE_EP_TX_HIGH_MASK 0x000f
973#define NORMAL_SIE_EP_TX_NORMAL_MASK 0x00f0
974#define NORMAL_SIE_EP_TX_LOW_MASK 0x0f00
975
976#define REG_NORMAL_SIE_PHY 0xfe68 /* 0xfe68 - 0xfe6b */
977#define REG_NORMAL_SIE_OPTIONAL2 0xfe6c
978#define REG_NORMAL_SIE_GPS_EP 0xfe6d /* RTL8723 only */
979#define REG_NORMAL_SIE_MAC_ADDR 0xfe70 /* 0xfe70 - 0xfe75 */
980#define REG_NORMAL_SIE_STRING 0xfe80 /* 0xfe80 - 0xfedf */
981
982/* RF6052 registers */
983#define RF6052_REG_AC 0x00
984#define RF6052_REG_IQADJ_G1 0x01
985#define RF6052_REG_IQADJ_G2 0x02
986#define RF6052_REG_BS_PA_APSET_G1_G4 0x03
987#define RF6052_REG_BS_PA_APSET_G5_G8 0x04
988#define RF6052_REG_POW_TRSW 0x05
989#define RF6052_REG_GAIN_RX 0x06
990#define RF6052_REG_GAIN_TX 0x07
991#define RF6052_REG_TXM_IDAC 0x08
992#define RF6052_REG_IPA_G 0x09
993#define RF6052_REG_TXBIAS_G 0x0a
994#define RF6052_REG_TXPA_AG 0x0b
995#define RF6052_REG_IPA_A 0x0c
996#define RF6052_REG_TXBIAS_A 0x0d
997#define RF6052_REG_BS_PA_APSET_G9_G11 0x0e
998#define RF6052_REG_BS_IQGEN 0x0f
999#define RF6052_REG_MODE1 0x10
1000#define RF6052_REG_MODE2 0x11
1001#define RF6052_REG_RX_AGC_HP 0x12
1002#define RF6052_REG_TX_AGC 0x13
1003#define RF6052_REG_BIAS 0x14
1004#define RF6052_REG_IPA 0x15
1005#define RF6052_REG_TXBIAS 0x16
1006#define RF6052_REG_POW_ABILITY 0x17
1007#define RF6052_REG_MODE_AG 0x18 /* RF channel and BW switch */
1008#define MODE_AG_CHANNEL_MASK 0x3ff
1009#define MODE_AG_CHANNEL_20MHZ BIT(10)
1010
1011#define RF6052_REG_TOP 0x19
1012#define RF6052_REG_RX_G1 0x1a
1013#define RF6052_REG_RX_G2 0x1b
1014#define RF6052_REG_RX_BB2 0x1c
1015#define RF6052_REG_RX_BB1 0x1d
1016#define RF6052_REG_RCK1 0x1e
1017#define RF6052_REG_RCK2 0x1f
1018#define RF6052_REG_TX_G1 0x20
1019#define RF6052_REG_TX_G2 0x21
1020#define RF6052_REG_TX_G3 0x22
1021#define RF6052_REG_TX_BB1 0x23
1022#define RF6052_REG_T_METER 0x24
1023#define RF6052_REG_SYN_G1 0x25 /* RF TX Power control */
1024#define RF6052_REG_SYN_G2 0x26 /* RF TX Power control */
1025#define RF6052_REG_SYN_G3 0x27 /* RF TX Power control */
1026#define RF6052_REG_SYN_G4 0x28 /* RF TX Power control */
1027#define RF6052_REG_SYN_G5 0x29 /* RF TX Power control */
1028#define RF6052_REG_SYN_G6 0x2a /* RF TX Power control */
1029#define RF6052_REG_SYN_G7 0x2b /* RF TX Power control */
1030#define RF6052_REG_SYN_G8 0x2c /* RF TX Power control */
1031
1032#define RF6052_REG_RCK_OS 0x30 /* RF TX PA control */
1033
1034#define RF6052_REG_TXPA_G1 0x31 /* RF TX PA control */
1035#define RF6052_REG_TXPA_G2 0x32 /* RF TX PA control */
1036#define RF6052_REG_TXPA_G3 0x33 /* RF TX PA control */
This page took 1.29949 seconds and 5 git commands to generate.