Commit | Line | Data |
---|---|---|
26f1fad2 JS |
1 | /* |
2 | * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com> | |
3 | * | |
4 | * This program is free software; you can redistribute it and/or modify it | |
5 | * under the terms of version 2 of the GNU General Public License as | |
6 | * published by the Free Software Foundation. | |
7 | * | |
8 | * This program is distributed in the hope that it will be useful, but WITHOUT | |
9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
11 | * more details. | |
12 | * | |
13 | * Register definitions taken from original Realtek rtl8723au driver | |
14 | */ | |
15 | ||
16 | /* 0x0000 ~ 0x00FF System Configuration */ | |
17 | #define REG_SYS_ISO_CTRL 0x0000 | |
18 | #define SYS_ISO_MD2PP BIT(0) | |
19 | #define SYS_ISO_ANALOG_IPS BIT(5) | |
20 | #define SYS_ISO_DIOR BIT(9) | |
21 | #define SYS_ISO_PWC_EV25V BIT(14) | |
22 | #define SYS_ISO_PWC_EV12V BIT(15) | |
23 | ||
24 | #define REG_SYS_FUNC 0x0002 | |
25 | #define SYS_FUNC_BBRSTB BIT(0) | |
26 | #define SYS_FUNC_BB_GLB_RSTN BIT(1) | |
27 | #define SYS_FUNC_USBA BIT(2) | |
28 | #define SYS_FUNC_UPLL BIT(3) | |
29 | #define SYS_FUNC_USBD BIT(4) | |
30 | #define SYS_FUNC_DIO_PCIE BIT(5) | |
31 | #define SYS_FUNC_PCIEA BIT(6) | |
32 | #define SYS_FUNC_PPLL BIT(7) | |
33 | #define SYS_FUNC_PCIED BIT(8) | |
34 | #define SYS_FUNC_DIOE BIT(9) | |
35 | #define SYS_FUNC_CPU_ENABLE BIT(10) | |
36 | #define SYS_FUNC_DCORE BIT(11) | |
37 | #define SYS_FUNC_ELDR BIT(12) | |
38 | #define SYS_FUNC_DIO_RF BIT(13) | |
39 | #define SYS_FUNC_HWPDN BIT(14) | |
40 | #define SYS_FUNC_MREGEN BIT(15) | |
41 | ||
42 | #define REG_APS_FSMCO 0x0004 | |
43 | #define APS_FSMCO_PFM_ALDN BIT(1) | |
44 | #define APS_FSMCO_PFM_WOWL BIT(3) | |
45 | #define APS_FSMCO_ENABLE_POWERDOWN BIT(4) | |
46 | #define APS_FSMCO_MAC_ENABLE BIT(8) | |
47 | #define APS_FSMCO_MAC_OFF BIT(9) | |
48 | #define APS_FSMCO_HW_SUSPEND BIT(11) | |
49 | #define APS_FSMCO_PCIE BIT(12) | |
50 | #define APS_FSMCO_HW_POWERDOWN BIT(15) | |
51 | #define APS_FSMCO_WLON_RESET BIT(16) | |
52 | ||
53 | #define REG_SYS_CLKR 0x0008 | |
54 | #define SYS_CLK_ANAD16V_ENABLE BIT(0) | |
55 | #define SYS_CLK_ANA8M BIT(1) | |
56 | #define SYS_CLK_MACSLP BIT(4) | |
57 | #define SYS_CLK_LOADER_ENABLE BIT(5) | |
58 | #define SYS_CLK_80M_SSC_DISABLE BIT(7) | |
59 | #define SYS_CLK_80M_SSC_ENABLE_HO BIT(8) | |
60 | #define SYS_CLK_PHY_SSC_RSTB BIT(9) | |
61 | #define SYS_CLK_SEC_CLK_ENABLE BIT(10) | |
62 | #define SYS_CLK_MAC_CLK_ENABLE BIT(11) | |
63 | #define SYS_CLK_ENABLE BIT(12) | |
64 | #define SYS_CLK_RING_CLK_ENABLE BIT(13) | |
65 | ||
66 | #define REG_9346CR 0x000a | |
67 | #define EEPROM_BOOT BIT(4) | |
68 | #define EEPROM_ENABLE BIT(5) | |
69 | ||
70 | #define REG_EE_VPD 0x000c | |
71 | #define REG_AFE_MISC 0x0010 | |
72 | #define REG_SPS0_CTRL 0x0011 | |
73 | #define REG_SPS_OCP_CFG 0x0018 | |
74 | #define REG_RSV_CTRL 0x001c | |
75 | ||
76 | #define REG_RF_CTRL 0x001f | |
77 | #define RF_ENABLE BIT(0) | |
78 | #define RF_RSTB BIT(1) | |
79 | #define RF_SDMRSTB BIT(2) | |
80 | ||
81 | #define REG_LDOA15_CTRL 0x0020 | |
82 | #define LDOA15_ENABLE BIT(0) | |
83 | #define LDOA15_STANDBY BIT(1) | |
84 | #define LDOA15_OBUF BIT(2) | |
85 | #define LDOA15_REG_VOS BIT(3) | |
86 | #define LDOA15_VOADJ_SHIFT 4 | |
87 | ||
88 | #define REG_LDOV12D_CTRL 0x0021 | |
89 | #define LDOV12D_ENABLE BIT(0) | |
90 | #define LDOV12D_STANDBY BIT(1) | |
91 | #define LDOV12D_VADJ_SHIFT 4 | |
92 | ||
93 | #define REG_LDOHCI12_CTRL 0x0022 | |
94 | ||
95 | #define REG_LPLDO_CTRL 0x0023 | |
96 | #define LPLDO_HSM BIT(2) | |
97 | #define LPLDO_LSM_DIS BIT(3) | |
98 | ||
99 | #define REG_AFE_XTAL_CTRL 0x0024 | |
100 | #define AFE_XTAL_ENABLE BIT(0) | |
101 | #define AFE_XTAL_B_SELECT BIT(1) | |
102 | #define AFE_XTAL_GATE_USB BIT(8) | |
103 | #define AFE_XTAL_GATE_AFE BIT(11) | |
104 | #define AFE_XTAL_RF_GATE BIT(14) | |
105 | #define AFE_XTAL_GATE_DIG BIT(17) | |
106 | #define AFE_XTAL_BT_GATE BIT(20) | |
107 | ||
108 | #define REG_AFE_PLL_CTRL 0x0028 | |
109 | #define AFE_PLL_ENABLE BIT(0) | |
110 | #define AFE_PLL_320_ENABLE BIT(1) | |
111 | #define APE_PLL_FREF_SELECT BIT(2) | |
112 | #define AFE_PLL_EDGE_SELECT BIT(3) | |
113 | #define AFE_PLL_WDOGB BIT(4) | |
114 | #define AFE_PLL_LPF_ENABLE BIT(5) | |
115 | ||
116 | #define REG_MAC_PHY_CTRL 0x002c | |
117 | ||
118 | #define REG_EFUSE_CTRL 0x0030 | |
119 | #define REG_EFUSE_TEST 0x0034 | |
120 | #define EFUSE_TRPT BIT(7) | |
121 | /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */ | |
122 | #define EFUSE_CELL_SEL (BIT(8) | BIT(9)) | |
123 | #define EFUSE_LDOE25_ENABLE BIT(31) | |
124 | #define EFUSE_SELECT_MASK 0x0300 | |
125 | #define EFUSE_WIFI_SELECT 0x0000 | |
126 | #define EFUSE_BT0_SELECT 0x0100 | |
127 | #define EFUSE_BT1_SELECT 0x0200 | |
128 | #define EFUSE_BT2_SELECT 0x0300 | |
129 | ||
130 | #define EFUSE_ACCESS_ENABLE 0x69 /* RTL8723 only */ | |
131 | #define EFUSE_ACCESS_DISABLE 0x00 /* RTL8723 only */ | |
132 | ||
133 | #define REG_PWR_DATA 0x0038 | |
134 | #define REG_CAL_TIMER 0x003c | |
135 | #define REG_ACLK_MON 0x003e | |
136 | #define REG_GPIO_MUXCFG 0x0040 | |
137 | #define REG_GPIO_IO_SEL 0x0042 | |
138 | #define REG_MAC_PINMUX_CFG 0x0043 | |
139 | #define REG_GPIO_PIN_CTRL 0x0044 | |
140 | #define REG_GPIO_INTM 0x0048 | |
141 | #define REG_LEDCFG0 0x004c | |
142 | #define REG_LEDCFG1 0x004d | |
143 | #define REG_LEDCFG2 0x004e | |
144 | #define LEDCFG2_DPDT_SELECT BIT(7) | |
145 | #define REG_LEDCFG3 0x004f | |
146 | #define REG_LEDCFG REG_LEDCFG2 | |
147 | #define REG_FSIMR 0x0050 | |
148 | #define REG_FSISR 0x0054 | |
149 | #define REG_HSIMR 0x0058 | |
150 | #define REG_HSISR 0x005c | |
151 | /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control. */ | |
152 | #define REG_GPIO_PIN_CTRL_2 0x0060 | |
153 | /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Select. */ | |
154 | #define REG_GPIO_IO_SEL_2 0x0062 | |
155 | ||
156 | /* RTL8723 only WIFI/BT/GPS Multi-Function control source. */ | |
157 | #define REG_MULTI_FUNC_CTRL 0x0068 | |
158 | ||
159 | #define MULTI_FN_WIFI_HW_PWRDOWN_EN BIT(0) /* Enable GPIO[9] as WiFi HW | |
160 | powerdown source */ | |
161 | #define MULTI_FN_WIFI_HW_PWRDOWN_SL BIT(1) /* WiFi HW powerdown polarity | |
162 | control */ | |
163 | #define MULTI_WIFI_FUNC_EN BIT(2) /* WiFi function enable */ | |
164 | ||
165 | #define MULTI_WIFI_HW_ROF_EN BIT(3) /* Enable GPIO[9] as WiFi RF HW | |
166 | powerdown source */ | |
167 | #define MULTI_BT_HW_PWRDOWN_EN BIT(16) /* Enable GPIO[11] as BT HW | |
168 | powerdown source */ | |
169 | #define MULTI_BT_HW_PWRDOWN_SL BIT(17) /* BT HW powerdown polarity | |
170 | control */ | |
171 | #define MULTI_BT_FUNC_EN BIT(18) /* BT function enable */ | |
172 | #define MULTI_BT_HW_ROF_EN BIT(19) /* Enable GPIO[11] as BT/GPS | |
173 | RF HW powerdown source */ | |
174 | #define MULTI_GPS_HW_PWRDOWN_EN BIT(20) /* Enable GPIO[10] as GPS HW | |
175 | powerdown source */ | |
176 | #define MULTI_GPS_HW_PWRDOWN_SL BIT(21) /* GPS HW powerdown polarity | |
177 | control */ | |
178 | #define MULTI_GPS_FUNC_EN BIT(22) /* GPS function enable */ | |
179 | ||
180 | #define REG_MCU_FW_DL 0x0080 | |
181 | #define MCU_FW_DL_ENABLE BIT(0) | |
182 | #define MCU_FW_DL_READY BIT(1) | |
183 | #define MCU_FW_DL_CSUM_REPORT BIT(2) | |
184 | #define MCU_MAC_INIT_READY BIT(3) | |
185 | #define MCU_BB_INIT_READY BIT(4) | |
186 | #define MCU_RF_INIT_READY BIT(5) | |
187 | #define MCU_WINT_INIT_READY BIT(6) | |
188 | #define MCU_FW_RAM_SEL BIT(7) /* 1: RAM, 0:ROM */ | |
189 | #define MCU_CP_RESET BIT(23) | |
190 | ||
191 | #define REG_HMBOX_EXT_0 0x0088 | |
192 | #define REG_HMBOX_EXT_1 0x008a | |
193 | #define REG_HMBOX_EXT_2 0x008c | |
194 | #define REG_HMBOX_EXT_3 0x008e | |
195 | /* Host suspend counter on FPGA platform */ | |
196 | #define REG_HOST_SUSP_CNT 0x00bc | |
197 | /* Efuse access protection for RTL8723 */ | |
198 | #define REG_EFUSE_ACCESS 0x00cf | |
199 | #define REG_BIST_SCAN 0x00d0 | |
200 | #define REG_BIST_RPT 0x00d4 | |
201 | #define REG_BIST_ROM_RPT 0x00d8 | |
202 | #define REG_USB_SIE_INTF 0x00e0 | |
203 | #define REG_PCIE_MIO_INTF 0x00e4 | |
204 | #define REG_PCIE_MIO_INTD 0x00e8 | |
205 | #define REG_HPON_FSM 0x00ec | |
206 | #define HPON_FSM_BONDING_MASK (BIT(22) | BIT(23)) | |
207 | #define HPON_FSM_BONDING_1T2R BIT(22) | |
208 | #define REG_SYS_CFG 0x00f0 | |
209 | #define SYS_CFG_XCLK_VLD BIT(0) | |
210 | #define SYS_CFG_ACLK_VLD BIT(1) | |
211 | #define SYS_CFG_UCLK_VLD BIT(2) | |
212 | #define SYS_CFG_PCLK_VLD BIT(3) | |
213 | #define SYS_CFG_PCIRSTB BIT(4) | |
214 | #define SYS_CFG_V15_VLD BIT(5) | |
215 | #define SYS_CFG_TRP_B15V_EN BIT(7) | |
f0769775 | 216 | #define SYS_CFG_SW_OFFLOAD_EN BIT(7) /* For chips with IOL support */ |
26f1fad2 JS |
217 | #define SYS_CFG_SIC_IDLE BIT(8) |
218 | #define SYS_CFG_BD_MAC2 BIT(9) | |
219 | #define SYS_CFG_BD_MAC1 BIT(10) | |
220 | #define SYS_CFG_IC_MACPHY_MODE BIT(11) | |
221 | #define SYS_CFG_CHIP_VER (BIT(12) | BIT(13) | BIT(14) | BIT(15)) | |
222 | #define SYS_CFG_BT_FUNC BIT(16) | |
223 | #define SYS_CFG_VENDOR_ID BIT(19) | |
224 | #define SYS_CFG_PAD_HWPD_IDN BIT(22) | |
225 | #define SYS_CFG_TRP_VAUX_EN BIT(23) | |
226 | #define SYS_CFG_TRP_BT_EN BIT(24) | |
227 | #define SYS_CFG_BD_PKG_SEL BIT(25) | |
228 | #define SYS_CFG_BD_HCI_SEL BIT(26) | |
229 | #define SYS_CFG_TYPE_ID BIT(27) | |
230 | #define SYS_CFG_RTL_ID BIT(23) /* TestChip ID, | |
231 | 1:Test(RLE); 0:MP(RL) */ | |
232 | #define SYS_CFG_SPS_SEL BIT(24) /* 1:LDO regulator mode; | |
233 | 0:Switching regulator mode*/ | |
234 | #define SYS_CFG_CHIP_VERSION_MASK 0xf000 /* Bit 12 - 15 */ | |
235 | #define SYS_CFG_CHIP_VERSION_SHIFT 12 | |
236 | ||
237 | #define REG_GPIO_OUTSTS 0x00f4 /* For RTL8723 only. */ | |
238 | #define GPIO_EFS_HCI_SEL (BIT(0) | BIT(1)) | |
239 | #define GPIO_PAD_HCI_SEL (BIT(2) | BIT(3)) | |
240 | #define GPIO_HCI_SEL (BIT(4) | BIT(5)) | |
241 | #define GPIO_PKG_SEL_HCI BIT(6) | |
242 | #define GPIO_FEN_GPS BIT(7) | |
243 | #define GPIO_FEN_BT BIT(8) | |
244 | #define GPIO_FEN_WL BIT(9) | |
245 | #define GPIO_FEN_PCI BIT(10) | |
246 | #define GPIO_FEN_USB BIT(11) | |
247 | #define GPIO_BTRF_HWPDN_N BIT(12) | |
248 | #define GPIO_WLRF_HWPDN_N BIT(13) | |
249 | #define GPIO_PDN_BT_N BIT(14) | |
250 | #define GPIO_PDN_GPS_N BIT(15) | |
251 | #define GPIO_BT_CTL_HWPDN BIT(16) | |
252 | #define GPIO_GPS_CTL_HWPDN BIT(17) | |
253 | #define GPIO_PPHY_SUSB BIT(20) | |
254 | #define GPIO_UPHY_SUSB BIT(21) | |
255 | #define GPIO_PCI_SUSEN BIT(22) | |
256 | #define GPIO_USB_SUSEN BIT(23) | |
257 | #define GPIO_RF_RL_ID (BIT(31) | BIT(30) | BIT(29) | BIT(28)) | |
258 | ||
259 | /* 0x0100 ~ 0x01FF MACTOP General Configuration */ | |
260 | #define REG_CR 0x0100 | |
261 | #define CR_HCI_TXDMA_ENABLE BIT(0) | |
262 | #define CR_HCI_RXDMA_ENABLE BIT(1) | |
263 | #define CR_TXDMA_ENABLE BIT(2) | |
264 | #define CR_RXDMA_ENABLE BIT(3) | |
265 | #define CR_PROTOCOL_ENABLE BIT(4) | |
266 | #define CR_SCHEDULE_ENABLE BIT(5) | |
267 | #define CR_MAC_TX_ENABLE BIT(6) | |
268 | #define CR_MAC_RX_ENABLE BIT(7) | |
269 | #define CR_SW_BEACON_ENABLE BIT(8) | |
270 | #define CR_SECURITY_ENABLE BIT(9) | |
271 | #define CR_CALTIMER_ENABLE BIT(10) | |
272 | ||
273 | /* Media Status Register */ | |
274 | #define REG_MSR 0x0102 | |
275 | #define MSR_LINKTYPE_MASK 0x3 | |
276 | #define MSR_LINKTYPE_NONE 0x0 | |
277 | #define MSR_LINKTYPE_ADHOC 0x1 | |
278 | #define MSR_LINKTYPE_STATION 0x2 | |
279 | #define MSR_LINKTYPE_AP 0x3 | |
280 | ||
281 | #define REG_PBP 0x0104 | |
282 | #define PBP_PAGE_SIZE_RX_SHIFT 0 | |
283 | #define PBP_PAGE_SIZE_TX_SHIFT 4 | |
284 | #define PBP_PAGE_SIZE_64 0x0 | |
285 | #define PBP_PAGE_SIZE_128 0x1 | |
286 | #define PBP_PAGE_SIZE_256 0x2 | |
287 | #define PBP_PAGE_SIZE_512 0x3 | |
288 | #define PBP_PAGE_SIZE_1024 0x4 | |
289 | ||
290 | #define REG_TRXDMA_CTRL 0x010c | |
291 | #define TRXDMA_CTRL_VOQ_SHIFT 4 | |
292 | #define TRXDMA_CTRL_VIQ_SHIFT 6 | |
293 | #define TRXDMA_CTRL_BEQ_SHIFT 8 | |
294 | #define TRXDMA_CTRL_BKQ_SHIFT 10 | |
295 | #define TRXDMA_CTRL_MGQ_SHIFT 12 | |
296 | #define TRXDMA_CTRL_HIQ_SHIFT 14 | |
297 | #define TRXDMA_QUEUE_LOW 1 | |
298 | #define TRXDMA_QUEUE_NORMAL 2 | |
299 | #define TRXDMA_QUEUE_HIGH 3 | |
300 | ||
301 | #define REG_TRXFF_BNDY 0x0114 | |
302 | #define REG_TRXFF_STATUS 0x0118 | |
303 | #define REG_RXFF_PTR 0x011c | |
304 | #define REG_HIMR 0x0120 | |
305 | #define REG_HISR 0x0124 | |
306 | #define REG_HIMRE 0x0128 | |
307 | #define REG_HISRE 0x012c | |
308 | #define REG_CPWM 0x012f | |
309 | #define REG_FWIMR 0x0130 | |
310 | #define REG_FWISR 0x0134 | |
311 | #define REG_PKTBUF_DBG_CTRL 0x0140 | |
312 | #define REG_PKTBUF_DBG_DATA_L 0x0144 | |
313 | #define REG_PKTBUF_DBG_DATA_H 0x0148 | |
314 | ||
315 | #define REG_TC0_CTRL 0x0150 | |
316 | #define REG_TC1_CTRL 0x0154 | |
317 | #define REG_TC2_CTRL 0x0158 | |
318 | #define REG_TC3_CTRL 0x015c | |
319 | #define REG_TC4_CTRL 0x0160 | |
320 | #define REG_TCUNIT_BASE 0x0164 | |
321 | #define REG_MBIST_START 0x0174 | |
322 | #define REG_MBIST_DONE 0x0178 | |
323 | #define REG_MBIST_FAIL 0x017c | |
324 | #define REG_C2HEVT_MSG_NORMAL 0x01a0 | |
325 | #define REG_C2HEVT_CLEAR 0x01af | |
326 | #define REG_C2HEVT_MSG_TEST 0x01b8 | |
327 | #define REG_MCUTST_1 0x01c0 | |
328 | #define REG_FMTHR 0x01c8 | |
329 | #define REG_HMTFR 0x01cc | |
330 | #define REG_HMBOX_0 0x01d0 | |
331 | #define REG_HMBOX_1 0x01d4 | |
332 | #define REG_HMBOX_2 0x01d8 | |
333 | #define REG_HMBOX_3 0x01dc | |
334 | ||
335 | #define REG_LLT_INIT 0x01e0 | |
336 | #define LLT_OP_INACTIVE 0x0 | |
337 | #define LLT_OP_WRITE (0x1 << 30) | |
338 | #define LLT_OP_READ (0x2 << 30) | |
339 | #define LLT_OP_MASK (0x3 << 30) | |
340 | ||
341 | #define REG_BB_ACCEESS_CTRL 0x01e8 | |
342 | #define REG_BB_ACCESS_DATA 0x01ec | |
343 | ||
344 | /* 0x0200 ~ 0x027F TXDMA Configuration */ | |
345 | #define REG_RQPN 0x0200 | |
346 | #define RQPN_HI_PQ_SHIFT 0 | |
347 | #define RQPN_LO_PQ_SHIFT 8 | |
348 | #define RQPN_NORM_PQ_SHIFT 16 | |
349 | #define RQPN_LOAD BIT(31) | |
350 | ||
351 | #define REG_FIFOPAGE 0x0204 | |
352 | #define REG_TDECTRL 0x0208 | |
353 | #define REG_TXDMA_OFFSET_CHK 0x020c | |
354 | #define REG_TXDMA_STATUS 0x0210 | |
355 | #define REG_RQPN_NPQ 0x0214 | |
0635f8ce JS |
356 | #define RQPN_NPQ_SHIFT 0 |
357 | #define RQPN_EPQ_SHIFT 16 | |
26f1fad2 JS |
358 | |
359 | /* 0x0280 ~ 0x02FF RXDMA Configuration */ | |
360 | #define REG_RXDMA_AGG_PG_TH 0x0280 | |
361 | #define REG_RXPKT_NUM 0x0284 | |
362 | #define REG_RXDMA_STATUS 0x0288 | |
363 | ||
364 | #define REG_RF_BB_CMD_ADDR 0x02c0 | |
365 | #define REG_RF_BB_CMD_DATA 0x02c4 | |
366 | ||
367 | /* spec version 11 */ | |
368 | /* 0x0400 ~ 0x047F Protocol Configuration */ | |
369 | #define REG_VOQ_INFORMATION 0x0400 | |
370 | #define REG_VIQ_INFORMATION 0x0404 | |
371 | #define REG_BEQ_INFORMATION 0x0408 | |
372 | #define REG_BKQ_INFORMATION 0x040c | |
373 | #define REG_MGQ_INFORMATION 0x0410 | |
374 | #define REG_HGQ_INFORMATION 0x0414 | |
375 | #define REG_BCNQ_INFORMATION 0x0418 | |
376 | ||
377 | #define REG_CPU_MGQ_INFORMATION 0x041c | |
378 | #define REG_FWHW_TXQ_CTRL 0x0420 | |
379 | #define FWHW_TXQ_CTRL_AMPDU_RETRY BIT(7) | |
380 | #define FWHW_TXQ_CTRL_XMIT_MGMT_ACK BIT(12) | |
381 | ||
382 | #define REG_HWSEQ_CTRL 0x0423 | |
383 | #define REG_TXPKTBUF_BCNQ_BDNY 0x0424 | |
384 | #define REG_TXPKTBUF_MGQ_BDNY 0x0425 | |
385 | #define REG_LIFETIME_EN 0x0426 | |
386 | #define REG_MULTI_BCNQ_OFFSET 0x0427 | |
387 | ||
388 | #define REG_SPEC_SIFS 0x0428 | |
389 | #define SPEC_SIFS_CCK_MASK 0x00ff | |
390 | #define SPEC_SIFS_CCK_SHIFT 0 | |
391 | #define SPEC_SIFS_OFDM_MASK 0xff00 | |
392 | #define SPEC_SIFS_OFDM_SHIFT 8 | |
393 | ||
394 | #define REG_RETRY_LIMIT 0x042a | |
395 | #define RETRY_LIMIT_LONG_SHIFT 0 | |
396 | #define RETRY_LIMIT_LONG_MASK 0x003f | |
397 | #define RETRY_LIMIT_SHORT_SHIFT 8 | |
398 | #define RETRY_LIMIT_SHORT_MASK 0x3f00 | |
399 | ||
400 | #define REG_DARFRC 0x0430 | |
401 | #define REG_RARFRC 0x0438 | |
402 | #define REG_RESPONSE_RATE_SET 0x0440 | |
403 | #define RESPONSE_RATE_BITMAP_ALL 0xfffff | |
404 | #define RESPONSE_RATE_RRSR_CCK_ONLY_1M 0xffff1 | |
405 | #define RSR_1M BIT(0) | |
406 | #define RSR_2M BIT(1) | |
407 | #define RSR_5_5M BIT(2) | |
408 | #define RSR_11M BIT(3) | |
409 | #define RSR_6M BIT(4) | |
410 | #define RSR_9M BIT(5) | |
411 | #define RSR_12M BIT(6) | |
412 | #define RSR_18M BIT(7) | |
413 | #define RSR_24M BIT(8) | |
414 | #define RSR_36M BIT(9) | |
415 | #define RSR_48M BIT(10) | |
416 | #define RSR_54M BIT(11) | |
417 | #define RSR_MCS0 BIT(12) | |
418 | #define RSR_MCS1 BIT(13) | |
419 | #define RSR_MCS2 BIT(14) | |
420 | #define RSR_MCS3 BIT(15) | |
421 | #define RSR_MCS4 BIT(16) | |
422 | #define RSR_MCS5 BIT(17) | |
423 | #define RSR_MCS6 BIT(18) | |
424 | #define RSR_MCS7 BIT(19) | |
425 | #define RSR_RSC_LOWER_SUB_CHANNEL BIT(21) /* 0x200000 */ | |
426 | #define RSR_RSC_UPPER_SUB_CHANNEL BIT(22) /* 0x400000 */ | |
427 | #define RSR_RSC_BANDWIDTH_40M (RSR_RSC_UPPER_SUB_CHANNEL | \ | |
428 | RSR_RSC_LOWER_SUB_CHANNEL) | |
429 | #define RSR_ACK_SHORT_PREAMBLE BIT(23) | |
430 | ||
431 | #define REG_ARFR0 0x0444 | |
432 | #define REG_ARFR1 0x0448 | |
433 | #define REG_ARFR2 0x044c | |
434 | #define REG_ARFR3 0x0450 | |
435 | #define REG_AGGLEN_LMT 0x0458 | |
436 | #define REG_AMPDU_MIN_SPACE 0x045c | |
437 | #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045d | |
438 | #define REG_FAST_EDCA_CTRL 0x0460 | |
439 | #define REG_RD_RESP_PKT_TH 0x0463 | |
440 | #define REG_INIRTS_RATE_SEL 0x0480 | |
441 | #define REG_INIDATA_RATE_SEL 0x0484 | |
442 | ||
443 | #define REG_POWER_STATUS 0x04a4 | |
444 | #define REG_POWER_STAGE1 0x04b4 | |
445 | #define REG_POWER_STAGE2 0x04b8 | |
446 | #define REG_PKT_VO_VI_LIFE_TIME 0x04c0 | |
447 | #define REG_PKT_BE_BK_LIFE_TIME 0x04c2 | |
448 | #define REG_STBC_SETTING 0x04c4 | |
449 | #define REG_PROT_MODE_CTRL 0x04c8 | |
450 | #define REG_MAX_AGGR_NUM 0x04ca | |
451 | #define REG_RTS_MAX_AGGR_NUM 0x04cb | |
452 | #define REG_BAR_MODE_CTRL 0x04cc | |
453 | #define REG_RA_TRY_RATE_AGG_LMT 0x04cf | |
454 | #define REG_NQOS_SEQ 0x04dc | |
455 | #define REG_QOS_SEQ 0x04de | |
456 | #define REG_NEED_CPU_HANDLE 0x04e0 | |
457 | #define REG_PKT_LOSE_RPT 0x04e1 | |
458 | #define REG_PTCL_ERR_STATUS 0x04e2 | |
cecfd3cb JS |
459 | #define REG_TX_REPORT_CTRL 0x04ec |
460 | #define REG_TX_REPORT_TIME 0x04f0 | |
26f1fad2 JS |
461 | #define REG_DUMMY 0x04fc |
462 | ||
463 | /* 0x0500 ~ 0x05FF EDCA Configuration */ | |
464 | #define REG_EDCA_VO_PARAM 0x0500 | |
465 | #define REG_EDCA_VI_PARAM 0x0504 | |
466 | #define REG_EDCA_BE_PARAM 0x0508 | |
467 | #define REG_EDCA_BK_PARAM 0x050c | |
468 | #define EDCA_PARAM_ECW_MIN_SHIFT 8 | |
469 | #define EDCA_PARAM_ECW_MAX_SHIFT 12 | |
470 | #define EDCA_PARAM_TXOP_SHIFT 16 | |
471 | #define REG_BEACON_TCFG 0x0510 | |
472 | #define REG_PIFS 0x0512 | |
473 | #define REG_RDG_PIFS 0x0513 | |
474 | #define REG_SIFS_CCK 0x0514 | |
475 | #define REG_SIFS_OFDM 0x0516 | |
476 | #define REG_TSFTR_SYN_OFFSET 0x0518 | |
477 | #define REG_AGGR_BREAK_TIME 0x051a | |
478 | #define REG_SLOT 0x051b | |
479 | #define REG_TX_PTCL_CTRL 0x0520 | |
480 | #define REG_TXPAUSE 0x0522 | |
481 | #define REG_DIS_TXREQ_CLR 0x0523 | |
482 | #define REG_RD_CTRL 0x0524 | |
483 | #define REG_TBTT_PROHIBIT 0x0540 | |
484 | #define REG_RD_NAV_NXT 0x0544 | |
485 | #define REG_NAV_PROT_LEN 0x0546 | |
486 | ||
487 | #define REG_BEACON_CTRL 0x0550 | |
488 | #define REG_BEACON_CTRL_1 0x0551 | |
489 | #define BEACON_ATIM BIT(0) | |
490 | #define BEACON_CTRL_MBSSID BIT(1) | |
491 | #define BEACON_CTRL_TX_BEACON_RPT BIT(2) | |
492 | #define BEACON_FUNCTION_ENABLE BIT(3) | |
493 | #define BEACON_DISABLE_TSF_UPDATE BIT(4) | |
494 | ||
495 | #define REG_MBID_NUM 0x0552 | |
496 | #define REG_DUAL_TSF_RST 0x0553 | |
497 | #define DUAL_TSF_RESET_TSF0 BIT(0) | |
498 | #define DUAL_TSF_RESET_TSF1 BIT(1) | |
499 | #define DUAL_TSF_RESET_P2P BIT(4) | |
500 | #define DUAL_TSF_TX_OK BIT(5) | |
501 | ||
502 | /* The same as REG_MBSSID_BCN_SPACE */ | |
503 | #define REG_BCN_INTERVAL 0x0554 | |
504 | #define REG_MBSSID_BCN_SPACE 0x0554 | |
505 | ||
506 | #define REG_DRIVER_EARLY_INT 0x0558 | |
507 | #define DRIVER_EARLY_INT_TIME 5 | |
508 | ||
509 | #define REG_BEACON_DMA_TIME 0x0559 | |
510 | #define BEACON_DMA_ATIME_INT_TIME 2 | |
511 | ||
512 | #define REG_ATIMWND 0x055a | |
513 | #define REG_BCN_MAX_ERR 0x055d | |
514 | #define REG_RXTSF_OFFSET_CCK 0x055e | |
515 | #define REG_RXTSF_OFFSET_OFDM 0x055f | |
516 | #define REG_TSFTR 0x0560 | |
517 | #define REG_TSFTR1 0x0568 | |
518 | #define REG_INIT_TSFTR 0x0564 | |
519 | #define REG_ATIMWND_1 0x0570 | |
520 | #define REG_PSTIMER 0x0580 | |
521 | #define REG_TIMER0 0x0584 | |
522 | #define REG_TIMER1 0x0588 | |
523 | #define REG_ACM_HW_CTRL 0x05c0 | |
524 | #define ACM_HW_CTRL_BK BIT(0) | |
525 | #define ACM_HW_CTRL_BE BIT(1) | |
526 | #define ACM_HW_CTRL_VI BIT(2) | |
527 | #define ACM_HW_CTRL_VO BIT(3) | |
528 | #define REG_ACM_RST_CTRL 0x05c1 | |
529 | #define REG_ACMAVG 0x05c2 | |
530 | #define REG_VO_ADMTIME 0x05c4 | |
531 | #define REG_VI_ADMTIME 0x05c6 | |
532 | #define REG_BE_ADMTIME 0x05c8 | |
533 | #define REG_EDCA_RANDOM_GEN 0x05cc | |
534 | #define REG_SCH_TXCMD 0x05d0 | |
535 | ||
536 | /* define REG_FW_TSF_SYNC_CNT 0x04a0 */ | |
537 | #define REG_FW_RESET_TSF_CNT_1 0x05fc | |
538 | #define REG_FW_RESET_TSF_CNT_0 0x05fd | |
539 | #define REG_FW_BCN_DIS_CNT 0x05fe | |
540 | ||
541 | /* 0x0600 ~ 0x07FF WMAC Configuration */ | |
542 | #define REG_APSD_CTRL 0x0600 | |
543 | #define APSD_CTRL_OFF BIT(6) | |
544 | #define APSD_CTRL_OFF_STATUS BIT(7) | |
545 | #define REG_BW_OPMODE 0x0603 | |
546 | #define BW_OPMODE_20MHZ BIT(2) | |
547 | #define BW_OPMODE_5G BIT(1) | |
548 | #define BW_OPMODE_11J BIT(0) | |
549 | ||
550 | #define REG_TCR 0x0604 | |
551 | ||
552 | /* Receive Configuration Register */ | |
553 | #define REG_RCR 0x0608 | |
554 | #define RCR_ACCEPT_AP BIT(0) /* Accept all unicast packet */ | |
555 | #define RCR_ACCEPT_PHYS_MATCH BIT(1) /* Accept phys match packet */ | |
556 | #define RCR_ACCEPT_MCAST BIT(2) | |
557 | #define RCR_ACCEPT_BCAST BIT(3) | |
558 | #define RCR_ACCEPT_ADDR3 BIT(4) /* Accept address 3 match | |
559 | packet */ | |
560 | #define RCR_ACCEPT_PM BIT(5) /* Accept power management | |
561 | packet */ | |
562 | #define RCR_CHECK_BSSID_MATCH BIT(6) /* Accept BSSID match packet */ | |
563 | #define RCR_CHECK_BSSID_BEACON BIT(7) /* Accept BSSID match packet | |
564 | (Rx beacon, probe rsp) */ | |
565 | #define RCR_ACCEPT_CRC32 BIT(8) /* Accept CRC32 error packet */ | |
566 | #define RCR_ACCEPT_ICV BIT(9) /* Accept ICV error packet */ | |
567 | #define RCR_ACCEPT_DATA_FRAME BIT(11) | |
568 | #define RCR_ACCEPT_CTRL_FRAME BIT(12) | |
569 | #define RCR_ACCEPT_MGMT_FRAME BIT(13) | |
570 | #define RCR_HTC_LOC_CTRL BIT(14) /* MFC<--HTC=1 MFC-->HTC=0 */ | |
571 | #define RCR_MFBEN BIT(22) | |
572 | #define RCR_LSIGEN BIT(23) | |
573 | #define RCR_MULTI_BSSID_ENABLE BIT(24) /* Enable Multiple BssId */ | |
574 | #define RCR_ACCEPT_BA_SSN BIT(27) /* Accept BA SSN */ | |
575 | #define RCR_APPEND_PHYSTAT BIT(28) | |
576 | #define RCR_APPEND_ICV BIT(29) | |
577 | #define RCR_APPEND_MIC BIT(30) | |
578 | #define RCR_APPEND_FCS BIT(31) /* WMAC append FCS after */ | |
579 | ||
580 | #define REG_RX_PKT_LIMIT 0x060c | |
581 | #define REG_RX_DLK_TIME 0x060d | |
582 | #define REG_RX_DRVINFO_SZ 0x060f | |
583 | ||
584 | #define REG_MACID 0x0610 | |
585 | #define REG_BSSID 0x0618 | |
586 | #define REG_MAR 0x0620 | |
587 | #define REG_MBIDCAMCFG 0x0628 | |
588 | ||
589 | #define REG_USTIME_EDCA 0x0638 | |
590 | #define REG_MAC_SPEC_SIFS 0x063a | |
591 | ||
592 | /* 20100719 Joseph: Hardware register definition change. (HW datasheet v54) */ | |
593 | /* [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */ | |
594 | #define REG_R2T_SIFS 0x063c | |
595 | /* [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */ | |
596 | #define REG_T2T_SIFS 0x063e | |
597 | #define REG_ACKTO 0x0640 | |
598 | #define REG_CTS2TO 0x0641 | |
599 | #define REG_EIFS 0x0642 | |
600 | ||
601 | /* WMA, BA, CCX */ | |
602 | #define REG_NAV_CTRL 0x0650 | |
603 | /* In units of 128us */ | |
604 | #define REG_NAV_UPPER 0x0652 | |
605 | #define NAV_UPPER_UNIT 128 | |
606 | ||
607 | #define REG_BACAMCMD 0x0654 | |
608 | #define REG_BACAMCONTENT 0x0658 | |
609 | #define REG_LBDLY 0x0660 | |
610 | #define REG_FWDLY 0x0661 | |
611 | #define REG_RXERR_RPT 0x0664 | |
612 | #define REG_WMAC_TRXPTCL_CTL 0x0668 | |
613 | ||
614 | /* Security */ | |
615 | #define REG_CAM_CMD 0x0670 | |
616 | #define CAM_CMD_POLLING BIT(31) | |
617 | #define CAM_CMD_WRITE BIT(16) | |
618 | #define CAM_CMD_KEY_SHIFT 3 | |
619 | #define REG_CAM_WRITE 0x0674 | |
620 | #define CAM_WRITE_VALID BIT(15) | |
621 | #define REG_CAM_READ 0x0678 | |
622 | #define REG_CAM_DEBUG 0x067c | |
623 | #define REG_SECURITY_CFG 0x0680 | |
624 | #define SEC_CFG_TX_USE_DEFKEY BIT(0) | |
625 | #define SEC_CFG_RX_USE_DEFKEY BIT(1) | |
626 | #define SEC_CFG_TX_SEC_ENABLE BIT(2) | |
627 | #define SEC_CFG_RX_SEC_ENABLE BIT(3) | |
628 | #define SEC_CFG_SKBYA2 BIT(4) | |
629 | #define SEC_CFG_NO_SKMC BIT(5) | |
630 | #define SEC_CFG_TXBC_USE_DEFKEY BIT(6) | |
631 | #define SEC_CFG_RXBC_USE_DEFKEY BIT(7) | |
632 | ||
633 | /* Power */ | |
634 | #define REG_WOW_CTRL 0x0690 | |
635 | #define REG_PSSTATUS 0x0691 | |
636 | #define REG_PS_RX_INFO 0x0692 | |
637 | #define REG_LPNAV_CTRL 0x0694 | |
638 | #define REG_WKFMCAM_CMD 0x0698 | |
639 | #define REG_WKFMCAM_RWD 0x069c | |
640 | #define REG_RXFLTMAP0 0x06a0 | |
641 | #define REG_RXFLTMAP1 0x06a2 | |
642 | #define REG_RXFLTMAP2 0x06a4 | |
643 | #define REG_BCN_PSR_RPT 0x06a8 | |
644 | #define REG_CALB32K_CTRL 0x06ac | |
645 | #define REG_PKT_MON_CTRL 0x06b4 | |
646 | #define REG_BT_COEX_TABLE 0x06c0 | |
647 | #define REG_WMAC_RESP_TXINFO 0x06d8 | |
648 | ||
649 | #define REG_MACID1 0x0700 | |
650 | #define REG_BSSID1 0x0708 | |
651 | ||
652 | #define REG_FPGA0_RF_MODE 0x0800 | |
653 | #define FPGA_RF_MODE BIT(0) | |
654 | #define FPGA_RF_MODE_JAPAN BIT(1) | |
655 | #define FPGA_RF_MODE_CCK BIT(24) | |
656 | #define FPGA_RF_MODE_OFDM BIT(25) | |
657 | ||
658 | #define REG_FPGA0_TX_INFO 0x0804 | |
659 | #define REG_FPGA0_PSD_FUNC 0x0808 | |
660 | #define REG_FPGA0_TX_GAIN 0x080c | |
661 | #define REG_FPGA0_RF_TIMING1 0x0810 | |
662 | #define REG_FPGA0_RF_TIMING2 0x0814 | |
663 | #define REG_FPGA0_POWER_SAVE 0x0818 | |
664 | #define FPGA0_PS_LOWER_CHANNEL BIT(26) | |
665 | #define FPGA0_PS_UPPER_CHANNEL BIT(27) | |
666 | ||
667 | #define REG_FPGA0_XA_HSSI_PARM1 0x0820 /* RF 3 wire register */ | |
668 | #define FPGA0_HSSI_PARM1_PI BIT(8) | |
669 | #define REG_FPGA0_XA_HSSI_PARM2 0x0824 | |
670 | #define REG_FPGA0_XB_HSSI_PARM1 0x0828 | |
671 | #define REG_FPGA0_XB_HSSI_PARM2 0x082c | |
672 | #define FPGA0_HSSI_3WIRE_DATA_LEN 0x800 | |
673 | #define FPGA0_HSSI_3WIRE_ADDR_LEN 0x400 | |
674 | #define FPGA0_HSSI_PARM2_ADDR_SHIFT 23 | |
675 | #define FPGA0_HSSI_PARM2_ADDR_MASK 0x7f800000 /* 0xff << 23 */ | |
676 | #define FPGA0_HSSI_PARM2_CCK_HIGH_PWR BIT(9) | |
677 | #define FPGA0_HSSI_PARM2_EDGE_READ BIT(31) | |
678 | ||
679 | #define REG_TX_AGC_B_RATE18_06 0x0830 | |
680 | #define REG_TX_AGC_B_RATE54_24 0x0834 | |
681 | #define REG_TX_AGC_B_CCK1_55_MCS32 0x0838 | |
682 | #define REG_TX_AGC_B_MCS03_MCS00 0x083c | |
683 | ||
684 | #define REG_FPGA0_XA_LSSI_PARM 0x0840 | |
685 | #define REG_FPGA0_XB_LSSI_PARM 0x0844 | |
686 | #define FPGA0_LSSI_PARM_ADDR_SHIFT 20 | |
687 | #define FPGA0_LSSI_PARM_ADDR_MASK 0x0ff00000 | |
688 | #define FPGA0_LSSI_PARM_DATA_MASK 0x000fffff | |
689 | ||
690 | #define REG_TX_AGC_B_MCS07_MCS04 0x0848 | |
691 | #define REG_TX_AGC_B_MCS11_MCS08 0x084c | |
692 | ||
693 | #define REG_FPGA0_XCD_SWITCH_CTRL 0x085c | |
694 | ||
695 | #define REG_FPGA0_XA_RF_INT_OE 0x0860 /* RF Channel switch */ | |
696 | #define REG_FPGA0_XB_RF_INT_OE 0x0864 | |
697 | #define FPGA0_INT_OE_ANTENNA_AB_OPEN 0x000 | |
698 | #define FPGA0_INT_OE_ANTENNA_A BIT(8) | |
699 | #define FPGA0_INT_OE_ANTENNA_B BIT(9) | |
700 | #define FPGA0_INT_OE_ANTENNA_MASK (FPGA0_INT_OE_ANTENNA_A | \ | |
701 | FPGA0_INT_OE_ANTENNA_B) | |
702 | ||
703 | #define REG_TX_AGC_B_MCS15_MCS12 0x0868 | |
704 | #define REG_TX_AGC_B_CCK11_A_CCK2_11 0x086c | |
705 | ||
706 | #define REG_FPGA0_XAB_RF_SW_CTRL 0x0870 | |
707 | #define REG_FPGA0_XA_RF_SW_CTRL 0x0870 /* 16 bit */ | |
708 | #define REG_FPGA0_XB_RF_SW_CTRL 0x0872 /* 16 bit */ | |
709 | #define REG_FPGA0_XCD_RF_SW_CTRL 0x0874 | |
710 | #define REG_FPGA0_XC_RF_SW_CTRL 0x0874 /* 16 bit */ | |
711 | #define REG_FPGA0_XD_RF_SW_CTRL 0x0876 /* 16 bit */ | |
712 | #define FPGA0_RF_3WIRE_DATA BIT(0) | |
713 | #define FPGA0_RF_3WIRE_CLOC BIT(1) | |
714 | #define FPGA0_RF_3WIRE_LOAD BIT(2) | |
715 | #define FPGA0_RF_3WIRE_RW BIT(3) | |
716 | #define FPGA0_RF_3WIRE_MASK 0xf | |
717 | #define FPGA0_RF_RFENV BIT(4) | |
718 | #define FPGA0_RF_TRSW BIT(5) /* Useless now */ | |
719 | #define FPGA0_RF_TRSWB BIT(6) | |
720 | #define FPGA0_RF_ANTSW BIT(8) | |
721 | #define FPGA0_RF_ANTSWB BIT(9) | |
722 | #define FPGA0_RF_PAPE BIT(10) | |
723 | #define FPGA0_RF_PAPE5G BIT(11) | |
724 | #define FPGA0_RF_BD_CTRL_SHIFT 16 | |
725 | ||
726 | #define REG_FPGA0_XAB_RF_PARM 0x0878 /* Antenna select path in ODM */ | |
727 | #define REG_FPGA0_XA_RF_PARM 0x0878 /* 16 bit */ | |
728 | #define REG_FPGA0_XB_RF_PARM 0x087a /* 16 bit */ | |
729 | #define REG_FPGA0_XCD_RF_PARM 0x087c | |
730 | #define REG_FPGA0_XC_RF_PARM 0x087c /* 16 bit */ | |
731 | #define REG_FPGA0_XD_RF_PARM 0x087e /* 16 bit */ | |
732 | #define FPGA0_RF_PARM_RFA_ENABLE BIT(1) | |
733 | #define FPGA0_RF_PARM_RFB_ENABLE BIT(17) | |
734 | #define FPGA0_RF_PARM_CLK_GATE BIT(31) | |
735 | ||
736 | #define REG_FPGA0_ANALOG1 0x0880 | |
737 | #define REG_FPGA0_ANALOG2 0x0884 | |
738 | #define FPGA0_ANALOG2_20MHZ BIT(10) | |
739 | #define REG_FPGA0_ANALOG3 0x0888 | |
740 | #define REG_FPGA0_ANALOG4 0x088c | |
741 | ||
742 | #define REG_FPGA0_XA_LSSI_READBACK 0x08a0 /* Tranceiver LSSI Readback */ | |
743 | #define REG_FPGA0_XB_LSSI_READBACK 0x08a4 | |
744 | #define REG_HSPI_XA_READBACK 0x08b8 /* Transceiver A HSPI read */ | |
745 | #define REG_HSPI_XB_READBACK 0x08bc /* Transceiver B HSPI read */ | |
746 | ||
747 | #define REG_FPGA1_RF_MODE 0x0900 | |
748 | ||
749 | #define REG_FPGA1_TX_INFO 0x090c | |
750 | ||
751 | #define REG_CCK0_SYSTEM 0x0a00 | |
752 | #define CCK0_SIDEBAND BIT(4) | |
753 | ||
754 | #define REG_CCK0_AFE_SETTING 0x0a04 | |
755 | ||
756 | #define REG_CONFIG_ANT_A 0x0b68 | |
757 | #define REG_CONFIG_ANT_B 0x0b6c | |
758 | ||
759 | #define REG_OFDM0_TRX_PATH_ENABLE 0x0c04 | |
760 | #define OFDM_RF_PATH_RX_MASK 0x0f | |
761 | #define OFDM_RF_PATH_RX_A BIT(0) | |
762 | #define OFDM_RF_PATH_RX_B BIT(1) | |
763 | #define OFDM_RF_PATH_RX_C BIT(2) | |
764 | #define OFDM_RF_PATH_RX_D BIT(3) | |
765 | #define OFDM_RF_PATH_TX_MASK 0xf0 | |
766 | #define OFDM_RF_PATH_TX_A BIT(4) | |
767 | #define OFDM_RF_PATH_TX_B BIT(5) | |
768 | #define OFDM_RF_PATH_TX_C BIT(6) | |
769 | #define OFDM_RF_PATH_TX_D BIT(7) | |
770 | ||
771 | #define REG_OFDM0_TR_MUX_PAR 0x0c08 | |
772 | ||
773 | #define REG_OFDM0_XA_RX_IQ_IMBALANCE 0x0c14 | |
774 | #define REG_OFDM0_XB_RX_IQ_IMBALANCE 0x0c1c | |
775 | ||
776 | #define REG_OFDM0_ENERGY_CCA_THRES 0x0c4c | |
777 | ||
778 | #define REG_OFDM0_XA_AGC_CORE1 0x0c50 | |
779 | #define REG_OFDM0_XA_AGC_CORE2 0x0c54 | |
780 | #define REG_OFDM0_XB_AGC_CORE1 0x0c58 | |
781 | #define REG_OFDM0_XB_AGC_CORE2 0x0c5c | |
782 | #define REG_OFDM0_XC_AGC_CORE1 0x0c60 | |
783 | #define REG_OFDM0_XC_AGC_CORE2 0x0c64 | |
784 | #define REG_OFDM0_XD_AGC_CORE1 0x0c68 | |
785 | #define REG_OFDM0_XD_AGC_CORE2 0x0c6c | |
786 | #define OFDM0_X_AGC_CORE1_IGI_MASK 0x0000007F | |
787 | ||
788 | #define REG_OFDM0_AGC_PARM1 0x0c70 | |
789 | ||
790 | #define REG_OFDM0_AGCR_SSI_TABLE 0x0c78 | |
791 | ||
792 | #define REG_OFDM0_XA_TX_IQ_IMBALANCE 0x0c80 | |
793 | #define REG_OFDM0_XB_TX_IQ_IMBALANCE 0x0c88 | |
794 | #define REG_OFDM0_XC_TX_IQ_IMBALANCE 0x0c90 | |
795 | #define REG_OFDM0_XD_TX_IQ_IMBALANCE 0x0c98 | |
796 | ||
797 | #define REG_OFDM0_XC_TX_AFE 0x0c94 | |
798 | #define REG_OFDM0_XD_TX_AFE 0x0c9c | |
799 | ||
800 | #define REG_OFDM0_RX_IQ_EXT_ANTA 0x0ca0 | |
801 | ||
802 | #define REG_OFDM1_LSTF 0x0d00 | |
803 | #define OFDM_LSTF_PRIME_CH_LOW BIT(10) | |
804 | #define OFDM_LSTF_PRIME_CH_HIGH BIT(11) | |
805 | #define OFDM_LSTF_PRIME_CH_MASK (OFDM_LSTF_PRIME_CH_LOW | \ | |
806 | OFDM_LSTF_PRIME_CH_HIGH) | |
807 | #define OFDM_LSTF_CONTINUE_TX BIT(28) | |
808 | #define OFDM_LSTF_SINGLE_CARRIER BIT(29) | |
809 | #define OFDM_LSTF_SINGLE_TONE BIT(30) | |
810 | #define OFDM_LSTF_MASK 0x70000000 | |
811 | ||
812 | #define REG_OFDM1_TRX_PATH_ENABLE 0x0d04 | |
813 | ||
814 | #define REG_TX_AGC_A_RATE18_06 0x0e00 | |
815 | #define REG_TX_AGC_A_RATE54_24 0x0e04 | |
816 | #define REG_TX_AGC_A_CCK1_MCS32 0x0e08 | |
817 | #define REG_TX_AGC_A_MCS03_MCS00 0x0e10 | |
818 | #define REG_TX_AGC_A_MCS07_MCS04 0x0e14 | |
819 | #define REG_TX_AGC_A_MCS11_MCS08 0x0e18 | |
820 | #define REG_TX_AGC_A_MCS15_MCS12 0x0e1c | |
821 | ||
822 | #define REG_FPGA0_IQK 0x0e28 | |
823 | ||
824 | #define REG_TX_IQK_TONE_A 0x0e30 | |
825 | #define REG_RX_IQK_TONE_A 0x0e34 | |
826 | #define REG_TX_IQK_PI_A 0x0e38 | |
827 | #define REG_RX_IQK_PI_A 0x0e3c | |
828 | ||
829 | #define REG_TX_IQK 0x0e40 | |
830 | #define REG_RX_IQK 0x0e44 | |
831 | #define REG_IQK_AGC_PTS 0x0e48 | |
832 | #define REG_IQK_AGC_RSP 0x0e4c | |
833 | #define REG_TX_IQK_TONE_B 0x0e50 | |
834 | #define REG_RX_IQK_TONE_B 0x0e54 | |
835 | #define REG_TX_IQK_PI_B 0x0e58 | |
836 | #define REG_RX_IQK_PI_B 0x0e5c | |
837 | #define REG_IQK_AGC_CONT 0x0e60 | |
838 | ||
839 | #define REG_BLUETOOTH 0x0e6c | |
840 | #define REG_RX_WAIT_CCA 0x0e70 | |
841 | #define REG_TX_CCK_RFON 0x0e74 | |
842 | #define REG_TX_CCK_BBON 0x0e78 | |
843 | #define REG_TX_OFDM_RFON 0x0e7c | |
844 | #define REG_TX_OFDM_BBON 0x0e80 | |
845 | #define REG_TX_TO_RX 0x0e84 | |
846 | #define REG_TX_TO_TX 0x0e88 | |
847 | #define REG_RX_CCK 0x0e8c | |
848 | ||
849 | #define REG_TX_POWER_BEFORE_IQK_A 0x0e94 | |
850 | #define REG_TX_POWER_AFTER_IQK_A 0x0e9c | |
851 | ||
852 | #define REG_RX_POWER_BEFORE_IQK_A 0x0ea0 | |
853 | #define REG_RX_POWER_BEFORE_IQK_A_2 0x0ea4 | |
854 | #define REG_RX_POWER_AFTER_IQK_A 0x0ea8 | |
855 | #define REG_RX_POWER_AFTER_IQK_A_2 0x0eac | |
856 | ||
857 | #define REG_TX_POWER_BEFORE_IQK_B 0x0eb4 | |
858 | #define REG_TX_POWER_AFTER_IQK_B 0x0ebc | |
859 | ||
860 | #define REG_RX_POWER_BEFORE_IQK_B 0x0ec0 | |
861 | #define REG_RX_POWER_BEFORE_IQK_B_2 0x0ec4 | |
862 | #define REG_RX_POWER_AFTER_IQK_B 0x0ec8 | |
863 | #define REG_RX_POWER_AFTER_IQK_B_2 0x0ecc | |
864 | ||
865 | #define REG_RX_OFDM 0x0ed0 | |
866 | #define REG_RX_WAIT_RIFS 0x0ed4 | |
867 | #define REG_RX_TO_RX 0x0ed8 | |
868 | #define REG_STANDBY 0x0edc | |
869 | #define REG_SLEEP 0x0ee0 | |
870 | #define REG_PMPD_ANAEN 0x0eec | |
871 | ||
872 | #define REG_FW_START_ADDRESS 0x1000 | |
873 | ||
874 | #define REG_USB_INFO 0xfe17 | |
875 | #define REG_USB_HIMR 0xfe38 | |
876 | #define USB_HIMR_TIMEOUT2 BIT(31) | |
877 | #define USB_HIMR_TIMEOUT1 BIT(30) | |
878 | #define USB_HIMR_PSTIMEOUT BIT(29) | |
879 | #define USB_HIMR_GTINT4 BIT(28) | |
880 | #define USB_HIMR_GTINT3 BIT(27) | |
881 | #define USB_HIMR_TXBCNERR BIT(26) | |
882 | #define USB_HIMR_TXBCNOK BIT(25) | |
883 | #define USB_HIMR_TSF_BIT32_TOGGLE BIT(24) | |
884 | #define USB_HIMR_BCNDMAINT3 BIT(23) | |
885 | #define USB_HIMR_BCNDMAINT2 BIT(22) | |
886 | #define USB_HIMR_BCNDMAINT1 BIT(21) | |
887 | #define USB_HIMR_BCNDMAINT0 BIT(20) | |
888 | #define USB_HIMR_BCNDOK3 BIT(19) | |
889 | #define USB_HIMR_BCNDOK2 BIT(18) | |
890 | #define USB_HIMR_BCNDOK1 BIT(17) | |
891 | #define USB_HIMR_BCNDOK0 BIT(16) | |
892 | #define USB_HIMR_HSISR_IND BIT(15) | |
893 | #define USB_HIMR_BCNDMAINT_E BIT(14) | |
894 | /* RSVD BIT(13) */ | |
895 | #define USB_HIMR_CTW_END BIT(12) | |
896 | /* RSVD BIT(11) */ | |
897 | #define USB_HIMR_C2HCMD BIT(10) | |
898 | #define USB_HIMR_CPWM2 BIT(9) | |
899 | #define USB_HIMR_CPWM BIT(8) | |
900 | #define USB_HIMR_HIGHDOK BIT(7) /* High Queue DMA OK | |
901 | Interrupt */ | |
902 | #define USB_HIMR_MGNTDOK BIT(6) /* Management Queue DMA OK | |
903 | Interrupt */ | |
904 | #define USB_HIMR_BKDOK BIT(5) /* AC_BK DMA OK Interrupt */ | |
905 | #define USB_HIMR_BEDOK BIT(4) /* AC_BE DMA OK Interrupt */ | |
906 | #define USB_HIMR_VIDOK BIT(3) /* AC_VI DMA OK Interrupt */ | |
907 | #define USB_HIMR_VODOK BIT(2) /* AC_VO DMA Interrupt */ | |
908 | #define USB_HIMR_RDU BIT(1) /* Receive Descriptor | |
909 | Unavailable */ | |
910 | #define USB_HIMR_ROK BIT(0) /* Receive DMA OK Interrupt */ | |
911 | ||
912 | #define REG_USB_SPECIAL_OPTION 0xfe55 | |
913 | #define REG_USB_DMA_AGG_TO 0xfe5b | |
914 | #define REG_USB_AGG_TO 0xfe5c | |
915 | #define REG_USB_AGG_TH 0xfe5d | |
916 | ||
917 | #define REG_NORMAL_SIE_VID 0xfe60 /* 0xfe60 - 0xfe61 */ | |
918 | #define REG_NORMAL_SIE_PID 0xfe62 /* 0xfe62 - 0xfe63 */ | |
919 | #define REG_NORMAL_SIE_OPTIONAL 0xfe64 | |
920 | #define REG_NORMAL_SIE_EP 0xfe65 /* 0xfe65 - 0xfe67 */ | |
921 | #define REG_NORMAL_SIE_EP_TX 0xfe66 | |
922 | #define NORMAL_SIE_EP_TX_HIGH_MASK 0x000f | |
923 | #define NORMAL_SIE_EP_TX_NORMAL_MASK 0x00f0 | |
924 | #define NORMAL_SIE_EP_TX_LOW_MASK 0x0f00 | |
925 | ||
926 | #define REG_NORMAL_SIE_PHY 0xfe68 /* 0xfe68 - 0xfe6b */ | |
927 | #define REG_NORMAL_SIE_OPTIONAL2 0xfe6c | |
928 | #define REG_NORMAL_SIE_GPS_EP 0xfe6d /* RTL8723 only */ | |
929 | #define REG_NORMAL_SIE_MAC_ADDR 0xfe70 /* 0xfe70 - 0xfe75 */ | |
930 | #define REG_NORMAL_SIE_STRING 0xfe80 /* 0xfe80 - 0xfedf */ | |
931 | ||
932 | /* RF6052 registers */ | |
933 | #define RF6052_REG_AC 0x00 | |
934 | #define RF6052_REG_IQADJ_G1 0x01 | |
935 | #define RF6052_REG_IQADJ_G2 0x02 | |
936 | #define RF6052_REG_BS_PA_APSET_G1_G4 0x03 | |
937 | #define RF6052_REG_BS_PA_APSET_G5_G8 0x04 | |
938 | #define RF6052_REG_POW_TRSW 0x05 | |
939 | #define RF6052_REG_GAIN_RX 0x06 | |
940 | #define RF6052_REG_GAIN_TX 0x07 | |
941 | #define RF6052_REG_TXM_IDAC 0x08 | |
942 | #define RF6052_REG_IPA_G 0x09 | |
943 | #define RF6052_REG_TXBIAS_G 0x0a | |
944 | #define RF6052_REG_TXPA_AG 0x0b | |
945 | #define RF6052_REG_IPA_A 0x0c | |
946 | #define RF6052_REG_TXBIAS_A 0x0d | |
947 | #define RF6052_REG_BS_PA_APSET_G9_G11 0x0e | |
948 | #define RF6052_REG_BS_IQGEN 0x0f | |
949 | #define RF6052_REG_MODE1 0x10 | |
950 | #define RF6052_REG_MODE2 0x11 | |
951 | #define RF6052_REG_RX_AGC_HP 0x12 | |
952 | #define RF6052_REG_TX_AGC 0x13 | |
953 | #define RF6052_REG_BIAS 0x14 | |
954 | #define RF6052_REG_IPA 0x15 | |
955 | #define RF6052_REG_TXBIAS 0x16 | |
956 | #define RF6052_REG_POW_ABILITY 0x17 | |
957 | #define RF6052_REG_MODE_AG 0x18 /* RF channel and BW switch */ | |
958 | #define MODE_AG_CHANNEL_MASK 0x3ff | |
959 | #define MODE_AG_CHANNEL_20MHZ BIT(10) | |
960 | ||
961 | #define RF6052_REG_TOP 0x19 | |
962 | #define RF6052_REG_RX_G1 0x1a | |
963 | #define RF6052_REG_RX_G2 0x1b | |
964 | #define RF6052_REG_RX_BB2 0x1c | |
965 | #define RF6052_REG_RX_BB1 0x1d | |
966 | #define RF6052_REG_RCK1 0x1e | |
967 | #define RF6052_REG_RCK2 0x1f | |
968 | #define RF6052_REG_TX_G1 0x20 | |
969 | #define RF6052_REG_TX_G2 0x21 | |
970 | #define RF6052_REG_TX_G3 0x22 | |
971 | #define RF6052_REG_TX_BB1 0x23 | |
972 | #define RF6052_REG_T_METER 0x24 | |
973 | #define RF6052_REG_SYN_G1 0x25 /* RF TX Power control */ | |
974 | #define RF6052_REG_SYN_G2 0x26 /* RF TX Power control */ | |
975 | #define RF6052_REG_SYN_G3 0x27 /* RF TX Power control */ | |
976 | #define RF6052_REG_SYN_G4 0x28 /* RF TX Power control */ | |
977 | #define RF6052_REG_SYN_G5 0x29 /* RF TX Power control */ | |
978 | #define RF6052_REG_SYN_G6 0x2a /* RF TX Power control */ | |
979 | #define RF6052_REG_SYN_G7 0x2b /* RF TX Power control */ | |
980 | #define RF6052_REG_SYN_G8 0x2c /* RF TX Power control */ | |
981 | ||
982 | #define RF6052_REG_RCK_OS 0x30 /* RF TX PA control */ | |
983 | ||
984 | #define RF6052_REG_TXPA_G1 0x31 /* RF TX PA control */ | |
985 | #define RF6052_REG_TXPA_G2 0x32 /* RF TX PA control */ | |
986 | #define RF6052_REG_TXPA_G3 0x33 /* RF TX PA control */ |