kcmp: make it depend on CHECKPOINT_RESTORE
[deliverable/linux.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
5a0e3ad6 15#include <linux/slab.h>
1da177e4
LT
16#include <linux/module.h>
17#include <linux/spinlock.h>
4e57b681 18#include <linux/string.h>
229f5afd 19#include <linux/log2.h>
7d715a6c 20#include <linux/pci-aspm.h>
c300bd2f 21#include <linux/pm_wakeup.h>
8dd7f803 22#include <linux/interrupt.h>
32a9a682 23#include <linux/device.h>
b67ea761 24#include <linux/pm_runtime.h>
284f5f9d 25#include <asm-generic/pci-bridge.h>
32a9a682 26#include <asm/setup.h>
bc56b9e0 27#include "pci.h"
1da177e4 28
00240c38
AS
29const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
93177a74
RW
34int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
1ae861e6
RW
40unsigned int pci_pm_d3_delay;
41
df17e62e
MG
42static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
1ae861e6
RW
55static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
1da177e4 64
32a2eea7
JG
65#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
4516a618
AN
69#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
28760489
EB
75#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
5f39e670 81enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495 82
ac1aa47b
JB
83/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
15856ad5 89u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
ac1aa47b
JB
90u8 pci_cache_line_size;
91
96c55900
MS
92/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
6748dcc2
RW
98/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
1da177e4
LT
101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
96bde06a 108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
b918c62e 113 max = bus->busn_res.end;
1da177e4
LT
114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
b82db5ce 121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 122
1684f5dd
AM
123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
687d5fe3
ME
139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
24a4e377
RD
143{
144 u8 id;
24a4e377 145
687d5fe3 146 while ((*ttl)--) {
24a4e377
RD
147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
687d5fe3
ME
162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
24a4e377
RD
170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
d3bac118
ME
177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
1da177e4
LT
179{
180 u16 status;
1da177e4
LT
181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 189 return PCI_CAPABILITY_LIST;
1da177e4 190 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 191 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
192 default:
193 return 0;
194 }
d3bac118
ME
195
196 return 0;
1da177e4
LT
197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
d3bac118
ME
220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
1da177e4
LT
227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
d3bac118 244 int pos;
1da177e4
LT
245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
d3bac118
ME
249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
1da177e4
LT
254}
255
256/**
44a9a36f 257 * pci_find_next_ext_capability - Find an extended capability
1da177e4 258 * @dev: PCI device to query
44a9a36f 259 * @start: address at which to start looking (0 to start at beginning of list)
1da177e4
LT
260 * @cap: capability code
261 *
44a9a36f 262 * Returns the address of the next matching extended capability structure
1da177e4 263 * within the device's PCI configuration space or 0 if the device does
44a9a36f
BH
264 * not support it. Some capabilities can occur several times, e.g., the
265 * vendor-specific capability, and this provides a way to find them all.
1da177e4 266 */
44a9a36f 267int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
1da177e4
LT
268{
269 u32 header;
557848c3
ZY
270 int ttl;
271 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 272
557848c3
ZY
273 /* minimum 8 bytes per capability */
274 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
275
276 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
277 return 0;
278
44a9a36f
BH
279 if (start)
280 pos = start;
281
1da177e4
LT
282 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 /*
286 * If we have no capabilities, this is indicated by cap ID,
287 * cap version and next pointer all being 0.
288 */
289 if (header == 0)
290 return 0;
291
292 while (ttl-- > 0) {
44a9a36f 293 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
1da177e4
LT
294 return pos;
295
296 pos = PCI_EXT_CAP_NEXT(header);
557848c3 297 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
298 break;
299
300 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
301 break;
302 }
303
304 return 0;
305}
44a9a36f
BH
306EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
307
308/**
309 * pci_find_ext_capability - Find an extended capability
310 * @dev: PCI device to query
311 * @cap: capability code
312 *
313 * Returns the address of the requested extended capability structure
314 * within the device's PCI configuration space or 0 if the device does
315 * not support it. Possible values for @cap:
316 *
317 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
318 * %PCI_EXT_CAP_ID_VC Virtual Channel
319 * %PCI_EXT_CAP_ID_DSN Device Serial Number
320 * %PCI_EXT_CAP_ID_PWR Power Budgeting
321 */
322int pci_find_ext_capability(struct pci_dev *dev, int cap)
323{
324 return pci_find_next_ext_capability(dev, 0, cap);
325}
3a720d72 326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 327
687d5fe3
ME
328static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
329{
330 int rc, ttl = PCI_FIND_CAP_TTL;
331 u8 cap, mask;
332
333 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
334 mask = HT_3BIT_CAP_MASK;
335 else
336 mask = HT_5BIT_CAP_MASK;
337
338 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
339 PCI_CAP_ID_HT, &ttl);
340 while (pos) {
341 rc = pci_read_config_byte(dev, pos + 3, &cap);
342 if (rc != PCIBIOS_SUCCESSFUL)
343 return 0;
344
345 if ((cap & mask) == ht_cap)
346 return pos;
347
47a4d5be
BG
348 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
349 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
350 PCI_CAP_ID_HT, &ttl);
351 }
352
353 return 0;
354}
355/**
356 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
357 * @dev: PCI device to query
358 * @pos: Position from which to continue searching
359 * @ht_cap: Hypertransport capability code
360 *
361 * To be used in conjunction with pci_find_ht_capability() to search for
362 * all capabilities matching @ht_cap. @pos should always be a value returned
363 * from pci_find_ht_capability().
364 *
365 * NB. To be 100% safe against broken PCI devices, the caller should take
366 * steps to avoid an infinite loop.
367 */
368int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
369{
370 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
371}
372EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
373
374/**
375 * pci_find_ht_capability - query a device's Hypertransport capabilities
376 * @dev: PCI device to query
377 * @ht_cap: Hypertransport capability code
378 *
379 * Tell if a device supports a given Hypertransport capability.
380 * Returns an address within the device's PCI configuration space
381 * or 0 in case the device does not support the request capability.
382 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
383 * which has a Hypertransport capability matching @ht_cap.
384 */
385int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
386{
387 int pos;
388
389 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
390 if (pos)
391 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
392
393 return pos;
394}
395EXPORT_SYMBOL_GPL(pci_find_ht_capability);
396
1da177e4
LT
397/**
398 * pci_find_parent_resource - return resource region of parent bus of given region
399 * @dev: PCI device structure contains resources to be searched
400 * @res: child resource record for which parent is sought
401 *
402 * For given resource region of given device, return the resource
403 * region of parent bus the given region is contained in or where
404 * it should be allocated from.
405 */
406struct resource *
407pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
408{
409 const struct pci_bus *bus = dev->bus;
410 int i;
89a74ecc 411 struct resource *best = NULL, *r;
1da177e4 412
89a74ecc 413 pci_bus_for_each_resource(bus, r, i) {
1da177e4
LT
414 if (!r)
415 continue;
416 if (res->start && !(res->start >= r->start && res->end <= r->end))
417 continue; /* Not contained */
418 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
419 continue; /* Wrong type */
420 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
421 return r; /* Exact match */
8c8def26
LT
422 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
423 if (r->flags & IORESOURCE_PREFETCH)
424 continue;
425 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
426 if (!best)
427 best = r;
1da177e4
LT
428 }
429 return best;
430}
431
064b53db
JL
432/**
433 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
434 * @dev: PCI device to have its BARs restored
435 *
436 * Restore the BAR values for a given device, so as to make it
437 * accessible by its driver.
438 */
ad668599 439static void
064b53db
JL
440pci_restore_bars(struct pci_dev *dev)
441{
bc5f5a82 442 int i;
064b53db 443
bc5f5a82 444 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 445 pci_update_resource(dev, i);
064b53db
JL
446}
447
961d9120
RW
448static struct pci_platform_pm_ops *pci_platform_pm;
449
450int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
451{
eb9d0fe4 452 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
d2e5f0c1 453 || !ops->sleep_wake)
961d9120
RW
454 return -EINVAL;
455 pci_platform_pm = ops;
456 return 0;
457}
458
459static inline bool platform_pci_power_manageable(struct pci_dev *dev)
460{
461 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
462}
463
464static inline int platform_pci_set_power_state(struct pci_dev *dev,
465 pci_power_t t)
466{
467 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
468}
469
470static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
471{
472 return pci_platform_pm ?
473 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
474}
8f7020d3 475
eb9d0fe4
RW
476static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
477{
478 return pci_platform_pm ?
479 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
480}
481
b67ea761
RW
482static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
483{
484 return pci_platform_pm ?
485 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
486}
487
1da177e4 488/**
44e4e66e
RW
489 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
490 * given PCI device
491 * @dev: PCI device to handle.
44e4e66e 492 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 493 *
44e4e66e
RW
494 * RETURN VALUE:
495 * -EINVAL if the requested state is invalid.
496 * -EIO if device does not support PCI PM or its PM capabilities register has a
497 * wrong version, or device doesn't support the requested state.
498 * 0 if device already is in the requested state.
499 * 0 if device's power state has been successfully changed.
1da177e4 500 */
f00a20ef 501static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 502{
337001b6 503 u16 pmcsr;
44e4e66e 504 bool need_restore = false;
1da177e4 505
4a865905
RW
506 /* Check if we're already there */
507 if (dev->current_state == state)
508 return 0;
509
337001b6 510 if (!dev->pm_cap)
cca03dec
AL
511 return -EIO;
512
44e4e66e
RW
513 if (state < PCI_D0 || state > PCI_D3hot)
514 return -EINVAL;
515
1da177e4
LT
516 /* Validate current state:
517 * Can enter D0 from any state, but if we can only go deeper
518 * to sleep if we're already in a low power state
519 */
4a865905 520 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
44e4e66e 521 && dev->current_state > state) {
80ccba11
BH
522 dev_err(&dev->dev, "invalid power transition "
523 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 524 return -EINVAL;
44e4e66e 525 }
1da177e4 526
1da177e4 527 /* check if this device supports the desired state */
337001b6
RW
528 if ((state == PCI_D1 && !dev->d1_support)
529 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 530 return -EIO;
1da177e4 531
337001b6 532 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 533
32a36585 534 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
535 * This doesn't affect PME_Status, disables PME_En, and
536 * sets PowerState to 0.
537 */
32a36585 538 switch (dev->current_state) {
d3535fbb
JL
539 case PCI_D0:
540 case PCI_D1:
541 case PCI_D2:
542 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
543 pmcsr |= state;
544 break;
f62795f1
RW
545 case PCI_D3hot:
546 case PCI_D3cold:
32a36585
JL
547 case PCI_UNKNOWN: /* Boot-up */
548 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
f00a20ef 549 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 550 need_restore = true;
32a36585 551 /* Fall-through: force to D0 */
32a36585 552 default:
d3535fbb 553 pmcsr = 0;
32a36585 554 break;
1da177e4
LT
555 }
556
557 /* enter specified state */
337001b6 558 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
559
560 /* Mandatory power management transition delays */
561 /* see PCI PM 1.1 5.6.1 table 18 */
562 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1ae861e6 563 pci_dev_d3_sleep(dev);
1da177e4 564 else if (state == PCI_D2 || dev->current_state == PCI_D2)
aa8c6c93 565 udelay(PCI_PM_D2_DELAY);
1da177e4 566
e13cdbd7
RW
567 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
568 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
569 if (dev->current_state != state && printk_ratelimit())
570 dev_info(&dev->dev, "Refused to change power state, "
571 "currently in D%d\n", dev->current_state);
064b53db 572
448bd857
HY
573 /*
574 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
064b53db
JL
575 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
576 * from D3hot to D0 _may_ perform an internal reset, thereby
577 * going to "D0 Uninitialized" rather than "D0 Initialized".
578 * For example, at least some versions of the 3c905B and the
579 * 3c556B exhibit this behaviour.
580 *
581 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
582 * devices in a D3hot state at boot. Consequently, we need to
583 * restore at least the BARs so that the device will be
584 * accessible to its driver.
585 */
586 if (need_restore)
587 pci_restore_bars(dev);
588
f00a20ef 589 if (dev->bus->self)
7d715a6c
SL
590 pcie_aspm_pm_state_change(dev->bus->self);
591
1da177e4
LT
592 return 0;
593}
594
44e4e66e
RW
595/**
596 * pci_update_current_state - Read PCI power state of given device from its
597 * PCI PM registers and cache it
598 * @dev: PCI device to handle.
f06fc0b6 599 * @state: State to cache in case the device doesn't have the PM capability
44e4e66e 600 */
73410429 601void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 602{
337001b6 603 if (dev->pm_cap) {
44e4e66e
RW
604 u16 pmcsr;
605
448bd857
HY
606 /*
607 * Configuration space is not accessible for device in
608 * D3cold, so just keep or set D3cold for safety
609 */
610 if (dev->current_state == PCI_D3cold)
611 return;
612 if (state == PCI_D3cold) {
613 dev->current_state = PCI_D3cold;
614 return;
615 }
337001b6 616 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 617 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
618 } else {
619 dev->current_state = state;
44e4e66e
RW
620 }
621}
622
db288c9c
RW
623/**
624 * pci_power_up - Put the given device into D0 forcibly
625 * @dev: PCI device to power up
626 */
627void pci_power_up(struct pci_dev *dev)
628{
629 if (platform_pci_power_manageable(dev))
630 platform_pci_set_power_state(dev, PCI_D0);
631
632 pci_raw_set_power_state(dev, PCI_D0);
633 pci_update_current_state(dev, PCI_D0);
634}
635
0e5dd46b
RW
636/**
637 * pci_platform_power_transition - Use platform to change device power state
638 * @dev: PCI device to handle.
639 * @state: State to put the device into.
640 */
641static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
642{
643 int error;
644
645 if (platform_pci_power_manageable(dev)) {
646 error = platform_pci_set_power_state(dev, state);
647 if (!error)
648 pci_update_current_state(dev, state);
b51306c6
AH
649 /* Fall back to PCI_D0 if native PM is not supported */
650 if (!dev->pm_cap)
651 dev->current_state = PCI_D0;
0e5dd46b
RW
652 } else {
653 error = -ENODEV;
654 /* Fall back to PCI_D0 if native PM is not supported */
b3bad72e
RW
655 if (!dev->pm_cap)
656 dev->current_state = PCI_D0;
0e5dd46b
RW
657 }
658
659 return error;
660}
661
662/**
663 * __pci_start_power_transition - Start power transition of a PCI device
664 * @dev: PCI device to handle.
665 * @state: State to put the device into.
666 */
667static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
668{
448bd857 669 if (state == PCI_D0) {
0e5dd46b 670 pci_platform_power_transition(dev, PCI_D0);
448bd857
HY
671 /*
672 * Mandatory power management transition delays, see
673 * PCI Express Base Specification Revision 2.0 Section
674 * 6.6.1: Conventional Reset. Do not delay for
675 * devices powered on/off by corresponding bridge,
676 * because have already delayed for the bridge.
677 */
678 if (dev->runtime_d3cold) {
679 msleep(dev->d3cold_delay);
680 /*
681 * When powering on a bridge from D3cold, the
682 * whole hierarchy may be powered on into
683 * D0uninitialized state, resume them to give
684 * them a chance to suspend again
685 */
686 pci_wakeup_bus(dev->subordinate);
687 }
688 }
689}
690
691/**
692 * __pci_dev_set_current_state - Set current state of a PCI device
693 * @dev: Device to handle
694 * @data: pointer to state to be set
695 */
696static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
697{
698 pci_power_t state = *(pci_power_t *)data;
699
700 dev->current_state = state;
701 return 0;
702}
703
704/**
705 * __pci_bus_set_current_state - Walk given bus and set current state of devices
706 * @bus: Top bus of the subtree to walk.
707 * @state: state to be set
708 */
709static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
710{
711 if (bus)
712 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
0e5dd46b
RW
713}
714
715/**
716 * __pci_complete_power_transition - Complete power transition of a PCI device
717 * @dev: PCI device to handle.
718 * @state: State to put the device into.
719 *
720 * This function should not be called directly by device drivers.
721 */
722int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
723{
448bd857
HY
724 int ret;
725
db288c9c 726 if (state <= PCI_D0)
448bd857
HY
727 return -EINVAL;
728 ret = pci_platform_power_transition(dev, state);
729 /* Power off the bridge may power off the whole hierarchy */
730 if (!ret && state == PCI_D3cold)
731 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
732 return ret;
0e5dd46b
RW
733}
734EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
735
44e4e66e
RW
736/**
737 * pci_set_power_state - Set the power state of a PCI device
738 * @dev: PCI device to handle.
739 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
740 *
877d0310 741 * Transition a device to a new power state, using the platform firmware and/or
44e4e66e
RW
742 * the device's PCI PM registers.
743 *
744 * RETURN VALUE:
745 * -EINVAL if the requested state is invalid.
746 * -EIO if device does not support PCI PM or its PM capabilities register has a
747 * wrong version, or device doesn't support the requested state.
748 * 0 if device already is in the requested state.
749 * 0 if device's power state has been successfully changed.
750 */
751int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
752{
337001b6 753 int error;
44e4e66e
RW
754
755 /* bound the state we're entering */
448bd857
HY
756 if (state > PCI_D3cold)
757 state = PCI_D3cold;
44e4e66e
RW
758 else if (state < PCI_D0)
759 state = PCI_D0;
760 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
761 /*
762 * If the device or the parent bridge do not support PCI PM,
763 * ignore the request if we're doing anything other than putting
764 * it into D0 (which would only happen on boot).
765 */
766 return 0;
767
db288c9c
RW
768 /* Check if we're already there */
769 if (dev->current_state == state)
770 return 0;
771
0e5dd46b
RW
772 __pci_start_power_transition(dev, state);
773
979b1791
AC
774 /* This device is quirked not to be put into D3, so
775 don't put it in D3 */
448bd857 776 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
979b1791 777 return 0;
44e4e66e 778
448bd857
HY
779 /*
780 * To put device in D3cold, we put device into D3hot in native
781 * way, then put device into D3cold with platform ops
782 */
783 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
784 PCI_D3hot : state);
44e4e66e 785
0e5dd46b
RW
786 if (!__pci_complete_power_transition(dev, state))
787 error = 0;
1a680b7c
NC
788 /*
789 * When aspm_policy is "powersave" this call ensures
790 * that ASPM is configured.
791 */
792 if (!error && dev->bus->self)
793 pcie_aspm_powersave_config_link(dev->bus->self);
44e4e66e
RW
794
795 return error;
796}
797
1da177e4
LT
798/**
799 * pci_choose_state - Choose the power state of a PCI device
800 * @dev: PCI device to be suspended
801 * @state: target sleep state for the whole system. This is the value
802 * that is passed to suspend() function.
803 *
804 * Returns PCI power state suitable for given device and given system
805 * message.
806 */
807
808pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
809{
ab826ca4 810 pci_power_t ret;
0f64474b 811
1da177e4
LT
812 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
813 return PCI_D0;
814
961d9120
RW
815 ret = platform_pci_choose_state(dev);
816 if (ret != PCI_POWER_ERROR)
817 return ret;
ca078bae
PM
818
819 switch (state.event) {
820 case PM_EVENT_ON:
821 return PCI_D0;
822 case PM_EVENT_FREEZE:
b887d2e6
DB
823 case PM_EVENT_PRETHAW:
824 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 825 case PM_EVENT_SUSPEND:
3a2d5b70 826 case PM_EVENT_HIBERNATE:
ca078bae 827 return PCI_D3hot;
1da177e4 828 default:
80ccba11
BH
829 dev_info(&dev->dev, "unrecognized suspend event %d\n",
830 state.event);
1da177e4
LT
831 BUG();
832 }
833 return PCI_D0;
834}
835
836EXPORT_SYMBOL(pci_choose_state);
837
89858517
YZ
838#define PCI_EXP_SAVE_REGS 7
839
1b6b8ce2 840
34a4876e
YL
841static struct pci_cap_saved_state *pci_find_saved_cap(
842 struct pci_dev *pci_dev, char cap)
843{
844 struct pci_cap_saved_state *tmp;
845 struct hlist_node *pos;
846
847 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
848 if (tmp->cap.cap_nr == cap)
849 return tmp;
850 }
851 return NULL;
852}
853
b56a5a23
MT
854static int pci_save_pcie_state(struct pci_dev *dev)
855{
59875ae4 856 int i = 0;
b56a5a23
MT
857 struct pci_cap_saved_state *save_state;
858 u16 *cap;
859
59875ae4 860 if (!pci_is_pcie(dev))
b56a5a23
MT
861 return 0;
862
9f35575d 863 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 864 if (!save_state) {
e496b617 865 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
b56a5a23
MT
866 return -ENOMEM;
867 }
63f4898a 868
59875ae4
JL
869 cap = (u16 *)&save_state->cap.data[0];
870 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
871 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
872 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
873 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
874 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
875 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
876 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
9cb604ed 877
b56a5a23
MT
878 return 0;
879}
880
881static void pci_restore_pcie_state(struct pci_dev *dev)
882{
59875ae4 883 int i = 0;
b56a5a23
MT
884 struct pci_cap_saved_state *save_state;
885 u16 *cap;
886
887 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
59875ae4 888 if (!save_state)
9cb604ed
MS
889 return;
890
59875ae4
JL
891 cap = (u16 *)&save_state->cap.data[0];
892 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
893 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
894 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
895 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
896 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
897 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
898 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
b56a5a23
MT
899}
900
cc692a5f
SH
901
902static int pci_save_pcix_state(struct pci_dev *dev)
903{
63f4898a 904 int pos;
cc692a5f 905 struct pci_cap_saved_state *save_state;
cc692a5f
SH
906
907 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
908 if (pos <= 0)
909 return 0;
910
f34303de 911 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 912 if (!save_state) {
e496b617 913 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
cc692a5f
SH
914 return -ENOMEM;
915 }
cc692a5f 916
24a4742f
AW
917 pci_read_config_word(dev, pos + PCI_X_CMD,
918 (u16 *)save_state->cap.data);
63f4898a 919
cc692a5f
SH
920 return 0;
921}
922
923static void pci_restore_pcix_state(struct pci_dev *dev)
924{
925 int i = 0, pos;
926 struct pci_cap_saved_state *save_state;
927 u16 *cap;
928
929 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
930 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
931 if (!save_state || pos <= 0)
932 return;
24a4742f 933 cap = (u16 *)&save_state->cap.data[0];
cc692a5f
SH
934
935 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
936}
937
938
1da177e4
LT
939/**
940 * pci_save_state - save the PCI configuration space of a device before suspending
941 * @dev: - PCI device that we're dealing with
1da177e4
LT
942 */
943int
944pci_save_state(struct pci_dev *dev)
945{
946 int i;
947 /* XXX: 100% dword access ok here? */
948 for (i = 0; i < 16; i++)
9e0b5b2c 949 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
aa8c6c93 950 dev->state_saved = true;
b56a5a23
MT
951 if ((i = pci_save_pcie_state(dev)) != 0)
952 return i;
cc692a5f
SH
953 if ((i = pci_save_pcix_state(dev)) != 0)
954 return i;
1da177e4
LT
955 return 0;
956}
957
ebfc5b80
RW
958static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
959 u32 saved_val, int retry)
960{
961 u32 val;
962
963 pci_read_config_dword(pdev, offset, &val);
964 if (val == saved_val)
965 return;
966
967 for (;;) {
968 dev_dbg(&pdev->dev, "restoring config space at offset "
969 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
970 pci_write_config_dword(pdev, offset, saved_val);
971 if (retry-- <= 0)
972 return;
973
974 pci_read_config_dword(pdev, offset, &val);
975 if (val == saved_val)
976 return;
977
978 mdelay(1);
979 }
980}
981
a6cb9ee7
RW
982static void pci_restore_config_space_range(struct pci_dev *pdev,
983 int start, int end, int retry)
ebfc5b80
RW
984{
985 int index;
986
987 for (index = end; index >= start; index--)
988 pci_restore_config_dword(pdev, 4 * index,
989 pdev->saved_config_space[index],
990 retry);
991}
992
a6cb9ee7
RW
993static void pci_restore_config_space(struct pci_dev *pdev)
994{
995 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
996 pci_restore_config_space_range(pdev, 10, 15, 0);
997 /* Restore BARs before the command register. */
998 pci_restore_config_space_range(pdev, 4, 9, 10);
999 pci_restore_config_space_range(pdev, 0, 3, 0);
1000 } else {
1001 pci_restore_config_space_range(pdev, 0, 15, 0);
1002 }
1003}
1004
1da177e4
LT
1005/**
1006 * pci_restore_state - Restore the saved state of a PCI device
1007 * @dev: - PCI device that we're dealing with
1da177e4 1008 */
1d3c16a8 1009void pci_restore_state(struct pci_dev *dev)
1da177e4 1010{
c82f63e4 1011 if (!dev->state_saved)
1d3c16a8 1012 return;
4b77b0a2 1013
b56a5a23
MT
1014 /* PCI Express register must be restored first */
1015 pci_restore_pcie_state(dev);
1900ca13 1016 pci_restore_ats_state(dev);
b56a5a23 1017
a6cb9ee7 1018 pci_restore_config_space(dev);
ebfc5b80 1019
cc692a5f 1020 pci_restore_pcix_state(dev);
41017f0c 1021 pci_restore_msi_state(dev);
8c5cdb6a 1022 pci_restore_iov_state(dev);
8fed4b65 1023
4b77b0a2 1024 dev->state_saved = false;
1da177e4
LT
1025}
1026
ffbdd3f7
AW
1027struct pci_saved_state {
1028 u32 config_space[16];
1029 struct pci_cap_saved_data cap[0];
1030};
1031
1032/**
1033 * pci_store_saved_state - Allocate and return an opaque struct containing
1034 * the device saved state.
1035 * @dev: PCI device that we're dealing with
1036 *
1037 * Rerturn NULL if no state or error.
1038 */
1039struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1040{
1041 struct pci_saved_state *state;
1042 struct pci_cap_saved_state *tmp;
1043 struct pci_cap_saved_data *cap;
1044 struct hlist_node *pos;
1045 size_t size;
1046
1047 if (!dev->state_saved)
1048 return NULL;
1049
1050 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1051
1052 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1053 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1054
1055 state = kzalloc(size, GFP_KERNEL);
1056 if (!state)
1057 return NULL;
1058
1059 memcpy(state->config_space, dev->saved_config_space,
1060 sizeof(state->config_space));
1061
1062 cap = state->cap;
1063 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1064 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1065 memcpy(cap, &tmp->cap, len);
1066 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1067 }
1068 /* Empty cap_save terminates list */
1069
1070 return state;
1071}
1072EXPORT_SYMBOL_GPL(pci_store_saved_state);
1073
1074/**
1075 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1076 * @dev: PCI device that we're dealing with
1077 * @state: Saved state returned from pci_store_saved_state()
1078 */
1079int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1080{
1081 struct pci_cap_saved_data *cap;
1082
1083 dev->state_saved = false;
1084
1085 if (!state)
1086 return 0;
1087
1088 memcpy(dev->saved_config_space, state->config_space,
1089 sizeof(state->config_space));
1090
1091 cap = state->cap;
1092 while (cap->size) {
1093 struct pci_cap_saved_state *tmp;
1094
1095 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1096 if (!tmp || tmp->cap.size != cap->size)
1097 return -EINVAL;
1098
1099 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1100 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1101 sizeof(struct pci_cap_saved_data) + cap->size);
1102 }
1103
1104 dev->state_saved = true;
1105 return 0;
1106}
1107EXPORT_SYMBOL_GPL(pci_load_saved_state);
1108
1109/**
1110 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1111 * and free the memory allocated for it.
1112 * @dev: PCI device that we're dealing with
1113 * @state: Pointer to saved state returned from pci_store_saved_state()
1114 */
1115int pci_load_and_free_saved_state(struct pci_dev *dev,
1116 struct pci_saved_state **state)
1117{
1118 int ret = pci_load_saved_state(dev, *state);
1119 kfree(*state);
1120 *state = NULL;
1121 return ret;
1122}
1123EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1124
38cc1302
HS
1125static int do_pci_enable_device(struct pci_dev *dev, int bars)
1126{
1127 int err;
1128
1129 err = pci_set_power_state(dev, PCI_D0);
1130 if (err < 0 && err != -EIO)
1131 return err;
1132 err = pcibios_enable_device(dev, bars);
1133 if (err < 0)
1134 return err;
1135 pci_fixup_device(pci_fixup_enable, dev);
1136
1137 return 0;
1138}
1139
1140/**
0b62e13b 1141 * pci_reenable_device - Resume abandoned device
38cc1302
HS
1142 * @dev: PCI device to be resumed
1143 *
1144 * Note this function is a backend of pci_default_resume and is not supposed
1145 * to be called by normal code, write proper resume handler and use it instead.
1146 */
0b62e13b 1147int pci_reenable_device(struct pci_dev *dev)
38cc1302 1148{
296ccb08 1149 if (pci_is_enabled(dev))
38cc1302
HS
1150 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1151 return 0;
1152}
1153
b4b4fbba 1154static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
1da177e4
LT
1155{
1156 int err;
b718989d 1157 int i, bars = 0;
1da177e4 1158
97c145f7
JB
1159 /*
1160 * Power state could be unknown at this point, either due to a fresh
1161 * boot or a device removal call. So get the current power state
1162 * so that things like MSI message writing will behave as expected
1163 * (e.g. if the device really is in D0 at enable time).
1164 */
1165 if (dev->pm_cap) {
1166 u16 pmcsr;
1167 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1168 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1169 }
1170
cc7ba39b 1171 if (atomic_inc_return(&dev->enable_cnt) > 1)
9fb625c3
HS
1172 return 0; /* already enabled */
1173
497f16f2
YL
1174 /* only skip sriov related */
1175 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1176 if (dev->resource[i].flags & flags)
1177 bars |= (1 << i);
1178 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
b718989d
BH
1179 if (dev->resource[i].flags & flags)
1180 bars |= (1 << i);
1181
38cc1302 1182 err = do_pci_enable_device(dev, bars);
95a62965 1183 if (err < 0)
38cc1302 1184 atomic_dec(&dev->enable_cnt);
9fb625c3 1185 return err;
1da177e4
LT
1186}
1187
b718989d
BH
1188/**
1189 * pci_enable_device_io - Initialize a device for use with IO space
1190 * @dev: PCI device to be initialized
1191 *
1192 * Initialize device before it's used by a driver. Ask low-level code
1193 * to enable I/O resources. Wake up the device if it was suspended.
1194 * Beware, this function can fail.
1195 */
1196int pci_enable_device_io(struct pci_dev *dev)
1197{
b4b4fbba 1198 return pci_enable_device_flags(dev, IORESOURCE_IO);
b718989d
BH
1199}
1200
1201/**
1202 * pci_enable_device_mem - Initialize a device for use with Memory space
1203 * @dev: PCI device to be initialized
1204 *
1205 * Initialize device before it's used by a driver. Ask low-level code
1206 * to enable Memory resources. Wake up the device if it was suspended.
1207 * Beware, this function can fail.
1208 */
1209int pci_enable_device_mem(struct pci_dev *dev)
1210{
b4b4fbba 1211 return pci_enable_device_flags(dev, IORESOURCE_MEM);
b718989d
BH
1212}
1213
bae94d02
IPG
1214/**
1215 * pci_enable_device - Initialize device before it's used by a driver.
1216 * @dev: PCI device to be initialized
1217 *
1218 * Initialize device before it's used by a driver. Ask low-level code
1219 * to enable I/O and memory. Wake up the device if it was suspended.
1220 * Beware, this function can fail.
1221 *
1222 * Note we don't actually enable the device many times if we call
1223 * this function repeatedly (we just increment the count).
1224 */
1225int pci_enable_device(struct pci_dev *dev)
1226{
b4b4fbba 1227 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
1228}
1229
9ac7849e
TH
1230/*
1231 * Managed PCI resources. This manages device on/off, intx/msi/msix
1232 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1233 * there's no need to track it separately. pci_devres is initialized
1234 * when a device is enabled using managed PCI device enable interface.
1235 */
1236struct pci_devres {
7f375f32
TH
1237 unsigned int enabled:1;
1238 unsigned int pinned:1;
9ac7849e
TH
1239 unsigned int orig_intx:1;
1240 unsigned int restore_intx:1;
1241 u32 region_mask;
1242};
1243
1244static void pcim_release(struct device *gendev, void *res)
1245{
1246 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1247 struct pci_devres *this = res;
1248 int i;
1249
1250 if (dev->msi_enabled)
1251 pci_disable_msi(dev);
1252 if (dev->msix_enabled)
1253 pci_disable_msix(dev);
1254
1255 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1256 if (this->region_mask & (1 << i))
1257 pci_release_region(dev, i);
1258
1259 if (this->restore_intx)
1260 pci_intx(dev, this->orig_intx);
1261
7f375f32 1262 if (this->enabled && !this->pinned)
9ac7849e
TH
1263 pci_disable_device(dev);
1264}
1265
1266static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1267{
1268 struct pci_devres *dr, *new_dr;
1269
1270 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1271 if (dr)
1272 return dr;
1273
1274 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1275 if (!new_dr)
1276 return NULL;
1277 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1278}
1279
1280static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1281{
1282 if (pci_is_managed(pdev))
1283 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1284 return NULL;
1285}
1286
1287/**
1288 * pcim_enable_device - Managed pci_enable_device()
1289 * @pdev: PCI device to be initialized
1290 *
1291 * Managed pci_enable_device().
1292 */
1293int pcim_enable_device(struct pci_dev *pdev)
1294{
1295 struct pci_devres *dr;
1296 int rc;
1297
1298 dr = get_pci_dr(pdev);
1299 if (unlikely(!dr))
1300 return -ENOMEM;
b95d58ea
TH
1301 if (dr->enabled)
1302 return 0;
9ac7849e
TH
1303
1304 rc = pci_enable_device(pdev);
1305 if (!rc) {
1306 pdev->is_managed = 1;
7f375f32 1307 dr->enabled = 1;
9ac7849e
TH
1308 }
1309 return rc;
1310}
1311
1312/**
1313 * pcim_pin_device - Pin managed PCI device
1314 * @pdev: PCI device to pin
1315 *
1316 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1317 * driver detach. @pdev must have been enabled with
1318 * pcim_enable_device().
1319 */
1320void pcim_pin_device(struct pci_dev *pdev)
1321{
1322 struct pci_devres *dr;
1323
1324 dr = find_pci_dr(pdev);
7f375f32 1325 WARN_ON(!dr || !dr->enabled);
9ac7849e 1326 if (dr)
7f375f32 1327 dr->pinned = 1;
9ac7849e
TH
1328}
1329
eca0d467
MG
1330/*
1331 * pcibios_add_device - provide arch specific hooks when adding device dev
1332 * @dev: the PCI device being added
1333 *
1334 * Permits the platform to provide architecture specific functionality when
1335 * devices are added. This is the default implementation. Architecture
1336 * implementations can override this.
1337 */
1338int __weak pcibios_add_device (struct pci_dev *dev)
1339{
1340 return 0;
1341}
1342
1da177e4
LT
1343/**
1344 * pcibios_disable_device - disable arch specific PCI resources for device dev
1345 * @dev: the PCI device to disable
1346 *
1347 * Disables architecture specific PCI resources for the device. This
1348 * is the default implementation. Architecture implementations can
1349 * override this.
1350 */
d6d88c83 1351void __weak pcibios_disable_device (struct pci_dev *dev) {}
1da177e4 1352
fa58d305
RW
1353static void do_pci_disable_device(struct pci_dev *dev)
1354{
1355 u16 pci_command;
1356
1357 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1358 if (pci_command & PCI_COMMAND_MASTER) {
1359 pci_command &= ~PCI_COMMAND_MASTER;
1360 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1361 }
1362
1363 pcibios_disable_device(dev);
1364}
1365
1366/**
1367 * pci_disable_enabled_device - Disable device without updating enable_cnt
1368 * @dev: PCI device to disable
1369 *
1370 * NOTE: This function is a backend of PCI power management routines and is
1371 * not supposed to be called drivers.
1372 */
1373void pci_disable_enabled_device(struct pci_dev *dev)
1374{
296ccb08 1375 if (pci_is_enabled(dev))
fa58d305
RW
1376 do_pci_disable_device(dev);
1377}
1378
1da177e4
LT
1379/**
1380 * pci_disable_device - Disable PCI device after use
1381 * @dev: PCI device to be disabled
1382 *
1383 * Signal to the system that the PCI device is not in use by the system
1384 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1385 *
1386 * Note we don't actually disable the device until all callers of
ee6583f6 1387 * pci_enable_device() have called pci_disable_device().
1da177e4
LT
1388 */
1389void
1390pci_disable_device(struct pci_dev *dev)
1391{
9ac7849e 1392 struct pci_devres *dr;
99dc804d 1393
9ac7849e
TH
1394 dr = find_pci_dr(dev);
1395 if (dr)
7f375f32 1396 dr->enabled = 0;
9ac7849e 1397
fd6dceab
KK
1398 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1399 "disabling already-disabled device");
1400
cc7ba39b 1401 if (atomic_dec_return(&dev->enable_cnt) != 0)
bae94d02
IPG
1402 return;
1403
fa58d305 1404 do_pci_disable_device(dev);
1da177e4 1405
fa58d305 1406 dev->is_busmaster = 0;
1da177e4
LT
1407}
1408
f7bdd12d
BK
1409/**
1410 * pcibios_set_pcie_reset_state - set reset state for device dev
45e829ea 1411 * @dev: the PCIe device reset
f7bdd12d
BK
1412 * @state: Reset state to enter into
1413 *
1414 *
45e829ea 1415 * Sets the PCIe reset state for the device. This is the default
f7bdd12d
BK
1416 * implementation. Architecture implementations can override this.
1417 */
d6d88c83
BH
1418int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1419 enum pcie_reset_state state)
f7bdd12d
BK
1420{
1421 return -EINVAL;
1422}
1423
1424/**
1425 * pci_set_pcie_reset_state - set reset state for device dev
45e829ea 1426 * @dev: the PCIe device reset
f7bdd12d
BK
1427 * @state: Reset state to enter into
1428 *
1429 *
1430 * Sets the PCI reset state for the device.
1431 */
1432int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1433{
1434 return pcibios_set_pcie_reset_state(dev, state);
1435}
1436
58ff4633
RW
1437/**
1438 * pci_check_pme_status - Check if given device has generated PME.
1439 * @dev: Device to check.
1440 *
1441 * Check the PME status of the device and if set, clear it and clear PME enable
1442 * (if set). Return 'true' if PME status and PME enable were both set or
1443 * 'false' otherwise.
1444 */
1445bool pci_check_pme_status(struct pci_dev *dev)
1446{
1447 int pmcsr_pos;
1448 u16 pmcsr;
1449 bool ret = false;
1450
1451 if (!dev->pm_cap)
1452 return false;
1453
1454 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1455 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1456 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1457 return false;
1458
1459 /* Clear PME status. */
1460 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1461 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1462 /* Disable PME to avoid interrupt flood. */
1463 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1464 ret = true;
1465 }
1466
1467 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1468
1469 return ret;
1470}
1471
b67ea761
RW
1472/**
1473 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1474 * @dev: Device to handle.
379021d5 1475 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
b67ea761
RW
1476 *
1477 * Check if @dev has generated PME and queue a resume request for it in that
1478 * case.
1479 */
379021d5 1480static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
b67ea761 1481{
379021d5
RW
1482 if (pme_poll_reset && dev->pme_poll)
1483 dev->pme_poll = false;
1484
c125e96f 1485 if (pci_check_pme_status(dev)) {
c125e96f 1486 pci_wakeup_event(dev);
0f953bf6 1487 pm_request_resume(&dev->dev);
c125e96f 1488 }
b67ea761
RW
1489 return 0;
1490}
1491
1492/**
1493 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1494 * @bus: Top bus of the subtree to walk.
1495 */
1496void pci_pme_wakeup_bus(struct pci_bus *bus)
1497{
1498 if (bus)
379021d5 1499 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
b67ea761
RW
1500}
1501
448bd857
HY
1502/**
1503 * pci_wakeup - Wake up a PCI device
ceaf5b5f 1504 * @pci_dev: Device to handle.
448bd857
HY
1505 * @ign: ignored parameter
1506 */
1507static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1508{
1509 pci_wakeup_event(pci_dev);
1510 pm_request_resume(&pci_dev->dev);
1511 return 0;
1512}
1513
1514/**
1515 * pci_wakeup_bus - Walk given bus and wake up devices on it
1516 * @bus: Top bus of the subtree to walk.
1517 */
1518void pci_wakeup_bus(struct pci_bus *bus)
1519{
1520 if (bus)
1521 pci_walk_bus(bus, pci_wakeup, NULL);
1522}
1523
eb9d0fe4
RW
1524/**
1525 * pci_pme_capable - check the capability of PCI device to generate PME#
1526 * @dev: PCI device to handle.
eb9d0fe4
RW
1527 * @state: PCI state from which device will issue PME#.
1528 */
e5899e1b 1529bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1530{
337001b6 1531 if (!dev->pm_cap)
eb9d0fe4
RW
1532 return false;
1533
337001b6 1534 return !!(dev->pme_support & (1 << state));
eb9d0fe4
RW
1535}
1536
df17e62e
MG
1537static void pci_pme_list_scan(struct work_struct *work)
1538{
379021d5 1539 struct pci_pme_device *pme_dev, *n;
df17e62e
MG
1540
1541 mutex_lock(&pci_pme_list_mutex);
1542 if (!list_empty(&pci_pme_list)) {
379021d5
RW
1543 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1544 if (pme_dev->dev->pme_poll) {
71a83bd7
ZY
1545 struct pci_dev *bridge;
1546
1547 bridge = pme_dev->dev->bus->self;
1548 /*
1549 * If bridge is in low power state, the
1550 * configuration space of subordinate devices
1551 * may be not accessible
1552 */
1553 if (bridge && bridge->current_state != PCI_D0)
1554 continue;
379021d5
RW
1555 pci_pme_wakeup(pme_dev->dev, NULL);
1556 } else {
1557 list_del(&pme_dev->list);
1558 kfree(pme_dev);
1559 }
1560 }
1561 if (!list_empty(&pci_pme_list))
1562 schedule_delayed_work(&pci_pme_work,
1563 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1564 }
1565 mutex_unlock(&pci_pme_list_mutex);
1566}
1567
eb9d0fe4
RW
1568/**
1569 * pci_pme_active - enable or disable PCI device's PME# function
1570 * @dev: PCI device to handle.
eb9d0fe4
RW
1571 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1572 *
1573 * The caller must verify that the device is capable of generating PME# before
1574 * calling this function with @enable equal to 'true'.
1575 */
5a6c9b60 1576void pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1577{
1578 u16 pmcsr;
1579
337001b6 1580 if (!dev->pm_cap)
eb9d0fe4
RW
1581 return;
1582
337001b6 1583 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1584 /* Clear PME_Status by writing 1 to it and enable PME# */
1585 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1586 if (!enable)
1587 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1588
337001b6 1589 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
eb9d0fe4 1590
6e965e0d
HY
1591 /*
1592 * PCI (as opposed to PCIe) PME requires that the device have
1593 * its PME# line hooked up correctly. Not all hardware vendors
1594 * do this, so the PME never gets delivered and the device
1595 * remains asleep. The easiest way around this is to
1596 * periodically walk the list of suspended devices and check
1597 * whether any have their PME flag set. The assumption is that
1598 * we'll wake up often enough anyway that this won't be a huge
1599 * hit, and the power savings from the devices will still be a
1600 * win.
1601 *
1602 * Although PCIe uses in-band PME message instead of PME# line
1603 * to report PME, PME does not work for some PCIe devices in
1604 * reality. For example, there are devices that set their PME
1605 * status bits, but don't really bother to send a PME message;
1606 * there are PCI Express Root Ports that don't bother to
1607 * trigger interrupts when they receive PME messages from the
1608 * devices below. So PME poll is used for PCIe devices too.
1609 */
df17e62e 1610
379021d5 1611 if (dev->pme_poll) {
df17e62e
MG
1612 struct pci_pme_device *pme_dev;
1613 if (enable) {
1614 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1615 GFP_KERNEL);
1616 if (!pme_dev)
1617 goto out;
1618 pme_dev->dev = dev;
1619 mutex_lock(&pci_pme_list_mutex);
1620 list_add(&pme_dev->list, &pci_pme_list);
1621 if (list_is_singular(&pci_pme_list))
1622 schedule_delayed_work(&pci_pme_work,
1623 msecs_to_jiffies(PME_TIMEOUT));
1624 mutex_unlock(&pci_pme_list_mutex);
1625 } else {
1626 mutex_lock(&pci_pme_list_mutex);
1627 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1628 if (pme_dev->dev == dev) {
1629 list_del(&pme_dev->list);
1630 kfree(pme_dev);
1631 break;
1632 }
1633 }
1634 mutex_unlock(&pci_pme_list_mutex);
1635 }
1636 }
1637
1638out:
85b8582d 1639 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
eb9d0fe4
RW
1640}
1641
1da177e4 1642/**
6cbf8214 1643 * __pci_enable_wake - enable PCI device as wakeup event source
075c1771
DB
1644 * @dev: PCI device affected
1645 * @state: PCI state from which device will issue wakeup events
6cbf8214 1646 * @runtime: True if the events are to be generated at run time
075c1771
DB
1647 * @enable: True to enable event generation; false to disable
1648 *
1649 * This enables the device as a wakeup event source, or disables it.
1650 * When such events involves platform-specific hooks, those hooks are
1651 * called automatically by this routine.
1652 *
1653 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1654 * always require such platform hooks.
075c1771 1655 *
eb9d0fe4
RW
1656 * RETURN VALUE:
1657 * 0 is returned on success
1658 * -EINVAL is returned if device is not supposed to wake up the system
1659 * Error code depending on the platform is returned if both the platform and
1660 * the native mechanism fail to enable the generation of wake-up events
1da177e4 1661 */
6cbf8214
RW
1662int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1663 bool runtime, bool enable)
1da177e4 1664{
5bcc2fb4 1665 int ret = 0;
075c1771 1666
6cbf8214 1667 if (enable && !runtime && !device_may_wakeup(&dev->dev))
eb9d0fe4 1668 return -EINVAL;
1da177e4 1669
e80bb09d
RW
1670 /* Don't do the same thing twice in a row for one device. */
1671 if (!!enable == !!dev->wakeup_prepared)
1672 return 0;
1673
eb9d0fe4
RW
1674 /*
1675 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1676 * Anderson we should be doing PME# wake enable followed by ACPI wake
1677 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1678 */
1da177e4 1679
5bcc2fb4
RW
1680 if (enable) {
1681 int error;
1da177e4 1682
5bcc2fb4
RW
1683 if (pci_pme_capable(dev, state))
1684 pci_pme_active(dev, true);
1685 else
1686 ret = 1;
6cbf8214
RW
1687 error = runtime ? platform_pci_run_wake(dev, true) :
1688 platform_pci_sleep_wake(dev, true);
5bcc2fb4
RW
1689 if (ret)
1690 ret = error;
e80bb09d
RW
1691 if (!ret)
1692 dev->wakeup_prepared = true;
5bcc2fb4 1693 } else {
6cbf8214
RW
1694 if (runtime)
1695 platform_pci_run_wake(dev, false);
1696 else
1697 platform_pci_sleep_wake(dev, false);
5bcc2fb4 1698 pci_pme_active(dev, false);
e80bb09d 1699 dev->wakeup_prepared = false;
5bcc2fb4 1700 }
1da177e4 1701
5bcc2fb4 1702 return ret;
eb9d0fe4 1703}
6cbf8214 1704EXPORT_SYMBOL(__pci_enable_wake);
1da177e4 1705
0235c4fc
RW
1706/**
1707 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1708 * @dev: PCI device to prepare
1709 * @enable: True to enable wake-up event generation; false to disable
1710 *
1711 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1712 * and this function allows them to set that up cleanly - pci_enable_wake()
1713 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1714 * ordering constraints.
1715 *
1716 * This function only returns error code if the device is not capable of
1717 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1718 * enable wake-up power for it.
1719 */
1720int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1721{
1722 return pci_pme_capable(dev, PCI_D3cold) ?
1723 pci_enable_wake(dev, PCI_D3cold, enable) :
1724 pci_enable_wake(dev, PCI_D3hot, enable);
1725}
1726
404cc2d8 1727/**
37139074
JB
1728 * pci_target_state - find an appropriate low power state for a given PCI dev
1729 * @dev: PCI device
1730 *
1731 * Use underlying platform code to find a supported low power state for @dev.
1732 * If the platform can't manage @dev, return the deepest state from which it
1733 * can generate wake events, based on any available PME info.
404cc2d8 1734 */
e5899e1b 1735pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1736{
1737 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1738
1739 if (platform_pci_power_manageable(dev)) {
1740 /*
1741 * Call the platform to choose the target state of the device
1742 * and enable wake-up from this state if supported.
1743 */
1744 pci_power_t state = platform_pci_choose_state(dev);
1745
1746 switch (state) {
1747 case PCI_POWER_ERROR:
1748 case PCI_UNKNOWN:
1749 break;
1750 case PCI_D1:
1751 case PCI_D2:
1752 if (pci_no_d1d2(dev))
1753 break;
1754 default:
1755 target_state = state;
404cc2d8 1756 }
d2abdf62
RW
1757 } else if (!dev->pm_cap) {
1758 target_state = PCI_D0;
404cc2d8
RW
1759 } else if (device_may_wakeup(&dev->dev)) {
1760 /*
1761 * Find the deepest state from which the device can generate
1762 * wake-up events, make it the target state and enable device
1763 * to generate PME#.
1764 */
337001b6
RW
1765 if (dev->pme_support) {
1766 while (target_state
1767 && !(dev->pme_support & (1 << target_state)))
1768 target_state--;
404cc2d8
RW
1769 }
1770 }
1771
e5899e1b
RW
1772 return target_state;
1773}
1774
1775/**
1776 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1777 * @dev: Device to handle.
1778 *
1779 * Choose the power state appropriate for the device depending on whether
1780 * it can wake up the system and/or is power manageable by the platform
1781 * (PCI_D3hot is the default) and put the device into that state.
1782 */
1783int pci_prepare_to_sleep(struct pci_dev *dev)
1784{
1785 pci_power_t target_state = pci_target_state(dev);
1786 int error;
1787
1788 if (target_state == PCI_POWER_ERROR)
1789 return -EIO;
1790
448bd857
HY
1791 /* D3cold during system suspend/hibernate is not supported */
1792 if (target_state > PCI_D3hot)
1793 target_state = PCI_D3hot;
1794
8efb8c76 1795 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
c157dfa3 1796
404cc2d8
RW
1797 error = pci_set_power_state(dev, target_state);
1798
1799 if (error)
1800 pci_enable_wake(dev, target_state, false);
1801
1802 return error;
1803}
1804
1805/**
443bd1c4 1806 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1807 * @dev: Device to handle.
1808 *
88393161 1809 * Disable device's system wake-up capability and put it into D0.
404cc2d8
RW
1810 */
1811int pci_back_from_sleep(struct pci_dev *dev)
1812{
1813 pci_enable_wake(dev, PCI_D0, false);
1814 return pci_set_power_state(dev, PCI_D0);
1815}
1816
6cbf8214
RW
1817/**
1818 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1819 * @dev: PCI device being suspended.
1820 *
1821 * Prepare @dev to generate wake-up events at run time and put it into a low
1822 * power state.
1823 */
1824int pci_finish_runtime_suspend(struct pci_dev *dev)
1825{
1826 pci_power_t target_state = pci_target_state(dev);
1827 int error;
1828
1829 if (target_state == PCI_POWER_ERROR)
1830 return -EIO;
1831
448bd857
HY
1832 dev->runtime_d3cold = target_state == PCI_D3cold;
1833
6cbf8214
RW
1834 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1835
1836 error = pci_set_power_state(dev, target_state);
1837
448bd857 1838 if (error) {
6cbf8214 1839 __pci_enable_wake(dev, target_state, true, false);
448bd857
HY
1840 dev->runtime_d3cold = false;
1841 }
6cbf8214
RW
1842
1843 return error;
1844}
1845
b67ea761
RW
1846/**
1847 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1848 * @dev: Device to check.
1849 *
1850 * Return true if the device itself is cabable of generating wake-up events
1851 * (through the platform or using the native PCIe PME) or if the device supports
1852 * PME and one of its upstream bridges can generate wake-up events.
1853 */
1854bool pci_dev_run_wake(struct pci_dev *dev)
1855{
1856 struct pci_bus *bus = dev->bus;
1857
1858 if (device_run_wake(&dev->dev))
1859 return true;
1860
1861 if (!dev->pme_support)
1862 return false;
1863
1864 while (bus->parent) {
1865 struct pci_dev *bridge = bus->self;
1866
1867 if (device_run_wake(&bridge->dev))
1868 return true;
1869
1870 bus = bus->parent;
1871 }
1872
1873 /* We have reached the root bus. */
1874 if (bus->bridge)
1875 return device_run_wake(bus->bridge);
1876
1877 return false;
1878}
1879EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1880
b3c32c4f
HY
1881void pci_config_pm_runtime_get(struct pci_dev *pdev)
1882{
1883 struct device *dev = &pdev->dev;
1884 struct device *parent = dev->parent;
1885
1886 if (parent)
1887 pm_runtime_get_sync(parent);
1888 pm_runtime_get_noresume(dev);
1889 /*
1890 * pdev->current_state is set to PCI_D3cold during suspending,
1891 * so wait until suspending completes
1892 */
1893 pm_runtime_barrier(dev);
1894 /*
1895 * Only need to resume devices in D3cold, because config
1896 * registers are still accessible for devices suspended but
1897 * not in D3cold.
1898 */
1899 if (pdev->current_state == PCI_D3cold)
1900 pm_runtime_resume(dev);
1901}
1902
1903void pci_config_pm_runtime_put(struct pci_dev *pdev)
1904{
1905 struct device *dev = &pdev->dev;
1906 struct device *parent = dev->parent;
1907
1908 pm_runtime_put(dev);
1909 if (parent)
1910 pm_runtime_put_sync(parent);
1911}
1912
eb9d0fe4
RW
1913/**
1914 * pci_pm_init - Initialize PM functions of given PCI device
1915 * @dev: PCI device to handle.
1916 */
1917void pci_pm_init(struct pci_dev *dev)
1918{
1919 int pm;
1920 u16 pmc;
1da177e4 1921
bb910a70 1922 pm_runtime_forbid(&dev->dev);
967577b0
HY
1923 pm_runtime_set_active(&dev->dev);
1924 pm_runtime_enable(&dev->dev);
a1e4d72c 1925 device_enable_async_suspend(&dev->dev);
e80bb09d 1926 dev->wakeup_prepared = false;
bb910a70 1927
337001b6
RW
1928 dev->pm_cap = 0;
1929
eb9d0fe4
RW
1930 /* find PCI PM capability in list */
1931 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1932 if (!pm)
50246dd4 1933 return;
eb9d0fe4
RW
1934 /* Check device's ability to generate PME# */
1935 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 1936
eb9d0fe4
RW
1937 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1938 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1939 pmc & PCI_PM_CAP_VER_MASK);
50246dd4 1940 return;
eb9d0fe4
RW
1941 }
1942
337001b6 1943 dev->pm_cap = pm;
1ae861e6 1944 dev->d3_delay = PCI_PM_D3_WAIT;
448bd857 1945 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
4f9c1397 1946 dev->d3cold_allowed = true;
337001b6
RW
1947
1948 dev->d1_support = false;
1949 dev->d2_support = false;
1950 if (!pci_no_d1d2(dev)) {
c9ed77ee 1951 if (pmc & PCI_PM_CAP_D1)
337001b6 1952 dev->d1_support = true;
c9ed77ee 1953 if (pmc & PCI_PM_CAP_D2)
337001b6 1954 dev->d2_support = true;
c9ed77ee
BH
1955
1956 if (dev->d1_support || dev->d2_support)
1957 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
1958 dev->d1_support ? " D1" : "",
1959 dev->d2_support ? " D2" : "");
337001b6
RW
1960 }
1961
1962 pmc &= PCI_PM_CAP_PME_MASK;
1963 if (pmc) {
10c3d71d
BH
1964 dev_printk(KERN_DEBUG, &dev->dev,
1965 "PME# supported from%s%s%s%s%s\n",
c9ed77ee
BH
1966 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1967 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1968 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1969 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1970 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 1971 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
379021d5 1972 dev->pme_poll = true;
eb9d0fe4
RW
1973 /*
1974 * Make device's PM flags reflect the wake-up capability, but
1975 * let the user space enable it to wake up the system as needed.
1976 */
1977 device_set_wakeup_capable(&dev->dev, true);
eb9d0fe4 1978 /* Disable the PME# generation functionality */
337001b6
RW
1979 pci_pme_active(dev, false);
1980 } else {
1981 dev->pme_support = 0;
eb9d0fe4 1982 }
1da177e4
LT
1983}
1984
34a4876e
YL
1985static void pci_add_saved_cap(struct pci_dev *pci_dev,
1986 struct pci_cap_saved_state *new_cap)
1987{
1988 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1989}
1990
63f4898a
RW
1991/**
1992 * pci_add_save_buffer - allocate buffer for saving given capability registers
1993 * @dev: the PCI device
1994 * @cap: the capability to allocate the buffer for
1995 * @size: requested size of the buffer
1996 */
1997static int pci_add_cap_save_buffer(
1998 struct pci_dev *dev, char cap, unsigned int size)
1999{
2000 int pos;
2001 struct pci_cap_saved_state *save_state;
2002
2003 pos = pci_find_capability(dev, cap);
2004 if (pos <= 0)
2005 return 0;
2006
2007 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2008 if (!save_state)
2009 return -ENOMEM;
2010
24a4742f
AW
2011 save_state->cap.cap_nr = cap;
2012 save_state->cap.size = size;
63f4898a
RW
2013 pci_add_saved_cap(dev, save_state);
2014
2015 return 0;
2016}
2017
2018/**
2019 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2020 * @dev: the PCI device
2021 */
2022void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2023{
2024 int error;
2025
89858517
YZ
2026 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2027 PCI_EXP_SAVE_REGS * sizeof(u16));
63f4898a
RW
2028 if (error)
2029 dev_err(&dev->dev,
2030 "unable to preallocate PCI Express save buffer\n");
2031
2032 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2033 if (error)
2034 dev_err(&dev->dev,
2035 "unable to preallocate PCI-X save buffer\n");
2036}
2037
f796841e
YL
2038void pci_free_cap_save_buffers(struct pci_dev *dev)
2039{
2040 struct pci_cap_saved_state *tmp;
2041 struct hlist_node *pos, *n;
2042
2043 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
2044 kfree(tmp);
2045}
2046
58c3a727 2047/**
31ab2476 2048 * pci_configure_ari - enable or disable ARI forwarding
58c3a727 2049 * @dev: the PCI device
b0cc6020
YW
2050 *
2051 * If @dev and its upstream bridge both support ARI, enable ARI in the
2052 * bridge. Otherwise, disable ARI in the bridge.
58c3a727 2053 */
31ab2476 2054void pci_configure_ari(struct pci_dev *dev)
58c3a727 2055{
58c3a727 2056 u32 cap;
8113587c 2057 struct pci_dev *bridge;
58c3a727 2058
6748dcc2 2059 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
58c3a727
YZ
2060 return;
2061
8113587c 2062 bridge = dev->bus->self;
cb97ae34 2063 if (!bridge)
8113587c
ZY
2064 return;
2065
59875ae4 2066 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
2067 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2068 return;
2069
b0cc6020
YW
2070 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2071 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2072 PCI_EXP_DEVCTL2_ARI);
2073 bridge->ari_enabled = 1;
2074 } else {
2075 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2076 PCI_EXP_DEVCTL2_ARI);
2077 bridge->ari_enabled = 0;
2078 }
58c3a727
YZ
2079}
2080
b48d4425 2081/**
c463b8cb 2082 * pci_enable_ido - enable ID-based Ordering on a device
b48d4425
JB
2083 * @dev: the PCI device
2084 * @type: which types of IDO to enable
2085 *
2086 * Enable ID-based ordering on @dev. @type can contain the bits
2087 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2088 * which types of transactions are allowed to be re-ordered.
2089 */
2090void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2091{
59875ae4 2092 u16 ctrl = 0;
b48d4425 2093
b48d4425
JB
2094 if (type & PCI_EXP_IDO_REQUEST)
2095 ctrl |= PCI_EXP_IDO_REQ_EN;
2096 if (type & PCI_EXP_IDO_COMPLETION)
2097 ctrl |= PCI_EXP_IDO_CMP_EN;
59875ae4
JL
2098 if (ctrl)
2099 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, ctrl);
b48d4425
JB
2100}
2101EXPORT_SYMBOL(pci_enable_ido);
2102
2103/**
2104 * pci_disable_ido - disable ID-based ordering on a device
2105 * @dev: the PCI device
2106 * @type: which types of IDO to disable
2107 */
2108void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2109{
59875ae4 2110 u16 ctrl = 0;
b48d4425 2111
b48d4425 2112 if (type & PCI_EXP_IDO_REQUEST)
59875ae4 2113 ctrl |= PCI_EXP_IDO_REQ_EN;
b48d4425 2114 if (type & PCI_EXP_IDO_COMPLETION)
59875ae4
JL
2115 ctrl |= PCI_EXP_IDO_CMP_EN;
2116 if (ctrl)
2117 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, ctrl);
b48d4425
JB
2118}
2119EXPORT_SYMBOL(pci_disable_ido);
2120
48a92a81
JB
2121/**
2122 * pci_enable_obff - enable optimized buffer flush/fill
2123 * @dev: PCI device
2124 * @type: type of signaling to use
2125 *
2126 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2127 * signaling if possible, falling back to message signaling only if
2128 * WAKE# isn't supported. @type should indicate whether the PCIe link
2129 * be brought out of L0s or L1 to send the message. It should be either
2130 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2131 *
2132 * If your device can benefit from receiving all messages, even at the
2133 * power cost of bringing the link back up from a low power state, use
2134 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2135 * preferred type).
2136 *
2137 * RETURNS:
2138 * Zero on success, appropriate error number on failure.
2139 */
2140int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2141{
48a92a81
JB
2142 u32 cap;
2143 u16 ctrl;
2144 int ret;
2145
59875ae4 2146 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
48a92a81
JB
2147 if (!(cap & PCI_EXP_OBFF_MASK))
2148 return -ENOTSUPP; /* no OBFF support at all */
2149
2150 /* Make sure the topology supports OBFF as well */
8291550f 2151 if (dev->bus->self) {
48a92a81
JB
2152 ret = pci_enable_obff(dev->bus->self, type);
2153 if (ret)
2154 return ret;
2155 }
2156
59875ae4 2157 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &ctrl);
48a92a81
JB
2158 if (cap & PCI_EXP_OBFF_WAKE)
2159 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2160 else {
2161 switch (type) {
2162 case PCI_EXP_OBFF_SIGNAL_L0:
2163 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2164 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2165 break;
2166 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2167 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2168 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2169 break;
2170 default:
2171 WARN(1, "bad OBFF signal type\n");
2172 return -ENOTSUPP;
2173 }
2174 }
59875ae4 2175 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, ctrl);
48a92a81
JB
2176
2177 return 0;
2178}
2179EXPORT_SYMBOL(pci_enable_obff);
2180
2181/**
2182 * pci_disable_obff - disable optimized buffer flush/fill
2183 * @dev: PCI device
2184 *
2185 * Disable OBFF on @dev.
2186 */
2187void pci_disable_obff(struct pci_dev *dev)
2188{
59875ae4 2189 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_OBFF_WAKE_EN);
48a92a81
JB
2190}
2191EXPORT_SYMBOL(pci_disable_obff);
2192
51c2e0a7
JB
2193/**
2194 * pci_ltr_supported - check whether a device supports LTR
2195 * @dev: PCI device
2196 *
2197 * RETURNS:
2198 * True if @dev supports latency tolerance reporting, false otherwise.
2199 */
c32823f8 2200static bool pci_ltr_supported(struct pci_dev *dev)
51c2e0a7 2201{
51c2e0a7
JB
2202 u32 cap;
2203
59875ae4 2204 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
51c2e0a7
JB
2205
2206 return cap & PCI_EXP_DEVCAP2_LTR;
2207}
51c2e0a7
JB
2208
2209/**
2210 * pci_enable_ltr - enable latency tolerance reporting
2211 * @dev: PCI device
2212 *
2213 * Enable LTR on @dev if possible, which means enabling it first on
2214 * upstream ports.
2215 *
2216 * RETURNS:
2217 * Zero on success, errno on failure.
2218 */
2219int pci_enable_ltr(struct pci_dev *dev)
2220{
51c2e0a7
JB
2221 int ret;
2222
51c2e0a7
JB
2223 /* Only primary function can enable/disable LTR */
2224 if (PCI_FUNC(dev->devfn) != 0)
2225 return -EINVAL;
2226
59875ae4
JL
2227 if (!pci_ltr_supported(dev))
2228 return -ENOTSUPP;
2229
51c2e0a7 2230 /* Enable upstream ports first */
8291550f 2231 if (dev->bus->self) {
51c2e0a7
JB
2232 ret = pci_enable_ltr(dev->bus->self);
2233 if (ret)
2234 return ret;
2235 }
2236
59875ae4 2237 return pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
51c2e0a7
JB
2238}
2239EXPORT_SYMBOL(pci_enable_ltr);
2240
2241/**
2242 * pci_disable_ltr - disable latency tolerance reporting
2243 * @dev: PCI device
2244 */
2245void pci_disable_ltr(struct pci_dev *dev)
2246{
51c2e0a7
JB
2247 /* Only primary function can enable/disable LTR */
2248 if (PCI_FUNC(dev->devfn) != 0)
2249 return;
2250
59875ae4
JL
2251 if (!pci_ltr_supported(dev))
2252 return;
2253
2254 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
51c2e0a7
JB
2255}
2256EXPORT_SYMBOL(pci_disable_ltr);
2257
2258static int __pci_ltr_scale(int *val)
2259{
2260 int scale = 0;
2261
2262 while (*val > 1023) {
2263 *val = (*val + 31) / 32;
2264 scale++;
2265 }
2266 return scale;
2267}
2268
2269/**
2270 * pci_set_ltr - set LTR latency values
2271 * @dev: PCI device
2272 * @snoop_lat_ns: snoop latency in nanoseconds
2273 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2274 *
2275 * Figure out the scale and set the LTR values accordingly.
2276 */
2277int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2278{
2279 int pos, ret, snoop_scale, nosnoop_scale;
2280 u16 val;
2281
2282 if (!pci_ltr_supported(dev))
2283 return -ENOTSUPP;
2284
2285 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2286 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2287
2288 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2289 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2290 return -EINVAL;
2291
2292 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2293 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2294 return -EINVAL;
2295
2296 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2297 if (!pos)
2298 return -ENOTSUPP;
2299
2300 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2301 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2302 if (ret != 4)
2303 return -EIO;
2304
2305 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2306 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2307 if (ret != 4)
2308 return -EIO;
2309
2310 return 0;
2311}
2312EXPORT_SYMBOL(pci_set_ltr);
2313
5d990b62
CW
2314static int pci_acs_enable;
2315
2316/**
2317 * pci_request_acs - ask for ACS to be enabled if supported
2318 */
2319void pci_request_acs(void)
2320{
2321 pci_acs_enable = 1;
2322}
2323
ae21ee65
AK
2324/**
2325 * pci_enable_acs - enable ACS if hardware support it
2326 * @dev: the PCI device
2327 */
2328void pci_enable_acs(struct pci_dev *dev)
2329{
2330 int pos;
2331 u16 cap;
2332 u16 ctrl;
2333
5d990b62
CW
2334 if (!pci_acs_enable)
2335 return;
2336
ae21ee65
AK
2337 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2338 if (!pos)
2339 return;
2340
2341 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2342 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2343
2344 /* Source Validation */
2345 ctrl |= (cap & PCI_ACS_SV);
2346
2347 /* P2P Request Redirect */
2348 ctrl |= (cap & PCI_ACS_RR);
2349
2350 /* P2P Completion Redirect */
2351 ctrl |= (cap & PCI_ACS_CR);
2352
2353 /* Upstream Forwarding */
2354 ctrl |= (cap & PCI_ACS_UF);
2355
2356 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2357}
2358
ad805758
AW
2359/**
2360 * pci_acs_enabled - test ACS against required flags for a given device
2361 * @pdev: device to test
2362 * @acs_flags: required PCI ACS flags
2363 *
2364 * Return true if the device supports the provided flags. Automatically
2365 * filters out flags that are not implemented on multifunction devices.
2366 */
2367bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2368{
2369 int pos, ret;
2370 u16 ctrl;
2371
2372 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2373 if (ret >= 0)
2374 return ret > 0;
2375
2376 if (!pci_is_pcie(pdev))
2377 return false;
2378
2379 /* Filter out flags not applicable to multifunction */
2380 if (pdev->multifunction)
2381 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2382 PCI_ACS_EC | PCI_ACS_DT);
2383
62f87c0e
YW
2384 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM ||
2385 pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
ad805758
AW
2386 pdev->multifunction) {
2387 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2388 if (!pos)
2389 return false;
2390
2391 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2392 if ((ctrl & acs_flags) != acs_flags)
2393 return false;
2394 }
2395
2396 return true;
2397}
2398
2399/**
2400 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2401 * @start: starting downstream device
2402 * @end: ending upstream device or NULL to search to the root bus
2403 * @acs_flags: required flags
2404 *
2405 * Walk up a device tree from start to end testing PCI ACS support. If
2406 * any step along the way does not support the required flags, return false.
2407 */
2408bool pci_acs_path_enabled(struct pci_dev *start,
2409 struct pci_dev *end, u16 acs_flags)
2410{
2411 struct pci_dev *pdev, *parent = start;
2412
2413 do {
2414 pdev = parent;
2415
2416 if (!pci_acs_enabled(pdev, acs_flags))
2417 return false;
2418
2419 if (pci_is_root_bus(pdev->bus))
2420 return (end == NULL);
2421
2422 parent = pdev->bus->self;
2423 } while (pdev != end);
2424
2425 return true;
2426}
2427
57c2cf71
BH
2428/**
2429 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2430 * @dev: the PCI device
2431 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2432 *
2433 * Perform INTx swizzling for a device behind one level of bridge. This is
2434 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
46b952a3
MW
2435 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2436 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2437 * the PCI Express Base Specification, Revision 2.1)
57c2cf71 2438 */
3df425f3 2439u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
57c2cf71 2440{
46b952a3
MW
2441 int slot;
2442
2443 if (pci_ari_enabled(dev->bus))
2444 slot = 0;
2445 else
2446 slot = PCI_SLOT(dev->devfn);
2447
2448 return (((pin - 1) + slot) % 4) + 1;
57c2cf71
BH
2449}
2450
1da177e4
LT
2451int
2452pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2453{
2454 u8 pin;
2455
514d207d 2456 pin = dev->pin;
1da177e4
LT
2457 if (!pin)
2458 return -1;
878f2e50 2459
8784fd4d 2460 while (!pci_is_root_bus(dev->bus)) {
57c2cf71 2461 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
2462 dev = dev->bus->self;
2463 }
2464 *bridge = dev;
2465 return pin;
2466}
2467
68feac87
BH
2468/**
2469 * pci_common_swizzle - swizzle INTx all the way to root bridge
2470 * @dev: the PCI device
2471 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2472 *
2473 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2474 * bridges all the way up to a PCI root bus.
2475 */
2476u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2477{
2478 u8 pin = *pinp;
2479
1eb39487 2480 while (!pci_is_root_bus(dev->bus)) {
68feac87
BH
2481 pin = pci_swizzle_interrupt_pin(dev, pin);
2482 dev = dev->bus->self;
2483 }
2484 *pinp = pin;
2485 return PCI_SLOT(dev->devfn);
2486}
2487
1da177e4
LT
2488/**
2489 * pci_release_region - Release a PCI bar
2490 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2491 * @bar: BAR to release
2492 *
2493 * Releases the PCI I/O and memory resources previously reserved by a
2494 * successful call to pci_request_region. Call this function only
2495 * after all use of the PCI regions has ceased.
2496 */
2497void pci_release_region(struct pci_dev *pdev, int bar)
2498{
9ac7849e
TH
2499 struct pci_devres *dr;
2500
1da177e4
LT
2501 if (pci_resource_len(pdev, bar) == 0)
2502 return;
2503 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2504 release_region(pci_resource_start(pdev, bar),
2505 pci_resource_len(pdev, bar));
2506 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2507 release_mem_region(pci_resource_start(pdev, bar),
2508 pci_resource_len(pdev, bar));
9ac7849e
TH
2509
2510 dr = find_pci_dr(pdev);
2511 if (dr)
2512 dr->region_mask &= ~(1 << bar);
1da177e4
LT
2513}
2514
2515/**
f5ddcac4 2516 * __pci_request_region - Reserved PCI I/O and memory resource
1da177e4
LT
2517 * @pdev: PCI device whose resources are to be reserved
2518 * @bar: BAR to be reserved
2519 * @res_name: Name to be associated with resource.
f5ddcac4 2520 * @exclusive: whether the region access is exclusive or not
1da177e4
LT
2521 *
2522 * Mark the PCI region associated with PCI device @pdev BR @bar as
2523 * being reserved by owner @res_name. Do not access any
2524 * address inside the PCI regions unless this call returns
2525 * successfully.
2526 *
f5ddcac4
RD
2527 * If @exclusive is set, then the region is marked so that userspace
2528 * is explicitly not allowed to map the resource via /dev/mem or
2529 * sysfs MMIO access.
2530 *
1da177e4
LT
2531 * Returns 0 on success, or %EBUSY on error. A warning
2532 * message is also printed on failure.
2533 */
e8de1481
AV
2534static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2535 int exclusive)
1da177e4 2536{
9ac7849e
TH
2537 struct pci_devres *dr;
2538
1da177e4
LT
2539 if (pci_resource_len(pdev, bar) == 0)
2540 return 0;
2541
2542 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2543 if (!request_region(pci_resource_start(pdev, bar),
2544 pci_resource_len(pdev, bar), res_name))
2545 goto err_out;
2546 }
2547 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
2548 if (!__request_mem_region(pci_resource_start(pdev, bar),
2549 pci_resource_len(pdev, bar), res_name,
2550 exclusive))
1da177e4
LT
2551 goto err_out;
2552 }
9ac7849e
TH
2553
2554 dr = find_pci_dr(pdev);
2555 if (dr)
2556 dr->region_mask |= 1 << bar;
2557
1da177e4
LT
2558 return 0;
2559
2560err_out:
c7dabef8 2561 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
096e6f67 2562 &pdev->resource[bar]);
1da177e4
LT
2563 return -EBUSY;
2564}
2565
e8de1481 2566/**
f5ddcac4 2567 * pci_request_region - Reserve PCI I/O and memory resource
e8de1481
AV
2568 * @pdev: PCI device whose resources are to be reserved
2569 * @bar: BAR to be reserved
f5ddcac4 2570 * @res_name: Name to be associated with resource
e8de1481 2571 *
f5ddcac4 2572 * Mark the PCI region associated with PCI device @pdev BAR @bar as
e8de1481
AV
2573 * being reserved by owner @res_name. Do not access any
2574 * address inside the PCI regions unless this call returns
2575 * successfully.
2576 *
2577 * Returns 0 on success, or %EBUSY on error. A warning
2578 * message is also printed on failure.
2579 */
2580int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2581{
2582 return __pci_request_region(pdev, bar, res_name, 0);
2583}
2584
2585/**
2586 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2587 * @pdev: PCI device whose resources are to be reserved
2588 * @bar: BAR to be reserved
2589 * @res_name: Name to be associated with resource.
2590 *
2591 * Mark the PCI region associated with PCI device @pdev BR @bar as
2592 * being reserved by owner @res_name. Do not access any
2593 * address inside the PCI regions unless this call returns
2594 * successfully.
2595 *
2596 * Returns 0 on success, or %EBUSY on error. A warning
2597 * message is also printed on failure.
2598 *
2599 * The key difference that _exclusive makes it that userspace is
2600 * explicitly not allowed to map the resource via /dev/mem or
2601 * sysfs.
2602 */
2603int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2604{
2605 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2606}
c87deff7
HS
2607/**
2608 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2609 * @pdev: PCI device whose resources were previously reserved
2610 * @bars: Bitmask of BARs to be released
2611 *
2612 * Release selected PCI I/O and memory resources previously reserved.
2613 * Call this function only after all use of the PCI regions has ceased.
2614 */
2615void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2616{
2617 int i;
2618
2619 for (i = 0; i < 6; i++)
2620 if (bars & (1 << i))
2621 pci_release_region(pdev, i);
2622}
2623
e8de1481
AV
2624int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2625 const char *res_name, int excl)
c87deff7
HS
2626{
2627 int i;
2628
2629 for (i = 0; i < 6; i++)
2630 if (bars & (1 << i))
e8de1481 2631 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
2632 goto err_out;
2633 return 0;
2634
2635err_out:
2636 while(--i >= 0)
2637 if (bars & (1 << i))
2638 pci_release_region(pdev, i);
2639
2640 return -EBUSY;
2641}
1da177e4 2642
e8de1481
AV
2643
2644/**
2645 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2646 * @pdev: PCI device whose resources are to be reserved
2647 * @bars: Bitmask of BARs to be requested
2648 * @res_name: Name to be associated with resource
2649 */
2650int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2651 const char *res_name)
2652{
2653 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2654}
2655
2656int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2657 int bars, const char *res_name)
2658{
2659 return __pci_request_selected_regions(pdev, bars, res_name,
2660 IORESOURCE_EXCLUSIVE);
2661}
2662
1da177e4
LT
2663/**
2664 * pci_release_regions - Release reserved PCI I/O and memory resources
2665 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2666 *
2667 * Releases all PCI I/O and memory resources previously reserved by a
2668 * successful call to pci_request_regions. Call this function only
2669 * after all use of the PCI regions has ceased.
2670 */
2671
2672void pci_release_regions(struct pci_dev *pdev)
2673{
c87deff7 2674 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
2675}
2676
2677/**
2678 * pci_request_regions - Reserved PCI I/O and memory resources
2679 * @pdev: PCI device whose resources are to be reserved
2680 * @res_name: Name to be associated with resource.
2681 *
2682 * Mark all PCI regions associated with PCI device @pdev as
2683 * being reserved by owner @res_name. Do not access any
2684 * address inside the PCI regions unless this call returns
2685 * successfully.
2686 *
2687 * Returns 0 on success, or %EBUSY on error. A warning
2688 * message is also printed on failure.
2689 */
3c990e92 2690int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 2691{
c87deff7 2692 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
2693}
2694
e8de1481
AV
2695/**
2696 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2697 * @pdev: PCI device whose resources are to be reserved
2698 * @res_name: Name to be associated with resource.
2699 *
2700 * Mark all PCI regions associated with PCI device @pdev as
2701 * being reserved by owner @res_name. Do not access any
2702 * address inside the PCI regions unless this call returns
2703 * successfully.
2704 *
2705 * pci_request_regions_exclusive() will mark the region so that
2706 * /dev/mem and the sysfs MMIO access will not be allowed.
2707 *
2708 * Returns 0 on success, or %EBUSY on error. A warning
2709 * message is also printed on failure.
2710 */
2711int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2712{
2713 return pci_request_selected_regions_exclusive(pdev,
2714 ((1 << 6) - 1), res_name);
2715}
2716
6a479079
BH
2717static void __pci_set_master(struct pci_dev *dev, bool enable)
2718{
2719 u16 old_cmd, cmd;
2720
2721 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2722 if (enable)
2723 cmd = old_cmd | PCI_COMMAND_MASTER;
2724 else
2725 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2726 if (cmd != old_cmd) {
2727 dev_dbg(&dev->dev, "%s bus mastering\n",
2728 enable ? "enabling" : "disabling");
2729 pci_write_config_word(dev, PCI_COMMAND, cmd);
2730 }
2731 dev->is_busmaster = enable;
2732}
e8de1481 2733
2b6f2c35
MS
2734/**
2735 * pcibios_setup - process "pci=" kernel boot arguments
2736 * @str: string used to pass in "pci=" kernel boot arguments
2737 *
2738 * Process kernel boot arguments. This is the default implementation.
2739 * Architecture specific implementations can override this as necessary.
2740 */
2741char * __weak __init pcibios_setup(char *str)
2742{
2743 return str;
2744}
2745
96c55900
MS
2746/**
2747 * pcibios_set_master - enable PCI bus-mastering for device dev
2748 * @dev: the PCI device to enable
2749 *
2750 * Enables PCI bus-mastering for the device. This is the default
2751 * implementation. Architecture specific implementations can override
2752 * this if necessary.
2753 */
2754void __weak pcibios_set_master(struct pci_dev *dev)
2755{
2756 u8 lat;
2757
f676678f
MS
2758 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2759 if (pci_is_pcie(dev))
2760 return;
2761
96c55900
MS
2762 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2763 if (lat < 16)
2764 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2765 else if (lat > pcibios_max_latency)
2766 lat = pcibios_max_latency;
2767 else
2768 return;
2769 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2770 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2771}
2772
1da177e4
LT
2773/**
2774 * pci_set_master - enables bus-mastering for device dev
2775 * @dev: the PCI device to enable
2776 *
2777 * Enables bus-mastering on the device and calls pcibios_set_master()
2778 * to do the needed arch specific settings.
2779 */
6a479079 2780void pci_set_master(struct pci_dev *dev)
1da177e4 2781{
6a479079 2782 __pci_set_master(dev, true);
1da177e4
LT
2783 pcibios_set_master(dev);
2784}
2785
6a479079
BH
2786/**
2787 * pci_clear_master - disables bus-mastering for device dev
2788 * @dev: the PCI device to disable
2789 */
2790void pci_clear_master(struct pci_dev *dev)
2791{
2792 __pci_set_master(dev, false);
2793}
2794
1da177e4 2795/**
edb2d97e
MW
2796 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2797 * @dev: the PCI device for which MWI is to be enabled
1da177e4 2798 *
edb2d97e
MW
2799 * Helper function for pci_set_mwi.
2800 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
2801 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2802 *
2803 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2804 */
15ea76d4 2805int pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
2806{
2807 u8 cacheline_size;
2808
2809 if (!pci_cache_line_size)
15ea76d4 2810 return -EINVAL;
1da177e4
LT
2811
2812 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2813 equal to or multiple of the right value. */
2814 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2815 if (cacheline_size >= pci_cache_line_size &&
2816 (cacheline_size % pci_cache_line_size) == 0)
2817 return 0;
2818
2819 /* Write the correct value. */
2820 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2821 /* Read it back. */
2822 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2823 if (cacheline_size == pci_cache_line_size)
2824 return 0;
2825
80ccba11
BH
2826 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2827 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
2828
2829 return -EINVAL;
2830}
15ea76d4
TH
2831EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2832
2833#ifdef PCI_DISABLE_MWI
2834int pci_set_mwi(struct pci_dev *dev)
2835{
2836 return 0;
2837}
2838
2839int pci_try_set_mwi(struct pci_dev *dev)
2840{
2841 return 0;
2842}
2843
2844void pci_clear_mwi(struct pci_dev *dev)
2845{
2846}
2847
2848#else
1da177e4
LT
2849
2850/**
2851 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2852 * @dev: the PCI device for which MWI is enabled
2853 *
694625c0 2854 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
2855 *
2856 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2857 */
2858int
2859pci_set_mwi(struct pci_dev *dev)
2860{
2861 int rc;
2862 u16 cmd;
2863
edb2d97e 2864 rc = pci_set_cacheline_size(dev);
1da177e4
LT
2865 if (rc)
2866 return rc;
2867
2868 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2869 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 2870 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
2871 cmd |= PCI_COMMAND_INVALIDATE;
2872 pci_write_config_word(dev, PCI_COMMAND, cmd);
2873 }
2874
2875 return 0;
2876}
2877
694625c0
RD
2878/**
2879 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2880 * @dev: the PCI device for which MWI is enabled
2881 *
2882 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2883 * Callers are not required to check the return value.
2884 *
2885 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2886 */
2887int pci_try_set_mwi(struct pci_dev *dev)
2888{
2889 int rc = pci_set_mwi(dev);
2890 return rc;
2891}
2892
1da177e4
LT
2893/**
2894 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2895 * @dev: the PCI device to disable
2896 *
2897 * Disables PCI Memory-Write-Invalidate transaction on the device
2898 */
2899void
2900pci_clear_mwi(struct pci_dev *dev)
2901{
2902 u16 cmd;
2903
2904 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2905 if (cmd & PCI_COMMAND_INVALIDATE) {
2906 cmd &= ~PCI_COMMAND_INVALIDATE;
2907 pci_write_config_word(dev, PCI_COMMAND, cmd);
2908 }
2909}
edb2d97e 2910#endif /* ! PCI_DISABLE_MWI */
1da177e4 2911
a04ce0ff
BR
2912/**
2913 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
2914 * @pdev: the PCI device to operate on
2915 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
2916 *
2917 * Enables/disables PCI INTx for device dev
2918 */
2919void
2920pci_intx(struct pci_dev *pdev, int enable)
2921{
2922 u16 pci_command, new;
2923
2924 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2925
2926 if (enable) {
2927 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2928 } else {
2929 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2930 }
2931
2932 if (new != pci_command) {
9ac7849e
TH
2933 struct pci_devres *dr;
2934
2fd9d74b 2935 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
2936
2937 dr = find_pci_dr(pdev);
2938 if (dr && !dr->restore_intx) {
2939 dr->restore_intx = 1;
2940 dr->orig_intx = !enable;
2941 }
a04ce0ff
BR
2942 }
2943}
2944
a2e27787
JK
2945/**
2946 * pci_intx_mask_supported - probe for INTx masking support
6e9292c5 2947 * @dev: the PCI device to operate on
a2e27787
JK
2948 *
2949 * Check if the device dev support INTx masking via the config space
2950 * command word.
2951 */
2952bool pci_intx_mask_supported(struct pci_dev *dev)
2953{
2954 bool mask_supported = false;
2955 u16 orig, new;
2956
fbebb9fd
BH
2957 if (dev->broken_intx_masking)
2958 return false;
2959
a2e27787
JK
2960 pci_cfg_access_lock(dev);
2961
2962 pci_read_config_word(dev, PCI_COMMAND, &orig);
2963 pci_write_config_word(dev, PCI_COMMAND,
2964 orig ^ PCI_COMMAND_INTX_DISABLE);
2965 pci_read_config_word(dev, PCI_COMMAND, &new);
2966
2967 /*
2968 * There's no way to protect against hardware bugs or detect them
2969 * reliably, but as long as we know what the value should be, let's
2970 * go ahead and check it.
2971 */
2972 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2973 dev_err(&dev->dev, "Command register changed from "
2974 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2975 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2976 mask_supported = true;
2977 pci_write_config_word(dev, PCI_COMMAND, orig);
2978 }
2979
2980 pci_cfg_access_unlock(dev);
2981 return mask_supported;
2982}
2983EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2984
2985static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2986{
2987 struct pci_bus *bus = dev->bus;
2988 bool mask_updated = true;
2989 u32 cmd_status_dword;
2990 u16 origcmd, newcmd;
2991 unsigned long flags;
2992 bool irq_pending;
2993
2994 /*
2995 * We do a single dword read to retrieve both command and status.
2996 * Document assumptions that make this possible.
2997 */
2998 BUILD_BUG_ON(PCI_COMMAND % 4);
2999 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3000
3001 raw_spin_lock_irqsave(&pci_lock, flags);
3002
3003 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3004
3005 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3006
3007 /*
3008 * Check interrupt status register to see whether our device
3009 * triggered the interrupt (when masking) or the next IRQ is
3010 * already pending (when unmasking).
3011 */
3012 if (mask != irq_pending) {
3013 mask_updated = false;
3014 goto done;
3015 }
3016
3017 origcmd = cmd_status_dword;
3018 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3019 if (mask)
3020 newcmd |= PCI_COMMAND_INTX_DISABLE;
3021 if (newcmd != origcmd)
3022 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3023
3024done:
3025 raw_spin_unlock_irqrestore(&pci_lock, flags);
3026
3027 return mask_updated;
3028}
3029
3030/**
3031 * pci_check_and_mask_intx - mask INTx on pending interrupt
6e9292c5 3032 * @dev: the PCI device to operate on
a2e27787
JK
3033 *
3034 * Check if the device dev has its INTx line asserted, mask it and
3035 * return true in that case. False is returned if not interrupt was
3036 * pending.
3037 */
3038bool pci_check_and_mask_intx(struct pci_dev *dev)
3039{
3040 return pci_check_and_set_intx_mask(dev, true);
3041}
3042EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3043
3044/**
3045 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
6e9292c5 3046 * @dev: the PCI device to operate on
a2e27787
JK
3047 *
3048 * Check if the device dev has its INTx line asserted, unmask it if not
3049 * and return true. False is returned and the mask remains active if
3050 * there was still an interrupt pending.
3051 */
3052bool pci_check_and_unmask_intx(struct pci_dev *dev)
3053{
3054 return pci_check_and_set_intx_mask(dev, false);
3055}
3056EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3057
f5f2b131
EB
3058/**
3059 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 3060 * @dev: the PCI device to operate on
f5f2b131
EB
3061 *
3062 * If you want to use msi see pci_enable_msi and friends.
3063 * This is a lower level primitive that allows us to disable
3064 * msi operation at the device level.
3065 */
3066void pci_msi_off(struct pci_dev *dev)
3067{
3068 int pos;
3069 u16 control;
3070
3071 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3072 if (pos) {
3073 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3074 control &= ~PCI_MSI_FLAGS_ENABLE;
3075 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3076 }
3077 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3078 if (pos) {
3079 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3080 control &= ~PCI_MSIX_FLAGS_ENABLE;
3081 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3082 }
3083}
b03214d5 3084EXPORT_SYMBOL_GPL(pci_msi_off);
f5f2b131 3085
4d57cdfa
FT
3086int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3087{
3088 return dma_set_max_seg_size(&dev->dev, size);
3089}
3090EXPORT_SYMBOL(pci_set_dma_max_seg_size);
4d57cdfa 3091
59fc67de
FT
3092int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3093{
3094 return dma_set_seg_boundary(&dev->dev, mask);
3095}
3096EXPORT_SYMBOL(pci_set_dma_seg_boundary);
59fc67de 3097
8c1c699f 3098static int pcie_flr(struct pci_dev *dev, int probe)
8dd7f803 3099{
8c1c699f 3100 int i;
8dd7f803 3101 u32 cap;
59875ae4 3102 u16 status;
8c1c699f 3103
59875ae4 3104 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
8dd7f803
SY
3105 if (!(cap & PCI_EXP_DEVCAP_FLR))
3106 return -ENOTTY;
3107
d91cdc74
SY
3108 if (probe)
3109 return 0;
3110
8dd7f803 3111 /* Wait for Transaction Pending bit clean */
8c1c699f
YZ
3112 for (i = 0; i < 4; i++) {
3113 if (i)
3114 msleep((1 << (i - 1)) * 100);
5fe5db05 3115
59875ae4 3116 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
8c1c699f
YZ
3117 if (!(status & PCI_EXP_DEVSTA_TRPND))
3118 goto clear;
3119 }
3120
3121 dev_err(&dev->dev, "transaction is not cleared; "
3122 "proceeding with reset anyway\n");
3123
3124clear:
59875ae4 3125 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
04b55c47 3126
8c1c699f 3127 msleep(100);
8dd7f803 3128
8dd7f803
SY
3129 return 0;
3130}
d91cdc74 3131
8c1c699f 3132static int pci_af_flr(struct pci_dev *dev, int probe)
1ca88797 3133{
8c1c699f
YZ
3134 int i;
3135 int pos;
1ca88797 3136 u8 cap;
8c1c699f 3137 u8 status;
1ca88797 3138
8c1c699f
YZ
3139 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3140 if (!pos)
1ca88797 3141 return -ENOTTY;
8c1c699f
YZ
3142
3143 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
1ca88797
SY
3144 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3145 return -ENOTTY;
3146
3147 if (probe)
3148 return 0;
3149
1ca88797 3150 /* Wait for Transaction Pending bit clean */
8c1c699f
YZ
3151 for (i = 0; i < 4; i++) {
3152 if (i)
3153 msleep((1 << (i - 1)) * 100);
3154
3155 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3156 if (!(status & PCI_AF_STATUS_TP))
3157 goto clear;
3158 }
5fe5db05 3159
8c1c699f
YZ
3160 dev_err(&dev->dev, "transaction is not cleared; "
3161 "proceeding with reset anyway\n");
5fe5db05 3162
8c1c699f
YZ
3163clear:
3164 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
1ca88797 3165 msleep(100);
8c1c699f 3166
1ca88797
SY
3167 return 0;
3168}
3169
83d74e03
RW
3170/**
3171 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3172 * @dev: Device to reset.
3173 * @probe: If set, only check if the device can be reset this way.
3174 *
3175 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3176 * unset, it will be reinitialized internally when going from PCI_D3hot to
3177 * PCI_D0. If that's the case and the device is not in a low-power state
3178 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3179 *
3180 * NOTE: This causes the caller to sleep for twice the device power transition
3181 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3182 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3183 * Moreover, only devices in D0 can be reset by this function.
3184 */
f85876ba 3185static int pci_pm_reset(struct pci_dev *dev, int probe)
d91cdc74 3186{
f85876ba
YZ
3187 u16 csr;
3188
3189 if (!dev->pm_cap)
3190 return -ENOTTY;
d91cdc74 3191
f85876ba
YZ
3192 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3193 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3194 return -ENOTTY;
d91cdc74 3195
f85876ba
YZ
3196 if (probe)
3197 return 0;
1ca88797 3198
f85876ba
YZ
3199 if (dev->current_state != PCI_D0)
3200 return -EINVAL;
3201
3202 csr &= ~PCI_PM_CTRL_STATE_MASK;
3203 csr |= PCI_D3hot;
3204 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3205 pci_dev_d3_sleep(dev);
f85876ba
YZ
3206
3207 csr &= ~PCI_PM_CTRL_STATE_MASK;
3208 csr |= PCI_D0;
3209 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3210 pci_dev_d3_sleep(dev);
f85876ba
YZ
3211
3212 return 0;
3213}
3214
c12ff1df
YZ
3215static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3216{
3217 u16 ctrl;
3218 struct pci_dev *pdev;
3219
654b75e0 3220 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
c12ff1df
YZ
3221 return -ENOTTY;
3222
3223 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3224 if (pdev != dev)
3225 return -ENOTTY;
3226
3227 if (probe)
3228 return 0;
3229
3230 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3231 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3232 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3233 msleep(100);
3234
3235 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3236 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3237 msleep(100);
3238
3239 return 0;
3240}
3241
977f857c 3242static int __pci_dev_reset(struct pci_dev *dev, int probe)
d91cdc74 3243{
8c1c699f
YZ
3244 int rc;
3245
3246 might_sleep();
3247
b9c3b266
DC
3248 rc = pci_dev_specific_reset(dev, probe);
3249 if (rc != -ENOTTY)
3250 goto done;
3251
8c1c699f
YZ
3252 rc = pcie_flr(dev, probe);
3253 if (rc != -ENOTTY)
3254 goto done;
d91cdc74 3255
8c1c699f 3256 rc = pci_af_flr(dev, probe);
f85876ba
YZ
3257 if (rc != -ENOTTY)
3258 goto done;
3259
3260 rc = pci_pm_reset(dev, probe);
c12ff1df
YZ
3261 if (rc != -ENOTTY)
3262 goto done;
3263
3264 rc = pci_parent_bus_reset(dev, probe);
8c1c699f 3265done:
977f857c
KRW
3266 return rc;
3267}
3268
3269static int pci_dev_reset(struct pci_dev *dev, int probe)
3270{
3271 int rc;
3272
3273 if (!probe) {
3274 pci_cfg_access_lock(dev);
3275 /* block PM suspend, driver probe, etc. */
3276 device_lock(&dev->dev);
3277 }
3278
3279 rc = __pci_dev_reset(dev, probe);
3280
8c1c699f 3281 if (!probe) {
8e9394ce 3282 device_unlock(&dev->dev);
fb51ccbf 3283 pci_cfg_access_unlock(dev);
8c1c699f 3284 }
8c1c699f 3285 return rc;
d91cdc74 3286}
d91cdc74 3287/**
8c1c699f
YZ
3288 * __pci_reset_function - reset a PCI device function
3289 * @dev: PCI device to reset
d91cdc74
SY
3290 *
3291 * Some devices allow an individual function to be reset without affecting
3292 * other functions in the same device. The PCI device must be responsive
3293 * to PCI config space in order to use this function.
3294 *
3295 * The device function is presumed to be unused when this function is called.
3296 * Resetting the device will make the contents of PCI configuration space
3297 * random, so any caller of this must be prepared to reinitialise the
3298 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3299 * etc.
3300 *
8c1c699f 3301 * Returns 0 if the device function was successfully reset or negative if the
d91cdc74
SY
3302 * device doesn't support resetting a single function.
3303 */
8c1c699f 3304int __pci_reset_function(struct pci_dev *dev)
d91cdc74 3305{
8c1c699f 3306 return pci_dev_reset(dev, 0);
d91cdc74 3307}
8c1c699f 3308EXPORT_SYMBOL_GPL(__pci_reset_function);
8dd7f803 3309
6fbf9e7a
KRW
3310/**
3311 * __pci_reset_function_locked - reset a PCI device function while holding
3312 * the @dev mutex lock.
3313 * @dev: PCI device to reset
3314 *
3315 * Some devices allow an individual function to be reset without affecting
3316 * other functions in the same device. The PCI device must be responsive
3317 * to PCI config space in order to use this function.
3318 *
3319 * The device function is presumed to be unused and the caller is holding
3320 * the device mutex lock when this function is called.
3321 * Resetting the device will make the contents of PCI configuration space
3322 * random, so any caller of this must be prepared to reinitialise the
3323 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3324 * etc.
3325 *
3326 * Returns 0 if the device function was successfully reset or negative if the
3327 * device doesn't support resetting a single function.
3328 */
3329int __pci_reset_function_locked(struct pci_dev *dev)
3330{
977f857c 3331 return __pci_dev_reset(dev, 0);
6fbf9e7a
KRW
3332}
3333EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3334
711d5779
MT
3335/**
3336 * pci_probe_reset_function - check whether the device can be safely reset
3337 * @dev: PCI device to reset
3338 *
3339 * Some devices allow an individual function to be reset without affecting
3340 * other functions in the same device. The PCI device must be responsive
3341 * to PCI config space in order to use this function.
3342 *
3343 * Returns 0 if the device function can be reset or negative if the
3344 * device doesn't support resetting a single function.
3345 */
3346int pci_probe_reset_function(struct pci_dev *dev)
3347{
3348 return pci_dev_reset(dev, 1);
3349}
3350
8dd7f803 3351/**
8c1c699f
YZ
3352 * pci_reset_function - quiesce and reset a PCI device function
3353 * @dev: PCI device to reset
8dd7f803
SY
3354 *
3355 * Some devices allow an individual function to be reset without affecting
3356 * other functions in the same device. The PCI device must be responsive
3357 * to PCI config space in order to use this function.
3358 *
3359 * This function does not just reset the PCI portion of a device, but
3360 * clears all the state associated with the device. This function differs
8c1c699f 3361 * from __pci_reset_function in that it saves and restores device state
8dd7f803
SY
3362 * over the reset.
3363 *
8c1c699f 3364 * Returns 0 if the device function was successfully reset or negative if the
8dd7f803
SY
3365 * device doesn't support resetting a single function.
3366 */
3367int pci_reset_function(struct pci_dev *dev)
3368{
8c1c699f 3369 int rc;
8dd7f803 3370
8c1c699f
YZ
3371 rc = pci_dev_reset(dev, 1);
3372 if (rc)
3373 return rc;
8dd7f803 3374
8dd7f803
SY
3375 pci_save_state(dev);
3376
8c1c699f
YZ
3377 /*
3378 * both INTx and MSI are disabled after the Interrupt Disable bit
3379 * is set and the Bus Master bit is cleared.
3380 */
8dd7f803
SY
3381 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3382
8c1c699f 3383 rc = pci_dev_reset(dev, 0);
8dd7f803
SY
3384
3385 pci_restore_state(dev);
8dd7f803 3386
8c1c699f 3387 return rc;
8dd7f803
SY
3388}
3389EXPORT_SYMBOL_GPL(pci_reset_function);
3390
d556ad4b
PO
3391/**
3392 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3393 * @dev: PCI device to query
3394 *
3395 * Returns mmrbc: maximum designed memory read count in bytes
3396 * or appropriate error value.
3397 */
3398int pcix_get_max_mmrbc(struct pci_dev *dev)
3399{
7c9e2b1c 3400 int cap;
d556ad4b
PO
3401 u32 stat;
3402
3403 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3404 if (!cap)
3405 return -EINVAL;
3406
7c9e2b1c 3407 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
d556ad4b
PO
3408 return -EINVAL;
3409
25daeb55 3410 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
d556ad4b
PO
3411}
3412EXPORT_SYMBOL(pcix_get_max_mmrbc);
3413
3414/**
3415 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3416 * @dev: PCI device to query
3417 *
3418 * Returns mmrbc: maximum memory read count in bytes
3419 * or appropriate error value.
3420 */
3421int pcix_get_mmrbc(struct pci_dev *dev)
3422{
7c9e2b1c 3423 int cap;
bdc2bda7 3424 u16 cmd;
d556ad4b
PO
3425
3426 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3427 if (!cap)
3428 return -EINVAL;
3429
7c9e2b1c
DN
3430 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3431 return -EINVAL;
d556ad4b 3432
7c9e2b1c 3433 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
d556ad4b
PO
3434}
3435EXPORT_SYMBOL(pcix_get_mmrbc);
3436
3437/**
3438 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3439 * @dev: PCI device to query
3440 * @mmrbc: maximum memory read count in bytes
3441 * valid values are 512, 1024, 2048, 4096
3442 *
3443 * If possible sets maximum memory read byte count, some bridges have erratas
3444 * that prevent this.
3445 */
3446int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3447{
7c9e2b1c 3448 int cap;
bdc2bda7
DN
3449 u32 stat, v, o;
3450 u16 cmd;
d556ad4b 3451
229f5afd 3452 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
7c9e2b1c 3453 return -EINVAL;
d556ad4b
PO
3454
3455 v = ffs(mmrbc) - 10;
3456
3457 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3458 if (!cap)
7c9e2b1c 3459 return -EINVAL;
d556ad4b 3460
7c9e2b1c
DN
3461 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3462 return -EINVAL;
d556ad4b
PO
3463
3464 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3465 return -E2BIG;
3466
7c9e2b1c
DN
3467 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3468 return -EINVAL;
d556ad4b
PO
3469
3470 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3471 if (o != v) {
809a3bf9 3472 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
d556ad4b
PO
3473 return -EIO;
3474
3475 cmd &= ~PCI_X_CMD_MAX_READ;
3476 cmd |= v << 2;
7c9e2b1c
DN
3477 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3478 return -EIO;
d556ad4b 3479 }
7c9e2b1c 3480 return 0;
d556ad4b
PO
3481}
3482EXPORT_SYMBOL(pcix_set_mmrbc);
3483
3484/**
3485 * pcie_get_readrq - get PCI Express read request size
3486 * @dev: PCI device to query
3487 *
3488 * Returns maximum memory read request in bytes
3489 * or appropriate error value.
3490 */
3491int pcie_get_readrq(struct pci_dev *dev)
3492{
d556ad4b
PO
3493 u16 ctl;
3494
59875ae4 3495 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
d556ad4b 3496
59875ae4 3497 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
d556ad4b
PO
3498}
3499EXPORT_SYMBOL(pcie_get_readrq);
3500
3501/**
3502 * pcie_set_readrq - set PCI Express maximum memory read request
3503 * @dev: PCI device to query
42e61f4a 3504 * @rq: maximum memory read count in bytes
d556ad4b
PO
3505 * valid values are 128, 256, 512, 1024, 2048, 4096
3506 *
c9b378c7 3507 * If possible sets maximum memory read request in bytes
d556ad4b
PO
3508 */
3509int pcie_set_readrq(struct pci_dev *dev, int rq)
3510{
59875ae4 3511 u16 v;
d556ad4b 3512
229f5afd 3513 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
59875ae4 3514 return -EINVAL;
d556ad4b 3515
a1c473aa
BH
3516 /*
3517 * If using the "performance" PCIe config, we clamp the
3518 * read rq size to the max packet size to prevent the
3519 * host bridge generating requests larger than we can
3520 * cope with
3521 */
3522 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3523 int mps = pcie_get_mps(dev);
3524
3525 if (mps < 0)
3526 return mps;
3527 if (mps < rq)
3528 rq = mps;
3529 }
3530
3531 v = (ffs(rq) - 8) << 12;
d556ad4b 3532
59875ae4
JL
3533 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3534 PCI_EXP_DEVCTL_READRQ, v);
d556ad4b
PO
3535}
3536EXPORT_SYMBOL(pcie_set_readrq);
3537
b03e7495
JM
3538/**
3539 * pcie_get_mps - get PCI Express maximum payload size
3540 * @dev: PCI device to query
3541 *
3542 * Returns maximum payload size in bytes
3543 * or appropriate error value.
3544 */
3545int pcie_get_mps(struct pci_dev *dev)
3546{
b03e7495
JM
3547 u16 ctl;
3548
59875ae4 3549 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
b03e7495 3550
59875ae4 3551 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
b03e7495
JM
3552}
3553
3554/**
3555 * pcie_set_mps - set PCI Express maximum payload size
3556 * @dev: PCI device to query
47c08f31 3557 * @mps: maximum payload size in bytes
b03e7495
JM
3558 * valid values are 128, 256, 512, 1024, 2048, 4096
3559 *
3560 * If possible sets maximum payload size
3561 */
3562int pcie_set_mps(struct pci_dev *dev, int mps)
3563{
59875ae4 3564 u16 v;
b03e7495
JM
3565
3566 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
59875ae4 3567 return -EINVAL;
b03e7495
JM
3568
3569 v = ffs(mps) - 8;
3570 if (v > dev->pcie_mpss)
59875ae4 3571 return -EINVAL;
b03e7495
JM
3572 v <<= 5;
3573
59875ae4
JL
3574 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3575 PCI_EXP_DEVCTL_PAYLOAD, v);
b03e7495
JM
3576}
3577
c87deff7
HS
3578/**
3579 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 3580 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
3581 * @flags: resource type mask to be selected
3582 *
3583 * This helper routine makes bar mask from the type of resource.
3584 */
3585int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3586{
3587 int i, bars = 0;
3588 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3589 if (pci_resource_flags(dev, i) & flags)
3590 bars |= (1 << i);
3591 return bars;
3592}
3593
613e7ed6
YZ
3594/**
3595 * pci_resource_bar - get position of the BAR associated with a resource
3596 * @dev: the PCI device
3597 * @resno: the resource number
3598 * @type: the BAR type to be filled in
3599 *
3600 * Returns BAR position in config space, or 0 if the BAR is invalid.
3601 */
3602int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3603{
d1b054da
YZ
3604 int reg;
3605
613e7ed6
YZ
3606 if (resno < PCI_ROM_RESOURCE) {
3607 *type = pci_bar_unknown;
3608 return PCI_BASE_ADDRESS_0 + 4 * resno;
3609 } else if (resno == PCI_ROM_RESOURCE) {
3610 *type = pci_bar_mem32;
3611 return dev->rom_base_reg;
d1b054da
YZ
3612 } else if (resno < PCI_BRIDGE_RESOURCES) {
3613 /* device specific resource */
3614 reg = pci_iov_resource_bar(dev, resno, type);
3615 if (reg)
3616 return reg;
613e7ed6
YZ
3617 }
3618
865df576 3619 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
613e7ed6
YZ
3620 return 0;
3621}
3622
95a8b6ef
MT
3623/* Some architectures require additional programming to enable VGA */
3624static arch_set_vga_state_t arch_set_vga_state;
3625
3626void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3627{
3628 arch_set_vga_state = func; /* NULL disables */
3629}
3630
3631static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
7ad35cf2 3632 unsigned int command_bits, u32 flags)
95a8b6ef
MT
3633{
3634 if (arch_set_vga_state)
3635 return arch_set_vga_state(dev, decode, command_bits,
7ad35cf2 3636 flags);
95a8b6ef
MT
3637 return 0;
3638}
3639
deb2d2ec
BH
3640/**
3641 * pci_set_vga_state - set VGA decode state on device and parents if requested
19eea630
RD
3642 * @dev: the PCI device
3643 * @decode: true = enable decoding, false = disable decoding
3644 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
3f37d622 3645 * @flags: traverse ancestors and change bridges
3448a19d 3646 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
deb2d2ec
BH
3647 */
3648int pci_set_vga_state(struct pci_dev *dev, bool decode,
3448a19d 3649 unsigned int command_bits, u32 flags)
deb2d2ec
BH
3650{
3651 struct pci_bus *bus;
3652 struct pci_dev *bridge;
3653 u16 cmd;
95a8b6ef 3654 int rc;
deb2d2ec 3655
3448a19d 3656 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
deb2d2ec 3657
95a8b6ef 3658 /* ARCH specific VGA enables */
3448a19d 3659 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
95a8b6ef
MT
3660 if (rc)
3661 return rc;
3662
3448a19d
DA
3663 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3664 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3665 if (decode == true)
3666 cmd |= command_bits;
3667 else
3668 cmd &= ~command_bits;
3669 pci_write_config_word(dev, PCI_COMMAND, cmd);
3670 }
deb2d2ec 3671
3448a19d 3672 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
deb2d2ec
BH
3673 return 0;
3674
3675 bus = dev->bus;
3676 while (bus) {
3677 bridge = bus->self;
3678 if (bridge) {
3679 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3680 &cmd);
3681 if (decode == true)
3682 cmd |= PCI_BRIDGE_CTL_VGA;
3683 else
3684 cmd &= ~PCI_BRIDGE_CTL_VGA;
3685 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3686 cmd);
3687 }
3688 bus = bus->parent;
3689 }
3690 return 0;
3691}
3692
32a9a682
YS
3693#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3694static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
e9d1e492 3695static DEFINE_SPINLOCK(resource_alignment_lock);
32a9a682
YS
3696
3697/**
3698 * pci_specified_resource_alignment - get resource alignment specified by user.
3699 * @dev: the PCI device to get
3700 *
3701 * RETURNS: Resource alignment if it is specified.
3702 * Zero if it is not specified.
3703 */
3704resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3705{
3706 int seg, bus, slot, func, align_order, count;
3707 resource_size_t align = 0;
3708 char *p;
3709
3710 spin_lock(&resource_alignment_lock);
3711 p = resource_alignment_param;
3712 while (*p) {
3713 count = 0;
3714 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3715 p[count] == '@') {
3716 p += count + 1;
3717 } else {
3718 align_order = -1;
3719 }
3720 if (sscanf(p, "%x:%x:%x.%x%n",
3721 &seg, &bus, &slot, &func, &count) != 4) {
3722 seg = 0;
3723 if (sscanf(p, "%x:%x.%x%n",
3724 &bus, &slot, &func, &count) != 3) {
3725 /* Invalid format */
3726 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3727 p);
3728 break;
3729 }
3730 }
3731 p += count;
3732 if (seg == pci_domain_nr(dev->bus) &&
3733 bus == dev->bus->number &&
3734 slot == PCI_SLOT(dev->devfn) &&
3735 func == PCI_FUNC(dev->devfn)) {
3736 if (align_order == -1) {
3737 align = PAGE_SIZE;
3738 } else {
3739 align = 1 << align_order;
3740 }
3741 /* Found */
3742 break;
3743 }
3744 if (*p != ';' && *p != ',') {
3745 /* End of param or invalid format */
3746 break;
3747 }
3748 p++;
3749 }
3750 spin_unlock(&resource_alignment_lock);
3751 return align;
3752}
3753
2069ecfb
YL
3754/*
3755 * This function disables memory decoding and releases memory resources
3756 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3757 * It also rounds up size to specified alignment.
3758 * Later on, the kernel will assign page-aligned memory resource back
3759 * to the device.
3760 */
3761void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3762{
3763 int i;
3764 struct resource *r;
3765 resource_size_t align, size;
3766 u16 command;
3767
10c463a7
YL
3768 /* check if specified PCI is target device to reassign */
3769 align = pci_specified_resource_alignment(dev);
3770 if (!align)
2069ecfb
YL
3771 return;
3772
3773 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3774 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3775 dev_warn(&dev->dev,
3776 "Can't reassign resources to host bridge.\n");
3777 return;
3778 }
3779
3780 dev_info(&dev->dev,
3781 "Disabling memory decoding and releasing memory resources.\n");
3782 pci_read_config_word(dev, PCI_COMMAND, &command);
3783 command &= ~PCI_COMMAND_MEMORY;
3784 pci_write_config_word(dev, PCI_COMMAND, command);
3785
2069ecfb
YL
3786 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3787 r = &dev->resource[i];
3788 if (!(r->flags & IORESOURCE_MEM))
3789 continue;
3790 size = resource_size(r);
3791 if (size < align) {
3792 size = align;
3793 dev_info(&dev->dev,
3794 "Rounding up size of resource #%d to %#llx.\n",
3795 i, (unsigned long long)size);
3796 }
3797 r->end = size - 1;
3798 r->start = 0;
3799 }
3800 /* Need to disable bridge's resource window,
3801 * to enable the kernel to reassign new resource
3802 * window later on.
3803 */
3804 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3805 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3806 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3807 r = &dev->resource[i];
3808 if (!(r->flags & IORESOURCE_MEM))
3809 continue;
3810 r->end = resource_size(r) - 1;
3811 r->start = 0;
3812 }
3813 pci_disable_bridge_window(dev);
3814 }
3815}
3816
32a9a682
YS
3817ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3818{
3819 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3820 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3821 spin_lock(&resource_alignment_lock);
3822 strncpy(resource_alignment_param, buf, count);
3823 resource_alignment_param[count] = '\0';
3824 spin_unlock(&resource_alignment_lock);
3825 return count;
3826}
3827
3828ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3829{
3830 size_t count;
3831 spin_lock(&resource_alignment_lock);
3832 count = snprintf(buf, size, "%s", resource_alignment_param);
3833 spin_unlock(&resource_alignment_lock);
3834 return count;
3835}
3836
3837static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3838{
3839 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3840}
3841
3842static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3843 const char *buf, size_t count)
3844{
3845 return pci_set_resource_alignment_param(buf, count);
3846}
3847
3848BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3849 pci_resource_alignment_store);
3850
3851static int __init pci_resource_alignment_sysfs_init(void)
3852{
3853 return bus_create_file(&pci_bus_type,
3854 &bus_attr_resource_alignment);
3855}
3856
3857late_initcall(pci_resource_alignment_sysfs_init);
3858
15856ad5 3859static void pci_no_domains(void)
32a2eea7
JG
3860{
3861#ifdef CONFIG_PCI_DOMAINS
3862 pci_domains_supported = 0;
3863#endif
3864}
3865
0ef5f8f6 3866/**
642c92da 3867 * pci_ext_cfg_avail - can we access extended PCI config space?
0ef5f8f6
AP
3868 *
3869 * Returns 1 if we can access PCI extended config space (offsets
3870 * greater than 0xff). This is the default implementation. Architecture
3871 * implementations can override this.
3872 */
642c92da 3873int __weak pci_ext_cfg_avail(void)
0ef5f8f6
AP
3874{
3875 return 1;
3876}
3877
2d1c8618
BH
3878void __weak pci_fixup_cardbus(struct pci_bus *bus)
3879{
3880}
3881EXPORT_SYMBOL(pci_fixup_cardbus);
3882
ad04d31e 3883static int __init pci_setup(char *str)
1da177e4
LT
3884{
3885 while (str) {
3886 char *k = strchr(str, ',');
3887 if (k)
3888 *k++ = 0;
3889 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
3890 if (!strcmp(str, "nomsi")) {
3891 pci_no_msi();
7f785763
RD
3892 } else if (!strcmp(str, "noaer")) {
3893 pci_no_aer();
b55438fd
YL
3894 } else if (!strncmp(str, "realloc=", 8)) {
3895 pci_realloc_get_opt(str + 8);
f483d392 3896 } else if (!strncmp(str, "realloc", 7)) {
b55438fd 3897 pci_realloc_get_opt("on");
32a2eea7
JG
3898 } else if (!strcmp(str, "nodomains")) {
3899 pci_no_domains();
6748dcc2
RW
3900 } else if (!strncmp(str, "noari", 5)) {
3901 pcie_ari_disabled = true;
4516a618
AN
3902 } else if (!strncmp(str, "cbiosize=", 9)) {
3903 pci_cardbus_io_size = memparse(str + 9, &str);
3904 } else if (!strncmp(str, "cbmemsize=", 10)) {
3905 pci_cardbus_mem_size = memparse(str + 10, &str);
32a9a682
YS
3906 } else if (!strncmp(str, "resource_alignment=", 19)) {
3907 pci_set_resource_alignment_param(str + 19,
3908 strlen(str + 19));
43c16408
AP
3909 } else if (!strncmp(str, "ecrc=", 5)) {
3910 pcie_ecrc_get_policy(str + 5);
28760489
EB
3911 } else if (!strncmp(str, "hpiosize=", 9)) {
3912 pci_hotplug_io_size = memparse(str + 9, &str);
3913 } else if (!strncmp(str, "hpmemsize=", 10)) {
3914 pci_hotplug_mem_size = memparse(str + 10, &str);
5f39e670
JM
3915 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3916 pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495
JM
3917 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3918 pcie_bus_config = PCIE_BUS_SAFE;
3919 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3920 pcie_bus_config = PCIE_BUS_PERFORMANCE;
5f39e670
JM
3921 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3922 pcie_bus_config = PCIE_BUS_PEER2PEER;
284f5f9d
BH
3923 } else if (!strncmp(str, "pcie_scan_all", 13)) {
3924 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
309e57df
MW
3925 } else {
3926 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3927 str);
3928 }
1da177e4
LT
3929 }
3930 str = k;
3931 }
0637a70a 3932 return 0;
1da177e4 3933}
0637a70a 3934early_param("pci", pci_setup);
1da177e4 3935
0b62e13b 3936EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
3937EXPORT_SYMBOL(pci_enable_device_io);
3938EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 3939EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
3940EXPORT_SYMBOL(pcim_enable_device);
3941EXPORT_SYMBOL(pcim_pin_device);
1da177e4 3942EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
3943EXPORT_SYMBOL(pci_find_capability);
3944EXPORT_SYMBOL(pci_bus_find_capability);
3945EXPORT_SYMBOL(pci_release_regions);
3946EXPORT_SYMBOL(pci_request_regions);
e8de1481 3947EXPORT_SYMBOL(pci_request_regions_exclusive);
1da177e4
LT
3948EXPORT_SYMBOL(pci_release_region);
3949EXPORT_SYMBOL(pci_request_region);
e8de1481 3950EXPORT_SYMBOL(pci_request_region_exclusive);
c87deff7
HS
3951EXPORT_SYMBOL(pci_release_selected_regions);
3952EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 3953EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
1da177e4 3954EXPORT_SYMBOL(pci_set_master);
6a479079 3955EXPORT_SYMBOL(pci_clear_master);
1da177e4 3956EXPORT_SYMBOL(pci_set_mwi);
694625c0 3957EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 3958EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 3959EXPORT_SYMBOL_GPL(pci_intx);
1da177e4
LT
3960EXPORT_SYMBOL(pci_assign_resource);
3961EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 3962EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
3963
3964EXPORT_SYMBOL(pci_set_power_state);
3965EXPORT_SYMBOL(pci_save_state);
3966EXPORT_SYMBOL(pci_restore_state);
e5899e1b 3967EXPORT_SYMBOL(pci_pme_capable);
5a6c9b60 3968EXPORT_SYMBOL(pci_pme_active);
0235c4fc 3969EXPORT_SYMBOL(pci_wake_from_d3);
e5899e1b 3970EXPORT_SYMBOL(pci_target_state);
404cc2d8
RW
3971EXPORT_SYMBOL(pci_prepare_to_sleep);
3972EXPORT_SYMBOL(pci_back_from_sleep);
f7bdd12d 3973EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
This page took 0.943028 seconds and 5 git commands to generate.