PCI: Don't print anything while decoding is disabled
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
284f5f9d 13#include <asm-generic/pci-bridge.h>
bc56b9e0 14#include "pci.h"
1da177e4
LT
15
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
1da177e4 18
0b950f0f 19static struct resource busn_resource = {
67cdc827
YL
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
1da177e4
LT
26/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
5cc62c20
YL
30static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
70308923
GKH
60static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
1da177e4 64
ed4aaadb
ZY
65/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
70308923 68 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
69 */
70int no_pci_devices(void)
71{
70308923
GKH
72 struct device *dev;
73 int no_devices;
ed4aaadb 74
70308923
GKH
75 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
ed4aaadb
ZY
80EXPORT_SYMBOL(no_pci_devices);
81
1da177e4
LT
82/*
83 * PCI Bus Class
84 */
fd7d1ced 85static void release_pcibus_dev(struct device *dev)
1da177e4 86{
fd7d1ced 87 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
88
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
2fe2abf8 91 pci_bus_remove_resources(pci_bus);
98d9f30c 92 pci_release_bus_of_node(pci_bus);
1da177e4
LT
93 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
fd7d1ced 98 .dev_release = &release_pcibus_dev,
56039e65 99 .dev_groups = pcibus_groups,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
6ac665c6 108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 109{
6ac665c6 110 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
28c6821a 126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 127{
8d6a6a47 128 u32 mem_type;
28c6821a 129 unsigned long flags;
8d6a6a47 130
6ac665c6 131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
6ac665c6 135 }
07eddf3d 136
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
07eddf3d 141
8d6a6a47
BH
142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 147 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
150 flags |= IORESOURCE_MEM_64;
151 break;
8d6a6a47 152 default:
0ff9514b 153 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
154 break;
155 }
28c6821a 156 return flags;
07eddf3d
YL
157}
158
808e34e2
ZK
159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
0b400c7e
YZ
161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 169 */
0b400c7e 170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 171 struct resource *res, unsigned int pos)
07eddf3d 172{
6ac665c6 173 u32 l, sz, mask;
23b13bc7 174 u64 l64, sz64, mask64;
253d2e54 175 u16 orig_cmd;
cf4d1cf5 176 struct pci_bus_region region, inverted_region;
26370fc6 177 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
6ac665c6 178
1ed67439 179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 180
0ff9514b 181 /* No printks while decoding is disabled! */
253d2e54
JP
182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
808e34e2
ZK
184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
253d2e54
JP
188 }
189
6ac665c6
MW
190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
1ed67439 193 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
6ac665c6 202 */
45aa23b4 203 if (!sz || sz == 0xffffffff)
6ac665c6
MW
204 goto fail;
205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
28c6821a
BH
214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
6ac665c6 217 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 218 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
219 } else {
220 l &= PCI_BASE_ADDRESS_MEM_MASK;
221 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
222 }
223 } else {
224 res->flags |= (l & IORESOURCE_ROM_ENABLE);
225 l &= PCI_ROM_ADDRESS_MASK;
226 mask = (u32)PCI_ROM_ADDRESS_MASK;
227 }
228
28c6821a 229 if (res->flags & IORESOURCE_MEM_64) {
23b13bc7
BH
230 l64 = l;
231 sz64 = sz;
232 mask64 = mask | (u64)~0 << 32;
6ac665c6
MW
233
234 pci_read_config_dword(dev, pos + 4, &l);
235 pci_write_config_dword(dev, pos + 4, ~0);
236 pci_read_config_dword(dev, pos + 4, &sz);
237 pci_write_config_dword(dev, pos + 4, l);
238
239 l64 |= ((u64)l << 32);
240 sz64 |= ((u64)sz << 32);
241
242 sz64 = pci_size(l64, sz64, mask64);
243
244 if (!sz64)
245 goto fail;
246
23b13bc7
BH
247 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
248 sz64 > 0x100000000ULL) {
249 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
250 res->start = 0;
251 res->end = 0;
0ff9514b 252 bar_too_big = true;
23b13bc7 253 goto out;
c7dabef8
BH
254 }
255
d1a313e4 256 if ((sizeof(dma_addr_t) < 8) && l) {
31e9dd25 257 /* Above 32-bit boundary; try to reallocate */
c83bd900 258 res->flags |= IORESOURCE_UNSET;
72dc5601
BH
259 res->start = 0;
260 res->end = sz64;
31e9dd25 261 bar_too_high = true;
72dc5601 262 goto out;
6ac665c6 263 } else {
5bfa14ed
BH
264 region.start = l64;
265 region.end = l64 + sz64;
6ac665c6
MW
266 }
267 } else {
45aa23b4 268 sz = pci_size(l, sz, mask);
6ac665c6 269
45aa23b4 270 if (!sz)
6ac665c6
MW
271 goto fail;
272
5bfa14ed
BH
273 region.start = l;
274 region.end = l + sz;
6ac665c6
MW
275 }
276
fc279850
YL
277 pcibios_bus_to_resource(dev->bus, res, &region);
278 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
cf4d1cf5
KH
279
280 /*
281 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
282 * the corresponding resource address (the physical address used by
283 * the CPU. Converting that resource address back to a bus address
284 * should yield the original BAR value:
285 *
286 * resource_to_bus(bus_to_resource(A)) == A
287 *
288 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
289 * be claimed by the device.
290 */
291 if (inverted_region.start != region.start) {
cf4d1cf5 292 res->flags |= IORESOURCE_UNSET;
cf4d1cf5 293 res->start = 0;
26370fc6
BH
294 res->end = region.end - region.start;
295 bar_invalid = true;
cf4d1cf5 296 }
96ddef25 297
0ff9514b
BH
298 goto out;
299
300
301fail:
302 res->flags = 0;
303out:
808e34e2
ZK
304 if (!dev->mmio_always_on &&
305 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
bbffe435
BH
306 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
307
0ff9514b 308 if (bar_too_big)
23b13bc7
BH
309 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
310 pos, (unsigned long long) sz64);
31e9dd25
BH
311 if (bar_too_high)
312 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
313 pos, (unsigned long long) l64);
26370fc6
BH
314 if (bar_invalid)
315 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
316 pos, (unsigned long long) region.start);
31e9dd25 317 if (res->flags)
33963e30 318 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
0ff9514b 319
28c6821a 320 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
321}
322
1da177e4
LT
323static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
324{
6ac665c6 325 unsigned int pos, reg;
07eddf3d 326
6ac665c6
MW
327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
1da177e4 329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 331 }
6ac665c6 332
1da177e4 333 if (rom) {
6ac665c6 334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 335 dev->rom_base_reg = rom;
6ac665c6
MW
336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
337 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
338 IORESOURCE_SIZEALIGN;
339 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
340 }
341}
342
15856ad5 343static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
344{
345 struct pci_dev *dev = child->self;
346 u8 io_base_lo, io_limit_lo;
2b28ae19 347 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 348 struct pci_bus_region region;
2b28ae19
BH
349 struct resource *res;
350
351 io_mask = PCI_IO_RANGE_MASK;
352 io_granularity = 0x1000;
353 if (dev->io_window_1k) {
354 /* Support 1K I/O space granularity */
355 io_mask = PCI_IO_1K_RANGE_MASK;
356 io_granularity = 0x400;
357 }
1da177e4 358
1da177e4
LT
359 res = child->resource[0];
360 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
361 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
362 base = (io_base_lo & io_mask) << 8;
363 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
364
365 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
366 u16 io_base_hi, io_limit_hi;
8f38eaca 367
1da177e4
LT
368 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
369 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
370 base |= ((unsigned long) io_base_hi << 16);
371 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
372 }
373
5dde383e 374 if (base <= limit) {
1da177e4 375 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 376 region.start = base;
2b28ae19 377 region.end = limit + io_granularity - 1;
fc279850 378 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 379 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 380 }
fa27b2d1
BH
381}
382
15856ad5 383static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
384{
385 struct pci_dev *dev = child->self;
386 u16 mem_base_lo, mem_limit_lo;
387 unsigned long base, limit;
5bfa14ed 388 struct pci_bus_region region;
fa27b2d1 389 struct resource *res;
1da177e4
LT
390
391 res = child->resource[1];
392 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
393 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
394 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
395 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 396 if (base <= limit) {
1da177e4 397 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
398 region.start = base;
399 region.end = limit + 0xfffff;
fc279850 400 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 401 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 402 }
fa27b2d1
BH
403}
404
15856ad5 405static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
406{
407 struct pci_dev *dev = child->self;
408 u16 mem_base_lo, mem_limit_lo;
409 unsigned long base, limit;
5bfa14ed 410 struct pci_bus_region region;
fa27b2d1 411 struct resource *res;
1da177e4
LT
412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
416 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
8f38eaca 421
1da177e4
LT
422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
431#if BITS_PER_LONG == 64
8f38eaca
BH
432 base |= ((unsigned long) mem_base_hi) << 32;
433 limit |= ((unsigned long) mem_limit_hi) << 32;
1da177e4
LT
434#else
435 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
436 dev_err(&dev->dev, "can't handle 64-bit "
437 "address space for bridge\n");
1da177e4
LT
438 return;
439 }
440#endif
441 }
442 }
5dde383e 443 if (base <= limit) {
1f82de10
YL
444 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
445 IORESOURCE_MEM | IORESOURCE_PREFETCH;
446 if (res->flags & PCI_PREF_RANGE_TYPE_64)
447 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
448 region.start = base;
449 region.end = limit + 0xfffff;
fc279850 450 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 451 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
452 }
453}
454
15856ad5 455void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
456{
457 struct pci_dev *dev = child->self;
2fe2abf8 458 struct resource *res;
fa27b2d1
BH
459 int i;
460
461 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
462 return;
463
b918c62e
YL
464 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
465 &child->busn_res,
fa27b2d1
BH
466 dev->transparent ? " (subtractive decode)" : "");
467
2fe2abf8
BH
468 pci_bus_remove_resources(child);
469 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
470 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
471
fa27b2d1
BH
472 pci_read_bridge_io(child);
473 pci_read_bridge_mmio(child);
474 pci_read_bridge_mmio_pref(child);
2adf7516
BH
475
476 if (dev->transparent) {
2fe2abf8
BH
477 pci_bus_for_each_resource(child->parent, res, i) {
478 if (res) {
479 pci_bus_add_resource(child, res,
480 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
481 dev_printk(KERN_DEBUG, &dev->dev,
482 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
483 res);
484 }
2adf7516
BH
485 }
486 }
fa27b2d1
BH
487}
488
05013486 489static struct pci_bus *pci_alloc_bus(void)
1da177e4
LT
490{
491 struct pci_bus *b;
492
f5afe806 493 b = kzalloc(sizeof(*b), GFP_KERNEL);
05013486
BH
494 if (!b)
495 return NULL;
496
497 INIT_LIST_HEAD(&b->node);
498 INIT_LIST_HEAD(&b->children);
499 INIT_LIST_HEAD(&b->devices);
500 INIT_LIST_HEAD(&b->slots);
501 INIT_LIST_HEAD(&b->resources);
502 b->max_bus_speed = PCI_SPEED_UNKNOWN;
503 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
504 return b;
505}
506
70efde2a
JL
507static void pci_release_host_bridge_dev(struct device *dev)
508{
509 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
510
511 if (bridge->release_fn)
512 bridge->release_fn(bridge);
513
514 pci_free_resource_list(&bridge->windows);
515
516 kfree(bridge);
517}
518
7b543663
YL
519static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
520{
521 struct pci_host_bridge *bridge;
522
523 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
05013486
BH
524 if (!bridge)
525 return NULL;
7b543663 526
05013486
BH
527 INIT_LIST_HEAD(&bridge->windows);
528 bridge->bus = b;
7b543663
YL
529 return bridge;
530}
531
0b950f0f 532static const unsigned char pcix_bus_speed[] = {
9be60ca0
MW
533 PCI_SPEED_UNKNOWN, /* 0 */
534 PCI_SPEED_66MHz_PCIX, /* 1 */
535 PCI_SPEED_100MHz_PCIX, /* 2 */
536 PCI_SPEED_133MHz_PCIX, /* 3 */
537 PCI_SPEED_UNKNOWN, /* 4 */
538 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
539 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
540 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
541 PCI_SPEED_UNKNOWN, /* 8 */
542 PCI_SPEED_66MHz_PCIX_266, /* 9 */
543 PCI_SPEED_100MHz_PCIX_266, /* A */
544 PCI_SPEED_133MHz_PCIX_266, /* B */
545 PCI_SPEED_UNKNOWN, /* C */
546 PCI_SPEED_66MHz_PCIX_533, /* D */
547 PCI_SPEED_100MHz_PCIX_533, /* E */
548 PCI_SPEED_133MHz_PCIX_533 /* F */
549};
550
343e51ae 551const unsigned char pcie_link_speed[] = {
3749c51a
MW
552 PCI_SPEED_UNKNOWN, /* 0 */
553 PCIE_SPEED_2_5GT, /* 1 */
554 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 555 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
556 PCI_SPEED_UNKNOWN, /* 4 */
557 PCI_SPEED_UNKNOWN, /* 5 */
558 PCI_SPEED_UNKNOWN, /* 6 */
559 PCI_SPEED_UNKNOWN, /* 7 */
560 PCI_SPEED_UNKNOWN, /* 8 */
561 PCI_SPEED_UNKNOWN, /* 9 */
562 PCI_SPEED_UNKNOWN, /* A */
563 PCI_SPEED_UNKNOWN, /* B */
564 PCI_SPEED_UNKNOWN, /* C */
565 PCI_SPEED_UNKNOWN, /* D */
566 PCI_SPEED_UNKNOWN, /* E */
567 PCI_SPEED_UNKNOWN /* F */
568};
569
570void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
571{
231afea1 572 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
573}
574EXPORT_SYMBOL_GPL(pcie_update_link_speed);
575
45b4cdd5
MW
576static unsigned char agp_speeds[] = {
577 AGP_UNKNOWN,
578 AGP_1X,
579 AGP_2X,
580 AGP_4X,
581 AGP_8X
582};
583
584static enum pci_bus_speed agp_speed(int agp3, int agpstat)
585{
586 int index = 0;
587
588 if (agpstat & 4)
589 index = 3;
590 else if (agpstat & 2)
591 index = 2;
592 else if (agpstat & 1)
593 index = 1;
594 else
595 goto out;
f7625980 596
45b4cdd5
MW
597 if (agp3) {
598 index += 2;
599 if (index == 5)
600 index = 0;
601 }
602
603 out:
604 return agp_speeds[index];
605}
606
607
9be60ca0
MW
608static void pci_set_bus_speed(struct pci_bus *bus)
609{
610 struct pci_dev *bridge = bus->self;
611 int pos;
612
45b4cdd5
MW
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
614 if (!pos)
615 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
616 if (pos) {
617 u32 agpstat, agpcmd;
618
619 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
620 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
621
622 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
623 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
624 }
625
9be60ca0
MW
626 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
627 if (pos) {
628 u16 status;
629 enum pci_bus_speed max;
9be60ca0 630
7793eeab
BH
631 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
632 &status);
633
634 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 635 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 636 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 637 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab
BH
638 } else if (status & PCI_X_SSTATUS_133MHZ) {
639 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
9be60ca0
MW
640 max = PCI_SPEED_133MHz_PCIX_ECC;
641 } else {
642 max = PCI_SPEED_133MHz_PCIX;
643 }
644 } else {
645 max = PCI_SPEED_66MHz_PCIX;
646 }
647
648 bus->max_bus_speed = max;
7793eeab
BH
649 bus->cur_bus_speed = pcix_bus_speed[
650 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
651
652 return;
653 }
654
fdfe1511 655 if (pci_is_pcie(bridge)) {
9be60ca0
MW
656 u32 linkcap;
657 u16 linksta;
658
59875ae4 659 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 660 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 661
59875ae4 662 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
663 pcie_update_link_speed(bus, linksta);
664 }
665}
666
667
cbd4e055
AB
668static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
669 struct pci_dev *bridge, int busnr)
1da177e4
LT
670{
671 struct pci_bus *child;
672 int i;
4f535093 673 int ret;
1da177e4
LT
674
675 /*
676 * Allocate a new bus, and inherit stuff from the parent..
677 */
678 child = pci_alloc_bus();
679 if (!child)
680 return NULL;
681
1da177e4
LT
682 child->parent = parent;
683 child->ops = parent->ops;
0cbdcfcf 684 child->msi = parent->msi;
1da177e4 685 child->sysdata = parent->sysdata;
6e325a62 686 child->bus_flags = parent->bus_flags;
1da177e4 687
fd7d1ced 688 /* initialize some portions of the bus device, but don't register it
4f535093 689 * now as the parent is not properly set up yet.
fd7d1ced
GKH
690 */
691 child->dev.class = &pcibus_class;
1a927133 692 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
693
694 /*
695 * Set up the primary, secondary and subordinate
696 * bus numbers.
697 */
b918c62e
YL
698 child->number = child->busn_res.start = busnr;
699 child->primary = parent->busn_res.start;
700 child->busn_res.end = 0xff;
1da177e4 701
4f535093
YL
702 if (!bridge) {
703 child->dev.parent = parent->bridge;
704 goto add_dev;
705 }
3789fa8a
YZ
706
707 child->self = bridge;
708 child->bridge = get_device(&bridge->dev);
4f535093 709 child->dev.parent = child->bridge;
98d9f30c 710 pci_set_bus_of_node(child);
9be60ca0
MW
711 pci_set_bus_speed(child);
712
1da177e4 713 /* Set up default resource pointers and names.. */
fde09c6d 714 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
715 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
716 child->resource[i]->name = child->name;
717 }
718 bridge->subordinate = child;
719
4f535093
YL
720add_dev:
721 ret = device_register(&child->dev);
722 WARN_ON(ret < 0);
723
10a95747
JL
724 pcibios_add_bus(child);
725
4f535093
YL
726 /* Create legacy_io and legacy_mem files for this bus */
727 pci_create_legacy_files(child);
728
1da177e4
LT
729 return child;
730}
731
451124a7 732struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
733{
734 struct pci_bus *child;
735
736 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 737 if (child) {
d71374da 738 down_write(&pci_bus_sem);
1da177e4 739 list_add_tail(&child->node, &parent->children);
d71374da 740 up_write(&pci_bus_sem);
e4ea9bb7 741 }
1da177e4
LT
742 return child;
743}
744
1da177e4
LT
745/*
746 * If it's a bridge, configure it and scan the bus behind it.
747 * For CardBus bridges, we don't scan behind as the devices will
748 * be handled by the bridge driver itself.
749 *
750 * We need to process bridges in two passes -- first we scan those
751 * already configured by the BIOS and after we are done with all of
752 * them, we proceed to assigning numbers to the remaining buses in
753 * order to avoid overlaps between old and new bus numbers.
754 */
15856ad5 755int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
756{
757 struct pci_bus *child;
758 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 759 u32 buses, i, j = 0;
1da177e4 760 u16 bctl;
99ddd552 761 u8 primary, secondary, subordinate;
a1c19894 762 int broken = 0;
1da177e4
LT
763
764 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
765 primary = buses & 0xFF;
766 secondary = (buses >> 8) & 0xFF;
767 subordinate = (buses >> 16) & 0xFF;
1da177e4 768
99ddd552
BH
769 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
770 secondary, subordinate, pass);
1da177e4 771
71f6bd4a
YL
772 if (!primary && (primary != bus->number) && secondary && subordinate) {
773 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
774 primary = bus->number;
775 }
776
a1c19894
BH
777 /* Check if setup is sensible at all */
778 if (!pass &&
1965f66e 779 (primary != bus->number || secondary <= bus->number ||
1820ffdc 780 secondary > subordinate || subordinate > bus->busn_res.end)) {
1965f66e
YL
781 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
782 secondary, subordinate);
a1c19894
BH
783 broken = 1;
784 }
785
1da177e4 786 /* Disable MasterAbortMode during probing to avoid reporting
f7625980 787 of bus errors (in some architectures) */
1da177e4
LT
788 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
789 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
790 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
791
99ddd552
BH
792 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
793 !is_cardbus && !broken) {
794 unsigned int cmax;
1da177e4
LT
795 /*
796 * Bus already configured by firmware, process it in the first
797 * pass and just note the configuration.
798 */
799 if (pass)
bbe8f9a3 800 goto out;
1da177e4
LT
801
802 /*
2ed85823
AN
803 * The bus might already exist for two reasons: Either we are
804 * rescanning the bus or the bus is reachable through more than
805 * one bridge. The second case can happen with the i450NX
806 * chipset.
1da177e4 807 */
99ddd552 808 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 809 if (!child) {
99ddd552 810 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
811 if (!child)
812 goto out;
99ddd552 813 child->primary = primary;
bc76b731 814 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 815 child->bridge_ctl = bctl;
1da177e4
LT
816 }
817
1da177e4 818 cmax = pci_scan_child_bus(child);
c95b0bd6
AN
819 if (cmax > subordinate)
820 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
821 subordinate, cmax);
822 /* subordinate should equal child->busn_res.end */
823 if (subordinate > max)
824 max = subordinate;
1da177e4
LT
825 } else {
826 /*
827 * We need to assign a number to this bus which we always
828 * do in the second pass.
829 */
12f44f46 830 if (!pass) {
619c8c31 831 if (pcibios_assign_all_busses() || broken || is_cardbus)
12f44f46
IK
832 /* Temporarily disable forwarding of the
833 configuration cycles on all bridges in
834 this bus segment to avoid possible
835 conflicts in the second pass between two
836 bridges programmed with overlapping
837 bus ranges. */
838 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
839 buses & ~0xffffff);
bbe8f9a3 840 goto out;
12f44f46 841 }
1da177e4 842
fc1b2531
AN
843 if (max >= bus->busn_res.end) {
844 dev_warn(&dev->dev, "can't allocate child bus %02x from %pR\n",
845 max, &bus->busn_res);
846 goto out;
847 }
848
1da177e4
LT
849 /* Clear errors */
850 pci_write_config_word(dev, PCI_STATUS, 0xffff);
851
fc1b2531 852 /* The bus will already exist if we are rescanning */
b1a98b69
TC
853 child = pci_find_bus(pci_domain_nr(bus), max+1);
854 if (!child) {
9a4d7d87 855 child = pci_add_new_bus(bus, dev, max+1);
b1a98b69
TC
856 if (!child)
857 goto out;
1820ffdc
AN
858 pci_bus_insert_busn_res(child, max+1,
859 bus->busn_res.end);
b1a98b69 860 }
9a4d7d87 861 max++;
1da177e4
LT
862 buses = (buses & 0xff000000)
863 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
864 | ((unsigned int)(child->busn_res.start) << 8)
865 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
866
867 /*
868 * yenta.c forces a secondary latency timer of 176.
869 * Copy that behaviour here.
870 */
871 if (is_cardbus) {
872 buses &= ~0xff000000;
873 buses |= CARDBUS_LATENCY_TIMER << 24;
874 }
7c867c88 875
1da177e4
LT
876 /*
877 * We need to blast all three values with a single write.
878 */
879 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
880
881 if (!is_cardbus) {
11949255 882 child->bridge_ctl = bctl;
1da177e4
LT
883 max = pci_scan_child_bus(child);
884 } else {
885 /*
886 * For CardBus bridges, we leave 4 bus numbers
887 * as cards with a PCI-to-PCI bridge can be
888 * inserted later.
889 */
49887941
DB
890 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
891 struct pci_bus *parent = bus;
cc57450f
RS
892 if (pci_find_bus(pci_domain_nr(bus),
893 max+i+1))
894 break;
49887941
DB
895 while (parent->parent) {
896 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
897 (parent->busn_res.end > max) &&
898 (parent->busn_res.end <= max+i)) {
49887941
DB
899 j = 1;
900 }
901 parent = parent->parent;
902 }
903 if (j) {
904 /*
905 * Often, there are two cardbus bridges
906 * -- try to leave one valid bus number
907 * for each one.
908 */
909 i /= 2;
910 break;
911 }
912 }
cc57450f 913 max += i;
1da177e4
LT
914 }
915 /*
916 * Set the subordinate bus number to its real value.
917 */
1820ffdc
AN
918 if (max > bus->busn_res.end) {
919 dev_warn(&dev->dev, "max busn %02x is outside %pR\n",
920 max, &bus->busn_res);
921 max = bus->busn_res.end;
922 }
bc76b731 923 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
924 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
925 }
926
cb3576fa
GH
927 sprintf(child->name,
928 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
929 pci_domain_nr(bus), child->number);
1da177e4 930
d55bef51 931 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 932 while (bus->parent) {
b918c62e
YL
933 if ((child->busn_res.end > bus->busn_res.end) ||
934 (child->number > bus->busn_res.end) ||
49887941 935 (child->number < bus->number) ||
b918c62e
YL
936 (child->busn_res.end < bus->number)) {
937 dev_info(&child->dev, "%pR %s "
938 "hidden behind%s bridge %s %pR\n",
939 &child->busn_res,
940 (bus->number > child->busn_res.end &&
941 bus->busn_res.end < child->number) ?
a6f29a98
JP
942 "wholly" : "partially",
943 bus->self->transparent ? " transparent" : "",
865df576 944 dev_name(&bus->dev),
b918c62e 945 &bus->busn_res);
49887941
DB
946 }
947 bus = bus->parent;
948 }
949
bbe8f9a3
RB
950out:
951 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
952
1da177e4
LT
953 return max;
954}
955
956/*
957 * Read interrupt line and base address registers.
958 * The architecture-dependent code can tweak these, of course.
959 */
960static void pci_read_irq(struct pci_dev *dev)
961{
962 unsigned char irq;
963
964 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 965 dev->pin = irq;
1da177e4
LT
966 if (irq)
967 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
968 dev->irq = irq;
969}
970
bb209c82 971void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
972{
973 int pos;
974 u16 reg16;
975
976 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
977 if (!pos)
978 return;
0efea000 979 pdev->pcie_cap = pos;
480b93b7 980 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 981 pdev->pcie_flags_reg = reg16;
b03e7495
JM
982 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
983 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
984}
985
bb209c82 986void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 987{
28760489
EB
988 u32 reg32;
989
59875ae4 990 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
991 if (reg32 & PCI_EXP_SLTCAP_HPC)
992 pdev->is_hotplug_bridge = 1;
993}
994
0b950f0f
SH
995
996/**
997 * pci_cfg_space_size - get the configuration space size of the PCI device.
998 * @dev: PCI device
999 *
1000 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1001 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1002 * access it. Maybe we don't have a way to generate extended config space
1003 * accesses, or the device is behind a reverse Express bridge. So we try
1004 * reading the dword at 0x100 which must either be 0 or a valid extended
1005 * capability header.
1006 */
1007static int pci_cfg_space_size_ext(struct pci_dev *dev)
1008{
1009 u32 status;
1010 int pos = PCI_CFG_SPACE_SIZE;
1011
1012 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1013 goto fail;
1014 if (status == 0xffffffff)
1015 goto fail;
1016
1017 return PCI_CFG_SPACE_EXP_SIZE;
1018
1019 fail:
1020 return PCI_CFG_SPACE_SIZE;
1021}
1022
1023int pci_cfg_space_size(struct pci_dev *dev)
1024{
1025 int pos;
1026 u32 status;
1027 u16 class;
1028
1029 class = dev->class >> 8;
1030 if (class == PCI_CLASS_BRIDGE_HOST)
1031 return pci_cfg_space_size_ext(dev);
1032
1033 if (!pci_is_pcie(dev)) {
1034 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1035 if (!pos)
1036 goto fail;
1037
1038 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1039 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1040 goto fail;
1041 }
1042
1043 return pci_cfg_space_size_ext(dev);
1044
1045 fail:
1046 return PCI_CFG_SPACE_SIZE;
1047}
1048
01abc2aa 1049#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 1050
1da177e4
LT
1051/**
1052 * pci_setup_device - fill in class and map information of a device
1053 * @dev: the device structure to fill
1054 *
f7625980 1055 * Initialize the device structure with information about the device's
1da177e4
LT
1056 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1057 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
1058 * Returns 0 on success and negative if unknown type of device (not normal,
1059 * bridge or CardBus).
1da177e4 1060 */
480b93b7 1061int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
1062{
1063 u32 class;
480b93b7
YZ
1064 u8 hdr_type;
1065 struct pci_slot *slot;
bc577d2b 1066 int pos = 0;
5bfa14ed
BH
1067 struct pci_bus_region region;
1068 struct resource *res;
480b93b7
YZ
1069
1070 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1071 return -EIO;
1072
1073 dev->sysdata = dev->bus->sysdata;
1074 dev->dev.parent = dev->bus->bridge;
1075 dev->dev.bus = &pci_bus_type;
1076 dev->hdr_type = hdr_type & 0x7f;
1077 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
1078 dev->error_state = pci_channel_io_normal;
1079 set_pcie_port_type(dev);
1080
1081 list_for_each_entry(slot, &dev->bus->slots, list)
1082 if (PCI_SLOT(dev->devfn) == slot->number)
1083 dev->slot = slot;
1084
1085 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1086 set this higher, assuming the system even supports it. */
1087 dev->dma_mask = 0xffffffff;
1da177e4 1088
eebfcfb5
GKH
1089 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1090 dev->bus->number, PCI_SLOT(dev->devfn),
1091 PCI_FUNC(dev->devfn));
1da177e4
LT
1092
1093 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1094 dev->revision = class & 0xff;
2dd8ba92 1095 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1096
2dd8ba92
YL
1097 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1098 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1099
853346e4
YZ
1100 /* need to have dev->class ready */
1101 dev->cfg_size = pci_cfg_space_size(dev);
1102
1da177e4 1103 /* "Unknown power state" */
3fe9d19f 1104 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1105
1106 /* Early fixups, before probing the BARs */
1107 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1108 /* device class may be changed after fixup */
1109 class = dev->class >> 8;
1da177e4
LT
1110
1111 switch (dev->hdr_type) { /* header type */
1112 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1113 if (class == PCI_CLASS_BRIDGE_PCI)
1114 goto bad;
1115 pci_read_irq(dev);
1116 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1117 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1118 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1119
1120 /*
075eb9e3
BH
1121 * Do the ugly legacy mode stuff here rather than broken chip
1122 * quirk code. Legacy mode ATA controllers have fixed
1123 * addresses. These are not always echoed in BAR0-3, and
1124 * BAR0-3 in a few cases contain junk!
368c73d4
AC
1125 */
1126 if (class == PCI_CLASS_STORAGE_IDE) {
1127 u8 progif;
1128 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1129 if ((progif & 1) == 0) {
5bfa14ed
BH
1130 region.start = 0x1F0;
1131 region.end = 0x1F7;
1132 res = &dev->resource[0];
1133 res->flags = LEGACY_IO_RESOURCE;
fc279850 1134 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1135 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1136 res);
5bfa14ed
BH
1137 region.start = 0x3F6;
1138 region.end = 0x3F6;
1139 res = &dev->resource[1];
1140 res->flags = LEGACY_IO_RESOURCE;
fc279850 1141 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1142 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1143 res);
368c73d4
AC
1144 }
1145 if ((progif & 4) == 0) {
5bfa14ed
BH
1146 region.start = 0x170;
1147 region.end = 0x177;
1148 res = &dev->resource[2];
1149 res->flags = LEGACY_IO_RESOURCE;
fc279850 1150 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1151 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1152 res);
5bfa14ed
BH
1153 region.start = 0x376;
1154 region.end = 0x376;
1155 res = &dev->resource[3];
1156 res->flags = LEGACY_IO_RESOURCE;
fc279850 1157 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1158 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1159 res);
368c73d4
AC
1160 }
1161 }
1da177e4
LT
1162 break;
1163
1164 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1165 if (class != PCI_CLASS_BRIDGE_PCI)
1166 goto bad;
1167 /* The PCI-to-PCI bridge spec requires that subtractive
1168 decoding (i.e. transparent) bridge must have programming
f7625980 1169 interface code of 0x01. */
3efd273b 1170 pci_read_irq(dev);
1da177e4
LT
1171 dev->transparent = ((dev->class & 0xff) == 1);
1172 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1173 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1174 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1175 if (pos) {
1176 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1177 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1178 }
1da177e4
LT
1179 break;
1180
1181 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1182 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1183 goto bad;
1184 pci_read_irq(dev);
1185 pci_read_bases(dev, 1, 0);
1186 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1187 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1188 break;
1189
1190 default: /* unknown header */
80ccba11
BH
1191 dev_err(&dev->dev, "unknown header type %02x, "
1192 "ignoring device\n", dev->hdr_type);
480b93b7 1193 return -EIO;
1da177e4
LT
1194
1195 bad:
2dd8ba92
YL
1196 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1197 "type %02x)\n", dev->class, dev->hdr_type);
1da177e4
LT
1198 dev->class = PCI_CLASS_NOT_DEFINED;
1199 }
1200
1201 /* We found a fine healthy device, go go go... */
1202 return 0;
1203}
1204
201de56e
ZY
1205static void pci_release_capabilities(struct pci_dev *dev)
1206{
1207 pci_vpd_release(dev);
d1b054da 1208 pci_iov_release(dev);
f796841e 1209 pci_free_cap_save_buffers(dev);
201de56e
ZY
1210}
1211
1da177e4
LT
1212/**
1213 * pci_release_dev - free a pci device structure when all users of it are finished.
1214 * @dev: device that's been disconnected
1215 *
1216 * Will be called only by the device core when all users of this pci device are
1217 * done.
1218 */
1219static void pci_release_dev(struct device *dev)
1220{
04480094 1221 struct pci_dev *pci_dev;
1da177e4 1222
04480094 1223 pci_dev = to_pci_dev(dev);
201de56e 1224 pci_release_capabilities(pci_dev);
98d9f30c 1225 pci_release_of_node(pci_dev);
6ae32c53 1226 pcibios_release_device(pci_dev);
8b1fce04 1227 pci_bus_put(pci_dev->bus);
1da177e4
LT
1228 kfree(pci_dev);
1229}
1230
3c6e6ae7 1231struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1232{
1233 struct pci_dev *dev;
1234
1235 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1236 if (!dev)
1237 return NULL;
1238
65891215 1239 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1240 dev->dev.type = &pci_dev_type;
3c6e6ae7 1241 dev->bus = pci_bus_get(bus);
65891215
ME
1242
1243 return dev;
1244}
3c6e6ae7
GZ
1245EXPORT_SYMBOL(pci_alloc_dev);
1246
efdc87da
YL
1247bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1248 int crs_timeout)
1da177e4 1249{
1da177e4
LT
1250 int delay = 1;
1251
efdc87da
YL
1252 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1253 return false;
1da177e4
LT
1254
1255 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1256 if (*l == 0xffffffff || *l == 0x00000000 ||
1257 *l == 0x0000ffff || *l == 0xffff0000)
1258 return false;
1da177e4
LT
1259
1260 /* Configuration request Retry Status */
efdc87da
YL
1261 while (*l == 0xffff0001) {
1262 if (!crs_timeout)
1263 return false;
1264
1da177e4
LT
1265 msleep(delay);
1266 delay *= 2;
efdc87da
YL
1267 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1268 return false;
1da177e4 1269 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1270 if (delay > crs_timeout) {
80ccba11 1271 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
1272 "responding\n", pci_domain_nr(bus),
1273 bus->number, PCI_SLOT(devfn),
1274 PCI_FUNC(devfn));
efdc87da 1275 return false;
1da177e4
LT
1276 }
1277 }
1278
efdc87da
YL
1279 return true;
1280}
1281EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1282
1283/*
1284 * Read the config data for a PCI device, sanity-check it
1285 * and fill in the dev structure...
1286 */
1287static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1288{
1289 struct pci_dev *dev;
1290 u32 l;
1291
1292 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1293 return NULL;
1294
8b1fce04 1295 dev = pci_alloc_dev(bus);
1da177e4
LT
1296 if (!dev)
1297 return NULL;
1298
1da177e4 1299 dev->devfn = devfn;
1da177e4
LT
1300 dev->vendor = l & 0xffff;
1301 dev->device = (l >> 16) & 0xffff;
cef354db 1302
98d9f30c
BH
1303 pci_set_of_node(dev);
1304
480b93b7 1305 if (pci_setup_device(dev)) {
8b1fce04 1306 pci_bus_put(dev->bus);
1da177e4
LT
1307 kfree(dev);
1308 return NULL;
1309 }
1da177e4
LT
1310
1311 return dev;
1312}
1313
201de56e
ZY
1314static void pci_init_capabilities(struct pci_dev *dev)
1315{
1316 /* MSI/MSI-X list */
1317 pci_msi_init_pci_dev(dev);
1318
63f4898a
RW
1319 /* Buffers for saving PCIe and PCI-X capabilities */
1320 pci_allocate_cap_save_buffers(dev);
1321
201de56e
ZY
1322 /* Power Management */
1323 pci_pm_init(dev);
1324
1325 /* Vital Product Data */
1326 pci_vpd_pci22_init(dev);
58c3a727
YZ
1327
1328 /* Alternative Routing-ID Forwarding */
31ab2476 1329 pci_configure_ari(dev);
d1b054da
YZ
1330
1331 /* Single Root I/O Virtualization */
1332 pci_iov_init(dev);
ae21ee65
AK
1333
1334 /* Enable ACS P2P upstream forwarding */
5d990b62 1335 pci_enable_acs(dev);
201de56e
ZY
1336}
1337
96bde06a 1338void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1339{
4f535093
YL
1340 int ret;
1341
cdb9b9f7
PM
1342 device_initialize(&dev->dev);
1343 dev->dev.release = pci_release_dev;
1da177e4 1344
7629d19a 1345 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1346 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1347 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1348 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1349
4d57cdfa 1350 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1351 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1352
1da177e4
LT
1353 /* Fix up broken headers */
1354 pci_fixup_device(pci_fixup_header, dev);
1355
2069ecfb
YL
1356 /* moved out from quirk header fixup code */
1357 pci_reassigndev_resource_alignment(dev);
1358
4b77b0a2
RW
1359 /* Clear the state_saved flag. */
1360 dev->state_saved = false;
1361
201de56e
ZY
1362 /* Initialize various capabilities */
1363 pci_init_capabilities(dev);
eb9d0fe4 1364
1da177e4
LT
1365 /*
1366 * Add the device to our list of discovered devices
1367 * and the bus list for fixup functions, etc.
1368 */
d71374da 1369 down_write(&pci_bus_sem);
1da177e4 1370 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1371 up_write(&pci_bus_sem);
4f535093 1372
4f535093
YL
1373 ret = pcibios_add_device(dev);
1374 WARN_ON(ret < 0);
1375
1376 /* Notifier could use PCI capabilities */
1377 dev->match_driver = false;
1378 ret = device_add(&dev->dev);
1379 WARN_ON(ret < 0);
cdb9b9f7
PM
1380}
1381
451124a7 1382struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1383{
1384 struct pci_dev *dev;
1385
90bdb311
TP
1386 dev = pci_get_slot(bus, devfn);
1387 if (dev) {
1388 pci_dev_put(dev);
1389 return dev;
1390 }
1391
cdb9b9f7
PM
1392 dev = pci_scan_device(bus, devfn);
1393 if (!dev)
1394 return NULL;
1395
1396 pci_device_add(dev, bus);
1da177e4
LT
1397
1398 return dev;
1399}
b73e9687 1400EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1401
b1bd58e4 1402static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1403{
b1bd58e4
YW
1404 int pos;
1405 u16 cap = 0;
1406 unsigned next_fn;
4fb88c1a 1407
b1bd58e4
YW
1408 if (pci_ari_enabled(bus)) {
1409 if (!dev)
1410 return 0;
1411 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1412 if (!pos)
1413 return 0;
4fb88c1a 1414
b1bd58e4
YW
1415 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1416 next_fn = PCI_ARI_CAP_NFN(cap);
1417 if (next_fn <= fn)
1418 return 0; /* protect against malformed list */
f07852d6 1419
b1bd58e4
YW
1420 return next_fn;
1421 }
1422
1423 /* dev may be NULL for non-contiguous multifunction devices */
1424 if (!dev || dev->multifunction)
1425 return (fn + 1) % 8;
f07852d6 1426
f07852d6
MW
1427 return 0;
1428}
1429
1430static int only_one_child(struct pci_bus *bus)
1431{
1432 struct pci_dev *parent = bus->self;
284f5f9d 1433
f07852d6
MW
1434 if (!parent || !pci_is_pcie(parent))
1435 return 0;
62f87c0e 1436 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1437 return 1;
62f87c0e 1438 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1439 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1440 return 1;
1441 return 0;
1442}
1443
1da177e4
LT
1444/**
1445 * pci_scan_slot - scan a PCI slot on a bus for devices.
1446 * @bus: PCI bus to scan
1447 * @devfn: slot number to scan (must have zero function.)
1448 *
1449 * Scan a PCI slot on the specified PCI bus for devices, adding
1450 * discovered devices to the @bus->devices list. New devices
8a1bc901 1451 * will not have is_added set.
1b69dfc6
TP
1452 *
1453 * Returns the number of new devices found.
1da177e4 1454 */
96bde06a 1455int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1456{
f07852d6 1457 unsigned fn, nr = 0;
1b69dfc6 1458 struct pci_dev *dev;
f07852d6
MW
1459
1460 if (only_one_child(bus) && (devfn > 0))
1461 return 0; /* Already scanned the entire slot */
1da177e4 1462
1b69dfc6 1463 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1464 if (!dev)
1465 return 0;
1466 if (!dev->is_added)
1b69dfc6
TP
1467 nr++;
1468
b1bd58e4 1469 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
1470 dev = pci_scan_single_device(bus, devfn + fn);
1471 if (dev) {
1472 if (!dev->is_added)
1473 nr++;
1474 dev->multifunction = 1;
1da177e4
LT
1475 }
1476 }
7d715a6c 1477
149e1637
SL
1478 /* only one slot has pcie device */
1479 if (bus->self && nr)
7d715a6c
SL
1480 pcie_aspm_init_link_state(bus->self);
1481
1da177e4
LT
1482 return nr;
1483}
1484
b03e7495
JM
1485static int pcie_find_smpss(struct pci_dev *dev, void *data)
1486{
1487 u8 *smpss = data;
1488
1489 if (!pci_is_pcie(dev))
1490 return 0;
1491
d4aa68f6
YW
1492 /*
1493 * We don't have a way to change MPS settings on devices that have
1494 * drivers attached. A hot-added device might support only the minimum
1495 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1496 * where devices may be hot-added, we limit the fabric MPS to 128 so
1497 * hot-added devices will work correctly.
1498 *
1499 * However, if we hot-add a device to a slot directly below a Root
1500 * Port, it's impossible for there to be other existing devices below
1501 * the port. We don't limit the MPS in this case because we can
1502 * reconfigure MPS on both the Root Port and the hot-added device,
1503 * and there are no other devices involved.
1504 *
1505 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
b03e7495 1506 */
d4aa68f6
YW
1507 if (dev->is_hotplug_bridge &&
1508 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
b03e7495
JM
1509 *smpss = 0;
1510
1511 if (*smpss > dev->pcie_mpss)
1512 *smpss = dev->pcie_mpss;
1513
1514 return 0;
1515}
1516
1517static void pcie_write_mps(struct pci_dev *dev, int mps)
1518{
62f392ea 1519 int rc;
b03e7495
JM
1520
1521 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1522 mps = 128 << dev->pcie_mpss;
b03e7495 1523
62f87c0e
YW
1524 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1525 dev->bus->self)
62f392ea 1526 /* For "Performance", the assumption is made that
b03e7495
JM
1527 * downstream communication will never be larger than
1528 * the MRRS. So, the MPS only needs to be configured
1529 * for the upstream communication. This being the case,
1530 * walk from the top down and set the MPS of the child
1531 * to that of the parent bus.
62f392ea
JM
1532 *
1533 * Configure the device MPS with the smaller of the
1534 * device MPSS or the bridge MPS (which is assumed to be
1535 * properly configured at this point to the largest
1536 * allowable MPS based on its parent bus).
b03e7495 1537 */
62f392ea 1538 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1539 }
1540
1541 rc = pcie_set_mps(dev, mps);
1542 if (rc)
1543 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1544}
1545
62f392ea 1546static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1547{
62f392ea 1548 int rc, mrrs;
b03e7495 1549
ed2888e9
JM
1550 /* In the "safe" case, do not configure the MRRS. There appear to be
1551 * issues with setting MRRS to 0 on a number of devices.
1552 */
ed2888e9
JM
1553 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1554 return;
1555
ed2888e9
JM
1556 /* For Max performance, the MRRS must be set to the largest supported
1557 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1558 * device or the bus can support. This should already be properly
1559 * configured by a prior call to pcie_write_mps.
ed2888e9 1560 */
62f392ea 1561 mrrs = pcie_get_mps(dev);
b03e7495
JM
1562
1563 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1564 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1565 * If the MRRS value provided is not acceptable (e.g., too large),
1566 * shrink the value until it is acceptable to the HW.
f7625980 1567 */
b03e7495
JM
1568 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1569 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1570 if (!rc)
1571 break;
b03e7495 1572
62f392ea 1573 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1574 mrrs /= 2;
1575 }
62f392ea
JM
1576
1577 if (mrrs < 128)
1578 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1579 "safe value. If problems are experienced, try running "
1580 "with pci=pcie_bus_safe.\n");
b03e7495
JM
1581}
1582
5895af79
YW
1583static void pcie_bus_detect_mps(struct pci_dev *dev)
1584{
1585 struct pci_dev *bridge = dev->bus->self;
1586 int mps, p_mps;
1587
1588 if (!bridge)
1589 return;
1590
1591 mps = pcie_get_mps(dev);
1592 p_mps = pcie_get_mps(bridge);
1593
1594 if (mps != p_mps)
1595 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1596 mps, pci_name(bridge), p_mps);
1597}
1598
b03e7495
JM
1599static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1600{
a513a99a 1601 int mps, orig_mps;
b03e7495
JM
1602
1603 if (!pci_is_pcie(dev))
1604 return 0;
1605
5895af79
YW
1606 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1607 pcie_bus_detect_mps(dev);
1608 return 0;
1609 }
1610
a513a99a
JM
1611 mps = 128 << *(u8 *)data;
1612 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1613
1614 pcie_write_mps(dev, mps);
62f392ea 1615 pcie_write_mrrs(dev);
b03e7495 1616
2c25e34c 1617 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
a513a99a
JM
1618 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1619 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1620
1621 return 0;
1622}
1623
a513a99a 1624/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1625 * parents then children fashion. If this changes, then this code will not
1626 * work as designed.
1627 */
a58674ff 1628void pcie_bus_configure_settings(struct pci_bus *bus)
b03e7495 1629{
5f39e670 1630 u8 smpss;
b03e7495 1631
a58674ff 1632 if (!bus->self)
b03e7495
JM
1633 return;
1634
b03e7495 1635 if (!pci_is_pcie(bus->self))
5f39e670
JM
1636 return;
1637
1638 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
3315472c 1639 * to be aware of the MPS of the destination. To work around this,
5f39e670
JM
1640 * simply force the MPS of the entire system to the smallest possible.
1641 */
1642 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1643 smpss = 0;
1644
b03e7495 1645 if (pcie_bus_config == PCIE_BUS_SAFE) {
a58674ff 1646 smpss = bus->self->pcie_mpss;
5f39e670 1647
b03e7495
JM
1648 pcie_find_smpss(bus->self, &smpss);
1649 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1650 }
1651
1652 pcie_bus_configure_set(bus->self, &smpss);
1653 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1654}
debc3b77 1655EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1656
15856ad5 1657unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1658{
b918c62e 1659 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1660 struct pci_dev *dev;
1661
0207c356 1662 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1663
1664 /* Go find them, Rover! */
1665 for (devfn = 0; devfn < 0x100; devfn += 8)
1666 pci_scan_slot(bus, devfn);
1667
a28724b0
YZ
1668 /* Reserve buses for SR-IOV capability. */
1669 max += pci_iov_bus_range(bus);
1670
1da177e4
LT
1671 /*
1672 * After performing arch-dependent fixup of the bus, look behind
1673 * all PCI-to-PCI bridges on this bus.
1674 */
74710ded 1675 if (!bus->is_added) {
0207c356 1676 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 1677 pcibios_fixup_bus(bus);
981cf9ea 1678 bus->is_added = 1;
74710ded
AC
1679 }
1680
1da177e4
LT
1681 for (pass=0; pass < 2; pass++)
1682 list_for_each_entry(dev, &bus->devices, bus_list) {
1683 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1684 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1685 max = pci_scan_bridge(bus, dev, max, pass);
1686 }
1687
1688 /*
1689 * We've scanned the bus and so we know all about what's on
1690 * the other side of any bridges that may be on this bus plus
1691 * any devices.
1692 *
1693 * Return how far we've got finding sub-buses.
1694 */
0207c356 1695 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1696 return max;
1697}
1698
6c0cc950
RW
1699/**
1700 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1701 * @bridge: Host bridge to set up.
1702 *
1703 * Default empty implementation. Replace with an architecture-specific setup
1704 * routine, if necessary.
1705 */
1706int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1707{
1708 return 0;
1709}
1710
10a95747
JL
1711void __weak pcibios_add_bus(struct pci_bus *bus)
1712{
1713}
1714
1715void __weak pcibios_remove_bus(struct pci_bus *bus)
1716{
1717}
1718
166c6370
BH
1719struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1720 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1721{
0efd5aab 1722 int error;
5a21d70d 1723 struct pci_host_bridge *bridge;
0207c356 1724 struct pci_bus *b, *b2;
0efd5aab 1725 struct pci_host_bridge_window *window, *n;
a9d9f527 1726 struct resource *res;
0efd5aab
BH
1727 resource_size_t offset;
1728 char bus_addr[64];
1729 char *fmt;
1da177e4
LT
1730
1731 b = pci_alloc_bus();
1732 if (!b)
7b543663 1733 return NULL;
1da177e4
LT
1734
1735 b->sysdata = sysdata;
1736 b->ops = ops;
4f535093 1737 b->number = b->busn_res.start = bus;
0207c356
BH
1738 b2 = pci_find_bus(pci_domain_nr(b), bus);
1739 if (b2) {
1da177e4 1740 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1741 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1742 goto err_out;
1743 }
d71374da 1744
7b543663
YL
1745 bridge = pci_alloc_host_bridge(b);
1746 if (!bridge)
1747 goto err_out;
1748
1749 bridge->dev.parent = parent;
70efde2a 1750 bridge->dev.release = pci_release_host_bridge_dev;
7b543663 1751 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
6c0cc950 1752 error = pcibios_root_bridge_prepare(bridge);
343df771
JL
1753 if (error) {
1754 kfree(bridge);
1755 goto err_out;
1756 }
6c0cc950 1757
7b543663 1758 error = device_register(&bridge->dev);
343df771
JL
1759 if (error) {
1760 put_device(&bridge->dev);
1761 goto err_out;
1762 }
7b543663 1763 b->bridge = get_device(&bridge->dev);
a1e4d72c 1764 device_enable_async_suspend(b->bridge);
98d9f30c 1765 pci_set_bus_of_node(b);
1da177e4 1766
0d358f22
YL
1767 if (!parent)
1768 set_dev_node(b->bridge, pcibus_to_node(b));
1769
fd7d1ced
GKH
1770 b->dev.class = &pcibus_class;
1771 b->dev.parent = b->bridge;
1a927133 1772 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1773 error = device_register(&b->dev);
1da177e4
LT
1774 if (error)
1775 goto class_dev_reg_err;
1da177e4 1776
10a95747
JL
1777 pcibios_add_bus(b);
1778
1da177e4
LT
1779 /* Create legacy_io and legacy_mem files for this bus */
1780 pci_create_legacy_files(b);
1781
a9d9f527
BH
1782 if (parent)
1783 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1784 else
1785 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1786
0efd5aab
BH
1787 /* Add initial resources to the bus */
1788 list_for_each_entry_safe(window, n, resources, list) {
1789 list_move_tail(&window->list, &bridge->windows);
1790 res = window->res;
1791 offset = window->offset;
f848ffb1
YL
1792 if (res->flags & IORESOURCE_BUS)
1793 pci_bus_insert_busn_res(b, bus, res->end);
1794 else
1795 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1796 if (offset) {
1797 if (resource_type(res) == IORESOURCE_IO)
1798 fmt = " (bus address [%#06llx-%#06llx])";
1799 else
1800 fmt = " (bus address [%#010llx-%#010llx])";
1801 snprintf(bus_addr, sizeof(bus_addr), fmt,
1802 (unsigned long long) (res->start - offset),
1803 (unsigned long long) (res->end - offset));
1804 } else
1805 bus_addr[0] = '\0';
1806 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1807 }
1808
a5390aa6
BH
1809 down_write(&pci_bus_sem);
1810 list_add_tail(&b->node, &pci_root_buses);
1811 up_write(&pci_bus_sem);
1812
1da177e4
LT
1813 return b;
1814
1da177e4 1815class_dev_reg_err:
7b543663
YL
1816 put_device(&bridge->dev);
1817 device_unregister(&bridge->dev);
1da177e4 1818err_out:
1da177e4
LT
1819 kfree(b);
1820 return NULL;
1821}
cdb9b9f7 1822
98a35831
YL
1823int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1824{
1825 struct resource *res = &b->busn_res;
1826 struct resource *parent_res, *conflict;
1827
1828 res->start = bus;
1829 res->end = bus_max;
1830 res->flags = IORESOURCE_BUS;
1831
1832 if (!pci_is_root_bus(b))
1833 parent_res = &b->parent->busn_res;
1834 else {
1835 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1836 res->flags |= IORESOURCE_PCI_FIXED;
1837 }
1838
ced04d15 1839 conflict = request_resource_conflict(parent_res, res);
98a35831
YL
1840
1841 if (conflict)
1842 dev_printk(KERN_DEBUG, &b->dev,
1843 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1844 res, pci_is_root_bus(b) ? "domain " : "",
1845 parent_res, conflict->name, conflict);
98a35831
YL
1846
1847 return conflict == NULL;
1848}
1849
1850int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1851{
1852 struct resource *res = &b->busn_res;
1853 struct resource old_res = *res;
1854 resource_size_t size;
1855 int ret;
1856
1857 if (res->start > bus_max)
1858 return -EINVAL;
1859
1860 size = bus_max - res->start + 1;
1861 ret = adjust_resource(res, res->start, size);
1862 dev_printk(KERN_DEBUG, &b->dev,
1863 "busn_res: %pR end %s updated to %02x\n",
1864 &old_res, ret ? "can not be" : "is", bus_max);
1865
1866 if (!ret && !res->parent)
1867 pci_bus_insert_busn_res(b, res->start, res->end);
1868
1869 return ret;
1870}
1871
1872void pci_bus_release_busn_res(struct pci_bus *b)
1873{
1874 struct resource *res = &b->busn_res;
1875 int ret;
1876
1877 if (!res->flags || !res->parent)
1878 return;
1879
1880 ret = release_resource(res);
1881 dev_printk(KERN_DEBUG, &b->dev,
1882 "busn_res: %pR %s released\n",
1883 res, ret ? "can not be" : "is");
1884}
1885
15856ad5 1886struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
1887 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1888{
4d99f524
YL
1889 struct pci_host_bridge_window *window;
1890 bool found = false;
a2ebb827 1891 struct pci_bus *b;
4d99f524
YL
1892 int max;
1893
1894 list_for_each_entry(window, resources, list)
1895 if (window->res->flags & IORESOURCE_BUS) {
1896 found = true;
1897 break;
1898 }
a2ebb827
BH
1899
1900 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1901 if (!b)
1902 return NULL;
1903
4d99f524
YL
1904 if (!found) {
1905 dev_info(&b->dev,
1906 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1907 bus);
1908 pci_bus_insert_busn_res(b, bus, 255);
1909 }
1910
1911 max = pci_scan_child_bus(b);
1912
1913 if (!found)
1914 pci_bus_update_busn_res_end(b, max);
1915
a2ebb827
BH
1916 pci_bus_add_devices(b);
1917 return b;
1918}
1919EXPORT_SYMBOL(pci_scan_root_bus);
1920
7e00fe2e 1921/* Deprecated; use pci_scan_root_bus() instead */
15856ad5 1922struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1923 int bus, struct pci_ops *ops, void *sysdata)
1924{
1e39ae9f 1925 LIST_HEAD(resources);
cdb9b9f7
PM
1926 struct pci_bus *b;
1927
1e39ae9f
BH
1928 pci_add_resource(&resources, &ioport_resource);
1929 pci_add_resource(&resources, &iomem_resource);
857c3b66 1930 pci_add_resource(&resources, &busn_resource);
1e39ae9f 1931 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 1932 if (b)
857c3b66 1933 pci_scan_child_bus(b);
1e39ae9f
BH
1934 else
1935 pci_free_resource_list(&resources);
cdb9b9f7
PM
1936 return b;
1937}
1da177e4
LT
1938EXPORT_SYMBOL(pci_scan_bus_parented);
1939
15856ad5 1940struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
1941 void *sysdata)
1942{
1943 LIST_HEAD(resources);
1944 struct pci_bus *b;
1945
1946 pci_add_resource(&resources, &ioport_resource);
1947 pci_add_resource(&resources, &iomem_resource);
857c3b66 1948 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
1949 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1950 if (b) {
857c3b66 1951 pci_scan_child_bus(b);
de4b2f76
BH
1952 pci_bus_add_devices(b);
1953 } else {
1954 pci_free_resource_list(&resources);
1955 }
1956 return b;
1957}
1958EXPORT_SYMBOL(pci_scan_bus);
1959
2f320521
YL
1960/**
1961 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1962 * @bridge: PCI bridge for the bus to scan
1963 *
1964 * Scan a PCI bus and child buses for new devices, add them,
1965 * and enable them, resizing bridge mmio/io resource if necessary
1966 * and possible. The caller must ensure the child devices are already
1967 * removed for resizing to occur.
1968 *
1969 * Returns the max number of subordinate bus discovered.
1970 */
1971unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1972{
1973 unsigned int max;
1974 struct pci_bus *bus = bridge->subordinate;
1975
1976 max = pci_scan_child_bus(bus);
1977
1978 pci_assign_unassigned_bridge_resources(bridge);
1979
1980 pci_bus_add_devices(bus);
1981
1982 return max;
1983}
1984
a5213a31
YL
1985/**
1986 * pci_rescan_bus - scan a PCI bus for devices.
1987 * @bus: PCI bus to scan
1988 *
1989 * Scan a PCI bus and child buses for new devices, adds them,
1990 * and enables them.
1991 *
1992 * Returns the max number of subordinate bus discovered.
1993 */
1994unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1995{
1996 unsigned int max;
1997
1998 max = pci_scan_child_bus(bus);
1999 pci_assign_unassigned_bus_resources(bus);
2000 pci_bus_add_devices(bus);
2001
2002 return max;
2003}
2004EXPORT_SYMBOL_GPL(pci_rescan_bus);
2005
1da177e4 2006EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
2007EXPORT_SYMBOL(pci_scan_slot);
2008EXPORT_SYMBOL(pci_scan_bridge);
1da177e4 2009EXPORT_SYMBOL_GPL(pci_scan_child_bus);
6b4b78fe 2010
9d16947b
RW
2011/*
2012 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2013 * routines should always be executed under this mutex.
2014 */
2015static DEFINE_MUTEX(pci_rescan_remove_lock);
2016
2017void pci_lock_rescan_remove(void)
2018{
2019 mutex_lock(&pci_rescan_remove_lock);
2020}
2021EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2022
2023void pci_unlock_rescan_remove(void)
2024{
2025 mutex_unlock(&pci_rescan_remove_lock);
2026}
2027EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2028
99178b03 2029static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 2030{
99178b03
GKH
2031 const struct pci_dev *a = to_pci_dev(d_a);
2032 const struct pci_dev *b = to_pci_dev(d_b);
2033
6b4b78fe
MD
2034 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2035 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2036
2037 if (a->bus->number < b->bus->number) return -1;
2038 else if (a->bus->number > b->bus->number) return 1;
2039
2040 if (a->devfn < b->devfn) return -1;
2041 else if (a->devfn > b->devfn) return 1;
2042
2043 return 0;
2044}
2045
5ff580c1 2046void __init pci_sort_breadthfirst(void)
6b4b78fe 2047{
99178b03 2048 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 2049}
This page took 0.875421 seconds and 5 git commands to generate.