PCI: Convert alloc_pci_dev(void) to pci_alloc_dev(bus)
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
284f5f9d 13#include <asm-generic/pci-bridge.h>
bc56b9e0 14#include "pci.h"
1da177e4
LT
15
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
1da177e4 18
67cdc827
YL
19struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
1da177e4
LT
26/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
5cc62c20
YL
30static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
70308923
GKH
60static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
1da177e4 64
ed4aaadb
ZY
65/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
70308923 68 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
69 */
70int no_pci_devices(void)
71{
70308923
GKH
72 struct device *dev;
73 int no_devices;
ed4aaadb 74
70308923
GKH
75 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
ed4aaadb
ZY
80EXPORT_SYMBOL(no_pci_devices);
81
1da177e4
LT
82/*
83 * PCI Bus Class
84 */
fd7d1ced 85static void release_pcibus_dev(struct device *dev)
1da177e4 86{
fd7d1ced 87 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
88
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
2fe2abf8 91 pci_bus_remove_resources(pci_bus);
98d9f30c 92 pci_release_bus_of_node(pci_bus);
1da177e4
LT
93 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
fd7d1ced 98 .dev_release = &release_pcibus_dev,
b9d320fc 99 .dev_attrs = pcibus_dev_attrs,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
6ac665c6 108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 109{
6ac665c6 110 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
28c6821a 126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 127{
8d6a6a47 128 u32 mem_type;
28c6821a 129 unsigned long flags;
8d6a6a47 130
6ac665c6 131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
6ac665c6 135 }
07eddf3d 136
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
07eddf3d 141
8d6a6a47
BH
142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 147 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
150 flags |= IORESOURCE_MEM_64;
151 break;
8d6a6a47 152 default:
0ff9514b 153 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
154 break;
155 }
28c6821a 156 return flags;
07eddf3d
YL
157}
158
0b400c7e
YZ
159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 167 */
0b400c7e 168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 169 struct resource *res, unsigned int pos)
07eddf3d 170{
6ac665c6 171 u32 l, sz, mask;
253d2e54 172 u16 orig_cmd;
5bfa14ed 173 struct pci_bus_region region;
0ff9514b 174 bool bar_too_big = false, bar_disabled = false;
6ac665c6 175
1ed67439 176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 177
0ff9514b 178 /* No printks while decoding is disabled! */
253d2e54
JP
179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
6ac665c6
MW
185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
1ed67439 188 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
6ac665c6 197 */
45aa23b4 198 if (!sz || sz == 0xffffffff)
6ac665c6
MW
199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
28c6821a
BH
209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
6ac665c6 212 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
28c6821a 224 if (res->flags & IORESOURCE_MEM_64) {
6ac665c6
MW
225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
cc5499c3 242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
0ff9514b 243 bar_too_big = true;
6ac665c6 244 goto fail;
c7dabef8
BH
245 }
246
c7dabef8 247 if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
5bfa14ed
BH
251 region.start = 0;
252 region.end = sz64;
fb127cb9 253 pcibios_bus_to_resource(dev, res, &region);
0ff9514b 254 bar_disabled = true;
6ac665c6 255 } else {
5bfa14ed
BH
256 region.start = l64;
257 region.end = l64 + sz64;
fb127cb9 258 pcibios_bus_to_resource(dev, res, &region);
6ac665c6
MW
259 }
260 } else {
45aa23b4 261 sz = pci_size(l, sz, mask);
6ac665c6 262
45aa23b4 263 if (!sz)
6ac665c6
MW
264 goto fail;
265
5bfa14ed
BH
266 region.start = l;
267 region.end = l + sz;
fb127cb9 268 pcibios_bus_to_resource(dev, res, &region);
6ac665c6
MW
269 }
270
0ff9514b
BH
271 goto out;
272
273
274fail:
275 res->flags = 0;
276out:
bbffe435
BH
277 if (!dev->mmio_always_on)
278 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
279
0ff9514b
BH
280 if (bar_too_big)
281 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", pos);
282 if (res->flags && !bar_disabled)
283 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
284
28c6821a 285 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
286}
287
1da177e4
LT
288static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
289{
6ac665c6 290 unsigned int pos, reg;
07eddf3d 291
6ac665c6
MW
292 for (pos = 0; pos < howmany; pos++) {
293 struct resource *res = &dev->resource[pos];
1da177e4 294 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 295 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 296 }
6ac665c6 297
1da177e4 298 if (rom) {
6ac665c6 299 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 300 dev->rom_base_reg = rom;
6ac665c6
MW
301 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
302 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
303 IORESOURCE_SIZEALIGN;
304 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
305 }
306}
307
15856ad5 308static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
309{
310 struct pci_dev *dev = child->self;
311 u8 io_base_lo, io_limit_lo;
2b28ae19 312 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 313 struct pci_bus_region region;
2b28ae19
BH
314 struct resource *res;
315
316 io_mask = PCI_IO_RANGE_MASK;
317 io_granularity = 0x1000;
318 if (dev->io_window_1k) {
319 /* Support 1K I/O space granularity */
320 io_mask = PCI_IO_1K_RANGE_MASK;
321 io_granularity = 0x400;
322 }
1da177e4 323
1da177e4
LT
324 res = child->resource[0];
325 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
326 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
327 base = (io_base_lo & io_mask) << 8;
328 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
329
330 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
331 u16 io_base_hi, io_limit_hi;
8f38eaca 332
1da177e4
LT
333 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
334 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
335 base |= ((unsigned long) io_base_hi << 16);
336 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
337 }
338
5dde383e 339 if (base <= limit) {
1da177e4 340 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 341 region.start = base;
2b28ae19
BH
342 region.end = limit + io_granularity - 1;
343 pcibios_bus_to_resource(dev, res, &region);
c7dabef8 344 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 345 }
fa27b2d1
BH
346}
347
15856ad5 348static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
349{
350 struct pci_dev *dev = child->self;
351 u16 mem_base_lo, mem_limit_lo;
352 unsigned long base, limit;
5bfa14ed 353 struct pci_bus_region region;
fa27b2d1 354 struct resource *res;
1da177e4
LT
355
356 res = child->resource[1];
357 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
358 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
359 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
360 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 361 if (base <= limit) {
1da177e4 362 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
363 region.start = base;
364 region.end = limit + 0xfffff;
fb127cb9 365 pcibios_bus_to_resource(dev, res, &region);
c7dabef8 366 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 367 }
fa27b2d1
BH
368}
369
15856ad5 370static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
371{
372 struct pci_dev *dev = child->self;
373 u16 mem_base_lo, mem_limit_lo;
374 unsigned long base, limit;
5bfa14ed 375 struct pci_bus_region region;
fa27b2d1 376 struct resource *res;
1da177e4
LT
377
378 res = child->resource[2];
379 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
380 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
381 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
382 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
383
384 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
385 u32 mem_base_hi, mem_limit_hi;
8f38eaca 386
1da177e4
LT
387 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
388 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
389
390 /*
391 * Some bridges set the base > limit by default, and some
392 * (broken) BIOSes do not initialize them. If we find
393 * this, just assume they are not being used.
394 */
395 if (mem_base_hi <= mem_limit_hi) {
396#if BITS_PER_LONG == 64
8f38eaca
BH
397 base |= ((unsigned long) mem_base_hi) << 32;
398 limit |= ((unsigned long) mem_limit_hi) << 32;
1da177e4
LT
399#else
400 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
401 dev_err(&dev->dev, "can't handle 64-bit "
402 "address space for bridge\n");
1da177e4
LT
403 return;
404 }
405#endif
406 }
407 }
5dde383e 408 if (base <= limit) {
1f82de10
YL
409 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
410 IORESOURCE_MEM | IORESOURCE_PREFETCH;
411 if (res->flags & PCI_PREF_RANGE_TYPE_64)
412 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
413 region.start = base;
414 region.end = limit + 0xfffff;
fb127cb9 415 pcibios_bus_to_resource(dev, res, &region);
c7dabef8 416 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
417 }
418}
419
15856ad5 420void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
421{
422 struct pci_dev *dev = child->self;
2fe2abf8 423 struct resource *res;
fa27b2d1
BH
424 int i;
425
426 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
427 return;
428
b918c62e
YL
429 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
430 &child->busn_res,
fa27b2d1
BH
431 dev->transparent ? " (subtractive decode)" : "");
432
2fe2abf8
BH
433 pci_bus_remove_resources(child);
434 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
435 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
436
fa27b2d1
BH
437 pci_read_bridge_io(child);
438 pci_read_bridge_mmio(child);
439 pci_read_bridge_mmio_pref(child);
2adf7516
BH
440
441 if (dev->transparent) {
2fe2abf8
BH
442 pci_bus_for_each_resource(child->parent, res, i) {
443 if (res) {
444 pci_bus_add_resource(child, res,
445 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
446 dev_printk(KERN_DEBUG, &dev->dev,
447 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
448 res);
449 }
2adf7516
BH
450 }
451 }
fa27b2d1
BH
452}
453
96bde06a 454static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
455{
456 struct pci_bus *b;
457
f5afe806 458 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 459 if (b) {
1da177e4
LT
460 INIT_LIST_HEAD(&b->node);
461 INIT_LIST_HEAD(&b->children);
462 INIT_LIST_HEAD(&b->devices);
f46753c5 463 INIT_LIST_HEAD(&b->slots);
2fe2abf8 464 INIT_LIST_HEAD(&b->resources);
3749c51a
MW
465 b->max_bus_speed = PCI_SPEED_UNKNOWN;
466 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
467 }
468 return b;
469}
470
7b543663
YL
471static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
472{
473 struct pci_host_bridge *bridge;
474
475 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
476 if (bridge) {
477 INIT_LIST_HEAD(&bridge->windows);
478 bridge->bus = b;
479 }
480
481 return bridge;
482}
483
9be60ca0
MW
484static unsigned char pcix_bus_speed[] = {
485 PCI_SPEED_UNKNOWN, /* 0 */
486 PCI_SPEED_66MHz_PCIX, /* 1 */
487 PCI_SPEED_100MHz_PCIX, /* 2 */
488 PCI_SPEED_133MHz_PCIX, /* 3 */
489 PCI_SPEED_UNKNOWN, /* 4 */
490 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
491 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
492 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
493 PCI_SPEED_UNKNOWN, /* 8 */
494 PCI_SPEED_66MHz_PCIX_266, /* 9 */
495 PCI_SPEED_100MHz_PCIX_266, /* A */
496 PCI_SPEED_133MHz_PCIX_266, /* B */
497 PCI_SPEED_UNKNOWN, /* C */
498 PCI_SPEED_66MHz_PCIX_533, /* D */
499 PCI_SPEED_100MHz_PCIX_533, /* E */
500 PCI_SPEED_133MHz_PCIX_533 /* F */
501};
502
3749c51a
MW
503static unsigned char pcie_link_speed[] = {
504 PCI_SPEED_UNKNOWN, /* 0 */
505 PCIE_SPEED_2_5GT, /* 1 */
506 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 507 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
508 PCI_SPEED_UNKNOWN, /* 4 */
509 PCI_SPEED_UNKNOWN, /* 5 */
510 PCI_SPEED_UNKNOWN, /* 6 */
511 PCI_SPEED_UNKNOWN, /* 7 */
512 PCI_SPEED_UNKNOWN, /* 8 */
513 PCI_SPEED_UNKNOWN, /* 9 */
514 PCI_SPEED_UNKNOWN, /* A */
515 PCI_SPEED_UNKNOWN, /* B */
516 PCI_SPEED_UNKNOWN, /* C */
517 PCI_SPEED_UNKNOWN, /* D */
518 PCI_SPEED_UNKNOWN, /* E */
519 PCI_SPEED_UNKNOWN /* F */
520};
521
522void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
523{
231afea1 524 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
525}
526EXPORT_SYMBOL_GPL(pcie_update_link_speed);
527
45b4cdd5
MW
528static unsigned char agp_speeds[] = {
529 AGP_UNKNOWN,
530 AGP_1X,
531 AGP_2X,
532 AGP_4X,
533 AGP_8X
534};
535
536static enum pci_bus_speed agp_speed(int agp3, int agpstat)
537{
538 int index = 0;
539
540 if (agpstat & 4)
541 index = 3;
542 else if (agpstat & 2)
543 index = 2;
544 else if (agpstat & 1)
545 index = 1;
546 else
547 goto out;
548
549 if (agp3) {
550 index += 2;
551 if (index == 5)
552 index = 0;
553 }
554
555 out:
556 return agp_speeds[index];
557}
558
559
9be60ca0
MW
560static void pci_set_bus_speed(struct pci_bus *bus)
561{
562 struct pci_dev *bridge = bus->self;
563 int pos;
564
45b4cdd5
MW
565 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
566 if (!pos)
567 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
568 if (pos) {
569 u32 agpstat, agpcmd;
570
571 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
572 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
573
574 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
575 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
576 }
577
9be60ca0
MW
578 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
579 if (pos) {
580 u16 status;
581 enum pci_bus_speed max;
9be60ca0 582
7793eeab
BH
583 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
584 &status);
585
586 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 587 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 588 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 589 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab
BH
590 } else if (status & PCI_X_SSTATUS_133MHZ) {
591 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
9be60ca0
MW
592 max = PCI_SPEED_133MHz_PCIX_ECC;
593 } else {
594 max = PCI_SPEED_133MHz_PCIX;
595 }
596 } else {
597 max = PCI_SPEED_66MHz_PCIX;
598 }
599
600 bus->max_bus_speed = max;
7793eeab
BH
601 bus->cur_bus_speed = pcix_bus_speed[
602 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
603
604 return;
605 }
606
607 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
608 if (pos) {
609 u32 linkcap;
610 u16 linksta;
611
59875ae4 612 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 613 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 614
59875ae4 615 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
616 pcie_update_link_speed(bus, linksta);
617 }
618}
619
620
cbd4e055
AB
621static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
622 struct pci_dev *bridge, int busnr)
1da177e4
LT
623{
624 struct pci_bus *child;
625 int i;
4f535093 626 int ret;
1da177e4
LT
627
628 /*
629 * Allocate a new bus, and inherit stuff from the parent..
630 */
631 child = pci_alloc_bus();
632 if (!child)
633 return NULL;
634
1da177e4
LT
635 child->parent = parent;
636 child->ops = parent->ops;
637 child->sysdata = parent->sysdata;
6e325a62 638 child->bus_flags = parent->bus_flags;
1da177e4 639
fd7d1ced 640 /* initialize some portions of the bus device, but don't register it
4f535093 641 * now as the parent is not properly set up yet.
fd7d1ced
GKH
642 */
643 child->dev.class = &pcibus_class;
1a927133 644 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
645
646 /*
647 * Set up the primary, secondary and subordinate
648 * bus numbers.
649 */
b918c62e
YL
650 child->number = child->busn_res.start = busnr;
651 child->primary = parent->busn_res.start;
652 child->busn_res.end = 0xff;
1da177e4 653
4f535093
YL
654 if (!bridge) {
655 child->dev.parent = parent->bridge;
656 goto add_dev;
657 }
3789fa8a
YZ
658
659 child->self = bridge;
660 child->bridge = get_device(&bridge->dev);
4f535093 661 child->dev.parent = child->bridge;
98d9f30c 662 pci_set_bus_of_node(child);
9be60ca0
MW
663 pci_set_bus_speed(child);
664
1da177e4 665 /* Set up default resource pointers and names.. */
fde09c6d 666 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
667 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
668 child->resource[i]->name = child->name;
669 }
670 bridge->subordinate = child;
671
4f535093
YL
672add_dev:
673 ret = device_register(&child->dev);
674 WARN_ON(ret < 0);
675
10a95747
JL
676 pcibios_add_bus(child);
677
4f535093
YL
678 /* Create legacy_io and legacy_mem files for this bus */
679 pci_create_legacy_files(child);
680
1da177e4
LT
681 return child;
682}
683
451124a7 684struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
685{
686 struct pci_bus *child;
687
688 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 689 if (child) {
d71374da 690 down_write(&pci_bus_sem);
1da177e4 691 list_add_tail(&child->node, &parent->children);
d71374da 692 up_write(&pci_bus_sem);
e4ea9bb7 693 }
1da177e4
LT
694 return child;
695}
696
96bde06a 697static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
698{
699 struct pci_bus *parent = child->parent;
12f44f46
IK
700
701 /* Attempts to fix that up are really dangerous unless
702 we're going to re-assign all bus numbers. */
703 if (!pcibios_assign_all_busses())
704 return;
705
b918c62e
YL
706 while (parent->parent && parent->busn_res.end < max) {
707 parent->busn_res.end = max;
26f674ae
GKH
708 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
709 parent = parent->parent;
710 }
711}
712
1da177e4
LT
713/*
714 * If it's a bridge, configure it and scan the bus behind it.
715 * For CardBus bridges, we don't scan behind as the devices will
716 * be handled by the bridge driver itself.
717 *
718 * We need to process bridges in two passes -- first we scan those
719 * already configured by the BIOS and after we are done with all of
720 * them, we proceed to assigning numbers to the remaining buses in
721 * order to avoid overlaps between old and new bus numbers.
722 */
15856ad5 723int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
724{
725 struct pci_bus *child;
726 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 727 u32 buses, i, j = 0;
1da177e4 728 u16 bctl;
99ddd552 729 u8 primary, secondary, subordinate;
a1c19894 730 int broken = 0;
1da177e4
LT
731
732 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
733 primary = buses & 0xFF;
734 secondary = (buses >> 8) & 0xFF;
735 subordinate = (buses >> 16) & 0xFF;
1da177e4 736
99ddd552
BH
737 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
738 secondary, subordinate, pass);
1da177e4 739
71f6bd4a
YL
740 if (!primary && (primary != bus->number) && secondary && subordinate) {
741 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
742 primary = bus->number;
743 }
744
a1c19894
BH
745 /* Check if setup is sensible at all */
746 if (!pass &&
1965f66e
YL
747 (primary != bus->number || secondary <= bus->number ||
748 secondary > subordinate)) {
749 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
750 secondary, subordinate);
a1c19894
BH
751 broken = 1;
752 }
753
1da177e4
LT
754 /* Disable MasterAbortMode during probing to avoid reporting
755 of bus errors (in some architectures) */
756 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
757 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
758 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
759
99ddd552
BH
760 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
761 !is_cardbus && !broken) {
762 unsigned int cmax;
1da177e4
LT
763 /*
764 * Bus already configured by firmware, process it in the first
765 * pass and just note the configuration.
766 */
767 if (pass)
bbe8f9a3 768 goto out;
1da177e4
LT
769
770 /*
771 * If we already got to this bus through a different bridge,
74710ded
AC
772 * don't re-add it. This can happen with the i450NX chipset.
773 *
774 * However, we continue to descend down the hierarchy and
775 * scan remaining child buses.
1da177e4 776 */
99ddd552 777 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 778 if (!child) {
99ddd552 779 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
780 if (!child)
781 goto out;
99ddd552 782 child->primary = primary;
bc76b731 783 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 784 child->bridge_ctl = bctl;
1da177e4
LT
785 }
786
1da177e4
LT
787 cmax = pci_scan_child_bus(child);
788 if (cmax > max)
789 max = cmax;
b918c62e
YL
790 if (child->busn_res.end > max)
791 max = child->busn_res.end;
1da177e4
LT
792 } else {
793 /*
794 * We need to assign a number to this bus which we always
795 * do in the second pass.
796 */
12f44f46 797 if (!pass) {
a1c19894 798 if (pcibios_assign_all_busses() || broken)
12f44f46
IK
799 /* Temporarily disable forwarding of the
800 configuration cycles on all bridges in
801 this bus segment to avoid possible
802 conflicts in the second pass between two
803 bridges programmed with overlapping
804 bus ranges. */
805 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
806 buses & ~0xffffff);
bbe8f9a3 807 goto out;
12f44f46 808 }
1da177e4
LT
809
810 /* Clear errors */
811 pci_write_config_word(dev, PCI_STATUS, 0xffff);
812
cc57450f 813 /* Prevent assigning a bus number that already exists.
b1a98b69
TC
814 * This can happen when a bridge is hot-plugged, so in
815 * this case we only re-scan this bus. */
816 child = pci_find_bus(pci_domain_nr(bus), max+1);
817 if (!child) {
818 child = pci_add_new_bus(bus, dev, ++max);
819 if (!child)
820 goto out;
bc76b731 821 pci_bus_insert_busn_res(child, max, 0xff);
b1a98b69 822 }
1da177e4
LT
823 buses = (buses & 0xff000000)
824 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
825 | ((unsigned int)(child->busn_res.start) << 8)
826 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
827
828 /*
829 * yenta.c forces a secondary latency timer of 176.
830 * Copy that behaviour here.
831 */
832 if (is_cardbus) {
833 buses &= ~0xff000000;
834 buses |= CARDBUS_LATENCY_TIMER << 24;
835 }
7c867c88 836
1da177e4
LT
837 /*
838 * We need to blast all three values with a single write.
839 */
840 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
841
842 if (!is_cardbus) {
11949255 843 child->bridge_ctl = bctl;
26f674ae
GKH
844 /*
845 * Adjust subordinate busnr in parent buses.
846 * We do this before scanning for children because
847 * some devices may not be detected if the bios
848 * was lazy.
849 */
850 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
851 /* Now we can scan all subordinate buses... */
852 max = pci_scan_child_bus(child);
e3ac86d8
KA
853 /*
854 * now fix it up again since we have found
855 * the real value of max.
856 */
857 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
858 } else {
859 /*
860 * For CardBus bridges, we leave 4 bus numbers
861 * as cards with a PCI-to-PCI bridge can be
862 * inserted later.
863 */
49887941
DB
864 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
865 struct pci_bus *parent = bus;
cc57450f
RS
866 if (pci_find_bus(pci_domain_nr(bus),
867 max+i+1))
868 break;
49887941
DB
869 while (parent->parent) {
870 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
871 (parent->busn_res.end > max) &&
872 (parent->busn_res.end <= max+i)) {
49887941
DB
873 j = 1;
874 }
875 parent = parent->parent;
876 }
877 if (j) {
878 /*
879 * Often, there are two cardbus bridges
880 * -- try to leave one valid bus number
881 * for each one.
882 */
883 i /= 2;
884 break;
885 }
886 }
cc57450f 887 max += i;
26f674ae 888 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
889 }
890 /*
891 * Set the subordinate bus number to its real value.
892 */
bc76b731 893 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
894 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
895 }
896
cb3576fa
GH
897 sprintf(child->name,
898 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
899 pci_domain_nr(bus), child->number);
1da177e4 900
d55bef51 901 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 902 while (bus->parent) {
b918c62e
YL
903 if ((child->busn_res.end > bus->busn_res.end) ||
904 (child->number > bus->busn_res.end) ||
49887941 905 (child->number < bus->number) ||
b918c62e
YL
906 (child->busn_res.end < bus->number)) {
907 dev_info(&child->dev, "%pR %s "
908 "hidden behind%s bridge %s %pR\n",
909 &child->busn_res,
910 (bus->number > child->busn_res.end &&
911 bus->busn_res.end < child->number) ?
a6f29a98
JP
912 "wholly" : "partially",
913 bus->self->transparent ? " transparent" : "",
865df576 914 dev_name(&bus->dev),
b918c62e 915 &bus->busn_res);
49887941
DB
916 }
917 bus = bus->parent;
918 }
919
bbe8f9a3
RB
920out:
921 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
922
1da177e4
LT
923 return max;
924}
925
926/*
927 * Read interrupt line and base address registers.
928 * The architecture-dependent code can tweak these, of course.
929 */
930static void pci_read_irq(struct pci_dev *dev)
931{
932 unsigned char irq;
933
934 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 935 dev->pin = irq;
1da177e4
LT
936 if (irq)
937 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
938 dev->irq = irq;
939}
940
bb209c82 941void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
942{
943 int pos;
944 u16 reg16;
945
946 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
947 if (!pos)
948 return;
949 pdev->is_pcie = 1;
0efea000 950 pdev->pcie_cap = pos;
480b93b7 951 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 952 pdev->pcie_flags_reg = reg16;
b03e7495
JM
953 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
954 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
955}
956
bb209c82 957void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 958{
28760489
EB
959 u32 reg32;
960
59875ae4 961 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
962 if (reg32 & PCI_EXP_SLTCAP_HPC)
963 pdev->is_hotplug_bridge = 1;
964}
965
01abc2aa 966#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 967
1da177e4
LT
968/**
969 * pci_setup_device - fill in class and map information of a device
970 * @dev: the device structure to fill
971 *
972 * Initialize the device structure with information about the device's
973 * vendor,class,memory and IO-space addresses,IRQ lines etc.
974 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
975 * Returns 0 on success and negative if unknown type of device (not normal,
976 * bridge or CardBus).
1da177e4 977 */
480b93b7 978int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
979{
980 u32 class;
480b93b7
YZ
981 u8 hdr_type;
982 struct pci_slot *slot;
bc577d2b 983 int pos = 0;
5bfa14ed
BH
984 struct pci_bus_region region;
985 struct resource *res;
480b93b7
YZ
986
987 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
988 return -EIO;
989
990 dev->sysdata = dev->bus->sysdata;
991 dev->dev.parent = dev->bus->bridge;
992 dev->dev.bus = &pci_bus_type;
993 dev->hdr_type = hdr_type & 0x7f;
994 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
995 dev->error_state = pci_channel_io_normal;
996 set_pcie_port_type(dev);
997
998 list_for_each_entry(slot, &dev->bus->slots, list)
999 if (PCI_SLOT(dev->devfn) == slot->number)
1000 dev->slot = slot;
1001
1002 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1003 set this higher, assuming the system even supports it. */
1004 dev->dma_mask = 0xffffffff;
1da177e4 1005
eebfcfb5
GKH
1006 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1007 dev->bus->number, PCI_SLOT(dev->devfn),
1008 PCI_FUNC(dev->devfn));
1da177e4
LT
1009
1010 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1011 dev->revision = class & 0xff;
2dd8ba92 1012 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1013
2dd8ba92
YL
1014 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1015 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1016
853346e4
YZ
1017 /* need to have dev->class ready */
1018 dev->cfg_size = pci_cfg_space_size(dev);
1019
1da177e4 1020 /* "Unknown power state" */
3fe9d19f 1021 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1022
1023 /* Early fixups, before probing the BARs */
1024 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1025 /* device class may be changed after fixup */
1026 class = dev->class >> 8;
1da177e4
LT
1027
1028 switch (dev->hdr_type) { /* header type */
1029 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1030 if (class == PCI_CLASS_BRIDGE_PCI)
1031 goto bad;
1032 pci_read_irq(dev);
1033 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1034 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1035 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1036
1037 /*
1038 * Do the ugly legacy mode stuff here rather than broken chip
1039 * quirk code. Legacy mode ATA controllers have fixed
1040 * addresses. These are not always echoed in BAR0-3, and
1041 * BAR0-3 in a few cases contain junk!
1042 */
1043 if (class == PCI_CLASS_STORAGE_IDE) {
1044 u8 progif;
1045 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1046 if ((progif & 1) == 0) {
5bfa14ed
BH
1047 region.start = 0x1F0;
1048 region.end = 0x1F7;
1049 res = &dev->resource[0];
1050 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1051 pcibios_bus_to_resource(dev, res, &region);
5bfa14ed
BH
1052 region.start = 0x3F6;
1053 region.end = 0x3F6;
1054 res = &dev->resource[1];
1055 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1056 pcibios_bus_to_resource(dev, res, &region);
368c73d4
AC
1057 }
1058 if ((progif & 4) == 0) {
5bfa14ed
BH
1059 region.start = 0x170;
1060 region.end = 0x177;
1061 res = &dev->resource[2];
1062 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1063 pcibios_bus_to_resource(dev, res, &region);
5bfa14ed
BH
1064 region.start = 0x376;
1065 region.end = 0x376;
1066 res = &dev->resource[3];
1067 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1068 pcibios_bus_to_resource(dev, res, &region);
368c73d4
AC
1069 }
1070 }
1da177e4
LT
1071 break;
1072
1073 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1074 if (class != PCI_CLASS_BRIDGE_PCI)
1075 goto bad;
1076 /* The PCI-to-PCI bridge spec requires that subtractive
1077 decoding (i.e. transparent) bridge must have programming
1078 interface code of 0x01. */
3efd273b 1079 pci_read_irq(dev);
1da177e4
LT
1080 dev->transparent = ((dev->class & 0xff) == 1);
1081 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1082 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1083 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1084 if (pos) {
1085 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1086 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1087 }
1da177e4
LT
1088 break;
1089
1090 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1091 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1092 goto bad;
1093 pci_read_irq(dev);
1094 pci_read_bases(dev, 1, 0);
1095 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1096 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1097 break;
1098
1099 default: /* unknown header */
80ccba11
BH
1100 dev_err(&dev->dev, "unknown header type %02x, "
1101 "ignoring device\n", dev->hdr_type);
480b93b7 1102 return -EIO;
1da177e4
LT
1103
1104 bad:
2dd8ba92
YL
1105 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1106 "type %02x)\n", dev->class, dev->hdr_type);
1da177e4
LT
1107 dev->class = PCI_CLASS_NOT_DEFINED;
1108 }
1109
1110 /* We found a fine healthy device, go go go... */
1111 return 0;
1112}
1113
201de56e
ZY
1114static void pci_release_capabilities(struct pci_dev *dev)
1115{
1116 pci_vpd_release(dev);
d1b054da 1117 pci_iov_release(dev);
f796841e 1118 pci_free_cap_save_buffers(dev);
201de56e
ZY
1119}
1120
1da177e4
LT
1121/**
1122 * pci_release_dev - free a pci device structure when all users of it are finished.
1123 * @dev: device that's been disconnected
1124 *
1125 * Will be called only by the device core when all users of this pci device are
1126 * done.
1127 */
1128static void pci_release_dev(struct device *dev)
1129{
1130 struct pci_dev *pci_dev;
1131
1132 pci_dev = to_pci_dev(dev);
201de56e 1133 pci_release_capabilities(pci_dev);
98d9f30c 1134 pci_release_of_node(pci_dev);
8b1fce04 1135 pci_bus_put(pci_dev->bus);
1da177e4
LT
1136 kfree(pci_dev);
1137}
1138
1139/**
1140 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 1141 * @dev: PCI device
1da177e4
LT
1142 *
1143 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1144 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1145 * access it. Maybe we don't have a way to generate extended config space
1146 * accesses, or the device is behind a reverse Express bridge. So we try
1147 * reading the dword at 0x100 which must either be 0 or a valid extended
1148 * capability header.
1149 */
70b9f7dc 1150int pci_cfg_space_size_ext(struct pci_dev *dev)
1da177e4 1151{
1da177e4 1152 u32 status;
557848c3 1153 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 1154
557848c3 1155 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
70b9f7dc
YL
1156 goto fail;
1157 if (status == 0xffffffff)
1158 goto fail;
1159
1160 return PCI_CFG_SPACE_EXP_SIZE;
1161
1162 fail:
1163 return PCI_CFG_SPACE_SIZE;
1164}
1165
1166int pci_cfg_space_size(struct pci_dev *dev)
1167{
1168 int pos;
1169 u32 status;
dfadd9ed
YL
1170 u16 class;
1171
1172 class = dev->class >> 8;
1173 if (class == PCI_CLASS_BRIDGE_HOST)
1174 return pci_cfg_space_size_ext(dev);
57741a77 1175
59875ae4 1176 if (!pci_is_pcie(dev)) {
1da177e4
LT
1177 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1178 if (!pos)
1179 goto fail;
1180
1181 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1182 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1183 goto fail;
1184 }
1185
70b9f7dc 1186 return pci_cfg_space_size_ext(dev);
1da177e4
LT
1187
1188 fail:
1189 return PCI_CFG_SPACE_SIZE;
1190}
1191
1192static void pci_release_bus_bridge_dev(struct device *dev)
1193{
7b543663
YL
1194 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1195
4fa2649a
YL
1196 if (bridge->release_fn)
1197 bridge->release_fn(bridge);
7b543663
YL
1198
1199 pci_free_resource_list(&bridge->windows);
1200
1201 kfree(bridge);
1da177e4
LT
1202}
1203
3c6e6ae7 1204struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1205{
1206 struct pci_dev *dev;
1207
1208 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1209 if (!dev)
1210 return NULL;
1211
65891215 1212 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1213 dev->dev.type = &pci_dev_type;
3c6e6ae7 1214 dev->bus = pci_bus_get(bus);
65891215
ME
1215
1216 return dev;
1217}
3c6e6ae7
GZ
1218EXPORT_SYMBOL(pci_alloc_dev);
1219
1220struct pci_dev *alloc_pci_dev(void)
1221{
1222 return pci_alloc_dev(NULL);
1223}
65891215
ME
1224EXPORT_SYMBOL(alloc_pci_dev);
1225
efdc87da
YL
1226bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1227 int crs_timeout)
1da177e4 1228{
1da177e4
LT
1229 int delay = 1;
1230
efdc87da
YL
1231 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1232 return false;
1da177e4
LT
1233
1234 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1235 if (*l == 0xffffffff || *l == 0x00000000 ||
1236 *l == 0x0000ffff || *l == 0xffff0000)
1237 return false;
1da177e4
LT
1238
1239 /* Configuration request Retry Status */
efdc87da
YL
1240 while (*l == 0xffff0001) {
1241 if (!crs_timeout)
1242 return false;
1243
1da177e4
LT
1244 msleep(delay);
1245 delay *= 2;
efdc87da
YL
1246 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1247 return false;
1da177e4 1248 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1249 if (delay > crs_timeout) {
80ccba11 1250 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
1251 "responding\n", pci_domain_nr(bus),
1252 bus->number, PCI_SLOT(devfn),
1253 PCI_FUNC(devfn));
efdc87da 1254 return false;
1da177e4
LT
1255 }
1256 }
1257
efdc87da
YL
1258 return true;
1259}
1260EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1261
1262/*
1263 * Read the config data for a PCI device, sanity-check it
1264 * and fill in the dev structure...
1265 */
1266static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1267{
1268 struct pci_dev *dev;
1269 u32 l;
1270
1271 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1272 return NULL;
1273
8b1fce04 1274 dev = pci_alloc_dev(bus);
1da177e4
LT
1275 if (!dev)
1276 return NULL;
1277
1da177e4 1278 dev->devfn = devfn;
1da177e4
LT
1279 dev->vendor = l & 0xffff;
1280 dev->device = (l >> 16) & 0xffff;
cef354db 1281
98d9f30c
BH
1282 pci_set_of_node(dev);
1283
480b93b7 1284 if (pci_setup_device(dev)) {
8b1fce04 1285 pci_bus_put(dev->bus);
1da177e4
LT
1286 kfree(dev);
1287 return NULL;
1288 }
1da177e4
LT
1289
1290 return dev;
1291}
1292
201de56e
ZY
1293static void pci_init_capabilities(struct pci_dev *dev)
1294{
1295 /* MSI/MSI-X list */
1296 pci_msi_init_pci_dev(dev);
1297
63f4898a
RW
1298 /* Buffers for saving PCIe and PCI-X capabilities */
1299 pci_allocate_cap_save_buffers(dev);
1300
201de56e
ZY
1301 /* Power Management */
1302 pci_pm_init(dev);
1303
1304 /* Vital Product Data */
1305 pci_vpd_pci22_init(dev);
58c3a727
YZ
1306
1307 /* Alternative Routing-ID Forwarding */
31ab2476 1308 pci_configure_ari(dev);
d1b054da
YZ
1309
1310 /* Single Root I/O Virtualization */
1311 pci_iov_init(dev);
ae21ee65
AK
1312
1313 /* Enable ACS P2P upstream forwarding */
5d990b62 1314 pci_enable_acs(dev);
201de56e
ZY
1315}
1316
96bde06a 1317void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1318{
4f535093
YL
1319 int ret;
1320
cdb9b9f7
PM
1321 device_initialize(&dev->dev);
1322 dev->dev.release = pci_release_dev;
1da177e4 1323
7629d19a 1324 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1325 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1326 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1327 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1328
4d57cdfa 1329 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1330 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1331
1da177e4
LT
1332 /* Fix up broken headers */
1333 pci_fixup_device(pci_fixup_header, dev);
1334
2069ecfb
YL
1335 /* moved out from quirk header fixup code */
1336 pci_reassigndev_resource_alignment(dev);
1337
4b77b0a2
RW
1338 /* Clear the state_saved flag. */
1339 dev->state_saved = false;
1340
201de56e
ZY
1341 /* Initialize various capabilities */
1342 pci_init_capabilities(dev);
eb9d0fe4 1343
1da177e4
LT
1344 /*
1345 * Add the device to our list of discovered devices
1346 * and the bus list for fixup functions, etc.
1347 */
d71374da 1348 down_write(&pci_bus_sem);
1da177e4 1349 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1350 up_write(&pci_bus_sem);
4f535093 1351
4f535093
YL
1352 ret = pcibios_add_device(dev);
1353 WARN_ON(ret < 0);
1354
1355 /* Notifier could use PCI capabilities */
1356 dev->match_driver = false;
1357 ret = device_add(&dev->dev);
1358 WARN_ON(ret < 0);
1359
1360 pci_proc_attach_device(dev);
cdb9b9f7
PM
1361}
1362
451124a7 1363struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1364{
1365 struct pci_dev *dev;
1366
90bdb311
TP
1367 dev = pci_get_slot(bus, devfn);
1368 if (dev) {
1369 pci_dev_put(dev);
1370 return dev;
1371 }
1372
cdb9b9f7
PM
1373 dev = pci_scan_device(bus, devfn);
1374 if (!dev)
1375 return NULL;
1376
1377 pci_device_add(dev, bus);
1da177e4
LT
1378
1379 return dev;
1380}
b73e9687 1381EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1382
b1bd58e4 1383static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1384{
b1bd58e4
YW
1385 int pos;
1386 u16 cap = 0;
1387 unsigned next_fn;
4fb88c1a 1388
b1bd58e4
YW
1389 if (pci_ari_enabled(bus)) {
1390 if (!dev)
1391 return 0;
1392 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1393 if (!pos)
1394 return 0;
4fb88c1a 1395
b1bd58e4
YW
1396 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1397 next_fn = PCI_ARI_CAP_NFN(cap);
1398 if (next_fn <= fn)
1399 return 0; /* protect against malformed list */
f07852d6 1400
b1bd58e4
YW
1401 return next_fn;
1402 }
1403
1404 /* dev may be NULL for non-contiguous multifunction devices */
1405 if (!dev || dev->multifunction)
1406 return (fn + 1) % 8;
f07852d6 1407
f07852d6
MW
1408 return 0;
1409}
1410
1411static int only_one_child(struct pci_bus *bus)
1412{
1413 struct pci_dev *parent = bus->self;
284f5f9d 1414
f07852d6
MW
1415 if (!parent || !pci_is_pcie(parent))
1416 return 0;
62f87c0e 1417 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1418 return 1;
62f87c0e 1419 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1420 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1421 return 1;
1422 return 0;
1423}
1424
1da177e4
LT
1425/**
1426 * pci_scan_slot - scan a PCI slot on a bus for devices.
1427 * @bus: PCI bus to scan
1428 * @devfn: slot number to scan (must have zero function.)
1429 *
1430 * Scan a PCI slot on the specified PCI bus for devices, adding
1431 * discovered devices to the @bus->devices list. New devices
8a1bc901 1432 * will not have is_added set.
1b69dfc6
TP
1433 *
1434 * Returns the number of new devices found.
1da177e4 1435 */
96bde06a 1436int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1437{
f07852d6 1438 unsigned fn, nr = 0;
1b69dfc6 1439 struct pci_dev *dev;
f07852d6
MW
1440
1441 if (only_one_child(bus) && (devfn > 0))
1442 return 0; /* Already scanned the entire slot */
1da177e4 1443
1b69dfc6 1444 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1445 if (!dev)
1446 return 0;
1447 if (!dev->is_added)
1b69dfc6
TP
1448 nr++;
1449
b1bd58e4 1450 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
1451 dev = pci_scan_single_device(bus, devfn + fn);
1452 if (dev) {
1453 if (!dev->is_added)
1454 nr++;
1455 dev->multifunction = 1;
1da177e4
LT
1456 }
1457 }
7d715a6c 1458
149e1637
SL
1459 /* only one slot has pcie device */
1460 if (bus->self && nr)
7d715a6c
SL
1461 pcie_aspm_init_link_state(bus->self);
1462
1da177e4
LT
1463 return nr;
1464}
1465
b03e7495
JM
1466static int pcie_find_smpss(struct pci_dev *dev, void *data)
1467{
1468 u8 *smpss = data;
1469
1470 if (!pci_is_pcie(dev))
1471 return 0;
1472
1473 /* For PCIE hotplug enabled slots not connected directly to a
1474 * PCI-E root port, there can be problems when hotplugging
1475 * devices. This is due to the possibility of hotplugging a
1476 * device into the fabric with a smaller MPS that the devices
1477 * currently running have configured. Modifying the MPS on the
1478 * running devices could cause a fatal bus error due to an
1479 * incoming frame being larger than the newly configured MPS.
1480 * To work around this, the MPS for the entire fabric must be
1481 * set to the minimum size. Any devices hotplugged into this
1482 * fabric will have the minimum MPS set. If the PCI hotplug
1483 * slot is directly connected to the root port and there are not
1484 * other devices on the fabric (which seems to be the most
1485 * common case), then this is not an issue and MPS discovery
1486 * will occur as normal.
1487 */
1488 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
1a4b1a41 1489 (dev->bus->self &&
62f87c0e 1490 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
b03e7495
JM
1491 *smpss = 0;
1492
1493 if (*smpss > dev->pcie_mpss)
1494 *smpss = dev->pcie_mpss;
1495
1496 return 0;
1497}
1498
1499static void pcie_write_mps(struct pci_dev *dev, int mps)
1500{
62f392ea 1501 int rc;
b03e7495
JM
1502
1503 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1504 mps = 128 << dev->pcie_mpss;
b03e7495 1505
62f87c0e
YW
1506 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1507 dev->bus->self)
62f392ea 1508 /* For "Performance", the assumption is made that
b03e7495
JM
1509 * downstream communication will never be larger than
1510 * the MRRS. So, the MPS only needs to be configured
1511 * for the upstream communication. This being the case,
1512 * walk from the top down and set the MPS of the child
1513 * to that of the parent bus.
62f392ea
JM
1514 *
1515 * Configure the device MPS with the smaller of the
1516 * device MPSS or the bridge MPS (which is assumed to be
1517 * properly configured at this point to the largest
1518 * allowable MPS based on its parent bus).
b03e7495 1519 */
62f392ea 1520 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1521 }
1522
1523 rc = pcie_set_mps(dev, mps);
1524 if (rc)
1525 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1526}
1527
62f392ea 1528static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1529{
62f392ea 1530 int rc, mrrs;
b03e7495 1531
ed2888e9
JM
1532 /* In the "safe" case, do not configure the MRRS. There appear to be
1533 * issues with setting MRRS to 0 on a number of devices.
1534 */
ed2888e9
JM
1535 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1536 return;
1537
ed2888e9
JM
1538 /* For Max performance, the MRRS must be set to the largest supported
1539 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1540 * device or the bus can support. This should already be properly
1541 * configured by a prior call to pcie_write_mps.
ed2888e9 1542 */
62f392ea 1543 mrrs = pcie_get_mps(dev);
b03e7495
JM
1544
1545 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1546 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1547 * If the MRRS value provided is not acceptable (e.g., too large),
1548 * shrink the value until it is acceptable to the HW.
1549 */
1550 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1551 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1552 if (!rc)
1553 break;
b03e7495 1554
62f392ea 1555 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1556 mrrs /= 2;
1557 }
62f392ea
JM
1558
1559 if (mrrs < 128)
1560 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1561 "safe value. If problems are experienced, try running "
1562 "with pci=pcie_bus_safe.\n");
b03e7495
JM
1563}
1564
1565static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1566{
a513a99a 1567 int mps, orig_mps;
b03e7495
JM
1568
1569 if (!pci_is_pcie(dev))
1570 return 0;
1571
a513a99a
JM
1572 mps = 128 << *(u8 *)data;
1573 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1574
1575 pcie_write_mps(dev, mps);
62f392ea 1576 pcie_write_mrrs(dev);
b03e7495 1577
a513a99a
JM
1578 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1579 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1580 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1581
1582 return 0;
1583}
1584
a513a99a 1585/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1586 * parents then children fashion. If this changes, then this code will not
1587 * work as designed.
1588 */
1589void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1590{
5f39e670 1591 u8 smpss;
b03e7495 1592
b03e7495
JM
1593 if (!pci_is_pcie(bus->self))
1594 return;
1595
5f39e670
JM
1596 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1597 return;
1598
1599 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1600 * to be aware to the MPS of the destination. To work around this,
1601 * simply force the MPS of the entire system to the smallest possible.
1602 */
1603 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1604 smpss = 0;
1605
b03e7495 1606 if (pcie_bus_config == PCIE_BUS_SAFE) {
5f39e670
JM
1607 smpss = mpss;
1608
b03e7495
JM
1609 pcie_find_smpss(bus->self, &smpss);
1610 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1611 }
1612
1613 pcie_bus_configure_set(bus->self, &smpss);
1614 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1615}
debc3b77 1616EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1617
15856ad5 1618unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1619{
b918c62e 1620 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1621 struct pci_dev *dev;
1622
0207c356 1623 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1624
1625 /* Go find them, Rover! */
1626 for (devfn = 0; devfn < 0x100; devfn += 8)
1627 pci_scan_slot(bus, devfn);
1628
a28724b0
YZ
1629 /* Reserve buses for SR-IOV capability. */
1630 max += pci_iov_bus_range(bus);
1631
1da177e4
LT
1632 /*
1633 * After performing arch-dependent fixup of the bus, look behind
1634 * all PCI-to-PCI bridges on this bus.
1635 */
74710ded 1636 if (!bus->is_added) {
0207c356 1637 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 1638 pcibios_fixup_bus(bus);
981cf9ea 1639 bus->is_added = 1;
74710ded
AC
1640 }
1641
1da177e4
LT
1642 for (pass=0; pass < 2; pass++)
1643 list_for_each_entry(dev, &bus->devices, bus_list) {
1644 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1645 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1646 max = pci_scan_bridge(bus, dev, max, pass);
1647 }
1648
1649 /*
1650 * We've scanned the bus and so we know all about what's on
1651 * the other side of any bridges that may be on this bus plus
1652 * any devices.
1653 *
1654 * Return how far we've got finding sub-buses.
1655 */
0207c356 1656 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1657 return max;
1658}
1659
6c0cc950
RW
1660/**
1661 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1662 * @bridge: Host bridge to set up.
1663 *
1664 * Default empty implementation. Replace with an architecture-specific setup
1665 * routine, if necessary.
1666 */
1667int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1668{
1669 return 0;
1670}
1671
10a95747
JL
1672void __weak pcibios_add_bus(struct pci_bus *bus)
1673{
1674}
1675
1676void __weak pcibios_remove_bus(struct pci_bus *bus)
1677{
1678}
1679
166c6370
BH
1680struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1681 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1682{
0efd5aab 1683 int error;
5a21d70d 1684 struct pci_host_bridge *bridge;
0207c356 1685 struct pci_bus *b, *b2;
0efd5aab 1686 struct pci_host_bridge_window *window, *n;
a9d9f527 1687 struct resource *res;
0efd5aab
BH
1688 resource_size_t offset;
1689 char bus_addr[64];
1690 char *fmt;
1da177e4
LT
1691
1692 b = pci_alloc_bus();
1693 if (!b)
7b543663 1694 return NULL;
1da177e4
LT
1695
1696 b->sysdata = sysdata;
1697 b->ops = ops;
4f535093 1698 b->number = b->busn_res.start = bus;
0207c356
BH
1699 b2 = pci_find_bus(pci_domain_nr(b), bus);
1700 if (b2) {
1da177e4 1701 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1702 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1703 goto err_out;
1704 }
d71374da 1705
7b543663
YL
1706 bridge = pci_alloc_host_bridge(b);
1707 if (!bridge)
1708 goto err_out;
1709
1710 bridge->dev.parent = parent;
1711 bridge->dev.release = pci_release_bus_bridge_dev;
1712 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
6c0cc950
RW
1713 error = pcibios_root_bridge_prepare(bridge);
1714 if (error)
1715 goto bridge_dev_reg_err;
1716
7b543663 1717 error = device_register(&bridge->dev);
1da177e4 1718 if (error)
7b543663
YL
1719 goto bridge_dev_reg_err;
1720 b->bridge = get_device(&bridge->dev);
a1e4d72c 1721 device_enable_async_suspend(b->bridge);
98d9f30c 1722 pci_set_bus_of_node(b);
1da177e4 1723
0d358f22
YL
1724 if (!parent)
1725 set_dev_node(b->bridge, pcibus_to_node(b));
1726
fd7d1ced
GKH
1727 b->dev.class = &pcibus_class;
1728 b->dev.parent = b->bridge;
1a927133 1729 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1730 error = device_register(&b->dev);
1da177e4
LT
1731 if (error)
1732 goto class_dev_reg_err;
1da177e4 1733
10a95747
JL
1734 pcibios_add_bus(b);
1735
1da177e4
LT
1736 /* Create legacy_io and legacy_mem files for this bus */
1737 pci_create_legacy_files(b);
1738
a9d9f527
BH
1739 if (parent)
1740 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1741 else
1742 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1743
0efd5aab
BH
1744 /* Add initial resources to the bus */
1745 list_for_each_entry_safe(window, n, resources, list) {
1746 list_move_tail(&window->list, &bridge->windows);
1747 res = window->res;
1748 offset = window->offset;
f848ffb1
YL
1749 if (res->flags & IORESOURCE_BUS)
1750 pci_bus_insert_busn_res(b, bus, res->end);
1751 else
1752 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1753 if (offset) {
1754 if (resource_type(res) == IORESOURCE_IO)
1755 fmt = " (bus address [%#06llx-%#06llx])";
1756 else
1757 fmt = " (bus address [%#010llx-%#010llx])";
1758 snprintf(bus_addr, sizeof(bus_addr), fmt,
1759 (unsigned long long) (res->start - offset),
1760 (unsigned long long) (res->end - offset));
1761 } else
1762 bus_addr[0] = '\0';
1763 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1764 }
1765
a5390aa6
BH
1766 down_write(&pci_bus_sem);
1767 list_add_tail(&b->node, &pci_root_buses);
1768 up_write(&pci_bus_sem);
1769
1da177e4
LT
1770 return b;
1771
1da177e4 1772class_dev_reg_err:
7b543663
YL
1773 put_device(&bridge->dev);
1774 device_unregister(&bridge->dev);
1775bridge_dev_reg_err:
1776 kfree(bridge);
1da177e4 1777err_out:
1da177e4
LT
1778 kfree(b);
1779 return NULL;
1780}
cdb9b9f7 1781
98a35831
YL
1782int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1783{
1784 struct resource *res = &b->busn_res;
1785 struct resource *parent_res, *conflict;
1786
1787 res->start = bus;
1788 res->end = bus_max;
1789 res->flags = IORESOURCE_BUS;
1790
1791 if (!pci_is_root_bus(b))
1792 parent_res = &b->parent->busn_res;
1793 else {
1794 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1795 res->flags |= IORESOURCE_PCI_FIXED;
1796 }
1797
1798 conflict = insert_resource_conflict(parent_res, res);
1799
1800 if (conflict)
1801 dev_printk(KERN_DEBUG, &b->dev,
1802 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1803 res, pci_is_root_bus(b) ? "domain " : "",
1804 parent_res, conflict->name, conflict);
98a35831
YL
1805
1806 return conflict == NULL;
1807}
1808
1809int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1810{
1811 struct resource *res = &b->busn_res;
1812 struct resource old_res = *res;
1813 resource_size_t size;
1814 int ret;
1815
1816 if (res->start > bus_max)
1817 return -EINVAL;
1818
1819 size = bus_max - res->start + 1;
1820 ret = adjust_resource(res, res->start, size);
1821 dev_printk(KERN_DEBUG, &b->dev,
1822 "busn_res: %pR end %s updated to %02x\n",
1823 &old_res, ret ? "can not be" : "is", bus_max);
1824
1825 if (!ret && !res->parent)
1826 pci_bus_insert_busn_res(b, res->start, res->end);
1827
1828 return ret;
1829}
1830
1831void pci_bus_release_busn_res(struct pci_bus *b)
1832{
1833 struct resource *res = &b->busn_res;
1834 int ret;
1835
1836 if (!res->flags || !res->parent)
1837 return;
1838
1839 ret = release_resource(res);
1840 dev_printk(KERN_DEBUG, &b->dev,
1841 "busn_res: %pR %s released\n",
1842 res, ret ? "can not be" : "is");
1843}
1844
15856ad5 1845struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
1846 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1847{
4d99f524
YL
1848 struct pci_host_bridge_window *window;
1849 bool found = false;
a2ebb827 1850 struct pci_bus *b;
4d99f524
YL
1851 int max;
1852
1853 list_for_each_entry(window, resources, list)
1854 if (window->res->flags & IORESOURCE_BUS) {
1855 found = true;
1856 break;
1857 }
a2ebb827
BH
1858
1859 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1860 if (!b)
1861 return NULL;
1862
4d99f524
YL
1863 if (!found) {
1864 dev_info(&b->dev,
1865 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1866 bus);
1867 pci_bus_insert_busn_res(b, bus, 255);
1868 }
1869
1870 max = pci_scan_child_bus(b);
1871
1872 if (!found)
1873 pci_bus_update_busn_res_end(b, max);
1874
a2ebb827
BH
1875 pci_bus_add_devices(b);
1876 return b;
1877}
1878EXPORT_SYMBOL(pci_scan_root_bus);
1879
7e00fe2e 1880/* Deprecated; use pci_scan_root_bus() instead */
15856ad5 1881struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1882 int bus, struct pci_ops *ops, void *sysdata)
1883{
1e39ae9f 1884 LIST_HEAD(resources);
cdb9b9f7
PM
1885 struct pci_bus *b;
1886
1e39ae9f
BH
1887 pci_add_resource(&resources, &ioport_resource);
1888 pci_add_resource(&resources, &iomem_resource);
857c3b66 1889 pci_add_resource(&resources, &busn_resource);
1e39ae9f 1890 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 1891 if (b)
857c3b66 1892 pci_scan_child_bus(b);
1e39ae9f
BH
1893 else
1894 pci_free_resource_list(&resources);
cdb9b9f7
PM
1895 return b;
1896}
1da177e4
LT
1897EXPORT_SYMBOL(pci_scan_bus_parented);
1898
15856ad5 1899struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
1900 void *sysdata)
1901{
1902 LIST_HEAD(resources);
1903 struct pci_bus *b;
1904
1905 pci_add_resource(&resources, &ioport_resource);
1906 pci_add_resource(&resources, &iomem_resource);
857c3b66 1907 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
1908 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1909 if (b) {
857c3b66 1910 pci_scan_child_bus(b);
de4b2f76
BH
1911 pci_bus_add_devices(b);
1912 } else {
1913 pci_free_resource_list(&resources);
1914 }
1915 return b;
1916}
1917EXPORT_SYMBOL(pci_scan_bus);
1918
2f320521
YL
1919/**
1920 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1921 * @bridge: PCI bridge for the bus to scan
1922 *
1923 * Scan a PCI bus and child buses for new devices, add them,
1924 * and enable them, resizing bridge mmio/io resource if necessary
1925 * and possible. The caller must ensure the child devices are already
1926 * removed for resizing to occur.
1927 *
1928 * Returns the max number of subordinate bus discovered.
1929 */
1930unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1931{
1932 unsigned int max;
1933 struct pci_bus *bus = bridge->subordinate;
1934
1935 max = pci_scan_child_bus(bus);
1936
1937 pci_assign_unassigned_bridge_resources(bridge);
1938
1939 pci_bus_add_devices(bus);
1940
1941 return max;
1942}
1943
a5213a31
YL
1944/**
1945 * pci_rescan_bus - scan a PCI bus for devices.
1946 * @bus: PCI bus to scan
1947 *
1948 * Scan a PCI bus and child buses for new devices, adds them,
1949 * and enables them.
1950 *
1951 * Returns the max number of subordinate bus discovered.
1952 */
1953unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1954{
1955 unsigned int max;
1956
1957 max = pci_scan_child_bus(bus);
1958 pci_assign_unassigned_bus_resources(bus);
e164f658 1959 pci_enable_bridges(bus);
a5213a31
YL
1960 pci_bus_add_devices(bus);
1961
1962 return max;
1963}
1964EXPORT_SYMBOL_GPL(pci_rescan_bus);
1965
1da177e4 1966EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1967EXPORT_SYMBOL(pci_scan_slot);
1968EXPORT_SYMBOL(pci_scan_bridge);
1da177e4 1969EXPORT_SYMBOL_GPL(pci_scan_child_bus);
6b4b78fe 1970
99178b03 1971static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 1972{
99178b03
GKH
1973 const struct pci_dev *a = to_pci_dev(d_a);
1974 const struct pci_dev *b = to_pci_dev(d_b);
1975
6b4b78fe
MD
1976 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1977 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1978
1979 if (a->bus->number < b->bus->number) return -1;
1980 else if (a->bus->number > b->bus->number) return 1;
1981
1982 if (a->devfn < b->devfn) return -1;
1983 else if (a->devfn > b->devfn) return 1;
1984
1985 return 0;
1986}
1987
5ff580c1 1988void __init pci_sort_breadthfirst(void)
6b4b78fe 1989{
99178b03 1990 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 1991}
This page took 0.77464 seconds and 5 git commands to generate.